1508a58faSSricharan /* 2508a58faSSricharan * (C) Copyright 2006-2010 3508a58faSSricharan * Texas Instruments, <www.ti.com> 4508a58faSSricharan * 5508a58faSSricharan * Aneesh V <aneesh@ti.com> 6508a58faSSricharan * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8508a58faSSricharan */ 9508a58faSSricharan 10508a58faSSricharan #ifndef _CPU_H 11508a58faSSricharan #define _CPU_H 12508a58faSSricharan 13508a58faSSricharan #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 14508a58faSSricharan #include <asm/types.h> 15508a58faSSricharan #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */ 16508a58faSSricharan 17508a58faSSricharan #ifndef __KERNEL_STRICT_NAMES 18508a58faSSricharan #ifndef __ASSEMBLY__ 19508a58faSSricharan struct gpmc_cs { 20508a58faSSricharan u32 config1; /* 0x00 */ 21508a58faSSricharan u32 config2; /* 0x04 */ 22508a58faSSricharan u32 config3; /* 0x08 */ 23508a58faSSricharan u32 config4; /* 0x0C */ 24508a58faSSricharan u32 config5; /* 0x10 */ 25508a58faSSricharan u32 config6; /* 0x14 */ 26508a58faSSricharan u32 config7; /* 0x18 */ 27508a58faSSricharan u32 nand_cmd; /* 0x1C */ 28508a58faSSricharan u32 nand_adr; /* 0x20 */ 29508a58faSSricharan u32 nand_dat; /* 0x24 */ 30508a58faSSricharan u8 res[8]; /* blow up to 0x30 byte */ 31508a58faSSricharan }; 32508a58faSSricharan 33508a58faSSricharan struct gpmc { 34508a58faSSricharan u8 res1[0x10]; 35508a58faSSricharan u32 sysconfig; /* 0x10 */ 36508a58faSSricharan u8 res2[0x4]; 37508a58faSSricharan u32 irqstatus; /* 0x18 */ 38508a58faSSricharan u32 irqenable; /* 0x1C */ 39508a58faSSricharan u8 res3[0x20]; 40508a58faSSricharan u32 timeout_control; /* 0x40 */ 41508a58faSSricharan u8 res4[0xC]; 42508a58faSSricharan u32 config; /* 0x50 */ 43508a58faSSricharan u32 status; /* 0x54 */ 44508a58faSSricharan u8 res5[0x8]; /* 0x58 */ 45508a58faSSricharan struct gpmc_cs cs[8]; /* 0x60, 0x90, .. */ 46508a58faSSricharan u8 res6[0x14]; /* 0x1E0 */ 47508a58faSSricharan u32 ecc_config; /* 0x1F4 */ 48508a58faSSricharan u32 ecc_control; /* 0x1F8 */ 49508a58faSSricharan u32 ecc_size_config; /* 0x1FC */ 50508a58faSSricharan u32 ecc1_result; /* 0x200 */ 51508a58faSSricharan u32 ecc2_result; /* 0x204 */ 52508a58faSSricharan u32 ecc3_result; /* 0x208 */ 53508a58faSSricharan u32 ecc4_result; /* 0x20C */ 54508a58faSSricharan u32 ecc5_result; /* 0x210 */ 55508a58faSSricharan u32 ecc6_result; /* 0x214 */ 56508a58faSSricharan u32 ecc7_result; /* 0x218 */ 57508a58faSSricharan u32 ecc8_result; /* 0x21C */ 58508a58faSSricharan u32 ecc9_result; /* 0x220 */ 59508a58faSSricharan }; 60508a58faSSricharan 61508a58faSSricharan /* Used for board specific gpmc initialization */ 62508a58faSSricharan extern struct gpmc *gpmc_cfg; 63508a58faSSricharan 64508a58faSSricharan struct gptimer { 65508a58faSSricharan u32 tidr; /* 0x00 r */ 66508a58faSSricharan u8 res1[0xc]; 67508a58faSSricharan u32 tiocp_cfg; /* 0x10 rw */ 68508a58faSSricharan u8 res2[0x10]; 69508a58faSSricharan u32 tisr_raw; /* 0x24 r */ 70508a58faSSricharan u32 tisr; /* 0x28 rw */ 71508a58faSSricharan u32 tier; /* 0x2c rw */ 72508a58faSSricharan u32 ticr; /* 0x30 rw */ 73508a58faSSricharan u32 twer; /* 0x34 rw */ 74508a58faSSricharan u32 tclr; /* 0x38 rw */ 75508a58faSSricharan u32 tcrr; /* 0x3c rw */ 76508a58faSSricharan u32 tldr; /* 0x40 rw */ 77508a58faSSricharan u32 ttgr; /* 0x44 rw */ 78508a58faSSricharan u32 twpc; /* 0x48 r */ 79508a58faSSricharan u32 tmar; /* 0x4c rw */ 80508a58faSSricharan u32 tcar1; /* 0x50 r */ 81508a58faSSricharan u32 tcicr; /* 0x54 rw */ 82508a58faSSricharan u32 tcar2; /* 0x58 r */ 83508a58faSSricharan }; 84508a58faSSricharan #endif /* __ASSEMBLY__ */ 85508a58faSSricharan #endif /* __KERNEL_STRICT_NAMES */ 86508a58faSSricharan 87508a58faSSricharan /* enable sys_clk NO-prescale /1 */ 88508a58faSSricharan #define GPT_EN ((0x0 << 2) | (0x1 << 1) | (0x1 << 0)) 89508a58faSSricharan 90508a58faSSricharan /* Watchdog */ 91508a58faSSricharan #ifndef __KERNEL_STRICT_NAMES 92508a58faSSricharan #ifndef __ASSEMBLY__ 93508a58faSSricharan struct watchdog { 94508a58faSSricharan u8 res1[0x34]; 95508a58faSSricharan u32 wwps; /* 0x34 r */ 96508a58faSSricharan u8 res2[0x10]; 97508a58faSSricharan u32 wspr; /* 0x48 rw */ 98508a58faSSricharan }; 99508a58faSSricharan #endif /* __ASSEMBLY__ */ 100508a58faSSricharan #endif /* __KERNEL_STRICT_NAMES */ 101508a58faSSricharan 102*b1e26e3bSMugunthan V N #define BIT(x) (1 << (x)) 103*b1e26e3bSMugunthan V N 104508a58faSSricharan #define WD_UNLOCK1 0xAAAA 105508a58faSSricharan #define WD_UNLOCK2 0x5555 106508a58faSSricharan 107508a58faSSricharan #define TCLR_ST (0x1 << 0) 108508a58faSSricharan #define TCLR_AR (0x1 << 1) 109508a58faSSricharan #define TCLR_PRE (0x1 << 5) 110508a58faSSricharan 111508a58faSSricharan /* GPMC BASE */ 112508a58faSSricharan #define GPMC_BASE (OMAP54XX_GPMC_BASE) 113508a58faSSricharan 114508a58faSSricharan /* I2C base */ 115508a58faSSricharan #define I2C_BASE1 (OMAP54XX_L4_PER_BASE + 0x70000) 116508a58faSSricharan #define I2C_BASE2 (OMAP54XX_L4_PER_BASE + 0x72000) 117508a58faSSricharan #define I2C_BASE3 (OMAP54XX_L4_PER_BASE + 0x60000) 118aebe7ff2SLubomir Popov #define I2C_BASE4 (OMAP54XX_L4_PER_BASE + 0x7A000) 119aebe7ff2SLubomir Popov #define I2C_BASE5 (OMAP54XX_L4_PER_BASE + 0x7C000) 120508a58faSSricharan 121508a58faSSricharan /* MUSB base */ 122508a58faSSricharan #define MUSB_BASE (OMAP54XX_L4_CORE_BASE + 0xAB000) 123508a58faSSricharan 124508a58faSSricharan /* OMAP4 GPIO registers */ 125508a58faSSricharan #define OMAP_GPIO_REVISION 0x0000 126508a58faSSricharan #define OMAP_GPIO_SYSCONFIG 0x0010 127508a58faSSricharan #define OMAP_GPIO_SYSSTATUS 0x0114 128508a58faSSricharan #define OMAP_GPIO_IRQSTATUS1 0x0118 129508a58faSSricharan #define OMAP_GPIO_IRQSTATUS2 0x0128 130508a58faSSricharan #define OMAP_GPIO_IRQENABLE2 0x012c 131508a58faSSricharan #define OMAP_GPIO_IRQENABLE1 0x011c 132508a58faSSricharan #define OMAP_GPIO_WAKE_EN 0x0120 133508a58faSSricharan #define OMAP_GPIO_CTRL 0x0130 134508a58faSSricharan #define OMAP_GPIO_OE 0x0134 135508a58faSSricharan #define OMAP_GPIO_DATAIN 0x0138 136508a58faSSricharan #define OMAP_GPIO_DATAOUT 0x013c 137508a58faSSricharan #define OMAP_GPIO_LEVELDETECT0 0x0140 138508a58faSSricharan #define OMAP_GPIO_LEVELDETECT1 0x0144 139508a58faSSricharan #define OMAP_GPIO_RISINGDETECT 0x0148 140508a58faSSricharan #define OMAP_GPIO_FALLINGDETECT 0x014c 141508a58faSSricharan #define OMAP_GPIO_DEBOUNCE_EN 0x0150 142508a58faSSricharan #define OMAP_GPIO_DEBOUNCE_VAL 0x0154 143508a58faSSricharan #define OMAP_GPIO_CLEARIRQENABLE1 0x0160 144508a58faSSricharan #define OMAP_GPIO_SETIRQENABLE1 0x0164 145508a58faSSricharan #define OMAP_GPIO_CLEARWKUENA 0x0180 146508a58faSSricharan #define OMAP_GPIO_SETWKUENA 0x0184 147508a58faSSricharan #define OMAP_GPIO_CLEARDATAOUT 0x0190 148508a58faSSricharan #define OMAP_GPIO_SETDATAOUT 0x0194 149508a58faSSricharan 150d417d1dbSSRICHARAN R /* 151d417d1dbSSRICHARAN R * PRCM 152d417d1dbSSRICHARAN R */ 153d417d1dbSSRICHARAN R 154d417d1dbSSRICHARAN R /* PRM */ 155d417d1dbSSRICHARAN R #define PRM_BASE 0x4AE06000 156d417d1dbSSRICHARAN R #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00) 157d417d1dbSSRICHARAN R 158d417d1dbSSRICHARAN R #define PRM_RSTCTRL PRM_DEVICE_BASE 159d417d1dbSSRICHARAN R #define PRM_RSTCTRL_RESET 0x01 16070239507SLokesh Vutla #define PRM_RSTST (PRM_DEVICE_BASE + 0x4) 16170239507SLokesh Vutla #define PRM_RSTST_WARM_RESET_MASK 0x7FEA 162d417d1dbSSRICHARAN R 163*b1e26e3bSMugunthan V N /* DRA7XX CPSW Config space */ 164*b1e26e3bSMugunthan V N #define CPSW_BASE 0x48484000 165*b1e26e3bSMugunthan V N #define CPSW_MDIO_BASE 0x48485000 166*b1e26e3bSMugunthan V N 167508a58faSSricharan #endif /* _CPU_H */ 168