xref: /openbmc/u-boot/arch/arm/include/asm/arch-mxs/regs-clkctrl-mx23.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
206dc8160SMarek Vasut /*
306dc8160SMarek Vasut  * Freescale i.MX23 CLKCTRL Register Definitions
406dc8160SMarek Vasut  *
506dc8160SMarek Vasut  * Copyright (C) 2012 Marek Vasut <marek.vasut@gmail.com>
606dc8160SMarek Vasut  * on behalf of DENX Software Engineering GmbH
706dc8160SMarek Vasut  *
806dc8160SMarek Vasut  * Based on code from LTIB:
906dc8160SMarek Vasut  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
1006dc8160SMarek Vasut  */
1106dc8160SMarek Vasut 
1206dc8160SMarek Vasut #ifndef __MX23_REGS_CLKCTRL_H__
1306dc8160SMarek Vasut #define __MX23_REGS_CLKCTRL_H__
1406dc8160SMarek Vasut 
15552a848eSStefano Babic #include <asm/mach-imx/regs-common.h>
1606dc8160SMarek Vasut 
1706dc8160SMarek Vasut #ifndef	__ASSEMBLY__
1806dc8160SMarek Vasut struct mxs_clkctrl_regs {
1906dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_pll0ctrl0)	/* 0x00 */
2006dc8160SMarek Vasut 	uint32_t	hw_clkctrl_pll0ctrl1;	/* 0x10 */
2106dc8160SMarek Vasut 	uint32_t	reserved_pll0ctrl1[3];	/* 0x14-0x1c */
2206dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_cpu)		/* 0x20 */
2306dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_hbus)		/* 0x30 */
2406dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_xbus)		/* 0x40 */
2506dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_xtal)		/* 0x50 */
2606dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_pix)		/* 0x60 */
2706dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_ssp0)		/* 0x70 */
2806dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_gpmi)		/* 0x80 */
2906dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_spdif)		/* 0x90 */
3006dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_emi)		/* 0xa0 */
3106dc8160SMarek Vasut 
3206dc8160SMarek Vasut 	uint32_t	reserved1[4];
3306dc8160SMarek Vasut 
3406dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_saif0)		/* 0xc0 */
3506dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_tv)		/* 0xd0 */
3606dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_etm)		/* 0xe0 */
3706dc8160SMarek Vasut 	mxs_reg_8(hw_clkctrl_frac0)		/* 0xf0 */
3806dc8160SMarek Vasut 	mxs_reg_8(hw_clkctrl_frac1)		/* 0x100 */
3906dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_clkseq)		/* 0x110 */
4006dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_reset)		/* 0x120 */
4106dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_status)		/* 0x130 */
4206dc8160SMarek Vasut 	mxs_reg_32(hw_clkctrl_version)		/* 0x140 */
4306dc8160SMarek Vasut };
4406dc8160SMarek Vasut #endif
4506dc8160SMarek Vasut 
4606dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_LFR_SEL_MASK		(0x3 << 28)
4706dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_LFR_SEL_OFFSET	28
4806dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_LFR_SEL_DEFAULT	(0x0 << 28)
4906dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_2	(0x1 << 28)
5006dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_05	(0x2 << 28)
5106dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_LFR_SEL_UNDEFINED	(0x3 << 28)
5206dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_CP_SEL_MASK		(0x3 << 24)
5306dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_CP_SEL_OFFSET		24
5406dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_CP_SEL_DEFAULT	(0x0 << 24)
5506dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_2	(0x1 << 24)
5606dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_05	(0x2 << 24)
5706dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_CP_SEL_UNDEFINED	(0x3 << 24)
5806dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_DIV_SEL_MASK		(0x3 << 20)
5906dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_DIV_SEL_OFFSET	20
6006dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_DIV_SEL_DEFAULT	(0x0 << 20)
6106dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_DIV_SEL_LOWER		(0x1 << 20)
6206dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_DIV_SEL_LOWEST	(0x2 << 20)
6306dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_DIV_SEL_UNDEFINED	(0x3 << 20)
6406dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_EN_USB_CLKS		(1 << 18)
6506dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL0_POWER			(1 << 16)
6606dc8160SMarek Vasut 
6706dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL1_LOCK			(1 << 31)
6806dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL1_FORCE_LOCK		(1 << 30)
6906dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL1_LOCK_COUNT_MASK	0xffff
7006dc8160SMarek Vasut #define	CLKCTRL_PLL0CTRL1_LOCK_COUNT_OFFSET	0
7106dc8160SMarek Vasut 
7206dc8160SMarek Vasut #define	CLKCTRL_CPU_BUSY_REF_XTAL		(1 << 29)
7306dc8160SMarek Vasut #define	CLKCTRL_CPU_BUSY_REF_CPU		(1 << 28)
7406dc8160SMarek Vasut #define	CLKCTRL_CPU_DIV_XTAL_FRAC_EN		(1 << 26)
7506dc8160SMarek Vasut #define	CLKCTRL_CPU_DIV_XTAL_MASK		(0x3ff << 16)
7606dc8160SMarek Vasut #define	CLKCTRL_CPU_DIV_XTAL_OFFSET		16
7706dc8160SMarek Vasut #define	CLKCTRL_CPU_INTERRUPT_WAIT		(1 << 12)
7806dc8160SMarek Vasut #define	CLKCTRL_CPU_DIV_CPU_FRAC_EN		(1 << 10)
7906dc8160SMarek Vasut #define	CLKCTRL_CPU_DIV_CPU_MASK		0x3f
8006dc8160SMarek Vasut #define	CLKCTRL_CPU_DIV_CPU_OFFSET		0
8106dc8160SMarek Vasut 
8206dc8160SMarek Vasut #define	CLKCTRL_HBUS_BUSY			(1 << 29)
8306dc8160SMarek Vasut #define	CLKCTRL_HBUS_DCP_AS_ENABLE		(1 << 28)
8406dc8160SMarek Vasut #define	CLKCTRL_HBUS_PXP_AS_ENABLE		(1 << 27)
8506dc8160SMarek Vasut #define	CLKCTRL_HBUS_APBHDMA_AS_ENABLE		(1 << 26)
8606dc8160SMarek Vasut #define	CLKCTRL_HBUS_APBXDMA_AS_ENABLE		(1 << 25)
8706dc8160SMarek Vasut #define	CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE	(1 << 24)
8806dc8160SMarek Vasut #define	CLKCTRL_HBUS_TRAFFIC_AS_ENABLE		(1 << 23)
8906dc8160SMarek Vasut #define	CLKCTRL_HBUS_CPU_DATA_AS_ENABLE		(1 << 22)
9006dc8160SMarek Vasut #define	CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE	(1 << 21)
9106dc8160SMarek Vasut #define	CLKCTRL_HBUS_AUTO_SLOW_MODE		(1 << 20)
9206dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_MASK		(0x7 << 16)
9306dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_OFFSET		16
9406dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_BY1		(0x0 << 16)
9506dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_BY2		(0x1 << 16)
9606dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_BY4		(0x2 << 16)
9706dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_BY8		(0x3 << 16)
9806dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_BY16		(0x4 << 16)
9906dc8160SMarek Vasut #define	CLKCTRL_HBUS_SLOW_DIV_BY32		(0x5 << 16)
10006dc8160SMarek Vasut #define	CLKCTRL_HBUS_DIV_FRAC_EN		(1 << 5)
10106dc8160SMarek Vasut #define	CLKCTRL_HBUS_DIV_MASK			0x1f
10206dc8160SMarek Vasut #define	CLKCTRL_HBUS_DIV_OFFSET			0
10306dc8160SMarek Vasut 
10406dc8160SMarek Vasut #define	CLKCTRL_XBUS_BUSY			(1 << 31)
10506dc8160SMarek Vasut #define	CLKCTRL_XBUS_DIV_FRAC_EN		(1 << 10)
10606dc8160SMarek Vasut #define	CLKCTRL_XBUS_DIV_MASK			0x3ff
10706dc8160SMarek Vasut #define	CLKCTRL_XBUS_DIV_OFFSET			0
10806dc8160SMarek Vasut 
10906dc8160SMarek Vasut #define	CLKCTRL_XTAL_UART_CLK_GATE		(1 << 31)
11006dc8160SMarek Vasut #define	CLKCTRL_XTAL_FILT_CLK24M_GATE		(1 << 30)
11106dc8160SMarek Vasut #define	CLKCTRL_XTAL_PWM_CLK24M_GATE		(1 << 29)
11206dc8160SMarek Vasut #define	CLKCTRL_XTAL_DRI_CLK24M_GATE		(1 << 28)
11306dc8160SMarek Vasut #define	CLKCTRL_XTAL_DIGCTRL_CLK1M_GATE		(1 << 27)
11406dc8160SMarek Vasut #define	CLKCTRL_XTAL_TIMROT_CLK32K_GATE		(1 << 26)
11506dc8160SMarek Vasut #define	CLKCTRL_XTAL_DIV_UART_MASK		0x3
11606dc8160SMarek Vasut #define	CLKCTRL_XTAL_DIV_UART_OFFSET		0
11706dc8160SMarek Vasut 
11806dc8160SMarek Vasut #define	CLKCTRL_PIX_CLKGATE			(1 << 31)
11906dc8160SMarek Vasut #define	CLKCTRL_PIX_BUSY			(1 << 29)
12006dc8160SMarek Vasut #define	CLKCTRL_PIX_DIV_FRAC_EN			(1 << 12)
12106dc8160SMarek Vasut #define	CLKCTRL_PIX_DIV_MASK			0xfff
12206dc8160SMarek Vasut #define	CLKCTRL_PIX_DIV_OFFSET			0
12306dc8160SMarek Vasut 
12406dc8160SMarek Vasut #define	CLKCTRL_SSP_CLKGATE			(1 << 31)
12506dc8160SMarek Vasut #define	CLKCTRL_SSP_BUSY			(1 << 29)
12606dc8160SMarek Vasut #define	CLKCTRL_SSP_DIV_FRAC_EN			(1 << 9)
12706dc8160SMarek Vasut #define	CLKCTRL_SSP_DIV_MASK			0x1ff
12806dc8160SMarek Vasut #define	CLKCTRL_SSP_DIV_OFFSET			0
12906dc8160SMarek Vasut 
13006dc8160SMarek Vasut #define	CLKCTRL_GPMI_CLKGATE			(1 << 31)
13106dc8160SMarek Vasut #define	CLKCTRL_GPMI_BUSY			(1 << 29)
13206dc8160SMarek Vasut #define	CLKCTRL_GPMI_DIV_FRAC_EN		(1 << 10)
13306dc8160SMarek Vasut #define	CLKCTRL_GPMI_DIV_MASK			0x3ff
13406dc8160SMarek Vasut #define	CLKCTRL_GPMI_DIV_OFFSET			0
13506dc8160SMarek Vasut 
13606dc8160SMarek Vasut #define	CLKCTRL_SPDIF_CLKGATE			(1 << 31)
13706dc8160SMarek Vasut 
13806dc8160SMarek Vasut #define	CLKCTRL_EMI_CLKGATE			(1 << 31)
13906dc8160SMarek Vasut #define	CLKCTRL_EMI_SYNC_MODE_EN		(1 << 30)
14006dc8160SMarek Vasut #define	CLKCTRL_EMI_BUSY_REF_XTAL		(1 << 29)
14106dc8160SMarek Vasut #define	CLKCTRL_EMI_BUSY_REF_EMI		(1 << 28)
14206dc8160SMarek Vasut #define	CLKCTRL_EMI_BUSY_REF_CPU		(1 << 27)
14306dc8160SMarek Vasut #define	CLKCTRL_EMI_BUSY_SYNC_MODE		(1 << 26)
14406dc8160SMarek Vasut #define	CLKCTRL_EMI_BUSY_DCC_RESYNC		(1 << 17)
14506dc8160SMarek Vasut #define	CLKCTRL_EMI_DCC_RESYNC_ENABLE		(1 << 16)
14606dc8160SMarek Vasut #define	CLKCTRL_EMI_DIV_XTAL_MASK		(0xf << 8)
14706dc8160SMarek Vasut #define	CLKCTRL_EMI_DIV_XTAL_OFFSET		8
14806dc8160SMarek Vasut #define	CLKCTRL_EMI_DIV_EMI_MASK		0x3f
14906dc8160SMarek Vasut #define	CLKCTRL_EMI_DIV_EMI_OFFSET		0
15006dc8160SMarek Vasut 
15106dc8160SMarek Vasut #define	CLKCTRL_IR_CLKGATE			(1 << 31)
15206dc8160SMarek Vasut #define	CLKCTRL_IR_AUTO_DIV			(1 << 29)
15306dc8160SMarek Vasut #define	CLKCTRL_IR_IR_BUSY			(1 << 28)
15406dc8160SMarek Vasut #define	CLKCTRL_IR_IROV_BUSY			(1 << 27)
15506dc8160SMarek Vasut #define	CLKCTRL_IR_IROV_DIV_MASK		(0x1ff << 16)
15606dc8160SMarek Vasut #define	CLKCTRL_IR_IROV_DIV_OFFSET		16
15706dc8160SMarek Vasut #define	CLKCTRL_IR_IR_DIV_MASK			0x3ff
15806dc8160SMarek Vasut #define	CLKCTRL_IR_IR_DIV_OFFSET		0
15906dc8160SMarek Vasut 
16006dc8160SMarek Vasut #define	CLKCTRL_SAIF0_CLKGATE			(1 << 31)
16106dc8160SMarek Vasut #define	CLKCTRL_SAIF0_BUSY			(1 << 29)
16206dc8160SMarek Vasut #define	CLKCTRL_SAIF0_DIV_FRAC_EN		(1 << 16)
16306dc8160SMarek Vasut #define	CLKCTRL_SAIF0_DIV_MASK			0xffff
16406dc8160SMarek Vasut #define	CLKCTRL_SAIF0_DIV_OFFSET		0
16506dc8160SMarek Vasut 
16606dc8160SMarek Vasut #define	CLKCTRL_TV_CLK_TV108M_GATE		(1 << 31)
16706dc8160SMarek Vasut #define	CLKCTRL_TV_CLK_TV_GATE			(1 << 30)
16806dc8160SMarek Vasut 
16906dc8160SMarek Vasut #define	CLKCTRL_ETM_CLKGATE			(1 << 31)
17006dc8160SMarek Vasut #define	CLKCTRL_ETM_BUSY			(1 << 29)
17106dc8160SMarek Vasut #define	CLKCTRL_ETM_DIV_FRAC_EN			(1 << 6)
17206dc8160SMarek Vasut #define	CLKCTRL_ETM_DIV_MASK			0x3f
17306dc8160SMarek Vasut #define	CLKCTRL_ETM_DIV_OFFSET			0
17406dc8160SMarek Vasut 
17506dc8160SMarek Vasut #define	CLKCTRL_FRAC_CLKGATE			(1 << 7)
17606dc8160SMarek Vasut #define	CLKCTRL_FRAC_STABLE			(1 << 6)
17706dc8160SMarek Vasut #define	CLKCTRL_FRAC_FRAC_MASK			0x3f
17806dc8160SMarek Vasut #define	CLKCTRL_FRAC_FRAC_OFFSET		0
17906dc8160SMarek Vasut #define	CLKCTRL_FRAC0_CPU			0
18006dc8160SMarek Vasut #define	CLKCTRL_FRAC0_EMI			1
18106dc8160SMarek Vasut #define	CLKCTRL_FRAC0_PIX			2
18206dc8160SMarek Vasut #define	CLKCTRL_FRAC0_IO0			3
18306dc8160SMarek Vasut #define	CLKCTRL_FRAC1_VID			3
18406dc8160SMarek Vasut 
18506dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_ETM		(1 << 8)
18606dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_CPU		(1 << 7)
18706dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_EMI		(1 << 6)
18806dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_SSP0		(1 << 5)
18906dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_GPMI		(1 << 4)
19006dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_IR		(1 << 3)
19106dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_PIX		(1 << 1)
19206dc8160SMarek Vasut #define	CLKCTRL_CLKSEQ_BYPASS_SAIF		(1 << 0)
19306dc8160SMarek Vasut 
19406dc8160SMarek Vasut #define	CLKCTRL_RESET_CHIP			(1 << 1)
19506dc8160SMarek Vasut #define	CLKCTRL_RESET_DIG			(1 << 0)
19606dc8160SMarek Vasut 
19706dc8160SMarek Vasut #define	CLKCTRL_STATUS_CPU_LIMIT_MASK		(0x3 << 30)
19806dc8160SMarek Vasut #define	CLKCTRL_STATUS_CPU_LIMIT_OFFSET		30
19906dc8160SMarek Vasut 
20006dc8160SMarek Vasut #define	CLKCTRL_VERSION_MAJOR_MASK		(0xff << 24)
20106dc8160SMarek Vasut #define	CLKCTRL_VERSION_MAJOR_OFFSET		24
20206dc8160SMarek Vasut #define	CLKCTRL_VERSION_MINOR_MASK		(0xff << 16)
20306dc8160SMarek Vasut #define	CLKCTRL_VERSION_MINOR_OFFSET		16
20406dc8160SMarek Vasut #define	CLKCTRL_VERSION_STEP_MASK		0xffff
20506dc8160SMarek Vasut #define	CLKCTRL_VERSION_STEP_OFFSET		0
20606dc8160SMarek Vasut 
20706dc8160SMarek Vasut #endif /* __MX23_REGS_CLKCTRL_H__ */
208