xref: /openbmc/u-boot/arch/arm/dts/uniphier-ld4.dtsi (revision 9735326fff8488663e27350917ccf01f2e71730a)
13e98fc12SMasahiro Yamada// SPDX-License-Identifier: GPL-2.0+ OR MIT
23e98fc12SMasahiro Yamada//
33e98fc12SMasahiro Yamada// Device Tree Source for UniPhier LD4 SoC
43e98fc12SMasahiro Yamada//
53e98fc12SMasahiro Yamada// Copyright (C) 2015-2016 Socionext Inc.
63e98fc12SMasahiro Yamada//   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
752159d27SMasahiro Yamada
8b443fb42SMasahiro Yamada#include <dt-bindings/gpio/uniphier-gpio.h>
9b443fb42SMasahiro Yamada
1052159d27SMasahiro Yamada/ {
1152159d27SMasahiro Yamada	compatible = "socionext,uniphier-ld4";
12f16eda96SMasahiro Yamada	#address-cells = <1>;
13f16eda96SMasahiro Yamada	#size-cells = <1>;
1452159d27SMasahiro Yamada
1552159d27SMasahiro Yamada	cpus {
1652159d27SMasahiro Yamada		#address-cells = <1>;
1752159d27SMasahiro Yamada		#size-cells = <0>;
1852159d27SMasahiro Yamada
1952159d27SMasahiro Yamada		cpu@0 {
2052159d27SMasahiro Yamada			device_type = "cpu";
2152159d27SMasahiro Yamada			compatible = "arm,cortex-a9";
2252159d27SMasahiro Yamada			reg = <0>;
2352159d27SMasahiro Yamada			enable-method = "psci";
2452159d27SMasahiro Yamada			next-level-cache = <&l2>;
2552159d27SMasahiro Yamada		};
2652159d27SMasahiro Yamada	};
2752159d27SMasahiro Yamada
28cd62214dSMasahiro Yamada	psci {
29cd62214dSMasahiro Yamada		compatible = "arm,psci-0.2";
30cd62214dSMasahiro Yamada		method = "smc";
31cd62214dSMasahiro Yamada	};
32cd62214dSMasahiro Yamada
3352159d27SMasahiro Yamada	clocks {
34cd62214dSMasahiro Yamada		refclk: ref {
35cd62214dSMasahiro Yamada			compatible = "fixed-clock";
36cd62214dSMasahiro Yamada			#clock-cells = <0>;
37cd62214dSMasahiro Yamada			clock-frequency = <24576000>;
38cd62214dSMasahiro Yamada		};
39cd62214dSMasahiro Yamada
40b443fb42SMasahiro Yamada		arm_timer_clk: arm-timer {
4152159d27SMasahiro Yamada			#clock-cells = <0>;
4252159d27SMasahiro Yamada			compatible = "fixed-clock";
4352159d27SMasahiro Yamada			clock-frequency = <50000000>;
4452159d27SMasahiro Yamada		};
4552159d27SMasahiro Yamada	};
4652159d27SMasahiro Yamada
47cd62214dSMasahiro Yamada	soc {
48cd62214dSMasahiro Yamada		compatible = "simple-bus";
49cd62214dSMasahiro Yamada		#address-cells = <1>;
50cd62214dSMasahiro Yamada		#size-cells = <1>;
51cd62214dSMasahiro Yamada		ranges;
52cd62214dSMasahiro Yamada		interrupt-parent = <&intc>;
53cd62214dSMasahiro Yamada
5452159d27SMasahiro Yamada		l2: l2-cache@500c0000 {
5552159d27SMasahiro Yamada			compatible = "socionext,uniphier-system-cache";
56cd62214dSMasahiro Yamada			reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
57cd62214dSMasahiro Yamada			      <0x506c0000 0x400>;
5852159d27SMasahiro Yamada			interrupts = <0 174 4>, <0 175 4>;
5952159d27SMasahiro Yamada			cache-unified;
6052159d27SMasahiro Yamada			cache-size = <(512 * 1024)>;
6152159d27SMasahiro Yamada			cache-sets = <256>;
6252159d27SMasahiro Yamada			cache-line-size = <128>;
6352159d27SMasahiro Yamada			cache-level = <2>;
6452159d27SMasahiro Yamada		};
6552159d27SMasahiro Yamada
66*2001a81cSMasahiro Yamada		spi: spi@54006000 {
67*2001a81cSMasahiro Yamada			compatible = "socionext,uniphier-scssi";
68*2001a81cSMasahiro Yamada			status = "disabled";
69*2001a81cSMasahiro Yamada			reg = <0x54006000 0x100>;
70*2001a81cSMasahiro Yamada			interrupts = <0 39 4>;
71*2001a81cSMasahiro Yamada			pinctrl-names = "default";
72*2001a81cSMasahiro Yamada			pinctrl-0 = <&pinctrl_spi0>;
73*2001a81cSMasahiro Yamada			clocks = <&peri_clk 11>;
74*2001a81cSMasahiro Yamada			resets = <&peri_rst 11>;
75*2001a81cSMasahiro Yamada		};
76*2001a81cSMasahiro Yamada
77cd62214dSMasahiro Yamada		serial0: serial@54006800 {
78cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
79cd62214dSMasahiro Yamada			status = "disabled";
80cd62214dSMasahiro Yamada			reg = <0x54006800 0x40>;
81cd62214dSMasahiro Yamada			interrupts = <0 33 4>;
82cd62214dSMasahiro Yamada			pinctrl-names = "default";
83cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart0>;
84cd62214dSMasahiro Yamada			clocks = <&peri_clk 0>;
85b443fb42SMasahiro Yamada			resets = <&peri_rst 0>;
86cd62214dSMasahiro Yamada		};
87cd62214dSMasahiro Yamada
88cd62214dSMasahiro Yamada		serial1: serial@54006900 {
89cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
90cd62214dSMasahiro Yamada			status = "disabled";
91cd62214dSMasahiro Yamada			reg = <0x54006900 0x40>;
92cd62214dSMasahiro Yamada			interrupts = <0 35 4>;
93cd62214dSMasahiro Yamada			pinctrl-names = "default";
94cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart1>;
95cd62214dSMasahiro Yamada			clocks = <&peri_clk 1>;
96b443fb42SMasahiro Yamada			resets = <&peri_rst 1>;
97cd62214dSMasahiro Yamada		};
98cd62214dSMasahiro Yamada
99cd62214dSMasahiro Yamada		serial2: serial@54006a00 {
100cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
101cd62214dSMasahiro Yamada			status = "disabled";
102cd62214dSMasahiro Yamada			reg = <0x54006a00 0x40>;
103cd62214dSMasahiro Yamada			interrupts = <0 37 4>;
104cd62214dSMasahiro Yamada			pinctrl-names = "default";
105cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart2>;
106cd62214dSMasahiro Yamada			clocks = <&peri_clk 2>;
107b443fb42SMasahiro Yamada			resets = <&peri_rst 2>;
108cd62214dSMasahiro Yamada		};
109cd62214dSMasahiro Yamada
110cd62214dSMasahiro Yamada		serial3: serial@54006b00 {
111cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-uart";
112cd62214dSMasahiro Yamada			status = "disabled";
113cd62214dSMasahiro Yamada			reg = <0x54006b00 0x40>;
114cd62214dSMasahiro Yamada			interrupts = <0 29 4>;
115cd62214dSMasahiro Yamada			pinctrl-names = "default";
116cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_uart3>;
117cd62214dSMasahiro Yamada			clocks = <&peri_clk 3>;
118b443fb42SMasahiro Yamada			resets = <&peri_rst 3>;
119cd62214dSMasahiro Yamada		};
120cd62214dSMasahiro Yamada
1210f72b74bSMasahiro Yamada		gpio: gpio@55000000 {
12252159d27SMasahiro Yamada			compatible = "socionext,uniphier-gpio";
1230f72b74bSMasahiro Yamada			reg = <0x55000000 0x200>;
1240f72b74bSMasahiro Yamada			interrupt-parent = <&aidet>;
1250f72b74bSMasahiro Yamada			interrupt-controller;
1260f72b74bSMasahiro Yamada			#interrupt-cells = <2>;
12752159d27SMasahiro Yamada			gpio-controller;
12852159d27SMasahiro Yamada			#gpio-cells = <2>;
1290f72b74bSMasahiro Yamada			gpio-ranges = <&pinctrl 0 0 0>;
1300f72b74bSMasahiro Yamada			gpio-ranges-group-names = "gpio_range";
1310f72b74bSMasahiro Yamada			ngpios = <136>;
132b443fb42SMasahiro Yamada			socionext,interrupt-ranges = <0 48 13>, <14 62 2>;
13352159d27SMasahiro Yamada		};
13452159d27SMasahiro Yamada
13552159d27SMasahiro Yamada		i2c0: i2c@58400000 {
13652159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
13752159d27SMasahiro Yamada			status = "disabled";
13852159d27SMasahiro Yamada			reg = <0x58400000 0x40>;
13952159d27SMasahiro Yamada			#address-cells = <1>;
14052159d27SMasahiro Yamada			#size-cells = <0>;
14152159d27SMasahiro Yamada			interrupts = <0 41 1>;
14252159d27SMasahiro Yamada			pinctrl-names = "default";
14352159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c0>;
144cd62214dSMasahiro Yamada			clocks = <&peri_clk 4>;
145b443fb42SMasahiro Yamada			resets = <&peri_rst 4>;
14652159d27SMasahiro Yamada			clock-frequency = <100000>;
14752159d27SMasahiro Yamada		};
14852159d27SMasahiro Yamada
14952159d27SMasahiro Yamada		i2c1: i2c@58480000 {
15052159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
15152159d27SMasahiro Yamada			status = "disabled";
15252159d27SMasahiro Yamada			reg = <0x58480000 0x40>;
15352159d27SMasahiro Yamada			#address-cells = <1>;
15452159d27SMasahiro Yamada			#size-cells = <0>;
15552159d27SMasahiro Yamada			interrupts = <0 42 1>;
15652159d27SMasahiro Yamada			pinctrl-names = "default";
15752159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c1>;
158cd62214dSMasahiro Yamada			clocks = <&peri_clk 5>;
159b443fb42SMasahiro Yamada			resets = <&peri_rst 5>;
16052159d27SMasahiro Yamada			clock-frequency = <100000>;
16152159d27SMasahiro Yamada		};
16252159d27SMasahiro Yamada
16352159d27SMasahiro Yamada		/* chip-internal connection for DMD */
16452159d27SMasahiro Yamada		i2c2: i2c@58500000 {
16552159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
16652159d27SMasahiro Yamada			reg = <0x58500000 0x40>;
16752159d27SMasahiro Yamada			#address-cells = <1>;
16852159d27SMasahiro Yamada			#size-cells = <0>;
16952159d27SMasahiro Yamada			interrupts = <0 43 1>;
17052159d27SMasahiro Yamada			pinctrl-names = "default";
17152159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c2>;
172cd62214dSMasahiro Yamada			clocks = <&peri_clk 6>;
173b443fb42SMasahiro Yamada			resets = <&peri_rst 6>;
17452159d27SMasahiro Yamada			clock-frequency = <400000>;
17552159d27SMasahiro Yamada		};
17652159d27SMasahiro Yamada
17752159d27SMasahiro Yamada		i2c3: i2c@58580000 {
17852159d27SMasahiro Yamada			compatible = "socionext,uniphier-i2c";
17952159d27SMasahiro Yamada			status = "disabled";
18052159d27SMasahiro Yamada			reg = <0x58580000 0x40>;
18152159d27SMasahiro Yamada			#address-cells = <1>;
18252159d27SMasahiro Yamada			#size-cells = <0>;
18352159d27SMasahiro Yamada			interrupts = <0 44 1>;
18452159d27SMasahiro Yamada			pinctrl-names = "default";
18552159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c3>;
186cd62214dSMasahiro Yamada			clocks = <&peri_clk 7>;
187b443fb42SMasahiro Yamada			resets = <&peri_rst 7>;
18852159d27SMasahiro Yamada			clock-frequency = <100000>;
18952159d27SMasahiro Yamada		};
19052159d27SMasahiro Yamada
191cd62214dSMasahiro Yamada		system_bus: system-bus@58c00000 {
192cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-system-bus";
193cd62214dSMasahiro Yamada			status = "disabled";
194cd62214dSMasahiro Yamada			reg = <0x58c00000 0x400>;
195cd62214dSMasahiro Yamada			#address-cells = <2>;
196cd62214dSMasahiro Yamada			#size-cells = <1>;
197cd62214dSMasahiro Yamada			pinctrl-names = "default";
198cd62214dSMasahiro Yamada			pinctrl-0 = <&pinctrl_system_bus>;
199cd62214dSMasahiro Yamada		};
200cd62214dSMasahiro Yamada
201abb6ac25SMasahiro Yamada		smpctrl@59801000 {
202cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-smpctrl";
203cd62214dSMasahiro Yamada			reg = <0x59801000 0x400>;
204cd62214dSMasahiro Yamada		};
205cd62214dSMasahiro Yamada
206cd62214dSMasahiro Yamada		mioctrl@59810000 {
207cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-ld4-mioctrl",
208cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
209cd62214dSMasahiro Yamada			reg = <0x59810000 0x800>;
210cd62214dSMasahiro Yamada
211cd62214dSMasahiro Yamada			mio_clk: clock {
212cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-ld4-mio-clock";
213cd62214dSMasahiro Yamada				#clock-cells = <1>;
214cd62214dSMasahiro Yamada			};
215cd62214dSMasahiro Yamada
216cd62214dSMasahiro Yamada			mio_rst: reset {
217cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-ld4-mio-reset";
218cd62214dSMasahiro Yamada				#reset-cells = <1>;
219cd62214dSMasahiro Yamada			};
220cd62214dSMasahiro Yamada		};
221cd62214dSMasahiro Yamada
222cd62214dSMasahiro Yamada		perictrl@59820000 {
223cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-ld4-perictrl",
224cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
225cd62214dSMasahiro Yamada			reg = <0x59820000 0x200>;
226cd62214dSMasahiro Yamada
227cd62214dSMasahiro Yamada			peri_clk: clock {
228cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-ld4-peri-clock";
229cd62214dSMasahiro Yamada				#clock-cells = <1>;
230cd62214dSMasahiro Yamada			};
231cd62214dSMasahiro Yamada
232cd62214dSMasahiro Yamada			peri_rst: reset {
233cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-ld4-peri-reset";
234cd62214dSMasahiro Yamada				#reset-cells = <1>;
235cd62214dSMasahiro Yamada			};
236cd62214dSMasahiro Yamada		};
237cd62214dSMasahiro Yamada
23852159d27SMasahiro Yamada		sd: sdhc@5a400000 {
239c3ab1e11SMasahiro Yamada			compatible = "socionext,uniphier-sd-v2.91";
24052159d27SMasahiro Yamada			status = "disabled";
24152159d27SMasahiro Yamada			reg = <0x5a400000 0x200>;
24252159d27SMasahiro Yamada			interrupts = <0 76 4>;
243c3ab1e11SMasahiro Yamada			pinctrl-names = "default", "uhs";
24452159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_sd>;
245c3ab1e11SMasahiro Yamada			pinctrl-1 = <&pinctrl_sd_uhs>;
24652159d27SMasahiro Yamada			clocks = <&mio_clk 0>;
24752159d27SMasahiro Yamada			reset-names = "host", "bridge";
24852159d27SMasahiro Yamada			resets = <&mio_rst 0>, <&mio_rst 3>;
24952159d27SMasahiro Yamada			bus-width = <4>;
250cd62214dSMasahiro Yamada			cap-sd-highspeed;
251cd62214dSMasahiro Yamada			sd-uhs-sdr12;
252cd62214dSMasahiro Yamada			sd-uhs-sdr25;
253cd62214dSMasahiro Yamada			sd-uhs-sdr50;
25452159d27SMasahiro Yamada		};
25552159d27SMasahiro Yamada
25652159d27SMasahiro Yamada		emmc: sdhc@5a500000 {
257c3ab1e11SMasahiro Yamada			compatible = "socionext,uniphier-sd-v2.91";
25852159d27SMasahiro Yamada			status = "disabled";
25952159d27SMasahiro Yamada			reg = <0x5a500000 0x200>;
26052159d27SMasahiro Yamada			interrupts = <0 78 4>;
26133aae6b5SMasahiro Yamada			pinctrl-names = "default";
26252159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_emmc>;
26352159d27SMasahiro Yamada			clocks = <&mio_clk 1>;
264c3ab1e11SMasahiro Yamada			reset-names = "host", "bridge", "hw";
265c3ab1e11SMasahiro Yamada			resets = <&mio_rst 1>, <&mio_rst 4>, <&mio_rst 6>;
26652159d27SMasahiro Yamada			bus-width = <8>;
267cd62214dSMasahiro Yamada			cap-mmc-highspeed;
268cd62214dSMasahiro Yamada			cap-mmc-hw-reset;
269c3ab1e11SMasahiro Yamada			non-removable;
27052159d27SMasahiro Yamada		};
27152159d27SMasahiro Yamada
27252159d27SMasahiro Yamada		usb0: usb@5a800100 {
27352159d27SMasahiro Yamada			compatible = "socionext,uniphier-ehci", "generic-ehci";
27452159d27SMasahiro Yamada			status = "disabled";
27552159d27SMasahiro Yamada			reg = <0x5a800100 0x100>;
27652159d27SMasahiro Yamada			interrupts = <0 80 4>;
27752159d27SMasahiro Yamada			pinctrl-names = "default";
27852159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_usb0>;
279b443fb42SMasahiro Yamada			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 8>,
280b443fb42SMasahiro Yamada				 <&mio_clk 12>;
28152159d27SMasahiro Yamada			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
28252159d27SMasahiro Yamada				 <&mio_rst 12>;
28346820e3fSMasahiro Yamada			has-transaction-translator;
28452159d27SMasahiro Yamada		};
28552159d27SMasahiro Yamada
28652159d27SMasahiro Yamada		usb1: usb@5a810100 {
28752159d27SMasahiro Yamada			compatible = "socionext,uniphier-ehci", "generic-ehci";
28852159d27SMasahiro Yamada			status = "disabled";
28952159d27SMasahiro Yamada			reg = <0x5a810100 0x100>;
29052159d27SMasahiro Yamada			interrupts = <0 81 4>;
29152159d27SMasahiro Yamada			pinctrl-names = "default";
29252159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_usb1>;
293b443fb42SMasahiro Yamada			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 9>,
294b443fb42SMasahiro Yamada				 <&mio_clk 13>;
29552159d27SMasahiro Yamada			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
29652159d27SMasahiro Yamada				 <&mio_rst 13>;
29746820e3fSMasahiro Yamada			has-transaction-translator;
29852159d27SMasahiro Yamada		};
29952159d27SMasahiro Yamada
30052159d27SMasahiro Yamada		usb2: usb@5a820100 {
30152159d27SMasahiro Yamada			compatible = "socionext,uniphier-ehci", "generic-ehci";
30252159d27SMasahiro Yamada			status = "disabled";
30352159d27SMasahiro Yamada			reg = <0x5a820100 0x100>;
30452159d27SMasahiro Yamada			interrupts = <0 82 4>;
30552159d27SMasahiro Yamada			pinctrl-names = "default";
30652159d27SMasahiro Yamada			pinctrl-0 = <&pinctrl_usb2>;
307b443fb42SMasahiro Yamada			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 10>,
308b443fb42SMasahiro Yamada				 <&mio_clk 14>;
30952159d27SMasahiro Yamada			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
31052159d27SMasahiro Yamada				 <&mio_rst 14>;
31146820e3fSMasahiro Yamada			has-transaction-translator;
31252159d27SMasahiro Yamada		};
31352159d27SMasahiro Yamada
314cd62214dSMasahiro Yamada		soc-glue@5f800000 {
315cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-ld4-soc-glue",
316cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
317cd62214dSMasahiro Yamada			reg = <0x5f800000 0x2000>;
318cd62214dSMasahiro Yamada
319cd62214dSMasahiro Yamada			pinctrl: pinctrl {
320cd62214dSMasahiro Yamada				compatible = "socionext,uniphier-ld4-pinctrl";
321cd62214dSMasahiro Yamada			};
322cd62214dSMasahiro Yamada		};
323cd62214dSMasahiro Yamada
32446820e3fSMasahiro Yamada		soc-glue@5f900000 {
32546820e3fSMasahiro Yamada			compatible = "socionext,uniphier-ld4-soc-glue-debug",
32646820e3fSMasahiro Yamada				     "simple-mfd";
32746820e3fSMasahiro Yamada			#address-cells = <1>;
32846820e3fSMasahiro Yamada			#size-cells = <1>;
32946820e3fSMasahiro Yamada			ranges = <0 0x5f900000 0x2000>;
33046820e3fSMasahiro Yamada
33146820e3fSMasahiro Yamada			efuse@100 {
33246820e3fSMasahiro Yamada				compatible = "socionext,uniphier-efuse";
33346820e3fSMasahiro Yamada				reg = <0x100 0x28>;
33446820e3fSMasahiro Yamada			};
33546820e3fSMasahiro Yamada
33646820e3fSMasahiro Yamada			efuse@130 {
33746820e3fSMasahiro Yamada				compatible = "socionext,uniphier-efuse";
33846820e3fSMasahiro Yamada				reg = <0x130 0x8>;
33946820e3fSMasahiro Yamada			};
34046820e3fSMasahiro Yamada		};
34146820e3fSMasahiro Yamada
342cd62214dSMasahiro Yamada		timer@60000200 {
343cd62214dSMasahiro Yamada			compatible = "arm,cortex-a9-global-timer";
344cd62214dSMasahiro Yamada			reg = <0x60000200 0x20>;
345cd62214dSMasahiro Yamada			interrupts = <1 11 0x104>;
346cd62214dSMasahiro Yamada			clocks = <&arm_timer_clk>;
347cd62214dSMasahiro Yamada		};
348cd62214dSMasahiro Yamada
349cd62214dSMasahiro Yamada		timer@60000600 {
350cd62214dSMasahiro Yamada			compatible = "arm,cortex-a9-twd-timer";
351cd62214dSMasahiro Yamada			reg = <0x60000600 0x20>;
352cd62214dSMasahiro Yamada			interrupts = <1 13 0x104>;
353cd62214dSMasahiro Yamada			clocks = <&arm_timer_clk>;
354cd62214dSMasahiro Yamada		};
355cd62214dSMasahiro Yamada
356cd62214dSMasahiro Yamada		intc: interrupt-controller@60001000 {
357cd62214dSMasahiro Yamada			compatible = "arm,cortex-a9-gic";
358cd62214dSMasahiro Yamada			reg = <0x60001000 0x1000>,
359cd62214dSMasahiro Yamada			      <0x60000100 0x100>;
360cd62214dSMasahiro Yamada			#interrupt-cells = <3>;
361cd62214dSMasahiro Yamada			interrupt-controller;
362cd62214dSMasahiro Yamada		};
363cd62214dSMasahiro Yamada
3646c9e46efSMasahiro Yamada		aidet: aidet@61830000 {
3656c9e46efSMasahiro Yamada			compatible = "socionext,uniphier-ld4-aidet";
36652159d27SMasahiro Yamada			reg = <0x61830000 0x200>;
3676c9e46efSMasahiro Yamada			interrupt-controller;
3686c9e46efSMasahiro Yamada			#interrupt-cells = <2>;
36952159d27SMasahiro Yamada		};
37052159d27SMasahiro Yamada
371cd62214dSMasahiro Yamada		sysctrl@61840000 {
372cd62214dSMasahiro Yamada			compatible = "socionext,uniphier-ld4-sysctrl",
373cd62214dSMasahiro Yamada				     "simple-mfd", "syscon";
374cd62214dSMasahiro Yamada			reg = <0x61840000 0x10000>;
37552159d27SMasahiro Yamada
376cd62214dSMasahiro Yamada			sys_clk: clock {
37752159d27SMasahiro Yamada				compatible = "socionext,uniphier-ld4-clock";
378cd62214dSMasahiro Yamada				#clock-cells = <1>;
37952159d27SMasahiro Yamada			};
38052159d27SMasahiro Yamada
381cd62214dSMasahiro Yamada			sys_rst: reset {
38252159d27SMasahiro Yamada				compatible = "socionext,uniphier-ld4-reset";
383cd62214dSMasahiro Yamada				#reset-cells = <1>;
38452159d27SMasahiro Yamada			};
385cd62214dSMasahiro Yamada		};
386cd62214dSMasahiro Yamada
387cd62214dSMasahiro Yamada		nand: nand@68000000 {
388abb6ac25SMasahiro Yamada			compatible = "socionext,uniphier-denali-nand-v5a";
389cd62214dSMasahiro Yamada			status = "disabled";
390cd62214dSMasahiro Yamada			reg-names = "nand_data", "denali_reg";
391cd62214dSMasahiro Yamada			reg = <0x68000000 0x20>, <0x68100000 0x1000>;
392cd62214dSMasahiro Yamada			interrupts = <0 65 4>;
393cd62214dSMasahiro Yamada			pinctrl-names = "default";
3946c9e46efSMasahiro Yamada			pinctrl-0 = <&pinctrl_nand2cs>;
395*2001a81cSMasahiro Yamada			clock-names = "nand", "nand_x", "ecc";
396*2001a81cSMasahiro Yamada			clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
397b443fb42SMasahiro Yamada			resets = <&sys_rst 2>;
398cd62214dSMasahiro Yamada		};
399cd62214dSMasahiro Yamada	};
400cd62214dSMasahiro Yamada};
401cd62214dSMasahiro Yamada
4026c9e46efSMasahiro Yamada#include "uniphier-pinctrl.dtsi"
403