xref: /openbmc/u-boot/arch/arm/dts/socfpga_arria5.dtsi (revision 6d4a3ff2649faa2cf2739e332557f256cc34831e)
1*c402e817SSimon Goldschmidt// SPDX-License-Identifier: GPL-2.0
2bb333031SMarek Vasut/*
3bb333031SMarek Vasut * Copyright (C) 2013 Altera Corporation <www.altera.com>
4bb333031SMarek Vasut */
5bb333031SMarek Vasut
6bb333031SMarek Vasut/dts-v1/;
7bb333031SMarek Vasut/* First 4KB has trampoline code for secondary cores. */
8bb333031SMarek Vasut/memreserve/ 0x00000000 0x0001000;
9bb333031SMarek Vasut#include "socfpga.dtsi"
10bb333031SMarek Vasut
11bb333031SMarek Vasut/ {
12bb333031SMarek Vasut	soc {
13bb333031SMarek Vasut		clkmgr@ffd04000 {
14bb333031SMarek Vasut			clocks {
15bb333031SMarek Vasut				osc1 {
16bb333031SMarek Vasut					clock-frequency = <25000000>;
17bb333031SMarek Vasut				};
18bb333031SMarek Vasut			};
19bb333031SMarek Vasut		};
20bb333031SMarek Vasut
21bb333031SMarek Vasut		mmc0: dwmmc0@ff704000 {
22bb333031SMarek Vasut			broken-cd;
23bb333031SMarek Vasut			bus-width = <4>;
24bb333031SMarek Vasut			cap-mmc-highspeed;
25bb333031SMarek Vasut			cap-sd-highspeed;
26bb333031SMarek Vasut		};
27bb333031SMarek Vasut
28bb333031SMarek Vasut		sysmgr@ffd08000 {
29bb333031SMarek Vasut			cpu1-start-addr = <0xffd080c4>;
30bb333031SMarek Vasut		};
31bb333031SMarek Vasut	};
32bb333031SMarek Vasut};
33*c402e817SSimon Goldschmidt
34*c402e817SSimon Goldschmidt&watchdog0 {
35*c402e817SSimon Goldschmidt	status = "okay";
36*c402e817SSimon Goldschmidt};
37