xref: /openbmc/u-boot/arch/arm/dts/fsl-ls1088a.dtsi (revision d94604d558cda9f89722c967d6f8d6269a2db21c)
14549e789STom Rini// SPDX-License-Identifier: GPL-2.0+ OR X11
26d9b82d0SAshish Kumar/*
36d9b82d0SAshish Kumar * NXP ls1088a SOC common device tree source
46d9b82d0SAshish Kumar *
56d9b82d0SAshish Kumar * Copyright 2017 NXP
66d9b82d0SAshish Kumar */
76d9b82d0SAshish Kumar
86d9b82d0SAshish Kumar/ {
96d9b82d0SAshish Kumar	compatible = "fsl,ls1088a";
106d9b82d0SAshish Kumar	interrupt-parent = <&gic>;
116d9b82d0SAshish Kumar	#address-cells = <2>;
126d9b82d0SAshish Kumar	#size-cells = <2>;
136d9b82d0SAshish Kumar
146d9b82d0SAshish Kumar	memory@80000000 {
156d9b82d0SAshish Kumar		device_type = "memory";
166d9b82d0SAshish Kumar		reg = <0x00000000 0x80000000 0 0x80000000>;
176d9b82d0SAshish Kumar		      /* DRAM space - 1, size : 2 GB DRAM */
186d9b82d0SAshish Kumar	};
196d9b82d0SAshish Kumar
206d9b82d0SAshish Kumar	gic: interrupt-controller@6000000 {
216d9b82d0SAshish Kumar		compatible = "arm,gic-v3";
226d9b82d0SAshish Kumar		reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
236d9b82d0SAshish Kumar		      <0x0 0x06100000 0 0x100000>; /* GICR (RD_base + SGI_base) */
246d9b82d0SAshish Kumar		#interrupt-cells = <3>;
256d9b82d0SAshish Kumar		interrupt-controller;
266d9b82d0SAshish Kumar		interrupts = <1 9 0x4>;
276d9b82d0SAshish Kumar	};
286d9b82d0SAshish Kumar
296d9b82d0SAshish Kumar	timer {
306d9b82d0SAshish Kumar		compatible = "arm,armv8-timer";
316d9b82d0SAshish Kumar		interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */
326d9b82d0SAshish Kumar			     <1 14 0x8>, /* Physical Non-Secure PPI, active-low */
336d9b82d0SAshish Kumar			     <1 11 0x8>, /* Virtual PPI, active-low */
346d9b82d0SAshish Kumar			     <1 10 0x8>; /* Hypervisor PPI, active-low */
356d9b82d0SAshish Kumar	};
366d9b82d0SAshish Kumar
376d9b82d0SAshish Kumar	serial0: serial@21c0500 {
386d9b82d0SAshish Kumar		device_type = "serial";
396d9b82d0SAshish Kumar		compatible = "fsl,ns16550", "ns16550a";
406d9b82d0SAshish Kumar		reg = <0x0 0x21c0500 0x0 0x100>;
416d9b82d0SAshish Kumar		clock-frequency = <0>;	/* Updated by bootloader */
426d9b82d0SAshish Kumar		interrupts = <0 32 0x1>; /* edge triggered */
436d9b82d0SAshish Kumar	};
446d9b82d0SAshish Kumar
456d9b82d0SAshish Kumar	serial1: serial@21c0600 {
466d9b82d0SAshish Kumar		device_type = "serial";
476d9b82d0SAshish Kumar		compatible = "fsl,ns16550", "ns16550a";
486d9b82d0SAshish Kumar		reg = <0x0 0x21c0600 0x0 0x100>;
496d9b82d0SAshish Kumar		clock-frequency = <0>; 	/* Updated by bootloader */
506d9b82d0SAshish Kumar		interrupts = <0 32 0x1>; /* edge triggered */
516d9b82d0SAshish Kumar	};
526d9b82d0SAshish Kumar
536d9b82d0SAshish Kumar	fsl_mc: fsl-mc@80c000000 {
546d9b82d0SAshish Kumar		compatible = "fsl,qoriq-mc";
556d9b82d0SAshish Kumar		reg = <0x00000008 0x0c000000 0 0x40>,	 /* MC portal base */
566d9b82d0SAshish Kumar		      <0x00000000 0x08340000 0 0x40000>; /* MC control reg */
576d9b82d0SAshish Kumar	};
586d9b82d0SAshish Kumar
596d9b82d0SAshish Kumar	dspi: dspi@2100000 {
606d9b82d0SAshish Kumar		compatible = "fsl,vf610-dspi";
616d9b82d0SAshish Kumar		#address-cells = <1>;
626d9b82d0SAshish Kumar		#size-cells = <0>;
636d9b82d0SAshish Kumar		reg = <0x0 0x2100000 0x0 0x10000>;
646d9b82d0SAshish Kumar		interrupts = <0 26 0x4>; /* Level high type */
656d9b82d0SAshish Kumar		num-cs = <6>;
666d9b82d0SAshish Kumar	};
676d9b82d0SAshish Kumar
686d9b82d0SAshish Kumar	qspi: quadspi@1550000 {
696d9b82d0SAshish Kumar		compatible = "fsl,vf610-qspi";
706d9b82d0SAshish Kumar		#address-cells = <1>;
716d9b82d0SAshish Kumar		#size-cells = <0>;
726d9b82d0SAshish Kumar		reg = <0x0 0x20c0000 0x0 0x10000>,
736d9b82d0SAshish Kumar			<0x0 0x20000000 0x0 0x10000000>;
746d9b82d0SAshish Kumar		reg-names = "QuadSPI", "QuadSPI-memory";
756d9b82d0SAshish Kumar		num-cs = <4>;
766d9b82d0SAshish Kumar	};
77585d3575SYinbo Zhu
78585d3575SYinbo Zhu	esdhc: esdhc@2140000 {
79585d3575SYinbo Zhu		compatible = "fsl,esdhc";
80585d3575SYinbo Zhu		reg = <0x0 0x2140000 0x0 0x10000>;
81585d3575SYinbo Zhu		interrupts = <0 28 0x4>; /* Level high type */
82585d3575SYinbo Zhu		little-endian;
83585d3575SYinbo Zhu		bus-width = <4>;
84585d3575SYinbo Zhu	};
85585d3575SYinbo Zhu
86c1c597e8SAshish Kumar	ifc: ifc@1530000 {
87c1c597e8SAshish Kumar		compatible = "fsl,ifc", "simple-bus";
88c1c597e8SAshish Kumar		reg = <0x0 0x2240000 0x0 0x20000>;
89c1c597e8SAshish Kumar		interrupts = <0 21 0x4>; /* Level high type */
90c1c597e8SAshish Kumar	};
914c5c87daSHou Zhiqiang
92d4c746c7SRan Wang	usb0: usb3@3100000 {
93d4c746c7SRan Wang		compatible = "fsl,layerscape-dwc3";
94d4c746c7SRan Wang		reg = <0x0 0x3100000 0x0 0x10000>;
95d4c746c7SRan Wang		interrupts = <0 80 0x4>; /* Level high type */
96d4c746c7SRan Wang		dr_mode = "host";
97d4c746c7SRan Wang	};
98d4c746c7SRan Wang
99d4c746c7SRan Wang	usb1: usb3@3110000 {
100d4c746c7SRan Wang		compatible = "fsl,layerscape-dwc3";
101d4c746c7SRan Wang		reg = <0x0 0x3110000 0x0 0x10000>;
102d4c746c7SRan Wang		interrupts = <0 81 0x4>; /* Level high type */
103d4c746c7SRan Wang		dr_mode = "host";
104d4c746c7SRan Wang	};
105d4c746c7SRan Wang
1064c5c87daSHou Zhiqiang	pcie@3400000 {
1074c5c87daSHou Zhiqiang		compatible = "fsl,ls-pcie", "snps,dw-pcie";
1084c5c87daSHou Zhiqiang		reg = <0x00 0x03400000 0x0 0x80000   /* dbi registers */
1094c5c87daSHou Zhiqiang		       0x00 0x03480000 0x0 0x80000   /* lut registers */
1104c5c87daSHou Zhiqiang		       0x00 0x034c0000 0x0 0x40000   /* pf controls registers */
1114c5c87daSHou Zhiqiang		       0x20 0x00000000 0x0 0x20000>; /* configuration space */
1124c5c87daSHou Zhiqiang		reg-names = "dbi", "lut", "ctrl", "config";
1134c5c87daSHou Zhiqiang		#address-cells = <3>;
1144c5c87daSHou Zhiqiang		#size-cells = <2>;
1154c5c87daSHou Zhiqiang		device_type = "pci";
1164c5c87daSHou Zhiqiang		num-lanes = <4>;
1174c5c87daSHou Zhiqiang		bus-range = <0x0 0xff>;
1184c5c87daSHou Zhiqiang		ranges = <0x81000000 0x0 0x00000000 0x20 0x00020000 0x0 0x00010000   /* downstream I/O */
1194c5c87daSHou Zhiqiang			  0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1204c5c87daSHou Zhiqiang	};
1214c5c87daSHou Zhiqiang
1224c5c87daSHou Zhiqiang	pcie@3500000 {
1234c5c87daSHou Zhiqiang		compatible = "fsl,ls-pcie", "snps,dw-pcie";
1244c5c87daSHou Zhiqiang		reg = <0x00 0x03500000 0x0 0x80000   /* dbi registers */
1254c5c87daSHou Zhiqiang		       0x00 0x03580000 0x0 0x80000   /* lut registers */
1264c5c87daSHou Zhiqiang		       0x00 0x035c0000 0x0 0x40000   /* pf controls registers */
1274c5c87daSHou Zhiqiang		       0x28 0x00000000 0x0 0x20000>; /* configuration space */
1284c5c87daSHou Zhiqiang		reg-names = "dbi", "lut", "ctrl", "config";
1294c5c87daSHou Zhiqiang		#address-cells = <3>;
1304c5c87daSHou Zhiqiang		#size-cells = <2>;
1314c5c87daSHou Zhiqiang		device_type = "pci";
1324c5c87daSHou Zhiqiang		num-lanes = <4>;
1334c5c87daSHou Zhiqiang		bus-range = <0x0 0xff>;
1344c5c87daSHou Zhiqiang		ranges = <0x81000000 0x0 0x00000000 0x28 0x00020000 0x0 0x00010000   /* downstream I/O */
1354c5c87daSHou Zhiqiang			  0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1364c5c87daSHou Zhiqiang	};
1374c5c87daSHou Zhiqiang
1384c5c87daSHou Zhiqiang	pcie@3600000 {
1394c5c87daSHou Zhiqiang		compatible = "fsl,ls-pcie", "snps,dw-pcie";
1404c5c87daSHou Zhiqiang		reg = <0x00 0x03600000 0x0 0x80000   /* dbi registers */
1414c5c87daSHou Zhiqiang		       0x00 0x03680000 0x0 0x80000   /* lut registers */
1424c5c87daSHou Zhiqiang		       0x00 0x036c0000 0x0 0x40000   /* pf controls registers */
1434c5c87daSHou Zhiqiang		       0x30 0x00000000 0x0 0x20000>; /* configuration space */
1444c5c87daSHou Zhiqiang		reg-names = "dbi", "lut", "ctrl", "config";
1454c5c87daSHou Zhiqiang		#address-cells = <3>;
1464c5c87daSHou Zhiqiang		#size-cells = <2>;
1474c5c87daSHou Zhiqiang		device_type = "pci";
1484c5c87daSHou Zhiqiang		num-lanes = <8>;
1494c5c87daSHou Zhiqiang		bus-range = <0x0 0xff>;
1504c5c87daSHou Zhiqiang		ranges = <0x81000000 0x0 0x00000000 0x30 0x00020000 0x0 0x00010000   /* downstream I/O */
1514c5c87daSHou Zhiqiang			  0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1524c5c87daSHou Zhiqiang	};
153*3e586ee3SPeng Ma
154*3e586ee3SPeng Ma	sata: sata@3200000 {
155*3e586ee3SPeng Ma		compatible = "fsl,ls1088a-ahci";
156*3e586ee3SPeng Ma		reg = <0x0 0x3200000 0x0 0x10000>;
157*3e586ee3SPeng Ma		interrupts = <0 133 4>;
158*3e586ee3SPeng Ma		status = "disabled";
159*3e586ee3SPeng Ma	};
160*3e586ee3SPeng Ma
1616d9b82d0SAshish Kumar};
162