1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
244937214SPrabhakar Kushwaha /*
344937214SPrabhakar Kushwaha * Copyright 2014-2015 Freescale Semiconductor, Inc.
444937214SPrabhakar Kushwaha */
544937214SPrabhakar Kushwaha
644937214SPrabhakar Kushwaha #include <common.h>
744937214SPrabhakar Kushwaha #include <asm/arch/fsl_serdes.h>
844937214SPrabhakar Kushwaha
944937214SPrabhakar Kushwaha struct serdes_config {
1044937214SPrabhakar Kushwaha u8 protocol;
1144937214SPrabhakar Kushwaha u8 lanes[SRDS_MAX_LANES];
1244937214SPrabhakar Kushwaha };
1344937214SPrabhakar Kushwaha
1444937214SPrabhakar Kushwaha static struct serdes_config serdes1_cfg_tbl[] = {
1544937214SPrabhakar Kushwaha /* SerDes 1 */
16b2b87730SPratiyush Srivastava {0x03, {PCIE2, PCIE2, PCIE2, PCIE2, PCIE1, PCIE1, PCIE1, PCIE1 } },
1744937214SPrabhakar Kushwaha {0x05, {PCIE2, PCIE2, PCIE2, PCIE2, SGMII4, SGMII3, SGMII2, SGMII1 } },
1844937214SPrabhakar Kushwaha {0x07, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
1944937214SPrabhakar Kushwaha SGMII1 } },
2044937214SPrabhakar Kushwaha {0x09, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
2144937214SPrabhakar Kushwaha SGMII1 } },
2244937214SPrabhakar Kushwaha {0x0A, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
2344937214SPrabhakar Kushwaha SGMII1 } },
2444937214SPrabhakar Kushwaha {0x0C, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
2544937214SPrabhakar Kushwaha SGMII1 } },
2644937214SPrabhakar Kushwaha {0x0E, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, SGMII2,
2744937214SPrabhakar Kushwaha SGMII1 } },
2844937214SPrabhakar Kushwaha {0x26, {SGMII8, SGMII7, SGMII6, SGMII5, SGMII4, SGMII3, XFI2, XFI1 } },
2944937214SPrabhakar Kushwaha {0x28, {SGMII8, SGMII7, SGMII6, SGMII5, XFI4, XFI3, XFI2, XFI1 } },
3044937214SPrabhakar Kushwaha {0x2A, {XFI8, XFI7, XFI6, XFI5, XFI4, XFI3, XFI2, XFI1 } },
3144937214SPrabhakar Kushwaha {0x2B, {SGMII8, SGMII7, SGMII6, SGMII5, XAUI1, XAUI1, XAUI1, XAUI1 } },
3244937214SPrabhakar Kushwaha {0x32, {XAUI2, XAUI2, XAUI2, XAUI2, XAUI1, XAUI1, XAUI1, XAUI1 } },
33b2b87730SPratiyush Srivastava {0x33, {PCIE2, PCIE2, PCIE2, PCIE2, QSGMII_D, QSGMII_C, QSGMII_B,
34b2b87730SPratiyush Srivastava QSGMII_A} },
35b2b87730SPratiyush Srivastava {0x35, {QSGMII_D, QSGMII_C, QSGMII_B, PCIE2, XFI4, XFI3, XFI2, XFI1 } },
36fc35addeSPriyanka Jain {0x39, {SGMII8, SGMII7, SGMII6, PCIE2, SGMII4, SGMII3, SGMII2,
37fc35addeSPriyanka Jain PCIE1 } },
38237addb3SPriyanka Jain {0x3B, {XFI8, XFI7, XFI6, PCIE2, XFI4, XFI3, XFI2, PCIE1 } },
39fc35addeSPriyanka Jain {0x4B, {PCIE2, PCIE2, PCIE2, PCIE2, XFI4, XFI3, XFI2, XFI1 } },
40fc35addeSPriyanka Jain {0x4C, {XFI8, XFI7, XFI6, XFI5, PCIE1, PCIE1, PCIE1, PCIE1 } },
41fc35addeSPriyanka Jain {0x4D, {SGMII8, SGMII7, PCIE2, PCIE2, SGMII4, SGMII3, PCIE1, PCIE1 } },
4244937214SPrabhakar Kushwaha {}
4344937214SPrabhakar Kushwaha };
4444937214SPrabhakar Kushwaha static struct serdes_config serdes2_cfg_tbl[] = {
4544937214SPrabhakar Kushwaha /* SerDes 2 */
4644937214SPrabhakar Kushwaha {0x07, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
4744937214SPrabhakar Kushwaha SGMII16 } },
4844937214SPrabhakar Kushwaha {0x09, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
4944937214SPrabhakar Kushwaha SGMII16 } },
5044937214SPrabhakar Kushwaha {0x0A, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
5144937214SPrabhakar Kushwaha SGMII16 } },
5244937214SPrabhakar Kushwaha {0x0C, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
5344937214SPrabhakar Kushwaha SGMII16 } },
5444937214SPrabhakar Kushwaha {0x0E, {SGMII9, SGMII10, SGMII11, SGMII12, SGMII13, SGMII14, SGMII15,
5544937214SPrabhakar Kushwaha SGMII16 } },
5644937214SPrabhakar Kushwaha {0x3D, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3 } },
5744937214SPrabhakar Kushwaha {0x3E, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3, PCIE3 } },
5844937214SPrabhakar Kushwaha {0x3F, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, PCIE4, PCIE4 } },
5944937214SPrabhakar Kushwaha {0x40, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, PCIE4, PCIE4 } },
6044937214SPrabhakar Kushwaha {0x41, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, SATA1, SATA2 } },
6144937214SPrabhakar Kushwaha {0x42, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, SATA1, SATA2 } },
6244937214SPrabhakar Kushwaha {0x43, {PCIE3, PCIE3, PCIE3, PCIE3, NONE, NONE, SATA1, SATA2 } },
6344937214SPrabhakar Kushwaha {0x44, {PCIE3, PCIE3, PCIE3, PCIE3, NONE, NONE, SATA1, SATA2 } },
64b2b87730SPratiyush Srivastava {0x45, {SGMII9, SGMII10, SGMII11, SGMII12, PCIE4, PCIE4, PCIE4,
6544937214SPrabhakar Kushwaha PCIE4 } },
66b2b87730SPratiyush Srivastava {0x47, {PCIE3, SGMII10, SGMII11, SGMII12, PCIE4, SGMII14, SGMII15,
67b2b87730SPratiyush Srivastava SGMII16 } },
6844937214SPrabhakar Kushwaha {0x49, {SGMII9, SGMII10, SGMII11, SGMII12, PCIE4, PCIE4, SATA1,
6944937214SPrabhakar Kushwaha SATA2 } },
7044937214SPrabhakar Kushwaha {0x4A, {SGMII9, SGMII10, SGMII11, SGMII12, PCIE4, PCIE4, SATA1,
7144937214SPrabhakar Kushwaha SATA2 } },
72df1a51dfSSantan Kumar {0x51, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, PCIE4, PCIE4 } },
73fc35addeSPriyanka Jain {0x57, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, PCIE4, SGMII15, SGMII16 } },
7444937214SPrabhakar Kushwaha {}
7544937214SPrabhakar Kushwaha };
7644937214SPrabhakar Kushwaha
7744937214SPrabhakar Kushwaha static struct serdes_config *serdes_cfg_tbl[] = {
7844937214SPrabhakar Kushwaha serdes1_cfg_tbl,
7944937214SPrabhakar Kushwaha serdes2_cfg_tbl,
8044937214SPrabhakar Kushwaha };
8144937214SPrabhakar Kushwaha
serdes_get_prtcl(int serdes,int cfg,int lane)8244937214SPrabhakar Kushwaha enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
8344937214SPrabhakar Kushwaha {
8444937214SPrabhakar Kushwaha struct serdes_config *ptr;
8544937214SPrabhakar Kushwaha
8644937214SPrabhakar Kushwaha if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
8744937214SPrabhakar Kushwaha return 0;
8844937214SPrabhakar Kushwaha
8944937214SPrabhakar Kushwaha ptr = serdes_cfg_tbl[serdes];
9044937214SPrabhakar Kushwaha while (ptr->protocol) {
9144937214SPrabhakar Kushwaha if (ptr->protocol == cfg)
9244937214SPrabhakar Kushwaha return ptr->lanes[lane];
9344937214SPrabhakar Kushwaha ptr++;
9444937214SPrabhakar Kushwaha }
9544937214SPrabhakar Kushwaha
9644937214SPrabhakar Kushwaha return 0;
9744937214SPrabhakar Kushwaha }
9844937214SPrabhakar Kushwaha
is_serdes_prtcl_valid(int serdes,u32 prtcl)9944937214SPrabhakar Kushwaha int is_serdes_prtcl_valid(int serdes, u32 prtcl)
10044937214SPrabhakar Kushwaha {
10144937214SPrabhakar Kushwaha int i;
10244937214SPrabhakar Kushwaha struct serdes_config *ptr;
10344937214SPrabhakar Kushwaha
10444937214SPrabhakar Kushwaha if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
10544937214SPrabhakar Kushwaha return 0;
10644937214SPrabhakar Kushwaha
10744937214SPrabhakar Kushwaha ptr = serdes_cfg_tbl[serdes];
10844937214SPrabhakar Kushwaha while (ptr->protocol) {
10944937214SPrabhakar Kushwaha if (ptr->protocol == prtcl)
11044937214SPrabhakar Kushwaha break;
11144937214SPrabhakar Kushwaha ptr++;
11244937214SPrabhakar Kushwaha }
11344937214SPrabhakar Kushwaha
11444937214SPrabhakar Kushwaha if (!ptr->protocol)
11544937214SPrabhakar Kushwaha return 0;
11644937214SPrabhakar Kushwaha
11744937214SPrabhakar Kushwaha for (i = 0; i < SRDS_MAX_LANES; i++) {
11844937214SPrabhakar Kushwaha if (ptr->lanes[i] != NONE)
11944937214SPrabhakar Kushwaha return 1;
12044937214SPrabhakar Kushwaha }
12144937214SPrabhakar Kushwaha
12244937214SPrabhakar Kushwaha return 0;
12344937214SPrabhakar Kushwaha }
124