xref: /openbmc/u-boot/arch/arm/cpu/armv8/fsl-layerscape/fsl_lsch3_speed.c (revision 27f622d56876f01e11a74b292e52a94451144cff)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
29f3183d2SMingkai Hu /*
39f3183d2SMingkai Hu  * Copyright 2014-2015, Freescale Semiconductor, Inc.
49f3183d2SMingkai Hu  *
59f3183d2SMingkai Hu  * Derived from arch/power/cpu/mpc85xx/speed.c
69f3183d2SMingkai Hu  */
79f3183d2SMingkai Hu 
89f3183d2SMingkai Hu #include <common.h>
99f3183d2SMingkai Hu #include <linux/compiler.h>
109f3183d2SMingkai Hu #include <fsl_ifc.h>
119f3183d2SMingkai Hu #include <asm/processor.h>
129f3183d2SMingkai Hu #include <asm/io.h>
1344937214SPrabhakar Kushwaha #include <asm/arch-fsl-layerscape/immap_lsch3.h>
149f3183d2SMingkai Hu #include <asm/arch/clock.h>
159f3183d2SMingkai Hu #include <asm/arch/soc.h>
169f3183d2SMingkai Hu #include "cpu.h"
179f3183d2SMingkai Hu 
189f3183d2SMingkai Hu DECLARE_GLOBAL_DATA_PTR;
199f3183d2SMingkai Hu 
209f3183d2SMingkai Hu #ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
219f3183d2SMingkai Hu #define CONFIG_SYS_FSL_NUM_CC_PLLS	6
229f3183d2SMingkai Hu #endif
239f3183d2SMingkai Hu 
249f3183d2SMingkai Hu 
get_sys_info(struct sys_info * sys_info)259f3183d2SMingkai Hu void get_sys_info(struct sys_info *sys_info)
269f3183d2SMingkai Hu {
279f3183d2SMingkai Hu 	struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
289f3183d2SMingkai Hu 	struct ccsr_clk_cluster_group __iomem *clk_grp[2] = {
299f3183d2SMingkai Hu 		(void *)(CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR),
309f3183d2SMingkai Hu 		(void *)(CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR)
319f3183d2SMingkai Hu 	};
329f3183d2SMingkai Hu 	struct ccsr_clk_ctrl __iomem *clk_ctrl =
339f3183d2SMingkai Hu 		(void *)(CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR);
349f3183d2SMingkai Hu 	unsigned int cpu;
359f3183d2SMingkai Hu 	const u8 core_cplx_pll[16] = {
369f3183d2SMingkai Hu 		[0] = 0,	/* CC1 PPL / 1 */
379f3183d2SMingkai Hu 		[1] = 0,	/* CC1 PPL / 2 */
389f3183d2SMingkai Hu 		[2] = 0,	/* CC1 PPL / 4 */
399f3183d2SMingkai Hu 		[4] = 1,	/* CC2 PPL / 1 */
409f3183d2SMingkai Hu 		[5] = 1,	/* CC2 PPL / 2 */
419f3183d2SMingkai Hu 		[6] = 1,	/* CC2 PPL / 4 */
429f3183d2SMingkai Hu 		[8] = 2,	/* CC3 PPL / 1 */
439f3183d2SMingkai Hu 		[9] = 2,	/* CC3 PPL / 2 */
449f3183d2SMingkai Hu 		[10] = 2,	/* CC3 PPL / 4 */
459f3183d2SMingkai Hu 		[12] = 3,	/* CC4 PPL / 1 */
469f3183d2SMingkai Hu 		[13] = 3,	/* CC4 PPL / 2 */
479f3183d2SMingkai Hu 		[14] = 3,	/* CC4 PPL / 4 */
489f3183d2SMingkai Hu 	};
499f3183d2SMingkai Hu 
509f3183d2SMingkai Hu 	const u8 core_cplx_pll_div[16] = {
519f3183d2SMingkai Hu 		[0] = 1,	/* CC1 PPL / 1 */
529f3183d2SMingkai Hu 		[1] = 2,	/* CC1 PPL / 2 */
539f3183d2SMingkai Hu 		[2] = 4,	/* CC1 PPL / 4 */
549f3183d2SMingkai Hu 		[4] = 1,	/* CC2 PPL / 1 */
559f3183d2SMingkai Hu 		[5] = 2,	/* CC2 PPL / 2 */
569f3183d2SMingkai Hu 		[6] = 4,	/* CC2 PPL / 4 */
579f3183d2SMingkai Hu 		[8] = 1,	/* CC3 PPL / 1 */
589f3183d2SMingkai Hu 		[9] = 2,	/* CC3 PPL / 2 */
599f3183d2SMingkai Hu 		[10] = 4,	/* CC3 PPL / 4 */
609f3183d2SMingkai Hu 		[12] = 1,	/* CC4 PPL / 1 */
619f3183d2SMingkai Hu 		[13] = 2,	/* CC4 PPL / 2 */
629f3183d2SMingkai Hu 		[14] = 4,	/* CC4 PPL / 4 */
639f3183d2SMingkai Hu 	};
649f3183d2SMingkai Hu 
659f3183d2SMingkai Hu 	uint i, cluster;
669f3183d2SMingkai Hu 	uint freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
679f3183d2SMingkai Hu 	uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
689f3183d2SMingkai Hu 	unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
699f3183d2SMingkai Hu 	int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
709f3183d2SMingkai Hu 	u32 c_pll_sel, cplx_pll;
719f3183d2SMingkai Hu 	void *offset;
729f3183d2SMingkai Hu 
739f3183d2SMingkai Hu 	sys_info->freq_systembus = sysclk;
749f3183d2SMingkai Hu #ifdef CONFIG_DDR_CLK_FREQ
759f3183d2SMingkai Hu 	sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
7644937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
779f3183d2SMingkai Hu 	sys_info->freq_ddrbus2 = CONFIG_DDR_CLK_FREQ;
7844937214SPrabhakar Kushwaha #endif
799f3183d2SMingkai Hu #else
809f3183d2SMingkai Hu 	sys_info->freq_ddrbus = sysclk;
8144937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
829f3183d2SMingkai Hu 	sys_info->freq_ddrbus2 = sysclk;
839f3183d2SMingkai Hu #endif
8444937214SPrabhakar Kushwaha #endif
859f3183d2SMingkai Hu 
863564208eSHou Zhiqiang 	/* The freq_systembus is used to record frequency of platform PLL */
879f3183d2SMingkai Hu 	sys_info->freq_systembus *= (gur_in32(&gur->rcwsr[0]) >>
889f3183d2SMingkai Hu 			FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_SHIFT) &
899f3183d2SMingkai Hu 			FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_MASK;
909f3183d2SMingkai Hu 	sys_info->freq_ddrbus *= (gur_in32(&gur->rcwsr[0]) >>
919f3183d2SMingkai Hu 			FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_SHIFT) &
929f3183d2SMingkai Hu 			FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_MASK;
9344937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
943c1d218aSYork Sun 	if (soc_has_dp_ddr()) {
959f3183d2SMingkai Hu 		sys_info->freq_ddrbus2 *= (gur_in32(&gur->rcwsr[0]) >>
969f3183d2SMingkai Hu 			FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_SHIFT) &
979f3183d2SMingkai Hu 			FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_MASK;
983c1d218aSYork Sun 	} else {
993c1d218aSYork Sun 		sys_info->freq_ddrbus2 = 0;
1003c1d218aSYork Sun 	}
10144937214SPrabhakar Kushwaha #endif
1029f3183d2SMingkai Hu 
1039f3183d2SMingkai Hu 	for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
1049f3183d2SMingkai Hu 		/*
1059f3183d2SMingkai Hu 		 * fixme: prefer to combine the following into one line, but
1069f3183d2SMingkai Hu 		 * cannot pass compiling without warning about in_le32.
1079f3183d2SMingkai Hu 		 */
1089f3183d2SMingkai Hu 		offset = (void *)((size_t)clk_grp[i/3] +
1099f3183d2SMingkai Hu 			 offsetof(struct ccsr_clk_cluster_group,
1109f3183d2SMingkai Hu 				  pllngsr[i%3].gsr));
1119f3183d2SMingkai Hu 		ratio[i] = (in_le32(offset) >> 1) & 0x3f;
1129f3183d2SMingkai Hu 		freq_c_pll[i] = sysclk * ratio[i];
1139f3183d2SMingkai Hu 	}
1149f3183d2SMingkai Hu 
1159f3183d2SMingkai Hu 	for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
1169f3183d2SMingkai Hu 		cluster = fsl_qoriq_core_to_cluster(cpu);
1179f3183d2SMingkai Hu 		c_pll_sel = (in_le32(&clk_ctrl->clkcncsr[cluster].csr) >> 27)
1189f3183d2SMingkai Hu 			    & 0xf;
1199f3183d2SMingkai Hu 		cplx_pll = core_cplx_pll[c_pll_sel];
1209f3183d2SMingkai Hu 		cplx_pll += cc_group[cluster] - 1;
1219f3183d2SMingkai Hu 		sys_info->freq_processor[cpu] =
1229f3183d2SMingkai Hu 			freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
1239f3183d2SMingkai Hu 	}
1249f3183d2SMingkai Hu 
1259f3183d2SMingkai Hu #if defined(CONFIG_FSL_IFC)
1268e63ed51SPrabhakar Kushwaha 	sys_info->freq_localbus = sys_info->freq_systembus /
1278e63ed51SPrabhakar Kushwaha 						CONFIG_SYS_FSL_IFC_CLK_DIV;
1289f3183d2SMingkai Hu #endif
1299f3183d2SMingkai Hu }
1309f3183d2SMingkai Hu 
1319f3183d2SMingkai Hu 
get_clocks(void)1329f3183d2SMingkai Hu int get_clocks(void)
1339f3183d2SMingkai Hu {
1349f3183d2SMingkai Hu 	struct sys_info sys_info;
1359f3183d2SMingkai Hu 	get_sys_info(&sys_info);
1369f3183d2SMingkai Hu 	gd->cpu_clk = sys_info.freq_processor[0];
1373564208eSHou Zhiqiang 	gd->bus_clk = sys_info.freq_systembus / CONFIG_SYS_FSL_PCLK_DIV;
1389f3183d2SMingkai Hu 	gd->mem_clk = sys_info.freq_ddrbus;
13944937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
1409f3183d2SMingkai Hu 	gd->arch.mem2_clk = sys_info.freq_ddrbus2;
14144937214SPrabhakar Kushwaha #endif
1429f3183d2SMingkai Hu #if defined(CONFIG_FSL_ESDHC)
1433564208eSHou Zhiqiang 	gd->arch.sdhc_clk = gd->bus_clk / CONFIG_SYS_FSL_SDHC_CLK_DIV;
1449f3183d2SMingkai Hu #endif /* defined(CONFIG_FSL_ESDHC) */
1459f3183d2SMingkai Hu 
1469f3183d2SMingkai Hu 	if (gd->cpu_clk != 0)
1479f3183d2SMingkai Hu 		return 0;
1489f3183d2SMingkai Hu 	else
1499f3183d2SMingkai Hu 		return 1;
1509f3183d2SMingkai Hu }
1519f3183d2SMingkai Hu 
1529f3183d2SMingkai Hu /********************************************
1539f3183d2SMingkai Hu  * get_bus_freq
1543564208eSHou Zhiqiang  * return platform clock in Hz
1559f3183d2SMingkai Hu  *********************************************/
get_bus_freq(ulong dummy)1569f3183d2SMingkai Hu ulong get_bus_freq(ulong dummy)
1579f3183d2SMingkai Hu {
1589f3183d2SMingkai Hu 	if (!gd->bus_clk)
1599f3183d2SMingkai Hu 		get_clocks();
1609f3183d2SMingkai Hu 
1619f3183d2SMingkai Hu 	return gd->bus_clk;
1629f3183d2SMingkai Hu }
1639f3183d2SMingkai Hu 
1649f3183d2SMingkai Hu /********************************************
1659f3183d2SMingkai Hu  * get_ddr_freq
1669f3183d2SMingkai Hu  * return ddr bus freq in Hz
1679f3183d2SMingkai Hu  *********************************************/
get_ddr_freq(ulong ctrl_num)1689f3183d2SMingkai Hu ulong get_ddr_freq(ulong ctrl_num)
1699f3183d2SMingkai Hu {
1709f3183d2SMingkai Hu 	if (!gd->mem_clk)
1719f3183d2SMingkai Hu 		get_clocks();
1729f3183d2SMingkai Hu 
1739f3183d2SMingkai Hu 	/*
1749f3183d2SMingkai Hu 	 * DDR controller 0 & 1 are on memory complex 0
1751cc0a9f4SRobert P. J. Day 	 * DDR controller 2 is on memory complext 1
1769f3183d2SMingkai Hu 	 */
17744937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
1789f3183d2SMingkai Hu 	if (ctrl_num >= 2)
1799f3183d2SMingkai Hu 		return gd->arch.mem2_clk;
18044937214SPrabhakar Kushwaha #endif
1819f3183d2SMingkai Hu 
1829f3183d2SMingkai Hu 	return gd->mem_clk;
1839f3183d2SMingkai Hu }
1849f3183d2SMingkai Hu 
get_i2c_freq(ulong dummy)1853564208eSHou Zhiqiang int get_i2c_freq(ulong dummy)
1863564208eSHou Zhiqiang {
1873564208eSHou Zhiqiang 	return get_bus_freq(0) / CONFIG_SYS_FSL_I2C_CLK_DIV;
1883564208eSHou Zhiqiang }
1893564208eSHou Zhiqiang 
get_dspi_freq(ulong dummy)1903564208eSHou Zhiqiang int get_dspi_freq(ulong dummy)
1913564208eSHou Zhiqiang {
1923564208eSHou Zhiqiang 	return get_bus_freq(0) / CONFIG_SYS_FSL_DSPI_CLK_DIV;
1933564208eSHou Zhiqiang }
1943564208eSHou Zhiqiang 
195*0fdf6967SYinbo Zhu #ifdef CONFIG_FSL_ESDHC
get_sdhc_freq(ulong dummy)196*0fdf6967SYinbo Zhu int get_sdhc_freq(ulong dummy)
197*0fdf6967SYinbo Zhu {
198*0fdf6967SYinbo Zhu 	if (!gd->arch.sdhc_clk)
199*0fdf6967SYinbo Zhu 		get_clocks();
200*0fdf6967SYinbo Zhu 
201*0fdf6967SYinbo Zhu 	return gd->arch.sdhc_clk;
202*0fdf6967SYinbo Zhu }
203*0fdf6967SYinbo Zhu #endif
204*0fdf6967SYinbo Zhu 
get_serial_clock(void)2053564208eSHou Zhiqiang int get_serial_clock(void)
2063564208eSHou Zhiqiang {
2073564208eSHou Zhiqiang 	return get_bus_freq(0) / CONFIG_SYS_FSL_DUART_CLK_DIV;
2083564208eSHou Zhiqiang }
2093564208eSHou Zhiqiang 
mxc_get_clock(enum mxc_clock clk)2109f3183d2SMingkai Hu unsigned int mxc_get_clock(enum mxc_clock clk)
2119f3183d2SMingkai Hu {
2129f3183d2SMingkai Hu 	switch (clk) {
2139f3183d2SMingkai Hu 	case MXC_I2C_CLK:
2143564208eSHou Zhiqiang 		return get_i2c_freq(0);
215*0fdf6967SYinbo Zhu #if defined(CONFIG_FSL_ESDHC)
216*0fdf6967SYinbo Zhu 	case MXC_ESDHC_CLK:
217*0fdf6967SYinbo Zhu 		return get_sdhc_freq(0);
218*0fdf6967SYinbo Zhu #endif
2199f3183d2SMingkai Hu 	case MXC_DSPI_CLK:
2203564208eSHou Zhiqiang 		return get_dspi_freq(0);
2219f3183d2SMingkai Hu 	default:
2229f3183d2SMingkai Hu 		printf("Unsupported clock\n");
2239f3183d2SMingkai Hu 	}
2249f3183d2SMingkai Hu 	return 0;
2259f3183d2SMingkai Hu }
226