1*9f3183d2SMingkai Hu /* 2*9f3183d2SMingkai Hu * Copyright 2014-2015 Freescale Semiconductor, Inc. 3*9f3183d2SMingkai Hu * 4*9f3183d2SMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 5*9f3183d2SMingkai Hu */ 6*9f3183d2SMingkai Hu 7*9f3183d2SMingkai Hu #include <common.h> 8*9f3183d2SMingkai Hu #include <libfdt.h> 9*9f3183d2SMingkai Hu #include <fdt_support.h> 10*9f3183d2SMingkai Hu #include <phy.h> 11*9f3183d2SMingkai Hu #ifdef CONFIG_FSL_LSCH3 12*9f3183d2SMingkai Hu #include <asm/arch/fdt.h> 13*9f3183d2SMingkai Hu #endif 14*9f3183d2SMingkai Hu #ifdef CONFIG_FSL_ESDHC 15*9f3183d2SMingkai Hu #include <fsl_esdhc.h> 16*9f3183d2SMingkai Hu #endif 17*9f3183d2SMingkai Hu #ifdef CONFIG_MP 18*9f3183d2SMingkai Hu #include <asm/arch/mp.h> 19*9f3183d2SMingkai Hu #endif 20*9f3183d2SMingkai Hu 21*9f3183d2SMingkai Hu #ifdef CONFIG_MP 22*9f3183d2SMingkai Hu void ft_fixup_cpu(void *blob) 23*9f3183d2SMingkai Hu { 24*9f3183d2SMingkai Hu int off; 25*9f3183d2SMingkai Hu __maybe_unused u64 spin_tbl_addr = (u64)get_spin_tbl_addr(); 26*9f3183d2SMingkai Hu fdt32_t *reg; 27*9f3183d2SMingkai Hu int addr_cells; 28*9f3183d2SMingkai Hu u64 val, core_id; 29*9f3183d2SMingkai Hu size_t *boot_code_size = &(__secondary_boot_code_size); 30*9f3183d2SMingkai Hu 31*9f3183d2SMingkai Hu off = fdt_path_offset(blob, "/cpus"); 32*9f3183d2SMingkai Hu if (off < 0) { 33*9f3183d2SMingkai Hu puts("couldn't find /cpus node\n"); 34*9f3183d2SMingkai Hu return; 35*9f3183d2SMingkai Hu } 36*9f3183d2SMingkai Hu of_bus_default_count_cells(blob, off, &addr_cells, NULL); 37*9f3183d2SMingkai Hu 38*9f3183d2SMingkai Hu off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 39*9f3183d2SMingkai Hu while (off != -FDT_ERR_NOTFOUND) { 40*9f3183d2SMingkai Hu reg = (fdt32_t *)fdt_getprop(blob, off, "reg", 0); 41*9f3183d2SMingkai Hu if (reg) { 42*9f3183d2SMingkai Hu core_id = of_read_number(reg, addr_cells); 43*9f3183d2SMingkai Hu if (core_id == 0 || (is_core_online(core_id))) { 44*9f3183d2SMingkai Hu val = spin_tbl_addr; 45*9f3183d2SMingkai Hu val += id_to_core(core_id) * 46*9f3183d2SMingkai Hu SPIN_TABLE_ELEM_SIZE; 47*9f3183d2SMingkai Hu val = cpu_to_fdt64(val); 48*9f3183d2SMingkai Hu fdt_setprop_string(blob, off, "enable-method", 49*9f3183d2SMingkai Hu "spin-table"); 50*9f3183d2SMingkai Hu fdt_setprop(blob, off, "cpu-release-addr", 51*9f3183d2SMingkai Hu &val, sizeof(val)); 52*9f3183d2SMingkai Hu } else { 53*9f3183d2SMingkai Hu debug("skipping offline core\n"); 54*9f3183d2SMingkai Hu } 55*9f3183d2SMingkai Hu } else { 56*9f3183d2SMingkai Hu puts("Warning: found cpu node without reg property\n"); 57*9f3183d2SMingkai Hu } 58*9f3183d2SMingkai Hu off = fdt_node_offset_by_prop_value(blob, off, "device_type", 59*9f3183d2SMingkai Hu "cpu", 4); 60*9f3183d2SMingkai Hu } 61*9f3183d2SMingkai Hu 62*9f3183d2SMingkai Hu fdt_add_mem_rsv(blob, (uintptr_t)&secondary_boot_code, 63*9f3183d2SMingkai Hu *boot_code_size); 64*9f3183d2SMingkai Hu } 65*9f3183d2SMingkai Hu #endif 66*9f3183d2SMingkai Hu 67*9f3183d2SMingkai Hu /* 68*9f3183d2SMingkai Hu * the burden is on the the caller to not request a count 69*9f3183d2SMingkai Hu * exceeding the bounds of the stream_ids[] array 70*9f3183d2SMingkai Hu */ 71*9f3183d2SMingkai Hu void alloc_stream_ids(int start_id, int count, u32 *stream_ids, int max_cnt) 72*9f3183d2SMingkai Hu { 73*9f3183d2SMingkai Hu int i; 74*9f3183d2SMingkai Hu 75*9f3183d2SMingkai Hu if (count > max_cnt) { 76*9f3183d2SMingkai Hu printf("\n%s: ERROR: max per-device stream ID count exceed\n", 77*9f3183d2SMingkai Hu __func__); 78*9f3183d2SMingkai Hu return; 79*9f3183d2SMingkai Hu } 80*9f3183d2SMingkai Hu 81*9f3183d2SMingkai Hu for (i = 0; i < count; i++) 82*9f3183d2SMingkai Hu stream_ids[i] = start_id++; 83*9f3183d2SMingkai Hu } 84*9f3183d2SMingkai Hu 85*9f3183d2SMingkai Hu /* 86*9f3183d2SMingkai Hu * This function updates the mmu-masters property on the SMMU 87*9f3183d2SMingkai Hu * node as per the SMMU binding-- phandle and list of stream IDs 88*9f3183d2SMingkai Hu * for each MMU master. 89*9f3183d2SMingkai Hu */ 90*9f3183d2SMingkai Hu void append_mmu_masters(void *blob, const char *smmu_path, 91*9f3183d2SMingkai Hu const char *master_name, u32 *stream_ids, int count) 92*9f3183d2SMingkai Hu { 93*9f3183d2SMingkai Hu u32 phandle; 94*9f3183d2SMingkai Hu int smmu_nodeoffset; 95*9f3183d2SMingkai Hu int master_nodeoffset; 96*9f3183d2SMingkai Hu int i; 97*9f3183d2SMingkai Hu 98*9f3183d2SMingkai Hu /* get phandle of mmu master device */ 99*9f3183d2SMingkai Hu master_nodeoffset = fdt_path_offset(blob, master_name); 100*9f3183d2SMingkai Hu if (master_nodeoffset < 0) { 101*9f3183d2SMingkai Hu printf("\n%s: ERROR: master not found\n", __func__); 102*9f3183d2SMingkai Hu return; 103*9f3183d2SMingkai Hu } 104*9f3183d2SMingkai Hu phandle = fdt_get_phandle(blob, master_nodeoffset); 105*9f3183d2SMingkai Hu if (!phandle) { /* if master has no phandle, create one */ 106*9f3183d2SMingkai Hu phandle = fdt_create_phandle(blob, master_nodeoffset); 107*9f3183d2SMingkai Hu if (!phandle) { 108*9f3183d2SMingkai Hu printf("\n%s: ERROR: unable to create phandle\n", 109*9f3183d2SMingkai Hu __func__); 110*9f3183d2SMingkai Hu return; 111*9f3183d2SMingkai Hu } 112*9f3183d2SMingkai Hu } 113*9f3183d2SMingkai Hu 114*9f3183d2SMingkai Hu /* append it to mmu-masters */ 115*9f3183d2SMingkai Hu smmu_nodeoffset = fdt_path_offset(blob, smmu_path); 116*9f3183d2SMingkai Hu if (fdt_appendprop_u32(blob, smmu_nodeoffset, "mmu-masters", 117*9f3183d2SMingkai Hu phandle) < 0) { 118*9f3183d2SMingkai Hu printf("\n%s: ERROR: unable to update SMMU node\n", __func__); 119*9f3183d2SMingkai Hu return; 120*9f3183d2SMingkai Hu } 121*9f3183d2SMingkai Hu 122*9f3183d2SMingkai Hu /* for each stream ID, append to mmu-masters */ 123*9f3183d2SMingkai Hu for (i = 0; i < count; i++) { 124*9f3183d2SMingkai Hu fdt_appendprop_u32(blob, smmu_nodeoffset, "mmu-masters", 125*9f3183d2SMingkai Hu stream_ids[i]); 126*9f3183d2SMingkai Hu } 127*9f3183d2SMingkai Hu 128*9f3183d2SMingkai Hu /* fix up #stream-id-cells with stream ID count */ 129*9f3183d2SMingkai Hu if (fdt_setprop_u32(blob, master_nodeoffset, "#stream-id-cells", 130*9f3183d2SMingkai Hu count) < 0) 131*9f3183d2SMingkai Hu printf("\n%s: ERROR: unable to update #stream-id-cells\n", 132*9f3183d2SMingkai Hu __func__); 133*9f3183d2SMingkai Hu } 134*9f3183d2SMingkai Hu 135*9f3183d2SMingkai Hu 136*9f3183d2SMingkai Hu /* 137*9f3183d2SMingkai Hu * The info below summarizes how streamID partitioning works 138*9f3183d2SMingkai Hu * for ls2085a and how it is conveyed to the OS via the device tree. 139*9f3183d2SMingkai Hu * 140*9f3183d2SMingkai Hu * -non-PCI legacy, platform devices (USB, SD/MMC, SATA, DMA) 141*9f3183d2SMingkai Hu * -all legacy devices get a unique ICID assigned and programmed in 142*9f3183d2SMingkai Hu * their AMQR registers by u-boot 143*9f3183d2SMingkai Hu * -u-boot updates the hardware device tree with streamID properties 144*9f3183d2SMingkai Hu * for each platform/legacy device (smmu-masters property) 145*9f3183d2SMingkai Hu * 146*9f3183d2SMingkai Hu * -PCIe 147*9f3183d2SMingkai Hu * -for each PCI controller that is active (as per RCW settings), 148*9f3183d2SMingkai Hu * u-boot will allocate a range of ICID and convey that to Linux via 149*9f3183d2SMingkai Hu * the device tree (smmu-masters property) 150*9f3183d2SMingkai Hu * 151*9f3183d2SMingkai Hu * -DPAA2 152*9f3183d2SMingkai Hu * -u-boot will allocate a range of ICIDs to be used by the Management 153*9f3183d2SMingkai Hu * Complex for containers and will set these values in the MC DPC image. 154*9f3183d2SMingkai Hu * -the MC is responsible for allocating and setting up ICIDs 155*9f3183d2SMingkai Hu * for all DPAA2 devices. 156*9f3183d2SMingkai Hu * 157*9f3183d2SMingkai Hu */ 158*9f3183d2SMingkai Hu #ifdef CONFIG_FSL_LSCH3 159*9f3183d2SMingkai Hu static void fdt_fixup_smmu(void *blob) 160*9f3183d2SMingkai Hu { 161*9f3183d2SMingkai Hu int nodeoffset; 162*9f3183d2SMingkai Hu 163*9f3183d2SMingkai Hu nodeoffset = fdt_path_offset(blob, "/iommu@5000000"); 164*9f3183d2SMingkai Hu if (nodeoffset < 0) { 165*9f3183d2SMingkai Hu printf("\n%s: WARNING: no SMMU node found\n", __func__); 166*9f3183d2SMingkai Hu return; 167*9f3183d2SMingkai Hu } 168*9f3183d2SMingkai Hu 169*9f3183d2SMingkai Hu /* fixup for all PCI controllers */ 170*9f3183d2SMingkai Hu #ifdef CONFIG_PCI 171*9f3183d2SMingkai Hu fdt_fixup_smmu_pcie(blob); 172*9f3183d2SMingkai Hu #endif 173*9f3183d2SMingkai Hu } 174*9f3183d2SMingkai Hu #endif 175*9f3183d2SMingkai Hu 176*9f3183d2SMingkai Hu void ft_cpu_setup(void *blob, bd_t *bd) 177*9f3183d2SMingkai Hu { 178*9f3183d2SMingkai Hu #ifdef CONFIG_MP 179*9f3183d2SMingkai Hu ft_fixup_cpu(blob); 180*9f3183d2SMingkai Hu #endif 181*9f3183d2SMingkai Hu 182*9f3183d2SMingkai Hu #ifdef CONFIG_SYS_NS16550 183*9f3183d2SMingkai Hu do_fixup_by_compat_u32(blob, "fsl,ns16550", 184*9f3183d2SMingkai Hu "clock-frequency", CONFIG_SYS_NS16550_CLK, 1); 185*9f3183d2SMingkai Hu #endif 186*9f3183d2SMingkai Hu 187*9f3183d2SMingkai Hu #ifdef CONFIG_PCI 188*9f3183d2SMingkai Hu ft_pci_setup(blob, bd); 189*9f3183d2SMingkai Hu #endif 190*9f3183d2SMingkai Hu 191*9f3183d2SMingkai Hu #ifdef CONFIG_FSL_ESDHC 192*9f3183d2SMingkai Hu fdt_fixup_esdhc(blob, bd); 193*9f3183d2SMingkai Hu #endif 194*9f3183d2SMingkai Hu 195*9f3183d2SMingkai Hu #ifdef CONFIG_FSL_LSCH3 196*9f3183d2SMingkai Hu fdt_fixup_smmu(blob); 197*9f3183d2SMingkai Hu #endif 198*9f3183d2SMingkai Hu } 199