14257f5f8SChen-Yu Tsai /* 24257f5f8SChen-Yu Tsai * Copyright (C) 2016 34257f5f8SChen-Yu Tsai * Author: Chen-Yu Tsai <wens@csie.org> 44257f5f8SChen-Yu Tsai * 54257f5f8SChen-Yu Tsai * Based on assembly code by Marc Zyngier <marc.zyngier@arm.com>, 64257f5f8SChen-Yu Tsai * which was based on code by Carl van Schaik <carl@ok-labs.com>. 74257f5f8SChen-Yu Tsai * 84257f5f8SChen-Yu Tsai * SPDX-License-Identifier: GPL-2.0 94257f5f8SChen-Yu Tsai */ 104257f5f8SChen-Yu Tsai #include <config.h> 114257f5f8SChen-Yu Tsai #include <common.h> 124257f5f8SChen-Yu Tsai 134257f5f8SChen-Yu Tsai #include <asm/arch/cpu.h> 144257f5f8SChen-Yu Tsai #include <asm/arch/cpucfg.h> 154257f5f8SChen-Yu Tsai #include <asm/arch/prcm.h> 164257f5f8SChen-Yu Tsai #include <asm/armv7.h> 174257f5f8SChen-Yu Tsai #include <asm/gic.h> 184257f5f8SChen-Yu Tsai #include <asm/io.h> 194257f5f8SChen-Yu Tsai #include <asm/psci.h> 20afc1f65fSChen-Yu Tsai #include <asm/secure.h> 214257f5f8SChen-Yu Tsai #include <asm/system.h> 224257f5f8SChen-Yu Tsai 234257f5f8SChen-Yu Tsai #include <linux/bitops.h> 244257f5f8SChen-Yu Tsai 254257f5f8SChen-Yu Tsai #define __irq __attribute__ ((interrupt ("IRQ"))) 264257f5f8SChen-Yu Tsai 274257f5f8SChen-Yu Tsai #define GICD_BASE (SUNXI_GIC400_BASE + GIC_DIST_OFFSET) 284257f5f8SChen-Yu Tsai #define GICC_BASE (SUNXI_GIC400_BASE + GIC_CPU_OFFSET_A15) 294257f5f8SChen-Yu Tsai 304257f5f8SChen-Yu Tsai static void __secure cp15_write_cntp_tval(u32 tval) 314257f5f8SChen-Yu Tsai { 324257f5f8SChen-Yu Tsai asm volatile ("mcr p15, 0, %0, c14, c2, 0" : : "r" (tval)); 334257f5f8SChen-Yu Tsai } 344257f5f8SChen-Yu Tsai 354257f5f8SChen-Yu Tsai static void __secure cp15_write_cntp_ctl(u32 val) 364257f5f8SChen-Yu Tsai { 374257f5f8SChen-Yu Tsai asm volatile ("mcr p15, 0, %0, c14, c2, 1" : : "r" (val)); 384257f5f8SChen-Yu Tsai } 394257f5f8SChen-Yu Tsai 404257f5f8SChen-Yu Tsai static u32 __secure cp15_read_cntp_ctl(void) 414257f5f8SChen-Yu Tsai { 424257f5f8SChen-Yu Tsai u32 val; 434257f5f8SChen-Yu Tsai 444257f5f8SChen-Yu Tsai asm volatile ("mrc p15, 0, %0, c14, c2, 1" : "=r" (val)); 454257f5f8SChen-Yu Tsai 464257f5f8SChen-Yu Tsai return val; 474257f5f8SChen-Yu Tsai } 484257f5f8SChen-Yu Tsai 494257f5f8SChen-Yu Tsai #define ONE_MS (CONFIG_TIMER_CLK_FREQ / 1000) 504257f5f8SChen-Yu Tsai 514257f5f8SChen-Yu Tsai static void __secure __mdelay(u32 ms) 524257f5f8SChen-Yu Tsai { 534257f5f8SChen-Yu Tsai u32 reg = ONE_MS * ms; 544257f5f8SChen-Yu Tsai 554257f5f8SChen-Yu Tsai cp15_write_cntp_tval(reg); 564257f5f8SChen-Yu Tsai ISB; 574257f5f8SChen-Yu Tsai cp15_write_cntp_ctl(3); 584257f5f8SChen-Yu Tsai 594257f5f8SChen-Yu Tsai do { 604257f5f8SChen-Yu Tsai ISB; 614257f5f8SChen-Yu Tsai reg = cp15_read_cntp_ctl(); 624257f5f8SChen-Yu Tsai } while (!(reg & BIT(2))); 634257f5f8SChen-Yu Tsai 644257f5f8SChen-Yu Tsai cp15_write_cntp_ctl(0); 654257f5f8SChen-Yu Tsai ISB; 664257f5f8SChen-Yu Tsai } 674257f5f8SChen-Yu Tsai 684257f5f8SChen-Yu Tsai static void __secure clamp_release(u32 __maybe_unused *clamp) 694257f5f8SChen-Yu Tsai { 704257f5f8SChen-Yu Tsai #if defined(CONFIG_MACH_SUN6I) || defined(CONFIG_MACH_SUN7I) || \ 714257f5f8SChen-Yu Tsai defined(CONFIG_MACH_SUN8I_H3) 724257f5f8SChen-Yu Tsai u32 tmp = 0x1ff; 734257f5f8SChen-Yu Tsai do { 744257f5f8SChen-Yu Tsai tmp >>= 1; 754257f5f8SChen-Yu Tsai writel(tmp, clamp); 764257f5f8SChen-Yu Tsai } while (tmp); 774257f5f8SChen-Yu Tsai 784257f5f8SChen-Yu Tsai __mdelay(10); 794257f5f8SChen-Yu Tsai #endif 804257f5f8SChen-Yu Tsai } 814257f5f8SChen-Yu Tsai 824257f5f8SChen-Yu Tsai static void __secure clamp_set(u32 __maybe_unused *clamp) 834257f5f8SChen-Yu Tsai { 844257f5f8SChen-Yu Tsai #if defined(CONFIG_MACH_SUN6I) || defined(CONFIG_MACH_SUN7I) || \ 854257f5f8SChen-Yu Tsai defined(CONFIG_MACH_SUN8I_H3) 864257f5f8SChen-Yu Tsai writel(0xff, clamp); 874257f5f8SChen-Yu Tsai #endif 884257f5f8SChen-Yu Tsai } 894257f5f8SChen-Yu Tsai 904257f5f8SChen-Yu Tsai static void __secure sunxi_power_switch(u32 *clamp, u32 *pwroff, bool on, 914257f5f8SChen-Yu Tsai int cpu) 924257f5f8SChen-Yu Tsai { 934257f5f8SChen-Yu Tsai if (on) { 944257f5f8SChen-Yu Tsai /* Release power clamp */ 954257f5f8SChen-Yu Tsai clamp_release(clamp); 964257f5f8SChen-Yu Tsai 974257f5f8SChen-Yu Tsai /* Clear power gating */ 984257f5f8SChen-Yu Tsai clrbits_le32(pwroff, BIT(cpu)); 994257f5f8SChen-Yu Tsai } else { 1004257f5f8SChen-Yu Tsai /* Set power gating */ 1014257f5f8SChen-Yu Tsai setbits_le32(pwroff, BIT(cpu)); 1024257f5f8SChen-Yu Tsai 1034257f5f8SChen-Yu Tsai /* Activate power clamp */ 1044257f5f8SChen-Yu Tsai clamp_set(clamp); 1054257f5f8SChen-Yu Tsai } 1064257f5f8SChen-Yu Tsai } 1074257f5f8SChen-Yu Tsai 1084257f5f8SChen-Yu Tsai #ifdef CONFIG_MACH_SUN7I 1094257f5f8SChen-Yu Tsai /* sun7i (A20) is different from other single cluster SoCs */ 1104257f5f8SChen-Yu Tsai static void __secure sunxi_cpu_set_power(int __always_unused cpu, bool on) 1114257f5f8SChen-Yu Tsai { 1124257f5f8SChen-Yu Tsai struct sunxi_cpucfg_reg *cpucfg = 1134257f5f8SChen-Yu Tsai (struct sunxi_cpucfg_reg *)SUNXI_CPUCFG_BASE; 1144257f5f8SChen-Yu Tsai 1154257f5f8SChen-Yu Tsai sunxi_power_switch(&cpucfg->cpu1_pwr_clamp, &cpucfg->cpu1_pwroff, 1164257f5f8SChen-Yu Tsai on, 0); 1174257f5f8SChen-Yu Tsai } 1184257f5f8SChen-Yu Tsai #else /* ! CONFIG_MACH_SUN7I */ 1194257f5f8SChen-Yu Tsai static void __secure sunxi_cpu_set_power(int cpu, bool on) 1204257f5f8SChen-Yu Tsai { 1214257f5f8SChen-Yu Tsai struct sunxi_prcm_reg *prcm = 1224257f5f8SChen-Yu Tsai (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE; 1234257f5f8SChen-Yu Tsai 1244257f5f8SChen-Yu Tsai sunxi_power_switch(&prcm->cpu_pwr_clamp[cpu], &prcm->cpu_pwroff, 1254257f5f8SChen-Yu Tsai on, cpu); 1264257f5f8SChen-Yu Tsai } 1274257f5f8SChen-Yu Tsai #endif /* CONFIG_MACH_SUN7I */ 1284257f5f8SChen-Yu Tsai 1294257f5f8SChen-Yu Tsai void __secure sunxi_cpu_power_off(u32 cpuid) 1304257f5f8SChen-Yu Tsai { 1314257f5f8SChen-Yu Tsai struct sunxi_cpucfg_reg *cpucfg = 1324257f5f8SChen-Yu Tsai (struct sunxi_cpucfg_reg *)SUNXI_CPUCFG_BASE; 1334257f5f8SChen-Yu Tsai u32 cpu = cpuid & 0x3; 1344257f5f8SChen-Yu Tsai 1354257f5f8SChen-Yu Tsai /* Wait for the core to enter WFI */ 1364257f5f8SChen-Yu Tsai while (1) { 1374257f5f8SChen-Yu Tsai if (readl(&cpucfg->cpu[cpu].status) & BIT(2)) 1384257f5f8SChen-Yu Tsai break; 1394257f5f8SChen-Yu Tsai __mdelay(1); 1404257f5f8SChen-Yu Tsai } 1414257f5f8SChen-Yu Tsai 1424257f5f8SChen-Yu Tsai /* Assert reset on target CPU */ 1434257f5f8SChen-Yu Tsai writel(0, &cpucfg->cpu[cpu].rst); 1444257f5f8SChen-Yu Tsai 1454257f5f8SChen-Yu Tsai /* Lock CPU (Disable external debug access) */ 1464257f5f8SChen-Yu Tsai clrbits_le32(&cpucfg->dbg_ctrl1, BIT(cpu)); 1474257f5f8SChen-Yu Tsai 1484257f5f8SChen-Yu Tsai /* Power down CPU */ 1494257f5f8SChen-Yu Tsai sunxi_cpu_set_power(cpuid, false); 1504257f5f8SChen-Yu Tsai 1514257f5f8SChen-Yu Tsai /* Unlock CPU (Disable external debug access) */ 1524257f5f8SChen-Yu Tsai setbits_le32(&cpucfg->dbg_ctrl1, BIT(cpu)); 1534257f5f8SChen-Yu Tsai } 1544257f5f8SChen-Yu Tsai 1554257f5f8SChen-Yu Tsai static u32 __secure cp15_read_scr(void) 1564257f5f8SChen-Yu Tsai { 1574257f5f8SChen-Yu Tsai u32 scr; 1584257f5f8SChen-Yu Tsai 1594257f5f8SChen-Yu Tsai asm volatile ("mrc p15, 0, %0, c1, c1, 0" : "=r" (scr)); 1604257f5f8SChen-Yu Tsai 1614257f5f8SChen-Yu Tsai return scr; 1624257f5f8SChen-Yu Tsai } 1634257f5f8SChen-Yu Tsai 1644257f5f8SChen-Yu Tsai static void __secure cp15_write_scr(u32 scr) 1654257f5f8SChen-Yu Tsai { 1664257f5f8SChen-Yu Tsai asm volatile ("mcr p15, 0, %0, c1, c1, 0" : : "r" (scr)); 1674257f5f8SChen-Yu Tsai ISB; 1684257f5f8SChen-Yu Tsai } 1694257f5f8SChen-Yu Tsai 1704257f5f8SChen-Yu Tsai /* 1714257f5f8SChen-Yu Tsai * Although this is an FIQ handler, the FIQ is processed in monitor mode, 1724257f5f8SChen-Yu Tsai * which means there's no FIQ banked registers. This is the same as IRQ 1734257f5f8SChen-Yu Tsai * mode, so use the IRQ attribute to ask the compiler to handler entry 1744257f5f8SChen-Yu Tsai * and return. 1754257f5f8SChen-Yu Tsai */ 1764257f5f8SChen-Yu Tsai void __secure __irq psci_fiq_enter(void) 1774257f5f8SChen-Yu Tsai { 1784257f5f8SChen-Yu Tsai u32 scr, reg, cpu; 1794257f5f8SChen-Yu Tsai 1804257f5f8SChen-Yu Tsai /* Switch to secure mode */ 1814257f5f8SChen-Yu Tsai scr = cp15_read_scr(); 1824257f5f8SChen-Yu Tsai cp15_write_scr(scr & ~BIT(0)); 1834257f5f8SChen-Yu Tsai 1844257f5f8SChen-Yu Tsai /* Validate reason based on IAR and acknowledge */ 1854257f5f8SChen-Yu Tsai reg = readl(GICC_BASE + GICC_IAR); 1864257f5f8SChen-Yu Tsai 1874257f5f8SChen-Yu Tsai /* Skip spurious interrupts 1022 and 1023 */ 1884257f5f8SChen-Yu Tsai if (reg == 1023 || reg == 1022) 1894257f5f8SChen-Yu Tsai goto out; 1904257f5f8SChen-Yu Tsai 1914257f5f8SChen-Yu Tsai /* End of interrupt */ 1924257f5f8SChen-Yu Tsai writel(reg, GICC_BASE + GICC_EOIR); 1934257f5f8SChen-Yu Tsai DSB; 1944257f5f8SChen-Yu Tsai 1954257f5f8SChen-Yu Tsai /* Get CPU number */ 1964257f5f8SChen-Yu Tsai cpu = (reg >> 10) & 0x7; 1974257f5f8SChen-Yu Tsai 1984257f5f8SChen-Yu Tsai /* Power off the CPU */ 1994257f5f8SChen-Yu Tsai sunxi_cpu_power_off(cpu); 2004257f5f8SChen-Yu Tsai 2014257f5f8SChen-Yu Tsai out: 2024257f5f8SChen-Yu Tsai /* Restore security level */ 2034257f5f8SChen-Yu Tsai cp15_write_scr(scr); 2044257f5f8SChen-Yu Tsai } 2054257f5f8SChen-Yu Tsai 2064257f5f8SChen-Yu Tsai int __secure psci_cpu_on(u32 __always_unused unused, u32 mpidr, u32 pc) 2074257f5f8SChen-Yu Tsai { 2084257f5f8SChen-Yu Tsai struct sunxi_cpucfg_reg *cpucfg = 2094257f5f8SChen-Yu Tsai (struct sunxi_cpucfg_reg *)SUNXI_CPUCFG_BASE; 2104257f5f8SChen-Yu Tsai u32 cpu = (mpidr & 0x3); 2114257f5f8SChen-Yu Tsai 212*6e6622deSChen-Yu Tsai /* store target PC */ 213*6e6622deSChen-Yu Tsai psci_save_target_pc(cpu, pc); 2144257f5f8SChen-Yu Tsai 2154257f5f8SChen-Yu Tsai /* Set secondary core power on PC */ 2164257f5f8SChen-Yu Tsai writel((u32)&psci_cpu_entry, &cpucfg->priv0); 2174257f5f8SChen-Yu Tsai 2184257f5f8SChen-Yu Tsai /* Assert reset on target CPU */ 2194257f5f8SChen-Yu Tsai writel(0, &cpucfg->cpu[cpu].rst); 2204257f5f8SChen-Yu Tsai 2214257f5f8SChen-Yu Tsai /* Invalidate L1 cache */ 2224257f5f8SChen-Yu Tsai clrbits_le32(&cpucfg->gen_ctrl, BIT(cpu)); 2234257f5f8SChen-Yu Tsai 2244257f5f8SChen-Yu Tsai /* Lock CPU (Disable external debug access) */ 2254257f5f8SChen-Yu Tsai clrbits_le32(&cpucfg->dbg_ctrl1, BIT(cpu)); 2264257f5f8SChen-Yu Tsai 2274257f5f8SChen-Yu Tsai /* Power up target CPU */ 2284257f5f8SChen-Yu Tsai sunxi_cpu_set_power(cpu, true); 2294257f5f8SChen-Yu Tsai 2304257f5f8SChen-Yu Tsai /* De-assert reset on target CPU */ 2314257f5f8SChen-Yu Tsai writel(BIT(1) | BIT(0), &cpucfg->cpu[cpu].rst); 2324257f5f8SChen-Yu Tsai 2334257f5f8SChen-Yu Tsai /* Unlock CPU (Disable external debug access) */ 2344257f5f8SChen-Yu Tsai setbits_le32(&cpucfg->dbg_ctrl1, BIT(cpu)); 2354257f5f8SChen-Yu Tsai 2364257f5f8SChen-Yu Tsai return ARM_PSCI_RET_SUCCESS; 2374257f5f8SChen-Yu Tsai } 2384257f5f8SChen-Yu Tsai 2394257f5f8SChen-Yu Tsai void __secure psci_cpu_off(void) 2404257f5f8SChen-Yu Tsai { 2414257f5f8SChen-Yu Tsai psci_cpu_off_common(); 2424257f5f8SChen-Yu Tsai 2434257f5f8SChen-Yu Tsai /* Ask CPU0 via SGI15 to pull the rug... */ 2444257f5f8SChen-Yu Tsai writel(BIT(16) | 15, GICD_BASE + GICD_SGIR); 2454257f5f8SChen-Yu Tsai DSB; 2464257f5f8SChen-Yu Tsai 2474257f5f8SChen-Yu Tsai /* Wait to be turned off */ 2484257f5f8SChen-Yu Tsai while (1) 2494257f5f8SChen-Yu Tsai wfi(); 2504257f5f8SChen-Yu Tsai } 2514257f5f8SChen-Yu Tsai 25294a389b2SChen-Yu Tsai void __secure psci_arch_init(void) 2534257f5f8SChen-Yu Tsai { 2544257f5f8SChen-Yu Tsai u32 reg; 2554257f5f8SChen-Yu Tsai 2564257f5f8SChen-Yu Tsai /* SGI15 as Group-0 */ 2574257f5f8SChen-Yu Tsai clrbits_le32(GICD_BASE + GICD_IGROUPRn, BIT(15)); 2584257f5f8SChen-Yu Tsai 2594257f5f8SChen-Yu Tsai /* Set SGI15 priority to 0 */ 2604257f5f8SChen-Yu Tsai writeb(0, GICD_BASE + GICD_IPRIORITYRn + 15); 2614257f5f8SChen-Yu Tsai 2624257f5f8SChen-Yu Tsai /* Be cool with non-secure */ 2634257f5f8SChen-Yu Tsai writel(0xff, GICC_BASE + GICC_PMR); 2644257f5f8SChen-Yu Tsai 2654257f5f8SChen-Yu Tsai /* Switch FIQEn on */ 2664257f5f8SChen-Yu Tsai setbits_le32(GICC_BASE + GICC_CTLR, BIT(3)); 2674257f5f8SChen-Yu Tsai 2684257f5f8SChen-Yu Tsai reg = cp15_read_scr(); 2694257f5f8SChen-Yu Tsai reg |= BIT(2); /* Enable FIQ in monitor mode */ 2704257f5f8SChen-Yu Tsai reg &= ~BIT(0); /* Secure mode */ 2714257f5f8SChen-Yu Tsai cp15_write_scr(reg); 2724257f5f8SChen-Yu Tsai } 273