xref: /openbmc/u-boot/arch/arm/cpu/arm926ejs/mxs/start.S (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini/* SPDX-License-Identifier: GPL-2.0+ */
23a0398d7SOtavio Salvador/*
33a0398d7SOtavio Salvador *  armboot - Startup Code for ARM926EJS CPU-core
43a0398d7SOtavio Salvador *
53a0398d7SOtavio Salvador *  Copyright (c) 2003  Texas Instruments
63a0398d7SOtavio Salvador *
73a0398d7SOtavio Salvador *  ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
83a0398d7SOtavio Salvador *
93a0398d7SOtavio Salvador *  Copyright (c) 2001	Marius Groger <mag@sysgo.de>
103a0398d7SOtavio Salvador *  Copyright (c) 2002	Alex Zupke <azu@sysgo.de>
113a0398d7SOtavio Salvador *  Copyright (c) 2002	Gary Jennejohn <garyj@denx.de>
123a0398d7SOtavio Salvador *  Copyright (c) 2003	Richard Woodruff <r-woodruff2@ti.com>
133a0398d7SOtavio Salvador *  Copyright (c) 2003	Kshitij <kshitij@ti.com>
143a0398d7SOtavio Salvador *  Copyright (c) 2010	Albert Aribaud <albert.u.boot@aribaud.net>
153a0398d7SOtavio Salvador *
163a0398d7SOtavio Salvador * Change to support call back into iMX28 bootrom
173a0398d7SOtavio Salvador * Copyright (c) 2011 Marek Vasut <marek.vasut@gmail.com>
183a0398d7SOtavio Salvador * on behalf of DENX Software Engineering GmbH
193a0398d7SOtavio Salvador */
203a0398d7SOtavio Salvador
213a0398d7SOtavio Salvador#include <asm-offsets.h>
223a0398d7SOtavio Salvador#include <config.h>
233a0398d7SOtavio Salvador#include <common.h>
243a0398d7SOtavio Salvador
253a0398d7SOtavio Salvador/*
263a0398d7SOtavio Salvador *************************************************************************
273a0398d7SOtavio Salvador *
283a0398d7SOtavio Salvador * Startup Code (reset vector)
293a0398d7SOtavio Salvador *
303a0398d7SOtavio Salvador * do important init only if we don't start from memory!
313a0398d7SOtavio Salvador * setup Memory and board specific bits prior to relocation.
323a0398d7SOtavio Salvador * relocate armboot to ram
333a0398d7SOtavio Salvador * setup stack
343a0398d7SOtavio Salvador *
353a0398d7SOtavio Salvador *************************************************************************
363a0398d7SOtavio Salvador */
373a0398d7SOtavio Salvador
3841623c91SAlbert ARIBAUD	.globl	reset
3941623c91SAlbert ARIBAUDreset:
403a0398d7SOtavio Salvador	/*
4177b0e223SMarek Vasut	 * If the CPU is configured in "Wait JTAG connection mode", the stack
4277b0e223SMarek Vasut	 * pointer is not configured and is zero. This will cause crash when
4377b0e223SMarek Vasut	 * trying to push data onto stack right below here. Load the SP and make
4477b0e223SMarek Vasut	 * it point to the end of OCRAM if the SP is zero.
4577b0e223SMarek Vasut	 */
4677b0e223SMarek Vasut	cmp	sp, #0x00000000
4777b0e223SMarek Vasut	ldreq	sp, =CONFIG_SYS_INIT_SP_ADDR
4877b0e223SMarek Vasut
4977b0e223SMarek Vasut	/*
503a0398d7SOtavio Salvador	 * Store all registers on old stack pointer, this will allow us later to
513a0398d7SOtavio Salvador	 * return to the BootROM and let the BootROM load U-Boot into RAM.
527b8657e2SMarek Vasut	 *
537b8657e2SMarek Vasut	 * WARNING: Register r0 and r1 are used by the BootROM to pass data
547b8657e2SMarek Vasut	 *          to the called code. Register r0 will contain arbitrary
557b8657e2SMarek Vasut	 *          data that are set in the BootStream. In case this code
567b8657e2SMarek Vasut	 *          was started with CALL instruction, register r1 will contain
577b8657e2SMarek Vasut	 *          pointer to the return value this function can then set.
587b8657e2SMarek Vasut	 *          The code below MUST NOT CHANGE register r0 and r1 !
593a0398d7SOtavio Salvador	 */
603a0398d7SOtavio Salvador	push	{r0-r12,r14}
613a0398d7SOtavio Salvador
627b8657e2SMarek Vasut	/* Save control register c1 */
637b8657e2SMarek Vasut	mrc	p15, 0, r2, c1, c0, 0
647b8657e2SMarek Vasut	push	{r2}
653a0398d7SOtavio Salvador
667b8657e2SMarek Vasut	/* Set the cpu to SVC32 mode and store old CPSR register content. */
677b8657e2SMarek Vasut	mrs	r2, cpsr
687b8657e2SMarek Vasut	push	{r2}
697b8657e2SMarek Vasut	bic	r2, r2, #0x1f
707b8657e2SMarek Vasut	orr	r2, r2, #0xd3
717b8657e2SMarek Vasut	msr	cpsr, r2
723a0398d7SOtavio Salvador
733a0398d7SOtavio Salvador	bl	board_init_ll
743a0398d7SOtavio Salvador
757b8657e2SMarek Vasut	/* Restore BootROM's CPU mode (especially FIQ). */
767b8657e2SMarek Vasut	pop	{r2}
777b8657e2SMarek Vasut	msr	cpsr,r2
783a0398d7SOtavio Salvador
793a0398d7SOtavio Salvador	/*
807b8657e2SMarek Vasut	 * Restore c1 register. Especially set exception vector location
817b8657e2SMarek Vasut	 * back to BootROM space which is required by bootrom for USB boot.
823a0398d7SOtavio Salvador	 */
837b8657e2SMarek Vasut	pop	{r2}
847b8657e2SMarek Vasut	mcr	p15, 0, r2, c1, c0, 0
853a0398d7SOtavio Salvador
863a0398d7SOtavio Salvador	pop	{r0-r12,r14}
877b8657e2SMarek Vasut
887b8657e2SMarek Vasut	/*
897b8657e2SMarek Vasut	 * In case this code was started by the CALL instruction, the register
907b8657e2SMarek Vasut	 * r0 is examined by the BootROM after this code returns. The value in
917b8657e2SMarek Vasut	 * r0 must be set to 0 to indicate successful return.
927b8657e2SMarek Vasut	 */
937b8657e2SMarek Vasut	mov r0, #0
947b8657e2SMarek Vasut
953a0398d7SOtavio Salvador	bx	lr
96