xref: /openbmc/qemu/tests/qtest/libqos/igb.c (revision dd0c84983dd5c3fefaa29f15ed1b4c5c7be9775d)
145cb69bbSAkihiko Odaki /*
245cb69bbSAkihiko Odaki  * libqos driver framework
345cb69bbSAkihiko Odaki  *
445cb69bbSAkihiko Odaki  * Copyright (c) 2022-2023 Red Hat, Inc.
545cb69bbSAkihiko Odaki  * Copyright (c) 2018 Emanuele Giuseppe Esposito <e.emanuelegiuseppe@gmail.com>
645cb69bbSAkihiko Odaki  *
745cb69bbSAkihiko Odaki  * This library is free software; you can redistribute it and/or
845cb69bbSAkihiko Odaki  * modify it under the terms of the GNU Lesser General Public
945cb69bbSAkihiko Odaki  * License version 2.1 as published by the Free Software Foundation.
1045cb69bbSAkihiko Odaki  *
1145cb69bbSAkihiko Odaki  * This library is distributed in the hope that it will be useful,
1245cb69bbSAkihiko Odaki  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1345cb69bbSAkihiko Odaki  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1445cb69bbSAkihiko Odaki  * Lesser General Public License for more details.
1545cb69bbSAkihiko Odaki  *
1645cb69bbSAkihiko Odaki  * You should have received a copy of the GNU Lesser General Public
1745cb69bbSAkihiko Odaki  * License along with this library; if not, see <http://www.gnu.org/licenses/>
1845cb69bbSAkihiko Odaki  */
1945cb69bbSAkihiko Odaki 
2045cb69bbSAkihiko Odaki #include "qemu/osdep.h"
2145cb69bbSAkihiko Odaki #include "hw/net/igb_regs.h"
2245cb69bbSAkihiko Odaki #include "hw/net/mii.h"
2345cb69bbSAkihiko Odaki #include "hw/pci/pci_ids.h"
2445cb69bbSAkihiko Odaki #include "../libqtest.h"
2545cb69bbSAkihiko Odaki #include "pci-pc.h"
2645cb69bbSAkihiko Odaki #include "qemu/sockets.h"
2745cb69bbSAkihiko Odaki #include "qemu/iov.h"
2845cb69bbSAkihiko Odaki #include "qemu/module.h"
2945cb69bbSAkihiko Odaki #include "qemu/bitops.h"
3045cb69bbSAkihiko Odaki #include "libqos-malloc.h"
3145cb69bbSAkihiko Odaki #include "qgraph.h"
3245cb69bbSAkihiko Odaki #include "e1000e.h"
3345cb69bbSAkihiko Odaki 
3445cb69bbSAkihiko Odaki #define IGB_IVAR_TEST_CFG \
3545cb69bbSAkihiko Odaki     ((E1000E_RX0_MSG_ID | E1000_IVAR_VALID) << (igb_ivar_entry_rx(0) * 8)   | \
3645cb69bbSAkihiko Odaki      ((E1000E_TX0_MSG_ID | E1000_IVAR_VALID) << (igb_ivar_entry_tx(0) * 8)))
3745cb69bbSAkihiko Odaki 
3845cb69bbSAkihiko Odaki #define E1000E_RING_LEN (0x1000)
3945cb69bbSAkihiko Odaki 
e1000e_foreach_callback(QPCIDevice * dev,int devfn,void * data)4045cb69bbSAkihiko Odaki static void e1000e_foreach_callback(QPCIDevice *dev, int devfn, void *data)
4145cb69bbSAkihiko Odaki {
4245cb69bbSAkihiko Odaki     QPCIDevice *res = data;
4345cb69bbSAkihiko Odaki     memcpy(res, dev, sizeof(QPCIDevice));
4445cb69bbSAkihiko Odaki     g_free(dev);
4545cb69bbSAkihiko Odaki }
4645cb69bbSAkihiko Odaki 
e1000e_pci_destructor(QOSGraphObject * obj)4745cb69bbSAkihiko Odaki static void e1000e_pci_destructor(QOSGraphObject *obj)
4845cb69bbSAkihiko Odaki {
4945cb69bbSAkihiko Odaki     QE1000E_PCI *epci = (QE1000E_PCI *) obj;
5045cb69bbSAkihiko Odaki     qpci_iounmap(&epci->pci_dev, epci->mac_regs);
5145cb69bbSAkihiko Odaki     qpci_msix_disable(&epci->pci_dev);
5245cb69bbSAkihiko Odaki }
5345cb69bbSAkihiko Odaki 
igb_pci_start_hw(QOSGraphObject * obj)5445cb69bbSAkihiko Odaki static void igb_pci_start_hw(QOSGraphObject *obj)
5545cb69bbSAkihiko Odaki {
5645cb69bbSAkihiko Odaki     static const uint8_t address[] = E1000E_ADDRESS;
5745cb69bbSAkihiko Odaki     QE1000E_PCI *d = (QE1000E_PCI *) obj;
5845cb69bbSAkihiko Odaki     uint32_t val;
5945cb69bbSAkihiko Odaki 
6045cb69bbSAkihiko Odaki     /* Enable the device */
6145cb69bbSAkihiko Odaki     qpci_device_enable(&d->pci_dev);
6245cb69bbSAkihiko Odaki 
6345cb69bbSAkihiko Odaki     /* Reset the device */
6445cb69bbSAkihiko Odaki     val = e1000e_macreg_read(&d->e1000e, E1000_CTRL);
6545cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_CTRL, val | E1000_CTRL_RST | E1000_CTRL_SLU);
6645cb69bbSAkihiko Odaki 
6745cb69bbSAkihiko Odaki     /* Setup link */
6845cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_MDIC,
6945cb69bbSAkihiko Odaki                         MII_BMCR_AUTOEN | MII_BMCR_ANRESTART |
7045cb69bbSAkihiko Odaki                         (MII_BMCR << E1000_MDIC_REG_SHIFT) |
7145cb69bbSAkihiko Odaki                         (1 << E1000_MDIC_PHY_SHIFT) |
7245cb69bbSAkihiko Odaki                         E1000_MDIC_OP_WRITE);
7345cb69bbSAkihiko Odaki 
7445cb69bbSAkihiko Odaki     qtest_clock_step(d->pci_dev.bus->qts, 900000000);
7545cb69bbSAkihiko Odaki 
7645cb69bbSAkihiko Odaki     /* Enable and configure MSI-X */
7745cb69bbSAkihiko Odaki     qpci_msix_enable(&d->pci_dev);
7845cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_IVAR0, IGB_IVAR_TEST_CFG);
7945cb69bbSAkihiko Odaki 
8045cb69bbSAkihiko Odaki     /* Check the device link status */
8145cb69bbSAkihiko Odaki     val = e1000e_macreg_read(&d->e1000e, E1000_STATUS);
8245cb69bbSAkihiko Odaki     g_assert_cmphex(val & E1000_STATUS_LU, ==, E1000_STATUS_LU);
8345cb69bbSAkihiko Odaki 
8445cb69bbSAkihiko Odaki     /* Initialize TX/RX logic */
8545cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RCTL, 0);
8645cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_TCTL, 0);
8745cb69bbSAkihiko Odaki 
8845cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_TDBAL(0),
8945cb69bbSAkihiko Odaki                            (uint32_t) d->e1000e.tx_ring);
9045cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_TDBAH(0),
9145cb69bbSAkihiko Odaki                            (uint32_t) (d->e1000e.tx_ring >> 32));
9245cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_TDLEN(0), E1000E_RING_LEN);
9345cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_TDT(0), 0);
9445cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_TDH(0), 0);
9545cb69bbSAkihiko Odaki 
9645cb69bbSAkihiko Odaki     /* Enable transmit */
9745cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_TCTL, E1000_TCTL_EN);
9845cb69bbSAkihiko Odaki 
9945cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RDBAL(0),
10045cb69bbSAkihiko Odaki                            (uint32_t)d->e1000e.rx_ring);
10145cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RDBAH(0),
10245cb69bbSAkihiko Odaki                            (uint32_t)(d->e1000e.rx_ring >> 32));
10345cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RDLEN(0), E1000E_RING_LEN);
10445cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RDT(0), 0);
10545cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RDH(0), 0);
10645cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RA,
10745cb69bbSAkihiko Odaki                         le32_to_cpu(*(uint32_t *)address));
10845cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RA + 4,
10945cb69bbSAkihiko Odaki                         E1000_RAH_AV | E1000_RAH_POOL_1 |
11045cb69bbSAkihiko Odaki                         le16_to_cpu(*(uint16_t *)(address + 4)));
11145cb69bbSAkihiko Odaki 
112*17ccd016STomasz Dzieciol     /* Set supported receive descriptor mode */
113*17ccd016STomasz Dzieciol     e1000e_macreg_write(&d->e1000e,
114*17ccd016STomasz Dzieciol                         E1000_SRRCTL(0),
115*17ccd016STomasz Dzieciol                         E1000_SRRCTL_DESCTYPE_ADV_ONEBUF);
116*17ccd016STomasz Dzieciol 
11745cb69bbSAkihiko Odaki     /* Enable receive */
11845cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RFCTL, E1000_RFCTL_EXTEN);
11945cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_RCTL, E1000_RCTL_EN);
12045cb69bbSAkihiko Odaki 
12145cb69bbSAkihiko Odaki     /* Enable all interrupts */
122c6e33a2cSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_GPIE,  E1000_GPIE_MSIX_MODE);
12345cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_IMS,  0xFFFFFFFF);
12445cb69bbSAkihiko Odaki     e1000e_macreg_write(&d->e1000e, E1000_EIMS, 0xFFFFFFFF);
12545cb69bbSAkihiko Odaki 
12645cb69bbSAkihiko Odaki }
12745cb69bbSAkihiko Odaki 
igb_pci_get_driver(void * obj,const char * interface)12845cb69bbSAkihiko Odaki static void *igb_pci_get_driver(void *obj, const char *interface)
12945cb69bbSAkihiko Odaki {
13045cb69bbSAkihiko Odaki     QE1000E_PCI *epci = obj;
13145cb69bbSAkihiko Odaki     if (!g_strcmp0(interface, "igb-if")) {
13245cb69bbSAkihiko Odaki         return &epci->e1000e;
13345cb69bbSAkihiko Odaki     }
13445cb69bbSAkihiko Odaki 
13545cb69bbSAkihiko Odaki     /* implicit contains */
13645cb69bbSAkihiko Odaki     if (!g_strcmp0(interface, "pci-device")) {
13745cb69bbSAkihiko Odaki         return &epci->pci_dev;
13845cb69bbSAkihiko Odaki     }
13945cb69bbSAkihiko Odaki 
14045cb69bbSAkihiko Odaki     fprintf(stderr, "%s not present in igb\n", interface);
14145cb69bbSAkihiko Odaki     g_assert_not_reached();
14245cb69bbSAkihiko Odaki }
14345cb69bbSAkihiko Odaki 
igb_pci_create(void * pci_bus,QGuestAllocator * alloc,void * addr)14445cb69bbSAkihiko Odaki static void *igb_pci_create(void *pci_bus, QGuestAllocator *alloc, void *addr)
14545cb69bbSAkihiko Odaki {
14645cb69bbSAkihiko Odaki     QE1000E_PCI *d = g_new0(QE1000E_PCI, 1);
14745cb69bbSAkihiko Odaki     QPCIBus *bus = pci_bus;
14845cb69bbSAkihiko Odaki     QPCIAddress *address = addr;
14945cb69bbSAkihiko Odaki 
15045cb69bbSAkihiko Odaki     qpci_device_foreach(bus, address->vendor_id, address->device_id,
15145cb69bbSAkihiko Odaki                         e1000e_foreach_callback, &d->pci_dev);
15245cb69bbSAkihiko Odaki 
15345cb69bbSAkihiko Odaki     /* Map BAR0 (mac registers) */
15445cb69bbSAkihiko Odaki     d->mac_regs = qpci_iomap(&d->pci_dev, 0, NULL);
15545cb69bbSAkihiko Odaki 
15645cb69bbSAkihiko Odaki     /* Allocate and setup TX ring */
15745cb69bbSAkihiko Odaki     d->e1000e.tx_ring = guest_alloc(alloc, E1000E_RING_LEN);
15845cb69bbSAkihiko Odaki     g_assert(d->e1000e.tx_ring != 0);
15945cb69bbSAkihiko Odaki 
16045cb69bbSAkihiko Odaki     /* Allocate and setup RX ring */
16145cb69bbSAkihiko Odaki     d->e1000e.rx_ring = guest_alloc(alloc, E1000E_RING_LEN);
16245cb69bbSAkihiko Odaki     g_assert(d->e1000e.rx_ring != 0);
16345cb69bbSAkihiko Odaki 
16445cb69bbSAkihiko Odaki     d->obj.get_driver = igb_pci_get_driver;
16545cb69bbSAkihiko Odaki     d->obj.start_hw = igb_pci_start_hw;
16645cb69bbSAkihiko Odaki     d->obj.destructor = e1000e_pci_destructor;
16745cb69bbSAkihiko Odaki 
16845cb69bbSAkihiko Odaki     return &d->obj;
16945cb69bbSAkihiko Odaki }
17045cb69bbSAkihiko Odaki 
igb_register_nodes(void)17145cb69bbSAkihiko Odaki static void igb_register_nodes(void)
17245cb69bbSAkihiko Odaki {
17345cb69bbSAkihiko Odaki     QPCIAddress addr = {
17445cb69bbSAkihiko Odaki         .vendor_id = PCI_VENDOR_ID_INTEL,
17545cb69bbSAkihiko Odaki         .device_id = E1000_DEV_ID_82576,
17645cb69bbSAkihiko Odaki     };
17745cb69bbSAkihiko Odaki 
17845cb69bbSAkihiko Odaki     /*
17945cb69bbSAkihiko Odaki      * FIXME: every test using this node needs to setup a -netdev socket,id=hs0
18045cb69bbSAkihiko Odaki      * otherwise QEMU is not going to start
18145cb69bbSAkihiko Odaki      */
18245cb69bbSAkihiko Odaki     QOSGraphEdgeOptions opts = {
18345cb69bbSAkihiko Odaki         .extra_device_opts = "netdev=hs0",
18445cb69bbSAkihiko Odaki     };
18545cb69bbSAkihiko Odaki     add_qpci_address(&opts, &addr);
18645cb69bbSAkihiko Odaki 
18745cb69bbSAkihiko Odaki     qos_node_create_driver("igb", igb_pci_create);
18845cb69bbSAkihiko Odaki     qos_node_consumes("igb", "pci-bus", &opts);
18945cb69bbSAkihiko Odaki }
19045cb69bbSAkihiko Odaki 
19145cb69bbSAkihiko Odaki libqos_init(igb_register_nodes);
192