1/* 2 * Tiny Code Generator for QEMU 3 * 4 * Copyright (c) 2018 SiFive, Inc 5 * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org> 6 * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net> 7 * Copyright (c) 2008 Fabrice Bellard 8 * 9 * Based on i386/tcg-target.c and mips/tcg-target.c 10 * 11 * Permission is hereby granted, free of charge, to any person obtaining a copy 12 * of this software and associated documentation files (the "Software"), to deal 13 * in the Software without restriction, including without limitation the rights 14 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 15 * copies of the Software, and to permit persons to whom the Software is 16 * furnished to do so, subject to the following conditions: 17 * 18 * The above copyright notice and this permission notice shall be included in 19 * all copies or substantial portions of the Software. 20 * 21 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 22 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 23 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 24 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 25 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 26 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 27 * THE SOFTWARE. 28 */ 29 30#include "../tcg-ldst.c.inc" 31#include "../tcg-pool.c.inc" 32 33#ifdef CONFIG_DEBUG_TCG 34static const char * const tcg_target_reg_names[TCG_TARGET_NB_REGS] = { 35 "zero", 36 "ra", 37 "sp", 38 "gp", 39 "tp", 40 "t0", 41 "t1", 42 "t2", 43 "s0", 44 "s1", 45 "a0", 46 "a1", 47 "a2", 48 "a3", 49 "a4", 50 "a5", 51 "a6", 52 "a7", 53 "s2", 54 "s3", 55 "s4", 56 "s5", 57 "s6", 58 "s7", 59 "s8", 60 "s9", 61 "s10", 62 "s11", 63 "t3", 64 "t4", 65 "t5", 66 "t6" 67}; 68#endif 69 70static const int tcg_target_reg_alloc_order[] = { 71 /* Call saved registers */ 72 /* TCG_REG_S0 reservered for TCG_AREG0 */ 73 TCG_REG_S1, 74 TCG_REG_S2, 75 TCG_REG_S3, 76 TCG_REG_S4, 77 TCG_REG_S5, 78 TCG_REG_S6, 79 TCG_REG_S7, 80 TCG_REG_S8, 81 TCG_REG_S9, 82 TCG_REG_S10, 83 TCG_REG_S11, 84 85 /* Call clobbered registers */ 86 TCG_REG_T0, 87 TCG_REG_T1, 88 TCG_REG_T2, 89 TCG_REG_T3, 90 TCG_REG_T4, 91 TCG_REG_T5, 92 TCG_REG_T6, 93 94 /* Argument registers */ 95 TCG_REG_A0, 96 TCG_REG_A1, 97 TCG_REG_A2, 98 TCG_REG_A3, 99 TCG_REG_A4, 100 TCG_REG_A5, 101 TCG_REG_A6, 102 TCG_REG_A7, 103}; 104 105static const int tcg_target_call_iarg_regs[] = { 106 TCG_REG_A0, 107 TCG_REG_A1, 108 TCG_REG_A2, 109 TCG_REG_A3, 110 TCG_REG_A4, 111 TCG_REG_A5, 112 TCG_REG_A6, 113 TCG_REG_A7, 114}; 115 116#ifndef have_zbb 117bool have_zbb; 118#endif 119#if defined(__riscv_arch_test) && defined(__riscv_zba) 120# define have_zba true 121#else 122static bool have_zba; 123#endif 124#if defined(__riscv_arch_test) && defined(__riscv_zicond) 125# define have_zicond true 126#else 127static bool have_zicond; 128#endif 129 130static TCGReg tcg_target_call_oarg_reg(TCGCallReturnKind kind, int slot) 131{ 132 tcg_debug_assert(kind == TCG_CALL_RET_NORMAL); 133 tcg_debug_assert(slot >= 0 && slot <= 1); 134 return TCG_REG_A0 + slot; 135} 136 137#define TCG_CT_CONST_ZERO 0x100 138#define TCG_CT_CONST_S12 0x200 139#define TCG_CT_CONST_N12 0x400 140#define TCG_CT_CONST_M12 0x800 141#define TCG_CT_CONST_J12 0x1000 142 143#define ALL_GENERAL_REGS MAKE_64BIT_MASK(0, 32) 144 145#define sextreg sextract64 146 147/* test if a constant matches the constraint */ 148static bool tcg_target_const_match(int64_t val, TCGType type, int ct) 149{ 150 if (ct & TCG_CT_CONST) { 151 return 1; 152 } 153 if ((ct & TCG_CT_CONST_ZERO) && val == 0) { 154 return 1; 155 } 156 /* 157 * Sign extended from 12 bits: [-0x800, 0x7ff]. 158 * Used for most arithmetic, as this is the isa field. 159 */ 160 if ((ct & TCG_CT_CONST_S12) && val >= -0x800 && val <= 0x7ff) { 161 return 1; 162 } 163 /* 164 * Sign extended from 12 bits, negated: [-0x7ff, 0x800]. 165 * Used for subtraction, where a constant must be handled by ADDI. 166 */ 167 if ((ct & TCG_CT_CONST_N12) && val >= -0x7ff && val <= 0x800) { 168 return 1; 169 } 170 /* 171 * Sign extended from 12 bits, +/- matching: [-0x7ff, 0x7ff]. 172 * Used by addsub2 and movcond, which may need the negative value, 173 * and requires the modified constant to be representable. 174 */ 175 if ((ct & TCG_CT_CONST_M12) && val >= -0x7ff && val <= 0x7ff) { 176 return 1; 177 } 178 /* 179 * Inverse of sign extended from 12 bits: ~[-0x800, 0x7ff]. 180 * Used to map ANDN back to ANDI, etc. 181 */ 182 if ((ct & TCG_CT_CONST_J12) && ~val >= -0x800 && ~val <= 0x7ff) { 183 return 1; 184 } 185 return 0; 186} 187 188/* 189 * RISC-V Base ISA opcodes (IM) 190 */ 191 192typedef enum { 193 OPC_ADD = 0x33, 194 OPC_ADDI = 0x13, 195 OPC_AND = 0x7033, 196 OPC_ANDI = 0x7013, 197 OPC_AUIPC = 0x17, 198 OPC_BEQ = 0x63, 199 OPC_BGE = 0x5063, 200 OPC_BGEU = 0x7063, 201 OPC_BLT = 0x4063, 202 OPC_BLTU = 0x6063, 203 OPC_BNE = 0x1063, 204 OPC_DIV = 0x2004033, 205 OPC_DIVU = 0x2005033, 206 OPC_JAL = 0x6f, 207 OPC_JALR = 0x67, 208 OPC_LB = 0x3, 209 OPC_LBU = 0x4003, 210 OPC_LD = 0x3003, 211 OPC_LH = 0x1003, 212 OPC_LHU = 0x5003, 213 OPC_LUI = 0x37, 214 OPC_LW = 0x2003, 215 OPC_LWU = 0x6003, 216 OPC_MUL = 0x2000033, 217 OPC_MULH = 0x2001033, 218 OPC_MULHSU = 0x2002033, 219 OPC_MULHU = 0x2003033, 220 OPC_OR = 0x6033, 221 OPC_ORI = 0x6013, 222 OPC_REM = 0x2006033, 223 OPC_REMU = 0x2007033, 224 OPC_SB = 0x23, 225 OPC_SD = 0x3023, 226 OPC_SH = 0x1023, 227 OPC_SLL = 0x1033, 228 OPC_SLLI = 0x1013, 229 OPC_SLT = 0x2033, 230 OPC_SLTI = 0x2013, 231 OPC_SLTIU = 0x3013, 232 OPC_SLTU = 0x3033, 233 OPC_SRA = 0x40005033, 234 OPC_SRAI = 0x40005013, 235 OPC_SRL = 0x5033, 236 OPC_SRLI = 0x5013, 237 OPC_SUB = 0x40000033, 238 OPC_SW = 0x2023, 239 OPC_XOR = 0x4033, 240 OPC_XORI = 0x4013, 241 242 OPC_ADDIW = 0x1b, 243 OPC_ADDW = 0x3b, 244 OPC_DIVUW = 0x200503b, 245 OPC_DIVW = 0x200403b, 246 OPC_MULW = 0x200003b, 247 OPC_REMUW = 0x200703b, 248 OPC_REMW = 0x200603b, 249 OPC_SLLIW = 0x101b, 250 OPC_SLLW = 0x103b, 251 OPC_SRAIW = 0x4000501b, 252 OPC_SRAW = 0x4000503b, 253 OPC_SRLIW = 0x501b, 254 OPC_SRLW = 0x503b, 255 OPC_SUBW = 0x4000003b, 256 257 OPC_FENCE = 0x0000000f, 258 OPC_NOP = OPC_ADDI, /* nop = addi r0,r0,0 */ 259 260 /* Zba: Bit manipulation extension, address generation */ 261 OPC_ADD_UW = 0x0800003b, 262 263 /* Zbb: Bit manipulation extension, basic bit manipulaton */ 264 OPC_ANDN = 0x40007033, 265 OPC_CLZ = 0x60001013, 266 OPC_CLZW = 0x6000101b, 267 OPC_CPOP = 0x60201013, 268 OPC_CPOPW = 0x6020101b, 269 OPC_CTZ = 0x60101013, 270 OPC_CTZW = 0x6010101b, 271 OPC_ORN = 0x40006033, 272 OPC_REV8 = 0x6b805013, 273 OPC_ROL = 0x60001033, 274 OPC_ROLW = 0x6000103b, 275 OPC_ROR = 0x60005033, 276 OPC_RORW = 0x6000503b, 277 OPC_RORI = 0x60005013, 278 OPC_RORIW = 0x6000501b, 279 OPC_SEXT_B = 0x60401013, 280 OPC_SEXT_H = 0x60501013, 281 OPC_XNOR = 0x40004033, 282 OPC_ZEXT_H = 0x0800403b, 283 284 /* Zicond: integer conditional operations */ 285 OPC_CZERO_EQZ = 0x0e005033, 286 OPC_CZERO_NEZ = 0x0e007033, 287} RISCVInsn; 288 289/* 290 * RISC-V immediate and instruction encoders (excludes 16-bit RVC) 291 */ 292 293/* Type-R */ 294 295static int32_t encode_r(RISCVInsn opc, TCGReg rd, TCGReg rs1, TCGReg rs2) 296{ 297 return opc | (rd & 0x1f) << 7 | (rs1 & 0x1f) << 15 | (rs2 & 0x1f) << 20; 298} 299 300/* Type-I */ 301 302static int32_t encode_imm12(uint32_t imm) 303{ 304 return (imm & 0xfff) << 20; 305} 306 307static int32_t encode_i(RISCVInsn opc, TCGReg rd, TCGReg rs1, uint32_t imm) 308{ 309 return opc | (rd & 0x1f) << 7 | (rs1 & 0x1f) << 15 | encode_imm12(imm); 310} 311 312/* Type-S */ 313 314static int32_t encode_simm12(uint32_t imm) 315{ 316 int32_t ret = 0; 317 318 ret |= (imm & 0xFE0) << 20; 319 ret |= (imm & 0x1F) << 7; 320 321 return ret; 322} 323 324static int32_t encode_s(RISCVInsn opc, TCGReg rs1, TCGReg rs2, uint32_t imm) 325{ 326 return opc | (rs1 & 0x1f) << 15 | (rs2 & 0x1f) << 20 | encode_simm12(imm); 327} 328 329/* Type-SB */ 330 331static int32_t encode_sbimm12(uint32_t imm) 332{ 333 int32_t ret = 0; 334 335 ret |= (imm & 0x1000) << 19; 336 ret |= (imm & 0x7e0) << 20; 337 ret |= (imm & 0x1e) << 7; 338 ret |= (imm & 0x800) >> 4; 339 340 return ret; 341} 342 343static int32_t encode_sb(RISCVInsn opc, TCGReg rs1, TCGReg rs2, uint32_t imm) 344{ 345 return opc | (rs1 & 0x1f) << 15 | (rs2 & 0x1f) << 20 | encode_sbimm12(imm); 346} 347 348/* Type-U */ 349 350static int32_t encode_uimm20(uint32_t imm) 351{ 352 return imm & 0xfffff000; 353} 354 355static int32_t encode_u(RISCVInsn opc, TCGReg rd, uint32_t imm) 356{ 357 return opc | (rd & 0x1f) << 7 | encode_uimm20(imm); 358} 359 360/* Type-UJ */ 361 362static int32_t encode_ujimm20(uint32_t imm) 363{ 364 int32_t ret = 0; 365 366 ret |= (imm & 0x0007fe) << (21 - 1); 367 ret |= (imm & 0x000800) << (20 - 11); 368 ret |= (imm & 0x0ff000) << (12 - 12); 369 ret |= (imm & 0x100000) << (31 - 20); 370 371 return ret; 372} 373 374static int32_t encode_uj(RISCVInsn opc, TCGReg rd, uint32_t imm) 375{ 376 return opc | (rd & 0x1f) << 7 | encode_ujimm20(imm); 377} 378 379/* 380 * RISC-V instruction emitters 381 */ 382 383static void tcg_out_opc_reg(TCGContext *s, RISCVInsn opc, 384 TCGReg rd, TCGReg rs1, TCGReg rs2) 385{ 386 tcg_out32(s, encode_r(opc, rd, rs1, rs2)); 387} 388 389static void tcg_out_opc_imm(TCGContext *s, RISCVInsn opc, 390 TCGReg rd, TCGReg rs1, TCGArg imm) 391{ 392 tcg_out32(s, encode_i(opc, rd, rs1, imm)); 393} 394 395static void tcg_out_opc_store(TCGContext *s, RISCVInsn opc, 396 TCGReg rs1, TCGReg rs2, uint32_t imm) 397{ 398 tcg_out32(s, encode_s(opc, rs1, rs2, imm)); 399} 400 401static void tcg_out_opc_branch(TCGContext *s, RISCVInsn opc, 402 TCGReg rs1, TCGReg rs2, uint32_t imm) 403{ 404 tcg_out32(s, encode_sb(opc, rs1, rs2, imm)); 405} 406 407static void tcg_out_opc_upper(TCGContext *s, RISCVInsn opc, 408 TCGReg rd, uint32_t imm) 409{ 410 tcg_out32(s, encode_u(opc, rd, imm)); 411} 412 413static void tcg_out_opc_jump(TCGContext *s, RISCVInsn opc, 414 TCGReg rd, uint32_t imm) 415{ 416 tcg_out32(s, encode_uj(opc, rd, imm)); 417} 418 419static void tcg_out_nop_fill(tcg_insn_unit *p, int count) 420{ 421 int i; 422 for (i = 0; i < count; ++i) { 423 p[i] = OPC_NOP; 424 } 425} 426 427/* 428 * Relocations 429 */ 430 431static bool reloc_sbimm12(tcg_insn_unit *src_rw, const tcg_insn_unit *target) 432{ 433 const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw); 434 intptr_t offset = (intptr_t)target - (intptr_t)src_rx; 435 436 tcg_debug_assert((offset & 1) == 0); 437 if (offset == sextreg(offset, 0, 12)) { 438 *src_rw |= encode_sbimm12(offset); 439 return true; 440 } 441 442 return false; 443} 444 445static bool reloc_jimm20(tcg_insn_unit *src_rw, const tcg_insn_unit *target) 446{ 447 const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw); 448 intptr_t offset = (intptr_t)target - (intptr_t)src_rx; 449 450 tcg_debug_assert((offset & 1) == 0); 451 if (offset == sextreg(offset, 0, 20)) { 452 *src_rw |= encode_ujimm20(offset); 453 return true; 454 } 455 456 return false; 457} 458 459static bool reloc_call(tcg_insn_unit *src_rw, const tcg_insn_unit *target) 460{ 461 const tcg_insn_unit *src_rx = tcg_splitwx_to_rx(src_rw); 462 intptr_t offset = (intptr_t)target - (intptr_t)src_rx; 463 int32_t lo = sextreg(offset, 0, 12); 464 int32_t hi = offset - lo; 465 466 if (offset == hi + lo) { 467 src_rw[0] |= encode_uimm20(hi); 468 src_rw[1] |= encode_imm12(lo); 469 return true; 470 } 471 472 return false; 473} 474 475static bool patch_reloc(tcg_insn_unit *code_ptr, int type, 476 intptr_t value, intptr_t addend) 477{ 478 tcg_debug_assert(addend == 0); 479 switch (type) { 480 case R_RISCV_BRANCH: 481 return reloc_sbimm12(code_ptr, (tcg_insn_unit *)value); 482 case R_RISCV_JAL: 483 return reloc_jimm20(code_ptr, (tcg_insn_unit *)value); 484 case R_RISCV_CALL: 485 return reloc_call(code_ptr, (tcg_insn_unit *)value); 486 default: 487 g_assert_not_reached(); 488 } 489} 490 491/* 492 * TCG intrinsics 493 */ 494 495static bool tcg_out_mov(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg) 496{ 497 if (ret == arg) { 498 return true; 499 } 500 switch (type) { 501 case TCG_TYPE_I32: 502 case TCG_TYPE_I64: 503 tcg_out_opc_imm(s, OPC_ADDI, ret, arg, 0); 504 break; 505 default: 506 g_assert_not_reached(); 507 } 508 return true; 509} 510 511static void tcg_out_movi(TCGContext *s, TCGType type, TCGReg rd, 512 tcg_target_long val) 513{ 514 tcg_target_long lo, hi, tmp; 515 int shift, ret; 516 517 if (type == TCG_TYPE_I32) { 518 val = (int32_t)val; 519 } 520 521 lo = sextreg(val, 0, 12); 522 if (val == lo) { 523 tcg_out_opc_imm(s, OPC_ADDI, rd, TCG_REG_ZERO, lo); 524 return; 525 } 526 527 hi = val - lo; 528 if (val == (int32_t)val) { 529 tcg_out_opc_upper(s, OPC_LUI, rd, hi); 530 if (lo != 0) { 531 tcg_out_opc_imm(s, OPC_ADDIW, rd, rd, lo); 532 } 533 return; 534 } 535 536 tmp = tcg_pcrel_diff(s, (void *)val); 537 if (tmp == (int32_t)tmp) { 538 tcg_out_opc_upper(s, OPC_AUIPC, rd, 0); 539 tcg_out_opc_imm(s, OPC_ADDI, rd, rd, 0); 540 ret = reloc_call(s->code_ptr - 2, (const tcg_insn_unit *)val); 541 tcg_debug_assert(ret == true); 542 return; 543 } 544 545 /* Look for a single 20-bit section. */ 546 shift = ctz64(val); 547 tmp = val >> shift; 548 if (tmp == sextreg(tmp, 0, 20)) { 549 tcg_out_opc_upper(s, OPC_LUI, rd, tmp << 12); 550 if (shift > 12) { 551 tcg_out_opc_imm(s, OPC_SLLI, rd, rd, shift - 12); 552 } else { 553 tcg_out_opc_imm(s, OPC_SRAI, rd, rd, 12 - shift); 554 } 555 return; 556 } 557 558 /* Look for a few high zero bits, with lots of bits set in the middle. */ 559 shift = clz64(val); 560 tmp = val << shift; 561 if (tmp == sextreg(tmp, 12, 20) << 12) { 562 tcg_out_opc_upper(s, OPC_LUI, rd, tmp); 563 tcg_out_opc_imm(s, OPC_SRLI, rd, rd, shift); 564 return; 565 } else if (tmp == sextreg(tmp, 0, 12)) { 566 tcg_out_opc_imm(s, OPC_ADDI, rd, TCG_REG_ZERO, tmp); 567 tcg_out_opc_imm(s, OPC_SRLI, rd, rd, shift); 568 return; 569 } 570 571 /* Drop into the constant pool. */ 572 new_pool_label(s, val, R_RISCV_CALL, s->code_ptr, 0); 573 tcg_out_opc_upper(s, OPC_AUIPC, rd, 0); 574 tcg_out_opc_imm(s, OPC_LD, rd, rd, 0); 575} 576 577static bool tcg_out_xchg(TCGContext *s, TCGType type, TCGReg r1, TCGReg r2) 578{ 579 return false; 580} 581 582static void tcg_out_addi_ptr(TCGContext *s, TCGReg rd, TCGReg rs, 583 tcg_target_long imm) 584{ 585 /* This function is only used for passing structs by reference. */ 586 g_assert_not_reached(); 587} 588 589static void tcg_out_ext8u(TCGContext *s, TCGReg ret, TCGReg arg) 590{ 591 tcg_out_opc_imm(s, OPC_ANDI, ret, arg, 0xff); 592} 593 594static void tcg_out_ext16u(TCGContext *s, TCGReg ret, TCGReg arg) 595{ 596 if (have_zbb) { 597 tcg_out_opc_reg(s, OPC_ZEXT_H, ret, arg, TCG_REG_ZERO); 598 } else { 599 tcg_out_opc_imm(s, OPC_SLLIW, ret, arg, 16); 600 tcg_out_opc_imm(s, OPC_SRLIW, ret, ret, 16); 601 } 602} 603 604static void tcg_out_ext32u(TCGContext *s, TCGReg ret, TCGReg arg) 605{ 606 if (have_zba) { 607 tcg_out_opc_reg(s, OPC_ADD_UW, ret, arg, TCG_REG_ZERO); 608 } else { 609 tcg_out_opc_imm(s, OPC_SLLI, ret, arg, 32); 610 tcg_out_opc_imm(s, OPC_SRLI, ret, ret, 32); 611 } 612} 613 614static void tcg_out_ext8s(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg) 615{ 616 if (have_zbb) { 617 tcg_out_opc_imm(s, OPC_SEXT_B, ret, arg, 0); 618 } else { 619 tcg_out_opc_imm(s, OPC_SLLIW, ret, arg, 24); 620 tcg_out_opc_imm(s, OPC_SRAIW, ret, ret, 24); 621 } 622} 623 624static void tcg_out_ext16s(TCGContext *s, TCGType type, TCGReg ret, TCGReg arg) 625{ 626 if (have_zbb) { 627 tcg_out_opc_imm(s, OPC_SEXT_H, ret, arg, 0); 628 } else { 629 tcg_out_opc_imm(s, OPC_SLLIW, ret, arg, 16); 630 tcg_out_opc_imm(s, OPC_SRAIW, ret, ret, 16); 631 } 632} 633 634static void tcg_out_ext32s(TCGContext *s, TCGReg ret, TCGReg arg) 635{ 636 tcg_out_opc_imm(s, OPC_ADDIW, ret, arg, 0); 637} 638 639static void tcg_out_exts_i32_i64(TCGContext *s, TCGReg ret, TCGReg arg) 640{ 641 if (ret != arg) { 642 tcg_out_ext32s(s, ret, arg); 643 } 644} 645 646static void tcg_out_extu_i32_i64(TCGContext *s, TCGReg ret, TCGReg arg) 647{ 648 tcg_out_ext32u(s, ret, arg); 649} 650 651static void tcg_out_extrl_i64_i32(TCGContext *s, TCGReg ret, TCGReg arg) 652{ 653 tcg_out_ext32s(s, ret, arg); 654} 655 656static void tcg_out_ldst(TCGContext *s, RISCVInsn opc, TCGReg data, 657 TCGReg addr, intptr_t offset) 658{ 659 intptr_t imm12 = sextreg(offset, 0, 12); 660 661 if (offset != imm12) { 662 intptr_t diff = tcg_pcrel_diff(s, (void *)offset); 663 664 if (addr == TCG_REG_ZERO && diff == (int32_t)diff) { 665 imm12 = sextreg(diff, 0, 12); 666 tcg_out_opc_upper(s, OPC_AUIPC, TCG_REG_TMP2, diff - imm12); 667 } else { 668 tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_TMP2, offset - imm12); 669 if (addr != TCG_REG_ZERO) { 670 tcg_out_opc_reg(s, OPC_ADD, TCG_REG_TMP2, TCG_REG_TMP2, addr); 671 } 672 } 673 addr = TCG_REG_TMP2; 674 } 675 676 switch (opc) { 677 case OPC_SB: 678 case OPC_SH: 679 case OPC_SW: 680 case OPC_SD: 681 tcg_out_opc_store(s, opc, addr, data, imm12); 682 break; 683 case OPC_LB: 684 case OPC_LBU: 685 case OPC_LH: 686 case OPC_LHU: 687 case OPC_LW: 688 case OPC_LWU: 689 case OPC_LD: 690 tcg_out_opc_imm(s, opc, data, addr, imm12); 691 break; 692 default: 693 g_assert_not_reached(); 694 } 695} 696 697static void tcg_out_ld(TCGContext *s, TCGType type, TCGReg arg, 698 TCGReg arg1, intptr_t arg2) 699{ 700 RISCVInsn insn = type == TCG_TYPE_I32 ? OPC_LW : OPC_LD; 701 tcg_out_ldst(s, insn, arg, arg1, arg2); 702} 703 704static void tcg_out_st(TCGContext *s, TCGType type, TCGReg arg, 705 TCGReg arg1, intptr_t arg2) 706{ 707 RISCVInsn insn = type == TCG_TYPE_I32 ? OPC_SW : OPC_SD; 708 tcg_out_ldst(s, insn, arg, arg1, arg2); 709} 710 711static bool tcg_out_sti(TCGContext *s, TCGType type, TCGArg val, 712 TCGReg base, intptr_t ofs) 713{ 714 if (val == 0) { 715 tcg_out_st(s, type, TCG_REG_ZERO, base, ofs); 716 return true; 717 } 718 return false; 719} 720 721static void tcg_out_addsub2(TCGContext *s, 722 TCGReg rl, TCGReg rh, 723 TCGReg al, TCGReg ah, 724 TCGArg bl, TCGArg bh, 725 bool cbl, bool cbh, bool is_sub, bool is32bit) 726{ 727 const RISCVInsn opc_add = is32bit ? OPC_ADDW : OPC_ADD; 728 const RISCVInsn opc_addi = is32bit ? OPC_ADDIW : OPC_ADDI; 729 const RISCVInsn opc_sub = is32bit ? OPC_SUBW : OPC_SUB; 730 TCGReg th = TCG_REG_TMP1; 731 732 /* If we have a negative constant such that negating it would 733 make the high part zero, we can (usually) eliminate one insn. */ 734 if (cbl && cbh && bh == -1 && bl != 0) { 735 bl = -bl; 736 bh = 0; 737 is_sub = !is_sub; 738 } 739 740 /* By operating on the high part first, we get to use the final 741 carry operation to move back from the temporary. */ 742 if (!cbh) { 743 tcg_out_opc_reg(s, (is_sub ? opc_sub : opc_add), th, ah, bh); 744 } else if (bh != 0 || ah == rl) { 745 tcg_out_opc_imm(s, opc_addi, th, ah, (is_sub ? -bh : bh)); 746 } else { 747 th = ah; 748 } 749 750 /* Note that tcg optimization should eliminate the bl == 0 case. */ 751 if (is_sub) { 752 if (cbl) { 753 tcg_out_opc_imm(s, OPC_SLTIU, TCG_REG_TMP0, al, bl); 754 tcg_out_opc_imm(s, opc_addi, rl, al, -bl); 755 } else { 756 tcg_out_opc_reg(s, OPC_SLTU, TCG_REG_TMP0, al, bl); 757 tcg_out_opc_reg(s, opc_sub, rl, al, bl); 758 } 759 tcg_out_opc_reg(s, opc_sub, rh, th, TCG_REG_TMP0); 760 } else { 761 if (cbl) { 762 tcg_out_opc_imm(s, opc_addi, rl, al, bl); 763 tcg_out_opc_imm(s, OPC_SLTIU, TCG_REG_TMP0, rl, bl); 764 } else if (al == bl) { 765 /* 766 * If the input regs overlap, this is a simple doubling 767 * and carry-out is the input msb. This special case is 768 * required when the output reg overlaps the input, 769 * but we might as well use it always. 770 */ 771 tcg_out_opc_imm(s, OPC_SLTI, TCG_REG_TMP0, al, 0); 772 tcg_out_opc_reg(s, opc_add, rl, al, al); 773 } else { 774 tcg_out_opc_reg(s, opc_add, rl, al, bl); 775 tcg_out_opc_reg(s, OPC_SLTU, TCG_REG_TMP0, 776 rl, (rl == bl ? al : bl)); 777 } 778 tcg_out_opc_reg(s, opc_add, rh, th, TCG_REG_TMP0); 779 } 780} 781 782static const struct { 783 RISCVInsn op; 784 bool swap; 785} tcg_brcond_to_riscv[] = { 786 [TCG_COND_EQ] = { OPC_BEQ, false }, 787 [TCG_COND_NE] = { OPC_BNE, false }, 788 [TCG_COND_LT] = { OPC_BLT, false }, 789 [TCG_COND_GE] = { OPC_BGE, false }, 790 [TCG_COND_LE] = { OPC_BGE, true }, 791 [TCG_COND_GT] = { OPC_BLT, true }, 792 [TCG_COND_LTU] = { OPC_BLTU, false }, 793 [TCG_COND_GEU] = { OPC_BGEU, false }, 794 [TCG_COND_LEU] = { OPC_BGEU, true }, 795 [TCG_COND_GTU] = { OPC_BLTU, true } 796}; 797 798static void tcg_out_brcond(TCGContext *s, TCGCond cond, TCGReg arg1, 799 TCGReg arg2, TCGLabel *l) 800{ 801 RISCVInsn op = tcg_brcond_to_riscv[cond].op; 802 803 tcg_debug_assert(op != 0); 804 805 if (tcg_brcond_to_riscv[cond].swap) { 806 TCGReg t = arg1; 807 arg1 = arg2; 808 arg2 = t; 809 } 810 811 tcg_out_reloc(s, s->code_ptr, R_RISCV_BRANCH, l, 0); 812 tcg_out_opc_branch(s, op, arg1, arg2, 0); 813} 814 815#define SETCOND_INV TCG_TARGET_NB_REGS 816#define SETCOND_NEZ (SETCOND_INV << 1) 817#define SETCOND_FLAGS (SETCOND_INV | SETCOND_NEZ) 818 819static int tcg_out_setcond_int(TCGContext *s, TCGCond cond, TCGReg ret, 820 TCGReg arg1, tcg_target_long arg2, bool c2) 821{ 822 int flags = 0; 823 824 switch (cond) { 825 case TCG_COND_EQ: /* -> NE */ 826 case TCG_COND_GE: /* -> LT */ 827 case TCG_COND_GEU: /* -> LTU */ 828 case TCG_COND_GT: /* -> LE */ 829 case TCG_COND_GTU: /* -> LEU */ 830 cond = tcg_invert_cond(cond); 831 flags ^= SETCOND_INV; 832 break; 833 default: 834 break; 835 } 836 837 switch (cond) { 838 case TCG_COND_LE: 839 case TCG_COND_LEU: 840 /* 841 * If we have a constant input, the most efficient way to implement 842 * LE is by adding 1 and using LT. Watch out for wrap around for LEU. 843 * We don't need to care for this for LE because the constant input 844 * is constrained to signed 12-bit, and 0x800 is representable in the 845 * temporary register. 846 */ 847 if (c2) { 848 if (cond == TCG_COND_LEU) { 849 /* unsigned <= -1 is true */ 850 if (arg2 == -1) { 851 tcg_out_movi(s, TCG_TYPE_REG, ret, !(flags & SETCOND_INV)); 852 return ret; 853 } 854 cond = TCG_COND_LTU; 855 } else { 856 cond = TCG_COND_LT; 857 } 858 tcg_debug_assert(arg2 <= 0x7ff); 859 if (++arg2 == 0x800) { 860 tcg_out_movi(s, TCG_TYPE_REG, TCG_REG_TMP0, arg2); 861 arg2 = TCG_REG_TMP0; 862 c2 = false; 863 } 864 } else { 865 TCGReg tmp = arg2; 866 arg2 = arg1; 867 arg1 = tmp; 868 cond = tcg_swap_cond(cond); /* LE -> GE */ 869 cond = tcg_invert_cond(cond); /* GE -> LT */ 870 flags ^= SETCOND_INV; 871 } 872 break; 873 default: 874 break; 875 } 876 877 switch (cond) { 878 case TCG_COND_NE: 879 flags |= SETCOND_NEZ; 880 if (!c2) { 881 tcg_out_opc_reg(s, OPC_XOR, ret, arg1, arg2); 882 } else if (arg2 == 0) { 883 ret = arg1; 884 } else { 885 tcg_out_opc_imm(s, OPC_XORI, ret, arg1, arg2); 886 } 887 break; 888 889 case TCG_COND_LT: 890 if (c2) { 891 tcg_out_opc_imm(s, OPC_SLTI, ret, arg1, arg2); 892 } else { 893 tcg_out_opc_reg(s, OPC_SLT, ret, arg1, arg2); 894 } 895 break; 896 897 case TCG_COND_LTU: 898 if (c2) { 899 tcg_out_opc_imm(s, OPC_SLTIU, ret, arg1, arg2); 900 } else { 901 tcg_out_opc_reg(s, OPC_SLTU, ret, arg1, arg2); 902 } 903 break; 904 905 default: 906 g_assert_not_reached(); 907 } 908 909 return ret | flags; 910} 911 912static void tcg_out_setcond(TCGContext *s, TCGCond cond, TCGReg ret, 913 TCGReg arg1, tcg_target_long arg2, bool c2) 914{ 915 int tmpflags = tcg_out_setcond_int(s, cond, ret, arg1, arg2, c2); 916 917 if (tmpflags != ret) { 918 TCGReg tmp = tmpflags & ~SETCOND_FLAGS; 919 920 switch (tmpflags & SETCOND_FLAGS) { 921 case SETCOND_INV: 922 /* Intermediate result is boolean: simply invert. */ 923 tcg_out_opc_imm(s, OPC_XORI, ret, tmp, 1); 924 break; 925 case SETCOND_NEZ: 926 /* Intermediate result is zero/non-zero: test != 0. */ 927 tcg_out_opc_reg(s, OPC_SLTU, ret, TCG_REG_ZERO, tmp); 928 break; 929 case SETCOND_NEZ | SETCOND_INV: 930 /* Intermediate result is zero/non-zero: test == 0. */ 931 tcg_out_opc_imm(s, OPC_SLTIU, ret, tmp, 1); 932 break; 933 default: 934 g_assert_not_reached(); 935 } 936 } 937} 938 939static void tcg_out_movcond_zicond(TCGContext *s, TCGReg ret, TCGReg test_ne, 940 int val1, bool c_val1, 941 int val2, bool c_val2) 942{ 943 if (val1 == 0) { 944 if (c_val2) { 945 tcg_out_movi(s, TCG_TYPE_REG, TCG_REG_TMP1, val2); 946 val2 = TCG_REG_TMP1; 947 } 948 tcg_out_opc_reg(s, OPC_CZERO_NEZ, ret, val2, test_ne); 949 return; 950 } 951 952 if (val2 == 0) { 953 if (c_val1) { 954 tcg_out_movi(s, TCG_TYPE_REG, TCG_REG_TMP1, val1); 955 val1 = TCG_REG_TMP1; 956 } 957 tcg_out_opc_reg(s, OPC_CZERO_EQZ, ret, val1, test_ne); 958 return; 959 } 960 961 if (c_val2) { 962 if (c_val1) { 963 tcg_out_movi(s, TCG_TYPE_REG, TCG_REG_TMP1, val1 - val2); 964 } else { 965 tcg_out_opc_imm(s, OPC_ADDI, TCG_REG_TMP1, val1, -val2); 966 } 967 tcg_out_opc_reg(s, OPC_CZERO_EQZ, ret, TCG_REG_TMP1, test_ne); 968 tcg_out_opc_imm(s, OPC_ADDI, ret, ret, val2); 969 return; 970 } 971 972 if (c_val1) { 973 tcg_out_opc_imm(s, OPC_ADDI, TCG_REG_TMP1, val2, -val1); 974 tcg_out_opc_reg(s, OPC_CZERO_NEZ, ret, TCG_REG_TMP1, test_ne); 975 tcg_out_opc_imm(s, OPC_ADDI, ret, ret, val1); 976 return; 977 } 978 979 tcg_out_opc_reg(s, OPC_CZERO_NEZ, TCG_REG_TMP1, val2, test_ne); 980 tcg_out_opc_reg(s, OPC_CZERO_EQZ, TCG_REG_TMP0, val1, test_ne); 981 tcg_out_opc_reg(s, OPC_OR, ret, TCG_REG_TMP0, TCG_REG_TMP1); 982} 983 984static void tcg_out_movcond_br1(TCGContext *s, TCGCond cond, TCGReg ret, 985 TCGReg cmp1, TCGReg cmp2, 986 int val, bool c_val) 987{ 988 RISCVInsn op; 989 int disp = 8; 990 991 tcg_debug_assert((unsigned)cond < ARRAY_SIZE(tcg_brcond_to_riscv)); 992 op = tcg_brcond_to_riscv[cond].op; 993 tcg_debug_assert(op != 0); 994 995 if (tcg_brcond_to_riscv[cond].swap) { 996 tcg_out_opc_branch(s, op, cmp2, cmp1, disp); 997 } else { 998 tcg_out_opc_branch(s, op, cmp1, cmp2, disp); 999 } 1000 if (c_val) { 1001 tcg_out_opc_imm(s, OPC_ADDI, ret, TCG_REG_ZERO, val); 1002 } else { 1003 tcg_out_opc_imm(s, OPC_ADDI, ret, val, 0); 1004 } 1005} 1006 1007static void tcg_out_movcond_br2(TCGContext *s, TCGCond cond, TCGReg ret, 1008 TCGReg cmp1, TCGReg cmp2, 1009 int val1, bool c_val1, 1010 int val2, bool c_val2) 1011{ 1012 TCGReg tmp; 1013 1014 /* TCG optimizer reorders to prefer ret matching val2. */ 1015 if (!c_val2 && ret == val2) { 1016 cond = tcg_invert_cond(cond); 1017 tcg_out_movcond_br1(s, cond, ret, cmp1, cmp2, val1, c_val1); 1018 return; 1019 } 1020 1021 if (!c_val1 && ret == val1) { 1022 tcg_out_movcond_br1(s, cond, ret, cmp1, cmp2, val2, c_val2); 1023 return; 1024 } 1025 1026 tmp = (ret == cmp1 || ret == cmp2 ? TCG_REG_TMP1 : ret); 1027 if (c_val1) { 1028 tcg_out_movi(s, TCG_TYPE_REG, tmp, val1); 1029 } else { 1030 tcg_out_mov(s, TCG_TYPE_REG, tmp, val1); 1031 } 1032 tcg_out_movcond_br1(s, cond, tmp, cmp1, cmp2, val2, c_val2); 1033 tcg_out_mov(s, TCG_TYPE_REG, ret, tmp); 1034} 1035 1036static void tcg_out_movcond(TCGContext *s, TCGCond cond, TCGReg ret, 1037 TCGReg cmp1, int cmp2, bool c_cmp2, 1038 TCGReg val1, bool c_val1, 1039 TCGReg val2, bool c_val2) 1040{ 1041 int tmpflags; 1042 TCGReg t; 1043 1044 if (!have_zicond && (!c_cmp2 || cmp2 == 0)) { 1045 tcg_out_movcond_br2(s, cond, ret, cmp1, cmp2, 1046 val1, c_val1, val2, c_val2); 1047 return; 1048 } 1049 1050 tmpflags = tcg_out_setcond_int(s, cond, TCG_REG_TMP0, cmp1, cmp2, c_cmp2); 1051 t = tmpflags & ~SETCOND_FLAGS; 1052 1053 if (have_zicond) { 1054 if (tmpflags & SETCOND_INV) { 1055 tcg_out_movcond_zicond(s, ret, t, val2, c_val2, val1, c_val1); 1056 } else { 1057 tcg_out_movcond_zicond(s, ret, t, val1, c_val1, val2, c_val2); 1058 } 1059 } else { 1060 cond = tmpflags & SETCOND_INV ? TCG_COND_EQ : TCG_COND_NE; 1061 tcg_out_movcond_br2(s, cond, ret, t, TCG_REG_ZERO, 1062 val1, c_val1, val2, c_val2); 1063 } 1064} 1065 1066static void tcg_out_cltz(TCGContext *s, TCGType type, RISCVInsn insn, 1067 TCGReg ret, TCGReg src1, int src2, bool c_src2) 1068{ 1069 tcg_out_opc_imm(s, insn, ret, src1, 0); 1070 1071 if (!c_src2 || src2 != (type == TCG_TYPE_I32 ? 32 : 64)) { 1072 /* 1073 * The requested zero result does not match the insn, so adjust. 1074 * Note that constraints put 'ret' in a new register, so the 1075 * computation above did not clobber either 'src1' or 'src2'. 1076 */ 1077 tcg_out_movcond(s, TCG_COND_EQ, ret, src1, 0, true, 1078 src2, c_src2, ret, false); 1079 } 1080} 1081 1082static void tcg_out_call_int(TCGContext *s, const tcg_insn_unit *arg, bool tail) 1083{ 1084 TCGReg link = tail ? TCG_REG_ZERO : TCG_REG_RA; 1085 ptrdiff_t offset = tcg_pcrel_diff(s, arg); 1086 int ret; 1087 1088 tcg_debug_assert((offset & 1) == 0); 1089 if (offset == sextreg(offset, 0, 20)) { 1090 /* short jump: -2097150 to 2097152 */ 1091 tcg_out_opc_jump(s, OPC_JAL, link, offset); 1092 } else if (offset == (int32_t)offset) { 1093 /* long jump: -2147483646 to 2147483648 */ 1094 tcg_out_opc_upper(s, OPC_AUIPC, TCG_REG_TMP0, 0); 1095 tcg_out_opc_imm(s, OPC_JALR, link, TCG_REG_TMP0, 0); 1096 ret = reloc_call(s->code_ptr - 2, arg); 1097 tcg_debug_assert(ret == true); 1098 } else { 1099 /* far jump: 64-bit */ 1100 tcg_target_long imm = sextreg((tcg_target_long)arg, 0, 12); 1101 tcg_target_long base = (tcg_target_long)arg - imm; 1102 tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_TMP0, base); 1103 tcg_out_opc_imm(s, OPC_JALR, link, TCG_REG_TMP0, imm); 1104 } 1105} 1106 1107static void tcg_out_call(TCGContext *s, const tcg_insn_unit *arg, 1108 const TCGHelperInfo *info) 1109{ 1110 tcg_out_call_int(s, arg, false); 1111} 1112 1113static void tcg_out_mb(TCGContext *s, TCGArg a0) 1114{ 1115 tcg_insn_unit insn = OPC_FENCE; 1116 1117 if (a0 & TCG_MO_LD_LD) { 1118 insn |= 0x02200000; 1119 } 1120 if (a0 & TCG_MO_ST_LD) { 1121 insn |= 0x01200000; 1122 } 1123 if (a0 & TCG_MO_LD_ST) { 1124 insn |= 0x02100000; 1125 } 1126 if (a0 & TCG_MO_ST_ST) { 1127 insn |= 0x02200000; 1128 } 1129 tcg_out32(s, insn); 1130} 1131 1132/* 1133 * Load/store and TLB 1134 */ 1135 1136static void tcg_out_goto(TCGContext *s, const tcg_insn_unit *target) 1137{ 1138 tcg_out_opc_jump(s, OPC_JAL, TCG_REG_ZERO, 0); 1139 bool ok = reloc_jimm20(s->code_ptr - 1, target); 1140 tcg_debug_assert(ok); 1141} 1142 1143bool tcg_target_has_memory_bswap(MemOp memop) 1144{ 1145 return false; 1146} 1147 1148/* We have three temps, we might as well expose them. */ 1149static const TCGLdstHelperParam ldst_helper_param = { 1150 .ntmp = 3, .tmp = { TCG_REG_TMP0, TCG_REG_TMP1, TCG_REG_TMP2 } 1151}; 1152 1153static bool tcg_out_qemu_ld_slow_path(TCGContext *s, TCGLabelQemuLdst *l) 1154{ 1155 MemOp opc = get_memop(l->oi); 1156 1157 /* resolve label address */ 1158 if (!reloc_sbimm12(l->label_ptr[0], tcg_splitwx_to_rx(s->code_ptr))) { 1159 return false; 1160 } 1161 1162 /* call load helper */ 1163 tcg_out_ld_helper_args(s, l, &ldst_helper_param); 1164 tcg_out_call_int(s, qemu_ld_helpers[opc & MO_SSIZE], false); 1165 tcg_out_ld_helper_ret(s, l, true, &ldst_helper_param); 1166 1167 tcg_out_goto(s, l->raddr); 1168 return true; 1169} 1170 1171static bool tcg_out_qemu_st_slow_path(TCGContext *s, TCGLabelQemuLdst *l) 1172{ 1173 MemOp opc = get_memop(l->oi); 1174 1175 /* resolve label address */ 1176 if (!reloc_sbimm12(l->label_ptr[0], tcg_splitwx_to_rx(s->code_ptr))) { 1177 return false; 1178 } 1179 1180 /* call store helper */ 1181 tcg_out_st_helper_args(s, l, &ldst_helper_param); 1182 tcg_out_call_int(s, qemu_st_helpers[opc & MO_SIZE], false); 1183 1184 tcg_out_goto(s, l->raddr); 1185 return true; 1186} 1187 1188/* 1189 * For softmmu, perform the TLB load and compare. 1190 * For useronly, perform any required alignment tests. 1191 * In both cases, return a TCGLabelQemuLdst structure if the slow path 1192 * is required and fill in @h with the host address for the fast path. 1193 */ 1194static TCGLabelQemuLdst *prepare_host_addr(TCGContext *s, TCGReg *pbase, 1195 TCGReg addr_reg, MemOpIdx oi, 1196 bool is_ld) 1197{ 1198 TCGType addr_type = s->addr_type; 1199 TCGLabelQemuLdst *ldst = NULL; 1200 MemOp opc = get_memop(oi); 1201 TCGAtomAlign aa; 1202 unsigned a_mask; 1203 1204 aa = atom_and_align_for_opc(s, opc, MO_ATOM_IFALIGN, false); 1205 a_mask = (1u << aa.align) - 1; 1206 1207#ifdef CONFIG_SOFTMMU 1208 unsigned s_bits = opc & MO_SIZE; 1209 unsigned s_mask = (1u << s_bits) - 1; 1210 int mem_index = get_mmuidx(oi); 1211 int fast_ofs = TLB_MASK_TABLE_OFS(mem_index); 1212 int mask_ofs = fast_ofs + offsetof(CPUTLBDescFast, mask); 1213 int table_ofs = fast_ofs + offsetof(CPUTLBDescFast, table); 1214 int compare_mask; 1215 TCGReg addr_adj; 1216 1217 ldst = new_ldst_label(s); 1218 ldst->is_ld = is_ld; 1219 ldst->oi = oi; 1220 ldst->addrlo_reg = addr_reg; 1221 1222 QEMU_BUILD_BUG_ON(TLB_MASK_TABLE_OFS(0) > 0); 1223 QEMU_BUILD_BUG_ON(TLB_MASK_TABLE_OFS(0) < -(1 << 11)); 1224 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP0, TCG_AREG0, mask_ofs); 1225 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP1, TCG_AREG0, table_ofs); 1226 1227 tcg_out_opc_imm(s, OPC_SRLI, TCG_REG_TMP2, addr_reg, 1228 s->page_bits - CPU_TLB_ENTRY_BITS); 1229 tcg_out_opc_reg(s, OPC_AND, TCG_REG_TMP2, TCG_REG_TMP2, TCG_REG_TMP0); 1230 tcg_out_opc_reg(s, OPC_ADD, TCG_REG_TMP2, TCG_REG_TMP2, TCG_REG_TMP1); 1231 1232 /* 1233 * For aligned accesses, we check the first byte and include the alignment 1234 * bits within the address. For unaligned access, we check that we don't 1235 * cross pages using the address of the last byte of the access. 1236 */ 1237 addr_adj = addr_reg; 1238 if (a_mask < s_mask) { 1239 addr_adj = TCG_REG_TMP0; 1240 tcg_out_opc_imm(s, addr_type == TCG_TYPE_I32 ? OPC_ADDIW : OPC_ADDI, 1241 addr_adj, addr_reg, s_mask - a_mask); 1242 } 1243 compare_mask = s->page_mask | a_mask; 1244 if (compare_mask == sextreg(compare_mask, 0, 12)) { 1245 tcg_out_opc_imm(s, OPC_ANDI, TCG_REG_TMP1, addr_adj, compare_mask); 1246 } else { 1247 tcg_out_movi(s, addr_type, TCG_REG_TMP1, compare_mask); 1248 tcg_out_opc_reg(s, OPC_AND, TCG_REG_TMP1, TCG_REG_TMP1, addr_adj); 1249 } 1250 1251 /* Load the tlb comparator and the addend. */ 1252 QEMU_BUILD_BUG_ON(HOST_BIG_ENDIAN); 1253 tcg_out_ld(s, addr_type, TCG_REG_TMP0, TCG_REG_TMP2, 1254 is_ld ? offsetof(CPUTLBEntry, addr_read) 1255 : offsetof(CPUTLBEntry, addr_write)); 1256 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP2, TCG_REG_TMP2, 1257 offsetof(CPUTLBEntry, addend)); 1258 1259 /* Compare masked address with the TLB entry. */ 1260 ldst->label_ptr[0] = s->code_ptr; 1261 tcg_out_opc_branch(s, OPC_BNE, TCG_REG_TMP0, TCG_REG_TMP1, 0); 1262 1263 /* TLB Hit - translate address using addend. */ 1264 if (addr_type != TCG_TYPE_I32) { 1265 tcg_out_opc_reg(s, OPC_ADD, TCG_REG_TMP0, addr_reg, TCG_REG_TMP2); 1266 } else if (have_zba) { 1267 tcg_out_opc_reg(s, OPC_ADD_UW, TCG_REG_TMP0, addr_reg, TCG_REG_TMP2); 1268 } else { 1269 tcg_out_ext32u(s, TCG_REG_TMP0, addr_reg); 1270 tcg_out_opc_reg(s, OPC_ADD, TCG_REG_TMP0, TCG_REG_TMP0, TCG_REG_TMP2); 1271 } 1272 *pbase = TCG_REG_TMP0; 1273#else 1274 TCGReg base; 1275 1276 if (a_mask) { 1277 ldst = new_ldst_label(s); 1278 ldst->is_ld = is_ld; 1279 ldst->oi = oi; 1280 ldst->addrlo_reg = addr_reg; 1281 1282 /* We are expecting alignment max 7, so we can always use andi. */ 1283 tcg_debug_assert(a_mask == sextreg(a_mask, 0, 12)); 1284 tcg_out_opc_imm(s, OPC_ANDI, TCG_REG_TMP1, addr_reg, a_mask); 1285 1286 ldst->label_ptr[0] = s->code_ptr; 1287 tcg_out_opc_branch(s, OPC_BNE, TCG_REG_TMP1, TCG_REG_ZERO, 0); 1288 } 1289 1290 if (guest_base != 0) { 1291 base = TCG_REG_TMP0; 1292 if (addr_type != TCG_TYPE_I32) { 1293 tcg_out_opc_reg(s, OPC_ADD, base, addr_reg, TCG_GUEST_BASE_REG); 1294 } else if (have_zba) { 1295 tcg_out_opc_reg(s, OPC_ADD_UW, base, addr_reg, TCG_GUEST_BASE_REG); 1296 } else { 1297 tcg_out_ext32u(s, base, addr_reg); 1298 tcg_out_opc_reg(s, OPC_ADD, base, base, TCG_GUEST_BASE_REG); 1299 } 1300 } else if (addr_type != TCG_TYPE_I32) { 1301 base = addr_reg; 1302 } else { 1303 base = TCG_REG_TMP0; 1304 tcg_out_ext32u(s, base, addr_reg); 1305 } 1306 *pbase = base; 1307#endif 1308 1309 return ldst; 1310} 1311 1312static void tcg_out_qemu_ld_direct(TCGContext *s, TCGReg val, 1313 TCGReg base, MemOp opc, TCGType type) 1314{ 1315 /* Byte swapping is left to middle-end expansion. */ 1316 tcg_debug_assert((opc & MO_BSWAP) == 0); 1317 1318 switch (opc & (MO_SSIZE)) { 1319 case MO_UB: 1320 tcg_out_opc_imm(s, OPC_LBU, val, base, 0); 1321 break; 1322 case MO_SB: 1323 tcg_out_opc_imm(s, OPC_LB, val, base, 0); 1324 break; 1325 case MO_UW: 1326 tcg_out_opc_imm(s, OPC_LHU, val, base, 0); 1327 break; 1328 case MO_SW: 1329 tcg_out_opc_imm(s, OPC_LH, val, base, 0); 1330 break; 1331 case MO_UL: 1332 if (type == TCG_TYPE_I64) { 1333 tcg_out_opc_imm(s, OPC_LWU, val, base, 0); 1334 break; 1335 } 1336 /* FALLTHRU */ 1337 case MO_SL: 1338 tcg_out_opc_imm(s, OPC_LW, val, base, 0); 1339 break; 1340 case MO_UQ: 1341 tcg_out_opc_imm(s, OPC_LD, val, base, 0); 1342 break; 1343 default: 1344 g_assert_not_reached(); 1345 } 1346} 1347 1348static void tcg_out_qemu_ld(TCGContext *s, TCGReg data_reg, TCGReg addr_reg, 1349 MemOpIdx oi, TCGType data_type) 1350{ 1351 TCGLabelQemuLdst *ldst; 1352 TCGReg base; 1353 1354 ldst = prepare_host_addr(s, &base, addr_reg, oi, true); 1355 tcg_out_qemu_ld_direct(s, data_reg, base, get_memop(oi), data_type); 1356 1357 if (ldst) { 1358 ldst->type = data_type; 1359 ldst->datalo_reg = data_reg; 1360 ldst->raddr = tcg_splitwx_to_rx(s->code_ptr); 1361 } 1362} 1363 1364static void tcg_out_qemu_st_direct(TCGContext *s, TCGReg val, 1365 TCGReg base, MemOp opc) 1366{ 1367 /* Byte swapping is left to middle-end expansion. */ 1368 tcg_debug_assert((opc & MO_BSWAP) == 0); 1369 1370 switch (opc & (MO_SSIZE)) { 1371 case MO_8: 1372 tcg_out_opc_store(s, OPC_SB, base, val, 0); 1373 break; 1374 case MO_16: 1375 tcg_out_opc_store(s, OPC_SH, base, val, 0); 1376 break; 1377 case MO_32: 1378 tcg_out_opc_store(s, OPC_SW, base, val, 0); 1379 break; 1380 case MO_64: 1381 tcg_out_opc_store(s, OPC_SD, base, val, 0); 1382 break; 1383 default: 1384 g_assert_not_reached(); 1385 } 1386} 1387 1388static void tcg_out_qemu_st(TCGContext *s, TCGReg data_reg, TCGReg addr_reg, 1389 MemOpIdx oi, TCGType data_type) 1390{ 1391 TCGLabelQemuLdst *ldst; 1392 TCGReg base; 1393 1394 ldst = prepare_host_addr(s, &base, addr_reg, oi, false); 1395 tcg_out_qemu_st_direct(s, data_reg, base, get_memop(oi)); 1396 1397 if (ldst) { 1398 ldst->type = data_type; 1399 ldst->datalo_reg = data_reg; 1400 ldst->raddr = tcg_splitwx_to_rx(s->code_ptr); 1401 } 1402} 1403 1404static const tcg_insn_unit *tb_ret_addr; 1405 1406static void tcg_out_exit_tb(TCGContext *s, uintptr_t a0) 1407{ 1408 /* Reuse the zeroing that exists for goto_ptr. */ 1409 if (a0 == 0) { 1410 tcg_out_call_int(s, tcg_code_gen_epilogue, true); 1411 } else { 1412 tcg_out_movi(s, TCG_TYPE_PTR, TCG_REG_A0, a0); 1413 tcg_out_call_int(s, tb_ret_addr, true); 1414 } 1415} 1416 1417static void tcg_out_goto_tb(TCGContext *s, int which) 1418{ 1419 /* Direct branch will be patched by tb_target_set_jmp_target. */ 1420 set_jmp_insn_offset(s, which); 1421 tcg_out32(s, OPC_JAL); 1422 1423 /* When branch is out of range, fall through to indirect. */ 1424 tcg_out_ld(s, TCG_TYPE_PTR, TCG_REG_TMP0, TCG_REG_ZERO, 1425 get_jmp_target_addr(s, which)); 1426 tcg_out_opc_imm(s, OPC_JALR, TCG_REG_ZERO, TCG_REG_TMP0, 0); 1427 set_jmp_reset_offset(s, which); 1428} 1429 1430void tb_target_set_jmp_target(const TranslationBlock *tb, int n, 1431 uintptr_t jmp_rx, uintptr_t jmp_rw) 1432{ 1433 uintptr_t addr = tb->jmp_target_addr[n]; 1434 ptrdiff_t offset = addr - jmp_rx; 1435 tcg_insn_unit insn; 1436 1437 /* Either directly branch, or fall through to indirect branch. */ 1438 if (offset == sextreg(offset, 0, 20)) { 1439 insn = encode_uj(OPC_JAL, TCG_REG_ZERO, offset); 1440 } else { 1441 insn = OPC_NOP; 1442 } 1443 qatomic_set((uint32_t *)jmp_rw, insn); 1444 flush_idcache_range(jmp_rx, jmp_rw, 4); 1445} 1446 1447static void tcg_out_op(TCGContext *s, TCGOpcode opc, 1448 const TCGArg args[TCG_MAX_OP_ARGS], 1449 const int const_args[TCG_MAX_OP_ARGS]) 1450{ 1451 TCGArg a0 = args[0]; 1452 TCGArg a1 = args[1]; 1453 TCGArg a2 = args[2]; 1454 int c2 = const_args[2]; 1455 1456 switch (opc) { 1457 case INDEX_op_goto_ptr: 1458 tcg_out_opc_imm(s, OPC_JALR, TCG_REG_ZERO, a0, 0); 1459 break; 1460 1461 case INDEX_op_br: 1462 tcg_out_reloc(s, s->code_ptr, R_RISCV_JAL, arg_label(a0), 0); 1463 tcg_out_opc_jump(s, OPC_JAL, TCG_REG_ZERO, 0); 1464 break; 1465 1466 case INDEX_op_ld8u_i32: 1467 case INDEX_op_ld8u_i64: 1468 tcg_out_ldst(s, OPC_LBU, a0, a1, a2); 1469 break; 1470 case INDEX_op_ld8s_i32: 1471 case INDEX_op_ld8s_i64: 1472 tcg_out_ldst(s, OPC_LB, a0, a1, a2); 1473 break; 1474 case INDEX_op_ld16u_i32: 1475 case INDEX_op_ld16u_i64: 1476 tcg_out_ldst(s, OPC_LHU, a0, a1, a2); 1477 break; 1478 case INDEX_op_ld16s_i32: 1479 case INDEX_op_ld16s_i64: 1480 tcg_out_ldst(s, OPC_LH, a0, a1, a2); 1481 break; 1482 case INDEX_op_ld32u_i64: 1483 tcg_out_ldst(s, OPC_LWU, a0, a1, a2); 1484 break; 1485 case INDEX_op_ld_i32: 1486 case INDEX_op_ld32s_i64: 1487 tcg_out_ldst(s, OPC_LW, a0, a1, a2); 1488 break; 1489 case INDEX_op_ld_i64: 1490 tcg_out_ldst(s, OPC_LD, a0, a1, a2); 1491 break; 1492 1493 case INDEX_op_st8_i32: 1494 case INDEX_op_st8_i64: 1495 tcg_out_ldst(s, OPC_SB, a0, a1, a2); 1496 break; 1497 case INDEX_op_st16_i32: 1498 case INDEX_op_st16_i64: 1499 tcg_out_ldst(s, OPC_SH, a0, a1, a2); 1500 break; 1501 case INDEX_op_st_i32: 1502 case INDEX_op_st32_i64: 1503 tcg_out_ldst(s, OPC_SW, a0, a1, a2); 1504 break; 1505 case INDEX_op_st_i64: 1506 tcg_out_ldst(s, OPC_SD, a0, a1, a2); 1507 break; 1508 1509 case INDEX_op_add_i32: 1510 if (c2) { 1511 tcg_out_opc_imm(s, OPC_ADDIW, a0, a1, a2); 1512 } else { 1513 tcg_out_opc_reg(s, OPC_ADDW, a0, a1, a2); 1514 } 1515 break; 1516 case INDEX_op_add_i64: 1517 if (c2) { 1518 tcg_out_opc_imm(s, OPC_ADDI, a0, a1, a2); 1519 } else { 1520 tcg_out_opc_reg(s, OPC_ADD, a0, a1, a2); 1521 } 1522 break; 1523 1524 case INDEX_op_sub_i32: 1525 if (c2) { 1526 tcg_out_opc_imm(s, OPC_ADDIW, a0, a1, -a2); 1527 } else { 1528 tcg_out_opc_reg(s, OPC_SUBW, a0, a1, a2); 1529 } 1530 break; 1531 case INDEX_op_sub_i64: 1532 if (c2) { 1533 tcg_out_opc_imm(s, OPC_ADDI, a0, a1, -a2); 1534 } else { 1535 tcg_out_opc_reg(s, OPC_SUB, a0, a1, a2); 1536 } 1537 break; 1538 1539 case INDEX_op_and_i32: 1540 case INDEX_op_and_i64: 1541 if (c2) { 1542 tcg_out_opc_imm(s, OPC_ANDI, a0, a1, a2); 1543 } else { 1544 tcg_out_opc_reg(s, OPC_AND, a0, a1, a2); 1545 } 1546 break; 1547 1548 case INDEX_op_or_i32: 1549 case INDEX_op_or_i64: 1550 if (c2) { 1551 tcg_out_opc_imm(s, OPC_ORI, a0, a1, a2); 1552 } else { 1553 tcg_out_opc_reg(s, OPC_OR, a0, a1, a2); 1554 } 1555 break; 1556 1557 case INDEX_op_xor_i32: 1558 case INDEX_op_xor_i64: 1559 if (c2) { 1560 tcg_out_opc_imm(s, OPC_XORI, a0, a1, a2); 1561 } else { 1562 tcg_out_opc_reg(s, OPC_XOR, a0, a1, a2); 1563 } 1564 break; 1565 1566 case INDEX_op_andc_i32: 1567 case INDEX_op_andc_i64: 1568 if (c2) { 1569 tcg_out_opc_imm(s, OPC_ANDI, a0, a1, ~a2); 1570 } else { 1571 tcg_out_opc_reg(s, OPC_ANDN, a0, a1, a2); 1572 } 1573 break; 1574 case INDEX_op_orc_i32: 1575 case INDEX_op_orc_i64: 1576 if (c2) { 1577 tcg_out_opc_imm(s, OPC_ORI, a0, a1, ~a2); 1578 } else { 1579 tcg_out_opc_reg(s, OPC_ORN, a0, a1, a2); 1580 } 1581 break; 1582 case INDEX_op_eqv_i32: 1583 case INDEX_op_eqv_i64: 1584 if (c2) { 1585 tcg_out_opc_imm(s, OPC_XORI, a0, a1, ~a2); 1586 } else { 1587 tcg_out_opc_reg(s, OPC_XNOR, a0, a1, a2); 1588 } 1589 break; 1590 1591 case INDEX_op_not_i32: 1592 case INDEX_op_not_i64: 1593 tcg_out_opc_imm(s, OPC_XORI, a0, a1, -1); 1594 break; 1595 1596 case INDEX_op_neg_i32: 1597 tcg_out_opc_reg(s, OPC_SUBW, a0, TCG_REG_ZERO, a1); 1598 break; 1599 case INDEX_op_neg_i64: 1600 tcg_out_opc_reg(s, OPC_SUB, a0, TCG_REG_ZERO, a1); 1601 break; 1602 1603 case INDEX_op_mul_i32: 1604 tcg_out_opc_reg(s, OPC_MULW, a0, a1, a2); 1605 break; 1606 case INDEX_op_mul_i64: 1607 tcg_out_opc_reg(s, OPC_MUL, a0, a1, a2); 1608 break; 1609 1610 case INDEX_op_div_i32: 1611 tcg_out_opc_reg(s, OPC_DIVW, a0, a1, a2); 1612 break; 1613 case INDEX_op_div_i64: 1614 tcg_out_opc_reg(s, OPC_DIV, a0, a1, a2); 1615 break; 1616 1617 case INDEX_op_divu_i32: 1618 tcg_out_opc_reg(s, OPC_DIVUW, a0, a1, a2); 1619 break; 1620 case INDEX_op_divu_i64: 1621 tcg_out_opc_reg(s, OPC_DIVU, a0, a1, a2); 1622 break; 1623 1624 case INDEX_op_rem_i32: 1625 tcg_out_opc_reg(s, OPC_REMW, a0, a1, a2); 1626 break; 1627 case INDEX_op_rem_i64: 1628 tcg_out_opc_reg(s, OPC_REM, a0, a1, a2); 1629 break; 1630 1631 case INDEX_op_remu_i32: 1632 tcg_out_opc_reg(s, OPC_REMUW, a0, a1, a2); 1633 break; 1634 case INDEX_op_remu_i64: 1635 tcg_out_opc_reg(s, OPC_REMU, a0, a1, a2); 1636 break; 1637 1638 case INDEX_op_shl_i32: 1639 if (c2) { 1640 tcg_out_opc_imm(s, OPC_SLLIW, a0, a1, a2 & 0x1f); 1641 } else { 1642 tcg_out_opc_reg(s, OPC_SLLW, a0, a1, a2); 1643 } 1644 break; 1645 case INDEX_op_shl_i64: 1646 if (c2) { 1647 tcg_out_opc_imm(s, OPC_SLLI, a0, a1, a2 & 0x3f); 1648 } else { 1649 tcg_out_opc_reg(s, OPC_SLL, a0, a1, a2); 1650 } 1651 break; 1652 1653 case INDEX_op_shr_i32: 1654 if (c2) { 1655 tcg_out_opc_imm(s, OPC_SRLIW, a0, a1, a2 & 0x1f); 1656 } else { 1657 tcg_out_opc_reg(s, OPC_SRLW, a0, a1, a2); 1658 } 1659 break; 1660 case INDEX_op_shr_i64: 1661 if (c2) { 1662 tcg_out_opc_imm(s, OPC_SRLI, a0, a1, a2 & 0x3f); 1663 } else { 1664 tcg_out_opc_reg(s, OPC_SRL, a0, a1, a2); 1665 } 1666 break; 1667 1668 case INDEX_op_sar_i32: 1669 if (c2) { 1670 tcg_out_opc_imm(s, OPC_SRAIW, a0, a1, a2 & 0x1f); 1671 } else { 1672 tcg_out_opc_reg(s, OPC_SRAW, a0, a1, a2); 1673 } 1674 break; 1675 case INDEX_op_sar_i64: 1676 if (c2) { 1677 tcg_out_opc_imm(s, OPC_SRAI, a0, a1, a2 & 0x3f); 1678 } else { 1679 tcg_out_opc_reg(s, OPC_SRA, a0, a1, a2); 1680 } 1681 break; 1682 1683 case INDEX_op_rotl_i32: 1684 if (c2) { 1685 tcg_out_opc_imm(s, OPC_RORIW, a0, a1, -a2 & 0x1f); 1686 } else { 1687 tcg_out_opc_reg(s, OPC_ROLW, a0, a1, a2); 1688 } 1689 break; 1690 case INDEX_op_rotl_i64: 1691 if (c2) { 1692 tcg_out_opc_imm(s, OPC_RORI, a0, a1, -a2 & 0x3f); 1693 } else { 1694 tcg_out_opc_reg(s, OPC_ROL, a0, a1, a2); 1695 } 1696 break; 1697 1698 case INDEX_op_rotr_i32: 1699 if (c2) { 1700 tcg_out_opc_imm(s, OPC_RORIW, a0, a1, a2 & 0x1f); 1701 } else { 1702 tcg_out_opc_reg(s, OPC_RORW, a0, a1, a2); 1703 } 1704 break; 1705 case INDEX_op_rotr_i64: 1706 if (c2) { 1707 tcg_out_opc_imm(s, OPC_RORI, a0, a1, a2 & 0x3f); 1708 } else { 1709 tcg_out_opc_reg(s, OPC_ROR, a0, a1, a2); 1710 } 1711 break; 1712 1713 case INDEX_op_bswap64_i64: 1714 tcg_out_opc_imm(s, OPC_REV8, a0, a1, 0); 1715 break; 1716 case INDEX_op_bswap32_i32: 1717 a2 = 0; 1718 /* fall through */ 1719 case INDEX_op_bswap32_i64: 1720 tcg_out_opc_imm(s, OPC_REV8, a0, a1, 0); 1721 if (a2 & TCG_BSWAP_OZ) { 1722 tcg_out_opc_imm(s, OPC_SRLI, a0, a0, 32); 1723 } else { 1724 tcg_out_opc_imm(s, OPC_SRAI, a0, a0, 32); 1725 } 1726 break; 1727 case INDEX_op_bswap16_i64: 1728 case INDEX_op_bswap16_i32: 1729 tcg_out_opc_imm(s, OPC_REV8, a0, a1, 0); 1730 if (a2 & TCG_BSWAP_OZ) { 1731 tcg_out_opc_imm(s, OPC_SRLI, a0, a0, 48); 1732 } else { 1733 tcg_out_opc_imm(s, OPC_SRAI, a0, a0, 48); 1734 } 1735 break; 1736 1737 case INDEX_op_ctpop_i32: 1738 tcg_out_opc_imm(s, OPC_CPOPW, a0, a1, 0); 1739 break; 1740 case INDEX_op_ctpop_i64: 1741 tcg_out_opc_imm(s, OPC_CPOP, a0, a1, 0); 1742 break; 1743 1744 case INDEX_op_clz_i32: 1745 tcg_out_cltz(s, TCG_TYPE_I32, OPC_CLZW, a0, a1, a2, c2); 1746 break; 1747 case INDEX_op_clz_i64: 1748 tcg_out_cltz(s, TCG_TYPE_I64, OPC_CLZ, a0, a1, a2, c2); 1749 break; 1750 case INDEX_op_ctz_i32: 1751 tcg_out_cltz(s, TCG_TYPE_I32, OPC_CTZW, a0, a1, a2, c2); 1752 break; 1753 case INDEX_op_ctz_i64: 1754 tcg_out_cltz(s, TCG_TYPE_I64, OPC_CTZ, a0, a1, a2, c2); 1755 break; 1756 1757 case INDEX_op_add2_i32: 1758 tcg_out_addsub2(s, a0, a1, a2, args[3], args[4], args[5], 1759 const_args[4], const_args[5], false, true); 1760 break; 1761 case INDEX_op_add2_i64: 1762 tcg_out_addsub2(s, a0, a1, a2, args[3], args[4], args[5], 1763 const_args[4], const_args[5], false, false); 1764 break; 1765 case INDEX_op_sub2_i32: 1766 tcg_out_addsub2(s, a0, a1, a2, args[3], args[4], args[5], 1767 const_args[4], const_args[5], true, true); 1768 break; 1769 case INDEX_op_sub2_i64: 1770 tcg_out_addsub2(s, a0, a1, a2, args[3], args[4], args[5], 1771 const_args[4], const_args[5], true, false); 1772 break; 1773 1774 case INDEX_op_brcond_i32: 1775 case INDEX_op_brcond_i64: 1776 tcg_out_brcond(s, a2, a0, a1, arg_label(args[3])); 1777 break; 1778 1779 case INDEX_op_setcond_i32: 1780 case INDEX_op_setcond_i64: 1781 tcg_out_setcond(s, args[3], a0, a1, a2, c2); 1782 break; 1783 1784 case INDEX_op_movcond_i32: 1785 case INDEX_op_movcond_i64: 1786 tcg_out_movcond(s, args[5], a0, a1, a2, c2, 1787 args[3], const_args[3], args[4], const_args[4]); 1788 break; 1789 1790 case INDEX_op_qemu_ld_a32_i32: 1791 case INDEX_op_qemu_ld_a64_i32: 1792 tcg_out_qemu_ld(s, a0, a1, a2, TCG_TYPE_I32); 1793 break; 1794 case INDEX_op_qemu_ld_a32_i64: 1795 case INDEX_op_qemu_ld_a64_i64: 1796 tcg_out_qemu_ld(s, a0, a1, a2, TCG_TYPE_I64); 1797 break; 1798 case INDEX_op_qemu_st_a32_i32: 1799 case INDEX_op_qemu_st_a64_i32: 1800 tcg_out_qemu_st(s, a0, a1, a2, TCG_TYPE_I32); 1801 break; 1802 case INDEX_op_qemu_st_a32_i64: 1803 case INDEX_op_qemu_st_a64_i64: 1804 tcg_out_qemu_st(s, a0, a1, a2, TCG_TYPE_I64); 1805 break; 1806 1807 case INDEX_op_extrh_i64_i32: 1808 tcg_out_opc_imm(s, OPC_SRAI, a0, a1, 32); 1809 break; 1810 1811 case INDEX_op_mulsh_i32: 1812 case INDEX_op_mulsh_i64: 1813 tcg_out_opc_reg(s, OPC_MULH, a0, a1, a2); 1814 break; 1815 1816 case INDEX_op_muluh_i32: 1817 case INDEX_op_muluh_i64: 1818 tcg_out_opc_reg(s, OPC_MULHU, a0, a1, a2); 1819 break; 1820 1821 case INDEX_op_mb: 1822 tcg_out_mb(s, a0); 1823 break; 1824 1825 case INDEX_op_mov_i32: /* Always emitted via tcg_out_mov. */ 1826 case INDEX_op_mov_i64: 1827 case INDEX_op_call: /* Always emitted via tcg_out_call. */ 1828 case INDEX_op_exit_tb: /* Always emitted via tcg_out_exit_tb. */ 1829 case INDEX_op_goto_tb: /* Always emitted via tcg_out_goto_tb. */ 1830 case INDEX_op_ext8s_i32: /* Always emitted via tcg_reg_alloc_op. */ 1831 case INDEX_op_ext8s_i64: 1832 case INDEX_op_ext8u_i32: 1833 case INDEX_op_ext8u_i64: 1834 case INDEX_op_ext16s_i32: 1835 case INDEX_op_ext16s_i64: 1836 case INDEX_op_ext16u_i32: 1837 case INDEX_op_ext16u_i64: 1838 case INDEX_op_ext32s_i64: 1839 case INDEX_op_ext32u_i64: 1840 case INDEX_op_ext_i32_i64: 1841 case INDEX_op_extu_i32_i64: 1842 case INDEX_op_extrl_i64_i32: 1843 default: 1844 g_assert_not_reached(); 1845 } 1846} 1847 1848static TCGConstraintSetIndex tcg_target_op_def(TCGOpcode op) 1849{ 1850 switch (op) { 1851 case INDEX_op_goto_ptr: 1852 return C_O0_I1(r); 1853 1854 case INDEX_op_ld8u_i32: 1855 case INDEX_op_ld8s_i32: 1856 case INDEX_op_ld16u_i32: 1857 case INDEX_op_ld16s_i32: 1858 case INDEX_op_ld_i32: 1859 case INDEX_op_not_i32: 1860 case INDEX_op_neg_i32: 1861 case INDEX_op_ld8u_i64: 1862 case INDEX_op_ld8s_i64: 1863 case INDEX_op_ld16u_i64: 1864 case INDEX_op_ld16s_i64: 1865 case INDEX_op_ld32s_i64: 1866 case INDEX_op_ld32u_i64: 1867 case INDEX_op_ld_i64: 1868 case INDEX_op_not_i64: 1869 case INDEX_op_neg_i64: 1870 case INDEX_op_ext8u_i32: 1871 case INDEX_op_ext8u_i64: 1872 case INDEX_op_ext16u_i32: 1873 case INDEX_op_ext16u_i64: 1874 case INDEX_op_ext32u_i64: 1875 case INDEX_op_extu_i32_i64: 1876 case INDEX_op_ext8s_i32: 1877 case INDEX_op_ext8s_i64: 1878 case INDEX_op_ext16s_i32: 1879 case INDEX_op_ext16s_i64: 1880 case INDEX_op_ext32s_i64: 1881 case INDEX_op_extrl_i64_i32: 1882 case INDEX_op_extrh_i64_i32: 1883 case INDEX_op_ext_i32_i64: 1884 case INDEX_op_bswap16_i32: 1885 case INDEX_op_bswap32_i32: 1886 case INDEX_op_bswap16_i64: 1887 case INDEX_op_bswap32_i64: 1888 case INDEX_op_bswap64_i64: 1889 case INDEX_op_ctpop_i32: 1890 case INDEX_op_ctpop_i64: 1891 return C_O1_I1(r, r); 1892 1893 case INDEX_op_st8_i32: 1894 case INDEX_op_st16_i32: 1895 case INDEX_op_st_i32: 1896 case INDEX_op_st8_i64: 1897 case INDEX_op_st16_i64: 1898 case INDEX_op_st32_i64: 1899 case INDEX_op_st_i64: 1900 return C_O0_I2(rZ, r); 1901 1902 case INDEX_op_add_i32: 1903 case INDEX_op_and_i32: 1904 case INDEX_op_or_i32: 1905 case INDEX_op_xor_i32: 1906 case INDEX_op_add_i64: 1907 case INDEX_op_and_i64: 1908 case INDEX_op_or_i64: 1909 case INDEX_op_xor_i64: 1910 case INDEX_op_setcond_i32: 1911 case INDEX_op_setcond_i64: 1912 return C_O1_I2(r, r, rI); 1913 1914 case INDEX_op_andc_i32: 1915 case INDEX_op_andc_i64: 1916 case INDEX_op_orc_i32: 1917 case INDEX_op_orc_i64: 1918 case INDEX_op_eqv_i32: 1919 case INDEX_op_eqv_i64: 1920 return C_O1_I2(r, r, rJ); 1921 1922 case INDEX_op_sub_i32: 1923 case INDEX_op_sub_i64: 1924 return C_O1_I2(r, rZ, rN); 1925 1926 case INDEX_op_mul_i32: 1927 case INDEX_op_mulsh_i32: 1928 case INDEX_op_muluh_i32: 1929 case INDEX_op_div_i32: 1930 case INDEX_op_divu_i32: 1931 case INDEX_op_rem_i32: 1932 case INDEX_op_remu_i32: 1933 case INDEX_op_mul_i64: 1934 case INDEX_op_mulsh_i64: 1935 case INDEX_op_muluh_i64: 1936 case INDEX_op_div_i64: 1937 case INDEX_op_divu_i64: 1938 case INDEX_op_rem_i64: 1939 case INDEX_op_remu_i64: 1940 return C_O1_I2(r, rZ, rZ); 1941 1942 case INDEX_op_shl_i32: 1943 case INDEX_op_shr_i32: 1944 case INDEX_op_sar_i32: 1945 case INDEX_op_rotl_i32: 1946 case INDEX_op_rotr_i32: 1947 case INDEX_op_shl_i64: 1948 case INDEX_op_shr_i64: 1949 case INDEX_op_sar_i64: 1950 case INDEX_op_rotl_i64: 1951 case INDEX_op_rotr_i64: 1952 return C_O1_I2(r, r, ri); 1953 1954 case INDEX_op_clz_i32: 1955 case INDEX_op_clz_i64: 1956 case INDEX_op_ctz_i32: 1957 case INDEX_op_ctz_i64: 1958 return C_N1_I2(r, r, rM); 1959 1960 case INDEX_op_brcond_i32: 1961 case INDEX_op_brcond_i64: 1962 return C_O0_I2(rZ, rZ); 1963 1964 case INDEX_op_movcond_i32: 1965 case INDEX_op_movcond_i64: 1966 return C_O1_I4(r, r, rI, rM, rM); 1967 1968 case INDEX_op_add2_i32: 1969 case INDEX_op_add2_i64: 1970 case INDEX_op_sub2_i32: 1971 case INDEX_op_sub2_i64: 1972 return C_O2_I4(r, r, rZ, rZ, rM, rM); 1973 1974 case INDEX_op_qemu_ld_a32_i32: 1975 case INDEX_op_qemu_ld_a64_i32: 1976 case INDEX_op_qemu_ld_a32_i64: 1977 case INDEX_op_qemu_ld_a64_i64: 1978 return C_O1_I1(r, r); 1979 case INDEX_op_qemu_st_a32_i32: 1980 case INDEX_op_qemu_st_a64_i32: 1981 case INDEX_op_qemu_st_a32_i64: 1982 case INDEX_op_qemu_st_a64_i64: 1983 return C_O0_I2(rZ, r); 1984 1985 default: 1986 g_assert_not_reached(); 1987 } 1988} 1989 1990static const int tcg_target_callee_save_regs[] = { 1991 TCG_REG_S0, /* used for the global env (TCG_AREG0) */ 1992 TCG_REG_S1, 1993 TCG_REG_S2, 1994 TCG_REG_S3, 1995 TCG_REG_S4, 1996 TCG_REG_S5, 1997 TCG_REG_S6, 1998 TCG_REG_S7, 1999 TCG_REG_S8, 2000 TCG_REG_S9, 2001 TCG_REG_S10, 2002 TCG_REG_S11, 2003 TCG_REG_RA, /* should be last for ABI compliance */ 2004}; 2005 2006/* Stack frame parameters. */ 2007#define REG_SIZE (TCG_TARGET_REG_BITS / 8) 2008#define SAVE_SIZE ((int)ARRAY_SIZE(tcg_target_callee_save_regs) * REG_SIZE) 2009#define TEMP_SIZE (CPU_TEMP_BUF_NLONGS * (int)sizeof(long)) 2010#define FRAME_SIZE ((TCG_STATIC_CALL_ARGS_SIZE + TEMP_SIZE + SAVE_SIZE \ 2011 + TCG_TARGET_STACK_ALIGN - 1) \ 2012 & -TCG_TARGET_STACK_ALIGN) 2013#define SAVE_OFS (TCG_STATIC_CALL_ARGS_SIZE + TEMP_SIZE) 2014 2015/* We're expecting to be able to use an immediate for frame allocation. */ 2016QEMU_BUILD_BUG_ON(FRAME_SIZE > 0x7ff); 2017 2018/* Generate global QEMU prologue and epilogue code */ 2019static void tcg_target_qemu_prologue(TCGContext *s) 2020{ 2021 int i; 2022 2023 tcg_set_frame(s, TCG_REG_SP, TCG_STATIC_CALL_ARGS_SIZE, TEMP_SIZE); 2024 2025 /* TB prologue */ 2026 tcg_out_opc_imm(s, OPC_ADDI, TCG_REG_SP, TCG_REG_SP, -FRAME_SIZE); 2027 for (i = 0; i < ARRAY_SIZE(tcg_target_callee_save_regs); i++) { 2028 tcg_out_st(s, TCG_TYPE_REG, tcg_target_callee_save_regs[i], 2029 TCG_REG_SP, SAVE_OFS + i * REG_SIZE); 2030 } 2031 2032#if !defined(CONFIG_SOFTMMU) 2033 tcg_out_movi(s, TCG_TYPE_PTR, TCG_GUEST_BASE_REG, guest_base); 2034 tcg_regset_set_reg(s->reserved_regs, TCG_GUEST_BASE_REG); 2035#endif 2036 2037 /* Call generated code */ 2038 tcg_out_mov(s, TCG_TYPE_PTR, TCG_AREG0, tcg_target_call_iarg_regs[0]); 2039 tcg_out_opc_imm(s, OPC_JALR, TCG_REG_ZERO, tcg_target_call_iarg_regs[1], 0); 2040 2041 /* Return path for goto_ptr. Set return value to 0 */ 2042 tcg_code_gen_epilogue = tcg_splitwx_to_rx(s->code_ptr); 2043 tcg_out_mov(s, TCG_TYPE_REG, TCG_REG_A0, TCG_REG_ZERO); 2044 2045 /* TB epilogue */ 2046 tb_ret_addr = tcg_splitwx_to_rx(s->code_ptr); 2047 for (i = 0; i < ARRAY_SIZE(tcg_target_callee_save_regs); i++) { 2048 tcg_out_ld(s, TCG_TYPE_REG, tcg_target_callee_save_regs[i], 2049 TCG_REG_SP, SAVE_OFS + i * REG_SIZE); 2050 } 2051 2052 tcg_out_opc_imm(s, OPC_ADDI, TCG_REG_SP, TCG_REG_SP, FRAME_SIZE); 2053 tcg_out_opc_imm(s, OPC_JALR, TCG_REG_ZERO, TCG_REG_RA, 0); 2054} 2055 2056static volatile sig_atomic_t got_sigill; 2057 2058static void sigill_handler(int signo, siginfo_t *si, void *data) 2059{ 2060 /* Skip the faulty instruction */ 2061 ucontext_t *uc = (ucontext_t *)data; 2062 uc->uc_mcontext.__gregs[REG_PC] += 4; 2063 2064 got_sigill = 1; 2065} 2066 2067static void tcg_target_detect_isa(void) 2068{ 2069#if !defined(have_zba) || !defined(have_zbb) || !defined(have_zicond) 2070 /* 2071 * TODO: It is expected that this will be determinable via 2072 * linux riscv_hwprobe syscall, not yet merged. 2073 * In the meantime, test via sigill. 2074 */ 2075 2076 struct sigaction sa_old, sa_new; 2077 2078 memset(&sa_new, 0, sizeof(sa_new)); 2079 sa_new.sa_flags = SA_SIGINFO; 2080 sa_new.sa_sigaction = sigill_handler; 2081 sigaction(SIGILL, &sa_new, &sa_old); 2082 2083#ifndef have_zba 2084 /* Probe for Zba: add.uw zero,zero,zero. */ 2085 got_sigill = 0; 2086 asm volatile(".insn r 0x3b, 0, 0x04, zero, zero, zero" : : : "memory"); 2087 have_zba = !got_sigill; 2088#endif 2089 2090#ifndef have_zbb 2091 /* Probe for Zba: andn zero,zero,zero. */ 2092 got_sigill = 0; 2093 asm volatile(".insn r 0x33, 7, 0x20, zero, zero, zero" : : : "memory"); 2094 have_zbb = !got_sigill; 2095#endif 2096 2097#ifndef have_zicond 2098 /* Probe for Zicond: czero.eqz zero,zero,zero. */ 2099 got_sigill = 0; 2100 asm volatile(".insn r 0x33, 5, 0x07, zero, zero, zero" : : : "memory"); 2101 have_zicond = !got_sigill; 2102#endif 2103 2104 sigaction(SIGILL, &sa_old, NULL); 2105#endif 2106} 2107 2108static void tcg_target_init(TCGContext *s) 2109{ 2110 tcg_target_detect_isa(); 2111 2112 tcg_target_available_regs[TCG_TYPE_I32] = 0xffffffff; 2113 tcg_target_available_regs[TCG_TYPE_I64] = 0xffffffff; 2114 2115 tcg_target_call_clobber_regs = -1u; 2116 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S0); 2117 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S1); 2118 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S2); 2119 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S3); 2120 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S4); 2121 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S5); 2122 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S6); 2123 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S7); 2124 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S8); 2125 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S9); 2126 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S10); 2127 tcg_regset_reset_reg(tcg_target_call_clobber_regs, TCG_REG_S11); 2128 2129 s->reserved_regs = 0; 2130 tcg_regset_set_reg(s->reserved_regs, TCG_REG_ZERO); 2131 tcg_regset_set_reg(s->reserved_regs, TCG_REG_TMP0); 2132 tcg_regset_set_reg(s->reserved_regs, TCG_REG_TMP1); 2133 tcg_regset_set_reg(s->reserved_regs, TCG_REG_TMP2); 2134 tcg_regset_set_reg(s->reserved_regs, TCG_REG_SP); 2135 tcg_regset_set_reg(s->reserved_regs, TCG_REG_GP); 2136 tcg_regset_set_reg(s->reserved_regs, TCG_REG_TP); 2137} 2138 2139typedef struct { 2140 DebugFrameHeader h; 2141 uint8_t fde_def_cfa[4]; 2142 uint8_t fde_reg_ofs[ARRAY_SIZE(tcg_target_callee_save_regs) * 2]; 2143} DebugFrame; 2144 2145#define ELF_HOST_MACHINE EM_RISCV 2146 2147static const DebugFrame debug_frame = { 2148 .h.cie.len = sizeof(DebugFrameCIE) - 4, /* length after .len member */ 2149 .h.cie.id = -1, 2150 .h.cie.version = 1, 2151 .h.cie.code_align = 1, 2152 .h.cie.data_align = -(TCG_TARGET_REG_BITS / 8) & 0x7f, /* sleb128 */ 2153 .h.cie.return_column = TCG_REG_RA, 2154 2155 /* Total FDE size does not include the "len" member. */ 2156 .h.fde.len = sizeof(DebugFrame) - offsetof(DebugFrame, h.fde.cie_offset), 2157 2158 .fde_def_cfa = { 2159 12, TCG_REG_SP, /* DW_CFA_def_cfa sp, ... */ 2160 (FRAME_SIZE & 0x7f) | 0x80, /* ... uleb128 FRAME_SIZE */ 2161 (FRAME_SIZE >> 7) 2162 }, 2163 .fde_reg_ofs = { 2164 0x80 + 9, 12, /* DW_CFA_offset, s1, -96 */ 2165 0x80 + 18, 11, /* DW_CFA_offset, s2, -88 */ 2166 0x80 + 19, 10, /* DW_CFA_offset, s3, -80 */ 2167 0x80 + 20, 9, /* DW_CFA_offset, s4, -72 */ 2168 0x80 + 21, 8, /* DW_CFA_offset, s5, -64 */ 2169 0x80 + 22, 7, /* DW_CFA_offset, s6, -56 */ 2170 0x80 + 23, 6, /* DW_CFA_offset, s7, -48 */ 2171 0x80 + 24, 5, /* DW_CFA_offset, s8, -40 */ 2172 0x80 + 25, 4, /* DW_CFA_offset, s9, -32 */ 2173 0x80 + 26, 3, /* DW_CFA_offset, s10, -24 */ 2174 0x80 + 27, 2, /* DW_CFA_offset, s11, -16 */ 2175 0x80 + 1 , 1, /* DW_CFA_offset, ra, -8 */ 2176 } 2177}; 2178 2179void tcg_register_jit(const void *buf, size_t buf_size) 2180{ 2181 tcg_register_jit_int(buf, buf_size, &debug_frame, sizeof(debug_frame)); 2182} 2183