140d964b5SRichard Henderson /* 240d964b5SRichard Henderson * Tiny Code Generator for QEMU 340d964b5SRichard Henderson * 440d964b5SRichard Henderson * Copyright (c) 2008 Fabrice Bellard 540d964b5SRichard Henderson * 640d964b5SRichard Henderson * Permission is hereby granted, free of charge, to any person obtaining a copy 740d964b5SRichard Henderson * of this software and associated documentation files (the "Software"), to deal 840d964b5SRichard Henderson * in the Software without restriction, including without limitation the rights 940d964b5SRichard Henderson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1040d964b5SRichard Henderson * copies of the Software, and to permit persons to whom the Software is 1140d964b5SRichard Henderson * furnished to do so, subject to the following conditions: 1240d964b5SRichard Henderson * 1340d964b5SRichard Henderson * The above copyright notice and this permission notice shall be included in 1440d964b5SRichard Henderson * all copies or substantial portions of the Software. 1540d964b5SRichard Henderson * 1640d964b5SRichard Henderson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1740d964b5SRichard Henderson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1840d964b5SRichard Henderson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1940d964b5SRichard Henderson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2040d964b5SRichard Henderson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2140d964b5SRichard Henderson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2240d964b5SRichard Henderson * THE SOFTWARE. 2340d964b5SRichard Henderson */ 2414e54f8eSMarkus Armbruster 2514e54f8eSMarkus Armbruster #ifndef PPC_TCG_TARGET_H 2614e54f8eSMarkus Armbruster #define PPC_TCG_TARGET_H 2740d964b5SRichard Henderson 2840d964b5SRichard Henderson #ifdef _ARCH_PPC64 2940d964b5SRichard Henderson # define TCG_TARGET_REG_BITS 64 3026a75d12SRichard Henderson # define MAX_CODE_GEN_BUFFER_SIZE (2 * GiB) 3140d964b5SRichard Henderson #else 3240d964b5SRichard Henderson # define TCG_TARGET_REG_BITS 32 3326a75d12SRichard Henderson # define MAX_CODE_GEN_BUFFER_SIZE (32 * MiB) 3440d964b5SRichard Henderson #endif 3540d964b5SRichard Henderson 3642281ec6SRichard Henderson #define TCG_TARGET_NB_REGS 64 3740d964b5SRichard Henderson #define TCG_TARGET_INSN_UNIT_SIZE 4 38006f8638SPaolo Bonzini #define TCG_TARGET_TLB_DISPLACEMENT_BITS 16 3940d964b5SRichard Henderson 4040d964b5SRichard Henderson typedef enum { 4140d964b5SRichard Henderson TCG_REG_R0, TCG_REG_R1, TCG_REG_R2, TCG_REG_R3, 4240d964b5SRichard Henderson TCG_REG_R4, TCG_REG_R5, TCG_REG_R6, TCG_REG_R7, 4340d964b5SRichard Henderson TCG_REG_R8, TCG_REG_R9, TCG_REG_R10, TCG_REG_R11, 4440d964b5SRichard Henderson TCG_REG_R12, TCG_REG_R13, TCG_REG_R14, TCG_REG_R15, 4540d964b5SRichard Henderson TCG_REG_R16, TCG_REG_R17, TCG_REG_R18, TCG_REG_R19, 4640d964b5SRichard Henderson TCG_REG_R20, TCG_REG_R21, TCG_REG_R22, TCG_REG_R23, 4740d964b5SRichard Henderson TCG_REG_R24, TCG_REG_R25, TCG_REG_R26, TCG_REG_R27, 4840d964b5SRichard Henderson TCG_REG_R28, TCG_REG_R29, TCG_REG_R30, TCG_REG_R31, 4940d964b5SRichard Henderson 5042281ec6SRichard Henderson TCG_REG_V0, TCG_REG_V1, TCG_REG_V2, TCG_REG_V3, 5142281ec6SRichard Henderson TCG_REG_V4, TCG_REG_V5, TCG_REG_V6, TCG_REG_V7, 5242281ec6SRichard Henderson TCG_REG_V8, TCG_REG_V9, TCG_REG_V10, TCG_REG_V11, 5342281ec6SRichard Henderson TCG_REG_V12, TCG_REG_V13, TCG_REG_V14, TCG_REG_V15, 5442281ec6SRichard Henderson TCG_REG_V16, TCG_REG_V17, TCG_REG_V18, TCG_REG_V19, 5542281ec6SRichard Henderson TCG_REG_V20, TCG_REG_V21, TCG_REG_V22, TCG_REG_V23, 5642281ec6SRichard Henderson TCG_REG_V24, TCG_REG_V25, TCG_REG_V26, TCG_REG_V27, 5742281ec6SRichard Henderson TCG_REG_V28, TCG_REG_V29, TCG_REG_V30, TCG_REG_V31, 5842281ec6SRichard Henderson 5940d964b5SRichard Henderson TCG_REG_CALL_STACK = TCG_REG_R1, 6040d964b5SRichard Henderson TCG_AREG0 = TCG_REG_R27 6140d964b5SRichard Henderson } TCGReg; 6240d964b5SRichard Henderson 637d9dae0aSRichard Henderson typedef enum { 647d9dae0aSRichard Henderson tcg_isa_base, 657d9dae0aSRichard Henderson tcg_isa_2_06, 6664ff1c6dSRichard Henderson tcg_isa_2_07, 677d9dae0aSRichard Henderson tcg_isa_3_00, 6873ebe95eSLijun Pan tcg_isa_3_10, 697d9dae0aSRichard Henderson } TCGPowerISA; 707d9dae0aSRichard Henderson 717d9dae0aSRichard Henderson extern TCGPowerISA have_isa; 724b06c216SRichard Henderson extern bool have_altivec; 7347c906aeSRichard Henderson extern bool have_vsx; 747d9dae0aSRichard Henderson 757d9dae0aSRichard Henderson #define have_isa_2_06 (have_isa >= tcg_isa_2_06) 7664ff1c6dSRichard Henderson #define have_isa_2_07 (have_isa >= tcg_isa_2_07) 777d9dae0aSRichard Henderson #define have_isa_3_00 (have_isa >= tcg_isa_3_00) 7873ebe95eSLijun Pan #define have_isa_3_10 (have_isa >= tcg_isa_3_10) 79d0b07481SRichard Henderson 8040d964b5SRichard Henderson /* optional instructions automatically implemented */ 8140d964b5SRichard Henderson #define TCG_TARGET_HAS_ext8u_i32 0 /* andi */ 8240d964b5SRichard Henderson #define TCG_TARGET_HAS_ext16u_i32 0 8340d964b5SRichard Henderson 8440d964b5SRichard Henderson /* optional instructions */ 8540d964b5SRichard Henderson #define TCG_TARGET_HAS_div_i32 1 86*4d573822SMatheus Kowalczuk Ferst #define TCG_TARGET_HAS_rem_i32 have_isa_3_00 8740d964b5SRichard Henderson #define TCG_TARGET_HAS_rot_i32 1 8840d964b5SRichard Henderson #define TCG_TARGET_HAS_ext8s_i32 1 8940d964b5SRichard Henderson #define TCG_TARGET_HAS_ext16s_i32 1 9040d964b5SRichard Henderson #define TCG_TARGET_HAS_bswap16_i32 1 9140d964b5SRichard Henderson #define TCG_TARGET_HAS_bswap32_i32 1 9240d964b5SRichard Henderson #define TCG_TARGET_HAS_not_i32 1 9340d964b5SRichard Henderson #define TCG_TARGET_HAS_neg_i32 1 9440d964b5SRichard Henderson #define TCG_TARGET_HAS_andc_i32 1 9540d964b5SRichard Henderson #define TCG_TARGET_HAS_orc_i32 1 9640d964b5SRichard Henderson #define TCG_TARGET_HAS_eqv_i32 1 9740d964b5SRichard Henderson #define TCG_TARGET_HAS_nand_i32 1 9840d964b5SRichard Henderson #define TCG_TARGET_HAS_nor_i32 1 99d0b07481SRichard Henderson #define TCG_TARGET_HAS_clz_i32 1 100d0b07481SRichard Henderson #define TCG_TARGET_HAS_ctz_i32 have_isa_3_00 10133e75fb9SRichard Henderson #define TCG_TARGET_HAS_ctpop_i32 have_isa_2_06 10240d964b5SRichard Henderson #define TCG_TARGET_HAS_deposit_i32 1 103c05021c3SRichard Henderson #define TCG_TARGET_HAS_extract_i32 1 1047ec8bab3SRichard Henderson #define TCG_TARGET_HAS_sextract_i32 0 105fce1296fSRichard Henderson #define TCG_TARGET_HAS_extract2_i32 0 10640d964b5SRichard Henderson #define TCG_TARGET_HAS_movcond_i32 1 10740d964b5SRichard Henderson #define TCG_TARGET_HAS_mulu2_i32 0 10840d964b5SRichard Henderson #define TCG_TARGET_HAS_muls2_i32 0 10940d964b5SRichard Henderson #define TCG_TARGET_HAS_muluh_i32 1 11040d964b5SRichard Henderson #define TCG_TARGET_HAS_mulsh_i32 1 111a8583393SRichard Henderson #define TCG_TARGET_HAS_direct_jump 1 11207ce0b05SRichard Henderson #define TCG_TARGET_HAS_qemu_st8_i32 0 11340d964b5SRichard Henderson 11440d964b5SRichard Henderson #if TCG_TARGET_REG_BITS == 64 11540d964b5SRichard Henderson #define TCG_TARGET_HAS_add2_i32 0 11640d964b5SRichard Henderson #define TCG_TARGET_HAS_sub2_i32 0 117609ad705SRichard Henderson #define TCG_TARGET_HAS_extrl_i64_i32 0 118609ad705SRichard Henderson #define TCG_TARGET_HAS_extrh_i64_i32 0 11940d964b5SRichard Henderson #define TCG_TARGET_HAS_div_i64 1 120*4d573822SMatheus Kowalczuk Ferst #define TCG_TARGET_HAS_rem_i64 have_isa_3_00 12140d964b5SRichard Henderson #define TCG_TARGET_HAS_rot_i64 1 12240d964b5SRichard Henderson #define TCG_TARGET_HAS_ext8s_i64 1 12340d964b5SRichard Henderson #define TCG_TARGET_HAS_ext16s_i64 1 12440d964b5SRichard Henderson #define TCG_TARGET_HAS_ext32s_i64 1 12540d964b5SRichard Henderson #define TCG_TARGET_HAS_ext8u_i64 0 12640d964b5SRichard Henderson #define TCG_TARGET_HAS_ext16u_i64 0 12740d964b5SRichard Henderson #define TCG_TARGET_HAS_ext32u_i64 0 12840d964b5SRichard Henderson #define TCG_TARGET_HAS_bswap16_i64 1 12940d964b5SRichard Henderson #define TCG_TARGET_HAS_bswap32_i64 1 13040d964b5SRichard Henderson #define TCG_TARGET_HAS_bswap64_i64 1 13140d964b5SRichard Henderson #define TCG_TARGET_HAS_not_i64 1 13240d964b5SRichard Henderson #define TCG_TARGET_HAS_neg_i64 1 13340d964b5SRichard Henderson #define TCG_TARGET_HAS_andc_i64 1 13440d964b5SRichard Henderson #define TCG_TARGET_HAS_orc_i64 1 13540d964b5SRichard Henderson #define TCG_TARGET_HAS_eqv_i64 1 13640d964b5SRichard Henderson #define TCG_TARGET_HAS_nand_i64 1 13740d964b5SRichard Henderson #define TCG_TARGET_HAS_nor_i64 1 138d0b07481SRichard Henderson #define TCG_TARGET_HAS_clz_i64 1 139d0b07481SRichard Henderson #define TCG_TARGET_HAS_ctz_i64 have_isa_3_00 14033e75fb9SRichard Henderson #define TCG_TARGET_HAS_ctpop_i64 have_isa_2_06 14140d964b5SRichard Henderson #define TCG_TARGET_HAS_deposit_i64 1 142c05021c3SRichard Henderson #define TCG_TARGET_HAS_extract_i64 1 1437ec8bab3SRichard Henderson #define TCG_TARGET_HAS_sextract_i64 0 144fce1296fSRichard Henderson #define TCG_TARGET_HAS_extract2_i64 0 14540d964b5SRichard Henderson #define TCG_TARGET_HAS_movcond_i64 1 14640d964b5SRichard Henderson #define TCG_TARGET_HAS_add2_i64 1 14740d964b5SRichard Henderson #define TCG_TARGET_HAS_sub2_i64 1 14840d964b5SRichard Henderson #define TCG_TARGET_HAS_mulu2_i64 0 14940d964b5SRichard Henderson #define TCG_TARGET_HAS_muls2_i64 0 15040d964b5SRichard Henderson #define TCG_TARGET_HAS_muluh_i64 1 15140d964b5SRichard Henderson #define TCG_TARGET_HAS_mulsh_i64 1 15240d964b5SRichard Henderson #endif 15340d964b5SRichard Henderson 1544b06c216SRichard Henderson /* 1554b06c216SRichard Henderson * While technically Altivec could support V64, it has no 64-bit store 1564b06c216SRichard Henderson * instruction and substituting two 32-bit stores makes the generated 1574b06c216SRichard Henderson * code quite large. 1584b06c216SRichard Henderson */ 15947c906aeSRichard Henderson #define TCG_TARGET_HAS_v64 have_vsx 1604b06c216SRichard Henderson #define TCG_TARGET_HAS_v128 have_altivec 1614b06c216SRichard Henderson #define TCG_TARGET_HAS_v256 0 1624b06c216SRichard Henderson 1636ef14d7eSRichard Henderson #define TCG_TARGET_HAS_andc_vec 1 16464ff1c6dSRichard Henderson #define TCG_TARGET_HAS_orc_vec have_isa_2_07 165fa8e90d6SRichard Henderson #define TCG_TARGET_HAS_nand_vec have_isa_2_07 166fa8e90d6SRichard Henderson #define TCG_TARGET_HAS_nor_vec 1 167fa8e90d6SRichard Henderson #define TCG_TARGET_HAS_eqv_vec have_isa_2_07 1686ef14d7eSRichard Henderson #define TCG_TARGET_HAS_not_vec 1 169d7cd6a2fSRichard Henderson #define TCG_TARGET_HAS_neg_vec have_isa_3_00 1704b06c216SRichard Henderson #define TCG_TARGET_HAS_abs_vec 0 171b0f7e744SRichard Henderson #define TCG_TARGET_HAS_roti_vec 0 17223850a74SRichard Henderson #define TCG_TARGET_HAS_rots_vec 0 173ab87a66fSRichard Henderson #define TCG_TARGET_HAS_rotv_vec 1 1744b06c216SRichard Henderson #define TCG_TARGET_HAS_shi_vec 0 1754b06c216SRichard Henderson #define TCG_TARGET_HAS_shs_vec 0 176dabae097SRichard Henderson #define TCG_TARGET_HAS_shv_vec 1 177d9897efaSRichard Henderson #define TCG_TARGET_HAS_mul_vec 1 178e9d1a53aSRichard Henderson #define TCG_TARGET_HAS_sat_vec 1 179e2382972SRichard Henderson #define TCG_TARGET_HAS_minmax_vec 1 18047c906aeSRichard Henderson #define TCG_TARGET_HAS_bitsel_vec have_vsx 1814b06c216SRichard Henderson #define TCG_TARGET_HAS_cmpsel_vec 0 1824b06c216SRichard Henderson 1831acbad0fSRichard Henderson void tb_target_set_jmp_target(uintptr_t, uintptr_t, uintptr_t, uintptr_t); 184224f9fd4SRichard Henderson 18571650df7SPranith Kumar #define TCG_TARGET_DEFAULT_MO (0) 186e1dcf352SRichard Henderson #define TCG_TARGET_HAS_MEMORY_BSWAP 1 18771650df7SPranith Kumar 188659ef5cbSRichard Henderson #define TCG_TARGET_NEED_LDST_LABELS 18953c89efdSRichard Henderson #define TCG_TARGET_NEED_POOL_LABELS 190659ef5cbSRichard Henderson 19140d964b5SRichard Henderson #endif 192