xref: /openbmc/qemu/tcg/ppc/tcg-target-reg-bits.h (revision 369081c4558e7e940fa36ce59bf17b2e390f55d3)
1*d46259c0SRichard Henderson /* SPDX-License-Identifier: MIT */
2*d46259c0SRichard Henderson /*
3*d46259c0SRichard Henderson  * Define target-specific register size
4*d46259c0SRichard Henderson  * Copyright (c) 2008 Fabrice Bellard
5*d46259c0SRichard Henderson  */
6*d46259c0SRichard Henderson 
7*d46259c0SRichard Henderson #ifndef TCG_TARGET_REG_BITS_H
8*d46259c0SRichard Henderson #define TCG_TARGET_REG_BITS_H
9*d46259c0SRichard Henderson 
10*d46259c0SRichard Henderson #ifdef _ARCH_PPC64
11*d46259c0SRichard Henderson # define TCG_TARGET_REG_BITS  64
12*d46259c0SRichard Henderson #else
13*d46259c0SRichard Henderson # define TCG_TARGET_REG_BITS  32
14*d46259c0SRichard Henderson #endif
15*d46259c0SRichard Henderson 
16*d46259c0SRichard Henderson #endif
17