xref: /openbmc/qemu/target/xtensa/core-dc232b/core-isa.h (revision d1e8e8ecc3d2a1a72504912d671f1cbbac1b06e5)
1*fcf5ef2aSThomas Huth /*
2*fcf5ef2aSThomas Huth  * Xtensa processor core configuration information.
3*fcf5ef2aSThomas Huth  *
4*fcf5ef2aSThomas Huth  * This file is subject to the terms and conditions of the GNU General Public
5*fcf5ef2aSThomas Huth  * License.  See the file "COPYING" in the main directory of this archive
6*fcf5ef2aSThomas Huth  * for more details.
7*fcf5ef2aSThomas Huth  *
8*fcf5ef2aSThomas Huth  * Copyright (c) 1999-2007 Tensilica Inc.
9*fcf5ef2aSThomas Huth  */
10*fcf5ef2aSThomas Huth 
11*fcf5ef2aSThomas Huth #ifndef XTENSA_DC232B_CORE_ISA_H
12*fcf5ef2aSThomas Huth #define XTENSA_DC232B_CORE_ISA_H
13*fcf5ef2aSThomas Huth 
14*fcf5ef2aSThomas Huth /****************************************************************************
15*fcf5ef2aSThomas Huth             Parameters Useful for Any Code, USER or PRIVILEGED
16*fcf5ef2aSThomas Huth  ****************************************************************************/
17*fcf5ef2aSThomas Huth 
18*fcf5ef2aSThomas Huth /*
19*fcf5ef2aSThomas Huth  *  Note:  Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is
20*fcf5ef2aSThomas Huth  *  configured, and a value of 0 otherwise.  These macros are always defined.
21*fcf5ef2aSThomas Huth  */
22*fcf5ef2aSThomas Huth 
23*fcf5ef2aSThomas Huth 
24*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
25*fcf5ef2aSThomas Huth                                 ISA
26*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
27*fcf5ef2aSThomas Huth 
28*fcf5ef2aSThomas Huth #define XCHAL_HAVE_BE                   0       /* big-endian byte ordering */
29*fcf5ef2aSThomas Huth #define XCHAL_HAVE_WINDOWED             1       /* windowed registers option */
30*fcf5ef2aSThomas Huth #define XCHAL_NUM_AREGS                 32      /* num of physical addr regs */
31*fcf5ef2aSThomas Huth #define XCHAL_NUM_AREGS_LOG2            5       /* log2(XCHAL_NUM_AREGS) */
32*fcf5ef2aSThomas Huth #define XCHAL_MAX_INSTRUCTION_SIZE      3       /* max instr bytes (3..8) */
33*fcf5ef2aSThomas Huth #define XCHAL_HAVE_DEBUG                1       /* debug option */
34*fcf5ef2aSThomas Huth #define XCHAL_HAVE_DENSITY              1       /* 16-bit instructions */
35*fcf5ef2aSThomas Huth #define XCHAL_HAVE_LOOPS                1       /* zero-overhead loops */
36*fcf5ef2aSThomas Huth #define XCHAL_HAVE_NSA                  1       /* NSA/NSAU instructions */
37*fcf5ef2aSThomas Huth #define XCHAL_HAVE_MINMAX               1       /* MIN/MAX instructions */
38*fcf5ef2aSThomas Huth #define XCHAL_HAVE_SEXT                 1       /* SEXT instruction */
39*fcf5ef2aSThomas Huth #define XCHAL_HAVE_CLAMPS               1       /* CLAMPS instruction */
40*fcf5ef2aSThomas Huth #define XCHAL_HAVE_MUL16                1       /* MUL16S/MUL16U instructions */
41*fcf5ef2aSThomas Huth #define XCHAL_HAVE_MUL32                1       /* MULL instruction */
42*fcf5ef2aSThomas Huth #define XCHAL_HAVE_MUL32_HIGH           0       /* MULUH/MULSH instructions */
43*fcf5ef2aSThomas Huth #define XCHAL_HAVE_DIV32                1       /* QUOS/QUOU/REMS/REMU insns */
44*fcf5ef2aSThomas Huth #define XCHAL_HAVE_L32R                 1       /* L32R instruction */
45*fcf5ef2aSThomas Huth #define XCHAL_HAVE_ABSOLUTE_LITERALS    1       /* non-PC-rel (extended) L32R */
46*fcf5ef2aSThomas Huth #define XCHAL_HAVE_CONST16              0       /* CONST16 instruction */
47*fcf5ef2aSThomas Huth #define XCHAL_HAVE_ADDX                 1       /* ADDX#/SUBX# instructions */
48*fcf5ef2aSThomas Huth #define XCHAL_HAVE_WIDE_BRANCHES        0       /* B*.W18 or B*.W15 instr's */
49*fcf5ef2aSThomas Huth #define XCHAL_HAVE_PREDICTED_BRANCHES   0       /* B[EQ/EQZ/NE/NEZ]T instr's */
50*fcf5ef2aSThomas Huth #define XCHAL_HAVE_CALL4AND12           1       /* (obsolete option) */
51*fcf5ef2aSThomas Huth #define XCHAL_HAVE_ABS                  1       /* ABS instruction */
52*fcf5ef2aSThomas Huth /*#define XCHAL_HAVE_POPC               0*/     /* POPC instruction */
53*fcf5ef2aSThomas Huth /*#define XCHAL_HAVE_CRC                0*/     /* CRC instruction */
54*fcf5ef2aSThomas Huth #define XCHAL_HAVE_RELEASE_SYNC         1       /* L32AI/S32RI instructions */
55*fcf5ef2aSThomas Huth #define XCHAL_HAVE_S32C1I               1       /* S32C1I instruction */
56*fcf5ef2aSThomas Huth #define XCHAL_HAVE_SPECULATION          0       /* speculation */
57*fcf5ef2aSThomas Huth #define XCHAL_HAVE_FULL_RESET           1       /* all regs/state reset */
58*fcf5ef2aSThomas Huth #define XCHAL_NUM_CONTEXTS              1       /* */
59*fcf5ef2aSThomas Huth #define XCHAL_NUM_MISC_REGS             2       /* num of scratch regs (0..4) */
60*fcf5ef2aSThomas Huth #define XCHAL_HAVE_TAP_MASTER           0       /* JTAG TAP control instr's */
61*fcf5ef2aSThomas Huth #define XCHAL_HAVE_PRID                 1       /* processor ID register */
62*fcf5ef2aSThomas Huth #define XCHAL_HAVE_THREADPTR            1       /* THREADPTR register */
63*fcf5ef2aSThomas Huth #define XCHAL_HAVE_BOOLEANS             0       /* boolean registers */
64*fcf5ef2aSThomas Huth #define XCHAL_HAVE_CP                   1       /* CPENABLE reg (coprocessor) */
65*fcf5ef2aSThomas Huth #define XCHAL_CP_MAXCFG                 8       /* max allowed cp id plus one */
66*fcf5ef2aSThomas Huth #define XCHAL_HAVE_MAC16                1       /* MAC16 package */
67*fcf5ef2aSThomas Huth #define XCHAL_HAVE_VECTORFPU2005        0       /* vector floating-point pkg */
68*fcf5ef2aSThomas Huth #define XCHAL_HAVE_FP                   0       /* floating point pkg */
69*fcf5ef2aSThomas Huth #define XCHAL_HAVE_VECTRA1              0       /* Vectra I  pkg */
70*fcf5ef2aSThomas Huth #define XCHAL_HAVE_VECTRALX             0       /* Vectra LX pkg */
71*fcf5ef2aSThomas Huth #define XCHAL_HAVE_HIFI2                0       /* HiFi2 Audio Engine pkg */
72*fcf5ef2aSThomas Huth 
73*fcf5ef2aSThomas Huth 
74*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
75*fcf5ef2aSThomas Huth                                 MISC
76*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
77*fcf5ef2aSThomas Huth 
78*fcf5ef2aSThomas Huth #define XCHAL_NUM_WRITEBUFFER_ENTRIES   8       /* size of write buffer */
79*fcf5ef2aSThomas Huth #define XCHAL_INST_FETCH_WIDTH          4       /* instr-fetch width in bytes */
80*fcf5ef2aSThomas Huth #define XCHAL_DATA_WIDTH                4       /* data width in bytes */
81*fcf5ef2aSThomas Huth /*  In T1050, applies to selected core load and store instructions (see ISA): */
82*fcf5ef2aSThomas Huth #define XCHAL_UNALIGNED_LOAD_EXCEPTION  1       /* unaligned loads cause exc. */
83*fcf5ef2aSThomas Huth #define XCHAL_UNALIGNED_STORE_EXCEPTION 1       /* unaligned stores cause exc.*/
84*fcf5ef2aSThomas Huth 
85*fcf5ef2aSThomas Huth #define XCHAL_SW_VERSION                701001  /* sw version of this header */
86*fcf5ef2aSThomas Huth 
87*fcf5ef2aSThomas Huth #define XCHAL_CORE_ID                   "dc232b"        /* alphanum core name
88*fcf5ef2aSThomas Huth                                                    (CoreID) set in the Xtensa
89*fcf5ef2aSThomas Huth                                                    Processor Generator */
90*fcf5ef2aSThomas Huth 
91*fcf5ef2aSThomas Huth #define XCHAL_CORE_DESCRIPTION          "Diamond 232L Standard Core Rev.B (LE)"
92*fcf5ef2aSThomas Huth #define XCHAL_BUILD_UNIQUE_ID           0x0000BEEF      /* 22-bit sw build ID */
93*fcf5ef2aSThomas Huth 
94*fcf5ef2aSThomas Huth /*
95*fcf5ef2aSThomas Huth  *  These definitions describe the hardware targeted by this software.
96*fcf5ef2aSThomas Huth  */
97*fcf5ef2aSThomas Huth #define XCHAL_HW_CONFIGID0              0xC56307FE      /* ConfigID hi 32 bits*/
98*fcf5ef2aSThomas Huth #define XCHAL_HW_CONFIGID1              0x0D40BEEF      /* ConfigID lo 32 bits*/
99*fcf5ef2aSThomas Huth #define XCHAL_HW_VERSION_NAME           "LX2.1.1"       /* full version name */
100*fcf5ef2aSThomas Huth #define XCHAL_HW_VERSION_MAJOR          2210    /* major ver# of targeted hw */
101*fcf5ef2aSThomas Huth #define XCHAL_HW_VERSION_MINOR          1       /* minor ver# of targeted hw */
102*fcf5ef2aSThomas Huth #define XCHAL_HW_VERSION                221001  /* major*100+minor */
103*fcf5ef2aSThomas Huth #define XCHAL_HW_REL_LX2                1
104*fcf5ef2aSThomas Huth #define XCHAL_HW_REL_LX2_1              1
105*fcf5ef2aSThomas Huth #define XCHAL_HW_REL_LX2_1_1            1
106*fcf5ef2aSThomas Huth #define XCHAL_HW_CONFIGID_RELIABLE      1
107*fcf5ef2aSThomas Huth /*  If software targets a *range* of hardware versions, these are the bounds: */
108*fcf5ef2aSThomas Huth #define XCHAL_HW_MIN_VERSION_MAJOR      2210    /* major v of earliest tgt hw */
109*fcf5ef2aSThomas Huth #define XCHAL_HW_MIN_VERSION_MINOR      1       /* minor v of earliest tgt hw */
110*fcf5ef2aSThomas Huth #define XCHAL_HW_MIN_VERSION            221001  /* earliest targeted hw */
111*fcf5ef2aSThomas Huth #define XCHAL_HW_MAX_VERSION_MAJOR      2210    /* major v of latest tgt hw */
112*fcf5ef2aSThomas Huth #define XCHAL_HW_MAX_VERSION_MINOR      1       /* minor v of latest tgt hw */
113*fcf5ef2aSThomas Huth #define XCHAL_HW_MAX_VERSION            221001  /* latest targeted hw */
114*fcf5ef2aSThomas Huth 
115*fcf5ef2aSThomas Huth 
116*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
117*fcf5ef2aSThomas Huth                                 CACHE
118*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
119*fcf5ef2aSThomas Huth 
120*fcf5ef2aSThomas Huth #define XCHAL_ICACHE_LINESIZE           32      /* I-cache line size in bytes */
121*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_LINESIZE           32      /* D-cache line size in bytes */
122*fcf5ef2aSThomas Huth #define XCHAL_ICACHE_LINEWIDTH          5       /* log2(I line size in bytes) */
123*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_LINEWIDTH          5       /* log2(D line size in bytes) */
124*fcf5ef2aSThomas Huth 
125*fcf5ef2aSThomas Huth #define XCHAL_ICACHE_SIZE               16384   /* I-cache size in bytes or 0 */
126*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_SIZE               16384   /* D-cache size in bytes or 0 */
127*fcf5ef2aSThomas Huth 
128*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_IS_WRITEBACK       1       /* writeback feature */
129*fcf5ef2aSThomas Huth 
130*fcf5ef2aSThomas Huth 
131*fcf5ef2aSThomas Huth 
132*fcf5ef2aSThomas Huth 
133*fcf5ef2aSThomas Huth /****************************************************************************
134*fcf5ef2aSThomas Huth     Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code
135*fcf5ef2aSThomas Huth  ****************************************************************************/
136*fcf5ef2aSThomas Huth 
137*fcf5ef2aSThomas Huth 
138*fcf5ef2aSThomas Huth #ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY
139*fcf5ef2aSThomas Huth 
140*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
141*fcf5ef2aSThomas Huth                                 CACHE
142*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
143*fcf5ef2aSThomas Huth 
144*fcf5ef2aSThomas Huth #define XCHAL_HAVE_PIF                  1       /* any outbound PIF present */
145*fcf5ef2aSThomas Huth 
146*fcf5ef2aSThomas Huth /*  If present, cache size in bytes == (ways * 2^(linewidth + setwidth)).  */
147*fcf5ef2aSThomas Huth 
148*fcf5ef2aSThomas Huth /*  Number of cache sets in log2(lines per way):  */
149*fcf5ef2aSThomas Huth #define XCHAL_ICACHE_SETWIDTH           7
150*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_SETWIDTH           7
151*fcf5ef2aSThomas Huth 
152*fcf5ef2aSThomas Huth /*  Cache set associativity (number of ways):  */
153*fcf5ef2aSThomas Huth #define XCHAL_ICACHE_WAYS               4
154*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_WAYS               4
155*fcf5ef2aSThomas Huth 
156*fcf5ef2aSThomas Huth /*  Cache features:  */
157*fcf5ef2aSThomas Huth #define XCHAL_ICACHE_LINE_LOCKABLE      1
158*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_LINE_LOCKABLE      1
159*fcf5ef2aSThomas Huth #define XCHAL_ICACHE_ECC_PARITY         0
160*fcf5ef2aSThomas Huth #define XCHAL_DCACHE_ECC_PARITY         0
161*fcf5ef2aSThomas Huth 
162*fcf5ef2aSThomas Huth /*  Number of encoded cache attr bits (see <xtensa/hal.h> for decoded bits):  */
163*fcf5ef2aSThomas Huth #define XCHAL_CA_BITS                   4
164*fcf5ef2aSThomas Huth 
165*fcf5ef2aSThomas Huth 
166*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
167*fcf5ef2aSThomas Huth                         INTERNAL I/D RAM/ROMs and XLMI
168*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
169*fcf5ef2aSThomas Huth 
170*fcf5ef2aSThomas Huth #define XCHAL_NUM_INSTROM               0       /* number of core instr. ROMs */
171*fcf5ef2aSThomas Huth #define XCHAL_NUM_INSTRAM               0       /* number of core instr. RAMs */
172*fcf5ef2aSThomas Huth #define XCHAL_NUM_DATAROM               0       /* number of core data ROMs */
173*fcf5ef2aSThomas Huth #define XCHAL_NUM_DATARAM               0       /* number of core data RAMs */
174*fcf5ef2aSThomas Huth #define XCHAL_NUM_URAM                  0       /* number of core unified RAMs*/
175*fcf5ef2aSThomas Huth #define XCHAL_NUM_XLMI                  0       /* number of core XLMI ports */
176*fcf5ef2aSThomas Huth 
177*fcf5ef2aSThomas Huth 
178*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
179*fcf5ef2aSThomas Huth                         INTERRUPTS and TIMERS
180*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
181*fcf5ef2aSThomas Huth 
182*fcf5ef2aSThomas Huth #define XCHAL_HAVE_INTERRUPTS           1       /* interrupt option */
183*fcf5ef2aSThomas Huth #define XCHAL_HAVE_HIGHPRI_INTERRUPTS   1       /* med/high-pri. interrupts */
184*fcf5ef2aSThomas Huth #define XCHAL_HAVE_NMI                  1       /* non-maskable interrupt */
185*fcf5ef2aSThomas Huth #define XCHAL_HAVE_CCOUNT               1       /* CCOUNT reg. (timer option) */
186*fcf5ef2aSThomas Huth #define XCHAL_NUM_TIMERS                3       /* number of CCOMPAREn regs */
187*fcf5ef2aSThomas Huth #define XCHAL_NUM_INTERRUPTS            22      /* number of interrupts */
188*fcf5ef2aSThomas Huth #define XCHAL_NUM_INTERRUPTS_LOG2       5       /* ceil(log2(NUM_INTERRUPTS)) */
189*fcf5ef2aSThomas Huth #define XCHAL_NUM_EXTINTERRUPTS         17      /* num of external interrupts */
190*fcf5ef2aSThomas Huth #define XCHAL_NUM_INTLEVELS             6       /* number of interrupt levels
191*fcf5ef2aSThomas Huth                                                    (not including level zero) */
192*fcf5ef2aSThomas Huth #define XCHAL_EXCM_LEVEL                3       /* level masked by PS.EXCM */
193*fcf5ef2aSThomas Huth         /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */
194*fcf5ef2aSThomas Huth 
195*fcf5ef2aSThomas Huth /*  Masks of interrupts at each interrupt level:  */
196*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL1_MASK            0x001F80FF
197*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL2_MASK            0x00000100
198*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL3_MASK            0x00200E00
199*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL4_MASK            0x00001000
200*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL5_MASK            0x00002000
201*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL6_MASK            0x00000000
202*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL7_MASK            0x00004000
203*fcf5ef2aSThomas Huth 
204*fcf5ef2aSThomas Huth /*  Masks of interrupts at each range 1..n of interrupt levels:  */
205*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL1_ANDBELOW_MASK   0x001F80FF
206*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL2_ANDBELOW_MASK   0x001F81FF
207*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL3_ANDBELOW_MASK   0x003F8FFF
208*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL4_ANDBELOW_MASK   0x003F9FFF
209*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL5_ANDBELOW_MASK   0x003FBFFF
210*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL6_ANDBELOW_MASK   0x003FBFFF
211*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL7_ANDBELOW_MASK   0x003FFFFF
212*fcf5ef2aSThomas Huth 
213*fcf5ef2aSThomas Huth /*  Level of each interrupt:  */
214*fcf5ef2aSThomas Huth #define XCHAL_INT0_LEVEL                1
215*fcf5ef2aSThomas Huth #define XCHAL_INT1_LEVEL                1
216*fcf5ef2aSThomas Huth #define XCHAL_INT2_LEVEL                1
217*fcf5ef2aSThomas Huth #define XCHAL_INT3_LEVEL                1
218*fcf5ef2aSThomas Huth #define XCHAL_INT4_LEVEL                1
219*fcf5ef2aSThomas Huth #define XCHAL_INT5_LEVEL                1
220*fcf5ef2aSThomas Huth #define XCHAL_INT6_LEVEL                1
221*fcf5ef2aSThomas Huth #define XCHAL_INT7_LEVEL                1
222*fcf5ef2aSThomas Huth #define XCHAL_INT8_LEVEL                2
223*fcf5ef2aSThomas Huth #define XCHAL_INT9_LEVEL                3
224*fcf5ef2aSThomas Huth #define XCHAL_INT10_LEVEL               3
225*fcf5ef2aSThomas Huth #define XCHAL_INT11_LEVEL               3
226*fcf5ef2aSThomas Huth #define XCHAL_INT12_LEVEL               4
227*fcf5ef2aSThomas Huth #define XCHAL_INT13_LEVEL               5
228*fcf5ef2aSThomas Huth #define XCHAL_INT14_LEVEL               7
229*fcf5ef2aSThomas Huth #define XCHAL_INT15_LEVEL               1
230*fcf5ef2aSThomas Huth #define XCHAL_INT16_LEVEL               1
231*fcf5ef2aSThomas Huth #define XCHAL_INT17_LEVEL               1
232*fcf5ef2aSThomas Huth #define XCHAL_INT18_LEVEL               1
233*fcf5ef2aSThomas Huth #define XCHAL_INT19_LEVEL               1
234*fcf5ef2aSThomas Huth #define XCHAL_INT20_LEVEL               1
235*fcf5ef2aSThomas Huth #define XCHAL_INT21_LEVEL               3
236*fcf5ef2aSThomas Huth #define XCHAL_DEBUGLEVEL                6       /* debug interrupt level */
237*fcf5ef2aSThomas Huth #define XCHAL_HAVE_DEBUG_EXTERN_INT     1       /* OCD external db interrupt */
238*fcf5ef2aSThomas Huth #define XCHAL_NMILEVEL                  7       /* NMI "level" (for use with
239*fcf5ef2aSThomas Huth                                                    EXCSAVE/EPS/EPC_n, RFI n) */
240*fcf5ef2aSThomas Huth 
241*fcf5ef2aSThomas Huth /*  Type of each interrupt:  */
242*fcf5ef2aSThomas Huth #define XCHAL_INT0_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
243*fcf5ef2aSThomas Huth #define XCHAL_INT1_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
244*fcf5ef2aSThomas Huth #define XCHAL_INT2_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
245*fcf5ef2aSThomas Huth #define XCHAL_INT3_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
246*fcf5ef2aSThomas Huth #define XCHAL_INT4_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
247*fcf5ef2aSThomas Huth #define XCHAL_INT5_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
248*fcf5ef2aSThomas Huth #define XCHAL_INT6_TYPE         XTHAL_INTTYPE_TIMER
249*fcf5ef2aSThomas Huth #define XCHAL_INT7_TYPE         XTHAL_INTTYPE_SOFTWARE
250*fcf5ef2aSThomas Huth #define XCHAL_INT8_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
251*fcf5ef2aSThomas Huth #define XCHAL_INT9_TYPE         XTHAL_INTTYPE_EXTERN_LEVEL
252*fcf5ef2aSThomas Huth #define XCHAL_INT10_TYPE        XTHAL_INTTYPE_TIMER
253*fcf5ef2aSThomas Huth #define XCHAL_INT11_TYPE        XTHAL_INTTYPE_SOFTWARE
254*fcf5ef2aSThomas Huth #define XCHAL_INT12_TYPE        XTHAL_INTTYPE_EXTERN_LEVEL
255*fcf5ef2aSThomas Huth #define XCHAL_INT13_TYPE        XTHAL_INTTYPE_TIMER
256*fcf5ef2aSThomas Huth #define XCHAL_INT14_TYPE        XTHAL_INTTYPE_NMI
257*fcf5ef2aSThomas Huth #define XCHAL_INT15_TYPE        XTHAL_INTTYPE_EXTERN_EDGE
258*fcf5ef2aSThomas Huth #define XCHAL_INT16_TYPE        XTHAL_INTTYPE_EXTERN_EDGE
259*fcf5ef2aSThomas Huth #define XCHAL_INT17_TYPE        XTHAL_INTTYPE_EXTERN_EDGE
260*fcf5ef2aSThomas Huth #define XCHAL_INT18_TYPE        XTHAL_INTTYPE_EXTERN_EDGE
261*fcf5ef2aSThomas Huth #define XCHAL_INT19_TYPE        XTHAL_INTTYPE_EXTERN_EDGE
262*fcf5ef2aSThomas Huth #define XCHAL_INT20_TYPE        XTHAL_INTTYPE_EXTERN_EDGE
263*fcf5ef2aSThomas Huth #define XCHAL_INT21_TYPE        XTHAL_INTTYPE_EXTERN_EDGE
264*fcf5ef2aSThomas Huth 
265*fcf5ef2aSThomas Huth /*  Masks of interrupts for each type of interrupt:  */
266*fcf5ef2aSThomas Huth #define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFC00000
267*fcf5ef2aSThomas Huth #define XCHAL_INTTYPE_MASK_SOFTWARE     0x00000880
268*fcf5ef2aSThomas Huth #define XCHAL_INTTYPE_MASK_EXTERN_EDGE  0x003F8000
269*fcf5ef2aSThomas Huth #define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0000133F
270*fcf5ef2aSThomas Huth #define XCHAL_INTTYPE_MASK_TIMER        0x00002440
271*fcf5ef2aSThomas Huth #define XCHAL_INTTYPE_MASK_NMI          0x00004000
272*fcf5ef2aSThomas Huth #define XCHAL_INTTYPE_MASK_WRITE_ERROR  0x00000000
273*fcf5ef2aSThomas Huth 
274*fcf5ef2aSThomas Huth /*  Interrupt numbers assigned to specific interrupt sources:  */
275*fcf5ef2aSThomas Huth #define XCHAL_TIMER0_INTERRUPT          6       /* CCOMPARE0 */
276*fcf5ef2aSThomas Huth #define XCHAL_TIMER1_INTERRUPT          10      /* CCOMPARE1 */
277*fcf5ef2aSThomas Huth #define XCHAL_TIMER2_INTERRUPT          13      /* CCOMPARE2 */
278*fcf5ef2aSThomas Huth #define XCHAL_TIMER3_INTERRUPT          XTHAL_TIMER_UNCONFIGURED
279*fcf5ef2aSThomas Huth #define XCHAL_NMI_INTERRUPT             14      /* non-maskable interrupt */
280*fcf5ef2aSThomas Huth 
281*fcf5ef2aSThomas Huth /*  Interrupt numbers for levels at which only one interrupt is configured:  */
282*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL2_NUM             8
283*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL4_NUM             12
284*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL5_NUM             13
285*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL7_NUM             14
286*fcf5ef2aSThomas Huth /*  (There are many interrupts each at level(s) 1, 3.)  */
287*fcf5ef2aSThomas Huth 
288*fcf5ef2aSThomas Huth 
289*fcf5ef2aSThomas Huth /*
290*fcf5ef2aSThomas Huth  *  External interrupt vectors/levels.
291*fcf5ef2aSThomas Huth  *  These macros describe how Xtensa processor interrupt numbers
292*fcf5ef2aSThomas Huth  *  (as numbered internally, eg. in INTERRUPT and INTENABLE registers)
293*fcf5ef2aSThomas Huth  *  map to external BInterrupt<n> pins, for those interrupts
294*fcf5ef2aSThomas Huth  *  configured as external (level-triggered, edge-triggered, or NMI).
295*fcf5ef2aSThomas Huth  *  See the Xtensa processor databook for more details.
296*fcf5ef2aSThomas Huth  */
297*fcf5ef2aSThomas Huth 
298*fcf5ef2aSThomas Huth /*  Core interrupt numbers mapped to each EXTERNAL interrupt number:  */
299*fcf5ef2aSThomas Huth #define XCHAL_EXTINT0_NUM               0       /* (intlevel 1) */
300*fcf5ef2aSThomas Huth #define XCHAL_EXTINT1_NUM               1       /* (intlevel 1) */
301*fcf5ef2aSThomas Huth #define XCHAL_EXTINT2_NUM               2       /* (intlevel 1) */
302*fcf5ef2aSThomas Huth #define XCHAL_EXTINT3_NUM               3       /* (intlevel 1) */
303*fcf5ef2aSThomas Huth #define XCHAL_EXTINT4_NUM               4       /* (intlevel 1) */
304*fcf5ef2aSThomas Huth #define XCHAL_EXTINT5_NUM               5       /* (intlevel 1) */
305*fcf5ef2aSThomas Huth #define XCHAL_EXTINT6_NUM               8       /* (intlevel 2) */
306*fcf5ef2aSThomas Huth #define XCHAL_EXTINT7_NUM               9       /* (intlevel 3) */
307*fcf5ef2aSThomas Huth #define XCHAL_EXTINT8_NUM               12      /* (intlevel 4) */
308*fcf5ef2aSThomas Huth #define XCHAL_EXTINT9_NUM               14      /* (intlevel 7) */
309*fcf5ef2aSThomas Huth #define XCHAL_EXTINT10_NUM              15      /* (intlevel 1) */
310*fcf5ef2aSThomas Huth #define XCHAL_EXTINT11_NUM              16      /* (intlevel 1) */
311*fcf5ef2aSThomas Huth #define XCHAL_EXTINT12_NUM              17      /* (intlevel 1) */
312*fcf5ef2aSThomas Huth #define XCHAL_EXTINT13_NUM              18      /* (intlevel 1) */
313*fcf5ef2aSThomas Huth #define XCHAL_EXTINT14_NUM              19      /* (intlevel 1) */
314*fcf5ef2aSThomas Huth #define XCHAL_EXTINT15_NUM              20      /* (intlevel 1) */
315*fcf5ef2aSThomas Huth #define XCHAL_EXTINT16_NUM              21      /* (intlevel 3) */
316*fcf5ef2aSThomas Huth 
317*fcf5ef2aSThomas Huth 
318*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
319*fcf5ef2aSThomas Huth                         EXCEPTIONS and VECTORS
320*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
321*fcf5ef2aSThomas Huth 
322*fcf5ef2aSThomas Huth #define XCHAL_XEA_VERSION               2       /* Xtensa Exception Architecture
323*fcf5ef2aSThomas Huth                                                    number: 1 == XEA1 (old)
324*fcf5ef2aSThomas Huth                                                            2 == XEA2 (new)
325*fcf5ef2aSThomas Huth                                                            0 == XEAX (extern) */
326*fcf5ef2aSThomas Huth #define XCHAL_HAVE_XEA1                 0       /* Exception Architecture 1 */
327*fcf5ef2aSThomas Huth #define XCHAL_HAVE_XEA2                 1       /* Exception Architecture 2 */
328*fcf5ef2aSThomas Huth #define XCHAL_HAVE_XEAX                 0       /* External Exception Arch. */
329*fcf5ef2aSThomas Huth #define XCHAL_HAVE_EXCEPTIONS           1       /* exception option */
330*fcf5ef2aSThomas Huth #define XCHAL_HAVE_MEM_ECC_PARITY       0       /* local memory ECC/parity */
331*fcf5ef2aSThomas Huth #define XCHAL_HAVE_VECTOR_SELECT        1       /* relocatable vectors */
332*fcf5ef2aSThomas Huth #define XCHAL_HAVE_VECBASE              1       /* relocatable vectors */
333*fcf5ef2aSThomas Huth #define XCHAL_VECBASE_RESET_VADDR       0xD0000000  /* VECBASE reset value */
334*fcf5ef2aSThomas Huth #define XCHAL_VECBASE_RESET_PADDR       0x00000000
335*fcf5ef2aSThomas Huth #define XCHAL_RESET_VECBASE_OVERLAP     0
336*fcf5ef2aSThomas Huth 
337*fcf5ef2aSThomas Huth #define XCHAL_RESET_VECTOR0_VADDR       0xFE000000
338*fcf5ef2aSThomas Huth #define XCHAL_RESET_VECTOR0_PADDR       0xFE000000
339*fcf5ef2aSThomas Huth #define XCHAL_RESET_VECTOR1_VADDR       0xD8000500
340*fcf5ef2aSThomas Huth #define XCHAL_RESET_VECTOR1_PADDR       0x00000500
341*fcf5ef2aSThomas Huth #define XCHAL_RESET_VECTOR_VADDR        0xFE000000
342*fcf5ef2aSThomas Huth #define XCHAL_RESET_VECTOR_PADDR        0xFE000000
343*fcf5ef2aSThomas Huth #define XCHAL_USER_VECOFS               0x00000340
344*fcf5ef2aSThomas Huth #define XCHAL_USER_VECTOR_VADDR         0xD0000340
345*fcf5ef2aSThomas Huth #define XCHAL_USER_VECTOR_PADDR         0x00000340
346*fcf5ef2aSThomas Huth #define XCHAL_KERNEL_VECOFS             0x00000300
347*fcf5ef2aSThomas Huth #define XCHAL_KERNEL_VECTOR_VADDR       0xD0000300
348*fcf5ef2aSThomas Huth #define XCHAL_KERNEL_VECTOR_PADDR       0x00000300
349*fcf5ef2aSThomas Huth #define XCHAL_DOUBLEEXC_VECOFS          0x000003C0
350*fcf5ef2aSThomas Huth #define XCHAL_DOUBLEEXC_VECTOR_VADDR    0xD00003C0
351*fcf5ef2aSThomas Huth #define XCHAL_DOUBLEEXC_VECTOR_PADDR    0x000003C0
352*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_OF4_VECOFS         0x00000000
353*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_UF4_VECOFS         0x00000040
354*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_OF8_VECOFS         0x00000080
355*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_UF8_VECOFS         0x000000C0
356*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_OF12_VECOFS        0x00000100
357*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_UF12_VECOFS        0x00000140
358*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_VECTORS_VADDR      0xD0000000
359*fcf5ef2aSThomas Huth #define XCHAL_WINDOW_VECTORS_PADDR      0x00000000
360*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL2_VECOFS          0x00000180
361*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL2_VECTOR_VADDR    0xD0000180
362*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL2_VECTOR_PADDR    0x00000180
363*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL3_VECOFS          0x000001C0
364*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL3_VECTOR_VADDR    0xD00001C0
365*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL3_VECTOR_PADDR    0x000001C0
366*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL4_VECOFS          0x00000200
367*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL4_VECTOR_VADDR    0xD0000200
368*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL4_VECTOR_PADDR    0x00000200
369*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL5_VECOFS          0x00000240
370*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL5_VECTOR_VADDR    0xD0000240
371*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL5_VECTOR_PADDR    0x00000240
372*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL6_VECOFS          0x00000280
373*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL6_VECTOR_VADDR    0xD0000280
374*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL6_VECTOR_PADDR    0x00000280
375*fcf5ef2aSThomas Huth #define XCHAL_DEBUG_VECOFS              XCHAL_INTLEVEL6_VECOFS
376*fcf5ef2aSThomas Huth #define XCHAL_DEBUG_VECTOR_VADDR        XCHAL_INTLEVEL6_VECTOR_VADDR
377*fcf5ef2aSThomas Huth #define XCHAL_DEBUG_VECTOR_PADDR        XCHAL_INTLEVEL6_VECTOR_PADDR
378*fcf5ef2aSThomas Huth #define XCHAL_NMI_VECOFS                0x000002C0
379*fcf5ef2aSThomas Huth #define XCHAL_NMI_VECTOR_VADDR          0xD00002C0
380*fcf5ef2aSThomas Huth #define XCHAL_NMI_VECTOR_PADDR          0x000002C0
381*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL7_VECOFS          XCHAL_NMI_VECOFS
382*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL7_VECTOR_VADDR    XCHAL_NMI_VECTOR_VADDR
383*fcf5ef2aSThomas Huth #define XCHAL_INTLEVEL7_VECTOR_PADDR    XCHAL_NMI_VECTOR_PADDR
384*fcf5ef2aSThomas Huth 
385*fcf5ef2aSThomas Huth 
386*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
387*fcf5ef2aSThomas Huth                                 DEBUG
388*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
389*fcf5ef2aSThomas Huth 
390*fcf5ef2aSThomas Huth #define XCHAL_HAVE_OCD                  1       /* OnChipDebug option */
391*fcf5ef2aSThomas Huth #define XCHAL_NUM_IBREAK                2       /* number of IBREAKn regs */
392*fcf5ef2aSThomas Huth #define XCHAL_NUM_DBREAK                2       /* number of DBREAKn regs */
393*fcf5ef2aSThomas Huth #define XCHAL_HAVE_OCD_DIR_ARRAY        1       /* faster OCD option */
394*fcf5ef2aSThomas Huth 
395*fcf5ef2aSThomas Huth 
396*fcf5ef2aSThomas Huth /*----------------------------------------------------------------------
397*fcf5ef2aSThomas Huth                                 MMU
398*fcf5ef2aSThomas Huth   ----------------------------------------------------------------------*/
399*fcf5ef2aSThomas Huth 
400*fcf5ef2aSThomas Huth /*  See core-matmap.h header file for more details.  */
401*fcf5ef2aSThomas Huth 
402*fcf5ef2aSThomas Huth #define XCHAL_HAVE_TLBS                 1       /* inverse of HAVE_CACHEATTR */
403*fcf5ef2aSThomas Huth #define XCHAL_HAVE_SPANNING_WAY         0       /* one way maps I+D 4GB vaddr */
404*fcf5ef2aSThomas Huth #define XCHAL_HAVE_IDENTITY_MAP         0       /* vaddr == paddr always */
405*fcf5ef2aSThomas Huth #define XCHAL_HAVE_CACHEATTR            0       /* CACHEATTR register present */
406*fcf5ef2aSThomas Huth #define XCHAL_HAVE_MIMIC_CACHEATTR      0       /* region protection */
407*fcf5ef2aSThomas Huth #define XCHAL_HAVE_XLT_CACHEATTR        0       /* region prot. w/translation */
408*fcf5ef2aSThomas Huth #define XCHAL_HAVE_PTP_MMU              1       /* full MMU (with page table
409*fcf5ef2aSThomas Huth                                                    [autorefill] and protection)
410*fcf5ef2aSThomas Huth                                                    usable for an MMU-based OS */
411*fcf5ef2aSThomas Huth /*  If none of the above last 4 are set, it's a custom TLB configuration.  */
412*fcf5ef2aSThomas Huth #define XCHAL_ITLB_ARF_ENTRIES_LOG2     2       /* log2(autorefill way size) */
413*fcf5ef2aSThomas Huth #define XCHAL_DTLB_ARF_ENTRIES_LOG2     2       /* log2(autorefill way size) */
414*fcf5ef2aSThomas Huth 
415*fcf5ef2aSThomas Huth #define XCHAL_MMU_ASID_BITS             8       /* number of bits in ASIDs */
416*fcf5ef2aSThomas Huth #define XCHAL_MMU_RINGS                 4       /* number of rings (1..4) */
417*fcf5ef2aSThomas Huth #define XCHAL_MMU_RING_BITS             2       /* num of bits in RING field */
418*fcf5ef2aSThomas Huth 
419*fcf5ef2aSThomas Huth #endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */
420*fcf5ef2aSThomas Huth 
421*fcf5ef2aSThomas Huth 
422*fcf5ef2aSThomas Huth #endif /* XTENSA_DC232B_CORE_ISA_H */
423