1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 34fcf5ef2aSThomas Huth #include "exec/log.h" 35fcf5ef2aSThomas Huth #include "asi.h" 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth 38fcf5ef2aSThomas Huth #define DEBUG_DISAS 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 41fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 42fcf5ef2aSThomas Huth according to jump_pc[T2] */ 43fcf5ef2aSThomas Huth 4446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4546bb0137SMark Cave-Ayland 46fcf5ef2aSThomas Huth /* global register indexes */ 47fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 48fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 49fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 50fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 51fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 52fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 53fcf5ef2aSThomas Huth static TCGv cpu_y; 54fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 55fcf5ef2aSThomas Huth static TCGv cpu_tbr; 56fcf5ef2aSThomas Huth #endif 57fcf5ef2aSThomas Huth static TCGv cpu_cond; 58fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 59fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 60fcf5ef2aSThomas Huth static TCGv cpu_gsr; 61fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 62fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 63fcf5ef2aSThomas Huth #else 64fcf5ef2aSThomas Huth static TCGv cpu_wim; 65fcf5ef2aSThomas Huth #endif 66fcf5ef2aSThomas Huth /* Floating point registers */ 67fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 68fcf5ef2aSThomas Huth 69fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 70fcf5ef2aSThomas Huth 71fcf5ef2aSThomas Huth typedef struct DisasContext { 72af00be49SEmilio G. Cota DisasContextBase base; 73fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 74fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 75fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 76fcf5ef2aSThomas Huth int mem_idx; 77c9b459aaSArtyom Tarasenko bool fpu_enabled; 78c9b459aaSArtyom Tarasenko bool address_mask_32bit; 79c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 80c9b459aaSArtyom Tarasenko bool supervisor; 81c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 82c9b459aaSArtyom Tarasenko bool hypervisor; 83c9b459aaSArtyom Tarasenko #endif 84c9b459aaSArtyom Tarasenko #endif 85c9b459aaSArtyom Tarasenko 86fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 87fcf5ef2aSThomas Huth sparc_def_t *def; 88fcf5ef2aSThomas Huth TCGv_i32 t32[3]; 89fcf5ef2aSThomas Huth TCGv ttl[5]; 90fcf5ef2aSThomas Huth int n_t32; 91fcf5ef2aSThomas Huth int n_ttl; 92fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 93fcf5ef2aSThomas Huth int fprs_dirty; 94fcf5ef2aSThomas Huth int asi; 95fcf5ef2aSThomas Huth #endif 96fcf5ef2aSThomas Huth } DisasContext; 97fcf5ef2aSThomas Huth 98fcf5ef2aSThomas Huth typedef struct { 99fcf5ef2aSThomas Huth TCGCond cond; 100fcf5ef2aSThomas Huth bool is_bool; 101fcf5ef2aSThomas Huth bool g1, g2; 102fcf5ef2aSThomas Huth TCGv c1, c2; 103fcf5ef2aSThomas Huth } DisasCompare; 104fcf5ef2aSThomas Huth 105fcf5ef2aSThomas Huth // This function uses non-native bit order 106fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 107fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 108fcf5ef2aSThomas Huth 109fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 110fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 111fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 112fcf5ef2aSThomas Huth 113fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 114fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 117fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 118fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 119fcf5ef2aSThomas Huth #else 120fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 121fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 122fcf5ef2aSThomas Huth #endif 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 125fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 126fcf5ef2aSThomas Huth 127fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 128fcf5ef2aSThomas Huth { 129fcf5ef2aSThomas Huth len = 32 - len; 130fcf5ef2aSThomas Huth return (x << len) >> len; 131fcf5ef2aSThomas Huth } 132fcf5ef2aSThomas Huth 133fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 134fcf5ef2aSThomas Huth 135fcf5ef2aSThomas Huth static inline TCGv_i32 get_temp_i32(DisasContext *dc) 136fcf5ef2aSThomas Huth { 137fcf5ef2aSThomas Huth TCGv_i32 t; 138fcf5ef2aSThomas Huth assert(dc->n_t32 < ARRAY_SIZE(dc->t32)); 139fcf5ef2aSThomas Huth dc->t32[dc->n_t32++] = t = tcg_temp_new_i32(); 140fcf5ef2aSThomas Huth return t; 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth static inline TCGv get_temp_tl(DisasContext *dc) 144fcf5ef2aSThomas Huth { 145fcf5ef2aSThomas Huth TCGv t; 146fcf5ef2aSThomas Huth assert(dc->n_ttl < ARRAY_SIZE(dc->ttl)); 147fcf5ef2aSThomas Huth dc->ttl[dc->n_ttl++] = t = tcg_temp_new(); 148fcf5ef2aSThomas Huth return t; 149fcf5ef2aSThomas Huth } 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd) 152fcf5ef2aSThomas Huth { 153fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 154fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 155fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 156fcf5ef2aSThomas Huth we can avoid setting it again. */ 157fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 158fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 159fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 160fcf5ef2aSThomas Huth } 161fcf5ef2aSThomas Huth #endif 162fcf5ef2aSThomas Huth } 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth /* floating point registers moves */ 165fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 166fcf5ef2aSThomas Huth { 167fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 168fcf5ef2aSThomas Huth if (src & 1) { 169fcf5ef2aSThomas Huth return TCGV_LOW(cpu_fpr[src / 2]); 170fcf5ef2aSThomas Huth } else { 171fcf5ef2aSThomas Huth return TCGV_HIGH(cpu_fpr[src / 2]); 172fcf5ef2aSThomas Huth } 173fcf5ef2aSThomas Huth #else 174fcf5ef2aSThomas Huth TCGv_i32 ret = get_temp_i32(dc); 175dc41aa7dSRichard Henderson if (src & 1) { 176dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 177dc41aa7dSRichard Henderson } else { 178dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 179fcf5ef2aSThomas Huth } 180dc41aa7dSRichard Henderson return ret; 181fcf5ef2aSThomas Huth #endif 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 185fcf5ef2aSThomas Huth { 186fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 187fcf5ef2aSThomas Huth if (dst & 1) { 188fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_LOW(cpu_fpr[dst / 2]), v); 189fcf5ef2aSThomas Huth } else { 190fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_HIGH(cpu_fpr[dst / 2]), v); 191fcf5ef2aSThomas Huth } 192fcf5ef2aSThomas Huth #else 193dc41aa7dSRichard Henderson TCGv_i64 t = (TCGv_i64)v; 194fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 195fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 196fcf5ef2aSThomas Huth #endif 197fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 201fcf5ef2aSThomas Huth { 202fcf5ef2aSThomas Huth return get_temp_i32(dc); 203fcf5ef2aSThomas Huth } 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 206fcf5ef2aSThomas Huth { 207fcf5ef2aSThomas Huth src = DFPREG(src); 208fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 212fcf5ef2aSThomas Huth { 213fcf5ef2aSThomas Huth dst = DFPREG(dst); 214fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 215fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 219fcf5ef2aSThomas Huth { 220fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 226fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 227fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 228fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 232fcf5ef2aSThomas Huth { 233fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 234fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 235fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 236fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 240fcf5ef2aSThomas Huth { 241fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 242fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 243fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 244fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 245fcf5ef2aSThomas Huth } 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 248fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 249fcf5ef2aSThomas Huth { 250fcf5ef2aSThomas Huth dst = QFPREG(dst); 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 253fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 254fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 258fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 259fcf5ef2aSThomas Huth { 260fcf5ef2aSThomas Huth src = QFPREG(src); 261fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth 264fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 265fcf5ef2aSThomas Huth { 266fcf5ef2aSThomas Huth src = QFPREG(src); 267fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 268fcf5ef2aSThomas Huth } 269fcf5ef2aSThomas Huth 270fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 271fcf5ef2aSThomas Huth { 272fcf5ef2aSThomas Huth rd = QFPREG(rd); 273fcf5ef2aSThomas Huth rs = QFPREG(rs); 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 276fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 277fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 278fcf5ef2aSThomas Huth } 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth 281fcf5ef2aSThomas Huth /* moves */ 282fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 283fcf5ef2aSThomas Huth #define supervisor(dc) 0 284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 285fcf5ef2aSThomas Huth #define hypervisor(dc) 0 286fcf5ef2aSThomas Huth #endif 287fcf5ef2aSThomas Huth #else 288fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 289c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 290c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 291fcf5ef2aSThomas Huth #else 292c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 293fcf5ef2aSThomas Huth #endif 294fcf5ef2aSThomas Huth #endif 295fcf5ef2aSThomas Huth 296fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 297fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 298fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 299fcf5ef2aSThomas Huth #else 300fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth #endif 303fcf5ef2aSThomas Huth 304fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr) 305fcf5ef2aSThomas Huth { 306fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 307fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 308fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 309fcf5ef2aSThomas Huth #endif 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth 312fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg) 313fcf5ef2aSThomas Huth { 314fcf5ef2aSThomas Huth if (reg > 0) { 315fcf5ef2aSThomas Huth assert(reg < 32); 316fcf5ef2aSThomas Huth return cpu_regs[reg]; 317fcf5ef2aSThomas Huth } else { 318fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 319fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 320fcf5ef2aSThomas Huth return t; 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth } 323fcf5ef2aSThomas Huth 324fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 325fcf5ef2aSThomas Huth { 326fcf5ef2aSThomas Huth if (reg > 0) { 327fcf5ef2aSThomas Huth assert(reg < 32); 328fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth } 331fcf5ef2aSThomas Huth 332fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg) 333fcf5ef2aSThomas Huth { 334fcf5ef2aSThomas Huth if (reg > 0) { 335fcf5ef2aSThomas Huth assert(reg < 32); 336fcf5ef2aSThomas Huth return cpu_regs[reg]; 337fcf5ef2aSThomas Huth } else { 338fcf5ef2aSThomas Huth return get_temp_tl(dc); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth } 341fcf5ef2aSThomas Huth 342fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *s, target_ulong pc, 343fcf5ef2aSThomas Huth target_ulong npc) 344fcf5ef2aSThomas Huth { 345af00be49SEmilio G. Cota if (unlikely(s->base.singlestep_enabled || singlestep)) { 346fcf5ef2aSThomas Huth return false; 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 349fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 350af00be49SEmilio G. Cota return (pc & TARGET_PAGE_MASK) == (s->base.tb->pc & TARGET_PAGE_MASK) && 351af00be49SEmilio G. Cota (npc & TARGET_PAGE_MASK) == (s->base.tb->pc & TARGET_PAGE_MASK); 352fcf5ef2aSThomas Huth #else 353fcf5ef2aSThomas Huth return true; 354fcf5ef2aSThomas Huth #endif 355fcf5ef2aSThomas Huth } 356fcf5ef2aSThomas Huth 357fcf5ef2aSThomas Huth static inline void gen_goto_tb(DisasContext *s, int tb_num, 358fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 359fcf5ef2aSThomas Huth { 360fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 361fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 362fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 364fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36507ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 366fcf5ef2aSThomas Huth } else { 367fcf5ef2aSThomas Huth /* jump to another page: currently not optimized */ 368fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 369fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 37007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 371fcf5ef2aSThomas Huth } 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth 374fcf5ef2aSThomas Huth // XXX suboptimal 375fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 376fcf5ef2aSThomas Huth { 377fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3780b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 379fcf5ef2aSThomas Huth } 380fcf5ef2aSThomas Huth 381fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 382fcf5ef2aSThomas Huth { 383fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3840b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 385fcf5ef2aSThomas Huth } 386fcf5ef2aSThomas Huth 387fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 388fcf5ef2aSThomas Huth { 389fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3900b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 391fcf5ef2aSThomas Huth } 392fcf5ef2aSThomas Huth 393fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 394fcf5ef2aSThomas Huth { 395fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3960b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 397fcf5ef2aSThomas Huth } 398fcf5ef2aSThomas Huth 399fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 400fcf5ef2aSThomas Huth { 401fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 402fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 403fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 404fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 405fcf5ef2aSThomas Huth } 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 408fcf5ef2aSThomas Huth { 409fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 410fcf5ef2aSThomas Huth 411fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 412fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 413fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 414fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 415fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 416fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 417fcf5ef2aSThomas Huth #else 418fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 419fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 420fcf5ef2aSThomas Huth #endif 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 423fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 426fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 427fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 428fcf5ef2aSThomas Huth #endif 429fcf5ef2aSThomas Huth 430fcf5ef2aSThomas Huth return carry_32; 431fcf5ef2aSThomas Huth } 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 434fcf5ef2aSThomas Huth { 435fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 436fcf5ef2aSThomas Huth 437fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 438fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 439fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 440fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 441fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 442fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 443fcf5ef2aSThomas Huth #else 444fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 445fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 446fcf5ef2aSThomas Huth #endif 447fcf5ef2aSThomas Huth 448fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 449fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 450fcf5ef2aSThomas Huth 451fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 452fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 453fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 454fcf5ef2aSThomas Huth #endif 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth return carry_32; 457fcf5ef2aSThomas Huth } 458fcf5ef2aSThomas Huth 459fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 460fcf5ef2aSThomas Huth TCGv src2, int update_cc) 461fcf5ef2aSThomas Huth { 462fcf5ef2aSThomas Huth TCGv_i32 carry_32; 463fcf5ef2aSThomas Huth TCGv carry; 464fcf5ef2aSThomas Huth 465fcf5ef2aSThomas Huth switch (dc->cc_op) { 466fcf5ef2aSThomas Huth case CC_OP_DIV: 467fcf5ef2aSThomas Huth case CC_OP_LOGIC: 468fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 469fcf5ef2aSThomas Huth if (update_cc) { 470fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 471fcf5ef2aSThomas Huth } else { 472fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 473fcf5ef2aSThomas Huth } 474fcf5ef2aSThomas Huth return; 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth case CC_OP_ADD: 477fcf5ef2aSThomas Huth case CC_OP_TADD: 478fcf5ef2aSThomas Huth case CC_OP_TADDTV: 479fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 480fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 481fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 482fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 483fcf5ef2aSThomas Huth generated the carry in the first place. */ 484fcf5ef2aSThomas Huth carry = tcg_temp_new(); 485fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 486fcf5ef2aSThomas Huth tcg_temp_free(carry); 487fcf5ef2aSThomas Huth goto add_done; 488fcf5ef2aSThomas Huth } 489fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 490fcf5ef2aSThomas Huth break; 491fcf5ef2aSThomas Huth 492fcf5ef2aSThomas Huth case CC_OP_SUB: 493fcf5ef2aSThomas Huth case CC_OP_TSUB: 494fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 495fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 496fcf5ef2aSThomas Huth break; 497fcf5ef2aSThomas Huth 498fcf5ef2aSThomas Huth default: 499fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 500fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 501fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 502fcf5ef2aSThomas Huth break; 503fcf5ef2aSThomas Huth } 504fcf5ef2aSThomas Huth 505fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 506fcf5ef2aSThomas Huth carry = tcg_temp_new(); 507fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 508fcf5ef2aSThomas Huth #else 509fcf5ef2aSThomas Huth carry = carry_32; 510fcf5ef2aSThomas Huth #endif 511fcf5ef2aSThomas Huth 512fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 513fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 514fcf5ef2aSThomas Huth 515fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 516fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 517fcf5ef2aSThomas Huth tcg_temp_free(carry); 518fcf5ef2aSThomas Huth #endif 519fcf5ef2aSThomas Huth 520fcf5ef2aSThomas Huth add_done: 521fcf5ef2aSThomas Huth if (update_cc) { 522fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 523fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 524fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 525fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 526fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 527fcf5ef2aSThomas Huth } 528fcf5ef2aSThomas Huth } 529fcf5ef2aSThomas Huth 530fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 531fcf5ef2aSThomas Huth { 532fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 533fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 534fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 535fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 536fcf5ef2aSThomas Huth } 537fcf5ef2aSThomas Huth 538fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 539fcf5ef2aSThomas Huth TCGv src2, int update_cc) 540fcf5ef2aSThomas Huth { 541fcf5ef2aSThomas Huth TCGv_i32 carry_32; 542fcf5ef2aSThomas Huth TCGv carry; 543fcf5ef2aSThomas Huth 544fcf5ef2aSThomas Huth switch (dc->cc_op) { 545fcf5ef2aSThomas Huth case CC_OP_DIV: 546fcf5ef2aSThomas Huth case CC_OP_LOGIC: 547fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 548fcf5ef2aSThomas Huth if (update_cc) { 549fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 550fcf5ef2aSThomas Huth } else { 551fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 552fcf5ef2aSThomas Huth } 553fcf5ef2aSThomas Huth return; 554fcf5ef2aSThomas Huth 555fcf5ef2aSThomas Huth case CC_OP_ADD: 556fcf5ef2aSThomas Huth case CC_OP_TADD: 557fcf5ef2aSThomas Huth case CC_OP_TADDTV: 558fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 559fcf5ef2aSThomas Huth break; 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth case CC_OP_SUB: 562fcf5ef2aSThomas Huth case CC_OP_TSUB: 563fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 564fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 565fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 566fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 567fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 568fcf5ef2aSThomas Huth generated the carry in the first place. */ 569fcf5ef2aSThomas Huth carry = tcg_temp_new(); 570fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 571fcf5ef2aSThomas Huth tcg_temp_free(carry); 572fcf5ef2aSThomas Huth goto sub_done; 573fcf5ef2aSThomas Huth } 574fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 575fcf5ef2aSThomas Huth break; 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth default: 578fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 579fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 580fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 581fcf5ef2aSThomas Huth break; 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth 584fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 585fcf5ef2aSThomas Huth carry = tcg_temp_new(); 586fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 587fcf5ef2aSThomas Huth #else 588fcf5ef2aSThomas Huth carry = carry_32; 589fcf5ef2aSThomas Huth #endif 590fcf5ef2aSThomas Huth 591fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 592fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 593fcf5ef2aSThomas Huth 594fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 595fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 596fcf5ef2aSThomas Huth tcg_temp_free(carry); 597fcf5ef2aSThomas Huth #endif 598fcf5ef2aSThomas Huth 599fcf5ef2aSThomas Huth sub_done: 600fcf5ef2aSThomas Huth if (update_cc) { 601fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 602fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 603fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 604fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 605fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth } 608fcf5ef2aSThomas Huth 609fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 610fcf5ef2aSThomas Huth { 611fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 612fcf5ef2aSThomas Huth 613fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 614fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 615fcf5ef2aSThomas Huth 616fcf5ef2aSThomas Huth /* old op: 617fcf5ef2aSThomas Huth if (!(env->y & 1)) 618fcf5ef2aSThomas Huth T1 = 0; 619fcf5ef2aSThomas Huth */ 620fcf5ef2aSThomas Huth zero = tcg_const_tl(0); 621fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 622fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 623fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 624fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 625fcf5ef2aSThomas Huth zero, cpu_cc_src2); 626fcf5ef2aSThomas Huth tcg_temp_free(zero); 627fcf5ef2aSThomas Huth 628fcf5ef2aSThomas Huth // b2 = T0 & 1; 629fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6300b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63108d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth // b1 = N ^ V; 634fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 635fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 636fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 637fcf5ef2aSThomas Huth tcg_temp_free(r_temp); 638fcf5ef2aSThomas Huth 639fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 640fcf5ef2aSThomas Huth // src1 = T0; 641fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 642fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 643fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 644fcf5ef2aSThomas Huth tcg_temp_free(t0); 645fcf5ef2aSThomas Huth 646fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 647fcf5ef2aSThomas Huth 648fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 649fcf5ef2aSThomas Huth } 650fcf5ef2aSThomas Huth 651fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 652fcf5ef2aSThomas Huth { 653fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 654fcf5ef2aSThomas Huth if (sign_ext) { 655fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 656fcf5ef2aSThomas Huth } else { 657fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 658fcf5ef2aSThomas Huth } 659fcf5ef2aSThomas Huth #else 660fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 661fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth if (sign_ext) { 664fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 665fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 666fcf5ef2aSThomas Huth } else { 667fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 668fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 669fcf5ef2aSThomas Huth } 670fcf5ef2aSThomas Huth 671fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 672fcf5ef2aSThomas Huth tcg_temp_free(t0); 673fcf5ef2aSThomas Huth tcg_temp_free(t1); 674fcf5ef2aSThomas Huth 675fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 676fcf5ef2aSThomas Huth #endif 677fcf5ef2aSThomas Huth } 678fcf5ef2aSThomas Huth 679fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 680fcf5ef2aSThomas Huth { 681fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 682fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 683fcf5ef2aSThomas Huth } 684fcf5ef2aSThomas Huth 685fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 686fcf5ef2aSThomas Huth { 687fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 688fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 691fcf5ef2aSThomas Huth // 1 692fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst) 693fcf5ef2aSThomas Huth { 694fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 695fcf5ef2aSThomas Huth } 696fcf5ef2aSThomas Huth 697fcf5ef2aSThomas Huth // Z 698fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src) 699fcf5ef2aSThomas Huth { 700fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 701fcf5ef2aSThomas Huth } 702fcf5ef2aSThomas Huth 703fcf5ef2aSThomas Huth // Z | (N ^ V) 704fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 705fcf5ef2aSThomas Huth { 706fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 707fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 708fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 709fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 710fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 711fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 712fcf5ef2aSThomas Huth tcg_temp_free(t0); 713fcf5ef2aSThomas Huth } 714fcf5ef2aSThomas Huth 715fcf5ef2aSThomas Huth // N ^ V 716fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 717fcf5ef2aSThomas Huth { 718fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 719fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 720fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 721fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 722fcf5ef2aSThomas Huth tcg_temp_free(t0); 723fcf5ef2aSThomas Huth } 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth // C | Z 726fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 727fcf5ef2aSThomas Huth { 728fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 729fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 730fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 731fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 732fcf5ef2aSThomas Huth tcg_temp_free(t0); 733fcf5ef2aSThomas Huth } 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth // C 736fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 737fcf5ef2aSThomas Huth { 738fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 739fcf5ef2aSThomas Huth } 740fcf5ef2aSThomas Huth 741fcf5ef2aSThomas Huth // V 742fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 743fcf5ef2aSThomas Huth { 744fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 745fcf5ef2aSThomas Huth } 746fcf5ef2aSThomas Huth 747fcf5ef2aSThomas Huth // 0 748fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst) 749fcf5ef2aSThomas Huth { 750fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 751fcf5ef2aSThomas Huth } 752fcf5ef2aSThomas Huth 753fcf5ef2aSThomas Huth // N 754fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 755fcf5ef2aSThomas Huth { 756fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 757fcf5ef2aSThomas Huth } 758fcf5ef2aSThomas Huth 759fcf5ef2aSThomas Huth // !Z 760fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 761fcf5ef2aSThomas Huth { 762fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 763fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 767fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 768fcf5ef2aSThomas Huth { 769fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 770fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 771fcf5ef2aSThomas Huth } 772fcf5ef2aSThomas Huth 773fcf5ef2aSThomas Huth // !(N ^ V) 774fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 775fcf5ef2aSThomas Huth { 776fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 777fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 778fcf5ef2aSThomas Huth } 779fcf5ef2aSThomas Huth 780fcf5ef2aSThomas Huth // !(C | Z) 781fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 782fcf5ef2aSThomas Huth { 783fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 784fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // !C 788fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 791fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth // !N 795fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 796fcf5ef2aSThomas Huth { 797fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 798fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 799fcf5ef2aSThomas Huth } 800fcf5ef2aSThomas Huth 801fcf5ef2aSThomas Huth // !V 802fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 803fcf5ef2aSThomas Huth { 804fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 805fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth /* 809fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 810fcf5ef2aSThomas Huth 0 = 811fcf5ef2aSThomas Huth 1 < 812fcf5ef2aSThomas Huth 2 > 813fcf5ef2aSThomas Huth 3 unordered 814fcf5ef2aSThomas Huth */ 815fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src, 816fcf5ef2aSThomas Huth unsigned int fcc_offset) 817fcf5ef2aSThomas Huth { 818fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 819fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth 822fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src, 823fcf5ef2aSThomas Huth unsigned int fcc_offset) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 826fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth 829fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 830fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src, 831fcf5ef2aSThomas Huth unsigned int fcc_offset) 832fcf5ef2aSThomas Huth { 833fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 834fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 835fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 836fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 837fcf5ef2aSThomas Huth tcg_temp_free(t0); 838fcf5ef2aSThomas Huth } 839fcf5ef2aSThomas Huth 840fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 841fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src, 842fcf5ef2aSThomas Huth unsigned int fcc_offset) 843fcf5ef2aSThomas Huth { 844fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 845fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 846fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 847fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 848fcf5ef2aSThomas Huth tcg_temp_free(t0); 849fcf5ef2aSThomas Huth } 850fcf5ef2aSThomas Huth 851fcf5ef2aSThomas Huth // 1 or 3: FCC0 852fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src, 853fcf5ef2aSThomas Huth unsigned int fcc_offset) 854fcf5ef2aSThomas Huth { 855fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 856fcf5ef2aSThomas Huth } 857fcf5ef2aSThomas Huth 858fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 859fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src, 860fcf5ef2aSThomas Huth unsigned int fcc_offset) 861fcf5ef2aSThomas Huth { 862fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 863fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 864fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 865fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 866fcf5ef2aSThomas Huth tcg_temp_free(t0); 867fcf5ef2aSThomas Huth } 868fcf5ef2aSThomas Huth 869fcf5ef2aSThomas Huth // 2 or 3: FCC1 870fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src, 871fcf5ef2aSThomas Huth unsigned int fcc_offset) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 874fcf5ef2aSThomas Huth } 875fcf5ef2aSThomas Huth 876fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 877fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src, 878fcf5ef2aSThomas Huth unsigned int fcc_offset) 879fcf5ef2aSThomas Huth { 880fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 881fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 882fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 883fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 884fcf5ef2aSThomas Huth tcg_temp_free(t0); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 888fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src, 889fcf5ef2aSThomas Huth unsigned int fcc_offset) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 893fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 894fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 895fcf5ef2aSThomas Huth tcg_temp_free(t0); 896fcf5ef2aSThomas Huth } 897fcf5ef2aSThomas Huth 898fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 899fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src, 900fcf5ef2aSThomas Huth unsigned int fcc_offset) 901fcf5ef2aSThomas Huth { 902fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 903fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 904fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 905fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 906fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 907fcf5ef2aSThomas Huth tcg_temp_free(t0); 908fcf5ef2aSThomas Huth } 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 911fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src, 912fcf5ef2aSThomas Huth unsigned int fcc_offset) 913fcf5ef2aSThomas Huth { 914fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 915fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 916fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 917fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 918fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 919fcf5ef2aSThomas Huth tcg_temp_free(t0); 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth 922fcf5ef2aSThomas Huth // 0 or 2: !FCC0 923fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src, 924fcf5ef2aSThomas Huth unsigned int fcc_offset) 925fcf5ef2aSThomas Huth { 926fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 927fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 928fcf5ef2aSThomas Huth } 929fcf5ef2aSThomas Huth 930fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 931fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src, 932fcf5ef2aSThomas Huth unsigned int fcc_offset) 933fcf5ef2aSThomas Huth { 934fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 935fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 936fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 937fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 938fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 939fcf5ef2aSThomas Huth tcg_temp_free(t0); 940fcf5ef2aSThomas Huth } 941fcf5ef2aSThomas Huth 942fcf5ef2aSThomas Huth // 0 or 1: !FCC1 943fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src, 944fcf5ef2aSThomas Huth unsigned int fcc_offset) 945fcf5ef2aSThomas Huth { 946fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 947fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 948fcf5ef2aSThomas Huth } 949fcf5ef2aSThomas Huth 950fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 951fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src, 952fcf5ef2aSThomas Huth unsigned int fcc_offset) 953fcf5ef2aSThomas Huth { 954fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 955fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 956fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 957fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 958fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 959fcf5ef2aSThomas Huth tcg_temp_free(t0); 960fcf5ef2aSThomas Huth } 961fcf5ef2aSThomas Huth 962fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 963fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src, 964fcf5ef2aSThomas Huth unsigned int fcc_offset) 965fcf5ef2aSThomas Huth { 966fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 967fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 969fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 970fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 971fcf5ef2aSThomas Huth tcg_temp_free(t0); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1, 975fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 978fcf5ef2aSThomas Huth 979fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 980fcf5ef2aSThomas Huth 981fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 982fcf5ef2aSThomas Huth 983fcf5ef2aSThomas Huth gen_set_label(l1); 984fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 988fcf5ef2aSThomas Huth { 989fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 990fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 991fcf5ef2aSThomas Huth 992fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 993fcf5ef2aSThomas Huth 994fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 995fcf5ef2aSThomas Huth 996fcf5ef2aSThomas Huth gen_set_label(l1); 997fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 998fcf5ef2aSThomas Huth 999af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1000fcf5ef2aSThomas Huth } 1001fcf5ef2aSThomas Huth 1002fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 1003fcf5ef2aSThomas Huth { 1004fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 1007fcf5ef2aSThomas Huth dc->pc = npc; 1008fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 1009fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 1010fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 1011fcf5ef2aSThomas Huth } else { 1012fcf5ef2aSThomas Huth TCGv t, z; 1013fcf5ef2aSThomas Huth 1014fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1015fcf5ef2aSThomas Huth 1016fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1017fcf5ef2aSThomas Huth t = tcg_const_tl(pc1); 1018fcf5ef2aSThomas Huth z = tcg_const_tl(0); 1019fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 1020fcf5ef2aSThomas Huth tcg_temp_free(t); 1021fcf5ef2aSThomas Huth tcg_temp_free(z); 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1024fcf5ef2aSThomas Huth } 1025fcf5ef2aSThomas Huth } 1026fcf5ef2aSThomas Huth 1027fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc) 1028fcf5ef2aSThomas Huth { 1029fcf5ef2aSThomas Huth TCGv npc0 = tcg_const_tl(dc->jump_pc[0]); 1030fcf5ef2aSThomas Huth TCGv npc1 = tcg_const_tl(dc->jump_pc[1]); 1031fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1034fcf5ef2aSThomas Huth 1035fcf5ef2aSThomas Huth tcg_temp_free(npc0); 1036fcf5ef2aSThomas Huth tcg_temp_free(npc1); 1037fcf5ef2aSThomas Huth tcg_temp_free(zero); 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1041fcf5ef2aSThomas Huth have been set for a jump */ 1042fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc) 1043fcf5ef2aSThomas Huth { 1044fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1045fcf5ef2aSThomas Huth gen_generic_branch(dc); 1046fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth 1050fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc) 1051fcf5ef2aSThomas Huth { 1052fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1053fcf5ef2aSThomas Huth gen_generic_branch(dc); 1054fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1055fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 1056fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1057fcf5ef2aSThomas Huth } 1058fcf5ef2aSThomas Huth } 1059fcf5ef2aSThomas Huth 1060fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc) 1061fcf5ef2aSThomas Huth { 1062fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1063fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1064fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1065fcf5ef2aSThomas Huth } 1066fcf5ef2aSThomas Huth } 1067fcf5ef2aSThomas Huth 1068fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc) 1069fcf5ef2aSThomas Huth { 1070fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1071fcf5ef2aSThomas Huth save_npc(dc); 1072fcf5ef2aSThomas Huth } 1073fcf5ef2aSThomas Huth 1074fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1075fcf5ef2aSThomas Huth { 1076fcf5ef2aSThomas Huth TCGv_i32 t; 1077fcf5ef2aSThomas Huth 1078fcf5ef2aSThomas Huth save_state(dc); 1079fcf5ef2aSThomas Huth t = tcg_const_i32(which); 1080fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t); 1081fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 1082af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1083fcf5ef2aSThomas Huth } 1084fcf5ef2aSThomas Huth 1085fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 1086fcf5ef2aSThomas Huth { 1087fcf5ef2aSThomas Huth TCGv_i32 r_mask = tcg_const_i32(mask); 1088fcf5ef2aSThomas Huth gen_helper_check_align(cpu_env, addr, r_mask); 1089fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mask); 1090fcf5ef2aSThomas Huth } 1091fcf5ef2aSThomas Huth 1092fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc) 1093fcf5ef2aSThomas Huth { 1094fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1095fcf5ef2aSThomas Huth gen_generic_branch(dc); 1096fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1097fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1098fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 1099fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1100fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1101fcf5ef2aSThomas Huth } else { 1102fcf5ef2aSThomas Huth dc->pc = dc->npc; 1103fcf5ef2aSThomas Huth } 1104fcf5ef2aSThomas Huth } 1105fcf5ef2aSThomas Huth 1106fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void) 1107fcf5ef2aSThomas Huth { 1108fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1109fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1110fcf5ef2aSThomas Huth } 1111fcf5ef2aSThomas Huth 1112fcf5ef2aSThomas Huth static void free_compare(DisasCompare *cmp) 1113fcf5ef2aSThomas Huth { 1114fcf5ef2aSThomas Huth if (!cmp->g1) { 1115fcf5ef2aSThomas Huth tcg_temp_free(cmp->c1); 1116fcf5ef2aSThomas Huth } 1117fcf5ef2aSThomas Huth if (!cmp->g2) { 1118fcf5ef2aSThomas Huth tcg_temp_free(cmp->c2); 1119fcf5ef2aSThomas Huth } 1120fcf5ef2aSThomas Huth } 1121fcf5ef2aSThomas Huth 1122fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1123fcf5ef2aSThomas Huth DisasContext *dc) 1124fcf5ef2aSThomas Huth { 1125fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1126fcf5ef2aSThomas Huth TCG_COND_NEVER, 1127fcf5ef2aSThomas Huth TCG_COND_EQ, 1128fcf5ef2aSThomas Huth TCG_COND_LE, 1129fcf5ef2aSThomas Huth TCG_COND_LT, 1130fcf5ef2aSThomas Huth TCG_COND_LEU, 1131fcf5ef2aSThomas Huth TCG_COND_LTU, 1132fcf5ef2aSThomas Huth -1, /* neg */ 1133fcf5ef2aSThomas Huth -1, /* overflow */ 1134fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1135fcf5ef2aSThomas Huth TCG_COND_NE, 1136fcf5ef2aSThomas Huth TCG_COND_GT, 1137fcf5ef2aSThomas Huth TCG_COND_GE, 1138fcf5ef2aSThomas Huth TCG_COND_GTU, 1139fcf5ef2aSThomas Huth TCG_COND_GEU, 1140fcf5ef2aSThomas Huth -1, /* pos */ 1141fcf5ef2aSThomas Huth -1, /* no overflow */ 1142fcf5ef2aSThomas Huth }; 1143fcf5ef2aSThomas Huth 1144fcf5ef2aSThomas Huth static int logic_cond[16] = { 1145fcf5ef2aSThomas Huth TCG_COND_NEVER, 1146fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1147fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1148fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1149fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1150fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1151fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1152fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1153fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1154fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1155fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1156fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1157fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1158fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1159fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1160fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1161fcf5ef2aSThomas Huth }; 1162fcf5ef2aSThomas Huth 1163fcf5ef2aSThomas Huth TCGv_i32 r_src; 1164fcf5ef2aSThomas Huth TCGv r_dst; 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1167fcf5ef2aSThomas Huth if (xcc) { 1168fcf5ef2aSThomas Huth r_src = cpu_xcc; 1169fcf5ef2aSThomas Huth } else { 1170fcf5ef2aSThomas Huth r_src = cpu_psr; 1171fcf5ef2aSThomas Huth } 1172fcf5ef2aSThomas Huth #else 1173fcf5ef2aSThomas Huth r_src = cpu_psr; 1174fcf5ef2aSThomas Huth #endif 1175fcf5ef2aSThomas Huth 1176fcf5ef2aSThomas Huth switch (dc->cc_op) { 1177fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1178fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1179fcf5ef2aSThomas Huth do_compare_dst_0: 1180fcf5ef2aSThomas Huth cmp->is_bool = false; 1181fcf5ef2aSThomas Huth cmp->g2 = false; 1182fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1183fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1184fcf5ef2aSThomas Huth if (!xcc) { 1185fcf5ef2aSThomas Huth cmp->g1 = false; 1186fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1187fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1188fcf5ef2aSThomas Huth break; 1189fcf5ef2aSThomas Huth } 1190fcf5ef2aSThomas Huth #endif 1191fcf5ef2aSThomas Huth cmp->g1 = true; 1192fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1193fcf5ef2aSThomas Huth break; 1194fcf5ef2aSThomas Huth 1195fcf5ef2aSThomas Huth case CC_OP_SUB: 1196fcf5ef2aSThomas Huth switch (cond) { 1197fcf5ef2aSThomas Huth case 6: /* neg */ 1198fcf5ef2aSThomas Huth case 14: /* pos */ 1199fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1200fcf5ef2aSThomas Huth goto do_compare_dst_0; 1201fcf5ef2aSThomas Huth 1202fcf5ef2aSThomas Huth case 7: /* overflow */ 1203fcf5ef2aSThomas Huth case 15: /* !overflow */ 1204fcf5ef2aSThomas Huth goto do_dynamic; 1205fcf5ef2aSThomas Huth 1206fcf5ef2aSThomas Huth default: 1207fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1208fcf5ef2aSThomas Huth cmp->is_bool = false; 1209fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1210fcf5ef2aSThomas Huth if (!xcc) { 1211fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1212fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1213fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1214fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1215fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1216fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1217fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1218fcf5ef2aSThomas Huth break; 1219fcf5ef2aSThomas Huth } 1220fcf5ef2aSThomas Huth #endif 1221fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = true; 1222fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1223fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1224fcf5ef2aSThomas Huth break; 1225fcf5ef2aSThomas Huth } 1226fcf5ef2aSThomas Huth break; 1227fcf5ef2aSThomas Huth 1228fcf5ef2aSThomas Huth default: 1229fcf5ef2aSThomas Huth do_dynamic: 1230fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1231fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1232fcf5ef2aSThomas Huth /* FALLTHRU */ 1233fcf5ef2aSThomas Huth 1234fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1235fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1236fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1237fcf5ef2aSThomas Huth cmp->is_bool = true; 1238fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1239fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1240fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth switch (cond) { 1243fcf5ef2aSThomas Huth case 0x0: 1244fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1245fcf5ef2aSThomas Huth break; 1246fcf5ef2aSThomas Huth case 0x1: 1247fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1248fcf5ef2aSThomas Huth break; 1249fcf5ef2aSThomas Huth case 0x2: 1250fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1251fcf5ef2aSThomas Huth break; 1252fcf5ef2aSThomas Huth case 0x3: 1253fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1254fcf5ef2aSThomas Huth break; 1255fcf5ef2aSThomas Huth case 0x4: 1256fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1257fcf5ef2aSThomas Huth break; 1258fcf5ef2aSThomas Huth case 0x5: 1259fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1260fcf5ef2aSThomas Huth break; 1261fcf5ef2aSThomas Huth case 0x6: 1262fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth case 0x7: 1265fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth case 0x8: 1268fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x9: 1271fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0xa: 1274fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0xb: 1277fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0xc: 1280fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0xd: 1283fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0xe: 1286fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0xf: 1289fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth } 1292fcf5ef2aSThomas Huth break; 1293fcf5ef2aSThomas Huth } 1294fcf5ef2aSThomas Huth } 1295fcf5ef2aSThomas Huth 1296fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1297fcf5ef2aSThomas Huth { 1298fcf5ef2aSThomas Huth unsigned int offset; 1299fcf5ef2aSThomas Huth TCGv r_dst; 1300fcf5ef2aSThomas Huth 1301fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1302fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1303fcf5ef2aSThomas Huth cmp->is_bool = true; 1304fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1305fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1306fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1307fcf5ef2aSThomas Huth 1308fcf5ef2aSThomas Huth switch (cc) { 1309fcf5ef2aSThomas Huth default: 1310fcf5ef2aSThomas Huth case 0x0: 1311fcf5ef2aSThomas Huth offset = 0; 1312fcf5ef2aSThomas Huth break; 1313fcf5ef2aSThomas Huth case 0x1: 1314fcf5ef2aSThomas Huth offset = 32 - 10; 1315fcf5ef2aSThomas Huth break; 1316fcf5ef2aSThomas Huth case 0x2: 1317fcf5ef2aSThomas Huth offset = 34 - 10; 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 0x3: 1320fcf5ef2aSThomas Huth offset = 36 - 10; 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth } 1323fcf5ef2aSThomas Huth 1324fcf5ef2aSThomas Huth switch (cond) { 1325fcf5ef2aSThomas Huth case 0x0: 1326fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 0x1: 1329fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth case 0x2: 1332fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0x3: 1335fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0x4: 1338fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 0x5: 1341fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0x6: 1344fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 0x7: 1347fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth case 0x8: 1350fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 0x9: 1353fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 0xa: 1356fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 0xb: 1359fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth case 0xc: 1362fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1363fcf5ef2aSThomas Huth break; 1364fcf5ef2aSThomas Huth case 0xd: 1365fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1366fcf5ef2aSThomas Huth break; 1367fcf5ef2aSThomas Huth case 0xe: 1368fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1369fcf5ef2aSThomas Huth break; 1370fcf5ef2aSThomas Huth case 0xf: 1371fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1372fcf5ef2aSThomas Huth break; 1373fcf5ef2aSThomas Huth } 1374fcf5ef2aSThomas Huth } 1375fcf5ef2aSThomas Huth 1376fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1377fcf5ef2aSThomas Huth DisasContext *dc) 1378fcf5ef2aSThomas Huth { 1379fcf5ef2aSThomas Huth DisasCompare cmp; 1380fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1381fcf5ef2aSThomas Huth 1382fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1383fcf5ef2aSThomas Huth if (cmp.is_bool) { 1384fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1385fcf5ef2aSThomas Huth } else { 1386fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1387fcf5ef2aSThomas Huth } 1388fcf5ef2aSThomas Huth 1389fcf5ef2aSThomas Huth free_compare(&cmp); 1390fcf5ef2aSThomas Huth } 1391fcf5ef2aSThomas Huth 1392fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1393fcf5ef2aSThomas Huth { 1394fcf5ef2aSThomas Huth DisasCompare cmp; 1395fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1396fcf5ef2aSThomas Huth 1397fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1398fcf5ef2aSThomas Huth if (cmp.is_bool) { 1399fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1400fcf5ef2aSThomas Huth } else { 1401fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1402fcf5ef2aSThomas Huth } 1403fcf5ef2aSThomas Huth 1404fcf5ef2aSThomas Huth free_compare(&cmp); 1405fcf5ef2aSThomas Huth } 1406fcf5ef2aSThomas Huth 1407fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1408fcf5ef2aSThomas Huth // Inverted logic 1409fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1410fcf5ef2aSThomas Huth -1, 1411fcf5ef2aSThomas Huth TCG_COND_NE, 1412fcf5ef2aSThomas Huth TCG_COND_GT, 1413fcf5ef2aSThomas Huth TCG_COND_GE, 1414fcf5ef2aSThomas Huth -1, 1415fcf5ef2aSThomas Huth TCG_COND_EQ, 1416fcf5ef2aSThomas Huth TCG_COND_LE, 1417fcf5ef2aSThomas Huth TCG_COND_LT, 1418fcf5ef2aSThomas Huth }; 1419fcf5ef2aSThomas Huth 1420fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1421fcf5ef2aSThomas Huth { 1422fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1423fcf5ef2aSThomas Huth cmp->is_bool = false; 1424fcf5ef2aSThomas Huth cmp->g1 = true; 1425fcf5ef2aSThomas Huth cmp->g2 = false; 1426fcf5ef2aSThomas Huth cmp->c1 = r_src; 1427fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1428fcf5ef2aSThomas Huth } 1429fcf5ef2aSThomas Huth 1430fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1431fcf5ef2aSThomas Huth { 1432fcf5ef2aSThomas Huth DisasCompare cmp; 1433fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1434fcf5ef2aSThomas Huth 1435fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1436fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1437fcf5ef2aSThomas Huth 1438fcf5ef2aSThomas Huth free_compare(&cmp); 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth #endif 1441fcf5ef2aSThomas Huth 1442fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1443fcf5ef2aSThomas Huth { 1444fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1445fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1446fcf5ef2aSThomas Huth 1447fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1448fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1449fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1450fcf5ef2aSThomas Huth } 1451fcf5ef2aSThomas Huth #endif 1452fcf5ef2aSThomas Huth if (cond == 0x0) { 1453fcf5ef2aSThomas Huth /* unconditional not taken */ 1454fcf5ef2aSThomas Huth if (a) { 1455fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1456fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1457fcf5ef2aSThomas Huth } else { 1458fcf5ef2aSThomas Huth dc->pc = dc->npc; 1459fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1460fcf5ef2aSThomas Huth } 1461fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1462fcf5ef2aSThomas Huth /* unconditional taken */ 1463fcf5ef2aSThomas Huth if (a) { 1464fcf5ef2aSThomas Huth dc->pc = target; 1465fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1466fcf5ef2aSThomas Huth } else { 1467fcf5ef2aSThomas Huth dc->pc = dc->npc; 1468fcf5ef2aSThomas Huth dc->npc = target; 1469fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth } else { 1472fcf5ef2aSThomas Huth flush_cond(dc); 1473fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1474fcf5ef2aSThomas Huth if (a) { 1475fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1476fcf5ef2aSThomas Huth } else { 1477fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1478fcf5ef2aSThomas Huth } 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth } 1481fcf5ef2aSThomas Huth 1482fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1483fcf5ef2aSThomas Huth { 1484fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1485fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1486fcf5ef2aSThomas Huth 1487fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1488fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1489fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1490fcf5ef2aSThomas Huth } 1491fcf5ef2aSThomas Huth #endif 1492fcf5ef2aSThomas Huth if (cond == 0x0) { 1493fcf5ef2aSThomas Huth /* unconditional not taken */ 1494fcf5ef2aSThomas Huth if (a) { 1495fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1496fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1497fcf5ef2aSThomas Huth } else { 1498fcf5ef2aSThomas Huth dc->pc = dc->npc; 1499fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1502fcf5ef2aSThomas Huth /* unconditional taken */ 1503fcf5ef2aSThomas Huth if (a) { 1504fcf5ef2aSThomas Huth dc->pc = target; 1505fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1506fcf5ef2aSThomas Huth } else { 1507fcf5ef2aSThomas Huth dc->pc = dc->npc; 1508fcf5ef2aSThomas Huth dc->npc = target; 1509fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth } else { 1512fcf5ef2aSThomas Huth flush_cond(dc); 1513fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1514fcf5ef2aSThomas Huth if (a) { 1515fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1516fcf5ef2aSThomas Huth } else { 1517fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1518fcf5ef2aSThomas Huth } 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth } 1521fcf5ef2aSThomas Huth 1522fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1523fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1524fcf5ef2aSThomas Huth TCGv r_reg) 1525fcf5ef2aSThomas Huth { 1526fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1527fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1528fcf5ef2aSThomas Huth 1529fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1530fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1531fcf5ef2aSThomas Huth } 1532fcf5ef2aSThomas Huth flush_cond(dc); 1533fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1534fcf5ef2aSThomas Huth if (a) { 1535fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1536fcf5ef2aSThomas Huth } else { 1537fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth } 1540fcf5ef2aSThomas Huth 1541fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1542fcf5ef2aSThomas Huth { 1543fcf5ef2aSThomas Huth switch (fccno) { 1544fcf5ef2aSThomas Huth case 0: 1545fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1546fcf5ef2aSThomas Huth break; 1547fcf5ef2aSThomas Huth case 1: 1548fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1549fcf5ef2aSThomas Huth break; 1550fcf5ef2aSThomas Huth case 2: 1551fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1552fcf5ef2aSThomas Huth break; 1553fcf5ef2aSThomas Huth case 3: 1554fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1555fcf5ef2aSThomas Huth break; 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth 1559fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1560fcf5ef2aSThomas Huth { 1561fcf5ef2aSThomas Huth switch (fccno) { 1562fcf5ef2aSThomas Huth case 0: 1563fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1564fcf5ef2aSThomas Huth break; 1565fcf5ef2aSThomas Huth case 1: 1566fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1567fcf5ef2aSThomas Huth break; 1568fcf5ef2aSThomas Huth case 2: 1569fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1570fcf5ef2aSThomas Huth break; 1571fcf5ef2aSThomas Huth case 3: 1572fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1573fcf5ef2aSThomas Huth break; 1574fcf5ef2aSThomas Huth } 1575fcf5ef2aSThomas Huth } 1576fcf5ef2aSThomas Huth 1577fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1578fcf5ef2aSThomas Huth { 1579fcf5ef2aSThomas Huth switch (fccno) { 1580fcf5ef2aSThomas Huth case 0: 1581fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1582fcf5ef2aSThomas Huth break; 1583fcf5ef2aSThomas Huth case 1: 1584fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1585fcf5ef2aSThomas Huth break; 1586fcf5ef2aSThomas Huth case 2: 1587fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1588fcf5ef2aSThomas Huth break; 1589fcf5ef2aSThomas Huth case 3: 1590fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1591fcf5ef2aSThomas Huth break; 1592fcf5ef2aSThomas Huth } 1593fcf5ef2aSThomas Huth } 1594fcf5ef2aSThomas Huth 1595fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1596fcf5ef2aSThomas Huth { 1597fcf5ef2aSThomas Huth switch (fccno) { 1598fcf5ef2aSThomas Huth case 0: 1599fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1600fcf5ef2aSThomas Huth break; 1601fcf5ef2aSThomas Huth case 1: 1602fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1603fcf5ef2aSThomas Huth break; 1604fcf5ef2aSThomas Huth case 2: 1605fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1606fcf5ef2aSThomas Huth break; 1607fcf5ef2aSThomas Huth case 3: 1608fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1609fcf5ef2aSThomas Huth break; 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth } 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1614fcf5ef2aSThomas Huth { 1615fcf5ef2aSThomas Huth switch (fccno) { 1616fcf5ef2aSThomas Huth case 0: 1617fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1618fcf5ef2aSThomas Huth break; 1619fcf5ef2aSThomas Huth case 1: 1620fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1621fcf5ef2aSThomas Huth break; 1622fcf5ef2aSThomas Huth case 2: 1623fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1624fcf5ef2aSThomas Huth break; 1625fcf5ef2aSThomas Huth case 3: 1626fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1627fcf5ef2aSThomas Huth break; 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth } 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1632fcf5ef2aSThomas Huth { 1633fcf5ef2aSThomas Huth switch (fccno) { 1634fcf5ef2aSThomas Huth case 0: 1635fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1636fcf5ef2aSThomas Huth break; 1637fcf5ef2aSThomas Huth case 1: 1638fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1639fcf5ef2aSThomas Huth break; 1640fcf5ef2aSThomas Huth case 2: 1641fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1642fcf5ef2aSThomas Huth break; 1643fcf5ef2aSThomas Huth case 3: 1644fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1645fcf5ef2aSThomas Huth break; 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth } 1648fcf5ef2aSThomas Huth 1649fcf5ef2aSThomas Huth #else 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1652fcf5ef2aSThomas Huth { 1653fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth 1656fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1657fcf5ef2aSThomas Huth { 1658fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1659fcf5ef2aSThomas Huth } 1660fcf5ef2aSThomas Huth 1661fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1662fcf5ef2aSThomas Huth { 1663fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1664fcf5ef2aSThomas Huth } 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1667fcf5ef2aSThomas Huth { 1668fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1669fcf5ef2aSThomas Huth } 1670fcf5ef2aSThomas Huth 1671fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1672fcf5ef2aSThomas Huth { 1673fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1674fcf5ef2aSThomas Huth } 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1677fcf5ef2aSThomas Huth { 1678fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth #endif 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1683fcf5ef2aSThomas Huth { 1684fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1685fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1686fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1687fcf5ef2aSThomas Huth } 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1690fcf5ef2aSThomas Huth { 1691fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1692fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1693fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1694fcf5ef2aSThomas Huth return 1; 1695fcf5ef2aSThomas Huth } 1696fcf5ef2aSThomas Huth #endif 1697fcf5ef2aSThomas Huth return 0; 1698fcf5ef2aSThomas Huth } 1699fcf5ef2aSThomas Huth 1700fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void) 1701fcf5ef2aSThomas Huth { 1702fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1703fcf5ef2aSThomas Huth } 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs, 1706fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1707fcf5ef2aSThomas Huth { 1708fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1709fcf5ef2aSThomas Huth 1710fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1711fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1714fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1715fcf5ef2aSThomas Huth 1716fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1717fcf5ef2aSThomas Huth } 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1720fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1721fcf5ef2aSThomas Huth { 1722fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1725fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1726fcf5ef2aSThomas Huth 1727fcf5ef2aSThomas Huth gen(dst, src); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1733fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1734fcf5ef2aSThomas Huth { 1735fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1738fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1739fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1740fcf5ef2aSThomas Huth 1741fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1742fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1745fcf5ef2aSThomas Huth } 1746fcf5ef2aSThomas Huth 1747fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1748fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1749fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1750fcf5ef2aSThomas Huth { 1751fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1752fcf5ef2aSThomas Huth 1753fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1754fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1755fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1756fcf5ef2aSThomas Huth 1757fcf5ef2aSThomas Huth gen(dst, src1, src2); 1758fcf5ef2aSThomas Huth 1759fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1760fcf5ef2aSThomas Huth } 1761fcf5ef2aSThomas Huth #endif 1762fcf5ef2aSThomas Huth 1763fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs, 1764fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1765fcf5ef2aSThomas Huth { 1766fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1769fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1772fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1773fcf5ef2aSThomas Huth 1774fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1775fcf5ef2aSThomas Huth } 1776fcf5ef2aSThomas Huth 1777fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1778fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1779fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1780fcf5ef2aSThomas Huth { 1781fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1782fcf5ef2aSThomas Huth 1783fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1784fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1785fcf5ef2aSThomas Huth 1786fcf5ef2aSThomas Huth gen(dst, src); 1787fcf5ef2aSThomas Huth 1788fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1789fcf5ef2aSThomas Huth } 1790fcf5ef2aSThomas Huth #endif 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1793fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1794fcf5ef2aSThomas Huth { 1795fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1798fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1799fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1802fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1803fcf5ef2aSThomas Huth 1804fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1808fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1809fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1810fcf5ef2aSThomas Huth { 1811fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1812fcf5ef2aSThomas Huth 1813fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1814fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1815fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth gen(dst, src1, src2); 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1820fcf5ef2aSThomas Huth } 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1823fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1824fcf5ef2aSThomas Huth { 1825fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1826fcf5ef2aSThomas Huth 1827fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1828fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1829fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1834fcf5ef2aSThomas Huth } 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1837fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1838fcf5ef2aSThomas Huth { 1839fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1842fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1843fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1844fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1845fcf5ef2aSThomas Huth 1846fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1847fcf5ef2aSThomas Huth 1848fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1849fcf5ef2aSThomas Huth } 1850fcf5ef2aSThomas Huth #endif 1851fcf5ef2aSThomas Huth 1852fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1853fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1854fcf5ef2aSThomas Huth { 1855fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1856fcf5ef2aSThomas Huth 1857fcf5ef2aSThomas Huth gen(cpu_env); 1858fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1859fcf5ef2aSThomas Huth 1860fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1861fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1862fcf5ef2aSThomas Huth } 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1865fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1866fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1867fcf5ef2aSThomas Huth { 1868fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1869fcf5ef2aSThomas Huth 1870fcf5ef2aSThomas Huth gen(cpu_env); 1871fcf5ef2aSThomas Huth 1872fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1873fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1874fcf5ef2aSThomas Huth } 1875fcf5ef2aSThomas Huth #endif 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1878fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1879fcf5ef2aSThomas Huth { 1880fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1881fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1882fcf5ef2aSThomas Huth 1883fcf5ef2aSThomas Huth gen(cpu_env); 1884fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1887fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1888fcf5ef2aSThomas Huth } 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1891fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1892fcf5ef2aSThomas Huth { 1893fcf5ef2aSThomas Huth TCGv_i64 dst; 1894fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1895fcf5ef2aSThomas Huth 1896fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1897fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1898fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1899fcf5ef2aSThomas Huth 1900fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1901fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1902fcf5ef2aSThomas Huth 1903fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1904fcf5ef2aSThomas Huth } 1905fcf5ef2aSThomas Huth 1906fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1907fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1908fcf5ef2aSThomas Huth { 1909fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1912fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1915fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1916fcf5ef2aSThomas Huth 1917fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1918fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1919fcf5ef2aSThomas Huth } 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1922fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs, 1923fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1924fcf5ef2aSThomas Huth { 1925fcf5ef2aSThomas Huth TCGv_i64 dst; 1926fcf5ef2aSThomas Huth TCGv_i32 src; 1927fcf5ef2aSThomas Huth 1928fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1929fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1930fcf5ef2aSThomas Huth 1931fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1932fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1933fcf5ef2aSThomas Huth 1934fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1935fcf5ef2aSThomas Huth } 1936fcf5ef2aSThomas Huth #endif 1937fcf5ef2aSThomas Huth 1938fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1939fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1940fcf5ef2aSThomas Huth { 1941fcf5ef2aSThomas Huth TCGv_i64 dst; 1942fcf5ef2aSThomas Huth TCGv_i32 src; 1943fcf5ef2aSThomas Huth 1944fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1945fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1946fcf5ef2aSThomas Huth 1947fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1948fcf5ef2aSThomas Huth 1949fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1950fcf5ef2aSThomas Huth } 1951fcf5ef2aSThomas Huth 1952fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs, 1953fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1954fcf5ef2aSThomas Huth { 1955fcf5ef2aSThomas Huth TCGv_i32 dst; 1956fcf5ef2aSThomas Huth TCGv_i64 src; 1957fcf5ef2aSThomas Huth 1958fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1959fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1960fcf5ef2aSThomas Huth 1961fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1962fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1963fcf5ef2aSThomas Huth 1964fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1965fcf5ef2aSThomas Huth } 1966fcf5ef2aSThomas Huth 1967fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1968fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1969fcf5ef2aSThomas Huth { 1970fcf5ef2aSThomas Huth TCGv_i32 dst; 1971fcf5ef2aSThomas Huth 1972fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1973fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1974fcf5ef2aSThomas Huth 1975fcf5ef2aSThomas Huth gen(dst, cpu_env); 1976fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1977fcf5ef2aSThomas Huth 1978fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1979fcf5ef2aSThomas Huth } 1980fcf5ef2aSThomas Huth 1981fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1982fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1983fcf5ef2aSThomas Huth { 1984fcf5ef2aSThomas Huth TCGv_i64 dst; 1985fcf5ef2aSThomas Huth 1986fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1987fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1988fcf5ef2aSThomas Huth 1989fcf5ef2aSThomas Huth gen(dst, cpu_env); 1990fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1991fcf5ef2aSThomas Huth 1992fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1993fcf5ef2aSThomas Huth } 1994fcf5ef2aSThomas Huth 1995fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1996fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1997fcf5ef2aSThomas Huth { 1998fcf5ef2aSThomas Huth TCGv_i32 src; 1999fcf5ef2aSThomas Huth 2000fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 2001fcf5ef2aSThomas Huth 2002fcf5ef2aSThomas Huth gen(cpu_env, src); 2003fcf5ef2aSThomas Huth 2004fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 2005fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 2006fcf5ef2aSThomas Huth } 2007fcf5ef2aSThomas Huth 2008fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 2009fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 2010fcf5ef2aSThomas Huth { 2011fcf5ef2aSThomas Huth TCGv_i64 src; 2012fcf5ef2aSThomas Huth 2013fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 2014fcf5ef2aSThomas Huth 2015fcf5ef2aSThomas Huth gen(cpu_env, src); 2016fcf5ef2aSThomas Huth 2017fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 2018fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 2019fcf5ef2aSThomas Huth } 2020fcf5ef2aSThomas Huth 2021fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 202214776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 2023fcf5ef2aSThomas Huth { 2024fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2025fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop); 2026fcf5ef2aSThomas Huth } 2027fcf5ef2aSThomas Huth 2028fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 2029fcf5ef2aSThomas Huth { 2030fcf5ef2aSThomas Huth TCGv m1 = tcg_const_tl(0xff); 2031fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2032fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 2033fcf5ef2aSThomas Huth tcg_temp_free(m1); 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth 2036fcf5ef2aSThomas Huth /* asi moves */ 2037fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 2038fcf5ef2aSThomas Huth typedef enum { 2039fcf5ef2aSThomas Huth GET_ASI_HELPER, 2040fcf5ef2aSThomas Huth GET_ASI_EXCP, 2041fcf5ef2aSThomas Huth GET_ASI_DIRECT, 2042fcf5ef2aSThomas Huth GET_ASI_DTWINX, 2043fcf5ef2aSThomas Huth GET_ASI_BLOCK, 2044fcf5ef2aSThomas Huth GET_ASI_SHORT, 2045fcf5ef2aSThomas Huth GET_ASI_BCOPY, 2046fcf5ef2aSThomas Huth GET_ASI_BFILL, 2047fcf5ef2aSThomas Huth } ASIType; 2048fcf5ef2aSThomas Huth 2049fcf5ef2aSThomas Huth typedef struct { 2050fcf5ef2aSThomas Huth ASIType type; 2051fcf5ef2aSThomas Huth int asi; 2052fcf5ef2aSThomas Huth int mem_idx; 205314776ab5STony Nguyen MemOp memop; 2054fcf5ef2aSThomas Huth } DisasASI; 2055fcf5ef2aSThomas Huth 205614776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 2057fcf5ef2aSThomas Huth { 2058fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 2059fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 2060fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 2061fcf5ef2aSThomas Huth 2062fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 2063fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 2064fcf5ef2aSThomas Huth if (IS_IMM) { 2065fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2066fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2067fcf5ef2aSThomas Huth } else if (supervisor(dc) 2068fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 2069fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 2070fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 2071fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 2072fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 2073fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 2074fcf5ef2aSThomas Huth switch (asi) { 2075fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 2076fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2077fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2078fcf5ef2aSThomas Huth break; 2079fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 2080fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2081fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2082fcf5ef2aSThomas Huth break; 2083fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 2084fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 2085fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2086fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2087fcf5ef2aSThomas Huth break; 2088fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 2089fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2090fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 2091fcf5ef2aSThomas Huth break; 2092fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 2093fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2094fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 2095fcf5ef2aSThomas Huth break; 2096fcf5ef2aSThomas Huth } 20976e10f37cSKONRAD Frederic 20986e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 20996e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 21006e10f37cSKONRAD Frederic */ 21016e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 2102fcf5ef2aSThomas Huth } else { 2103fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 2104fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2105fcf5ef2aSThomas Huth } 2106fcf5ef2aSThomas Huth #else 2107fcf5ef2aSThomas Huth if (IS_IMM) { 2108fcf5ef2aSThomas Huth asi = dc->asi; 2109fcf5ef2aSThomas Huth } 2110fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 2111fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 2112fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 2113fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 2114fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 2115fcf5ef2aSThomas Huth done properly in the helper. */ 2116fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 2117fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 2118fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2119fcf5ef2aSThomas Huth } else { 2120fcf5ef2aSThomas Huth switch (asi) { 2121fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 2122fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2123fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2124fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2125fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2126fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2127fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2128fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2129fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2130fcf5ef2aSThomas Huth break; 2131fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2132fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2133fcf5ef2aSThomas Huth case ASI_TWINX_N: 2134fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2135fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2136fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 21379a10756dSArtyom Tarasenko if (hypervisor(dc)) { 213884f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 21399a10756dSArtyom Tarasenko } else { 2140fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 21419a10756dSArtyom Tarasenko } 2142fcf5ef2aSThomas Huth break; 2143fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2144fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2145fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2146fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2147fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2148fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2149fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2150fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2151fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2152fcf5ef2aSThomas Huth break; 2153fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2154fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2155fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2156fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2157fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2158fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2159fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2160fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2161fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2162fcf5ef2aSThomas Huth break; 2163fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2164fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2165fcf5ef2aSThomas Huth case ASI_TWINX_S: 2166fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2167fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2168fcf5ef2aSThomas Huth case ASI_BLK_S: 2169fcf5ef2aSThomas Huth case ASI_BLK_SL: 2170fcf5ef2aSThomas Huth case ASI_FL8_S: 2171fcf5ef2aSThomas Huth case ASI_FL8_SL: 2172fcf5ef2aSThomas Huth case ASI_FL16_S: 2173fcf5ef2aSThomas Huth case ASI_FL16_SL: 2174fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2175fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2176fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2177fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2178fcf5ef2aSThomas Huth } 2179fcf5ef2aSThomas Huth break; 2180fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2181fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2182fcf5ef2aSThomas Huth case ASI_TWINX_P: 2183fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2184fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2185fcf5ef2aSThomas Huth case ASI_BLK_P: 2186fcf5ef2aSThomas Huth case ASI_BLK_PL: 2187fcf5ef2aSThomas Huth case ASI_FL8_P: 2188fcf5ef2aSThomas Huth case ASI_FL8_PL: 2189fcf5ef2aSThomas Huth case ASI_FL16_P: 2190fcf5ef2aSThomas Huth case ASI_FL16_PL: 2191fcf5ef2aSThomas Huth break; 2192fcf5ef2aSThomas Huth } 2193fcf5ef2aSThomas Huth switch (asi) { 2194fcf5ef2aSThomas Huth case ASI_REAL: 2195fcf5ef2aSThomas Huth case ASI_REAL_IO: 2196fcf5ef2aSThomas Huth case ASI_REAL_L: 2197fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2198fcf5ef2aSThomas Huth case ASI_N: 2199fcf5ef2aSThomas Huth case ASI_NL: 2200fcf5ef2aSThomas Huth case ASI_AIUP: 2201fcf5ef2aSThomas Huth case ASI_AIUPL: 2202fcf5ef2aSThomas Huth case ASI_AIUS: 2203fcf5ef2aSThomas Huth case ASI_AIUSL: 2204fcf5ef2aSThomas Huth case ASI_S: 2205fcf5ef2aSThomas Huth case ASI_SL: 2206fcf5ef2aSThomas Huth case ASI_P: 2207fcf5ef2aSThomas Huth case ASI_PL: 2208fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2209fcf5ef2aSThomas Huth break; 2210fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2211fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2212fcf5ef2aSThomas Huth case ASI_TWINX_N: 2213fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2214fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2215fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2216fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2217fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2218fcf5ef2aSThomas Huth case ASI_TWINX_P: 2219fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2220fcf5ef2aSThomas Huth case ASI_TWINX_S: 2221fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2222fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2223fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2224fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2225fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2226fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2227fcf5ef2aSThomas Huth break; 2228fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2229fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2230fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2231fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2232fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2233fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2234fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2235fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2236fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2237fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2238fcf5ef2aSThomas Huth case ASI_BLK_S: 2239fcf5ef2aSThomas Huth case ASI_BLK_SL: 2240fcf5ef2aSThomas Huth case ASI_BLK_P: 2241fcf5ef2aSThomas Huth case ASI_BLK_PL: 2242fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2243fcf5ef2aSThomas Huth break; 2244fcf5ef2aSThomas Huth case ASI_FL8_S: 2245fcf5ef2aSThomas Huth case ASI_FL8_SL: 2246fcf5ef2aSThomas Huth case ASI_FL8_P: 2247fcf5ef2aSThomas Huth case ASI_FL8_PL: 2248fcf5ef2aSThomas Huth memop = MO_UB; 2249fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2250fcf5ef2aSThomas Huth break; 2251fcf5ef2aSThomas Huth case ASI_FL16_S: 2252fcf5ef2aSThomas Huth case ASI_FL16_SL: 2253fcf5ef2aSThomas Huth case ASI_FL16_P: 2254fcf5ef2aSThomas Huth case ASI_FL16_PL: 2255fcf5ef2aSThomas Huth memop = MO_TEUW; 2256fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2257fcf5ef2aSThomas Huth break; 2258fcf5ef2aSThomas Huth } 2259fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2260fcf5ef2aSThomas Huth if (asi & 8) { 2261fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2262fcf5ef2aSThomas Huth } 2263fcf5ef2aSThomas Huth } 2264fcf5ef2aSThomas Huth #endif 2265fcf5ef2aSThomas Huth 2266fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2267fcf5ef2aSThomas Huth } 2268fcf5ef2aSThomas Huth 2269fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 227014776ab5STony Nguyen int insn, MemOp memop) 2271fcf5ef2aSThomas Huth { 2272fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2273fcf5ef2aSThomas Huth 2274fcf5ef2aSThomas Huth switch (da.type) { 2275fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2276fcf5ef2aSThomas Huth break; 2277fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2278fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2279fcf5ef2aSThomas Huth break; 2280fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2281fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2282fcf5ef2aSThomas Huth tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop); 2283fcf5ef2aSThomas Huth break; 2284fcf5ef2aSThomas Huth default: 2285fcf5ef2aSThomas Huth { 2286fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2287fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop); 2288fcf5ef2aSThomas Huth 2289fcf5ef2aSThomas Huth save_state(dc); 2290fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2291fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2292fcf5ef2aSThomas Huth #else 2293fcf5ef2aSThomas Huth { 2294fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2295fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2296fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2297fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2298fcf5ef2aSThomas Huth } 2299fcf5ef2aSThomas Huth #endif 2300fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2301fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2302fcf5ef2aSThomas Huth } 2303fcf5ef2aSThomas Huth break; 2304fcf5ef2aSThomas Huth } 2305fcf5ef2aSThomas Huth } 2306fcf5ef2aSThomas Huth 2307fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 230814776ab5STony Nguyen int insn, MemOp memop) 2309fcf5ef2aSThomas Huth { 2310fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2311fcf5ef2aSThomas Huth 2312fcf5ef2aSThomas Huth switch (da.type) { 2313fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2314fcf5ef2aSThomas Huth break; 2315fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 23163390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2317fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2318fcf5ef2aSThomas Huth break; 23193390537bSArtyom Tarasenko #else 23203390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 23213390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 23223390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 23233390537bSArtyom Tarasenko return; 23243390537bSArtyom Tarasenko } 23253390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 23263390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 23273390537bSArtyom Tarasenko #endif 2328*fc0cd867SChen Qun /* fall through */ 2329fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2330fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2331fcf5ef2aSThomas Huth tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop); 2332fcf5ef2aSThomas Huth break; 2333fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2334fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2335fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2336fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2337fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2338fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2339fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2340fcf5ef2aSThomas Huth { 2341fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2342fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 2343fcf5ef2aSThomas Huth TCGv four = tcg_const_tl(4); 2344fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2345fcf5ef2aSThomas Huth int i; 2346fcf5ef2aSThomas Huth 2347fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2348fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2349fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2350fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2351fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2352fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2353fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2354fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2355fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2356fcf5ef2aSThomas Huth } 2357fcf5ef2aSThomas Huth 2358fcf5ef2aSThomas Huth tcg_temp_free(saddr); 2359fcf5ef2aSThomas Huth tcg_temp_free(daddr); 2360fcf5ef2aSThomas Huth tcg_temp_free(four); 2361fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 2362fcf5ef2aSThomas Huth } 2363fcf5ef2aSThomas Huth break; 2364fcf5ef2aSThomas Huth #endif 2365fcf5ef2aSThomas Huth default: 2366fcf5ef2aSThomas Huth { 2367fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2368fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop & MO_SIZE); 2369fcf5ef2aSThomas Huth 2370fcf5ef2aSThomas Huth save_state(dc); 2371fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2372fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2373fcf5ef2aSThomas Huth #else 2374fcf5ef2aSThomas Huth { 2375fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2376fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2377fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2378fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2379fcf5ef2aSThomas Huth } 2380fcf5ef2aSThomas Huth #endif 2381fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2382fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2383fcf5ef2aSThomas Huth 2384fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2385fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2386fcf5ef2aSThomas Huth } 2387fcf5ef2aSThomas Huth break; 2388fcf5ef2aSThomas Huth } 2389fcf5ef2aSThomas Huth } 2390fcf5ef2aSThomas Huth 2391fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2392fcf5ef2aSThomas Huth TCGv addr, int insn) 2393fcf5ef2aSThomas Huth { 2394fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2395fcf5ef2aSThomas Huth 2396fcf5ef2aSThomas Huth switch (da.type) { 2397fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2398fcf5ef2aSThomas Huth break; 2399fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2400fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2401fcf5ef2aSThomas Huth break; 2402fcf5ef2aSThomas Huth default: 2403fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2404fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2405fcf5ef2aSThomas Huth break; 2406fcf5ef2aSThomas Huth } 2407fcf5ef2aSThomas Huth } 2408fcf5ef2aSThomas Huth 2409fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2410fcf5ef2aSThomas Huth int insn, int rd) 2411fcf5ef2aSThomas Huth { 2412fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2413fcf5ef2aSThomas Huth TCGv oldv; 2414fcf5ef2aSThomas Huth 2415fcf5ef2aSThomas Huth switch (da.type) { 2416fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2417fcf5ef2aSThomas Huth return; 2418fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2419fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2420fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2421fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2422fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2423fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2424fcf5ef2aSThomas Huth break; 2425fcf5ef2aSThomas Huth default: 2426fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2427fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2428fcf5ef2aSThomas Huth break; 2429fcf5ef2aSThomas Huth } 2430fcf5ef2aSThomas Huth } 2431fcf5ef2aSThomas Huth 2432fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2433fcf5ef2aSThomas Huth { 2434fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2435fcf5ef2aSThomas Huth 2436fcf5ef2aSThomas Huth switch (da.type) { 2437fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2438fcf5ef2aSThomas Huth break; 2439fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2440fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2441fcf5ef2aSThomas Huth break; 2442fcf5ef2aSThomas Huth default: 24433db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 24443db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2445af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 24463db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 24473db010c3SRichard Henderson } else { 24483db010c3SRichard Henderson TCGv_i32 r_asi = tcg_const_i32(da.asi); 24493db010c3SRichard Henderson TCGv_i32 r_mop = tcg_const_i32(MO_UB); 24503db010c3SRichard Henderson TCGv_i64 s64, t64; 24513db010c3SRichard Henderson 24523db010c3SRichard Henderson save_state(dc); 24533db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 24543db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 24553db010c3SRichard Henderson 24563db010c3SRichard Henderson s64 = tcg_const_i64(0xff); 24573db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 24583db010c3SRichard Henderson tcg_temp_free_i64(s64); 24593db010c3SRichard Henderson tcg_temp_free_i32(r_mop); 24603db010c3SRichard Henderson tcg_temp_free_i32(r_asi); 24613db010c3SRichard Henderson 24623db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 24633db010c3SRichard Henderson tcg_temp_free_i64(t64); 24643db010c3SRichard Henderson 24653db010c3SRichard Henderson /* End the TB. */ 24663db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 24673db010c3SRichard Henderson } 2468fcf5ef2aSThomas Huth break; 2469fcf5ef2aSThomas Huth } 2470fcf5ef2aSThomas Huth } 2471fcf5ef2aSThomas Huth #endif 2472fcf5ef2aSThomas Huth 2473fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2474fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2475fcf5ef2aSThomas Huth int insn, int size, int rd) 2476fcf5ef2aSThomas Huth { 2477fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2478fcf5ef2aSThomas Huth TCGv_i32 d32; 2479fcf5ef2aSThomas Huth TCGv_i64 d64; 2480fcf5ef2aSThomas Huth 2481fcf5ef2aSThomas Huth switch (da.type) { 2482fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2483fcf5ef2aSThomas Huth break; 2484fcf5ef2aSThomas Huth 2485fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2486fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2487fcf5ef2aSThomas Huth switch (size) { 2488fcf5ef2aSThomas Huth case 4: 2489fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2490fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop); 2491fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2492fcf5ef2aSThomas Huth break; 2493fcf5ef2aSThomas Huth case 8: 2494fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2495fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2496fcf5ef2aSThomas Huth break; 2497fcf5ef2aSThomas Huth case 16: 2498fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2499fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2500fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2501fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2502fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2503fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2504fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2505fcf5ef2aSThomas Huth break; 2506fcf5ef2aSThomas Huth default: 2507fcf5ef2aSThomas Huth g_assert_not_reached(); 2508fcf5ef2aSThomas Huth } 2509fcf5ef2aSThomas Huth break; 2510fcf5ef2aSThomas Huth 2511fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2512fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2513fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 251414776ab5STony Nguyen MemOp memop; 2515fcf5ef2aSThomas Huth TCGv eight; 2516fcf5ef2aSThomas Huth int i; 2517fcf5ef2aSThomas Huth 2518fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2519fcf5ef2aSThomas Huth 2520fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2521fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2522fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2523fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2524fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2525fcf5ef2aSThomas Huth da.mem_idx, memop); 2526fcf5ef2aSThomas Huth if (i == 7) { 2527fcf5ef2aSThomas Huth break; 2528fcf5ef2aSThomas Huth } 2529fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2530fcf5ef2aSThomas Huth memop = da.memop; 2531fcf5ef2aSThomas Huth } 2532fcf5ef2aSThomas Huth tcg_temp_free(eight); 2533fcf5ef2aSThomas Huth } else { 2534fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2535fcf5ef2aSThomas Huth } 2536fcf5ef2aSThomas Huth break; 2537fcf5ef2aSThomas Huth 2538fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2539fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2540fcf5ef2aSThomas Huth if (size == 8) { 2541fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2542fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2543fcf5ef2aSThomas Huth } else { 2544fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2545fcf5ef2aSThomas Huth } 2546fcf5ef2aSThomas Huth break; 2547fcf5ef2aSThomas Huth 2548fcf5ef2aSThomas Huth default: 2549fcf5ef2aSThomas Huth { 2550fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2551fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2552fcf5ef2aSThomas Huth 2553fcf5ef2aSThomas Huth save_state(dc); 2554fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2555fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2556fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2557fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2558fcf5ef2aSThomas Huth switch (size) { 2559fcf5ef2aSThomas Huth case 4: 2560fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2561fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2562fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2563fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2564fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2565fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2566fcf5ef2aSThomas Huth break; 2567fcf5ef2aSThomas Huth case 8: 2568fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2569fcf5ef2aSThomas Huth break; 2570fcf5ef2aSThomas Huth case 16: 2571fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2572fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2573fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2574fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2575fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2576fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2577fcf5ef2aSThomas Huth break; 2578fcf5ef2aSThomas Huth default: 2579fcf5ef2aSThomas Huth g_assert_not_reached(); 2580fcf5ef2aSThomas Huth } 2581fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2582fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2583fcf5ef2aSThomas Huth } 2584fcf5ef2aSThomas Huth break; 2585fcf5ef2aSThomas Huth } 2586fcf5ef2aSThomas Huth } 2587fcf5ef2aSThomas Huth 2588fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2589fcf5ef2aSThomas Huth int insn, int size, int rd) 2590fcf5ef2aSThomas Huth { 2591fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2592fcf5ef2aSThomas Huth TCGv_i32 d32; 2593fcf5ef2aSThomas Huth 2594fcf5ef2aSThomas Huth switch (da.type) { 2595fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2596fcf5ef2aSThomas Huth break; 2597fcf5ef2aSThomas Huth 2598fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2599fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2600fcf5ef2aSThomas Huth switch (size) { 2601fcf5ef2aSThomas Huth case 4: 2602fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2603fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop); 2604fcf5ef2aSThomas Huth break; 2605fcf5ef2aSThomas Huth case 8: 2606fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2607fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2608fcf5ef2aSThomas Huth break; 2609fcf5ef2aSThomas Huth case 16: 2610fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2611fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2612fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2613fcf5ef2aSThomas Huth having to probe the second page before performing the first 2614fcf5ef2aSThomas Huth write. */ 2615fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2616fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2617fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2618fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2619fcf5ef2aSThomas Huth break; 2620fcf5ef2aSThomas Huth default: 2621fcf5ef2aSThomas Huth g_assert_not_reached(); 2622fcf5ef2aSThomas Huth } 2623fcf5ef2aSThomas Huth break; 2624fcf5ef2aSThomas Huth 2625fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2626fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2627fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 262814776ab5STony Nguyen MemOp memop; 2629fcf5ef2aSThomas Huth TCGv eight; 2630fcf5ef2aSThomas Huth int i; 2631fcf5ef2aSThomas Huth 2632fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2633fcf5ef2aSThomas Huth 2634fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2635fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2636fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2637fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2638fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2639fcf5ef2aSThomas Huth da.mem_idx, memop); 2640fcf5ef2aSThomas Huth if (i == 7) { 2641fcf5ef2aSThomas Huth break; 2642fcf5ef2aSThomas Huth } 2643fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2644fcf5ef2aSThomas Huth memop = da.memop; 2645fcf5ef2aSThomas Huth } 2646fcf5ef2aSThomas Huth tcg_temp_free(eight); 2647fcf5ef2aSThomas Huth } else { 2648fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2649fcf5ef2aSThomas Huth } 2650fcf5ef2aSThomas Huth break; 2651fcf5ef2aSThomas Huth 2652fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2653fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2654fcf5ef2aSThomas Huth if (size == 8) { 2655fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2656fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2657fcf5ef2aSThomas Huth } else { 2658fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2659fcf5ef2aSThomas Huth } 2660fcf5ef2aSThomas Huth break; 2661fcf5ef2aSThomas Huth 2662fcf5ef2aSThomas Huth default: 2663fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2664fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2665fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2666fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2667fcf5ef2aSThomas Huth break; 2668fcf5ef2aSThomas Huth } 2669fcf5ef2aSThomas Huth } 2670fcf5ef2aSThomas Huth 2671fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2672fcf5ef2aSThomas Huth { 2673fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2674fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2675fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth switch (da.type) { 2678fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2679fcf5ef2aSThomas Huth return; 2680fcf5ef2aSThomas Huth 2681fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2682fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2683fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2684fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2685fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2686fcf5ef2aSThomas Huth break; 2687fcf5ef2aSThomas Huth 2688fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2689fcf5ef2aSThomas Huth { 2690fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2693fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop); 2694fcf5ef2aSThomas Huth 2695fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2696fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2697fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2698fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2699fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2700fcf5ef2aSThomas Huth } else { 2701fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2702fcf5ef2aSThomas Huth } 2703fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2704fcf5ef2aSThomas Huth } 2705fcf5ef2aSThomas Huth break; 2706fcf5ef2aSThomas Huth 2707fcf5ef2aSThomas Huth default: 2708fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2709fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2710fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2711fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2712fcf5ef2aSThomas Huth { 2713fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2714fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2715fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth save_state(dc); 2718fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2719fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2720fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2721fcf5ef2aSThomas Huth 2722fcf5ef2aSThomas Huth /* See above. */ 2723fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2724fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2725fcf5ef2aSThomas Huth } else { 2726fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2727fcf5ef2aSThomas Huth } 2728fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2729fcf5ef2aSThomas Huth } 2730fcf5ef2aSThomas Huth break; 2731fcf5ef2aSThomas Huth } 2732fcf5ef2aSThomas Huth 2733fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2734fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2735fcf5ef2aSThomas Huth } 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2738fcf5ef2aSThomas Huth int insn, int rd) 2739fcf5ef2aSThomas Huth { 2740fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2741fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2742fcf5ef2aSThomas Huth 2743fcf5ef2aSThomas Huth switch (da.type) { 2744fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2745fcf5ef2aSThomas Huth break; 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2748fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2749fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2750fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2751fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2752fcf5ef2aSThomas Huth break; 2753fcf5ef2aSThomas Huth 2754fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2755fcf5ef2aSThomas Huth { 2756fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2757fcf5ef2aSThomas Huth 2758fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2759fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2760fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2761fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2762fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2763fcf5ef2aSThomas Huth } else { 2764fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2765fcf5ef2aSThomas Huth } 2766fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2767fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2768fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2769fcf5ef2aSThomas Huth } 2770fcf5ef2aSThomas Huth break; 2771fcf5ef2aSThomas Huth 2772fcf5ef2aSThomas Huth default: 2773fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2774fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2775fcf5ef2aSThomas Huth { 2776fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2777fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2778fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2779fcf5ef2aSThomas Huth 2780fcf5ef2aSThomas Huth /* See above. */ 2781fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2782fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2783fcf5ef2aSThomas Huth } else { 2784fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2785fcf5ef2aSThomas Huth } 2786fcf5ef2aSThomas Huth 2787fcf5ef2aSThomas Huth save_state(dc); 2788fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2789fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2790fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2791fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2792fcf5ef2aSThomas Huth } 2793fcf5ef2aSThomas Huth break; 2794fcf5ef2aSThomas Huth } 2795fcf5ef2aSThomas Huth } 2796fcf5ef2aSThomas Huth 2797fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2798fcf5ef2aSThomas Huth int insn, int rd) 2799fcf5ef2aSThomas Huth { 2800fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2801fcf5ef2aSThomas Huth TCGv oldv; 2802fcf5ef2aSThomas Huth 2803fcf5ef2aSThomas Huth switch (da.type) { 2804fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2805fcf5ef2aSThomas Huth return; 2806fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2807fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2808fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2809fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2810fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2811fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2812fcf5ef2aSThomas Huth break; 2813fcf5ef2aSThomas Huth default: 2814fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2815fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2816fcf5ef2aSThomas Huth break; 2817fcf5ef2aSThomas Huth } 2818fcf5ef2aSThomas Huth } 2819fcf5ef2aSThomas Huth 2820fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2821fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2822fcf5ef2aSThomas Huth { 2823fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2824fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2825fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2826fcf5ef2aSThomas Huth are unchanged. */ 2827fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2828fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2829fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2830fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2831fcf5ef2aSThomas Huth 2832fcf5ef2aSThomas Huth switch (da.type) { 2833fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2834fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2835fcf5ef2aSThomas Huth return; 2836fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2837fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2838fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop); 2839fcf5ef2aSThomas Huth break; 2840fcf5ef2aSThomas Huth default: 2841fcf5ef2aSThomas Huth { 2842fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2843fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2844fcf5ef2aSThomas Huth 2845fcf5ef2aSThomas Huth save_state(dc); 2846fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2847fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2848fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2849fcf5ef2aSThomas Huth } 2850fcf5ef2aSThomas Huth break; 2851fcf5ef2aSThomas Huth } 2852fcf5ef2aSThomas Huth 2853fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2854fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2855fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2856fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2857fcf5ef2aSThomas Huth } 2858fcf5ef2aSThomas Huth 2859fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2860fcf5ef2aSThomas Huth int insn, int rd) 2861fcf5ef2aSThomas Huth { 2862fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2863fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2864fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2865fcf5ef2aSThomas Huth 2866fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2867fcf5ef2aSThomas Huth 2868fcf5ef2aSThomas Huth switch (da.type) { 2869fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2870fcf5ef2aSThomas Huth break; 2871fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2872fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2873fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2874fcf5ef2aSThomas Huth break; 2875fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2876fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2877fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2878fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2879fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2880fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2881fcf5ef2aSThomas Huth { 2882fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 2883fcf5ef2aSThomas Huth TCGv eight = tcg_const_tl(8); 2884fcf5ef2aSThomas Huth int i; 2885fcf5ef2aSThomas Huth 2886fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2887fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2888fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2889fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2890fcf5ef2aSThomas Huth } 2891fcf5ef2aSThomas Huth 2892fcf5ef2aSThomas Huth tcg_temp_free(d_addr); 2893fcf5ef2aSThomas Huth tcg_temp_free(eight); 2894fcf5ef2aSThomas Huth } 2895fcf5ef2aSThomas Huth break; 2896fcf5ef2aSThomas Huth default: 2897fcf5ef2aSThomas Huth { 2898fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2899fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2900fcf5ef2aSThomas Huth 2901fcf5ef2aSThomas Huth save_state(dc); 2902fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2903fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2904fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2905fcf5ef2aSThomas Huth } 2906fcf5ef2aSThomas Huth break; 2907fcf5ef2aSThomas Huth } 2908fcf5ef2aSThomas Huth 2909fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2910fcf5ef2aSThomas Huth } 2911fcf5ef2aSThomas Huth #endif 2912fcf5ef2aSThomas Huth 2913fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2914fcf5ef2aSThomas Huth { 2915fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2916fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2917fcf5ef2aSThomas Huth } 2918fcf5ef2aSThomas Huth 2919fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2920fcf5ef2aSThomas Huth { 2921fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2922fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 2923fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 2924fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2925fcf5ef2aSThomas Huth return t; 2926fcf5ef2aSThomas Huth } else { /* register */ 2927fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2928fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2929fcf5ef2aSThomas Huth } 2930fcf5ef2aSThomas Huth } 2931fcf5ef2aSThomas Huth 2932fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2933fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2934fcf5ef2aSThomas Huth { 2935fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2936fcf5ef2aSThomas Huth 2937fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2938fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2939fcf5ef2aSThomas Huth the later. */ 2940fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2941fcf5ef2aSThomas Huth if (cmp->is_bool) { 2942fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2943fcf5ef2aSThomas Huth } else { 2944fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2945fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2946fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2947fcf5ef2aSThomas Huth tcg_temp_free_i64(c64); 2948fcf5ef2aSThomas Huth } 2949fcf5ef2aSThomas Huth 2950fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2951fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2952fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 2953fcf5ef2aSThomas Huth zero = tcg_const_i32(0); 2954fcf5ef2aSThomas Huth 2955fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2956fcf5ef2aSThomas Huth 2957fcf5ef2aSThomas Huth tcg_temp_free_i32(c32); 2958fcf5ef2aSThomas Huth tcg_temp_free_i32(zero); 2959fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2960fcf5ef2aSThomas Huth } 2961fcf5ef2aSThomas Huth 2962fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2963fcf5ef2aSThomas Huth { 2964fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2965fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2966fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2967fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2968fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2969fcf5ef2aSThomas Huth } 2970fcf5ef2aSThomas Huth 2971fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2972fcf5ef2aSThomas Huth { 2973fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2974fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2975fcf5ef2aSThomas Huth 2976fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2977fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2978fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2979fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2980fcf5ef2aSThomas Huth 2981fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2982fcf5ef2aSThomas Huth } 2983fcf5ef2aSThomas Huth 2984fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2985fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2986fcf5ef2aSThomas Huth { 2987fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2988fcf5ef2aSThomas Huth 2989fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2990fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2991fcf5ef2aSThomas Huth 2992fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2993fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2994fcf5ef2aSThomas Huth 2995fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2996fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2997fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2998fcf5ef2aSThomas Huth 2999fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 3000fcf5ef2aSThomas Huth { 3001fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 3002fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 3003fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 3004fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tl_tmp); 3005fcf5ef2aSThomas Huth } 3006fcf5ef2aSThomas Huth 3007fcf5ef2aSThomas Huth tcg_temp_free_i32(r_tl); 3008fcf5ef2aSThomas Huth } 3009fcf5ef2aSThomas Huth #endif 3010fcf5ef2aSThomas Huth 3011fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 3012fcf5ef2aSThomas Huth int width, bool cc, bool left) 3013fcf5ef2aSThomas Huth { 3014fcf5ef2aSThomas Huth TCGv lo1, lo2, t1, t2; 3015fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 3016fcf5ef2aSThomas Huth int shift, imask, omask; 3017fcf5ef2aSThomas Huth 3018fcf5ef2aSThomas Huth if (cc) { 3019fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 3020fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 3021fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3022fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3023fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3024fcf5ef2aSThomas Huth } 3025fcf5ef2aSThomas Huth 3026fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 3027fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 3028fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 3029fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 3030fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 3031fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 3032fcf5ef2aSThomas Huth the value we're looking for. */ 3033fcf5ef2aSThomas Huth switch (width) { 3034fcf5ef2aSThomas Huth case 8: 3035fcf5ef2aSThomas Huth imask = 0x7; 3036fcf5ef2aSThomas Huth shift = 3; 3037fcf5ef2aSThomas Huth omask = 0xff; 3038fcf5ef2aSThomas Huth if (left) { 3039fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 3040fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 3041fcf5ef2aSThomas Huth } else { 3042fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 3043fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 3044fcf5ef2aSThomas Huth } 3045fcf5ef2aSThomas Huth break; 3046fcf5ef2aSThomas Huth case 16: 3047fcf5ef2aSThomas Huth imask = 0x6; 3048fcf5ef2aSThomas Huth shift = 1; 3049fcf5ef2aSThomas Huth omask = 0xf; 3050fcf5ef2aSThomas Huth if (left) { 3051fcf5ef2aSThomas Huth tabl = 0x8cef; 3052fcf5ef2aSThomas Huth tabr = 0xf731; 3053fcf5ef2aSThomas Huth } else { 3054fcf5ef2aSThomas Huth tabl = 0x137f; 3055fcf5ef2aSThomas Huth tabr = 0xfec8; 3056fcf5ef2aSThomas Huth } 3057fcf5ef2aSThomas Huth break; 3058fcf5ef2aSThomas Huth case 32: 3059fcf5ef2aSThomas Huth imask = 0x4; 3060fcf5ef2aSThomas Huth shift = 0; 3061fcf5ef2aSThomas Huth omask = 0x3; 3062fcf5ef2aSThomas Huth if (left) { 3063fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 3064fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 3065fcf5ef2aSThomas Huth } else { 3066fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 3067fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 3068fcf5ef2aSThomas Huth } 3069fcf5ef2aSThomas Huth break; 3070fcf5ef2aSThomas Huth default: 3071fcf5ef2aSThomas Huth abort(); 3072fcf5ef2aSThomas Huth } 3073fcf5ef2aSThomas Huth 3074fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 3075fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 3076fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 3077fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 3078fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 3079fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 3080fcf5ef2aSThomas Huth 3081fcf5ef2aSThomas Huth t1 = tcg_const_tl(tabl); 3082fcf5ef2aSThomas Huth t2 = tcg_const_tl(tabr); 3083fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo1, t1, lo1); 3084fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo2, t2, lo2); 3085fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 3086fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 3087fcf5ef2aSThomas Huth 3088fcf5ef2aSThomas Huth amask = -8; 3089fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 3090fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 3091fcf5ef2aSThomas Huth } 3092fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 3093fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 3094fcf5ef2aSThomas Huth 3095fcf5ef2aSThomas Huth /* We want to compute 3096fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 3097fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 3098fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 3099fcf5ef2aSThomas Huth Which we perform by 3100fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 3101fcf5ef2aSThomas Huth dst &= lo2 3102fcf5ef2aSThomas Huth */ 3103fcf5ef2aSThomas Huth tcg_gen_setcond_tl(TCG_COND_EQ, t1, s1, s2); 3104fcf5ef2aSThomas Huth tcg_gen_neg_tl(t1, t1); 3105fcf5ef2aSThomas Huth tcg_gen_or_tl(lo2, lo2, t1); 3106fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 3107fcf5ef2aSThomas Huth 3108fcf5ef2aSThomas Huth tcg_temp_free(lo1); 3109fcf5ef2aSThomas Huth tcg_temp_free(lo2); 3110fcf5ef2aSThomas Huth tcg_temp_free(t1); 3111fcf5ef2aSThomas Huth tcg_temp_free(t2); 3112fcf5ef2aSThomas Huth } 3113fcf5ef2aSThomas Huth 3114fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 3115fcf5ef2aSThomas Huth { 3116fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 3117fcf5ef2aSThomas Huth 3118fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 3119fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 3120fcf5ef2aSThomas Huth if (left) { 3121fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 3122fcf5ef2aSThomas Huth } 3123fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 3124fcf5ef2aSThomas Huth 3125fcf5ef2aSThomas Huth tcg_temp_free(tmp); 3126fcf5ef2aSThomas Huth } 3127fcf5ef2aSThomas Huth 3128fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 3129fcf5ef2aSThomas Huth { 3130fcf5ef2aSThomas Huth TCGv t1, t2, shift; 3131fcf5ef2aSThomas Huth 3132fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 3133fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 3134fcf5ef2aSThomas Huth shift = tcg_temp_new(); 3135fcf5ef2aSThomas Huth 3136fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 3137fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 3138fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 3139fcf5ef2aSThomas Huth 3140fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 3141fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 3142fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 3143fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 3144fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 3145fcf5ef2aSThomas Huth 3146fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 3147fcf5ef2aSThomas Huth 3148fcf5ef2aSThomas Huth tcg_temp_free(t1); 3149fcf5ef2aSThomas Huth tcg_temp_free(t2); 3150fcf5ef2aSThomas Huth tcg_temp_free(shift); 3151fcf5ef2aSThomas Huth } 3152fcf5ef2aSThomas Huth #endif 3153fcf5ef2aSThomas Huth 3154fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3155fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3156fcf5ef2aSThomas Huth goto illegal_insn; 3157fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3158fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3159fcf5ef2aSThomas Huth goto nfpu_insn; 3160fcf5ef2aSThomas Huth 3161fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3162fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 3163fcf5ef2aSThomas Huth { 3164fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3165fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3166fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3167fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3168fcf5ef2aSThomas Huth target_long simm; 3169fcf5ef2aSThomas Huth 3170fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3171fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3172fcf5ef2aSThomas Huth 3173fcf5ef2aSThomas Huth switch (opc) { 3174fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 3175fcf5ef2aSThomas Huth { 3176fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 3177fcf5ef2aSThomas Huth int32_t target; 3178fcf5ef2aSThomas Huth switch (xop) { 3179fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3180fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 3181fcf5ef2aSThomas Huth { 3182fcf5ef2aSThomas Huth int cc; 3183fcf5ef2aSThomas Huth 3184fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3185fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3186fcf5ef2aSThomas Huth target <<= 2; 3187fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3188fcf5ef2aSThomas Huth if (cc == 0) 3189fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3190fcf5ef2aSThomas Huth else if (cc == 2) 3191fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3192fcf5ef2aSThomas Huth else 3193fcf5ef2aSThomas Huth goto illegal_insn; 3194fcf5ef2aSThomas Huth goto jmp_insn; 3195fcf5ef2aSThomas Huth } 3196fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3197fcf5ef2aSThomas Huth { 3198fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3199fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3200fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3201fcf5ef2aSThomas Huth target <<= 2; 3202fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3203fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3204fcf5ef2aSThomas Huth goto jmp_insn; 3205fcf5ef2aSThomas Huth } 3206fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3207fcf5ef2aSThomas Huth { 3208fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3209fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3210fcf5ef2aSThomas Huth goto jmp_insn; 3211fcf5ef2aSThomas Huth } 3212fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3213fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3214fcf5ef2aSThomas Huth target <<= 2; 3215fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3216fcf5ef2aSThomas Huth goto jmp_insn; 3217fcf5ef2aSThomas Huth } 3218fcf5ef2aSThomas Huth #else 3219fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3220fcf5ef2aSThomas Huth { 3221fcf5ef2aSThomas Huth goto ncp_insn; 3222fcf5ef2aSThomas Huth } 3223fcf5ef2aSThomas Huth #endif 3224fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3225fcf5ef2aSThomas Huth { 3226fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3227fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3228fcf5ef2aSThomas Huth target <<= 2; 3229fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3230fcf5ef2aSThomas Huth goto jmp_insn; 3231fcf5ef2aSThomas Huth } 3232fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3233fcf5ef2aSThomas Huth { 3234fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3235fcf5ef2aSThomas Huth goto jmp_insn; 3236fcf5ef2aSThomas Huth } 3237fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3238fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3239fcf5ef2aSThomas Huth target <<= 2; 3240fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3241fcf5ef2aSThomas Huth goto jmp_insn; 3242fcf5ef2aSThomas Huth } 3243fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3244fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3245fcf5ef2aSThomas Huth if (rd) { 3246fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3247fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3248fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3249fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3250fcf5ef2aSThomas Huth } 3251fcf5ef2aSThomas Huth break; 3252fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3253fcf5ef2aSThomas Huth default: 3254fcf5ef2aSThomas Huth goto illegal_insn; 3255fcf5ef2aSThomas Huth } 3256fcf5ef2aSThomas Huth break; 3257fcf5ef2aSThomas Huth } 3258fcf5ef2aSThomas Huth break; 3259fcf5ef2aSThomas Huth case 1: /*CALL*/ 3260fcf5ef2aSThomas Huth { 3261fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3262fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3263fcf5ef2aSThomas Huth 3264fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3265fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3266fcf5ef2aSThomas Huth target += dc->pc; 3267fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3268fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3269fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3270fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3271fcf5ef2aSThomas Huth } 3272fcf5ef2aSThomas Huth #endif 3273fcf5ef2aSThomas Huth dc->npc = target; 3274fcf5ef2aSThomas Huth } 3275fcf5ef2aSThomas Huth goto jmp_insn; 3276fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3277fcf5ef2aSThomas Huth { 3278fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 3279fcf5ef2aSThomas Huth TCGv cpu_dst = get_temp_tl(dc); 3280fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3281fcf5ef2aSThomas Huth 3282fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3283fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3284fcf5ef2aSThomas Huth TCGv_i32 trap; 3285fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3286fcf5ef2aSThomas Huth int mask; 3287fcf5ef2aSThomas Huth 3288fcf5ef2aSThomas Huth if (cond == 0) { 3289fcf5ef2aSThomas Huth /* Trap never. */ 3290fcf5ef2aSThomas Huth break; 3291fcf5ef2aSThomas Huth } 3292fcf5ef2aSThomas Huth 3293fcf5ef2aSThomas Huth save_state(dc); 3294fcf5ef2aSThomas Huth 3295fcf5ef2aSThomas Huth if (cond != 8) { 3296fcf5ef2aSThomas Huth /* Conditional trap. */ 3297fcf5ef2aSThomas Huth DisasCompare cmp; 3298fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3299fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3300fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3301fcf5ef2aSThomas Huth if (cc == 0) { 3302fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3303fcf5ef2aSThomas Huth } else if (cc == 2) { 3304fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3305fcf5ef2aSThomas Huth } else { 3306fcf5ef2aSThomas Huth goto illegal_insn; 3307fcf5ef2aSThomas Huth } 3308fcf5ef2aSThomas Huth #else 3309fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3310fcf5ef2aSThomas Huth #endif 3311fcf5ef2aSThomas Huth l1 = gen_new_label(); 3312fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3313fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3314fcf5ef2aSThomas Huth free_compare(&cmp); 3315fcf5ef2aSThomas Huth } 3316fcf5ef2aSThomas Huth 3317fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3318fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3319fcf5ef2aSThomas Huth 3320fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3321fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3322fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3323fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3324fcf5ef2aSThomas Huth 3325fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3326fcf5ef2aSThomas Huth if (IS_IMM) { 33275c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3328fcf5ef2aSThomas Huth if (rs1 == 0) { 3329fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3330fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3331fcf5ef2aSThomas Huth mask = 0; 3332fcf5ef2aSThomas Huth } else { 3333fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3334fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3335fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3336fcf5ef2aSThomas Huth } 3337fcf5ef2aSThomas Huth } else { 3338fcf5ef2aSThomas Huth TCGv t1, t2; 3339fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3340fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3341fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3342fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3343fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3344fcf5ef2aSThomas Huth } 3345fcf5ef2aSThomas Huth if (mask != 0) { 3346fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3347fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3348fcf5ef2aSThomas Huth } 3349fcf5ef2aSThomas Huth 3350fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3351fcf5ef2aSThomas Huth tcg_temp_free_i32(trap); 3352fcf5ef2aSThomas Huth 3353fcf5ef2aSThomas Huth if (cond == 8) { 3354fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3355af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3356fcf5ef2aSThomas Huth goto jmp_insn; 3357fcf5ef2aSThomas Huth } else { 3358fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3359fcf5ef2aSThomas Huth gen_set_label(l1); 3360fcf5ef2aSThomas Huth break; 3361fcf5ef2aSThomas Huth } 3362fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3363fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3364fcf5ef2aSThomas Huth switch(rs1) { 3365fcf5ef2aSThomas Huth case 0: /* rdy */ 3366fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3367fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3368fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3369fcf5ef2aSThomas Huth II */ 3370fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3371fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3372fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3373fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3374fcf5ef2aSThomas Huth microSPARC II */ 3375fcf5ef2aSThomas Huth /* Read Asr17 */ 3376fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3377fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3378fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3379fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3380fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3381fcf5ef2aSThomas Huth break; 3382fcf5ef2aSThomas Huth } 3383fcf5ef2aSThomas Huth #endif 3384fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3385fcf5ef2aSThomas Huth break; 3386fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3387fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3388fcf5ef2aSThomas Huth update_psr(dc); 3389fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3390fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3391fcf5ef2aSThomas Huth break; 3392fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3393fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3394fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3395fcf5ef2aSThomas Huth break; 3396fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3397fcf5ef2aSThomas Huth { 3398fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3399fcf5ef2aSThomas Huth TCGv_i32 r_const; 3400fcf5ef2aSThomas Huth 3401fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3402fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3403fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3404fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 340546bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 340646bb0137SMark Cave-Ayland gen_io_start(); 340746bb0137SMark Cave-Ayland } 3408fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3409fcf5ef2aSThomas Huth r_const); 3410fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3411fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3412fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 341346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 341446bb0137SMark Cave-Ayland gen_io_end(); 341546bb0137SMark Cave-Ayland } 3416fcf5ef2aSThomas Huth } 3417fcf5ef2aSThomas Huth break; 3418fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3419fcf5ef2aSThomas Huth { 3420fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3421fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3422fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3423fcf5ef2aSThomas Huth } else { 3424fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3425fcf5ef2aSThomas Huth } 3426fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3427fcf5ef2aSThomas Huth } 3428fcf5ef2aSThomas Huth break; 3429fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3430fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3431fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3432fcf5ef2aSThomas Huth break; 3433fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3434fcf5ef2aSThomas Huth break; /* no effect */ 3435fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3436fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3437fcf5ef2aSThomas Huth goto jmp_insn; 3438fcf5ef2aSThomas Huth } 3439fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3440fcf5ef2aSThomas Huth break; 3441fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3442fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3443fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3444fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3445fcf5ef2aSThomas Huth break; 3446fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3447fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3448fcf5ef2aSThomas Huth break; 3449fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3450fcf5ef2aSThomas Huth { 3451fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3452fcf5ef2aSThomas Huth TCGv_i32 r_const; 3453fcf5ef2aSThomas Huth 3454fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3455fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3456fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3457fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 345846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 345946bb0137SMark Cave-Ayland gen_io_start(); 346046bb0137SMark Cave-Ayland } 3461fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3462fcf5ef2aSThomas Huth r_const); 3463fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3464fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3465fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 346646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 346746bb0137SMark Cave-Ayland gen_io_end(); 346846bb0137SMark Cave-Ayland } 3469fcf5ef2aSThomas Huth } 3470fcf5ef2aSThomas Huth break; 3471fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3472fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3473fcf5ef2aSThomas Huth break; 3474b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3475b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3476b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3477b8e31b3cSArtyom Tarasenko */ 3478b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3479b8e31b3cSArtyom Tarasenko { 3480b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3481b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3482b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3483b8e31b3cSArtyom Tarasenko } 3484b8e31b3cSArtyom Tarasenko break; 3485fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3486fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3487fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3488fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3489fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3490fcf5ef2aSThomas Huth #endif 3491fcf5ef2aSThomas Huth default: 3492fcf5ef2aSThomas Huth goto illegal_insn; 3493fcf5ef2aSThomas Huth } 3494fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3495fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3496fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3497fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3498fcf5ef2aSThomas Huth goto priv_insn; 3499fcf5ef2aSThomas Huth } 3500fcf5ef2aSThomas Huth update_psr(dc); 3501fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3502fcf5ef2aSThomas Huth #else 3503fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3504fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3505fcf5ef2aSThomas Huth goto priv_insn; 3506fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3507fcf5ef2aSThomas Huth switch (rs1) { 3508fcf5ef2aSThomas Huth case 0: // hpstate 3509f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3510f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3511fcf5ef2aSThomas Huth break; 3512fcf5ef2aSThomas Huth case 1: // htstate 3513fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3514fcf5ef2aSThomas Huth break; 3515fcf5ef2aSThomas Huth case 3: // hintp 3516fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3517fcf5ef2aSThomas Huth break; 3518fcf5ef2aSThomas Huth case 5: // htba 3519fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3520fcf5ef2aSThomas Huth break; 3521fcf5ef2aSThomas Huth case 6: // hver 3522fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3523fcf5ef2aSThomas Huth break; 3524fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3525fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3526fcf5ef2aSThomas Huth break; 3527fcf5ef2aSThomas Huth default: 3528fcf5ef2aSThomas Huth goto illegal_insn; 3529fcf5ef2aSThomas Huth } 3530fcf5ef2aSThomas Huth #endif 3531fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3532fcf5ef2aSThomas Huth break; 3533fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3534fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3535fcf5ef2aSThomas Huth goto priv_insn; 3536fcf5ef2aSThomas Huth } 3537fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 3538fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3539fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3540fcf5ef2aSThomas Huth switch (rs1) { 3541fcf5ef2aSThomas Huth case 0: // tpc 3542fcf5ef2aSThomas Huth { 3543fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3544fcf5ef2aSThomas Huth 3545fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3546fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3547fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3548fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3549fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3550fcf5ef2aSThomas Huth } 3551fcf5ef2aSThomas Huth break; 3552fcf5ef2aSThomas Huth case 1: // tnpc 3553fcf5ef2aSThomas Huth { 3554fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3555fcf5ef2aSThomas Huth 3556fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3557fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3558fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3559fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3560fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3561fcf5ef2aSThomas Huth } 3562fcf5ef2aSThomas Huth break; 3563fcf5ef2aSThomas Huth case 2: // tstate 3564fcf5ef2aSThomas Huth { 3565fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3566fcf5ef2aSThomas Huth 3567fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3568fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3569fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3570fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3571fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3572fcf5ef2aSThomas Huth } 3573fcf5ef2aSThomas Huth break; 3574fcf5ef2aSThomas Huth case 3: // tt 3575fcf5ef2aSThomas Huth { 3576fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3577fcf5ef2aSThomas Huth 3578fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3579fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3580fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3581fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3582fcf5ef2aSThomas Huth } 3583fcf5ef2aSThomas Huth break; 3584fcf5ef2aSThomas Huth case 4: // tick 3585fcf5ef2aSThomas Huth { 3586fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3587fcf5ef2aSThomas Huth TCGv_i32 r_const; 3588fcf5ef2aSThomas Huth 3589fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3590fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3591fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3592fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 359346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 359446bb0137SMark Cave-Ayland gen_io_start(); 359546bb0137SMark Cave-Ayland } 3596fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3597fcf5ef2aSThomas Huth r_tickptr, r_const); 3598fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3599fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 360046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 360146bb0137SMark Cave-Ayland gen_io_end(); 360246bb0137SMark Cave-Ayland } 3603fcf5ef2aSThomas Huth } 3604fcf5ef2aSThomas Huth break; 3605fcf5ef2aSThomas Huth case 5: // tba 3606fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3607fcf5ef2aSThomas Huth break; 3608fcf5ef2aSThomas Huth case 6: // pstate 3609fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3610fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3611fcf5ef2aSThomas Huth break; 3612fcf5ef2aSThomas Huth case 7: // tl 3613fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3614fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3615fcf5ef2aSThomas Huth break; 3616fcf5ef2aSThomas Huth case 8: // pil 3617fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3618fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3619fcf5ef2aSThomas Huth break; 3620fcf5ef2aSThomas Huth case 9: // cwp 3621fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3622fcf5ef2aSThomas Huth break; 3623fcf5ef2aSThomas Huth case 10: // cansave 3624fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3625fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3626fcf5ef2aSThomas Huth break; 3627fcf5ef2aSThomas Huth case 11: // canrestore 3628fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3629fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3630fcf5ef2aSThomas Huth break; 3631fcf5ef2aSThomas Huth case 12: // cleanwin 3632fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3633fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3634fcf5ef2aSThomas Huth break; 3635fcf5ef2aSThomas Huth case 13: // otherwin 3636fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3637fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3638fcf5ef2aSThomas Huth break; 3639fcf5ef2aSThomas Huth case 14: // wstate 3640fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3641fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3642fcf5ef2aSThomas Huth break; 3643fcf5ef2aSThomas Huth case 16: // UA2005 gl 3644fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3645fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3646fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3647fcf5ef2aSThomas Huth break; 3648fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3649fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3650fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3651fcf5ef2aSThomas Huth goto priv_insn; 3652fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3653fcf5ef2aSThomas Huth break; 3654fcf5ef2aSThomas Huth case 31: // ver 3655fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3656fcf5ef2aSThomas Huth break; 3657fcf5ef2aSThomas Huth case 15: // fq 3658fcf5ef2aSThomas Huth default: 3659fcf5ef2aSThomas Huth goto illegal_insn; 3660fcf5ef2aSThomas Huth } 3661fcf5ef2aSThomas Huth #else 3662fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3663fcf5ef2aSThomas Huth #endif 3664fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3665fcf5ef2aSThomas Huth break; 3666aa04c9d9SGiuseppe Musacchio #endif 3667aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3668fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3669fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3670fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3671fcf5ef2aSThomas Huth #else 3672fcf5ef2aSThomas Huth if (!supervisor(dc)) 3673fcf5ef2aSThomas Huth goto priv_insn; 3674fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3675fcf5ef2aSThomas Huth #endif 3676fcf5ef2aSThomas Huth break; 3677fcf5ef2aSThomas Huth #endif 3678fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3679fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3680fcf5ef2aSThomas Huth goto jmp_insn; 3681fcf5ef2aSThomas Huth } 3682fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3683fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3684fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3685fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3686fcf5ef2aSThomas Huth 3687fcf5ef2aSThomas Huth switch (xop) { 3688fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3689fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3690fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3691fcf5ef2aSThomas Huth break; 3692fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3693fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3694fcf5ef2aSThomas Huth break; 3695fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3696fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3697fcf5ef2aSThomas Huth break; 3698fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3699fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3700fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3701fcf5ef2aSThomas Huth break; 3702fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3703fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3704fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3705fcf5ef2aSThomas Huth break; 3706fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3707fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3708fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3709fcf5ef2aSThomas Huth break; 3710fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3711fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3712fcf5ef2aSThomas Huth break; 3713fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3714fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3715fcf5ef2aSThomas Huth break; 3716fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3717fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3718fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3719fcf5ef2aSThomas Huth break; 3720fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3721fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3722fcf5ef2aSThomas Huth break; 3723fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3724fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3725fcf5ef2aSThomas Huth break; 3726fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3727fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3728fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3729fcf5ef2aSThomas Huth break; 3730fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3731fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3732fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3733fcf5ef2aSThomas Huth break; 3734fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3735fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3736fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3737fcf5ef2aSThomas Huth break; 3738fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3739fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3741fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3742fcf5ef2aSThomas Huth break; 3743fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3744fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3745fcf5ef2aSThomas Huth break; 3746fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3747fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3748fcf5ef2aSThomas Huth break; 3749fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3750fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3751fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3752fcf5ef2aSThomas Huth break; 3753fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3754fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3755fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3756fcf5ef2aSThomas Huth break; 3757fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3758fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3759fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3760fcf5ef2aSThomas Huth break; 3761fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3762fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3763fcf5ef2aSThomas Huth break; 3764fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3765fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3766fcf5ef2aSThomas Huth break; 3767fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3768fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3769fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3770fcf5ef2aSThomas Huth break; 3771fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3772fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3773fcf5ef2aSThomas Huth break; 3774fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3775fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3776fcf5ef2aSThomas Huth break; 3777fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3778fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3779fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3780fcf5ef2aSThomas Huth break; 3781fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3782fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3783fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3784fcf5ef2aSThomas Huth break; 3785fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3786fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3787fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3788fcf5ef2aSThomas Huth break; 3789fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3790fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3791fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3792fcf5ef2aSThomas Huth break; 3793fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3794fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3795fcf5ef2aSThomas Huth break; 3796fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3797fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3798fcf5ef2aSThomas Huth break; 3799fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3800fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3801fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3802fcf5ef2aSThomas Huth break; 3803fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3804fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3805fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3806fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3807fcf5ef2aSThomas Huth break; 3808fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3809fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3810fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3811fcf5ef2aSThomas Huth break; 3812fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3813fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3814fcf5ef2aSThomas Huth break; 3815fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3816fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3817fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3818fcf5ef2aSThomas Huth break; 3819fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3820fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3821fcf5ef2aSThomas Huth break; 3822fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3823fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3824fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3825fcf5ef2aSThomas Huth break; 3826fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3827fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3828fcf5ef2aSThomas Huth break; 3829fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3830fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3831fcf5ef2aSThomas Huth break; 3832fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3834fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3835fcf5ef2aSThomas Huth break; 3836fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3837fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3838fcf5ef2aSThomas Huth break; 3839fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3840fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3841fcf5ef2aSThomas Huth break; 3842fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3843fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3844fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3845fcf5ef2aSThomas Huth break; 3846fcf5ef2aSThomas Huth #endif 3847fcf5ef2aSThomas Huth default: 3848fcf5ef2aSThomas Huth goto illegal_insn; 3849fcf5ef2aSThomas Huth } 3850fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3851fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3852fcf5ef2aSThomas Huth int cond; 3853fcf5ef2aSThomas Huth #endif 3854fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3855fcf5ef2aSThomas Huth goto jmp_insn; 3856fcf5ef2aSThomas Huth } 3857fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3858fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3859fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3860fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3861fcf5ef2aSThomas Huth 3862fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3863fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3864fcf5ef2aSThomas Huth do { \ 3865fcf5ef2aSThomas Huth DisasCompare cmp; \ 3866fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3867fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3868fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3869fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3870fcf5ef2aSThomas Huth free_compare(&cmp); \ 3871fcf5ef2aSThomas Huth } while (0) 3872fcf5ef2aSThomas Huth 3873fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3874fcf5ef2aSThomas Huth FMOVR(s); 3875fcf5ef2aSThomas Huth break; 3876fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3877fcf5ef2aSThomas Huth FMOVR(d); 3878fcf5ef2aSThomas Huth break; 3879fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3880fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3881fcf5ef2aSThomas Huth FMOVR(q); 3882fcf5ef2aSThomas Huth break; 3883fcf5ef2aSThomas Huth } 3884fcf5ef2aSThomas Huth #undef FMOVR 3885fcf5ef2aSThomas Huth #endif 3886fcf5ef2aSThomas Huth switch (xop) { 3887fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3888fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3889fcf5ef2aSThomas Huth do { \ 3890fcf5ef2aSThomas Huth DisasCompare cmp; \ 3891fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3892fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3893fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3894fcf5ef2aSThomas Huth free_compare(&cmp); \ 3895fcf5ef2aSThomas Huth } while (0) 3896fcf5ef2aSThomas Huth 3897fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3898fcf5ef2aSThomas Huth FMOVCC(0, s); 3899fcf5ef2aSThomas Huth break; 3900fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3901fcf5ef2aSThomas Huth FMOVCC(0, d); 3902fcf5ef2aSThomas Huth break; 3903fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3904fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3905fcf5ef2aSThomas Huth FMOVCC(0, q); 3906fcf5ef2aSThomas Huth break; 3907fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3908fcf5ef2aSThomas Huth FMOVCC(1, s); 3909fcf5ef2aSThomas Huth break; 3910fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3911fcf5ef2aSThomas Huth FMOVCC(1, d); 3912fcf5ef2aSThomas Huth break; 3913fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3914fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3915fcf5ef2aSThomas Huth FMOVCC(1, q); 3916fcf5ef2aSThomas Huth break; 3917fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3918fcf5ef2aSThomas Huth FMOVCC(2, s); 3919fcf5ef2aSThomas Huth break; 3920fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3921fcf5ef2aSThomas Huth FMOVCC(2, d); 3922fcf5ef2aSThomas Huth break; 3923fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3924fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3925fcf5ef2aSThomas Huth FMOVCC(2, q); 3926fcf5ef2aSThomas Huth break; 3927fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3928fcf5ef2aSThomas Huth FMOVCC(3, s); 3929fcf5ef2aSThomas Huth break; 3930fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3931fcf5ef2aSThomas Huth FMOVCC(3, d); 3932fcf5ef2aSThomas Huth break; 3933fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3934fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3935fcf5ef2aSThomas Huth FMOVCC(3, q); 3936fcf5ef2aSThomas Huth break; 3937fcf5ef2aSThomas Huth #undef FMOVCC 3938fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3939fcf5ef2aSThomas Huth do { \ 3940fcf5ef2aSThomas Huth DisasCompare cmp; \ 3941fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3942fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3943fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3944fcf5ef2aSThomas Huth free_compare(&cmp); \ 3945fcf5ef2aSThomas Huth } while (0) 3946fcf5ef2aSThomas Huth 3947fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3948fcf5ef2aSThomas Huth FMOVCC(0, s); 3949fcf5ef2aSThomas Huth break; 3950fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3951fcf5ef2aSThomas Huth FMOVCC(0, d); 3952fcf5ef2aSThomas Huth break; 3953fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3954fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3955fcf5ef2aSThomas Huth FMOVCC(0, q); 3956fcf5ef2aSThomas Huth break; 3957fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3958fcf5ef2aSThomas Huth FMOVCC(1, s); 3959fcf5ef2aSThomas Huth break; 3960fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3961fcf5ef2aSThomas Huth FMOVCC(1, d); 3962fcf5ef2aSThomas Huth break; 3963fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3964fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3965fcf5ef2aSThomas Huth FMOVCC(1, q); 3966fcf5ef2aSThomas Huth break; 3967fcf5ef2aSThomas Huth #undef FMOVCC 3968fcf5ef2aSThomas Huth #endif 3969fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3970fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3971fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3972fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3973fcf5ef2aSThomas Huth break; 3974fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3975fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3976fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3977fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3978fcf5ef2aSThomas Huth break; 3979fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3980fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3981fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3982fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3983fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3984fcf5ef2aSThomas Huth break; 3985fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3986fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3987fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3988fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3989fcf5ef2aSThomas Huth break; 3990fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3991fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3992fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3993fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3994fcf5ef2aSThomas Huth break; 3995fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3996fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3997fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3998fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3999fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 4000fcf5ef2aSThomas Huth break; 4001fcf5ef2aSThomas Huth default: 4002fcf5ef2aSThomas Huth goto illegal_insn; 4003fcf5ef2aSThomas Huth } 4004fcf5ef2aSThomas Huth } else if (xop == 0x2) { 4005fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 4006fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4007fcf5ef2aSThomas Huth if (rs1 == 0) { 4008fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 4009fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4010fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4011fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 4012fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4013fcf5ef2aSThomas Huth } else { /* register */ 4014fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4015fcf5ef2aSThomas Huth if (rs2 == 0) { 4016fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 4017fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4018fcf5ef2aSThomas Huth } else { 4019fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4020fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 4021fcf5ef2aSThomas Huth } 4022fcf5ef2aSThomas Huth } 4023fcf5ef2aSThomas Huth } else { 4024fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4025fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4026fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4027fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 4028fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4029fcf5ef2aSThomas Huth } else { /* register */ 4030fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4031fcf5ef2aSThomas Huth if (rs2 == 0) { 4032fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 4033fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 4034fcf5ef2aSThomas Huth } else { 4035fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4036fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 4037fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4038fcf5ef2aSThomas Huth } 4039fcf5ef2aSThomas Huth } 4040fcf5ef2aSThomas Huth } 4041fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4042fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4043fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4044fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4045fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4046fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4047fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4048fcf5ef2aSThomas Huth } else { 4049fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4050fcf5ef2aSThomas Huth } 4051fcf5ef2aSThomas Huth } else { /* register */ 4052fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4053fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4054fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4055fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4056fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4057fcf5ef2aSThomas Huth } else { 4058fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4059fcf5ef2aSThomas Huth } 4060fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4061fcf5ef2aSThomas Huth } 4062fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4063fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4064fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4065fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4066fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4067fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4068fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4069fcf5ef2aSThomas Huth } else { 4070fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4071fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4072fcf5ef2aSThomas Huth } 4073fcf5ef2aSThomas Huth } else { /* register */ 4074fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4075fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4076fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4077fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4078fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4079fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4080fcf5ef2aSThomas Huth } else { 4081fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4082fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4083fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4084fcf5ef2aSThomas Huth } 4085fcf5ef2aSThomas Huth } 4086fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4087fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4088fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4089fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4090fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4091fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4092fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4093fcf5ef2aSThomas Huth } else { 4094fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4095fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4096fcf5ef2aSThomas Huth } 4097fcf5ef2aSThomas Huth } else { /* register */ 4098fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4099fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4100fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4101fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4102fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4103fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4104fcf5ef2aSThomas Huth } else { 4105fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4106fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4107fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4108fcf5ef2aSThomas Huth } 4109fcf5ef2aSThomas Huth } 4110fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4111fcf5ef2aSThomas Huth #endif 4112fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4113fcf5ef2aSThomas Huth if (xop < 0x20) { 4114fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4115fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4116fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4117fcf5ef2aSThomas Huth case 0x0: /* add */ 4118fcf5ef2aSThomas Huth if (xop & 0x10) { 4119fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4120fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4121fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4122fcf5ef2aSThomas Huth } else { 4123fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4124fcf5ef2aSThomas Huth } 4125fcf5ef2aSThomas Huth break; 4126fcf5ef2aSThomas Huth case 0x1: /* and */ 4127fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4128fcf5ef2aSThomas Huth if (xop & 0x10) { 4129fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4130fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4131fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4132fcf5ef2aSThomas Huth } 4133fcf5ef2aSThomas Huth break; 4134fcf5ef2aSThomas Huth case 0x2: /* or */ 4135fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4136fcf5ef2aSThomas Huth if (xop & 0x10) { 4137fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4138fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4139fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4140fcf5ef2aSThomas Huth } 4141fcf5ef2aSThomas Huth break; 4142fcf5ef2aSThomas Huth case 0x3: /* xor */ 4143fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4144fcf5ef2aSThomas Huth if (xop & 0x10) { 4145fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4146fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4147fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4148fcf5ef2aSThomas Huth } 4149fcf5ef2aSThomas Huth break; 4150fcf5ef2aSThomas Huth case 0x4: /* sub */ 4151fcf5ef2aSThomas Huth if (xop & 0x10) { 4152fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4153fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4154fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4155fcf5ef2aSThomas Huth } else { 4156fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4157fcf5ef2aSThomas Huth } 4158fcf5ef2aSThomas Huth break; 4159fcf5ef2aSThomas Huth case 0x5: /* andn */ 4160fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4161fcf5ef2aSThomas Huth if (xop & 0x10) { 4162fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4163fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4164fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4165fcf5ef2aSThomas Huth } 4166fcf5ef2aSThomas Huth break; 4167fcf5ef2aSThomas Huth case 0x6: /* orn */ 4168fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4169fcf5ef2aSThomas Huth if (xop & 0x10) { 4170fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4171fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4172fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4173fcf5ef2aSThomas Huth } 4174fcf5ef2aSThomas Huth break; 4175fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4176fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4177fcf5ef2aSThomas Huth if (xop & 0x10) { 4178fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4179fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4180fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4181fcf5ef2aSThomas Huth } 4182fcf5ef2aSThomas Huth break; 4183fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4184fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4185fcf5ef2aSThomas Huth (xop & 0x10)); 4186fcf5ef2aSThomas Huth break; 4187fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4188fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4189fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4190fcf5ef2aSThomas Huth break; 4191fcf5ef2aSThomas Huth #endif 4192fcf5ef2aSThomas Huth case 0xa: /* umul */ 4193fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4194fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4195fcf5ef2aSThomas Huth if (xop & 0x10) { 4196fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4197fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4198fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4199fcf5ef2aSThomas Huth } 4200fcf5ef2aSThomas Huth break; 4201fcf5ef2aSThomas Huth case 0xb: /* smul */ 4202fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4203fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4204fcf5ef2aSThomas Huth if (xop & 0x10) { 4205fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4206fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4207fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4208fcf5ef2aSThomas Huth } 4209fcf5ef2aSThomas Huth break; 4210fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4211fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4212fcf5ef2aSThomas Huth (xop & 0x10)); 4213fcf5ef2aSThomas Huth break; 4214fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4215fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4216fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4217fcf5ef2aSThomas Huth break; 4218fcf5ef2aSThomas Huth #endif 4219fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4220fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4221fcf5ef2aSThomas Huth if (xop & 0x10) { 4222fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4223fcf5ef2aSThomas Huth cpu_src2); 4224fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4225fcf5ef2aSThomas Huth } else { 4226fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4227fcf5ef2aSThomas Huth cpu_src2); 4228fcf5ef2aSThomas Huth } 4229fcf5ef2aSThomas Huth break; 4230fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4231fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4232fcf5ef2aSThomas Huth if (xop & 0x10) { 4233fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4234fcf5ef2aSThomas Huth cpu_src2); 4235fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4236fcf5ef2aSThomas Huth } else { 4237fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4238fcf5ef2aSThomas Huth cpu_src2); 4239fcf5ef2aSThomas Huth } 4240fcf5ef2aSThomas Huth break; 4241fcf5ef2aSThomas Huth default: 4242fcf5ef2aSThomas Huth goto illegal_insn; 4243fcf5ef2aSThomas Huth } 4244fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4245fcf5ef2aSThomas Huth } else { 4246fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4247fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4248fcf5ef2aSThomas Huth switch (xop) { 4249fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4250fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4251fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4252fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4253fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4254fcf5ef2aSThomas Huth break; 4255fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4256fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4257fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4258fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4259fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4260fcf5ef2aSThomas Huth break; 4261fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4262fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4263fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4264fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4265fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4266fcf5ef2aSThomas Huth break; 4267fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4268fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4269fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4270fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4271fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4272fcf5ef2aSThomas Huth break; 4273fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4274fcf5ef2aSThomas Huth update_psr(dc); 4275fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4276fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4277fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4278fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4279fcf5ef2aSThomas Huth break; 4280fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4281fcf5ef2aSThomas Huth case 0x25: /* sll */ 4282fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4283fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4284fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4285fcf5ef2aSThomas Huth } else { /* register */ 4286fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4287fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4288fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4289fcf5ef2aSThomas Huth } 4290fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4291fcf5ef2aSThomas Huth break; 4292fcf5ef2aSThomas Huth case 0x26: /* srl */ 4293fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4294fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4295fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4296fcf5ef2aSThomas Huth } else { /* register */ 4297fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4298fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4299fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4300fcf5ef2aSThomas Huth } 4301fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4302fcf5ef2aSThomas Huth break; 4303fcf5ef2aSThomas Huth case 0x27: /* sra */ 4304fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4305fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4306fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4307fcf5ef2aSThomas Huth } else { /* register */ 4308fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4309fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4310fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4311fcf5ef2aSThomas Huth } 4312fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4313fcf5ef2aSThomas Huth break; 4314fcf5ef2aSThomas Huth #endif 4315fcf5ef2aSThomas Huth case 0x30: 4316fcf5ef2aSThomas Huth { 4317fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4318fcf5ef2aSThomas Huth switch(rd) { 4319fcf5ef2aSThomas Huth case 0: /* wry */ 4320fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4321fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4322fcf5ef2aSThomas Huth break; 4323fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4324fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4325fcf5ef2aSThomas Huth SPARCv8 manual, nop 4326fcf5ef2aSThomas Huth on the microSPARC 4327fcf5ef2aSThomas Huth II */ 4328fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4329fcf5ef2aSThomas Huth in the SPARCv8 4330fcf5ef2aSThomas Huth manual, nop on the 4331fcf5ef2aSThomas Huth microSPARC II */ 4332fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4333fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4334fcf5ef2aSThomas Huth /* LEON3 power-down */ 4335fcf5ef2aSThomas Huth save_state(dc); 4336fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4337fcf5ef2aSThomas Huth } 4338fcf5ef2aSThomas Huth break; 4339fcf5ef2aSThomas Huth #else 4340fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4341fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4342fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4343fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4344fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4345fcf5ef2aSThomas Huth break; 4346fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4347fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4348fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4349fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4350fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4351fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4352fcf5ef2aSThomas Huth save_state(dc); 4353fcf5ef2aSThomas Huth gen_op_next_insn(); 435407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4355af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4356fcf5ef2aSThomas Huth break; 4357fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4358fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4359fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4360fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4361fcf5ef2aSThomas Huth save_state(dc); 4362fcf5ef2aSThomas Huth gen_op_next_insn(); 436307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4364af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4365fcf5ef2aSThomas Huth break; 4366fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4367fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4368fcf5ef2aSThomas Huth if (supervisor(dc)) { 4369fcf5ef2aSThomas Huth ; // XXX 4370fcf5ef2aSThomas Huth } 4371fcf5ef2aSThomas Huth #endif 4372fcf5ef2aSThomas Huth break; 4373fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4374fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4375fcf5ef2aSThomas Huth goto jmp_insn; 4376fcf5ef2aSThomas Huth } 4377fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4378fcf5ef2aSThomas Huth break; 4379fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4380fcf5ef2aSThomas Huth if (!supervisor(dc)) 4381fcf5ef2aSThomas Huth goto illegal_insn; 4382fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4383fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4384fcf5ef2aSThomas Huth break; 4385fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4386fcf5ef2aSThomas Huth if (!supervisor(dc)) 4387fcf5ef2aSThomas Huth goto illegal_insn; 4388fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4389fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4390fcf5ef2aSThomas Huth break; 4391fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4392fcf5ef2aSThomas Huth if (!supervisor(dc)) 4393fcf5ef2aSThomas Huth goto illegal_insn; 4394fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4395fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4396fcf5ef2aSThomas Huth break; 4397fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4398fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4399fcf5ef2aSThomas Huth if (!supervisor(dc)) 4400fcf5ef2aSThomas Huth goto illegal_insn; 4401fcf5ef2aSThomas Huth #endif 4402fcf5ef2aSThomas Huth { 4403fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4404fcf5ef2aSThomas Huth 4405fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4406fcf5ef2aSThomas Huth cpu_src2); 4407fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4408fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4409fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 441046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 441146bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 441246bb0137SMark Cave-Ayland gen_io_start(); 441346bb0137SMark Cave-Ayland } 4414fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4415fcf5ef2aSThomas Huth cpu_tick_cmpr); 4416fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 441746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 441846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4419fcf5ef2aSThomas Huth } 4420fcf5ef2aSThomas Huth break; 4421fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4422fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4423fcf5ef2aSThomas Huth if (!supervisor(dc)) 4424fcf5ef2aSThomas Huth goto illegal_insn; 4425fcf5ef2aSThomas Huth #endif 4426fcf5ef2aSThomas Huth { 4427fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4428fcf5ef2aSThomas Huth 4429fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4430fcf5ef2aSThomas Huth cpu_src2); 4431fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4432fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4433fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 443446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 443546bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 443646bb0137SMark Cave-Ayland gen_io_start(); 443746bb0137SMark Cave-Ayland } 4438fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4439fcf5ef2aSThomas Huth cpu_tmp0); 4440fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 444146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 444246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4443fcf5ef2aSThomas Huth } 4444fcf5ef2aSThomas Huth break; 4445fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4446fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4447fcf5ef2aSThomas Huth if (!supervisor(dc)) 4448fcf5ef2aSThomas Huth goto illegal_insn; 4449fcf5ef2aSThomas Huth #endif 4450fcf5ef2aSThomas Huth { 4451fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4452fcf5ef2aSThomas Huth 4453fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4454fcf5ef2aSThomas Huth cpu_src2); 4455fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4456fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4457fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 445846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 445946bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 446046bb0137SMark Cave-Ayland gen_io_start(); 446146bb0137SMark Cave-Ayland } 4462fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4463fcf5ef2aSThomas Huth cpu_stick_cmpr); 4464fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 446546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 446646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4467fcf5ef2aSThomas Huth } 4468fcf5ef2aSThomas Huth break; 4469fcf5ef2aSThomas Huth 4470fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4471fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4472fcf5ef2aSThomas Huth Counter */ 4473fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4474fcf5ef2aSThomas Huth #endif 4475fcf5ef2aSThomas Huth default: 4476fcf5ef2aSThomas Huth goto illegal_insn; 4477fcf5ef2aSThomas Huth } 4478fcf5ef2aSThomas Huth } 4479fcf5ef2aSThomas Huth break; 4480fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4481fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4482fcf5ef2aSThomas Huth { 4483fcf5ef2aSThomas Huth if (!supervisor(dc)) 4484fcf5ef2aSThomas Huth goto priv_insn; 4485fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4486fcf5ef2aSThomas Huth switch (rd) { 4487fcf5ef2aSThomas Huth case 0: 4488fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4489fcf5ef2aSThomas Huth break; 4490fcf5ef2aSThomas Huth case 1: 4491fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4492fcf5ef2aSThomas Huth break; 4493fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4494fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4495fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4496fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4497fcf5ef2aSThomas Huth // XXX 4498fcf5ef2aSThomas Huth default: 4499fcf5ef2aSThomas Huth goto illegal_insn; 4500fcf5ef2aSThomas Huth } 4501fcf5ef2aSThomas Huth #else 4502fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4503fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4504fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4505fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4506fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4507fcf5ef2aSThomas Huth save_state(dc); 4508fcf5ef2aSThomas Huth gen_op_next_insn(); 450907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4510af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4511fcf5ef2aSThomas Huth #endif 4512fcf5ef2aSThomas Huth } 4513fcf5ef2aSThomas Huth break; 4514fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4515fcf5ef2aSThomas Huth { 4516fcf5ef2aSThomas Huth if (!supervisor(dc)) 4517fcf5ef2aSThomas Huth goto priv_insn; 4518fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4519fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4520fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4521fcf5ef2aSThomas Huth switch (rd) { 4522fcf5ef2aSThomas Huth case 0: // tpc 4523fcf5ef2aSThomas Huth { 4524fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4525fcf5ef2aSThomas Huth 4526fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4527fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4528fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4529fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4530fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4531fcf5ef2aSThomas Huth } 4532fcf5ef2aSThomas Huth break; 4533fcf5ef2aSThomas Huth case 1: // tnpc 4534fcf5ef2aSThomas Huth { 4535fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4536fcf5ef2aSThomas Huth 4537fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4538fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4539fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4540fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4541fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4542fcf5ef2aSThomas Huth } 4543fcf5ef2aSThomas Huth break; 4544fcf5ef2aSThomas Huth case 2: // tstate 4545fcf5ef2aSThomas Huth { 4546fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4547fcf5ef2aSThomas Huth 4548fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4549fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4550fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4551fcf5ef2aSThomas Huth offsetof(trap_state, 4552fcf5ef2aSThomas Huth tstate)); 4553fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4554fcf5ef2aSThomas Huth } 4555fcf5ef2aSThomas Huth break; 4556fcf5ef2aSThomas Huth case 3: // tt 4557fcf5ef2aSThomas Huth { 4558fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4559fcf5ef2aSThomas Huth 4560fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4561fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4562fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4563fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4564fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4565fcf5ef2aSThomas Huth } 4566fcf5ef2aSThomas Huth break; 4567fcf5ef2aSThomas Huth case 4: // tick 4568fcf5ef2aSThomas Huth { 4569fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4570fcf5ef2aSThomas Huth 4571fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4572fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4573fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 457446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 457546bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 457646bb0137SMark Cave-Ayland gen_io_start(); 457746bb0137SMark Cave-Ayland } 4578fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4579fcf5ef2aSThomas Huth cpu_tmp0); 4580fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 458146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 458246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4583fcf5ef2aSThomas Huth } 4584fcf5ef2aSThomas Huth break; 4585fcf5ef2aSThomas Huth case 5: // tba 4586fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4587fcf5ef2aSThomas Huth break; 4588fcf5ef2aSThomas Huth case 6: // pstate 4589fcf5ef2aSThomas Huth save_state(dc); 459046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 459146bb0137SMark Cave-Ayland gen_io_start(); 459246bb0137SMark Cave-Ayland } 4593fcf5ef2aSThomas Huth gen_helper_wrpstate(cpu_env, cpu_tmp0); 459446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 459546bb0137SMark Cave-Ayland gen_io_end(); 459646bb0137SMark Cave-Ayland } 4597fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4598fcf5ef2aSThomas Huth break; 4599fcf5ef2aSThomas Huth case 7: // tl 4600fcf5ef2aSThomas Huth save_state(dc); 4601fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4602fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4603fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4604fcf5ef2aSThomas Huth break; 4605fcf5ef2aSThomas Huth case 8: // pil 460646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 460746bb0137SMark Cave-Ayland gen_io_start(); 460846bb0137SMark Cave-Ayland } 4609fcf5ef2aSThomas Huth gen_helper_wrpil(cpu_env, cpu_tmp0); 461046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 461146bb0137SMark Cave-Ayland gen_io_end(); 461246bb0137SMark Cave-Ayland } 4613fcf5ef2aSThomas Huth break; 4614fcf5ef2aSThomas Huth case 9: // cwp 4615fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4616fcf5ef2aSThomas Huth break; 4617fcf5ef2aSThomas Huth case 10: // cansave 4618fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4619fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4620fcf5ef2aSThomas Huth cansave)); 4621fcf5ef2aSThomas Huth break; 4622fcf5ef2aSThomas Huth case 11: // canrestore 4623fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4624fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4625fcf5ef2aSThomas Huth canrestore)); 4626fcf5ef2aSThomas Huth break; 4627fcf5ef2aSThomas Huth case 12: // cleanwin 4628fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4629fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4630fcf5ef2aSThomas Huth cleanwin)); 4631fcf5ef2aSThomas Huth break; 4632fcf5ef2aSThomas Huth case 13: // otherwin 4633fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4634fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4635fcf5ef2aSThomas Huth otherwin)); 4636fcf5ef2aSThomas Huth break; 4637fcf5ef2aSThomas Huth case 14: // wstate 4638fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4639fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4640fcf5ef2aSThomas Huth wstate)); 4641fcf5ef2aSThomas Huth break; 4642fcf5ef2aSThomas Huth case 16: // UA2005 gl 4643fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4644cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4645fcf5ef2aSThomas Huth break; 4646fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4647fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4648fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4649fcf5ef2aSThomas Huth goto priv_insn; 4650fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4651fcf5ef2aSThomas Huth break; 4652fcf5ef2aSThomas Huth default: 4653fcf5ef2aSThomas Huth goto illegal_insn; 4654fcf5ef2aSThomas Huth } 4655fcf5ef2aSThomas Huth #else 4656fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4657fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4658fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4659fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4660fcf5ef2aSThomas Huth } 4661fcf5ef2aSThomas Huth #endif 4662fcf5ef2aSThomas Huth } 4663fcf5ef2aSThomas Huth break; 4664fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4665fcf5ef2aSThomas Huth { 4666fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4667fcf5ef2aSThomas Huth if (!supervisor(dc)) 4668fcf5ef2aSThomas Huth goto priv_insn; 4669fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4670fcf5ef2aSThomas Huth #else 4671fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4672fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4673fcf5ef2aSThomas Huth goto priv_insn; 4674fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4675fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4676fcf5ef2aSThomas Huth switch (rd) { 4677fcf5ef2aSThomas Huth case 0: // hpstate 4678f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4679f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4680f7f17ef7SArtyom Tarasenko hpstate)); 4681fcf5ef2aSThomas Huth save_state(dc); 4682fcf5ef2aSThomas Huth gen_op_next_insn(); 468307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4684af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4685fcf5ef2aSThomas Huth break; 4686fcf5ef2aSThomas Huth case 1: // htstate 4687fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4688fcf5ef2aSThomas Huth break; 4689fcf5ef2aSThomas Huth case 3: // hintp 4690fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4691fcf5ef2aSThomas Huth break; 4692fcf5ef2aSThomas Huth case 5: // htba 4693fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4694fcf5ef2aSThomas Huth break; 4695fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4696fcf5ef2aSThomas Huth { 4697fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4698fcf5ef2aSThomas Huth 4699fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4700fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4701fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4702fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 470346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 470446bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 470546bb0137SMark Cave-Ayland gen_io_start(); 470646bb0137SMark Cave-Ayland } 4707fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4708fcf5ef2aSThomas Huth cpu_hstick_cmpr); 4709fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 471046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 471146bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 471246bb0137SMark Cave-Ayland gen_io_end(); 471346bb0137SMark Cave-Ayland } 471446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 471546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4716fcf5ef2aSThomas Huth } 4717fcf5ef2aSThomas Huth break; 4718fcf5ef2aSThomas Huth case 6: // hver readonly 4719fcf5ef2aSThomas Huth default: 4720fcf5ef2aSThomas Huth goto illegal_insn; 4721fcf5ef2aSThomas Huth } 4722fcf5ef2aSThomas Huth #endif 4723fcf5ef2aSThomas Huth } 4724fcf5ef2aSThomas Huth break; 4725fcf5ef2aSThomas Huth #endif 4726fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4727fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4728fcf5ef2aSThomas Huth { 4729fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4730fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4731fcf5ef2aSThomas Huth DisasCompare cmp; 4732fcf5ef2aSThomas Huth TCGv dst; 4733fcf5ef2aSThomas Huth 4734fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4735fcf5ef2aSThomas Huth if (cc == 0) { 4736fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4737fcf5ef2aSThomas Huth } else if (cc == 2) { 4738fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4739fcf5ef2aSThomas Huth } else { 4740fcf5ef2aSThomas Huth goto illegal_insn; 4741fcf5ef2aSThomas Huth } 4742fcf5ef2aSThomas Huth } else { 4743fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4744fcf5ef2aSThomas Huth } 4745fcf5ef2aSThomas Huth 4746fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4747fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4748fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4749fcf5ef2aSThomas Huth if (IS_IMM) { 4750fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4751fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4752fcf5ef2aSThomas Huth } 4753fcf5ef2aSThomas Huth 4754fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4755fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4756fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4757fcf5ef2aSThomas Huth cpu_src2, dst); 4758fcf5ef2aSThomas Huth free_compare(&cmp); 4759fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4760fcf5ef2aSThomas Huth break; 4761fcf5ef2aSThomas Huth } 4762fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4763fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4764fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4765fcf5ef2aSThomas Huth break; 4766fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 476708da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4768fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4769fcf5ef2aSThomas Huth break; 4770fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4771fcf5ef2aSThomas Huth { 4772fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4773fcf5ef2aSThomas Huth DisasCompare cmp; 4774fcf5ef2aSThomas Huth TCGv dst; 4775fcf5ef2aSThomas Huth 4776fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4777fcf5ef2aSThomas Huth 4778fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4779fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4780fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4781fcf5ef2aSThomas Huth if (IS_IMM) { 4782fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4783fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4784fcf5ef2aSThomas Huth } 4785fcf5ef2aSThomas Huth 4786fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4787fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4788fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4789fcf5ef2aSThomas Huth cpu_src2, dst); 4790fcf5ef2aSThomas Huth free_compare(&cmp); 4791fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4792fcf5ef2aSThomas Huth break; 4793fcf5ef2aSThomas Huth } 4794fcf5ef2aSThomas Huth #endif 4795fcf5ef2aSThomas Huth default: 4796fcf5ef2aSThomas Huth goto illegal_insn; 4797fcf5ef2aSThomas Huth } 4798fcf5ef2aSThomas Huth } 4799fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4800fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4801fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4802fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4803fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4804fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4805fcf5ef2aSThomas Huth goto jmp_insn; 4806fcf5ef2aSThomas Huth } 4807fcf5ef2aSThomas Huth 4808fcf5ef2aSThomas Huth switch (opf) { 4809fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4810fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4811fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4812fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4813fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4814fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4815fcf5ef2aSThomas Huth break; 4816fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4817fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4818fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4819fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4820fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4821fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4822fcf5ef2aSThomas Huth break; 4823fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4824fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4825fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4826fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4827fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4828fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4829fcf5ef2aSThomas Huth break; 4830fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4831fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4832fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4833fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4834fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4835fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4836fcf5ef2aSThomas Huth break; 4837fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4838fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4839fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4840fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4841fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4842fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4843fcf5ef2aSThomas Huth break; 4844fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4845fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4846fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4847fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4848fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4849fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4850fcf5ef2aSThomas Huth break; 4851fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4852fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4853fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4854fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4855fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4856fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4857fcf5ef2aSThomas Huth break; 4858fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4859fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4860fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4861fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4862fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4863fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4864fcf5ef2aSThomas Huth break; 4865fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4866fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4867fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4868fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4869fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4870fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4871fcf5ef2aSThomas Huth break; 4872fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4873fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4874fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4875fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4876fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4877fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4878fcf5ef2aSThomas Huth break; 4879fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4880fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4881fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4882fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4883fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4884fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4885fcf5ef2aSThomas Huth break; 4886fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4887fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4888fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4889fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4890fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4891fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4892fcf5ef2aSThomas Huth break; 4893fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4894fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4895fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4896fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4897fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4898fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4899fcf5ef2aSThomas Huth break; 4900fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4901fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4902fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4903fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4904fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4905fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4906fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4909fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4910fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4911fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4912fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4913fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4914fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4915fcf5ef2aSThomas Huth break; 4916fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4917fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4918fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4919fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4920fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4921fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4922fcf5ef2aSThomas Huth break; 4923fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4924fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4925fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4926fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4927fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4928fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4932fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4933fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4934fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4935fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4936fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4937fcf5ef2aSThomas Huth break; 4938fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4939fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4940fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4941fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4942fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4943fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4944fcf5ef2aSThomas Huth break; 4945fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4946fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4947fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4948fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4949fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4950fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4954fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4955fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4956fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4957fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4961fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4962fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4963fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4964fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4967fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4968fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4969fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4970fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4971fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4972fcf5ef2aSThomas Huth break; 4973fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4974fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4975fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4976fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4977fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4978fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4982fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4983fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4984fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4985fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4986fcf5ef2aSThomas Huth break; 4987fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4988fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4989fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4990fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4991fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4992fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4993fcf5ef2aSThomas Huth break; 4994fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4995fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4996fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4997fcf5ef2aSThomas Huth break; 4998fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4999fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5000fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5003fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5004fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5005fcf5ef2aSThomas Huth break; 5006fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5007fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5008fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5009fcf5ef2aSThomas Huth break; 5010fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5011fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5012fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5013fcf5ef2aSThomas Huth break; 5014fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5015fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5016fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5019fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5020fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5021fcf5ef2aSThomas Huth break; 5022fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5023fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5024fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5025fcf5ef2aSThomas Huth break; 5026fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5027fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5028fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5029fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5030fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5031fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5032fcf5ef2aSThomas Huth break; 5033fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5034fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5035fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5036fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5037fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5038fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5039fcf5ef2aSThomas Huth break; 5040fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5041fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5042fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5043fcf5ef2aSThomas Huth break; 5044fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5045fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5046fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5047fcf5ef2aSThomas Huth break; 5048fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5049fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5050fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5051fcf5ef2aSThomas Huth break; 5052fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5053fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5054fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5055fcf5ef2aSThomas Huth break; 5056fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5057fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5058fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5059fcf5ef2aSThomas Huth break; 5060fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5061fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5062fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5063fcf5ef2aSThomas Huth break; 5064fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5065fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5066fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5067fcf5ef2aSThomas Huth break; 5068fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5069fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5070fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5071fcf5ef2aSThomas Huth break; 5072fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5073fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5074fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5077fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5078fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5079fcf5ef2aSThomas Huth break; 5080fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5081fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5082fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5083fcf5ef2aSThomas Huth break; 5084fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5085fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5086fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5090fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5094fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5095fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5096fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5099fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5100fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5101fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5102fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5105fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5106fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5107fcf5ef2aSThomas Huth break; 5108fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5109fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5110fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5111fcf5ef2aSThomas Huth break; 5112fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5113fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5114fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5115fcf5ef2aSThomas Huth break; 5116fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5117fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5118fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5119fcf5ef2aSThomas Huth break; 5120fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5121fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5122fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5123fcf5ef2aSThomas Huth break; 5124fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5125fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5126fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5127fcf5ef2aSThomas Huth break; 5128fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5129fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5130fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5131fcf5ef2aSThomas Huth break; 5132fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5133fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5134fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5135fcf5ef2aSThomas Huth break; 5136fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5137fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5138fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5139fcf5ef2aSThomas Huth break; 5140fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5141fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5142fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5145fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5146fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5149fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5150fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5151fcf5ef2aSThomas Huth break; 5152fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5153fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5154fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5155fcf5ef2aSThomas Huth break; 5156fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5157fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5158fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5161fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5162fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5165fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5166fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5169fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5170fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5171fcf5ef2aSThomas Huth break; 5172fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5173fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5174fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5175fcf5ef2aSThomas Huth break; 5176fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5177fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5178fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5179fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5182fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5183fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5184fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5185fcf5ef2aSThomas Huth break; 5186fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5187fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5188fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5191fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5192fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5195fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5196fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5197fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5198fcf5ef2aSThomas Huth break; 5199fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5200fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5201fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5202fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5203fcf5ef2aSThomas Huth break; 5204fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5205fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5206fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5207fcf5ef2aSThomas Huth break; 5208fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5209fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5210fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5211fcf5ef2aSThomas Huth break; 5212fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5213fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5214fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5217fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5218fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5219fcf5ef2aSThomas Huth break; 5220fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5221fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5222fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5223fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5224fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5225fcf5ef2aSThomas Huth break; 5226fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5227fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5228fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5229fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5230fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5231fcf5ef2aSThomas Huth break; 5232fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5233fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5234fcf5ef2aSThomas Huth // XXX 5235fcf5ef2aSThomas Huth goto illegal_insn; 5236fcf5ef2aSThomas Huth default: 5237fcf5ef2aSThomas Huth goto illegal_insn; 5238fcf5ef2aSThomas Huth } 5239fcf5ef2aSThomas Huth #else 5240fcf5ef2aSThomas Huth goto ncp_insn; 5241fcf5ef2aSThomas Huth #endif 5242fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5243fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5244fcf5ef2aSThomas Huth goto illegal_insn; 5245fcf5ef2aSThomas Huth #else 5246fcf5ef2aSThomas Huth goto ncp_insn; 5247fcf5ef2aSThomas Huth #endif 5248fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5249fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5250fcf5ef2aSThomas Huth save_state(dc); 5251fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5252fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5253fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5254fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5255fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5256fcf5ef2aSThomas Huth } else { /* register */ 5257fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5258fcf5ef2aSThomas Huth if (rs2) { 5259fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5260fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5261fcf5ef2aSThomas Huth } else { 5262fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5263fcf5ef2aSThomas Huth } 5264fcf5ef2aSThomas Huth } 5265fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5266fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5267fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5268fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5269fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5270fcf5ef2aSThomas Huth goto jmp_insn; 5271fcf5ef2aSThomas Huth #endif 5272fcf5ef2aSThomas Huth } else { 5273fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5274fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5275fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5276fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5277fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5278fcf5ef2aSThomas Huth } else { /* register */ 5279fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5280fcf5ef2aSThomas Huth if (rs2) { 5281fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5282fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5283fcf5ef2aSThomas Huth } else { 5284fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5285fcf5ef2aSThomas Huth } 5286fcf5ef2aSThomas Huth } 5287fcf5ef2aSThomas Huth switch (xop) { 5288fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5289fcf5ef2aSThomas Huth { 5290fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5291fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5292fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5293fcf5ef2aSThomas Huth 5294fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5295fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5296fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5297fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5298fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5299fcf5ef2aSThomas Huth } 5300fcf5ef2aSThomas Huth goto jmp_insn; 5301fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5302fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5303fcf5ef2aSThomas Huth { 5304fcf5ef2aSThomas Huth if (!supervisor(dc)) 5305fcf5ef2aSThomas Huth goto priv_insn; 5306fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5307fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5308fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5309fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5310fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5311fcf5ef2aSThomas Huth } 5312fcf5ef2aSThomas Huth goto jmp_insn; 5313fcf5ef2aSThomas Huth #endif 5314fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5315fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5316fcf5ef2aSThomas Huth goto unimp_flush; 5317fcf5ef2aSThomas Huth /* nop */ 5318fcf5ef2aSThomas Huth break; 5319fcf5ef2aSThomas Huth case 0x3c: /* save */ 5320fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5321fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5322fcf5ef2aSThomas Huth break; 5323fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5324fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5325fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5326fcf5ef2aSThomas Huth break; 5327fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5328fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5329fcf5ef2aSThomas Huth { 5330fcf5ef2aSThomas Huth switch (rd) { 5331fcf5ef2aSThomas Huth case 0: 5332fcf5ef2aSThomas Huth if (!supervisor(dc)) 5333fcf5ef2aSThomas Huth goto priv_insn; 5334fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5335fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 533646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 533746bb0137SMark Cave-Ayland gen_io_start(); 533846bb0137SMark Cave-Ayland } 5339fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 534046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 534146bb0137SMark Cave-Ayland gen_io_end(); 534246bb0137SMark Cave-Ayland } 5343fcf5ef2aSThomas Huth goto jmp_insn; 5344fcf5ef2aSThomas Huth case 1: 5345fcf5ef2aSThomas Huth if (!supervisor(dc)) 5346fcf5ef2aSThomas Huth goto priv_insn; 5347fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5348fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 534946bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 535046bb0137SMark Cave-Ayland gen_io_start(); 535146bb0137SMark Cave-Ayland } 5352fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 535346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 535446bb0137SMark Cave-Ayland gen_io_end(); 535546bb0137SMark Cave-Ayland } 5356fcf5ef2aSThomas Huth goto jmp_insn; 5357fcf5ef2aSThomas Huth default: 5358fcf5ef2aSThomas Huth goto illegal_insn; 5359fcf5ef2aSThomas Huth } 5360fcf5ef2aSThomas Huth } 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth #endif 5363fcf5ef2aSThomas Huth default: 5364fcf5ef2aSThomas Huth goto illegal_insn; 5365fcf5ef2aSThomas Huth } 5366fcf5ef2aSThomas Huth } 5367fcf5ef2aSThomas Huth break; 5368fcf5ef2aSThomas Huth } 5369fcf5ef2aSThomas Huth break; 5370fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5371fcf5ef2aSThomas Huth { 5372fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5373fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5374fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 5375fcf5ef2aSThomas Huth TCGv cpu_addr = get_temp_tl(dc); 5376fcf5ef2aSThomas Huth 5377fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5378fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5379fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5380fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5381fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5382fcf5ef2aSThomas Huth if (simm != 0) { 5383fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5384fcf5ef2aSThomas Huth } 5385fcf5ef2aSThomas Huth } else { /* register */ 5386fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5387fcf5ef2aSThomas Huth if (rs2 != 0) { 5388fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5389fcf5ef2aSThomas Huth } 5390fcf5ef2aSThomas Huth } 5391fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5392fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5393fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5394fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5395fcf5ef2aSThomas Huth 5396fcf5ef2aSThomas Huth switch (xop) { 5397fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5398fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5399fcf5ef2aSThomas Huth tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx); 5400fcf5ef2aSThomas Huth break; 5401fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5402fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5403fcf5ef2aSThomas Huth tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx); 5404fcf5ef2aSThomas Huth break; 5405fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5406fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5407fcf5ef2aSThomas Huth tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx); 5408fcf5ef2aSThomas Huth break; 5409fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5410fcf5ef2aSThomas Huth if (rd & 1) 5411fcf5ef2aSThomas Huth goto illegal_insn; 5412fcf5ef2aSThomas Huth else { 5413fcf5ef2aSThomas Huth TCGv_i64 t64; 5414fcf5ef2aSThomas Huth 5415fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5416fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5417fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(t64, cpu_addr, dc->mem_idx); 5418fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5419fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5420fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5421fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5422fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5423fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5424fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5425fcf5ef2aSThomas Huth } 5426fcf5ef2aSThomas Huth break; 5427fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5428fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5429fcf5ef2aSThomas Huth tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx); 5430fcf5ef2aSThomas Huth break; 5431fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5432fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5433fcf5ef2aSThomas Huth tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx); 5434fcf5ef2aSThomas Huth break; 5435fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5436fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5437fcf5ef2aSThomas Huth break; 5438fcf5ef2aSThomas Huth case 0x0f: 5439fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5440fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5441fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5442fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5443fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5444fcf5ef2aSThomas Huth break; 5445fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5446fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5447fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5448fcf5ef2aSThomas Huth break; 5449fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5450fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5451fcf5ef2aSThomas Huth break; 5452fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5453fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5454fcf5ef2aSThomas Huth break; 5455fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5456fcf5ef2aSThomas Huth if (rd & 1) { 5457fcf5ef2aSThomas Huth goto illegal_insn; 5458fcf5ef2aSThomas Huth } 5459fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5460fcf5ef2aSThomas Huth goto skip_move; 5461fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5462fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5463fcf5ef2aSThomas Huth break; 5464fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5465fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5466fcf5ef2aSThomas Huth break; 5467fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5468fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5469fcf5ef2aSThomas Huth break; 5470fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5471fcf5ef2aSThomas Huth atomically */ 5472fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5473fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5474fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5475fcf5ef2aSThomas Huth break; 5476fcf5ef2aSThomas Huth 5477fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5478fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5479fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5480fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5481fcf5ef2aSThomas Huth goto ncp_insn; 5482fcf5ef2aSThomas Huth #endif 5483fcf5ef2aSThomas Huth #endif 5484fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5485fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5486fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5487fcf5ef2aSThomas Huth tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx); 5488fcf5ef2aSThomas Huth break; 5489fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5490fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5491fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx); 5492fcf5ef2aSThomas Huth break; 5493fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5494fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5495fcf5ef2aSThomas Huth break; 5496fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5497fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5498fcf5ef2aSThomas Huth break; 5499fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5500fcf5ef2aSThomas Huth goto skip_move; 5501fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5502fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5503fcf5ef2aSThomas Huth goto jmp_insn; 5504fcf5ef2aSThomas Huth } 5505fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5506fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5507fcf5ef2aSThomas Huth goto skip_move; 5508fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5509fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5510fcf5ef2aSThomas Huth goto jmp_insn; 5511fcf5ef2aSThomas Huth } 5512fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5513fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5514fcf5ef2aSThomas Huth goto skip_move; 5515fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5516fcf5ef2aSThomas Huth goto skip_move; 5517fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5518fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5519fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5520fcf5ef2aSThomas Huth goto jmp_insn; 5521fcf5ef2aSThomas Huth } 5522fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5523fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5524fcf5ef2aSThomas Huth goto skip_move; 5525fcf5ef2aSThomas Huth #endif 5526fcf5ef2aSThomas Huth default: 5527fcf5ef2aSThomas Huth goto illegal_insn; 5528fcf5ef2aSThomas Huth } 5529fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5530fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5531fcf5ef2aSThomas Huth skip_move: ; 5532fcf5ef2aSThomas Huth #endif 5533fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5534fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5535fcf5ef2aSThomas Huth goto jmp_insn; 5536fcf5ef2aSThomas Huth } 5537fcf5ef2aSThomas Huth switch (xop) { 5538fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5539fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5540fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5541fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5542fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5543fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5544fcf5ef2aSThomas Huth break; 5545fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5546fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5547fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5548fcf5ef2aSThomas Huth if (rd == 1) { 5549fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5550fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5551fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5552fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5553fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5554fcf5ef2aSThomas Huth break; 5555fcf5ef2aSThomas Huth } 5556fcf5ef2aSThomas Huth #endif 5557fcf5ef2aSThomas Huth cpu_dst_32 = get_temp_i32(dc); 5558fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5559fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5560fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5561fcf5ef2aSThomas Huth break; 5562fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5563fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5564fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5565fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5566fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5567fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5568fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5569fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5570fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5571fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5572fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5573fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src1_64); 5574fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src2_64); 5575fcf5ef2aSThomas Huth break; 5576fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5577fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5578fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5579fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5580fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5581fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5582fcf5ef2aSThomas Huth break; 5583fcf5ef2aSThomas Huth default: 5584fcf5ef2aSThomas Huth goto illegal_insn; 5585fcf5ef2aSThomas Huth } 5586fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5587fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5588fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5589fcf5ef2aSThomas Huth 5590fcf5ef2aSThomas Huth switch (xop) { 5591fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5592fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5593fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx); 5594fcf5ef2aSThomas Huth break; 5595fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5596fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5597fcf5ef2aSThomas Huth tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx); 5598fcf5ef2aSThomas Huth break; 5599fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5600fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5601fcf5ef2aSThomas Huth tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx); 5602fcf5ef2aSThomas Huth break; 5603fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5604fcf5ef2aSThomas Huth if (rd & 1) 5605fcf5ef2aSThomas Huth goto illegal_insn; 5606fcf5ef2aSThomas Huth else { 5607fcf5ef2aSThomas Huth TCGv_i64 t64; 5608fcf5ef2aSThomas Huth TCGv lo; 5609fcf5ef2aSThomas Huth 5610fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5611fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5612fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5613fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 5614fcf5ef2aSThomas Huth tcg_gen_qemu_st64(t64, cpu_addr, dc->mem_idx); 5615fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5616fcf5ef2aSThomas Huth } 5617fcf5ef2aSThomas Huth break; 5618fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5619fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5620fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5621fcf5ef2aSThomas Huth break; 5622fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5623fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5624fcf5ef2aSThomas Huth break; 5625fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5626fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5627fcf5ef2aSThomas Huth break; 5628fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5629fcf5ef2aSThomas Huth if (rd & 1) { 5630fcf5ef2aSThomas Huth goto illegal_insn; 5631fcf5ef2aSThomas Huth } 5632fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5633fcf5ef2aSThomas Huth break; 5634fcf5ef2aSThomas Huth #endif 5635fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5636fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5637fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5638fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx); 5639fcf5ef2aSThomas Huth break; 5640fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5641fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5642fcf5ef2aSThomas Huth break; 5643fcf5ef2aSThomas Huth #endif 5644fcf5ef2aSThomas Huth default: 5645fcf5ef2aSThomas Huth goto illegal_insn; 5646fcf5ef2aSThomas Huth } 5647fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5648fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5649fcf5ef2aSThomas Huth goto jmp_insn; 5650fcf5ef2aSThomas Huth } 5651fcf5ef2aSThomas Huth switch (xop) { 5652fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5653fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5654fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5655fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5656fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5657fcf5ef2aSThomas Huth break; 5658fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5659fcf5ef2aSThomas Huth { 5660fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5661fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5662fcf5ef2aSThomas Huth if (rd == 1) { 5663fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_fsr, cpu_addr, dc->mem_idx); 5664fcf5ef2aSThomas Huth break; 5665fcf5ef2aSThomas Huth } 5666fcf5ef2aSThomas Huth #endif 5667fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_fsr, cpu_addr, dc->mem_idx); 5668fcf5ef2aSThomas Huth } 5669fcf5ef2aSThomas Huth break; 5670fcf5ef2aSThomas Huth case 0x26: 5671fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5672fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5673fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5674fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5675fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5676fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5677fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5678fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5679fcf5ef2aSThomas Huth before performing the first write. */ 5680fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5681fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5682fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ | MO_ALIGN_16); 5683fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5684fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5685fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5686fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5687fcf5ef2aSThomas Huth break; 5688fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5689fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5690fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5691fcf5ef2aSThomas Huth goto illegal_insn; 5692fcf5ef2aSThomas Huth #else 5693fcf5ef2aSThomas Huth if (!supervisor(dc)) 5694fcf5ef2aSThomas Huth goto priv_insn; 5695fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5696fcf5ef2aSThomas Huth goto jmp_insn; 5697fcf5ef2aSThomas Huth } 5698fcf5ef2aSThomas Huth goto nfq_insn; 5699fcf5ef2aSThomas Huth #endif 5700fcf5ef2aSThomas Huth #endif 5701fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5702fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5703fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5704fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5705fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5706fcf5ef2aSThomas Huth break; 5707fcf5ef2aSThomas Huth default: 5708fcf5ef2aSThomas Huth goto illegal_insn; 5709fcf5ef2aSThomas Huth } 5710fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5711fcf5ef2aSThomas Huth switch (xop) { 5712fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5713fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5714fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5715fcf5ef2aSThomas Huth goto jmp_insn; 5716fcf5ef2aSThomas Huth } 5717fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5718fcf5ef2aSThomas Huth break; 5719fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5720fcf5ef2aSThomas Huth { 5721fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5722fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5723fcf5ef2aSThomas Huth goto jmp_insn; 5724fcf5ef2aSThomas Huth } 5725fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5726fcf5ef2aSThomas Huth } 5727fcf5ef2aSThomas Huth break; 5728fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5729fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5730fcf5ef2aSThomas Huth goto jmp_insn; 5731fcf5ef2aSThomas Huth } 5732fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5733fcf5ef2aSThomas Huth break; 5734fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5735fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5736fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5737fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5738fcf5ef2aSThomas Huth break; 5739fcf5ef2aSThomas Huth #else 5740fcf5ef2aSThomas Huth case 0x34: /* stc */ 5741fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5742fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5743fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5744fcf5ef2aSThomas Huth goto ncp_insn; 5745fcf5ef2aSThomas Huth #endif 5746fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5747fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5748fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5749fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5750fcf5ef2aSThomas Huth #endif 5751fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5752fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5753fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5754fcf5ef2aSThomas Huth break; 5755fcf5ef2aSThomas Huth #endif 5756fcf5ef2aSThomas Huth default: 5757fcf5ef2aSThomas Huth goto illegal_insn; 5758fcf5ef2aSThomas Huth } 5759fcf5ef2aSThomas Huth } else { 5760fcf5ef2aSThomas Huth goto illegal_insn; 5761fcf5ef2aSThomas Huth } 5762fcf5ef2aSThomas Huth } 5763fcf5ef2aSThomas Huth break; 5764fcf5ef2aSThomas Huth } 5765fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5766fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5767fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5768fcf5ef2aSThomas Huth gen_op_next_insn(); 5769fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5770fcf5ef2aSThomas Huth /* we can do a static jump */ 5771fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5772af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 5773fcf5ef2aSThomas Huth } else { 5774fcf5ef2aSThomas Huth dc->pc = dc->npc; 5775fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5776fcf5ef2aSThomas Huth } 5777fcf5ef2aSThomas Huth jmp_insn: 5778fcf5ef2aSThomas Huth goto egress; 5779fcf5ef2aSThomas Huth illegal_insn: 5780fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5781fcf5ef2aSThomas Huth goto egress; 5782fcf5ef2aSThomas Huth unimp_flush: 5783fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5784fcf5ef2aSThomas Huth goto egress; 5785fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5786fcf5ef2aSThomas Huth priv_insn: 5787fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5788fcf5ef2aSThomas Huth goto egress; 5789fcf5ef2aSThomas Huth #endif 5790fcf5ef2aSThomas Huth nfpu_insn: 5791fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5792fcf5ef2aSThomas Huth goto egress; 5793fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5794fcf5ef2aSThomas Huth nfq_insn: 5795fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5796fcf5ef2aSThomas Huth goto egress; 5797fcf5ef2aSThomas Huth #endif 5798fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5799fcf5ef2aSThomas Huth ncp_insn: 5800fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5801fcf5ef2aSThomas Huth goto egress; 5802fcf5ef2aSThomas Huth #endif 5803fcf5ef2aSThomas Huth egress: 5804fcf5ef2aSThomas Huth if (dc->n_t32 != 0) { 5805fcf5ef2aSThomas Huth int i; 5806fcf5ef2aSThomas Huth for (i = dc->n_t32 - 1; i >= 0; --i) { 5807fcf5ef2aSThomas Huth tcg_temp_free_i32(dc->t32[i]); 5808fcf5ef2aSThomas Huth } 5809fcf5ef2aSThomas Huth dc->n_t32 = 0; 5810fcf5ef2aSThomas Huth } 5811fcf5ef2aSThomas Huth if (dc->n_ttl != 0) { 5812fcf5ef2aSThomas Huth int i; 5813fcf5ef2aSThomas Huth for (i = dc->n_ttl - 1; i >= 0; --i) { 5814fcf5ef2aSThomas Huth tcg_temp_free(dc->ttl[i]); 5815fcf5ef2aSThomas Huth } 5816fcf5ef2aSThomas Huth dc->n_ttl = 0; 5817fcf5ef2aSThomas Huth } 5818fcf5ef2aSThomas Huth } 5819fcf5ef2aSThomas Huth 58206e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5821fcf5ef2aSThomas Huth { 58226e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58239c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 58246e61bc94SEmilio G. Cota int bound; 5825af00be49SEmilio G. Cota 5826af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 58276e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5828fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 58296e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5830576e1c4cSIgor Mammedov dc->def = &env->def; 58316e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 58326e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5833c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 58346e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5835c9b459aaSArtyom Tarasenko #endif 5836fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5837fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 58386e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5839c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 58406e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5841c9b459aaSArtyom Tarasenko #endif 5842fcf5ef2aSThomas Huth #endif 58436e61bc94SEmilio G. Cota /* 58446e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 58456e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 58466e61bc94SEmilio G. Cota */ 58476e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 58486e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5849af00be49SEmilio G. Cota } 5850fcf5ef2aSThomas Huth 58516e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 58526e61bc94SEmilio G. Cota { 58536e61bc94SEmilio G. Cota } 58546e61bc94SEmilio G. Cota 58556e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 58566e61bc94SEmilio G. Cota { 58576e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58586e61bc94SEmilio G. Cota 5859fcf5ef2aSThomas Huth if (dc->npc & JUMP_PC) { 5860fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5861fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5862fcf5ef2aSThomas Huth } else { 5863fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5864fcf5ef2aSThomas Huth } 58656e61bc94SEmilio G. Cota } 5866fcf5ef2aSThomas Huth 58676e61bc94SEmilio G. Cota static bool sparc_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 58686e61bc94SEmilio G. Cota const CPUBreakpoint *bp) 58696e61bc94SEmilio G. Cota { 58706e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58716e61bc94SEmilio G. Cota 5872af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_first) { 5873fcf5ef2aSThomas Huth save_state(dc); 5874fcf5ef2aSThomas Huth } 5875fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 587607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5877af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 58786e61bc94SEmilio G. Cota /* update pc_next so that the current instruction is included in tb->size */ 5879af00be49SEmilio G. Cota dc->base.pc_next += 4; 58806e61bc94SEmilio G. Cota return true; 5881fcf5ef2aSThomas Huth } 5882fcf5ef2aSThomas Huth 58836e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 58846e61bc94SEmilio G. Cota { 58856e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58866e61bc94SEmilio G. Cota CPUSPARCState *env = cs->env_ptr; 58876e61bc94SEmilio G. Cota unsigned int insn; 5888fcf5ef2aSThomas Huth 5889b89b9001SEmilio G. Cota insn = translator_ldl(env, dc->pc); 5890af00be49SEmilio G. Cota dc->base.pc_next += 4; 5891fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5892fcf5ef2aSThomas Huth 5893af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58946e61bc94SEmilio G. Cota return; 5895c5e6ccdfSEmilio G. Cota } 5896af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58976e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5898af00be49SEmilio G. Cota } 58996e61bc94SEmilio G. Cota } 5900fcf5ef2aSThomas Huth 59016e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 59026e61bc94SEmilio G. Cota { 59036e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 59046e61bc94SEmilio G. Cota 590546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 590646bb0137SMark Cave-Ayland case DISAS_NEXT: 590746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5908fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5909fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5910fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5911fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5912fcf5ef2aSThomas Huth } else { 5913fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5914fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5915fcf5ef2aSThomas Huth } 5916fcf5ef2aSThomas Huth save_npc(dc); 591707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5918fcf5ef2aSThomas Huth } 591946bb0137SMark Cave-Ayland break; 592046bb0137SMark Cave-Ayland 592146bb0137SMark Cave-Ayland case DISAS_NORETURN: 592246bb0137SMark Cave-Ayland break; 592346bb0137SMark Cave-Ayland 592446bb0137SMark Cave-Ayland case DISAS_EXIT: 592546bb0137SMark Cave-Ayland /* Exit TB */ 592646bb0137SMark Cave-Ayland save_state(dc); 592746bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 592846bb0137SMark Cave-Ayland break; 592946bb0137SMark Cave-Ayland 593046bb0137SMark Cave-Ayland default: 593146bb0137SMark Cave-Ayland g_assert_not_reached(); 5932fcf5ef2aSThomas Huth } 5933fcf5ef2aSThomas Huth } 59346e61bc94SEmilio G. Cota 59356e61bc94SEmilio G. Cota static void sparc_tr_disas_log(const DisasContextBase *dcbase, CPUState *cpu) 59366e61bc94SEmilio G. Cota { 59376e61bc94SEmilio G. Cota qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first)); 59386e61bc94SEmilio G. Cota log_target_disas(cpu, dcbase->pc_first, dcbase->tb->size); 59396e61bc94SEmilio G. Cota } 59406e61bc94SEmilio G. Cota 59416e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 59426e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 59436e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 59446e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 59456e61bc94SEmilio G. Cota .breakpoint_check = sparc_tr_breakpoint_check, 59466e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 59476e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59486e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59496e61bc94SEmilio G. Cota }; 59506e61bc94SEmilio G. Cota 59518b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 59526e61bc94SEmilio G. Cota { 59536e61bc94SEmilio G. Cota DisasContext dc = {}; 59546e61bc94SEmilio G. Cota 59558b86d6d2SRichard Henderson translator_loop(&sparc_tr_ops, &dc.base, cs, tb, max_insns); 5956fcf5ef2aSThomas Huth } 5957fcf5ef2aSThomas Huth 595855c3ceefSRichard Henderson void sparc_tcg_init(void) 5959fcf5ef2aSThomas Huth { 5960fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5961fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5962fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5963fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5964fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5965fcf5ef2aSThomas Huth }; 5966fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5967fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5968fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5969fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5970fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5971fcf5ef2aSThomas Huth }; 5972fcf5ef2aSThomas Huth 5973fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5974fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5975fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5976fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5977fcf5ef2aSThomas Huth #else 5978fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5979fcf5ef2aSThomas Huth #endif 5980fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5981fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5982fcf5ef2aSThomas Huth }; 5983fcf5ef2aSThomas Huth 5984fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5985fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5986fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5987fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5988fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5989fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5990fcf5ef2aSThomas Huth "hstick_cmpr" }, 5991fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5992fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5993fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5994fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5995fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5996fcf5ef2aSThomas Huth #endif 5997fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5998fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5999fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 6000fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 6001fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 6002fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 6003fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 6004fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 6005fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 6006fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 6007fcf5ef2aSThomas Huth #endif 6008fcf5ef2aSThomas Huth }; 6009fcf5ef2aSThomas Huth 6010fcf5ef2aSThomas Huth unsigned int i; 6011fcf5ef2aSThomas Huth 6012fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 6013fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 6014fcf5ef2aSThomas Huth "regwptr"); 6015fcf5ef2aSThomas Huth 6016fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 6017fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 6018fcf5ef2aSThomas Huth } 6019fcf5ef2aSThomas Huth 6020fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 6021fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 6022fcf5ef2aSThomas Huth } 6023fcf5ef2aSThomas Huth 6024f764718dSRichard Henderson cpu_regs[0] = NULL; 6025fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 6026fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 6027fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 6028fcf5ef2aSThomas Huth gregnames[i]); 6029fcf5ef2aSThomas Huth } 6030fcf5ef2aSThomas Huth 6031fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 6032fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 6033fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 6034fcf5ef2aSThomas Huth gregnames[i]); 6035fcf5ef2aSThomas Huth } 6036fcf5ef2aSThomas Huth 6037fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 6038fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 6039fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 6040fcf5ef2aSThomas Huth fregnames[i]); 6041fcf5ef2aSThomas Huth } 6042fcf5ef2aSThomas Huth } 6043fcf5ef2aSThomas Huth 6044fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSPARCState *env, TranslationBlock *tb, 6045fcf5ef2aSThomas Huth target_ulong *data) 6046fcf5ef2aSThomas Huth { 6047fcf5ef2aSThomas Huth target_ulong pc = data[0]; 6048fcf5ef2aSThomas Huth target_ulong npc = data[1]; 6049fcf5ef2aSThomas Huth 6050fcf5ef2aSThomas Huth env->pc = pc; 6051fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 6052fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 6053fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 6054fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 6055fcf5ef2aSThomas Huth if (env->cond) { 6056fcf5ef2aSThomas Huth env->npc = npc & ~3; 6057fcf5ef2aSThomas Huth } else { 6058fcf5ef2aSThomas Huth env->npc = pc + 4; 6059fcf5ef2aSThomas Huth } 6060fcf5ef2aSThomas Huth } else { 6061fcf5ef2aSThomas Huth env->npc = npc; 6062fcf5ef2aSThomas Huth } 6063fcf5ef2aSThomas Huth } 6064