1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 314fd71d19SRichard Henderson #include "fpu/softfloat.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64c973b4e8SRichard Henderson # define gen_helper_cmask8 ({ qemu_build_not_reached(); NULL; }) 65c973b4e8SRichard Henderson # define gen_helper_cmask16 ({ qemu_build_not_reached(); NULL; }) 66c973b4e8SRichard Henderson # define gen_helper_cmask32 ({ qemu_build_not_reached(); NULL; }) 67669e0774SRichard Henderson # define gen_helper_fcmpeq8 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 74669e0774SRichard Henderson # define gen_helper_fcmpne8 ({ qemu_build_not_reached(); NULL; }) 75e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 76e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 77669e0774SRichard Henderson # define gen_helper_fcmpule8 ({ qemu_build_not_reached(); NULL; }) 78669e0774SRichard Henderson # define gen_helper_fcmpugt8 ({ qemu_build_not_reached(); NULL; }) 798aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 81e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 82e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 83e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 84e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 851617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 86*fbc5c8d4SRichard Henderson # define gen_helper_fslas16 ({ qemu_build_not_reached(); NULL; }) 87*fbc5c8d4SRichard Henderson # define gen_helper_fslas32 ({ qemu_build_not_reached(); NULL; }) 88199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 898aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 907b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 91f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 92afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 93668bb9b7SRichard Henderson # define MAXTL_MASK 0 94af25071cSRichard Henderson #endif 95af25071cSRichard Henderson 96633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 97633c4283SRichard Henderson #define DYNAMIC_PC 1 98633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 99633c4283SRichard Henderson #define JUMP_PC 2 100633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 101633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 102fcf5ef2aSThomas Huth 10346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 10446bb0137SMark Cave-Ayland 105fcf5ef2aSThomas Huth /* global register indexes */ 106fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 107c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 108fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 109fcf5ef2aSThomas Huth static TCGv cpu_y; 110fcf5ef2aSThomas Huth static TCGv cpu_tbr; 111fcf5ef2aSThomas Huth static TCGv cpu_cond; 1122a1905c7SRichard Henderson static TCGv cpu_cc_N; 1132a1905c7SRichard Henderson static TCGv cpu_cc_V; 1142a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1152a1905c7SRichard Henderson static TCGv cpu_icc_C; 116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1172a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1182a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1192a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 120fcf5ef2aSThomas Huth static TCGv cpu_gsr; 121fcf5ef2aSThomas Huth #else 122af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 123af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 124fcf5ef2aSThomas Huth #endif 1252a1905c7SRichard Henderson 1262a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1272a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1282a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1292a1905c7SRichard Henderson #else 1302a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1312a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1322a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1332a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1342a1905c7SRichard Henderson #endif 1352a1905c7SRichard Henderson 1361210a036SRichard Henderson /* Floating point comparison registers */ 137d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 138fcf5ef2aSThomas Huth 139af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 140af25071cSRichard Henderson #ifdef TARGET_SPARC64 141cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 142af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 143af25071cSRichard Henderson #else 144cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 145af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 146af25071cSRichard Henderson #endif 147af25071cSRichard Henderson 148533f042fSRichard Henderson typedef struct DisasCompare { 149533f042fSRichard Henderson TCGCond cond; 150533f042fSRichard Henderson TCGv c1; 151533f042fSRichard Henderson int c2; 152533f042fSRichard Henderson } DisasCompare; 153533f042fSRichard Henderson 154186e7890SRichard Henderson typedef struct DisasDelayException { 155186e7890SRichard Henderson struct DisasDelayException *next; 156186e7890SRichard Henderson TCGLabel *lab; 157186e7890SRichard Henderson TCGv_i32 excp; 158186e7890SRichard Henderson /* Saved state at parent insn. */ 159186e7890SRichard Henderson target_ulong pc; 160186e7890SRichard Henderson target_ulong npc; 161186e7890SRichard Henderson } DisasDelayException; 162186e7890SRichard Henderson 163fcf5ef2aSThomas Huth typedef struct DisasContext { 164af00be49SEmilio G. Cota DisasContextBase base; 165fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 166fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 167533f042fSRichard Henderson 168533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 169533f042fSRichard Henderson DisasCompare jump; 170533f042fSRichard Henderson target_ulong jump_pc[2]; 171533f042fSRichard Henderson 172fcf5ef2aSThomas Huth int mem_idx; 17389527e3aSRichard Henderson bool cpu_cond_live; 174c9b459aaSArtyom Tarasenko bool fpu_enabled; 175c9b459aaSArtyom Tarasenko bool address_mask_32bit; 176c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 177c9b459aaSArtyom Tarasenko bool supervisor; 178c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 179c9b459aaSArtyom Tarasenko bool hypervisor; 180c9b459aaSArtyom Tarasenko #endif 181c9b459aaSArtyom Tarasenko #endif 182c9b459aaSArtyom Tarasenko 183fcf5ef2aSThomas Huth sparc_def_t *def; 184fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 185fcf5ef2aSThomas Huth int fprs_dirty; 186fcf5ef2aSThomas Huth int asi; 187fcf5ef2aSThomas Huth #endif 188186e7890SRichard Henderson DisasDelayException *delay_excp_list; 189fcf5ef2aSThomas Huth } DisasContext; 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth // This function uses non-native bit order 192fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 193fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 194fcf5ef2aSThomas Huth 195fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 196fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 197fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 200fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 201fcf5ef2aSThomas Huth 202fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 203fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 206fcf5ef2aSThomas Huth 2070c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 208fcf5ef2aSThomas Huth { 209fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 210fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 211fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 212fcf5ef2aSThomas Huth we can avoid setting it again. */ 213fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 214fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 215fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth #endif 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth 220fcf5ef2aSThomas Huth /* floating point registers moves */ 2211210a036SRichard Henderson 2221210a036SRichard Henderson static int gen_offset_fpr_F(unsigned int reg) 2231210a036SRichard Henderson { 2241210a036SRichard Henderson int ret; 2251210a036SRichard Henderson 2261210a036SRichard Henderson tcg_debug_assert(reg < 32); 2271210a036SRichard Henderson ret= offsetof(CPUSPARCState, fpr[reg / 2]); 2281210a036SRichard Henderson if (reg & 1) { 2291210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.lower); 2301210a036SRichard Henderson } else { 2311210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.upper); 2321210a036SRichard Henderson } 2331210a036SRichard Henderson return ret; 2341210a036SRichard Henderson } 2351210a036SRichard Henderson 236fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 237fcf5ef2aSThomas Huth { 23836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 2391210a036SRichard Henderson tcg_gen_ld_i32(ret, tcg_env, gen_offset_fpr_F(src)); 240dc41aa7dSRichard Henderson return ret; 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 244fcf5ef2aSThomas Huth { 2451210a036SRichard Henderson tcg_gen_st_i32(v, tcg_env, gen_offset_fpr_F(dst)); 246fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 2491210a036SRichard Henderson static int gen_offset_fpr_D(unsigned int reg) 2501210a036SRichard Henderson { 2511210a036SRichard Henderson tcg_debug_assert(reg < 64); 2521210a036SRichard Henderson tcg_debug_assert(reg % 2 == 0); 2531210a036SRichard Henderson return offsetof(CPUSPARCState, fpr[reg / 2]); 2541210a036SRichard Henderson } 2551210a036SRichard Henderson 256fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 257fcf5ef2aSThomas Huth { 2581210a036SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 2591210a036SRichard Henderson tcg_gen_ld_i64(ret, tcg_env, gen_offset_fpr_D(src)); 2601210a036SRichard Henderson return ret; 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 264fcf5ef2aSThomas Huth { 2651210a036SRichard Henderson tcg_gen_st_i64(v, tcg_env, gen_offset_fpr_D(dst)); 266fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 26933ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 27033ec4245SRichard Henderson { 27133ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 2721210a036SRichard Henderson TCGv_i64 h = gen_load_fpr_D(dc, src); 2731210a036SRichard Henderson TCGv_i64 l = gen_load_fpr_D(dc, src + 2); 27433ec4245SRichard Henderson 2751210a036SRichard Henderson tcg_gen_concat_i64_i128(ret, l, h); 27633ec4245SRichard Henderson return ret; 27733ec4245SRichard Henderson } 27833ec4245SRichard Henderson 27933ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 28033ec4245SRichard Henderson { 2811210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 2821210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2831210a036SRichard Henderson 2841210a036SRichard Henderson tcg_gen_extr_i128_i64(l, h, v); 2851210a036SRichard Henderson gen_store_fpr_D(dc, dst, h); 2861210a036SRichard Henderson gen_store_fpr_D(dc, dst + 2, l); 28733ec4245SRichard Henderson } 28833ec4245SRichard Henderson 289fcf5ef2aSThomas Huth /* moves */ 290fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 291fcf5ef2aSThomas Huth #define supervisor(dc) 0 292fcf5ef2aSThomas Huth #define hypervisor(dc) 0 293fcf5ef2aSThomas Huth #else 294fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 295c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 296c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 297fcf5ef2aSThomas Huth #else 298c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 299668bb9b7SRichard Henderson #define hypervisor(dc) 0 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 303b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 304b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 305b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 306b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 307b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 308b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 309fcf5ef2aSThomas Huth #else 310b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 311fcf5ef2aSThomas Huth #endif 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 314fcf5ef2aSThomas Huth { 315b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 316fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 317b1bc09eaSRichard Henderson } 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth 32023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32123ada1b1SRichard Henderson { 32223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32323ada1b1SRichard Henderson } 32423ada1b1SRichard Henderson 3250c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 326fcf5ef2aSThomas Huth { 327fcf5ef2aSThomas Huth if (reg > 0) { 328fcf5ef2aSThomas Huth assert(reg < 32); 329fcf5ef2aSThomas Huth return cpu_regs[reg]; 330fcf5ef2aSThomas Huth } else { 33152123f14SRichard Henderson TCGv t = tcg_temp_new(); 332fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 333fcf5ef2aSThomas Huth return t; 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3370c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth if (reg > 0) { 340fcf5ef2aSThomas Huth assert(reg < 32); 341fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3450c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 346fcf5ef2aSThomas Huth { 347fcf5ef2aSThomas Huth if (reg > 0) { 348fcf5ef2aSThomas Huth assert(reg < 32); 349fcf5ef2aSThomas Huth return cpu_regs[reg]; 350fcf5ef2aSThomas Huth } else { 35152123f14SRichard Henderson return tcg_temp_new(); 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 3555645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 356fcf5ef2aSThomas Huth { 3575645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3585645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 3615645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 362fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 363fcf5ef2aSThomas Huth { 364fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 365fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 366fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 368fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 370fcf5ef2aSThomas Huth } else { 371f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 373fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 374f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 378b989ce73SRichard Henderson static TCGv gen_carry32(void) 379fcf5ef2aSThomas Huth { 380b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 381b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 382b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 383b989ce73SRichard Henderson return t; 384b989ce73SRichard Henderson } 385b989ce73SRichard Henderson return cpu_icc_C; 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth 388b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 389fcf5ef2aSThomas Huth { 390b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 391fcf5ef2aSThomas Huth 392b989ce73SRichard Henderson if (cin) { 393b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 394b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 395b989ce73SRichard Henderson } else { 396b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 397b989ce73SRichard Henderson } 398b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 399b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 400b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 401b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 402b989ce73SRichard Henderson /* 403b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 404b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 405b989ce73SRichard Henderson */ 406b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 407b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 408b989ce73SRichard Henderson } 409b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 410b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 411b989ce73SRichard Henderson } 412fcf5ef2aSThomas Huth 413b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 414b989ce73SRichard Henderson { 415b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 416b989ce73SRichard Henderson } 417fcf5ef2aSThomas Huth 418b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 419b989ce73SRichard Henderson { 420b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 421b989ce73SRichard Henderson 422b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 423b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 424b989ce73SRichard Henderson 425b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 426b989ce73SRichard Henderson 427b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 428b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 429b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 430b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 431b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 432b989ce73SRichard Henderson } 433b989ce73SRichard Henderson 434b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 435b989ce73SRichard Henderson { 436b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 437b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 438b989ce73SRichard Henderson } 439b989ce73SRichard Henderson 440b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 441b989ce73SRichard Henderson { 442b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 443fcf5ef2aSThomas Huth } 444fcf5ef2aSThomas Huth 445015fc6fcSRichard Henderson static void gen_op_addxc(TCGv dst, TCGv src1, TCGv src2) 446015fc6fcSRichard Henderson { 447015fc6fcSRichard Henderson tcg_gen_add_tl(dst, src1, src2); 448015fc6fcSRichard Henderson tcg_gen_add_tl(dst, dst, cpu_cc_C); 449015fc6fcSRichard Henderson } 450015fc6fcSRichard Henderson 451015fc6fcSRichard Henderson static void gen_op_addxccc(TCGv dst, TCGv src1, TCGv src2) 452015fc6fcSRichard Henderson { 453015fc6fcSRichard Henderson gen_op_addcc_int(dst, src1, src2, cpu_cc_C); 454015fc6fcSRichard Henderson } 455015fc6fcSRichard Henderson 456f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 457fcf5ef2aSThomas Huth { 458f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 459fcf5ef2aSThomas Huth 460f828df74SRichard Henderson if (cin) { 461f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 462f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 463f828df74SRichard Henderson } else { 464f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 465f828df74SRichard Henderson } 466f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 467f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 468f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 469f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 470f828df74SRichard Henderson #ifdef TARGET_SPARC64 471f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 472f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 473fcf5ef2aSThomas Huth #endif 474f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 475f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 476fcf5ef2aSThomas Huth } 477fcf5ef2aSThomas Huth 478f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 479fcf5ef2aSThomas Huth { 480f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 481fcf5ef2aSThomas Huth } 482fcf5ef2aSThomas Huth 483f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 484fcf5ef2aSThomas Huth { 485f828df74SRichard Henderson TCGv t = tcg_temp_new(); 486fcf5ef2aSThomas Huth 487f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 488f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 489fcf5ef2aSThomas Huth 490f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 491f828df74SRichard Henderson 492f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 493f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 494f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 495f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 496f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 497f828df74SRichard Henderson } 498f828df74SRichard Henderson 499f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 500f828df74SRichard Henderson { 501fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 502f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 503fcf5ef2aSThomas Huth } 504fcf5ef2aSThomas Huth 505f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 506dfebb950SRichard Henderson { 507f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 508dfebb950SRichard Henderson } 509dfebb950SRichard Henderson 5100c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 511fcf5ef2aSThomas Huth { 512b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 51350280618SRichard Henderson TCGv one = tcg_constant_tl(1); 514b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 515b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 516b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 517fcf5ef2aSThomas Huth 518b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 519b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 520fcf5ef2aSThomas Huth 521b989ce73SRichard Henderson /* 522b989ce73SRichard Henderson * if (!(env->y & 1)) 523b989ce73SRichard Henderson * src2 = 0; 524fcf5ef2aSThomas Huth */ 52550280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 526fcf5ef2aSThomas Huth 527b989ce73SRichard Henderson /* 528b989ce73SRichard Henderson * b2 = src1 & 1; 529b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 530b989ce73SRichard Henderson */ 5310b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 532b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth // b1 = N ^ V; 5352a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 536fcf5ef2aSThomas Huth 537b989ce73SRichard Henderson /* 538b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 539b989ce73SRichard Henderson */ 5402a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 541b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 542b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 543fcf5ef2aSThomas Huth 544b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth 5470c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 548fcf5ef2aSThomas Huth { 549fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 550fcf5ef2aSThomas Huth if (sign_ext) { 551fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 552fcf5ef2aSThomas Huth } else { 553fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth #else 556fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 557fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 558fcf5ef2aSThomas Huth 559fcf5ef2aSThomas Huth if (sign_ext) { 560fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 561fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 562fcf5ef2aSThomas Huth } else { 563fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 564fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 565fcf5ef2aSThomas Huth } 566fcf5ef2aSThomas Huth 567fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 568fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 569fcf5ef2aSThomas Huth #endif 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth 5720c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 573fcf5ef2aSThomas Huth { 574fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 575fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth 5780c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 579fcf5ef2aSThomas Huth { 580fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 581fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth 584c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 585c2636853SRichard Henderson { 58613260103SRichard Henderson #ifdef TARGET_SPARC64 587c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 58813260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 58913260103SRichard Henderson #else 59013260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 59113260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 59213260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 59313260103SRichard Henderson #endif 594c2636853SRichard Henderson } 595c2636853SRichard Henderson 596c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 597c2636853SRichard Henderson { 59813260103SRichard Henderson TCGv_i64 t64; 59913260103SRichard Henderson 60013260103SRichard Henderson #ifdef TARGET_SPARC64 60113260103SRichard Henderson t64 = cpu_cc_V; 60213260103SRichard Henderson #else 60313260103SRichard Henderson t64 = tcg_temp_new_i64(); 60413260103SRichard Henderson #endif 60513260103SRichard Henderson 60613260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 60713260103SRichard Henderson 60813260103SRichard Henderson #ifdef TARGET_SPARC64 60913260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 61013260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 61113260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 61213260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 61313260103SRichard Henderson #else 61413260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 61513260103SRichard Henderson #endif 61613260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 61713260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 61813260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 619c2636853SRichard Henderson } 620c2636853SRichard Henderson 621c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 622c2636853SRichard Henderson { 62313260103SRichard Henderson TCGv_i64 t64; 62413260103SRichard Henderson 62513260103SRichard Henderson #ifdef TARGET_SPARC64 62613260103SRichard Henderson t64 = cpu_cc_V; 62713260103SRichard Henderson #else 62813260103SRichard Henderson t64 = tcg_temp_new_i64(); 62913260103SRichard Henderson #endif 63013260103SRichard Henderson 63113260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 63213260103SRichard Henderson 63313260103SRichard Henderson #ifdef TARGET_SPARC64 63413260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 63513260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 63613260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 63713260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 63813260103SRichard Henderson #else 63913260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 64013260103SRichard Henderson #endif 64113260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 64213260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 64313260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 644c2636853SRichard Henderson } 645c2636853SRichard Henderson 646a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 647a9aba13dSRichard Henderson { 648a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 649a9aba13dSRichard Henderson } 650a9aba13dSRichard Henderson 651a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 652a9aba13dSRichard Henderson { 653a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 654a9aba13dSRichard Henderson } 655a9aba13dSRichard Henderson 6569c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6579c6ec5bcSRichard Henderson { 6589c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6599c6ec5bcSRichard Henderson } 6609c6ec5bcSRichard Henderson 66145bfed3bSRichard Henderson #ifndef TARGET_SPARC64 66245bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 66345bfed3bSRichard Henderson { 66445bfed3bSRichard Henderson g_assert_not_reached(); 66545bfed3bSRichard Henderson } 66645bfed3bSRichard Henderson #endif 66745bfed3bSRichard Henderson 66845bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 66945bfed3bSRichard Henderson { 67045bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 67145bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 67245bfed3bSRichard Henderson } 67345bfed3bSRichard Henderson 67445bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 67545bfed3bSRichard Henderson { 67645bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 67745bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 67845bfed3bSRichard Henderson } 67945bfed3bSRichard Henderson 6802f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6812f722641SRichard Henderson { 6822f722641SRichard Henderson #ifdef TARGET_SPARC64 6832f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6842f722641SRichard Henderson #else 6852f722641SRichard Henderson g_assert_not_reached(); 6862f722641SRichard Henderson #endif 6872f722641SRichard Henderson } 6882f722641SRichard Henderson 6892f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6902f722641SRichard Henderson { 6912f722641SRichard Henderson #ifdef TARGET_SPARC64 6922f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6932f722641SRichard Henderson #else 6942f722641SRichard Henderson g_assert_not_reached(); 6952f722641SRichard Henderson #endif 6962f722641SRichard Henderson } 6972f722641SRichard Henderson 6984b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6994b6edc0aSRichard Henderson { 7004b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7014b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7024b6edc0aSRichard Henderson #else 7034b6edc0aSRichard Henderson g_assert_not_reached(); 7044b6edc0aSRichard Henderson #endif 7054b6edc0aSRichard Henderson } 7064b6edc0aSRichard Henderson 7070d1d3aafSRichard Henderson static void gen_op_fpadds16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7080d1d3aafSRichard Henderson { 7090d1d3aafSRichard Henderson TCGv_i32 t[2]; 7100d1d3aafSRichard Henderson 7110d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 7120d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 7130d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7140d1d3aafSRichard Henderson 7150d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 7160d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 7170d1d3aafSRichard Henderson tcg_gen_add_i32(u, u, v); 7180d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 7190d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 7200d1d3aafSRichard Henderson t[i] = u; 7210d1d3aafSRichard Henderson } 7220d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 7230d1d3aafSRichard Henderson } 7240d1d3aafSRichard Henderson 7250d1d3aafSRichard Henderson static void gen_op_fpsubs16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7260d1d3aafSRichard Henderson { 7270d1d3aafSRichard Henderson TCGv_i32 t[2]; 7280d1d3aafSRichard Henderson 7290d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 7300d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 7310d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7320d1d3aafSRichard Henderson 7330d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 7340d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 7350d1d3aafSRichard Henderson tcg_gen_sub_i32(u, u, v); 7360d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 7370d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 7380d1d3aafSRichard Henderson t[i] = u; 7390d1d3aafSRichard Henderson } 7400d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 7410d1d3aafSRichard Henderson } 7420d1d3aafSRichard Henderson 7430d1d3aafSRichard Henderson static void gen_op_fpadds32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7440d1d3aafSRichard Henderson { 7450d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 7460d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 7470d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7480d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 7490d1d3aafSRichard Henderson 7500d1d3aafSRichard Henderson tcg_gen_add_i32(r, src1, src2); 7510d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 7520d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src2); 7530d1d3aafSRichard Henderson tcg_gen_andc_i32(v, v, t); 7540d1d3aafSRichard Henderson 7550d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 7560d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 7570d1d3aafSRichard Henderson 7580d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 7590d1d3aafSRichard Henderson } 7600d1d3aafSRichard Henderson 7610d1d3aafSRichard Henderson static void gen_op_fpsubs32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7620d1d3aafSRichard Henderson { 7630d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 7640d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 7650d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7660d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 7670d1d3aafSRichard Henderson 7680d1d3aafSRichard Henderson tcg_gen_sub_i32(r, src1, src2); 7690d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 7700d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src1); 7710d1d3aafSRichard Henderson tcg_gen_and_i32(v, v, t); 7720d1d3aafSRichard Henderson 7730d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 7740d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 7750d1d3aafSRichard Henderson 7760d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 7770d1d3aafSRichard Henderson } 7780d1d3aafSRichard Henderson 7794b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7804b6edc0aSRichard Henderson { 7814b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7824b6edc0aSRichard Henderson TCGv t1, t2, shift; 7834b6edc0aSRichard Henderson 7844b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7854b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7864b6edc0aSRichard Henderson shift = tcg_temp_new(); 7874b6edc0aSRichard Henderson 7884b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7894b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7904b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7914b6edc0aSRichard Henderson 7924b6edc0aSRichard Henderson /* 7934b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7944b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7954b6edc0aSRichard Henderson */ 7964b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7974b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7984b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7994b6edc0aSRichard Henderson 8004b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 8014b6edc0aSRichard Henderson #else 8024b6edc0aSRichard Henderson g_assert_not_reached(); 8034b6edc0aSRichard Henderson #endif 8044b6edc0aSRichard Henderson } 8054b6edc0aSRichard Henderson 8064b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8074b6edc0aSRichard Henderson { 8084b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8094b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8104b6edc0aSRichard Henderson #else 8114b6edc0aSRichard Henderson g_assert_not_reached(); 8124b6edc0aSRichard Henderson #endif 8134b6edc0aSRichard Henderson } 8144b6edc0aSRichard Henderson 815a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 816a859602cSRichard Henderson { 817a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 818a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 819a859602cSRichard Henderson } 820a859602cSRichard Henderson 821a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 822a859602cSRichard Henderson { 823a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 824a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 825a859602cSRichard Henderson } 826a859602cSRichard Henderson 827be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 828be8998e0SRichard Henderson { 829be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 830be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 831be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 832be8998e0SRichard Henderson 833be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 834be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 835be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 836be8998e0SRichard Henderson 837be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 838be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 839be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 840be8998e0SRichard Henderson 841be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 842be8998e0SRichard Henderson } 843be8998e0SRichard Henderson 844be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 845be8998e0SRichard Henderson { 846be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 847be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 848be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 849be8998e0SRichard Henderson 850be8998e0SRichard Henderson /* 851be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 852be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 853be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 854be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 855be8998e0SRichard Henderson */ 856be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 857be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 858be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 859be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 860be8998e0SRichard Henderson 861be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 862be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 863be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 864be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 865be8998e0SRichard Henderson 866be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 867be8998e0SRichard Henderson } 868be8998e0SRichard Henderson 8697837185eSRichard Henderson #ifdef TARGET_SPARC64 8707837185eSRichard Henderson static void gen_vec_fchksm16(unsigned vece, TCGv_vec dst, 8717837185eSRichard Henderson TCGv_vec src1, TCGv_vec src2) 8727837185eSRichard Henderson { 8737837185eSRichard Henderson TCGv_vec a = tcg_temp_new_vec_matching(dst); 8747837185eSRichard Henderson TCGv_vec c = tcg_temp_new_vec_matching(dst); 8757837185eSRichard Henderson 8767837185eSRichard Henderson tcg_gen_add_vec(vece, a, src1, src2); 8777837185eSRichard Henderson tcg_gen_cmp_vec(TCG_COND_LTU, vece, c, a, src1); 8787837185eSRichard Henderson /* Vector cmp produces -1 for true, so subtract to add carry. */ 8797837185eSRichard Henderson tcg_gen_sub_vec(vece, dst, a, c); 8807837185eSRichard Henderson } 8817837185eSRichard Henderson 8827837185eSRichard Henderson static void gen_op_fchksm16(unsigned vece, uint32_t dofs, uint32_t aofs, 8837837185eSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 8847837185eSRichard Henderson { 8857837185eSRichard Henderson static const TCGOpcode vecop_list[] = { 8867837185eSRichard Henderson INDEX_op_cmp_vec, INDEX_op_add_vec, INDEX_op_sub_vec, 8877837185eSRichard Henderson }; 8887837185eSRichard Henderson static const GVecGen3 op = { 8897837185eSRichard Henderson .fni8 = gen_helper_fchksm16, 8907837185eSRichard Henderson .fniv = gen_vec_fchksm16, 8917837185eSRichard Henderson .opt_opc = vecop_list, 8927837185eSRichard Henderson .vece = MO_16, 8937837185eSRichard Henderson }; 8947837185eSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 8957837185eSRichard Henderson } 896d6ff1ccbSRichard Henderson 897d6ff1ccbSRichard Henderson static void gen_vec_fmean16(unsigned vece, TCGv_vec dst, 898d6ff1ccbSRichard Henderson TCGv_vec src1, TCGv_vec src2) 899d6ff1ccbSRichard Henderson { 900d6ff1ccbSRichard Henderson TCGv_vec t = tcg_temp_new_vec_matching(dst); 901d6ff1ccbSRichard Henderson 902d6ff1ccbSRichard Henderson tcg_gen_or_vec(vece, t, src1, src2); 903d6ff1ccbSRichard Henderson tcg_gen_and_vec(vece, t, t, tcg_constant_vec_matching(dst, vece, 1)); 904d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src1, src1, 1); 905d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src2, src2, 1); 906d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, src1, src2); 907d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, dst, t); 908d6ff1ccbSRichard Henderson } 909d6ff1ccbSRichard Henderson 910d6ff1ccbSRichard Henderson static void gen_op_fmean16(unsigned vece, uint32_t dofs, uint32_t aofs, 911d6ff1ccbSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 912d6ff1ccbSRichard Henderson { 913d6ff1ccbSRichard Henderson static const TCGOpcode vecop_list[] = { 914d6ff1ccbSRichard Henderson INDEX_op_add_vec, INDEX_op_sari_vec, 915d6ff1ccbSRichard Henderson }; 916d6ff1ccbSRichard Henderson static const GVecGen3 op = { 917d6ff1ccbSRichard Henderson .fni8 = gen_helper_fmean16, 918d6ff1ccbSRichard Henderson .fniv = gen_vec_fmean16, 919d6ff1ccbSRichard Henderson .opt_opc = vecop_list, 920d6ff1ccbSRichard Henderson .vece = MO_16, 921d6ff1ccbSRichard Henderson }; 922d6ff1ccbSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 923d6ff1ccbSRichard Henderson } 9247837185eSRichard Henderson #else 9257837185eSRichard Henderson #define gen_op_fchksm16 ({ qemu_build_not_reached(); NULL; }) 926d6ff1ccbSRichard Henderson #define gen_op_fmean16 ({ qemu_build_not_reached(); NULL; }) 9277837185eSRichard Henderson #endif 9287837185eSRichard Henderson 92989527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 93089527e3aSRichard Henderson { 93189527e3aSRichard Henderson /* 93289527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 93389527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 93489527e3aSRichard Henderson * cpu_cond may be able to be elided. 93589527e3aSRichard Henderson */ 93689527e3aSRichard Henderson if (dc->cpu_cond_live) { 93789527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 93889527e3aSRichard Henderson dc->cpu_cond_live = false; 93989527e3aSRichard Henderson } 94089527e3aSRichard Henderson } 94189527e3aSRichard Henderson 9420c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 943fcf5ef2aSThomas Huth { 94400ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 94500ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 946533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 947fcf5ef2aSThomas Huth 948533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 949fcf5ef2aSThomas Huth } 950fcf5ef2aSThomas Huth 951fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 952fcf5ef2aSThomas Huth have been set for a jump */ 9530c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 954fcf5ef2aSThomas Huth { 955fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 956fcf5ef2aSThomas Huth gen_generic_branch(dc); 95799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 958fcf5ef2aSThomas Huth } 959fcf5ef2aSThomas Huth } 960fcf5ef2aSThomas Huth 9610c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 962fcf5ef2aSThomas Huth { 963633c4283SRichard Henderson if (dc->npc & 3) { 964633c4283SRichard Henderson switch (dc->npc) { 965633c4283SRichard Henderson case JUMP_PC: 966fcf5ef2aSThomas Huth gen_generic_branch(dc); 96799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 968633c4283SRichard Henderson break; 969633c4283SRichard Henderson case DYNAMIC_PC: 970633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 971633c4283SRichard Henderson break; 972633c4283SRichard Henderson default: 973633c4283SRichard Henderson g_assert_not_reached(); 974633c4283SRichard Henderson } 975633c4283SRichard Henderson } else { 976fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 977fcf5ef2aSThomas Huth } 978fcf5ef2aSThomas Huth } 979fcf5ef2aSThomas Huth 9800c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 981fcf5ef2aSThomas Huth { 982fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 983fcf5ef2aSThomas Huth save_npc(dc); 984fcf5ef2aSThomas Huth } 985fcf5ef2aSThomas Huth 986fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 987fcf5ef2aSThomas Huth { 98889527e3aSRichard Henderson finishing_insn(dc); 989fcf5ef2aSThomas Huth save_state(dc); 990ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 991af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 992fcf5ef2aSThomas Huth } 993fcf5ef2aSThomas Huth 994186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 995fcf5ef2aSThomas Huth { 996186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 997186e7890SRichard Henderson 998186e7890SRichard Henderson e->next = dc->delay_excp_list; 999186e7890SRichard Henderson dc->delay_excp_list = e; 1000186e7890SRichard Henderson 1001186e7890SRichard Henderson e->lab = gen_new_label(); 1002186e7890SRichard Henderson e->excp = excp; 1003186e7890SRichard Henderson e->pc = dc->pc; 1004186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1005186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1006186e7890SRichard Henderson e->npc = dc->npc; 1007186e7890SRichard Henderson 1008186e7890SRichard Henderson return e->lab; 1009186e7890SRichard Henderson } 1010186e7890SRichard Henderson 1011186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1012186e7890SRichard Henderson { 1013186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1014186e7890SRichard Henderson } 1015186e7890SRichard Henderson 1016186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1017186e7890SRichard Henderson { 1018186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1019186e7890SRichard Henderson TCGLabel *lab; 1020186e7890SRichard Henderson 1021186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1022186e7890SRichard Henderson 1023186e7890SRichard Henderson flush_cond(dc); 1024186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1025186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1026fcf5ef2aSThomas Huth } 1027fcf5ef2aSThomas Huth 10280c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1029fcf5ef2aSThomas Huth { 103089527e3aSRichard Henderson finishing_insn(dc); 103189527e3aSRichard Henderson 1032633c4283SRichard Henderson if (dc->npc & 3) { 1033633c4283SRichard Henderson switch (dc->npc) { 1034633c4283SRichard Henderson case JUMP_PC: 1035fcf5ef2aSThomas Huth gen_generic_branch(dc); 1036fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 103799c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1038633c4283SRichard Henderson break; 1039633c4283SRichard Henderson case DYNAMIC_PC: 1040633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1041fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1042633c4283SRichard Henderson dc->pc = dc->npc; 1043633c4283SRichard Henderson break; 1044633c4283SRichard Henderson default: 1045633c4283SRichard Henderson g_assert_not_reached(); 1046633c4283SRichard Henderson } 1047fcf5ef2aSThomas Huth } else { 1048fcf5ef2aSThomas Huth dc->pc = dc->npc; 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth } 1051fcf5ef2aSThomas Huth 1052fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1053fcf5ef2aSThomas Huth DisasContext *dc) 1054fcf5ef2aSThomas Huth { 1055b597eedcSRichard Henderson TCGv t1; 1056fcf5ef2aSThomas Huth 10572a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 1058c8507ebfSRichard Henderson cmp->c2 = 0; 10592a1905c7SRichard Henderson 10602a1905c7SRichard Henderson switch (cond & 7) { 10612a1905c7SRichard Henderson case 0x0: /* never */ 10622a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 1063c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 1064fcf5ef2aSThomas Huth break; 10652a1905c7SRichard Henderson 10662a1905c7SRichard Henderson case 0x1: /* eq: Z */ 10672a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10682a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10692a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 10702a1905c7SRichard Henderson } else { 10712a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 10722a1905c7SRichard Henderson } 10732a1905c7SRichard Henderson break; 10742a1905c7SRichard Henderson 10752a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 10762a1905c7SRichard Henderson /* 10772a1905c7SRichard Henderson * Simplify: 10782a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 10792a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 10802a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 10812a1905c7SRichard Henderson */ 10822a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10832a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10842a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 10852a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 10862a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 10872a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 10882a1905c7SRichard Henderson } 10892a1905c7SRichard Henderson break; 10902a1905c7SRichard Henderson 10912a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 10922a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10932a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10942a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 10952a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 10962a1905c7SRichard Henderson } 10972a1905c7SRichard Henderson break; 10982a1905c7SRichard Henderson 10992a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 11002a1905c7SRichard Henderson /* 11012a1905c7SRichard Henderson * Simplify: 11022a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 11032a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 11042a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 11052a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 11062a1905c7SRichard Henderson */ 11072a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 11082a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11092a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 11102a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 11112a1905c7SRichard Henderson } else { 11122a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11132a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 11142a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 11152a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 11162a1905c7SRichard Henderson } 11172a1905c7SRichard Henderson break; 11182a1905c7SRichard Henderson 11192a1905c7SRichard Henderson case 0x5: /* ltu: C */ 11202a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 11212a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11222a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 11232a1905c7SRichard Henderson } else { 11242a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11252a1905c7SRichard Henderson } 11262a1905c7SRichard Henderson break; 11272a1905c7SRichard Henderson 11282a1905c7SRichard Henderson case 0x6: /* neg: N */ 11292a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11302a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11312a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 11322a1905c7SRichard Henderson } else { 11332a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 11342a1905c7SRichard Henderson } 11352a1905c7SRichard Henderson break; 11362a1905c7SRichard Henderson 11372a1905c7SRichard Henderson case 0x7: /* vs: V */ 11382a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11392a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11402a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 11412a1905c7SRichard Henderson } else { 11422a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 11432a1905c7SRichard Henderson } 11442a1905c7SRichard Henderson break; 11452a1905c7SRichard Henderson } 11462a1905c7SRichard Henderson if (cond & 8) { 11472a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1148fcf5ef2aSThomas Huth } 1149fcf5ef2aSThomas Huth } 1150fcf5ef2aSThomas Huth 1151fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1152fcf5ef2aSThomas Huth { 1153d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 1154d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 1155d8c5b92fSRichard Henderson int c2 = 0; 1156d8c5b92fSRichard Henderson TCGCond tcond; 1157fcf5ef2aSThomas Huth 1158d8c5b92fSRichard Henderson /* 1159d8c5b92fSRichard Henderson * FCC values: 1160d8c5b92fSRichard Henderson * 0 = 1161d8c5b92fSRichard Henderson * 1 < 1162d8c5b92fSRichard Henderson * 2 > 1163d8c5b92fSRichard Henderson * 3 unordered 1164d8c5b92fSRichard Henderson */ 1165d8c5b92fSRichard Henderson switch (cond & 7) { 1166d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1167d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1168fcf5ef2aSThomas Huth break; 1169d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1170d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1171fcf5ef2aSThomas Huth break; 1172d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1173d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1174d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1175d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1176d8c5b92fSRichard Henderson c2 = 1; 1177d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1178fcf5ef2aSThomas Huth break; 1179d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1180d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1181d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1182d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1183d8c5b92fSRichard Henderson break; 1184d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1185d8c5b92fSRichard Henderson c2 = 1; 1186d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1187d8c5b92fSRichard Henderson break; 1188d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1189d8c5b92fSRichard Henderson c2 = 2; 1190d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1191d8c5b92fSRichard Henderson break; 1192d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1193d8c5b92fSRichard Henderson c2 = 2; 1194d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1195d8c5b92fSRichard Henderson break; 1196d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1197d8c5b92fSRichard Henderson c2 = 3; 1198d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1199fcf5ef2aSThomas Huth break; 1200fcf5ef2aSThomas Huth } 1201d8c5b92fSRichard Henderson if (cond & 8) { 1202d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1203fcf5ef2aSThomas Huth } 1204d8c5b92fSRichard Henderson 1205d8c5b92fSRichard Henderson cmp->cond = tcond; 1206d8c5b92fSRichard Henderson cmp->c2 = c2; 1207d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1208d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1209fcf5ef2aSThomas Huth } 1210fcf5ef2aSThomas Huth 12112c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 12122c4f56c9SRichard Henderson { 12132c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1214ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1215fcf5ef2aSThomas Huth TCG_COND_EQ, 1216fcf5ef2aSThomas Huth TCG_COND_LE, 1217fcf5ef2aSThomas Huth TCG_COND_LT, 1218fcf5ef2aSThomas Huth }; 12192c4f56c9SRichard Henderson TCGCond tcond; 1220fcf5ef2aSThomas Huth 12212c4f56c9SRichard Henderson if ((cond & 3) == 0) { 12222c4f56c9SRichard Henderson return false; 12232c4f56c9SRichard Henderson } 12242c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 12252c4f56c9SRichard Henderson if (cond & 4) { 12262c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 12272c4f56c9SRichard Henderson } 12282c4f56c9SRichard Henderson 12292c4f56c9SRichard Henderson cmp->cond = tcond; 1230816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1231c8507ebfSRichard Henderson cmp->c2 = 0; 1232816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 12332c4f56c9SRichard Henderson return true; 1234fcf5ef2aSThomas Huth } 1235fcf5ef2aSThomas Huth 1236baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1237baf3dbf2SRichard Henderson { 12383590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 12393590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1240baf3dbf2SRichard Henderson } 1241baf3dbf2SRichard Henderson 1242baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1243baf3dbf2SRichard Henderson { 1244baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1245baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1246baf3dbf2SRichard Henderson } 1247baf3dbf2SRichard Henderson 1248baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1249baf3dbf2SRichard Henderson { 1250baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1251daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1252baf3dbf2SRichard Henderson } 1253baf3dbf2SRichard Henderson 1254baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1255baf3dbf2SRichard Henderson { 1256baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1257daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1258baf3dbf2SRichard Henderson } 1259baf3dbf2SRichard Henderson 1260c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1261c6d83e4fSRichard Henderson { 1262c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1263c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1264c6d83e4fSRichard Henderson } 1265c6d83e4fSRichard Henderson 1266c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1267c6d83e4fSRichard Henderson { 1268c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1269daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1270c6d83e4fSRichard Henderson } 1271c6d83e4fSRichard Henderson 1272c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1273c6d83e4fSRichard Henderson { 1274c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1275daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1276daf457d4SRichard Henderson } 1277daf457d4SRichard Henderson 1278daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1279daf457d4SRichard Henderson { 1280daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1281daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1282daf457d4SRichard Henderson 1283daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1284daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1285daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1286daf457d4SRichard Henderson } 1287daf457d4SRichard Henderson 1288daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1289daf457d4SRichard Henderson { 1290daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1291daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1292daf457d4SRichard Henderson 1293daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1294daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1295daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1296c6d83e4fSRichard Henderson } 1297c6d83e4fSRichard Henderson 12984fd71d19SRichard Henderson static void gen_op_fmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 12994fd71d19SRichard Henderson { 13004fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 13014fd71d19SRichard Henderson } 13024fd71d19SRichard Henderson 13034fd71d19SRichard Henderson static void gen_op_fmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13044fd71d19SRichard Henderson { 13054fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 13064fd71d19SRichard Henderson } 13074fd71d19SRichard Henderson 13084fd71d19SRichard Henderson static void gen_op_fmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13094fd71d19SRichard Henderson { 13104fd71d19SRichard Henderson int op = float_muladd_negate_c; 13114fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13124fd71d19SRichard Henderson } 13134fd71d19SRichard Henderson 13144fd71d19SRichard Henderson static void gen_op_fmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13154fd71d19SRichard Henderson { 13164fd71d19SRichard Henderson int op = float_muladd_negate_c; 13174fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13184fd71d19SRichard Henderson } 13194fd71d19SRichard Henderson 13204fd71d19SRichard Henderson static void gen_op_fnmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13214fd71d19SRichard Henderson { 13224fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13234fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13244fd71d19SRichard Henderson } 13254fd71d19SRichard Henderson 13264fd71d19SRichard Henderson static void gen_op_fnmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13274fd71d19SRichard Henderson { 13284fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13294fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13304fd71d19SRichard Henderson } 13314fd71d19SRichard Henderson 13324fd71d19SRichard Henderson static void gen_op_fnmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13334fd71d19SRichard Henderson { 13344fd71d19SRichard Henderson int op = float_muladd_negate_result; 13354fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13364fd71d19SRichard Henderson } 13374fd71d19SRichard Henderson 13384fd71d19SRichard Henderson static void gen_op_fnmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13394fd71d19SRichard Henderson { 13404fd71d19SRichard Henderson int op = float_muladd_negate_result; 13414fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13424fd71d19SRichard Henderson } 13434fd71d19SRichard Henderson 13443d50b728SRichard Henderson /* Use muladd to compute (1 * src1) + src2 / 2 with one rounding. */ 13453d50b728SRichard Henderson static void gen_op_fhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13463d50b728SRichard Henderson { 13473d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13483d50b728SRichard Henderson int op = float_muladd_halve_result; 13493d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13503d50b728SRichard Henderson } 13513d50b728SRichard Henderson 13523d50b728SRichard Henderson static void gen_op_fhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13533d50b728SRichard Henderson { 13543d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13553d50b728SRichard Henderson int op = float_muladd_halve_result; 13563d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13573d50b728SRichard Henderson } 13583d50b728SRichard Henderson 13593d50b728SRichard Henderson /* Use muladd to compute (1 * src1) - src2 / 2 with one rounding. */ 13603d50b728SRichard Henderson static void gen_op_fhsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13613d50b728SRichard Henderson { 13623d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13633d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13643d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13653d50b728SRichard Henderson } 13663d50b728SRichard Henderson 13673d50b728SRichard Henderson static void gen_op_fhsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13683d50b728SRichard Henderson { 13693d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13703d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13713d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13723d50b728SRichard Henderson } 13733d50b728SRichard Henderson 13743d50b728SRichard Henderson /* Use muladd to compute -((1 * src1) + src2 / 2) with one rounding. */ 13753d50b728SRichard Henderson static void gen_op_fnhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13763d50b728SRichard Henderson { 13773d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13783d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 13793d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13803d50b728SRichard Henderson } 13813d50b728SRichard Henderson 13823d50b728SRichard Henderson static void gen_op_fnhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13833d50b728SRichard Henderson { 13843d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13853d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 13863d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13873d50b728SRichard Henderson } 13883d50b728SRichard Henderson 13893590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1390fcf5ef2aSThomas Huth { 13913590f01eSRichard Henderson /* 13923590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 13933590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 13943590f01eSRichard Henderson * Thus we can simply store FTT into this field. 13953590f01eSRichard Henderson */ 13963590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 13973590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1398fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1399fcf5ef2aSThomas Huth } 1400fcf5ef2aSThomas Huth 1401fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1402fcf5ef2aSThomas Huth { 1403fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1404fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1405fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1406fcf5ef2aSThomas Huth return 1; 1407fcf5ef2aSThomas Huth } 1408fcf5ef2aSThomas Huth #endif 1409fcf5ef2aSThomas Huth return 0; 1410fcf5ef2aSThomas Huth } 1411fcf5ef2aSThomas Huth 1412fcf5ef2aSThomas Huth /* asi moves */ 1413fcf5ef2aSThomas Huth typedef enum { 1414fcf5ef2aSThomas Huth GET_ASI_HELPER, 1415fcf5ef2aSThomas Huth GET_ASI_EXCP, 1416fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1417fcf5ef2aSThomas Huth GET_ASI_DTWINX, 14182786a3f8SRichard Henderson GET_ASI_CODE, 1419fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1420fcf5ef2aSThomas Huth GET_ASI_SHORT, 1421fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1422fcf5ef2aSThomas Huth GET_ASI_BFILL, 1423fcf5ef2aSThomas Huth } ASIType; 1424fcf5ef2aSThomas Huth 1425fcf5ef2aSThomas Huth typedef struct { 1426fcf5ef2aSThomas Huth ASIType type; 1427fcf5ef2aSThomas Huth int asi; 1428fcf5ef2aSThomas Huth int mem_idx; 142914776ab5STony Nguyen MemOp memop; 1430fcf5ef2aSThomas Huth } DisasASI; 1431fcf5ef2aSThomas Huth 1432811cc0b0SRichard Henderson /* 1433811cc0b0SRichard Henderson * Build DisasASI. 1434811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1435811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1436811cc0b0SRichard Henderson */ 1437811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1438fcf5ef2aSThomas Huth { 1439fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1440fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1441fcf5ef2aSThomas Huth 1442811cc0b0SRichard Henderson if (asi == -1) { 1443811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1444811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1445811cc0b0SRichard Henderson goto done; 1446811cc0b0SRichard Henderson } 1447811cc0b0SRichard Henderson 1448fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1449fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1450811cc0b0SRichard Henderson if (asi < 0) { 1451fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1452fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1453fcf5ef2aSThomas Huth } else if (supervisor(dc) 1454fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1455fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1456fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1457fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1458fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1459fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1460fcf5ef2aSThomas Huth switch (asi) { 1461fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1462fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1463fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1464fcf5ef2aSThomas Huth break; 1465fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1466fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1467fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1468fcf5ef2aSThomas Huth break; 14692786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 14702786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 14712786a3f8SRichard Henderson type = GET_ASI_CODE; 14722786a3f8SRichard Henderson break; 14732786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 14742786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 14752786a3f8SRichard Henderson type = GET_ASI_CODE; 14762786a3f8SRichard Henderson break; 1477fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1478fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1479fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1480fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1481fcf5ef2aSThomas Huth break; 1482fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1483fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1484fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1485fcf5ef2aSThomas Huth break; 1486fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1487fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1488fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1489fcf5ef2aSThomas Huth break; 1490fcf5ef2aSThomas Huth } 14916e10f37cSKONRAD Frederic 14926e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 14936e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 14946e10f37cSKONRAD Frederic */ 14956e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1496fcf5ef2aSThomas Huth } else { 1497fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1498fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1499fcf5ef2aSThomas Huth } 1500fcf5ef2aSThomas Huth #else 1501811cc0b0SRichard Henderson if (asi < 0) { 1502fcf5ef2aSThomas Huth asi = dc->asi; 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1505fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1506fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1507fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1508fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1509fcf5ef2aSThomas Huth done properly in the helper. */ 1510fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1511fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1512fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1513fcf5ef2aSThomas Huth } else { 1514fcf5ef2aSThomas Huth switch (asi) { 1515fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1516fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1517fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1518fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1519fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1520fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1521fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1522fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1523fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1524fcf5ef2aSThomas Huth break; 1525fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1526fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1527fcf5ef2aSThomas Huth case ASI_TWINX_N: 1528fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1529fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1530fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 15319a10756dSArtyom Tarasenko if (hypervisor(dc)) { 153284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 15339a10756dSArtyom Tarasenko } else { 1534fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 15359a10756dSArtyom Tarasenko } 1536fcf5ef2aSThomas Huth break; 1537fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1538fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1539fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1540fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1541fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1542fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1543fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1544fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1545fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1546fcf5ef2aSThomas Huth break; 1547fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1548fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1549fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1550fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1551fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1552fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1553fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1554fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1555fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1556fcf5ef2aSThomas Huth break; 1557fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1558fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1559fcf5ef2aSThomas Huth case ASI_TWINX_S: 1560fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1561fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1562fcf5ef2aSThomas Huth case ASI_BLK_S: 1563fcf5ef2aSThomas Huth case ASI_BLK_SL: 1564fcf5ef2aSThomas Huth case ASI_FL8_S: 1565fcf5ef2aSThomas Huth case ASI_FL8_SL: 1566fcf5ef2aSThomas Huth case ASI_FL16_S: 1567fcf5ef2aSThomas Huth case ASI_FL16_SL: 1568fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1569fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1570fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1571fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1572fcf5ef2aSThomas Huth } 1573fcf5ef2aSThomas Huth break; 1574fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1575fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1576fcf5ef2aSThomas Huth case ASI_TWINX_P: 1577fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1578fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1579fcf5ef2aSThomas Huth case ASI_BLK_P: 1580fcf5ef2aSThomas Huth case ASI_BLK_PL: 1581fcf5ef2aSThomas Huth case ASI_FL8_P: 1582fcf5ef2aSThomas Huth case ASI_FL8_PL: 1583fcf5ef2aSThomas Huth case ASI_FL16_P: 1584fcf5ef2aSThomas Huth case ASI_FL16_PL: 1585fcf5ef2aSThomas Huth break; 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth switch (asi) { 1588fcf5ef2aSThomas Huth case ASI_REAL: 1589fcf5ef2aSThomas Huth case ASI_REAL_IO: 1590fcf5ef2aSThomas Huth case ASI_REAL_L: 1591fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1592fcf5ef2aSThomas Huth case ASI_N: 1593fcf5ef2aSThomas Huth case ASI_NL: 1594fcf5ef2aSThomas Huth case ASI_AIUP: 1595fcf5ef2aSThomas Huth case ASI_AIUPL: 1596fcf5ef2aSThomas Huth case ASI_AIUS: 1597fcf5ef2aSThomas Huth case ASI_AIUSL: 1598fcf5ef2aSThomas Huth case ASI_S: 1599fcf5ef2aSThomas Huth case ASI_SL: 1600fcf5ef2aSThomas Huth case ASI_P: 1601fcf5ef2aSThomas Huth case ASI_PL: 1602fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1603fcf5ef2aSThomas Huth break; 1604fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1605fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1606fcf5ef2aSThomas Huth case ASI_TWINX_N: 1607fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1608fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1609fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1610fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1611fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1612fcf5ef2aSThomas Huth case ASI_TWINX_P: 1613fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1614fcf5ef2aSThomas Huth case ASI_TWINX_S: 1615fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1616fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1617fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1618fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1619fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1620fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1621fcf5ef2aSThomas Huth break; 1622fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1623fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1624fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1625fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1626fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1627fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1628fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1629fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1630fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1631fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1632fcf5ef2aSThomas Huth case ASI_BLK_S: 1633fcf5ef2aSThomas Huth case ASI_BLK_SL: 1634fcf5ef2aSThomas Huth case ASI_BLK_P: 1635fcf5ef2aSThomas Huth case ASI_BLK_PL: 1636fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1637fcf5ef2aSThomas Huth break; 1638fcf5ef2aSThomas Huth case ASI_FL8_S: 1639fcf5ef2aSThomas Huth case ASI_FL8_SL: 1640fcf5ef2aSThomas Huth case ASI_FL8_P: 1641fcf5ef2aSThomas Huth case ASI_FL8_PL: 1642fcf5ef2aSThomas Huth memop = MO_UB; 1643fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1644fcf5ef2aSThomas Huth break; 1645fcf5ef2aSThomas Huth case ASI_FL16_S: 1646fcf5ef2aSThomas Huth case ASI_FL16_SL: 1647fcf5ef2aSThomas Huth case ASI_FL16_P: 1648fcf5ef2aSThomas Huth case ASI_FL16_PL: 1649fcf5ef2aSThomas Huth memop = MO_TEUW; 1650fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1651fcf5ef2aSThomas Huth break; 1652fcf5ef2aSThomas Huth } 1653fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1654fcf5ef2aSThomas Huth if (asi & 8) { 1655fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1656fcf5ef2aSThomas Huth } 1657fcf5ef2aSThomas Huth } 1658fcf5ef2aSThomas Huth #endif 1659fcf5ef2aSThomas Huth 1660811cc0b0SRichard Henderson done: 1661fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1662fcf5ef2aSThomas Huth } 1663fcf5ef2aSThomas Huth 1664a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1665a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1666a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1667a76779eeSRichard Henderson { 1668a76779eeSRichard Henderson g_assert_not_reached(); 1669a76779eeSRichard Henderson } 1670a76779eeSRichard Henderson 1671a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1672a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1673a76779eeSRichard Henderson { 1674a76779eeSRichard Henderson g_assert_not_reached(); 1675a76779eeSRichard Henderson } 1676a76779eeSRichard Henderson #endif 1677a76779eeSRichard Henderson 167842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1679fcf5ef2aSThomas Huth { 1680c03a0fd1SRichard Henderson switch (da->type) { 1681fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1682fcf5ef2aSThomas Huth break; 1683fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1684fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1685fcf5ef2aSThomas Huth break; 1686fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1687c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1688fcf5ef2aSThomas Huth break; 16892786a3f8SRichard Henderson 16902786a3f8SRichard Henderson case GET_ASI_CODE: 16912786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 16922786a3f8SRichard Henderson { 16932786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 16942786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 16952786a3f8SRichard Henderson 16962786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 16972786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 16982786a3f8SRichard Henderson } 16992786a3f8SRichard Henderson break; 17002786a3f8SRichard Henderson #else 17012786a3f8SRichard Henderson g_assert_not_reached(); 17022786a3f8SRichard Henderson #endif 17032786a3f8SRichard Henderson 1704fcf5ef2aSThomas Huth default: 1705fcf5ef2aSThomas Huth { 1706c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1707c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth save_state(dc); 1710fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1711ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1712fcf5ef2aSThomas Huth #else 1713fcf5ef2aSThomas Huth { 1714fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1715ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1716fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1717fcf5ef2aSThomas Huth } 1718fcf5ef2aSThomas Huth #endif 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth break; 1721fcf5ef2aSThomas Huth } 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth 172442071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1725c03a0fd1SRichard Henderson { 1726c03a0fd1SRichard Henderson switch (da->type) { 1727fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1728fcf5ef2aSThomas Huth break; 1729c03a0fd1SRichard Henderson 1730fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1731c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1732fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1733fcf5ef2aSThomas Huth break; 1734c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 17353390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 17363390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1737fcf5ef2aSThomas Huth break; 1738c03a0fd1SRichard Henderson } 1739c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1740c03a0fd1SRichard Henderson /* fall through */ 1741c03a0fd1SRichard Henderson 1742c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1743c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1744c03a0fd1SRichard Henderson break; 1745c03a0fd1SRichard Henderson 1746fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1747c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 174898271007SRichard Henderson /* 174998271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 175098271007SRichard Henderson * 175198271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 175298271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 175398271007SRichard Henderson * 175498271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 175598271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 175698271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 175798271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 175898271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 175998271007SRichard Henderson * 176098271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 176198271007SRichard Henderson * in the host endianness. The copy need not be atomic. 176298271007SRichard Henderson */ 1763fcf5ef2aSThomas Huth { 176498271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1765fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1766fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 176798271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1768fcf5ef2aSThomas Huth 176998271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 177098271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 177198271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 177298271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 177398271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 177498271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 177598271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 177698271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1777fcf5ef2aSThomas Huth } 1778fcf5ef2aSThomas Huth break; 1779c03a0fd1SRichard Henderson 1780fcf5ef2aSThomas Huth default: 1781fcf5ef2aSThomas Huth { 1782c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1783c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1784fcf5ef2aSThomas Huth 1785fcf5ef2aSThomas Huth save_state(dc); 1786fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1787ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1788fcf5ef2aSThomas Huth #else 1789fcf5ef2aSThomas Huth { 1790fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1791fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1792ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1793fcf5ef2aSThomas Huth } 1794fcf5ef2aSThomas Huth #endif 1795fcf5ef2aSThomas Huth 1796fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1797fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1798fcf5ef2aSThomas Huth } 1799fcf5ef2aSThomas Huth break; 1800fcf5ef2aSThomas Huth } 1801fcf5ef2aSThomas Huth } 1802fcf5ef2aSThomas Huth 1803dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1804c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1805c03a0fd1SRichard Henderson { 1806c03a0fd1SRichard Henderson switch (da->type) { 1807c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1808c03a0fd1SRichard Henderson break; 1809c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1810dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1811dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1812c03a0fd1SRichard Henderson break; 1813c03a0fd1SRichard Henderson default: 1814c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1815c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1816c03a0fd1SRichard Henderson break; 1817c03a0fd1SRichard Henderson } 1818c03a0fd1SRichard Henderson } 1819c03a0fd1SRichard Henderson 1820d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1821c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1822c03a0fd1SRichard Henderson { 1823c03a0fd1SRichard Henderson switch (da->type) { 1824fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1825c03a0fd1SRichard Henderson return; 1826fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1827c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1828c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1829fcf5ef2aSThomas Huth break; 1830fcf5ef2aSThomas Huth default: 1831fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1832fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1833fcf5ef2aSThomas Huth break; 1834fcf5ef2aSThomas Huth } 1835fcf5ef2aSThomas Huth } 1836fcf5ef2aSThomas Huth 1837cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1838c03a0fd1SRichard Henderson { 1839c03a0fd1SRichard Henderson switch (da->type) { 1840fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1841fcf5ef2aSThomas Huth break; 1842fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1843cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1844cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1845fcf5ef2aSThomas Huth break; 1846fcf5ef2aSThomas Huth default: 18473db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 18483db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1849af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1850ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 18513db010c3SRichard Henderson } else { 1852c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 185300ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 18543db010c3SRichard Henderson TCGv_i64 s64, t64; 18553db010c3SRichard Henderson 18563db010c3SRichard Henderson save_state(dc); 18573db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1858ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 18593db010c3SRichard Henderson 186000ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1861ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 18623db010c3SRichard Henderson 18633db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 18643db010c3SRichard Henderson 18653db010c3SRichard Henderson /* End the TB. */ 18663db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 18673db010c3SRichard Henderson } 1868fcf5ef2aSThomas Huth break; 1869fcf5ef2aSThomas Huth } 1870fcf5ef2aSThomas Huth } 1871fcf5ef2aSThomas Huth 1872287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18733259b9e2SRichard Henderson TCGv addr, int rd) 1874fcf5ef2aSThomas Huth { 18753259b9e2SRichard Henderson MemOp memop = da->memop; 18763259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1877fcf5ef2aSThomas Huth TCGv_i32 d32; 18781210a036SRichard Henderson TCGv_i64 d64, l64; 1879287b1152SRichard Henderson TCGv addr_tmp; 1880fcf5ef2aSThomas Huth 18813259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 18823259b9e2SRichard Henderson if (size == MO_128) { 18833259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 18843259b9e2SRichard Henderson } 18853259b9e2SRichard Henderson 18863259b9e2SRichard Henderson switch (da->type) { 1887fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1888fcf5ef2aSThomas Huth break; 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 18913259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1892fcf5ef2aSThomas Huth switch (size) { 18933259b9e2SRichard Henderson case MO_32: 1894388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 18953259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1896fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1897fcf5ef2aSThomas Huth break; 18983259b9e2SRichard Henderson 18993259b9e2SRichard Henderson case MO_64: 19001210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19011210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 19021210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1903fcf5ef2aSThomas Huth break; 19043259b9e2SRichard Henderson 19053259b9e2SRichard Henderson case MO_128: 1906fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19071210a036SRichard Henderson l64 = tcg_temp_new_i64(); 19083259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1909287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1910287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19111210a036SRichard Henderson tcg_gen_qemu_ld_i64(l64, addr_tmp, da->mem_idx, memop); 19121210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 19131210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1914fcf5ef2aSThomas Huth break; 1915fcf5ef2aSThomas Huth default: 1916fcf5ef2aSThomas Huth g_assert_not_reached(); 1917fcf5ef2aSThomas Huth } 1918fcf5ef2aSThomas Huth break; 1919fcf5ef2aSThomas Huth 1920fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1921fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 19223259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1923fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1924287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 19251210a036SRichard Henderson d64 = tcg_temp_new_i64(); 1926287b1152SRichard Henderson for (int i = 0; ; ++i) { 19271210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, 19283259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 19291210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2 * i, d64); 1930fcf5ef2aSThomas Huth if (i == 7) { 1931fcf5ef2aSThomas Huth break; 1932fcf5ef2aSThomas Huth } 1933287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1934287b1152SRichard Henderson addr = addr_tmp; 1935fcf5ef2aSThomas Huth } 1936fcf5ef2aSThomas Huth } else { 1937fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1938fcf5ef2aSThomas Huth } 1939fcf5ef2aSThomas Huth break; 1940fcf5ef2aSThomas Huth 1941fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1942fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 19433259b9e2SRichard Henderson if (orig_size == MO_64) { 19441210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19451210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 19461210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1947fcf5ef2aSThomas Huth } else { 1948fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1949fcf5ef2aSThomas Huth } 1950fcf5ef2aSThomas Huth break; 1951fcf5ef2aSThomas Huth 1952fcf5ef2aSThomas Huth default: 1953fcf5ef2aSThomas Huth { 19543259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 19553259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1956fcf5ef2aSThomas Huth 1957fcf5ef2aSThomas Huth save_state(dc); 1958fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1959fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1960fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1961fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1962fcf5ef2aSThomas Huth switch (size) { 19633259b9e2SRichard Henderson case MO_32: 1964fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1965ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1966388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1967fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1968fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1969fcf5ef2aSThomas Huth break; 19703259b9e2SRichard Henderson case MO_64: 19711210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19721210a036SRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 19731210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1974fcf5ef2aSThomas Huth break; 19753259b9e2SRichard Henderson case MO_128: 1976fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19771210a036SRichard Henderson l64 = tcg_temp_new_i64(); 1978ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1979287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1980287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19811210a036SRichard Henderson gen_helper_ld_asi(l64, tcg_env, addr_tmp, r_asi, r_mop); 19821210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 19831210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1984fcf5ef2aSThomas Huth break; 1985fcf5ef2aSThomas Huth default: 1986fcf5ef2aSThomas Huth g_assert_not_reached(); 1987fcf5ef2aSThomas Huth } 1988fcf5ef2aSThomas Huth } 1989fcf5ef2aSThomas Huth break; 1990fcf5ef2aSThomas Huth } 1991fcf5ef2aSThomas Huth } 1992fcf5ef2aSThomas Huth 1993287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 19943259b9e2SRichard Henderson TCGv addr, int rd) 19953259b9e2SRichard Henderson { 19963259b9e2SRichard Henderson MemOp memop = da->memop; 19973259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1998fcf5ef2aSThomas Huth TCGv_i32 d32; 19991210a036SRichard Henderson TCGv_i64 d64; 2000287b1152SRichard Henderson TCGv addr_tmp; 2001fcf5ef2aSThomas Huth 20023259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 20033259b9e2SRichard Henderson if (size == MO_128) { 20043259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 20053259b9e2SRichard Henderson } 20063259b9e2SRichard Henderson 20073259b9e2SRichard Henderson switch (da->type) { 2008fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2009fcf5ef2aSThomas Huth break; 2010fcf5ef2aSThomas Huth 2011fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 20123259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2013fcf5ef2aSThomas Huth switch (size) { 20143259b9e2SRichard Henderson case MO_32: 2015fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 20163259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2017fcf5ef2aSThomas Huth break; 20183259b9e2SRichard Henderson case MO_64: 20191210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20201210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_4); 2021fcf5ef2aSThomas Huth break; 20223259b9e2SRichard Henderson case MO_128: 2023fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2024fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2025fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2026fcf5ef2aSThomas Huth having to probe the second page before performing the first 2027fcf5ef2aSThomas Huth write. */ 20281210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20291210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_16); 2030287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2031287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 20321210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2); 20331210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr_tmp, da->mem_idx, memop); 2034fcf5ef2aSThomas Huth break; 2035fcf5ef2aSThomas Huth default: 2036fcf5ef2aSThomas Huth g_assert_not_reached(); 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth break; 2039fcf5ef2aSThomas Huth 2040fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2041fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 20423259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2043fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2044287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2045287b1152SRichard Henderson for (int i = 0; ; ++i) { 20461210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2 * i); 20471210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, 20483259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2049fcf5ef2aSThomas Huth if (i == 7) { 2050fcf5ef2aSThomas Huth break; 2051fcf5ef2aSThomas Huth } 2052287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2053287b1152SRichard Henderson addr = addr_tmp; 2054fcf5ef2aSThomas Huth } 2055fcf5ef2aSThomas Huth } else { 2056fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2057fcf5ef2aSThomas Huth } 2058fcf5ef2aSThomas Huth break; 2059fcf5ef2aSThomas Huth 2060fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2061fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 20623259b9e2SRichard Henderson if (orig_size == MO_64) { 20631210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20641210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 2065fcf5ef2aSThomas Huth } else { 2066fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2067fcf5ef2aSThomas Huth } 2068fcf5ef2aSThomas Huth break; 2069fcf5ef2aSThomas Huth 2070fcf5ef2aSThomas Huth default: 2071fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2072fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2073fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2074fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2075fcf5ef2aSThomas Huth break; 2076fcf5ef2aSThomas Huth } 2077fcf5ef2aSThomas Huth } 2078fcf5ef2aSThomas Huth 207942071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2080fcf5ef2aSThomas Huth { 2081a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2082a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2083fcf5ef2aSThomas Huth 2084c03a0fd1SRichard Henderson switch (da->type) { 2085fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2086fcf5ef2aSThomas Huth return; 2087fcf5ef2aSThomas Huth 2088fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2089ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2090ebbbec92SRichard Henderson { 2091ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2092ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2093ebbbec92SRichard Henderson 2094ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2095ebbbec92SRichard Henderson /* 2096ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2097ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2098ebbbec92SRichard Henderson * the order of the writebacks. 2099ebbbec92SRichard Henderson */ 2100ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2101ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2102ebbbec92SRichard Henderson } else { 2103ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2104ebbbec92SRichard Henderson } 2105ebbbec92SRichard Henderson } 2106fcf5ef2aSThomas Huth break; 2107ebbbec92SRichard Henderson #else 2108ebbbec92SRichard Henderson g_assert_not_reached(); 2109ebbbec92SRichard Henderson #endif 2110fcf5ef2aSThomas Huth 2111fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2112fcf5ef2aSThomas Huth { 2113fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2114fcf5ef2aSThomas Huth 2115c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2116fcf5ef2aSThomas Huth 2117fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2118fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2119fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2120c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2121a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2122fcf5ef2aSThomas Huth } else { 2123a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2124fcf5ef2aSThomas Huth } 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth break; 2127fcf5ef2aSThomas Huth 21282786a3f8SRichard Henderson case GET_ASI_CODE: 21292786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 21302786a3f8SRichard Henderson { 21312786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 21322786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 21332786a3f8SRichard Henderson 21342786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 21352786a3f8SRichard Henderson 21362786a3f8SRichard Henderson /* See above. */ 21372786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 21382786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 21392786a3f8SRichard Henderson } else { 21402786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 21412786a3f8SRichard Henderson } 21422786a3f8SRichard Henderson } 21432786a3f8SRichard Henderson break; 21442786a3f8SRichard Henderson #else 21452786a3f8SRichard Henderson g_assert_not_reached(); 21462786a3f8SRichard Henderson #endif 21472786a3f8SRichard Henderson 2148fcf5ef2aSThomas Huth default: 2149fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2150fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2151fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2152fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2153fcf5ef2aSThomas Huth { 2154c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2155c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2156fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2157fcf5ef2aSThomas Huth 2158fcf5ef2aSThomas Huth save_state(dc); 2159ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2160fcf5ef2aSThomas Huth 2161fcf5ef2aSThomas Huth /* See above. */ 2162c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2163a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2164fcf5ef2aSThomas Huth } else { 2165a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2166fcf5ef2aSThomas Huth } 2167fcf5ef2aSThomas Huth } 2168fcf5ef2aSThomas Huth break; 2169fcf5ef2aSThomas Huth } 2170fcf5ef2aSThomas Huth 2171fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2172fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2173fcf5ef2aSThomas Huth } 2174fcf5ef2aSThomas Huth 217542071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2176c03a0fd1SRichard Henderson { 2177c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2178fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2179fcf5ef2aSThomas Huth 2180c03a0fd1SRichard Henderson switch (da->type) { 2181fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2182fcf5ef2aSThomas Huth break; 2183fcf5ef2aSThomas Huth 2184fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2185ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2186ebbbec92SRichard Henderson { 2187ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2188ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2189ebbbec92SRichard Henderson 2190ebbbec92SRichard Henderson /* 2191ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2192ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2193ebbbec92SRichard Henderson * the order of the construction. 2194ebbbec92SRichard Henderson */ 2195ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2196ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2197ebbbec92SRichard Henderson } else { 2198ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2199ebbbec92SRichard Henderson } 2200ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2201ebbbec92SRichard Henderson } 2202fcf5ef2aSThomas Huth break; 2203ebbbec92SRichard Henderson #else 2204ebbbec92SRichard Henderson g_assert_not_reached(); 2205ebbbec92SRichard Henderson #endif 2206fcf5ef2aSThomas Huth 2207fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2208fcf5ef2aSThomas Huth { 2209fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2210fcf5ef2aSThomas Huth 2211fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2212fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2213fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2214c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2215a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2216fcf5ef2aSThomas Huth } else { 2217a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2218fcf5ef2aSThomas Huth } 2219c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2220fcf5ef2aSThomas Huth } 2221fcf5ef2aSThomas Huth break; 2222fcf5ef2aSThomas Huth 2223a76779eeSRichard Henderson case GET_ASI_BFILL: 2224a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 222554c3e953SRichard Henderson /* 222654c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 222754c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 222854c3e953SRichard Henderson */ 2229a76779eeSRichard Henderson { 223054c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 223154c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 223254c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 223354c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2234a76779eeSRichard Henderson 223554c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 223654c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 223754c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 223854c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 223954c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 224054c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2241a76779eeSRichard Henderson } 2242a76779eeSRichard Henderson break; 2243a76779eeSRichard Henderson 2244fcf5ef2aSThomas Huth default: 2245fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2246fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2247fcf5ef2aSThomas Huth { 2248c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2249c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2250fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2251fcf5ef2aSThomas Huth 2252fcf5ef2aSThomas Huth /* See above. */ 2253c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2254a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2255fcf5ef2aSThomas Huth } else { 2256a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth 2259fcf5ef2aSThomas Huth save_state(dc); 2260ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2261fcf5ef2aSThomas Huth } 2262fcf5ef2aSThomas Huth break; 2263fcf5ef2aSThomas Huth } 2264fcf5ef2aSThomas Huth } 2265fcf5ef2aSThomas Huth 2266fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2267fcf5ef2aSThomas Huth { 2268f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2269fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2270dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2271fcf5ef2aSThomas Huth 2272fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2273fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2274fcf5ef2aSThomas Huth the later. */ 2275fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2276c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2277fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2278fcf5ef2aSThomas Huth 2279fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2280fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2281388a6465SRichard Henderson dst = tcg_temp_new_i32(); 228200ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2285fcf5ef2aSThomas Huth 2286fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2287f7ec8155SRichard Henderson #else 2288f7ec8155SRichard Henderson qemu_build_not_reached(); 2289f7ec8155SRichard Henderson #endif 2290fcf5ef2aSThomas Huth } 2291fcf5ef2aSThomas Huth 2292fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2293fcf5ef2aSThomas Huth { 2294f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 229552f46d46SRichard Henderson TCGv_i64 dst = tcg_temp_new_i64(); 2296c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2297fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2298fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2299fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2300f7ec8155SRichard Henderson #else 2301f7ec8155SRichard Henderson qemu_build_not_reached(); 2302f7ec8155SRichard Henderson #endif 2303fcf5ef2aSThomas Huth } 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2306fcf5ef2aSThomas Huth { 2307f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2308c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 23091210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 23101210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2311fcf5ef2aSThomas Huth 23121210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, h, cmp->c1, c2, 23131210a036SRichard Henderson gen_load_fpr_D(dc, rs), 23141210a036SRichard Henderson gen_load_fpr_D(dc, rd)); 23151210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, l, cmp->c1, c2, 23161210a036SRichard Henderson gen_load_fpr_D(dc, rs + 2), 23171210a036SRichard Henderson gen_load_fpr_D(dc, rd + 2)); 23181210a036SRichard Henderson gen_store_fpr_D(dc, rd, h); 23191210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l); 2320f7ec8155SRichard Henderson #else 2321f7ec8155SRichard Henderson qemu_build_not_reached(); 2322f7ec8155SRichard Henderson #endif 2323fcf5ef2aSThomas Huth } 2324fcf5ef2aSThomas Huth 2325f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 23265d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2327fcf5ef2aSThomas Huth { 2328fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2329fcf5ef2aSThomas Huth 2330fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2331ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2332fcf5ef2aSThomas Huth 2333fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2334fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2335fcf5ef2aSThomas Huth 2336fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2337fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2338ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2339fcf5ef2aSThomas Huth 2340fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2341fcf5ef2aSThomas Huth { 2342fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2343fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2344fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2345fcf5ef2aSThomas Huth } 2346fcf5ef2aSThomas Huth } 2347fcf5ef2aSThomas Huth #endif 2348fcf5ef2aSThomas Huth 234906c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 235006c060d9SRichard Henderson { 23510bba7572SRichard Henderson int r = x & 0x1e; 23520bba7572SRichard Henderson #ifdef TARGET_SPARC64 23530bba7572SRichard Henderson r |= (x & 1) << 5; 23540bba7572SRichard Henderson #endif 23550bba7572SRichard Henderson return r; 235606c060d9SRichard Henderson } 235706c060d9SRichard Henderson 235806c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 235906c060d9SRichard Henderson { 23600bba7572SRichard Henderson int r = x & 0x1c; 23610bba7572SRichard Henderson #ifdef TARGET_SPARC64 23620bba7572SRichard Henderson r |= (x & 1) << 5; 23630bba7572SRichard Henderson #endif 23640bba7572SRichard Henderson return r; 236506c060d9SRichard Henderson } 236606c060d9SRichard Henderson 2367878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2368878cc677SRichard Henderson #include "decode-insns.c.inc" 2369878cc677SRichard Henderson 2370878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2371878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2372878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2373878cc677SRichard Henderson 2374878cc677SRichard Henderson #define avail_ALL(C) true 2375878cc677SRichard Henderson #ifdef TARGET_SPARC64 2376878cc677SRichard Henderson # define avail_32(C) false 2377af25071cSRichard Henderson # define avail_ASR17(C) false 2378d0a11d25SRichard Henderson # define avail_CASA(C) true 2379c2636853SRichard Henderson # define avail_DIV(C) true 2380b5372650SRichard Henderson # define avail_MUL(C) true 23810faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2382878cc677SRichard Henderson # define avail_64(C) true 23834fd71d19SRichard Henderson # define avail_FMAF(C) ((C)->def->features & CPU_FEATURE_FMAF) 23845d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2385af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2386b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2387b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 23883335a048SRichard Henderson # define avail_VIS3(C) ((C)->def->features & CPU_FEATURE_VIS3) 23893335a048SRichard Henderson # define avail_VIS3B(C) avail_VIS3(C) 2390878cc677SRichard Henderson #else 2391878cc677SRichard Henderson # define avail_32(C) true 2392af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2393d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2394c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2395b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 23960faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2397878cc677SRichard Henderson # define avail_64(C) false 23984fd71d19SRichard Henderson # define avail_FMAF(C) false 23995d617bfbSRichard Henderson # define avail_GL(C) false 2400af25071cSRichard Henderson # define avail_HYPV(C) false 2401b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2402b88ce6f2SRichard Henderson # define avail_VIS2(C) false 24033335a048SRichard Henderson # define avail_VIS3(C) false 24043335a048SRichard Henderson # define avail_VIS3B(C) false 2405878cc677SRichard Henderson #endif 2406878cc677SRichard Henderson 2407878cc677SRichard Henderson /* Default case for non jump instructions. */ 2408878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2409878cc677SRichard Henderson { 24104a8d145dSRichard Henderson TCGLabel *l1; 24114a8d145dSRichard Henderson 241289527e3aSRichard Henderson finishing_insn(dc); 241389527e3aSRichard Henderson 2414878cc677SRichard Henderson if (dc->npc & 3) { 2415878cc677SRichard Henderson switch (dc->npc) { 2416878cc677SRichard Henderson case DYNAMIC_PC: 2417878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2418878cc677SRichard Henderson dc->pc = dc->npc; 2419444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2420444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2421878cc677SRichard Henderson break; 24224a8d145dSRichard Henderson 2423878cc677SRichard Henderson case JUMP_PC: 2424878cc677SRichard Henderson /* we can do a static jump */ 24254a8d145dSRichard Henderson l1 = gen_new_label(); 2426533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 24274a8d145dSRichard Henderson 24284a8d145dSRichard Henderson /* jump not taken */ 24294a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 24304a8d145dSRichard Henderson 24314a8d145dSRichard Henderson /* jump taken */ 24324a8d145dSRichard Henderson gen_set_label(l1); 24334a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 24344a8d145dSRichard Henderson 2435878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2436878cc677SRichard Henderson break; 24374a8d145dSRichard Henderson 2438878cc677SRichard Henderson default: 2439878cc677SRichard Henderson g_assert_not_reached(); 2440878cc677SRichard Henderson } 2441878cc677SRichard Henderson } else { 2442878cc677SRichard Henderson dc->pc = dc->npc; 2443878cc677SRichard Henderson dc->npc = dc->npc + 4; 2444878cc677SRichard Henderson } 2445878cc677SRichard Henderson return true; 2446878cc677SRichard Henderson } 2447878cc677SRichard Henderson 24486d2a0768SRichard Henderson /* 24496d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 24506d2a0768SRichard Henderson */ 24516d2a0768SRichard Henderson 24529d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 24533951b7a8SRichard Henderson bool annul, int disp) 2454276567aaSRichard Henderson { 24553951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2456c76c8045SRichard Henderson target_ulong npc; 2457c76c8045SRichard Henderson 245889527e3aSRichard Henderson finishing_insn(dc); 245989527e3aSRichard Henderson 24602d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 24612d9bb237SRichard Henderson if (annul) { 24622d9bb237SRichard Henderson dc->pc = dest; 24632d9bb237SRichard Henderson dc->npc = dest + 4; 24642d9bb237SRichard Henderson } else { 24652d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24662d9bb237SRichard Henderson dc->npc = dest; 24672d9bb237SRichard Henderson } 24682d9bb237SRichard Henderson return true; 24692d9bb237SRichard Henderson } 24702d9bb237SRichard Henderson 24712d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 24722d9bb237SRichard Henderson npc = dc->npc; 24732d9bb237SRichard Henderson if (npc & 3) { 24742d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24752d9bb237SRichard Henderson if (annul) { 24762d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 24772d9bb237SRichard Henderson } 24782d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 24792d9bb237SRichard Henderson } else { 24802d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 24812d9bb237SRichard Henderson dc->npc = dc->pc + 4; 24822d9bb237SRichard Henderson } 24832d9bb237SRichard Henderson return true; 24842d9bb237SRichard Henderson } 24852d9bb237SRichard Henderson 2486c76c8045SRichard Henderson flush_cond(dc); 2487c76c8045SRichard Henderson npc = dc->npc; 24886b3e4cc6SRichard Henderson 2489276567aaSRichard Henderson if (annul) { 24906b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 24916b3e4cc6SRichard Henderson 2492c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 24936b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 24946b3e4cc6SRichard Henderson gen_set_label(l1); 24956b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 24966b3e4cc6SRichard Henderson 24976b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2498276567aaSRichard Henderson } else { 24996b3e4cc6SRichard Henderson if (npc & 3) { 25006b3e4cc6SRichard Henderson switch (npc) { 25016b3e4cc6SRichard Henderson case DYNAMIC_PC: 25026b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 25036b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 25046b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 25059d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2506c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 25076b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 25086b3e4cc6SRichard Henderson dc->pc = npc; 25096b3e4cc6SRichard Henderson break; 25106b3e4cc6SRichard Henderson default: 25116b3e4cc6SRichard Henderson g_assert_not_reached(); 25126b3e4cc6SRichard Henderson } 25136b3e4cc6SRichard Henderson } else { 25146b3e4cc6SRichard Henderson dc->pc = npc; 2515533f042fSRichard Henderson dc->npc = JUMP_PC; 2516533f042fSRichard Henderson dc->jump = *cmp; 25176b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 25186b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2519dd7dbfccSRichard Henderson 2520dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2521dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2522c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 25239d4e2bc7SRichard Henderson } else { 2524c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 25259d4e2bc7SRichard Henderson } 252689527e3aSRichard Henderson dc->cpu_cond_live = true; 25276b3e4cc6SRichard Henderson } 2528276567aaSRichard Henderson } 2529276567aaSRichard Henderson return true; 2530276567aaSRichard Henderson } 2531276567aaSRichard Henderson 2532af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2533af25071cSRichard Henderson { 2534af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2535af25071cSRichard Henderson return true; 2536af25071cSRichard Henderson } 2537af25071cSRichard Henderson 253806c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 253906c060d9SRichard Henderson { 254006c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 254106c060d9SRichard Henderson return true; 254206c060d9SRichard Henderson } 254306c060d9SRichard Henderson 254406c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 254506c060d9SRichard Henderson { 254606c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 254706c060d9SRichard Henderson return false; 254806c060d9SRichard Henderson } 254906c060d9SRichard Henderson return raise_unimpfpop(dc); 255006c060d9SRichard Henderson } 255106c060d9SRichard Henderson 2552276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2553276567aaSRichard Henderson { 25541ea9c62aSRichard Henderson DisasCompare cmp; 2555276567aaSRichard Henderson 25561ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 25573951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2558276567aaSRichard Henderson } 2559276567aaSRichard Henderson 2560276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2561276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2562276567aaSRichard Henderson 256345196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 256445196ea4SRichard Henderson { 2565d5471936SRichard Henderson DisasCompare cmp; 256645196ea4SRichard Henderson 256745196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 256845196ea4SRichard Henderson return true; 256945196ea4SRichard Henderson } 2570d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 25713951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 257245196ea4SRichard Henderson } 257345196ea4SRichard Henderson 257445196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 257545196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 257645196ea4SRichard Henderson 2577ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2578ab9ffe98SRichard Henderson { 2579ab9ffe98SRichard Henderson DisasCompare cmp; 2580ab9ffe98SRichard Henderson 2581ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2582ab9ffe98SRichard Henderson return false; 2583ab9ffe98SRichard Henderson } 25842c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2585ab9ffe98SRichard Henderson return false; 2586ab9ffe98SRichard Henderson } 25873951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2588ab9ffe98SRichard Henderson } 2589ab9ffe98SRichard Henderson 259023ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 259123ada1b1SRichard Henderson { 259223ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 259323ada1b1SRichard Henderson 259423ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 259523ada1b1SRichard Henderson gen_mov_pc_npc(dc); 259623ada1b1SRichard Henderson dc->npc = target; 259723ada1b1SRichard Henderson return true; 259823ada1b1SRichard Henderson } 259923ada1b1SRichard Henderson 260045196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 260145196ea4SRichard Henderson { 260245196ea4SRichard Henderson /* 260345196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 260445196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 260545196ea4SRichard Henderson */ 260645196ea4SRichard Henderson #ifdef TARGET_SPARC64 260745196ea4SRichard Henderson return false; 260845196ea4SRichard Henderson #else 260945196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 261045196ea4SRichard Henderson return true; 261145196ea4SRichard Henderson #endif 261245196ea4SRichard Henderson } 261345196ea4SRichard Henderson 26146d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 26156d2a0768SRichard Henderson { 26166d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 26176d2a0768SRichard Henderson if (a->rd) { 26186d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 26196d2a0768SRichard Henderson } 26206d2a0768SRichard Henderson return advance_pc(dc); 26216d2a0768SRichard Henderson } 26226d2a0768SRichard Henderson 26230faef01bSRichard Henderson /* 26240faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 26250faef01bSRichard Henderson */ 26260faef01bSRichard Henderson 262730376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 262830376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 262930376636SRichard Henderson { 263030376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 263130376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 263230376636SRichard Henderson DisasCompare cmp; 263330376636SRichard Henderson TCGLabel *lab; 263430376636SRichard Henderson TCGv_i32 trap; 263530376636SRichard Henderson 263630376636SRichard Henderson /* Trap never. */ 263730376636SRichard Henderson if (cond == 0) { 263830376636SRichard Henderson return advance_pc(dc); 263930376636SRichard Henderson } 264030376636SRichard Henderson 264130376636SRichard Henderson /* 264230376636SRichard Henderson * Immediate traps are the most common case. Since this value is 264330376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 264430376636SRichard Henderson */ 264530376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 264630376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 264730376636SRichard Henderson } else { 264830376636SRichard Henderson trap = tcg_temp_new_i32(); 264930376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 265030376636SRichard Henderson if (imm) { 265130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 265230376636SRichard Henderson } else { 265330376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 265430376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 265530376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 265630376636SRichard Henderson } 265730376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 265830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 265930376636SRichard Henderson } 266030376636SRichard Henderson 266189527e3aSRichard Henderson finishing_insn(dc); 266289527e3aSRichard Henderson 266330376636SRichard Henderson /* Trap always. */ 266430376636SRichard Henderson if (cond == 8) { 266530376636SRichard Henderson save_state(dc); 266630376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 266730376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 266830376636SRichard Henderson return true; 266930376636SRichard Henderson } 267030376636SRichard Henderson 267130376636SRichard Henderson /* Conditional trap. */ 267230376636SRichard Henderson flush_cond(dc); 267330376636SRichard Henderson lab = delay_exceptionv(dc, trap); 267430376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2675c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 267630376636SRichard Henderson 267730376636SRichard Henderson return advance_pc(dc); 267830376636SRichard Henderson } 267930376636SRichard Henderson 268030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 268130376636SRichard Henderson { 268230376636SRichard Henderson if (avail_32(dc) && a->cc) { 268330376636SRichard Henderson return false; 268430376636SRichard Henderson } 268530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 268630376636SRichard Henderson } 268730376636SRichard Henderson 268830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 268930376636SRichard Henderson { 269030376636SRichard Henderson if (avail_64(dc)) { 269130376636SRichard Henderson return false; 269230376636SRichard Henderson } 269330376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 269430376636SRichard Henderson } 269530376636SRichard Henderson 269630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 269730376636SRichard Henderson { 269830376636SRichard Henderson if (avail_32(dc)) { 269930376636SRichard Henderson return false; 270030376636SRichard Henderson } 270130376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 270230376636SRichard Henderson } 270330376636SRichard Henderson 2704af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2705af25071cSRichard Henderson { 2706af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2707af25071cSRichard Henderson return advance_pc(dc); 2708af25071cSRichard Henderson } 2709af25071cSRichard Henderson 2710af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2711af25071cSRichard Henderson { 2712af25071cSRichard Henderson if (avail_32(dc)) { 2713af25071cSRichard Henderson return false; 2714af25071cSRichard Henderson } 2715af25071cSRichard Henderson if (a->mmask) { 2716af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2717af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2718af25071cSRichard Henderson } 2719af25071cSRichard Henderson if (a->cmask) { 2720af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2721af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2722af25071cSRichard Henderson } 2723af25071cSRichard Henderson return advance_pc(dc); 2724af25071cSRichard Henderson } 2725af25071cSRichard Henderson 2726af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2727af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2728af25071cSRichard Henderson { 2729af25071cSRichard Henderson if (!priv) { 2730af25071cSRichard Henderson return raise_priv(dc); 2731af25071cSRichard Henderson } 2732af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2733af25071cSRichard Henderson return advance_pc(dc); 2734af25071cSRichard Henderson } 2735af25071cSRichard Henderson 2736af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2737af25071cSRichard Henderson { 2738af25071cSRichard Henderson return cpu_y; 2739af25071cSRichard Henderson } 2740af25071cSRichard Henderson 2741af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2742af25071cSRichard Henderson { 2743af25071cSRichard Henderson /* 2744af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2745af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2746af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2747af25071cSRichard Henderson */ 2748af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2749af25071cSRichard Henderson return false; 2750af25071cSRichard Henderson } 2751af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2752af25071cSRichard Henderson } 2753af25071cSRichard Henderson 2754af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2755af25071cSRichard Henderson { 2756c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2757c92948f2SClément Chigot return dst; 2758af25071cSRichard Henderson } 2759af25071cSRichard Henderson 2760af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2761af25071cSRichard Henderson 2762af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2763af25071cSRichard Henderson { 2764af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2765af25071cSRichard Henderson return dst; 2766af25071cSRichard Henderson } 2767af25071cSRichard Henderson 2768af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2769af25071cSRichard Henderson 2770af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2771af25071cSRichard Henderson { 2772af25071cSRichard Henderson #ifdef TARGET_SPARC64 2773af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2774af25071cSRichard Henderson #else 2775af25071cSRichard Henderson qemu_build_not_reached(); 2776af25071cSRichard Henderson #endif 2777af25071cSRichard Henderson } 2778af25071cSRichard Henderson 2779af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2780af25071cSRichard Henderson 2781af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2782af25071cSRichard Henderson { 2783af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2784af25071cSRichard Henderson 2785af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2786af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2787af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2788af25071cSRichard Henderson } 2789af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2790af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2791af25071cSRichard Henderson return dst; 2792af25071cSRichard Henderson } 2793af25071cSRichard Henderson 2794af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2795af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2796af25071cSRichard Henderson 2797af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2798af25071cSRichard Henderson { 2799af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2800af25071cSRichard Henderson } 2801af25071cSRichard Henderson 2802af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2803af25071cSRichard Henderson 2804af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2805af25071cSRichard Henderson { 2806af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2807af25071cSRichard Henderson return dst; 2808af25071cSRichard Henderson } 2809af25071cSRichard Henderson 2810af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2811af25071cSRichard Henderson 2812af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2813af25071cSRichard Henderson { 2814af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2815af25071cSRichard Henderson return cpu_gsr; 2816af25071cSRichard Henderson } 2817af25071cSRichard Henderson 2818af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2819af25071cSRichard Henderson 2820af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2821af25071cSRichard Henderson { 2822af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2823af25071cSRichard Henderson return dst; 2824af25071cSRichard Henderson } 2825af25071cSRichard Henderson 2826af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2827af25071cSRichard Henderson 2828af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2829af25071cSRichard Henderson { 2830577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2831577efa45SRichard Henderson return dst; 2832af25071cSRichard Henderson } 2833af25071cSRichard Henderson 2834af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2835af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2836af25071cSRichard Henderson 2837af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2838af25071cSRichard Henderson { 2839af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2840af25071cSRichard Henderson 2841af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2842af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2843af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2844af25071cSRichard Henderson } 2845af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2846af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2847af25071cSRichard Henderson return dst; 2848af25071cSRichard Henderson } 2849af25071cSRichard Henderson 2850af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2851af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2852af25071cSRichard Henderson 2853af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2854af25071cSRichard Henderson { 2855577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2856577efa45SRichard Henderson return dst; 2857af25071cSRichard Henderson } 2858af25071cSRichard Henderson 2859af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2860af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2861af25071cSRichard Henderson 2862af25071cSRichard Henderson /* 2863af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2864af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2865af25071cSRichard Henderson * this ASR as impl. dep 2866af25071cSRichard Henderson */ 2867af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2868af25071cSRichard Henderson { 2869af25071cSRichard Henderson return tcg_constant_tl(1); 2870af25071cSRichard Henderson } 2871af25071cSRichard Henderson 2872af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2873af25071cSRichard Henderson 2874668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2875668bb9b7SRichard Henderson { 2876668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2877668bb9b7SRichard Henderson return dst; 2878668bb9b7SRichard Henderson } 2879668bb9b7SRichard Henderson 2880668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2881668bb9b7SRichard Henderson 2882668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2883668bb9b7SRichard Henderson { 2884668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2885668bb9b7SRichard Henderson return dst; 2886668bb9b7SRichard Henderson } 2887668bb9b7SRichard Henderson 2888668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2889668bb9b7SRichard Henderson 2890668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2891668bb9b7SRichard Henderson { 2892668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2893668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2894668bb9b7SRichard Henderson 2895668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2896668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2897668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2898668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2899668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2900668bb9b7SRichard Henderson 2901668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2902668bb9b7SRichard Henderson return dst; 2903668bb9b7SRichard Henderson } 2904668bb9b7SRichard Henderson 2905668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2906668bb9b7SRichard Henderson 2907668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2908668bb9b7SRichard Henderson { 29092da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 29102da789deSRichard Henderson return dst; 2911668bb9b7SRichard Henderson } 2912668bb9b7SRichard Henderson 2913668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2914668bb9b7SRichard Henderson 2915668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2916668bb9b7SRichard Henderson { 29172da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 29182da789deSRichard Henderson return dst; 2919668bb9b7SRichard Henderson } 2920668bb9b7SRichard Henderson 2921668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2922668bb9b7SRichard Henderson 2923668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2924668bb9b7SRichard Henderson { 29252da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 29262da789deSRichard Henderson return dst; 2927668bb9b7SRichard Henderson } 2928668bb9b7SRichard Henderson 2929668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2930668bb9b7SRichard Henderson 2931668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2932668bb9b7SRichard Henderson { 2933577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2934577efa45SRichard Henderson return dst; 2935668bb9b7SRichard Henderson } 2936668bb9b7SRichard Henderson 2937668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2938668bb9b7SRichard Henderson do_rdhstick_cmpr) 2939668bb9b7SRichard Henderson 29405d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 29415d617bfbSRichard Henderson { 2942cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2943cd6269f7SRichard Henderson return dst; 29445d617bfbSRichard Henderson } 29455d617bfbSRichard Henderson 29465d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 29475d617bfbSRichard Henderson 29485d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 29495d617bfbSRichard Henderson { 29505d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29515d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29525d617bfbSRichard Henderson 29535d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29545d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 29555d617bfbSRichard Henderson return dst; 29565d617bfbSRichard Henderson #else 29575d617bfbSRichard Henderson qemu_build_not_reached(); 29585d617bfbSRichard Henderson #endif 29595d617bfbSRichard Henderson } 29605d617bfbSRichard Henderson 29615d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 29625d617bfbSRichard Henderson 29635d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 29645d617bfbSRichard Henderson { 29655d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29665d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29675d617bfbSRichard Henderson 29685d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29695d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 29705d617bfbSRichard Henderson return dst; 29715d617bfbSRichard Henderson #else 29725d617bfbSRichard Henderson qemu_build_not_reached(); 29735d617bfbSRichard Henderson #endif 29745d617bfbSRichard Henderson } 29755d617bfbSRichard Henderson 29765d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 29775d617bfbSRichard Henderson 29785d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 29795d617bfbSRichard Henderson { 29805d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29815d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29825d617bfbSRichard Henderson 29835d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29845d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 29855d617bfbSRichard Henderson return dst; 29865d617bfbSRichard Henderson #else 29875d617bfbSRichard Henderson qemu_build_not_reached(); 29885d617bfbSRichard Henderson #endif 29895d617bfbSRichard Henderson } 29905d617bfbSRichard Henderson 29915d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 29925d617bfbSRichard Henderson 29935d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 29945d617bfbSRichard Henderson { 29955d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29965d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29975d617bfbSRichard Henderson 29985d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29995d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 30005d617bfbSRichard Henderson return dst; 30015d617bfbSRichard Henderson #else 30025d617bfbSRichard Henderson qemu_build_not_reached(); 30035d617bfbSRichard Henderson #endif 30045d617bfbSRichard Henderson } 30055d617bfbSRichard Henderson 30065d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 30075d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 30085d617bfbSRichard Henderson 30095d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 30105d617bfbSRichard Henderson { 30115d617bfbSRichard Henderson return cpu_tbr; 30125d617bfbSRichard Henderson } 30135d617bfbSRichard Henderson 3014e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30155d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30165d617bfbSRichard Henderson 30175d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 30185d617bfbSRichard Henderson { 30195d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 30205d617bfbSRichard Henderson return dst; 30215d617bfbSRichard Henderson } 30225d617bfbSRichard Henderson 30235d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 30245d617bfbSRichard Henderson 30255d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 30265d617bfbSRichard Henderson { 30275d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 30285d617bfbSRichard Henderson return dst; 30295d617bfbSRichard Henderson } 30305d617bfbSRichard Henderson 30315d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 30325d617bfbSRichard Henderson 30335d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 30345d617bfbSRichard Henderson { 30355d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 30365d617bfbSRichard Henderson return dst; 30375d617bfbSRichard Henderson } 30385d617bfbSRichard Henderson 30395d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 30405d617bfbSRichard Henderson 30415d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 30425d617bfbSRichard Henderson { 30435d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 30445d617bfbSRichard Henderson return dst; 30455d617bfbSRichard Henderson } 30465d617bfbSRichard Henderson 30475d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 30485d617bfbSRichard Henderson 30495d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 30505d617bfbSRichard Henderson { 30515d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 30525d617bfbSRichard Henderson return dst; 30535d617bfbSRichard Henderson } 30545d617bfbSRichard Henderson 30555d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 30565d617bfbSRichard Henderson 30575d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 30585d617bfbSRichard Henderson { 30595d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 30605d617bfbSRichard Henderson return dst; 30615d617bfbSRichard Henderson } 30625d617bfbSRichard Henderson 30635d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 30645d617bfbSRichard Henderson do_rdcanrestore) 30655d617bfbSRichard Henderson 30665d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 30675d617bfbSRichard Henderson { 30685d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 30695d617bfbSRichard Henderson return dst; 30705d617bfbSRichard Henderson } 30715d617bfbSRichard Henderson 30725d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 30735d617bfbSRichard Henderson 30745d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 30755d617bfbSRichard Henderson { 30765d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 30775d617bfbSRichard Henderson return dst; 30785d617bfbSRichard Henderson } 30795d617bfbSRichard Henderson 30805d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 30815d617bfbSRichard Henderson 30825d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 30835d617bfbSRichard Henderson { 30845d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 30855d617bfbSRichard Henderson return dst; 30865d617bfbSRichard Henderson } 30875d617bfbSRichard Henderson 30885d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 30895d617bfbSRichard Henderson 30905d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 30915d617bfbSRichard Henderson { 30925d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 30935d617bfbSRichard Henderson return dst; 30945d617bfbSRichard Henderson } 30955d617bfbSRichard Henderson 30965d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 30975d617bfbSRichard Henderson 30985d617bfbSRichard Henderson /* UA2005 strand status */ 30995d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 31005d617bfbSRichard Henderson { 31012da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 31022da789deSRichard Henderson return dst; 31035d617bfbSRichard Henderson } 31045d617bfbSRichard Henderson 31055d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 31065d617bfbSRichard Henderson 31075d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 31085d617bfbSRichard Henderson { 31092da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 31102da789deSRichard Henderson return dst; 31115d617bfbSRichard Henderson } 31125d617bfbSRichard Henderson 31135d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 31145d617bfbSRichard Henderson 3115e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3116e8325dc0SRichard Henderson { 3117e8325dc0SRichard Henderson if (avail_64(dc)) { 3118e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3119e8325dc0SRichard Henderson return advance_pc(dc); 3120e8325dc0SRichard Henderson } 3121e8325dc0SRichard Henderson return false; 3122e8325dc0SRichard Henderson } 3123e8325dc0SRichard Henderson 31240faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 31250faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 31260faef01bSRichard Henderson { 31270faef01bSRichard Henderson TCGv src; 31280faef01bSRichard Henderson 31290faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 31300faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 31310faef01bSRichard Henderson return false; 31320faef01bSRichard Henderson } 31330faef01bSRichard Henderson if (!priv) { 31340faef01bSRichard Henderson return raise_priv(dc); 31350faef01bSRichard Henderson } 31360faef01bSRichard Henderson 31370faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 31380faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 31390faef01bSRichard Henderson } else { 31400faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 31410faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 31420faef01bSRichard Henderson src = src1; 31430faef01bSRichard Henderson } else { 31440faef01bSRichard Henderson src = tcg_temp_new(); 31450faef01bSRichard Henderson if (a->imm) { 31460faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 31470faef01bSRichard Henderson } else { 31480faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 31490faef01bSRichard Henderson } 31500faef01bSRichard Henderson } 31510faef01bSRichard Henderson } 31520faef01bSRichard Henderson func(dc, src); 31530faef01bSRichard Henderson return advance_pc(dc); 31540faef01bSRichard Henderson } 31550faef01bSRichard Henderson 31560faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 31570faef01bSRichard Henderson { 31580faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 31590faef01bSRichard Henderson } 31600faef01bSRichard Henderson 31610faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 31620faef01bSRichard Henderson 31630faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 31640faef01bSRichard Henderson { 31650faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 31660faef01bSRichard Henderson } 31670faef01bSRichard Henderson 31680faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 31690faef01bSRichard Henderson 31700faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 31710faef01bSRichard Henderson { 31720faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 31730faef01bSRichard Henderson 31740faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 31750faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 31760faef01bSRichard Henderson /* End TB to notice changed ASI. */ 31770faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31780faef01bSRichard Henderson } 31790faef01bSRichard Henderson 31800faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 31810faef01bSRichard Henderson 31820faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 31830faef01bSRichard Henderson { 31840faef01bSRichard Henderson #ifdef TARGET_SPARC64 31850faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 31860faef01bSRichard Henderson dc->fprs_dirty = 0; 31870faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31880faef01bSRichard Henderson #else 31890faef01bSRichard Henderson qemu_build_not_reached(); 31900faef01bSRichard Henderson #endif 31910faef01bSRichard Henderson } 31920faef01bSRichard Henderson 31930faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 31940faef01bSRichard Henderson 31950faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 31960faef01bSRichard Henderson { 31970faef01bSRichard Henderson gen_trap_ifnofpu(dc); 31980faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 31990faef01bSRichard Henderson } 32000faef01bSRichard Henderson 32010faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 32020faef01bSRichard Henderson 32030faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 32040faef01bSRichard Henderson { 32050faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 32060faef01bSRichard Henderson } 32070faef01bSRichard Henderson 32080faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 32090faef01bSRichard Henderson 32100faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 32110faef01bSRichard Henderson { 32120faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 32130faef01bSRichard Henderson } 32140faef01bSRichard Henderson 32150faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 32160faef01bSRichard Henderson 32170faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 32180faef01bSRichard Henderson { 32190faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 32200faef01bSRichard Henderson } 32210faef01bSRichard Henderson 32220faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 32230faef01bSRichard Henderson 32240faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 32250faef01bSRichard Henderson { 32260faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32270faef01bSRichard Henderson 3228577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3229577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 32300faef01bSRichard Henderson translator_io_start(&dc->base); 3231577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32320faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32330faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32340faef01bSRichard Henderson } 32350faef01bSRichard Henderson 32360faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 32370faef01bSRichard Henderson 32380faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 32390faef01bSRichard Henderson { 32400faef01bSRichard Henderson #ifdef TARGET_SPARC64 32410faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32420faef01bSRichard Henderson 32430faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 32440faef01bSRichard Henderson translator_io_start(&dc->base); 32450faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 32460faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32470faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32480faef01bSRichard Henderson #else 32490faef01bSRichard Henderson qemu_build_not_reached(); 32500faef01bSRichard Henderson #endif 32510faef01bSRichard Henderson } 32520faef01bSRichard Henderson 32530faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 32540faef01bSRichard Henderson 32550faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 32560faef01bSRichard Henderson { 32570faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32580faef01bSRichard Henderson 3259577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3260577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 32610faef01bSRichard Henderson translator_io_start(&dc->base); 3262577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32630faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32640faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32650faef01bSRichard Henderson } 32660faef01bSRichard Henderson 32670faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 32680faef01bSRichard Henderson 32690faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 32700faef01bSRichard Henderson { 327189527e3aSRichard Henderson finishing_insn(dc); 32720faef01bSRichard Henderson save_state(dc); 32730faef01bSRichard Henderson gen_helper_power_down(tcg_env); 32740faef01bSRichard Henderson } 32750faef01bSRichard Henderson 32760faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 32770faef01bSRichard Henderson 327825524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 327925524734SRichard Henderson { 328025524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 328125524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 328225524734SRichard Henderson } 328325524734SRichard Henderson 328425524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 328525524734SRichard Henderson 32869422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 32879422278eSRichard Henderson { 32889422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3289cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3290cd6269f7SRichard Henderson 3291cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3292cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 32939422278eSRichard Henderson } 32949422278eSRichard Henderson 32959422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 32969422278eSRichard Henderson 32979422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 32989422278eSRichard Henderson { 32999422278eSRichard Henderson #ifdef TARGET_SPARC64 33009422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33019422278eSRichard Henderson 33029422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33039422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 33049422278eSRichard Henderson #else 33059422278eSRichard Henderson qemu_build_not_reached(); 33069422278eSRichard Henderson #endif 33079422278eSRichard Henderson } 33089422278eSRichard Henderson 33099422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 33109422278eSRichard Henderson 33119422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 33129422278eSRichard Henderson { 33139422278eSRichard Henderson #ifdef TARGET_SPARC64 33149422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33159422278eSRichard Henderson 33169422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33179422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 33189422278eSRichard Henderson #else 33199422278eSRichard Henderson qemu_build_not_reached(); 33209422278eSRichard Henderson #endif 33219422278eSRichard Henderson } 33229422278eSRichard Henderson 33239422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 33249422278eSRichard Henderson 33259422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 33269422278eSRichard Henderson { 33279422278eSRichard Henderson #ifdef TARGET_SPARC64 33289422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33299422278eSRichard Henderson 33309422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33319422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 33329422278eSRichard Henderson #else 33339422278eSRichard Henderson qemu_build_not_reached(); 33349422278eSRichard Henderson #endif 33359422278eSRichard Henderson } 33369422278eSRichard Henderson 33379422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 33389422278eSRichard Henderson 33399422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 33409422278eSRichard Henderson { 33419422278eSRichard Henderson #ifdef TARGET_SPARC64 33429422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33439422278eSRichard Henderson 33449422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33459422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 33469422278eSRichard Henderson #else 33479422278eSRichard Henderson qemu_build_not_reached(); 33489422278eSRichard Henderson #endif 33499422278eSRichard Henderson } 33509422278eSRichard Henderson 33519422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 33529422278eSRichard Henderson 33539422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 33549422278eSRichard Henderson { 33559422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33569422278eSRichard Henderson 33579422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 33589422278eSRichard Henderson translator_io_start(&dc->base); 33599422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 33609422278eSRichard Henderson /* End TB to handle timer interrupt */ 33619422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33629422278eSRichard Henderson } 33639422278eSRichard Henderson 33649422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 33659422278eSRichard Henderson 33669422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 33679422278eSRichard Henderson { 33689422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 33699422278eSRichard Henderson } 33709422278eSRichard Henderson 33719422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 33729422278eSRichard Henderson 33739422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 33749422278eSRichard Henderson { 33759422278eSRichard Henderson save_state(dc); 33769422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33779422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33789422278eSRichard Henderson } 33799422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 33809422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33819422278eSRichard Henderson } 33829422278eSRichard Henderson 33839422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 33849422278eSRichard Henderson 33859422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 33869422278eSRichard Henderson { 33879422278eSRichard Henderson save_state(dc); 33889422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 33899422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33909422278eSRichard Henderson } 33919422278eSRichard Henderson 33929422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 33939422278eSRichard Henderson 33949422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 33959422278eSRichard Henderson { 33969422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33979422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33989422278eSRichard Henderson } 33999422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 34009422278eSRichard Henderson } 34019422278eSRichard Henderson 34029422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 34039422278eSRichard Henderson 34049422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 34059422278eSRichard Henderson { 34069422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 34079422278eSRichard Henderson } 34089422278eSRichard Henderson 34099422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 34109422278eSRichard Henderson 34119422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 34129422278eSRichard Henderson { 34139422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 34149422278eSRichard Henderson } 34159422278eSRichard Henderson 34169422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 34179422278eSRichard Henderson 34189422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 34199422278eSRichard Henderson { 34209422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 34219422278eSRichard Henderson } 34229422278eSRichard Henderson 34239422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 34249422278eSRichard Henderson 34259422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 34269422278eSRichard Henderson { 34279422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 34289422278eSRichard Henderson } 34299422278eSRichard Henderson 34309422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 34319422278eSRichard Henderson 34329422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 34339422278eSRichard Henderson { 34349422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 34359422278eSRichard Henderson } 34369422278eSRichard Henderson 34379422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 34389422278eSRichard Henderson 34399422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 34409422278eSRichard Henderson { 34419422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 34429422278eSRichard Henderson } 34439422278eSRichard Henderson 34449422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 34459422278eSRichard Henderson 34469422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 34479422278eSRichard Henderson { 34489422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 34499422278eSRichard Henderson } 34509422278eSRichard Henderson 34519422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 34529422278eSRichard Henderson 34539422278eSRichard Henderson /* UA2005 strand status */ 34549422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 34559422278eSRichard Henderson { 34562da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 34579422278eSRichard Henderson } 34589422278eSRichard Henderson 34599422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 34609422278eSRichard Henderson 3461bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3462bb97f2f5SRichard Henderson 3463bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3464bb97f2f5SRichard Henderson { 3465bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3466bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3467bb97f2f5SRichard Henderson } 3468bb97f2f5SRichard Henderson 3469bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3470bb97f2f5SRichard Henderson 3471bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3472bb97f2f5SRichard Henderson { 3473bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3474bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3475bb97f2f5SRichard Henderson 3476bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3477bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3478bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3479bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3480bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3481bb97f2f5SRichard Henderson 3482bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3483bb97f2f5SRichard Henderson } 3484bb97f2f5SRichard Henderson 3485bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3486bb97f2f5SRichard Henderson 3487bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3488bb97f2f5SRichard Henderson { 34892da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3490bb97f2f5SRichard Henderson } 3491bb97f2f5SRichard Henderson 3492bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3493bb97f2f5SRichard Henderson 3494bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3495bb97f2f5SRichard Henderson { 34962da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3497bb97f2f5SRichard Henderson } 3498bb97f2f5SRichard Henderson 3499bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3500bb97f2f5SRichard Henderson 3501bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3502bb97f2f5SRichard Henderson { 3503bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3504bb97f2f5SRichard Henderson 3505577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3506bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3507bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3508577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3509bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3510bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3511bb97f2f5SRichard Henderson } 3512bb97f2f5SRichard Henderson 3513bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3514bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3515bb97f2f5SRichard Henderson 351625524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 351725524734SRichard Henderson { 351825524734SRichard Henderson if (!supervisor(dc)) { 351925524734SRichard Henderson return raise_priv(dc); 352025524734SRichard Henderson } 352125524734SRichard Henderson if (saved) { 352225524734SRichard Henderson gen_helper_saved(tcg_env); 352325524734SRichard Henderson } else { 352425524734SRichard Henderson gen_helper_restored(tcg_env); 352525524734SRichard Henderson } 352625524734SRichard Henderson return advance_pc(dc); 352725524734SRichard Henderson } 352825524734SRichard Henderson 352925524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 353025524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 353125524734SRichard Henderson 3532d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3533d3825800SRichard Henderson { 3534d3825800SRichard Henderson return advance_pc(dc); 3535d3825800SRichard Henderson } 3536d3825800SRichard Henderson 35370faef01bSRichard Henderson /* 35380faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 35390faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 35400faef01bSRichard Henderson */ 35415458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 35425458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 35430faef01bSRichard Henderson 3544b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3545428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 35462a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 35472a45b736SRichard Henderson bool logic_cc) 3548428881deSRichard Henderson { 3549428881deSRichard Henderson TCGv dst, src1; 3550428881deSRichard Henderson 3551428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3552428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3553428881deSRichard Henderson return false; 3554428881deSRichard Henderson } 3555428881deSRichard Henderson 35562a45b736SRichard Henderson if (logic_cc) { 35572a45b736SRichard Henderson dst = cpu_cc_N; 3558428881deSRichard Henderson } else { 3559428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3560428881deSRichard Henderson } 3561428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3562428881deSRichard Henderson 3563428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3564428881deSRichard Henderson if (funci) { 3565428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3566428881deSRichard Henderson } else { 3567428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3568428881deSRichard Henderson } 3569428881deSRichard Henderson } else { 3570428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3571428881deSRichard Henderson } 35722a45b736SRichard Henderson 35732a45b736SRichard Henderson if (logic_cc) { 35742a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 35752a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 35762a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 35772a45b736SRichard Henderson } 35782a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 35792a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 35802a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 35812a45b736SRichard Henderson } 35822a45b736SRichard Henderson 3583428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3584428881deSRichard Henderson return advance_pc(dc); 3585428881deSRichard Henderson } 3586428881deSRichard Henderson 3587b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3588428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3589428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3590428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3591428881deSRichard Henderson { 3592428881deSRichard Henderson if (a->cc) { 3593b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3594428881deSRichard Henderson } 3595b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3596428881deSRichard Henderson } 3597428881deSRichard Henderson 3598428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3599428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3600428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3601428881deSRichard Henderson { 3602b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3603428881deSRichard Henderson } 3604428881deSRichard Henderson 3605b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3606b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3607b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3608b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3609428881deSRichard Henderson 3610b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3611b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3612b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3613b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3614a9aba13dSRichard Henderson 3615428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3616428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3617428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3618428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3619428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3620428881deSRichard Henderson 3621b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3622b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3623b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3624b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 362522188d7dSRichard Henderson 36263a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3627b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 36284ee85ea9SRichard Henderson 36299c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3630b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 36319c6ec5bcSRichard Henderson 3632428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3633428881deSRichard Henderson { 3634428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3635428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3636428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3637428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3638428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3639428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3640428881deSRichard Henderson return false; 3641428881deSRichard Henderson } else { 3642428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3643428881deSRichard Henderson } 3644428881deSRichard Henderson return advance_pc(dc); 3645428881deSRichard Henderson } 3646428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3647428881deSRichard Henderson } 3648428881deSRichard Henderson 36493a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 36503a6b8de3SRichard Henderson { 36513a6b8de3SRichard Henderson TCGv_i64 t1, t2; 36523a6b8de3SRichard Henderson TCGv dst; 36533a6b8de3SRichard Henderson 36543a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 36553a6b8de3SRichard Henderson return false; 36563a6b8de3SRichard Henderson } 36573a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36583a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 36593a6b8de3SRichard Henderson return false; 36603a6b8de3SRichard Henderson } 36613a6b8de3SRichard Henderson 36623a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 36633a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 36643a6b8de3SRichard Henderson return true; 36653a6b8de3SRichard Henderson } 36663a6b8de3SRichard Henderson 36673a6b8de3SRichard Henderson if (a->imm) { 36683a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 36693a6b8de3SRichard Henderson } else { 36703a6b8de3SRichard Henderson TCGLabel *lab; 36713a6b8de3SRichard Henderson TCGv_i32 n2; 36723a6b8de3SRichard Henderson 36733a6b8de3SRichard Henderson finishing_insn(dc); 36743a6b8de3SRichard Henderson flush_cond(dc); 36753a6b8de3SRichard Henderson 36763a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 36773a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 36783a6b8de3SRichard Henderson 36793a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 36803a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 36813a6b8de3SRichard Henderson 36823a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 36833a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 36843a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 36853a6b8de3SRichard Henderson #else 36863a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 36873a6b8de3SRichard Henderson #endif 36883a6b8de3SRichard Henderson } 36893a6b8de3SRichard Henderson 36903a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 36913a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 36923a6b8de3SRichard Henderson 36933a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 36943a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 36953a6b8de3SRichard Henderson 36963a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36973a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 36983a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 36993a6b8de3SRichard Henderson return advance_pc(dc); 37003a6b8de3SRichard Henderson } 37013a6b8de3SRichard Henderson 3702f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3703f3141174SRichard Henderson { 3704f3141174SRichard Henderson TCGv dst, src1, src2; 3705f3141174SRichard Henderson 3706f3141174SRichard Henderson if (!avail_64(dc)) { 3707f3141174SRichard Henderson return false; 3708f3141174SRichard Henderson } 3709f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3710f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3711f3141174SRichard Henderson return false; 3712f3141174SRichard Henderson } 3713f3141174SRichard Henderson 3714f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3715f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3716f3141174SRichard Henderson return true; 3717f3141174SRichard Henderson } 3718f3141174SRichard Henderson 3719f3141174SRichard Henderson if (a->imm) { 3720f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3721f3141174SRichard Henderson } else { 3722f3141174SRichard Henderson TCGLabel *lab; 3723f3141174SRichard Henderson 3724f3141174SRichard Henderson finishing_insn(dc); 3725f3141174SRichard Henderson flush_cond(dc); 3726f3141174SRichard Henderson 3727f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3728f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3729f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3730f3141174SRichard Henderson } 3731f3141174SRichard Henderson 3732f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3733f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3734f3141174SRichard Henderson 3735f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3736f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3737f3141174SRichard Henderson return advance_pc(dc); 3738f3141174SRichard Henderson } 3739f3141174SRichard Henderson 3740f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3741f3141174SRichard Henderson { 3742f3141174SRichard Henderson TCGv dst, src1, src2; 3743f3141174SRichard Henderson 3744f3141174SRichard Henderson if (!avail_64(dc)) { 3745f3141174SRichard Henderson return false; 3746f3141174SRichard Henderson } 3747f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3748f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3749f3141174SRichard Henderson return false; 3750f3141174SRichard Henderson } 3751f3141174SRichard Henderson 3752f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3753f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3754f3141174SRichard Henderson return true; 3755f3141174SRichard Henderson } 3756f3141174SRichard Henderson 3757f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3758f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3759f3141174SRichard Henderson 3760f3141174SRichard Henderson if (a->imm) { 3761f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3762f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3763f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3764f3141174SRichard Henderson return advance_pc(dc); 3765f3141174SRichard Henderson } 3766f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3767f3141174SRichard Henderson } else { 3768f3141174SRichard Henderson TCGLabel *lab; 3769f3141174SRichard Henderson TCGv t1, t2; 3770f3141174SRichard Henderson 3771f3141174SRichard Henderson finishing_insn(dc); 3772f3141174SRichard Henderson flush_cond(dc); 3773f3141174SRichard Henderson 3774f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3775f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3776f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3777f3141174SRichard Henderson 3778f3141174SRichard Henderson /* 3779f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3780f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3781f3141174SRichard Henderson */ 3782f3141174SRichard Henderson t1 = tcg_temp_new(); 3783f3141174SRichard Henderson t2 = tcg_temp_new(); 3784f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3785f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3786f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3787f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3788f3141174SRichard Henderson tcg_constant_tl(1), src2); 3789f3141174SRichard Henderson src2 = t1; 3790f3141174SRichard Henderson } 3791f3141174SRichard Henderson 3792f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3793f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3794f3141174SRichard Henderson return advance_pc(dc); 3795f3141174SRichard Henderson } 3796f3141174SRichard Henderson 3797b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 379843db5838SRichard Henderson int width, bool cc, bool little_endian) 3799b88ce6f2SRichard Henderson { 380043db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 380143db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3802b88ce6f2SRichard Henderson 3803b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3804b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3805b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3806b88ce6f2SRichard Henderson 3807b88ce6f2SRichard Henderson if (cc) { 3808f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3809b88ce6f2SRichard Henderson } 3810b88ce6f2SRichard Henderson 381143db5838SRichard Henderson l = tcg_temp_new(); 381243db5838SRichard Henderson r = tcg_temp_new(); 381343db5838SRichard Henderson t = tcg_temp_new(); 381443db5838SRichard Henderson 3815b88ce6f2SRichard Henderson switch (width) { 3816b88ce6f2SRichard Henderson case 8: 381743db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 381843db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 381943db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 382043db5838SRichard Henderson m = tcg_constant_tl(0xff); 3821b88ce6f2SRichard Henderson break; 3822b88ce6f2SRichard Henderson case 16: 382343db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 382443db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 382543db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 382643db5838SRichard Henderson m = tcg_constant_tl(0xf); 3827b88ce6f2SRichard Henderson break; 3828b88ce6f2SRichard Henderson case 32: 382943db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 383043db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 383143db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 383243db5838SRichard Henderson m = tcg_constant_tl(0x3); 3833b88ce6f2SRichard Henderson break; 3834b88ce6f2SRichard Henderson default: 3835b88ce6f2SRichard Henderson abort(); 3836b88ce6f2SRichard Henderson } 3837b88ce6f2SRichard Henderson 383843db5838SRichard Henderson /* Compute Left Edge */ 383943db5838SRichard Henderson if (little_endian) { 384043db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 384143db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 384243db5838SRichard Henderson } else { 384343db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 384443db5838SRichard Henderson } 384543db5838SRichard Henderson /* Compute Right Edge */ 384643db5838SRichard Henderson if (little_endian) { 384743db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 384843db5838SRichard Henderson } else { 384943db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 385043db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 385143db5838SRichard Henderson } 3852b88ce6f2SRichard Henderson 385343db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 385443db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 385543db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 385643db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3857b88ce6f2SRichard Henderson 3858b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3859b88ce6f2SRichard Henderson return advance_pc(dc); 3860b88ce6f2SRichard Henderson } 3861b88ce6f2SRichard Henderson 3862b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3863b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3864b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3865b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3866b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3867b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3868b88ce6f2SRichard Henderson 3869b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3870b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3871b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3872b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3873b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3874b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3875b88ce6f2SRichard Henderson 387645bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 387745bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 387845bfed3bSRichard Henderson { 387945bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 388045bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 388145bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 388245bfed3bSRichard Henderson 388345bfed3bSRichard Henderson func(dst, src1, src2); 388445bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 388545bfed3bSRichard Henderson return advance_pc(dc); 388645bfed3bSRichard Henderson } 388745bfed3bSRichard Henderson 388845bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 388945bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 389045bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 389145bfed3bSRichard Henderson 3892015fc6fcSRichard Henderson TRANS(ADDXC, VIS3, do_rrr, a, gen_op_addxc) 3893015fc6fcSRichard Henderson TRANS(ADDXCcc, VIS3, do_rrr, a, gen_op_addxccc) 3894015fc6fcSRichard Henderson 38959e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 38969e20ca94SRichard Henderson { 38979e20ca94SRichard Henderson #ifdef TARGET_SPARC64 38989e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 38999e20ca94SRichard Henderson 39009e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39019e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39029e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39039e20ca94SRichard Henderson #else 39049e20ca94SRichard Henderson g_assert_not_reached(); 39059e20ca94SRichard Henderson #endif 39069e20ca94SRichard Henderson } 39079e20ca94SRichard Henderson 39089e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 39099e20ca94SRichard Henderson { 39109e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39119e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39129e20ca94SRichard Henderson 39139e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39149e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39159e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 39169e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39179e20ca94SRichard Henderson #else 39189e20ca94SRichard Henderson g_assert_not_reached(); 39199e20ca94SRichard Henderson #endif 39209e20ca94SRichard Henderson } 39219e20ca94SRichard Henderson 39229e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 39239e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 39249e20ca94SRichard Henderson 392539ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 392639ca3490SRichard Henderson { 392739ca3490SRichard Henderson #ifdef TARGET_SPARC64 392839ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 392939ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 393039ca3490SRichard Henderson #else 393139ca3490SRichard Henderson g_assert_not_reached(); 393239ca3490SRichard Henderson #endif 393339ca3490SRichard Henderson } 393439ca3490SRichard Henderson 393539ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 393639ca3490SRichard Henderson 3937c973b4e8SRichard Henderson static bool do_cmask(DisasContext *dc, int rs2, void (*func)(TCGv, TCGv, TCGv)) 3938c973b4e8SRichard Henderson { 3939c973b4e8SRichard Henderson func(cpu_gsr, cpu_gsr, gen_load_gpr(dc, rs2)); 3940c973b4e8SRichard Henderson return true; 3941c973b4e8SRichard Henderson } 3942c973b4e8SRichard Henderson 3943c973b4e8SRichard Henderson TRANS(CMASK8, VIS3, do_cmask, a->rs2, gen_helper_cmask8) 3944c973b4e8SRichard Henderson TRANS(CMASK16, VIS3, do_cmask, a->rs2, gen_helper_cmask16) 3945c973b4e8SRichard Henderson TRANS(CMASK32, VIS3, do_cmask, a->rs2, gen_helper_cmask32) 3946c973b4e8SRichard Henderson 39475fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 39485fc546eeSRichard Henderson { 39495fc546eeSRichard Henderson TCGv dst, src1, src2; 39505fc546eeSRichard Henderson 39515fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39525fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 39535fc546eeSRichard Henderson return false; 39545fc546eeSRichard Henderson } 39555fc546eeSRichard Henderson 39565fc546eeSRichard Henderson src2 = tcg_temp_new(); 39575fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 39585fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39595fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39605fc546eeSRichard Henderson 39615fc546eeSRichard Henderson if (l) { 39625fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 39635fc546eeSRichard Henderson if (!a->x) { 39645fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 39655fc546eeSRichard Henderson } 39665fc546eeSRichard Henderson } else if (u) { 39675fc546eeSRichard Henderson if (!a->x) { 39685fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 39695fc546eeSRichard Henderson src1 = dst; 39705fc546eeSRichard Henderson } 39715fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 39725fc546eeSRichard Henderson } else { 39735fc546eeSRichard Henderson if (!a->x) { 39745fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 39755fc546eeSRichard Henderson src1 = dst; 39765fc546eeSRichard Henderson } 39775fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 39785fc546eeSRichard Henderson } 39795fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 39805fc546eeSRichard Henderson return advance_pc(dc); 39815fc546eeSRichard Henderson } 39825fc546eeSRichard Henderson 39835fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 39845fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 39855fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 39865fc546eeSRichard Henderson 39875fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 39885fc546eeSRichard Henderson { 39895fc546eeSRichard Henderson TCGv dst, src1; 39905fc546eeSRichard Henderson 39915fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39925fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 39935fc546eeSRichard Henderson return false; 39945fc546eeSRichard Henderson } 39955fc546eeSRichard Henderson 39965fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39975fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39985fc546eeSRichard Henderson 39995fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 40005fc546eeSRichard Henderson if (l) { 40015fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 40025fc546eeSRichard Henderson } else if (u) { 40035fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 40045fc546eeSRichard Henderson } else { 40055fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 40065fc546eeSRichard Henderson } 40075fc546eeSRichard Henderson } else { 40085fc546eeSRichard Henderson if (l) { 40095fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 40105fc546eeSRichard Henderson } else if (u) { 40115fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 40125fc546eeSRichard Henderson } else { 40135fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 40145fc546eeSRichard Henderson } 40155fc546eeSRichard Henderson } 40165fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40175fc546eeSRichard Henderson return advance_pc(dc); 40185fc546eeSRichard Henderson } 40195fc546eeSRichard Henderson 40205fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 40215fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 40225fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 40235fc546eeSRichard Henderson 4024fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4025fb4ed7aaSRichard Henderson { 4026fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4027fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4028fb4ed7aaSRichard Henderson return NULL; 4029fb4ed7aaSRichard Henderson } 4030fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4031fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4032fb4ed7aaSRichard Henderson } else { 4033fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4034fb4ed7aaSRichard Henderson } 4035fb4ed7aaSRichard Henderson } 4036fb4ed7aaSRichard Henderson 4037fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4038fb4ed7aaSRichard Henderson { 4039fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4040c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 4041fb4ed7aaSRichard Henderson 4042c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 4043fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4044fb4ed7aaSRichard Henderson return advance_pc(dc); 4045fb4ed7aaSRichard Henderson } 4046fb4ed7aaSRichard Henderson 4047fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4048fb4ed7aaSRichard Henderson { 4049fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4050fb4ed7aaSRichard Henderson DisasCompare cmp; 4051fb4ed7aaSRichard Henderson 4052fb4ed7aaSRichard Henderson if (src2 == NULL) { 4053fb4ed7aaSRichard Henderson return false; 4054fb4ed7aaSRichard Henderson } 4055fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4056fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4057fb4ed7aaSRichard Henderson } 4058fb4ed7aaSRichard Henderson 4059fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4060fb4ed7aaSRichard Henderson { 4061fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4062fb4ed7aaSRichard Henderson DisasCompare cmp; 4063fb4ed7aaSRichard Henderson 4064fb4ed7aaSRichard Henderson if (src2 == NULL) { 4065fb4ed7aaSRichard Henderson return false; 4066fb4ed7aaSRichard Henderson } 4067fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4068fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4069fb4ed7aaSRichard Henderson } 4070fb4ed7aaSRichard Henderson 4071fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4072fb4ed7aaSRichard Henderson { 4073fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4074fb4ed7aaSRichard Henderson DisasCompare cmp; 4075fb4ed7aaSRichard Henderson 4076fb4ed7aaSRichard Henderson if (src2 == NULL) { 4077fb4ed7aaSRichard Henderson return false; 4078fb4ed7aaSRichard Henderson } 40792c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 40802c4f56c9SRichard Henderson return false; 40812c4f56c9SRichard Henderson } 4082fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4083fb4ed7aaSRichard Henderson } 4084fb4ed7aaSRichard Henderson 408586b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 408686b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 408786b82fe0SRichard Henderson { 408886b82fe0SRichard Henderson TCGv src1, sum; 408986b82fe0SRichard Henderson 409086b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 409186b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 409286b82fe0SRichard Henderson return false; 409386b82fe0SRichard Henderson } 409486b82fe0SRichard Henderson 409586b82fe0SRichard Henderson /* 409686b82fe0SRichard Henderson * Always load the sum into a new temporary. 409786b82fe0SRichard Henderson * This is required to capture the value across a window change, 409886b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 409986b82fe0SRichard Henderson */ 410086b82fe0SRichard Henderson sum = tcg_temp_new(); 410186b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 410286b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 410386b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 410486b82fe0SRichard Henderson } else { 410586b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 410686b82fe0SRichard Henderson } 410786b82fe0SRichard Henderson return func(dc, a->rd, sum); 410886b82fe0SRichard Henderson } 410986b82fe0SRichard Henderson 411086b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 411186b82fe0SRichard Henderson { 411286b82fe0SRichard Henderson /* 411386b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 411486b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 411586b82fe0SRichard Henderson */ 411686b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 411786b82fe0SRichard Henderson 411886b82fe0SRichard Henderson gen_check_align(dc, src, 3); 411986b82fe0SRichard Henderson 412086b82fe0SRichard Henderson gen_mov_pc_npc(dc); 412186b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 412286b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 412386b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 412486b82fe0SRichard Henderson 412586b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 412686b82fe0SRichard Henderson return true; 412786b82fe0SRichard Henderson } 412886b82fe0SRichard Henderson 412986b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 413086b82fe0SRichard Henderson 413186b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 413286b82fe0SRichard Henderson { 413386b82fe0SRichard Henderson if (!supervisor(dc)) { 413486b82fe0SRichard Henderson return raise_priv(dc); 413586b82fe0SRichard Henderson } 413686b82fe0SRichard Henderson 413786b82fe0SRichard Henderson gen_check_align(dc, src, 3); 413886b82fe0SRichard Henderson 413986b82fe0SRichard Henderson gen_mov_pc_npc(dc); 414086b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 414186b82fe0SRichard Henderson gen_helper_rett(tcg_env); 414286b82fe0SRichard Henderson 414386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 414486b82fe0SRichard Henderson return true; 414586b82fe0SRichard Henderson } 414686b82fe0SRichard Henderson 414786b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 414886b82fe0SRichard Henderson 414986b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 415086b82fe0SRichard Henderson { 415186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 41520dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 415386b82fe0SRichard Henderson 415486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 415586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 415686b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 415786b82fe0SRichard Henderson 415886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 415986b82fe0SRichard Henderson return true; 416086b82fe0SRichard Henderson } 416186b82fe0SRichard Henderson 416286b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 416386b82fe0SRichard Henderson 4164d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4165d3825800SRichard Henderson { 4166d3825800SRichard Henderson gen_helper_save(tcg_env); 4167d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4168d3825800SRichard Henderson return advance_pc(dc); 4169d3825800SRichard Henderson } 4170d3825800SRichard Henderson 4171d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4172d3825800SRichard Henderson 4173d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4174d3825800SRichard Henderson { 4175d3825800SRichard Henderson gen_helper_restore(tcg_env); 4176d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4177d3825800SRichard Henderson return advance_pc(dc); 4178d3825800SRichard Henderson } 4179d3825800SRichard Henderson 4180d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4181d3825800SRichard Henderson 41828f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 41838f75b8a4SRichard Henderson { 41848f75b8a4SRichard Henderson if (!supervisor(dc)) { 41858f75b8a4SRichard Henderson return raise_priv(dc); 41868f75b8a4SRichard Henderson } 41878f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 41888f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 41898f75b8a4SRichard Henderson translator_io_start(&dc->base); 41908f75b8a4SRichard Henderson if (done) { 41918f75b8a4SRichard Henderson gen_helper_done(tcg_env); 41928f75b8a4SRichard Henderson } else { 41938f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 41948f75b8a4SRichard Henderson } 41958f75b8a4SRichard Henderson return true; 41968f75b8a4SRichard Henderson } 41978f75b8a4SRichard Henderson 41988f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 41998f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 42008f75b8a4SRichard Henderson 42010880d20bSRichard Henderson /* 42020880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 42030880d20bSRichard Henderson */ 42040880d20bSRichard Henderson 42050880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 42060880d20bSRichard Henderson { 42070880d20bSRichard Henderson TCGv addr, tmp = NULL; 42080880d20bSRichard Henderson 42090880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 42100880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 42110880d20bSRichard Henderson return NULL; 42120880d20bSRichard Henderson } 42130880d20bSRichard Henderson 42140880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 42150880d20bSRichard Henderson if (rs2_or_imm) { 42160880d20bSRichard Henderson tmp = tcg_temp_new(); 42170880d20bSRichard Henderson if (imm) { 42180880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 42190880d20bSRichard Henderson } else { 42200880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 42210880d20bSRichard Henderson } 42220880d20bSRichard Henderson addr = tmp; 42230880d20bSRichard Henderson } 42240880d20bSRichard Henderson if (AM_CHECK(dc)) { 42250880d20bSRichard Henderson if (!tmp) { 42260880d20bSRichard Henderson tmp = tcg_temp_new(); 42270880d20bSRichard Henderson } 42280880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 42290880d20bSRichard Henderson addr = tmp; 42300880d20bSRichard Henderson } 42310880d20bSRichard Henderson return addr; 42320880d20bSRichard Henderson } 42330880d20bSRichard Henderson 42340880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42350880d20bSRichard Henderson { 42360880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42370880d20bSRichard Henderson DisasASI da; 42380880d20bSRichard Henderson 42390880d20bSRichard Henderson if (addr == NULL) { 42400880d20bSRichard Henderson return false; 42410880d20bSRichard Henderson } 42420880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42430880d20bSRichard Henderson 42440880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 424542071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 42460880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 42470880d20bSRichard Henderson return advance_pc(dc); 42480880d20bSRichard Henderson } 42490880d20bSRichard Henderson 42500880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 42510880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 42520880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 42530880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 42540880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 42550880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 42560880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 42570880d20bSRichard Henderson 42580880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42590880d20bSRichard Henderson { 42600880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42610880d20bSRichard Henderson DisasASI da; 42620880d20bSRichard Henderson 42630880d20bSRichard Henderson if (addr == NULL) { 42640880d20bSRichard Henderson return false; 42650880d20bSRichard Henderson } 42660880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42670880d20bSRichard Henderson 42680880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 426942071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 42700880d20bSRichard Henderson return advance_pc(dc); 42710880d20bSRichard Henderson } 42720880d20bSRichard Henderson 42730880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 42740880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 42750880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 42760880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 42770880d20bSRichard Henderson 42780880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 42790880d20bSRichard Henderson { 42800880d20bSRichard Henderson TCGv addr; 42810880d20bSRichard Henderson DisasASI da; 42820880d20bSRichard Henderson 42830880d20bSRichard Henderson if (a->rd & 1) { 42840880d20bSRichard Henderson return false; 42850880d20bSRichard Henderson } 42860880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42870880d20bSRichard Henderson if (addr == NULL) { 42880880d20bSRichard Henderson return false; 42890880d20bSRichard Henderson } 42900880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 429142071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 42920880d20bSRichard Henderson return advance_pc(dc); 42930880d20bSRichard Henderson } 42940880d20bSRichard Henderson 42950880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 42960880d20bSRichard Henderson { 42970880d20bSRichard Henderson TCGv addr; 42980880d20bSRichard Henderson DisasASI da; 42990880d20bSRichard Henderson 43000880d20bSRichard Henderson if (a->rd & 1) { 43010880d20bSRichard Henderson return false; 43020880d20bSRichard Henderson } 43030880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43040880d20bSRichard Henderson if (addr == NULL) { 43050880d20bSRichard Henderson return false; 43060880d20bSRichard Henderson } 43070880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 430842071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 43090880d20bSRichard Henderson return advance_pc(dc); 43100880d20bSRichard Henderson } 43110880d20bSRichard Henderson 4312cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4313cf07cd1eSRichard Henderson { 4314cf07cd1eSRichard Henderson TCGv addr, reg; 4315cf07cd1eSRichard Henderson DisasASI da; 4316cf07cd1eSRichard Henderson 4317cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4318cf07cd1eSRichard Henderson if (addr == NULL) { 4319cf07cd1eSRichard Henderson return false; 4320cf07cd1eSRichard Henderson } 4321cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4322cf07cd1eSRichard Henderson 4323cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4324cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4325cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4326cf07cd1eSRichard Henderson return advance_pc(dc); 4327cf07cd1eSRichard Henderson } 4328cf07cd1eSRichard Henderson 4329dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4330dca544b9SRichard Henderson { 4331dca544b9SRichard Henderson TCGv addr, dst, src; 4332dca544b9SRichard Henderson DisasASI da; 4333dca544b9SRichard Henderson 4334dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4335dca544b9SRichard Henderson if (addr == NULL) { 4336dca544b9SRichard Henderson return false; 4337dca544b9SRichard Henderson } 4338dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4339dca544b9SRichard Henderson 4340dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4341dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4342dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4343dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4344dca544b9SRichard Henderson return advance_pc(dc); 4345dca544b9SRichard Henderson } 4346dca544b9SRichard Henderson 4347d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4348d0a11d25SRichard Henderson { 4349d0a11d25SRichard Henderson TCGv addr, o, n, c; 4350d0a11d25SRichard Henderson DisasASI da; 4351d0a11d25SRichard Henderson 4352d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4353d0a11d25SRichard Henderson if (addr == NULL) { 4354d0a11d25SRichard Henderson return false; 4355d0a11d25SRichard Henderson } 4356d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4357d0a11d25SRichard Henderson 4358d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4359d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4360d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4361d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4362d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4363d0a11d25SRichard Henderson return advance_pc(dc); 4364d0a11d25SRichard Henderson } 4365d0a11d25SRichard Henderson 4366d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4367d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4368d0a11d25SRichard Henderson 436906c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 437006c060d9SRichard Henderson { 437106c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 437206c060d9SRichard Henderson DisasASI da; 437306c060d9SRichard Henderson 437406c060d9SRichard Henderson if (addr == NULL) { 437506c060d9SRichard Henderson return false; 437606c060d9SRichard Henderson } 437706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 437806c060d9SRichard Henderson return true; 437906c060d9SRichard Henderson } 438006c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 438106c060d9SRichard Henderson return true; 438206c060d9SRichard Henderson } 438306c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4384287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 438506c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 438606c060d9SRichard Henderson return advance_pc(dc); 438706c060d9SRichard Henderson } 438806c060d9SRichard Henderson 438906c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 439006c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 439106c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 439206c060d9SRichard Henderson 4393287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4394287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4395287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4396287b1152SRichard Henderson 439706c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 439806c060d9SRichard Henderson { 439906c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 440006c060d9SRichard Henderson DisasASI da; 440106c060d9SRichard Henderson 440206c060d9SRichard Henderson if (addr == NULL) { 440306c060d9SRichard Henderson return false; 440406c060d9SRichard Henderson } 440506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 440606c060d9SRichard Henderson return true; 440706c060d9SRichard Henderson } 440806c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 440906c060d9SRichard Henderson return true; 441006c060d9SRichard Henderson } 441106c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4412287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 441306c060d9SRichard Henderson return advance_pc(dc); 441406c060d9SRichard Henderson } 441506c060d9SRichard Henderson 441606c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 441706c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 441806c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 441906c060d9SRichard Henderson 4420287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4421287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4422287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4423287b1152SRichard Henderson 442406c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 442506c060d9SRichard Henderson { 442606c060d9SRichard Henderson if (!avail_32(dc)) { 442706c060d9SRichard Henderson return false; 442806c060d9SRichard Henderson } 442906c060d9SRichard Henderson if (!supervisor(dc)) { 443006c060d9SRichard Henderson return raise_priv(dc); 443106c060d9SRichard Henderson } 443206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 443306c060d9SRichard Henderson return true; 443406c060d9SRichard Henderson } 443506c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 443606c060d9SRichard Henderson return true; 443706c060d9SRichard Henderson } 443806c060d9SRichard Henderson 4439d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 44403d3c0673SRichard Henderson { 44413590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4442d8c5b92fSRichard Henderson TCGv_i32 tmp; 44433590f01eSRichard Henderson 44443d3c0673SRichard Henderson if (addr == NULL) { 44453d3c0673SRichard Henderson return false; 44463d3c0673SRichard Henderson } 44473d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44483d3c0673SRichard Henderson return true; 44493d3c0673SRichard Henderson } 4450d8c5b92fSRichard Henderson 4451d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4452d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4453d8c5b92fSRichard Henderson 4454d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4455d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4456d8c5b92fSRichard Henderson 4457d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 44583d3c0673SRichard Henderson return advance_pc(dc); 44593d3c0673SRichard Henderson } 44603d3c0673SRichard Henderson 4461d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4462d8c5b92fSRichard Henderson { 4463d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4464d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4465d8c5b92fSRichard Henderson TCGv_i64 t64; 4466d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4467d8c5b92fSRichard Henderson 4468d8c5b92fSRichard Henderson if (addr == NULL) { 4469d8c5b92fSRichard Henderson return false; 4470d8c5b92fSRichard Henderson } 4471d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4472d8c5b92fSRichard Henderson return true; 4473d8c5b92fSRichard Henderson } 4474d8c5b92fSRichard Henderson 4475d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4476d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4477d8c5b92fSRichard Henderson 4478d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4479d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4480d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4481d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4482d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4483d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4484d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4485d8c5b92fSRichard Henderson 4486d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4487d8c5b92fSRichard Henderson return advance_pc(dc); 4488d8c5b92fSRichard Henderson #else 4489d8c5b92fSRichard Henderson return false; 4490d8c5b92fSRichard Henderson #endif 4491d8c5b92fSRichard Henderson } 44923d3c0673SRichard Henderson 44933d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 44943d3c0673SRichard Henderson { 44953d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44961ccd6e13SRichard Henderson TCGv fsr; 44971ccd6e13SRichard Henderson 44983d3c0673SRichard Henderson if (addr == NULL) { 44993d3c0673SRichard Henderson return false; 45003d3c0673SRichard Henderson } 45013d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45023d3c0673SRichard Henderson return true; 45033d3c0673SRichard Henderson } 45041ccd6e13SRichard Henderson 45051ccd6e13SRichard Henderson fsr = tcg_temp_new(); 45061ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 45071ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 45083d3c0673SRichard Henderson return advance_pc(dc); 45093d3c0673SRichard Henderson } 45103d3c0673SRichard Henderson 45113d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 45123d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 45133d3c0673SRichard Henderson 45141210a036SRichard Henderson static bool do_fc(DisasContext *dc, int rd, int32_t c) 45153a38260eSRichard Henderson { 45163a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45173a38260eSRichard Henderson return true; 45183a38260eSRichard Henderson } 45191210a036SRichard Henderson gen_store_fpr_F(dc, rd, tcg_constant_i32(c)); 45203a38260eSRichard Henderson return advance_pc(dc); 45213a38260eSRichard Henderson } 45223a38260eSRichard Henderson 45233a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 45241210a036SRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, -1) 45253a38260eSRichard Henderson 45263a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 45273a38260eSRichard Henderson { 45283a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45293a38260eSRichard Henderson return true; 45303a38260eSRichard Henderson } 45311210a036SRichard Henderson gen_store_fpr_D(dc, rd, tcg_constant_i64(c)); 45323a38260eSRichard Henderson return advance_pc(dc); 45333a38260eSRichard Henderson } 45343a38260eSRichard Henderson 45353a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 45363a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 45373a38260eSRichard Henderson 4538baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4539baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4540baf3dbf2SRichard Henderson { 4541baf3dbf2SRichard Henderson TCGv_i32 tmp; 4542baf3dbf2SRichard Henderson 4543baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4544baf3dbf2SRichard Henderson return true; 4545baf3dbf2SRichard Henderson } 4546baf3dbf2SRichard Henderson 4547baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4548baf3dbf2SRichard Henderson func(tmp, tmp); 4549baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4550baf3dbf2SRichard Henderson return advance_pc(dc); 4551baf3dbf2SRichard Henderson } 4552baf3dbf2SRichard Henderson 4553baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4554baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4555baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4556baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4557baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4558baf3dbf2SRichard Henderson 45592f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 45602f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 45612f722641SRichard Henderson { 45622f722641SRichard Henderson TCGv_i32 dst; 45632f722641SRichard Henderson TCGv_i64 src; 45642f722641SRichard Henderson 45652f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45662f722641SRichard Henderson return true; 45672f722641SRichard Henderson } 45682f722641SRichard Henderson 4569388a6465SRichard Henderson dst = tcg_temp_new_i32(); 45702f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45712f722641SRichard Henderson func(dst, src); 45722f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45732f722641SRichard Henderson return advance_pc(dc); 45742f722641SRichard Henderson } 45752f722641SRichard Henderson 45762f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 45772f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 45782f722641SRichard Henderson 4579119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4580119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4581119cb94fSRichard Henderson { 4582119cb94fSRichard Henderson TCGv_i32 tmp; 4583119cb94fSRichard Henderson 4584119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4585119cb94fSRichard Henderson return true; 4586119cb94fSRichard Henderson } 4587119cb94fSRichard Henderson 4588119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4589119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4590119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4591119cb94fSRichard Henderson return advance_pc(dc); 4592119cb94fSRichard Henderson } 4593119cb94fSRichard Henderson 4594119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4595119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4596119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4597119cb94fSRichard Henderson 45988c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 45998c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 46008c94bcd8SRichard Henderson { 46018c94bcd8SRichard Henderson TCGv_i32 dst; 46028c94bcd8SRichard Henderson TCGv_i64 src; 46038c94bcd8SRichard Henderson 46048c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46058c94bcd8SRichard Henderson return true; 46068c94bcd8SRichard Henderson } 46078c94bcd8SRichard Henderson 4608388a6465SRichard Henderson dst = tcg_temp_new_i32(); 46098c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46108c94bcd8SRichard Henderson func(dst, tcg_env, src); 46118c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46128c94bcd8SRichard Henderson return advance_pc(dc); 46138c94bcd8SRichard Henderson } 46148c94bcd8SRichard Henderson 46158c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 46168c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 46178c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 46188c94bcd8SRichard Henderson 4619c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4620c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4621c6d83e4fSRichard Henderson { 4622c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4623c6d83e4fSRichard Henderson 4624c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4625c6d83e4fSRichard Henderson return true; 4626c6d83e4fSRichard Henderson } 4627c6d83e4fSRichard Henderson 462852f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4629c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4630c6d83e4fSRichard Henderson func(dst, src); 4631c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4632c6d83e4fSRichard Henderson return advance_pc(dc); 4633c6d83e4fSRichard Henderson } 4634c6d83e4fSRichard Henderson 4635c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4636c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4637c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4638c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4639c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4640c6d83e4fSRichard Henderson 46418aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46428aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46438aa418b3SRichard Henderson { 46448aa418b3SRichard Henderson TCGv_i64 dst, src; 46458aa418b3SRichard Henderson 46468aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46478aa418b3SRichard Henderson return true; 46488aa418b3SRichard Henderson } 46498aa418b3SRichard Henderson 465052f46d46SRichard Henderson dst = tcg_temp_new_i64(); 46518aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46528aa418b3SRichard Henderson func(dst, tcg_env, src); 46538aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46548aa418b3SRichard Henderson return advance_pc(dc); 46558aa418b3SRichard Henderson } 46568aa418b3SRichard Henderson 46578aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 46588aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 46598aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 46608aa418b3SRichard Henderson 46617b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 46627b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 46637b616f36SRichard Henderson { 46647b616f36SRichard Henderson TCGv_i64 dst; 46657b616f36SRichard Henderson TCGv_i32 src; 46667b616f36SRichard Henderson 46677b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46687b616f36SRichard Henderson return true; 46697b616f36SRichard Henderson } 46707b616f36SRichard Henderson 46717b616f36SRichard Henderson dst = tcg_temp_new_i64(); 46727b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 46737b616f36SRichard Henderson func(dst, src); 46747b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46757b616f36SRichard Henderson return advance_pc(dc); 46767b616f36SRichard Henderson } 46777b616f36SRichard Henderson 46787b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 46797b616f36SRichard Henderson 4680199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4681199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4682199d43efSRichard Henderson { 4683199d43efSRichard Henderson TCGv_i64 dst; 4684199d43efSRichard Henderson TCGv_i32 src; 4685199d43efSRichard Henderson 4686199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4687199d43efSRichard Henderson return true; 4688199d43efSRichard Henderson } 4689199d43efSRichard Henderson 469052f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4691199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4692199d43efSRichard Henderson func(dst, tcg_env, src); 4693199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4694199d43efSRichard Henderson return advance_pc(dc); 4695199d43efSRichard Henderson } 4696199d43efSRichard Henderson 4697199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4698199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4699199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4700199d43efSRichard Henderson 4701daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4702daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4703f4e18df5SRichard Henderson { 470433ec4245SRichard Henderson TCGv_i128 t; 4705f4e18df5SRichard Henderson 4706f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4707f4e18df5SRichard Henderson return true; 4708f4e18df5SRichard Henderson } 4709f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4710f4e18df5SRichard Henderson return true; 4711f4e18df5SRichard Henderson } 4712f4e18df5SRichard Henderson 4713f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 471433ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4715daf457d4SRichard Henderson func(t, t); 471633ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4717f4e18df5SRichard Henderson return advance_pc(dc); 4718f4e18df5SRichard Henderson } 4719f4e18df5SRichard Henderson 4720daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4721daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4722daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4723f4e18df5SRichard Henderson 4724c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4725e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4726c995216bSRichard Henderson { 4727e41716beSRichard Henderson TCGv_i128 t; 4728e41716beSRichard Henderson 4729c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4730c995216bSRichard Henderson return true; 4731c995216bSRichard Henderson } 4732c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4733c995216bSRichard Henderson return true; 4734c995216bSRichard Henderson } 4735c995216bSRichard Henderson 4736e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4737e41716beSRichard Henderson func(t, tcg_env, t); 4738e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4739c995216bSRichard Henderson return advance_pc(dc); 4740c995216bSRichard Henderson } 4741c995216bSRichard Henderson 4742c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4743c995216bSRichard Henderson 4744bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4745d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4746bd9c5c42SRichard Henderson { 4747d81e3efeSRichard Henderson TCGv_i128 src; 4748bd9c5c42SRichard Henderson TCGv_i32 dst; 4749bd9c5c42SRichard Henderson 4750bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4751bd9c5c42SRichard Henderson return true; 4752bd9c5c42SRichard Henderson } 4753bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4754bd9c5c42SRichard Henderson return true; 4755bd9c5c42SRichard Henderson } 4756bd9c5c42SRichard Henderson 4757d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4758388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4759d81e3efeSRichard Henderson func(dst, tcg_env, src); 4760bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4761bd9c5c42SRichard Henderson return advance_pc(dc); 4762bd9c5c42SRichard Henderson } 4763bd9c5c42SRichard Henderson 4764bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4765bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4766bd9c5c42SRichard Henderson 47671617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 476825a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 47691617586fSRichard Henderson { 477025a5769eSRichard Henderson TCGv_i128 src; 47711617586fSRichard Henderson TCGv_i64 dst; 47721617586fSRichard Henderson 47731617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47741617586fSRichard Henderson return true; 47751617586fSRichard Henderson } 47761617586fSRichard Henderson if (gen_trap_float128(dc)) { 47771617586fSRichard Henderson return true; 47781617586fSRichard Henderson } 47791617586fSRichard Henderson 478025a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 478152f46d46SRichard Henderson dst = tcg_temp_new_i64(); 478225a5769eSRichard Henderson func(dst, tcg_env, src); 47831617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47841617586fSRichard Henderson return advance_pc(dc); 47851617586fSRichard Henderson } 47861617586fSRichard Henderson 47871617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 47881617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 47891617586fSRichard Henderson 479013ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 47910b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 479213ebcc77SRichard Henderson { 479313ebcc77SRichard Henderson TCGv_i32 src; 47940b2a61ccSRichard Henderson TCGv_i128 dst; 479513ebcc77SRichard Henderson 479613ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 479713ebcc77SRichard Henderson return true; 479813ebcc77SRichard Henderson } 479913ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 480013ebcc77SRichard Henderson return true; 480113ebcc77SRichard Henderson } 480213ebcc77SRichard Henderson 480313ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 48040b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 48050b2a61ccSRichard Henderson func(dst, tcg_env, src); 48060b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 480713ebcc77SRichard Henderson return advance_pc(dc); 480813ebcc77SRichard Henderson } 480913ebcc77SRichard Henderson 481013ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 481113ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 481213ebcc77SRichard Henderson 48137b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4814fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 48157b8e3e1aSRichard Henderson { 48167b8e3e1aSRichard Henderson TCGv_i64 src; 4817fdc50716SRichard Henderson TCGv_i128 dst; 48187b8e3e1aSRichard Henderson 48197b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48207b8e3e1aSRichard Henderson return true; 48217b8e3e1aSRichard Henderson } 48227b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 48237b8e3e1aSRichard Henderson return true; 48247b8e3e1aSRichard Henderson } 48257b8e3e1aSRichard Henderson 48267b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4827fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4828fdc50716SRichard Henderson func(dst, tcg_env, src); 4829fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 48307b8e3e1aSRichard Henderson return advance_pc(dc); 48317b8e3e1aSRichard Henderson } 48327b8e3e1aSRichard Henderson 48337b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 48347b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 48357b8e3e1aSRichard Henderson 48367f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48377f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48387f10b52fSRichard Henderson { 48397f10b52fSRichard Henderson TCGv_i32 src1, src2; 48407f10b52fSRichard Henderson 48417f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48427f10b52fSRichard Henderson return true; 48437f10b52fSRichard Henderson } 48447f10b52fSRichard Henderson 48457f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48467f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48477f10b52fSRichard Henderson func(src1, src1, src2); 48487f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48497f10b52fSRichard Henderson return advance_pc(dc); 48507f10b52fSRichard Henderson } 48517f10b52fSRichard Henderson 48527f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48537f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48547f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48557f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48567f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48577f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48587f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48597f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48607f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48617f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48627f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48637f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48647f10b52fSRichard Henderson 48653d50b728SRichard Henderson TRANS(FHADDs, VIS3, do_fff, a, gen_op_fhadds) 48663d50b728SRichard Henderson TRANS(FHSUBs, VIS3, do_fff, a, gen_op_fhsubs) 48673d50b728SRichard Henderson TRANS(FNHADDs, VIS3, do_fff, a, gen_op_fnhadds) 48683d50b728SRichard Henderson 48690d1d3aafSRichard Henderson TRANS(FPADDS16s, VIS3, do_fff, a, gen_op_fpadds16s) 48700d1d3aafSRichard Henderson TRANS(FPSUBS16s, VIS3, do_fff, a, gen_op_fpsubs16s) 48710d1d3aafSRichard Henderson TRANS(FPADDS32s, VIS3, do_fff, a, gen_op_fpadds32s) 48720d1d3aafSRichard Henderson TRANS(FPSUBS32s, VIS3, do_fff, a, gen_op_fpsubs32s) 48730d1d3aafSRichard Henderson 4874c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4875c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4876c1514961SRichard Henderson { 4877c1514961SRichard Henderson TCGv_i32 src1, src2; 4878c1514961SRichard Henderson 4879c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4880c1514961SRichard Henderson return true; 4881c1514961SRichard Henderson } 4882c1514961SRichard Henderson 4883c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4884c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4885c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4886c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4887c1514961SRichard Henderson return advance_pc(dc); 4888c1514961SRichard Henderson } 4889c1514961SRichard Henderson 4890c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4891c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4892c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4893c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 48943d50b728SRichard Henderson TRANS(FNADDs, VIS3, do_env_fff, a, gen_helper_fnadds) 48953d50b728SRichard Henderson TRANS(FNMULs, VIS3, do_env_fff, a, gen_helper_fnmuls) 4896c1514961SRichard Henderson 4897a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4898a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4899a859602cSRichard Henderson { 4900a859602cSRichard Henderson TCGv_i64 dst; 4901a859602cSRichard Henderson TCGv_i32 src1, src2; 4902a859602cSRichard Henderson 4903a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4904a859602cSRichard Henderson return true; 4905a859602cSRichard Henderson } 4906a859602cSRichard Henderson 490752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4908a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4909a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4910a859602cSRichard Henderson func(dst, src1, src2); 4911a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4912a859602cSRichard Henderson return advance_pc(dc); 4913a859602cSRichard Henderson } 4914a859602cSRichard Henderson 4915a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4916a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4917be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4918be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4919d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4920a859602cSRichard Henderson 49219157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 49229157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 49239157dcccSRichard Henderson { 49249157dcccSRichard Henderson TCGv_i64 dst, src2; 49259157dcccSRichard Henderson TCGv_i32 src1; 49269157dcccSRichard Henderson 49279157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49289157dcccSRichard Henderson return true; 49299157dcccSRichard Henderson } 49309157dcccSRichard Henderson 493152f46d46SRichard Henderson dst = tcg_temp_new_i64(); 49329157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 49339157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 49349157dcccSRichard Henderson func(dst, src1, src2); 49359157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 49369157dcccSRichard Henderson return advance_pc(dc); 49379157dcccSRichard Henderson } 49389157dcccSRichard Henderson 49399157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 49409157dcccSRichard Henderson 494128c131a3SRichard Henderson static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece, 494228c131a3SRichard Henderson void (*func)(unsigned, uint32_t, uint32_t, 494328c131a3SRichard Henderson uint32_t, uint32_t, uint32_t)) 494428c131a3SRichard Henderson { 494528c131a3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 494628c131a3SRichard Henderson return true; 494728c131a3SRichard Henderson } 494828c131a3SRichard Henderson 494928c131a3SRichard Henderson func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1), 495028c131a3SRichard Henderson gen_offset_fpr_D(a->rs2), 8, 8); 495128c131a3SRichard Henderson return advance_pc(dc); 495228c131a3SRichard Henderson } 495328c131a3SRichard Henderson 495428c131a3SRichard Henderson TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add) 495528c131a3SRichard Henderson TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add) 495628c131a3SRichard Henderson TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub) 495728c131a3SRichard Henderson TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub) 49587837185eSRichard Henderson TRANS(FCHKSM16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fchksm16) 4959d6ff1ccbSRichard Henderson TRANS(FMEAN16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fmean16) 496028c131a3SRichard Henderson 49610d1d3aafSRichard Henderson TRANS(FPADDS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_ssadd) 49620d1d3aafSRichard Henderson TRANS(FPADDS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_ssadd) 49630d1d3aafSRichard Henderson TRANS(FPSUBS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sssub) 49640d1d3aafSRichard Henderson TRANS(FPSUBS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sssub) 49650d1d3aafSRichard Henderson 4966*fbc5c8d4SRichard Henderson TRANS(FSLL16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_shlv) 4967*fbc5c8d4SRichard Henderson TRANS(FSLL32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_shlv) 4968*fbc5c8d4SRichard Henderson TRANS(FSRL16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_shrv) 4969*fbc5c8d4SRichard Henderson TRANS(FSRL32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_shrv) 4970*fbc5c8d4SRichard Henderson TRANS(FSRA16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sarv) 4971*fbc5c8d4SRichard Henderson TRANS(FSRA32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sarv) 4972*fbc5c8d4SRichard Henderson 4973e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4974e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4975e06c9f83SRichard Henderson { 4976e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4977e06c9f83SRichard Henderson 4978e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4979e06c9f83SRichard Henderson return true; 4980e06c9f83SRichard Henderson } 4981e06c9f83SRichard Henderson 498252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4983e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4984e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4985e06c9f83SRichard Henderson func(dst, src1, src2); 4986e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4987e06c9f83SRichard Henderson return advance_pc(dc); 4988e06c9f83SRichard Henderson } 4989e06c9f83SRichard Henderson 4990e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4991e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4992e06c9f83SRichard Henderson 4993e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4994e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4995e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4996e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4997e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4998e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4999e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 5000e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 5001e06c9f83SRichard Henderson 50024b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 50034b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 50044b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 50054b6edc0aSRichard Henderson 50063d50b728SRichard Henderson TRANS(FHADDd, VIS3, do_ddd, a, gen_op_fhaddd) 50073d50b728SRichard Henderson TRANS(FHSUBd, VIS3, do_ddd, a, gen_op_fhsubd) 50083d50b728SRichard Henderson TRANS(FNHADDd, VIS3, do_ddd, a, gen_op_fnhaddd) 50093d50b728SRichard Henderson 5010bc3f14a9SRichard Henderson TRANS(FPADD64, VIS3B, do_ddd, a, tcg_gen_add_i64) 5011bc3f14a9SRichard Henderson TRANS(FPSUB64, VIS3B, do_ddd, a, tcg_gen_sub_i64) 5012*fbc5c8d4SRichard Henderson TRANS(FSLAS16, VIS3, do_ddd, a, gen_helper_fslas16) 5013*fbc5c8d4SRichard Henderson TRANS(FSLAS32, VIS3, do_ddd, a, gen_helper_fslas32) 5014bc3f14a9SRichard Henderson 5015e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 5016e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 5017e2fa6bd1SRichard Henderson { 5018e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 5019e2fa6bd1SRichard Henderson TCGv dst; 5020e2fa6bd1SRichard Henderson 5021e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5022e2fa6bd1SRichard Henderson return true; 5023e2fa6bd1SRichard Henderson } 5024e2fa6bd1SRichard Henderson 5025e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 5026e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5027e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5028e2fa6bd1SRichard Henderson func(dst, src1, src2); 5029e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 5030e2fa6bd1SRichard Henderson return advance_pc(dc); 5031e2fa6bd1SRichard Henderson } 5032e2fa6bd1SRichard Henderson 5033e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 5034e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 5035e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 5036e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 5037e2fa6bd1SRichard Henderson 5038e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 5039e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 5040e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 5041e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 5042e2fa6bd1SRichard Henderson 5043669e0774SRichard Henderson TRANS(FPCMPEQ8, VIS3B, do_rdd, a, gen_helper_fcmpeq8) 5044669e0774SRichard Henderson TRANS(FPCMPNE8, VIS3B, do_rdd, a, gen_helper_fcmpne8) 5045669e0774SRichard Henderson TRANS(FPCMPULE8, VIS3B, do_rdd, a, gen_helper_fcmpule8) 5046669e0774SRichard Henderson TRANS(FPCMPUGT8, VIS3B, do_rdd, a, gen_helper_fcmpugt8) 5047669e0774SRichard Henderson 5048f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 5049f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 5050f2a59b0aSRichard Henderson { 5051f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 5052f2a59b0aSRichard Henderson 5053f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5054f2a59b0aSRichard Henderson return true; 5055f2a59b0aSRichard Henderson } 5056f2a59b0aSRichard Henderson 505752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5058f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5059f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5060f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 5061f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5062f2a59b0aSRichard Henderson return advance_pc(dc); 5063f2a59b0aSRichard Henderson } 5064f2a59b0aSRichard Henderson 5065f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 5066f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 5067f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 5068f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 50693d50b728SRichard Henderson TRANS(FNADDd, VIS3, do_env_ddd, a, gen_helper_fnaddd) 50703d50b728SRichard Henderson TRANS(FNMULd, VIS3, do_env_ddd, a, gen_helper_fnmuld) 5071f2a59b0aSRichard Henderson 5072ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 5073ff4c711bSRichard Henderson { 5074ff4c711bSRichard Henderson TCGv_i64 dst; 5075ff4c711bSRichard Henderson TCGv_i32 src1, src2; 5076ff4c711bSRichard Henderson 5077ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5078ff4c711bSRichard Henderson return true; 5079ff4c711bSRichard Henderson } 5080ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 5081ff4c711bSRichard Henderson return raise_unimpfpop(dc); 5082ff4c711bSRichard Henderson } 5083ff4c711bSRichard Henderson 508452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5085ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 5086ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 5087ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 5088ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5089ff4c711bSRichard Henderson return advance_pc(dc); 5090ff4c711bSRichard Henderson } 5091ff4c711bSRichard Henderson 50923d50b728SRichard Henderson static bool trans_FNsMULd(DisasContext *dc, arg_r_r_r *a) 50933d50b728SRichard Henderson { 50943d50b728SRichard Henderson TCGv_i64 dst; 50953d50b728SRichard Henderson TCGv_i32 src1, src2; 50963d50b728SRichard Henderson 50973d50b728SRichard Henderson if (!avail_VIS3(dc)) { 50983d50b728SRichard Henderson return false; 50993d50b728SRichard Henderson } 51003d50b728SRichard Henderson if (gen_trap_ifnofpu(dc)) { 51013d50b728SRichard Henderson return true; 51023d50b728SRichard Henderson } 51033d50b728SRichard Henderson dst = tcg_temp_new_i64(); 51043d50b728SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 51053d50b728SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 51063d50b728SRichard Henderson gen_helper_fnsmuld(dst, tcg_env, src1, src2); 51073d50b728SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 51083d50b728SRichard Henderson return advance_pc(dc); 51093d50b728SRichard Henderson } 51103d50b728SRichard Henderson 51114fd71d19SRichard Henderson static bool do_ffff(DisasContext *dc, arg_r_r_r_r *a, 51124fd71d19SRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32)) 51134fd71d19SRichard Henderson { 51144fd71d19SRichard Henderson TCGv_i32 dst, src1, src2, src3; 51154fd71d19SRichard Henderson 51164fd71d19SRichard Henderson if (gen_trap_ifnofpu(dc)) { 51174fd71d19SRichard Henderson return true; 51184fd71d19SRichard Henderson } 51194fd71d19SRichard Henderson 51204fd71d19SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 51214fd71d19SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 51224fd71d19SRichard Henderson src3 = gen_load_fpr_F(dc, a->rs3); 51234fd71d19SRichard Henderson dst = tcg_temp_new_i32(); 51244fd71d19SRichard Henderson func(dst, src1, src2, src3); 51254fd71d19SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 51264fd71d19SRichard Henderson return advance_pc(dc); 51274fd71d19SRichard Henderson } 51284fd71d19SRichard Henderson 51294fd71d19SRichard Henderson TRANS(FMADDs, FMAF, do_ffff, a, gen_op_fmadds) 51304fd71d19SRichard Henderson TRANS(FMSUBs, FMAF, do_ffff, a, gen_op_fmsubs) 51314fd71d19SRichard Henderson TRANS(FNMSUBs, FMAF, do_ffff, a, gen_op_fnmsubs) 51324fd71d19SRichard Henderson TRANS(FNMADDs, FMAF, do_ffff, a, gen_op_fnmadds) 51334fd71d19SRichard Henderson 51344fd71d19SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r_r *a, 5135afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 5136afb04344SRichard Henderson { 51374fd71d19SRichard Henderson TCGv_i64 dst, src1, src2, src3; 5138afb04344SRichard Henderson 5139afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5140afb04344SRichard Henderson return true; 5141afb04344SRichard Henderson } 5142afb04344SRichard Henderson 514352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5144afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5145afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 51464fd71d19SRichard Henderson src3 = gen_load_fpr_D(dc, a->rs3); 51474fd71d19SRichard Henderson func(dst, src1, src2, src3); 5148afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5149afb04344SRichard Henderson return advance_pc(dc); 5150afb04344SRichard Henderson } 5151afb04344SRichard Henderson 5152afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 51534fd71d19SRichard Henderson TRANS(FMADDd, FMAF, do_dddd, a, gen_op_fmaddd) 51544fd71d19SRichard Henderson TRANS(FMSUBd, FMAF, do_dddd, a, gen_op_fmsubd) 51554fd71d19SRichard Henderson TRANS(FNMSUBd, FMAF, do_dddd, a, gen_op_fnmsubd) 51564fd71d19SRichard Henderson TRANS(FNMADDd, FMAF, do_dddd, a, gen_op_fnmaddd) 5157afb04344SRichard Henderson 5158a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 515916bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 5160a4056239SRichard Henderson { 516116bedf89SRichard Henderson TCGv_i128 src1, src2; 516216bedf89SRichard Henderson 5163a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5164a4056239SRichard Henderson return true; 5165a4056239SRichard Henderson } 5166a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5167a4056239SRichard Henderson return true; 5168a4056239SRichard Henderson } 5169a4056239SRichard Henderson 517016bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 517116bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 517216bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 517316bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 5174a4056239SRichard Henderson return advance_pc(dc); 5175a4056239SRichard Henderson } 5176a4056239SRichard Henderson 5177a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5178a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5179a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5180a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5181a4056239SRichard Henderson 51825e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 51835e3b17bbSRichard Henderson { 51845e3b17bbSRichard Henderson TCGv_i64 src1, src2; 5185ba21dc99SRichard Henderson TCGv_i128 dst; 51865e3b17bbSRichard Henderson 51875e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 51885e3b17bbSRichard Henderson return true; 51895e3b17bbSRichard Henderson } 51905e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 51915e3b17bbSRichard Henderson return true; 51925e3b17bbSRichard Henderson } 51935e3b17bbSRichard Henderson 51945e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 51955e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5196ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 5197ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 5198ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 51995e3b17bbSRichard Henderson return advance_pc(dc); 52005e3b17bbSRichard Henderson } 52015e3b17bbSRichard Henderson 5202f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5203f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5204f7ec8155SRichard Henderson { 5205f7ec8155SRichard Henderson DisasCompare cmp; 5206f7ec8155SRichard Henderson 52072c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 52082c4f56c9SRichard Henderson return false; 52092c4f56c9SRichard Henderson } 5210f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5211f7ec8155SRichard Henderson return true; 5212f7ec8155SRichard Henderson } 5213f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5214f7ec8155SRichard Henderson return true; 5215f7ec8155SRichard Henderson } 5216f7ec8155SRichard Henderson 5217f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5218f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5219f7ec8155SRichard Henderson return advance_pc(dc); 5220f7ec8155SRichard Henderson } 5221f7ec8155SRichard Henderson 5222f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5223f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5224f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5225f7ec8155SRichard Henderson 5226f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5227f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5228f7ec8155SRichard Henderson { 5229f7ec8155SRichard Henderson DisasCompare cmp; 5230f7ec8155SRichard Henderson 5231f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5232f7ec8155SRichard Henderson return true; 5233f7ec8155SRichard Henderson } 5234f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5235f7ec8155SRichard Henderson return true; 5236f7ec8155SRichard Henderson } 5237f7ec8155SRichard Henderson 5238f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5239f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5240f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5241f7ec8155SRichard Henderson return advance_pc(dc); 5242f7ec8155SRichard Henderson } 5243f7ec8155SRichard Henderson 5244f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5245f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5246f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5247f7ec8155SRichard Henderson 5248f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5249f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5250f7ec8155SRichard Henderson { 5251f7ec8155SRichard Henderson DisasCompare cmp; 5252f7ec8155SRichard Henderson 5253f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5254f7ec8155SRichard Henderson return true; 5255f7ec8155SRichard Henderson } 5256f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5257f7ec8155SRichard Henderson return true; 5258f7ec8155SRichard Henderson } 5259f7ec8155SRichard Henderson 5260f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5261f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5262f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5263f7ec8155SRichard Henderson return advance_pc(dc); 5264f7ec8155SRichard Henderson } 5265f7ec8155SRichard Henderson 5266f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5267f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5268f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5269f7ec8155SRichard Henderson 527040f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 527140f9ad21SRichard Henderson { 527240f9ad21SRichard Henderson TCGv_i32 src1, src2; 527340f9ad21SRichard Henderson 527440f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 527540f9ad21SRichard Henderson return false; 527640f9ad21SRichard Henderson } 527740f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 527840f9ad21SRichard Henderson return true; 527940f9ad21SRichard Henderson } 528040f9ad21SRichard Henderson 528140f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 528240f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 528340f9ad21SRichard Henderson if (e) { 5284d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 528540f9ad21SRichard Henderson } else { 5286d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 528740f9ad21SRichard Henderson } 528840f9ad21SRichard Henderson return advance_pc(dc); 528940f9ad21SRichard Henderson } 529040f9ad21SRichard Henderson 529140f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 529240f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 529340f9ad21SRichard Henderson 529440f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 529540f9ad21SRichard Henderson { 529640f9ad21SRichard Henderson TCGv_i64 src1, src2; 529740f9ad21SRichard Henderson 529840f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 529940f9ad21SRichard Henderson return false; 530040f9ad21SRichard Henderson } 530140f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 530240f9ad21SRichard Henderson return true; 530340f9ad21SRichard Henderson } 530440f9ad21SRichard Henderson 530540f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 530640f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 530740f9ad21SRichard Henderson if (e) { 5308d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 530940f9ad21SRichard Henderson } else { 5310d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 531140f9ad21SRichard Henderson } 531240f9ad21SRichard Henderson return advance_pc(dc); 531340f9ad21SRichard Henderson } 531440f9ad21SRichard Henderson 531540f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 531640f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 531740f9ad21SRichard Henderson 531840f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 531940f9ad21SRichard Henderson { 5320f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5321f3ceafadSRichard Henderson 532240f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 532340f9ad21SRichard Henderson return false; 532440f9ad21SRichard Henderson } 532540f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 532640f9ad21SRichard Henderson return true; 532740f9ad21SRichard Henderson } 532840f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 532940f9ad21SRichard Henderson return true; 533040f9ad21SRichard Henderson } 533140f9ad21SRichard Henderson 5332f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5333f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 533440f9ad21SRichard Henderson if (e) { 5335d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 533640f9ad21SRichard Henderson } else { 5337d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 533840f9ad21SRichard Henderson } 533940f9ad21SRichard Henderson return advance_pc(dc); 534040f9ad21SRichard Henderson } 534140f9ad21SRichard Henderson 534240f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 534340f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 534440f9ad21SRichard Henderson 53451d3ed3d7SRichard Henderson static bool trans_FLCMPs(DisasContext *dc, arg_FLCMPs *a) 53461d3ed3d7SRichard Henderson { 53471d3ed3d7SRichard Henderson TCGv_i32 src1, src2; 53481d3ed3d7SRichard Henderson 53491d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 53501d3ed3d7SRichard Henderson return false; 53511d3ed3d7SRichard Henderson } 53521d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 53531d3ed3d7SRichard Henderson return true; 53541d3ed3d7SRichard Henderson } 53551d3ed3d7SRichard Henderson 53561d3ed3d7SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 53571d3ed3d7SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 53581d3ed3d7SRichard Henderson gen_helper_flcmps(cpu_fcc[a->cc], src1, src2); 53591d3ed3d7SRichard Henderson return advance_pc(dc); 53601d3ed3d7SRichard Henderson } 53611d3ed3d7SRichard Henderson 53621d3ed3d7SRichard Henderson static bool trans_FLCMPd(DisasContext *dc, arg_FLCMPd *a) 53631d3ed3d7SRichard Henderson { 53641d3ed3d7SRichard Henderson TCGv_i64 src1, src2; 53651d3ed3d7SRichard Henderson 53661d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 53671d3ed3d7SRichard Henderson return false; 53681d3ed3d7SRichard Henderson } 53691d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 53701d3ed3d7SRichard Henderson return true; 53711d3ed3d7SRichard Henderson } 53721d3ed3d7SRichard Henderson 53731d3ed3d7SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 53741d3ed3d7SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 53751d3ed3d7SRichard Henderson gen_helper_flcmpd(cpu_fcc[a->cc], src1, src2); 53761d3ed3d7SRichard Henderson return advance_pc(dc); 53771d3ed3d7SRichard Henderson } 53781d3ed3d7SRichard Henderson 53796e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5380fcf5ef2aSThomas Huth { 53816e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 53826e61bc94SEmilio G. Cota int bound; 5383af00be49SEmilio G. Cota 5384af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 53856e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 53866e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 538777976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 53886e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 53896e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5390c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 53916e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5392c9b459aaSArtyom Tarasenko #endif 5393fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5394fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 53956e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5396c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 53976e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5398c9b459aaSArtyom Tarasenko #endif 5399fcf5ef2aSThomas Huth #endif 54006e61bc94SEmilio G. Cota /* 54016e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54026e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54036e61bc94SEmilio G. Cota */ 54046e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54056e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5406af00be49SEmilio G. Cota } 5407fcf5ef2aSThomas Huth 54086e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 54096e61bc94SEmilio G. Cota { 54106e61bc94SEmilio G. Cota } 54116e61bc94SEmilio G. Cota 54126e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 54136e61bc94SEmilio G. Cota { 54146e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5415633c4283SRichard Henderson target_ulong npc = dc->npc; 54166e61bc94SEmilio G. Cota 5417633c4283SRichard Henderson if (npc & 3) { 5418633c4283SRichard Henderson switch (npc) { 5419633c4283SRichard Henderson case JUMP_PC: 5420fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5421633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5422633c4283SRichard Henderson break; 5423633c4283SRichard Henderson case DYNAMIC_PC: 5424633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5425633c4283SRichard Henderson npc = DYNAMIC_PC; 5426633c4283SRichard Henderson break; 5427633c4283SRichard Henderson default: 5428633c4283SRichard Henderson g_assert_not_reached(); 5429fcf5ef2aSThomas Huth } 54306e61bc94SEmilio G. Cota } 5431633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5432633c4283SRichard Henderson } 5433fcf5ef2aSThomas Huth 54346e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 54356e61bc94SEmilio G. Cota { 54366e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 54376e61bc94SEmilio G. Cota unsigned int insn; 5438fcf5ef2aSThomas Huth 543977976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5440af00be49SEmilio G. Cota dc->base.pc_next += 4; 5441878cc677SRichard Henderson 5442878cc677SRichard Henderson if (!decode(dc, insn)) { 5443ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5444878cc677SRichard Henderson } 5445fcf5ef2aSThomas Huth 5446af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 54476e61bc94SEmilio G. Cota return; 5448c5e6ccdfSEmilio G. Cota } 5449af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 54506e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5451af00be49SEmilio G. Cota } 54526e61bc94SEmilio G. Cota } 5453fcf5ef2aSThomas Huth 54546e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 54556e61bc94SEmilio G. Cota { 54566e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5457186e7890SRichard Henderson DisasDelayException *e, *e_next; 5458633c4283SRichard Henderson bool may_lookup; 54596e61bc94SEmilio G. Cota 546089527e3aSRichard Henderson finishing_insn(dc); 546189527e3aSRichard Henderson 546246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 546346bb0137SMark Cave-Ayland case DISAS_NEXT: 546446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5465633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5466fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5467fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5468633c4283SRichard Henderson break; 5469fcf5ef2aSThomas Huth } 5470633c4283SRichard Henderson 5471930f1865SRichard Henderson may_lookup = true; 5472633c4283SRichard Henderson if (dc->pc & 3) { 5473633c4283SRichard Henderson switch (dc->pc) { 5474633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5475633c4283SRichard Henderson break; 5476633c4283SRichard Henderson case DYNAMIC_PC: 5477633c4283SRichard Henderson may_lookup = false; 5478633c4283SRichard Henderson break; 5479633c4283SRichard Henderson default: 5480633c4283SRichard Henderson g_assert_not_reached(); 5481633c4283SRichard Henderson } 5482633c4283SRichard Henderson } else { 5483633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5484633c4283SRichard Henderson } 5485633c4283SRichard Henderson 5486930f1865SRichard Henderson if (dc->npc & 3) { 5487930f1865SRichard Henderson switch (dc->npc) { 5488930f1865SRichard Henderson case JUMP_PC: 5489930f1865SRichard Henderson gen_generic_branch(dc); 5490930f1865SRichard Henderson break; 5491930f1865SRichard Henderson case DYNAMIC_PC: 5492930f1865SRichard Henderson may_lookup = false; 5493930f1865SRichard Henderson break; 5494930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5495930f1865SRichard Henderson break; 5496930f1865SRichard Henderson default: 5497930f1865SRichard Henderson g_assert_not_reached(); 5498930f1865SRichard Henderson } 5499930f1865SRichard Henderson } else { 5500930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5501930f1865SRichard Henderson } 5502633c4283SRichard Henderson if (may_lookup) { 5503633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5504633c4283SRichard Henderson } else { 550507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5506fcf5ef2aSThomas Huth } 550746bb0137SMark Cave-Ayland break; 550846bb0137SMark Cave-Ayland 550946bb0137SMark Cave-Ayland case DISAS_NORETURN: 551046bb0137SMark Cave-Ayland break; 551146bb0137SMark Cave-Ayland 551246bb0137SMark Cave-Ayland case DISAS_EXIT: 551346bb0137SMark Cave-Ayland /* Exit TB */ 551446bb0137SMark Cave-Ayland save_state(dc); 551546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 551646bb0137SMark Cave-Ayland break; 551746bb0137SMark Cave-Ayland 551846bb0137SMark Cave-Ayland default: 551946bb0137SMark Cave-Ayland g_assert_not_reached(); 5520fcf5ef2aSThomas Huth } 5521186e7890SRichard Henderson 5522186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5523186e7890SRichard Henderson gen_set_label(e->lab); 5524186e7890SRichard Henderson 5525186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5526186e7890SRichard Henderson if (e->npc % 4 == 0) { 5527186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5528186e7890SRichard Henderson } 5529186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5530186e7890SRichard Henderson 5531186e7890SRichard Henderson e_next = e->next; 5532186e7890SRichard Henderson g_free(e); 5533186e7890SRichard Henderson } 5534fcf5ef2aSThomas Huth } 55356e61bc94SEmilio G. Cota 55366e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 55376e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 55386e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 55396e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 55406e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 55416e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 55426e61bc94SEmilio G. Cota }; 55436e61bc94SEmilio G. Cota 5544597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 554532f0c394SAnton Johansson vaddr pc, void *host_pc) 55466e61bc94SEmilio G. Cota { 55476e61bc94SEmilio G. Cota DisasContext dc = {}; 55486e61bc94SEmilio G. Cota 5549306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5550fcf5ef2aSThomas Huth } 5551fcf5ef2aSThomas Huth 555255c3ceefSRichard Henderson void sparc_tcg_init(void) 5553fcf5ef2aSThomas Huth { 5554fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5555fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5556fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5557fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5558fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5559fcf5ef2aSThomas Huth }; 5560fcf5ef2aSThomas Huth 5561d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5562d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5563d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5564d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5565d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5566d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5567d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5568d8c5b92fSRichard Henderson #else 5569d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5570d8c5b92fSRichard Henderson #endif 5571d8c5b92fSRichard Henderson }; 5572d8c5b92fSRichard Henderson 5573fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5574fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5575fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 55762a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 55772a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5578fcf5ef2aSThomas Huth #endif 55792a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 55802a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 55812a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 55822a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5583fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5584fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5585fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5586fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5587fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5588fcf5ef2aSThomas Huth }; 5589fcf5ef2aSThomas Huth 5590fcf5ef2aSThomas Huth unsigned int i; 5591fcf5ef2aSThomas Huth 5592ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5593fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5594fcf5ef2aSThomas Huth "regwptr"); 5595fcf5ef2aSThomas Huth 5596d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5597d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5598d8c5b92fSRichard Henderson } 5599d8c5b92fSRichard Henderson 5600fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5601ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5602fcf5ef2aSThomas Huth } 5603fcf5ef2aSThomas Huth 5604f764718dSRichard Henderson cpu_regs[0] = NULL; 5605fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5606ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5607fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5608fcf5ef2aSThomas Huth gregnames[i]); 5609fcf5ef2aSThomas Huth } 5610fcf5ef2aSThomas Huth 5611fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5612fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5613fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5614fcf5ef2aSThomas Huth gregnames[i]); 5615fcf5ef2aSThomas Huth } 5616fcf5ef2aSThomas Huth } 5617fcf5ef2aSThomas Huth 5618f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5619f36aaa53SRichard Henderson const TranslationBlock *tb, 5620f36aaa53SRichard Henderson const uint64_t *data) 5621fcf5ef2aSThomas Huth { 562277976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5623fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5624fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5625fcf5ef2aSThomas Huth 5626fcf5ef2aSThomas Huth env->pc = pc; 5627fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5628fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5629fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5630fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5631fcf5ef2aSThomas Huth if (env->cond) { 5632fcf5ef2aSThomas Huth env->npc = npc & ~3; 5633fcf5ef2aSThomas Huth } else { 5634fcf5ef2aSThomas Huth env->npc = pc + 4; 5635fcf5ef2aSThomas Huth } 5636fcf5ef2aSThomas Huth } else { 5637fcf5ef2aSThomas Huth env->npc = npc; 5638fcf5ef2aSThomas Huth } 5639fcf5ef2aSThomas Huth } 5640