1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28*fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 66da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 67da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 68668bb9b7SRichard Henderson # define MAXTL_MASK 0 69af25071cSRichard Henderson #endif 70af25071cSRichard Henderson 71633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 72633c4283SRichard Henderson #define DYNAMIC_PC 1 73633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 74633c4283SRichard Henderson #define JUMP_PC 2 75633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 76633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 77fcf5ef2aSThomas Huth 7846bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7946bb0137SMark Cave-Ayland 80fcf5ef2aSThomas Huth /* global register indexes */ 81fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 82fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 83fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 84fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 85fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 86fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 87fcf5ef2aSThomas Huth static TCGv cpu_y; 88fcf5ef2aSThomas Huth static TCGv cpu_tbr; 89fcf5ef2aSThomas Huth static TCGv cpu_cond; 90fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 91fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 92fcf5ef2aSThomas Huth static TCGv cpu_gsr; 93fcf5ef2aSThomas Huth #else 94af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 95af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 96fcf5ef2aSThomas Huth #endif 97fcf5ef2aSThomas Huth /* Floating point registers */ 98fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 99fcf5ef2aSThomas Huth 100af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 101af25071cSRichard Henderson #ifdef TARGET_SPARC64 102cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 103af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 104af25071cSRichard Henderson #else 105cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 106af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 107af25071cSRichard Henderson #endif 108af25071cSRichard Henderson 109186e7890SRichard Henderson typedef struct DisasDelayException { 110186e7890SRichard Henderson struct DisasDelayException *next; 111186e7890SRichard Henderson TCGLabel *lab; 112186e7890SRichard Henderson TCGv_i32 excp; 113186e7890SRichard Henderson /* Saved state at parent insn. */ 114186e7890SRichard Henderson target_ulong pc; 115186e7890SRichard Henderson target_ulong npc; 116186e7890SRichard Henderson } DisasDelayException; 117186e7890SRichard Henderson 118fcf5ef2aSThomas Huth typedef struct DisasContext { 119af00be49SEmilio G. Cota DisasContextBase base; 120fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 121fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 122fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 123fcf5ef2aSThomas Huth int mem_idx; 124c9b459aaSArtyom Tarasenko bool fpu_enabled; 125c9b459aaSArtyom Tarasenko bool address_mask_32bit; 126c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 127c9b459aaSArtyom Tarasenko bool supervisor; 128c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 129c9b459aaSArtyom Tarasenko bool hypervisor; 130c9b459aaSArtyom Tarasenko #endif 131c9b459aaSArtyom Tarasenko #endif 132c9b459aaSArtyom Tarasenko 133fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 134fcf5ef2aSThomas Huth sparc_def_t *def; 135fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 136fcf5ef2aSThomas Huth int fprs_dirty; 137fcf5ef2aSThomas Huth int asi; 138fcf5ef2aSThomas Huth #endif 139186e7890SRichard Henderson DisasDelayException *delay_excp_list; 140fcf5ef2aSThomas Huth } DisasContext; 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth typedef struct { 143fcf5ef2aSThomas Huth TCGCond cond; 144fcf5ef2aSThomas Huth bool is_bool; 145fcf5ef2aSThomas Huth TCGv c1, c2; 146fcf5ef2aSThomas Huth } DisasCompare; 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth // This function uses non-native bit order 149fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 150fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 153fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 154fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 155fcf5ef2aSThomas Huth 156fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 157fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 160fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 161fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 162fcf5ef2aSThomas Huth #else 163fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 164fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 165fcf5ef2aSThomas Huth #endif 166fcf5ef2aSThomas Huth 167fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 168fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 169fcf5ef2aSThomas Huth 170fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 171fcf5ef2aSThomas Huth 1720c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 173fcf5ef2aSThomas Huth { 174fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 175fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 176fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 177fcf5ef2aSThomas Huth we can avoid setting it again. */ 178fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 179fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 180fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth #endif 183fcf5ef2aSThomas Huth } 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth /* floating point registers moves */ 186fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 187fcf5ef2aSThomas Huth { 18836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 189dc41aa7dSRichard Henderson if (src & 1) { 190dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 191dc41aa7dSRichard Henderson } else { 192dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 193fcf5ef2aSThomas Huth } 194dc41aa7dSRichard Henderson return ret; 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 198fcf5ef2aSThomas Huth { 1998e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2008e7bbc75SRichard Henderson 2018e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 202fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 203fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 204fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 205fcf5ef2aSThomas Huth } 206fcf5ef2aSThomas Huth 207fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 208fcf5ef2aSThomas Huth { 20936ab4623SRichard Henderson return tcg_temp_new_i32(); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 213fcf5ef2aSThomas Huth { 214fcf5ef2aSThomas Huth src = DFPREG(src); 215fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 219fcf5ef2aSThomas Huth { 220fcf5ef2aSThomas Huth dst = DFPREG(dst); 221fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 222fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 226fcf5ef2aSThomas Huth { 227fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 231fcf5ef2aSThomas Huth { 232ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 234ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 239fcf5ef2aSThomas Huth { 240ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 242ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 247fcf5ef2aSThomas Huth { 248ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 249fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 250ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 251fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 255fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 256fcf5ef2aSThomas Huth { 257fcf5ef2aSThomas Huth rd = QFPREG(rd); 258fcf5ef2aSThomas Huth rs = QFPREG(rs); 259fcf5ef2aSThomas Huth 260fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 261fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 262fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 263fcf5ef2aSThomas Huth } 264fcf5ef2aSThomas Huth #endif 265fcf5ef2aSThomas Huth 266fcf5ef2aSThomas Huth /* moves */ 267fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 268fcf5ef2aSThomas Huth #define supervisor(dc) 0 269fcf5ef2aSThomas Huth #define hypervisor(dc) 0 270fcf5ef2aSThomas Huth #else 271fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 272c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 273c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 274fcf5ef2aSThomas Huth #else 275c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 276668bb9b7SRichard Henderson #define hypervisor(dc) 0 277fcf5ef2aSThomas Huth #endif 278fcf5ef2aSThomas Huth #endif 279fcf5ef2aSThomas Huth 280b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 281b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 282b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 283b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 284b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 285b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 286fcf5ef2aSThomas Huth #else 287b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 288fcf5ef2aSThomas Huth #endif 289fcf5ef2aSThomas Huth 2900c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 291fcf5ef2aSThomas Huth { 292b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 293fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 294b1bc09eaSRichard Henderson } 295fcf5ef2aSThomas Huth } 296fcf5ef2aSThomas Huth 29723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 29823ada1b1SRichard Henderson { 29923ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 30023ada1b1SRichard Henderson } 30123ada1b1SRichard Henderson 3020c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 303fcf5ef2aSThomas Huth { 304fcf5ef2aSThomas Huth if (reg > 0) { 305fcf5ef2aSThomas Huth assert(reg < 32); 306fcf5ef2aSThomas Huth return cpu_regs[reg]; 307fcf5ef2aSThomas Huth } else { 30852123f14SRichard Henderson TCGv t = tcg_temp_new(); 309fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 310fcf5ef2aSThomas Huth return t; 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth } 313fcf5ef2aSThomas Huth 3140c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 315fcf5ef2aSThomas Huth { 316fcf5ef2aSThomas Huth if (reg > 0) { 317fcf5ef2aSThomas Huth assert(reg < 32); 318fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 319fcf5ef2aSThomas Huth } 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth 3220c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 323fcf5ef2aSThomas Huth { 324fcf5ef2aSThomas Huth if (reg > 0) { 325fcf5ef2aSThomas Huth assert(reg < 32); 326fcf5ef2aSThomas Huth return cpu_regs[reg]; 327fcf5ef2aSThomas Huth } else { 32852123f14SRichard Henderson return tcg_temp_new(); 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth } 331fcf5ef2aSThomas Huth 3325645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 333fcf5ef2aSThomas Huth { 3345645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3355645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth 3385645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 339fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 340fcf5ef2aSThomas Huth { 341fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 342fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 343fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 344fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 345fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34607ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 347fcf5ef2aSThomas Huth } else { 348f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 349fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 350fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 351f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 355fcf5ef2aSThomas Huth // XXX suboptimal 3560c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 357fcf5ef2aSThomas Huth { 358fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3590b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 360fcf5ef2aSThomas Huth } 361fcf5ef2aSThomas Huth 3620c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 363fcf5ef2aSThomas Huth { 364fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3650b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth 3680c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 369fcf5ef2aSThomas Huth { 370fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3710b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth 3740c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 375fcf5ef2aSThomas Huth { 376fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3770b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 378fcf5ef2aSThomas Huth } 379fcf5ef2aSThomas Huth 3800c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 381fcf5ef2aSThomas Huth { 382fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 383fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 384fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 385fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth 388fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 389fcf5ef2aSThomas Huth { 390fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 391fcf5ef2aSThomas Huth 392fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 393fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 394fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 395fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 396fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 397fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 398fcf5ef2aSThomas Huth #else 399fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 400fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 401fcf5ef2aSThomas Huth #endif 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 404fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth return carry_32; 407fcf5ef2aSThomas Huth } 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 410fcf5ef2aSThomas Huth { 411fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 412fcf5ef2aSThomas Huth 413fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 414fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 415fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 417fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 418fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 419fcf5ef2aSThomas Huth #else 420fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 421fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 422fcf5ef2aSThomas Huth #endif 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 425fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth return carry_32; 428fcf5ef2aSThomas Huth } 429fcf5ef2aSThomas Huth 430420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 431420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 432fcf5ef2aSThomas Huth { 433fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 434fcf5ef2aSThomas Huth 435420a187dSRichard Henderson #ifdef TARGET_SPARC64 436420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 437420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 438420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 439fcf5ef2aSThomas Huth #else 440420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 441fcf5ef2aSThomas Huth #endif 442fcf5ef2aSThomas Huth 443fcf5ef2aSThomas Huth if (update_cc) { 444420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 445fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 446fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 447fcf5ef2aSThomas Huth } 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth 450420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 451420a187dSRichard Henderson { 452420a187dSRichard Henderson TCGv discard; 453420a187dSRichard Henderson 454420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 455420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 456420a187dSRichard Henderson return; 457420a187dSRichard Henderson } 458420a187dSRichard Henderson 459420a187dSRichard Henderson /* 460420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 461420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 462420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 463420a187dSRichard Henderson * generated the carry in the first place. 464420a187dSRichard Henderson */ 465420a187dSRichard Henderson discard = tcg_temp_new(); 466420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 467420a187dSRichard Henderson 468420a187dSRichard Henderson if (update_cc) { 469420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 470420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 471420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 472420a187dSRichard Henderson } 473420a187dSRichard Henderson } 474420a187dSRichard Henderson 475420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 476420a187dSRichard Henderson { 477420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 478420a187dSRichard Henderson } 479420a187dSRichard Henderson 480420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 481420a187dSRichard Henderson { 482420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 483420a187dSRichard Henderson } 484420a187dSRichard Henderson 485420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 486420a187dSRichard Henderson { 487420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 488420a187dSRichard Henderson } 489420a187dSRichard Henderson 490420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 491420a187dSRichard Henderson { 492420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 493420a187dSRichard Henderson } 494420a187dSRichard Henderson 495420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 496420a187dSRichard Henderson bool update_cc) 497420a187dSRichard Henderson { 498420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 499420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 500420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 501420a187dSRichard Henderson } 502420a187dSRichard Henderson 503420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 504420a187dSRichard Henderson { 505420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 506420a187dSRichard Henderson } 507420a187dSRichard Henderson 508420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 509420a187dSRichard Henderson { 510420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 511420a187dSRichard Henderson } 512420a187dSRichard Henderson 5130c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 514fcf5ef2aSThomas Huth { 515fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 516fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 517fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 518fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 519fcf5ef2aSThomas Huth } 520fcf5ef2aSThomas Huth 521dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 522dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 523fcf5ef2aSThomas Huth { 524fcf5ef2aSThomas Huth TCGv carry; 525fcf5ef2aSThomas Huth 526fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 527fcf5ef2aSThomas Huth carry = tcg_temp_new(); 528fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 529fcf5ef2aSThomas Huth #else 530fcf5ef2aSThomas Huth carry = carry_32; 531fcf5ef2aSThomas Huth #endif 532fcf5ef2aSThomas Huth 533fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 534fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 535fcf5ef2aSThomas Huth 536fcf5ef2aSThomas Huth if (update_cc) { 537dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 539fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 540fcf5ef2aSThomas Huth } 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth 543dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 544dfebb950SRichard Henderson { 545dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 546dfebb950SRichard Henderson } 547dfebb950SRichard Henderson 548dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 549dfebb950SRichard Henderson { 550dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 551dfebb950SRichard Henderson } 552dfebb950SRichard Henderson 553dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 554dfebb950SRichard Henderson { 555dfebb950SRichard Henderson TCGv discard; 556dfebb950SRichard Henderson 557dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 558dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 559dfebb950SRichard Henderson return; 560dfebb950SRichard Henderson } 561dfebb950SRichard Henderson 562dfebb950SRichard Henderson /* 563dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 564dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 565dfebb950SRichard Henderson */ 566dfebb950SRichard Henderson discard = tcg_temp_new(); 567dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 568dfebb950SRichard Henderson 569dfebb950SRichard Henderson if (update_cc) { 570dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 571dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 572dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 573dfebb950SRichard Henderson } 574dfebb950SRichard Henderson } 575dfebb950SRichard Henderson 576dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 577dfebb950SRichard Henderson { 578dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 579dfebb950SRichard Henderson } 580dfebb950SRichard Henderson 581dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 582dfebb950SRichard Henderson { 583dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 584dfebb950SRichard Henderson } 585dfebb950SRichard Henderson 586dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 587dfebb950SRichard Henderson bool update_cc) 588dfebb950SRichard Henderson { 589dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 590dfebb950SRichard Henderson 591dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 592dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 593dfebb950SRichard Henderson } 594dfebb950SRichard Henderson 595dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 596dfebb950SRichard Henderson { 597dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 598dfebb950SRichard Henderson } 599dfebb950SRichard Henderson 600dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 601dfebb950SRichard Henderson { 602dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 603dfebb950SRichard Henderson } 604dfebb950SRichard Henderson 6050c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 606fcf5ef2aSThomas Huth { 607fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 608fcf5ef2aSThomas Huth 609fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 610fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 611fcf5ef2aSThomas Huth 612fcf5ef2aSThomas Huth /* old op: 613fcf5ef2aSThomas Huth if (!(env->y & 1)) 614fcf5ef2aSThomas Huth T1 = 0; 615fcf5ef2aSThomas Huth */ 61600ab7e61SRichard Henderson zero = tcg_constant_tl(0); 617fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 618fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 619fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 620fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 621fcf5ef2aSThomas Huth zero, cpu_cc_src2); 622fcf5ef2aSThomas Huth 623fcf5ef2aSThomas Huth // b2 = T0 & 1; 624fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6250b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62608d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 627fcf5ef2aSThomas Huth 628fcf5ef2aSThomas Huth // b1 = N ^ V; 629fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 630fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 631fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 634fcf5ef2aSThomas Huth // src1 = T0; 635fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 636fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 637fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 638fcf5ef2aSThomas Huth 639fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 640fcf5ef2aSThomas Huth 641fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 642fcf5ef2aSThomas Huth } 643fcf5ef2aSThomas Huth 6440c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 645fcf5ef2aSThomas Huth { 646fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 647fcf5ef2aSThomas Huth if (sign_ext) { 648fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 649fcf5ef2aSThomas Huth } else { 650fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 651fcf5ef2aSThomas Huth } 652fcf5ef2aSThomas Huth #else 653fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 654fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 655fcf5ef2aSThomas Huth 656fcf5ef2aSThomas Huth if (sign_ext) { 657fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 658fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 659fcf5ef2aSThomas Huth } else { 660fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 661fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 662fcf5ef2aSThomas Huth } 663fcf5ef2aSThomas Huth 664fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 665fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 666fcf5ef2aSThomas Huth #endif 667fcf5ef2aSThomas Huth } 668fcf5ef2aSThomas Huth 6690c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 670fcf5ef2aSThomas Huth { 671fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 672fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 673fcf5ef2aSThomas Huth } 674fcf5ef2aSThomas Huth 6750c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 676fcf5ef2aSThomas Huth { 677fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 678fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 679fcf5ef2aSThomas Huth } 680fcf5ef2aSThomas Huth 6814ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6824ee85ea9SRichard Henderson { 6834ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6844ee85ea9SRichard Henderson } 6854ee85ea9SRichard Henderson 6864ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6874ee85ea9SRichard Henderson { 6884ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6894ee85ea9SRichard Henderson } 6904ee85ea9SRichard Henderson 691c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 692c2636853SRichard Henderson { 693c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 694c2636853SRichard Henderson } 695c2636853SRichard Henderson 696c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 697c2636853SRichard Henderson { 698c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 699c2636853SRichard Henderson } 700c2636853SRichard Henderson 701c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 702c2636853SRichard Henderson { 703c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 704c2636853SRichard Henderson } 705c2636853SRichard Henderson 706c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 707c2636853SRichard Henderson { 708c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 709c2636853SRichard Henderson } 710c2636853SRichard Henderson 711a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 712a9aba13dSRichard Henderson { 713a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 714a9aba13dSRichard Henderson } 715a9aba13dSRichard Henderson 716a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 717a9aba13dSRichard Henderson { 718a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 719a9aba13dSRichard Henderson } 720a9aba13dSRichard Henderson 7219c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7229c6ec5bcSRichard Henderson { 7239c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7249c6ec5bcSRichard Henderson } 7259c6ec5bcSRichard Henderson 72645bfed3bSRichard Henderson #ifndef TARGET_SPARC64 72745bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 72845bfed3bSRichard Henderson { 72945bfed3bSRichard Henderson g_assert_not_reached(); 73045bfed3bSRichard Henderson } 73145bfed3bSRichard Henderson #endif 73245bfed3bSRichard Henderson 73345bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 73445bfed3bSRichard Henderson { 73545bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 73645bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 73745bfed3bSRichard Henderson } 73845bfed3bSRichard Henderson 73945bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 74045bfed3bSRichard Henderson { 74145bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74245bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 74345bfed3bSRichard Henderson } 74445bfed3bSRichard Henderson 745fcf5ef2aSThomas Huth // 1 7460c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 747fcf5ef2aSThomas Huth { 748fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 749fcf5ef2aSThomas Huth } 750fcf5ef2aSThomas Huth 751fcf5ef2aSThomas Huth // Z 7520c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 753fcf5ef2aSThomas Huth { 754fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 755fcf5ef2aSThomas Huth } 756fcf5ef2aSThomas Huth 757fcf5ef2aSThomas Huth // Z | (N ^ V) 7580c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 759fcf5ef2aSThomas Huth { 760fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 761fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 762fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 763fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 764fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 765fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 766fcf5ef2aSThomas Huth } 767fcf5ef2aSThomas Huth 768fcf5ef2aSThomas Huth // N ^ V 7690c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 770fcf5ef2aSThomas Huth { 771fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 772fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 773fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 774fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 775fcf5ef2aSThomas Huth } 776fcf5ef2aSThomas Huth 777fcf5ef2aSThomas Huth // C | Z 7780c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 779fcf5ef2aSThomas Huth { 780fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 781fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 782fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 783fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 784fcf5ef2aSThomas Huth } 785fcf5ef2aSThomas Huth 786fcf5ef2aSThomas Huth // C 7870c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 788fcf5ef2aSThomas Huth { 789fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 790fcf5ef2aSThomas Huth } 791fcf5ef2aSThomas Huth 792fcf5ef2aSThomas Huth // V 7930c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 794fcf5ef2aSThomas Huth { 795fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth 798fcf5ef2aSThomas Huth // 0 7990c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 800fcf5ef2aSThomas Huth { 801fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 802fcf5ef2aSThomas Huth } 803fcf5ef2aSThomas Huth 804fcf5ef2aSThomas Huth // N 8050c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 806fcf5ef2aSThomas Huth { 807fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 808fcf5ef2aSThomas Huth } 809fcf5ef2aSThomas Huth 810fcf5ef2aSThomas Huth // !Z 8110c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 812fcf5ef2aSThomas Huth { 813fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 814fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8180c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 821fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 822fcf5ef2aSThomas Huth } 823fcf5ef2aSThomas Huth 824fcf5ef2aSThomas Huth // !(N ^ V) 8250c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 826fcf5ef2aSThomas Huth { 827fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 828fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 829fcf5ef2aSThomas Huth } 830fcf5ef2aSThomas Huth 831fcf5ef2aSThomas Huth // !(C | Z) 8320c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 833fcf5ef2aSThomas Huth { 834fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 835fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 836fcf5ef2aSThomas Huth } 837fcf5ef2aSThomas Huth 838fcf5ef2aSThomas Huth // !C 8390c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 840fcf5ef2aSThomas Huth { 841fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 842fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 843fcf5ef2aSThomas Huth } 844fcf5ef2aSThomas Huth 845fcf5ef2aSThomas Huth // !N 8460c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 847fcf5ef2aSThomas Huth { 848fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 849fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 850fcf5ef2aSThomas Huth } 851fcf5ef2aSThomas Huth 852fcf5ef2aSThomas Huth // !V 8530c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 854fcf5ef2aSThomas Huth { 855fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 856fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 857fcf5ef2aSThomas Huth } 858fcf5ef2aSThomas Huth 859fcf5ef2aSThomas Huth /* 860fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 861fcf5ef2aSThomas Huth 0 = 862fcf5ef2aSThomas Huth 1 < 863fcf5ef2aSThomas Huth 2 > 864fcf5ef2aSThomas Huth 3 unordered 865fcf5ef2aSThomas Huth */ 8660c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 867fcf5ef2aSThomas Huth unsigned int fcc_offset) 868fcf5ef2aSThomas Huth { 869fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 870fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 871fcf5ef2aSThomas Huth } 872fcf5ef2aSThomas Huth 8730c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 874fcf5ef2aSThomas Huth { 875fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 876fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 877fcf5ef2aSThomas Huth } 878fcf5ef2aSThomas Huth 879fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8800c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 881fcf5ef2aSThomas Huth { 882fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 883fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 884fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 885fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8890c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 893fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 894fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 895fcf5ef2aSThomas Huth } 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth // 1 or 3: FCC0 8980c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 899fcf5ef2aSThomas Huth { 900fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 901fcf5ef2aSThomas Huth } 902fcf5ef2aSThomas Huth 903fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9040c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 905fcf5ef2aSThomas Huth { 906fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 907fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 908fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 909fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth // 2 or 3: FCC1 9130c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 914fcf5ef2aSThomas Huth { 915fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 916fcf5ef2aSThomas Huth } 917fcf5ef2aSThomas Huth 918fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9190c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 920fcf5ef2aSThomas Huth { 921fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 922fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 923fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 924fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 925fcf5ef2aSThomas Huth } 926fcf5ef2aSThomas Huth 927fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9280c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 929fcf5ef2aSThomas Huth { 930fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 931fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 932fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 933fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9370c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 940fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 942fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 943fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 944fcf5ef2aSThomas Huth } 945fcf5ef2aSThomas Huth 946fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9470c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 948fcf5ef2aSThomas Huth { 949fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 951fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 952fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 953fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 954fcf5ef2aSThomas Huth } 955fcf5ef2aSThomas Huth 956fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9570c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 960fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 961fcf5ef2aSThomas Huth } 962fcf5ef2aSThomas Huth 963fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9640c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 965fcf5ef2aSThomas Huth { 966fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 967fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 969fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 970fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9740c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 975fcf5ef2aSThomas Huth { 976fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 977fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 978fcf5ef2aSThomas Huth } 979fcf5ef2aSThomas Huth 980fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9810c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 982fcf5ef2aSThomas Huth { 983fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 984fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 985fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 986fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 987fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 988fcf5ef2aSThomas Huth } 989fcf5ef2aSThomas Huth 990fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9910c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 992fcf5ef2aSThomas Huth { 993fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 994fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 995fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 996fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 997fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 998fcf5ef2aSThomas Huth } 999fcf5ef2aSThomas Huth 10000c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1001fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1002fcf5ef2aSThomas Huth { 1003fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1004fcf5ef2aSThomas Huth 1005fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1006fcf5ef2aSThomas Huth 1007fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1008fcf5ef2aSThomas Huth 1009fcf5ef2aSThomas Huth gen_set_label(l1); 1010fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth 10130c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1014fcf5ef2aSThomas Huth { 101500ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 101600ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 101700ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1018fcf5ef2aSThomas Huth 1019fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1020fcf5ef2aSThomas Huth } 1021fcf5ef2aSThomas Huth 1022fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1023fcf5ef2aSThomas Huth have been set for a jump */ 10240c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1025fcf5ef2aSThomas Huth { 1026fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1027fcf5ef2aSThomas Huth gen_generic_branch(dc); 102899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth } 1031fcf5ef2aSThomas Huth 10320c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1033fcf5ef2aSThomas Huth { 1034633c4283SRichard Henderson if (dc->npc & 3) { 1035633c4283SRichard Henderson switch (dc->npc) { 1036633c4283SRichard Henderson case JUMP_PC: 1037fcf5ef2aSThomas Huth gen_generic_branch(dc); 103899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1039633c4283SRichard Henderson break; 1040633c4283SRichard Henderson case DYNAMIC_PC: 1041633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1042633c4283SRichard Henderson break; 1043633c4283SRichard Henderson default: 1044633c4283SRichard Henderson g_assert_not_reached(); 1045633c4283SRichard Henderson } 1046633c4283SRichard Henderson } else { 1047fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth 10510c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1052fcf5ef2aSThomas Huth { 1053fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1054fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1055ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1056fcf5ef2aSThomas Huth } 1057fcf5ef2aSThomas Huth } 1058fcf5ef2aSThomas Huth 10590c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1060fcf5ef2aSThomas Huth { 1061fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1062fcf5ef2aSThomas Huth save_npc(dc); 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1066fcf5ef2aSThomas Huth { 1067fcf5ef2aSThomas Huth save_state(dc); 1068ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1069af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1070fcf5ef2aSThomas Huth } 1071fcf5ef2aSThomas Huth 1072186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1073fcf5ef2aSThomas Huth { 1074186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1075186e7890SRichard Henderson 1076186e7890SRichard Henderson e->next = dc->delay_excp_list; 1077186e7890SRichard Henderson dc->delay_excp_list = e; 1078186e7890SRichard Henderson 1079186e7890SRichard Henderson e->lab = gen_new_label(); 1080186e7890SRichard Henderson e->excp = excp; 1081186e7890SRichard Henderson e->pc = dc->pc; 1082186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1083186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1084186e7890SRichard Henderson e->npc = dc->npc; 1085186e7890SRichard Henderson 1086186e7890SRichard Henderson return e->lab; 1087186e7890SRichard Henderson } 1088186e7890SRichard Henderson 1089186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1090186e7890SRichard Henderson { 1091186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1092186e7890SRichard Henderson } 1093186e7890SRichard Henderson 1094186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1095186e7890SRichard Henderson { 1096186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1097186e7890SRichard Henderson TCGLabel *lab; 1098186e7890SRichard Henderson 1099186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1100186e7890SRichard Henderson 1101186e7890SRichard Henderson flush_cond(dc); 1102186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1103186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1104fcf5ef2aSThomas Huth } 1105fcf5ef2aSThomas Huth 11060c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1107fcf5ef2aSThomas Huth { 1108633c4283SRichard Henderson if (dc->npc & 3) { 1109633c4283SRichard Henderson switch (dc->npc) { 1110633c4283SRichard Henderson case JUMP_PC: 1111fcf5ef2aSThomas Huth gen_generic_branch(dc); 1112fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 111399c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1114633c4283SRichard Henderson break; 1115633c4283SRichard Henderson case DYNAMIC_PC: 1116633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1117fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1118633c4283SRichard Henderson dc->pc = dc->npc; 1119633c4283SRichard Henderson break; 1120633c4283SRichard Henderson default: 1121633c4283SRichard Henderson g_assert_not_reached(); 1122633c4283SRichard Henderson } 1123fcf5ef2aSThomas Huth } else { 1124fcf5ef2aSThomas Huth dc->pc = dc->npc; 1125fcf5ef2aSThomas Huth } 1126fcf5ef2aSThomas Huth } 1127fcf5ef2aSThomas Huth 11280c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1129fcf5ef2aSThomas Huth { 1130fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1131fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1132fcf5ef2aSThomas Huth } 1133fcf5ef2aSThomas Huth 1134fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1135fcf5ef2aSThomas Huth DisasContext *dc) 1136fcf5ef2aSThomas Huth { 1137fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1138fcf5ef2aSThomas Huth TCG_COND_NEVER, 1139fcf5ef2aSThomas Huth TCG_COND_EQ, 1140fcf5ef2aSThomas Huth TCG_COND_LE, 1141fcf5ef2aSThomas Huth TCG_COND_LT, 1142fcf5ef2aSThomas Huth TCG_COND_LEU, 1143fcf5ef2aSThomas Huth TCG_COND_LTU, 1144fcf5ef2aSThomas Huth -1, /* neg */ 1145fcf5ef2aSThomas Huth -1, /* overflow */ 1146fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1147fcf5ef2aSThomas Huth TCG_COND_NE, 1148fcf5ef2aSThomas Huth TCG_COND_GT, 1149fcf5ef2aSThomas Huth TCG_COND_GE, 1150fcf5ef2aSThomas Huth TCG_COND_GTU, 1151fcf5ef2aSThomas Huth TCG_COND_GEU, 1152fcf5ef2aSThomas Huth -1, /* pos */ 1153fcf5ef2aSThomas Huth -1, /* no overflow */ 1154fcf5ef2aSThomas Huth }; 1155fcf5ef2aSThomas Huth 1156fcf5ef2aSThomas Huth static int logic_cond[16] = { 1157fcf5ef2aSThomas Huth TCG_COND_NEVER, 1158fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1159fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1160fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1161fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1162fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1163fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1164fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1165fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1166fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1167fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1168fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1169fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1170fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1171fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1172fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1173fcf5ef2aSThomas Huth }; 1174fcf5ef2aSThomas Huth 1175fcf5ef2aSThomas Huth TCGv_i32 r_src; 1176fcf5ef2aSThomas Huth TCGv r_dst; 1177fcf5ef2aSThomas Huth 1178fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1179fcf5ef2aSThomas Huth if (xcc) { 1180fcf5ef2aSThomas Huth r_src = cpu_xcc; 1181fcf5ef2aSThomas Huth } else { 1182fcf5ef2aSThomas Huth r_src = cpu_psr; 1183fcf5ef2aSThomas Huth } 1184fcf5ef2aSThomas Huth #else 1185fcf5ef2aSThomas Huth r_src = cpu_psr; 1186fcf5ef2aSThomas Huth #endif 1187fcf5ef2aSThomas Huth 1188fcf5ef2aSThomas Huth switch (dc->cc_op) { 1189fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1190fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1191fcf5ef2aSThomas Huth do_compare_dst_0: 1192fcf5ef2aSThomas Huth cmp->is_bool = false; 119300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1194fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1195fcf5ef2aSThomas Huth if (!xcc) { 1196fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1197fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1198fcf5ef2aSThomas Huth break; 1199fcf5ef2aSThomas Huth } 1200fcf5ef2aSThomas Huth #endif 1201fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1202fcf5ef2aSThomas Huth break; 1203fcf5ef2aSThomas Huth 1204fcf5ef2aSThomas Huth case CC_OP_SUB: 1205fcf5ef2aSThomas Huth switch (cond) { 1206fcf5ef2aSThomas Huth case 6: /* neg */ 1207fcf5ef2aSThomas Huth case 14: /* pos */ 1208fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1209fcf5ef2aSThomas Huth goto do_compare_dst_0; 1210fcf5ef2aSThomas Huth 1211fcf5ef2aSThomas Huth case 7: /* overflow */ 1212fcf5ef2aSThomas Huth case 15: /* !overflow */ 1213fcf5ef2aSThomas Huth goto do_dynamic; 1214fcf5ef2aSThomas Huth 1215fcf5ef2aSThomas Huth default: 1216fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1217fcf5ef2aSThomas Huth cmp->is_bool = false; 1218fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1219fcf5ef2aSThomas Huth if (!xcc) { 1220fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1221fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1222fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1223fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1224fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1225fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1226fcf5ef2aSThomas Huth break; 1227fcf5ef2aSThomas Huth } 1228fcf5ef2aSThomas Huth #endif 1229fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1230fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth } 1233fcf5ef2aSThomas Huth break; 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth default: 1236fcf5ef2aSThomas Huth do_dynamic: 1237ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1238fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1239fcf5ef2aSThomas Huth /* FALLTHRU */ 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1242fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1243fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1244fcf5ef2aSThomas Huth cmp->is_bool = true; 1245fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1247fcf5ef2aSThomas Huth 1248fcf5ef2aSThomas Huth switch (cond) { 1249fcf5ef2aSThomas Huth case 0x0: 1250fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1251fcf5ef2aSThomas Huth break; 1252fcf5ef2aSThomas Huth case 0x1: 1253fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1254fcf5ef2aSThomas Huth break; 1255fcf5ef2aSThomas Huth case 0x2: 1256fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1257fcf5ef2aSThomas Huth break; 1258fcf5ef2aSThomas Huth case 0x3: 1259fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1260fcf5ef2aSThomas Huth break; 1261fcf5ef2aSThomas Huth case 0x4: 1262fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth case 0x5: 1265fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth case 0x6: 1268fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x7: 1271fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0x8: 1274fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0x9: 1277fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0xa: 1280fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0xb: 1283fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0xc: 1286fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0xd: 1289fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth case 0xe: 1292fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth case 0xf: 1295fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth } 1298fcf5ef2aSThomas Huth break; 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth } 1301fcf5ef2aSThomas Huth 1302fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1303fcf5ef2aSThomas Huth { 1304fcf5ef2aSThomas Huth unsigned int offset; 1305fcf5ef2aSThomas Huth TCGv r_dst; 1306fcf5ef2aSThomas Huth 1307fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1308fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1309fcf5ef2aSThomas Huth cmp->is_bool = true; 1310fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 131100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1312fcf5ef2aSThomas Huth 1313fcf5ef2aSThomas Huth switch (cc) { 1314fcf5ef2aSThomas Huth default: 1315fcf5ef2aSThomas Huth case 0x0: 1316fcf5ef2aSThomas Huth offset = 0; 1317fcf5ef2aSThomas Huth break; 1318fcf5ef2aSThomas Huth case 0x1: 1319fcf5ef2aSThomas Huth offset = 32 - 10; 1320fcf5ef2aSThomas Huth break; 1321fcf5ef2aSThomas Huth case 0x2: 1322fcf5ef2aSThomas Huth offset = 34 - 10; 1323fcf5ef2aSThomas Huth break; 1324fcf5ef2aSThomas Huth case 0x3: 1325fcf5ef2aSThomas Huth offset = 36 - 10; 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth } 1328fcf5ef2aSThomas Huth 1329fcf5ef2aSThomas Huth switch (cond) { 1330fcf5ef2aSThomas Huth case 0x0: 1331fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 0x1: 1334fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth case 0x2: 1337fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case 0x3: 1340fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0x4: 1343fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0x5: 1346fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0x6: 1349fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0x7: 1352fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth case 0x8: 1355fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1356fcf5ef2aSThomas Huth break; 1357fcf5ef2aSThomas Huth case 0x9: 1358fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1359fcf5ef2aSThomas Huth break; 1360fcf5ef2aSThomas Huth case 0xa: 1361fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1362fcf5ef2aSThomas Huth break; 1363fcf5ef2aSThomas Huth case 0xb: 1364fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1365fcf5ef2aSThomas Huth break; 1366fcf5ef2aSThomas Huth case 0xc: 1367fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1368fcf5ef2aSThomas Huth break; 1369fcf5ef2aSThomas Huth case 0xd: 1370fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1371fcf5ef2aSThomas Huth break; 1372fcf5ef2aSThomas Huth case 0xe: 1373fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1374fcf5ef2aSThomas Huth break; 1375fcf5ef2aSThomas Huth case 0xf: 1376fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1377fcf5ef2aSThomas Huth break; 1378fcf5ef2aSThomas Huth } 1379fcf5ef2aSThomas Huth } 1380fcf5ef2aSThomas Huth 1381fcf5ef2aSThomas Huth // Inverted logic 1382ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1383ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1384fcf5ef2aSThomas Huth TCG_COND_NE, 1385fcf5ef2aSThomas Huth TCG_COND_GT, 1386fcf5ef2aSThomas Huth TCG_COND_GE, 1387ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1388fcf5ef2aSThomas Huth TCG_COND_EQ, 1389fcf5ef2aSThomas Huth TCG_COND_LE, 1390fcf5ef2aSThomas Huth TCG_COND_LT, 1391fcf5ef2aSThomas Huth }; 1392fcf5ef2aSThomas Huth 1393fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1394fcf5ef2aSThomas Huth { 1395fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1396fcf5ef2aSThomas Huth cmp->is_bool = false; 1397fcf5ef2aSThomas Huth cmp->c1 = r_src; 139800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1399fcf5ef2aSThomas Huth } 1400fcf5ef2aSThomas Huth 1401baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1402baf3dbf2SRichard Henderson { 1403baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1404baf3dbf2SRichard Henderson } 1405baf3dbf2SRichard Henderson 1406baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1407baf3dbf2SRichard Henderson { 1408baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1409baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1410baf3dbf2SRichard Henderson } 1411baf3dbf2SRichard Henderson 1412baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1413baf3dbf2SRichard Henderson { 1414baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1415baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1416baf3dbf2SRichard Henderson } 1417baf3dbf2SRichard Henderson 1418baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1419baf3dbf2SRichard Henderson { 1420baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1421baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1422baf3dbf2SRichard Henderson } 1423baf3dbf2SRichard Henderson 1424c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1425c6d83e4fSRichard Henderson { 1426c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1427c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1428c6d83e4fSRichard Henderson } 1429c6d83e4fSRichard Henderson 1430c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1431c6d83e4fSRichard Henderson { 1432c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1433c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1434c6d83e4fSRichard Henderson } 1435c6d83e4fSRichard Henderson 1436c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1437c6d83e4fSRichard Henderson { 1438c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1439c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1440c6d83e4fSRichard Henderson } 1441c6d83e4fSRichard Henderson 1442fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14430c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1444fcf5ef2aSThomas Huth { 1445fcf5ef2aSThomas Huth switch (fccno) { 1446fcf5ef2aSThomas Huth case 0: 1447ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1448fcf5ef2aSThomas Huth break; 1449fcf5ef2aSThomas Huth case 1: 1450ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth case 2: 1453ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1454fcf5ef2aSThomas Huth break; 1455fcf5ef2aSThomas Huth case 3: 1456ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1457fcf5ef2aSThomas Huth break; 1458fcf5ef2aSThomas Huth } 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth 14610c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1462fcf5ef2aSThomas Huth { 1463fcf5ef2aSThomas Huth switch (fccno) { 1464fcf5ef2aSThomas Huth case 0: 1465ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1466fcf5ef2aSThomas Huth break; 1467fcf5ef2aSThomas Huth case 1: 1468ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1469fcf5ef2aSThomas Huth break; 1470fcf5ef2aSThomas Huth case 2: 1471ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1472fcf5ef2aSThomas Huth break; 1473fcf5ef2aSThomas Huth case 3: 1474ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1475fcf5ef2aSThomas Huth break; 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth } 1478fcf5ef2aSThomas Huth 14790c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1480fcf5ef2aSThomas Huth { 1481fcf5ef2aSThomas Huth switch (fccno) { 1482fcf5ef2aSThomas Huth case 0: 1483ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth case 1: 1486ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1487fcf5ef2aSThomas Huth break; 1488fcf5ef2aSThomas Huth case 2: 1489ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1490fcf5ef2aSThomas Huth break; 1491fcf5ef2aSThomas Huth case 3: 1492ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1493fcf5ef2aSThomas Huth break; 1494fcf5ef2aSThomas Huth } 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth 14970c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1498fcf5ef2aSThomas Huth { 1499fcf5ef2aSThomas Huth switch (fccno) { 1500fcf5ef2aSThomas Huth case 0: 1501ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1502fcf5ef2aSThomas Huth break; 1503fcf5ef2aSThomas Huth case 1: 1504ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1505fcf5ef2aSThomas Huth break; 1506fcf5ef2aSThomas Huth case 2: 1507ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1508fcf5ef2aSThomas Huth break; 1509fcf5ef2aSThomas Huth case 3: 1510ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1511fcf5ef2aSThomas Huth break; 1512fcf5ef2aSThomas Huth } 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth 15150c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1516fcf5ef2aSThomas Huth { 1517fcf5ef2aSThomas Huth switch (fccno) { 1518fcf5ef2aSThomas Huth case 0: 1519ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1520fcf5ef2aSThomas Huth break; 1521fcf5ef2aSThomas Huth case 1: 1522ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1523fcf5ef2aSThomas Huth break; 1524fcf5ef2aSThomas Huth case 2: 1525ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1526fcf5ef2aSThomas Huth break; 1527fcf5ef2aSThomas Huth case 3: 1528ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth } 1531fcf5ef2aSThomas Huth } 1532fcf5ef2aSThomas Huth 15330c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1534fcf5ef2aSThomas Huth { 1535fcf5ef2aSThomas Huth switch (fccno) { 1536fcf5ef2aSThomas Huth case 0: 1537ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1538fcf5ef2aSThomas Huth break; 1539fcf5ef2aSThomas Huth case 1: 1540ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1541fcf5ef2aSThomas Huth break; 1542fcf5ef2aSThomas Huth case 2: 1543ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1544fcf5ef2aSThomas Huth break; 1545fcf5ef2aSThomas Huth case 3: 1546ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1547fcf5ef2aSThomas Huth break; 1548fcf5ef2aSThomas Huth } 1549fcf5ef2aSThomas Huth } 1550fcf5ef2aSThomas Huth 1551fcf5ef2aSThomas Huth #else 1552fcf5ef2aSThomas Huth 15530c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1554fcf5ef2aSThomas Huth { 1555ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth 15580c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1559fcf5ef2aSThomas Huth { 1560ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1561fcf5ef2aSThomas Huth } 1562fcf5ef2aSThomas Huth 15630c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1564fcf5ef2aSThomas Huth { 1565ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1566fcf5ef2aSThomas Huth } 1567fcf5ef2aSThomas Huth 15680c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1569fcf5ef2aSThomas Huth { 1570ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth 15730c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1574fcf5ef2aSThomas Huth { 1575ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1576fcf5ef2aSThomas Huth } 1577fcf5ef2aSThomas Huth 15780c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1579fcf5ef2aSThomas Huth { 1580ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth #endif 1583fcf5ef2aSThomas Huth 1584fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1587fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1588fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1589fcf5ef2aSThomas Huth } 1590fcf5ef2aSThomas Huth 1591fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1592fcf5ef2aSThomas Huth { 1593fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1594fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1595fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1596fcf5ef2aSThomas Huth return 1; 1597fcf5ef2aSThomas Huth } 1598fcf5ef2aSThomas Huth #endif 1599fcf5ef2aSThomas Huth return 0; 1600fcf5ef2aSThomas Huth } 1601fcf5ef2aSThomas Huth 16020c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1603fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1604fcf5ef2aSThomas Huth { 1605fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1606fcf5ef2aSThomas Huth 1607fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1608fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1609fcf5ef2aSThomas Huth 1610ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1611ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1614fcf5ef2aSThomas Huth } 1615fcf5ef2aSThomas Huth 16160c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1617fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1618fcf5ef2aSThomas Huth { 1619fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1620fcf5ef2aSThomas Huth 1621fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1622fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1623fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1624fcf5ef2aSThomas Huth 1625ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1626ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1627fcf5ef2aSThomas Huth 1628fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1629fcf5ef2aSThomas Huth } 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16320c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1633fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1634fcf5ef2aSThomas Huth { 1635fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1636fcf5ef2aSThomas Huth 1637fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1638fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1639fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth gen(dst, src1, src2); 1642fcf5ef2aSThomas Huth 1643fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1644fcf5ef2aSThomas Huth } 1645fcf5ef2aSThomas Huth #endif 1646fcf5ef2aSThomas Huth 16470c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1648fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1649fcf5ef2aSThomas Huth { 1650fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1653fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1654fcf5ef2aSThomas Huth 1655ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1656ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1659fcf5ef2aSThomas Huth } 1660fcf5ef2aSThomas Huth 16610c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1662fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1663fcf5ef2aSThomas Huth { 1664fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1667fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1668fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1669fcf5ef2aSThomas Huth 1670ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1671ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1672fcf5ef2aSThomas Huth 1673fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1674fcf5ef2aSThomas Huth } 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16770c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1678fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1679fcf5ef2aSThomas Huth { 1680fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1683fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1684fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth gen(dst, src1, src2); 1687fcf5ef2aSThomas Huth 1688fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1689fcf5ef2aSThomas Huth } 1690fcf5ef2aSThomas Huth 16910c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1692fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1693fcf5ef2aSThomas Huth { 1694fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1697fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1698fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1699fcf5ef2aSThomas Huth 1700fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1701fcf5ef2aSThomas Huth 1702fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1703fcf5ef2aSThomas Huth } 1704fcf5ef2aSThomas Huth 17050c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1706fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1707fcf5ef2aSThomas Huth { 1708fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1709fcf5ef2aSThomas Huth 1710fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1711fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1712fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1713fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1714fcf5ef2aSThomas Huth 1715fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1718fcf5ef2aSThomas Huth } 1719fcf5ef2aSThomas Huth #endif 1720fcf5ef2aSThomas Huth 17210c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1722fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1723fcf5ef2aSThomas Huth { 1724fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1725fcf5ef2aSThomas Huth 1726ad75a51eSRichard Henderson gen(tcg_env); 1727ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1730fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1731fcf5ef2aSThomas Huth } 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17340c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1735fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1736fcf5ef2aSThomas Huth { 1737fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1738fcf5ef2aSThomas Huth 1739ad75a51eSRichard Henderson gen(tcg_env); 1740fcf5ef2aSThomas Huth 1741fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1742fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1743fcf5ef2aSThomas Huth } 1744fcf5ef2aSThomas Huth #endif 1745fcf5ef2aSThomas Huth 17460c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1747fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1748fcf5ef2aSThomas Huth { 1749fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1750fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1751fcf5ef2aSThomas Huth 1752ad75a51eSRichard Henderson gen(tcg_env); 1753ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1756fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1757fcf5ef2aSThomas Huth } 1758fcf5ef2aSThomas Huth 17590c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1760fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1761fcf5ef2aSThomas Huth { 1762fcf5ef2aSThomas Huth TCGv_i64 dst; 1763fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1764fcf5ef2aSThomas Huth 1765fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1766fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1767fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1768fcf5ef2aSThomas Huth 1769ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1770ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1773fcf5ef2aSThomas Huth } 1774fcf5ef2aSThomas Huth 17750c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1776fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1777fcf5ef2aSThomas Huth { 1778fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1781fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1782fcf5ef2aSThomas Huth 1783ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1784ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1785fcf5ef2aSThomas Huth 1786fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1787fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1788fcf5ef2aSThomas Huth } 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17910c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1792fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1793fcf5ef2aSThomas Huth { 1794fcf5ef2aSThomas Huth TCGv_i64 dst; 1795fcf5ef2aSThomas Huth TCGv_i32 src; 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1798fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1799fcf5ef2aSThomas Huth 1800ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1801ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1804fcf5ef2aSThomas Huth } 1805fcf5ef2aSThomas Huth #endif 1806fcf5ef2aSThomas Huth 18070c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1808fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1809fcf5ef2aSThomas Huth { 1810fcf5ef2aSThomas Huth TCGv_i64 dst; 1811fcf5ef2aSThomas Huth TCGv_i32 src; 1812fcf5ef2aSThomas Huth 1813fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1814fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1815fcf5ef2aSThomas Huth 1816ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1817fcf5ef2aSThomas Huth 1818fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1819fcf5ef2aSThomas Huth } 1820fcf5ef2aSThomas Huth 18210c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1822fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1823fcf5ef2aSThomas Huth { 1824fcf5ef2aSThomas Huth TCGv_i32 dst; 1825fcf5ef2aSThomas Huth TCGv_i64 src; 1826fcf5ef2aSThomas Huth 1827fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1828fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1829fcf5ef2aSThomas Huth 1830ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1831ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1834fcf5ef2aSThomas Huth } 1835fcf5ef2aSThomas Huth 18360c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1837fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1838fcf5ef2aSThomas Huth { 1839fcf5ef2aSThomas Huth TCGv_i32 dst; 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1842fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1843fcf5ef2aSThomas Huth 1844ad75a51eSRichard Henderson gen(dst, tcg_env); 1845ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1848fcf5ef2aSThomas Huth } 1849fcf5ef2aSThomas Huth 18500c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1851fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1852fcf5ef2aSThomas Huth { 1853fcf5ef2aSThomas Huth TCGv_i64 dst; 1854fcf5ef2aSThomas Huth 1855fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1856fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1857fcf5ef2aSThomas Huth 1858ad75a51eSRichard Henderson gen(dst, tcg_env); 1859ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1860fcf5ef2aSThomas Huth 1861fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1862fcf5ef2aSThomas Huth } 1863fcf5ef2aSThomas Huth 18640c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1865fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1866fcf5ef2aSThomas Huth { 1867fcf5ef2aSThomas Huth TCGv_i32 src; 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1870fcf5ef2aSThomas Huth 1871ad75a51eSRichard Henderson gen(tcg_env, src); 1872fcf5ef2aSThomas Huth 1873fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1874fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1875fcf5ef2aSThomas Huth } 1876fcf5ef2aSThomas Huth 18770c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1878fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1879fcf5ef2aSThomas Huth { 1880fcf5ef2aSThomas Huth TCGv_i64 src; 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1883fcf5ef2aSThomas Huth 1884ad75a51eSRichard Henderson gen(tcg_env, src); 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1887fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1888fcf5ef2aSThomas Huth } 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth /* asi moves */ 1891fcf5ef2aSThomas Huth typedef enum { 1892fcf5ef2aSThomas Huth GET_ASI_HELPER, 1893fcf5ef2aSThomas Huth GET_ASI_EXCP, 1894fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1895fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1896fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1897fcf5ef2aSThomas Huth GET_ASI_SHORT, 1898fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1899fcf5ef2aSThomas Huth GET_ASI_BFILL, 1900fcf5ef2aSThomas Huth } ASIType; 1901fcf5ef2aSThomas Huth 1902fcf5ef2aSThomas Huth typedef struct { 1903fcf5ef2aSThomas Huth ASIType type; 1904fcf5ef2aSThomas Huth int asi; 1905fcf5ef2aSThomas Huth int mem_idx; 190614776ab5STony Nguyen MemOp memop; 1907fcf5ef2aSThomas Huth } DisasASI; 1908fcf5ef2aSThomas Huth 1909811cc0b0SRichard Henderson /* 1910811cc0b0SRichard Henderson * Build DisasASI. 1911811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1912811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1913811cc0b0SRichard Henderson */ 1914811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1915fcf5ef2aSThomas Huth { 1916fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1917fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1918fcf5ef2aSThomas Huth 1919811cc0b0SRichard Henderson if (asi == -1) { 1920811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1921811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1922811cc0b0SRichard Henderson goto done; 1923811cc0b0SRichard Henderson } 1924811cc0b0SRichard Henderson 1925fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1926fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1927811cc0b0SRichard Henderson if (asi < 0) { 1928fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1929fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1930fcf5ef2aSThomas Huth } else if (supervisor(dc) 1931fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1932fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1933fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1934fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1935fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1936fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1937fcf5ef2aSThomas Huth switch (asi) { 1938fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1939fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1940fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1941fcf5ef2aSThomas Huth break; 1942fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1943fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1944fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1945fcf5ef2aSThomas Huth break; 1946fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1947fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1948fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1949fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1950fcf5ef2aSThomas Huth break; 1951fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1952fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1953fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1954fcf5ef2aSThomas Huth break; 1955fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1956fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1957fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1958fcf5ef2aSThomas Huth break; 1959fcf5ef2aSThomas Huth } 19606e10f37cSKONRAD Frederic 19616e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19626e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19636e10f37cSKONRAD Frederic */ 19646e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1965fcf5ef2aSThomas Huth } else { 1966fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1967fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1968fcf5ef2aSThomas Huth } 1969fcf5ef2aSThomas Huth #else 1970811cc0b0SRichard Henderson if (asi < 0) { 1971fcf5ef2aSThomas Huth asi = dc->asi; 1972fcf5ef2aSThomas Huth } 1973fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1974fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1975fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1976fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1977fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1978fcf5ef2aSThomas Huth done properly in the helper. */ 1979fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1980fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1981fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1982fcf5ef2aSThomas Huth } else { 1983fcf5ef2aSThomas Huth switch (asi) { 1984fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1985fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1986fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1987fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1988fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1989fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1990fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1991fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1992fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1993fcf5ef2aSThomas Huth break; 1994fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1995fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1996fcf5ef2aSThomas Huth case ASI_TWINX_N: 1997fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1998fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1999fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20009a10756dSArtyom Tarasenko if (hypervisor(dc)) { 200184f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20029a10756dSArtyom Tarasenko } else { 2003fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20049a10756dSArtyom Tarasenko } 2005fcf5ef2aSThomas Huth break; 2006fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2007fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2008fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2009fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2010fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2011fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2012fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2013fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2014fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2015fcf5ef2aSThomas Huth break; 2016fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2017fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2018fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2019fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2020fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2021fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2022fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2023fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2024fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2025fcf5ef2aSThomas Huth break; 2026fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2027fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2028fcf5ef2aSThomas Huth case ASI_TWINX_S: 2029fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2030fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2031fcf5ef2aSThomas Huth case ASI_BLK_S: 2032fcf5ef2aSThomas Huth case ASI_BLK_SL: 2033fcf5ef2aSThomas Huth case ASI_FL8_S: 2034fcf5ef2aSThomas Huth case ASI_FL8_SL: 2035fcf5ef2aSThomas Huth case ASI_FL16_S: 2036fcf5ef2aSThomas Huth case ASI_FL16_SL: 2037fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2038fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2039fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2040fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2041fcf5ef2aSThomas Huth } 2042fcf5ef2aSThomas Huth break; 2043fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2044fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2045fcf5ef2aSThomas Huth case ASI_TWINX_P: 2046fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2047fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2048fcf5ef2aSThomas Huth case ASI_BLK_P: 2049fcf5ef2aSThomas Huth case ASI_BLK_PL: 2050fcf5ef2aSThomas Huth case ASI_FL8_P: 2051fcf5ef2aSThomas Huth case ASI_FL8_PL: 2052fcf5ef2aSThomas Huth case ASI_FL16_P: 2053fcf5ef2aSThomas Huth case ASI_FL16_PL: 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth } 2056fcf5ef2aSThomas Huth switch (asi) { 2057fcf5ef2aSThomas Huth case ASI_REAL: 2058fcf5ef2aSThomas Huth case ASI_REAL_IO: 2059fcf5ef2aSThomas Huth case ASI_REAL_L: 2060fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2061fcf5ef2aSThomas Huth case ASI_N: 2062fcf5ef2aSThomas Huth case ASI_NL: 2063fcf5ef2aSThomas Huth case ASI_AIUP: 2064fcf5ef2aSThomas Huth case ASI_AIUPL: 2065fcf5ef2aSThomas Huth case ASI_AIUS: 2066fcf5ef2aSThomas Huth case ASI_AIUSL: 2067fcf5ef2aSThomas Huth case ASI_S: 2068fcf5ef2aSThomas Huth case ASI_SL: 2069fcf5ef2aSThomas Huth case ASI_P: 2070fcf5ef2aSThomas Huth case ASI_PL: 2071fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2072fcf5ef2aSThomas Huth break; 2073fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2074fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2075fcf5ef2aSThomas Huth case ASI_TWINX_N: 2076fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2077fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2078fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2079fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2080fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2081fcf5ef2aSThomas Huth case ASI_TWINX_P: 2082fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2083fcf5ef2aSThomas Huth case ASI_TWINX_S: 2084fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2085fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2086fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2087fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2088fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2089fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2090fcf5ef2aSThomas Huth break; 2091fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2092fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2093fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2094fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2095fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2096fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2097fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2098fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2099fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2100fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2101fcf5ef2aSThomas Huth case ASI_BLK_S: 2102fcf5ef2aSThomas Huth case ASI_BLK_SL: 2103fcf5ef2aSThomas Huth case ASI_BLK_P: 2104fcf5ef2aSThomas Huth case ASI_BLK_PL: 2105fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2106fcf5ef2aSThomas Huth break; 2107fcf5ef2aSThomas Huth case ASI_FL8_S: 2108fcf5ef2aSThomas Huth case ASI_FL8_SL: 2109fcf5ef2aSThomas Huth case ASI_FL8_P: 2110fcf5ef2aSThomas Huth case ASI_FL8_PL: 2111fcf5ef2aSThomas Huth memop = MO_UB; 2112fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2113fcf5ef2aSThomas Huth break; 2114fcf5ef2aSThomas Huth case ASI_FL16_S: 2115fcf5ef2aSThomas Huth case ASI_FL16_SL: 2116fcf5ef2aSThomas Huth case ASI_FL16_P: 2117fcf5ef2aSThomas Huth case ASI_FL16_PL: 2118fcf5ef2aSThomas Huth memop = MO_TEUW; 2119fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2120fcf5ef2aSThomas Huth break; 2121fcf5ef2aSThomas Huth } 2122fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2123fcf5ef2aSThomas Huth if (asi & 8) { 2124fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth } 2127fcf5ef2aSThomas Huth #endif 2128fcf5ef2aSThomas Huth 2129811cc0b0SRichard Henderson done: 2130fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2131fcf5ef2aSThomas Huth } 2132fcf5ef2aSThomas Huth 2133a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2134a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2135a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2136a76779eeSRichard Henderson { 2137a76779eeSRichard Henderson g_assert_not_reached(); 2138a76779eeSRichard Henderson } 2139a76779eeSRichard Henderson 2140a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2141a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2142a76779eeSRichard Henderson { 2143a76779eeSRichard Henderson g_assert_not_reached(); 2144a76779eeSRichard Henderson } 2145a76779eeSRichard Henderson #endif 2146a76779eeSRichard Henderson 214742071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2148fcf5ef2aSThomas Huth { 2149c03a0fd1SRichard Henderson switch (da->type) { 2150fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2151fcf5ef2aSThomas Huth break; 2152fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2153fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2154fcf5ef2aSThomas Huth break; 2155fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2156c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2157fcf5ef2aSThomas Huth break; 2158fcf5ef2aSThomas Huth default: 2159fcf5ef2aSThomas Huth { 2160c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2161c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2162fcf5ef2aSThomas Huth 2163fcf5ef2aSThomas Huth save_state(dc); 2164fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2165ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2166fcf5ef2aSThomas Huth #else 2167fcf5ef2aSThomas Huth { 2168fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2169ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2170fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2171fcf5ef2aSThomas Huth } 2172fcf5ef2aSThomas Huth #endif 2173fcf5ef2aSThomas Huth } 2174fcf5ef2aSThomas Huth break; 2175fcf5ef2aSThomas Huth } 2176fcf5ef2aSThomas Huth } 2177fcf5ef2aSThomas Huth 217842071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2179c03a0fd1SRichard Henderson { 2180c03a0fd1SRichard Henderson switch (da->type) { 2181fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2182fcf5ef2aSThomas Huth break; 2183c03a0fd1SRichard Henderson 2184fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2185c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2186fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2187fcf5ef2aSThomas Huth break; 2188c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21893390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21903390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2191fcf5ef2aSThomas Huth break; 2192c03a0fd1SRichard Henderson } 2193c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2194c03a0fd1SRichard Henderson /* fall through */ 2195c03a0fd1SRichard Henderson 2196c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2197c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2198c03a0fd1SRichard Henderson break; 2199c03a0fd1SRichard Henderson 2200fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2201c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2202fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2203fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2204fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2205fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2206fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2207fcf5ef2aSThomas Huth { 2208fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2209fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 221000ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2211fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2212fcf5ef2aSThomas Huth int i; 2213fcf5ef2aSThomas Huth 2214fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2215fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2216fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2217fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2218fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2219c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2220c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2221fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2222fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2223fcf5ef2aSThomas Huth } 2224fcf5ef2aSThomas Huth } 2225fcf5ef2aSThomas Huth break; 2226c03a0fd1SRichard Henderson 2227fcf5ef2aSThomas Huth default: 2228fcf5ef2aSThomas Huth { 2229c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2230c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2231fcf5ef2aSThomas Huth 2232fcf5ef2aSThomas Huth save_state(dc); 2233fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2234ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2235fcf5ef2aSThomas Huth #else 2236fcf5ef2aSThomas Huth { 2237fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2238fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2239ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2240fcf5ef2aSThomas Huth } 2241fcf5ef2aSThomas Huth #endif 2242fcf5ef2aSThomas Huth 2243fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2244fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2245fcf5ef2aSThomas Huth } 2246fcf5ef2aSThomas Huth break; 2247fcf5ef2aSThomas Huth } 2248fcf5ef2aSThomas Huth } 2249fcf5ef2aSThomas Huth 2250dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2251c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2252c03a0fd1SRichard Henderson { 2253c03a0fd1SRichard Henderson switch (da->type) { 2254c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2255c03a0fd1SRichard Henderson break; 2256c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2257dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2258dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2259c03a0fd1SRichard Henderson break; 2260c03a0fd1SRichard Henderson default: 2261c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2262c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2263c03a0fd1SRichard Henderson break; 2264c03a0fd1SRichard Henderson } 2265c03a0fd1SRichard Henderson } 2266c03a0fd1SRichard Henderson 2267d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2268c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2269c03a0fd1SRichard Henderson { 2270c03a0fd1SRichard Henderson switch (da->type) { 2271fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2272c03a0fd1SRichard Henderson return; 2273fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2274c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2275c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2276fcf5ef2aSThomas Huth break; 2277fcf5ef2aSThomas Huth default: 2278fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2279fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2280fcf5ef2aSThomas Huth break; 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth 2284cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2285c03a0fd1SRichard Henderson { 2286c03a0fd1SRichard Henderson switch (da->type) { 2287fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2288fcf5ef2aSThomas Huth break; 2289fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2290cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2291cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2292fcf5ef2aSThomas Huth break; 2293fcf5ef2aSThomas Huth default: 22943db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22953db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2296af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2297ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22983db010c3SRichard Henderson } else { 2299c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 230000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23013db010c3SRichard Henderson TCGv_i64 s64, t64; 23023db010c3SRichard Henderson 23033db010c3SRichard Henderson save_state(dc); 23043db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2305ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 23063db010c3SRichard Henderson 230700ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2308ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 23093db010c3SRichard Henderson 23103db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23113db010c3SRichard Henderson 23123db010c3SRichard Henderson /* End the TB. */ 23133db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23143db010c3SRichard Henderson } 2315fcf5ef2aSThomas Huth break; 2316fcf5ef2aSThomas Huth } 2317fcf5ef2aSThomas Huth } 2318fcf5ef2aSThomas Huth 2319287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 23203259b9e2SRichard Henderson TCGv addr, int rd) 2321fcf5ef2aSThomas Huth { 23223259b9e2SRichard Henderson MemOp memop = da->memop; 23233259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2324fcf5ef2aSThomas Huth TCGv_i32 d32; 2325fcf5ef2aSThomas Huth TCGv_i64 d64; 2326287b1152SRichard Henderson TCGv addr_tmp; 2327fcf5ef2aSThomas Huth 23283259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23293259b9e2SRichard Henderson if (size == MO_128) { 23303259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23313259b9e2SRichard Henderson } 23323259b9e2SRichard Henderson 23333259b9e2SRichard Henderson switch (da->type) { 2334fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2335fcf5ef2aSThomas Huth break; 2336fcf5ef2aSThomas Huth 2337fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23383259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2339fcf5ef2aSThomas Huth switch (size) { 23403259b9e2SRichard Henderson case MO_32: 2341fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23423259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2343fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2344fcf5ef2aSThomas Huth break; 23453259b9e2SRichard Henderson 23463259b9e2SRichard Henderson case MO_64: 23473259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2348fcf5ef2aSThomas Huth break; 23493259b9e2SRichard Henderson 23503259b9e2SRichard Henderson case MO_128: 2351fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23523259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2353287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2354287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2355287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2356fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2357fcf5ef2aSThomas Huth break; 2358fcf5ef2aSThomas Huth default: 2359fcf5ef2aSThomas Huth g_assert_not_reached(); 2360fcf5ef2aSThomas Huth } 2361fcf5ef2aSThomas Huth break; 2362fcf5ef2aSThomas Huth 2363fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2364fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23653259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2366fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2367287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2368287b1152SRichard Henderson for (int i = 0; ; ++i) { 23693259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23703259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2371fcf5ef2aSThomas Huth if (i == 7) { 2372fcf5ef2aSThomas Huth break; 2373fcf5ef2aSThomas Huth } 2374287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2375287b1152SRichard Henderson addr = addr_tmp; 2376fcf5ef2aSThomas Huth } 2377fcf5ef2aSThomas Huth } else { 2378fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2379fcf5ef2aSThomas Huth } 2380fcf5ef2aSThomas Huth break; 2381fcf5ef2aSThomas Huth 2382fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2383fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23843259b9e2SRichard Henderson if (orig_size == MO_64) { 23853259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23863259b9e2SRichard Henderson memop | MO_ALIGN); 2387fcf5ef2aSThomas Huth } else { 2388fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2389fcf5ef2aSThomas Huth } 2390fcf5ef2aSThomas Huth break; 2391fcf5ef2aSThomas Huth 2392fcf5ef2aSThomas Huth default: 2393fcf5ef2aSThomas Huth { 23943259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23953259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2396fcf5ef2aSThomas Huth 2397fcf5ef2aSThomas Huth save_state(dc); 2398fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2399fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2400fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2401fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2402fcf5ef2aSThomas Huth switch (size) { 24033259b9e2SRichard Henderson case MO_32: 2404fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2405ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2406fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2407fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2408fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2409fcf5ef2aSThomas Huth break; 24103259b9e2SRichard Henderson case MO_64: 24113259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 24123259b9e2SRichard Henderson r_asi, r_mop); 2413fcf5ef2aSThomas Huth break; 24143259b9e2SRichard Henderson case MO_128: 2415fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2416ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2417287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2418287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2419287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 24203259b9e2SRichard Henderson r_asi, r_mop); 2421fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2422fcf5ef2aSThomas Huth break; 2423fcf5ef2aSThomas Huth default: 2424fcf5ef2aSThomas Huth g_assert_not_reached(); 2425fcf5ef2aSThomas Huth } 2426fcf5ef2aSThomas Huth } 2427fcf5ef2aSThomas Huth break; 2428fcf5ef2aSThomas Huth } 2429fcf5ef2aSThomas Huth } 2430fcf5ef2aSThomas Huth 2431287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 24323259b9e2SRichard Henderson TCGv addr, int rd) 24333259b9e2SRichard Henderson { 24343259b9e2SRichard Henderson MemOp memop = da->memop; 24353259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2436fcf5ef2aSThomas Huth TCGv_i32 d32; 2437287b1152SRichard Henderson TCGv addr_tmp; 2438fcf5ef2aSThomas Huth 24393259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24403259b9e2SRichard Henderson if (size == MO_128) { 24413259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24423259b9e2SRichard Henderson } 24433259b9e2SRichard Henderson 24443259b9e2SRichard Henderson switch (da->type) { 2445fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2446fcf5ef2aSThomas Huth break; 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24493259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2450fcf5ef2aSThomas Huth switch (size) { 24513259b9e2SRichard Henderson case MO_32: 2452fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24533259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2454fcf5ef2aSThomas Huth break; 24553259b9e2SRichard Henderson case MO_64: 24563259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24573259b9e2SRichard Henderson memop | MO_ALIGN_4); 2458fcf5ef2aSThomas Huth break; 24593259b9e2SRichard Henderson case MO_128: 2460fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2461fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2462fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2463fcf5ef2aSThomas Huth having to probe the second page before performing the first 2464fcf5ef2aSThomas Huth write. */ 24653259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24663259b9e2SRichard Henderson memop | MO_ALIGN_16); 2467287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2468287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2469287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2470fcf5ef2aSThomas Huth break; 2471fcf5ef2aSThomas Huth default: 2472fcf5ef2aSThomas Huth g_assert_not_reached(); 2473fcf5ef2aSThomas Huth } 2474fcf5ef2aSThomas Huth break; 2475fcf5ef2aSThomas Huth 2476fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2477fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24783259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2479fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2480287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2481287b1152SRichard Henderson for (int i = 0; ; ++i) { 24823259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24833259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2484fcf5ef2aSThomas Huth if (i == 7) { 2485fcf5ef2aSThomas Huth break; 2486fcf5ef2aSThomas Huth } 2487287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2488287b1152SRichard Henderson addr = addr_tmp; 2489fcf5ef2aSThomas Huth } 2490fcf5ef2aSThomas Huth } else { 2491fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2492fcf5ef2aSThomas Huth } 2493fcf5ef2aSThomas Huth break; 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2496fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24973259b9e2SRichard Henderson if (orig_size == MO_64) { 24983259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24993259b9e2SRichard Henderson memop | MO_ALIGN); 2500fcf5ef2aSThomas Huth } else { 2501fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2502fcf5ef2aSThomas Huth } 2503fcf5ef2aSThomas Huth break; 2504fcf5ef2aSThomas Huth 2505fcf5ef2aSThomas Huth default: 2506fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2507fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2508fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2509fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2510fcf5ef2aSThomas Huth break; 2511fcf5ef2aSThomas Huth } 2512fcf5ef2aSThomas Huth } 2513fcf5ef2aSThomas Huth 251442071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2515fcf5ef2aSThomas Huth { 2516a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2517a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2518fcf5ef2aSThomas Huth 2519c03a0fd1SRichard Henderson switch (da->type) { 2520fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2521fcf5ef2aSThomas Huth return; 2522fcf5ef2aSThomas Huth 2523fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2524ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2525ebbbec92SRichard Henderson { 2526ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2527ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2528ebbbec92SRichard Henderson 2529ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2530ebbbec92SRichard Henderson /* 2531ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2532ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2533ebbbec92SRichard Henderson * the order of the writebacks. 2534ebbbec92SRichard Henderson */ 2535ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2536ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2537ebbbec92SRichard Henderson } else { 2538ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2539ebbbec92SRichard Henderson } 2540ebbbec92SRichard Henderson } 2541fcf5ef2aSThomas Huth break; 2542ebbbec92SRichard Henderson #else 2543ebbbec92SRichard Henderson g_assert_not_reached(); 2544ebbbec92SRichard Henderson #endif 2545fcf5ef2aSThomas Huth 2546fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2547fcf5ef2aSThomas Huth { 2548fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2549fcf5ef2aSThomas Huth 2550c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2551fcf5ef2aSThomas Huth 2552fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2553fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2554fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2555c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2556a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2557fcf5ef2aSThomas Huth } else { 2558a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2559fcf5ef2aSThomas Huth } 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth break; 2562fcf5ef2aSThomas Huth 2563fcf5ef2aSThomas Huth default: 2564fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2565fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2566fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2567fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2568fcf5ef2aSThomas Huth { 2569c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2570c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2571fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2572fcf5ef2aSThomas Huth 2573fcf5ef2aSThomas Huth save_state(dc); 2574ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2575fcf5ef2aSThomas Huth 2576fcf5ef2aSThomas Huth /* See above. */ 2577c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2578a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2579fcf5ef2aSThomas Huth } else { 2580a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2581fcf5ef2aSThomas Huth } 2582fcf5ef2aSThomas Huth } 2583fcf5ef2aSThomas Huth break; 2584fcf5ef2aSThomas Huth } 2585fcf5ef2aSThomas Huth 2586fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2587fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2588fcf5ef2aSThomas Huth } 2589fcf5ef2aSThomas Huth 259042071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2591c03a0fd1SRichard Henderson { 2592c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2593fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2594fcf5ef2aSThomas Huth 2595c03a0fd1SRichard Henderson switch (da->type) { 2596fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2597fcf5ef2aSThomas Huth break; 2598fcf5ef2aSThomas Huth 2599fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2600ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2601ebbbec92SRichard Henderson { 2602ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2603ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2604ebbbec92SRichard Henderson 2605ebbbec92SRichard Henderson /* 2606ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2607ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2608ebbbec92SRichard Henderson * the order of the construction. 2609ebbbec92SRichard Henderson */ 2610ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2611ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2612ebbbec92SRichard Henderson } else { 2613ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2614ebbbec92SRichard Henderson } 2615ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2616ebbbec92SRichard Henderson } 2617fcf5ef2aSThomas Huth break; 2618ebbbec92SRichard Henderson #else 2619ebbbec92SRichard Henderson g_assert_not_reached(); 2620ebbbec92SRichard Henderson #endif 2621fcf5ef2aSThomas Huth 2622fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2623fcf5ef2aSThomas Huth { 2624fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2625fcf5ef2aSThomas Huth 2626fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2627fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2628fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2629c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2630a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2631fcf5ef2aSThomas Huth } else { 2632a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2633fcf5ef2aSThomas Huth } 2634c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2635fcf5ef2aSThomas Huth } 2636fcf5ef2aSThomas Huth break; 2637fcf5ef2aSThomas Huth 2638a76779eeSRichard Henderson case GET_ASI_BFILL: 2639a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2640a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2641a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2642a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2643a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2644a76779eeSRichard Henderson as a cacheline-style operation. */ 2645a76779eeSRichard Henderson { 2646a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2647a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2648a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2649a76779eeSRichard Henderson int i; 2650a76779eeSRichard Henderson 2651a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2652a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2653a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2654c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2655a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2656a76779eeSRichard Henderson } 2657a76779eeSRichard Henderson } 2658a76779eeSRichard Henderson break; 2659a76779eeSRichard Henderson 2660fcf5ef2aSThomas Huth default: 2661fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2662fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2663fcf5ef2aSThomas Huth { 2664c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2665c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2666fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2667fcf5ef2aSThomas Huth 2668fcf5ef2aSThomas Huth /* See above. */ 2669c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2670a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2671fcf5ef2aSThomas Huth } else { 2672a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2673fcf5ef2aSThomas Huth } 2674fcf5ef2aSThomas Huth 2675fcf5ef2aSThomas Huth save_state(dc); 2676ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2677fcf5ef2aSThomas Huth } 2678fcf5ef2aSThomas Huth break; 2679fcf5ef2aSThomas Huth } 2680fcf5ef2aSThomas Huth } 2681fcf5ef2aSThomas Huth 26823d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2683fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2684fcf5ef2aSThomas Huth { 2685fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2686fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2687fcf5ef2aSThomas Huth } 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2690fcf5ef2aSThomas Huth { 2691fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2692fcf5ef2aSThomas Huth 2693fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2694fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2695fcf5ef2aSThomas Huth the later. */ 2696fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2697fcf5ef2aSThomas Huth if (cmp->is_bool) { 2698fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2699fcf5ef2aSThomas Huth } else { 2700fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2701fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2702fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2703fcf5ef2aSThomas Huth } 2704fcf5ef2aSThomas Huth 2705fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2706fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2707fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 270800ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2709fcf5ef2aSThomas Huth 2710fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2713fcf5ef2aSThomas Huth } 2714fcf5ef2aSThomas Huth 2715fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2716fcf5ef2aSThomas Huth { 2717fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2718fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2719fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2720fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2721fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2722fcf5ef2aSThomas Huth } 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2725fcf5ef2aSThomas Huth { 2726fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2727fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2728fcf5ef2aSThomas Huth 2729fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2730fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2731fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2732fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2733fcf5ef2aSThomas Huth 2734fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2735fcf5ef2aSThomas Huth } 2736fcf5ef2aSThomas Huth 27375d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2738fcf5ef2aSThomas Huth { 2739fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2742ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2743fcf5ef2aSThomas Huth 2744fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2745fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2748fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2749ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2750fcf5ef2aSThomas Huth 2751fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2752fcf5ef2aSThomas Huth { 2753fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2754fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2755fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2756fcf5ef2aSThomas Huth } 2757fcf5ef2aSThomas Huth } 2758fcf5ef2aSThomas Huth 2759fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2760fcf5ef2aSThomas Huth { 2761fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2762fcf5ef2aSThomas Huth 2763fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2764fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2765fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2766fcf5ef2aSThomas Huth 2767fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2768fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2769fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2770fcf5ef2aSThomas Huth 2771fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2772fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2773fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2774fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2775fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2776fcf5ef2aSThomas Huth 2777fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2778fcf5ef2aSThomas Huth } 2779fcf5ef2aSThomas Huth #endif 2780fcf5ef2aSThomas Huth 278106c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 278206c060d9SRichard Henderson { 278306c060d9SRichard Henderson return DFPREG(x); 278406c060d9SRichard Henderson } 278506c060d9SRichard Henderson 278606c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 278706c060d9SRichard Henderson { 278806c060d9SRichard Henderson return QFPREG(x); 278906c060d9SRichard Henderson } 279006c060d9SRichard Henderson 2791878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2792878cc677SRichard Henderson #include "decode-insns.c.inc" 2793878cc677SRichard Henderson 2794878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2795878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2796878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2797878cc677SRichard Henderson 2798878cc677SRichard Henderson #define avail_ALL(C) true 2799878cc677SRichard Henderson #ifdef TARGET_SPARC64 2800878cc677SRichard Henderson # define avail_32(C) false 2801af25071cSRichard Henderson # define avail_ASR17(C) false 2802d0a11d25SRichard Henderson # define avail_CASA(C) true 2803c2636853SRichard Henderson # define avail_DIV(C) true 2804b5372650SRichard Henderson # define avail_MUL(C) true 28050faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2806878cc677SRichard Henderson # define avail_64(C) true 28075d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2808af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2809b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2810b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2811878cc677SRichard Henderson #else 2812878cc677SRichard Henderson # define avail_32(C) true 2813af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2814d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2815c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2816b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 28170faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2818878cc677SRichard Henderson # define avail_64(C) false 28195d617bfbSRichard Henderson # define avail_GL(C) false 2820af25071cSRichard Henderson # define avail_HYPV(C) false 2821b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2822b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2823878cc677SRichard Henderson #endif 2824878cc677SRichard Henderson 2825878cc677SRichard Henderson /* Default case for non jump instructions. */ 2826878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2827878cc677SRichard Henderson { 2828878cc677SRichard Henderson if (dc->npc & 3) { 2829878cc677SRichard Henderson switch (dc->npc) { 2830878cc677SRichard Henderson case DYNAMIC_PC: 2831878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2832878cc677SRichard Henderson dc->pc = dc->npc; 2833878cc677SRichard Henderson gen_op_next_insn(); 2834878cc677SRichard Henderson break; 2835878cc677SRichard Henderson case JUMP_PC: 2836878cc677SRichard Henderson /* we can do a static jump */ 2837878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2838878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2839878cc677SRichard Henderson break; 2840878cc677SRichard Henderson default: 2841878cc677SRichard Henderson g_assert_not_reached(); 2842878cc677SRichard Henderson } 2843878cc677SRichard Henderson } else { 2844878cc677SRichard Henderson dc->pc = dc->npc; 2845878cc677SRichard Henderson dc->npc = dc->npc + 4; 2846878cc677SRichard Henderson } 2847878cc677SRichard Henderson return true; 2848878cc677SRichard Henderson } 2849878cc677SRichard Henderson 28506d2a0768SRichard Henderson /* 28516d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28526d2a0768SRichard Henderson */ 28536d2a0768SRichard Henderson 2854276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2855276567aaSRichard Henderson { 2856276567aaSRichard Henderson if (annul) { 2857276567aaSRichard Henderson dc->pc = dc->npc + 4; 2858276567aaSRichard Henderson dc->npc = dc->pc + 4; 2859276567aaSRichard Henderson } else { 2860276567aaSRichard Henderson dc->pc = dc->npc; 2861276567aaSRichard Henderson dc->npc = dc->pc + 4; 2862276567aaSRichard Henderson } 2863276567aaSRichard Henderson return true; 2864276567aaSRichard Henderson } 2865276567aaSRichard Henderson 2866276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2867276567aaSRichard Henderson target_ulong dest) 2868276567aaSRichard Henderson { 2869276567aaSRichard Henderson if (annul) { 2870276567aaSRichard Henderson dc->pc = dest; 2871276567aaSRichard Henderson dc->npc = dest + 4; 2872276567aaSRichard Henderson } else { 2873276567aaSRichard Henderson dc->pc = dc->npc; 2874276567aaSRichard Henderson dc->npc = dest; 2875276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2876276567aaSRichard Henderson } 2877276567aaSRichard Henderson return true; 2878276567aaSRichard Henderson } 2879276567aaSRichard Henderson 28809d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 28819d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2882276567aaSRichard Henderson { 28836b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 28846b3e4cc6SRichard Henderson 2885276567aaSRichard Henderson if (annul) { 28866b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 28876b3e4cc6SRichard Henderson 28889d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 28896b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 28906b3e4cc6SRichard Henderson gen_set_label(l1); 28916b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 28926b3e4cc6SRichard Henderson 28936b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2894276567aaSRichard Henderson } else { 28956b3e4cc6SRichard Henderson if (npc & 3) { 28966b3e4cc6SRichard Henderson switch (npc) { 28976b3e4cc6SRichard Henderson case DYNAMIC_PC: 28986b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 28996b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29006b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29019d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29029d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29036b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29046b3e4cc6SRichard Henderson dc->pc = npc; 29056b3e4cc6SRichard Henderson break; 29066b3e4cc6SRichard Henderson default: 29076b3e4cc6SRichard Henderson g_assert_not_reached(); 29086b3e4cc6SRichard Henderson } 29096b3e4cc6SRichard Henderson } else { 29106b3e4cc6SRichard Henderson dc->pc = npc; 29116b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29126b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29136b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29149d4e2bc7SRichard Henderson if (cmp->is_bool) { 29159d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29169d4e2bc7SRichard Henderson } else { 29179d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29189d4e2bc7SRichard Henderson } 29196b3e4cc6SRichard Henderson } 2920276567aaSRichard Henderson } 2921276567aaSRichard Henderson return true; 2922276567aaSRichard Henderson } 2923276567aaSRichard Henderson 2924af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2925af25071cSRichard Henderson { 2926af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2927af25071cSRichard Henderson return true; 2928af25071cSRichard Henderson } 2929af25071cSRichard Henderson 293006c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 293106c060d9SRichard Henderson { 293206c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 293306c060d9SRichard Henderson return true; 293406c060d9SRichard Henderson } 293506c060d9SRichard Henderson 293606c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 293706c060d9SRichard Henderson { 293806c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 293906c060d9SRichard Henderson return false; 294006c060d9SRichard Henderson } 294106c060d9SRichard Henderson return raise_unimpfpop(dc); 294206c060d9SRichard Henderson } 294306c060d9SRichard Henderson 2944276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2945276567aaSRichard Henderson { 2946276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29471ea9c62aSRichard Henderson DisasCompare cmp; 2948276567aaSRichard Henderson 2949276567aaSRichard Henderson switch (a->cond) { 2950276567aaSRichard Henderson case 0x0: 2951276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2952276567aaSRichard Henderson case 0x8: 2953276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2954276567aaSRichard Henderson default: 2955276567aaSRichard Henderson flush_cond(dc); 29561ea9c62aSRichard Henderson 29571ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29589d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2959276567aaSRichard Henderson } 2960276567aaSRichard Henderson } 2961276567aaSRichard Henderson 2962276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2963276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2964276567aaSRichard Henderson 296545196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 296645196ea4SRichard Henderson { 296745196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2968d5471936SRichard Henderson DisasCompare cmp; 296945196ea4SRichard Henderson 297045196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 297145196ea4SRichard Henderson return true; 297245196ea4SRichard Henderson } 297345196ea4SRichard Henderson switch (a->cond) { 297445196ea4SRichard Henderson case 0x0: 297545196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 297645196ea4SRichard Henderson case 0x8: 297745196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 297845196ea4SRichard Henderson default: 297945196ea4SRichard Henderson flush_cond(dc); 2980d5471936SRichard Henderson 2981d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29829d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 298345196ea4SRichard Henderson } 298445196ea4SRichard Henderson } 298545196ea4SRichard Henderson 298645196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 298745196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 298845196ea4SRichard Henderson 2989ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2990ab9ffe98SRichard Henderson { 2991ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2992ab9ffe98SRichard Henderson DisasCompare cmp; 2993ab9ffe98SRichard Henderson 2994ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2995ab9ffe98SRichard Henderson return false; 2996ab9ffe98SRichard Henderson } 2997ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2998ab9ffe98SRichard Henderson return false; 2999ab9ffe98SRichard Henderson } 3000ab9ffe98SRichard Henderson 3001ab9ffe98SRichard Henderson flush_cond(dc); 3002ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30039d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3004ab9ffe98SRichard Henderson } 3005ab9ffe98SRichard Henderson 300623ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 300723ada1b1SRichard Henderson { 300823ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 300923ada1b1SRichard Henderson 301023ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 301123ada1b1SRichard Henderson gen_mov_pc_npc(dc); 301223ada1b1SRichard Henderson dc->npc = target; 301323ada1b1SRichard Henderson return true; 301423ada1b1SRichard Henderson } 301523ada1b1SRichard Henderson 301645196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 301745196ea4SRichard Henderson { 301845196ea4SRichard Henderson /* 301945196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 302045196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 302145196ea4SRichard Henderson */ 302245196ea4SRichard Henderson #ifdef TARGET_SPARC64 302345196ea4SRichard Henderson return false; 302445196ea4SRichard Henderson #else 302545196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 302645196ea4SRichard Henderson return true; 302745196ea4SRichard Henderson #endif 302845196ea4SRichard Henderson } 302945196ea4SRichard Henderson 30306d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30316d2a0768SRichard Henderson { 30326d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30336d2a0768SRichard Henderson if (a->rd) { 30346d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30356d2a0768SRichard Henderson } 30366d2a0768SRichard Henderson return advance_pc(dc); 30376d2a0768SRichard Henderson } 30386d2a0768SRichard Henderson 30390faef01bSRichard Henderson /* 30400faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 30410faef01bSRichard Henderson */ 30420faef01bSRichard Henderson 304330376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 304430376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 304530376636SRichard Henderson { 304630376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 304730376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 304830376636SRichard Henderson DisasCompare cmp; 304930376636SRichard Henderson TCGLabel *lab; 305030376636SRichard Henderson TCGv_i32 trap; 305130376636SRichard Henderson 305230376636SRichard Henderson /* Trap never. */ 305330376636SRichard Henderson if (cond == 0) { 305430376636SRichard Henderson return advance_pc(dc); 305530376636SRichard Henderson } 305630376636SRichard Henderson 305730376636SRichard Henderson /* 305830376636SRichard Henderson * Immediate traps are the most common case. Since this value is 305930376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 306030376636SRichard Henderson */ 306130376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 306230376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 306330376636SRichard Henderson } else { 306430376636SRichard Henderson trap = tcg_temp_new_i32(); 306530376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 306630376636SRichard Henderson if (imm) { 306730376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 306830376636SRichard Henderson } else { 306930376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 307030376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 307130376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 307230376636SRichard Henderson } 307330376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 307430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 307530376636SRichard Henderson } 307630376636SRichard Henderson 307730376636SRichard Henderson /* Trap always. */ 307830376636SRichard Henderson if (cond == 8) { 307930376636SRichard Henderson save_state(dc); 308030376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 308130376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 308230376636SRichard Henderson return true; 308330376636SRichard Henderson } 308430376636SRichard Henderson 308530376636SRichard Henderson /* Conditional trap. */ 308630376636SRichard Henderson flush_cond(dc); 308730376636SRichard Henderson lab = delay_exceptionv(dc, trap); 308830376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 308930376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 309030376636SRichard Henderson 309130376636SRichard Henderson return advance_pc(dc); 309230376636SRichard Henderson } 309330376636SRichard Henderson 309430376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 309530376636SRichard Henderson { 309630376636SRichard Henderson if (avail_32(dc) && a->cc) { 309730376636SRichard Henderson return false; 309830376636SRichard Henderson } 309930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 310030376636SRichard Henderson } 310130376636SRichard Henderson 310230376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 310330376636SRichard Henderson { 310430376636SRichard Henderson if (avail_64(dc)) { 310530376636SRichard Henderson return false; 310630376636SRichard Henderson } 310730376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 310830376636SRichard Henderson } 310930376636SRichard Henderson 311030376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 311130376636SRichard Henderson { 311230376636SRichard Henderson if (avail_32(dc)) { 311330376636SRichard Henderson return false; 311430376636SRichard Henderson } 311530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 311630376636SRichard Henderson } 311730376636SRichard Henderson 3118af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3119af25071cSRichard Henderson { 3120af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3121af25071cSRichard Henderson return advance_pc(dc); 3122af25071cSRichard Henderson } 3123af25071cSRichard Henderson 3124af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3125af25071cSRichard Henderson { 3126af25071cSRichard Henderson if (avail_32(dc)) { 3127af25071cSRichard Henderson return false; 3128af25071cSRichard Henderson } 3129af25071cSRichard Henderson if (a->mmask) { 3130af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3131af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3132af25071cSRichard Henderson } 3133af25071cSRichard Henderson if (a->cmask) { 3134af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3135af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3136af25071cSRichard Henderson } 3137af25071cSRichard Henderson return advance_pc(dc); 3138af25071cSRichard Henderson } 3139af25071cSRichard Henderson 3140af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3141af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3142af25071cSRichard Henderson { 3143af25071cSRichard Henderson if (!priv) { 3144af25071cSRichard Henderson return raise_priv(dc); 3145af25071cSRichard Henderson } 3146af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3147af25071cSRichard Henderson return advance_pc(dc); 3148af25071cSRichard Henderson } 3149af25071cSRichard Henderson 3150af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3151af25071cSRichard Henderson { 3152af25071cSRichard Henderson return cpu_y; 3153af25071cSRichard Henderson } 3154af25071cSRichard Henderson 3155af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3156af25071cSRichard Henderson { 3157af25071cSRichard Henderson /* 3158af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3159af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3160af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3161af25071cSRichard Henderson */ 3162af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3163af25071cSRichard Henderson return false; 3164af25071cSRichard Henderson } 3165af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3166af25071cSRichard Henderson } 3167af25071cSRichard Henderson 3168af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3169af25071cSRichard Henderson { 3170af25071cSRichard Henderson uint32_t val; 3171af25071cSRichard Henderson 3172af25071cSRichard Henderson /* 3173af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3174af25071cSRichard Henderson * some of which are writable. 3175af25071cSRichard Henderson */ 3176af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3177af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3178af25071cSRichard Henderson 3179af25071cSRichard Henderson return tcg_constant_tl(val); 3180af25071cSRichard Henderson } 3181af25071cSRichard Henderson 3182af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3183af25071cSRichard Henderson 3184af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3185af25071cSRichard Henderson { 3186af25071cSRichard Henderson update_psr(dc); 3187af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3188af25071cSRichard Henderson return dst; 3189af25071cSRichard Henderson } 3190af25071cSRichard Henderson 3191af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3192af25071cSRichard Henderson 3193af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3194af25071cSRichard Henderson { 3195af25071cSRichard Henderson #ifdef TARGET_SPARC64 3196af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3197af25071cSRichard Henderson #else 3198af25071cSRichard Henderson qemu_build_not_reached(); 3199af25071cSRichard Henderson #endif 3200af25071cSRichard Henderson } 3201af25071cSRichard Henderson 3202af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3203af25071cSRichard Henderson 3204af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3205af25071cSRichard Henderson { 3206af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3207af25071cSRichard Henderson 3208af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3209af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3210af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3211af25071cSRichard Henderson } 3212af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3213af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3214af25071cSRichard Henderson return dst; 3215af25071cSRichard Henderson } 3216af25071cSRichard Henderson 3217af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3218af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3219af25071cSRichard Henderson 3220af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3221af25071cSRichard Henderson { 3222af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3223af25071cSRichard Henderson } 3224af25071cSRichard Henderson 3225af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3226af25071cSRichard Henderson 3227af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3228af25071cSRichard Henderson { 3229af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3230af25071cSRichard Henderson return dst; 3231af25071cSRichard Henderson } 3232af25071cSRichard Henderson 3233af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3234af25071cSRichard Henderson 3235af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3236af25071cSRichard Henderson { 3237af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3238af25071cSRichard Henderson return cpu_gsr; 3239af25071cSRichard Henderson } 3240af25071cSRichard Henderson 3241af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3242af25071cSRichard Henderson 3243af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3244af25071cSRichard Henderson { 3245af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3246af25071cSRichard Henderson return dst; 3247af25071cSRichard Henderson } 3248af25071cSRichard Henderson 3249af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3250af25071cSRichard Henderson 3251af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3252af25071cSRichard Henderson { 3253577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3254577efa45SRichard Henderson return dst; 3255af25071cSRichard Henderson } 3256af25071cSRichard Henderson 3257af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3258af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3259af25071cSRichard Henderson 3260af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3261af25071cSRichard Henderson { 3262af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3263af25071cSRichard Henderson 3264af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3265af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3266af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3267af25071cSRichard Henderson } 3268af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3269af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3270af25071cSRichard Henderson return dst; 3271af25071cSRichard Henderson } 3272af25071cSRichard Henderson 3273af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3274af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3275af25071cSRichard Henderson 3276af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3277af25071cSRichard Henderson { 3278577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3279577efa45SRichard Henderson return dst; 3280af25071cSRichard Henderson } 3281af25071cSRichard Henderson 3282af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3283af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3284af25071cSRichard Henderson 3285af25071cSRichard Henderson /* 3286af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3287af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3288af25071cSRichard Henderson * this ASR as impl. dep 3289af25071cSRichard Henderson */ 3290af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3291af25071cSRichard Henderson { 3292af25071cSRichard Henderson return tcg_constant_tl(1); 3293af25071cSRichard Henderson } 3294af25071cSRichard Henderson 3295af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3296af25071cSRichard Henderson 3297668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3298668bb9b7SRichard Henderson { 3299668bb9b7SRichard Henderson update_psr(dc); 3300668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3301668bb9b7SRichard Henderson return dst; 3302668bb9b7SRichard Henderson } 3303668bb9b7SRichard Henderson 3304668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3305668bb9b7SRichard Henderson 3306668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3307668bb9b7SRichard Henderson { 3308668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3309668bb9b7SRichard Henderson return dst; 3310668bb9b7SRichard Henderson } 3311668bb9b7SRichard Henderson 3312668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3313668bb9b7SRichard Henderson 3314668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3315668bb9b7SRichard Henderson { 3316668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3317668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3318668bb9b7SRichard Henderson 3319668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3320668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3321668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3322668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3323668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3324668bb9b7SRichard Henderson 3325668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3326668bb9b7SRichard Henderson return dst; 3327668bb9b7SRichard Henderson } 3328668bb9b7SRichard Henderson 3329668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3330668bb9b7SRichard Henderson 3331668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3332668bb9b7SRichard Henderson { 33332da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 33342da789deSRichard Henderson return dst; 3335668bb9b7SRichard Henderson } 3336668bb9b7SRichard Henderson 3337668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3338668bb9b7SRichard Henderson 3339668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3340668bb9b7SRichard Henderson { 33412da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 33422da789deSRichard Henderson return dst; 3343668bb9b7SRichard Henderson } 3344668bb9b7SRichard Henderson 3345668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3346668bb9b7SRichard Henderson 3347668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3348668bb9b7SRichard Henderson { 33492da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 33502da789deSRichard Henderson return dst; 3351668bb9b7SRichard Henderson } 3352668bb9b7SRichard Henderson 3353668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3354668bb9b7SRichard Henderson 3355668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3356668bb9b7SRichard Henderson { 3357577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3358577efa45SRichard Henderson return dst; 3359668bb9b7SRichard Henderson } 3360668bb9b7SRichard Henderson 3361668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3362668bb9b7SRichard Henderson do_rdhstick_cmpr) 3363668bb9b7SRichard Henderson 33645d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33655d617bfbSRichard Henderson { 3366cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3367cd6269f7SRichard Henderson return dst; 33685d617bfbSRichard Henderson } 33695d617bfbSRichard Henderson 33705d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 33715d617bfbSRichard Henderson 33725d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 33735d617bfbSRichard Henderson { 33745d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33755d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33765d617bfbSRichard Henderson 33775d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33785d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 33795d617bfbSRichard Henderson return dst; 33805d617bfbSRichard Henderson #else 33815d617bfbSRichard Henderson qemu_build_not_reached(); 33825d617bfbSRichard Henderson #endif 33835d617bfbSRichard Henderson } 33845d617bfbSRichard Henderson 33855d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 33865d617bfbSRichard Henderson 33875d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 33885d617bfbSRichard Henderson { 33895d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33905d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33915d617bfbSRichard Henderson 33925d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33935d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 33945d617bfbSRichard Henderson return dst; 33955d617bfbSRichard Henderson #else 33965d617bfbSRichard Henderson qemu_build_not_reached(); 33975d617bfbSRichard Henderson #endif 33985d617bfbSRichard Henderson } 33995d617bfbSRichard Henderson 34005d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34015d617bfbSRichard Henderson 34025d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 34035d617bfbSRichard Henderson { 34045d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34055d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34065d617bfbSRichard Henderson 34075d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34085d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 34095d617bfbSRichard Henderson return dst; 34105d617bfbSRichard Henderson #else 34115d617bfbSRichard Henderson qemu_build_not_reached(); 34125d617bfbSRichard Henderson #endif 34135d617bfbSRichard Henderson } 34145d617bfbSRichard Henderson 34155d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34165d617bfbSRichard Henderson 34175d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34185d617bfbSRichard Henderson { 34195d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34205d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34215d617bfbSRichard Henderson 34225d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34235d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34245d617bfbSRichard Henderson return dst; 34255d617bfbSRichard Henderson #else 34265d617bfbSRichard Henderson qemu_build_not_reached(); 34275d617bfbSRichard Henderson #endif 34285d617bfbSRichard Henderson } 34295d617bfbSRichard Henderson 34305d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34315d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34325d617bfbSRichard Henderson 34335d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34345d617bfbSRichard Henderson { 34355d617bfbSRichard Henderson return cpu_tbr; 34365d617bfbSRichard Henderson } 34375d617bfbSRichard Henderson 3438e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34395d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34405d617bfbSRichard Henderson 34415d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34425d617bfbSRichard Henderson { 34435d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34445d617bfbSRichard Henderson return dst; 34455d617bfbSRichard Henderson } 34465d617bfbSRichard Henderson 34475d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34485d617bfbSRichard Henderson 34495d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34505d617bfbSRichard Henderson { 34515d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34525d617bfbSRichard Henderson return dst; 34535d617bfbSRichard Henderson } 34545d617bfbSRichard Henderson 34555d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34565d617bfbSRichard Henderson 34575d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34585d617bfbSRichard Henderson { 34595d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34605d617bfbSRichard Henderson return dst; 34615d617bfbSRichard Henderson } 34625d617bfbSRichard Henderson 34635d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34645d617bfbSRichard Henderson 34655d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34665d617bfbSRichard Henderson { 34675d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34685d617bfbSRichard Henderson return dst; 34695d617bfbSRichard Henderson } 34705d617bfbSRichard Henderson 34715d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 34725d617bfbSRichard Henderson 34735d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 34745d617bfbSRichard Henderson { 34755d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 34765d617bfbSRichard Henderson return dst; 34775d617bfbSRichard Henderson } 34785d617bfbSRichard Henderson 34795d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 34805d617bfbSRichard Henderson 34815d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 34825d617bfbSRichard Henderson { 34835d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 34845d617bfbSRichard Henderson return dst; 34855d617bfbSRichard Henderson } 34865d617bfbSRichard Henderson 34875d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 34885d617bfbSRichard Henderson do_rdcanrestore) 34895d617bfbSRichard Henderson 34905d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 34915d617bfbSRichard Henderson { 34925d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 34935d617bfbSRichard Henderson return dst; 34945d617bfbSRichard Henderson } 34955d617bfbSRichard Henderson 34965d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34975d617bfbSRichard Henderson 34985d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 34995d617bfbSRichard Henderson { 35005d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35015d617bfbSRichard Henderson return dst; 35025d617bfbSRichard Henderson } 35035d617bfbSRichard Henderson 35045d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 35055d617bfbSRichard Henderson 35065d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 35075d617bfbSRichard Henderson { 35085d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 35095d617bfbSRichard Henderson return dst; 35105d617bfbSRichard Henderson } 35115d617bfbSRichard Henderson 35125d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 35135d617bfbSRichard Henderson 35145d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 35155d617bfbSRichard Henderson { 35165d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35175d617bfbSRichard Henderson return dst; 35185d617bfbSRichard Henderson } 35195d617bfbSRichard Henderson 35205d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35215d617bfbSRichard Henderson 35225d617bfbSRichard Henderson /* UA2005 strand status */ 35235d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35245d617bfbSRichard Henderson { 35252da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 35262da789deSRichard Henderson return dst; 35275d617bfbSRichard Henderson } 35285d617bfbSRichard Henderson 35295d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35305d617bfbSRichard Henderson 35315d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35325d617bfbSRichard Henderson { 35332da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 35342da789deSRichard Henderson return dst; 35355d617bfbSRichard Henderson } 35365d617bfbSRichard Henderson 35375d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35385d617bfbSRichard Henderson 3539e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3540e8325dc0SRichard Henderson { 3541e8325dc0SRichard Henderson if (avail_64(dc)) { 3542e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3543e8325dc0SRichard Henderson return advance_pc(dc); 3544e8325dc0SRichard Henderson } 3545e8325dc0SRichard Henderson return false; 3546e8325dc0SRichard Henderson } 3547e8325dc0SRichard Henderson 35480faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 35490faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 35500faef01bSRichard Henderson { 35510faef01bSRichard Henderson TCGv src; 35520faef01bSRichard Henderson 35530faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35540faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 35550faef01bSRichard Henderson return false; 35560faef01bSRichard Henderson } 35570faef01bSRichard Henderson if (!priv) { 35580faef01bSRichard Henderson return raise_priv(dc); 35590faef01bSRichard Henderson } 35600faef01bSRichard Henderson 35610faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 35620faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 35630faef01bSRichard Henderson } else { 35640faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 35650faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 35660faef01bSRichard Henderson src = src1; 35670faef01bSRichard Henderson } else { 35680faef01bSRichard Henderson src = tcg_temp_new(); 35690faef01bSRichard Henderson if (a->imm) { 35700faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 35710faef01bSRichard Henderson } else { 35720faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 35730faef01bSRichard Henderson } 35740faef01bSRichard Henderson } 35750faef01bSRichard Henderson } 35760faef01bSRichard Henderson func(dc, src); 35770faef01bSRichard Henderson return advance_pc(dc); 35780faef01bSRichard Henderson } 35790faef01bSRichard Henderson 35800faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 35810faef01bSRichard Henderson { 35820faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 35830faef01bSRichard Henderson } 35840faef01bSRichard Henderson 35850faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 35860faef01bSRichard Henderson 35870faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 35880faef01bSRichard Henderson { 35890faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 35900faef01bSRichard Henderson } 35910faef01bSRichard Henderson 35920faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 35930faef01bSRichard Henderson 35940faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35950faef01bSRichard Henderson { 35960faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35970faef01bSRichard Henderson 35980faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 35990faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 36000faef01bSRichard Henderson /* End TB to notice changed ASI. */ 36010faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36020faef01bSRichard Henderson } 36030faef01bSRichard Henderson 36040faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 36050faef01bSRichard Henderson 36060faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 36070faef01bSRichard Henderson { 36080faef01bSRichard Henderson #ifdef TARGET_SPARC64 36090faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 36100faef01bSRichard Henderson dc->fprs_dirty = 0; 36110faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36120faef01bSRichard Henderson #else 36130faef01bSRichard Henderson qemu_build_not_reached(); 36140faef01bSRichard Henderson #endif 36150faef01bSRichard Henderson } 36160faef01bSRichard Henderson 36170faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 36180faef01bSRichard Henderson 36190faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 36200faef01bSRichard Henderson { 36210faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36220faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36230faef01bSRichard Henderson } 36240faef01bSRichard Henderson 36250faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36260faef01bSRichard Henderson 36270faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36280faef01bSRichard Henderson { 36290faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 36300faef01bSRichard Henderson } 36310faef01bSRichard Henderson 36320faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 36330faef01bSRichard Henderson 36340faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 36350faef01bSRichard Henderson { 36360faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 36370faef01bSRichard Henderson } 36380faef01bSRichard Henderson 36390faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 36400faef01bSRichard Henderson 36410faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 36420faef01bSRichard Henderson { 36430faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 36440faef01bSRichard Henderson } 36450faef01bSRichard Henderson 36460faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 36470faef01bSRichard Henderson 36480faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 36490faef01bSRichard Henderson { 36500faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36510faef01bSRichard Henderson 3652577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3653577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36540faef01bSRichard Henderson translator_io_start(&dc->base); 3655577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36560faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36570faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36580faef01bSRichard Henderson } 36590faef01bSRichard Henderson 36600faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 36610faef01bSRichard Henderson 36620faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 36630faef01bSRichard Henderson { 36640faef01bSRichard Henderson #ifdef TARGET_SPARC64 36650faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36660faef01bSRichard Henderson 36670faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 36680faef01bSRichard Henderson translator_io_start(&dc->base); 36690faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36700faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36710faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36720faef01bSRichard Henderson #else 36730faef01bSRichard Henderson qemu_build_not_reached(); 36740faef01bSRichard Henderson #endif 36750faef01bSRichard Henderson } 36760faef01bSRichard Henderson 36770faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 36780faef01bSRichard Henderson 36790faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 36800faef01bSRichard Henderson { 36810faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36820faef01bSRichard Henderson 3683577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3684577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 36850faef01bSRichard Henderson translator_io_start(&dc->base); 3686577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36870faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36880faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36890faef01bSRichard Henderson } 36900faef01bSRichard Henderson 36910faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 36920faef01bSRichard Henderson 36930faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 36940faef01bSRichard Henderson { 36950faef01bSRichard Henderson save_state(dc); 36960faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36970faef01bSRichard Henderson } 36980faef01bSRichard Henderson 36990faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 37000faef01bSRichard Henderson 370125524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 370225524734SRichard Henderson { 370325524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 370425524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 370525524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 370625524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 370725524734SRichard Henderson } 370825524734SRichard Henderson 370925524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 371025524734SRichard Henderson 37119422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 37129422278eSRichard Henderson { 37139422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3714cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3715cd6269f7SRichard Henderson 3716cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3717cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 37189422278eSRichard Henderson } 37199422278eSRichard Henderson 37209422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37219422278eSRichard Henderson 37229422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37239422278eSRichard Henderson { 37249422278eSRichard Henderson #ifdef TARGET_SPARC64 37259422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37269422278eSRichard Henderson 37279422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37289422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 37299422278eSRichard Henderson #else 37309422278eSRichard Henderson qemu_build_not_reached(); 37319422278eSRichard Henderson #endif 37329422278eSRichard Henderson } 37339422278eSRichard Henderson 37349422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 37359422278eSRichard Henderson 37369422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 37379422278eSRichard Henderson { 37389422278eSRichard Henderson #ifdef TARGET_SPARC64 37399422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37409422278eSRichard Henderson 37419422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37429422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 37439422278eSRichard Henderson #else 37449422278eSRichard Henderson qemu_build_not_reached(); 37459422278eSRichard Henderson #endif 37469422278eSRichard Henderson } 37479422278eSRichard Henderson 37489422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 37499422278eSRichard Henderson 37509422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 37519422278eSRichard Henderson { 37529422278eSRichard Henderson #ifdef TARGET_SPARC64 37539422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37549422278eSRichard Henderson 37559422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37569422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 37579422278eSRichard Henderson #else 37589422278eSRichard Henderson qemu_build_not_reached(); 37599422278eSRichard Henderson #endif 37609422278eSRichard Henderson } 37619422278eSRichard Henderson 37629422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 37639422278eSRichard Henderson 37649422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 37659422278eSRichard Henderson { 37669422278eSRichard Henderson #ifdef TARGET_SPARC64 37679422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37689422278eSRichard Henderson 37699422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37709422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 37719422278eSRichard Henderson #else 37729422278eSRichard Henderson qemu_build_not_reached(); 37739422278eSRichard Henderson #endif 37749422278eSRichard Henderson } 37759422278eSRichard Henderson 37769422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 37779422278eSRichard Henderson 37789422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 37799422278eSRichard Henderson { 37809422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37819422278eSRichard Henderson 37829422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37839422278eSRichard Henderson translator_io_start(&dc->base); 37849422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37859422278eSRichard Henderson /* End TB to handle timer interrupt */ 37869422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37879422278eSRichard Henderson } 37889422278eSRichard Henderson 37899422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 37909422278eSRichard Henderson 37919422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 37929422278eSRichard Henderson { 37939422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 37949422278eSRichard Henderson } 37959422278eSRichard Henderson 37969422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37979422278eSRichard Henderson 37989422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 37999422278eSRichard Henderson { 38009422278eSRichard Henderson save_state(dc); 38019422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38029422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38039422278eSRichard Henderson } 38049422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 38059422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38069422278eSRichard Henderson } 38079422278eSRichard Henderson 38089422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 38099422278eSRichard Henderson 38109422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 38119422278eSRichard Henderson { 38129422278eSRichard Henderson save_state(dc); 38139422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 38149422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38159422278eSRichard Henderson } 38169422278eSRichard Henderson 38179422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 38189422278eSRichard Henderson 38199422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 38209422278eSRichard Henderson { 38219422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38229422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38239422278eSRichard Henderson } 38249422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38259422278eSRichard Henderson } 38269422278eSRichard Henderson 38279422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38289422278eSRichard Henderson 38299422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 38309422278eSRichard Henderson { 38319422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 38329422278eSRichard Henderson } 38339422278eSRichard Henderson 38349422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 38359422278eSRichard Henderson 38369422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 38379422278eSRichard Henderson { 38389422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 38399422278eSRichard Henderson } 38409422278eSRichard Henderson 38419422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 38429422278eSRichard Henderson 38439422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 38449422278eSRichard Henderson { 38459422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 38469422278eSRichard Henderson } 38479422278eSRichard Henderson 38489422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 38499422278eSRichard Henderson 38509422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 38519422278eSRichard Henderson { 38529422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 38539422278eSRichard Henderson } 38549422278eSRichard Henderson 38559422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 38569422278eSRichard Henderson 38579422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 38589422278eSRichard Henderson { 38599422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 38609422278eSRichard Henderson } 38619422278eSRichard Henderson 38629422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 38639422278eSRichard Henderson 38649422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 38659422278eSRichard Henderson { 38669422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 38679422278eSRichard Henderson } 38689422278eSRichard Henderson 38699422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 38709422278eSRichard Henderson 38719422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 38729422278eSRichard Henderson { 38739422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 38749422278eSRichard Henderson } 38759422278eSRichard Henderson 38769422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 38779422278eSRichard Henderson 38789422278eSRichard Henderson /* UA2005 strand status */ 38799422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 38809422278eSRichard Henderson { 38812da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 38829422278eSRichard Henderson } 38839422278eSRichard Henderson 38849422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 38859422278eSRichard Henderson 3886bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3887bb97f2f5SRichard Henderson 3888bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3889bb97f2f5SRichard Henderson { 3890bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3891bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3892bb97f2f5SRichard Henderson } 3893bb97f2f5SRichard Henderson 3894bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3895bb97f2f5SRichard Henderson 3896bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3897bb97f2f5SRichard Henderson { 3898bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3899bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3900bb97f2f5SRichard Henderson 3901bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3902bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3903bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3904bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3905bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3906bb97f2f5SRichard Henderson 3907bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3908bb97f2f5SRichard Henderson } 3909bb97f2f5SRichard Henderson 3910bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3911bb97f2f5SRichard Henderson 3912bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3913bb97f2f5SRichard Henderson { 39142da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3915bb97f2f5SRichard Henderson } 3916bb97f2f5SRichard Henderson 3917bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3918bb97f2f5SRichard Henderson 3919bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3920bb97f2f5SRichard Henderson { 39212da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3922bb97f2f5SRichard Henderson } 3923bb97f2f5SRichard Henderson 3924bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3925bb97f2f5SRichard Henderson 3926bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3927bb97f2f5SRichard Henderson { 3928bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3929bb97f2f5SRichard Henderson 3930577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3931bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3932bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3933577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3934bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3935bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3936bb97f2f5SRichard Henderson } 3937bb97f2f5SRichard Henderson 3938bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3939bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3940bb97f2f5SRichard Henderson 394125524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 394225524734SRichard Henderson { 394325524734SRichard Henderson if (!supervisor(dc)) { 394425524734SRichard Henderson return raise_priv(dc); 394525524734SRichard Henderson } 394625524734SRichard Henderson if (saved) { 394725524734SRichard Henderson gen_helper_saved(tcg_env); 394825524734SRichard Henderson } else { 394925524734SRichard Henderson gen_helper_restored(tcg_env); 395025524734SRichard Henderson } 395125524734SRichard Henderson return advance_pc(dc); 395225524734SRichard Henderson } 395325524734SRichard Henderson 395425524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 395525524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 395625524734SRichard Henderson 3957d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3958d3825800SRichard Henderson { 3959d3825800SRichard Henderson return advance_pc(dc); 3960d3825800SRichard Henderson } 3961d3825800SRichard Henderson 39620faef01bSRichard Henderson /* 39630faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 39640faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 39650faef01bSRichard Henderson */ 39665458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 39675458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 39680faef01bSRichard Henderson 3969428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3970428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3971428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3972428881deSRichard Henderson { 3973428881deSRichard Henderson TCGv dst, src1; 3974428881deSRichard Henderson 3975428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3976428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3977428881deSRichard Henderson return false; 3978428881deSRichard Henderson } 3979428881deSRichard Henderson 3980428881deSRichard Henderson if (a->cc) { 3981428881deSRichard Henderson dst = cpu_cc_dst; 3982428881deSRichard Henderson } else { 3983428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3984428881deSRichard Henderson } 3985428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3986428881deSRichard Henderson 3987428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3988428881deSRichard Henderson if (funci) { 3989428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3990428881deSRichard Henderson } else { 3991428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3992428881deSRichard Henderson } 3993428881deSRichard Henderson } else { 3994428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3995428881deSRichard Henderson } 3996428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3997428881deSRichard Henderson 3998428881deSRichard Henderson if (a->cc) { 3999428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4000428881deSRichard Henderson dc->cc_op = cc_op; 4001428881deSRichard Henderson } 4002428881deSRichard Henderson return advance_pc(dc); 4003428881deSRichard Henderson } 4004428881deSRichard Henderson 4005428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4006428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4007428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4008428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4009428881deSRichard Henderson { 4010428881deSRichard Henderson if (a->cc) { 401122188d7dSRichard Henderson assert(cc_op >= 0); 4012428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4013428881deSRichard Henderson } 4014428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4015428881deSRichard Henderson } 4016428881deSRichard Henderson 4017428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4018428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4019428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4020428881deSRichard Henderson { 4021428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4022428881deSRichard Henderson } 4023428881deSRichard Henderson 4024428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4025428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4026428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4027428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4028428881deSRichard Henderson 4029a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4030a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4031a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4032a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4033a9aba13dSRichard Henderson 4034428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4035428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4036428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4037428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4038428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4039428881deSRichard Henderson 404022188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4041b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4042b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 404322188d7dSRichard Henderson 40444ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 40454ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4046c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4047c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 40484ee85ea9SRichard Henderson 40499c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 40509c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 40519c6ec5bcSRichard Henderson 4052428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4053428881deSRichard Henderson { 4054428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4055428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4056428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4057428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4058428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4059428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4060428881deSRichard Henderson return false; 4061428881deSRichard Henderson } else { 4062428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4063428881deSRichard Henderson } 4064428881deSRichard Henderson return advance_pc(dc); 4065428881deSRichard Henderson } 4066428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4067428881deSRichard Henderson } 4068428881deSRichard Henderson 4069420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4070420a187dSRichard Henderson { 4071420a187dSRichard Henderson switch (dc->cc_op) { 4072420a187dSRichard Henderson case CC_OP_DIV: 4073420a187dSRichard Henderson case CC_OP_LOGIC: 4074420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4075420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4076420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4077420a187dSRichard Henderson case CC_OP_ADD: 4078420a187dSRichard Henderson case CC_OP_TADD: 4079420a187dSRichard Henderson case CC_OP_TADDTV: 4080420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4081420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4082420a187dSRichard Henderson case CC_OP_SUB: 4083420a187dSRichard Henderson case CC_OP_TSUB: 4084420a187dSRichard Henderson case CC_OP_TSUBTV: 4085420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4086420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4087420a187dSRichard Henderson default: 4088420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4089420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4090420a187dSRichard Henderson } 4091420a187dSRichard Henderson } 4092420a187dSRichard Henderson 4093dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4094dfebb950SRichard Henderson { 4095dfebb950SRichard Henderson switch (dc->cc_op) { 4096dfebb950SRichard Henderson case CC_OP_DIV: 4097dfebb950SRichard Henderson case CC_OP_LOGIC: 4098dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4099dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4100dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4101dfebb950SRichard Henderson case CC_OP_ADD: 4102dfebb950SRichard Henderson case CC_OP_TADD: 4103dfebb950SRichard Henderson case CC_OP_TADDTV: 4104dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4105dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4106dfebb950SRichard Henderson case CC_OP_SUB: 4107dfebb950SRichard Henderson case CC_OP_TSUB: 4108dfebb950SRichard Henderson case CC_OP_TSUBTV: 4109dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4110dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4111dfebb950SRichard Henderson default: 4112dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4113dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4114dfebb950SRichard Henderson } 4115dfebb950SRichard Henderson } 4116dfebb950SRichard Henderson 4117a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4118a9aba13dSRichard Henderson { 4119a9aba13dSRichard Henderson update_psr(dc); 4120a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4121a9aba13dSRichard Henderson } 4122a9aba13dSRichard Henderson 4123b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4124b88ce6f2SRichard Henderson int width, bool cc, bool left) 4125b88ce6f2SRichard Henderson { 4126b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4127b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4128b88ce6f2SRichard Henderson int shift, imask, omask; 4129b88ce6f2SRichard Henderson 4130b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4131b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4132b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4133b88ce6f2SRichard Henderson 4134b88ce6f2SRichard Henderson if (cc) { 4135b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4136b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4137b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4138b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4139b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4140b88ce6f2SRichard Henderson } 4141b88ce6f2SRichard Henderson 4142b88ce6f2SRichard Henderson /* 4143b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4144b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4145b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4146b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4147b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4148b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4149b88ce6f2SRichard Henderson * the value we're looking for. 4150b88ce6f2SRichard Henderson */ 4151b88ce6f2SRichard Henderson switch (width) { 4152b88ce6f2SRichard Henderson case 8: 4153b88ce6f2SRichard Henderson imask = 0x7; 4154b88ce6f2SRichard Henderson shift = 3; 4155b88ce6f2SRichard Henderson omask = 0xff; 4156b88ce6f2SRichard Henderson if (left) { 4157b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4158b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4159b88ce6f2SRichard Henderson } else { 4160b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4161b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4162b88ce6f2SRichard Henderson } 4163b88ce6f2SRichard Henderson break; 4164b88ce6f2SRichard Henderson case 16: 4165b88ce6f2SRichard Henderson imask = 0x6; 4166b88ce6f2SRichard Henderson shift = 1; 4167b88ce6f2SRichard Henderson omask = 0xf; 4168b88ce6f2SRichard Henderson if (left) { 4169b88ce6f2SRichard Henderson tabl = 0x8cef; 4170b88ce6f2SRichard Henderson tabr = 0xf731; 4171b88ce6f2SRichard Henderson } else { 4172b88ce6f2SRichard Henderson tabl = 0x137f; 4173b88ce6f2SRichard Henderson tabr = 0xfec8; 4174b88ce6f2SRichard Henderson } 4175b88ce6f2SRichard Henderson break; 4176b88ce6f2SRichard Henderson case 32: 4177b88ce6f2SRichard Henderson imask = 0x4; 4178b88ce6f2SRichard Henderson shift = 0; 4179b88ce6f2SRichard Henderson omask = 0x3; 4180b88ce6f2SRichard Henderson if (left) { 4181b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4182b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4183b88ce6f2SRichard Henderson } else { 4184b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4185b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4186b88ce6f2SRichard Henderson } 4187b88ce6f2SRichard Henderson break; 4188b88ce6f2SRichard Henderson default: 4189b88ce6f2SRichard Henderson abort(); 4190b88ce6f2SRichard Henderson } 4191b88ce6f2SRichard Henderson 4192b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4193b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4194b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4195b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4196b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4197b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4198b88ce6f2SRichard Henderson 4199b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4200b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4201b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4202b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4203b88ce6f2SRichard Henderson 4204b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4205b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4206b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4207b88ce6f2SRichard Henderson 4208b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4209b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4210b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4211b88ce6f2SRichard Henderson 4212b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4213b88ce6f2SRichard Henderson return advance_pc(dc); 4214b88ce6f2SRichard Henderson } 4215b88ce6f2SRichard Henderson 4216b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4217b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4218b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4219b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4220b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4221b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4222b88ce6f2SRichard Henderson 4223b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4224b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4225b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4226b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4227b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4228b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4229b88ce6f2SRichard Henderson 423045bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 423145bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 423245bfed3bSRichard Henderson { 423345bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 423445bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 423545bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 423645bfed3bSRichard Henderson 423745bfed3bSRichard Henderson func(dst, src1, src2); 423845bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 423945bfed3bSRichard Henderson return advance_pc(dc); 424045bfed3bSRichard Henderson } 424145bfed3bSRichard Henderson 424245bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 424345bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 424445bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 424545bfed3bSRichard Henderson 42469e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 42479e20ca94SRichard Henderson { 42489e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42499e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42509e20ca94SRichard Henderson 42519e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42529e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42539e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42549e20ca94SRichard Henderson #else 42559e20ca94SRichard Henderson g_assert_not_reached(); 42569e20ca94SRichard Henderson #endif 42579e20ca94SRichard Henderson } 42589e20ca94SRichard Henderson 42599e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 42609e20ca94SRichard Henderson { 42619e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42629e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42639e20ca94SRichard Henderson 42649e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42659e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42669e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 42679e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42689e20ca94SRichard Henderson #else 42699e20ca94SRichard Henderson g_assert_not_reached(); 42709e20ca94SRichard Henderson #endif 42719e20ca94SRichard Henderson } 42729e20ca94SRichard Henderson 42739e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 42749e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 42759e20ca94SRichard Henderson 427639ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 427739ca3490SRichard Henderson { 427839ca3490SRichard Henderson #ifdef TARGET_SPARC64 427939ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 428039ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 428139ca3490SRichard Henderson #else 428239ca3490SRichard Henderson g_assert_not_reached(); 428339ca3490SRichard Henderson #endif 428439ca3490SRichard Henderson } 428539ca3490SRichard Henderson 428639ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 428739ca3490SRichard Henderson 42885fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42895fc546eeSRichard Henderson { 42905fc546eeSRichard Henderson TCGv dst, src1, src2; 42915fc546eeSRichard Henderson 42925fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42935fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42945fc546eeSRichard Henderson return false; 42955fc546eeSRichard Henderson } 42965fc546eeSRichard Henderson 42975fc546eeSRichard Henderson src2 = tcg_temp_new(); 42985fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42995fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 43005fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 43015fc546eeSRichard Henderson 43025fc546eeSRichard Henderson if (l) { 43035fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 43045fc546eeSRichard Henderson if (!a->x) { 43055fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 43065fc546eeSRichard Henderson } 43075fc546eeSRichard Henderson } else if (u) { 43085fc546eeSRichard Henderson if (!a->x) { 43095fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 43105fc546eeSRichard Henderson src1 = dst; 43115fc546eeSRichard Henderson } 43125fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 43135fc546eeSRichard Henderson } else { 43145fc546eeSRichard Henderson if (!a->x) { 43155fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 43165fc546eeSRichard Henderson src1 = dst; 43175fc546eeSRichard Henderson } 43185fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 43195fc546eeSRichard Henderson } 43205fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43215fc546eeSRichard Henderson return advance_pc(dc); 43225fc546eeSRichard Henderson } 43235fc546eeSRichard Henderson 43245fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 43255fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 43265fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 43275fc546eeSRichard Henderson 43285fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 43295fc546eeSRichard Henderson { 43305fc546eeSRichard Henderson TCGv dst, src1; 43315fc546eeSRichard Henderson 43325fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 43335fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 43345fc546eeSRichard Henderson return false; 43355fc546eeSRichard Henderson } 43365fc546eeSRichard Henderson 43375fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 43385fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 43395fc546eeSRichard Henderson 43405fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 43415fc546eeSRichard Henderson if (l) { 43425fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 43435fc546eeSRichard Henderson } else if (u) { 43445fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 43455fc546eeSRichard Henderson } else { 43465fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 43475fc546eeSRichard Henderson } 43485fc546eeSRichard Henderson } else { 43495fc546eeSRichard Henderson if (l) { 43505fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 43515fc546eeSRichard Henderson } else if (u) { 43525fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43535fc546eeSRichard Henderson } else { 43545fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43555fc546eeSRichard Henderson } 43565fc546eeSRichard Henderson } 43575fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43585fc546eeSRichard Henderson return advance_pc(dc); 43595fc546eeSRichard Henderson } 43605fc546eeSRichard Henderson 43615fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43625fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43635fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43645fc546eeSRichard Henderson 4365fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4366fb4ed7aaSRichard Henderson { 4367fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4368fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4369fb4ed7aaSRichard Henderson return NULL; 4370fb4ed7aaSRichard Henderson } 4371fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4372fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4373fb4ed7aaSRichard Henderson } else { 4374fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4375fb4ed7aaSRichard Henderson } 4376fb4ed7aaSRichard Henderson } 4377fb4ed7aaSRichard Henderson 4378fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4379fb4ed7aaSRichard Henderson { 4380fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4381fb4ed7aaSRichard Henderson 4382fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4383fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4384fb4ed7aaSRichard Henderson return advance_pc(dc); 4385fb4ed7aaSRichard Henderson } 4386fb4ed7aaSRichard Henderson 4387fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4388fb4ed7aaSRichard Henderson { 4389fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4390fb4ed7aaSRichard Henderson DisasCompare cmp; 4391fb4ed7aaSRichard Henderson 4392fb4ed7aaSRichard Henderson if (src2 == NULL) { 4393fb4ed7aaSRichard Henderson return false; 4394fb4ed7aaSRichard Henderson } 4395fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4396fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4397fb4ed7aaSRichard Henderson } 4398fb4ed7aaSRichard Henderson 4399fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4400fb4ed7aaSRichard Henderson { 4401fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4402fb4ed7aaSRichard Henderson DisasCompare cmp; 4403fb4ed7aaSRichard Henderson 4404fb4ed7aaSRichard Henderson if (src2 == NULL) { 4405fb4ed7aaSRichard Henderson return false; 4406fb4ed7aaSRichard Henderson } 4407fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4408fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4409fb4ed7aaSRichard Henderson } 4410fb4ed7aaSRichard Henderson 4411fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4412fb4ed7aaSRichard Henderson { 4413fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4414fb4ed7aaSRichard Henderson DisasCompare cmp; 4415fb4ed7aaSRichard Henderson 4416fb4ed7aaSRichard Henderson if (src2 == NULL) { 4417fb4ed7aaSRichard Henderson return false; 4418fb4ed7aaSRichard Henderson } 4419fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4420fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4421fb4ed7aaSRichard Henderson } 4422fb4ed7aaSRichard Henderson 442386b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 442486b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 442586b82fe0SRichard Henderson { 442686b82fe0SRichard Henderson TCGv src1, sum; 442786b82fe0SRichard Henderson 442886b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 442986b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 443086b82fe0SRichard Henderson return false; 443186b82fe0SRichard Henderson } 443286b82fe0SRichard Henderson 443386b82fe0SRichard Henderson /* 443486b82fe0SRichard Henderson * Always load the sum into a new temporary. 443586b82fe0SRichard Henderson * This is required to capture the value across a window change, 443686b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 443786b82fe0SRichard Henderson */ 443886b82fe0SRichard Henderson sum = tcg_temp_new(); 443986b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 444086b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 444186b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 444286b82fe0SRichard Henderson } else { 444386b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 444486b82fe0SRichard Henderson } 444586b82fe0SRichard Henderson return func(dc, a->rd, sum); 444686b82fe0SRichard Henderson } 444786b82fe0SRichard Henderson 444886b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 444986b82fe0SRichard Henderson { 445086b82fe0SRichard Henderson /* 445186b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 445286b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 445386b82fe0SRichard Henderson */ 445486b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 445586b82fe0SRichard Henderson 445686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 445786b82fe0SRichard Henderson 445886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 445986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 446086b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 446186b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 446286b82fe0SRichard Henderson 446386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 446486b82fe0SRichard Henderson return true; 446586b82fe0SRichard Henderson } 446686b82fe0SRichard Henderson 446786b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 446886b82fe0SRichard Henderson 446986b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 447086b82fe0SRichard Henderson { 447186b82fe0SRichard Henderson if (!supervisor(dc)) { 447286b82fe0SRichard Henderson return raise_priv(dc); 447386b82fe0SRichard Henderson } 447486b82fe0SRichard Henderson 447586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 447686b82fe0SRichard Henderson 447786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 447886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 447986b82fe0SRichard Henderson gen_helper_rett(tcg_env); 448086b82fe0SRichard Henderson 448186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 448286b82fe0SRichard Henderson return true; 448386b82fe0SRichard Henderson } 448486b82fe0SRichard Henderson 448586b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 448686b82fe0SRichard Henderson 448786b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 448886b82fe0SRichard Henderson { 448986b82fe0SRichard Henderson gen_check_align(dc, src, 3); 449086b82fe0SRichard Henderson 449186b82fe0SRichard Henderson gen_mov_pc_npc(dc); 449286b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 449386b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 449486b82fe0SRichard Henderson 449586b82fe0SRichard Henderson gen_helper_restore(tcg_env); 449686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 449786b82fe0SRichard Henderson return true; 449886b82fe0SRichard Henderson } 449986b82fe0SRichard Henderson 450086b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 450186b82fe0SRichard Henderson 4502d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4503d3825800SRichard Henderson { 4504d3825800SRichard Henderson gen_helper_save(tcg_env); 4505d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4506d3825800SRichard Henderson return advance_pc(dc); 4507d3825800SRichard Henderson } 4508d3825800SRichard Henderson 4509d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4510d3825800SRichard Henderson 4511d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4512d3825800SRichard Henderson { 4513d3825800SRichard Henderson gen_helper_restore(tcg_env); 4514d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4515d3825800SRichard Henderson return advance_pc(dc); 4516d3825800SRichard Henderson } 4517d3825800SRichard Henderson 4518d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4519d3825800SRichard Henderson 45208f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 45218f75b8a4SRichard Henderson { 45228f75b8a4SRichard Henderson if (!supervisor(dc)) { 45238f75b8a4SRichard Henderson return raise_priv(dc); 45248f75b8a4SRichard Henderson } 45258f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 45268f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 45278f75b8a4SRichard Henderson translator_io_start(&dc->base); 45288f75b8a4SRichard Henderson if (done) { 45298f75b8a4SRichard Henderson gen_helper_done(tcg_env); 45308f75b8a4SRichard Henderson } else { 45318f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 45328f75b8a4SRichard Henderson } 45338f75b8a4SRichard Henderson return true; 45348f75b8a4SRichard Henderson } 45358f75b8a4SRichard Henderson 45368f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 45378f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 45388f75b8a4SRichard Henderson 45390880d20bSRichard Henderson /* 45400880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 45410880d20bSRichard Henderson */ 45420880d20bSRichard Henderson 45430880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 45440880d20bSRichard Henderson { 45450880d20bSRichard Henderson TCGv addr, tmp = NULL; 45460880d20bSRichard Henderson 45470880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 45480880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 45490880d20bSRichard Henderson return NULL; 45500880d20bSRichard Henderson } 45510880d20bSRichard Henderson 45520880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 45530880d20bSRichard Henderson if (rs2_or_imm) { 45540880d20bSRichard Henderson tmp = tcg_temp_new(); 45550880d20bSRichard Henderson if (imm) { 45560880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 45570880d20bSRichard Henderson } else { 45580880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 45590880d20bSRichard Henderson } 45600880d20bSRichard Henderson addr = tmp; 45610880d20bSRichard Henderson } 45620880d20bSRichard Henderson if (AM_CHECK(dc)) { 45630880d20bSRichard Henderson if (!tmp) { 45640880d20bSRichard Henderson tmp = tcg_temp_new(); 45650880d20bSRichard Henderson } 45660880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 45670880d20bSRichard Henderson addr = tmp; 45680880d20bSRichard Henderson } 45690880d20bSRichard Henderson return addr; 45700880d20bSRichard Henderson } 45710880d20bSRichard Henderson 45720880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45730880d20bSRichard Henderson { 45740880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45750880d20bSRichard Henderson DisasASI da; 45760880d20bSRichard Henderson 45770880d20bSRichard Henderson if (addr == NULL) { 45780880d20bSRichard Henderson return false; 45790880d20bSRichard Henderson } 45800880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45810880d20bSRichard Henderson 45820880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 458342071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45840880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45850880d20bSRichard Henderson return advance_pc(dc); 45860880d20bSRichard Henderson } 45870880d20bSRichard Henderson 45880880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45890880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45900880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45910880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45920880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45930880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45940880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45950880d20bSRichard Henderson 45960880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45970880d20bSRichard Henderson { 45980880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45990880d20bSRichard Henderson DisasASI da; 46000880d20bSRichard Henderson 46010880d20bSRichard Henderson if (addr == NULL) { 46020880d20bSRichard Henderson return false; 46030880d20bSRichard Henderson } 46040880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 46050880d20bSRichard Henderson 46060880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 460742071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 46080880d20bSRichard Henderson return advance_pc(dc); 46090880d20bSRichard Henderson } 46100880d20bSRichard Henderson 46110880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 46120880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 46130880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 46140880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 46150880d20bSRichard Henderson 46160880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 46170880d20bSRichard Henderson { 46180880d20bSRichard Henderson TCGv addr; 46190880d20bSRichard Henderson DisasASI da; 46200880d20bSRichard Henderson 46210880d20bSRichard Henderson if (a->rd & 1) { 46220880d20bSRichard Henderson return false; 46230880d20bSRichard Henderson } 46240880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46250880d20bSRichard Henderson if (addr == NULL) { 46260880d20bSRichard Henderson return false; 46270880d20bSRichard Henderson } 46280880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 462942071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 46300880d20bSRichard Henderson return advance_pc(dc); 46310880d20bSRichard Henderson } 46320880d20bSRichard Henderson 46330880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 46340880d20bSRichard Henderson { 46350880d20bSRichard Henderson TCGv addr; 46360880d20bSRichard Henderson DisasASI da; 46370880d20bSRichard Henderson 46380880d20bSRichard Henderson if (a->rd & 1) { 46390880d20bSRichard Henderson return false; 46400880d20bSRichard Henderson } 46410880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46420880d20bSRichard Henderson if (addr == NULL) { 46430880d20bSRichard Henderson return false; 46440880d20bSRichard Henderson } 46450880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 464642071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 46470880d20bSRichard Henderson return advance_pc(dc); 46480880d20bSRichard Henderson } 46490880d20bSRichard Henderson 4650cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4651cf07cd1eSRichard Henderson { 4652cf07cd1eSRichard Henderson TCGv addr, reg; 4653cf07cd1eSRichard Henderson DisasASI da; 4654cf07cd1eSRichard Henderson 4655cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4656cf07cd1eSRichard Henderson if (addr == NULL) { 4657cf07cd1eSRichard Henderson return false; 4658cf07cd1eSRichard Henderson } 4659cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4660cf07cd1eSRichard Henderson 4661cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4662cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4663cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4664cf07cd1eSRichard Henderson return advance_pc(dc); 4665cf07cd1eSRichard Henderson } 4666cf07cd1eSRichard Henderson 4667dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4668dca544b9SRichard Henderson { 4669dca544b9SRichard Henderson TCGv addr, dst, src; 4670dca544b9SRichard Henderson DisasASI da; 4671dca544b9SRichard Henderson 4672dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4673dca544b9SRichard Henderson if (addr == NULL) { 4674dca544b9SRichard Henderson return false; 4675dca544b9SRichard Henderson } 4676dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4677dca544b9SRichard Henderson 4678dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4679dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4680dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4681dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4682dca544b9SRichard Henderson return advance_pc(dc); 4683dca544b9SRichard Henderson } 4684dca544b9SRichard Henderson 4685d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4686d0a11d25SRichard Henderson { 4687d0a11d25SRichard Henderson TCGv addr, o, n, c; 4688d0a11d25SRichard Henderson DisasASI da; 4689d0a11d25SRichard Henderson 4690d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4691d0a11d25SRichard Henderson if (addr == NULL) { 4692d0a11d25SRichard Henderson return false; 4693d0a11d25SRichard Henderson } 4694d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4695d0a11d25SRichard Henderson 4696d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4697d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4698d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4699d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4700d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4701d0a11d25SRichard Henderson return advance_pc(dc); 4702d0a11d25SRichard Henderson } 4703d0a11d25SRichard Henderson 4704d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4705d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4706d0a11d25SRichard Henderson 470706c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 470806c060d9SRichard Henderson { 470906c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 471006c060d9SRichard Henderson DisasASI da; 471106c060d9SRichard Henderson 471206c060d9SRichard Henderson if (addr == NULL) { 471306c060d9SRichard Henderson return false; 471406c060d9SRichard Henderson } 471506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 471606c060d9SRichard Henderson return true; 471706c060d9SRichard Henderson } 471806c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 471906c060d9SRichard Henderson return true; 472006c060d9SRichard Henderson } 472106c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4722287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 472306c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 472406c060d9SRichard Henderson return advance_pc(dc); 472506c060d9SRichard Henderson } 472606c060d9SRichard Henderson 472706c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 472806c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 472906c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 473006c060d9SRichard Henderson 4731287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4732287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4733287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4734287b1152SRichard Henderson 473506c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 473606c060d9SRichard Henderson { 473706c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 473806c060d9SRichard Henderson DisasASI da; 473906c060d9SRichard Henderson 474006c060d9SRichard Henderson if (addr == NULL) { 474106c060d9SRichard Henderson return false; 474206c060d9SRichard Henderson } 474306c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 474406c060d9SRichard Henderson return true; 474506c060d9SRichard Henderson } 474606c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 474706c060d9SRichard Henderson return true; 474806c060d9SRichard Henderson } 474906c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4750287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 475106c060d9SRichard Henderson return advance_pc(dc); 475206c060d9SRichard Henderson } 475306c060d9SRichard Henderson 475406c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 475506c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 475606c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 475706c060d9SRichard Henderson 4758287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4759287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4760287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4761287b1152SRichard Henderson 476206c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 476306c060d9SRichard Henderson { 476406c060d9SRichard Henderson if (!avail_32(dc)) { 476506c060d9SRichard Henderson return false; 476606c060d9SRichard Henderson } 476706c060d9SRichard Henderson if (!supervisor(dc)) { 476806c060d9SRichard Henderson return raise_priv(dc); 476906c060d9SRichard Henderson } 477006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 477106c060d9SRichard Henderson return true; 477206c060d9SRichard Henderson } 477306c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 477406c060d9SRichard Henderson return true; 477506c060d9SRichard Henderson } 477606c060d9SRichard Henderson 4777da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4778da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 47793d3c0673SRichard Henderson { 4780da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47813d3c0673SRichard Henderson if (addr == NULL) { 47823d3c0673SRichard Henderson return false; 47833d3c0673SRichard Henderson } 47843d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47853d3c0673SRichard Henderson return true; 47863d3c0673SRichard Henderson } 4787da681406SRichard Henderson tmp = tcg_temp_new(); 4788da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4789da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4790da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4791da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4792da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 47933d3c0673SRichard Henderson return advance_pc(dc); 47943d3c0673SRichard Henderson } 47953d3c0673SRichard Henderson 4796da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4797da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47983d3c0673SRichard Henderson 47993d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 48003d3c0673SRichard Henderson { 48013d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 48023d3c0673SRichard Henderson if (addr == NULL) { 48033d3c0673SRichard Henderson return false; 48043d3c0673SRichard Henderson } 48053d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 48063d3c0673SRichard Henderson return true; 48073d3c0673SRichard Henderson } 48083d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 48093d3c0673SRichard Henderson return advance_pc(dc); 48103d3c0673SRichard Henderson } 48113d3c0673SRichard Henderson 48123d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 48133d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 48143d3c0673SRichard Henderson 4815baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4816baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4817baf3dbf2SRichard Henderson { 4818baf3dbf2SRichard Henderson TCGv_i32 tmp; 4819baf3dbf2SRichard Henderson 4820baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4821baf3dbf2SRichard Henderson return true; 4822baf3dbf2SRichard Henderson } 4823baf3dbf2SRichard Henderson 4824baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4825baf3dbf2SRichard Henderson func(tmp, tmp); 4826baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4827baf3dbf2SRichard Henderson return advance_pc(dc); 4828baf3dbf2SRichard Henderson } 4829baf3dbf2SRichard Henderson 4830baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4831baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4832baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4833baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4834baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4835baf3dbf2SRichard Henderson 4836c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4837c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4838c6d83e4fSRichard Henderson { 4839c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4840c6d83e4fSRichard Henderson 4841c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4842c6d83e4fSRichard Henderson return true; 4843c6d83e4fSRichard Henderson } 4844c6d83e4fSRichard Henderson 4845c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4846c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4847c6d83e4fSRichard Henderson func(dst, src); 4848c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4849c6d83e4fSRichard Henderson return advance_pc(dc); 4850c6d83e4fSRichard Henderson } 4851c6d83e4fSRichard Henderson 4852c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4853c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4854c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4855c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4856c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4857c6d83e4fSRichard Henderson 4858fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4859fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4860fcf5ef2aSThomas Huth goto illegal_insn; 4861fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4862fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4863fcf5ef2aSThomas Huth goto nfpu_insn; 4864fcf5ef2aSThomas Huth 4865fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4866878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4867fcf5ef2aSThomas Huth { 4868fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4869dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 48703d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 487106c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 48723d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 487306c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4874fcf5ef2aSThomas Huth 4875fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4876fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4877fcf5ef2aSThomas Huth 4878fcf5ef2aSThomas Huth switch (opc) { 48796d2a0768SRichard Henderson case 0: 48806d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 488123ada1b1SRichard Henderson case 1: 488223ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4883fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4884fcf5ef2aSThomas Huth { 48858f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4886af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4887fcf5ef2aSThomas Huth 4888af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4889fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4890fcf5ef2aSThomas Huth goto jmp_insn; 4891fcf5ef2aSThomas Huth } 4892fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4893fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4894fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4895fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4896fcf5ef2aSThomas Huth 4897fcf5ef2aSThomas Huth switch (xop) { 4898fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4899fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4900fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4901c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 4902c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 4903c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 4904baf3dbf2SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4905fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4906fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4909fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4910fcf5ef2aSThomas Huth break; 4911fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4912fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4913fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4916fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4917fcf5ef2aSThomas Huth break; 4918fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4919fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4920fcf5ef2aSThomas Huth break; 4921fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4922fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4923fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4924fcf5ef2aSThomas Huth break; 4925fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4926fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4929fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4930fcf5ef2aSThomas Huth break; 4931fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4932fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4933fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4934fcf5ef2aSThomas Huth break; 4935fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4936fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4937fcf5ef2aSThomas Huth break; 4938fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4939fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4940fcf5ef2aSThomas Huth break; 4941fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4942fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4943fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4944fcf5ef2aSThomas Huth break; 4945fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4946fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4947fcf5ef2aSThomas Huth break; 4948fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4949fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4950fcf5ef2aSThomas Huth break; 4951fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4952fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4953fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4954fcf5ef2aSThomas Huth break; 4955fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4956fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4957fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4961fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4962fcf5ef2aSThomas Huth break; 4963fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4964fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4967fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4968fcf5ef2aSThomas Huth break; 4969fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4970fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4971fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4972fcf5ef2aSThomas Huth break; 4973fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4974fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4977fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4978fcf5ef2aSThomas Huth break; 4979fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4980fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4981fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4982fcf5ef2aSThomas Huth break; 4983fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4984fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4985fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4986fcf5ef2aSThomas Huth break; 4987fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4988fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4989fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4990fcf5ef2aSThomas Huth break; 4991fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4992fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4993fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4994fcf5ef2aSThomas Huth break; 4995fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4996fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4997fcf5ef2aSThomas Huth break; 4998fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4999fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 5000fcf5ef2aSThomas Huth break; 5001fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 5002fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5003fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5006fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5007fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5008fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5009fcf5ef2aSThomas Huth break; 5010fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5011fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5012fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5013fcf5ef2aSThomas Huth break; 5014fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5015fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5016fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5019fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5020fcf5ef2aSThomas Huth break; 5021fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 5022fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5025fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5026fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5027fcf5ef2aSThomas Huth break; 5028fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 5029fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 5030fcf5ef2aSThomas Huth break; 5031fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 5032fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 5033fcf5ef2aSThomas Huth break; 5034fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5035fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5036fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5037fcf5ef2aSThomas Huth break; 5038fcf5ef2aSThomas Huth #endif 5039fcf5ef2aSThomas Huth default: 5040fcf5ef2aSThomas Huth goto illegal_insn; 5041fcf5ef2aSThomas Huth } 5042fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5043fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5044fcf5ef2aSThomas Huth int cond; 5045fcf5ef2aSThomas Huth #endif 5046fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5047fcf5ef2aSThomas Huth goto jmp_insn; 5048fcf5ef2aSThomas Huth } 5049fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5050fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5051fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5052fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5053fcf5ef2aSThomas Huth 5054fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5055fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5056fcf5ef2aSThomas Huth do { \ 5057fcf5ef2aSThomas Huth DisasCompare cmp; \ 5058fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5059fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5060fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5061fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5062fcf5ef2aSThomas Huth } while (0) 5063fcf5ef2aSThomas Huth 5064fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5065fcf5ef2aSThomas Huth FMOVR(s); 5066fcf5ef2aSThomas Huth break; 5067fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5068fcf5ef2aSThomas Huth FMOVR(d); 5069fcf5ef2aSThomas Huth break; 5070fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5071fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5072fcf5ef2aSThomas Huth FMOVR(q); 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth } 5075fcf5ef2aSThomas Huth #undef FMOVR 5076fcf5ef2aSThomas Huth #endif 5077fcf5ef2aSThomas Huth switch (xop) { 5078fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5079fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5080fcf5ef2aSThomas Huth do { \ 5081fcf5ef2aSThomas Huth DisasCompare cmp; \ 5082fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5083fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5084fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5085fcf5ef2aSThomas Huth } while (0) 5086fcf5ef2aSThomas Huth 5087fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5088fcf5ef2aSThomas Huth FMOVCC(0, s); 5089fcf5ef2aSThomas Huth break; 5090fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5091fcf5ef2aSThomas Huth FMOVCC(0, d); 5092fcf5ef2aSThomas Huth break; 5093fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5094fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5095fcf5ef2aSThomas Huth FMOVCC(0, q); 5096fcf5ef2aSThomas Huth break; 5097fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5098fcf5ef2aSThomas Huth FMOVCC(1, s); 5099fcf5ef2aSThomas Huth break; 5100fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5101fcf5ef2aSThomas Huth FMOVCC(1, d); 5102fcf5ef2aSThomas Huth break; 5103fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5104fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5105fcf5ef2aSThomas Huth FMOVCC(1, q); 5106fcf5ef2aSThomas Huth break; 5107fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5108fcf5ef2aSThomas Huth FMOVCC(2, s); 5109fcf5ef2aSThomas Huth break; 5110fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5111fcf5ef2aSThomas Huth FMOVCC(2, d); 5112fcf5ef2aSThomas Huth break; 5113fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5114fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5115fcf5ef2aSThomas Huth FMOVCC(2, q); 5116fcf5ef2aSThomas Huth break; 5117fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5118fcf5ef2aSThomas Huth FMOVCC(3, s); 5119fcf5ef2aSThomas Huth break; 5120fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5121fcf5ef2aSThomas Huth FMOVCC(3, d); 5122fcf5ef2aSThomas Huth break; 5123fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5124fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5125fcf5ef2aSThomas Huth FMOVCC(3, q); 5126fcf5ef2aSThomas Huth break; 5127fcf5ef2aSThomas Huth #undef FMOVCC 5128fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5129fcf5ef2aSThomas Huth do { \ 5130fcf5ef2aSThomas Huth DisasCompare cmp; \ 5131fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5132fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5133fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5134fcf5ef2aSThomas Huth } while (0) 5135fcf5ef2aSThomas Huth 5136fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5137fcf5ef2aSThomas Huth FMOVCC(0, s); 5138fcf5ef2aSThomas Huth break; 5139fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5140fcf5ef2aSThomas Huth FMOVCC(0, d); 5141fcf5ef2aSThomas Huth break; 5142fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5143fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5144fcf5ef2aSThomas Huth FMOVCC(0, q); 5145fcf5ef2aSThomas Huth break; 5146fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5147fcf5ef2aSThomas Huth FMOVCC(1, s); 5148fcf5ef2aSThomas Huth break; 5149fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5150fcf5ef2aSThomas Huth FMOVCC(1, d); 5151fcf5ef2aSThomas Huth break; 5152fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5153fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5154fcf5ef2aSThomas Huth FMOVCC(1, q); 5155fcf5ef2aSThomas Huth break; 5156fcf5ef2aSThomas Huth #undef FMOVCC 5157fcf5ef2aSThomas Huth #endif 5158fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5159fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5160fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5161fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5162fcf5ef2aSThomas Huth break; 5163fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5164fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5165fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5166fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5169fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5170fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5171fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5172fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5173fcf5ef2aSThomas Huth break; 5174fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5175fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5176fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5177fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5178fcf5ef2aSThomas Huth break; 5179fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5180fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5181fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5182fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5183fcf5ef2aSThomas Huth break; 5184fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5185fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5186fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5187fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5188fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth default: 5191fcf5ef2aSThomas Huth goto illegal_insn; 5192fcf5ef2aSThomas Huth } 5193d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5194fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5195d3c7e8adSRichard Henderson /* VIS */ 5196fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5197fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5198fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5199fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5200fcf5ef2aSThomas Huth goto jmp_insn; 5201fcf5ef2aSThomas Huth } 5202fcf5ef2aSThomas Huth 5203fcf5ef2aSThomas Huth switch (opf) { 5204fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5205fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5206fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5207fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5208fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5209fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5210fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5211fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5212fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5213fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5214fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5215fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5216fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5217fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5218fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5219fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5220fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5221fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5222baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5223baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5224baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5225baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5226c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5227c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5228c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5229c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 523039ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5231fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5232fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5233fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5234fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5235fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5236fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5237fcf5ef2aSThomas Huth break; 5238fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5239fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5240fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5241fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5242fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5243fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5244fcf5ef2aSThomas Huth break; 5245fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5246fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5247fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5248fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5249fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5250fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5251fcf5ef2aSThomas Huth break; 5252fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5253fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5254fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5255fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5256fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5257fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5258fcf5ef2aSThomas Huth break; 5259fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5260fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5261fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5262fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5263fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5264fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5265fcf5ef2aSThomas Huth break; 5266fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5267fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5268fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5269fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5270fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5271fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5272fcf5ef2aSThomas Huth break; 5273fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5274fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5275fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5276fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5277fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5278fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5279fcf5ef2aSThomas Huth break; 5280fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5281fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5282fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5283fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5284fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5285fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5286fcf5ef2aSThomas Huth break; 5287fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 5288fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5289fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 5290fcf5ef2aSThomas Huth break; 5291fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 5292fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5293fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5294fcf5ef2aSThomas Huth break; 5295fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5296fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5297fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5298fcf5ef2aSThomas Huth break; 5299fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5300fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5301fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5302fcf5ef2aSThomas Huth break; 5303fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5304fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5305fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5306fcf5ef2aSThomas Huth break; 5307fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5308fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5309fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5310fcf5ef2aSThomas Huth break; 5311fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5312fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5313fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5314fcf5ef2aSThomas Huth break; 5315fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5316fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5317fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5318fcf5ef2aSThomas Huth break; 5319fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5320fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5321fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5322fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5323fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5324fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5325fcf5ef2aSThomas Huth break; 5326fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5327fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5328fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5329fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5330fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5331fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5332fcf5ef2aSThomas Huth break; 5333fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5334fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5335fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5336fcf5ef2aSThomas Huth break; 5337fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5338fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5339fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5340fcf5ef2aSThomas Huth break; 5341fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5342fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5343fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5344fcf5ef2aSThomas Huth break; 5345fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5346fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5347fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5348fcf5ef2aSThomas Huth break; 5349fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5350fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5351fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5352fcf5ef2aSThomas Huth break; 5353fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5354fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5355*fafba1bbSRichard Henderson gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_vec_add16_i64); 5356fcf5ef2aSThomas Huth break; 5357fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5358fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5359*fafba1bbSRichard Henderson gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_vec_add16_i32); 5360fcf5ef2aSThomas Huth break; 5361fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5362fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5363*fafba1bbSRichard Henderson gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_vec_add32_i64); 5364fcf5ef2aSThomas Huth break; 5365fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5366fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5367fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5368fcf5ef2aSThomas Huth break; 5369fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5370fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5371*fafba1bbSRichard Henderson gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_vec_sub16_i64); 5372fcf5ef2aSThomas Huth break; 5373fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5374fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5375*fafba1bbSRichard Henderson gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_vec_sub16_i32); 5376fcf5ef2aSThomas Huth break; 5377fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5378fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5379*fafba1bbSRichard Henderson gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_vec_add32_i64); 5380fcf5ef2aSThomas Huth break; 5381fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5382fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5383fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5384fcf5ef2aSThomas Huth break; 5385fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5386fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5387fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5388fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5389fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5390fcf5ef2aSThomas Huth break; 5391fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5392fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5393fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5394fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5395fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5396fcf5ef2aSThomas Huth break; 5397fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5398fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5399fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5400fcf5ef2aSThomas Huth break; 5401fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5402fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5403fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5404fcf5ef2aSThomas Huth break; 5405fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5406fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5407fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5408fcf5ef2aSThomas Huth break; 5409fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5410fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5411fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5412fcf5ef2aSThomas Huth break; 5413fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5414fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5415fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5416fcf5ef2aSThomas Huth break; 5417fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5418fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5419fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5420fcf5ef2aSThomas Huth break; 5421fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5422fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5423fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5424fcf5ef2aSThomas Huth break; 5425fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5426fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5427fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5428fcf5ef2aSThomas Huth break; 5429fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5430fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5431fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5432fcf5ef2aSThomas Huth break; 5433fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5434fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5435fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5436fcf5ef2aSThomas Huth break; 5437fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5438fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5439fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5440fcf5ef2aSThomas Huth break; 5441fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5442fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5443fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5444fcf5ef2aSThomas Huth break; 5445fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5446fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5447fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5448fcf5ef2aSThomas Huth break; 5449fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5450fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5451fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5452fcf5ef2aSThomas Huth break; 5453fcf5ef2aSThomas Huth break; 5454fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5455fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5456fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5457fcf5ef2aSThomas Huth break; 5458fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5459fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5460fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5461fcf5ef2aSThomas Huth break; 5462fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5463fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5464fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5465fcf5ef2aSThomas Huth break; 5466fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5467fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5468fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5469fcf5ef2aSThomas Huth break; 5470fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5471fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5472fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5473fcf5ef2aSThomas Huth break; 5474fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5475fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5476fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5477fcf5ef2aSThomas Huth break; 5478fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5479fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5480fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5481fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5482fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5483fcf5ef2aSThomas Huth break; 5484fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5485fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5486fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5487fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5488fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5489fcf5ef2aSThomas Huth break; 5490fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5491fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5492fcf5ef2aSThomas Huth // XXX 5493fcf5ef2aSThomas Huth goto illegal_insn; 5494fcf5ef2aSThomas Huth default: 5495fcf5ef2aSThomas Huth goto illegal_insn; 5496fcf5ef2aSThomas Huth } 5497fcf5ef2aSThomas Huth #endif 54988f75b8a4SRichard Henderson } else { 5499d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5500fcf5ef2aSThomas Huth } 5501fcf5ef2aSThomas Huth } 5502fcf5ef2aSThomas Huth break; 5503fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 55040880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5505fcf5ef2aSThomas Huth } 5506878cc677SRichard Henderson advance_pc(dc); 5507fcf5ef2aSThomas Huth jmp_insn: 5508a6ca81cbSRichard Henderson return; 5509fcf5ef2aSThomas Huth illegal_insn: 5510fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5511a6ca81cbSRichard Henderson return; 5512fcf5ef2aSThomas Huth nfpu_insn: 5513fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5514a6ca81cbSRichard Henderson return; 5515fcf5ef2aSThomas Huth } 5516fcf5ef2aSThomas Huth 55176e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5518fcf5ef2aSThomas Huth { 55196e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5520b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55216e61bc94SEmilio G. Cota int bound; 5522af00be49SEmilio G. Cota 5523af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55246e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5525fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55266e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5527576e1c4cSIgor Mammedov dc->def = &env->def; 55286e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55296e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5530c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55316e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5532c9b459aaSArtyom Tarasenko #endif 5533fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5534fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55356e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5536c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55376e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5538c9b459aaSArtyom Tarasenko #endif 5539fcf5ef2aSThomas Huth #endif 55406e61bc94SEmilio G. Cota /* 55416e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55426e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55436e61bc94SEmilio G. Cota */ 55446e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55456e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5546af00be49SEmilio G. Cota } 5547fcf5ef2aSThomas Huth 55486e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55496e61bc94SEmilio G. Cota { 55506e61bc94SEmilio G. Cota } 55516e61bc94SEmilio G. Cota 55526e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55536e61bc94SEmilio G. Cota { 55546e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5555633c4283SRichard Henderson target_ulong npc = dc->npc; 55566e61bc94SEmilio G. Cota 5557633c4283SRichard Henderson if (npc & 3) { 5558633c4283SRichard Henderson switch (npc) { 5559633c4283SRichard Henderson case JUMP_PC: 5560fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5561633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5562633c4283SRichard Henderson break; 5563633c4283SRichard Henderson case DYNAMIC_PC: 5564633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5565633c4283SRichard Henderson npc = DYNAMIC_PC; 5566633c4283SRichard Henderson break; 5567633c4283SRichard Henderson default: 5568633c4283SRichard Henderson g_assert_not_reached(); 5569fcf5ef2aSThomas Huth } 55706e61bc94SEmilio G. Cota } 5571633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5572633c4283SRichard Henderson } 5573fcf5ef2aSThomas Huth 55746e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55756e61bc94SEmilio G. Cota { 55766e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5577b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55786e61bc94SEmilio G. Cota unsigned int insn; 5579fcf5ef2aSThomas Huth 55804e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5581af00be49SEmilio G. Cota dc->base.pc_next += 4; 5582878cc677SRichard Henderson 5583878cc677SRichard Henderson if (!decode(dc, insn)) { 5584878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5585878cc677SRichard Henderson } 5586fcf5ef2aSThomas Huth 5587af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55886e61bc94SEmilio G. Cota return; 5589c5e6ccdfSEmilio G. Cota } 5590af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55916e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5592af00be49SEmilio G. Cota } 55936e61bc94SEmilio G. Cota } 5594fcf5ef2aSThomas Huth 55956e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55966e61bc94SEmilio G. Cota { 55976e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5598186e7890SRichard Henderson DisasDelayException *e, *e_next; 5599633c4283SRichard Henderson bool may_lookup; 56006e61bc94SEmilio G. Cota 560146bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 560246bb0137SMark Cave-Ayland case DISAS_NEXT: 560346bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5604633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5605fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5606fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5607633c4283SRichard Henderson break; 5608fcf5ef2aSThomas Huth } 5609633c4283SRichard Henderson 5610930f1865SRichard Henderson may_lookup = true; 5611633c4283SRichard Henderson if (dc->pc & 3) { 5612633c4283SRichard Henderson switch (dc->pc) { 5613633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5614633c4283SRichard Henderson break; 5615633c4283SRichard Henderson case DYNAMIC_PC: 5616633c4283SRichard Henderson may_lookup = false; 5617633c4283SRichard Henderson break; 5618633c4283SRichard Henderson default: 5619633c4283SRichard Henderson g_assert_not_reached(); 5620633c4283SRichard Henderson } 5621633c4283SRichard Henderson } else { 5622633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5623633c4283SRichard Henderson } 5624633c4283SRichard Henderson 5625930f1865SRichard Henderson if (dc->npc & 3) { 5626930f1865SRichard Henderson switch (dc->npc) { 5627930f1865SRichard Henderson case JUMP_PC: 5628930f1865SRichard Henderson gen_generic_branch(dc); 5629930f1865SRichard Henderson break; 5630930f1865SRichard Henderson case DYNAMIC_PC: 5631930f1865SRichard Henderson may_lookup = false; 5632930f1865SRichard Henderson break; 5633930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5634930f1865SRichard Henderson break; 5635930f1865SRichard Henderson default: 5636930f1865SRichard Henderson g_assert_not_reached(); 5637930f1865SRichard Henderson } 5638930f1865SRichard Henderson } else { 5639930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5640930f1865SRichard Henderson } 5641633c4283SRichard Henderson if (may_lookup) { 5642633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5643633c4283SRichard Henderson } else { 564407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5645fcf5ef2aSThomas Huth } 564646bb0137SMark Cave-Ayland break; 564746bb0137SMark Cave-Ayland 564846bb0137SMark Cave-Ayland case DISAS_NORETURN: 564946bb0137SMark Cave-Ayland break; 565046bb0137SMark Cave-Ayland 565146bb0137SMark Cave-Ayland case DISAS_EXIT: 565246bb0137SMark Cave-Ayland /* Exit TB */ 565346bb0137SMark Cave-Ayland save_state(dc); 565446bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 565546bb0137SMark Cave-Ayland break; 565646bb0137SMark Cave-Ayland 565746bb0137SMark Cave-Ayland default: 565846bb0137SMark Cave-Ayland g_assert_not_reached(); 5659fcf5ef2aSThomas Huth } 5660186e7890SRichard Henderson 5661186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5662186e7890SRichard Henderson gen_set_label(e->lab); 5663186e7890SRichard Henderson 5664186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5665186e7890SRichard Henderson if (e->npc % 4 == 0) { 5666186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5667186e7890SRichard Henderson } 5668186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5669186e7890SRichard Henderson 5670186e7890SRichard Henderson e_next = e->next; 5671186e7890SRichard Henderson g_free(e); 5672186e7890SRichard Henderson } 5673fcf5ef2aSThomas Huth } 56746e61bc94SEmilio G. Cota 56758eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56768eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56776e61bc94SEmilio G. Cota { 56788eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56798eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56806e61bc94SEmilio G. Cota } 56816e61bc94SEmilio G. Cota 56826e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56836e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56846e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56856e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56866e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56876e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56886e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56896e61bc94SEmilio G. Cota }; 56906e61bc94SEmilio G. Cota 5691597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5692306c8721SRichard Henderson target_ulong pc, void *host_pc) 56936e61bc94SEmilio G. Cota { 56946e61bc94SEmilio G. Cota DisasContext dc = {}; 56956e61bc94SEmilio G. Cota 5696306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5697fcf5ef2aSThomas Huth } 5698fcf5ef2aSThomas Huth 569955c3ceefSRichard Henderson void sparc_tcg_init(void) 5700fcf5ef2aSThomas Huth { 5701fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5702fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5703fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5704fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5705fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5706fcf5ef2aSThomas Huth }; 5707fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5708fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5709fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5710fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5711fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5712fcf5ef2aSThomas Huth }; 5713fcf5ef2aSThomas Huth 5714fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5715fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5716fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5717fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5718fcf5ef2aSThomas Huth #endif 5719fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5720fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5721fcf5ef2aSThomas Huth }; 5722fcf5ef2aSThomas Huth 5723fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5724fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5725fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5726fcf5ef2aSThomas Huth #endif 5727fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5728fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5729fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5730fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5731fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5732fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5733fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5734fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5735fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5736fcf5ef2aSThomas Huth }; 5737fcf5ef2aSThomas Huth 5738fcf5ef2aSThomas Huth unsigned int i; 5739fcf5ef2aSThomas Huth 5740ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5741fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5742fcf5ef2aSThomas Huth "regwptr"); 5743fcf5ef2aSThomas Huth 5744fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5745ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5746fcf5ef2aSThomas Huth } 5747fcf5ef2aSThomas Huth 5748fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5749ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5750fcf5ef2aSThomas Huth } 5751fcf5ef2aSThomas Huth 5752f764718dSRichard Henderson cpu_regs[0] = NULL; 5753fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5754ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5755fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5756fcf5ef2aSThomas Huth gregnames[i]); 5757fcf5ef2aSThomas Huth } 5758fcf5ef2aSThomas Huth 5759fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5760fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5761fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5762fcf5ef2aSThomas Huth gregnames[i]); 5763fcf5ef2aSThomas Huth } 5764fcf5ef2aSThomas Huth 5765fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5766ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5767fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5768fcf5ef2aSThomas Huth fregnames[i]); 5769fcf5ef2aSThomas Huth } 5770fcf5ef2aSThomas Huth } 5771fcf5ef2aSThomas Huth 5772f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5773f36aaa53SRichard Henderson const TranslationBlock *tb, 5774f36aaa53SRichard Henderson const uint64_t *data) 5775fcf5ef2aSThomas Huth { 5776f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5777f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5778fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5779fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5780fcf5ef2aSThomas Huth 5781fcf5ef2aSThomas Huth env->pc = pc; 5782fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5783fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5784fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5785fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5786fcf5ef2aSThomas Huth if (env->cond) { 5787fcf5ef2aSThomas Huth env->npc = npc & ~3; 5788fcf5ef2aSThomas Huth } else { 5789fcf5ef2aSThomas Huth env->npc = pc + 4; 5790fcf5ef2aSThomas Huth } 5791fcf5ef2aSThomas Huth } else { 5792fcf5ef2aSThomas Huth env->npc = npc; 5793fcf5ef2aSThomas Huth } 5794fcf5ef2aSThomas Huth } 5795