1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 10fcf5ef2aSThomas Huth version 2 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27fcf5ef2aSThomas Huth #include "tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth #define DEBUG_DISAS 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 40fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 41fcf5ef2aSThomas Huth according to jump_pc[T2] */ 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth /* global register indexes */ 44fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 45fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 46fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 47fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 48fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 49fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 50fcf5ef2aSThomas Huth static TCGv cpu_y; 51fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 52fcf5ef2aSThomas Huth static TCGv cpu_tbr; 53fcf5ef2aSThomas Huth #endif 54fcf5ef2aSThomas Huth static TCGv cpu_cond; 55fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 56fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 57fcf5ef2aSThomas Huth static TCGv cpu_gsr; 58fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 59fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 60fcf5ef2aSThomas Huth #else 61fcf5ef2aSThomas Huth static TCGv cpu_wim; 62fcf5ef2aSThomas Huth #endif 63fcf5ef2aSThomas Huth /* Floating point registers */ 64fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 65fcf5ef2aSThomas Huth 66fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 67fcf5ef2aSThomas Huth 68fcf5ef2aSThomas Huth typedef struct DisasContext { 69fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 70fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 71fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 72fcf5ef2aSThomas Huth int is_br; 73fcf5ef2aSThomas Huth int mem_idx; 74c9b459aaSArtyom Tarasenko bool fpu_enabled; 75c9b459aaSArtyom Tarasenko bool address_mask_32bit; 76c9b459aaSArtyom Tarasenko bool singlestep; 77c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 78c9b459aaSArtyom Tarasenko bool supervisor; 79c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 80c9b459aaSArtyom Tarasenko bool hypervisor; 81c9b459aaSArtyom Tarasenko #endif 82c9b459aaSArtyom Tarasenko #endif 83c9b459aaSArtyom Tarasenko 84fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 85fcf5ef2aSThomas Huth struct TranslationBlock *tb; 86fcf5ef2aSThomas Huth sparc_def_t *def; 87fcf5ef2aSThomas Huth TCGv_i32 t32[3]; 88fcf5ef2aSThomas Huth TCGv ttl[5]; 89fcf5ef2aSThomas Huth int n_t32; 90fcf5ef2aSThomas Huth int n_ttl; 91fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 92fcf5ef2aSThomas Huth int fprs_dirty; 93fcf5ef2aSThomas Huth int asi; 94fcf5ef2aSThomas Huth #endif 95fcf5ef2aSThomas Huth } DisasContext; 96fcf5ef2aSThomas Huth 97fcf5ef2aSThomas Huth typedef struct { 98fcf5ef2aSThomas Huth TCGCond cond; 99fcf5ef2aSThomas Huth bool is_bool; 100fcf5ef2aSThomas Huth bool g1, g2; 101fcf5ef2aSThomas Huth TCGv c1, c2; 102fcf5ef2aSThomas Huth } DisasCompare; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth // This function uses non-native bit order 105fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 106fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 109fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 110fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 113fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 114fcf5ef2aSThomas Huth 115fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 116fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 117fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 118fcf5ef2aSThomas Huth #else 119fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 120fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 121fcf5ef2aSThomas Huth #endif 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 124fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 127fcf5ef2aSThomas Huth { 128fcf5ef2aSThomas Huth len = 32 - len; 129fcf5ef2aSThomas Huth return (x << len) >> len; 130fcf5ef2aSThomas Huth } 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 133fcf5ef2aSThomas Huth 134fcf5ef2aSThomas Huth static inline TCGv_i32 get_temp_i32(DisasContext *dc) 135fcf5ef2aSThomas Huth { 136fcf5ef2aSThomas Huth TCGv_i32 t; 137fcf5ef2aSThomas Huth assert(dc->n_t32 < ARRAY_SIZE(dc->t32)); 138fcf5ef2aSThomas Huth dc->t32[dc->n_t32++] = t = tcg_temp_new_i32(); 139fcf5ef2aSThomas Huth return t; 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth static inline TCGv get_temp_tl(DisasContext *dc) 143fcf5ef2aSThomas Huth { 144fcf5ef2aSThomas Huth TCGv t; 145fcf5ef2aSThomas Huth assert(dc->n_ttl < ARRAY_SIZE(dc->ttl)); 146fcf5ef2aSThomas Huth dc->ttl[dc->n_ttl++] = t = tcg_temp_new(); 147fcf5ef2aSThomas Huth return t; 148fcf5ef2aSThomas Huth } 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd) 151fcf5ef2aSThomas Huth { 152fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 153fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 154fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 155fcf5ef2aSThomas Huth we can avoid setting it again. */ 156fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 157fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 158fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 159fcf5ef2aSThomas Huth } 160fcf5ef2aSThomas Huth #endif 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth /* floating point registers moves */ 164fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 165fcf5ef2aSThomas Huth { 166fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 167fcf5ef2aSThomas Huth if (src & 1) { 168fcf5ef2aSThomas Huth return TCGV_LOW(cpu_fpr[src / 2]); 169fcf5ef2aSThomas Huth } else { 170fcf5ef2aSThomas Huth return TCGV_HIGH(cpu_fpr[src / 2]); 171fcf5ef2aSThomas Huth } 172fcf5ef2aSThomas Huth #else 173fcf5ef2aSThomas Huth TCGv_i32 ret = get_temp_i32(dc); 174dc41aa7dSRichard Henderson if (src & 1) { 175dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 176dc41aa7dSRichard Henderson } else { 177dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 178fcf5ef2aSThomas Huth } 179dc41aa7dSRichard Henderson return ret; 180fcf5ef2aSThomas Huth #endif 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth 183fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 184fcf5ef2aSThomas Huth { 185fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 186fcf5ef2aSThomas Huth if (dst & 1) { 187fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_LOW(cpu_fpr[dst / 2]), v); 188fcf5ef2aSThomas Huth } else { 189fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_HIGH(cpu_fpr[dst / 2]), v); 190fcf5ef2aSThomas Huth } 191fcf5ef2aSThomas Huth #else 192dc41aa7dSRichard Henderson TCGv_i64 t = (TCGv_i64)v; 193fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 194fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 195fcf5ef2aSThomas Huth #endif 196fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 197fcf5ef2aSThomas Huth } 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 200fcf5ef2aSThomas Huth { 201fcf5ef2aSThomas Huth return get_temp_i32(dc); 202fcf5ef2aSThomas Huth } 203fcf5ef2aSThomas Huth 204fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 205fcf5ef2aSThomas Huth { 206fcf5ef2aSThomas Huth src = DFPREG(src); 207fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 211fcf5ef2aSThomas Huth { 212fcf5ef2aSThomas Huth dst = DFPREG(dst); 213fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 214fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 218fcf5ef2aSThomas Huth { 219fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 223fcf5ef2aSThomas Huth { 224fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 225fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 226fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 227fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 231fcf5ef2aSThomas Huth { 232fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 234fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 239fcf5ef2aSThomas Huth { 240fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 242fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 247fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 248fcf5ef2aSThomas Huth { 249fcf5ef2aSThomas Huth dst = QFPREG(dst); 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 252fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 253fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 257fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 258fcf5ef2aSThomas Huth { 259fcf5ef2aSThomas Huth src = QFPREG(src); 260fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 264fcf5ef2aSThomas Huth { 265fcf5ef2aSThomas Huth src = QFPREG(src); 266fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 270fcf5ef2aSThomas Huth { 271fcf5ef2aSThomas Huth rd = QFPREG(rd); 272fcf5ef2aSThomas Huth rs = QFPREG(rs); 273fcf5ef2aSThomas Huth 274fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 275fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 276fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 277fcf5ef2aSThomas Huth } 278fcf5ef2aSThomas Huth #endif 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth /* moves */ 281fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 282fcf5ef2aSThomas Huth #define supervisor(dc) 0 283fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 284fcf5ef2aSThomas Huth #define hypervisor(dc) 0 285fcf5ef2aSThomas Huth #endif 286fcf5ef2aSThomas Huth #else 287fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 288c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 290fcf5ef2aSThomas Huth #else 291c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 292fcf5ef2aSThomas Huth #endif 293fcf5ef2aSThomas Huth #endif 294fcf5ef2aSThomas Huth 295fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 296fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 297fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 298fcf5ef2aSThomas Huth #else 299fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 303fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr) 304fcf5ef2aSThomas Huth { 305fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 306fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 307fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 308fcf5ef2aSThomas Huth #endif 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 311fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg) 312fcf5ef2aSThomas Huth { 313fcf5ef2aSThomas Huth if (reg > 0) { 314fcf5ef2aSThomas Huth assert(reg < 32); 315fcf5ef2aSThomas Huth return cpu_regs[reg]; 316fcf5ef2aSThomas Huth } else { 317fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 318fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 319fcf5ef2aSThomas Huth return t; 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 323fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 324fcf5ef2aSThomas Huth { 325fcf5ef2aSThomas Huth if (reg > 0) { 326fcf5ef2aSThomas Huth assert(reg < 32); 327fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 331fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth if (reg > 0) { 334fcf5ef2aSThomas Huth assert(reg < 32); 335fcf5ef2aSThomas Huth return cpu_regs[reg]; 336fcf5ef2aSThomas Huth } else { 337fcf5ef2aSThomas Huth return get_temp_tl(dc); 338fcf5ef2aSThomas Huth } 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *s, target_ulong pc, 342fcf5ef2aSThomas Huth target_ulong npc) 343fcf5ef2aSThomas Huth { 344fcf5ef2aSThomas Huth if (unlikely(s->singlestep)) { 345fcf5ef2aSThomas Huth return false; 346fcf5ef2aSThomas Huth } 347fcf5ef2aSThomas Huth 348fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 349fcf5ef2aSThomas Huth return (pc & TARGET_PAGE_MASK) == (s->tb->pc & TARGET_PAGE_MASK) && 350fcf5ef2aSThomas Huth (npc & TARGET_PAGE_MASK) == (s->tb->pc & TARGET_PAGE_MASK); 351fcf5ef2aSThomas Huth #else 352fcf5ef2aSThomas Huth return true; 353fcf5ef2aSThomas Huth #endif 354fcf5ef2aSThomas Huth } 355fcf5ef2aSThomas Huth 356fcf5ef2aSThomas Huth static inline void gen_goto_tb(DisasContext *s, int tb_num, 357fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 358fcf5ef2aSThomas Huth { 359fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 360fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 361fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 364fcf5ef2aSThomas Huth tcg_gen_exit_tb((uintptr_t)s->tb + tb_num); 365fcf5ef2aSThomas Huth } else { 366fcf5ef2aSThomas Huth /* jump to another page: currently not optimized */ 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 368fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 369fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 370fcf5ef2aSThomas Huth } 371fcf5ef2aSThomas Huth } 372fcf5ef2aSThomas Huth 373fcf5ef2aSThomas Huth // XXX suboptimal 374fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 375fcf5ef2aSThomas Huth { 376fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3770b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 378fcf5ef2aSThomas Huth } 379fcf5ef2aSThomas Huth 380fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 381fcf5ef2aSThomas Huth { 382fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3830b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 384fcf5ef2aSThomas Huth } 385fcf5ef2aSThomas Huth 386fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 387fcf5ef2aSThomas Huth { 388fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3890b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 390fcf5ef2aSThomas Huth } 391fcf5ef2aSThomas Huth 392fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 393fcf5ef2aSThomas Huth { 394fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3950b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 396fcf5ef2aSThomas Huth } 397fcf5ef2aSThomas Huth 398fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 399fcf5ef2aSThomas Huth { 400fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 401fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 402fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 403fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 404fcf5ef2aSThomas Huth } 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 407fcf5ef2aSThomas Huth { 408fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 411fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 412fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 413fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 414fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 415fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 416fcf5ef2aSThomas Huth #else 417fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 418fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 419fcf5ef2aSThomas Huth #endif 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 422fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 425fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 426fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 427fcf5ef2aSThomas Huth #endif 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth return carry_32; 430fcf5ef2aSThomas Huth } 431fcf5ef2aSThomas Huth 432fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 433fcf5ef2aSThomas Huth { 434fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 437fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 438fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 439fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 440fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 441fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 442fcf5ef2aSThomas Huth #else 443fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 444fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 445fcf5ef2aSThomas Huth #endif 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 448fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 449fcf5ef2aSThomas Huth 450fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 451fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 452fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 453fcf5ef2aSThomas Huth #endif 454fcf5ef2aSThomas Huth 455fcf5ef2aSThomas Huth return carry_32; 456fcf5ef2aSThomas Huth } 457fcf5ef2aSThomas Huth 458fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 459fcf5ef2aSThomas Huth TCGv src2, int update_cc) 460fcf5ef2aSThomas Huth { 461fcf5ef2aSThomas Huth TCGv_i32 carry_32; 462fcf5ef2aSThomas Huth TCGv carry; 463fcf5ef2aSThomas Huth 464fcf5ef2aSThomas Huth switch (dc->cc_op) { 465fcf5ef2aSThomas Huth case CC_OP_DIV: 466fcf5ef2aSThomas Huth case CC_OP_LOGIC: 467fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 468fcf5ef2aSThomas Huth if (update_cc) { 469fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 470fcf5ef2aSThomas Huth } else { 471fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 472fcf5ef2aSThomas Huth } 473fcf5ef2aSThomas Huth return; 474fcf5ef2aSThomas Huth 475fcf5ef2aSThomas Huth case CC_OP_ADD: 476fcf5ef2aSThomas Huth case CC_OP_TADD: 477fcf5ef2aSThomas Huth case CC_OP_TADDTV: 478fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 479fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 480fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 481fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 482fcf5ef2aSThomas Huth generated the carry in the first place. */ 483fcf5ef2aSThomas Huth carry = tcg_temp_new(); 484fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 485fcf5ef2aSThomas Huth tcg_temp_free(carry); 486fcf5ef2aSThomas Huth goto add_done; 487fcf5ef2aSThomas Huth } 488fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 489fcf5ef2aSThomas Huth break; 490fcf5ef2aSThomas Huth 491fcf5ef2aSThomas Huth case CC_OP_SUB: 492fcf5ef2aSThomas Huth case CC_OP_TSUB: 493fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 494fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 495fcf5ef2aSThomas Huth break; 496fcf5ef2aSThomas Huth 497fcf5ef2aSThomas Huth default: 498fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 499fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 500fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 501fcf5ef2aSThomas Huth break; 502fcf5ef2aSThomas Huth } 503fcf5ef2aSThomas Huth 504fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 505fcf5ef2aSThomas Huth carry = tcg_temp_new(); 506fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 507fcf5ef2aSThomas Huth #else 508fcf5ef2aSThomas Huth carry = carry_32; 509fcf5ef2aSThomas Huth #endif 510fcf5ef2aSThomas Huth 511fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 512fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 513fcf5ef2aSThomas Huth 514fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 515fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 516fcf5ef2aSThomas Huth tcg_temp_free(carry); 517fcf5ef2aSThomas Huth #endif 518fcf5ef2aSThomas Huth 519fcf5ef2aSThomas Huth add_done: 520fcf5ef2aSThomas Huth if (update_cc) { 521fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 522fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 523fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 524fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 525fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 526fcf5ef2aSThomas Huth } 527fcf5ef2aSThomas Huth } 528fcf5ef2aSThomas Huth 529fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 530fcf5ef2aSThomas Huth { 531fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 532fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 533fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 534fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 535fcf5ef2aSThomas Huth } 536fcf5ef2aSThomas Huth 537fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 538fcf5ef2aSThomas Huth TCGv src2, int update_cc) 539fcf5ef2aSThomas Huth { 540fcf5ef2aSThomas Huth TCGv_i32 carry_32; 541fcf5ef2aSThomas Huth TCGv carry; 542fcf5ef2aSThomas Huth 543fcf5ef2aSThomas Huth switch (dc->cc_op) { 544fcf5ef2aSThomas Huth case CC_OP_DIV: 545fcf5ef2aSThomas Huth case CC_OP_LOGIC: 546fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 547fcf5ef2aSThomas Huth if (update_cc) { 548fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 549fcf5ef2aSThomas Huth } else { 550fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 551fcf5ef2aSThomas Huth } 552fcf5ef2aSThomas Huth return; 553fcf5ef2aSThomas Huth 554fcf5ef2aSThomas Huth case CC_OP_ADD: 555fcf5ef2aSThomas Huth case CC_OP_TADD: 556fcf5ef2aSThomas Huth case CC_OP_TADDTV: 557fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 558fcf5ef2aSThomas Huth break; 559fcf5ef2aSThomas Huth 560fcf5ef2aSThomas Huth case CC_OP_SUB: 561fcf5ef2aSThomas Huth case CC_OP_TSUB: 562fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 563fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 564fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 565fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 566fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 567fcf5ef2aSThomas Huth generated the carry in the first place. */ 568fcf5ef2aSThomas Huth carry = tcg_temp_new(); 569fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 570fcf5ef2aSThomas Huth tcg_temp_free(carry); 571fcf5ef2aSThomas Huth goto sub_done; 572fcf5ef2aSThomas Huth } 573fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 574fcf5ef2aSThomas Huth break; 575fcf5ef2aSThomas Huth 576fcf5ef2aSThomas Huth default: 577fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 578fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 579fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 580fcf5ef2aSThomas Huth break; 581fcf5ef2aSThomas Huth } 582fcf5ef2aSThomas Huth 583fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 584fcf5ef2aSThomas Huth carry = tcg_temp_new(); 585fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 586fcf5ef2aSThomas Huth #else 587fcf5ef2aSThomas Huth carry = carry_32; 588fcf5ef2aSThomas Huth #endif 589fcf5ef2aSThomas Huth 590fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 591fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 594fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 595fcf5ef2aSThomas Huth tcg_temp_free(carry); 596fcf5ef2aSThomas Huth #endif 597fcf5ef2aSThomas Huth 598fcf5ef2aSThomas Huth sub_done: 599fcf5ef2aSThomas Huth if (update_cc) { 600fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 601fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 602fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 603fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 604fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth 608fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 609fcf5ef2aSThomas Huth { 610fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 611fcf5ef2aSThomas Huth 612fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 613fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 614fcf5ef2aSThomas Huth 615fcf5ef2aSThomas Huth /* old op: 616fcf5ef2aSThomas Huth if (!(env->y & 1)) 617fcf5ef2aSThomas Huth T1 = 0; 618fcf5ef2aSThomas Huth */ 619fcf5ef2aSThomas Huth zero = tcg_const_tl(0); 620fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 621fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 622fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 623fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 624fcf5ef2aSThomas Huth zero, cpu_cc_src2); 625fcf5ef2aSThomas Huth tcg_temp_free(zero); 626fcf5ef2aSThomas Huth 627fcf5ef2aSThomas Huth // b2 = T0 & 1; 628fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6290b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63008d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 631fcf5ef2aSThomas Huth 632fcf5ef2aSThomas Huth // b1 = N ^ V; 633fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 634fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 635fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 636fcf5ef2aSThomas Huth tcg_temp_free(r_temp); 637fcf5ef2aSThomas Huth 638fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 639fcf5ef2aSThomas Huth // src1 = T0; 640fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 641fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 642fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 643fcf5ef2aSThomas Huth tcg_temp_free(t0); 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 646fcf5ef2aSThomas Huth 647fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 648fcf5ef2aSThomas Huth } 649fcf5ef2aSThomas Huth 650fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 651fcf5ef2aSThomas Huth { 652fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 653fcf5ef2aSThomas Huth if (sign_ext) { 654fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 655fcf5ef2aSThomas Huth } else { 656fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 657fcf5ef2aSThomas Huth } 658fcf5ef2aSThomas Huth #else 659fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 660fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 661fcf5ef2aSThomas Huth 662fcf5ef2aSThomas Huth if (sign_ext) { 663fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 664fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 665fcf5ef2aSThomas Huth } else { 666fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 667fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 671fcf5ef2aSThomas Huth tcg_temp_free(t0); 672fcf5ef2aSThomas Huth tcg_temp_free(t1); 673fcf5ef2aSThomas Huth 674fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 675fcf5ef2aSThomas Huth #endif 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 679fcf5ef2aSThomas Huth { 680fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 681fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 684fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 685fcf5ef2aSThomas Huth { 686fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 687fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 688fcf5ef2aSThomas Huth } 689fcf5ef2aSThomas Huth 690fcf5ef2aSThomas Huth // 1 691fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst) 692fcf5ef2aSThomas Huth { 693fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 694fcf5ef2aSThomas Huth } 695fcf5ef2aSThomas Huth 696fcf5ef2aSThomas Huth // Z 697fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src) 698fcf5ef2aSThomas Huth { 699fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 700fcf5ef2aSThomas Huth } 701fcf5ef2aSThomas Huth 702fcf5ef2aSThomas Huth // Z | (N ^ V) 703fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 704fcf5ef2aSThomas Huth { 705fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 706fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 707fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 708fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 709fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 710fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 711fcf5ef2aSThomas Huth tcg_temp_free(t0); 712fcf5ef2aSThomas Huth } 713fcf5ef2aSThomas Huth 714fcf5ef2aSThomas Huth // N ^ V 715fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 716fcf5ef2aSThomas Huth { 717fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 718fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 719fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 720fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 721fcf5ef2aSThomas Huth tcg_temp_free(t0); 722fcf5ef2aSThomas Huth } 723fcf5ef2aSThomas Huth 724fcf5ef2aSThomas Huth // C | Z 725fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 726fcf5ef2aSThomas Huth { 727fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 728fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 729fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 730fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 731fcf5ef2aSThomas Huth tcg_temp_free(t0); 732fcf5ef2aSThomas Huth } 733fcf5ef2aSThomas Huth 734fcf5ef2aSThomas Huth // C 735fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 736fcf5ef2aSThomas Huth { 737fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 738fcf5ef2aSThomas Huth } 739fcf5ef2aSThomas Huth 740fcf5ef2aSThomas Huth // V 741fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 742fcf5ef2aSThomas Huth { 743fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 744fcf5ef2aSThomas Huth } 745fcf5ef2aSThomas Huth 746fcf5ef2aSThomas Huth // 0 747fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst) 748fcf5ef2aSThomas Huth { 749fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth // N 753fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 756fcf5ef2aSThomas Huth } 757fcf5ef2aSThomas Huth 758fcf5ef2aSThomas Huth // !Z 759fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 760fcf5ef2aSThomas Huth { 761fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 762fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 763fcf5ef2aSThomas Huth } 764fcf5ef2aSThomas Huth 765fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 766fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 767fcf5ef2aSThomas Huth { 768fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 769fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // !(N ^ V) 773fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 776fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 777fcf5ef2aSThomas Huth } 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth // !(C | Z) 780fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 781fcf5ef2aSThomas Huth { 782fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 783fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 784fcf5ef2aSThomas Huth } 785fcf5ef2aSThomas Huth 786fcf5ef2aSThomas Huth // !C 787fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 788fcf5ef2aSThomas Huth { 789fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 790fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // !N 794fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 797fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 798fcf5ef2aSThomas Huth } 799fcf5ef2aSThomas Huth 800fcf5ef2aSThomas Huth // !V 801fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 802fcf5ef2aSThomas Huth { 803fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 804fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 805fcf5ef2aSThomas Huth } 806fcf5ef2aSThomas Huth 807fcf5ef2aSThomas Huth /* 808fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 809fcf5ef2aSThomas Huth 0 = 810fcf5ef2aSThomas Huth 1 < 811fcf5ef2aSThomas Huth 2 > 812fcf5ef2aSThomas Huth 3 unordered 813fcf5ef2aSThomas Huth */ 814fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src, 815fcf5ef2aSThomas Huth unsigned int fcc_offset) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 818fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 821fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src, 822fcf5ef2aSThomas Huth unsigned int fcc_offset) 823fcf5ef2aSThomas Huth { 824fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 825fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth 828fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 829fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src, 830fcf5ef2aSThomas Huth unsigned int fcc_offset) 831fcf5ef2aSThomas Huth { 832fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 833fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 834fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 835fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 836fcf5ef2aSThomas Huth tcg_temp_free(t0); 837fcf5ef2aSThomas Huth } 838fcf5ef2aSThomas Huth 839fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 840fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src, 841fcf5ef2aSThomas Huth unsigned int fcc_offset) 842fcf5ef2aSThomas Huth { 843fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 844fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 845fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 846fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 847fcf5ef2aSThomas Huth tcg_temp_free(t0); 848fcf5ef2aSThomas Huth } 849fcf5ef2aSThomas Huth 850fcf5ef2aSThomas Huth // 1 or 3: FCC0 851fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src, 852fcf5ef2aSThomas Huth unsigned int fcc_offset) 853fcf5ef2aSThomas Huth { 854fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 855fcf5ef2aSThomas Huth } 856fcf5ef2aSThomas Huth 857fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 858fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src, 859fcf5ef2aSThomas Huth unsigned int fcc_offset) 860fcf5ef2aSThomas Huth { 861fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 862fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 863fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 864fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 865fcf5ef2aSThomas Huth tcg_temp_free(t0); 866fcf5ef2aSThomas Huth } 867fcf5ef2aSThomas Huth 868fcf5ef2aSThomas Huth // 2 or 3: FCC1 869fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src, 870fcf5ef2aSThomas Huth unsigned int fcc_offset) 871fcf5ef2aSThomas Huth { 872fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 876fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src, 877fcf5ef2aSThomas Huth unsigned int fcc_offset) 878fcf5ef2aSThomas Huth { 879fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 880fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 881fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 882fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 883fcf5ef2aSThomas Huth tcg_temp_free(t0); 884fcf5ef2aSThomas Huth } 885fcf5ef2aSThomas Huth 886fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 887fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src, 888fcf5ef2aSThomas Huth unsigned int fcc_offset) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 891fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 893fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 894fcf5ef2aSThomas Huth tcg_temp_free(t0); 895fcf5ef2aSThomas Huth } 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 898fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src, 899fcf5ef2aSThomas Huth unsigned int fcc_offset) 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 902fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 903fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 904fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 905fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 906fcf5ef2aSThomas Huth tcg_temp_free(t0); 907fcf5ef2aSThomas Huth } 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 910fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src, 911fcf5ef2aSThomas Huth unsigned int fcc_offset) 912fcf5ef2aSThomas Huth { 913fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 914fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 915fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 916fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 917fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 918fcf5ef2aSThomas Huth tcg_temp_free(t0); 919fcf5ef2aSThomas Huth } 920fcf5ef2aSThomas Huth 921fcf5ef2aSThomas Huth // 0 or 2: !FCC0 922fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src, 923fcf5ef2aSThomas Huth unsigned int fcc_offset) 924fcf5ef2aSThomas Huth { 925fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 926fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 927fcf5ef2aSThomas Huth } 928fcf5ef2aSThomas Huth 929fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 930fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src, 931fcf5ef2aSThomas Huth unsigned int fcc_offset) 932fcf5ef2aSThomas Huth { 933fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 934fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 935fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 936fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 937fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 938fcf5ef2aSThomas Huth tcg_temp_free(t0); 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth 941fcf5ef2aSThomas Huth // 0 or 1: !FCC1 942fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src, 943fcf5ef2aSThomas Huth unsigned int fcc_offset) 944fcf5ef2aSThomas Huth { 945fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 946fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 947fcf5ef2aSThomas Huth } 948fcf5ef2aSThomas Huth 949fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 950fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src, 951fcf5ef2aSThomas Huth unsigned int fcc_offset) 952fcf5ef2aSThomas Huth { 953fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 954fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 955fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 956fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 957fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 958fcf5ef2aSThomas Huth tcg_temp_free(t0); 959fcf5ef2aSThomas Huth } 960fcf5ef2aSThomas Huth 961fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 962fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src, 963fcf5ef2aSThomas Huth unsigned int fcc_offset) 964fcf5ef2aSThomas Huth { 965fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 966fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 967fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 968fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 969fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 970fcf5ef2aSThomas Huth tcg_temp_free(t0); 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1, 974fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 975fcf5ef2aSThomas Huth { 976fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 977fcf5ef2aSThomas Huth 978fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 979fcf5ef2aSThomas Huth 980fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 981fcf5ef2aSThomas Huth 982fcf5ef2aSThomas Huth gen_set_label(l1); 983fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 984fcf5ef2aSThomas Huth } 985fcf5ef2aSThomas Huth 986fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 987fcf5ef2aSThomas Huth { 988fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 989fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 994fcf5ef2aSThomas Huth 995fcf5ef2aSThomas Huth gen_set_label(l1); 996fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 997fcf5ef2aSThomas Huth 998fcf5ef2aSThomas Huth dc->is_br = 1; 999fcf5ef2aSThomas Huth } 1000fcf5ef2aSThomas Huth 1001fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 1002fcf5ef2aSThomas Huth { 1003fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 1004fcf5ef2aSThomas Huth 1005fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 1006fcf5ef2aSThomas Huth dc->pc = npc; 1007fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 1008fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 1009fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 1010fcf5ef2aSThomas Huth } else { 1011fcf5ef2aSThomas Huth TCGv t, z; 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1014fcf5ef2aSThomas Huth 1015fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1016fcf5ef2aSThomas Huth t = tcg_const_tl(pc1); 1017fcf5ef2aSThomas Huth z = tcg_const_tl(0); 1018fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 1019fcf5ef2aSThomas Huth tcg_temp_free(t); 1020fcf5ef2aSThomas Huth tcg_temp_free(z); 1021fcf5ef2aSThomas Huth 1022fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1023fcf5ef2aSThomas Huth } 1024fcf5ef2aSThomas Huth } 1025fcf5ef2aSThomas Huth 1026fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc) 1027fcf5ef2aSThomas Huth { 1028fcf5ef2aSThomas Huth TCGv npc0 = tcg_const_tl(dc->jump_pc[0]); 1029fcf5ef2aSThomas Huth TCGv npc1 = tcg_const_tl(dc->jump_pc[1]); 1030fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 1031fcf5ef2aSThomas Huth 1032fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1033fcf5ef2aSThomas Huth 1034fcf5ef2aSThomas Huth tcg_temp_free(npc0); 1035fcf5ef2aSThomas Huth tcg_temp_free(npc1); 1036fcf5ef2aSThomas Huth tcg_temp_free(zero); 1037fcf5ef2aSThomas Huth } 1038fcf5ef2aSThomas Huth 1039fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1040fcf5ef2aSThomas Huth have been set for a jump */ 1041fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc) 1042fcf5ef2aSThomas Huth { 1043fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1044fcf5ef2aSThomas Huth gen_generic_branch(dc); 1045fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1046fcf5ef2aSThomas Huth } 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth 1049fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc) 1050fcf5ef2aSThomas Huth { 1051fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1052fcf5ef2aSThomas Huth gen_generic_branch(dc); 1053fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1054fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 1055fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1056fcf5ef2aSThomas Huth } 1057fcf5ef2aSThomas Huth } 1058fcf5ef2aSThomas Huth 1059fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc) 1060fcf5ef2aSThomas Huth { 1061fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1062fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1063fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1064fcf5ef2aSThomas Huth } 1065fcf5ef2aSThomas Huth } 1066fcf5ef2aSThomas Huth 1067fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc) 1068fcf5ef2aSThomas Huth { 1069fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1070fcf5ef2aSThomas Huth save_npc(dc); 1071fcf5ef2aSThomas Huth } 1072fcf5ef2aSThomas Huth 1073fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1074fcf5ef2aSThomas Huth { 1075fcf5ef2aSThomas Huth TCGv_i32 t; 1076fcf5ef2aSThomas Huth 1077fcf5ef2aSThomas Huth save_state(dc); 1078fcf5ef2aSThomas Huth t = tcg_const_i32(which); 1079fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t); 1080fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 1081fcf5ef2aSThomas Huth dc->is_br = 1; 1082fcf5ef2aSThomas Huth } 1083fcf5ef2aSThomas Huth 1084fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 1085fcf5ef2aSThomas Huth { 1086fcf5ef2aSThomas Huth TCGv_i32 r_mask = tcg_const_i32(mask); 1087fcf5ef2aSThomas Huth gen_helper_check_align(cpu_env, addr, r_mask); 1088fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mask); 1089fcf5ef2aSThomas Huth } 1090fcf5ef2aSThomas Huth 1091fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc) 1092fcf5ef2aSThomas Huth { 1093fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1094fcf5ef2aSThomas Huth gen_generic_branch(dc); 1095fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1096fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1097fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 1098fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1099fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1100fcf5ef2aSThomas Huth } else { 1101fcf5ef2aSThomas Huth dc->pc = dc->npc; 1102fcf5ef2aSThomas Huth } 1103fcf5ef2aSThomas Huth } 1104fcf5ef2aSThomas Huth 1105fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void) 1106fcf5ef2aSThomas Huth { 1107fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1108fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1109fcf5ef2aSThomas Huth } 1110fcf5ef2aSThomas Huth 1111fcf5ef2aSThomas Huth static void free_compare(DisasCompare *cmp) 1112fcf5ef2aSThomas Huth { 1113fcf5ef2aSThomas Huth if (!cmp->g1) { 1114fcf5ef2aSThomas Huth tcg_temp_free(cmp->c1); 1115fcf5ef2aSThomas Huth } 1116fcf5ef2aSThomas Huth if (!cmp->g2) { 1117fcf5ef2aSThomas Huth tcg_temp_free(cmp->c2); 1118fcf5ef2aSThomas Huth } 1119fcf5ef2aSThomas Huth } 1120fcf5ef2aSThomas Huth 1121fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1122fcf5ef2aSThomas Huth DisasContext *dc) 1123fcf5ef2aSThomas Huth { 1124fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1125fcf5ef2aSThomas Huth TCG_COND_NEVER, 1126fcf5ef2aSThomas Huth TCG_COND_EQ, 1127fcf5ef2aSThomas Huth TCG_COND_LE, 1128fcf5ef2aSThomas Huth TCG_COND_LT, 1129fcf5ef2aSThomas Huth TCG_COND_LEU, 1130fcf5ef2aSThomas Huth TCG_COND_LTU, 1131fcf5ef2aSThomas Huth -1, /* neg */ 1132fcf5ef2aSThomas Huth -1, /* overflow */ 1133fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1134fcf5ef2aSThomas Huth TCG_COND_NE, 1135fcf5ef2aSThomas Huth TCG_COND_GT, 1136fcf5ef2aSThomas Huth TCG_COND_GE, 1137fcf5ef2aSThomas Huth TCG_COND_GTU, 1138fcf5ef2aSThomas Huth TCG_COND_GEU, 1139fcf5ef2aSThomas Huth -1, /* pos */ 1140fcf5ef2aSThomas Huth -1, /* no overflow */ 1141fcf5ef2aSThomas Huth }; 1142fcf5ef2aSThomas Huth 1143fcf5ef2aSThomas Huth static int logic_cond[16] = { 1144fcf5ef2aSThomas Huth TCG_COND_NEVER, 1145fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1146fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1147fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1148fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1149fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1150fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1151fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1152fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1153fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1154fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1155fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1156fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1157fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1158fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1159fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1160fcf5ef2aSThomas Huth }; 1161fcf5ef2aSThomas Huth 1162fcf5ef2aSThomas Huth TCGv_i32 r_src; 1163fcf5ef2aSThomas Huth TCGv r_dst; 1164fcf5ef2aSThomas Huth 1165fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1166fcf5ef2aSThomas Huth if (xcc) { 1167fcf5ef2aSThomas Huth r_src = cpu_xcc; 1168fcf5ef2aSThomas Huth } else { 1169fcf5ef2aSThomas Huth r_src = cpu_psr; 1170fcf5ef2aSThomas Huth } 1171fcf5ef2aSThomas Huth #else 1172fcf5ef2aSThomas Huth r_src = cpu_psr; 1173fcf5ef2aSThomas Huth #endif 1174fcf5ef2aSThomas Huth 1175fcf5ef2aSThomas Huth switch (dc->cc_op) { 1176fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1177fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1178fcf5ef2aSThomas Huth do_compare_dst_0: 1179fcf5ef2aSThomas Huth cmp->is_bool = false; 1180fcf5ef2aSThomas Huth cmp->g2 = false; 1181fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1182fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1183fcf5ef2aSThomas Huth if (!xcc) { 1184fcf5ef2aSThomas Huth cmp->g1 = false; 1185fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1186fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1187fcf5ef2aSThomas Huth break; 1188fcf5ef2aSThomas Huth } 1189fcf5ef2aSThomas Huth #endif 1190fcf5ef2aSThomas Huth cmp->g1 = true; 1191fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1192fcf5ef2aSThomas Huth break; 1193fcf5ef2aSThomas Huth 1194fcf5ef2aSThomas Huth case CC_OP_SUB: 1195fcf5ef2aSThomas Huth switch (cond) { 1196fcf5ef2aSThomas Huth case 6: /* neg */ 1197fcf5ef2aSThomas Huth case 14: /* pos */ 1198fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1199fcf5ef2aSThomas Huth goto do_compare_dst_0; 1200fcf5ef2aSThomas Huth 1201fcf5ef2aSThomas Huth case 7: /* overflow */ 1202fcf5ef2aSThomas Huth case 15: /* !overflow */ 1203fcf5ef2aSThomas Huth goto do_dynamic; 1204fcf5ef2aSThomas Huth 1205fcf5ef2aSThomas Huth default: 1206fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1207fcf5ef2aSThomas Huth cmp->is_bool = false; 1208fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1209fcf5ef2aSThomas Huth if (!xcc) { 1210fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1211fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1212fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1213fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1214fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1215fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1216fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1217fcf5ef2aSThomas Huth break; 1218fcf5ef2aSThomas Huth } 1219fcf5ef2aSThomas Huth #endif 1220fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = true; 1221fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1222fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1223fcf5ef2aSThomas Huth break; 1224fcf5ef2aSThomas Huth } 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth 1227fcf5ef2aSThomas Huth default: 1228fcf5ef2aSThomas Huth do_dynamic: 1229fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1230fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1231fcf5ef2aSThomas Huth /* FALLTHRU */ 1232fcf5ef2aSThomas Huth 1233fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1234fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1235fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1236fcf5ef2aSThomas Huth cmp->is_bool = true; 1237fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1238fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1239fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth switch (cond) { 1242fcf5ef2aSThomas Huth case 0x0: 1243fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1244fcf5ef2aSThomas Huth break; 1245fcf5ef2aSThomas Huth case 0x1: 1246fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1247fcf5ef2aSThomas Huth break; 1248fcf5ef2aSThomas Huth case 0x2: 1249fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0x3: 1252fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0x4: 1255fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth case 0x5: 1258fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case 0x6: 1261fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth case 0x7: 1264fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1265fcf5ef2aSThomas Huth break; 1266fcf5ef2aSThomas Huth case 0x8: 1267fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 0x9: 1270fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 0xa: 1273fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 0xb: 1276fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth case 0xc: 1279fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1280fcf5ef2aSThomas Huth break; 1281fcf5ef2aSThomas Huth case 0xd: 1282fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1283fcf5ef2aSThomas Huth break; 1284fcf5ef2aSThomas Huth case 0xe: 1285fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1286fcf5ef2aSThomas Huth break; 1287fcf5ef2aSThomas Huth case 0xf: 1288fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1289fcf5ef2aSThomas Huth break; 1290fcf5ef2aSThomas Huth } 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth } 1293fcf5ef2aSThomas Huth } 1294fcf5ef2aSThomas Huth 1295fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1296fcf5ef2aSThomas Huth { 1297fcf5ef2aSThomas Huth unsigned int offset; 1298fcf5ef2aSThomas Huth TCGv r_dst; 1299fcf5ef2aSThomas Huth 1300fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1301fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1302fcf5ef2aSThomas Huth cmp->is_bool = true; 1303fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1304fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1305fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1306fcf5ef2aSThomas Huth 1307fcf5ef2aSThomas Huth switch (cc) { 1308fcf5ef2aSThomas Huth default: 1309fcf5ef2aSThomas Huth case 0x0: 1310fcf5ef2aSThomas Huth offset = 0; 1311fcf5ef2aSThomas Huth break; 1312fcf5ef2aSThomas Huth case 0x1: 1313fcf5ef2aSThomas Huth offset = 32 - 10; 1314fcf5ef2aSThomas Huth break; 1315fcf5ef2aSThomas Huth case 0x2: 1316fcf5ef2aSThomas Huth offset = 34 - 10; 1317fcf5ef2aSThomas Huth break; 1318fcf5ef2aSThomas Huth case 0x3: 1319fcf5ef2aSThomas Huth offset = 36 - 10; 1320fcf5ef2aSThomas Huth break; 1321fcf5ef2aSThomas Huth } 1322fcf5ef2aSThomas Huth 1323fcf5ef2aSThomas Huth switch (cond) { 1324fcf5ef2aSThomas Huth case 0x0: 1325fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 0x1: 1328fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth case 0x2: 1331fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 0x3: 1334fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth case 0x4: 1337fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case 0x5: 1340fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0x6: 1343fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0x7: 1346fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0x8: 1349fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0x9: 1352fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth case 0xa: 1355fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1356fcf5ef2aSThomas Huth break; 1357fcf5ef2aSThomas Huth case 0xb: 1358fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1359fcf5ef2aSThomas Huth break; 1360fcf5ef2aSThomas Huth case 0xc: 1361fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1362fcf5ef2aSThomas Huth break; 1363fcf5ef2aSThomas Huth case 0xd: 1364fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1365fcf5ef2aSThomas Huth break; 1366fcf5ef2aSThomas Huth case 0xe: 1367fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1368fcf5ef2aSThomas Huth break; 1369fcf5ef2aSThomas Huth case 0xf: 1370fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1371fcf5ef2aSThomas Huth break; 1372fcf5ef2aSThomas Huth } 1373fcf5ef2aSThomas Huth } 1374fcf5ef2aSThomas Huth 1375fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1376fcf5ef2aSThomas Huth DisasContext *dc) 1377fcf5ef2aSThomas Huth { 1378fcf5ef2aSThomas Huth DisasCompare cmp; 1379fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1380fcf5ef2aSThomas Huth 1381fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1382fcf5ef2aSThomas Huth if (cmp.is_bool) { 1383fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1384fcf5ef2aSThomas Huth } else { 1385fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth 1388fcf5ef2aSThomas Huth free_compare(&cmp); 1389fcf5ef2aSThomas Huth } 1390fcf5ef2aSThomas Huth 1391fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1392fcf5ef2aSThomas Huth { 1393fcf5ef2aSThomas Huth DisasCompare cmp; 1394fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1395fcf5ef2aSThomas Huth 1396fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1397fcf5ef2aSThomas Huth if (cmp.is_bool) { 1398fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1399fcf5ef2aSThomas Huth } else { 1400fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1401fcf5ef2aSThomas Huth } 1402fcf5ef2aSThomas Huth 1403fcf5ef2aSThomas Huth free_compare(&cmp); 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth 1406fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1407fcf5ef2aSThomas Huth // Inverted logic 1408fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1409fcf5ef2aSThomas Huth -1, 1410fcf5ef2aSThomas Huth TCG_COND_NE, 1411fcf5ef2aSThomas Huth TCG_COND_GT, 1412fcf5ef2aSThomas Huth TCG_COND_GE, 1413fcf5ef2aSThomas Huth -1, 1414fcf5ef2aSThomas Huth TCG_COND_EQ, 1415fcf5ef2aSThomas Huth TCG_COND_LE, 1416fcf5ef2aSThomas Huth TCG_COND_LT, 1417fcf5ef2aSThomas Huth }; 1418fcf5ef2aSThomas Huth 1419fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1420fcf5ef2aSThomas Huth { 1421fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1422fcf5ef2aSThomas Huth cmp->is_bool = false; 1423fcf5ef2aSThomas Huth cmp->g1 = true; 1424fcf5ef2aSThomas Huth cmp->g2 = false; 1425fcf5ef2aSThomas Huth cmp->c1 = r_src; 1426fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1427fcf5ef2aSThomas Huth } 1428fcf5ef2aSThomas Huth 1429fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1430fcf5ef2aSThomas Huth { 1431fcf5ef2aSThomas Huth DisasCompare cmp; 1432fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1433fcf5ef2aSThomas Huth 1434fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1435fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1436fcf5ef2aSThomas Huth 1437fcf5ef2aSThomas Huth free_compare(&cmp); 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth #endif 1440fcf5ef2aSThomas Huth 1441fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1442fcf5ef2aSThomas Huth { 1443fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1444fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1445fcf5ef2aSThomas Huth 1446fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1447fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1448fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1449fcf5ef2aSThomas Huth } 1450fcf5ef2aSThomas Huth #endif 1451fcf5ef2aSThomas Huth if (cond == 0x0) { 1452fcf5ef2aSThomas Huth /* unconditional not taken */ 1453fcf5ef2aSThomas Huth if (a) { 1454fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1455fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1456fcf5ef2aSThomas Huth } else { 1457fcf5ef2aSThomas Huth dc->pc = dc->npc; 1458fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1461fcf5ef2aSThomas Huth /* unconditional taken */ 1462fcf5ef2aSThomas Huth if (a) { 1463fcf5ef2aSThomas Huth dc->pc = target; 1464fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1465fcf5ef2aSThomas Huth } else { 1466fcf5ef2aSThomas Huth dc->pc = dc->npc; 1467fcf5ef2aSThomas Huth dc->npc = target; 1468fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth } else { 1471fcf5ef2aSThomas Huth flush_cond(dc); 1472fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1473fcf5ef2aSThomas Huth if (a) { 1474fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1475fcf5ef2aSThomas Huth } else { 1476fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1477fcf5ef2aSThomas Huth } 1478fcf5ef2aSThomas Huth } 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth 1481fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1482fcf5ef2aSThomas Huth { 1483fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1484fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1485fcf5ef2aSThomas Huth 1486fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1487fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1488fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1489fcf5ef2aSThomas Huth } 1490fcf5ef2aSThomas Huth #endif 1491fcf5ef2aSThomas Huth if (cond == 0x0) { 1492fcf5ef2aSThomas Huth /* unconditional not taken */ 1493fcf5ef2aSThomas Huth if (a) { 1494fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1495fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1496fcf5ef2aSThomas Huth } else { 1497fcf5ef2aSThomas Huth dc->pc = dc->npc; 1498fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1499fcf5ef2aSThomas Huth } 1500fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1501fcf5ef2aSThomas Huth /* unconditional taken */ 1502fcf5ef2aSThomas Huth if (a) { 1503fcf5ef2aSThomas Huth dc->pc = target; 1504fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1505fcf5ef2aSThomas Huth } else { 1506fcf5ef2aSThomas Huth dc->pc = dc->npc; 1507fcf5ef2aSThomas Huth dc->npc = target; 1508fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1509fcf5ef2aSThomas Huth } 1510fcf5ef2aSThomas Huth } else { 1511fcf5ef2aSThomas Huth flush_cond(dc); 1512fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1513fcf5ef2aSThomas Huth if (a) { 1514fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1515fcf5ef2aSThomas Huth } else { 1516fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1517fcf5ef2aSThomas Huth } 1518fcf5ef2aSThomas Huth } 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth 1521fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1522fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1523fcf5ef2aSThomas Huth TCGv r_reg) 1524fcf5ef2aSThomas Huth { 1525fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1526fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1527fcf5ef2aSThomas Huth 1528fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1529fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1530fcf5ef2aSThomas Huth } 1531fcf5ef2aSThomas Huth flush_cond(dc); 1532fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1533fcf5ef2aSThomas Huth if (a) { 1534fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1535fcf5ef2aSThomas Huth } else { 1536fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1537fcf5ef2aSThomas Huth } 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth 1540fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1541fcf5ef2aSThomas Huth { 1542fcf5ef2aSThomas Huth switch (fccno) { 1543fcf5ef2aSThomas Huth case 0: 1544fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1545fcf5ef2aSThomas Huth break; 1546fcf5ef2aSThomas Huth case 1: 1547fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1548fcf5ef2aSThomas Huth break; 1549fcf5ef2aSThomas Huth case 2: 1550fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1551fcf5ef2aSThomas Huth break; 1552fcf5ef2aSThomas Huth case 3: 1553fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1554fcf5ef2aSThomas Huth break; 1555fcf5ef2aSThomas Huth } 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1559fcf5ef2aSThomas Huth { 1560fcf5ef2aSThomas Huth switch (fccno) { 1561fcf5ef2aSThomas Huth case 0: 1562fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1563fcf5ef2aSThomas Huth break; 1564fcf5ef2aSThomas Huth case 1: 1565fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1566fcf5ef2aSThomas Huth break; 1567fcf5ef2aSThomas Huth case 2: 1568fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1569fcf5ef2aSThomas Huth break; 1570fcf5ef2aSThomas Huth case 3: 1571fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1572fcf5ef2aSThomas Huth break; 1573fcf5ef2aSThomas Huth } 1574fcf5ef2aSThomas Huth } 1575fcf5ef2aSThomas Huth 1576fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1577fcf5ef2aSThomas Huth { 1578fcf5ef2aSThomas Huth switch (fccno) { 1579fcf5ef2aSThomas Huth case 0: 1580fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1581fcf5ef2aSThomas Huth break; 1582fcf5ef2aSThomas Huth case 1: 1583fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1584fcf5ef2aSThomas Huth break; 1585fcf5ef2aSThomas Huth case 2: 1586fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1587fcf5ef2aSThomas Huth break; 1588fcf5ef2aSThomas Huth case 3: 1589fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1590fcf5ef2aSThomas Huth break; 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth } 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1595fcf5ef2aSThomas Huth { 1596fcf5ef2aSThomas Huth switch (fccno) { 1597fcf5ef2aSThomas Huth case 0: 1598fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1599fcf5ef2aSThomas Huth break; 1600fcf5ef2aSThomas Huth case 1: 1601fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1602fcf5ef2aSThomas Huth break; 1603fcf5ef2aSThomas Huth case 2: 1604fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1605fcf5ef2aSThomas Huth break; 1606fcf5ef2aSThomas Huth case 3: 1607fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1608fcf5ef2aSThomas Huth break; 1609fcf5ef2aSThomas Huth } 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth 1612fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1613fcf5ef2aSThomas Huth { 1614fcf5ef2aSThomas Huth switch (fccno) { 1615fcf5ef2aSThomas Huth case 0: 1616fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1617fcf5ef2aSThomas Huth break; 1618fcf5ef2aSThomas Huth case 1: 1619fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1620fcf5ef2aSThomas Huth break; 1621fcf5ef2aSThomas Huth case 2: 1622fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1623fcf5ef2aSThomas Huth break; 1624fcf5ef2aSThomas Huth case 3: 1625fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1626fcf5ef2aSThomas Huth break; 1627fcf5ef2aSThomas Huth } 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1631fcf5ef2aSThomas Huth { 1632fcf5ef2aSThomas Huth switch (fccno) { 1633fcf5ef2aSThomas Huth case 0: 1634fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1635fcf5ef2aSThomas Huth break; 1636fcf5ef2aSThomas Huth case 1: 1637fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1638fcf5ef2aSThomas Huth break; 1639fcf5ef2aSThomas Huth case 2: 1640fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1641fcf5ef2aSThomas Huth break; 1642fcf5ef2aSThomas Huth case 3: 1643fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1644fcf5ef2aSThomas Huth break; 1645fcf5ef2aSThomas Huth } 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth #else 1649fcf5ef2aSThomas Huth 1650fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1651fcf5ef2aSThomas Huth { 1652fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1653fcf5ef2aSThomas Huth } 1654fcf5ef2aSThomas Huth 1655fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1656fcf5ef2aSThomas Huth { 1657fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1658fcf5ef2aSThomas Huth } 1659fcf5ef2aSThomas Huth 1660fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1661fcf5ef2aSThomas Huth { 1662fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1663fcf5ef2aSThomas Huth } 1664fcf5ef2aSThomas Huth 1665fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1666fcf5ef2aSThomas Huth { 1667fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1668fcf5ef2aSThomas Huth } 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1671fcf5ef2aSThomas Huth { 1672fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1673fcf5ef2aSThomas Huth } 1674fcf5ef2aSThomas Huth 1675fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1676fcf5ef2aSThomas Huth { 1677fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1678fcf5ef2aSThomas Huth } 1679fcf5ef2aSThomas Huth #endif 1680fcf5ef2aSThomas Huth 1681fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1682fcf5ef2aSThomas Huth { 1683fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1684fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1685fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth 1688fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1689fcf5ef2aSThomas Huth { 1690fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1691fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1692fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1693fcf5ef2aSThomas Huth return 1; 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth #endif 1696fcf5ef2aSThomas Huth return 0; 1697fcf5ef2aSThomas Huth } 1698fcf5ef2aSThomas Huth 1699fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void) 1700fcf5ef2aSThomas Huth { 1701fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1702fcf5ef2aSThomas Huth } 1703fcf5ef2aSThomas Huth 1704fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs, 1705fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1706fcf5ef2aSThomas Huth { 1707fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1710fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1713fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1714fcf5ef2aSThomas Huth 1715fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth 1718fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1719fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1720fcf5ef2aSThomas Huth { 1721fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1722fcf5ef2aSThomas Huth 1723fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1724fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth gen(dst, src); 1727fcf5ef2aSThomas Huth 1728fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1732fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1733fcf5ef2aSThomas Huth { 1734fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1735fcf5ef2aSThomas Huth 1736fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1737fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1738fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1741fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1742fcf5ef2aSThomas Huth 1743fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth 1746fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1747fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1748fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1749fcf5ef2aSThomas Huth { 1750fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1751fcf5ef2aSThomas Huth 1752fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1753fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1754fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1755fcf5ef2aSThomas Huth 1756fcf5ef2aSThomas Huth gen(dst, src1, src2); 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1759fcf5ef2aSThomas Huth } 1760fcf5ef2aSThomas Huth #endif 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs, 1763fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1764fcf5ef2aSThomas Huth { 1765fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1768fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1771fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1774fcf5ef2aSThomas Huth } 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1777fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1778fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1779fcf5ef2aSThomas Huth { 1780fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1783fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1784fcf5ef2aSThomas Huth 1785fcf5ef2aSThomas Huth gen(dst, src); 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1788fcf5ef2aSThomas Huth } 1789fcf5ef2aSThomas Huth #endif 1790fcf5ef2aSThomas Huth 1791fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1792fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1793fcf5ef2aSThomas Huth { 1794fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1795fcf5ef2aSThomas Huth 1796fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1797fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1798fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1799fcf5ef2aSThomas Huth 1800fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1801fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1804fcf5ef2aSThomas Huth } 1805fcf5ef2aSThomas Huth 1806fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1807fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1808fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1809fcf5ef2aSThomas Huth { 1810fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1813fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1814fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1815fcf5ef2aSThomas Huth 1816fcf5ef2aSThomas Huth gen(dst, src1, src2); 1817fcf5ef2aSThomas Huth 1818fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1819fcf5ef2aSThomas Huth } 1820fcf5ef2aSThomas Huth 1821fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1822fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1823fcf5ef2aSThomas Huth { 1824fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1827fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1828fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1829fcf5ef2aSThomas Huth 1830fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1831fcf5ef2aSThomas Huth 1832fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1833fcf5ef2aSThomas Huth } 1834fcf5ef2aSThomas Huth 1835fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1836fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1837fcf5ef2aSThomas Huth { 1838fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1841fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1842fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1843fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1848fcf5ef2aSThomas Huth } 1849fcf5ef2aSThomas Huth #endif 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1852fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1853fcf5ef2aSThomas Huth { 1854fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1855fcf5ef2aSThomas Huth 1856fcf5ef2aSThomas Huth gen(cpu_env); 1857fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1860fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1861fcf5ef2aSThomas Huth } 1862fcf5ef2aSThomas Huth 1863fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1864fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1865fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1866fcf5ef2aSThomas Huth { 1867fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth gen(cpu_env); 1870fcf5ef2aSThomas Huth 1871fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1872fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1873fcf5ef2aSThomas Huth } 1874fcf5ef2aSThomas Huth #endif 1875fcf5ef2aSThomas Huth 1876fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1877fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1878fcf5ef2aSThomas Huth { 1879fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1880fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth gen(cpu_env); 1883fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1884fcf5ef2aSThomas Huth 1885fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1886fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1887fcf5ef2aSThomas Huth } 1888fcf5ef2aSThomas Huth 1889fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1890fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1891fcf5ef2aSThomas Huth { 1892fcf5ef2aSThomas Huth TCGv_i64 dst; 1893fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1894fcf5ef2aSThomas Huth 1895fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1896fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1897fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1900fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1901fcf5ef2aSThomas Huth 1902fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1903fcf5ef2aSThomas Huth } 1904fcf5ef2aSThomas Huth 1905fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1906fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1907fcf5ef2aSThomas Huth { 1908fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1909fcf5ef2aSThomas Huth 1910fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1911fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1912fcf5ef2aSThomas Huth 1913fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1914fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1915fcf5ef2aSThomas Huth 1916fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1917fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1918fcf5ef2aSThomas Huth } 1919fcf5ef2aSThomas Huth 1920fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1921fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs, 1922fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1923fcf5ef2aSThomas Huth { 1924fcf5ef2aSThomas Huth TCGv_i64 dst; 1925fcf5ef2aSThomas Huth TCGv_i32 src; 1926fcf5ef2aSThomas Huth 1927fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1928fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1929fcf5ef2aSThomas Huth 1930fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1931fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1932fcf5ef2aSThomas Huth 1933fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1934fcf5ef2aSThomas Huth } 1935fcf5ef2aSThomas Huth #endif 1936fcf5ef2aSThomas Huth 1937fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1938fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1939fcf5ef2aSThomas Huth { 1940fcf5ef2aSThomas Huth TCGv_i64 dst; 1941fcf5ef2aSThomas Huth TCGv_i32 src; 1942fcf5ef2aSThomas Huth 1943fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1944fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1945fcf5ef2aSThomas Huth 1946fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1947fcf5ef2aSThomas Huth 1948fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1949fcf5ef2aSThomas Huth } 1950fcf5ef2aSThomas Huth 1951fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs, 1952fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1953fcf5ef2aSThomas Huth { 1954fcf5ef2aSThomas Huth TCGv_i32 dst; 1955fcf5ef2aSThomas Huth TCGv_i64 src; 1956fcf5ef2aSThomas Huth 1957fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1958fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1959fcf5ef2aSThomas Huth 1960fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1961fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1962fcf5ef2aSThomas Huth 1963fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1964fcf5ef2aSThomas Huth } 1965fcf5ef2aSThomas Huth 1966fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1967fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1968fcf5ef2aSThomas Huth { 1969fcf5ef2aSThomas Huth TCGv_i32 dst; 1970fcf5ef2aSThomas Huth 1971fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1972fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1973fcf5ef2aSThomas Huth 1974fcf5ef2aSThomas Huth gen(dst, cpu_env); 1975fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1976fcf5ef2aSThomas Huth 1977fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1978fcf5ef2aSThomas Huth } 1979fcf5ef2aSThomas Huth 1980fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1981fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1982fcf5ef2aSThomas Huth { 1983fcf5ef2aSThomas Huth TCGv_i64 dst; 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1986fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1987fcf5ef2aSThomas Huth 1988fcf5ef2aSThomas Huth gen(dst, cpu_env); 1989fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1990fcf5ef2aSThomas Huth 1991fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1992fcf5ef2aSThomas Huth } 1993fcf5ef2aSThomas Huth 1994fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1995fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1996fcf5ef2aSThomas Huth { 1997fcf5ef2aSThomas Huth TCGv_i32 src; 1998fcf5ef2aSThomas Huth 1999fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 2000fcf5ef2aSThomas Huth 2001fcf5ef2aSThomas Huth gen(cpu_env, src); 2002fcf5ef2aSThomas Huth 2003fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 2004fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 2005fcf5ef2aSThomas Huth } 2006fcf5ef2aSThomas Huth 2007fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 2008fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 2009fcf5ef2aSThomas Huth { 2010fcf5ef2aSThomas Huth TCGv_i64 src; 2011fcf5ef2aSThomas Huth 2012fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 2013fcf5ef2aSThomas Huth 2014fcf5ef2aSThomas Huth gen(cpu_env, src); 2015fcf5ef2aSThomas Huth 2016fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 2017fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 2018fcf5ef2aSThomas Huth } 2019fcf5ef2aSThomas Huth 2020fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 2021fcf5ef2aSThomas Huth TCGv addr, int mmu_idx, TCGMemOp memop) 2022fcf5ef2aSThomas Huth { 2023fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2024fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop); 2025fcf5ef2aSThomas Huth } 2026fcf5ef2aSThomas Huth 2027fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 2028fcf5ef2aSThomas Huth { 2029fcf5ef2aSThomas Huth TCGv m1 = tcg_const_tl(0xff); 2030fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2031fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 2032fcf5ef2aSThomas Huth tcg_temp_free(m1); 2033fcf5ef2aSThomas Huth } 2034fcf5ef2aSThomas Huth 2035fcf5ef2aSThomas Huth /* asi moves */ 2036fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 2037fcf5ef2aSThomas Huth typedef enum { 2038fcf5ef2aSThomas Huth GET_ASI_HELPER, 2039fcf5ef2aSThomas Huth GET_ASI_EXCP, 2040fcf5ef2aSThomas Huth GET_ASI_DIRECT, 2041fcf5ef2aSThomas Huth GET_ASI_DTWINX, 2042fcf5ef2aSThomas Huth GET_ASI_BLOCK, 2043fcf5ef2aSThomas Huth GET_ASI_SHORT, 2044fcf5ef2aSThomas Huth GET_ASI_BCOPY, 2045fcf5ef2aSThomas Huth GET_ASI_BFILL, 2046fcf5ef2aSThomas Huth } ASIType; 2047fcf5ef2aSThomas Huth 2048fcf5ef2aSThomas Huth typedef struct { 2049fcf5ef2aSThomas Huth ASIType type; 2050fcf5ef2aSThomas Huth int asi; 2051fcf5ef2aSThomas Huth int mem_idx; 2052fcf5ef2aSThomas Huth TCGMemOp memop; 2053fcf5ef2aSThomas Huth } DisasASI; 2054fcf5ef2aSThomas Huth 2055fcf5ef2aSThomas Huth static DisasASI get_asi(DisasContext *dc, int insn, TCGMemOp memop) 2056fcf5ef2aSThomas Huth { 2057fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 2058fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 2059fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 2060fcf5ef2aSThomas Huth 2061fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 2062fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 2063fcf5ef2aSThomas Huth if (IS_IMM) { 2064fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2065fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2066fcf5ef2aSThomas Huth } else if (supervisor(dc) 2067fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 2068fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 2069fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 2070fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 2071fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 2072fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 2073fcf5ef2aSThomas Huth switch (asi) { 2074fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 2075fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2076fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2077fcf5ef2aSThomas Huth break; 2078fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 2079fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2080fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2081fcf5ef2aSThomas Huth break; 2082fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 2083fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 2084fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2085fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2086fcf5ef2aSThomas Huth break; 2087fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 2088fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2089fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 2090fcf5ef2aSThomas Huth break; 2091fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 2092fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2093fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 2094fcf5ef2aSThomas Huth break; 2095fcf5ef2aSThomas Huth } 2096fcf5ef2aSThomas Huth } else { 2097fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 2098fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2099fcf5ef2aSThomas Huth } 2100fcf5ef2aSThomas Huth #else 2101fcf5ef2aSThomas Huth if (IS_IMM) { 2102fcf5ef2aSThomas Huth asi = dc->asi; 2103fcf5ef2aSThomas Huth } 2104fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 2105fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 2106fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 2107fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 2108fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 2109fcf5ef2aSThomas Huth done properly in the helper. */ 2110fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 2111fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 2112fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2113fcf5ef2aSThomas Huth } else { 2114fcf5ef2aSThomas Huth switch (asi) { 2115fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 2116fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2117fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2118fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2119fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2120fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2121fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2122fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2123fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2124fcf5ef2aSThomas Huth break; 2125fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2126fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2127fcf5ef2aSThomas Huth case ASI_TWINX_N: 2128fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2129fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2130fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 21319a10756dSArtyom Tarasenko if (hypervisor(dc)) { 213284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 21339a10756dSArtyom Tarasenko } else { 2134fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 21359a10756dSArtyom Tarasenko } 2136fcf5ef2aSThomas Huth break; 2137fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2138fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2139fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2140fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2141fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2142fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2143fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2144fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2145fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2146fcf5ef2aSThomas Huth break; 2147fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2148fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2149fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2150fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2151fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2152fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2153fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2154fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2155fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2158fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2159fcf5ef2aSThomas Huth case ASI_TWINX_S: 2160fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2161fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2162fcf5ef2aSThomas Huth case ASI_BLK_S: 2163fcf5ef2aSThomas Huth case ASI_BLK_SL: 2164fcf5ef2aSThomas Huth case ASI_FL8_S: 2165fcf5ef2aSThomas Huth case ASI_FL8_SL: 2166fcf5ef2aSThomas Huth case ASI_FL16_S: 2167fcf5ef2aSThomas Huth case ASI_FL16_SL: 2168fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2169fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2170fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2171fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2172fcf5ef2aSThomas Huth } 2173fcf5ef2aSThomas Huth break; 2174fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2175fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2176fcf5ef2aSThomas Huth case ASI_TWINX_P: 2177fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2178fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2179fcf5ef2aSThomas Huth case ASI_BLK_P: 2180fcf5ef2aSThomas Huth case ASI_BLK_PL: 2181fcf5ef2aSThomas Huth case ASI_FL8_P: 2182fcf5ef2aSThomas Huth case ASI_FL8_PL: 2183fcf5ef2aSThomas Huth case ASI_FL16_P: 2184fcf5ef2aSThomas Huth case ASI_FL16_PL: 2185fcf5ef2aSThomas Huth break; 2186fcf5ef2aSThomas Huth } 2187fcf5ef2aSThomas Huth switch (asi) { 2188fcf5ef2aSThomas Huth case ASI_REAL: 2189fcf5ef2aSThomas Huth case ASI_REAL_IO: 2190fcf5ef2aSThomas Huth case ASI_REAL_L: 2191fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2192fcf5ef2aSThomas Huth case ASI_N: 2193fcf5ef2aSThomas Huth case ASI_NL: 2194fcf5ef2aSThomas Huth case ASI_AIUP: 2195fcf5ef2aSThomas Huth case ASI_AIUPL: 2196fcf5ef2aSThomas Huth case ASI_AIUS: 2197fcf5ef2aSThomas Huth case ASI_AIUSL: 2198fcf5ef2aSThomas Huth case ASI_S: 2199fcf5ef2aSThomas Huth case ASI_SL: 2200fcf5ef2aSThomas Huth case ASI_P: 2201fcf5ef2aSThomas Huth case ASI_PL: 2202fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2203fcf5ef2aSThomas Huth break; 2204fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2205fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2206fcf5ef2aSThomas Huth case ASI_TWINX_N: 2207fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2208fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2209fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2210fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2211fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2212fcf5ef2aSThomas Huth case ASI_TWINX_P: 2213fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2214fcf5ef2aSThomas Huth case ASI_TWINX_S: 2215fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2216fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2217fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2218fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2219fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2220fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2221fcf5ef2aSThomas Huth break; 2222fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2223fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2224fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2225fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2226fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2227fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2228fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2229fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2230fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2231fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2232fcf5ef2aSThomas Huth case ASI_BLK_S: 2233fcf5ef2aSThomas Huth case ASI_BLK_SL: 2234fcf5ef2aSThomas Huth case ASI_BLK_P: 2235fcf5ef2aSThomas Huth case ASI_BLK_PL: 2236fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2237fcf5ef2aSThomas Huth break; 2238fcf5ef2aSThomas Huth case ASI_FL8_S: 2239fcf5ef2aSThomas Huth case ASI_FL8_SL: 2240fcf5ef2aSThomas Huth case ASI_FL8_P: 2241fcf5ef2aSThomas Huth case ASI_FL8_PL: 2242fcf5ef2aSThomas Huth memop = MO_UB; 2243fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2244fcf5ef2aSThomas Huth break; 2245fcf5ef2aSThomas Huth case ASI_FL16_S: 2246fcf5ef2aSThomas Huth case ASI_FL16_SL: 2247fcf5ef2aSThomas Huth case ASI_FL16_P: 2248fcf5ef2aSThomas Huth case ASI_FL16_PL: 2249fcf5ef2aSThomas Huth memop = MO_TEUW; 2250fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2251fcf5ef2aSThomas Huth break; 2252fcf5ef2aSThomas Huth } 2253fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2254fcf5ef2aSThomas Huth if (asi & 8) { 2255fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2256fcf5ef2aSThomas Huth } 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth #endif 2259fcf5ef2aSThomas Huth 2260fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2261fcf5ef2aSThomas Huth } 2262fcf5ef2aSThomas Huth 2263fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 2264fcf5ef2aSThomas Huth int insn, TCGMemOp memop) 2265fcf5ef2aSThomas Huth { 2266fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2267fcf5ef2aSThomas Huth 2268fcf5ef2aSThomas Huth switch (da.type) { 2269fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2270fcf5ef2aSThomas Huth break; 2271fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2272fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2273fcf5ef2aSThomas Huth break; 2274fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2275fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2276fcf5ef2aSThomas Huth tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop); 2277fcf5ef2aSThomas Huth break; 2278fcf5ef2aSThomas Huth default: 2279fcf5ef2aSThomas Huth { 2280fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2281fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop); 2282fcf5ef2aSThomas Huth 2283fcf5ef2aSThomas Huth save_state(dc); 2284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2285fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2286fcf5ef2aSThomas Huth #else 2287fcf5ef2aSThomas Huth { 2288fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2289fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2290fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2291fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2292fcf5ef2aSThomas Huth } 2293fcf5ef2aSThomas Huth #endif 2294fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2295fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2296fcf5ef2aSThomas Huth } 2297fcf5ef2aSThomas Huth break; 2298fcf5ef2aSThomas Huth } 2299fcf5ef2aSThomas Huth } 2300fcf5ef2aSThomas Huth 2301fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 2302fcf5ef2aSThomas Huth int insn, TCGMemOp memop) 2303fcf5ef2aSThomas Huth { 2304fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2305fcf5ef2aSThomas Huth 2306fcf5ef2aSThomas Huth switch (da.type) { 2307fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2308fcf5ef2aSThomas Huth break; 2309fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 23103390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2311fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2312fcf5ef2aSThomas Huth break; 23133390537bSArtyom Tarasenko #else 23143390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 23153390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 23163390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 23173390537bSArtyom Tarasenko return; 23183390537bSArtyom Tarasenko } 23193390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 23203390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 23213390537bSArtyom Tarasenko /* fall through */ 23223390537bSArtyom Tarasenko #endif 2323fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2324fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2325fcf5ef2aSThomas Huth tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop); 2326fcf5ef2aSThomas Huth break; 2327fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2328fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2329fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2330fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2331fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2332fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2333fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2334fcf5ef2aSThomas Huth { 2335fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2336fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 2337fcf5ef2aSThomas Huth TCGv four = tcg_const_tl(4); 2338fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2339fcf5ef2aSThomas Huth int i; 2340fcf5ef2aSThomas Huth 2341fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2342fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2343fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2344fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2345fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2346fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2347fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2348fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2349fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2350fcf5ef2aSThomas Huth } 2351fcf5ef2aSThomas Huth 2352fcf5ef2aSThomas Huth tcg_temp_free(saddr); 2353fcf5ef2aSThomas Huth tcg_temp_free(daddr); 2354fcf5ef2aSThomas Huth tcg_temp_free(four); 2355fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 2356fcf5ef2aSThomas Huth } 2357fcf5ef2aSThomas Huth break; 2358fcf5ef2aSThomas Huth #endif 2359fcf5ef2aSThomas Huth default: 2360fcf5ef2aSThomas Huth { 2361fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2362fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop & MO_SIZE); 2363fcf5ef2aSThomas Huth 2364fcf5ef2aSThomas Huth save_state(dc); 2365fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2366fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2367fcf5ef2aSThomas Huth #else 2368fcf5ef2aSThomas Huth { 2369fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2370fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2371fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2372fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2373fcf5ef2aSThomas Huth } 2374fcf5ef2aSThomas Huth #endif 2375fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2376fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2379fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2380fcf5ef2aSThomas Huth } 2381fcf5ef2aSThomas Huth break; 2382fcf5ef2aSThomas Huth } 2383fcf5ef2aSThomas Huth } 2384fcf5ef2aSThomas Huth 2385fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2386fcf5ef2aSThomas Huth TCGv addr, int insn) 2387fcf5ef2aSThomas Huth { 2388fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2389fcf5ef2aSThomas Huth 2390fcf5ef2aSThomas Huth switch (da.type) { 2391fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2392fcf5ef2aSThomas Huth break; 2393fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2394fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2395fcf5ef2aSThomas Huth break; 2396fcf5ef2aSThomas Huth default: 2397fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2398fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2399fcf5ef2aSThomas Huth break; 2400fcf5ef2aSThomas Huth } 2401fcf5ef2aSThomas Huth } 2402fcf5ef2aSThomas Huth 2403fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2404fcf5ef2aSThomas Huth int insn, int rd) 2405fcf5ef2aSThomas Huth { 2406fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2407fcf5ef2aSThomas Huth TCGv oldv; 2408fcf5ef2aSThomas Huth 2409fcf5ef2aSThomas Huth switch (da.type) { 2410fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2411fcf5ef2aSThomas Huth return; 2412fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2413fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2414fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2415fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2416fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2417fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2418fcf5ef2aSThomas Huth break; 2419fcf5ef2aSThomas Huth default: 2420fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2421fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2422fcf5ef2aSThomas Huth break; 2423fcf5ef2aSThomas Huth } 2424fcf5ef2aSThomas Huth } 2425fcf5ef2aSThomas Huth 2426fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2427fcf5ef2aSThomas Huth { 2428fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2429fcf5ef2aSThomas Huth 2430fcf5ef2aSThomas Huth switch (da.type) { 2431fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2432fcf5ef2aSThomas Huth break; 2433fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2434fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2435fcf5ef2aSThomas Huth break; 2436fcf5ef2aSThomas Huth default: 24373db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 24383db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 243987d757d6SEmilio G. Cota if (tb_cflags(dc->tb) & CF_PARALLEL) { 24403db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 24413db010c3SRichard Henderson } else { 24423db010c3SRichard Henderson TCGv_i32 r_asi = tcg_const_i32(da.asi); 24433db010c3SRichard Henderson TCGv_i32 r_mop = tcg_const_i32(MO_UB); 24443db010c3SRichard Henderson TCGv_i64 s64, t64; 24453db010c3SRichard Henderson 24463db010c3SRichard Henderson save_state(dc); 24473db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 24483db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 24493db010c3SRichard Henderson 24503db010c3SRichard Henderson s64 = tcg_const_i64(0xff); 24513db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 24523db010c3SRichard Henderson tcg_temp_free_i64(s64); 24533db010c3SRichard Henderson tcg_temp_free_i32(r_mop); 24543db010c3SRichard Henderson tcg_temp_free_i32(r_asi); 24553db010c3SRichard Henderson 24563db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 24573db010c3SRichard Henderson tcg_temp_free_i64(t64); 24583db010c3SRichard Henderson 24593db010c3SRichard Henderson /* End the TB. */ 24603db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 24613db010c3SRichard Henderson } 2462fcf5ef2aSThomas Huth break; 2463fcf5ef2aSThomas Huth } 2464fcf5ef2aSThomas Huth } 2465fcf5ef2aSThomas Huth #endif 2466fcf5ef2aSThomas Huth 2467fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2468fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2469fcf5ef2aSThomas Huth int insn, int size, int rd) 2470fcf5ef2aSThomas Huth { 2471fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2472fcf5ef2aSThomas Huth TCGv_i32 d32; 2473fcf5ef2aSThomas Huth TCGv_i64 d64; 2474fcf5ef2aSThomas Huth 2475fcf5ef2aSThomas Huth switch (da.type) { 2476fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2477fcf5ef2aSThomas Huth break; 2478fcf5ef2aSThomas Huth 2479fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2480fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2481fcf5ef2aSThomas Huth switch (size) { 2482fcf5ef2aSThomas Huth case 4: 2483fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2484fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop); 2485fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2486fcf5ef2aSThomas Huth break; 2487fcf5ef2aSThomas Huth case 8: 2488fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2489fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2490fcf5ef2aSThomas Huth break; 2491fcf5ef2aSThomas Huth case 16: 2492fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2493fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2494fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2495fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2496fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2497fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2498fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2499fcf5ef2aSThomas Huth break; 2500fcf5ef2aSThomas Huth default: 2501fcf5ef2aSThomas Huth g_assert_not_reached(); 2502fcf5ef2aSThomas Huth } 2503fcf5ef2aSThomas Huth break; 2504fcf5ef2aSThomas Huth 2505fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2506fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2507fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 2508fcf5ef2aSThomas Huth TCGMemOp memop; 2509fcf5ef2aSThomas Huth TCGv eight; 2510fcf5ef2aSThomas Huth int i; 2511fcf5ef2aSThomas Huth 2512fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2513fcf5ef2aSThomas Huth 2514fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2515fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2516fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2517fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2518fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2519fcf5ef2aSThomas Huth da.mem_idx, memop); 2520fcf5ef2aSThomas Huth if (i == 7) { 2521fcf5ef2aSThomas Huth break; 2522fcf5ef2aSThomas Huth } 2523fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2524fcf5ef2aSThomas Huth memop = da.memop; 2525fcf5ef2aSThomas Huth } 2526fcf5ef2aSThomas Huth tcg_temp_free(eight); 2527fcf5ef2aSThomas Huth } else { 2528fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2529fcf5ef2aSThomas Huth } 2530fcf5ef2aSThomas Huth break; 2531fcf5ef2aSThomas Huth 2532fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2533fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2534fcf5ef2aSThomas Huth if (size == 8) { 2535fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2536fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2537fcf5ef2aSThomas Huth } else { 2538fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2539fcf5ef2aSThomas Huth } 2540fcf5ef2aSThomas Huth break; 2541fcf5ef2aSThomas Huth 2542fcf5ef2aSThomas Huth default: 2543fcf5ef2aSThomas Huth { 2544fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2545fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2546fcf5ef2aSThomas Huth 2547fcf5ef2aSThomas Huth save_state(dc); 2548fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2549fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2550fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2551fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2552fcf5ef2aSThomas Huth switch (size) { 2553fcf5ef2aSThomas Huth case 4: 2554fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2555fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2556fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2557fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2558fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2559fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2560fcf5ef2aSThomas Huth break; 2561fcf5ef2aSThomas Huth case 8: 2562fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2563fcf5ef2aSThomas Huth break; 2564fcf5ef2aSThomas Huth case 16: 2565fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2566fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2567fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2568fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2569fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2570fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2571fcf5ef2aSThomas Huth break; 2572fcf5ef2aSThomas Huth default: 2573fcf5ef2aSThomas Huth g_assert_not_reached(); 2574fcf5ef2aSThomas Huth } 2575fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2576fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2577fcf5ef2aSThomas Huth } 2578fcf5ef2aSThomas Huth break; 2579fcf5ef2aSThomas Huth } 2580fcf5ef2aSThomas Huth } 2581fcf5ef2aSThomas Huth 2582fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2583fcf5ef2aSThomas Huth int insn, int size, int rd) 2584fcf5ef2aSThomas Huth { 2585fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2586fcf5ef2aSThomas Huth TCGv_i32 d32; 2587fcf5ef2aSThomas Huth 2588fcf5ef2aSThomas Huth switch (da.type) { 2589fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2590fcf5ef2aSThomas Huth break; 2591fcf5ef2aSThomas Huth 2592fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2593fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2594fcf5ef2aSThomas Huth switch (size) { 2595fcf5ef2aSThomas Huth case 4: 2596fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2597fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop); 2598fcf5ef2aSThomas Huth break; 2599fcf5ef2aSThomas Huth case 8: 2600fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2601fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2602fcf5ef2aSThomas Huth break; 2603fcf5ef2aSThomas Huth case 16: 2604fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2605fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2606fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2607fcf5ef2aSThomas Huth having to probe the second page before performing the first 2608fcf5ef2aSThomas Huth write. */ 2609fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2610fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2611fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2612fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2613fcf5ef2aSThomas Huth break; 2614fcf5ef2aSThomas Huth default: 2615fcf5ef2aSThomas Huth g_assert_not_reached(); 2616fcf5ef2aSThomas Huth } 2617fcf5ef2aSThomas Huth break; 2618fcf5ef2aSThomas Huth 2619fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2620fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2621fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 2622fcf5ef2aSThomas Huth TCGMemOp memop; 2623fcf5ef2aSThomas Huth TCGv eight; 2624fcf5ef2aSThomas Huth int i; 2625fcf5ef2aSThomas Huth 2626fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2627fcf5ef2aSThomas Huth 2628fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2629fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2630fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2631fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2632fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2633fcf5ef2aSThomas Huth da.mem_idx, memop); 2634fcf5ef2aSThomas Huth if (i == 7) { 2635fcf5ef2aSThomas Huth break; 2636fcf5ef2aSThomas Huth } 2637fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2638fcf5ef2aSThomas Huth memop = da.memop; 2639fcf5ef2aSThomas Huth } 2640fcf5ef2aSThomas Huth tcg_temp_free(eight); 2641fcf5ef2aSThomas Huth } else { 2642fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2643fcf5ef2aSThomas Huth } 2644fcf5ef2aSThomas Huth break; 2645fcf5ef2aSThomas Huth 2646fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2647fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2648fcf5ef2aSThomas Huth if (size == 8) { 2649fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2650fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2651fcf5ef2aSThomas Huth } else { 2652fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2653fcf5ef2aSThomas Huth } 2654fcf5ef2aSThomas Huth break; 2655fcf5ef2aSThomas Huth 2656fcf5ef2aSThomas Huth default: 2657fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2658fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2659fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2660fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2661fcf5ef2aSThomas Huth break; 2662fcf5ef2aSThomas Huth } 2663fcf5ef2aSThomas Huth } 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2666fcf5ef2aSThomas Huth { 2667fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2668fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2669fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2670fcf5ef2aSThomas Huth 2671fcf5ef2aSThomas Huth switch (da.type) { 2672fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2673fcf5ef2aSThomas Huth return; 2674fcf5ef2aSThomas Huth 2675fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2676fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2677fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2678fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2679fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2680fcf5ef2aSThomas Huth break; 2681fcf5ef2aSThomas Huth 2682fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2683fcf5ef2aSThomas Huth { 2684fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2685fcf5ef2aSThomas Huth 2686fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2687fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop); 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2690fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2691fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2692fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2693fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2694fcf5ef2aSThomas Huth } else { 2695fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2696fcf5ef2aSThomas Huth } 2697fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2698fcf5ef2aSThomas Huth } 2699fcf5ef2aSThomas Huth break; 2700fcf5ef2aSThomas Huth 2701fcf5ef2aSThomas Huth default: 2702fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2703fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2704fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2705fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2706fcf5ef2aSThomas Huth { 2707fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2708fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2709fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth save_state(dc); 2712fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2713fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2714fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2715fcf5ef2aSThomas Huth 2716fcf5ef2aSThomas Huth /* See above. */ 2717fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2718fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2719fcf5ef2aSThomas Huth } else { 2720fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2721fcf5ef2aSThomas Huth } 2722fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2723fcf5ef2aSThomas Huth } 2724fcf5ef2aSThomas Huth break; 2725fcf5ef2aSThomas Huth } 2726fcf5ef2aSThomas Huth 2727fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2728fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2729fcf5ef2aSThomas Huth } 2730fcf5ef2aSThomas Huth 2731fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2732fcf5ef2aSThomas Huth int insn, int rd) 2733fcf5ef2aSThomas Huth { 2734fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2735fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth switch (da.type) { 2738fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2739fcf5ef2aSThomas Huth break; 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2742fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2743fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2744fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2745fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2746fcf5ef2aSThomas Huth break; 2747fcf5ef2aSThomas Huth 2748fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2749fcf5ef2aSThomas Huth { 2750fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2751fcf5ef2aSThomas Huth 2752fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2753fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2754fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2755fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2756fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2757fcf5ef2aSThomas Huth } else { 2758fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2759fcf5ef2aSThomas Huth } 2760fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2761fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2762fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2763fcf5ef2aSThomas Huth } 2764fcf5ef2aSThomas Huth break; 2765fcf5ef2aSThomas Huth 2766fcf5ef2aSThomas Huth default: 2767fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2768fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2769fcf5ef2aSThomas Huth { 2770fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2771fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2772fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2773fcf5ef2aSThomas Huth 2774fcf5ef2aSThomas Huth /* See above. */ 2775fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2776fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2777fcf5ef2aSThomas Huth } else { 2778fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2779fcf5ef2aSThomas Huth } 2780fcf5ef2aSThomas Huth 2781fcf5ef2aSThomas Huth save_state(dc); 2782fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2783fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2784fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2785fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2786fcf5ef2aSThomas Huth } 2787fcf5ef2aSThomas Huth break; 2788fcf5ef2aSThomas Huth } 2789fcf5ef2aSThomas Huth } 2790fcf5ef2aSThomas Huth 2791fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2792fcf5ef2aSThomas Huth int insn, int rd) 2793fcf5ef2aSThomas Huth { 2794fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2795fcf5ef2aSThomas Huth TCGv oldv; 2796fcf5ef2aSThomas Huth 2797fcf5ef2aSThomas Huth switch (da.type) { 2798fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2799fcf5ef2aSThomas Huth return; 2800fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2801fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2802fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2803fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2804fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2805fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2806fcf5ef2aSThomas Huth break; 2807fcf5ef2aSThomas Huth default: 2808fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2809fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2810fcf5ef2aSThomas Huth break; 2811fcf5ef2aSThomas Huth } 2812fcf5ef2aSThomas Huth } 2813fcf5ef2aSThomas Huth 2814fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2815fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2816fcf5ef2aSThomas Huth { 2817fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2818fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2819fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2820fcf5ef2aSThomas Huth are unchanged. */ 2821fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2822fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2823fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2824fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2825fcf5ef2aSThomas Huth 2826fcf5ef2aSThomas Huth switch (da.type) { 2827fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2828fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2829fcf5ef2aSThomas Huth return; 2830fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2831fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2832fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop); 2833fcf5ef2aSThomas Huth break; 2834fcf5ef2aSThomas Huth default: 2835fcf5ef2aSThomas Huth { 2836fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2837fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2838fcf5ef2aSThomas Huth 2839fcf5ef2aSThomas Huth save_state(dc); 2840fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2841fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2842fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2843fcf5ef2aSThomas Huth } 2844fcf5ef2aSThomas Huth break; 2845fcf5ef2aSThomas Huth } 2846fcf5ef2aSThomas Huth 2847fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2848fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2849fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2850fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2851fcf5ef2aSThomas Huth } 2852fcf5ef2aSThomas Huth 2853fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2854fcf5ef2aSThomas Huth int insn, int rd) 2855fcf5ef2aSThomas Huth { 2856fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2857fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2858fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2859fcf5ef2aSThomas Huth 2860fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2861fcf5ef2aSThomas Huth 2862fcf5ef2aSThomas Huth switch (da.type) { 2863fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2864fcf5ef2aSThomas Huth break; 2865fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2866fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2867fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2868fcf5ef2aSThomas Huth break; 2869fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2870fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2871fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2872fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2873fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2874fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2875fcf5ef2aSThomas Huth { 2876fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 2877fcf5ef2aSThomas Huth TCGv eight = tcg_const_tl(8); 2878fcf5ef2aSThomas Huth int i; 2879fcf5ef2aSThomas Huth 2880fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2881fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2882fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2883fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2884fcf5ef2aSThomas Huth } 2885fcf5ef2aSThomas Huth 2886fcf5ef2aSThomas Huth tcg_temp_free(d_addr); 2887fcf5ef2aSThomas Huth tcg_temp_free(eight); 2888fcf5ef2aSThomas Huth } 2889fcf5ef2aSThomas Huth break; 2890fcf5ef2aSThomas Huth default: 2891fcf5ef2aSThomas Huth { 2892fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2893fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2894fcf5ef2aSThomas Huth 2895fcf5ef2aSThomas Huth save_state(dc); 2896fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2897fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2898fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2899fcf5ef2aSThomas Huth } 2900fcf5ef2aSThomas Huth break; 2901fcf5ef2aSThomas Huth } 2902fcf5ef2aSThomas Huth 2903fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2904fcf5ef2aSThomas Huth } 2905fcf5ef2aSThomas Huth #endif 2906fcf5ef2aSThomas Huth 2907fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2908fcf5ef2aSThomas Huth { 2909fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2910fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2911fcf5ef2aSThomas Huth } 2912fcf5ef2aSThomas Huth 2913fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2914fcf5ef2aSThomas Huth { 2915fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2916fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 2917fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 2918fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2919fcf5ef2aSThomas Huth return t; 2920fcf5ef2aSThomas Huth } else { /* register */ 2921fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2922fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2923fcf5ef2aSThomas Huth } 2924fcf5ef2aSThomas Huth } 2925fcf5ef2aSThomas Huth 2926fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2927fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2928fcf5ef2aSThomas Huth { 2929fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2930fcf5ef2aSThomas Huth 2931fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2932fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2933fcf5ef2aSThomas Huth the later. */ 2934fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2935fcf5ef2aSThomas Huth if (cmp->is_bool) { 2936fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2937fcf5ef2aSThomas Huth } else { 2938fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2939fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2940fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2941fcf5ef2aSThomas Huth tcg_temp_free_i64(c64); 2942fcf5ef2aSThomas Huth } 2943fcf5ef2aSThomas Huth 2944fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2945fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2946fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 2947fcf5ef2aSThomas Huth zero = tcg_const_i32(0); 2948fcf5ef2aSThomas Huth 2949fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2950fcf5ef2aSThomas Huth 2951fcf5ef2aSThomas Huth tcg_temp_free_i32(c32); 2952fcf5ef2aSThomas Huth tcg_temp_free_i32(zero); 2953fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2954fcf5ef2aSThomas Huth } 2955fcf5ef2aSThomas Huth 2956fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2957fcf5ef2aSThomas Huth { 2958fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2959fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2960fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2961fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2962fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2963fcf5ef2aSThomas Huth } 2964fcf5ef2aSThomas Huth 2965fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2966fcf5ef2aSThomas Huth { 2967fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2968fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2969fcf5ef2aSThomas Huth 2970fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2971fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2972fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2973fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2974fcf5ef2aSThomas Huth 2975fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2976fcf5ef2aSThomas Huth } 2977fcf5ef2aSThomas Huth 2978fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2979fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2980fcf5ef2aSThomas Huth { 2981fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2982fcf5ef2aSThomas Huth 2983fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2984fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2985fcf5ef2aSThomas Huth 2986fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2987fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2988fcf5ef2aSThomas Huth 2989fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2990fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2991fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2992fcf5ef2aSThomas Huth 2993fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2994fcf5ef2aSThomas Huth { 2995fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2996fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2997fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2998fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tl_tmp); 2999fcf5ef2aSThomas Huth } 3000fcf5ef2aSThomas Huth 3001fcf5ef2aSThomas Huth tcg_temp_free_i32(r_tl); 3002fcf5ef2aSThomas Huth } 3003fcf5ef2aSThomas Huth #endif 3004fcf5ef2aSThomas Huth 3005fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 3006fcf5ef2aSThomas Huth int width, bool cc, bool left) 3007fcf5ef2aSThomas Huth { 3008fcf5ef2aSThomas Huth TCGv lo1, lo2, t1, t2; 3009fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 3010fcf5ef2aSThomas Huth int shift, imask, omask; 3011fcf5ef2aSThomas Huth 3012fcf5ef2aSThomas Huth if (cc) { 3013fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 3014fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 3015fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3016fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3017fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3018fcf5ef2aSThomas Huth } 3019fcf5ef2aSThomas Huth 3020fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 3021fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 3022fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 3023fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 3024fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 3025fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 3026fcf5ef2aSThomas Huth the value we're looking for. */ 3027fcf5ef2aSThomas Huth switch (width) { 3028fcf5ef2aSThomas Huth case 8: 3029fcf5ef2aSThomas Huth imask = 0x7; 3030fcf5ef2aSThomas Huth shift = 3; 3031fcf5ef2aSThomas Huth omask = 0xff; 3032fcf5ef2aSThomas Huth if (left) { 3033fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 3034fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 3035fcf5ef2aSThomas Huth } else { 3036fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 3037fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 3038fcf5ef2aSThomas Huth } 3039fcf5ef2aSThomas Huth break; 3040fcf5ef2aSThomas Huth case 16: 3041fcf5ef2aSThomas Huth imask = 0x6; 3042fcf5ef2aSThomas Huth shift = 1; 3043fcf5ef2aSThomas Huth omask = 0xf; 3044fcf5ef2aSThomas Huth if (left) { 3045fcf5ef2aSThomas Huth tabl = 0x8cef; 3046fcf5ef2aSThomas Huth tabr = 0xf731; 3047fcf5ef2aSThomas Huth } else { 3048fcf5ef2aSThomas Huth tabl = 0x137f; 3049fcf5ef2aSThomas Huth tabr = 0xfec8; 3050fcf5ef2aSThomas Huth } 3051fcf5ef2aSThomas Huth break; 3052fcf5ef2aSThomas Huth case 32: 3053fcf5ef2aSThomas Huth imask = 0x4; 3054fcf5ef2aSThomas Huth shift = 0; 3055fcf5ef2aSThomas Huth omask = 0x3; 3056fcf5ef2aSThomas Huth if (left) { 3057fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 3058fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 3059fcf5ef2aSThomas Huth } else { 3060fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 3061fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 3062fcf5ef2aSThomas Huth } 3063fcf5ef2aSThomas Huth break; 3064fcf5ef2aSThomas Huth default: 3065fcf5ef2aSThomas Huth abort(); 3066fcf5ef2aSThomas Huth } 3067fcf5ef2aSThomas Huth 3068fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 3069fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 3070fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 3071fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 3072fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 3073fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 3074fcf5ef2aSThomas Huth 3075fcf5ef2aSThomas Huth t1 = tcg_const_tl(tabl); 3076fcf5ef2aSThomas Huth t2 = tcg_const_tl(tabr); 3077fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo1, t1, lo1); 3078fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo2, t2, lo2); 3079fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 3080fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 3081fcf5ef2aSThomas Huth 3082fcf5ef2aSThomas Huth amask = -8; 3083fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 3084fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 3085fcf5ef2aSThomas Huth } 3086fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 3087fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 3088fcf5ef2aSThomas Huth 3089fcf5ef2aSThomas Huth /* We want to compute 3090fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 3091fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 3092fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 3093fcf5ef2aSThomas Huth Which we perform by 3094fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 3095fcf5ef2aSThomas Huth dst &= lo2 3096fcf5ef2aSThomas Huth */ 3097fcf5ef2aSThomas Huth tcg_gen_setcond_tl(TCG_COND_EQ, t1, s1, s2); 3098fcf5ef2aSThomas Huth tcg_gen_neg_tl(t1, t1); 3099fcf5ef2aSThomas Huth tcg_gen_or_tl(lo2, lo2, t1); 3100fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 3101fcf5ef2aSThomas Huth 3102fcf5ef2aSThomas Huth tcg_temp_free(lo1); 3103fcf5ef2aSThomas Huth tcg_temp_free(lo2); 3104fcf5ef2aSThomas Huth tcg_temp_free(t1); 3105fcf5ef2aSThomas Huth tcg_temp_free(t2); 3106fcf5ef2aSThomas Huth } 3107fcf5ef2aSThomas Huth 3108fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 3109fcf5ef2aSThomas Huth { 3110fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 3111fcf5ef2aSThomas Huth 3112fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 3113fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 3114fcf5ef2aSThomas Huth if (left) { 3115fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 3116fcf5ef2aSThomas Huth } 3117fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 3118fcf5ef2aSThomas Huth 3119fcf5ef2aSThomas Huth tcg_temp_free(tmp); 3120fcf5ef2aSThomas Huth } 3121fcf5ef2aSThomas Huth 3122fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 3123fcf5ef2aSThomas Huth { 3124fcf5ef2aSThomas Huth TCGv t1, t2, shift; 3125fcf5ef2aSThomas Huth 3126fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 3127fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 3128fcf5ef2aSThomas Huth shift = tcg_temp_new(); 3129fcf5ef2aSThomas Huth 3130fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 3131fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 3132fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 3133fcf5ef2aSThomas Huth 3134fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 3135fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 3136fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 3137fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 3138fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 3139fcf5ef2aSThomas Huth 3140fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 3141fcf5ef2aSThomas Huth 3142fcf5ef2aSThomas Huth tcg_temp_free(t1); 3143fcf5ef2aSThomas Huth tcg_temp_free(t2); 3144fcf5ef2aSThomas Huth tcg_temp_free(shift); 3145fcf5ef2aSThomas Huth } 3146fcf5ef2aSThomas Huth #endif 3147fcf5ef2aSThomas Huth 3148fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3149fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3150fcf5ef2aSThomas Huth goto illegal_insn; 3151fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3152fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3153fcf5ef2aSThomas Huth goto nfpu_insn; 3154fcf5ef2aSThomas Huth 3155fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3156fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 3157fcf5ef2aSThomas Huth { 3158fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3159fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3160fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3161fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3162fcf5ef2aSThomas Huth target_long simm; 3163fcf5ef2aSThomas Huth 3164fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3165fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3166fcf5ef2aSThomas Huth 3167fcf5ef2aSThomas Huth switch (opc) { 3168fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 3169fcf5ef2aSThomas Huth { 3170fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 3171fcf5ef2aSThomas Huth int32_t target; 3172fcf5ef2aSThomas Huth switch (xop) { 3173fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3174fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 3175fcf5ef2aSThomas Huth { 3176fcf5ef2aSThomas Huth int cc; 3177fcf5ef2aSThomas Huth 3178fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3179fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3180fcf5ef2aSThomas Huth target <<= 2; 3181fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3182fcf5ef2aSThomas Huth if (cc == 0) 3183fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3184fcf5ef2aSThomas Huth else if (cc == 2) 3185fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3186fcf5ef2aSThomas Huth else 3187fcf5ef2aSThomas Huth goto illegal_insn; 3188fcf5ef2aSThomas Huth goto jmp_insn; 3189fcf5ef2aSThomas Huth } 3190fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3191fcf5ef2aSThomas Huth { 3192fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3193fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3194fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3195fcf5ef2aSThomas Huth target <<= 2; 3196fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3197fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3198fcf5ef2aSThomas Huth goto jmp_insn; 3199fcf5ef2aSThomas Huth } 3200fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3201fcf5ef2aSThomas Huth { 3202fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3203fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3204fcf5ef2aSThomas Huth goto jmp_insn; 3205fcf5ef2aSThomas Huth } 3206fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3207fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3208fcf5ef2aSThomas Huth target <<= 2; 3209fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3210fcf5ef2aSThomas Huth goto jmp_insn; 3211fcf5ef2aSThomas Huth } 3212fcf5ef2aSThomas Huth #else 3213fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3214fcf5ef2aSThomas Huth { 3215fcf5ef2aSThomas Huth goto ncp_insn; 3216fcf5ef2aSThomas Huth } 3217fcf5ef2aSThomas Huth #endif 3218fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3219fcf5ef2aSThomas Huth { 3220fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3221fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3222fcf5ef2aSThomas Huth target <<= 2; 3223fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3224fcf5ef2aSThomas Huth goto jmp_insn; 3225fcf5ef2aSThomas Huth } 3226fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3227fcf5ef2aSThomas Huth { 3228fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3229fcf5ef2aSThomas Huth goto jmp_insn; 3230fcf5ef2aSThomas Huth } 3231fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3232fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3233fcf5ef2aSThomas Huth target <<= 2; 3234fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3235fcf5ef2aSThomas Huth goto jmp_insn; 3236fcf5ef2aSThomas Huth } 3237fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3238fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3239fcf5ef2aSThomas Huth if (rd) { 3240fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3241fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3242fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3243fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3244fcf5ef2aSThomas Huth } 3245fcf5ef2aSThomas Huth break; 3246fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3247fcf5ef2aSThomas Huth default: 3248fcf5ef2aSThomas Huth goto illegal_insn; 3249fcf5ef2aSThomas Huth } 3250fcf5ef2aSThomas Huth break; 3251fcf5ef2aSThomas Huth } 3252fcf5ef2aSThomas Huth break; 3253fcf5ef2aSThomas Huth case 1: /*CALL*/ 3254fcf5ef2aSThomas Huth { 3255fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3256fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3257fcf5ef2aSThomas Huth 3258fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3259fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3260fcf5ef2aSThomas Huth target += dc->pc; 3261fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3262fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3263fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3264fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3265fcf5ef2aSThomas Huth } 3266fcf5ef2aSThomas Huth #endif 3267fcf5ef2aSThomas Huth dc->npc = target; 3268fcf5ef2aSThomas Huth } 3269fcf5ef2aSThomas Huth goto jmp_insn; 3270fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3271fcf5ef2aSThomas Huth { 3272fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 3273fcf5ef2aSThomas Huth TCGv cpu_dst = get_temp_tl(dc); 3274fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3275fcf5ef2aSThomas Huth 3276fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3277fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3278fcf5ef2aSThomas Huth TCGv_i32 trap; 3279fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3280fcf5ef2aSThomas Huth int mask; 3281fcf5ef2aSThomas Huth 3282fcf5ef2aSThomas Huth if (cond == 0) { 3283fcf5ef2aSThomas Huth /* Trap never. */ 3284fcf5ef2aSThomas Huth break; 3285fcf5ef2aSThomas Huth } 3286fcf5ef2aSThomas Huth 3287fcf5ef2aSThomas Huth save_state(dc); 3288fcf5ef2aSThomas Huth 3289fcf5ef2aSThomas Huth if (cond != 8) { 3290fcf5ef2aSThomas Huth /* Conditional trap. */ 3291fcf5ef2aSThomas Huth DisasCompare cmp; 3292fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3293fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3294fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3295fcf5ef2aSThomas Huth if (cc == 0) { 3296fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3297fcf5ef2aSThomas Huth } else if (cc == 2) { 3298fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3299fcf5ef2aSThomas Huth } else { 3300fcf5ef2aSThomas Huth goto illegal_insn; 3301fcf5ef2aSThomas Huth } 3302fcf5ef2aSThomas Huth #else 3303fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3304fcf5ef2aSThomas Huth #endif 3305fcf5ef2aSThomas Huth l1 = gen_new_label(); 3306fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3307fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3308fcf5ef2aSThomas Huth free_compare(&cmp); 3309fcf5ef2aSThomas Huth } 3310fcf5ef2aSThomas Huth 3311fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3312fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3313fcf5ef2aSThomas Huth 3314fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3315fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3316fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3317fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3318fcf5ef2aSThomas Huth 3319fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3320fcf5ef2aSThomas Huth if (IS_IMM) { 33215c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3322fcf5ef2aSThomas Huth if (rs1 == 0) { 3323fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3324fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3325fcf5ef2aSThomas Huth mask = 0; 3326fcf5ef2aSThomas Huth } else { 3327fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3328fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3329fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3330fcf5ef2aSThomas Huth } 3331fcf5ef2aSThomas Huth } else { 3332fcf5ef2aSThomas Huth TCGv t1, t2; 3333fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3334fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3335fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3336fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3337fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3338fcf5ef2aSThomas Huth } 3339fcf5ef2aSThomas Huth if (mask != 0) { 3340fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3341fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3342fcf5ef2aSThomas Huth } 3343fcf5ef2aSThomas Huth 3344fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3345fcf5ef2aSThomas Huth tcg_temp_free_i32(trap); 3346fcf5ef2aSThomas Huth 3347fcf5ef2aSThomas Huth if (cond == 8) { 3348fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3349fcf5ef2aSThomas Huth dc->is_br = 1; 3350fcf5ef2aSThomas Huth goto jmp_insn; 3351fcf5ef2aSThomas Huth } else { 3352fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3353fcf5ef2aSThomas Huth gen_set_label(l1); 3354fcf5ef2aSThomas Huth break; 3355fcf5ef2aSThomas Huth } 3356fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3357fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3358fcf5ef2aSThomas Huth switch(rs1) { 3359fcf5ef2aSThomas Huth case 0: /* rdy */ 3360fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3361fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3362fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3363fcf5ef2aSThomas Huth II */ 3364fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3365fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3366fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3367fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3368fcf5ef2aSThomas Huth microSPARC II */ 3369fcf5ef2aSThomas Huth /* Read Asr17 */ 3370fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3371fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3372fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3373fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3374fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3375fcf5ef2aSThomas Huth break; 3376fcf5ef2aSThomas Huth } 3377fcf5ef2aSThomas Huth #endif 3378fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3379fcf5ef2aSThomas Huth break; 3380fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3381fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3382fcf5ef2aSThomas Huth update_psr(dc); 3383fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3384fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3385fcf5ef2aSThomas Huth break; 3386fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3387fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3388fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3389fcf5ef2aSThomas Huth break; 3390fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3391fcf5ef2aSThomas Huth { 3392fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3393fcf5ef2aSThomas Huth TCGv_i32 r_const; 3394fcf5ef2aSThomas Huth 3395fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3396fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3397fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3398fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3399fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3400fcf5ef2aSThomas Huth r_const); 3401fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3402fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3403fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3404fcf5ef2aSThomas Huth } 3405fcf5ef2aSThomas Huth break; 3406fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3407fcf5ef2aSThomas Huth { 3408fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3409fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3410fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3411fcf5ef2aSThomas Huth } else { 3412fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3413fcf5ef2aSThomas Huth } 3414fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3415fcf5ef2aSThomas Huth } 3416fcf5ef2aSThomas Huth break; 3417fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3418fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3419fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3420fcf5ef2aSThomas Huth break; 3421fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3422fcf5ef2aSThomas Huth break; /* no effect */ 3423fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3424fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3425fcf5ef2aSThomas Huth goto jmp_insn; 3426fcf5ef2aSThomas Huth } 3427fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3428fcf5ef2aSThomas Huth break; 3429fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3430fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3431fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3432fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3433fcf5ef2aSThomas Huth break; 3434fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3435fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3436fcf5ef2aSThomas Huth break; 3437fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3438fcf5ef2aSThomas Huth { 3439fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3440fcf5ef2aSThomas Huth TCGv_i32 r_const; 3441fcf5ef2aSThomas Huth 3442fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3443fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3444fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3445fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3446fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3447fcf5ef2aSThomas Huth r_const); 3448fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3449fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3450fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3451fcf5ef2aSThomas Huth } 3452fcf5ef2aSThomas Huth break; 3453fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3454fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3455fcf5ef2aSThomas Huth break; 3456b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3457b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3458b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3459b8e31b3cSArtyom Tarasenko */ 3460b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3461b8e31b3cSArtyom Tarasenko { 3462b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3463b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3464b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3465b8e31b3cSArtyom Tarasenko } 3466b8e31b3cSArtyom Tarasenko break; 3467fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3468fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3469fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3470fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3471fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3472fcf5ef2aSThomas Huth #endif 3473fcf5ef2aSThomas Huth default: 3474fcf5ef2aSThomas Huth goto illegal_insn; 3475fcf5ef2aSThomas Huth } 3476fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3477fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3478fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3479fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3480fcf5ef2aSThomas Huth goto priv_insn; 3481fcf5ef2aSThomas Huth } 3482fcf5ef2aSThomas Huth update_psr(dc); 3483fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3484fcf5ef2aSThomas Huth #else 3485fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3486fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3487fcf5ef2aSThomas Huth goto priv_insn; 3488fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3489fcf5ef2aSThomas Huth switch (rs1) { 3490fcf5ef2aSThomas Huth case 0: // hpstate 3491f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3492f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3493fcf5ef2aSThomas Huth break; 3494fcf5ef2aSThomas Huth case 1: // htstate 3495fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3496fcf5ef2aSThomas Huth break; 3497fcf5ef2aSThomas Huth case 3: // hintp 3498fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3499fcf5ef2aSThomas Huth break; 3500fcf5ef2aSThomas Huth case 5: // htba 3501fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3502fcf5ef2aSThomas Huth break; 3503fcf5ef2aSThomas Huth case 6: // hver 3504fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3505fcf5ef2aSThomas Huth break; 3506fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3507fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3508fcf5ef2aSThomas Huth break; 3509fcf5ef2aSThomas Huth default: 3510fcf5ef2aSThomas Huth goto illegal_insn; 3511fcf5ef2aSThomas Huth } 3512fcf5ef2aSThomas Huth #endif 3513fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3514fcf5ef2aSThomas Huth break; 3515fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3516fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3517fcf5ef2aSThomas Huth goto priv_insn; 3518fcf5ef2aSThomas Huth } 3519fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 3520fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3521fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3522fcf5ef2aSThomas Huth switch (rs1) { 3523fcf5ef2aSThomas Huth case 0: // tpc 3524fcf5ef2aSThomas Huth { 3525fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3526fcf5ef2aSThomas Huth 3527fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3528fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3529fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3530fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3531fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3532fcf5ef2aSThomas Huth } 3533fcf5ef2aSThomas Huth break; 3534fcf5ef2aSThomas Huth case 1: // tnpc 3535fcf5ef2aSThomas Huth { 3536fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3537fcf5ef2aSThomas Huth 3538fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3539fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3540fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3541fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3542fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3543fcf5ef2aSThomas Huth } 3544fcf5ef2aSThomas Huth break; 3545fcf5ef2aSThomas Huth case 2: // tstate 3546fcf5ef2aSThomas Huth { 3547fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3548fcf5ef2aSThomas Huth 3549fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3550fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3551fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3552fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3553fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3554fcf5ef2aSThomas Huth } 3555fcf5ef2aSThomas Huth break; 3556fcf5ef2aSThomas Huth case 3: // tt 3557fcf5ef2aSThomas Huth { 3558fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3559fcf5ef2aSThomas Huth 3560fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3561fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3562fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3563fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3564fcf5ef2aSThomas Huth } 3565fcf5ef2aSThomas Huth break; 3566fcf5ef2aSThomas Huth case 4: // tick 3567fcf5ef2aSThomas Huth { 3568fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3569fcf5ef2aSThomas Huth TCGv_i32 r_const; 3570fcf5ef2aSThomas Huth 3571fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3572fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3573fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3574fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3575fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3576fcf5ef2aSThomas Huth r_tickptr, r_const); 3577fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3578fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3579fcf5ef2aSThomas Huth } 3580fcf5ef2aSThomas Huth break; 3581fcf5ef2aSThomas Huth case 5: // tba 3582fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3583fcf5ef2aSThomas Huth break; 3584fcf5ef2aSThomas Huth case 6: // pstate 3585fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3586fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3587fcf5ef2aSThomas Huth break; 3588fcf5ef2aSThomas Huth case 7: // tl 3589fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3590fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3591fcf5ef2aSThomas Huth break; 3592fcf5ef2aSThomas Huth case 8: // pil 3593fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3594fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3595fcf5ef2aSThomas Huth break; 3596fcf5ef2aSThomas Huth case 9: // cwp 3597fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3598fcf5ef2aSThomas Huth break; 3599fcf5ef2aSThomas Huth case 10: // cansave 3600fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3601fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3602fcf5ef2aSThomas Huth break; 3603fcf5ef2aSThomas Huth case 11: // canrestore 3604fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3605fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3606fcf5ef2aSThomas Huth break; 3607fcf5ef2aSThomas Huth case 12: // cleanwin 3608fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3609fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3610fcf5ef2aSThomas Huth break; 3611fcf5ef2aSThomas Huth case 13: // otherwin 3612fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3613fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3614fcf5ef2aSThomas Huth break; 3615fcf5ef2aSThomas Huth case 14: // wstate 3616fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3617fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3618fcf5ef2aSThomas Huth break; 3619fcf5ef2aSThomas Huth case 16: // UA2005 gl 3620fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3621fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3622fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3623fcf5ef2aSThomas Huth break; 3624fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3625fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3626fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3627fcf5ef2aSThomas Huth goto priv_insn; 3628fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3629fcf5ef2aSThomas Huth break; 3630fcf5ef2aSThomas Huth case 31: // ver 3631fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3632fcf5ef2aSThomas Huth break; 3633fcf5ef2aSThomas Huth case 15: // fq 3634fcf5ef2aSThomas Huth default: 3635fcf5ef2aSThomas Huth goto illegal_insn; 3636fcf5ef2aSThomas Huth } 3637fcf5ef2aSThomas Huth #else 3638fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3639fcf5ef2aSThomas Huth #endif 3640fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3641fcf5ef2aSThomas Huth break; 3642fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3643fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3644fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3645fcf5ef2aSThomas Huth #else 3646fcf5ef2aSThomas Huth if (!supervisor(dc)) 3647fcf5ef2aSThomas Huth goto priv_insn; 3648fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3649fcf5ef2aSThomas Huth #endif 3650fcf5ef2aSThomas Huth break; 3651fcf5ef2aSThomas Huth #endif 3652fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3653fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3654fcf5ef2aSThomas Huth goto jmp_insn; 3655fcf5ef2aSThomas Huth } 3656fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3657fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3658fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3659fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3660fcf5ef2aSThomas Huth 3661fcf5ef2aSThomas Huth switch (xop) { 3662fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3663fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3664fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3665fcf5ef2aSThomas Huth break; 3666fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3667fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3668fcf5ef2aSThomas Huth break; 3669fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3670fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3671fcf5ef2aSThomas Huth break; 3672fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3673fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3674fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3675fcf5ef2aSThomas Huth break; 3676fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3677fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3678fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3679fcf5ef2aSThomas Huth break; 3680fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3681fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3682fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3683fcf5ef2aSThomas Huth break; 3684fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3685fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3686fcf5ef2aSThomas Huth break; 3687fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3688fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3689fcf5ef2aSThomas Huth break; 3690fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3691fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3692fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3693fcf5ef2aSThomas Huth break; 3694fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3695fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3696fcf5ef2aSThomas Huth break; 3697fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3698fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3699fcf5ef2aSThomas Huth break; 3700fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3701fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3702fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3703fcf5ef2aSThomas Huth break; 3704fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3705fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3706fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3707fcf5ef2aSThomas Huth break; 3708fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3709fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3710fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3711fcf5ef2aSThomas Huth break; 3712fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3713fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3714fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3715fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3716fcf5ef2aSThomas Huth break; 3717fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3718fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3719fcf5ef2aSThomas Huth break; 3720fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3721fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3722fcf5ef2aSThomas Huth break; 3723fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3724fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3725fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3726fcf5ef2aSThomas Huth break; 3727fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3728fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3729fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3730fcf5ef2aSThomas Huth break; 3731fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3732fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3733fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3734fcf5ef2aSThomas Huth break; 3735fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3736fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3737fcf5ef2aSThomas Huth break; 3738fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3739fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3740fcf5ef2aSThomas Huth break; 3741fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3742fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3743fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3744fcf5ef2aSThomas Huth break; 3745fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3746fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3747fcf5ef2aSThomas Huth break; 3748fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3749fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3750fcf5ef2aSThomas Huth break; 3751fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3752fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3753fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3754fcf5ef2aSThomas Huth break; 3755fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3756fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3757fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3758fcf5ef2aSThomas Huth break; 3759fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3760fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3761fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3762fcf5ef2aSThomas Huth break; 3763fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3764fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3765fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3766fcf5ef2aSThomas Huth break; 3767fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3768fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3769fcf5ef2aSThomas Huth break; 3770fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3771fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3772fcf5ef2aSThomas Huth break; 3773fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3774fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3775fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3776fcf5ef2aSThomas Huth break; 3777fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3778fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3779fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3780fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3781fcf5ef2aSThomas Huth break; 3782fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3783fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3784fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3785fcf5ef2aSThomas Huth break; 3786fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3787fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3788fcf5ef2aSThomas Huth break; 3789fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3790fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3791fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3792fcf5ef2aSThomas Huth break; 3793fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3794fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3795fcf5ef2aSThomas Huth break; 3796fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3797fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3798fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3799fcf5ef2aSThomas Huth break; 3800fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3801fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3802fcf5ef2aSThomas Huth break; 3803fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3804fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3805fcf5ef2aSThomas Huth break; 3806fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3807fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3808fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3809fcf5ef2aSThomas Huth break; 3810fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3811fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3812fcf5ef2aSThomas Huth break; 3813fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3814fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3815fcf5ef2aSThomas Huth break; 3816fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3817fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3818fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3819fcf5ef2aSThomas Huth break; 3820fcf5ef2aSThomas Huth #endif 3821fcf5ef2aSThomas Huth default: 3822fcf5ef2aSThomas Huth goto illegal_insn; 3823fcf5ef2aSThomas Huth } 3824fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3825fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3826fcf5ef2aSThomas Huth int cond; 3827fcf5ef2aSThomas Huth #endif 3828fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3829fcf5ef2aSThomas Huth goto jmp_insn; 3830fcf5ef2aSThomas Huth } 3831fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3832fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3833fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3834fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3835fcf5ef2aSThomas Huth 3836fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3837fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3838fcf5ef2aSThomas Huth do { \ 3839fcf5ef2aSThomas Huth DisasCompare cmp; \ 3840fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3841fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3842fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3843fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3844fcf5ef2aSThomas Huth free_compare(&cmp); \ 3845fcf5ef2aSThomas Huth } while (0) 3846fcf5ef2aSThomas Huth 3847fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3848fcf5ef2aSThomas Huth FMOVR(s); 3849fcf5ef2aSThomas Huth break; 3850fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3851fcf5ef2aSThomas Huth FMOVR(d); 3852fcf5ef2aSThomas Huth break; 3853fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3854fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3855fcf5ef2aSThomas Huth FMOVR(q); 3856fcf5ef2aSThomas Huth break; 3857fcf5ef2aSThomas Huth } 3858fcf5ef2aSThomas Huth #undef FMOVR 3859fcf5ef2aSThomas Huth #endif 3860fcf5ef2aSThomas Huth switch (xop) { 3861fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3862fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3863fcf5ef2aSThomas Huth do { \ 3864fcf5ef2aSThomas Huth DisasCompare cmp; \ 3865fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3866fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3867fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3868fcf5ef2aSThomas Huth free_compare(&cmp); \ 3869fcf5ef2aSThomas Huth } while (0) 3870fcf5ef2aSThomas Huth 3871fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3872fcf5ef2aSThomas Huth FMOVCC(0, s); 3873fcf5ef2aSThomas Huth break; 3874fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3875fcf5ef2aSThomas Huth FMOVCC(0, d); 3876fcf5ef2aSThomas Huth break; 3877fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3878fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3879fcf5ef2aSThomas Huth FMOVCC(0, q); 3880fcf5ef2aSThomas Huth break; 3881fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3882fcf5ef2aSThomas Huth FMOVCC(1, s); 3883fcf5ef2aSThomas Huth break; 3884fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3885fcf5ef2aSThomas Huth FMOVCC(1, d); 3886fcf5ef2aSThomas Huth break; 3887fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3888fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3889fcf5ef2aSThomas Huth FMOVCC(1, q); 3890fcf5ef2aSThomas Huth break; 3891fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3892fcf5ef2aSThomas Huth FMOVCC(2, s); 3893fcf5ef2aSThomas Huth break; 3894fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3895fcf5ef2aSThomas Huth FMOVCC(2, d); 3896fcf5ef2aSThomas Huth break; 3897fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3898fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3899fcf5ef2aSThomas Huth FMOVCC(2, q); 3900fcf5ef2aSThomas Huth break; 3901fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3902fcf5ef2aSThomas Huth FMOVCC(3, s); 3903fcf5ef2aSThomas Huth break; 3904fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3905fcf5ef2aSThomas Huth FMOVCC(3, d); 3906fcf5ef2aSThomas Huth break; 3907fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3908fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3909fcf5ef2aSThomas Huth FMOVCC(3, q); 3910fcf5ef2aSThomas Huth break; 3911fcf5ef2aSThomas Huth #undef FMOVCC 3912fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3913fcf5ef2aSThomas Huth do { \ 3914fcf5ef2aSThomas Huth DisasCompare cmp; \ 3915fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3916fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3917fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3918fcf5ef2aSThomas Huth free_compare(&cmp); \ 3919fcf5ef2aSThomas Huth } while (0) 3920fcf5ef2aSThomas Huth 3921fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3922fcf5ef2aSThomas Huth FMOVCC(0, s); 3923fcf5ef2aSThomas Huth break; 3924fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3925fcf5ef2aSThomas Huth FMOVCC(0, d); 3926fcf5ef2aSThomas Huth break; 3927fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3928fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3929fcf5ef2aSThomas Huth FMOVCC(0, q); 3930fcf5ef2aSThomas Huth break; 3931fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3932fcf5ef2aSThomas Huth FMOVCC(1, s); 3933fcf5ef2aSThomas Huth break; 3934fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3935fcf5ef2aSThomas Huth FMOVCC(1, d); 3936fcf5ef2aSThomas Huth break; 3937fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3938fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3939fcf5ef2aSThomas Huth FMOVCC(1, q); 3940fcf5ef2aSThomas Huth break; 3941fcf5ef2aSThomas Huth #undef FMOVCC 3942fcf5ef2aSThomas Huth #endif 3943fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3944fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3945fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3946fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3947fcf5ef2aSThomas Huth break; 3948fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3949fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3950fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3951fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3952fcf5ef2aSThomas Huth break; 3953fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3954fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3955fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3956fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3957fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3958fcf5ef2aSThomas Huth break; 3959fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3960fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3961fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3962fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3963fcf5ef2aSThomas Huth break; 3964fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3965fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3966fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3967fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3968fcf5ef2aSThomas Huth break; 3969fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3970fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3971fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3972fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3973fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3974fcf5ef2aSThomas Huth break; 3975fcf5ef2aSThomas Huth default: 3976fcf5ef2aSThomas Huth goto illegal_insn; 3977fcf5ef2aSThomas Huth } 3978fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3979fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3980fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3981fcf5ef2aSThomas Huth if (rs1 == 0) { 3982fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3983fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3984fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3985fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3986fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3987fcf5ef2aSThomas Huth } else { /* register */ 3988fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3989fcf5ef2aSThomas Huth if (rs2 == 0) { 3990fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3991fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3992fcf5ef2aSThomas Huth } else { 3993fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3994fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3995fcf5ef2aSThomas Huth } 3996fcf5ef2aSThomas Huth } 3997fcf5ef2aSThomas Huth } else { 3998fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3999fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4000fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4001fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 4002fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4003fcf5ef2aSThomas Huth } else { /* register */ 4004fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4005fcf5ef2aSThomas Huth if (rs2 == 0) { 4006fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 4007fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 4008fcf5ef2aSThomas Huth } else { 4009fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4010fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 4011fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4012fcf5ef2aSThomas Huth } 4013fcf5ef2aSThomas Huth } 4014fcf5ef2aSThomas Huth } 4015fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4016fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4017fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4018fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4019fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4020fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4021fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4022fcf5ef2aSThomas Huth } else { 4023fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4024fcf5ef2aSThomas Huth } 4025fcf5ef2aSThomas Huth } else { /* register */ 4026fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4027fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4028fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4029fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4030fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4031fcf5ef2aSThomas Huth } else { 4032fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4033fcf5ef2aSThomas Huth } 4034fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4035fcf5ef2aSThomas Huth } 4036fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4037fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4038fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4039fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4040fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4041fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4042fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4043fcf5ef2aSThomas Huth } else { 4044fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4045fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4046fcf5ef2aSThomas Huth } 4047fcf5ef2aSThomas Huth } else { /* register */ 4048fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4049fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4050fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4051fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4052fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4053fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4054fcf5ef2aSThomas Huth } else { 4055fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4056fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4057fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4058fcf5ef2aSThomas Huth } 4059fcf5ef2aSThomas Huth } 4060fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4061fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4062fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4063fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4064fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4065fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4066fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4067fcf5ef2aSThomas Huth } else { 4068fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4069fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4070fcf5ef2aSThomas Huth } 4071fcf5ef2aSThomas Huth } else { /* register */ 4072fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4073fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4074fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4075fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4076fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4077fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4078fcf5ef2aSThomas Huth } else { 4079fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4080fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4081fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4082fcf5ef2aSThomas Huth } 4083fcf5ef2aSThomas Huth } 4084fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4085fcf5ef2aSThomas Huth #endif 4086fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4087fcf5ef2aSThomas Huth if (xop < 0x20) { 4088fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4089fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4090fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4091fcf5ef2aSThomas Huth case 0x0: /* add */ 4092fcf5ef2aSThomas Huth if (xop & 0x10) { 4093fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4094fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4095fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4096fcf5ef2aSThomas Huth } else { 4097fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4098fcf5ef2aSThomas Huth } 4099fcf5ef2aSThomas Huth break; 4100fcf5ef2aSThomas Huth case 0x1: /* and */ 4101fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4102fcf5ef2aSThomas Huth if (xop & 0x10) { 4103fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4104fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4105fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4106fcf5ef2aSThomas Huth } 4107fcf5ef2aSThomas Huth break; 4108fcf5ef2aSThomas Huth case 0x2: /* or */ 4109fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4110fcf5ef2aSThomas Huth if (xop & 0x10) { 4111fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4112fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4113fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4114fcf5ef2aSThomas Huth } 4115fcf5ef2aSThomas Huth break; 4116fcf5ef2aSThomas Huth case 0x3: /* xor */ 4117fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4118fcf5ef2aSThomas Huth if (xop & 0x10) { 4119fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4120fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4121fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4122fcf5ef2aSThomas Huth } 4123fcf5ef2aSThomas Huth break; 4124fcf5ef2aSThomas Huth case 0x4: /* sub */ 4125fcf5ef2aSThomas Huth if (xop & 0x10) { 4126fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4127fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4128fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4129fcf5ef2aSThomas Huth } else { 4130fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4131fcf5ef2aSThomas Huth } 4132fcf5ef2aSThomas Huth break; 4133fcf5ef2aSThomas Huth case 0x5: /* andn */ 4134fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4135fcf5ef2aSThomas Huth if (xop & 0x10) { 4136fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4137fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4138fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4139fcf5ef2aSThomas Huth } 4140fcf5ef2aSThomas Huth break; 4141fcf5ef2aSThomas Huth case 0x6: /* orn */ 4142fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4143fcf5ef2aSThomas Huth if (xop & 0x10) { 4144fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4145fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4146fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4147fcf5ef2aSThomas Huth } 4148fcf5ef2aSThomas Huth break; 4149fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4150fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4151fcf5ef2aSThomas Huth if (xop & 0x10) { 4152fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4153fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4154fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4155fcf5ef2aSThomas Huth } 4156fcf5ef2aSThomas Huth break; 4157fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4158fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4159fcf5ef2aSThomas Huth (xop & 0x10)); 4160fcf5ef2aSThomas Huth break; 4161fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4162fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4163fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4164fcf5ef2aSThomas Huth break; 4165fcf5ef2aSThomas Huth #endif 4166fcf5ef2aSThomas Huth case 0xa: /* umul */ 4167fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4168fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4169fcf5ef2aSThomas Huth if (xop & 0x10) { 4170fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4171fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4172fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4173fcf5ef2aSThomas Huth } 4174fcf5ef2aSThomas Huth break; 4175fcf5ef2aSThomas Huth case 0xb: /* smul */ 4176fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4177fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4178fcf5ef2aSThomas Huth if (xop & 0x10) { 4179fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4180fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4181fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4182fcf5ef2aSThomas Huth } 4183fcf5ef2aSThomas Huth break; 4184fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4185fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4186fcf5ef2aSThomas Huth (xop & 0x10)); 4187fcf5ef2aSThomas Huth break; 4188fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4189fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4190fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4191fcf5ef2aSThomas Huth break; 4192fcf5ef2aSThomas Huth #endif 4193fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4194fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4195fcf5ef2aSThomas Huth if (xop & 0x10) { 4196fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4197fcf5ef2aSThomas Huth cpu_src2); 4198fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4199fcf5ef2aSThomas Huth } else { 4200fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4201fcf5ef2aSThomas Huth cpu_src2); 4202fcf5ef2aSThomas Huth } 4203fcf5ef2aSThomas Huth break; 4204fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4205fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4206fcf5ef2aSThomas Huth if (xop & 0x10) { 4207fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4208fcf5ef2aSThomas Huth cpu_src2); 4209fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4210fcf5ef2aSThomas Huth } else { 4211fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4212fcf5ef2aSThomas Huth cpu_src2); 4213fcf5ef2aSThomas Huth } 4214fcf5ef2aSThomas Huth break; 4215fcf5ef2aSThomas Huth default: 4216fcf5ef2aSThomas Huth goto illegal_insn; 4217fcf5ef2aSThomas Huth } 4218fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4219fcf5ef2aSThomas Huth } else { 4220fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4221fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4222fcf5ef2aSThomas Huth switch (xop) { 4223fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4224fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4225fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4226fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4227fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4228fcf5ef2aSThomas Huth break; 4229fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4230fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4231fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4232fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4233fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4234fcf5ef2aSThomas Huth break; 4235fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4236fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4237fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4238fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4239fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4240fcf5ef2aSThomas Huth break; 4241fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4242fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4243fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4244fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4245fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4246fcf5ef2aSThomas Huth break; 4247fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4248fcf5ef2aSThomas Huth update_psr(dc); 4249fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4250fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4251fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4252fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4253fcf5ef2aSThomas Huth break; 4254fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4255fcf5ef2aSThomas Huth case 0x25: /* sll */ 4256fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4257fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4258fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4259fcf5ef2aSThomas Huth } else { /* register */ 4260fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4261fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4262fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4263fcf5ef2aSThomas Huth } 4264fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4265fcf5ef2aSThomas Huth break; 4266fcf5ef2aSThomas Huth case 0x26: /* srl */ 4267fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4268fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4269fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4270fcf5ef2aSThomas Huth } else { /* register */ 4271fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4272fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4273fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4274fcf5ef2aSThomas Huth } 4275fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4276fcf5ef2aSThomas Huth break; 4277fcf5ef2aSThomas Huth case 0x27: /* sra */ 4278fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4279fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4280fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4281fcf5ef2aSThomas Huth } else { /* register */ 4282fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4283fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4284fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4285fcf5ef2aSThomas Huth } 4286fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4287fcf5ef2aSThomas Huth break; 4288fcf5ef2aSThomas Huth #endif 4289fcf5ef2aSThomas Huth case 0x30: 4290fcf5ef2aSThomas Huth { 4291fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4292fcf5ef2aSThomas Huth switch(rd) { 4293fcf5ef2aSThomas Huth case 0: /* wry */ 4294fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4295fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4296fcf5ef2aSThomas Huth break; 4297fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4298fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4299fcf5ef2aSThomas Huth SPARCv8 manual, nop 4300fcf5ef2aSThomas Huth on the microSPARC 4301fcf5ef2aSThomas Huth II */ 4302fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4303fcf5ef2aSThomas Huth in the SPARCv8 4304fcf5ef2aSThomas Huth manual, nop on the 4305fcf5ef2aSThomas Huth microSPARC II */ 4306fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4307fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4308fcf5ef2aSThomas Huth /* LEON3 power-down */ 4309fcf5ef2aSThomas Huth save_state(dc); 4310fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4311fcf5ef2aSThomas Huth } 4312fcf5ef2aSThomas Huth break; 4313fcf5ef2aSThomas Huth #else 4314fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4315fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4316fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4317fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4318fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4319fcf5ef2aSThomas Huth break; 4320fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4321fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4322fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4323fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4324fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4325fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4326fcf5ef2aSThomas Huth save_state(dc); 4327fcf5ef2aSThomas Huth gen_op_next_insn(); 4328fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4329fcf5ef2aSThomas Huth dc->is_br = 1; 4330fcf5ef2aSThomas Huth break; 4331fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4332fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4333fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4334fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4335fcf5ef2aSThomas Huth save_state(dc); 4336fcf5ef2aSThomas Huth gen_op_next_insn(); 4337fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4338fcf5ef2aSThomas Huth dc->is_br = 1; 4339fcf5ef2aSThomas Huth break; 4340fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4341fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4342fcf5ef2aSThomas Huth if (supervisor(dc)) { 4343fcf5ef2aSThomas Huth ; // XXX 4344fcf5ef2aSThomas Huth } 4345fcf5ef2aSThomas Huth #endif 4346fcf5ef2aSThomas Huth break; 4347fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4348fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4349fcf5ef2aSThomas Huth goto jmp_insn; 4350fcf5ef2aSThomas Huth } 4351fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4352fcf5ef2aSThomas Huth break; 4353fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4354fcf5ef2aSThomas Huth if (!supervisor(dc)) 4355fcf5ef2aSThomas Huth goto illegal_insn; 4356fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4357fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4358fcf5ef2aSThomas Huth break; 4359fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4360fcf5ef2aSThomas Huth if (!supervisor(dc)) 4361fcf5ef2aSThomas Huth goto illegal_insn; 4362fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4363fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4364fcf5ef2aSThomas Huth break; 4365fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4366fcf5ef2aSThomas Huth if (!supervisor(dc)) 4367fcf5ef2aSThomas Huth goto illegal_insn; 4368fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4369fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4370fcf5ef2aSThomas Huth break; 4371fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4372fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4373fcf5ef2aSThomas Huth if (!supervisor(dc)) 4374fcf5ef2aSThomas Huth goto illegal_insn; 4375fcf5ef2aSThomas Huth #endif 4376fcf5ef2aSThomas Huth { 4377fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4378fcf5ef2aSThomas Huth 4379fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4380fcf5ef2aSThomas Huth cpu_src2); 4381fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4382fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4383fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4384fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4385fcf5ef2aSThomas Huth cpu_tick_cmpr); 4386fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4387fcf5ef2aSThomas Huth } 4388fcf5ef2aSThomas Huth break; 4389fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4390fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4391fcf5ef2aSThomas Huth if (!supervisor(dc)) 4392fcf5ef2aSThomas Huth goto illegal_insn; 4393fcf5ef2aSThomas Huth #endif 4394fcf5ef2aSThomas Huth { 4395fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4396fcf5ef2aSThomas Huth 4397fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4398fcf5ef2aSThomas Huth cpu_src2); 4399fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4400fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4401fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4402fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4403fcf5ef2aSThomas Huth cpu_tmp0); 4404fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4405fcf5ef2aSThomas Huth } 4406fcf5ef2aSThomas Huth break; 4407fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4408fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4409fcf5ef2aSThomas Huth if (!supervisor(dc)) 4410fcf5ef2aSThomas Huth goto illegal_insn; 4411fcf5ef2aSThomas Huth #endif 4412fcf5ef2aSThomas Huth { 4413fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4414fcf5ef2aSThomas Huth 4415fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4416fcf5ef2aSThomas Huth cpu_src2); 4417fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4418fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4419fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4420fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4421fcf5ef2aSThomas Huth cpu_stick_cmpr); 4422fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4423fcf5ef2aSThomas Huth } 4424fcf5ef2aSThomas Huth break; 4425fcf5ef2aSThomas Huth 4426fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4427fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4428fcf5ef2aSThomas Huth Counter */ 4429fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4430fcf5ef2aSThomas Huth #endif 4431fcf5ef2aSThomas Huth default: 4432fcf5ef2aSThomas Huth goto illegal_insn; 4433fcf5ef2aSThomas Huth } 4434fcf5ef2aSThomas Huth } 4435fcf5ef2aSThomas Huth break; 4436fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4437fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4438fcf5ef2aSThomas Huth { 4439fcf5ef2aSThomas Huth if (!supervisor(dc)) 4440fcf5ef2aSThomas Huth goto priv_insn; 4441fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4442fcf5ef2aSThomas Huth switch (rd) { 4443fcf5ef2aSThomas Huth case 0: 4444fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4445fcf5ef2aSThomas Huth break; 4446fcf5ef2aSThomas Huth case 1: 4447fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4448fcf5ef2aSThomas Huth break; 4449fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4450fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4451fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4452fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4453fcf5ef2aSThomas Huth // XXX 4454fcf5ef2aSThomas Huth default: 4455fcf5ef2aSThomas Huth goto illegal_insn; 4456fcf5ef2aSThomas Huth } 4457fcf5ef2aSThomas Huth #else 4458fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4459fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4460fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4461fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4462fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4463fcf5ef2aSThomas Huth save_state(dc); 4464fcf5ef2aSThomas Huth gen_op_next_insn(); 4465fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4466fcf5ef2aSThomas Huth dc->is_br = 1; 4467fcf5ef2aSThomas Huth #endif 4468fcf5ef2aSThomas Huth } 4469fcf5ef2aSThomas Huth break; 4470fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4471fcf5ef2aSThomas Huth { 4472fcf5ef2aSThomas Huth if (!supervisor(dc)) 4473fcf5ef2aSThomas Huth goto priv_insn; 4474fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4475fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4476fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4477fcf5ef2aSThomas Huth switch (rd) { 4478fcf5ef2aSThomas Huth case 0: // tpc 4479fcf5ef2aSThomas Huth { 4480fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4481fcf5ef2aSThomas Huth 4482fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4483fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4484fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4485fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4486fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4487fcf5ef2aSThomas Huth } 4488fcf5ef2aSThomas Huth break; 4489fcf5ef2aSThomas Huth case 1: // tnpc 4490fcf5ef2aSThomas Huth { 4491fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4492fcf5ef2aSThomas Huth 4493fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4494fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4495fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4496fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4497fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4498fcf5ef2aSThomas Huth } 4499fcf5ef2aSThomas Huth break; 4500fcf5ef2aSThomas Huth case 2: // tstate 4501fcf5ef2aSThomas Huth { 4502fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4503fcf5ef2aSThomas Huth 4504fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4505fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4506fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4507fcf5ef2aSThomas Huth offsetof(trap_state, 4508fcf5ef2aSThomas Huth tstate)); 4509fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4510fcf5ef2aSThomas Huth } 4511fcf5ef2aSThomas Huth break; 4512fcf5ef2aSThomas Huth case 3: // tt 4513fcf5ef2aSThomas Huth { 4514fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4515fcf5ef2aSThomas Huth 4516fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4517fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4518fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4519fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4520fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4521fcf5ef2aSThomas Huth } 4522fcf5ef2aSThomas Huth break; 4523fcf5ef2aSThomas Huth case 4: // tick 4524fcf5ef2aSThomas Huth { 4525fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4526fcf5ef2aSThomas Huth 4527fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4528fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4529fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4530fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4531fcf5ef2aSThomas Huth cpu_tmp0); 4532fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4533fcf5ef2aSThomas Huth } 4534fcf5ef2aSThomas Huth break; 4535fcf5ef2aSThomas Huth case 5: // tba 4536fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4537fcf5ef2aSThomas Huth break; 4538fcf5ef2aSThomas Huth case 6: // pstate 4539fcf5ef2aSThomas Huth save_state(dc); 4540fcf5ef2aSThomas Huth gen_helper_wrpstate(cpu_env, cpu_tmp0); 4541fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4542fcf5ef2aSThomas Huth break; 4543fcf5ef2aSThomas Huth case 7: // tl 4544fcf5ef2aSThomas Huth save_state(dc); 4545fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4546fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4547fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4548fcf5ef2aSThomas Huth break; 4549fcf5ef2aSThomas Huth case 8: // pil 4550fcf5ef2aSThomas Huth gen_helper_wrpil(cpu_env, cpu_tmp0); 4551fcf5ef2aSThomas Huth break; 4552fcf5ef2aSThomas Huth case 9: // cwp 4553fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4554fcf5ef2aSThomas Huth break; 4555fcf5ef2aSThomas Huth case 10: // cansave 4556fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4557fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4558fcf5ef2aSThomas Huth cansave)); 4559fcf5ef2aSThomas Huth break; 4560fcf5ef2aSThomas Huth case 11: // canrestore 4561fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4562fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4563fcf5ef2aSThomas Huth canrestore)); 4564fcf5ef2aSThomas Huth break; 4565fcf5ef2aSThomas Huth case 12: // cleanwin 4566fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4567fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4568fcf5ef2aSThomas Huth cleanwin)); 4569fcf5ef2aSThomas Huth break; 4570fcf5ef2aSThomas Huth case 13: // otherwin 4571fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4572fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4573fcf5ef2aSThomas Huth otherwin)); 4574fcf5ef2aSThomas Huth break; 4575fcf5ef2aSThomas Huth case 14: // wstate 4576fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4577fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4578fcf5ef2aSThomas Huth wstate)); 4579fcf5ef2aSThomas Huth break; 4580fcf5ef2aSThomas Huth case 16: // UA2005 gl 4581fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4582cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4583fcf5ef2aSThomas Huth break; 4584fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4585fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4586fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4587fcf5ef2aSThomas Huth goto priv_insn; 4588fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4589fcf5ef2aSThomas Huth break; 4590fcf5ef2aSThomas Huth default: 4591fcf5ef2aSThomas Huth goto illegal_insn; 4592fcf5ef2aSThomas Huth } 4593fcf5ef2aSThomas Huth #else 4594fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4595fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4596fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4597fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4598fcf5ef2aSThomas Huth } 4599fcf5ef2aSThomas Huth #endif 4600fcf5ef2aSThomas Huth } 4601fcf5ef2aSThomas Huth break; 4602fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4603fcf5ef2aSThomas Huth { 4604fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4605fcf5ef2aSThomas Huth if (!supervisor(dc)) 4606fcf5ef2aSThomas Huth goto priv_insn; 4607fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4608fcf5ef2aSThomas Huth #else 4609fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4610fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4611fcf5ef2aSThomas Huth goto priv_insn; 4612fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4613fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4614fcf5ef2aSThomas Huth switch (rd) { 4615fcf5ef2aSThomas Huth case 0: // hpstate 4616f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4617f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4618f7f17ef7SArtyom Tarasenko hpstate)); 4619fcf5ef2aSThomas Huth save_state(dc); 4620fcf5ef2aSThomas Huth gen_op_next_insn(); 4621fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4622fcf5ef2aSThomas Huth dc->is_br = 1; 4623fcf5ef2aSThomas Huth break; 4624fcf5ef2aSThomas Huth case 1: // htstate 4625fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4626fcf5ef2aSThomas Huth break; 4627fcf5ef2aSThomas Huth case 3: // hintp 4628fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4629fcf5ef2aSThomas Huth break; 4630fcf5ef2aSThomas Huth case 5: // htba 4631fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4632fcf5ef2aSThomas Huth break; 4633fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4634fcf5ef2aSThomas Huth { 4635fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4636fcf5ef2aSThomas Huth 4637fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4638fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4639fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4640fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4641fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4642fcf5ef2aSThomas Huth cpu_hstick_cmpr); 4643fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4644fcf5ef2aSThomas Huth } 4645fcf5ef2aSThomas Huth break; 4646fcf5ef2aSThomas Huth case 6: // hver readonly 4647fcf5ef2aSThomas Huth default: 4648fcf5ef2aSThomas Huth goto illegal_insn; 4649fcf5ef2aSThomas Huth } 4650fcf5ef2aSThomas Huth #endif 4651fcf5ef2aSThomas Huth } 4652fcf5ef2aSThomas Huth break; 4653fcf5ef2aSThomas Huth #endif 4654fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4655fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4656fcf5ef2aSThomas Huth { 4657fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4658fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4659fcf5ef2aSThomas Huth DisasCompare cmp; 4660fcf5ef2aSThomas Huth TCGv dst; 4661fcf5ef2aSThomas Huth 4662fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4663fcf5ef2aSThomas Huth if (cc == 0) { 4664fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4665fcf5ef2aSThomas Huth } else if (cc == 2) { 4666fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4667fcf5ef2aSThomas Huth } else { 4668fcf5ef2aSThomas Huth goto illegal_insn; 4669fcf5ef2aSThomas Huth } 4670fcf5ef2aSThomas Huth } else { 4671fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4672fcf5ef2aSThomas Huth } 4673fcf5ef2aSThomas Huth 4674fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4675fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4676fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4677fcf5ef2aSThomas Huth if (IS_IMM) { 4678fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4679fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4680fcf5ef2aSThomas Huth } 4681fcf5ef2aSThomas Huth 4682fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4683fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4684fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4685fcf5ef2aSThomas Huth cpu_src2, dst); 4686fcf5ef2aSThomas Huth free_compare(&cmp); 4687fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4688fcf5ef2aSThomas Huth break; 4689fcf5ef2aSThomas Huth } 4690fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4691fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4692fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4693fcf5ef2aSThomas Huth break; 4694fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 469508da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4696fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4697fcf5ef2aSThomas Huth break; 4698fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4699fcf5ef2aSThomas Huth { 4700fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4701fcf5ef2aSThomas Huth DisasCompare cmp; 4702fcf5ef2aSThomas Huth TCGv dst; 4703fcf5ef2aSThomas Huth 4704fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4705fcf5ef2aSThomas Huth 4706fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4707fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4708fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4709fcf5ef2aSThomas Huth if (IS_IMM) { 4710fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4711fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4712fcf5ef2aSThomas Huth } 4713fcf5ef2aSThomas Huth 4714fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4715fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4716fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4717fcf5ef2aSThomas Huth cpu_src2, dst); 4718fcf5ef2aSThomas Huth free_compare(&cmp); 4719fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4720fcf5ef2aSThomas Huth break; 4721fcf5ef2aSThomas Huth } 4722fcf5ef2aSThomas Huth #endif 4723fcf5ef2aSThomas Huth default: 4724fcf5ef2aSThomas Huth goto illegal_insn; 4725fcf5ef2aSThomas Huth } 4726fcf5ef2aSThomas Huth } 4727fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4728fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4729fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4730fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4731fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4732fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4733fcf5ef2aSThomas Huth goto jmp_insn; 4734fcf5ef2aSThomas Huth } 4735fcf5ef2aSThomas Huth 4736fcf5ef2aSThomas Huth switch (opf) { 4737fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4738fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4739fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4740fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4741fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4742fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4743fcf5ef2aSThomas Huth break; 4744fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4745fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4746fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4747fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4748fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4749fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4750fcf5ef2aSThomas Huth break; 4751fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4752fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4753fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4754fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4755fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4756fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4757fcf5ef2aSThomas Huth break; 4758fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4759fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4760fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4761fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4762fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4763fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4764fcf5ef2aSThomas Huth break; 4765fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4766fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4767fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4768fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4769fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4770fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4771fcf5ef2aSThomas Huth break; 4772fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4773fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4774fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4775fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4776fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4777fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4778fcf5ef2aSThomas Huth break; 4779fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4780fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4781fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4782fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4783fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4784fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4785fcf5ef2aSThomas Huth break; 4786fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4787fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4788fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4789fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4790fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4791fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4792fcf5ef2aSThomas Huth break; 4793fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4794fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4795fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4796fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4797fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4798fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4799fcf5ef2aSThomas Huth break; 4800fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4801fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4802fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4803fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4804fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4805fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4806fcf5ef2aSThomas Huth break; 4807fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4808fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4809fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4810fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4811fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4812fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4813fcf5ef2aSThomas Huth break; 4814fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4815fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4816fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4817fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4818fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4819fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4820fcf5ef2aSThomas Huth break; 4821fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4822fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4823fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4824fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4825fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4826fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4830fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4831fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4832fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4833fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4834fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4835fcf5ef2aSThomas Huth break; 4836fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4837fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4838fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4839fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4840fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4841fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4842fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4843fcf5ef2aSThomas Huth break; 4844fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4845fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4846fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4847fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4848fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4849fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4850fcf5ef2aSThomas Huth break; 4851fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4852fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4853fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4854fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4855fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4856fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4857fcf5ef2aSThomas Huth break; 4858fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4859fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4860fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4861fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4862fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4863fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4864fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4865fcf5ef2aSThomas Huth break; 4866fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4867fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4868fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4869fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4870fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4871fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4872fcf5ef2aSThomas Huth break; 4873fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4874fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4875fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4876fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4877fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4878fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4879fcf5ef2aSThomas Huth break; 4880fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4881fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4882fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4883fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4884fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4885fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4886fcf5ef2aSThomas Huth break; 4887fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4888fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4889fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4890fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4891fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4892fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4893fcf5ef2aSThomas Huth break; 4894fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4895fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4896fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4897fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4898fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4899fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4900fcf5ef2aSThomas Huth break; 4901fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4902fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4903fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4904fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4905fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4906fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4909fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4910fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4911fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4912fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4913fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4916fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4917fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4918fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4919fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4920fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4921fcf5ef2aSThomas Huth break; 4922fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4923fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4924fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4927fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4928fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4932fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4933fcf5ef2aSThomas Huth break; 4934fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4935fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4936fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4937fcf5ef2aSThomas Huth break; 4938fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4939fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4940fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4941fcf5ef2aSThomas Huth break; 4942fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4943fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4944fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4945fcf5ef2aSThomas Huth break; 4946fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4947fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4948fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4949fcf5ef2aSThomas Huth break; 4950fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4951fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4952fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4953fcf5ef2aSThomas Huth break; 4954fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4955fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4956fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4957fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4958fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4959fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4960fcf5ef2aSThomas Huth break; 4961fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4962fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4963fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4964fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4965fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4966fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4967fcf5ef2aSThomas Huth break; 4968fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4969fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4970fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4973fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4974fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4977fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4978fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4982fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4986fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4990fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4999fcf5ef2aSThomas Huth break; 5000fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5001fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5002fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5005fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5006fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5009fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5010fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5013fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5014fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5015fcf5ef2aSThomas Huth break; 5016fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5017fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5018fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5019fcf5ef2aSThomas Huth break; 5020fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5021fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5022fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5023fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5024fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5025fcf5ef2aSThomas Huth break; 5026fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5027fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5028fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5029fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5030fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5031fcf5ef2aSThomas Huth break; 5032fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5033fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5034fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5035fcf5ef2aSThomas Huth break; 5036fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5037fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5038fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5039fcf5ef2aSThomas Huth break; 5040fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5041fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5042fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5043fcf5ef2aSThomas Huth break; 5044fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5045fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5046fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5047fcf5ef2aSThomas Huth break; 5048fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5049fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5050fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5051fcf5ef2aSThomas Huth break; 5052fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5053fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5054fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5055fcf5ef2aSThomas Huth break; 5056fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5057fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5058fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5059fcf5ef2aSThomas Huth break; 5060fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5061fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5062fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5063fcf5ef2aSThomas Huth break; 5064fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5065fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5066fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5067fcf5ef2aSThomas Huth break; 5068fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5069fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5070fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5071fcf5ef2aSThomas Huth break; 5072fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5073fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5074fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5077fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5078fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5079fcf5ef2aSThomas Huth break; 5080fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5081fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5082fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5083fcf5ef2aSThomas Huth break; 5084fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5085fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5086fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5090fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5094fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5095fcf5ef2aSThomas Huth break; 5096fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5097fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5098fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5099fcf5ef2aSThomas Huth break; 5100fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5101fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5102fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5105fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5106fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5107fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5108fcf5ef2aSThomas Huth break; 5109fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5110fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5111fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5112fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5113fcf5ef2aSThomas Huth break; 5114fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5115fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5116fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5119fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5120fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5121fcf5ef2aSThomas Huth break; 5122fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5123fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5124fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5125fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5126fcf5ef2aSThomas Huth break; 5127fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5128fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5129fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5130fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5131fcf5ef2aSThomas Huth break; 5132fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5133fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5134fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5135fcf5ef2aSThomas Huth break; 5136fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5137fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5138fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5139fcf5ef2aSThomas Huth break; 5140fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5141fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5142fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5145fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5146fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5149fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5150fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5151fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5152fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5153fcf5ef2aSThomas Huth break; 5154fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5155fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5156fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5157fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5158fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5161fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5162fcf5ef2aSThomas Huth // XXX 5163fcf5ef2aSThomas Huth goto illegal_insn; 5164fcf5ef2aSThomas Huth default: 5165fcf5ef2aSThomas Huth goto illegal_insn; 5166fcf5ef2aSThomas Huth } 5167fcf5ef2aSThomas Huth #else 5168fcf5ef2aSThomas Huth goto ncp_insn; 5169fcf5ef2aSThomas Huth #endif 5170fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5171fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5172fcf5ef2aSThomas Huth goto illegal_insn; 5173fcf5ef2aSThomas Huth #else 5174fcf5ef2aSThomas Huth goto ncp_insn; 5175fcf5ef2aSThomas Huth #endif 5176fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5177fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5178fcf5ef2aSThomas Huth save_state(dc); 5179fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5180fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5181fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5182fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5183fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5184fcf5ef2aSThomas Huth } else { /* register */ 5185fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5186fcf5ef2aSThomas Huth if (rs2) { 5187fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5188fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5189fcf5ef2aSThomas Huth } else { 5190fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5191fcf5ef2aSThomas Huth } 5192fcf5ef2aSThomas Huth } 5193fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5194fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5195fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5196fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5197fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5198fcf5ef2aSThomas Huth goto jmp_insn; 5199fcf5ef2aSThomas Huth #endif 5200fcf5ef2aSThomas Huth } else { 5201fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5202fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5203fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5204fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5205fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5206fcf5ef2aSThomas Huth } else { /* register */ 5207fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5208fcf5ef2aSThomas Huth if (rs2) { 5209fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5210fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5211fcf5ef2aSThomas Huth } else { 5212fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5213fcf5ef2aSThomas Huth } 5214fcf5ef2aSThomas Huth } 5215fcf5ef2aSThomas Huth switch (xop) { 5216fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5217fcf5ef2aSThomas Huth { 5218fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5219fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5220fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5221fcf5ef2aSThomas Huth 5222fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5223fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5224fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5225fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5226fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5227fcf5ef2aSThomas Huth } 5228fcf5ef2aSThomas Huth goto jmp_insn; 5229fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5230fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5231fcf5ef2aSThomas Huth { 5232fcf5ef2aSThomas Huth if (!supervisor(dc)) 5233fcf5ef2aSThomas Huth goto priv_insn; 5234fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5235fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5236fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5237fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5238fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5239fcf5ef2aSThomas Huth } 5240fcf5ef2aSThomas Huth goto jmp_insn; 5241fcf5ef2aSThomas Huth #endif 5242fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5243fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5244fcf5ef2aSThomas Huth goto unimp_flush; 5245fcf5ef2aSThomas Huth /* nop */ 5246fcf5ef2aSThomas Huth break; 5247fcf5ef2aSThomas Huth case 0x3c: /* save */ 5248fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5249fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5250fcf5ef2aSThomas Huth break; 5251fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5252fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5253fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5254fcf5ef2aSThomas Huth break; 5255fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5256fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5257fcf5ef2aSThomas Huth { 5258fcf5ef2aSThomas Huth switch (rd) { 5259fcf5ef2aSThomas Huth case 0: 5260fcf5ef2aSThomas Huth if (!supervisor(dc)) 5261fcf5ef2aSThomas Huth goto priv_insn; 5262fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5263fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5264fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 5265fcf5ef2aSThomas Huth goto jmp_insn; 5266fcf5ef2aSThomas Huth case 1: 5267fcf5ef2aSThomas Huth if (!supervisor(dc)) 5268fcf5ef2aSThomas Huth goto priv_insn; 5269fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5270fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5271fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 5272fcf5ef2aSThomas Huth goto jmp_insn; 5273fcf5ef2aSThomas Huth default: 5274fcf5ef2aSThomas Huth goto illegal_insn; 5275fcf5ef2aSThomas Huth } 5276fcf5ef2aSThomas Huth } 5277fcf5ef2aSThomas Huth break; 5278fcf5ef2aSThomas Huth #endif 5279fcf5ef2aSThomas Huth default: 5280fcf5ef2aSThomas Huth goto illegal_insn; 5281fcf5ef2aSThomas Huth } 5282fcf5ef2aSThomas Huth } 5283fcf5ef2aSThomas Huth break; 5284fcf5ef2aSThomas Huth } 5285fcf5ef2aSThomas Huth break; 5286fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5287fcf5ef2aSThomas Huth { 5288fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5289fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5290fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 5291fcf5ef2aSThomas Huth TCGv cpu_addr = get_temp_tl(dc); 5292fcf5ef2aSThomas Huth 5293fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5294fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5295fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5296fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5297fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5298fcf5ef2aSThomas Huth if (simm != 0) { 5299fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5300fcf5ef2aSThomas Huth } 5301fcf5ef2aSThomas Huth } else { /* register */ 5302fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5303fcf5ef2aSThomas Huth if (rs2 != 0) { 5304fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5305fcf5ef2aSThomas Huth } 5306fcf5ef2aSThomas Huth } 5307fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5308fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5309fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5310fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5311fcf5ef2aSThomas Huth 5312fcf5ef2aSThomas Huth switch (xop) { 5313fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5314fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5315fcf5ef2aSThomas Huth tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx); 5316fcf5ef2aSThomas Huth break; 5317fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5318fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5319fcf5ef2aSThomas Huth tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx); 5320fcf5ef2aSThomas Huth break; 5321fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5322fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5323fcf5ef2aSThomas Huth tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx); 5324fcf5ef2aSThomas Huth break; 5325fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5326fcf5ef2aSThomas Huth if (rd & 1) 5327fcf5ef2aSThomas Huth goto illegal_insn; 5328fcf5ef2aSThomas Huth else { 5329fcf5ef2aSThomas Huth TCGv_i64 t64; 5330fcf5ef2aSThomas Huth 5331fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5332fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5333fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(t64, cpu_addr, dc->mem_idx); 5334fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5335fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5336fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5337fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5338fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5339fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5340fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5341fcf5ef2aSThomas Huth } 5342fcf5ef2aSThomas Huth break; 5343fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5344fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5345fcf5ef2aSThomas Huth tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx); 5346fcf5ef2aSThomas Huth break; 5347fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5348fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5349fcf5ef2aSThomas Huth tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx); 5350fcf5ef2aSThomas Huth break; 5351fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5352fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5353fcf5ef2aSThomas Huth break; 5354fcf5ef2aSThomas Huth case 0x0f: 5355fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5356fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5357fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5358fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5359fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5360fcf5ef2aSThomas Huth break; 5361fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5362fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5363fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5364fcf5ef2aSThomas Huth break; 5365fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5366fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5367fcf5ef2aSThomas Huth break; 5368fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5369fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5370fcf5ef2aSThomas Huth break; 5371fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5372fcf5ef2aSThomas Huth if (rd & 1) { 5373fcf5ef2aSThomas Huth goto illegal_insn; 5374fcf5ef2aSThomas Huth } 5375fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5376fcf5ef2aSThomas Huth goto skip_move; 5377fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5378fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5379fcf5ef2aSThomas Huth break; 5380fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5381fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5382fcf5ef2aSThomas Huth break; 5383fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5384fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5385fcf5ef2aSThomas Huth break; 5386fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5387fcf5ef2aSThomas Huth atomically */ 5388fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5389fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5390fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5391fcf5ef2aSThomas Huth break; 5392fcf5ef2aSThomas Huth 5393fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5394fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5395fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5396fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5397fcf5ef2aSThomas Huth goto ncp_insn; 5398fcf5ef2aSThomas Huth #endif 5399fcf5ef2aSThomas Huth #endif 5400fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5401fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5402fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5403fcf5ef2aSThomas Huth tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx); 5404fcf5ef2aSThomas Huth break; 5405fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5406fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5407fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx); 5408fcf5ef2aSThomas Huth break; 5409fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5410fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5411fcf5ef2aSThomas Huth break; 5412fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5413fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5414fcf5ef2aSThomas Huth break; 5415fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5416fcf5ef2aSThomas Huth goto skip_move; 5417fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5418fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5419fcf5ef2aSThomas Huth goto jmp_insn; 5420fcf5ef2aSThomas Huth } 5421fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5422fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5423fcf5ef2aSThomas Huth goto skip_move; 5424fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5425fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5426fcf5ef2aSThomas Huth goto jmp_insn; 5427fcf5ef2aSThomas Huth } 5428fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5429fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5430fcf5ef2aSThomas Huth goto skip_move; 5431fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5432fcf5ef2aSThomas Huth goto skip_move; 5433fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5434fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5435fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5436fcf5ef2aSThomas Huth goto jmp_insn; 5437fcf5ef2aSThomas Huth } 5438fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5439fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5440fcf5ef2aSThomas Huth goto skip_move; 5441fcf5ef2aSThomas Huth #endif 5442fcf5ef2aSThomas Huth default: 5443fcf5ef2aSThomas Huth goto illegal_insn; 5444fcf5ef2aSThomas Huth } 5445fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5446fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5447fcf5ef2aSThomas Huth skip_move: ; 5448fcf5ef2aSThomas Huth #endif 5449fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5450fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5451fcf5ef2aSThomas Huth goto jmp_insn; 5452fcf5ef2aSThomas Huth } 5453fcf5ef2aSThomas Huth switch (xop) { 5454fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5455fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5456fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5457fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5458fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5459fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5460fcf5ef2aSThomas Huth break; 5461fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5462fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5463fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5464fcf5ef2aSThomas Huth if (rd == 1) { 5465fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5466fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5467fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5468fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5469fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5470fcf5ef2aSThomas Huth break; 5471fcf5ef2aSThomas Huth } 5472fcf5ef2aSThomas Huth #endif 5473fcf5ef2aSThomas Huth cpu_dst_32 = get_temp_i32(dc); 5474fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5475fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5476fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5477fcf5ef2aSThomas Huth break; 5478fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5479fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5480fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5481fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5482fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5483fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5484fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5485fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5486fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5487fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5488fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5489fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src1_64); 5490fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src2_64); 5491fcf5ef2aSThomas Huth break; 5492fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5493fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5494fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5495fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5496fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5497fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5498fcf5ef2aSThomas Huth break; 5499fcf5ef2aSThomas Huth default: 5500fcf5ef2aSThomas Huth goto illegal_insn; 5501fcf5ef2aSThomas Huth } 5502fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5503fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5504fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5505fcf5ef2aSThomas Huth 5506fcf5ef2aSThomas Huth switch (xop) { 5507fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5508fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5509fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx); 5510fcf5ef2aSThomas Huth break; 5511fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5512fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5513fcf5ef2aSThomas Huth tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx); 5514fcf5ef2aSThomas Huth break; 5515fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5516fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5517fcf5ef2aSThomas Huth tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx); 5518fcf5ef2aSThomas Huth break; 5519fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5520fcf5ef2aSThomas Huth if (rd & 1) 5521fcf5ef2aSThomas Huth goto illegal_insn; 5522fcf5ef2aSThomas Huth else { 5523fcf5ef2aSThomas Huth TCGv_i64 t64; 5524fcf5ef2aSThomas Huth TCGv lo; 5525fcf5ef2aSThomas Huth 5526fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5527fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5528fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5529fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 5530fcf5ef2aSThomas Huth tcg_gen_qemu_st64(t64, cpu_addr, dc->mem_idx); 5531fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5532fcf5ef2aSThomas Huth } 5533fcf5ef2aSThomas Huth break; 5534fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5535fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5536fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5537fcf5ef2aSThomas Huth break; 5538fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5539fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5540fcf5ef2aSThomas Huth break; 5541fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5542fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5543fcf5ef2aSThomas Huth break; 5544fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5545fcf5ef2aSThomas Huth if (rd & 1) { 5546fcf5ef2aSThomas Huth goto illegal_insn; 5547fcf5ef2aSThomas Huth } 5548fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5549fcf5ef2aSThomas Huth break; 5550fcf5ef2aSThomas Huth #endif 5551fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5552fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5553fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5554fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx); 5555fcf5ef2aSThomas Huth break; 5556fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5557fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5558fcf5ef2aSThomas Huth break; 5559fcf5ef2aSThomas Huth #endif 5560fcf5ef2aSThomas Huth default: 5561fcf5ef2aSThomas Huth goto illegal_insn; 5562fcf5ef2aSThomas Huth } 5563fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5564fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5565fcf5ef2aSThomas Huth goto jmp_insn; 5566fcf5ef2aSThomas Huth } 5567fcf5ef2aSThomas Huth switch (xop) { 5568fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5569fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5570fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5571fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5572fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5573fcf5ef2aSThomas Huth break; 5574fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5575fcf5ef2aSThomas Huth { 5576fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5577fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5578fcf5ef2aSThomas Huth if (rd == 1) { 5579fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_fsr, cpu_addr, dc->mem_idx); 5580fcf5ef2aSThomas Huth break; 5581fcf5ef2aSThomas Huth } 5582fcf5ef2aSThomas Huth #endif 5583fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_fsr, cpu_addr, dc->mem_idx); 5584fcf5ef2aSThomas Huth } 5585fcf5ef2aSThomas Huth break; 5586fcf5ef2aSThomas Huth case 0x26: 5587fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5588fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5589fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5590fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5591fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5592fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5593fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5594fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5595fcf5ef2aSThomas Huth before performing the first write. */ 5596fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5597fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5598fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ | MO_ALIGN_16); 5599fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5600fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5601fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5602fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5603fcf5ef2aSThomas Huth break; 5604fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5605fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5606fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5607fcf5ef2aSThomas Huth goto illegal_insn; 5608fcf5ef2aSThomas Huth #else 5609fcf5ef2aSThomas Huth if (!supervisor(dc)) 5610fcf5ef2aSThomas Huth goto priv_insn; 5611fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5612fcf5ef2aSThomas Huth goto jmp_insn; 5613fcf5ef2aSThomas Huth } 5614fcf5ef2aSThomas Huth goto nfq_insn; 5615fcf5ef2aSThomas Huth #endif 5616fcf5ef2aSThomas Huth #endif 5617fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5618fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5619fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5620fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5621fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5622fcf5ef2aSThomas Huth break; 5623fcf5ef2aSThomas Huth default: 5624fcf5ef2aSThomas Huth goto illegal_insn; 5625fcf5ef2aSThomas Huth } 5626fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5627fcf5ef2aSThomas Huth switch (xop) { 5628fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5629fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5630fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5631fcf5ef2aSThomas Huth goto jmp_insn; 5632fcf5ef2aSThomas Huth } 5633fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5634fcf5ef2aSThomas Huth break; 5635fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5636fcf5ef2aSThomas Huth { 5637fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5638fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5639fcf5ef2aSThomas Huth goto jmp_insn; 5640fcf5ef2aSThomas Huth } 5641fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5642fcf5ef2aSThomas Huth } 5643fcf5ef2aSThomas Huth break; 5644fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5645fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5646fcf5ef2aSThomas Huth goto jmp_insn; 5647fcf5ef2aSThomas Huth } 5648fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5649fcf5ef2aSThomas Huth break; 5650fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5651fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5652fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5653fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5654fcf5ef2aSThomas Huth break; 5655fcf5ef2aSThomas Huth #else 5656fcf5ef2aSThomas Huth case 0x34: /* stc */ 5657fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5658fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5659fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5660fcf5ef2aSThomas Huth goto ncp_insn; 5661fcf5ef2aSThomas Huth #endif 5662fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5663fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5664fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5665fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5666fcf5ef2aSThomas Huth #endif 5667fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5668fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5669fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5670fcf5ef2aSThomas Huth break; 5671fcf5ef2aSThomas Huth #endif 5672fcf5ef2aSThomas Huth default: 5673fcf5ef2aSThomas Huth goto illegal_insn; 5674fcf5ef2aSThomas Huth } 5675fcf5ef2aSThomas Huth } else { 5676fcf5ef2aSThomas Huth goto illegal_insn; 5677fcf5ef2aSThomas Huth } 5678fcf5ef2aSThomas Huth } 5679fcf5ef2aSThomas Huth break; 5680fcf5ef2aSThomas Huth } 5681fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5682fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5683fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5684fcf5ef2aSThomas Huth gen_op_next_insn(); 5685fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5686fcf5ef2aSThomas Huth /* we can do a static jump */ 5687fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5688fcf5ef2aSThomas Huth dc->is_br = 1; 5689fcf5ef2aSThomas Huth } else { 5690fcf5ef2aSThomas Huth dc->pc = dc->npc; 5691fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5692fcf5ef2aSThomas Huth } 5693fcf5ef2aSThomas Huth jmp_insn: 5694fcf5ef2aSThomas Huth goto egress; 5695fcf5ef2aSThomas Huth illegal_insn: 5696fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5697fcf5ef2aSThomas Huth goto egress; 5698fcf5ef2aSThomas Huth unimp_flush: 5699fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5700fcf5ef2aSThomas Huth goto egress; 5701fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5702fcf5ef2aSThomas Huth priv_insn: 5703fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5704fcf5ef2aSThomas Huth goto egress; 5705fcf5ef2aSThomas Huth #endif 5706fcf5ef2aSThomas Huth nfpu_insn: 5707fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5708fcf5ef2aSThomas Huth goto egress; 5709fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5710fcf5ef2aSThomas Huth nfq_insn: 5711fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5712fcf5ef2aSThomas Huth goto egress; 5713fcf5ef2aSThomas Huth #endif 5714fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5715fcf5ef2aSThomas Huth ncp_insn: 5716fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5717fcf5ef2aSThomas Huth goto egress; 5718fcf5ef2aSThomas Huth #endif 5719fcf5ef2aSThomas Huth egress: 5720fcf5ef2aSThomas Huth if (dc->n_t32 != 0) { 5721fcf5ef2aSThomas Huth int i; 5722fcf5ef2aSThomas Huth for (i = dc->n_t32 - 1; i >= 0; --i) { 5723fcf5ef2aSThomas Huth tcg_temp_free_i32(dc->t32[i]); 5724fcf5ef2aSThomas Huth } 5725fcf5ef2aSThomas Huth dc->n_t32 = 0; 5726fcf5ef2aSThomas Huth } 5727fcf5ef2aSThomas Huth if (dc->n_ttl != 0) { 5728fcf5ef2aSThomas Huth int i; 5729fcf5ef2aSThomas Huth for (i = dc->n_ttl - 1; i >= 0; --i) { 5730fcf5ef2aSThomas Huth tcg_temp_free(dc->ttl[i]); 5731fcf5ef2aSThomas Huth } 5732fcf5ef2aSThomas Huth dc->n_ttl = 0; 5733fcf5ef2aSThomas Huth } 5734fcf5ef2aSThomas Huth } 5735fcf5ef2aSThomas Huth 57369c489ea6SLluís Vilanova void gen_intermediate_code(CPUState *cs, TranslationBlock * tb) 5737fcf5ef2aSThomas Huth { 57389c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 5739fcf5ef2aSThomas Huth target_ulong pc_start, last_pc; 5740fcf5ef2aSThomas Huth DisasContext dc1, *dc = &dc1; 5741fcf5ef2aSThomas Huth int num_insns; 5742fcf5ef2aSThomas Huth int max_insns; 5743fcf5ef2aSThomas Huth unsigned int insn; 5744fcf5ef2aSThomas Huth 5745fcf5ef2aSThomas Huth memset(dc, 0, sizeof(DisasContext)); 5746fcf5ef2aSThomas Huth dc->tb = tb; 5747fcf5ef2aSThomas Huth pc_start = tb->pc; 5748fcf5ef2aSThomas Huth dc->pc = pc_start; 5749fcf5ef2aSThomas Huth last_pc = dc->pc; 5750fcf5ef2aSThomas Huth dc->npc = (target_ulong) tb->cs_base; 5751fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 5752fcf5ef2aSThomas Huth dc->mem_idx = tb->flags & TB_FLAG_MMU_MASK; 5753576e1c4cSIgor Mammedov dc->def = &env->def; 5754fcf5ef2aSThomas Huth dc->fpu_enabled = tb_fpu_enabled(tb->flags); 5755fcf5ef2aSThomas Huth dc->address_mask_32bit = tb_am_enabled(tb->flags); 5756fcf5ef2aSThomas Huth dc->singlestep = (cs->singlestep_enabled || singlestep); 5757c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 5758c9b459aaSArtyom Tarasenko dc->supervisor = (tb->flags & TB_FLAG_SUPER) != 0; 5759c9b459aaSArtyom Tarasenko #endif 5760fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5761fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 5762fcf5ef2aSThomas Huth dc->asi = (tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5763c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 5764c9b459aaSArtyom Tarasenko dc->hypervisor = (tb->flags & TB_FLAG_HYPER) != 0; 5765c9b459aaSArtyom Tarasenko #endif 5766fcf5ef2aSThomas Huth #endif 5767fcf5ef2aSThomas Huth 5768fcf5ef2aSThomas Huth num_insns = 0; 5769c5a49c63SEmilio G. Cota max_insns = tb_cflags(tb) & CF_COUNT_MASK; 5770fcf5ef2aSThomas Huth if (max_insns == 0) { 5771fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 5772fcf5ef2aSThomas Huth } 5773fcf5ef2aSThomas Huth if (max_insns > TCG_MAX_INSNS) { 5774fcf5ef2aSThomas Huth max_insns = TCG_MAX_INSNS; 5775fcf5ef2aSThomas Huth } 5776fcf5ef2aSThomas Huth 5777fcf5ef2aSThomas Huth gen_tb_start(tb); 5778fcf5ef2aSThomas Huth do { 5779fcf5ef2aSThomas Huth if (dc->npc & JUMP_PC) { 5780fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5781fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5782fcf5ef2aSThomas Huth } else { 5783fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5784fcf5ef2aSThomas Huth } 5785fcf5ef2aSThomas Huth num_insns++; 5786fcf5ef2aSThomas Huth last_pc = dc->pc; 5787fcf5ef2aSThomas Huth 5788fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { 5789fcf5ef2aSThomas Huth if (dc->pc != pc_start) { 5790fcf5ef2aSThomas Huth save_state(dc); 5791fcf5ef2aSThomas Huth } 5792fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 5793fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 5794fcf5ef2aSThomas Huth dc->is_br = 1; 5795fcf5ef2aSThomas Huth goto exit_gen_loop; 5796fcf5ef2aSThomas Huth } 5797fcf5ef2aSThomas Huth 5798c5a49c63SEmilio G. Cota if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) { 5799fcf5ef2aSThomas Huth gen_io_start(); 5800fcf5ef2aSThomas Huth } 5801fcf5ef2aSThomas Huth 5802fcf5ef2aSThomas Huth insn = cpu_ldl_code(env, dc->pc); 5803fcf5ef2aSThomas Huth 5804fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5805fcf5ef2aSThomas Huth 5806fcf5ef2aSThomas Huth if (dc->is_br) 5807fcf5ef2aSThomas Huth break; 5808fcf5ef2aSThomas Huth /* if the next PC is different, we abort now */ 5809fcf5ef2aSThomas Huth if (dc->pc != (last_pc + 4)) 5810fcf5ef2aSThomas Huth break; 5811fcf5ef2aSThomas Huth /* if we reach a page boundary, we stop generation so that the 5812fcf5ef2aSThomas Huth PC of a TT_TFAULT exception is always in the right page */ 5813fcf5ef2aSThomas Huth if ((dc->pc & (TARGET_PAGE_SIZE - 1)) == 0) 5814fcf5ef2aSThomas Huth break; 5815fcf5ef2aSThomas Huth /* if single step mode, we generate only one instruction and 5816fcf5ef2aSThomas Huth generate an exception */ 5817fcf5ef2aSThomas Huth if (dc->singlestep) { 5818fcf5ef2aSThomas Huth break; 5819fcf5ef2aSThomas Huth } 5820fcf5ef2aSThomas Huth } while (!tcg_op_buf_full() && 5821fcf5ef2aSThomas Huth (dc->pc - pc_start) < (TARGET_PAGE_SIZE - 32) && 5822fcf5ef2aSThomas Huth num_insns < max_insns); 5823fcf5ef2aSThomas Huth 5824fcf5ef2aSThomas Huth exit_gen_loop: 5825c5a49c63SEmilio G. Cota if (tb_cflags(tb) & CF_LAST_IO) { 5826fcf5ef2aSThomas Huth gen_io_end(); 5827fcf5ef2aSThomas Huth } 5828fcf5ef2aSThomas Huth if (!dc->is_br) { 5829fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5830fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5831fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5832fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5833fcf5ef2aSThomas Huth } else { 5834fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5835fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5836fcf5ef2aSThomas Huth } 5837fcf5ef2aSThomas Huth save_npc(dc); 5838fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 5839fcf5ef2aSThomas Huth } 5840fcf5ef2aSThomas Huth } 5841fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 5842fcf5ef2aSThomas Huth 5843fcf5ef2aSThomas Huth tb->size = last_pc + 4 - pc_start; 5844fcf5ef2aSThomas Huth tb->icount = num_insns; 5845fcf5ef2aSThomas Huth 5846fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 5847fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 5848fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 5849fcf5ef2aSThomas Huth qemu_log_lock(); 5850fcf5ef2aSThomas Huth qemu_log("--------------\n"); 5851fcf5ef2aSThomas Huth qemu_log("IN: %s\n", lookup_symbol(pc_start)); 58521d48474dSRichard Henderson log_target_disas(cs, pc_start, last_pc + 4 - pc_start); 5853fcf5ef2aSThomas Huth qemu_log("\n"); 5854fcf5ef2aSThomas Huth qemu_log_unlock(); 5855fcf5ef2aSThomas Huth } 5856fcf5ef2aSThomas Huth #endif 5857fcf5ef2aSThomas Huth } 5858fcf5ef2aSThomas Huth 585955c3ceefSRichard Henderson void sparc_tcg_init(void) 5860fcf5ef2aSThomas Huth { 5861fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5862fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5863fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5864fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5865fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5866fcf5ef2aSThomas Huth }; 5867fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5868fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5869fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5870fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5871fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5872fcf5ef2aSThomas Huth }; 5873fcf5ef2aSThomas Huth 5874fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5875fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5876fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5877fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5878fcf5ef2aSThomas Huth #else 5879fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5880fcf5ef2aSThomas Huth #endif 5881fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5882fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5883fcf5ef2aSThomas Huth }; 5884fcf5ef2aSThomas Huth 5885fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5886fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5887fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5888fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5889fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5890fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5891fcf5ef2aSThomas Huth "hstick_cmpr" }, 5892fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5893fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5894fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5895fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5896fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5897fcf5ef2aSThomas Huth #endif 5898fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5899fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5900fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5901fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5902fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5903fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5904fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5905fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5906fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5907fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5908fcf5ef2aSThomas Huth #endif 5909fcf5ef2aSThomas Huth }; 5910fcf5ef2aSThomas Huth 5911fcf5ef2aSThomas Huth unsigned int i; 5912fcf5ef2aSThomas Huth 5913fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 5914fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5915fcf5ef2aSThomas Huth "regwptr"); 5916fcf5ef2aSThomas Huth 5917fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5918fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 5919fcf5ef2aSThomas Huth } 5920fcf5ef2aSThomas Huth 5921fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5922fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 5923fcf5ef2aSThomas Huth } 5924fcf5ef2aSThomas Huth 5925*f764718dSRichard Henderson cpu_regs[0] = NULL; 5926fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5927fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 5928fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5929fcf5ef2aSThomas Huth gregnames[i]); 5930fcf5ef2aSThomas Huth } 5931fcf5ef2aSThomas Huth 5932fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5933fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5934fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5935fcf5ef2aSThomas Huth gregnames[i]); 5936fcf5ef2aSThomas Huth } 5937fcf5ef2aSThomas Huth 5938fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5939fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 5940fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5941fcf5ef2aSThomas Huth fregnames[i]); 5942fcf5ef2aSThomas Huth } 5943fcf5ef2aSThomas Huth } 5944fcf5ef2aSThomas Huth 5945fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSPARCState *env, TranslationBlock *tb, 5946fcf5ef2aSThomas Huth target_ulong *data) 5947fcf5ef2aSThomas Huth { 5948fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5949fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5950fcf5ef2aSThomas Huth 5951fcf5ef2aSThomas Huth env->pc = pc; 5952fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5953fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5954fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5955fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5956fcf5ef2aSThomas Huth if (env->cond) { 5957fcf5ef2aSThomas Huth env->npc = npc & ~3; 5958fcf5ef2aSThomas Huth } else { 5959fcf5ef2aSThomas Huth env->npc = pc + 4; 5960fcf5ef2aSThomas Huth } 5961fcf5ef2aSThomas Huth } else { 5962fcf5ef2aSThomas Huth env->npc = npc; 5963fcf5ef2aSThomas Huth } 5964fcf5ef2aSThomas Huth } 5965