1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36d53106c9SRichard Henderson #define HELPER_H "helper.h" 37d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 38d53106c9SRichard Henderson #undef HELPER_H 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 41fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 42fcf5ef2aSThomas Huth according to jump_pc[T2] */ 43fcf5ef2aSThomas Huth 4446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4546bb0137SMark Cave-Ayland 46fcf5ef2aSThomas Huth /* global register indexes */ 47fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 48fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 49fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 50fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 51fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 52fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 53fcf5ef2aSThomas Huth static TCGv cpu_y; 54fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 55fcf5ef2aSThomas Huth static TCGv cpu_tbr; 56fcf5ef2aSThomas Huth #endif 57fcf5ef2aSThomas Huth static TCGv cpu_cond; 58fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 59fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 60fcf5ef2aSThomas Huth static TCGv cpu_gsr; 61fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 62fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 63fcf5ef2aSThomas Huth #else 64fcf5ef2aSThomas Huth static TCGv cpu_wim; 65fcf5ef2aSThomas Huth #endif 66fcf5ef2aSThomas Huth /* Floating point registers */ 67fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 68fcf5ef2aSThomas Huth 69fcf5ef2aSThomas Huth typedef struct DisasContext { 70af00be49SEmilio G. Cota DisasContextBase base; 71fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 72fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 73fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 74fcf5ef2aSThomas Huth int mem_idx; 75c9b459aaSArtyom Tarasenko bool fpu_enabled; 76c9b459aaSArtyom Tarasenko bool address_mask_32bit; 77c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 78c9b459aaSArtyom Tarasenko bool supervisor; 79c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 80c9b459aaSArtyom Tarasenko bool hypervisor; 81c9b459aaSArtyom Tarasenko #endif 82c9b459aaSArtyom Tarasenko #endif 83c9b459aaSArtyom Tarasenko 84fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 85fcf5ef2aSThomas Huth sparc_def_t *def; 86fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 87fcf5ef2aSThomas Huth int fprs_dirty; 88fcf5ef2aSThomas Huth int asi; 89fcf5ef2aSThomas Huth #endif 90fcf5ef2aSThomas Huth } DisasContext; 91fcf5ef2aSThomas Huth 92fcf5ef2aSThomas Huth typedef struct { 93fcf5ef2aSThomas Huth TCGCond cond; 94fcf5ef2aSThomas Huth bool is_bool; 95fcf5ef2aSThomas Huth TCGv c1, c2; 96fcf5ef2aSThomas Huth } DisasCompare; 97fcf5ef2aSThomas Huth 98fcf5ef2aSThomas Huth // This function uses non-native bit order 99fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 100fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 101fcf5ef2aSThomas Huth 102fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 103fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 104fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 107fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 108fcf5ef2aSThomas Huth 109fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 110fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 111fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 112fcf5ef2aSThomas Huth #else 113fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 114fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 115fcf5ef2aSThomas Huth #endif 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 118fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 121fcf5ef2aSThomas Huth { 122fcf5ef2aSThomas Huth len = 32 - len; 123fcf5ef2aSThomas Huth return (x << len) >> len; 124fcf5ef2aSThomas Huth } 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd) 129fcf5ef2aSThomas Huth { 130fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 131fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 132fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 133fcf5ef2aSThomas Huth we can avoid setting it again. */ 134fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 135fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 136fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 137fcf5ef2aSThomas Huth } 138fcf5ef2aSThomas Huth #endif 139fcf5ef2aSThomas Huth } 140fcf5ef2aSThomas Huth 141fcf5ef2aSThomas Huth /* floating point registers moves */ 142fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 143fcf5ef2aSThomas Huth { 14436ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 145dc41aa7dSRichard Henderson if (src & 1) { 146dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 147dc41aa7dSRichard Henderson } else { 148dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 149fcf5ef2aSThomas Huth } 150dc41aa7dSRichard Henderson return ret; 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 154fcf5ef2aSThomas Huth { 1558e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1568e7bbc75SRichard Henderson 1578e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 158fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 159fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 160fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 164fcf5ef2aSThomas Huth { 16536ab4623SRichard Henderson return tcg_temp_new_i32(); 166fcf5ef2aSThomas Huth } 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 169fcf5ef2aSThomas Huth { 170fcf5ef2aSThomas Huth src = DFPREG(src); 171fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 172fcf5ef2aSThomas Huth } 173fcf5ef2aSThomas Huth 174fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 175fcf5ef2aSThomas Huth { 176fcf5ef2aSThomas Huth dst = DFPREG(dst); 177fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 178fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 179fcf5ef2aSThomas Huth } 180fcf5ef2aSThomas Huth 181fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 182fcf5ef2aSThomas Huth { 183fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 187fcf5ef2aSThomas Huth { 188fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 189fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 190fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 191fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 192fcf5ef2aSThomas Huth } 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 195fcf5ef2aSThomas Huth { 196fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 197fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 198fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 199fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 200fcf5ef2aSThomas Huth } 201fcf5ef2aSThomas Huth 202fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 203fcf5ef2aSThomas Huth { 204fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 205fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 206fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 207fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 211fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 212fcf5ef2aSThomas Huth { 213fcf5ef2aSThomas Huth dst = QFPREG(dst); 214fcf5ef2aSThomas Huth 215fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 216fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 217fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth 220fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 221fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 222fcf5ef2aSThomas Huth { 223fcf5ef2aSThomas Huth src = QFPREG(src); 224fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 225fcf5ef2aSThomas Huth } 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 228fcf5ef2aSThomas Huth { 229fcf5ef2aSThomas Huth src = QFPREG(src); 230fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 234fcf5ef2aSThomas Huth { 235fcf5ef2aSThomas Huth rd = QFPREG(rd); 236fcf5ef2aSThomas Huth rs = QFPREG(rs); 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 239fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 240fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth #endif 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth /* moves */ 245fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 246fcf5ef2aSThomas Huth #define supervisor(dc) 0 247fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 248fcf5ef2aSThomas Huth #define hypervisor(dc) 0 249fcf5ef2aSThomas Huth #endif 250fcf5ef2aSThomas Huth #else 251fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 252c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 253c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 254fcf5ef2aSThomas Huth #else 255c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 256fcf5ef2aSThomas Huth #endif 257fcf5ef2aSThomas Huth #endif 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 260fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 261fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 262fcf5ef2aSThomas Huth #else 263fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 264fcf5ef2aSThomas Huth #endif 265fcf5ef2aSThomas Huth #endif 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr) 268fcf5ef2aSThomas Huth { 269fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 270fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 271fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 272fcf5ef2aSThomas Huth #endif 273fcf5ef2aSThomas Huth } 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg) 276fcf5ef2aSThomas Huth { 277fcf5ef2aSThomas Huth if (reg > 0) { 278fcf5ef2aSThomas Huth assert(reg < 32); 279fcf5ef2aSThomas Huth return cpu_regs[reg]; 280fcf5ef2aSThomas Huth } else { 28152123f14SRichard Henderson TCGv t = tcg_temp_new(); 282fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 283fcf5ef2aSThomas Huth return t; 284fcf5ef2aSThomas Huth } 285fcf5ef2aSThomas Huth } 286fcf5ef2aSThomas Huth 287fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 288fcf5ef2aSThomas Huth { 289fcf5ef2aSThomas Huth if (reg > 0) { 290fcf5ef2aSThomas Huth assert(reg < 32); 291fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 292fcf5ef2aSThomas Huth } 293fcf5ef2aSThomas Huth } 294fcf5ef2aSThomas Huth 295fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg) 296fcf5ef2aSThomas Huth { 297fcf5ef2aSThomas Huth if (reg > 0) { 298fcf5ef2aSThomas Huth assert(reg < 32); 299fcf5ef2aSThomas Huth return cpu_regs[reg]; 300fcf5ef2aSThomas Huth } else { 30152123f14SRichard Henderson return tcg_temp_new(); 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth } 304fcf5ef2aSThomas Huth 3055645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 306fcf5ef2aSThomas Huth { 3075645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3085645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 3115645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 312fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 313fcf5ef2aSThomas Huth { 314fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 315fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 316fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 317fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 318fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 31907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 320fcf5ef2aSThomas Huth } else { 321*f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 322fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 323fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 324*f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth 328fcf5ef2aSThomas Huth // XXX suboptimal 329fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 330fcf5ef2aSThomas Huth { 331fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3320b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 335fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 336fcf5ef2aSThomas Huth { 337fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3380b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 341fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 342fcf5ef2aSThomas Huth { 343fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3440b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 347fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 348fcf5ef2aSThomas Huth { 349fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3500b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 353fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 356fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 357fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 358fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 361fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 364fcf5ef2aSThomas Huth 365fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 366fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 367fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 368fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 369fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 370fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 371fcf5ef2aSThomas Huth #else 372fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 373fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 374fcf5ef2aSThomas Huth #endif 375fcf5ef2aSThomas Huth 376fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 377fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth return carry_32; 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 383fcf5ef2aSThomas Huth { 384fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 385fcf5ef2aSThomas Huth 386fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 387fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 388fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 389fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 390fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 391fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 392fcf5ef2aSThomas Huth #else 393fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 394fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 395fcf5ef2aSThomas Huth #endif 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 398fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth return carry_32; 401fcf5ef2aSThomas Huth } 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 404fcf5ef2aSThomas Huth TCGv src2, int update_cc) 405fcf5ef2aSThomas Huth { 406fcf5ef2aSThomas Huth TCGv_i32 carry_32; 407fcf5ef2aSThomas Huth TCGv carry; 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth switch (dc->cc_op) { 410fcf5ef2aSThomas Huth case CC_OP_DIV: 411fcf5ef2aSThomas Huth case CC_OP_LOGIC: 412fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 413fcf5ef2aSThomas Huth if (update_cc) { 414fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 415fcf5ef2aSThomas Huth } else { 416fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 417fcf5ef2aSThomas Huth } 418fcf5ef2aSThomas Huth return; 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth case CC_OP_ADD: 421fcf5ef2aSThomas Huth case CC_OP_TADD: 422fcf5ef2aSThomas Huth case CC_OP_TADDTV: 423fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 424fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 425fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 426fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 427fcf5ef2aSThomas Huth generated the carry in the first place. */ 428fcf5ef2aSThomas Huth carry = tcg_temp_new(); 429fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 430fcf5ef2aSThomas Huth goto add_done; 431fcf5ef2aSThomas Huth } 432fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 433fcf5ef2aSThomas Huth break; 434fcf5ef2aSThomas Huth 435fcf5ef2aSThomas Huth case CC_OP_SUB: 436fcf5ef2aSThomas Huth case CC_OP_TSUB: 437fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 438fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 439fcf5ef2aSThomas Huth break; 440fcf5ef2aSThomas Huth 441fcf5ef2aSThomas Huth default: 442fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 443fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 444fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 445fcf5ef2aSThomas Huth break; 446fcf5ef2aSThomas Huth } 447fcf5ef2aSThomas Huth 448fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 449fcf5ef2aSThomas Huth carry = tcg_temp_new(); 450fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 451fcf5ef2aSThomas Huth #else 452fcf5ef2aSThomas Huth carry = carry_32; 453fcf5ef2aSThomas Huth #endif 454fcf5ef2aSThomas Huth 455fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 456fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 457fcf5ef2aSThomas Huth 458fcf5ef2aSThomas Huth add_done: 459fcf5ef2aSThomas Huth if (update_cc) { 460fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 461fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 462fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 463fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 464fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth } 467fcf5ef2aSThomas Huth 468fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 469fcf5ef2aSThomas Huth { 470fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 471fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 472fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 473fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 474fcf5ef2aSThomas Huth } 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 477fcf5ef2aSThomas Huth TCGv src2, int update_cc) 478fcf5ef2aSThomas Huth { 479fcf5ef2aSThomas Huth TCGv_i32 carry_32; 480fcf5ef2aSThomas Huth TCGv carry; 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth switch (dc->cc_op) { 483fcf5ef2aSThomas Huth case CC_OP_DIV: 484fcf5ef2aSThomas Huth case CC_OP_LOGIC: 485fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 486fcf5ef2aSThomas Huth if (update_cc) { 487fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 488fcf5ef2aSThomas Huth } else { 489fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 490fcf5ef2aSThomas Huth } 491fcf5ef2aSThomas Huth return; 492fcf5ef2aSThomas Huth 493fcf5ef2aSThomas Huth case CC_OP_ADD: 494fcf5ef2aSThomas Huth case CC_OP_TADD: 495fcf5ef2aSThomas Huth case CC_OP_TADDTV: 496fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 497fcf5ef2aSThomas Huth break; 498fcf5ef2aSThomas Huth 499fcf5ef2aSThomas Huth case CC_OP_SUB: 500fcf5ef2aSThomas Huth case CC_OP_TSUB: 501fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 502fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 503fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 504fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 505fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 506fcf5ef2aSThomas Huth generated the carry in the first place. */ 507fcf5ef2aSThomas Huth carry = tcg_temp_new(); 508fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 509fcf5ef2aSThomas Huth goto sub_done; 510fcf5ef2aSThomas Huth } 511fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 512fcf5ef2aSThomas Huth break; 513fcf5ef2aSThomas Huth 514fcf5ef2aSThomas Huth default: 515fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 516fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 517fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 518fcf5ef2aSThomas Huth break; 519fcf5ef2aSThomas Huth } 520fcf5ef2aSThomas Huth 521fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 522fcf5ef2aSThomas Huth carry = tcg_temp_new(); 523fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 524fcf5ef2aSThomas Huth #else 525fcf5ef2aSThomas Huth carry = carry_32; 526fcf5ef2aSThomas Huth #endif 527fcf5ef2aSThomas Huth 528fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 529fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 530fcf5ef2aSThomas Huth 531fcf5ef2aSThomas Huth sub_done: 532fcf5ef2aSThomas Huth if (update_cc) { 533fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 534fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 535fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 536fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 537fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 538fcf5ef2aSThomas Huth } 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth 541fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 542fcf5ef2aSThomas Huth { 543fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 544fcf5ef2aSThomas Huth 545fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 546fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth /* old op: 549fcf5ef2aSThomas Huth if (!(env->y & 1)) 550fcf5ef2aSThomas Huth T1 = 0; 551fcf5ef2aSThomas Huth */ 55200ab7e61SRichard Henderson zero = tcg_constant_tl(0); 553fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 554fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 555fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 556fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 557fcf5ef2aSThomas Huth zero, cpu_cc_src2); 558fcf5ef2aSThomas Huth 559fcf5ef2aSThomas Huth // b2 = T0 & 1; 560fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5610b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 56208d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 563fcf5ef2aSThomas Huth 564fcf5ef2aSThomas Huth // b1 = N ^ V; 565fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 566fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 567fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 568fcf5ef2aSThomas Huth 569fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 570fcf5ef2aSThomas Huth // src1 = T0; 571fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 572fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 573fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 574fcf5ef2aSThomas Huth 575fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 578fcf5ef2aSThomas Huth } 579fcf5ef2aSThomas Huth 580fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 581fcf5ef2aSThomas Huth { 582fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 583fcf5ef2aSThomas Huth if (sign_ext) { 584fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 585fcf5ef2aSThomas Huth } else { 586fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 587fcf5ef2aSThomas Huth } 588fcf5ef2aSThomas Huth #else 589fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 590fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 591fcf5ef2aSThomas Huth 592fcf5ef2aSThomas Huth if (sign_ext) { 593fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 594fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 595fcf5ef2aSThomas Huth } else { 596fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 597fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 598fcf5ef2aSThomas Huth } 599fcf5ef2aSThomas Huth 600fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 601fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 602fcf5ef2aSThomas Huth #endif 603fcf5ef2aSThomas Huth } 604fcf5ef2aSThomas Huth 605fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 606fcf5ef2aSThomas Huth { 607fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 608fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 609fcf5ef2aSThomas Huth } 610fcf5ef2aSThomas Huth 611fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 612fcf5ef2aSThomas Huth { 613fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 614fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth 617fcf5ef2aSThomas Huth // 1 618fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst) 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth 623fcf5ef2aSThomas Huth // Z 624fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src) 625fcf5ef2aSThomas Huth { 626fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 627fcf5ef2aSThomas Huth } 628fcf5ef2aSThomas Huth 629fcf5ef2aSThomas Huth // Z | (N ^ V) 630fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 631fcf5ef2aSThomas Huth { 632fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 633fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 634fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 635fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 636fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 637fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 638fcf5ef2aSThomas Huth } 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth // N ^ V 641fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 642fcf5ef2aSThomas Huth { 643fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 644fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 645fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 646fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 647fcf5ef2aSThomas Huth } 648fcf5ef2aSThomas Huth 649fcf5ef2aSThomas Huth // C | Z 650fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 651fcf5ef2aSThomas Huth { 652fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 653fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 654fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 655fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 658fcf5ef2aSThomas Huth // C 659fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 660fcf5ef2aSThomas Huth { 661fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 662fcf5ef2aSThomas Huth } 663fcf5ef2aSThomas Huth 664fcf5ef2aSThomas Huth // V 665fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 666fcf5ef2aSThomas Huth { 667fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth // 0 671fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst) 672fcf5ef2aSThomas Huth { 673fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth // N 677fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 678fcf5ef2aSThomas Huth { 679fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth // !Z 683fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 686fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 687fcf5ef2aSThomas Huth } 688fcf5ef2aSThomas Huth 689fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 690fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 691fcf5ef2aSThomas Huth { 692fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 693fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 694fcf5ef2aSThomas Huth } 695fcf5ef2aSThomas Huth 696fcf5ef2aSThomas Huth // !(N ^ V) 697fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 698fcf5ef2aSThomas Huth { 699fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 700fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 701fcf5ef2aSThomas Huth } 702fcf5ef2aSThomas Huth 703fcf5ef2aSThomas Huth // !(C | Z) 704fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 705fcf5ef2aSThomas Huth { 706fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 707fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 708fcf5ef2aSThomas Huth } 709fcf5ef2aSThomas Huth 710fcf5ef2aSThomas Huth // !C 711fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 712fcf5ef2aSThomas Huth { 713fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 714fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 715fcf5ef2aSThomas Huth } 716fcf5ef2aSThomas Huth 717fcf5ef2aSThomas Huth // !N 718fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 719fcf5ef2aSThomas Huth { 720fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 721fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 722fcf5ef2aSThomas Huth } 723fcf5ef2aSThomas Huth 724fcf5ef2aSThomas Huth // !V 725fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 726fcf5ef2aSThomas Huth { 727fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 728fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 729fcf5ef2aSThomas Huth } 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth /* 732fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 733fcf5ef2aSThomas Huth 0 = 734fcf5ef2aSThomas Huth 1 < 735fcf5ef2aSThomas Huth 2 > 736fcf5ef2aSThomas Huth 3 unordered 737fcf5ef2aSThomas Huth */ 738fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src, 739fcf5ef2aSThomas Huth unsigned int fcc_offset) 740fcf5ef2aSThomas Huth { 741fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 742fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 743fcf5ef2aSThomas Huth } 744fcf5ef2aSThomas Huth 745fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src, 746fcf5ef2aSThomas Huth unsigned int fcc_offset) 747fcf5ef2aSThomas Huth { 748fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 749fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 753fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src, 754fcf5ef2aSThomas Huth unsigned int fcc_offset) 755fcf5ef2aSThomas Huth { 756fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 757fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 758fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 759fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 760fcf5ef2aSThomas Huth } 761fcf5ef2aSThomas Huth 762fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 763fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src, 764fcf5ef2aSThomas Huth unsigned int fcc_offset) 765fcf5ef2aSThomas Huth { 766fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 767fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 768fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 769fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // 1 or 3: FCC0 773fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src, 774fcf5ef2aSThomas Huth unsigned int fcc_offset) 775fcf5ef2aSThomas Huth { 776fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 777fcf5ef2aSThomas Huth } 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 780fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src, 781fcf5ef2aSThomas Huth unsigned int fcc_offset) 782fcf5ef2aSThomas Huth { 783fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 784fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 785fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 786fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 787fcf5ef2aSThomas Huth } 788fcf5ef2aSThomas Huth 789fcf5ef2aSThomas Huth // 2 or 3: FCC1 790fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src, 791fcf5ef2aSThomas Huth unsigned int fcc_offset) 792fcf5ef2aSThomas Huth { 793fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 794fcf5ef2aSThomas Huth } 795fcf5ef2aSThomas Huth 796fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 797fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src, 798fcf5ef2aSThomas Huth unsigned int fcc_offset) 799fcf5ef2aSThomas Huth { 800fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 801fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 802fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 803fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 804fcf5ef2aSThomas Huth } 805fcf5ef2aSThomas Huth 806fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 807fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src, 808fcf5ef2aSThomas Huth unsigned int fcc_offset) 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 811fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 812fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 813fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth 816fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 817fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src, 818fcf5ef2aSThomas Huth unsigned int fcc_offset) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 821fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 823fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 824fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 825fcf5ef2aSThomas Huth } 826fcf5ef2aSThomas Huth 827fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 828fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src, 829fcf5ef2aSThomas Huth unsigned int fcc_offset) 830fcf5ef2aSThomas Huth { 831fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 832fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 833fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 834fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 835fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 836fcf5ef2aSThomas Huth } 837fcf5ef2aSThomas Huth 838fcf5ef2aSThomas Huth // 0 or 2: !FCC0 839fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src, 840fcf5ef2aSThomas Huth unsigned int fcc_offset) 841fcf5ef2aSThomas Huth { 842fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 843fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 847fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src, 848fcf5ef2aSThomas Huth unsigned int fcc_offset) 849fcf5ef2aSThomas Huth { 850fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 851fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 852fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 853fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 854fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 855fcf5ef2aSThomas Huth } 856fcf5ef2aSThomas Huth 857fcf5ef2aSThomas Huth // 0 or 1: !FCC1 858fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src, 859fcf5ef2aSThomas Huth unsigned int fcc_offset) 860fcf5ef2aSThomas Huth { 861fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 862fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 866fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src, 867fcf5ef2aSThomas Huth unsigned int fcc_offset) 868fcf5ef2aSThomas Huth { 869fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 870fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 871fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 872fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 873fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 874fcf5ef2aSThomas Huth } 875fcf5ef2aSThomas Huth 876fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 877fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src, 878fcf5ef2aSThomas Huth unsigned int fcc_offset) 879fcf5ef2aSThomas Huth { 880fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 881fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 882fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 883fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 884fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1, 888fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 893fcf5ef2aSThomas Huth 894fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 895fcf5ef2aSThomas Huth 896fcf5ef2aSThomas Huth gen_set_label(l1); 897fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 898fcf5ef2aSThomas Huth } 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 901fcf5ef2aSThomas Huth { 902fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 903fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 904fcf5ef2aSThomas Huth 905fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 906fcf5ef2aSThomas Huth 907fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth gen_set_label(l1); 910fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 911fcf5ef2aSThomas Huth 912af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 916fcf5ef2aSThomas Huth { 917fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 920fcf5ef2aSThomas Huth dc->pc = npc; 921fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 922fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 923fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 924fcf5ef2aSThomas Huth } else { 925fcf5ef2aSThomas Huth TCGv t, z; 926fcf5ef2aSThomas Huth 927fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 928fcf5ef2aSThomas Huth 929fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 93000ab7e61SRichard Henderson t = tcg_constant_tl(pc1); 93100ab7e61SRichard Henderson z = tcg_constant_tl(0); 932fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 933fcf5ef2aSThomas Huth 934fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth } 937fcf5ef2aSThomas Huth 938fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc) 939fcf5ef2aSThomas Huth { 94000ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 94100ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 94200ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 943fcf5ef2aSThomas Huth 944fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 945fcf5ef2aSThomas Huth } 946fcf5ef2aSThomas Huth 947fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 948fcf5ef2aSThomas Huth have been set for a jump */ 949fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc) 950fcf5ef2aSThomas Huth { 951fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 952fcf5ef2aSThomas Huth gen_generic_branch(dc); 953fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 954fcf5ef2aSThomas Huth } 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc) 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 960fcf5ef2aSThomas Huth gen_generic_branch(dc); 961fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 962fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 963fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth } 966fcf5ef2aSThomas Huth 967fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc) 968fcf5ef2aSThomas Huth { 969fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 970fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 971fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth } 974fcf5ef2aSThomas Huth 975fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 978fcf5ef2aSThomas Huth save_npc(dc); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth 981fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 982fcf5ef2aSThomas Huth { 983fcf5ef2aSThomas Huth save_state(dc); 98400ab7e61SRichard Henderson gen_helper_raise_exception(cpu_env, tcg_constant_i32(which)); 985af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth 988fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 989fcf5ef2aSThomas Huth { 99000ab7e61SRichard Henderson gen_helper_check_align(cpu_env, addr, tcg_constant_i32(mask)); 991fcf5ef2aSThomas Huth } 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc) 994fcf5ef2aSThomas Huth { 995fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 996fcf5ef2aSThomas Huth gen_generic_branch(dc); 997fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 998fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 999fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 1000fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1001fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1002fcf5ef2aSThomas Huth } else { 1003fcf5ef2aSThomas Huth dc->pc = dc->npc; 1004fcf5ef2aSThomas Huth } 1005fcf5ef2aSThomas Huth } 1006fcf5ef2aSThomas Huth 1007fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void) 1008fcf5ef2aSThomas Huth { 1009fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1010fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1014fcf5ef2aSThomas Huth DisasContext *dc) 1015fcf5ef2aSThomas Huth { 1016fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1017fcf5ef2aSThomas Huth TCG_COND_NEVER, 1018fcf5ef2aSThomas Huth TCG_COND_EQ, 1019fcf5ef2aSThomas Huth TCG_COND_LE, 1020fcf5ef2aSThomas Huth TCG_COND_LT, 1021fcf5ef2aSThomas Huth TCG_COND_LEU, 1022fcf5ef2aSThomas Huth TCG_COND_LTU, 1023fcf5ef2aSThomas Huth -1, /* neg */ 1024fcf5ef2aSThomas Huth -1, /* overflow */ 1025fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1026fcf5ef2aSThomas Huth TCG_COND_NE, 1027fcf5ef2aSThomas Huth TCG_COND_GT, 1028fcf5ef2aSThomas Huth TCG_COND_GE, 1029fcf5ef2aSThomas Huth TCG_COND_GTU, 1030fcf5ef2aSThomas Huth TCG_COND_GEU, 1031fcf5ef2aSThomas Huth -1, /* pos */ 1032fcf5ef2aSThomas Huth -1, /* no overflow */ 1033fcf5ef2aSThomas Huth }; 1034fcf5ef2aSThomas Huth 1035fcf5ef2aSThomas Huth static int logic_cond[16] = { 1036fcf5ef2aSThomas Huth TCG_COND_NEVER, 1037fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1038fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1039fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1040fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1041fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1042fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1043fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1044fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1045fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1046fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1047fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1048fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1049fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1050fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1051fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1052fcf5ef2aSThomas Huth }; 1053fcf5ef2aSThomas Huth 1054fcf5ef2aSThomas Huth TCGv_i32 r_src; 1055fcf5ef2aSThomas Huth TCGv r_dst; 1056fcf5ef2aSThomas Huth 1057fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1058fcf5ef2aSThomas Huth if (xcc) { 1059fcf5ef2aSThomas Huth r_src = cpu_xcc; 1060fcf5ef2aSThomas Huth } else { 1061fcf5ef2aSThomas Huth r_src = cpu_psr; 1062fcf5ef2aSThomas Huth } 1063fcf5ef2aSThomas Huth #else 1064fcf5ef2aSThomas Huth r_src = cpu_psr; 1065fcf5ef2aSThomas Huth #endif 1066fcf5ef2aSThomas Huth 1067fcf5ef2aSThomas Huth switch (dc->cc_op) { 1068fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1069fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1070fcf5ef2aSThomas Huth do_compare_dst_0: 1071fcf5ef2aSThomas Huth cmp->is_bool = false; 107200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1073fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1074fcf5ef2aSThomas Huth if (!xcc) { 1075fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1076fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1077fcf5ef2aSThomas Huth break; 1078fcf5ef2aSThomas Huth } 1079fcf5ef2aSThomas Huth #endif 1080fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1081fcf5ef2aSThomas Huth break; 1082fcf5ef2aSThomas Huth 1083fcf5ef2aSThomas Huth case CC_OP_SUB: 1084fcf5ef2aSThomas Huth switch (cond) { 1085fcf5ef2aSThomas Huth case 6: /* neg */ 1086fcf5ef2aSThomas Huth case 14: /* pos */ 1087fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1088fcf5ef2aSThomas Huth goto do_compare_dst_0; 1089fcf5ef2aSThomas Huth 1090fcf5ef2aSThomas Huth case 7: /* overflow */ 1091fcf5ef2aSThomas Huth case 15: /* !overflow */ 1092fcf5ef2aSThomas Huth goto do_dynamic; 1093fcf5ef2aSThomas Huth 1094fcf5ef2aSThomas Huth default: 1095fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1096fcf5ef2aSThomas Huth cmp->is_bool = false; 1097fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1098fcf5ef2aSThomas Huth if (!xcc) { 1099fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1100fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1101fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1102fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1103fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1104fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1105fcf5ef2aSThomas Huth break; 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth #endif 1108fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1109fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1110fcf5ef2aSThomas Huth break; 1111fcf5ef2aSThomas Huth } 1112fcf5ef2aSThomas Huth break; 1113fcf5ef2aSThomas Huth 1114fcf5ef2aSThomas Huth default: 1115fcf5ef2aSThomas Huth do_dynamic: 1116fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1117fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1118fcf5ef2aSThomas Huth /* FALLTHRU */ 1119fcf5ef2aSThomas Huth 1120fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1121fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1122fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1123fcf5ef2aSThomas Huth cmp->is_bool = true; 1124fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 112500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1126fcf5ef2aSThomas Huth 1127fcf5ef2aSThomas Huth switch (cond) { 1128fcf5ef2aSThomas Huth case 0x0: 1129fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1130fcf5ef2aSThomas Huth break; 1131fcf5ef2aSThomas Huth case 0x1: 1132fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1133fcf5ef2aSThomas Huth break; 1134fcf5ef2aSThomas Huth case 0x2: 1135fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1136fcf5ef2aSThomas Huth break; 1137fcf5ef2aSThomas Huth case 0x3: 1138fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1139fcf5ef2aSThomas Huth break; 1140fcf5ef2aSThomas Huth case 0x4: 1141fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1142fcf5ef2aSThomas Huth break; 1143fcf5ef2aSThomas Huth case 0x5: 1144fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1145fcf5ef2aSThomas Huth break; 1146fcf5ef2aSThomas Huth case 0x6: 1147fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1148fcf5ef2aSThomas Huth break; 1149fcf5ef2aSThomas Huth case 0x7: 1150fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1151fcf5ef2aSThomas Huth break; 1152fcf5ef2aSThomas Huth case 0x8: 1153fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1154fcf5ef2aSThomas Huth break; 1155fcf5ef2aSThomas Huth case 0x9: 1156fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1157fcf5ef2aSThomas Huth break; 1158fcf5ef2aSThomas Huth case 0xa: 1159fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1160fcf5ef2aSThomas Huth break; 1161fcf5ef2aSThomas Huth case 0xb: 1162fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1163fcf5ef2aSThomas Huth break; 1164fcf5ef2aSThomas Huth case 0xc: 1165fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1166fcf5ef2aSThomas Huth break; 1167fcf5ef2aSThomas Huth case 0xd: 1168fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1169fcf5ef2aSThomas Huth break; 1170fcf5ef2aSThomas Huth case 0xe: 1171fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1172fcf5ef2aSThomas Huth break; 1173fcf5ef2aSThomas Huth case 0xf: 1174fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1175fcf5ef2aSThomas Huth break; 1176fcf5ef2aSThomas Huth } 1177fcf5ef2aSThomas Huth break; 1178fcf5ef2aSThomas Huth } 1179fcf5ef2aSThomas Huth } 1180fcf5ef2aSThomas Huth 1181fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1182fcf5ef2aSThomas Huth { 1183fcf5ef2aSThomas Huth unsigned int offset; 1184fcf5ef2aSThomas Huth TCGv r_dst; 1185fcf5ef2aSThomas Huth 1186fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1187fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1188fcf5ef2aSThomas Huth cmp->is_bool = true; 1189fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 119000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth switch (cc) { 1193fcf5ef2aSThomas Huth default: 1194fcf5ef2aSThomas Huth case 0x0: 1195fcf5ef2aSThomas Huth offset = 0; 1196fcf5ef2aSThomas Huth break; 1197fcf5ef2aSThomas Huth case 0x1: 1198fcf5ef2aSThomas Huth offset = 32 - 10; 1199fcf5ef2aSThomas Huth break; 1200fcf5ef2aSThomas Huth case 0x2: 1201fcf5ef2aSThomas Huth offset = 34 - 10; 1202fcf5ef2aSThomas Huth break; 1203fcf5ef2aSThomas Huth case 0x3: 1204fcf5ef2aSThomas Huth offset = 36 - 10; 1205fcf5ef2aSThomas Huth break; 1206fcf5ef2aSThomas Huth } 1207fcf5ef2aSThomas Huth 1208fcf5ef2aSThomas Huth switch (cond) { 1209fcf5ef2aSThomas Huth case 0x0: 1210fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1211fcf5ef2aSThomas Huth break; 1212fcf5ef2aSThomas Huth case 0x1: 1213fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1214fcf5ef2aSThomas Huth break; 1215fcf5ef2aSThomas Huth case 0x2: 1216fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1217fcf5ef2aSThomas Huth break; 1218fcf5ef2aSThomas Huth case 0x3: 1219fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1220fcf5ef2aSThomas Huth break; 1221fcf5ef2aSThomas Huth case 0x4: 1222fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1223fcf5ef2aSThomas Huth break; 1224fcf5ef2aSThomas Huth case 0x5: 1225fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1226fcf5ef2aSThomas Huth break; 1227fcf5ef2aSThomas Huth case 0x6: 1228fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth case 0x7: 1231fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1232fcf5ef2aSThomas Huth break; 1233fcf5ef2aSThomas Huth case 0x8: 1234fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth case 0x9: 1237fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case 0xa: 1240fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth case 0xb: 1243fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1244fcf5ef2aSThomas Huth break; 1245fcf5ef2aSThomas Huth case 0xc: 1246fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1247fcf5ef2aSThomas Huth break; 1248fcf5ef2aSThomas Huth case 0xd: 1249fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0xe: 1252fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0xf: 1255fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth } 1258fcf5ef2aSThomas Huth } 1259fcf5ef2aSThomas Huth 1260fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1261fcf5ef2aSThomas Huth DisasContext *dc) 1262fcf5ef2aSThomas Huth { 1263fcf5ef2aSThomas Huth DisasCompare cmp; 1264fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1265fcf5ef2aSThomas Huth 1266fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1267fcf5ef2aSThomas Huth if (cmp.is_bool) { 1268fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1269fcf5ef2aSThomas Huth } else { 1270fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1271fcf5ef2aSThomas Huth } 1272fcf5ef2aSThomas Huth } 1273fcf5ef2aSThomas Huth 1274fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1275fcf5ef2aSThomas Huth { 1276fcf5ef2aSThomas Huth DisasCompare cmp; 1277fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1278fcf5ef2aSThomas Huth 1279fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1280fcf5ef2aSThomas Huth if (cmp.is_bool) { 1281fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1282fcf5ef2aSThomas Huth } else { 1283fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth } 1286fcf5ef2aSThomas Huth 1287fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1288fcf5ef2aSThomas Huth // Inverted logic 1289fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1290fcf5ef2aSThomas Huth -1, 1291fcf5ef2aSThomas Huth TCG_COND_NE, 1292fcf5ef2aSThomas Huth TCG_COND_GT, 1293fcf5ef2aSThomas Huth TCG_COND_GE, 1294fcf5ef2aSThomas Huth -1, 1295fcf5ef2aSThomas Huth TCG_COND_EQ, 1296fcf5ef2aSThomas Huth TCG_COND_LE, 1297fcf5ef2aSThomas Huth TCG_COND_LT, 1298fcf5ef2aSThomas Huth }; 1299fcf5ef2aSThomas Huth 1300fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1301fcf5ef2aSThomas Huth { 1302fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1303fcf5ef2aSThomas Huth cmp->is_bool = false; 1304fcf5ef2aSThomas Huth cmp->c1 = r_src; 130500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1306fcf5ef2aSThomas Huth } 1307fcf5ef2aSThomas Huth 1308fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1309fcf5ef2aSThomas Huth { 1310fcf5ef2aSThomas Huth DisasCompare cmp; 1311fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1312fcf5ef2aSThomas Huth 1313fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1314fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1315fcf5ef2aSThomas Huth } 1316fcf5ef2aSThomas Huth #endif 1317fcf5ef2aSThomas Huth 1318fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1319fcf5ef2aSThomas Huth { 1320fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1321fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1322fcf5ef2aSThomas Huth 1323fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1324fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1325fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1326fcf5ef2aSThomas Huth } 1327fcf5ef2aSThomas Huth #endif 1328fcf5ef2aSThomas Huth if (cond == 0x0) { 1329fcf5ef2aSThomas Huth /* unconditional not taken */ 1330fcf5ef2aSThomas Huth if (a) { 1331fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1332fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1333fcf5ef2aSThomas Huth } else { 1334fcf5ef2aSThomas Huth dc->pc = dc->npc; 1335fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1336fcf5ef2aSThomas Huth } 1337fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1338fcf5ef2aSThomas Huth /* unconditional taken */ 1339fcf5ef2aSThomas Huth if (a) { 1340fcf5ef2aSThomas Huth dc->pc = target; 1341fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1342fcf5ef2aSThomas Huth } else { 1343fcf5ef2aSThomas Huth dc->pc = dc->npc; 1344fcf5ef2aSThomas Huth dc->npc = target; 1345fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1346fcf5ef2aSThomas Huth } 1347fcf5ef2aSThomas Huth } else { 1348fcf5ef2aSThomas Huth flush_cond(dc); 1349fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1350fcf5ef2aSThomas Huth if (a) { 1351fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1352fcf5ef2aSThomas Huth } else { 1353fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth } 1356fcf5ef2aSThomas Huth } 1357fcf5ef2aSThomas Huth 1358fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1359fcf5ef2aSThomas Huth { 1360fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1361fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1362fcf5ef2aSThomas Huth 1363fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1364fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1365fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1366fcf5ef2aSThomas Huth } 1367fcf5ef2aSThomas Huth #endif 1368fcf5ef2aSThomas Huth if (cond == 0x0) { 1369fcf5ef2aSThomas Huth /* unconditional not taken */ 1370fcf5ef2aSThomas Huth if (a) { 1371fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1372fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1373fcf5ef2aSThomas Huth } else { 1374fcf5ef2aSThomas Huth dc->pc = dc->npc; 1375fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1376fcf5ef2aSThomas Huth } 1377fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1378fcf5ef2aSThomas Huth /* unconditional taken */ 1379fcf5ef2aSThomas Huth if (a) { 1380fcf5ef2aSThomas Huth dc->pc = target; 1381fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1382fcf5ef2aSThomas Huth } else { 1383fcf5ef2aSThomas Huth dc->pc = dc->npc; 1384fcf5ef2aSThomas Huth dc->npc = target; 1385fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth } else { 1388fcf5ef2aSThomas Huth flush_cond(dc); 1389fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1390fcf5ef2aSThomas Huth if (a) { 1391fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1392fcf5ef2aSThomas Huth } else { 1393fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1394fcf5ef2aSThomas Huth } 1395fcf5ef2aSThomas Huth } 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth 1398fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1399fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1400fcf5ef2aSThomas Huth TCGv r_reg) 1401fcf5ef2aSThomas Huth { 1402fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1403fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1404fcf5ef2aSThomas Huth 1405fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1406fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1407fcf5ef2aSThomas Huth } 1408fcf5ef2aSThomas Huth flush_cond(dc); 1409fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1410fcf5ef2aSThomas Huth if (a) { 1411fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1412fcf5ef2aSThomas Huth } else { 1413fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1414fcf5ef2aSThomas Huth } 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth 1417fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1418fcf5ef2aSThomas Huth { 1419fcf5ef2aSThomas Huth switch (fccno) { 1420fcf5ef2aSThomas Huth case 0: 1421fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case 1: 1424fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth case 2: 1427fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1428fcf5ef2aSThomas Huth break; 1429fcf5ef2aSThomas Huth case 3: 1430fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1431fcf5ef2aSThomas Huth break; 1432fcf5ef2aSThomas Huth } 1433fcf5ef2aSThomas Huth } 1434fcf5ef2aSThomas Huth 1435fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1436fcf5ef2aSThomas Huth { 1437fcf5ef2aSThomas Huth switch (fccno) { 1438fcf5ef2aSThomas Huth case 0: 1439fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1440fcf5ef2aSThomas Huth break; 1441fcf5ef2aSThomas Huth case 1: 1442fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1443fcf5ef2aSThomas Huth break; 1444fcf5ef2aSThomas Huth case 2: 1445fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1446fcf5ef2aSThomas Huth break; 1447fcf5ef2aSThomas Huth case 3: 1448fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1449fcf5ef2aSThomas Huth break; 1450fcf5ef2aSThomas Huth } 1451fcf5ef2aSThomas Huth } 1452fcf5ef2aSThomas Huth 1453fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1454fcf5ef2aSThomas Huth { 1455fcf5ef2aSThomas Huth switch (fccno) { 1456fcf5ef2aSThomas Huth case 0: 1457fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1458fcf5ef2aSThomas Huth break; 1459fcf5ef2aSThomas Huth case 1: 1460fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1461fcf5ef2aSThomas Huth break; 1462fcf5ef2aSThomas Huth case 2: 1463fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1464fcf5ef2aSThomas Huth break; 1465fcf5ef2aSThomas Huth case 3: 1466fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1467fcf5ef2aSThomas Huth break; 1468fcf5ef2aSThomas Huth } 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth 1471fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1472fcf5ef2aSThomas Huth { 1473fcf5ef2aSThomas Huth switch (fccno) { 1474fcf5ef2aSThomas Huth case 0: 1475fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1476fcf5ef2aSThomas Huth break; 1477fcf5ef2aSThomas Huth case 1: 1478fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1479fcf5ef2aSThomas Huth break; 1480fcf5ef2aSThomas Huth case 2: 1481fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1482fcf5ef2aSThomas Huth break; 1483fcf5ef2aSThomas Huth case 3: 1484fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1485fcf5ef2aSThomas Huth break; 1486fcf5ef2aSThomas Huth } 1487fcf5ef2aSThomas Huth } 1488fcf5ef2aSThomas Huth 1489fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1490fcf5ef2aSThomas Huth { 1491fcf5ef2aSThomas Huth switch (fccno) { 1492fcf5ef2aSThomas Huth case 0: 1493fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1494fcf5ef2aSThomas Huth break; 1495fcf5ef2aSThomas Huth case 1: 1496fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1497fcf5ef2aSThomas Huth break; 1498fcf5ef2aSThomas Huth case 2: 1499fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1500fcf5ef2aSThomas Huth break; 1501fcf5ef2aSThomas Huth case 3: 1502fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1503fcf5ef2aSThomas Huth break; 1504fcf5ef2aSThomas Huth } 1505fcf5ef2aSThomas Huth } 1506fcf5ef2aSThomas Huth 1507fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1508fcf5ef2aSThomas Huth { 1509fcf5ef2aSThomas Huth switch (fccno) { 1510fcf5ef2aSThomas Huth case 0: 1511fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1512fcf5ef2aSThomas Huth break; 1513fcf5ef2aSThomas Huth case 1: 1514fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1515fcf5ef2aSThomas Huth break; 1516fcf5ef2aSThomas Huth case 2: 1517fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1518fcf5ef2aSThomas Huth break; 1519fcf5ef2aSThomas Huth case 3: 1520fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1521fcf5ef2aSThomas Huth break; 1522fcf5ef2aSThomas Huth } 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth 1525fcf5ef2aSThomas Huth #else 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1528fcf5ef2aSThomas Huth { 1529fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1530fcf5ef2aSThomas Huth } 1531fcf5ef2aSThomas Huth 1532fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1533fcf5ef2aSThomas Huth { 1534fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1535fcf5ef2aSThomas Huth } 1536fcf5ef2aSThomas Huth 1537fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1538fcf5ef2aSThomas Huth { 1539fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth 1542fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1543fcf5ef2aSThomas Huth { 1544fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1545fcf5ef2aSThomas Huth } 1546fcf5ef2aSThomas Huth 1547fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1548fcf5ef2aSThomas Huth { 1549fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1550fcf5ef2aSThomas Huth } 1551fcf5ef2aSThomas Huth 1552fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1553fcf5ef2aSThomas Huth { 1554fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1555fcf5ef2aSThomas Huth } 1556fcf5ef2aSThomas Huth #endif 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1559fcf5ef2aSThomas Huth { 1560fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1561fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1562fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1563fcf5ef2aSThomas Huth } 1564fcf5ef2aSThomas Huth 1565fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1566fcf5ef2aSThomas Huth { 1567fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1568fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1569fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1570fcf5ef2aSThomas Huth return 1; 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth #endif 1573fcf5ef2aSThomas Huth return 0; 1574fcf5ef2aSThomas Huth } 1575fcf5ef2aSThomas Huth 1576fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void) 1577fcf5ef2aSThomas Huth { 1578fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1579fcf5ef2aSThomas Huth } 1580fcf5ef2aSThomas Huth 1581fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs, 1582fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1583fcf5ef2aSThomas Huth { 1584fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1585fcf5ef2aSThomas Huth 1586fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1587fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1590fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1593fcf5ef2aSThomas Huth } 1594fcf5ef2aSThomas Huth 1595fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1596fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1597fcf5ef2aSThomas Huth { 1598fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1599fcf5ef2aSThomas Huth 1600fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1601fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1602fcf5ef2aSThomas Huth 1603fcf5ef2aSThomas Huth gen(dst, src); 1604fcf5ef2aSThomas Huth 1605fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1609fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1610fcf5ef2aSThomas Huth { 1611fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1614fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1615fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1616fcf5ef2aSThomas Huth 1617fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1618fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1619fcf5ef2aSThomas Huth 1620fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1621fcf5ef2aSThomas Huth } 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1624fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1625fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1626fcf5ef2aSThomas Huth { 1627fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1628fcf5ef2aSThomas Huth 1629fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1630fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1631fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth gen(dst, src1, src2); 1634fcf5ef2aSThomas Huth 1635fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1636fcf5ef2aSThomas Huth } 1637fcf5ef2aSThomas Huth #endif 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs, 1640fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1641fcf5ef2aSThomas Huth { 1642fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1643fcf5ef2aSThomas Huth 1644fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1645fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1646fcf5ef2aSThomas Huth 1647fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1648fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1649fcf5ef2aSThomas Huth 1650fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1651fcf5ef2aSThomas Huth } 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1654fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1655fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1656fcf5ef2aSThomas Huth { 1657fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1658fcf5ef2aSThomas Huth 1659fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1660fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth gen(dst, src); 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1665fcf5ef2aSThomas Huth } 1666fcf5ef2aSThomas Huth #endif 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1669fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1670fcf5ef2aSThomas Huth { 1671fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1672fcf5ef2aSThomas Huth 1673fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1674fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1675fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1676fcf5ef2aSThomas Huth 1677fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1678fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1679fcf5ef2aSThomas Huth 1680fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1681fcf5ef2aSThomas Huth } 1682fcf5ef2aSThomas Huth 1683fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1684fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1685fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1686fcf5ef2aSThomas Huth { 1687fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1690fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1691fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth gen(dst, src1, src2); 1694fcf5ef2aSThomas Huth 1695fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1696fcf5ef2aSThomas Huth } 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1699fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1700fcf5ef2aSThomas Huth { 1701fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1704fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1705fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1706fcf5ef2aSThomas Huth 1707fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1713fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1714fcf5ef2aSThomas Huth { 1715fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1718fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1719fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1720fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1721fcf5ef2aSThomas Huth 1722fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1725fcf5ef2aSThomas Huth } 1726fcf5ef2aSThomas Huth #endif 1727fcf5ef2aSThomas Huth 1728fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1729fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1730fcf5ef2aSThomas Huth { 1731fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth gen(cpu_env); 1734fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1735fcf5ef2aSThomas Huth 1736fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1737fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1738fcf5ef2aSThomas Huth } 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1741fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1742fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1743fcf5ef2aSThomas Huth { 1744fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1745fcf5ef2aSThomas Huth 1746fcf5ef2aSThomas Huth gen(cpu_env); 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1749fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1750fcf5ef2aSThomas Huth } 1751fcf5ef2aSThomas Huth #endif 1752fcf5ef2aSThomas Huth 1753fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1754fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1755fcf5ef2aSThomas Huth { 1756fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1757fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1758fcf5ef2aSThomas Huth 1759fcf5ef2aSThomas Huth gen(cpu_env); 1760fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1763fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1764fcf5ef2aSThomas Huth } 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1767fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1768fcf5ef2aSThomas Huth { 1769fcf5ef2aSThomas Huth TCGv_i64 dst; 1770fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1773fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1774fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1777fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1778fcf5ef2aSThomas Huth 1779fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1783fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1784fcf5ef2aSThomas Huth { 1785fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1788fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1791fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1794fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1798fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs, 1799fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1800fcf5ef2aSThomas Huth { 1801fcf5ef2aSThomas Huth TCGv_i64 dst; 1802fcf5ef2aSThomas Huth TCGv_i32 src; 1803fcf5ef2aSThomas Huth 1804fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1805fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1808fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1811fcf5ef2aSThomas Huth } 1812fcf5ef2aSThomas Huth #endif 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1815fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1816fcf5ef2aSThomas Huth { 1817fcf5ef2aSThomas Huth TCGv_i64 dst; 1818fcf5ef2aSThomas Huth TCGv_i32 src; 1819fcf5ef2aSThomas Huth 1820fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1821fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1824fcf5ef2aSThomas Huth 1825fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs, 1829fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1830fcf5ef2aSThomas Huth { 1831fcf5ef2aSThomas Huth TCGv_i32 dst; 1832fcf5ef2aSThomas Huth TCGv_i64 src; 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1835fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1838fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1841fcf5ef2aSThomas Huth } 1842fcf5ef2aSThomas Huth 1843fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1844fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1845fcf5ef2aSThomas Huth { 1846fcf5ef2aSThomas Huth TCGv_i32 dst; 1847fcf5ef2aSThomas Huth 1848fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1849fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth gen(dst, cpu_env); 1852fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1855fcf5ef2aSThomas Huth } 1856fcf5ef2aSThomas Huth 1857fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1858fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1859fcf5ef2aSThomas Huth { 1860fcf5ef2aSThomas Huth TCGv_i64 dst; 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1863fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1864fcf5ef2aSThomas Huth 1865fcf5ef2aSThomas Huth gen(dst, cpu_env); 1866fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1867fcf5ef2aSThomas Huth 1868fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1869fcf5ef2aSThomas Huth } 1870fcf5ef2aSThomas Huth 1871fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1872fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1873fcf5ef2aSThomas Huth { 1874fcf5ef2aSThomas Huth TCGv_i32 src; 1875fcf5ef2aSThomas Huth 1876fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth gen(cpu_env, src); 1879fcf5ef2aSThomas Huth 1880fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1881fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1882fcf5ef2aSThomas Huth } 1883fcf5ef2aSThomas Huth 1884fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1885fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1886fcf5ef2aSThomas Huth { 1887fcf5ef2aSThomas Huth TCGv_i64 src; 1888fcf5ef2aSThomas Huth 1889fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1890fcf5ef2aSThomas Huth 1891fcf5ef2aSThomas Huth gen(cpu_env, src); 1892fcf5ef2aSThomas Huth 1893fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1894fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1895fcf5ef2aSThomas Huth } 1896fcf5ef2aSThomas Huth 1897fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 189814776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1899fcf5ef2aSThomas Huth { 1900fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1901316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1902fcf5ef2aSThomas Huth } 1903fcf5ef2aSThomas Huth 1904fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1905fcf5ef2aSThomas Huth { 190600ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1907fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1908fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1909fcf5ef2aSThomas Huth } 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth /* asi moves */ 1912fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1913fcf5ef2aSThomas Huth typedef enum { 1914fcf5ef2aSThomas Huth GET_ASI_HELPER, 1915fcf5ef2aSThomas Huth GET_ASI_EXCP, 1916fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1917fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1918fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1919fcf5ef2aSThomas Huth GET_ASI_SHORT, 1920fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1921fcf5ef2aSThomas Huth GET_ASI_BFILL, 1922fcf5ef2aSThomas Huth } ASIType; 1923fcf5ef2aSThomas Huth 1924fcf5ef2aSThomas Huth typedef struct { 1925fcf5ef2aSThomas Huth ASIType type; 1926fcf5ef2aSThomas Huth int asi; 1927fcf5ef2aSThomas Huth int mem_idx; 192814776ab5STony Nguyen MemOp memop; 1929fcf5ef2aSThomas Huth } DisasASI; 1930fcf5ef2aSThomas Huth 193114776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1932fcf5ef2aSThomas Huth { 1933fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1934fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1935fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1936fcf5ef2aSThomas Huth 1937fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1938fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1939fcf5ef2aSThomas Huth if (IS_IMM) { 1940fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1941fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1942fcf5ef2aSThomas Huth } else if (supervisor(dc) 1943fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1944fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1945fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1946fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1947fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1948fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1949fcf5ef2aSThomas Huth switch (asi) { 1950fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1951fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1952fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1953fcf5ef2aSThomas Huth break; 1954fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1955fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1956fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1957fcf5ef2aSThomas Huth break; 1958fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1959fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1960fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1961fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1962fcf5ef2aSThomas Huth break; 1963fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1964fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1965fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1966fcf5ef2aSThomas Huth break; 1967fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1968fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1969fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1970fcf5ef2aSThomas Huth break; 1971fcf5ef2aSThomas Huth } 19726e10f37cSKONRAD Frederic 19736e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19746e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19756e10f37cSKONRAD Frederic */ 19766e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1977fcf5ef2aSThomas Huth } else { 1978fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1979fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1980fcf5ef2aSThomas Huth } 1981fcf5ef2aSThomas Huth #else 1982fcf5ef2aSThomas Huth if (IS_IMM) { 1983fcf5ef2aSThomas Huth asi = dc->asi; 1984fcf5ef2aSThomas Huth } 1985fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1986fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1987fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1988fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1989fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1990fcf5ef2aSThomas Huth done properly in the helper. */ 1991fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1992fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1993fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1994fcf5ef2aSThomas Huth } else { 1995fcf5ef2aSThomas Huth switch (asi) { 1996fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1997fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1998fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1999fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2000fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2001fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2002fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2003fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2004fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2005fcf5ef2aSThomas Huth break; 2006fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2007fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2008fcf5ef2aSThomas Huth case ASI_TWINX_N: 2009fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2010fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2011fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20129a10756dSArtyom Tarasenko if (hypervisor(dc)) { 201384f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20149a10756dSArtyom Tarasenko } else { 2015fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20169a10756dSArtyom Tarasenko } 2017fcf5ef2aSThomas Huth break; 2018fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2019fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2020fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2021fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2022fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2023fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2024fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2025fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2026fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2027fcf5ef2aSThomas Huth break; 2028fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2029fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2030fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2031fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2032fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2033fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2034fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2035fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2036fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2037fcf5ef2aSThomas Huth break; 2038fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2039fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2040fcf5ef2aSThomas Huth case ASI_TWINX_S: 2041fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2042fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2043fcf5ef2aSThomas Huth case ASI_BLK_S: 2044fcf5ef2aSThomas Huth case ASI_BLK_SL: 2045fcf5ef2aSThomas Huth case ASI_FL8_S: 2046fcf5ef2aSThomas Huth case ASI_FL8_SL: 2047fcf5ef2aSThomas Huth case ASI_FL16_S: 2048fcf5ef2aSThomas Huth case ASI_FL16_SL: 2049fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2050fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2051fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2052fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2053fcf5ef2aSThomas Huth } 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2056fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2057fcf5ef2aSThomas Huth case ASI_TWINX_P: 2058fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2059fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2060fcf5ef2aSThomas Huth case ASI_BLK_P: 2061fcf5ef2aSThomas Huth case ASI_BLK_PL: 2062fcf5ef2aSThomas Huth case ASI_FL8_P: 2063fcf5ef2aSThomas Huth case ASI_FL8_PL: 2064fcf5ef2aSThomas Huth case ASI_FL16_P: 2065fcf5ef2aSThomas Huth case ASI_FL16_PL: 2066fcf5ef2aSThomas Huth break; 2067fcf5ef2aSThomas Huth } 2068fcf5ef2aSThomas Huth switch (asi) { 2069fcf5ef2aSThomas Huth case ASI_REAL: 2070fcf5ef2aSThomas Huth case ASI_REAL_IO: 2071fcf5ef2aSThomas Huth case ASI_REAL_L: 2072fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2073fcf5ef2aSThomas Huth case ASI_N: 2074fcf5ef2aSThomas Huth case ASI_NL: 2075fcf5ef2aSThomas Huth case ASI_AIUP: 2076fcf5ef2aSThomas Huth case ASI_AIUPL: 2077fcf5ef2aSThomas Huth case ASI_AIUS: 2078fcf5ef2aSThomas Huth case ASI_AIUSL: 2079fcf5ef2aSThomas Huth case ASI_S: 2080fcf5ef2aSThomas Huth case ASI_SL: 2081fcf5ef2aSThomas Huth case ASI_P: 2082fcf5ef2aSThomas Huth case ASI_PL: 2083fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2084fcf5ef2aSThomas Huth break; 2085fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2086fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2087fcf5ef2aSThomas Huth case ASI_TWINX_N: 2088fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2089fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2090fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2091fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2092fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2093fcf5ef2aSThomas Huth case ASI_TWINX_P: 2094fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2095fcf5ef2aSThomas Huth case ASI_TWINX_S: 2096fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2097fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2098fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2099fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2100fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2101fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2102fcf5ef2aSThomas Huth break; 2103fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2104fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2105fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2106fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2107fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2108fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2109fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2110fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2111fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2112fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2113fcf5ef2aSThomas Huth case ASI_BLK_S: 2114fcf5ef2aSThomas Huth case ASI_BLK_SL: 2115fcf5ef2aSThomas Huth case ASI_BLK_P: 2116fcf5ef2aSThomas Huth case ASI_BLK_PL: 2117fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2118fcf5ef2aSThomas Huth break; 2119fcf5ef2aSThomas Huth case ASI_FL8_S: 2120fcf5ef2aSThomas Huth case ASI_FL8_SL: 2121fcf5ef2aSThomas Huth case ASI_FL8_P: 2122fcf5ef2aSThomas Huth case ASI_FL8_PL: 2123fcf5ef2aSThomas Huth memop = MO_UB; 2124fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2125fcf5ef2aSThomas Huth break; 2126fcf5ef2aSThomas Huth case ASI_FL16_S: 2127fcf5ef2aSThomas Huth case ASI_FL16_SL: 2128fcf5ef2aSThomas Huth case ASI_FL16_P: 2129fcf5ef2aSThomas Huth case ASI_FL16_PL: 2130fcf5ef2aSThomas Huth memop = MO_TEUW; 2131fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2132fcf5ef2aSThomas Huth break; 2133fcf5ef2aSThomas Huth } 2134fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2135fcf5ef2aSThomas Huth if (asi & 8) { 2136fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2137fcf5ef2aSThomas Huth } 2138fcf5ef2aSThomas Huth } 2139fcf5ef2aSThomas Huth #endif 2140fcf5ef2aSThomas Huth 2141fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2142fcf5ef2aSThomas Huth } 2143fcf5ef2aSThomas Huth 2144fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 214514776ab5STony Nguyen int insn, MemOp memop) 2146fcf5ef2aSThomas Huth { 2147fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2148fcf5ef2aSThomas Huth 2149fcf5ef2aSThomas Huth switch (da.type) { 2150fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2151fcf5ef2aSThomas Huth break; 2152fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2153fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2154fcf5ef2aSThomas Huth break; 2155fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2156fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2157316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2158fcf5ef2aSThomas Huth break; 2159fcf5ef2aSThomas Huth default: 2160fcf5ef2aSThomas Huth { 216100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2162316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2163fcf5ef2aSThomas Huth 2164fcf5ef2aSThomas Huth save_state(dc); 2165fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2166fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2167fcf5ef2aSThomas Huth #else 2168fcf5ef2aSThomas Huth { 2169fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2170fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2171fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2172fcf5ef2aSThomas Huth } 2173fcf5ef2aSThomas Huth #endif 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth break; 2176fcf5ef2aSThomas Huth } 2177fcf5ef2aSThomas Huth } 2178fcf5ef2aSThomas Huth 2179fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 218014776ab5STony Nguyen int insn, MemOp memop) 2181fcf5ef2aSThomas Huth { 2182fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2183fcf5ef2aSThomas Huth 2184fcf5ef2aSThomas Huth switch (da.type) { 2185fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2186fcf5ef2aSThomas Huth break; 2187fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21883390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2189fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2190fcf5ef2aSThomas Huth break; 21913390537bSArtyom Tarasenko #else 21923390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21933390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21943390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21953390537bSArtyom Tarasenko return; 21963390537bSArtyom Tarasenko } 21973390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21983390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21993390537bSArtyom Tarasenko #endif 2200fc0cd867SChen Qun /* fall through */ 2201fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2202fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2203316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2204fcf5ef2aSThomas Huth break; 2205fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2206fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2207fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2208fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2209fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2210fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2211fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2212fcf5ef2aSThomas Huth { 2213fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2214fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 221500ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2216fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2217fcf5ef2aSThomas Huth int i; 2218fcf5ef2aSThomas Huth 2219fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2220fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2221fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2222fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2223fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2224fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2225fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2226fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2227fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2228fcf5ef2aSThomas Huth } 2229fcf5ef2aSThomas Huth } 2230fcf5ef2aSThomas Huth break; 2231fcf5ef2aSThomas Huth #endif 2232fcf5ef2aSThomas Huth default: 2233fcf5ef2aSThomas Huth { 223400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2235316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2236fcf5ef2aSThomas Huth 2237fcf5ef2aSThomas Huth save_state(dc); 2238fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2239fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2240fcf5ef2aSThomas Huth #else 2241fcf5ef2aSThomas Huth { 2242fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2243fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2244fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2245fcf5ef2aSThomas Huth } 2246fcf5ef2aSThomas Huth #endif 2247fcf5ef2aSThomas Huth 2248fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2249fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2250fcf5ef2aSThomas Huth } 2251fcf5ef2aSThomas Huth break; 2252fcf5ef2aSThomas Huth } 2253fcf5ef2aSThomas Huth } 2254fcf5ef2aSThomas Huth 2255fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2256fcf5ef2aSThomas Huth TCGv addr, int insn) 2257fcf5ef2aSThomas Huth { 2258fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2259fcf5ef2aSThomas Huth 2260fcf5ef2aSThomas Huth switch (da.type) { 2261fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2262fcf5ef2aSThomas Huth break; 2263fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2264fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2265fcf5ef2aSThomas Huth break; 2266fcf5ef2aSThomas Huth default: 2267fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2268fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2269fcf5ef2aSThomas Huth break; 2270fcf5ef2aSThomas Huth } 2271fcf5ef2aSThomas Huth } 2272fcf5ef2aSThomas Huth 2273fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2274fcf5ef2aSThomas Huth int insn, int rd) 2275fcf5ef2aSThomas Huth { 2276fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2277fcf5ef2aSThomas Huth TCGv oldv; 2278fcf5ef2aSThomas Huth 2279fcf5ef2aSThomas Huth switch (da.type) { 2280fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2281fcf5ef2aSThomas Huth return; 2282fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2283fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2284fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2285316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2286fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2287fcf5ef2aSThomas Huth break; 2288fcf5ef2aSThomas Huth default: 2289fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2290fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2291fcf5ef2aSThomas Huth break; 2292fcf5ef2aSThomas Huth } 2293fcf5ef2aSThomas Huth } 2294fcf5ef2aSThomas Huth 2295fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2296fcf5ef2aSThomas Huth { 2297fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2298fcf5ef2aSThomas Huth 2299fcf5ef2aSThomas Huth switch (da.type) { 2300fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2301fcf5ef2aSThomas Huth break; 2302fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2303fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2304fcf5ef2aSThomas Huth break; 2305fcf5ef2aSThomas Huth default: 23063db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 23073db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2308af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 23093db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 23103db010c3SRichard Henderson } else { 231100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 231200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23133db010c3SRichard Henderson TCGv_i64 s64, t64; 23143db010c3SRichard Henderson 23153db010c3SRichard Henderson save_state(dc); 23163db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 23173db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 23183db010c3SRichard Henderson 231900ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 23203db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 23213db010c3SRichard Henderson 23223db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23233db010c3SRichard Henderson 23243db010c3SRichard Henderson /* End the TB. */ 23253db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23263db010c3SRichard Henderson } 2327fcf5ef2aSThomas Huth break; 2328fcf5ef2aSThomas Huth } 2329fcf5ef2aSThomas Huth } 2330fcf5ef2aSThomas Huth #endif 2331fcf5ef2aSThomas Huth 2332fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2333fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2334fcf5ef2aSThomas Huth int insn, int size, int rd) 2335fcf5ef2aSThomas Huth { 2336fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2337fcf5ef2aSThomas Huth TCGv_i32 d32; 2338fcf5ef2aSThomas Huth TCGv_i64 d64; 2339fcf5ef2aSThomas Huth 2340fcf5ef2aSThomas Huth switch (da.type) { 2341fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2342fcf5ef2aSThomas Huth break; 2343fcf5ef2aSThomas Huth 2344fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2345fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2346fcf5ef2aSThomas Huth switch (size) { 2347fcf5ef2aSThomas Huth case 4: 2348fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2349316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2350fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2351fcf5ef2aSThomas Huth break; 2352fcf5ef2aSThomas Huth case 8: 2353fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2354fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2355fcf5ef2aSThomas Huth break; 2356fcf5ef2aSThomas Huth case 16: 2357fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2358fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2359fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2360fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2361fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2362fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2363fcf5ef2aSThomas Huth break; 2364fcf5ef2aSThomas Huth default: 2365fcf5ef2aSThomas Huth g_assert_not_reached(); 2366fcf5ef2aSThomas Huth } 2367fcf5ef2aSThomas Huth break; 2368fcf5ef2aSThomas Huth 2369fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2370fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2371fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 237214776ab5STony Nguyen MemOp memop; 2373fcf5ef2aSThomas Huth TCGv eight; 2374fcf5ef2aSThomas Huth int i; 2375fcf5ef2aSThomas Huth 2376fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2379fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 238000ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2381fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2382fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2383fcf5ef2aSThomas Huth da.mem_idx, memop); 2384fcf5ef2aSThomas Huth if (i == 7) { 2385fcf5ef2aSThomas Huth break; 2386fcf5ef2aSThomas Huth } 2387fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2388fcf5ef2aSThomas Huth memop = da.memop; 2389fcf5ef2aSThomas Huth } 2390fcf5ef2aSThomas Huth } else { 2391fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2392fcf5ef2aSThomas Huth } 2393fcf5ef2aSThomas Huth break; 2394fcf5ef2aSThomas Huth 2395fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2396fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2397fcf5ef2aSThomas Huth if (size == 8) { 2398fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2399316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2400316b6783SRichard Henderson da.memop | MO_ALIGN); 2401fcf5ef2aSThomas Huth } else { 2402fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2403fcf5ef2aSThomas Huth } 2404fcf5ef2aSThomas Huth break; 2405fcf5ef2aSThomas Huth 2406fcf5ef2aSThomas Huth default: 2407fcf5ef2aSThomas Huth { 240800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2409316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2410fcf5ef2aSThomas Huth 2411fcf5ef2aSThomas Huth save_state(dc); 2412fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2413fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2414fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2415fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2416fcf5ef2aSThomas Huth switch (size) { 2417fcf5ef2aSThomas Huth case 4: 2418fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2419fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2420fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2421fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2422fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2423fcf5ef2aSThomas Huth break; 2424fcf5ef2aSThomas Huth case 8: 2425fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2426fcf5ef2aSThomas Huth break; 2427fcf5ef2aSThomas Huth case 16: 2428fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2429fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2430fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2431fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2432fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2433fcf5ef2aSThomas Huth break; 2434fcf5ef2aSThomas Huth default: 2435fcf5ef2aSThomas Huth g_assert_not_reached(); 2436fcf5ef2aSThomas Huth } 2437fcf5ef2aSThomas Huth } 2438fcf5ef2aSThomas Huth break; 2439fcf5ef2aSThomas Huth } 2440fcf5ef2aSThomas Huth } 2441fcf5ef2aSThomas Huth 2442fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2443fcf5ef2aSThomas Huth int insn, int size, int rd) 2444fcf5ef2aSThomas Huth { 2445fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2446fcf5ef2aSThomas Huth TCGv_i32 d32; 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth switch (da.type) { 2449fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2450fcf5ef2aSThomas Huth break; 2451fcf5ef2aSThomas Huth 2452fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2453fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2454fcf5ef2aSThomas Huth switch (size) { 2455fcf5ef2aSThomas Huth case 4: 2456fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2457316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2458fcf5ef2aSThomas Huth break; 2459fcf5ef2aSThomas Huth case 8: 2460fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2461fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2462fcf5ef2aSThomas Huth break; 2463fcf5ef2aSThomas Huth case 16: 2464fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2465fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2466fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2467fcf5ef2aSThomas Huth having to probe the second page before performing the first 2468fcf5ef2aSThomas Huth write. */ 2469fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2470fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2471fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2472fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2473fcf5ef2aSThomas Huth break; 2474fcf5ef2aSThomas Huth default: 2475fcf5ef2aSThomas Huth g_assert_not_reached(); 2476fcf5ef2aSThomas Huth } 2477fcf5ef2aSThomas Huth break; 2478fcf5ef2aSThomas Huth 2479fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2480fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2481fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 248214776ab5STony Nguyen MemOp memop; 2483fcf5ef2aSThomas Huth TCGv eight; 2484fcf5ef2aSThomas Huth int i; 2485fcf5ef2aSThomas Huth 2486fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2489fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 249000ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2491fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2492fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2493fcf5ef2aSThomas Huth da.mem_idx, memop); 2494fcf5ef2aSThomas Huth if (i == 7) { 2495fcf5ef2aSThomas Huth break; 2496fcf5ef2aSThomas Huth } 2497fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2498fcf5ef2aSThomas Huth memop = da.memop; 2499fcf5ef2aSThomas Huth } 2500fcf5ef2aSThomas Huth } else { 2501fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2502fcf5ef2aSThomas Huth } 2503fcf5ef2aSThomas Huth break; 2504fcf5ef2aSThomas Huth 2505fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2506fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2507fcf5ef2aSThomas Huth if (size == 8) { 2508fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2509316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2510316b6783SRichard Henderson da.memop | MO_ALIGN); 2511fcf5ef2aSThomas Huth } else { 2512fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2513fcf5ef2aSThomas Huth } 2514fcf5ef2aSThomas Huth break; 2515fcf5ef2aSThomas Huth 2516fcf5ef2aSThomas Huth default: 2517fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2518fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2519fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2520fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2521fcf5ef2aSThomas Huth break; 2522fcf5ef2aSThomas Huth } 2523fcf5ef2aSThomas Huth } 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2526fcf5ef2aSThomas Huth { 2527fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2528fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2529fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2530fcf5ef2aSThomas Huth 2531fcf5ef2aSThomas Huth switch (da.type) { 2532fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2533fcf5ef2aSThomas Huth return; 2534fcf5ef2aSThomas Huth 2535fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2536fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2537fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2538fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2539fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2540fcf5ef2aSThomas Huth break; 2541fcf5ef2aSThomas Huth 2542fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2543fcf5ef2aSThomas Huth { 2544fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2545fcf5ef2aSThomas Huth 2546fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2547316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2548fcf5ef2aSThomas Huth 2549fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2550fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2551fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2552fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2553fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2554fcf5ef2aSThomas Huth } else { 2555fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2556fcf5ef2aSThomas Huth } 2557fcf5ef2aSThomas Huth } 2558fcf5ef2aSThomas Huth break; 2559fcf5ef2aSThomas Huth 2560fcf5ef2aSThomas Huth default: 2561fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2562fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2563fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2564fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2565fcf5ef2aSThomas Huth { 256600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 256700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2568fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2569fcf5ef2aSThomas Huth 2570fcf5ef2aSThomas Huth save_state(dc); 2571fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2572fcf5ef2aSThomas Huth 2573fcf5ef2aSThomas Huth /* See above. */ 2574fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2575fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2576fcf5ef2aSThomas Huth } else { 2577fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2578fcf5ef2aSThomas Huth } 2579fcf5ef2aSThomas Huth } 2580fcf5ef2aSThomas Huth break; 2581fcf5ef2aSThomas Huth } 2582fcf5ef2aSThomas Huth 2583fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2584fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2585fcf5ef2aSThomas Huth } 2586fcf5ef2aSThomas Huth 2587fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2588fcf5ef2aSThomas Huth int insn, int rd) 2589fcf5ef2aSThomas Huth { 2590fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2591fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2592fcf5ef2aSThomas Huth 2593fcf5ef2aSThomas Huth switch (da.type) { 2594fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2595fcf5ef2aSThomas Huth break; 2596fcf5ef2aSThomas Huth 2597fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2598fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2599fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2600fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2601fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2602fcf5ef2aSThomas Huth break; 2603fcf5ef2aSThomas Huth 2604fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2605fcf5ef2aSThomas Huth { 2606fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2607fcf5ef2aSThomas Huth 2608fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2609fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2610fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2611fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2612fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2613fcf5ef2aSThomas Huth } else { 2614fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2615fcf5ef2aSThomas Huth } 2616fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2617316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2618fcf5ef2aSThomas Huth } 2619fcf5ef2aSThomas Huth break; 2620fcf5ef2aSThomas Huth 2621fcf5ef2aSThomas Huth default: 2622fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2623fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2624fcf5ef2aSThomas Huth { 262500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 262600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2627fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2628fcf5ef2aSThomas Huth 2629fcf5ef2aSThomas Huth /* See above. */ 2630fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2631fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2632fcf5ef2aSThomas Huth } else { 2633fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2634fcf5ef2aSThomas Huth } 2635fcf5ef2aSThomas Huth 2636fcf5ef2aSThomas Huth save_state(dc); 2637fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2638fcf5ef2aSThomas Huth } 2639fcf5ef2aSThomas Huth break; 2640fcf5ef2aSThomas Huth } 2641fcf5ef2aSThomas Huth } 2642fcf5ef2aSThomas Huth 2643fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2644fcf5ef2aSThomas Huth int insn, int rd) 2645fcf5ef2aSThomas Huth { 2646fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2647fcf5ef2aSThomas Huth TCGv oldv; 2648fcf5ef2aSThomas Huth 2649fcf5ef2aSThomas Huth switch (da.type) { 2650fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2651fcf5ef2aSThomas Huth return; 2652fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2653fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2654fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2655316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2656fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2657fcf5ef2aSThomas Huth break; 2658fcf5ef2aSThomas Huth default: 2659fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2660fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2661fcf5ef2aSThomas Huth break; 2662fcf5ef2aSThomas Huth } 2663fcf5ef2aSThomas Huth } 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2666fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2667fcf5ef2aSThomas Huth { 2668fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2669fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2670fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2671fcf5ef2aSThomas Huth are unchanged. */ 2672fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2673fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2674fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2675fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth switch (da.type) { 2678fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2679fcf5ef2aSThomas Huth return; 2680fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2681fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2682316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2683fcf5ef2aSThomas Huth break; 2684fcf5ef2aSThomas Huth default: 2685fcf5ef2aSThomas Huth { 268600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 268700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth save_state(dc); 2690fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2691fcf5ef2aSThomas Huth } 2692fcf5ef2aSThomas Huth break; 2693fcf5ef2aSThomas Huth } 2694fcf5ef2aSThomas Huth 2695fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2696fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2697fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2698fcf5ef2aSThomas Huth } 2699fcf5ef2aSThomas Huth 2700fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2701fcf5ef2aSThomas Huth int insn, int rd) 2702fcf5ef2aSThomas Huth { 2703fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2704fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2705fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2706fcf5ef2aSThomas Huth 2707fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2708fcf5ef2aSThomas Huth 2709fcf5ef2aSThomas Huth switch (da.type) { 2710fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2711fcf5ef2aSThomas Huth break; 2712fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2713fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2714316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2715fcf5ef2aSThomas Huth break; 2716fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2717fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2718fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2719fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2720fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2721fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2722fcf5ef2aSThomas Huth { 2723fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 272400ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2725fcf5ef2aSThomas Huth int i; 2726fcf5ef2aSThomas Huth 2727fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2728fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2729fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2730fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2731fcf5ef2aSThomas Huth } 2732fcf5ef2aSThomas Huth } 2733fcf5ef2aSThomas Huth break; 2734fcf5ef2aSThomas Huth default: 2735fcf5ef2aSThomas Huth { 273600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 273700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2738fcf5ef2aSThomas Huth 2739fcf5ef2aSThomas Huth save_state(dc); 2740fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2741fcf5ef2aSThomas Huth } 2742fcf5ef2aSThomas Huth break; 2743fcf5ef2aSThomas Huth } 2744fcf5ef2aSThomas Huth } 2745fcf5ef2aSThomas Huth #endif 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2748fcf5ef2aSThomas Huth { 2749fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2750fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2751fcf5ef2aSThomas Huth } 2752fcf5ef2aSThomas Huth 2753fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2754fcf5ef2aSThomas Huth { 2755fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2756fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 275752123f14SRichard Henderson TCGv t = tcg_temp_new(); 2758fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2759fcf5ef2aSThomas Huth return t; 2760fcf5ef2aSThomas Huth } else { /* register */ 2761fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2762fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2763fcf5ef2aSThomas Huth } 2764fcf5ef2aSThomas Huth } 2765fcf5ef2aSThomas Huth 2766fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2767fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2768fcf5ef2aSThomas Huth { 2769fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2770fcf5ef2aSThomas Huth 2771fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2772fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2773fcf5ef2aSThomas Huth the later. */ 2774fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2775fcf5ef2aSThomas Huth if (cmp->is_bool) { 2776fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2777fcf5ef2aSThomas Huth } else { 2778fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2779fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2780fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2781fcf5ef2aSThomas Huth } 2782fcf5ef2aSThomas Huth 2783fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2784fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2785fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 278600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2787fcf5ef2aSThomas Huth 2788fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2791fcf5ef2aSThomas Huth } 2792fcf5ef2aSThomas Huth 2793fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2794fcf5ef2aSThomas Huth { 2795fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2796fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2797fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2798fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2799fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2800fcf5ef2aSThomas Huth } 2801fcf5ef2aSThomas Huth 2802fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2803fcf5ef2aSThomas Huth { 2804fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2805fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2806fcf5ef2aSThomas Huth 2807fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2808fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2809fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2810fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2811fcf5ef2aSThomas Huth 2812fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2813fcf5ef2aSThomas Huth } 2814fcf5ef2aSThomas Huth 2815fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2816fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2817fcf5ef2aSThomas Huth { 2818fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2819fcf5ef2aSThomas Huth 2820fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2821fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2822fcf5ef2aSThomas Huth 2823fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2824fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2825fcf5ef2aSThomas Huth 2826fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2827fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2828fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2829fcf5ef2aSThomas Huth 2830fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2831fcf5ef2aSThomas Huth { 2832fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2833fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2834fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2835fcf5ef2aSThomas Huth } 2836fcf5ef2aSThomas Huth } 2837fcf5ef2aSThomas Huth #endif 2838fcf5ef2aSThomas Huth 2839fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2840fcf5ef2aSThomas Huth int width, bool cc, bool left) 2841fcf5ef2aSThomas Huth { 2842905a83deSRichard Henderson TCGv lo1, lo2; 2843fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2844fcf5ef2aSThomas Huth int shift, imask, omask; 2845fcf5ef2aSThomas Huth 2846fcf5ef2aSThomas Huth if (cc) { 2847fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2848fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2849fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2850fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2851fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2852fcf5ef2aSThomas Huth } 2853fcf5ef2aSThomas Huth 2854fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2855fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2856fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2857fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2858fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2859fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2860fcf5ef2aSThomas Huth the value we're looking for. */ 2861fcf5ef2aSThomas Huth switch (width) { 2862fcf5ef2aSThomas Huth case 8: 2863fcf5ef2aSThomas Huth imask = 0x7; 2864fcf5ef2aSThomas Huth shift = 3; 2865fcf5ef2aSThomas Huth omask = 0xff; 2866fcf5ef2aSThomas Huth if (left) { 2867fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2868fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2869fcf5ef2aSThomas Huth } else { 2870fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2871fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2872fcf5ef2aSThomas Huth } 2873fcf5ef2aSThomas Huth break; 2874fcf5ef2aSThomas Huth case 16: 2875fcf5ef2aSThomas Huth imask = 0x6; 2876fcf5ef2aSThomas Huth shift = 1; 2877fcf5ef2aSThomas Huth omask = 0xf; 2878fcf5ef2aSThomas Huth if (left) { 2879fcf5ef2aSThomas Huth tabl = 0x8cef; 2880fcf5ef2aSThomas Huth tabr = 0xf731; 2881fcf5ef2aSThomas Huth } else { 2882fcf5ef2aSThomas Huth tabl = 0x137f; 2883fcf5ef2aSThomas Huth tabr = 0xfec8; 2884fcf5ef2aSThomas Huth } 2885fcf5ef2aSThomas Huth break; 2886fcf5ef2aSThomas Huth case 32: 2887fcf5ef2aSThomas Huth imask = 0x4; 2888fcf5ef2aSThomas Huth shift = 0; 2889fcf5ef2aSThomas Huth omask = 0x3; 2890fcf5ef2aSThomas Huth if (left) { 2891fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2892fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2893fcf5ef2aSThomas Huth } else { 2894fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2895fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2896fcf5ef2aSThomas Huth } 2897fcf5ef2aSThomas Huth break; 2898fcf5ef2aSThomas Huth default: 2899fcf5ef2aSThomas Huth abort(); 2900fcf5ef2aSThomas Huth } 2901fcf5ef2aSThomas Huth 2902fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2903fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2904fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2905fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2906fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2907fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2908fcf5ef2aSThomas Huth 2909905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2910905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2911fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 2912fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2913fcf5ef2aSThomas Huth 2914fcf5ef2aSThomas Huth amask = -8; 2915fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2916fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2917fcf5ef2aSThomas Huth } 2918fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2919fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2920fcf5ef2aSThomas Huth 2921fcf5ef2aSThomas Huth /* We want to compute 2922fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 2923fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 2924fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 2925fcf5ef2aSThomas Huth Which we perform by 2926fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 2927fcf5ef2aSThomas Huth dst &= lo2 2928fcf5ef2aSThomas Huth */ 2929905a83deSRichard Henderson tcg_gen_setcond_tl(TCG_COND_EQ, lo1, s1, s2); 2930905a83deSRichard Henderson tcg_gen_neg_tl(lo1, lo1); 2931905a83deSRichard Henderson tcg_gen_or_tl(lo2, lo2, lo1); 2932fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 2933fcf5ef2aSThomas Huth } 2934fcf5ef2aSThomas Huth 2935fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2936fcf5ef2aSThomas Huth { 2937fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2938fcf5ef2aSThomas Huth 2939fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2940fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2941fcf5ef2aSThomas Huth if (left) { 2942fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2943fcf5ef2aSThomas Huth } 2944fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2945fcf5ef2aSThomas Huth } 2946fcf5ef2aSThomas Huth 2947fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2948fcf5ef2aSThomas Huth { 2949fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2950fcf5ef2aSThomas Huth 2951fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2952fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2953fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2954fcf5ef2aSThomas Huth 2955fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2956fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2957fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2958fcf5ef2aSThomas Huth 2959fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2960fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2961fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2962fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2963fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2964fcf5ef2aSThomas Huth 2965fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2966fcf5ef2aSThomas Huth } 2967fcf5ef2aSThomas Huth #endif 2968fcf5ef2aSThomas Huth 2969fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 2970fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2971fcf5ef2aSThomas Huth goto illegal_insn; 2972fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 2973fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2974fcf5ef2aSThomas Huth goto nfpu_insn; 2975fcf5ef2aSThomas Huth 2976fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 2977fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 2978fcf5ef2aSThomas Huth { 2979fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 2980fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 2981fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 2982fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 2983fcf5ef2aSThomas Huth target_long simm; 2984fcf5ef2aSThomas Huth 2985fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 2986fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 2987fcf5ef2aSThomas Huth 2988fcf5ef2aSThomas Huth switch (opc) { 2989fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 2990fcf5ef2aSThomas Huth { 2991fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 2992fcf5ef2aSThomas Huth int32_t target; 2993fcf5ef2aSThomas Huth switch (xop) { 2994fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2995fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 2996fcf5ef2aSThomas Huth { 2997fcf5ef2aSThomas Huth int cc; 2998fcf5ef2aSThomas Huth 2999fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3000fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3001fcf5ef2aSThomas Huth target <<= 2; 3002fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3003fcf5ef2aSThomas Huth if (cc == 0) 3004fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3005fcf5ef2aSThomas Huth else if (cc == 2) 3006fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3007fcf5ef2aSThomas Huth else 3008fcf5ef2aSThomas Huth goto illegal_insn; 3009fcf5ef2aSThomas Huth goto jmp_insn; 3010fcf5ef2aSThomas Huth } 3011fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3012fcf5ef2aSThomas Huth { 3013fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3014fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3015fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3016fcf5ef2aSThomas Huth target <<= 2; 3017fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3018fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3019fcf5ef2aSThomas Huth goto jmp_insn; 3020fcf5ef2aSThomas Huth } 3021fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3022fcf5ef2aSThomas Huth { 3023fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3024fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3025fcf5ef2aSThomas Huth goto jmp_insn; 3026fcf5ef2aSThomas Huth } 3027fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3028fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3029fcf5ef2aSThomas Huth target <<= 2; 3030fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3031fcf5ef2aSThomas Huth goto jmp_insn; 3032fcf5ef2aSThomas Huth } 3033fcf5ef2aSThomas Huth #else 3034fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3035fcf5ef2aSThomas Huth { 3036fcf5ef2aSThomas Huth goto ncp_insn; 3037fcf5ef2aSThomas Huth } 3038fcf5ef2aSThomas Huth #endif 3039fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3040fcf5ef2aSThomas Huth { 3041fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3042fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3043fcf5ef2aSThomas Huth target <<= 2; 3044fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3045fcf5ef2aSThomas Huth goto jmp_insn; 3046fcf5ef2aSThomas Huth } 3047fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3048fcf5ef2aSThomas Huth { 3049fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3050fcf5ef2aSThomas Huth goto jmp_insn; 3051fcf5ef2aSThomas Huth } 3052fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3053fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3054fcf5ef2aSThomas Huth target <<= 2; 3055fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3056fcf5ef2aSThomas Huth goto jmp_insn; 3057fcf5ef2aSThomas Huth } 3058fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3059fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3060fcf5ef2aSThomas Huth if (rd) { 3061fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3062fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3063fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3064fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3065fcf5ef2aSThomas Huth } 3066fcf5ef2aSThomas Huth break; 3067fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3068fcf5ef2aSThomas Huth default: 3069fcf5ef2aSThomas Huth goto illegal_insn; 3070fcf5ef2aSThomas Huth } 3071fcf5ef2aSThomas Huth break; 3072fcf5ef2aSThomas Huth } 3073fcf5ef2aSThomas Huth break; 3074fcf5ef2aSThomas Huth case 1: /*CALL*/ 3075fcf5ef2aSThomas Huth { 3076fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3077fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3078fcf5ef2aSThomas Huth 3079fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3080fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3081fcf5ef2aSThomas Huth target += dc->pc; 3082fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3083fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3084fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3085fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3086fcf5ef2aSThomas Huth } 3087fcf5ef2aSThomas Huth #endif 3088fcf5ef2aSThomas Huth dc->npc = target; 3089fcf5ef2aSThomas Huth } 3090fcf5ef2aSThomas Huth goto jmp_insn; 3091fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3092fcf5ef2aSThomas Huth { 3093fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 309452123f14SRichard Henderson TCGv cpu_dst = tcg_temp_new(); 3095fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3096fcf5ef2aSThomas Huth 3097fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3098fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3099fcf5ef2aSThomas Huth TCGv_i32 trap; 3100fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3101fcf5ef2aSThomas Huth int mask; 3102fcf5ef2aSThomas Huth 3103fcf5ef2aSThomas Huth if (cond == 0) { 3104fcf5ef2aSThomas Huth /* Trap never. */ 3105fcf5ef2aSThomas Huth break; 3106fcf5ef2aSThomas Huth } 3107fcf5ef2aSThomas Huth 3108fcf5ef2aSThomas Huth save_state(dc); 3109fcf5ef2aSThomas Huth 3110fcf5ef2aSThomas Huth if (cond != 8) { 3111fcf5ef2aSThomas Huth /* Conditional trap. */ 3112fcf5ef2aSThomas Huth DisasCompare cmp; 3113fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3114fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3115fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3116fcf5ef2aSThomas Huth if (cc == 0) { 3117fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3118fcf5ef2aSThomas Huth } else if (cc == 2) { 3119fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3120fcf5ef2aSThomas Huth } else { 3121fcf5ef2aSThomas Huth goto illegal_insn; 3122fcf5ef2aSThomas Huth } 3123fcf5ef2aSThomas Huth #else 3124fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3125fcf5ef2aSThomas Huth #endif 3126fcf5ef2aSThomas Huth l1 = gen_new_label(); 3127fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3128fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3129fcf5ef2aSThomas Huth } 3130fcf5ef2aSThomas Huth 3131fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3132fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3133fcf5ef2aSThomas Huth 3134fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3135fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3136fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3137fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3138fcf5ef2aSThomas Huth 3139fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3140fcf5ef2aSThomas Huth if (IS_IMM) { 31415c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3142fcf5ef2aSThomas Huth if (rs1 == 0) { 3143fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3144fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3145fcf5ef2aSThomas Huth mask = 0; 3146fcf5ef2aSThomas Huth } else { 3147fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3148fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3149fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3150fcf5ef2aSThomas Huth } 3151fcf5ef2aSThomas Huth } else { 3152fcf5ef2aSThomas Huth TCGv t1, t2; 3153fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3154fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3155fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3156fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3157fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3158fcf5ef2aSThomas Huth } 3159fcf5ef2aSThomas Huth if (mask != 0) { 3160fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3161fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3162fcf5ef2aSThomas Huth } 3163fcf5ef2aSThomas Huth 3164fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3165fcf5ef2aSThomas Huth 3166fcf5ef2aSThomas Huth if (cond == 8) { 3167fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3168af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3169fcf5ef2aSThomas Huth goto jmp_insn; 3170fcf5ef2aSThomas Huth } else { 3171fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3172fcf5ef2aSThomas Huth gen_set_label(l1); 3173fcf5ef2aSThomas Huth break; 3174fcf5ef2aSThomas Huth } 3175fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3176fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3177fcf5ef2aSThomas Huth switch(rs1) { 3178fcf5ef2aSThomas Huth case 0: /* rdy */ 3179fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3180fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3181fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3182fcf5ef2aSThomas Huth II */ 3183fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3184fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3185fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3186fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3187fcf5ef2aSThomas Huth microSPARC II */ 3188fcf5ef2aSThomas Huth /* Read Asr17 */ 3189fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3190fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3191fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3192fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3193fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3194fcf5ef2aSThomas Huth break; 3195fcf5ef2aSThomas Huth } 3196fcf5ef2aSThomas Huth #endif 3197fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3198fcf5ef2aSThomas Huth break; 3199fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3200fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3201fcf5ef2aSThomas Huth update_psr(dc); 3202fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3203fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3204fcf5ef2aSThomas Huth break; 3205fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3206fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3207fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3208fcf5ef2aSThomas Huth break; 3209fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3210fcf5ef2aSThomas Huth { 3211fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3212fcf5ef2aSThomas Huth TCGv_i32 r_const; 3213fcf5ef2aSThomas Huth 3214fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 321500ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3216fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3217fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3218dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3219dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 322046bb0137SMark Cave-Ayland } 3221fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3222fcf5ef2aSThomas Huth r_const); 3223fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3224fcf5ef2aSThomas Huth } 3225fcf5ef2aSThomas Huth break; 3226fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3227fcf5ef2aSThomas Huth { 3228fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3229fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3230fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3231fcf5ef2aSThomas Huth } else { 3232fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3233fcf5ef2aSThomas Huth } 3234fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3235fcf5ef2aSThomas Huth } 3236fcf5ef2aSThomas Huth break; 3237fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3238fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3239fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3240fcf5ef2aSThomas Huth break; 3241fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3242fcf5ef2aSThomas Huth break; /* no effect */ 3243fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3244fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3245fcf5ef2aSThomas Huth goto jmp_insn; 3246fcf5ef2aSThomas Huth } 3247fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3248fcf5ef2aSThomas Huth break; 3249fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3250fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3251fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3252fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3253fcf5ef2aSThomas Huth break; 3254fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3255fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3256fcf5ef2aSThomas Huth break; 3257fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3258fcf5ef2aSThomas Huth { 3259fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3260fcf5ef2aSThomas Huth TCGv_i32 r_const; 3261fcf5ef2aSThomas Huth 3262fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 326300ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3264fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3265fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3266dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3267dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 326846bb0137SMark Cave-Ayland } 3269fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3270fcf5ef2aSThomas Huth r_const); 3271fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3272fcf5ef2aSThomas Huth } 3273fcf5ef2aSThomas Huth break; 3274fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3275fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3276fcf5ef2aSThomas Huth break; 3277b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3278b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3279b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3280b8e31b3cSArtyom Tarasenko */ 3281b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3282b8e31b3cSArtyom Tarasenko { 3283b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3284b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3285b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3286b8e31b3cSArtyom Tarasenko } 3287b8e31b3cSArtyom Tarasenko break; 3288fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3289fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3290fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3291fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3292fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3293fcf5ef2aSThomas Huth #endif 3294fcf5ef2aSThomas Huth default: 3295fcf5ef2aSThomas Huth goto illegal_insn; 3296fcf5ef2aSThomas Huth } 3297fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3298fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3299fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3300fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3301fcf5ef2aSThomas Huth goto priv_insn; 3302fcf5ef2aSThomas Huth } 3303fcf5ef2aSThomas Huth update_psr(dc); 3304fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3305fcf5ef2aSThomas Huth #else 3306fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3307fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3308fcf5ef2aSThomas Huth goto priv_insn; 3309fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3310fcf5ef2aSThomas Huth switch (rs1) { 3311fcf5ef2aSThomas Huth case 0: // hpstate 3312f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3313f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3314fcf5ef2aSThomas Huth break; 3315fcf5ef2aSThomas Huth case 1: // htstate 3316fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3317fcf5ef2aSThomas Huth break; 3318fcf5ef2aSThomas Huth case 3: // hintp 3319fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3320fcf5ef2aSThomas Huth break; 3321fcf5ef2aSThomas Huth case 5: // htba 3322fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3323fcf5ef2aSThomas Huth break; 3324fcf5ef2aSThomas Huth case 6: // hver 3325fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3326fcf5ef2aSThomas Huth break; 3327fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3328fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3329fcf5ef2aSThomas Huth break; 3330fcf5ef2aSThomas Huth default: 3331fcf5ef2aSThomas Huth goto illegal_insn; 3332fcf5ef2aSThomas Huth } 3333fcf5ef2aSThomas Huth #endif 3334fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3335fcf5ef2aSThomas Huth break; 3336fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3337fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3338fcf5ef2aSThomas Huth goto priv_insn; 3339fcf5ef2aSThomas Huth } 334052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3341fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3342fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3343fcf5ef2aSThomas Huth switch (rs1) { 3344fcf5ef2aSThomas Huth case 0: // tpc 3345fcf5ef2aSThomas Huth { 3346fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3347fcf5ef2aSThomas Huth 3348fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3349fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3350fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3351fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3352fcf5ef2aSThomas Huth } 3353fcf5ef2aSThomas Huth break; 3354fcf5ef2aSThomas Huth case 1: // tnpc 3355fcf5ef2aSThomas Huth { 3356fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3357fcf5ef2aSThomas Huth 3358fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3359fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3360fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3361fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3362fcf5ef2aSThomas Huth } 3363fcf5ef2aSThomas Huth break; 3364fcf5ef2aSThomas Huth case 2: // tstate 3365fcf5ef2aSThomas Huth { 3366fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3367fcf5ef2aSThomas Huth 3368fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3369fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3370fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3371fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3372fcf5ef2aSThomas Huth } 3373fcf5ef2aSThomas Huth break; 3374fcf5ef2aSThomas Huth case 3: // tt 3375fcf5ef2aSThomas Huth { 3376fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3377fcf5ef2aSThomas Huth 3378fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3379fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3380fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3381fcf5ef2aSThomas Huth } 3382fcf5ef2aSThomas Huth break; 3383fcf5ef2aSThomas Huth case 4: // tick 3384fcf5ef2aSThomas Huth { 3385fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3386fcf5ef2aSThomas Huth TCGv_i32 r_const; 3387fcf5ef2aSThomas Huth 3388fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 338900ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3390fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3391fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3392dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3393dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 339446bb0137SMark Cave-Ayland } 3395fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3396fcf5ef2aSThomas Huth r_tickptr, r_const); 3397fcf5ef2aSThomas Huth } 3398fcf5ef2aSThomas Huth break; 3399fcf5ef2aSThomas Huth case 5: // tba 3400fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3401fcf5ef2aSThomas Huth break; 3402fcf5ef2aSThomas Huth case 6: // pstate 3403fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3404fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3405fcf5ef2aSThomas Huth break; 3406fcf5ef2aSThomas Huth case 7: // tl 3407fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3408fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3409fcf5ef2aSThomas Huth break; 3410fcf5ef2aSThomas Huth case 8: // pil 3411fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3412fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3413fcf5ef2aSThomas Huth break; 3414fcf5ef2aSThomas Huth case 9: // cwp 3415fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3416fcf5ef2aSThomas Huth break; 3417fcf5ef2aSThomas Huth case 10: // cansave 3418fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3419fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3420fcf5ef2aSThomas Huth break; 3421fcf5ef2aSThomas Huth case 11: // canrestore 3422fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3423fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3424fcf5ef2aSThomas Huth break; 3425fcf5ef2aSThomas Huth case 12: // cleanwin 3426fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3427fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3428fcf5ef2aSThomas Huth break; 3429fcf5ef2aSThomas Huth case 13: // otherwin 3430fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3431fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3432fcf5ef2aSThomas Huth break; 3433fcf5ef2aSThomas Huth case 14: // wstate 3434fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3435fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3436fcf5ef2aSThomas Huth break; 3437fcf5ef2aSThomas Huth case 16: // UA2005 gl 3438fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3439fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3440fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3441fcf5ef2aSThomas Huth break; 3442fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3443fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3444fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3445fcf5ef2aSThomas Huth goto priv_insn; 3446fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3447fcf5ef2aSThomas Huth break; 3448fcf5ef2aSThomas Huth case 31: // ver 3449fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3450fcf5ef2aSThomas Huth break; 3451fcf5ef2aSThomas Huth case 15: // fq 3452fcf5ef2aSThomas Huth default: 3453fcf5ef2aSThomas Huth goto illegal_insn; 3454fcf5ef2aSThomas Huth } 3455fcf5ef2aSThomas Huth #else 3456fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3457fcf5ef2aSThomas Huth #endif 3458fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3459fcf5ef2aSThomas Huth break; 3460aa04c9d9SGiuseppe Musacchio #endif 3461aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3462fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3463fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3464fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3465fcf5ef2aSThomas Huth #else 3466fcf5ef2aSThomas Huth if (!supervisor(dc)) 3467fcf5ef2aSThomas Huth goto priv_insn; 3468fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3469fcf5ef2aSThomas Huth #endif 3470fcf5ef2aSThomas Huth break; 3471fcf5ef2aSThomas Huth #endif 3472fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3473fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3474fcf5ef2aSThomas Huth goto jmp_insn; 3475fcf5ef2aSThomas Huth } 3476fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3477fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3478fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3479fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3480fcf5ef2aSThomas Huth 3481fcf5ef2aSThomas Huth switch (xop) { 3482fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3483fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3484fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3485fcf5ef2aSThomas Huth break; 3486fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3487fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3488fcf5ef2aSThomas Huth break; 3489fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3490fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3491fcf5ef2aSThomas Huth break; 3492fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3493fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3494fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3495fcf5ef2aSThomas Huth break; 3496fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3497fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3498fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3499fcf5ef2aSThomas Huth break; 3500fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3501fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3502fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3503fcf5ef2aSThomas Huth break; 3504fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3505fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3506fcf5ef2aSThomas Huth break; 3507fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3508fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3509fcf5ef2aSThomas Huth break; 3510fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3511fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3512fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3513fcf5ef2aSThomas Huth break; 3514fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3515fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3516fcf5ef2aSThomas Huth break; 3517fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3518fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3519fcf5ef2aSThomas Huth break; 3520fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3521fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3522fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3523fcf5ef2aSThomas Huth break; 3524fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3525fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3526fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3527fcf5ef2aSThomas Huth break; 3528fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3529fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3530fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3531fcf5ef2aSThomas Huth break; 3532fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3533fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3534fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3535fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3536fcf5ef2aSThomas Huth break; 3537fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3538fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3539fcf5ef2aSThomas Huth break; 3540fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3541fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3542fcf5ef2aSThomas Huth break; 3543fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3544fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3545fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3546fcf5ef2aSThomas Huth break; 3547fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3548fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3549fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3550fcf5ef2aSThomas Huth break; 3551fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3552fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3553fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3554fcf5ef2aSThomas Huth break; 3555fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3556fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3557fcf5ef2aSThomas Huth break; 3558fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3559fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3560fcf5ef2aSThomas Huth break; 3561fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3562fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3563fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3564fcf5ef2aSThomas Huth break; 3565fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3566fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3567fcf5ef2aSThomas Huth break; 3568fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3569fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3570fcf5ef2aSThomas Huth break; 3571fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3572fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3573fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3574fcf5ef2aSThomas Huth break; 3575fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3576fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3577fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3578fcf5ef2aSThomas Huth break; 3579fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3580fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3581fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3582fcf5ef2aSThomas Huth break; 3583fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3584fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3585fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3586fcf5ef2aSThomas Huth break; 3587fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3588fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3589fcf5ef2aSThomas Huth break; 3590fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3591fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3592fcf5ef2aSThomas Huth break; 3593fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3594fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3595fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3596fcf5ef2aSThomas Huth break; 3597fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3598fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3599fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3600fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3601fcf5ef2aSThomas Huth break; 3602fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3603fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3604fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3605fcf5ef2aSThomas Huth break; 3606fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3607fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3608fcf5ef2aSThomas Huth break; 3609fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3610fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3611fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3612fcf5ef2aSThomas Huth break; 3613fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3614fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3615fcf5ef2aSThomas Huth break; 3616fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3617fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3618fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3619fcf5ef2aSThomas Huth break; 3620fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3621fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3622fcf5ef2aSThomas Huth break; 3623fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3624fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3625fcf5ef2aSThomas Huth break; 3626fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3627fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3628fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3629fcf5ef2aSThomas Huth break; 3630fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3631fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3632fcf5ef2aSThomas Huth break; 3633fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3634fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3635fcf5ef2aSThomas Huth break; 3636fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3637fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3638fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3639fcf5ef2aSThomas Huth break; 3640fcf5ef2aSThomas Huth #endif 3641fcf5ef2aSThomas Huth default: 3642fcf5ef2aSThomas Huth goto illegal_insn; 3643fcf5ef2aSThomas Huth } 3644fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3645fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3646fcf5ef2aSThomas Huth int cond; 3647fcf5ef2aSThomas Huth #endif 3648fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3649fcf5ef2aSThomas Huth goto jmp_insn; 3650fcf5ef2aSThomas Huth } 3651fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3652fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3653fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3654fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3655fcf5ef2aSThomas Huth 3656fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3657fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3658fcf5ef2aSThomas Huth do { \ 3659fcf5ef2aSThomas Huth DisasCompare cmp; \ 3660fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3661fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3662fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3663fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3664fcf5ef2aSThomas Huth } while (0) 3665fcf5ef2aSThomas Huth 3666fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3667fcf5ef2aSThomas Huth FMOVR(s); 3668fcf5ef2aSThomas Huth break; 3669fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3670fcf5ef2aSThomas Huth FMOVR(d); 3671fcf5ef2aSThomas Huth break; 3672fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3673fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3674fcf5ef2aSThomas Huth FMOVR(q); 3675fcf5ef2aSThomas Huth break; 3676fcf5ef2aSThomas Huth } 3677fcf5ef2aSThomas Huth #undef FMOVR 3678fcf5ef2aSThomas Huth #endif 3679fcf5ef2aSThomas Huth switch (xop) { 3680fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3681fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3682fcf5ef2aSThomas Huth do { \ 3683fcf5ef2aSThomas Huth DisasCompare cmp; \ 3684fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3685fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3686fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3687fcf5ef2aSThomas Huth } while (0) 3688fcf5ef2aSThomas Huth 3689fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3690fcf5ef2aSThomas Huth FMOVCC(0, s); 3691fcf5ef2aSThomas Huth break; 3692fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3693fcf5ef2aSThomas Huth FMOVCC(0, d); 3694fcf5ef2aSThomas Huth break; 3695fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3696fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3697fcf5ef2aSThomas Huth FMOVCC(0, q); 3698fcf5ef2aSThomas Huth break; 3699fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3700fcf5ef2aSThomas Huth FMOVCC(1, s); 3701fcf5ef2aSThomas Huth break; 3702fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3703fcf5ef2aSThomas Huth FMOVCC(1, d); 3704fcf5ef2aSThomas Huth break; 3705fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3706fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3707fcf5ef2aSThomas Huth FMOVCC(1, q); 3708fcf5ef2aSThomas Huth break; 3709fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3710fcf5ef2aSThomas Huth FMOVCC(2, s); 3711fcf5ef2aSThomas Huth break; 3712fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3713fcf5ef2aSThomas Huth FMOVCC(2, d); 3714fcf5ef2aSThomas Huth break; 3715fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3716fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3717fcf5ef2aSThomas Huth FMOVCC(2, q); 3718fcf5ef2aSThomas Huth break; 3719fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3720fcf5ef2aSThomas Huth FMOVCC(3, s); 3721fcf5ef2aSThomas Huth break; 3722fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3723fcf5ef2aSThomas Huth FMOVCC(3, d); 3724fcf5ef2aSThomas Huth break; 3725fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3726fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3727fcf5ef2aSThomas Huth FMOVCC(3, q); 3728fcf5ef2aSThomas Huth break; 3729fcf5ef2aSThomas Huth #undef FMOVCC 3730fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3731fcf5ef2aSThomas Huth do { \ 3732fcf5ef2aSThomas Huth DisasCompare cmp; \ 3733fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3734fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3735fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3736fcf5ef2aSThomas Huth } while (0) 3737fcf5ef2aSThomas Huth 3738fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3739fcf5ef2aSThomas Huth FMOVCC(0, s); 3740fcf5ef2aSThomas Huth break; 3741fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3742fcf5ef2aSThomas Huth FMOVCC(0, d); 3743fcf5ef2aSThomas Huth break; 3744fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3745fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3746fcf5ef2aSThomas Huth FMOVCC(0, q); 3747fcf5ef2aSThomas Huth break; 3748fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3749fcf5ef2aSThomas Huth FMOVCC(1, s); 3750fcf5ef2aSThomas Huth break; 3751fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3752fcf5ef2aSThomas Huth FMOVCC(1, d); 3753fcf5ef2aSThomas Huth break; 3754fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3755fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3756fcf5ef2aSThomas Huth FMOVCC(1, q); 3757fcf5ef2aSThomas Huth break; 3758fcf5ef2aSThomas Huth #undef FMOVCC 3759fcf5ef2aSThomas Huth #endif 3760fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3761fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3762fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3763fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3764fcf5ef2aSThomas Huth break; 3765fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3766fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3767fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3768fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3769fcf5ef2aSThomas Huth break; 3770fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3771fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3772fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3773fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3774fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3775fcf5ef2aSThomas Huth break; 3776fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3777fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3778fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3779fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3780fcf5ef2aSThomas Huth break; 3781fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3782fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3783fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3784fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3785fcf5ef2aSThomas Huth break; 3786fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3787fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3788fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3789fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3790fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3791fcf5ef2aSThomas Huth break; 3792fcf5ef2aSThomas Huth default: 3793fcf5ef2aSThomas Huth goto illegal_insn; 3794fcf5ef2aSThomas Huth } 3795fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3796fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3797fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3798fcf5ef2aSThomas Huth if (rs1 == 0) { 3799fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3800fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3801fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3802fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3803fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3804fcf5ef2aSThomas Huth } else { /* register */ 3805fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3806fcf5ef2aSThomas Huth if (rs2 == 0) { 3807fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3808fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3809fcf5ef2aSThomas Huth } else { 3810fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3811fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3812fcf5ef2aSThomas Huth } 3813fcf5ef2aSThomas Huth } 3814fcf5ef2aSThomas Huth } else { 3815fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3816fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3817fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3818fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3819fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3820fcf5ef2aSThomas Huth } else { /* register */ 3821fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3822fcf5ef2aSThomas Huth if (rs2 == 0) { 3823fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3824fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3825fcf5ef2aSThomas Huth } else { 3826fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3827fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3828fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3829fcf5ef2aSThomas Huth } 3830fcf5ef2aSThomas Huth } 3831fcf5ef2aSThomas Huth } 3832fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3833fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3834fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3835fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3836fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3837fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3838fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3839fcf5ef2aSThomas Huth } else { 3840fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3841fcf5ef2aSThomas Huth } 3842fcf5ef2aSThomas Huth } else { /* register */ 3843fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3844fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 384552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3846fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3847fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3848fcf5ef2aSThomas Huth } else { 3849fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3850fcf5ef2aSThomas Huth } 3851fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3852fcf5ef2aSThomas Huth } 3853fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3854fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3855fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3856fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3857fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3858fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3859fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3860fcf5ef2aSThomas Huth } else { 3861fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3862fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3863fcf5ef2aSThomas Huth } 3864fcf5ef2aSThomas Huth } else { /* register */ 3865fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3866fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 386752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3868fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3869fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3870fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3871fcf5ef2aSThomas Huth } else { 3872fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3873fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3874fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3875fcf5ef2aSThomas Huth } 3876fcf5ef2aSThomas Huth } 3877fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3878fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3879fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3880fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3881fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3882fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3883fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3884fcf5ef2aSThomas Huth } else { 3885fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3886fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3887fcf5ef2aSThomas Huth } 3888fcf5ef2aSThomas Huth } else { /* register */ 3889fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3890fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 389152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3892fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3893fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3894fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3895fcf5ef2aSThomas Huth } else { 3896fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3897fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3898fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3899fcf5ef2aSThomas Huth } 3900fcf5ef2aSThomas Huth } 3901fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3902fcf5ef2aSThomas Huth #endif 3903fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3904fcf5ef2aSThomas Huth if (xop < 0x20) { 3905fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3906fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3907fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3908fcf5ef2aSThomas Huth case 0x0: /* add */ 3909fcf5ef2aSThomas Huth if (xop & 0x10) { 3910fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3911fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3912fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3913fcf5ef2aSThomas Huth } else { 3914fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3915fcf5ef2aSThomas Huth } 3916fcf5ef2aSThomas Huth break; 3917fcf5ef2aSThomas Huth case 0x1: /* and */ 3918fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3919fcf5ef2aSThomas Huth if (xop & 0x10) { 3920fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3921fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3922fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3923fcf5ef2aSThomas Huth } 3924fcf5ef2aSThomas Huth break; 3925fcf5ef2aSThomas Huth case 0x2: /* or */ 3926fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3927fcf5ef2aSThomas Huth if (xop & 0x10) { 3928fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3929fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3930fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3931fcf5ef2aSThomas Huth } 3932fcf5ef2aSThomas Huth break; 3933fcf5ef2aSThomas Huth case 0x3: /* xor */ 3934fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 3935fcf5ef2aSThomas Huth if (xop & 0x10) { 3936fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3937fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3938fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3939fcf5ef2aSThomas Huth } 3940fcf5ef2aSThomas Huth break; 3941fcf5ef2aSThomas Huth case 0x4: /* sub */ 3942fcf5ef2aSThomas Huth if (xop & 0x10) { 3943fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 3944fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3945fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3946fcf5ef2aSThomas Huth } else { 3947fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 3948fcf5ef2aSThomas Huth } 3949fcf5ef2aSThomas Huth break; 3950fcf5ef2aSThomas Huth case 0x5: /* andn */ 3951fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 3952fcf5ef2aSThomas Huth if (xop & 0x10) { 3953fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3954fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3955fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3956fcf5ef2aSThomas Huth } 3957fcf5ef2aSThomas Huth break; 3958fcf5ef2aSThomas Huth case 0x6: /* orn */ 3959fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 3960fcf5ef2aSThomas Huth if (xop & 0x10) { 3961fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3962fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3963fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3964fcf5ef2aSThomas Huth } 3965fcf5ef2aSThomas Huth break; 3966fcf5ef2aSThomas Huth case 0x7: /* xorn */ 3967fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 3968fcf5ef2aSThomas Huth if (xop & 0x10) { 3969fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3970fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3971fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3972fcf5ef2aSThomas Huth } 3973fcf5ef2aSThomas Huth break; 3974fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 3975fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3976fcf5ef2aSThomas Huth (xop & 0x10)); 3977fcf5ef2aSThomas Huth break; 3978fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3979fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 3980fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 3981fcf5ef2aSThomas Huth break; 3982fcf5ef2aSThomas Huth #endif 3983fcf5ef2aSThomas Huth case 0xa: /* umul */ 3984fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3985fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 3986fcf5ef2aSThomas Huth if (xop & 0x10) { 3987fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3988fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3989fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3990fcf5ef2aSThomas Huth } 3991fcf5ef2aSThomas Huth break; 3992fcf5ef2aSThomas Huth case 0xb: /* smul */ 3993fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3994fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 3995fcf5ef2aSThomas Huth if (xop & 0x10) { 3996fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3997fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3998fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3999fcf5ef2aSThomas Huth } 4000fcf5ef2aSThomas Huth break; 4001fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4002fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4003fcf5ef2aSThomas Huth (xop & 0x10)); 4004fcf5ef2aSThomas Huth break; 4005fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4006fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4007fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4008fcf5ef2aSThomas Huth break; 4009fcf5ef2aSThomas Huth #endif 4010fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4011fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4012fcf5ef2aSThomas Huth if (xop & 0x10) { 4013fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4014fcf5ef2aSThomas Huth cpu_src2); 4015fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4016fcf5ef2aSThomas Huth } else { 4017fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4018fcf5ef2aSThomas Huth cpu_src2); 4019fcf5ef2aSThomas Huth } 4020fcf5ef2aSThomas Huth break; 4021fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4022fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4023fcf5ef2aSThomas Huth if (xop & 0x10) { 4024fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4025fcf5ef2aSThomas Huth cpu_src2); 4026fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4027fcf5ef2aSThomas Huth } else { 4028fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4029fcf5ef2aSThomas Huth cpu_src2); 4030fcf5ef2aSThomas Huth } 4031fcf5ef2aSThomas Huth break; 4032fcf5ef2aSThomas Huth default: 4033fcf5ef2aSThomas Huth goto illegal_insn; 4034fcf5ef2aSThomas Huth } 4035fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4036fcf5ef2aSThomas Huth } else { 4037fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4038fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4039fcf5ef2aSThomas Huth switch (xop) { 4040fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4041fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4042fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4043fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4044fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4045fcf5ef2aSThomas Huth break; 4046fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4047fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4048fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4049fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4050fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4051fcf5ef2aSThomas Huth break; 4052fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4053fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4054fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4055fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4056fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4057fcf5ef2aSThomas Huth break; 4058fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4059fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4060fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4061fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4062fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4063fcf5ef2aSThomas Huth break; 4064fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4065fcf5ef2aSThomas Huth update_psr(dc); 4066fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4067fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4068fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4069fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4070fcf5ef2aSThomas Huth break; 4071fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4072fcf5ef2aSThomas Huth case 0x25: /* sll */ 4073fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4074fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4075fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4076fcf5ef2aSThomas Huth } else { /* register */ 407752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4078fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4079fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4080fcf5ef2aSThomas Huth } 4081fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4082fcf5ef2aSThomas Huth break; 4083fcf5ef2aSThomas Huth case 0x26: /* srl */ 4084fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4085fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4086fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4087fcf5ef2aSThomas Huth } else { /* register */ 408852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4089fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4090fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4091fcf5ef2aSThomas Huth } 4092fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4093fcf5ef2aSThomas Huth break; 4094fcf5ef2aSThomas Huth case 0x27: /* sra */ 4095fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4096fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4097fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4098fcf5ef2aSThomas Huth } else { /* register */ 409952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4100fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4101fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4102fcf5ef2aSThomas Huth } 4103fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4104fcf5ef2aSThomas Huth break; 4105fcf5ef2aSThomas Huth #endif 4106fcf5ef2aSThomas Huth case 0x30: 4107fcf5ef2aSThomas Huth { 410852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4109fcf5ef2aSThomas Huth switch(rd) { 4110fcf5ef2aSThomas Huth case 0: /* wry */ 4111fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4112fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4113fcf5ef2aSThomas Huth break; 4114fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4115fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4116fcf5ef2aSThomas Huth SPARCv8 manual, nop 4117fcf5ef2aSThomas Huth on the microSPARC 4118fcf5ef2aSThomas Huth II */ 4119fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4120fcf5ef2aSThomas Huth in the SPARCv8 4121fcf5ef2aSThomas Huth manual, nop on the 4122fcf5ef2aSThomas Huth microSPARC II */ 4123fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4124fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4125fcf5ef2aSThomas Huth /* LEON3 power-down */ 4126fcf5ef2aSThomas Huth save_state(dc); 4127fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4128fcf5ef2aSThomas Huth } 4129fcf5ef2aSThomas Huth break; 4130fcf5ef2aSThomas Huth #else 4131fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4132fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4133fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4134fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4135fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4136fcf5ef2aSThomas Huth break; 4137fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4138fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4139fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4140fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4141fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4142fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4143fcf5ef2aSThomas Huth save_state(dc); 4144fcf5ef2aSThomas Huth gen_op_next_insn(); 414507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4146af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4147fcf5ef2aSThomas Huth break; 4148fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4149fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4150fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4151fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4152fcf5ef2aSThomas Huth save_state(dc); 4153fcf5ef2aSThomas Huth gen_op_next_insn(); 415407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4155af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4156fcf5ef2aSThomas Huth break; 4157fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4158fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4159fcf5ef2aSThomas Huth if (supervisor(dc)) { 4160fcf5ef2aSThomas Huth ; // XXX 4161fcf5ef2aSThomas Huth } 4162fcf5ef2aSThomas Huth #endif 4163fcf5ef2aSThomas Huth break; 4164fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4165fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4166fcf5ef2aSThomas Huth goto jmp_insn; 4167fcf5ef2aSThomas Huth } 4168fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4169fcf5ef2aSThomas Huth break; 4170fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4171fcf5ef2aSThomas Huth if (!supervisor(dc)) 4172fcf5ef2aSThomas Huth goto illegal_insn; 4173fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4174fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4175fcf5ef2aSThomas Huth break; 4176fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4177fcf5ef2aSThomas Huth if (!supervisor(dc)) 4178fcf5ef2aSThomas Huth goto illegal_insn; 4179fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4180fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4181fcf5ef2aSThomas Huth break; 4182fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4183fcf5ef2aSThomas Huth if (!supervisor(dc)) 4184fcf5ef2aSThomas Huth goto illegal_insn; 4185fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4186fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4187fcf5ef2aSThomas Huth break; 4188fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4189fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4190fcf5ef2aSThomas Huth if (!supervisor(dc)) 4191fcf5ef2aSThomas Huth goto illegal_insn; 4192fcf5ef2aSThomas Huth #endif 4193fcf5ef2aSThomas Huth { 4194fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4195fcf5ef2aSThomas Huth 4196fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4197fcf5ef2aSThomas Huth cpu_src2); 4198fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4199fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4200fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4201dfd1b812SRichard Henderson translator_io_start(&dc->base); 4202fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4203fcf5ef2aSThomas Huth cpu_tick_cmpr); 420446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 420546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4206fcf5ef2aSThomas Huth } 4207fcf5ef2aSThomas Huth break; 4208fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4209fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4210fcf5ef2aSThomas Huth if (!supervisor(dc)) 4211fcf5ef2aSThomas Huth goto illegal_insn; 4212fcf5ef2aSThomas Huth #endif 4213fcf5ef2aSThomas Huth { 4214fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4215fcf5ef2aSThomas Huth 4216fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4217fcf5ef2aSThomas Huth cpu_src2); 4218fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4219fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4220fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4221dfd1b812SRichard Henderson translator_io_start(&dc->base); 4222fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4223fcf5ef2aSThomas Huth cpu_tmp0); 422446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 422546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4226fcf5ef2aSThomas Huth } 4227fcf5ef2aSThomas Huth break; 4228fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4229fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4230fcf5ef2aSThomas Huth if (!supervisor(dc)) 4231fcf5ef2aSThomas Huth goto illegal_insn; 4232fcf5ef2aSThomas Huth #endif 4233fcf5ef2aSThomas Huth { 4234fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4235fcf5ef2aSThomas Huth 4236fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4237fcf5ef2aSThomas Huth cpu_src2); 4238fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4239fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4240fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4241dfd1b812SRichard Henderson translator_io_start(&dc->base); 4242fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4243fcf5ef2aSThomas Huth cpu_stick_cmpr); 424446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 424546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4246fcf5ef2aSThomas Huth } 4247fcf5ef2aSThomas Huth break; 4248fcf5ef2aSThomas Huth 4249fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4250fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4251fcf5ef2aSThomas Huth Counter */ 4252fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4253fcf5ef2aSThomas Huth #endif 4254fcf5ef2aSThomas Huth default: 4255fcf5ef2aSThomas Huth goto illegal_insn; 4256fcf5ef2aSThomas Huth } 4257fcf5ef2aSThomas Huth } 4258fcf5ef2aSThomas Huth break; 4259fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4260fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4261fcf5ef2aSThomas Huth { 4262fcf5ef2aSThomas Huth if (!supervisor(dc)) 4263fcf5ef2aSThomas Huth goto priv_insn; 4264fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4265fcf5ef2aSThomas Huth switch (rd) { 4266fcf5ef2aSThomas Huth case 0: 4267fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4268fcf5ef2aSThomas Huth break; 4269fcf5ef2aSThomas Huth case 1: 4270fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4271fcf5ef2aSThomas Huth break; 4272fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4273fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4274fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4275fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4276fcf5ef2aSThomas Huth // XXX 4277fcf5ef2aSThomas Huth default: 4278fcf5ef2aSThomas Huth goto illegal_insn; 4279fcf5ef2aSThomas Huth } 4280fcf5ef2aSThomas Huth #else 428152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4282fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4283fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4284fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4285fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4286fcf5ef2aSThomas Huth save_state(dc); 4287fcf5ef2aSThomas Huth gen_op_next_insn(); 428807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4289af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4290fcf5ef2aSThomas Huth #endif 4291fcf5ef2aSThomas Huth } 4292fcf5ef2aSThomas Huth break; 4293fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4294fcf5ef2aSThomas Huth { 4295fcf5ef2aSThomas Huth if (!supervisor(dc)) 4296fcf5ef2aSThomas Huth goto priv_insn; 429752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4298fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4299fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4300fcf5ef2aSThomas Huth switch (rd) { 4301fcf5ef2aSThomas Huth case 0: // tpc 4302fcf5ef2aSThomas Huth { 4303fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4304fcf5ef2aSThomas Huth 4305fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4306fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4307fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4308fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4309fcf5ef2aSThomas Huth } 4310fcf5ef2aSThomas Huth break; 4311fcf5ef2aSThomas Huth case 1: // tnpc 4312fcf5ef2aSThomas Huth { 4313fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4314fcf5ef2aSThomas Huth 4315fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4316fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4317fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4318fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4319fcf5ef2aSThomas Huth } 4320fcf5ef2aSThomas Huth break; 4321fcf5ef2aSThomas Huth case 2: // tstate 4322fcf5ef2aSThomas Huth { 4323fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4324fcf5ef2aSThomas Huth 4325fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4326fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4327fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4328fcf5ef2aSThomas Huth offsetof(trap_state, 4329fcf5ef2aSThomas Huth tstate)); 4330fcf5ef2aSThomas Huth } 4331fcf5ef2aSThomas Huth break; 4332fcf5ef2aSThomas Huth case 3: // tt 4333fcf5ef2aSThomas Huth { 4334fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4335fcf5ef2aSThomas Huth 4336fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4337fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4338fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4339fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4340fcf5ef2aSThomas Huth } 4341fcf5ef2aSThomas Huth break; 4342fcf5ef2aSThomas Huth case 4: // tick 4343fcf5ef2aSThomas Huth { 4344fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4345fcf5ef2aSThomas Huth 4346fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4347fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4348fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4349dfd1b812SRichard Henderson translator_io_start(&dc->base); 4350fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4351fcf5ef2aSThomas Huth cpu_tmp0); 435246bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 435346bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4354fcf5ef2aSThomas Huth } 4355fcf5ef2aSThomas Huth break; 4356fcf5ef2aSThomas Huth case 5: // tba 4357fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4358fcf5ef2aSThomas Huth break; 4359fcf5ef2aSThomas Huth case 6: // pstate 4360fcf5ef2aSThomas Huth save_state(dc); 4361dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4362b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 436346bb0137SMark Cave-Ayland } 4364dfd1b812SRichard Henderson gen_helper_wrpstate(cpu_env, cpu_tmp0); 4365fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4366fcf5ef2aSThomas Huth break; 4367fcf5ef2aSThomas Huth case 7: // tl 4368fcf5ef2aSThomas Huth save_state(dc); 4369fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4370fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4371fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4372fcf5ef2aSThomas Huth break; 4373fcf5ef2aSThomas Huth case 8: // pil 4374dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4375b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 437646bb0137SMark Cave-Ayland } 4377dfd1b812SRichard Henderson gen_helper_wrpil(cpu_env, cpu_tmp0); 4378fcf5ef2aSThomas Huth break; 4379fcf5ef2aSThomas Huth case 9: // cwp 4380fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4381fcf5ef2aSThomas Huth break; 4382fcf5ef2aSThomas Huth case 10: // cansave 4383fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4384fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4385fcf5ef2aSThomas Huth cansave)); 4386fcf5ef2aSThomas Huth break; 4387fcf5ef2aSThomas Huth case 11: // canrestore 4388fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4389fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4390fcf5ef2aSThomas Huth canrestore)); 4391fcf5ef2aSThomas Huth break; 4392fcf5ef2aSThomas Huth case 12: // cleanwin 4393fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4394fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4395fcf5ef2aSThomas Huth cleanwin)); 4396fcf5ef2aSThomas Huth break; 4397fcf5ef2aSThomas Huth case 13: // otherwin 4398fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4399fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4400fcf5ef2aSThomas Huth otherwin)); 4401fcf5ef2aSThomas Huth break; 4402fcf5ef2aSThomas Huth case 14: // wstate 4403fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4404fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4405fcf5ef2aSThomas Huth wstate)); 4406fcf5ef2aSThomas Huth break; 4407fcf5ef2aSThomas Huth case 16: // UA2005 gl 4408fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4409cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4410fcf5ef2aSThomas Huth break; 4411fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4412fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4413fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4414fcf5ef2aSThomas Huth goto priv_insn; 4415fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4416fcf5ef2aSThomas Huth break; 4417fcf5ef2aSThomas Huth default: 4418fcf5ef2aSThomas Huth goto illegal_insn; 4419fcf5ef2aSThomas Huth } 4420fcf5ef2aSThomas Huth #else 4421fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4422fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4423fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4424fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4425fcf5ef2aSThomas Huth } 4426fcf5ef2aSThomas Huth #endif 4427fcf5ef2aSThomas Huth } 4428fcf5ef2aSThomas Huth break; 4429fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4430fcf5ef2aSThomas Huth { 4431fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4432fcf5ef2aSThomas Huth if (!supervisor(dc)) 4433fcf5ef2aSThomas Huth goto priv_insn; 4434fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4435fcf5ef2aSThomas Huth #else 4436fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4437fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4438fcf5ef2aSThomas Huth goto priv_insn; 443952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4440fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4441fcf5ef2aSThomas Huth switch (rd) { 4442fcf5ef2aSThomas Huth case 0: // hpstate 4443f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4444f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4445f7f17ef7SArtyom Tarasenko hpstate)); 4446fcf5ef2aSThomas Huth save_state(dc); 4447fcf5ef2aSThomas Huth gen_op_next_insn(); 444807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4449af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4450fcf5ef2aSThomas Huth break; 4451fcf5ef2aSThomas Huth case 1: // htstate 4452fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4453fcf5ef2aSThomas Huth break; 4454fcf5ef2aSThomas Huth case 3: // hintp 4455fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4456fcf5ef2aSThomas Huth break; 4457fcf5ef2aSThomas Huth case 5: // htba 4458fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4459fcf5ef2aSThomas Huth break; 4460fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4461fcf5ef2aSThomas Huth { 4462fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4463fcf5ef2aSThomas Huth 4464fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4465fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4466fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4467fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4468dfd1b812SRichard Henderson translator_io_start(&dc->base); 4469fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4470fcf5ef2aSThomas Huth cpu_hstick_cmpr); 447146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 447246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4473fcf5ef2aSThomas Huth } 4474fcf5ef2aSThomas Huth break; 4475fcf5ef2aSThomas Huth case 6: // hver readonly 4476fcf5ef2aSThomas Huth default: 4477fcf5ef2aSThomas Huth goto illegal_insn; 4478fcf5ef2aSThomas Huth } 4479fcf5ef2aSThomas Huth #endif 4480fcf5ef2aSThomas Huth } 4481fcf5ef2aSThomas Huth break; 4482fcf5ef2aSThomas Huth #endif 4483fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4484fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4485fcf5ef2aSThomas Huth { 4486fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4487fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4488fcf5ef2aSThomas Huth DisasCompare cmp; 4489fcf5ef2aSThomas Huth TCGv dst; 4490fcf5ef2aSThomas Huth 4491fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4492fcf5ef2aSThomas Huth if (cc == 0) { 4493fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4494fcf5ef2aSThomas Huth } else if (cc == 2) { 4495fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4496fcf5ef2aSThomas Huth } else { 4497fcf5ef2aSThomas Huth goto illegal_insn; 4498fcf5ef2aSThomas Huth } 4499fcf5ef2aSThomas Huth } else { 4500fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4501fcf5ef2aSThomas Huth } 4502fcf5ef2aSThomas Huth 4503fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4504fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4505fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4506fcf5ef2aSThomas Huth if (IS_IMM) { 4507fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4508fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4509fcf5ef2aSThomas Huth } 4510fcf5ef2aSThomas Huth 4511fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4512fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4513fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4514fcf5ef2aSThomas Huth cpu_src2, dst); 4515fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4516fcf5ef2aSThomas Huth break; 4517fcf5ef2aSThomas Huth } 4518fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4519fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4520fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4521fcf5ef2aSThomas Huth break; 4522fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 452308da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4524fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4525fcf5ef2aSThomas Huth break; 4526fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4527fcf5ef2aSThomas Huth { 4528fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4529fcf5ef2aSThomas Huth DisasCompare cmp; 4530fcf5ef2aSThomas Huth TCGv dst; 4531fcf5ef2aSThomas Huth 4532fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4533fcf5ef2aSThomas Huth 4534fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4535fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4536fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4537fcf5ef2aSThomas Huth if (IS_IMM) { 4538fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4539fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4540fcf5ef2aSThomas Huth } 4541fcf5ef2aSThomas Huth 4542fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4543fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4544fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4545fcf5ef2aSThomas Huth cpu_src2, dst); 4546fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4547fcf5ef2aSThomas Huth break; 4548fcf5ef2aSThomas Huth } 4549fcf5ef2aSThomas Huth #endif 4550fcf5ef2aSThomas Huth default: 4551fcf5ef2aSThomas Huth goto illegal_insn; 4552fcf5ef2aSThomas Huth } 4553fcf5ef2aSThomas Huth } 4554fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4555fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4556fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4557fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4558fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4559fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4560fcf5ef2aSThomas Huth goto jmp_insn; 4561fcf5ef2aSThomas Huth } 4562fcf5ef2aSThomas Huth 4563fcf5ef2aSThomas Huth switch (opf) { 4564fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4565fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4566fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4567fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4568fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4569fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4570fcf5ef2aSThomas Huth break; 4571fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4572fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4573fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4574fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4575fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4576fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4577fcf5ef2aSThomas Huth break; 4578fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4579fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4580fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4581fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4582fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4583fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4584fcf5ef2aSThomas Huth break; 4585fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4586fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4587fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4588fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4589fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4590fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4591fcf5ef2aSThomas Huth break; 4592fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4593fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4594fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4595fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4596fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4597fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4598fcf5ef2aSThomas Huth break; 4599fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4600fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4601fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4602fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4603fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4604fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4605fcf5ef2aSThomas Huth break; 4606fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4607fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4608fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4609fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4610fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4611fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4612fcf5ef2aSThomas Huth break; 4613fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4614fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4615fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4616fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4617fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4618fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4619fcf5ef2aSThomas Huth break; 4620fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4621fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4622fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4623fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4624fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4625fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4626fcf5ef2aSThomas Huth break; 4627fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4628fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4629fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4630fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4631fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4632fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4633fcf5ef2aSThomas Huth break; 4634fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4635fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4636fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4637fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4638fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4639fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4640fcf5ef2aSThomas Huth break; 4641fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4642fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4643fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4644fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4645fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4646fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4647fcf5ef2aSThomas Huth break; 4648fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4649fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4650fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4651fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4652fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4653fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4654fcf5ef2aSThomas Huth break; 4655fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4656fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4657fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4658fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4659fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4660fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4661fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4662fcf5ef2aSThomas Huth break; 4663fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4664fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4665fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4666fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4667fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4668fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4669fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4670fcf5ef2aSThomas Huth break; 4671fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4672fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4673fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4674fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4675fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4676fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4677fcf5ef2aSThomas Huth break; 4678fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4679fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4680fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4681fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4682fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4683fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4684fcf5ef2aSThomas Huth break; 4685fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4686fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4687fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4688fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4689fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4690fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4691fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4692fcf5ef2aSThomas Huth break; 4693fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4694fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4695fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4696fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4697fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4698fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4699fcf5ef2aSThomas Huth break; 4700fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4701fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4702fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4703fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4704fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4705fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4706fcf5ef2aSThomas Huth break; 4707fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4708fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4709fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4710fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4711fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4712fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4713fcf5ef2aSThomas Huth break; 4714fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4715fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4716fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4717fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4718fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4719fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4720fcf5ef2aSThomas Huth break; 4721fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4722fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4723fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4724fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4725fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4726fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4727fcf5ef2aSThomas Huth break; 4728fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4729fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4730fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4731fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4732fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4733fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4734fcf5ef2aSThomas Huth break; 4735fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4736fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4737fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4738fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4739fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4740fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4741fcf5ef2aSThomas Huth break; 4742fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4743fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4744fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4745fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4746fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4747fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4748fcf5ef2aSThomas Huth break; 4749fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4750fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4751fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4752fcf5ef2aSThomas Huth break; 4753fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4754fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4755fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4756fcf5ef2aSThomas Huth break; 4757fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4758fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4759fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4760fcf5ef2aSThomas Huth break; 4761fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4762fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4763fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4764fcf5ef2aSThomas Huth break; 4765fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4766fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4767fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4768fcf5ef2aSThomas Huth break; 4769fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4770fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4771fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4772fcf5ef2aSThomas Huth break; 4773fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4774fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4775fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4776fcf5ef2aSThomas Huth break; 4777fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4778fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4779fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4780fcf5ef2aSThomas Huth break; 4781fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4782fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4783fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4784fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4785fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4786fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4787fcf5ef2aSThomas Huth break; 4788fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4789fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4790fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4791fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4792fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4793fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4794fcf5ef2aSThomas Huth break; 4795fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4796fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4797fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4798fcf5ef2aSThomas Huth break; 4799fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4800fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4801fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4802fcf5ef2aSThomas Huth break; 4803fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4804fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4805fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4806fcf5ef2aSThomas Huth break; 4807fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4808fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4809fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4810fcf5ef2aSThomas Huth break; 4811fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4812fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4813fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4814fcf5ef2aSThomas Huth break; 4815fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4816fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4817fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4818fcf5ef2aSThomas Huth break; 4819fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4820fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4821fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4822fcf5ef2aSThomas Huth break; 4823fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4824fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4825fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4826fcf5ef2aSThomas Huth break; 4827fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4828fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4829fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4830fcf5ef2aSThomas Huth break; 4831fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4832fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4833fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4834fcf5ef2aSThomas Huth break; 4835fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4836fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4837fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4838fcf5ef2aSThomas Huth break; 4839fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4840fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4841fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4842fcf5ef2aSThomas Huth break; 4843fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4844fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4845fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4846fcf5ef2aSThomas Huth break; 4847fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4848fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4849fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4850fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4851fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4852fcf5ef2aSThomas Huth break; 4853fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4854fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4855fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4856fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4857fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4858fcf5ef2aSThomas Huth break; 4859fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4860fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4861fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4862fcf5ef2aSThomas Huth break; 4863fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4864fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4865fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4866fcf5ef2aSThomas Huth break; 4867fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4868fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4869fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4870fcf5ef2aSThomas Huth break; 4871fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4872fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4873fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4874fcf5ef2aSThomas Huth break; 4875fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4876fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4877fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4878fcf5ef2aSThomas Huth break; 4879fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4880fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4881fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4882fcf5ef2aSThomas Huth break; 4883fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4884fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4885fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4886fcf5ef2aSThomas Huth break; 4887fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4888fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4889fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4890fcf5ef2aSThomas Huth break; 4891fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4892fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4893fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4894fcf5ef2aSThomas Huth break; 4895fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4896fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4897fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4898fcf5ef2aSThomas Huth break; 4899fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4900fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4901fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4902fcf5ef2aSThomas Huth break; 4903fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4904fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4905fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4906fcf5ef2aSThomas Huth break; 4907fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4908fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4909fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4910fcf5ef2aSThomas Huth break; 4911fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4912fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4913fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4916fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4917fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4918fcf5ef2aSThomas Huth break; 4919fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4920fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4921fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4922fcf5ef2aSThomas Huth break; 4923fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4924fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4925fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4926fcf5ef2aSThomas Huth break; 4927fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4928fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4929fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 4930fcf5ef2aSThomas Huth break; 4931fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 4932fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4933fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4934fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 4937fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4938fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4939fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4940fcf5ef2aSThomas Huth break; 4941fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 4942fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4943fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 4944fcf5ef2aSThomas Huth break; 4945fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 4946fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4947fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 4950fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4951fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4952fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4953fcf5ef2aSThomas Huth break; 4954fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 4955fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4956fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4957fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 4960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4961fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 4962fcf5ef2aSThomas Huth break; 4963fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 4964fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4965fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 4966fcf5ef2aSThomas Huth break; 4967fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 4968fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4969fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 4970fcf5ef2aSThomas Huth break; 4971fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 4972fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4973fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 4974fcf5ef2aSThomas Huth break; 4975fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 4976fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4977fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4978fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 4979fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4980fcf5ef2aSThomas Huth break; 4981fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 4982fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4983fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4984fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 4985fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4986fcf5ef2aSThomas Huth break; 4987fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 4988fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 4989fcf5ef2aSThomas Huth // XXX 4990fcf5ef2aSThomas Huth goto illegal_insn; 4991fcf5ef2aSThomas Huth default: 4992fcf5ef2aSThomas Huth goto illegal_insn; 4993fcf5ef2aSThomas Huth } 4994fcf5ef2aSThomas Huth #else 4995fcf5ef2aSThomas Huth goto ncp_insn; 4996fcf5ef2aSThomas Huth #endif 4997fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 4998fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4999fcf5ef2aSThomas Huth goto illegal_insn; 5000fcf5ef2aSThomas Huth #else 5001fcf5ef2aSThomas Huth goto ncp_insn; 5002fcf5ef2aSThomas Huth #endif 5003fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5004fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5005fcf5ef2aSThomas Huth save_state(dc); 5006fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 500752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5008fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5009fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5010fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5011fcf5ef2aSThomas Huth } else { /* register */ 5012fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5013fcf5ef2aSThomas Huth if (rs2) { 5014fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5015fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5016fcf5ef2aSThomas Huth } else { 5017fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5018fcf5ef2aSThomas Huth } 5019fcf5ef2aSThomas Huth } 5020fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5021fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5022fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5023fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5024fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5025fcf5ef2aSThomas Huth goto jmp_insn; 5026fcf5ef2aSThomas Huth #endif 5027fcf5ef2aSThomas Huth } else { 5028fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 502952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5030fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5031fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5032fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5033fcf5ef2aSThomas Huth } else { /* register */ 5034fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5035fcf5ef2aSThomas Huth if (rs2) { 5036fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5037fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5038fcf5ef2aSThomas Huth } else { 5039fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5040fcf5ef2aSThomas Huth } 5041fcf5ef2aSThomas Huth } 5042fcf5ef2aSThomas Huth switch (xop) { 5043fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5044fcf5ef2aSThomas Huth { 5045fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5046fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5047fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5048fcf5ef2aSThomas Huth 5049fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5050fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5051fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5052fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5053fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5054fcf5ef2aSThomas Huth } 5055fcf5ef2aSThomas Huth goto jmp_insn; 5056fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5057fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5058fcf5ef2aSThomas Huth { 5059fcf5ef2aSThomas Huth if (!supervisor(dc)) 5060fcf5ef2aSThomas Huth goto priv_insn; 5061fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5062fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5063fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5064fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5065fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5066fcf5ef2aSThomas Huth } 5067fcf5ef2aSThomas Huth goto jmp_insn; 5068fcf5ef2aSThomas Huth #endif 5069fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5070fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5071fcf5ef2aSThomas Huth goto unimp_flush; 5072fcf5ef2aSThomas Huth /* nop */ 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth case 0x3c: /* save */ 5075fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5076fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5079fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5080fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5083fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5084fcf5ef2aSThomas Huth { 5085fcf5ef2aSThomas Huth switch (rd) { 5086fcf5ef2aSThomas Huth case 0: 5087fcf5ef2aSThomas Huth if (!supervisor(dc)) 5088fcf5ef2aSThomas Huth goto priv_insn; 5089fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5090fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5091dfd1b812SRichard Henderson translator_io_start(&dc->base); 5092fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 5093fcf5ef2aSThomas Huth goto jmp_insn; 5094fcf5ef2aSThomas Huth case 1: 5095fcf5ef2aSThomas Huth if (!supervisor(dc)) 5096fcf5ef2aSThomas Huth goto priv_insn; 5097fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5098fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5099dfd1b812SRichard Henderson translator_io_start(&dc->base); 5100fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 5101fcf5ef2aSThomas Huth goto jmp_insn; 5102fcf5ef2aSThomas Huth default: 5103fcf5ef2aSThomas Huth goto illegal_insn; 5104fcf5ef2aSThomas Huth } 5105fcf5ef2aSThomas Huth } 5106fcf5ef2aSThomas Huth break; 5107fcf5ef2aSThomas Huth #endif 5108fcf5ef2aSThomas Huth default: 5109fcf5ef2aSThomas Huth goto illegal_insn; 5110fcf5ef2aSThomas Huth } 5111fcf5ef2aSThomas Huth } 5112fcf5ef2aSThomas Huth break; 5113fcf5ef2aSThomas Huth } 5114fcf5ef2aSThomas Huth break; 5115fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5116fcf5ef2aSThomas Huth { 5117fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5118fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5119fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 512052123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5121fcf5ef2aSThomas Huth 5122fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5123fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5124fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5125fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5126fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5127fcf5ef2aSThomas Huth if (simm != 0) { 5128fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5129fcf5ef2aSThomas Huth } 5130fcf5ef2aSThomas Huth } else { /* register */ 5131fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5132fcf5ef2aSThomas Huth if (rs2 != 0) { 5133fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5134fcf5ef2aSThomas Huth } 5135fcf5ef2aSThomas Huth } 5136fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5137fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5138fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5139fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5140fcf5ef2aSThomas Huth 5141fcf5ef2aSThomas Huth switch (xop) { 5142fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5143fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 514408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5145316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5146fcf5ef2aSThomas Huth break; 5147fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5148fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 514908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 515008149118SRichard Henderson dc->mem_idx, MO_UB); 5151fcf5ef2aSThomas Huth break; 5152fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5153fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 515408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5155316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5156fcf5ef2aSThomas Huth break; 5157fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5158fcf5ef2aSThomas Huth if (rd & 1) 5159fcf5ef2aSThomas Huth goto illegal_insn; 5160fcf5ef2aSThomas Huth else { 5161fcf5ef2aSThomas Huth TCGv_i64 t64; 5162fcf5ef2aSThomas Huth 5163fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5164fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 516508149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5166316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5167fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5168fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5169fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5170fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5171fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5172fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5173fcf5ef2aSThomas Huth } 5174fcf5ef2aSThomas Huth break; 5175fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5176fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 517708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5178fcf5ef2aSThomas Huth break; 5179fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5180fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 518108149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5182316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5183fcf5ef2aSThomas Huth break; 5184fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5185fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5186fcf5ef2aSThomas Huth break; 5187fcf5ef2aSThomas Huth case 0x0f: 5188fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5189fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5190fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5191fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5192fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5195fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5196fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5199fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5200fcf5ef2aSThomas Huth break; 5201fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5202fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5203fcf5ef2aSThomas Huth break; 5204fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5205fcf5ef2aSThomas Huth if (rd & 1) { 5206fcf5ef2aSThomas Huth goto illegal_insn; 5207fcf5ef2aSThomas Huth } 5208fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5209fcf5ef2aSThomas Huth goto skip_move; 5210fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5211fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5212fcf5ef2aSThomas Huth break; 5213fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5214fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5217fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5218fcf5ef2aSThomas Huth break; 5219fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5220fcf5ef2aSThomas Huth atomically */ 5221fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5222fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5223fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5224fcf5ef2aSThomas Huth break; 5225fcf5ef2aSThomas Huth 5226fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5227fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5228fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5229fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5230fcf5ef2aSThomas Huth goto ncp_insn; 5231fcf5ef2aSThomas Huth #endif 5232fcf5ef2aSThomas Huth #endif 5233fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5234fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5235fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 523608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5237316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5240fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 524108149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5242316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5243fcf5ef2aSThomas Huth break; 5244fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5245fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5246fcf5ef2aSThomas Huth break; 5247fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5248fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5249fcf5ef2aSThomas Huth break; 5250fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5251fcf5ef2aSThomas Huth goto skip_move; 5252fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5253fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5254fcf5ef2aSThomas Huth goto jmp_insn; 5255fcf5ef2aSThomas Huth } 5256fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5257fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5258fcf5ef2aSThomas Huth goto skip_move; 5259fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5260fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5261fcf5ef2aSThomas Huth goto jmp_insn; 5262fcf5ef2aSThomas Huth } 5263fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5264fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5265fcf5ef2aSThomas Huth goto skip_move; 5266fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5267fcf5ef2aSThomas Huth goto skip_move; 5268fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5269fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5270fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5271fcf5ef2aSThomas Huth goto jmp_insn; 5272fcf5ef2aSThomas Huth } 5273fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5274fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5275fcf5ef2aSThomas Huth goto skip_move; 5276fcf5ef2aSThomas Huth #endif 5277fcf5ef2aSThomas Huth default: 5278fcf5ef2aSThomas Huth goto illegal_insn; 5279fcf5ef2aSThomas Huth } 5280fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5281fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5282fcf5ef2aSThomas Huth skip_move: ; 5283fcf5ef2aSThomas Huth #endif 5284fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5285fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5286fcf5ef2aSThomas Huth goto jmp_insn; 5287fcf5ef2aSThomas Huth } 5288fcf5ef2aSThomas Huth switch (xop) { 5289fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5290fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5291fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5292fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5293316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5294fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5295fcf5ef2aSThomas Huth break; 5296fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5297fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5298fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5299fcf5ef2aSThomas Huth if (rd == 1) { 5300fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5301fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5302316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5303fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5304fcf5ef2aSThomas Huth break; 5305fcf5ef2aSThomas Huth } 5306fcf5ef2aSThomas Huth #endif 530736ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5308fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5309316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5310fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5311fcf5ef2aSThomas Huth break; 5312fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5313fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5314fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5315fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5316fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5317fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5318fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5319fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5320fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5321fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5322fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5323fcf5ef2aSThomas Huth break; 5324fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5325fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5326fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5327fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5328fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5329fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5330fcf5ef2aSThomas Huth break; 5331fcf5ef2aSThomas Huth default: 5332fcf5ef2aSThomas Huth goto illegal_insn; 5333fcf5ef2aSThomas Huth } 5334fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5335fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5336fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5337fcf5ef2aSThomas Huth 5338fcf5ef2aSThomas Huth switch (xop) { 5339fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5340fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5342316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5343fcf5ef2aSThomas Huth break; 5344fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5345fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5347fcf5ef2aSThomas Huth break; 5348fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5349fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5351316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5352fcf5ef2aSThomas Huth break; 5353fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5354fcf5ef2aSThomas Huth if (rd & 1) 5355fcf5ef2aSThomas Huth goto illegal_insn; 5356fcf5ef2aSThomas Huth else { 5357fcf5ef2aSThomas Huth TCGv_i64 t64; 5358fcf5ef2aSThomas Huth TCGv lo; 5359fcf5ef2aSThomas Huth 5360fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5361fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5362fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5363fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 536408149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5365316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5366fcf5ef2aSThomas Huth } 5367fcf5ef2aSThomas Huth break; 5368fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5369fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5370fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5371fcf5ef2aSThomas Huth break; 5372fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5373fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5374fcf5ef2aSThomas Huth break; 5375fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5376fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5379fcf5ef2aSThomas Huth if (rd & 1) { 5380fcf5ef2aSThomas Huth goto illegal_insn; 5381fcf5ef2aSThomas Huth } 5382fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5383fcf5ef2aSThomas Huth break; 5384fcf5ef2aSThomas Huth #endif 5385fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5386fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5387fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5389316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5390fcf5ef2aSThomas Huth break; 5391fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5392fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth #endif 5395fcf5ef2aSThomas Huth default: 5396fcf5ef2aSThomas Huth goto illegal_insn; 5397fcf5ef2aSThomas Huth } 5398fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5399fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5400fcf5ef2aSThomas Huth goto jmp_insn; 5401fcf5ef2aSThomas Huth } 5402fcf5ef2aSThomas Huth switch (xop) { 5403fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5404fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5405fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5406fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5407316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5408fcf5ef2aSThomas Huth break; 5409fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5410fcf5ef2aSThomas Huth { 5411fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5412fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5413fcf5ef2aSThomas Huth if (rd == 1) { 541408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5415316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5416fcf5ef2aSThomas Huth break; 5417fcf5ef2aSThomas Huth } 5418fcf5ef2aSThomas Huth #endif 541908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5420316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5421fcf5ef2aSThomas Huth } 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0x26: 5424fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5425fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5426fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5427fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5428fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5429fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5430fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5431fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5432fcf5ef2aSThomas Huth before performing the first write. */ 5433fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5434fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5435fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5436fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5437fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5438fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5439fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5440fcf5ef2aSThomas Huth break; 5441fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5442fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5443fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5444fcf5ef2aSThomas Huth goto illegal_insn; 5445fcf5ef2aSThomas Huth #else 5446fcf5ef2aSThomas Huth if (!supervisor(dc)) 5447fcf5ef2aSThomas Huth goto priv_insn; 5448fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5449fcf5ef2aSThomas Huth goto jmp_insn; 5450fcf5ef2aSThomas Huth } 5451fcf5ef2aSThomas Huth goto nfq_insn; 5452fcf5ef2aSThomas Huth #endif 5453fcf5ef2aSThomas Huth #endif 5454fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5455fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5456fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5457fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5458fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5459fcf5ef2aSThomas Huth break; 5460fcf5ef2aSThomas Huth default: 5461fcf5ef2aSThomas Huth goto illegal_insn; 5462fcf5ef2aSThomas Huth } 5463fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5464fcf5ef2aSThomas Huth switch (xop) { 5465fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5466fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5467fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5468fcf5ef2aSThomas Huth goto jmp_insn; 5469fcf5ef2aSThomas Huth } 5470fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5471fcf5ef2aSThomas Huth break; 5472fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5473fcf5ef2aSThomas Huth { 5474fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5475fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5476fcf5ef2aSThomas Huth goto jmp_insn; 5477fcf5ef2aSThomas Huth } 5478fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5479fcf5ef2aSThomas Huth } 5480fcf5ef2aSThomas Huth break; 5481fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5482fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5483fcf5ef2aSThomas Huth goto jmp_insn; 5484fcf5ef2aSThomas Huth } 5485fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5486fcf5ef2aSThomas Huth break; 5487fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5488fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5489fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5490fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5491fcf5ef2aSThomas Huth break; 5492fcf5ef2aSThomas Huth #else 5493fcf5ef2aSThomas Huth case 0x34: /* stc */ 5494fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5495fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5496fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5497fcf5ef2aSThomas Huth goto ncp_insn; 5498fcf5ef2aSThomas Huth #endif 5499fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5500fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5501fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5502fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5503fcf5ef2aSThomas Huth #endif 5504fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5505fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5506fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5507fcf5ef2aSThomas Huth break; 5508fcf5ef2aSThomas Huth #endif 5509fcf5ef2aSThomas Huth default: 5510fcf5ef2aSThomas Huth goto illegal_insn; 5511fcf5ef2aSThomas Huth } 5512fcf5ef2aSThomas Huth } else { 5513fcf5ef2aSThomas Huth goto illegal_insn; 5514fcf5ef2aSThomas Huth } 5515fcf5ef2aSThomas Huth } 5516fcf5ef2aSThomas Huth break; 5517fcf5ef2aSThomas Huth } 5518fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5519fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5520fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5521fcf5ef2aSThomas Huth gen_op_next_insn(); 5522fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5523fcf5ef2aSThomas Huth /* we can do a static jump */ 5524fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5525af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 5526fcf5ef2aSThomas Huth } else { 5527fcf5ef2aSThomas Huth dc->pc = dc->npc; 5528fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5529fcf5ef2aSThomas Huth } 5530fcf5ef2aSThomas Huth jmp_insn: 5531a6ca81cbSRichard Henderson return; 5532fcf5ef2aSThomas Huth illegal_insn: 5533fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5534a6ca81cbSRichard Henderson return; 5535fcf5ef2aSThomas Huth unimp_flush: 5536fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5537a6ca81cbSRichard Henderson return; 5538fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5539fcf5ef2aSThomas Huth priv_insn: 5540fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5541a6ca81cbSRichard Henderson return; 5542fcf5ef2aSThomas Huth #endif 5543fcf5ef2aSThomas Huth nfpu_insn: 5544fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5545a6ca81cbSRichard Henderson return; 5546fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5547fcf5ef2aSThomas Huth nfq_insn: 5548fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5549a6ca81cbSRichard Henderson return; 5550fcf5ef2aSThomas Huth #endif 5551fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5552fcf5ef2aSThomas Huth ncp_insn: 5553fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5554a6ca81cbSRichard Henderson return; 5555fcf5ef2aSThomas Huth #endif 5556fcf5ef2aSThomas Huth } 5557fcf5ef2aSThomas Huth 55586e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5559fcf5ef2aSThomas Huth { 55606e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 55619c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 55626e61bc94SEmilio G. Cota int bound; 5563af00be49SEmilio G. Cota 5564af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55656e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5566fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55676e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5568576e1c4cSIgor Mammedov dc->def = &env->def; 55696e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55706e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5571c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55726e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5573c9b459aaSArtyom Tarasenko #endif 5574fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5575fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55766e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5577c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55786e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5579c9b459aaSArtyom Tarasenko #endif 5580fcf5ef2aSThomas Huth #endif 55816e61bc94SEmilio G. Cota /* 55826e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55836e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55846e61bc94SEmilio G. Cota */ 55856e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55866e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5587af00be49SEmilio G. Cota } 5588fcf5ef2aSThomas Huth 55896e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55906e61bc94SEmilio G. Cota { 55916e61bc94SEmilio G. Cota } 55926e61bc94SEmilio G. Cota 55936e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55946e61bc94SEmilio G. Cota { 55956e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 55966e61bc94SEmilio G. Cota 5597fcf5ef2aSThomas Huth if (dc->npc & JUMP_PC) { 5598fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5599fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5600fcf5ef2aSThomas Huth } else { 5601fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5602fcf5ef2aSThomas Huth } 56036e61bc94SEmilio G. Cota } 5604fcf5ef2aSThomas Huth 56056e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 56066e61bc94SEmilio G. Cota { 56076e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56086e61bc94SEmilio G. Cota CPUSPARCState *env = cs->env_ptr; 56096e61bc94SEmilio G. Cota unsigned int insn; 5610fcf5ef2aSThomas Huth 56114e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5612af00be49SEmilio G. Cota dc->base.pc_next += 4; 5613fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5614fcf5ef2aSThomas Huth 5615af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56166e61bc94SEmilio G. Cota return; 5617c5e6ccdfSEmilio G. Cota } 5618af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56196e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5620af00be49SEmilio G. Cota } 56216e61bc94SEmilio G. Cota } 5622fcf5ef2aSThomas Huth 56236e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56246e61bc94SEmilio G. Cota { 56256e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56266e61bc94SEmilio G. Cota 562746bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 562846bb0137SMark Cave-Ayland case DISAS_NEXT: 562946bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5630fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5631fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5632fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5633fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5634fcf5ef2aSThomas Huth } else { 5635fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5636fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5637fcf5ef2aSThomas Huth } 5638fcf5ef2aSThomas Huth save_npc(dc); 563907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5640fcf5ef2aSThomas Huth } 564146bb0137SMark Cave-Ayland break; 564246bb0137SMark Cave-Ayland 564346bb0137SMark Cave-Ayland case DISAS_NORETURN: 564446bb0137SMark Cave-Ayland break; 564546bb0137SMark Cave-Ayland 564646bb0137SMark Cave-Ayland case DISAS_EXIT: 564746bb0137SMark Cave-Ayland /* Exit TB */ 564846bb0137SMark Cave-Ayland save_state(dc); 564946bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 565046bb0137SMark Cave-Ayland break; 565146bb0137SMark Cave-Ayland 565246bb0137SMark Cave-Ayland default: 565346bb0137SMark Cave-Ayland g_assert_not_reached(); 5654fcf5ef2aSThomas Huth } 5655fcf5ef2aSThomas Huth } 56566e61bc94SEmilio G. Cota 56578eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56588eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56596e61bc94SEmilio G. Cota { 56608eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56618eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56626e61bc94SEmilio G. Cota } 56636e61bc94SEmilio G. Cota 56646e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56656e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56666e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56676e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56686e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56696e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56706e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56716e61bc94SEmilio G. Cota }; 56726e61bc94SEmilio G. Cota 5673597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5674306c8721SRichard Henderson target_ulong pc, void *host_pc) 56756e61bc94SEmilio G. Cota { 56766e61bc94SEmilio G. Cota DisasContext dc = {}; 56776e61bc94SEmilio G. Cota 5678306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5679fcf5ef2aSThomas Huth } 5680fcf5ef2aSThomas Huth 568155c3ceefSRichard Henderson void sparc_tcg_init(void) 5682fcf5ef2aSThomas Huth { 5683fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5684fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5685fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5686fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5687fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5688fcf5ef2aSThomas Huth }; 5689fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5690fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5691fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5692fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5693fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5694fcf5ef2aSThomas Huth }; 5695fcf5ef2aSThomas Huth 5696fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5697fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5698fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5699fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5700fcf5ef2aSThomas Huth #else 5701fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5702fcf5ef2aSThomas Huth #endif 5703fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5704fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5705fcf5ef2aSThomas Huth }; 5706fcf5ef2aSThomas Huth 5707fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5708fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5709fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5710fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5711fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5712fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5713fcf5ef2aSThomas Huth "hstick_cmpr" }, 5714fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5715fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5716fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5717fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5718fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5719fcf5ef2aSThomas Huth #endif 5720fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5721fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5722fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5723fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5724fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5725fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5726fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5727fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5728fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5729fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5730fcf5ef2aSThomas Huth #endif 5731fcf5ef2aSThomas Huth }; 5732fcf5ef2aSThomas Huth 5733fcf5ef2aSThomas Huth unsigned int i; 5734fcf5ef2aSThomas Huth 5735fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 5736fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5737fcf5ef2aSThomas Huth "regwptr"); 5738fcf5ef2aSThomas Huth 5739fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5740fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 5741fcf5ef2aSThomas Huth } 5742fcf5ef2aSThomas Huth 5743fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5744fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 5745fcf5ef2aSThomas Huth } 5746fcf5ef2aSThomas Huth 5747f764718dSRichard Henderson cpu_regs[0] = NULL; 5748fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5749fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 5750fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5751fcf5ef2aSThomas Huth gregnames[i]); 5752fcf5ef2aSThomas Huth } 5753fcf5ef2aSThomas Huth 5754fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5755fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5756fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5757fcf5ef2aSThomas Huth gregnames[i]); 5758fcf5ef2aSThomas Huth } 5759fcf5ef2aSThomas Huth 5760fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5761fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 5762fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5763fcf5ef2aSThomas Huth fregnames[i]); 5764fcf5ef2aSThomas Huth } 5765fcf5ef2aSThomas Huth } 5766fcf5ef2aSThomas Huth 5767f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5768f36aaa53SRichard Henderson const TranslationBlock *tb, 5769f36aaa53SRichard Henderson const uint64_t *data) 5770fcf5ef2aSThomas Huth { 5771f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5772f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5773fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5774fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5775fcf5ef2aSThomas Huth 5776fcf5ef2aSThomas Huth env->pc = pc; 5777fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5778fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5779fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5780fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5781fcf5ef2aSThomas Huth if (env->cond) { 5782fcf5ef2aSThomas Huth env->npc = npc & ~3; 5783fcf5ef2aSThomas Huth } else { 5784fcf5ef2aSThomas Huth env->npc = pc + 4; 5785fcf5ef2aSThomas Huth } 5786fcf5ef2aSThomas Huth } else { 5787fcf5ef2aSThomas Huth env->npc = npc; 5788fcf5ef2aSThomas Huth } 5789fcf5ef2aSThomas Huth } 5790