xref: /openbmc/qemu/target/sparc/translate.c (revision f4e18df5769c7921005357e278d81ed8f990e2c0)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
31fcf5ef2aSThomas Huth #include "exec/log.h"
32fcf5ef2aSThomas Huth #include "asi.h"
33fcf5ef2aSThomas Huth 
34d53106c9SRichard Henderson #define HELPER_H "helper.h"
35d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
36d53106c9SRichard Henderson #undef  HELPER_H
37fcf5ef2aSThomas Huth 
38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4086b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
458f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S)                 qemu_build_not_reached()
47e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S)                 qemu_build_not_reached()
49af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
5125524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
528f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5325524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B)           qemu_build_not_reached()
550faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B)           qemu_build_not_reached()
600faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
629422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
630faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
649422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
659422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
66*f4e18df5SRichard Henderson # define gen_helper_fabsq                ({ qemu_build_not_reached(); NULL; })
678aa418b3SRichard Henderson # define gen_helper_fdtox                ({ qemu_build_not_reached(); NULL; })
68e06c9f83SRichard Henderson # define gen_helper_fexpand              ({ qemu_build_not_reached(); NULL; })
69e06c9f83SRichard Henderson # define gen_helper_fmul8sux16           ({ qemu_build_not_reached(); NULL; })
70e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16           ({ qemu_build_not_reached(); NULL; })
71e06c9f83SRichard Henderson # define gen_helper_fmul8x16al           ({ qemu_build_not_reached(); NULL; })
72e06c9f83SRichard Henderson # define gen_helper_fmul8x16au           ({ qemu_build_not_reached(); NULL; })
73e06c9f83SRichard Henderson # define gen_helper_fmul8x16             ({ qemu_build_not_reached(); NULL; })
74e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16          ({ qemu_build_not_reached(); NULL; })
75e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16          ({ qemu_build_not_reached(); NULL; })
76*f4e18df5SRichard Henderson # define gen_helper_fnegq                ({ qemu_build_not_reached(); NULL; })
77e06c9f83SRichard Henderson # define gen_helper_fpmerge              ({ qemu_build_not_reached(); NULL; })
781617586fSRichard Henderson # define gen_helper_fqtox                ({ qemu_build_not_reached(); NULL; })
79199d43efSRichard Henderson # define gen_helper_fstox                ({ qemu_build_not_reached(); NULL; })
808aa418b3SRichard Henderson # define gen_helper_fxtod                ({ qemu_build_not_reached(); NULL; })
817b8e3e1aSRichard Henderson # define gen_helper_fxtoq                ({ qemu_build_not_reached(); NULL; })
82*f4e18df5SRichard Henderson # define gen_helper_fxtos                ({ qemu_build_not_reached(); NULL; })
83afb04344SRichard Henderson # define gen_helper_pdist                ({ qemu_build_not_reached(); NULL; })
84da681406SRichard Henderson # define FSR_LDXFSR_MASK                        0
85da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK                     0
86668bb9b7SRichard Henderson # define MAXTL_MASK                             0
87af25071cSRichard Henderson #endif
88af25071cSRichard Henderson 
89633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
90633c4283SRichard Henderson #define DYNAMIC_PC         1
91633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
92633c4283SRichard Henderson #define JUMP_PC            2
93633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
94633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
95fcf5ef2aSThomas Huth 
9646bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
9746bb0137SMark Cave-Ayland 
98fcf5ef2aSThomas Huth /* global register indexes */
99fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
100fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
101fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
102fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
103fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
104fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
105fcf5ef2aSThomas Huth static TCGv cpu_y;
106fcf5ef2aSThomas Huth static TCGv cpu_tbr;
107fcf5ef2aSThomas Huth static TCGv cpu_cond;
108fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
109fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
110fcf5ef2aSThomas Huth static TCGv cpu_gsr;
111fcf5ef2aSThomas Huth #else
112af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
113af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
114fcf5ef2aSThomas Huth #endif
115fcf5ef2aSThomas Huth /* Floating point registers */
116fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
117fcf5ef2aSThomas Huth 
118af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
119af25071cSRichard Henderson #ifdef TARGET_SPARC64
120cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
121af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
122af25071cSRichard Henderson #else
123cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
124af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
125af25071cSRichard Henderson #endif
126af25071cSRichard Henderson 
127186e7890SRichard Henderson typedef struct DisasDelayException {
128186e7890SRichard Henderson     struct DisasDelayException *next;
129186e7890SRichard Henderson     TCGLabel *lab;
130186e7890SRichard Henderson     TCGv_i32 excp;
131186e7890SRichard Henderson     /* Saved state at parent insn. */
132186e7890SRichard Henderson     target_ulong pc;
133186e7890SRichard Henderson     target_ulong npc;
134186e7890SRichard Henderson } DisasDelayException;
135186e7890SRichard Henderson 
136fcf5ef2aSThomas Huth typedef struct DisasContext {
137af00be49SEmilio G. Cota     DisasContextBase base;
138fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
139fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
140fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
141fcf5ef2aSThomas Huth     int mem_idx;
142c9b459aaSArtyom Tarasenko     bool fpu_enabled;
143c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
144c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
145c9b459aaSArtyom Tarasenko     bool supervisor;
146c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
147c9b459aaSArtyom Tarasenko     bool hypervisor;
148c9b459aaSArtyom Tarasenko #endif
149c9b459aaSArtyom Tarasenko #endif
150c9b459aaSArtyom Tarasenko 
151fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
152fcf5ef2aSThomas Huth     sparc_def_t *def;
153fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
154fcf5ef2aSThomas Huth     int fprs_dirty;
155fcf5ef2aSThomas Huth     int asi;
156fcf5ef2aSThomas Huth #endif
157186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
158fcf5ef2aSThomas Huth } DisasContext;
159fcf5ef2aSThomas Huth 
160fcf5ef2aSThomas Huth typedef struct {
161fcf5ef2aSThomas Huth     TCGCond cond;
162fcf5ef2aSThomas Huth     bool is_bool;
163fcf5ef2aSThomas Huth     TCGv c1, c2;
164fcf5ef2aSThomas Huth } DisasCompare;
165fcf5ef2aSThomas Huth 
166fcf5ef2aSThomas Huth // This function uses non-native bit order
167fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
168fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
169fcf5ef2aSThomas Huth 
170fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
171fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
172fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
173fcf5ef2aSThomas Huth 
174fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
175fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
176fcf5ef2aSThomas Huth 
177fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
178fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
179fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
180fcf5ef2aSThomas Huth #else
181fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
182fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
183fcf5ef2aSThomas Huth #endif
184fcf5ef2aSThomas Huth 
185fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
186fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
187fcf5ef2aSThomas Huth 
188fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
189fcf5ef2aSThomas Huth 
1900c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
191fcf5ef2aSThomas Huth {
192fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
193fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
194fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
195fcf5ef2aSThomas Huth        we can avoid setting it again.  */
196fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
197fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
198fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
199fcf5ef2aSThomas Huth     }
200fcf5ef2aSThomas Huth #endif
201fcf5ef2aSThomas Huth }
202fcf5ef2aSThomas Huth 
203fcf5ef2aSThomas Huth /* floating point registers moves */
204fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
205fcf5ef2aSThomas Huth {
20636ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
207dc41aa7dSRichard Henderson     if (src & 1) {
208dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
209dc41aa7dSRichard Henderson     } else {
210dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
211fcf5ef2aSThomas Huth     }
212dc41aa7dSRichard Henderson     return ret;
213fcf5ef2aSThomas Huth }
214fcf5ef2aSThomas Huth 
215fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
216fcf5ef2aSThomas Huth {
2178e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2188e7bbc75SRichard Henderson 
2198e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
220fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
221fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
222fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
223fcf5ef2aSThomas Huth }
224fcf5ef2aSThomas Huth 
225fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
226fcf5ef2aSThomas Huth {
22736ab4623SRichard Henderson     return tcg_temp_new_i32();
228fcf5ef2aSThomas Huth }
229fcf5ef2aSThomas Huth 
230fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
231fcf5ef2aSThomas Huth {
232fcf5ef2aSThomas Huth     src = DFPREG(src);
233fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
234fcf5ef2aSThomas Huth }
235fcf5ef2aSThomas Huth 
236fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
237fcf5ef2aSThomas Huth {
238fcf5ef2aSThomas Huth     dst = DFPREG(dst);
239fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
240fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
241fcf5ef2aSThomas Huth }
242fcf5ef2aSThomas Huth 
243fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
244fcf5ef2aSThomas Huth {
245fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
246fcf5ef2aSThomas Huth }
247fcf5ef2aSThomas Huth 
248fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
249fcf5ef2aSThomas Huth {
250ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
251fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
252ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
253fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
254fcf5ef2aSThomas Huth }
255fcf5ef2aSThomas Huth 
256fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
257fcf5ef2aSThomas Huth {
258ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
259fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
260ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
261fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
262fcf5ef2aSThomas Huth }
263fcf5ef2aSThomas Huth 
264fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
265fcf5ef2aSThomas Huth {
266ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
267fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
268ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
269fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
270fcf5ef2aSThomas Huth }
271fcf5ef2aSThomas Huth 
272fcf5ef2aSThomas Huth /* moves */
273fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
274fcf5ef2aSThomas Huth #define supervisor(dc) 0
275fcf5ef2aSThomas Huth #define hypervisor(dc) 0
276fcf5ef2aSThomas Huth #else
277fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
278c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
279c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
280fcf5ef2aSThomas Huth #else
281c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
282668bb9b7SRichard Henderson #define hypervisor(dc) 0
283fcf5ef2aSThomas Huth #endif
284fcf5ef2aSThomas Huth #endif
285fcf5ef2aSThomas Huth 
286b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
287b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
288b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
289b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
290b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
291b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
292fcf5ef2aSThomas Huth #else
293b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
294fcf5ef2aSThomas Huth #endif
295fcf5ef2aSThomas Huth 
2960c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
297fcf5ef2aSThomas Huth {
298b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
299fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
300b1bc09eaSRichard Henderson     }
301fcf5ef2aSThomas Huth }
302fcf5ef2aSThomas Huth 
30323ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
30423ada1b1SRichard Henderson {
30523ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
30623ada1b1SRichard Henderson }
30723ada1b1SRichard Henderson 
3080c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
309fcf5ef2aSThomas Huth {
310fcf5ef2aSThomas Huth     if (reg > 0) {
311fcf5ef2aSThomas Huth         assert(reg < 32);
312fcf5ef2aSThomas Huth         return cpu_regs[reg];
313fcf5ef2aSThomas Huth     } else {
31452123f14SRichard Henderson         TCGv t = tcg_temp_new();
315fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
316fcf5ef2aSThomas Huth         return t;
317fcf5ef2aSThomas Huth     }
318fcf5ef2aSThomas Huth }
319fcf5ef2aSThomas Huth 
3200c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
321fcf5ef2aSThomas Huth {
322fcf5ef2aSThomas Huth     if (reg > 0) {
323fcf5ef2aSThomas Huth         assert(reg < 32);
324fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
325fcf5ef2aSThomas Huth     }
326fcf5ef2aSThomas Huth }
327fcf5ef2aSThomas Huth 
3280c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
329fcf5ef2aSThomas Huth {
330fcf5ef2aSThomas Huth     if (reg > 0) {
331fcf5ef2aSThomas Huth         assert(reg < 32);
332fcf5ef2aSThomas Huth         return cpu_regs[reg];
333fcf5ef2aSThomas Huth     } else {
33452123f14SRichard Henderson         return tcg_temp_new();
335fcf5ef2aSThomas Huth     }
336fcf5ef2aSThomas Huth }
337fcf5ef2aSThomas Huth 
3385645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
339fcf5ef2aSThomas Huth {
3405645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3415645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
342fcf5ef2aSThomas Huth }
343fcf5ef2aSThomas Huth 
3445645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
345fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
346fcf5ef2aSThomas Huth {
347fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
348fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
349fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
350fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
351fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
35207ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
353fcf5ef2aSThomas Huth     } else {
354f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
355fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
356fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
357f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
358fcf5ef2aSThomas Huth     }
359fcf5ef2aSThomas Huth }
360fcf5ef2aSThomas Huth 
361fcf5ef2aSThomas Huth // XXX suboptimal
3620c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
363fcf5ef2aSThomas Huth {
364fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3650b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
366fcf5ef2aSThomas Huth }
367fcf5ef2aSThomas Huth 
3680c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
369fcf5ef2aSThomas Huth {
370fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3710b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
372fcf5ef2aSThomas Huth }
373fcf5ef2aSThomas Huth 
3740c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
375fcf5ef2aSThomas Huth {
376fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3770b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
378fcf5ef2aSThomas Huth }
379fcf5ef2aSThomas Huth 
3800c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
381fcf5ef2aSThomas Huth {
382fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3830b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
384fcf5ef2aSThomas Huth }
385fcf5ef2aSThomas Huth 
3860c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
387fcf5ef2aSThomas Huth {
388fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
389fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
390fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
391fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
392fcf5ef2aSThomas Huth }
393fcf5ef2aSThomas Huth 
394fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
397fcf5ef2aSThomas Huth 
398fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
399fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
400fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
401fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
402fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
403fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
404fcf5ef2aSThomas Huth #else
405fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
406fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
407fcf5ef2aSThomas Huth #endif
408fcf5ef2aSThomas Huth 
409fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
410fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
411fcf5ef2aSThomas Huth 
412fcf5ef2aSThomas Huth     return carry_32;
413fcf5ef2aSThomas Huth }
414fcf5ef2aSThomas Huth 
415fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
416fcf5ef2aSThomas Huth {
417fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
418fcf5ef2aSThomas Huth 
419fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
420fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
421fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
422fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
423fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
424fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
425fcf5ef2aSThomas Huth #else
426fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
427fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
428fcf5ef2aSThomas Huth #endif
429fcf5ef2aSThomas Huth 
430fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
431fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
432fcf5ef2aSThomas Huth 
433fcf5ef2aSThomas Huth     return carry_32;
434fcf5ef2aSThomas Huth }
435fcf5ef2aSThomas Huth 
436420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
437420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
438fcf5ef2aSThomas Huth {
439fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
440fcf5ef2aSThomas Huth 
441420a187dSRichard Henderson #ifdef TARGET_SPARC64
442420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
443420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
444420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
445fcf5ef2aSThomas Huth #else
446420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
447fcf5ef2aSThomas Huth #endif
448fcf5ef2aSThomas Huth 
449fcf5ef2aSThomas Huth     if (update_cc) {
450420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
451fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
452fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
453fcf5ef2aSThomas Huth     }
454fcf5ef2aSThomas Huth }
455fcf5ef2aSThomas Huth 
456420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
457420a187dSRichard Henderson {
458420a187dSRichard Henderson     TCGv discard;
459420a187dSRichard Henderson 
460420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
461420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
462420a187dSRichard Henderson         return;
463420a187dSRichard Henderson     }
464420a187dSRichard Henderson 
465420a187dSRichard Henderson     /*
466420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
467420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
468420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
469420a187dSRichard Henderson      * generated the carry in the first place.
470420a187dSRichard Henderson      */
471420a187dSRichard Henderson     discard = tcg_temp_new();
472420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
473420a187dSRichard Henderson 
474420a187dSRichard Henderson     if (update_cc) {
475420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
476420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
477420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
478420a187dSRichard Henderson     }
479420a187dSRichard Henderson }
480420a187dSRichard Henderson 
481420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
482420a187dSRichard Henderson {
483420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
484420a187dSRichard Henderson }
485420a187dSRichard Henderson 
486420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
487420a187dSRichard Henderson {
488420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
489420a187dSRichard Henderson }
490420a187dSRichard Henderson 
491420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
492420a187dSRichard Henderson {
493420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
494420a187dSRichard Henderson }
495420a187dSRichard Henderson 
496420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
497420a187dSRichard Henderson {
498420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
499420a187dSRichard Henderson }
500420a187dSRichard Henderson 
501420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
502420a187dSRichard Henderson                                     bool update_cc)
503420a187dSRichard Henderson {
504420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
505420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
506420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
507420a187dSRichard Henderson }
508420a187dSRichard Henderson 
509420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
510420a187dSRichard Henderson {
511420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
512420a187dSRichard Henderson }
513420a187dSRichard Henderson 
514420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
515420a187dSRichard Henderson {
516420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
517420a187dSRichard Henderson }
518420a187dSRichard Henderson 
5190c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
520fcf5ef2aSThomas Huth {
521fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
522fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
523fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
524fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
525fcf5ef2aSThomas Huth }
526fcf5ef2aSThomas Huth 
527dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
528dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
529fcf5ef2aSThomas Huth {
530fcf5ef2aSThomas Huth     TCGv carry;
531fcf5ef2aSThomas Huth 
532fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
533fcf5ef2aSThomas Huth     carry = tcg_temp_new();
534fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
535fcf5ef2aSThomas Huth #else
536fcf5ef2aSThomas Huth     carry = carry_32;
537fcf5ef2aSThomas Huth #endif
538fcf5ef2aSThomas Huth 
539fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
540fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
541fcf5ef2aSThomas Huth 
542fcf5ef2aSThomas Huth     if (update_cc) {
543dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
544fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
545fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
546fcf5ef2aSThomas Huth     }
547fcf5ef2aSThomas Huth }
548fcf5ef2aSThomas Huth 
549dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
550dfebb950SRichard Henderson {
551dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
552dfebb950SRichard Henderson }
553dfebb950SRichard Henderson 
554dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
555dfebb950SRichard Henderson {
556dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
557dfebb950SRichard Henderson }
558dfebb950SRichard Henderson 
559dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
560dfebb950SRichard Henderson {
561dfebb950SRichard Henderson     TCGv discard;
562dfebb950SRichard Henderson 
563dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
564dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
565dfebb950SRichard Henderson         return;
566dfebb950SRichard Henderson     }
567dfebb950SRichard Henderson 
568dfebb950SRichard Henderson     /*
569dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
570dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
571dfebb950SRichard Henderson      */
572dfebb950SRichard Henderson     discard = tcg_temp_new();
573dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
574dfebb950SRichard Henderson 
575dfebb950SRichard Henderson     if (update_cc) {
576dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
577dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
578dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
579dfebb950SRichard Henderson     }
580dfebb950SRichard Henderson }
581dfebb950SRichard Henderson 
582dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
583dfebb950SRichard Henderson {
584dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
585dfebb950SRichard Henderson }
586dfebb950SRichard Henderson 
587dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
588dfebb950SRichard Henderson {
589dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
590dfebb950SRichard Henderson }
591dfebb950SRichard Henderson 
592dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
593dfebb950SRichard Henderson                                     bool update_cc)
594dfebb950SRichard Henderson {
595dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
596dfebb950SRichard Henderson 
597dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
598dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
599dfebb950SRichard Henderson }
600dfebb950SRichard Henderson 
601dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
602dfebb950SRichard Henderson {
603dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
604dfebb950SRichard Henderson }
605dfebb950SRichard Henderson 
606dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
607dfebb950SRichard Henderson {
608dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
609dfebb950SRichard Henderson }
610dfebb950SRichard Henderson 
6110c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
612fcf5ef2aSThomas Huth {
613fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
614fcf5ef2aSThomas Huth 
615fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
616fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
617fcf5ef2aSThomas Huth 
618fcf5ef2aSThomas Huth     /* old op:
619fcf5ef2aSThomas Huth     if (!(env->y & 1))
620fcf5ef2aSThomas Huth         T1 = 0;
621fcf5ef2aSThomas Huth     */
62200ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
623fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
624fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
625fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
626fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
627fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
628fcf5ef2aSThomas Huth 
629fcf5ef2aSThomas Huth     // b2 = T0 & 1;
630fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6310b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
63208d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
633fcf5ef2aSThomas Huth 
634fcf5ef2aSThomas Huth     // b1 = N ^ V;
635fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
636fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
637fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
638fcf5ef2aSThomas Huth 
639fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
640fcf5ef2aSThomas Huth     // src1 = T0;
641fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
642fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
643fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
644fcf5ef2aSThomas Huth 
645fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
646fcf5ef2aSThomas Huth 
647fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
648fcf5ef2aSThomas Huth }
649fcf5ef2aSThomas Huth 
6500c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
651fcf5ef2aSThomas Huth {
652fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
653fcf5ef2aSThomas Huth     if (sign_ext) {
654fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
655fcf5ef2aSThomas Huth     } else {
656fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
657fcf5ef2aSThomas Huth     }
658fcf5ef2aSThomas Huth #else
659fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
660fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
661fcf5ef2aSThomas Huth 
662fcf5ef2aSThomas Huth     if (sign_ext) {
663fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
664fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
665fcf5ef2aSThomas Huth     } else {
666fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
667fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
668fcf5ef2aSThomas Huth     }
669fcf5ef2aSThomas Huth 
670fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
671fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
672fcf5ef2aSThomas Huth #endif
673fcf5ef2aSThomas Huth }
674fcf5ef2aSThomas Huth 
6750c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
676fcf5ef2aSThomas Huth {
677fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
678fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
679fcf5ef2aSThomas Huth }
680fcf5ef2aSThomas Huth 
6810c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
682fcf5ef2aSThomas Huth {
683fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
684fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
685fcf5ef2aSThomas Huth }
686fcf5ef2aSThomas Huth 
6874ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2)
6884ee85ea9SRichard Henderson {
6894ee85ea9SRichard Henderson     gen_helper_udivx(dst, tcg_env, src1, src2);
6904ee85ea9SRichard Henderson }
6914ee85ea9SRichard Henderson 
6924ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
6934ee85ea9SRichard Henderson {
6944ee85ea9SRichard Henderson     gen_helper_sdivx(dst, tcg_env, src1, src2);
6954ee85ea9SRichard Henderson }
6964ee85ea9SRichard Henderson 
697c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2)
698c2636853SRichard Henderson {
699c2636853SRichard Henderson     gen_helper_udiv(dst, tcg_env, src1, src2);
700c2636853SRichard Henderson }
701c2636853SRichard Henderson 
702c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
703c2636853SRichard Henderson {
704c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
705c2636853SRichard Henderson }
706c2636853SRichard Henderson 
707c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
708c2636853SRichard Henderson {
709c2636853SRichard Henderson     gen_helper_udiv_cc(dst, tcg_env, src1, src2);
710c2636853SRichard Henderson }
711c2636853SRichard Henderson 
712c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
713c2636853SRichard Henderson {
714c2636853SRichard Henderson     gen_helper_sdiv_cc(dst, tcg_env, src1, src2);
715c2636853SRichard Henderson }
716c2636853SRichard Henderson 
717a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
718a9aba13dSRichard Henderson {
719a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
720a9aba13dSRichard Henderson }
721a9aba13dSRichard Henderson 
722a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
723a9aba13dSRichard Henderson {
724a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
725a9aba13dSRichard Henderson }
726a9aba13dSRichard Henderson 
7279c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
7289c6ec5bcSRichard Henderson {
7299c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
7309c6ec5bcSRichard Henderson }
7319c6ec5bcSRichard Henderson 
73245bfed3bSRichard Henderson #ifndef TARGET_SPARC64
73345bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2)
73445bfed3bSRichard Henderson {
73545bfed3bSRichard Henderson     g_assert_not_reached();
73645bfed3bSRichard Henderson }
73745bfed3bSRichard Henderson #endif
73845bfed3bSRichard Henderson 
73945bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2)
74045bfed3bSRichard Henderson {
74145bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
74245bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 1);
74345bfed3bSRichard Henderson }
74445bfed3bSRichard Henderson 
74545bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2)
74645bfed3bSRichard Henderson {
74745bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
74845bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 2);
74945bfed3bSRichard Henderson }
75045bfed3bSRichard Henderson 
7514b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7524b6edc0aSRichard Henderson {
7534b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7544b6edc0aSRichard Henderson     gen_helper_fpack32(dst, cpu_gsr, src1, src2);
7554b6edc0aSRichard Henderson #else
7564b6edc0aSRichard Henderson     g_assert_not_reached();
7574b6edc0aSRichard Henderson #endif
7584b6edc0aSRichard Henderson }
7594b6edc0aSRichard Henderson 
7604b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2)
7614b6edc0aSRichard Henderson {
7624b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7634b6edc0aSRichard Henderson     TCGv t1, t2, shift;
7644b6edc0aSRichard Henderson 
7654b6edc0aSRichard Henderson     t1 = tcg_temp_new();
7664b6edc0aSRichard Henderson     t2 = tcg_temp_new();
7674b6edc0aSRichard Henderson     shift = tcg_temp_new();
7684b6edc0aSRichard Henderson 
7694b6edc0aSRichard Henderson     tcg_gen_andi_tl(shift, cpu_gsr, 7);
7704b6edc0aSRichard Henderson     tcg_gen_shli_tl(shift, shift, 3);
7714b6edc0aSRichard Henderson     tcg_gen_shl_tl(t1, s1, shift);
7724b6edc0aSRichard Henderson 
7734b6edc0aSRichard Henderson     /*
7744b6edc0aSRichard Henderson      * A shift of 64 does not produce 0 in TCG.  Divide this into a
7754b6edc0aSRichard Henderson      * shift of (up to 63) followed by a constant shift of 1.
7764b6edc0aSRichard Henderson      */
7774b6edc0aSRichard Henderson     tcg_gen_xori_tl(shift, shift, 63);
7784b6edc0aSRichard Henderson     tcg_gen_shr_tl(t2, s2, shift);
7794b6edc0aSRichard Henderson     tcg_gen_shri_tl(t2, t2, 1);
7804b6edc0aSRichard Henderson 
7814b6edc0aSRichard Henderson     tcg_gen_or_tl(dst, t1, t2);
7824b6edc0aSRichard Henderson #else
7834b6edc0aSRichard Henderson     g_assert_not_reached();
7844b6edc0aSRichard Henderson #endif
7854b6edc0aSRichard Henderson }
7864b6edc0aSRichard Henderson 
7874b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7884b6edc0aSRichard Henderson {
7894b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7904b6edc0aSRichard Henderson     gen_helper_bshuffle(dst, cpu_gsr, src1, src2);
7914b6edc0aSRichard Henderson #else
7924b6edc0aSRichard Henderson     g_assert_not_reached();
7934b6edc0aSRichard Henderson #endif
7944b6edc0aSRichard Henderson }
7954b6edc0aSRichard Henderson 
796fcf5ef2aSThomas Huth // 1
7970c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
798fcf5ef2aSThomas Huth {
799fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
800fcf5ef2aSThomas Huth }
801fcf5ef2aSThomas Huth 
802fcf5ef2aSThomas Huth // Z
8030c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
804fcf5ef2aSThomas Huth {
805fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
806fcf5ef2aSThomas Huth }
807fcf5ef2aSThomas Huth 
808fcf5ef2aSThomas Huth // Z | (N ^ V)
8090c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
810fcf5ef2aSThomas Huth {
811fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
812fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
813fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
814fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
815fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
816fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
817fcf5ef2aSThomas Huth }
818fcf5ef2aSThomas Huth 
819fcf5ef2aSThomas Huth // N ^ V
8200c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
821fcf5ef2aSThomas Huth {
822fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
823fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
824fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
825fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
826fcf5ef2aSThomas Huth }
827fcf5ef2aSThomas Huth 
828fcf5ef2aSThomas Huth // C | Z
8290c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
830fcf5ef2aSThomas Huth {
831fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
832fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
833fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
834fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
835fcf5ef2aSThomas Huth }
836fcf5ef2aSThomas Huth 
837fcf5ef2aSThomas Huth // C
8380c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
839fcf5ef2aSThomas Huth {
840fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
841fcf5ef2aSThomas Huth }
842fcf5ef2aSThomas Huth 
843fcf5ef2aSThomas Huth // V
8440c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
845fcf5ef2aSThomas Huth {
846fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
847fcf5ef2aSThomas Huth }
848fcf5ef2aSThomas Huth 
849fcf5ef2aSThomas Huth // 0
8500c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
851fcf5ef2aSThomas Huth {
852fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
853fcf5ef2aSThomas Huth }
854fcf5ef2aSThomas Huth 
855fcf5ef2aSThomas Huth // N
8560c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
857fcf5ef2aSThomas Huth {
858fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
859fcf5ef2aSThomas Huth }
860fcf5ef2aSThomas Huth 
861fcf5ef2aSThomas Huth // !Z
8620c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
863fcf5ef2aSThomas Huth {
864fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
865fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
866fcf5ef2aSThomas Huth }
867fcf5ef2aSThomas Huth 
868fcf5ef2aSThomas Huth // !(Z | (N ^ V))
8690c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
870fcf5ef2aSThomas Huth {
871fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
872fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
873fcf5ef2aSThomas Huth }
874fcf5ef2aSThomas Huth 
875fcf5ef2aSThomas Huth // !(N ^ V)
8760c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
877fcf5ef2aSThomas Huth {
878fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
879fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
880fcf5ef2aSThomas Huth }
881fcf5ef2aSThomas Huth 
882fcf5ef2aSThomas Huth // !(C | Z)
8830c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
884fcf5ef2aSThomas Huth {
885fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
886fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
887fcf5ef2aSThomas Huth }
888fcf5ef2aSThomas Huth 
889fcf5ef2aSThomas Huth // !C
8900c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
891fcf5ef2aSThomas Huth {
892fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
893fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
894fcf5ef2aSThomas Huth }
895fcf5ef2aSThomas Huth 
896fcf5ef2aSThomas Huth // !N
8970c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
898fcf5ef2aSThomas Huth {
899fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
900fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
901fcf5ef2aSThomas Huth }
902fcf5ef2aSThomas Huth 
903fcf5ef2aSThomas Huth // !V
9040c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
905fcf5ef2aSThomas Huth {
906fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
907fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
908fcf5ef2aSThomas Huth }
909fcf5ef2aSThomas Huth 
910fcf5ef2aSThomas Huth /*
911fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
912fcf5ef2aSThomas Huth    0 =
913fcf5ef2aSThomas Huth    1 <
914fcf5ef2aSThomas Huth    2 >
915fcf5ef2aSThomas Huth    3 unordered
916fcf5ef2aSThomas Huth */
9170c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
918fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
919fcf5ef2aSThomas Huth {
920fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
921fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
922fcf5ef2aSThomas Huth }
923fcf5ef2aSThomas Huth 
9240c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
925fcf5ef2aSThomas Huth {
926fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
927fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
928fcf5ef2aSThomas Huth }
929fcf5ef2aSThomas Huth 
930fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
9310c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
932fcf5ef2aSThomas Huth {
933fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
934fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
935fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
936fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
937fcf5ef2aSThomas Huth }
938fcf5ef2aSThomas Huth 
939fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
9400c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
941fcf5ef2aSThomas Huth {
942fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
943fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
944fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
945fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
946fcf5ef2aSThomas Huth }
947fcf5ef2aSThomas Huth 
948fcf5ef2aSThomas Huth // 1 or 3: FCC0
9490c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
950fcf5ef2aSThomas Huth {
951fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
952fcf5ef2aSThomas Huth }
953fcf5ef2aSThomas Huth 
954fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
9550c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
956fcf5ef2aSThomas Huth {
957fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
958fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
959fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
960fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
961fcf5ef2aSThomas Huth }
962fcf5ef2aSThomas Huth 
963fcf5ef2aSThomas Huth // 2 or 3: FCC1
9640c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
965fcf5ef2aSThomas Huth {
966fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
967fcf5ef2aSThomas Huth }
968fcf5ef2aSThomas Huth 
969fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
9700c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
971fcf5ef2aSThomas Huth {
972fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
973fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
974fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
975fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
976fcf5ef2aSThomas Huth }
977fcf5ef2aSThomas Huth 
978fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
9790c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
980fcf5ef2aSThomas Huth {
981fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
982fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
983fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
984fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
985fcf5ef2aSThomas Huth }
986fcf5ef2aSThomas Huth 
987fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
9880c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
989fcf5ef2aSThomas Huth {
990fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
991fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
992fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
993fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
994fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
995fcf5ef2aSThomas Huth }
996fcf5ef2aSThomas Huth 
997fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
9980c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
999fcf5ef2aSThomas Huth {
1000fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1001fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1002fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1003fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
1004fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1005fcf5ef2aSThomas Huth }
1006fcf5ef2aSThomas Huth 
1007fcf5ef2aSThomas Huth // 0 or 2: !FCC0
10080c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
1009fcf5ef2aSThomas Huth {
1010fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1011fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1012fcf5ef2aSThomas Huth }
1013fcf5ef2aSThomas Huth 
1014fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
10150c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
1016fcf5ef2aSThomas Huth {
1017fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1018fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1019fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1020fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
1021fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1022fcf5ef2aSThomas Huth }
1023fcf5ef2aSThomas Huth 
1024fcf5ef2aSThomas Huth // 0 or 1: !FCC1
10250c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
1026fcf5ef2aSThomas Huth {
1027fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
1028fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1029fcf5ef2aSThomas Huth }
1030fcf5ef2aSThomas Huth 
1031fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
10320c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
1033fcf5ef2aSThomas Huth {
1034fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1035fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1036fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1037fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
1038fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1039fcf5ef2aSThomas Huth }
1040fcf5ef2aSThomas Huth 
1041fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
10420c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
1043fcf5ef2aSThomas Huth {
1044fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1045fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1046fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1047fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
1048fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1049fcf5ef2aSThomas Huth }
1050fcf5ef2aSThomas Huth 
10510c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
1052fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
1053fcf5ef2aSThomas Huth {
1054fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
1055fcf5ef2aSThomas Huth 
1056fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
1057fcf5ef2aSThomas Huth 
1058fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
1059fcf5ef2aSThomas Huth 
1060fcf5ef2aSThomas Huth     gen_set_label(l1);
1061fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
1062fcf5ef2aSThomas Huth }
1063fcf5ef2aSThomas Huth 
10640c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
1065fcf5ef2aSThomas Huth {
106600ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
106700ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
106800ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
1069fcf5ef2aSThomas Huth 
1070fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
1071fcf5ef2aSThomas Huth }
1072fcf5ef2aSThomas Huth 
1073fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
1074fcf5ef2aSThomas Huth    have been set for a jump */
10750c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
1076fcf5ef2aSThomas Huth {
1077fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
1078fcf5ef2aSThomas Huth         gen_generic_branch(dc);
107999c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
1080fcf5ef2aSThomas Huth     }
1081fcf5ef2aSThomas Huth }
1082fcf5ef2aSThomas Huth 
10830c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
1084fcf5ef2aSThomas Huth {
1085633c4283SRichard Henderson     if (dc->npc & 3) {
1086633c4283SRichard Henderson         switch (dc->npc) {
1087633c4283SRichard Henderson         case JUMP_PC:
1088fcf5ef2aSThomas Huth             gen_generic_branch(dc);
108999c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
1090633c4283SRichard Henderson             break;
1091633c4283SRichard Henderson         case DYNAMIC_PC:
1092633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1093633c4283SRichard Henderson             break;
1094633c4283SRichard Henderson         default:
1095633c4283SRichard Henderson             g_assert_not_reached();
1096633c4283SRichard Henderson         }
1097633c4283SRichard Henderson     } else {
1098fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1099fcf5ef2aSThomas Huth     }
1100fcf5ef2aSThomas Huth }
1101fcf5ef2aSThomas Huth 
11020c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1103fcf5ef2aSThomas Huth {
1104fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1105fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1106ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1107fcf5ef2aSThomas Huth     }
1108fcf5ef2aSThomas Huth }
1109fcf5ef2aSThomas Huth 
11100c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1111fcf5ef2aSThomas Huth {
1112fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1113fcf5ef2aSThomas Huth     save_npc(dc);
1114fcf5ef2aSThomas Huth }
1115fcf5ef2aSThomas Huth 
1116fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1117fcf5ef2aSThomas Huth {
1118fcf5ef2aSThomas Huth     save_state(dc);
1119ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1120af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1121fcf5ef2aSThomas Huth }
1122fcf5ef2aSThomas Huth 
1123186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1124fcf5ef2aSThomas Huth {
1125186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1126186e7890SRichard Henderson 
1127186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1128186e7890SRichard Henderson     dc->delay_excp_list = e;
1129186e7890SRichard Henderson 
1130186e7890SRichard Henderson     e->lab = gen_new_label();
1131186e7890SRichard Henderson     e->excp = excp;
1132186e7890SRichard Henderson     e->pc = dc->pc;
1133186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1134186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1135186e7890SRichard Henderson     e->npc = dc->npc;
1136186e7890SRichard Henderson 
1137186e7890SRichard Henderson     return e->lab;
1138186e7890SRichard Henderson }
1139186e7890SRichard Henderson 
1140186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1141186e7890SRichard Henderson {
1142186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1143186e7890SRichard Henderson }
1144186e7890SRichard Henderson 
1145186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1146186e7890SRichard Henderson {
1147186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1148186e7890SRichard Henderson     TCGLabel *lab;
1149186e7890SRichard Henderson 
1150186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1151186e7890SRichard Henderson 
1152186e7890SRichard Henderson     flush_cond(dc);
1153186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1154186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1155fcf5ef2aSThomas Huth }
1156fcf5ef2aSThomas Huth 
11570c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1158fcf5ef2aSThomas Huth {
1159633c4283SRichard Henderson     if (dc->npc & 3) {
1160633c4283SRichard Henderson         switch (dc->npc) {
1161633c4283SRichard Henderson         case JUMP_PC:
1162fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1163fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
116499c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1165633c4283SRichard Henderson             break;
1166633c4283SRichard Henderson         case DYNAMIC_PC:
1167633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1168fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1169633c4283SRichard Henderson             dc->pc = dc->npc;
1170633c4283SRichard Henderson             break;
1171633c4283SRichard Henderson         default:
1172633c4283SRichard Henderson             g_assert_not_reached();
1173633c4283SRichard Henderson         }
1174fcf5ef2aSThomas Huth     } else {
1175fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1176fcf5ef2aSThomas Huth     }
1177fcf5ef2aSThomas Huth }
1178fcf5ef2aSThomas Huth 
11790c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1180fcf5ef2aSThomas Huth {
1181fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1182fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1183fcf5ef2aSThomas Huth }
1184fcf5ef2aSThomas Huth 
1185fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1186fcf5ef2aSThomas Huth                         DisasContext *dc)
1187fcf5ef2aSThomas Huth {
1188fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1189fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1190fcf5ef2aSThomas Huth         TCG_COND_EQ,
1191fcf5ef2aSThomas Huth         TCG_COND_LE,
1192fcf5ef2aSThomas Huth         TCG_COND_LT,
1193fcf5ef2aSThomas Huth         TCG_COND_LEU,
1194fcf5ef2aSThomas Huth         TCG_COND_LTU,
1195fcf5ef2aSThomas Huth         -1, /* neg */
1196fcf5ef2aSThomas Huth         -1, /* overflow */
1197fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1198fcf5ef2aSThomas Huth         TCG_COND_NE,
1199fcf5ef2aSThomas Huth         TCG_COND_GT,
1200fcf5ef2aSThomas Huth         TCG_COND_GE,
1201fcf5ef2aSThomas Huth         TCG_COND_GTU,
1202fcf5ef2aSThomas Huth         TCG_COND_GEU,
1203fcf5ef2aSThomas Huth         -1, /* pos */
1204fcf5ef2aSThomas Huth         -1, /* no overflow */
1205fcf5ef2aSThomas Huth     };
1206fcf5ef2aSThomas Huth 
1207fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1208fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1209fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1210fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1211fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1212fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1213fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1214fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1215fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1216fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1217fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1218fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1219fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1220fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1221fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1222fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1223fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1224fcf5ef2aSThomas Huth     };
1225fcf5ef2aSThomas Huth 
1226fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1227fcf5ef2aSThomas Huth     TCGv r_dst;
1228fcf5ef2aSThomas Huth 
1229fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1230fcf5ef2aSThomas Huth     if (xcc) {
1231fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1232fcf5ef2aSThomas Huth     } else {
1233fcf5ef2aSThomas Huth         r_src = cpu_psr;
1234fcf5ef2aSThomas Huth     }
1235fcf5ef2aSThomas Huth #else
1236fcf5ef2aSThomas Huth     r_src = cpu_psr;
1237fcf5ef2aSThomas Huth #endif
1238fcf5ef2aSThomas Huth 
1239fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1240fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1241fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1242fcf5ef2aSThomas Huth     do_compare_dst_0:
1243fcf5ef2aSThomas Huth         cmp->is_bool = false;
124400ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1245fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1246fcf5ef2aSThomas Huth         if (!xcc) {
1247fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1248fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1249fcf5ef2aSThomas Huth             break;
1250fcf5ef2aSThomas Huth         }
1251fcf5ef2aSThomas Huth #endif
1252fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1253fcf5ef2aSThomas Huth         break;
1254fcf5ef2aSThomas Huth 
1255fcf5ef2aSThomas Huth     case CC_OP_SUB:
1256fcf5ef2aSThomas Huth         switch (cond) {
1257fcf5ef2aSThomas Huth         case 6:  /* neg */
1258fcf5ef2aSThomas Huth         case 14: /* pos */
1259fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1260fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1261fcf5ef2aSThomas Huth 
1262fcf5ef2aSThomas Huth         case 7: /* overflow */
1263fcf5ef2aSThomas Huth         case 15: /* !overflow */
1264fcf5ef2aSThomas Huth             goto do_dynamic;
1265fcf5ef2aSThomas Huth 
1266fcf5ef2aSThomas Huth         default:
1267fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1268fcf5ef2aSThomas Huth             cmp->is_bool = false;
1269fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1270fcf5ef2aSThomas Huth             if (!xcc) {
1271fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1272fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1273fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1274fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1275fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1276fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1277fcf5ef2aSThomas Huth                 break;
1278fcf5ef2aSThomas Huth             }
1279fcf5ef2aSThomas Huth #endif
1280fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1281fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1282fcf5ef2aSThomas Huth             break;
1283fcf5ef2aSThomas Huth         }
1284fcf5ef2aSThomas Huth         break;
1285fcf5ef2aSThomas Huth 
1286fcf5ef2aSThomas Huth     default:
1287fcf5ef2aSThomas Huth     do_dynamic:
1288ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1289fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1290fcf5ef2aSThomas Huth         /* FALLTHRU */
1291fcf5ef2aSThomas Huth 
1292fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1293fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1294fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1295fcf5ef2aSThomas Huth         cmp->is_bool = true;
1296fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
129700ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1298fcf5ef2aSThomas Huth 
1299fcf5ef2aSThomas Huth         switch (cond) {
1300fcf5ef2aSThomas Huth         case 0x0:
1301fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1302fcf5ef2aSThomas Huth             break;
1303fcf5ef2aSThomas Huth         case 0x1:
1304fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1305fcf5ef2aSThomas Huth             break;
1306fcf5ef2aSThomas Huth         case 0x2:
1307fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1308fcf5ef2aSThomas Huth             break;
1309fcf5ef2aSThomas Huth         case 0x3:
1310fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1311fcf5ef2aSThomas Huth             break;
1312fcf5ef2aSThomas Huth         case 0x4:
1313fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1314fcf5ef2aSThomas Huth             break;
1315fcf5ef2aSThomas Huth         case 0x5:
1316fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1317fcf5ef2aSThomas Huth             break;
1318fcf5ef2aSThomas Huth         case 0x6:
1319fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1320fcf5ef2aSThomas Huth             break;
1321fcf5ef2aSThomas Huth         case 0x7:
1322fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1323fcf5ef2aSThomas Huth             break;
1324fcf5ef2aSThomas Huth         case 0x8:
1325fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1326fcf5ef2aSThomas Huth             break;
1327fcf5ef2aSThomas Huth         case 0x9:
1328fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1329fcf5ef2aSThomas Huth             break;
1330fcf5ef2aSThomas Huth         case 0xa:
1331fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1332fcf5ef2aSThomas Huth             break;
1333fcf5ef2aSThomas Huth         case 0xb:
1334fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1335fcf5ef2aSThomas Huth             break;
1336fcf5ef2aSThomas Huth         case 0xc:
1337fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1338fcf5ef2aSThomas Huth             break;
1339fcf5ef2aSThomas Huth         case 0xd:
1340fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1341fcf5ef2aSThomas Huth             break;
1342fcf5ef2aSThomas Huth         case 0xe:
1343fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1344fcf5ef2aSThomas Huth             break;
1345fcf5ef2aSThomas Huth         case 0xf:
1346fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1347fcf5ef2aSThomas Huth             break;
1348fcf5ef2aSThomas Huth         }
1349fcf5ef2aSThomas Huth         break;
1350fcf5ef2aSThomas Huth     }
1351fcf5ef2aSThomas Huth }
1352fcf5ef2aSThomas Huth 
1353fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1354fcf5ef2aSThomas Huth {
1355fcf5ef2aSThomas Huth     unsigned int offset;
1356fcf5ef2aSThomas Huth     TCGv r_dst;
1357fcf5ef2aSThomas Huth 
1358fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1359fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1360fcf5ef2aSThomas Huth     cmp->is_bool = true;
1361fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
136200ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1363fcf5ef2aSThomas Huth 
1364fcf5ef2aSThomas Huth     switch (cc) {
1365fcf5ef2aSThomas Huth     default:
1366fcf5ef2aSThomas Huth     case 0x0:
1367fcf5ef2aSThomas Huth         offset = 0;
1368fcf5ef2aSThomas Huth         break;
1369fcf5ef2aSThomas Huth     case 0x1:
1370fcf5ef2aSThomas Huth         offset = 32 - 10;
1371fcf5ef2aSThomas Huth         break;
1372fcf5ef2aSThomas Huth     case 0x2:
1373fcf5ef2aSThomas Huth         offset = 34 - 10;
1374fcf5ef2aSThomas Huth         break;
1375fcf5ef2aSThomas Huth     case 0x3:
1376fcf5ef2aSThomas Huth         offset = 36 - 10;
1377fcf5ef2aSThomas Huth         break;
1378fcf5ef2aSThomas Huth     }
1379fcf5ef2aSThomas Huth 
1380fcf5ef2aSThomas Huth     switch (cond) {
1381fcf5ef2aSThomas Huth     case 0x0:
1382fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1383fcf5ef2aSThomas Huth         break;
1384fcf5ef2aSThomas Huth     case 0x1:
1385fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1386fcf5ef2aSThomas Huth         break;
1387fcf5ef2aSThomas Huth     case 0x2:
1388fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1389fcf5ef2aSThomas Huth         break;
1390fcf5ef2aSThomas Huth     case 0x3:
1391fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1392fcf5ef2aSThomas Huth         break;
1393fcf5ef2aSThomas Huth     case 0x4:
1394fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1395fcf5ef2aSThomas Huth         break;
1396fcf5ef2aSThomas Huth     case 0x5:
1397fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1398fcf5ef2aSThomas Huth         break;
1399fcf5ef2aSThomas Huth     case 0x6:
1400fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1401fcf5ef2aSThomas Huth         break;
1402fcf5ef2aSThomas Huth     case 0x7:
1403fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1404fcf5ef2aSThomas Huth         break;
1405fcf5ef2aSThomas Huth     case 0x8:
1406fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1407fcf5ef2aSThomas Huth         break;
1408fcf5ef2aSThomas Huth     case 0x9:
1409fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1410fcf5ef2aSThomas Huth         break;
1411fcf5ef2aSThomas Huth     case 0xa:
1412fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1413fcf5ef2aSThomas Huth         break;
1414fcf5ef2aSThomas Huth     case 0xb:
1415fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1416fcf5ef2aSThomas Huth         break;
1417fcf5ef2aSThomas Huth     case 0xc:
1418fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1419fcf5ef2aSThomas Huth         break;
1420fcf5ef2aSThomas Huth     case 0xd:
1421fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1422fcf5ef2aSThomas Huth         break;
1423fcf5ef2aSThomas Huth     case 0xe:
1424fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1425fcf5ef2aSThomas Huth         break;
1426fcf5ef2aSThomas Huth     case 0xf:
1427fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1428fcf5ef2aSThomas Huth         break;
1429fcf5ef2aSThomas Huth     }
1430fcf5ef2aSThomas Huth }
1431fcf5ef2aSThomas Huth 
1432fcf5ef2aSThomas Huth // Inverted logic
1433ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1434ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1435fcf5ef2aSThomas Huth     TCG_COND_NE,
1436fcf5ef2aSThomas Huth     TCG_COND_GT,
1437fcf5ef2aSThomas Huth     TCG_COND_GE,
1438ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1439fcf5ef2aSThomas Huth     TCG_COND_EQ,
1440fcf5ef2aSThomas Huth     TCG_COND_LE,
1441fcf5ef2aSThomas Huth     TCG_COND_LT,
1442fcf5ef2aSThomas Huth };
1443fcf5ef2aSThomas Huth 
1444fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1445fcf5ef2aSThomas Huth {
1446fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1447fcf5ef2aSThomas Huth     cmp->is_bool = false;
1448fcf5ef2aSThomas Huth     cmp->c1 = r_src;
144900ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1450fcf5ef2aSThomas Huth }
1451fcf5ef2aSThomas Huth 
1452baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1453baf3dbf2SRichard Henderson {
1454baf3dbf2SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1455baf3dbf2SRichard Henderson }
1456baf3dbf2SRichard Henderson 
1457baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src)
1458baf3dbf2SRichard Henderson {
1459baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1460baf3dbf2SRichard Henderson     tcg_gen_mov_i32(dst, src);
1461baf3dbf2SRichard Henderson }
1462baf3dbf2SRichard Henderson 
1463baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src)
1464baf3dbf2SRichard Henderson {
1465baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1466baf3dbf2SRichard Henderson     gen_helper_fnegs(dst, src);
1467baf3dbf2SRichard Henderson }
1468baf3dbf2SRichard Henderson 
1469baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src)
1470baf3dbf2SRichard Henderson {
1471baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1472baf3dbf2SRichard Henderson     gen_helper_fabss(dst, src);
1473baf3dbf2SRichard Henderson }
1474baf3dbf2SRichard Henderson 
1475c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src)
1476c6d83e4fSRichard Henderson {
1477c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1478c6d83e4fSRichard Henderson     tcg_gen_mov_i64(dst, src);
1479c6d83e4fSRichard Henderson }
1480c6d83e4fSRichard Henderson 
1481c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src)
1482c6d83e4fSRichard Henderson {
1483c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1484c6d83e4fSRichard Henderson     gen_helper_fnegd(dst, src);
1485c6d83e4fSRichard Henderson }
1486c6d83e4fSRichard Henderson 
1487c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src)
1488c6d83e4fSRichard Henderson {
1489c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1490c6d83e4fSRichard Henderson     gen_helper_fabsd(dst, src);
1491c6d83e4fSRichard Henderson }
1492c6d83e4fSRichard Henderson 
1493fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
14940c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1495fcf5ef2aSThomas Huth {
1496fcf5ef2aSThomas Huth     switch (fccno) {
1497fcf5ef2aSThomas Huth     case 0:
1498ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1499fcf5ef2aSThomas Huth         break;
1500fcf5ef2aSThomas Huth     case 1:
1501ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1502fcf5ef2aSThomas Huth         break;
1503fcf5ef2aSThomas Huth     case 2:
1504ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1505fcf5ef2aSThomas Huth         break;
1506fcf5ef2aSThomas Huth     case 3:
1507ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1508fcf5ef2aSThomas Huth         break;
1509fcf5ef2aSThomas Huth     }
1510fcf5ef2aSThomas Huth }
1511fcf5ef2aSThomas Huth 
15120c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1513fcf5ef2aSThomas Huth {
1514fcf5ef2aSThomas Huth     switch (fccno) {
1515fcf5ef2aSThomas Huth     case 0:
1516ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1517fcf5ef2aSThomas Huth         break;
1518fcf5ef2aSThomas Huth     case 1:
1519ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1520fcf5ef2aSThomas Huth         break;
1521fcf5ef2aSThomas Huth     case 2:
1522ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1523fcf5ef2aSThomas Huth         break;
1524fcf5ef2aSThomas Huth     case 3:
1525ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1526fcf5ef2aSThomas Huth         break;
1527fcf5ef2aSThomas Huth     }
1528fcf5ef2aSThomas Huth }
1529fcf5ef2aSThomas Huth 
15300c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1531fcf5ef2aSThomas Huth {
1532fcf5ef2aSThomas Huth     switch (fccno) {
1533fcf5ef2aSThomas Huth     case 0:
1534ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1535fcf5ef2aSThomas Huth         break;
1536fcf5ef2aSThomas Huth     case 1:
1537ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1538fcf5ef2aSThomas Huth         break;
1539fcf5ef2aSThomas Huth     case 2:
1540ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1541fcf5ef2aSThomas Huth         break;
1542fcf5ef2aSThomas Huth     case 3:
1543ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1544fcf5ef2aSThomas Huth         break;
1545fcf5ef2aSThomas Huth     }
1546fcf5ef2aSThomas Huth }
1547fcf5ef2aSThomas Huth 
15480c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1549fcf5ef2aSThomas Huth {
1550fcf5ef2aSThomas Huth     switch (fccno) {
1551fcf5ef2aSThomas Huth     case 0:
1552ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1553fcf5ef2aSThomas Huth         break;
1554fcf5ef2aSThomas Huth     case 1:
1555ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1556fcf5ef2aSThomas Huth         break;
1557fcf5ef2aSThomas Huth     case 2:
1558ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1559fcf5ef2aSThomas Huth         break;
1560fcf5ef2aSThomas Huth     case 3:
1561ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1562fcf5ef2aSThomas Huth         break;
1563fcf5ef2aSThomas Huth     }
1564fcf5ef2aSThomas Huth }
1565fcf5ef2aSThomas Huth 
15660c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1567fcf5ef2aSThomas Huth {
1568fcf5ef2aSThomas Huth     switch (fccno) {
1569fcf5ef2aSThomas Huth     case 0:
1570ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1571fcf5ef2aSThomas Huth         break;
1572fcf5ef2aSThomas Huth     case 1:
1573ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1574fcf5ef2aSThomas Huth         break;
1575fcf5ef2aSThomas Huth     case 2:
1576ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1577fcf5ef2aSThomas Huth         break;
1578fcf5ef2aSThomas Huth     case 3:
1579ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1580fcf5ef2aSThomas Huth         break;
1581fcf5ef2aSThomas Huth     }
1582fcf5ef2aSThomas Huth }
1583fcf5ef2aSThomas Huth 
15840c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1585fcf5ef2aSThomas Huth {
1586fcf5ef2aSThomas Huth     switch (fccno) {
1587fcf5ef2aSThomas Huth     case 0:
1588ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1589fcf5ef2aSThomas Huth         break;
1590fcf5ef2aSThomas Huth     case 1:
1591ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1592fcf5ef2aSThomas Huth         break;
1593fcf5ef2aSThomas Huth     case 2:
1594ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1595fcf5ef2aSThomas Huth         break;
1596fcf5ef2aSThomas Huth     case 3:
1597ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1598fcf5ef2aSThomas Huth         break;
1599fcf5ef2aSThomas Huth     }
1600fcf5ef2aSThomas Huth }
1601fcf5ef2aSThomas Huth 
1602fcf5ef2aSThomas Huth #else
1603fcf5ef2aSThomas Huth 
16040c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1605fcf5ef2aSThomas Huth {
1606ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1607fcf5ef2aSThomas Huth }
1608fcf5ef2aSThomas Huth 
16090c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1610fcf5ef2aSThomas Huth {
1611ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1612fcf5ef2aSThomas Huth }
1613fcf5ef2aSThomas Huth 
16140c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1615fcf5ef2aSThomas Huth {
1616ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1617fcf5ef2aSThomas Huth }
1618fcf5ef2aSThomas Huth 
16190c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1620fcf5ef2aSThomas Huth {
1621ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1622fcf5ef2aSThomas Huth }
1623fcf5ef2aSThomas Huth 
16240c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1625fcf5ef2aSThomas Huth {
1626ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1627fcf5ef2aSThomas Huth }
1628fcf5ef2aSThomas Huth 
16290c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1630fcf5ef2aSThomas Huth {
1631ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1632fcf5ef2aSThomas Huth }
1633fcf5ef2aSThomas Huth #endif
1634fcf5ef2aSThomas Huth 
1635fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1636fcf5ef2aSThomas Huth {
1637fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1638fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1639fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1640fcf5ef2aSThomas Huth }
1641fcf5ef2aSThomas Huth 
1642fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1643fcf5ef2aSThomas Huth {
1644fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1645fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1646fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1647fcf5ef2aSThomas Huth         return 1;
1648fcf5ef2aSThomas Huth     }
1649fcf5ef2aSThomas Huth #endif
1650fcf5ef2aSThomas Huth     return 0;
1651fcf5ef2aSThomas Huth }
1652fcf5ef2aSThomas Huth 
1653fcf5ef2aSThomas Huth /* asi moves */
1654fcf5ef2aSThomas Huth typedef enum {
1655fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1656fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1657fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1658fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1659fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1660fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1661fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1662fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1663fcf5ef2aSThomas Huth } ASIType;
1664fcf5ef2aSThomas Huth 
1665fcf5ef2aSThomas Huth typedef struct {
1666fcf5ef2aSThomas Huth     ASIType type;
1667fcf5ef2aSThomas Huth     int asi;
1668fcf5ef2aSThomas Huth     int mem_idx;
166914776ab5STony Nguyen     MemOp memop;
1670fcf5ef2aSThomas Huth } DisasASI;
1671fcf5ef2aSThomas Huth 
1672811cc0b0SRichard Henderson /*
1673811cc0b0SRichard Henderson  * Build DisasASI.
1674811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1675811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1676811cc0b0SRichard Henderson  */
1677811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1678fcf5ef2aSThomas Huth {
1679fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1680fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1681fcf5ef2aSThomas Huth 
1682811cc0b0SRichard Henderson     if (asi == -1) {
1683811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1684811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1685811cc0b0SRichard Henderson         goto done;
1686811cc0b0SRichard Henderson     }
1687811cc0b0SRichard Henderson 
1688fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1689fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1690811cc0b0SRichard Henderson     if (asi < 0) {
1691fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1692fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1693fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1694fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1695fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1696fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1697fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1698fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1699fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1700fcf5ef2aSThomas Huth         switch (asi) {
1701fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1702fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1703fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1704fcf5ef2aSThomas Huth             break;
1705fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1706fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1707fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1708fcf5ef2aSThomas Huth             break;
1709fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1710fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1711fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1712fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1713fcf5ef2aSThomas Huth             break;
1714fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1715fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1716fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1717fcf5ef2aSThomas Huth             break;
1718fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1719fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1720fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1721fcf5ef2aSThomas Huth             break;
1722fcf5ef2aSThomas Huth         }
17236e10f37cSKONRAD Frederic 
17246e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
17256e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
17266e10f37cSKONRAD Frederic          */
17276e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1728fcf5ef2aSThomas Huth     } else {
1729fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1730fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1731fcf5ef2aSThomas Huth     }
1732fcf5ef2aSThomas Huth #else
1733811cc0b0SRichard Henderson     if (asi < 0) {
1734fcf5ef2aSThomas Huth         asi = dc->asi;
1735fcf5ef2aSThomas Huth     }
1736fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1737fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1738fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1739fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1740fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1741fcf5ef2aSThomas Huth        done properly in the helper.  */
1742fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1743fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1744fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1745fcf5ef2aSThomas Huth     } else {
1746fcf5ef2aSThomas Huth         switch (asi) {
1747fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1748fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1749fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1750fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1751fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1752fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1753fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1754fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1755fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1756fcf5ef2aSThomas Huth             break;
1757fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1758fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1759fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1760fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1761fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1762fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
17639a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
176484f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
17659a10756dSArtyom Tarasenko             } else {
1766fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
17679a10756dSArtyom Tarasenko             }
1768fcf5ef2aSThomas Huth             break;
1769fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1770fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1771fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1772fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1773fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1774fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1775fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1776fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1777fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1778fcf5ef2aSThomas Huth             break;
1779fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1780fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1781fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1782fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1783fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1784fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1785fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1786fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1787fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1788fcf5ef2aSThomas Huth             break;
1789fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1790fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1791fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1792fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1793fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1794fcf5ef2aSThomas Huth         case ASI_BLK_S:
1795fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1796fcf5ef2aSThomas Huth         case ASI_FL8_S:
1797fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1798fcf5ef2aSThomas Huth         case ASI_FL16_S:
1799fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1800fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1801fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1802fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1803fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1804fcf5ef2aSThomas Huth             }
1805fcf5ef2aSThomas Huth             break;
1806fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1807fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1808fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1809fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1810fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1811fcf5ef2aSThomas Huth         case ASI_BLK_P:
1812fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1813fcf5ef2aSThomas Huth         case ASI_FL8_P:
1814fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1815fcf5ef2aSThomas Huth         case ASI_FL16_P:
1816fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1817fcf5ef2aSThomas Huth             break;
1818fcf5ef2aSThomas Huth         }
1819fcf5ef2aSThomas Huth         switch (asi) {
1820fcf5ef2aSThomas Huth         case ASI_REAL:
1821fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1822fcf5ef2aSThomas Huth         case ASI_REAL_L:
1823fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1824fcf5ef2aSThomas Huth         case ASI_N:
1825fcf5ef2aSThomas Huth         case ASI_NL:
1826fcf5ef2aSThomas Huth         case ASI_AIUP:
1827fcf5ef2aSThomas Huth         case ASI_AIUPL:
1828fcf5ef2aSThomas Huth         case ASI_AIUS:
1829fcf5ef2aSThomas Huth         case ASI_AIUSL:
1830fcf5ef2aSThomas Huth         case ASI_S:
1831fcf5ef2aSThomas Huth         case ASI_SL:
1832fcf5ef2aSThomas Huth         case ASI_P:
1833fcf5ef2aSThomas Huth         case ASI_PL:
1834fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1835fcf5ef2aSThomas Huth             break;
1836fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
1837fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
1838fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1839fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1840fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1841fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1842fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1843fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1844fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1845fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1846fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1847fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1848fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1849fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1850fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1851fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
1852fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
1853fcf5ef2aSThomas Huth             break;
1854fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1855fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1856fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1857fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1858fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1859fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1860fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1861fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1862fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1863fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1864fcf5ef2aSThomas Huth         case ASI_BLK_S:
1865fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1866fcf5ef2aSThomas Huth         case ASI_BLK_P:
1867fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1868fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
1869fcf5ef2aSThomas Huth             break;
1870fcf5ef2aSThomas Huth         case ASI_FL8_S:
1871fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1872fcf5ef2aSThomas Huth         case ASI_FL8_P:
1873fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1874fcf5ef2aSThomas Huth             memop = MO_UB;
1875fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1876fcf5ef2aSThomas Huth             break;
1877fcf5ef2aSThomas Huth         case ASI_FL16_S:
1878fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1879fcf5ef2aSThomas Huth         case ASI_FL16_P:
1880fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1881fcf5ef2aSThomas Huth             memop = MO_TEUW;
1882fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1883fcf5ef2aSThomas Huth             break;
1884fcf5ef2aSThomas Huth         }
1885fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
1886fcf5ef2aSThomas Huth         if (asi & 8) {
1887fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
1888fcf5ef2aSThomas Huth         }
1889fcf5ef2aSThomas Huth     }
1890fcf5ef2aSThomas Huth #endif
1891fcf5ef2aSThomas Huth 
1892811cc0b0SRichard Henderson  done:
1893fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
1894fcf5ef2aSThomas Huth }
1895fcf5ef2aSThomas Huth 
1896a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
1897a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a,
1898a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1899a76779eeSRichard Henderson {
1900a76779eeSRichard Henderson     g_assert_not_reached();
1901a76779eeSRichard Henderson }
1902a76779eeSRichard Henderson 
1903a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r,
1904a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1905a76779eeSRichard Henderson {
1906a76779eeSRichard Henderson     g_assert_not_reached();
1907a76779eeSRichard Henderson }
1908a76779eeSRichard Henderson #endif
1909a76779eeSRichard Henderson 
191042071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
1911fcf5ef2aSThomas Huth {
1912c03a0fd1SRichard Henderson     switch (da->type) {
1913fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1914fcf5ef2aSThomas Huth         break;
1915fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
1916fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1917fcf5ef2aSThomas Huth         break;
1918fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
1919c03a0fd1SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN);
1920fcf5ef2aSThomas Huth         break;
1921fcf5ef2aSThomas Huth     default:
1922fcf5ef2aSThomas Huth         {
1923c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
1924c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
1925fcf5ef2aSThomas Huth 
1926fcf5ef2aSThomas Huth             save_state(dc);
1927fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1928ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
1929fcf5ef2aSThomas Huth #else
1930fcf5ef2aSThomas Huth             {
1931fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
1932ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
1933fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
1934fcf5ef2aSThomas Huth             }
1935fcf5ef2aSThomas Huth #endif
1936fcf5ef2aSThomas Huth         }
1937fcf5ef2aSThomas Huth         break;
1938fcf5ef2aSThomas Huth     }
1939fcf5ef2aSThomas Huth }
1940fcf5ef2aSThomas Huth 
194142071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr)
1942c03a0fd1SRichard Henderson {
1943c03a0fd1SRichard Henderson     switch (da->type) {
1944fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1945fcf5ef2aSThomas Huth         break;
1946c03a0fd1SRichard Henderson 
1947fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
1948c03a0fd1SRichard Henderson         if (TARGET_LONG_BITS == 32) {
1949fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
1950fcf5ef2aSThomas Huth             break;
1951c03a0fd1SRichard Henderson         } else if (!(dc->def->features & CPU_FEATURE_HYPV)) {
19523390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
19533390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
1954fcf5ef2aSThomas Huth             break;
1955c03a0fd1SRichard Henderson         }
1956c03a0fd1SRichard Henderson         /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */
1957c03a0fd1SRichard Henderson         /* fall through */
1958c03a0fd1SRichard Henderson 
1959c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
1960c03a0fd1SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN);
1961c03a0fd1SRichard Henderson         break;
1962c03a0fd1SRichard Henderson 
1963fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
1964c03a0fd1SRichard Henderson         assert(TARGET_LONG_BITS == 32);
1965fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
1966fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
1967fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
1968fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
1969fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
1970fcf5ef2aSThomas Huth         {
1971fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
1972fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
197300ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
1974fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
1975fcf5ef2aSThomas Huth             int i;
1976fcf5ef2aSThomas Huth 
1977fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
1978fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
1979fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
1980fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
1981fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
1982c03a0fd1SRichard Henderson                 tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL);
1983c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL);
1984fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
1985fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
1986fcf5ef2aSThomas Huth             }
1987fcf5ef2aSThomas Huth         }
1988fcf5ef2aSThomas Huth         break;
1989c03a0fd1SRichard Henderson 
1990fcf5ef2aSThomas Huth     default:
1991fcf5ef2aSThomas Huth         {
1992c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
1993c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
1994fcf5ef2aSThomas Huth 
1995fcf5ef2aSThomas Huth             save_state(dc);
1996fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1997ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
1998fcf5ef2aSThomas Huth #else
1999fcf5ef2aSThomas Huth             {
2000fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2001fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2002ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2003fcf5ef2aSThomas Huth             }
2004fcf5ef2aSThomas Huth #endif
2005fcf5ef2aSThomas Huth 
2006fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2007fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2008fcf5ef2aSThomas Huth         }
2009fcf5ef2aSThomas Huth         break;
2010fcf5ef2aSThomas Huth     }
2011fcf5ef2aSThomas Huth }
2012fcf5ef2aSThomas Huth 
2013dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da,
2014c03a0fd1SRichard Henderson                          TCGv dst, TCGv src, TCGv addr)
2015c03a0fd1SRichard Henderson {
2016c03a0fd1SRichard Henderson     switch (da->type) {
2017c03a0fd1SRichard Henderson     case GET_ASI_EXCP:
2018c03a0fd1SRichard Henderson         break;
2019c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2020dca544b9SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, src,
2021dca544b9SRichard Henderson                                da->mem_idx, da->memop | MO_ALIGN);
2022c03a0fd1SRichard Henderson         break;
2023c03a0fd1SRichard Henderson     default:
2024c03a0fd1SRichard Henderson         /* ??? Should be DAE_invalid_asi.  */
2025c03a0fd1SRichard Henderson         gen_exception(dc, TT_DATA_ACCESS);
2026c03a0fd1SRichard Henderson         break;
2027c03a0fd1SRichard Henderson     }
2028c03a0fd1SRichard Henderson }
2029c03a0fd1SRichard Henderson 
2030d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da,
2031c03a0fd1SRichard Henderson                         TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr)
2032c03a0fd1SRichard Henderson {
2033c03a0fd1SRichard Henderson     switch (da->type) {
2034fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2035c03a0fd1SRichard Henderson         return;
2036fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2037c03a0fd1SRichard Henderson         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv,
2038c03a0fd1SRichard Henderson                                   da->mem_idx, da->memop | MO_ALIGN);
2039fcf5ef2aSThomas Huth         break;
2040fcf5ef2aSThomas Huth     default:
2041fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2042fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2043fcf5ef2aSThomas Huth         break;
2044fcf5ef2aSThomas Huth     }
2045fcf5ef2aSThomas Huth }
2046fcf5ef2aSThomas Huth 
2047cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2048c03a0fd1SRichard Henderson {
2049c03a0fd1SRichard Henderson     switch (da->type) {
2050fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2051fcf5ef2aSThomas Huth         break;
2052fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2053cf07cd1eSRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff),
2054cf07cd1eSRichard Henderson                                da->mem_idx, MO_UB);
2055fcf5ef2aSThomas Huth         break;
2056fcf5ef2aSThomas Huth     default:
20573db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
20583db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2059af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2060ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
20613db010c3SRichard Henderson         } else {
2062c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
206300ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
20643db010c3SRichard Henderson             TCGv_i64 s64, t64;
20653db010c3SRichard Henderson 
20663db010c3SRichard Henderson             save_state(dc);
20673db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2068ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
20693db010c3SRichard Henderson 
207000ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2071ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
20723db010c3SRichard Henderson 
20733db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
20743db010c3SRichard Henderson 
20753db010c3SRichard Henderson             /* End the TB.  */
20763db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
20773db010c3SRichard Henderson         }
2078fcf5ef2aSThomas Huth         break;
2079fcf5ef2aSThomas Huth     }
2080fcf5ef2aSThomas Huth }
2081fcf5ef2aSThomas Huth 
2082287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
20833259b9e2SRichard Henderson                         TCGv addr, int rd)
2084fcf5ef2aSThomas Huth {
20853259b9e2SRichard Henderson     MemOp memop = da->memop;
20863259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2087fcf5ef2aSThomas Huth     TCGv_i32 d32;
2088fcf5ef2aSThomas Huth     TCGv_i64 d64;
2089287b1152SRichard Henderson     TCGv addr_tmp;
2090fcf5ef2aSThomas Huth 
20913259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
20923259b9e2SRichard Henderson     if (size == MO_128) {
20933259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
20943259b9e2SRichard Henderson     }
20953259b9e2SRichard Henderson 
20963259b9e2SRichard Henderson     switch (da->type) {
2097fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2098fcf5ef2aSThomas Huth         break;
2099fcf5ef2aSThomas Huth 
2100fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
21013259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2102fcf5ef2aSThomas Huth         switch (size) {
21033259b9e2SRichard Henderson         case MO_32:
2104fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
21053259b9e2SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop);
2106fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2107fcf5ef2aSThomas Huth             break;
21083259b9e2SRichard Henderson 
21093259b9e2SRichard Henderson         case MO_64:
21103259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop);
2111fcf5ef2aSThomas Huth             break;
21123259b9e2SRichard Henderson 
21133259b9e2SRichard Henderson         case MO_128:
2114fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
21153259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop);
2116287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2117287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2118287b1152SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2119fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2120fcf5ef2aSThomas Huth             break;
2121fcf5ef2aSThomas Huth         default:
2122fcf5ef2aSThomas Huth             g_assert_not_reached();
2123fcf5ef2aSThomas Huth         }
2124fcf5ef2aSThomas Huth         break;
2125fcf5ef2aSThomas Huth 
2126fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2127fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
21283259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2129fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2130287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2131287b1152SRichard Henderson             for (int i = 0; ; ++i) {
21323259b9e2SRichard Henderson                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
21333259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2134fcf5ef2aSThomas Huth                 if (i == 7) {
2135fcf5ef2aSThomas Huth                     break;
2136fcf5ef2aSThomas Huth                 }
2137287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2138287b1152SRichard Henderson                 addr = addr_tmp;
2139fcf5ef2aSThomas Huth             }
2140fcf5ef2aSThomas Huth         } else {
2141fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2142fcf5ef2aSThomas Huth         }
2143fcf5ef2aSThomas Huth         break;
2144fcf5ef2aSThomas Huth 
2145fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2146fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
21473259b9e2SRichard Henderson         if (orig_size == MO_64) {
21483259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
21493259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2150fcf5ef2aSThomas Huth         } else {
2151fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2152fcf5ef2aSThomas Huth         }
2153fcf5ef2aSThomas Huth         break;
2154fcf5ef2aSThomas Huth 
2155fcf5ef2aSThomas Huth     default:
2156fcf5ef2aSThomas Huth         {
21573259b9e2SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
21583259b9e2SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2159fcf5ef2aSThomas Huth 
2160fcf5ef2aSThomas Huth             save_state(dc);
2161fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2162fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2163fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2164fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2165fcf5ef2aSThomas Huth             switch (size) {
21663259b9e2SRichard Henderson             case MO_32:
2167fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2168ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2169fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2170fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2171fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2172fcf5ef2aSThomas Huth                 break;
21733259b9e2SRichard Henderson             case MO_64:
21743259b9e2SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr,
21753259b9e2SRichard Henderson                                   r_asi, r_mop);
2176fcf5ef2aSThomas Huth                 break;
21773259b9e2SRichard Henderson             case MO_128:
2178fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2179ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2180287b1152SRichard Henderson                 addr_tmp = tcg_temp_new();
2181287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2182287b1152SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp,
21833259b9e2SRichard Henderson                                   r_asi, r_mop);
2184fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2185fcf5ef2aSThomas Huth                 break;
2186fcf5ef2aSThomas Huth             default:
2187fcf5ef2aSThomas Huth                 g_assert_not_reached();
2188fcf5ef2aSThomas Huth             }
2189fcf5ef2aSThomas Huth         }
2190fcf5ef2aSThomas Huth         break;
2191fcf5ef2aSThomas Huth     }
2192fcf5ef2aSThomas Huth }
2193fcf5ef2aSThomas Huth 
2194287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
21953259b9e2SRichard Henderson                         TCGv addr, int rd)
21963259b9e2SRichard Henderson {
21973259b9e2SRichard Henderson     MemOp memop = da->memop;
21983259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2199fcf5ef2aSThomas Huth     TCGv_i32 d32;
2200287b1152SRichard Henderson     TCGv addr_tmp;
2201fcf5ef2aSThomas Huth 
22023259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
22033259b9e2SRichard Henderson     if (size == MO_128) {
22043259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
22053259b9e2SRichard Henderson     }
22063259b9e2SRichard Henderson 
22073259b9e2SRichard Henderson     switch (da->type) {
2208fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2209fcf5ef2aSThomas Huth         break;
2210fcf5ef2aSThomas Huth 
2211fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
22123259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2213fcf5ef2aSThomas Huth         switch (size) {
22143259b9e2SRichard Henderson         case MO_32:
2215fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
22163259b9e2SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN);
2217fcf5ef2aSThomas Huth             break;
22183259b9e2SRichard Henderson         case MO_64:
22193259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22203259b9e2SRichard Henderson                                 memop | MO_ALIGN_4);
2221fcf5ef2aSThomas Huth             break;
22223259b9e2SRichard Henderson         case MO_128:
2223fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2224fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2225fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2226fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2227fcf5ef2aSThomas Huth                write.  */
22283259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22293259b9e2SRichard Henderson                                 memop | MO_ALIGN_16);
2230287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2231287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2232287b1152SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2233fcf5ef2aSThomas Huth             break;
2234fcf5ef2aSThomas Huth         default:
2235fcf5ef2aSThomas Huth             g_assert_not_reached();
2236fcf5ef2aSThomas Huth         }
2237fcf5ef2aSThomas Huth         break;
2238fcf5ef2aSThomas Huth 
2239fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2240fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
22413259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2242fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2243287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2244287b1152SRichard Henderson             for (int i = 0; ; ++i) {
22453259b9e2SRichard Henderson                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
22463259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2247fcf5ef2aSThomas Huth                 if (i == 7) {
2248fcf5ef2aSThomas Huth                     break;
2249fcf5ef2aSThomas Huth                 }
2250287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2251287b1152SRichard Henderson                 addr = addr_tmp;
2252fcf5ef2aSThomas Huth             }
2253fcf5ef2aSThomas Huth         } else {
2254fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2255fcf5ef2aSThomas Huth         }
2256fcf5ef2aSThomas Huth         break;
2257fcf5ef2aSThomas Huth 
2258fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2259fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
22603259b9e2SRichard Henderson         if (orig_size == MO_64) {
22613259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22623259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2263fcf5ef2aSThomas Huth         } else {
2264fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2265fcf5ef2aSThomas Huth         }
2266fcf5ef2aSThomas Huth         break;
2267fcf5ef2aSThomas Huth 
2268fcf5ef2aSThomas Huth     default:
2269fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2270fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2271fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2272fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2273fcf5ef2aSThomas Huth         break;
2274fcf5ef2aSThomas Huth     }
2275fcf5ef2aSThomas Huth }
2276fcf5ef2aSThomas Huth 
227742071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2278fcf5ef2aSThomas Huth {
2279a76779eeSRichard Henderson     TCGv hi = gen_dest_gpr(dc, rd);
2280a76779eeSRichard Henderson     TCGv lo = gen_dest_gpr(dc, rd + 1);
2281fcf5ef2aSThomas Huth 
2282c03a0fd1SRichard Henderson     switch (da->type) {
2283fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2284fcf5ef2aSThomas Huth         return;
2285fcf5ef2aSThomas Huth 
2286fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2287ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2288ebbbec92SRichard Henderson         {
2289ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2290ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2291ebbbec92SRichard Henderson 
2292ebbbec92SRichard Henderson             tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop);
2293ebbbec92SRichard Henderson             /*
2294ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2295ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE load, so must swap
2296ebbbec92SRichard Henderson              * the order of the writebacks.
2297ebbbec92SRichard Henderson              */
2298ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2299ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(lo, hi, t);
2300ebbbec92SRichard Henderson             } else {
2301ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(hi, lo, t);
2302ebbbec92SRichard Henderson             }
2303ebbbec92SRichard Henderson         }
2304fcf5ef2aSThomas Huth         break;
2305ebbbec92SRichard Henderson #else
2306ebbbec92SRichard Henderson         g_assert_not_reached();
2307ebbbec92SRichard Henderson #endif
2308fcf5ef2aSThomas Huth 
2309fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2310fcf5ef2aSThomas Huth         {
2311fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2312fcf5ef2aSThomas Huth 
2313c03a0fd1SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN);
2314fcf5ef2aSThomas Huth 
2315fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2316fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2317fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2318c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2319a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2320fcf5ef2aSThomas Huth             } else {
2321a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2322fcf5ef2aSThomas Huth             }
2323fcf5ef2aSThomas Huth         }
2324fcf5ef2aSThomas Huth         break;
2325fcf5ef2aSThomas Huth 
2326fcf5ef2aSThomas Huth     default:
2327fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2328fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2329fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2330fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2331fcf5ef2aSThomas Huth         {
2332c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2333c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2334fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2335fcf5ef2aSThomas Huth 
2336fcf5ef2aSThomas Huth             save_state(dc);
2337ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2338fcf5ef2aSThomas Huth 
2339fcf5ef2aSThomas Huth             /* See above.  */
2340c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2341a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2342fcf5ef2aSThomas Huth             } else {
2343a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2344fcf5ef2aSThomas Huth             }
2345fcf5ef2aSThomas Huth         }
2346fcf5ef2aSThomas Huth         break;
2347fcf5ef2aSThomas Huth     }
2348fcf5ef2aSThomas Huth 
2349fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2350fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2351fcf5ef2aSThomas Huth }
2352fcf5ef2aSThomas Huth 
235342071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2354c03a0fd1SRichard Henderson {
2355c03a0fd1SRichard Henderson     TCGv hi = gen_load_gpr(dc, rd);
2356fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2357fcf5ef2aSThomas Huth 
2358c03a0fd1SRichard Henderson     switch (da->type) {
2359fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2360fcf5ef2aSThomas Huth         break;
2361fcf5ef2aSThomas Huth 
2362fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2363ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2364ebbbec92SRichard Henderson         {
2365ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2366ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2367ebbbec92SRichard Henderson 
2368ebbbec92SRichard Henderson             /*
2369ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2370ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE store, so must swap
2371ebbbec92SRichard Henderson              * the order of the construction.
2372ebbbec92SRichard Henderson              */
2373ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2374ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, lo, hi);
2375ebbbec92SRichard Henderson             } else {
2376ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, hi, lo);
2377ebbbec92SRichard Henderson             }
2378ebbbec92SRichard Henderson             tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop);
2379ebbbec92SRichard Henderson         }
2380fcf5ef2aSThomas Huth         break;
2381ebbbec92SRichard Henderson #else
2382ebbbec92SRichard Henderson         g_assert_not_reached();
2383ebbbec92SRichard Henderson #endif
2384fcf5ef2aSThomas Huth 
2385fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2386fcf5ef2aSThomas Huth         {
2387fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2388fcf5ef2aSThomas Huth 
2389fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2390fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2391fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2392c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2393a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2394fcf5ef2aSThomas Huth             } else {
2395a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2396fcf5ef2aSThomas Huth             }
2397c03a0fd1SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN);
2398fcf5ef2aSThomas Huth         }
2399fcf5ef2aSThomas Huth         break;
2400fcf5ef2aSThomas Huth 
2401a76779eeSRichard Henderson     case GET_ASI_BFILL:
2402a76779eeSRichard Henderson         assert(TARGET_LONG_BITS == 32);
2403a76779eeSRichard Henderson         /* Store 32 bytes of T64 to ADDR.  */
2404a76779eeSRichard Henderson         /* ??? The original qemu code suggests 8-byte alignment, dropping
2405a76779eeSRichard Henderson            the low bits, but the only place I can see this used is in the
2406a76779eeSRichard Henderson            Linux kernel with 32 byte alignment, which would make more sense
2407a76779eeSRichard Henderson            as a cacheline-style operation.  */
2408a76779eeSRichard Henderson         {
2409a76779eeSRichard Henderson             TCGv_i64 t64 = tcg_temp_new_i64();
2410a76779eeSRichard Henderson             TCGv d_addr = tcg_temp_new();
2411a76779eeSRichard Henderson             TCGv eight = tcg_constant_tl(8);
2412a76779eeSRichard Henderson             int i;
2413a76779eeSRichard Henderson 
2414a76779eeSRichard Henderson             tcg_gen_concat_tl_i64(t64, lo, hi);
2415a76779eeSRichard Henderson             tcg_gen_andi_tl(d_addr, addr, -8);
2416a76779eeSRichard Henderson             for (i = 0; i < 32; i += 8) {
2417c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop);
2418a76779eeSRichard Henderson                 tcg_gen_add_tl(d_addr, d_addr, eight);
2419a76779eeSRichard Henderson             }
2420a76779eeSRichard Henderson         }
2421a76779eeSRichard Henderson         break;
2422a76779eeSRichard Henderson 
2423fcf5ef2aSThomas Huth     default:
2424fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2425fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2426fcf5ef2aSThomas Huth         {
2427c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2428c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2429fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2430fcf5ef2aSThomas Huth 
2431fcf5ef2aSThomas Huth             /* See above.  */
2432c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2433a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2434fcf5ef2aSThomas Huth             } else {
2435a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2436fcf5ef2aSThomas Huth             }
2437fcf5ef2aSThomas Huth 
2438fcf5ef2aSThomas Huth             save_state(dc);
2439ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2440fcf5ef2aSThomas Huth         }
2441fcf5ef2aSThomas Huth         break;
2442fcf5ef2aSThomas Huth     }
2443fcf5ef2aSThomas Huth }
2444fcf5ef2aSThomas Huth 
24453d3c0673SRichard Henderson #ifdef TARGET_SPARC64
2446fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2447fcf5ef2aSThomas Huth {
2448fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2449fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2450fcf5ef2aSThomas Huth }
2451fcf5ef2aSThomas Huth 
2452fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2453fcf5ef2aSThomas Huth {
2454fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2455fcf5ef2aSThomas Huth 
2456fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2457fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2458fcf5ef2aSThomas Huth        the later.  */
2459fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2460fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2461fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2462fcf5ef2aSThomas Huth     } else {
2463fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2464fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2465fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2466fcf5ef2aSThomas Huth     }
2467fcf5ef2aSThomas Huth 
2468fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2469fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2470fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
247100ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2472fcf5ef2aSThomas Huth 
2473fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2474fcf5ef2aSThomas Huth 
2475fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2476fcf5ef2aSThomas Huth }
2477fcf5ef2aSThomas Huth 
2478fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2479fcf5ef2aSThomas Huth {
2480fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2481fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2482fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2483fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2484fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2485fcf5ef2aSThomas Huth }
2486fcf5ef2aSThomas Huth 
2487fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2488fcf5ef2aSThomas Huth {
2489fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2490fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2491fcf5ef2aSThomas Huth 
2492fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2493fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2494fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2495fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2496fcf5ef2aSThomas Huth 
2497fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2498fcf5ef2aSThomas Huth }
2499fcf5ef2aSThomas Huth 
25005d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2501fcf5ef2aSThomas Huth {
2502fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2503fcf5ef2aSThomas Huth 
2504fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2505ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2506fcf5ef2aSThomas Huth 
2507fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2508fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2509fcf5ef2aSThomas Huth 
2510fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2511fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2512ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2513fcf5ef2aSThomas Huth 
2514fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2515fcf5ef2aSThomas Huth     {
2516fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2517fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2518fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2519fcf5ef2aSThomas Huth     }
2520fcf5ef2aSThomas Huth }
2521fcf5ef2aSThomas Huth #endif
2522fcf5ef2aSThomas Huth 
252306c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x)
252406c060d9SRichard Henderson {
252506c060d9SRichard Henderson     return DFPREG(x);
252606c060d9SRichard Henderson }
252706c060d9SRichard Henderson 
252806c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x)
252906c060d9SRichard Henderson {
253006c060d9SRichard Henderson     return QFPREG(x);
253106c060d9SRichard Henderson }
253206c060d9SRichard Henderson 
2533878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2534878cc677SRichard Henderson #include "decode-insns.c.inc"
2535878cc677SRichard Henderson 
2536878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2537878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2538878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2539878cc677SRichard Henderson 
2540878cc677SRichard Henderson #define avail_ALL(C)      true
2541878cc677SRichard Henderson #ifdef TARGET_SPARC64
2542878cc677SRichard Henderson # define avail_32(C)      false
2543af25071cSRichard Henderson # define avail_ASR17(C)   false
2544d0a11d25SRichard Henderson # define avail_CASA(C)    true
2545c2636853SRichard Henderson # define avail_DIV(C)     true
2546b5372650SRichard Henderson # define avail_MUL(C)     true
25470faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2548878cc677SRichard Henderson # define avail_64(C)      true
25495d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2550af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2551b88ce6f2SRichard Henderson # define avail_VIS1(C)    ((C)->def->features & CPU_FEATURE_VIS1)
2552b88ce6f2SRichard Henderson # define avail_VIS2(C)    ((C)->def->features & CPU_FEATURE_VIS2)
2553878cc677SRichard Henderson #else
2554878cc677SRichard Henderson # define avail_32(C)      true
2555af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2556d0a11d25SRichard Henderson # define avail_CASA(C)    ((C)->def->features & CPU_FEATURE_CASA)
2557c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2558b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
25590faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2560878cc677SRichard Henderson # define avail_64(C)      false
25615d617bfbSRichard Henderson # define avail_GL(C)      false
2562af25071cSRichard Henderson # define avail_HYPV(C)    false
2563b88ce6f2SRichard Henderson # define avail_VIS1(C)    false
2564b88ce6f2SRichard Henderson # define avail_VIS2(C)    false
2565878cc677SRichard Henderson #endif
2566878cc677SRichard Henderson 
2567878cc677SRichard Henderson /* Default case for non jump instructions. */
2568878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2569878cc677SRichard Henderson {
2570878cc677SRichard Henderson     if (dc->npc & 3) {
2571878cc677SRichard Henderson         switch (dc->npc) {
2572878cc677SRichard Henderson         case DYNAMIC_PC:
2573878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2574878cc677SRichard Henderson             dc->pc = dc->npc;
2575878cc677SRichard Henderson             gen_op_next_insn();
2576878cc677SRichard Henderson             break;
2577878cc677SRichard Henderson         case JUMP_PC:
2578878cc677SRichard Henderson             /* we can do a static jump */
2579878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2580878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2581878cc677SRichard Henderson             break;
2582878cc677SRichard Henderson         default:
2583878cc677SRichard Henderson             g_assert_not_reached();
2584878cc677SRichard Henderson         }
2585878cc677SRichard Henderson     } else {
2586878cc677SRichard Henderson         dc->pc = dc->npc;
2587878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2588878cc677SRichard Henderson     }
2589878cc677SRichard Henderson     return true;
2590878cc677SRichard Henderson }
2591878cc677SRichard Henderson 
25926d2a0768SRichard Henderson /*
25936d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
25946d2a0768SRichard Henderson  */
25956d2a0768SRichard Henderson 
2596276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2597276567aaSRichard Henderson {
2598276567aaSRichard Henderson     if (annul) {
2599276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2600276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2601276567aaSRichard Henderson     } else {
2602276567aaSRichard Henderson         dc->pc = dc->npc;
2603276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2604276567aaSRichard Henderson     }
2605276567aaSRichard Henderson     return true;
2606276567aaSRichard Henderson }
2607276567aaSRichard Henderson 
2608276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2609276567aaSRichard Henderson                                        target_ulong dest)
2610276567aaSRichard Henderson {
2611276567aaSRichard Henderson     if (annul) {
2612276567aaSRichard Henderson         dc->pc = dest;
2613276567aaSRichard Henderson         dc->npc = dest + 4;
2614276567aaSRichard Henderson     } else {
2615276567aaSRichard Henderson         dc->pc = dc->npc;
2616276567aaSRichard Henderson         dc->npc = dest;
2617276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2618276567aaSRichard Henderson     }
2619276567aaSRichard Henderson     return true;
2620276567aaSRichard Henderson }
2621276567aaSRichard Henderson 
26229d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
26239d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2624276567aaSRichard Henderson {
26256b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
26266b3e4cc6SRichard Henderson 
2627276567aaSRichard Henderson     if (annul) {
26286b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
26296b3e4cc6SRichard Henderson 
26309d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
26316b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
26326b3e4cc6SRichard Henderson         gen_set_label(l1);
26336b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
26346b3e4cc6SRichard Henderson 
26356b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2636276567aaSRichard Henderson     } else {
26376b3e4cc6SRichard Henderson         if (npc & 3) {
26386b3e4cc6SRichard Henderson             switch (npc) {
26396b3e4cc6SRichard Henderson             case DYNAMIC_PC:
26406b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
26416b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
26426b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
26439d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
26449d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
26456b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
26466b3e4cc6SRichard Henderson                 dc->pc = npc;
26476b3e4cc6SRichard Henderson                 break;
26486b3e4cc6SRichard Henderson             default:
26496b3e4cc6SRichard Henderson                 g_assert_not_reached();
26506b3e4cc6SRichard Henderson             }
26516b3e4cc6SRichard Henderson         } else {
26526b3e4cc6SRichard Henderson             dc->pc = npc;
26536b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
26546b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
26556b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
26569d4e2bc7SRichard Henderson             if (cmp->is_bool) {
26579d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
26589d4e2bc7SRichard Henderson             } else {
26599d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
26609d4e2bc7SRichard Henderson             }
26616b3e4cc6SRichard Henderson         }
2662276567aaSRichard Henderson     }
2663276567aaSRichard Henderson     return true;
2664276567aaSRichard Henderson }
2665276567aaSRichard Henderson 
2666af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2667af25071cSRichard Henderson {
2668af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2669af25071cSRichard Henderson     return true;
2670af25071cSRichard Henderson }
2671af25071cSRichard Henderson 
267206c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc)
267306c060d9SRichard Henderson {
267406c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
267506c060d9SRichard Henderson     return true;
267606c060d9SRichard Henderson }
267706c060d9SRichard Henderson 
267806c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc)
267906c060d9SRichard Henderson {
268006c060d9SRichard Henderson     if (dc->def->features & CPU_FEATURE_FLOAT128) {
268106c060d9SRichard Henderson         return false;
268206c060d9SRichard Henderson     }
268306c060d9SRichard Henderson     return raise_unimpfpop(dc);
268406c060d9SRichard Henderson }
268506c060d9SRichard Henderson 
2686276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2687276567aaSRichard Henderson {
2688276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
26891ea9c62aSRichard Henderson     DisasCompare cmp;
2690276567aaSRichard Henderson 
2691276567aaSRichard Henderson     switch (a->cond) {
2692276567aaSRichard Henderson     case 0x0:
2693276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
2694276567aaSRichard Henderson     case 0x8:
2695276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
2696276567aaSRichard Henderson     default:
2697276567aaSRichard Henderson         flush_cond(dc);
26981ea9c62aSRichard Henderson 
26991ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
27009d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
2701276567aaSRichard Henderson     }
2702276567aaSRichard Henderson }
2703276567aaSRichard Henderson 
2704276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
2705276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
2706276567aaSRichard Henderson 
270745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
270845196ea4SRichard Henderson {
270945196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2710d5471936SRichard Henderson     DisasCompare cmp;
271145196ea4SRichard Henderson 
271245196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
271345196ea4SRichard Henderson         return true;
271445196ea4SRichard Henderson     }
271545196ea4SRichard Henderson     switch (a->cond) {
271645196ea4SRichard Henderson     case 0x0:
271745196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
271845196ea4SRichard Henderson     case 0x8:
271945196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
272045196ea4SRichard Henderson     default:
272145196ea4SRichard Henderson         flush_cond(dc);
2722d5471936SRichard Henderson 
2723d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
27249d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
272545196ea4SRichard Henderson     }
272645196ea4SRichard Henderson }
272745196ea4SRichard Henderson 
272845196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
272945196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
273045196ea4SRichard Henderson 
2731ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
2732ab9ffe98SRichard Henderson {
2733ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2734ab9ffe98SRichard Henderson     DisasCompare cmp;
2735ab9ffe98SRichard Henderson 
2736ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
2737ab9ffe98SRichard Henderson         return false;
2738ab9ffe98SRichard Henderson     }
2739ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
2740ab9ffe98SRichard Henderson         return false;
2741ab9ffe98SRichard Henderson     }
2742ab9ffe98SRichard Henderson 
2743ab9ffe98SRichard Henderson     flush_cond(dc);
2744ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
27459d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
2746ab9ffe98SRichard Henderson }
2747ab9ffe98SRichard Henderson 
274823ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
274923ada1b1SRichard Henderson {
275023ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
275123ada1b1SRichard Henderson 
275223ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
275323ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
275423ada1b1SRichard Henderson     dc->npc = target;
275523ada1b1SRichard Henderson     return true;
275623ada1b1SRichard Henderson }
275723ada1b1SRichard Henderson 
275845196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
275945196ea4SRichard Henderson {
276045196ea4SRichard Henderson     /*
276145196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
276245196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
276345196ea4SRichard Henderson      */
276445196ea4SRichard Henderson #ifdef TARGET_SPARC64
276545196ea4SRichard Henderson     return false;
276645196ea4SRichard Henderson #else
276745196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
276845196ea4SRichard Henderson     return true;
276945196ea4SRichard Henderson #endif
277045196ea4SRichard Henderson }
277145196ea4SRichard Henderson 
27726d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
27736d2a0768SRichard Henderson {
27746d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
27756d2a0768SRichard Henderson     if (a->rd) {
27766d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
27776d2a0768SRichard Henderson     }
27786d2a0768SRichard Henderson     return advance_pc(dc);
27796d2a0768SRichard Henderson }
27806d2a0768SRichard Henderson 
27810faef01bSRichard Henderson /*
27820faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
27830faef01bSRichard Henderson  */
27840faef01bSRichard Henderson 
278530376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
278630376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
278730376636SRichard Henderson {
278830376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
278930376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
279030376636SRichard Henderson     DisasCompare cmp;
279130376636SRichard Henderson     TCGLabel *lab;
279230376636SRichard Henderson     TCGv_i32 trap;
279330376636SRichard Henderson 
279430376636SRichard Henderson     /* Trap never.  */
279530376636SRichard Henderson     if (cond == 0) {
279630376636SRichard Henderson         return advance_pc(dc);
279730376636SRichard Henderson     }
279830376636SRichard Henderson 
279930376636SRichard Henderson     /*
280030376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
280130376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
280230376636SRichard Henderson      */
280330376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
280430376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
280530376636SRichard Henderson     } else {
280630376636SRichard Henderson         trap = tcg_temp_new_i32();
280730376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
280830376636SRichard Henderson         if (imm) {
280930376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
281030376636SRichard Henderson         } else {
281130376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
281230376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
281330376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
281430376636SRichard Henderson         }
281530376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
281630376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
281730376636SRichard Henderson     }
281830376636SRichard Henderson 
281930376636SRichard Henderson     /* Trap always.  */
282030376636SRichard Henderson     if (cond == 8) {
282130376636SRichard Henderson         save_state(dc);
282230376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
282330376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
282430376636SRichard Henderson         return true;
282530376636SRichard Henderson     }
282630376636SRichard Henderson 
282730376636SRichard Henderson     /* Conditional trap.  */
282830376636SRichard Henderson     flush_cond(dc);
282930376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
283030376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
283130376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
283230376636SRichard Henderson 
283330376636SRichard Henderson     return advance_pc(dc);
283430376636SRichard Henderson }
283530376636SRichard Henderson 
283630376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
283730376636SRichard Henderson {
283830376636SRichard Henderson     if (avail_32(dc) && a->cc) {
283930376636SRichard Henderson         return false;
284030376636SRichard Henderson     }
284130376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
284230376636SRichard Henderson }
284330376636SRichard Henderson 
284430376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
284530376636SRichard Henderson {
284630376636SRichard Henderson     if (avail_64(dc)) {
284730376636SRichard Henderson         return false;
284830376636SRichard Henderson     }
284930376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
285030376636SRichard Henderson }
285130376636SRichard Henderson 
285230376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
285330376636SRichard Henderson {
285430376636SRichard Henderson     if (avail_32(dc)) {
285530376636SRichard Henderson         return false;
285630376636SRichard Henderson     }
285730376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
285830376636SRichard Henderson }
285930376636SRichard Henderson 
2860af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
2861af25071cSRichard Henderson {
2862af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
2863af25071cSRichard Henderson     return advance_pc(dc);
2864af25071cSRichard Henderson }
2865af25071cSRichard Henderson 
2866af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
2867af25071cSRichard Henderson {
2868af25071cSRichard Henderson     if (avail_32(dc)) {
2869af25071cSRichard Henderson         return false;
2870af25071cSRichard Henderson     }
2871af25071cSRichard Henderson     if (a->mmask) {
2872af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
2873af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
2874af25071cSRichard Henderson     }
2875af25071cSRichard Henderson     if (a->cmask) {
2876af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
2877af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2878af25071cSRichard Henderson     }
2879af25071cSRichard Henderson     return advance_pc(dc);
2880af25071cSRichard Henderson }
2881af25071cSRichard Henderson 
2882af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
2883af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
2884af25071cSRichard Henderson {
2885af25071cSRichard Henderson     if (!priv) {
2886af25071cSRichard Henderson         return raise_priv(dc);
2887af25071cSRichard Henderson     }
2888af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
2889af25071cSRichard Henderson     return advance_pc(dc);
2890af25071cSRichard Henderson }
2891af25071cSRichard Henderson 
2892af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
2893af25071cSRichard Henderson {
2894af25071cSRichard Henderson     return cpu_y;
2895af25071cSRichard Henderson }
2896af25071cSRichard Henderson 
2897af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
2898af25071cSRichard Henderson {
2899af25071cSRichard Henderson     /*
2900af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
2901af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
2902af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
2903af25071cSRichard Henderson      */
2904af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
2905af25071cSRichard Henderson         return false;
2906af25071cSRichard Henderson     }
2907af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
2908af25071cSRichard Henderson }
2909af25071cSRichard Henderson 
2910af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
2911af25071cSRichard Henderson {
2912af25071cSRichard Henderson     uint32_t val;
2913af25071cSRichard Henderson 
2914af25071cSRichard Henderson     /*
2915af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
2916af25071cSRichard Henderson      * some of which are writable.
2917af25071cSRichard Henderson      */
2918af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
2919af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
2920af25071cSRichard Henderson 
2921af25071cSRichard Henderson     return tcg_constant_tl(val);
2922af25071cSRichard Henderson }
2923af25071cSRichard Henderson 
2924af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
2925af25071cSRichard Henderson 
2926af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
2927af25071cSRichard Henderson {
2928af25071cSRichard Henderson     update_psr(dc);
2929af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
2930af25071cSRichard Henderson     return dst;
2931af25071cSRichard Henderson }
2932af25071cSRichard Henderson 
2933af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
2934af25071cSRichard Henderson 
2935af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
2936af25071cSRichard Henderson {
2937af25071cSRichard Henderson #ifdef TARGET_SPARC64
2938af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
2939af25071cSRichard Henderson #else
2940af25071cSRichard Henderson     qemu_build_not_reached();
2941af25071cSRichard Henderson #endif
2942af25071cSRichard Henderson }
2943af25071cSRichard Henderson 
2944af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
2945af25071cSRichard Henderson 
2946af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
2947af25071cSRichard Henderson {
2948af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
2949af25071cSRichard Henderson 
2950af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
2951af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
2952af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2953af25071cSRichard Henderson     }
2954af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
2955af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
2956af25071cSRichard Henderson     return dst;
2957af25071cSRichard Henderson }
2958af25071cSRichard Henderson 
2959af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
2960af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
2961af25071cSRichard Henderson 
2962af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
2963af25071cSRichard Henderson {
2964af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
2965af25071cSRichard Henderson }
2966af25071cSRichard Henderson 
2967af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
2968af25071cSRichard Henderson 
2969af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
2970af25071cSRichard Henderson {
2971af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
2972af25071cSRichard Henderson     return dst;
2973af25071cSRichard Henderson }
2974af25071cSRichard Henderson 
2975af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
2976af25071cSRichard Henderson 
2977af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
2978af25071cSRichard Henderson {
2979af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
2980af25071cSRichard Henderson     return cpu_gsr;
2981af25071cSRichard Henderson }
2982af25071cSRichard Henderson 
2983af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
2984af25071cSRichard Henderson 
2985af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
2986af25071cSRichard Henderson {
2987af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
2988af25071cSRichard Henderson     return dst;
2989af25071cSRichard Henderson }
2990af25071cSRichard Henderson 
2991af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
2992af25071cSRichard Henderson 
2993af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
2994af25071cSRichard Henderson {
2995577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
2996577efa45SRichard Henderson     return dst;
2997af25071cSRichard Henderson }
2998af25071cSRichard Henderson 
2999af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3000af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3001af25071cSRichard Henderson 
3002af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3003af25071cSRichard Henderson {
3004af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3005af25071cSRichard Henderson 
3006af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3007af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3008af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3009af25071cSRichard Henderson     }
3010af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3011af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3012af25071cSRichard Henderson     return dst;
3013af25071cSRichard Henderson }
3014af25071cSRichard Henderson 
3015af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3016af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3017af25071cSRichard Henderson 
3018af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3019af25071cSRichard Henderson {
3020577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3021577efa45SRichard Henderson     return dst;
3022af25071cSRichard Henderson }
3023af25071cSRichard Henderson 
3024af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3025af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3026af25071cSRichard Henderson 
3027af25071cSRichard Henderson /*
3028af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3029af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3030af25071cSRichard Henderson  * this ASR as impl. dep
3031af25071cSRichard Henderson  */
3032af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3033af25071cSRichard Henderson {
3034af25071cSRichard Henderson     return tcg_constant_tl(1);
3035af25071cSRichard Henderson }
3036af25071cSRichard Henderson 
3037af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3038af25071cSRichard Henderson 
3039668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3040668bb9b7SRichard Henderson {
3041668bb9b7SRichard Henderson     update_psr(dc);
3042668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3043668bb9b7SRichard Henderson     return dst;
3044668bb9b7SRichard Henderson }
3045668bb9b7SRichard Henderson 
3046668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3047668bb9b7SRichard Henderson 
3048668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3049668bb9b7SRichard Henderson {
3050668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3051668bb9b7SRichard Henderson     return dst;
3052668bb9b7SRichard Henderson }
3053668bb9b7SRichard Henderson 
3054668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3055668bb9b7SRichard Henderson 
3056668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3057668bb9b7SRichard Henderson {
3058668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3059668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3060668bb9b7SRichard Henderson 
3061668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3062668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3063668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3064668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3065668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3066668bb9b7SRichard Henderson 
3067668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3068668bb9b7SRichard Henderson     return dst;
3069668bb9b7SRichard Henderson }
3070668bb9b7SRichard Henderson 
3071668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3072668bb9b7SRichard Henderson 
3073668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3074668bb9b7SRichard Henderson {
30752da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
30762da789deSRichard Henderson     return dst;
3077668bb9b7SRichard Henderson }
3078668bb9b7SRichard Henderson 
3079668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3080668bb9b7SRichard Henderson 
3081668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3082668bb9b7SRichard Henderson {
30832da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
30842da789deSRichard Henderson     return dst;
3085668bb9b7SRichard Henderson }
3086668bb9b7SRichard Henderson 
3087668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3088668bb9b7SRichard Henderson 
3089668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3090668bb9b7SRichard Henderson {
30912da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
30922da789deSRichard Henderson     return dst;
3093668bb9b7SRichard Henderson }
3094668bb9b7SRichard Henderson 
3095668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3096668bb9b7SRichard Henderson 
3097668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3098668bb9b7SRichard Henderson {
3099577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3100577efa45SRichard Henderson     return dst;
3101668bb9b7SRichard Henderson }
3102668bb9b7SRichard Henderson 
3103668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3104668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3105668bb9b7SRichard Henderson 
31065d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
31075d617bfbSRichard Henderson {
3108cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3109cd6269f7SRichard Henderson     return dst;
31105d617bfbSRichard Henderson }
31115d617bfbSRichard Henderson 
31125d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
31135d617bfbSRichard Henderson 
31145d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
31155d617bfbSRichard Henderson {
31165d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31175d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31185d617bfbSRichard Henderson 
31195d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31205d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
31215d617bfbSRichard Henderson     return dst;
31225d617bfbSRichard Henderson #else
31235d617bfbSRichard Henderson     qemu_build_not_reached();
31245d617bfbSRichard Henderson #endif
31255d617bfbSRichard Henderson }
31265d617bfbSRichard Henderson 
31275d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
31285d617bfbSRichard Henderson 
31295d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
31305d617bfbSRichard Henderson {
31315d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31325d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31335d617bfbSRichard Henderson 
31345d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31355d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
31365d617bfbSRichard Henderson     return dst;
31375d617bfbSRichard Henderson #else
31385d617bfbSRichard Henderson     qemu_build_not_reached();
31395d617bfbSRichard Henderson #endif
31405d617bfbSRichard Henderson }
31415d617bfbSRichard Henderson 
31425d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
31435d617bfbSRichard Henderson 
31445d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
31455d617bfbSRichard Henderson {
31465d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31475d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31485d617bfbSRichard Henderson 
31495d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31505d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
31515d617bfbSRichard Henderson     return dst;
31525d617bfbSRichard Henderson #else
31535d617bfbSRichard Henderson     qemu_build_not_reached();
31545d617bfbSRichard Henderson #endif
31555d617bfbSRichard Henderson }
31565d617bfbSRichard Henderson 
31575d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
31585d617bfbSRichard Henderson 
31595d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
31605d617bfbSRichard Henderson {
31615d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31625d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31635d617bfbSRichard Henderson 
31645d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31655d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
31665d617bfbSRichard Henderson     return dst;
31675d617bfbSRichard Henderson #else
31685d617bfbSRichard Henderson     qemu_build_not_reached();
31695d617bfbSRichard Henderson #endif
31705d617bfbSRichard Henderson }
31715d617bfbSRichard Henderson 
31725d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
31735d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
31745d617bfbSRichard Henderson 
31755d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
31765d617bfbSRichard Henderson {
31775d617bfbSRichard Henderson     return cpu_tbr;
31785d617bfbSRichard Henderson }
31795d617bfbSRichard Henderson 
3180e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
31815d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
31825d617bfbSRichard Henderson 
31835d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
31845d617bfbSRichard Henderson {
31855d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
31865d617bfbSRichard Henderson     return dst;
31875d617bfbSRichard Henderson }
31885d617bfbSRichard Henderson 
31895d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
31905d617bfbSRichard Henderson 
31915d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
31925d617bfbSRichard Henderson {
31935d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
31945d617bfbSRichard Henderson     return dst;
31955d617bfbSRichard Henderson }
31965d617bfbSRichard Henderson 
31975d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
31985d617bfbSRichard Henderson 
31995d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
32005d617bfbSRichard Henderson {
32015d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
32025d617bfbSRichard Henderson     return dst;
32035d617bfbSRichard Henderson }
32045d617bfbSRichard Henderson 
32055d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
32065d617bfbSRichard Henderson 
32075d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
32085d617bfbSRichard Henderson {
32095d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
32105d617bfbSRichard Henderson     return dst;
32115d617bfbSRichard Henderson }
32125d617bfbSRichard Henderson 
32135d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
32145d617bfbSRichard Henderson 
32155d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
32165d617bfbSRichard Henderson {
32175d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
32185d617bfbSRichard Henderson     return dst;
32195d617bfbSRichard Henderson }
32205d617bfbSRichard Henderson 
32215d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
32225d617bfbSRichard Henderson 
32235d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
32245d617bfbSRichard Henderson {
32255d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
32265d617bfbSRichard Henderson     return dst;
32275d617bfbSRichard Henderson }
32285d617bfbSRichard Henderson 
32295d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
32305d617bfbSRichard Henderson       do_rdcanrestore)
32315d617bfbSRichard Henderson 
32325d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
32335d617bfbSRichard Henderson {
32345d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
32355d617bfbSRichard Henderson     return dst;
32365d617bfbSRichard Henderson }
32375d617bfbSRichard Henderson 
32385d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
32395d617bfbSRichard Henderson 
32405d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
32415d617bfbSRichard Henderson {
32425d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
32435d617bfbSRichard Henderson     return dst;
32445d617bfbSRichard Henderson }
32455d617bfbSRichard Henderson 
32465d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
32475d617bfbSRichard Henderson 
32485d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
32495d617bfbSRichard Henderson {
32505d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
32515d617bfbSRichard Henderson     return dst;
32525d617bfbSRichard Henderson }
32535d617bfbSRichard Henderson 
32545d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
32555d617bfbSRichard Henderson 
32565d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
32575d617bfbSRichard Henderson {
32585d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
32595d617bfbSRichard Henderson     return dst;
32605d617bfbSRichard Henderson }
32615d617bfbSRichard Henderson 
32625d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
32635d617bfbSRichard Henderson 
32645d617bfbSRichard Henderson /* UA2005 strand status */
32655d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
32665d617bfbSRichard Henderson {
32672da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
32682da789deSRichard Henderson     return dst;
32695d617bfbSRichard Henderson }
32705d617bfbSRichard Henderson 
32715d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
32725d617bfbSRichard Henderson 
32735d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
32745d617bfbSRichard Henderson {
32752da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
32762da789deSRichard Henderson     return dst;
32775d617bfbSRichard Henderson }
32785d617bfbSRichard Henderson 
32795d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
32805d617bfbSRichard Henderson 
3281e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3282e8325dc0SRichard Henderson {
3283e8325dc0SRichard Henderson     if (avail_64(dc)) {
3284e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3285e8325dc0SRichard Henderson         return advance_pc(dc);
3286e8325dc0SRichard Henderson     }
3287e8325dc0SRichard Henderson     return false;
3288e8325dc0SRichard Henderson }
3289e8325dc0SRichard Henderson 
32900faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
32910faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
32920faef01bSRichard Henderson {
32930faef01bSRichard Henderson     TCGv src;
32940faef01bSRichard Henderson 
32950faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
32960faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
32970faef01bSRichard Henderson         return false;
32980faef01bSRichard Henderson     }
32990faef01bSRichard Henderson     if (!priv) {
33000faef01bSRichard Henderson         return raise_priv(dc);
33010faef01bSRichard Henderson     }
33020faef01bSRichard Henderson 
33030faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
33040faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
33050faef01bSRichard Henderson     } else {
33060faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
33070faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
33080faef01bSRichard Henderson             src = src1;
33090faef01bSRichard Henderson         } else {
33100faef01bSRichard Henderson             src = tcg_temp_new();
33110faef01bSRichard Henderson             if (a->imm) {
33120faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
33130faef01bSRichard Henderson             } else {
33140faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
33150faef01bSRichard Henderson             }
33160faef01bSRichard Henderson         }
33170faef01bSRichard Henderson     }
33180faef01bSRichard Henderson     func(dc, src);
33190faef01bSRichard Henderson     return advance_pc(dc);
33200faef01bSRichard Henderson }
33210faef01bSRichard Henderson 
33220faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
33230faef01bSRichard Henderson {
33240faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
33250faef01bSRichard Henderson }
33260faef01bSRichard Henderson 
33270faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
33280faef01bSRichard Henderson 
33290faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
33300faef01bSRichard Henderson {
33310faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
33320faef01bSRichard Henderson }
33330faef01bSRichard Henderson 
33340faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
33350faef01bSRichard Henderson 
33360faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
33370faef01bSRichard Henderson {
33380faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
33390faef01bSRichard Henderson 
33400faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
33410faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
33420faef01bSRichard Henderson     /* End TB to notice changed ASI. */
33430faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
33440faef01bSRichard Henderson }
33450faef01bSRichard Henderson 
33460faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
33470faef01bSRichard Henderson 
33480faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
33490faef01bSRichard Henderson {
33500faef01bSRichard Henderson #ifdef TARGET_SPARC64
33510faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
33520faef01bSRichard Henderson     dc->fprs_dirty = 0;
33530faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
33540faef01bSRichard Henderson #else
33550faef01bSRichard Henderson     qemu_build_not_reached();
33560faef01bSRichard Henderson #endif
33570faef01bSRichard Henderson }
33580faef01bSRichard Henderson 
33590faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
33600faef01bSRichard Henderson 
33610faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
33620faef01bSRichard Henderson {
33630faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
33640faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
33650faef01bSRichard Henderson }
33660faef01bSRichard Henderson 
33670faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
33680faef01bSRichard Henderson 
33690faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
33700faef01bSRichard Henderson {
33710faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
33720faef01bSRichard Henderson }
33730faef01bSRichard Henderson 
33740faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
33750faef01bSRichard Henderson 
33760faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
33770faef01bSRichard Henderson {
33780faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
33790faef01bSRichard Henderson }
33800faef01bSRichard Henderson 
33810faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
33820faef01bSRichard Henderson 
33830faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
33840faef01bSRichard Henderson {
33850faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
33860faef01bSRichard Henderson }
33870faef01bSRichard Henderson 
33880faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
33890faef01bSRichard Henderson 
33900faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
33910faef01bSRichard Henderson {
33920faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
33930faef01bSRichard Henderson 
3394577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3395577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
33960faef01bSRichard Henderson     translator_io_start(&dc->base);
3397577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
33980faef01bSRichard Henderson     /* End TB to handle timer interrupt */
33990faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34000faef01bSRichard Henderson }
34010faef01bSRichard Henderson 
34020faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
34030faef01bSRichard Henderson 
34040faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
34050faef01bSRichard Henderson {
34060faef01bSRichard Henderson #ifdef TARGET_SPARC64
34070faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34080faef01bSRichard Henderson 
34090faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
34100faef01bSRichard Henderson     translator_io_start(&dc->base);
34110faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
34120faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34130faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34140faef01bSRichard Henderson #else
34150faef01bSRichard Henderson     qemu_build_not_reached();
34160faef01bSRichard Henderson #endif
34170faef01bSRichard Henderson }
34180faef01bSRichard Henderson 
34190faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
34200faef01bSRichard Henderson 
34210faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
34220faef01bSRichard Henderson {
34230faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34240faef01bSRichard Henderson 
3425577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3426577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
34270faef01bSRichard Henderson     translator_io_start(&dc->base);
3428577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
34290faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34300faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34310faef01bSRichard Henderson }
34320faef01bSRichard Henderson 
34330faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
34340faef01bSRichard Henderson 
34350faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
34360faef01bSRichard Henderson {
34370faef01bSRichard Henderson     save_state(dc);
34380faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
34390faef01bSRichard Henderson }
34400faef01bSRichard Henderson 
34410faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
34420faef01bSRichard Henderson 
344325524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
344425524734SRichard Henderson {
344525524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
344625524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
344725524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
344825524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
344925524734SRichard Henderson }
345025524734SRichard Henderson 
345125524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
345225524734SRichard Henderson 
34539422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
34549422278eSRichard Henderson {
34559422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3456cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3457cd6269f7SRichard Henderson 
3458cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3459cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
34609422278eSRichard Henderson }
34619422278eSRichard Henderson 
34629422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
34639422278eSRichard Henderson 
34649422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
34659422278eSRichard Henderson {
34669422278eSRichard Henderson #ifdef TARGET_SPARC64
34679422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34689422278eSRichard Henderson 
34699422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34709422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
34719422278eSRichard Henderson #else
34729422278eSRichard Henderson     qemu_build_not_reached();
34739422278eSRichard Henderson #endif
34749422278eSRichard Henderson }
34759422278eSRichard Henderson 
34769422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
34779422278eSRichard Henderson 
34789422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
34799422278eSRichard Henderson {
34809422278eSRichard Henderson #ifdef TARGET_SPARC64
34819422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34829422278eSRichard Henderson 
34839422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34849422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
34859422278eSRichard Henderson #else
34869422278eSRichard Henderson     qemu_build_not_reached();
34879422278eSRichard Henderson #endif
34889422278eSRichard Henderson }
34899422278eSRichard Henderson 
34909422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
34919422278eSRichard Henderson 
34929422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
34939422278eSRichard Henderson {
34949422278eSRichard Henderson #ifdef TARGET_SPARC64
34959422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34969422278eSRichard Henderson 
34979422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34989422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
34999422278eSRichard Henderson #else
35009422278eSRichard Henderson     qemu_build_not_reached();
35019422278eSRichard Henderson #endif
35029422278eSRichard Henderson }
35039422278eSRichard Henderson 
35049422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
35059422278eSRichard Henderson 
35069422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
35079422278eSRichard Henderson {
35089422278eSRichard Henderson #ifdef TARGET_SPARC64
35099422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35109422278eSRichard Henderson 
35119422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35129422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
35139422278eSRichard Henderson #else
35149422278eSRichard Henderson     qemu_build_not_reached();
35159422278eSRichard Henderson #endif
35169422278eSRichard Henderson }
35179422278eSRichard Henderson 
35189422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
35199422278eSRichard Henderson 
35209422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
35219422278eSRichard Henderson {
35229422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
35239422278eSRichard Henderson 
35249422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
35259422278eSRichard Henderson     translator_io_start(&dc->base);
35269422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
35279422278eSRichard Henderson     /* End TB to handle timer interrupt */
35289422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
35299422278eSRichard Henderson }
35309422278eSRichard Henderson 
35319422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
35329422278eSRichard Henderson 
35339422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
35349422278eSRichard Henderson {
35359422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
35369422278eSRichard Henderson }
35379422278eSRichard Henderson 
35389422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
35399422278eSRichard Henderson 
35409422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
35419422278eSRichard Henderson {
35429422278eSRichard Henderson     save_state(dc);
35439422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
35449422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
35459422278eSRichard Henderson     }
35469422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
35479422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
35489422278eSRichard Henderson }
35499422278eSRichard Henderson 
35509422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
35519422278eSRichard Henderson 
35529422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
35539422278eSRichard Henderson {
35549422278eSRichard Henderson     save_state(dc);
35559422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
35569422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
35579422278eSRichard Henderson }
35589422278eSRichard Henderson 
35599422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
35609422278eSRichard Henderson 
35619422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
35629422278eSRichard Henderson {
35639422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
35649422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
35659422278eSRichard Henderson     }
35669422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
35679422278eSRichard Henderson }
35689422278eSRichard Henderson 
35699422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
35709422278eSRichard Henderson 
35719422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
35729422278eSRichard Henderson {
35739422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
35749422278eSRichard Henderson }
35759422278eSRichard Henderson 
35769422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
35779422278eSRichard Henderson 
35789422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
35799422278eSRichard Henderson {
35809422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
35819422278eSRichard Henderson }
35829422278eSRichard Henderson 
35839422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
35849422278eSRichard Henderson 
35859422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
35869422278eSRichard Henderson {
35879422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
35889422278eSRichard Henderson }
35899422278eSRichard Henderson 
35909422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
35919422278eSRichard Henderson 
35929422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
35939422278eSRichard Henderson {
35949422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
35959422278eSRichard Henderson }
35969422278eSRichard Henderson 
35979422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
35989422278eSRichard Henderson 
35999422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
36009422278eSRichard Henderson {
36019422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
36029422278eSRichard Henderson }
36039422278eSRichard Henderson 
36049422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
36059422278eSRichard Henderson 
36069422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
36079422278eSRichard Henderson {
36089422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
36099422278eSRichard Henderson }
36109422278eSRichard Henderson 
36119422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
36129422278eSRichard Henderson 
36139422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
36149422278eSRichard Henderson {
36159422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
36169422278eSRichard Henderson }
36179422278eSRichard Henderson 
36189422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
36199422278eSRichard Henderson 
36209422278eSRichard Henderson /* UA2005 strand status */
36219422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
36229422278eSRichard Henderson {
36232da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
36249422278eSRichard Henderson }
36259422278eSRichard Henderson 
36269422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
36279422278eSRichard Henderson 
3628bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3629bb97f2f5SRichard Henderson 
3630bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3631bb97f2f5SRichard Henderson {
3632bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3633bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3634bb97f2f5SRichard Henderson }
3635bb97f2f5SRichard Henderson 
3636bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3637bb97f2f5SRichard Henderson 
3638bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3639bb97f2f5SRichard Henderson {
3640bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3641bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3642bb97f2f5SRichard Henderson 
3643bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3644bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3645bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3646bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3647bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3648bb97f2f5SRichard Henderson 
3649bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3650bb97f2f5SRichard Henderson }
3651bb97f2f5SRichard Henderson 
3652bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3653bb97f2f5SRichard Henderson 
3654bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3655bb97f2f5SRichard Henderson {
36562da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
3657bb97f2f5SRichard Henderson }
3658bb97f2f5SRichard Henderson 
3659bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3660bb97f2f5SRichard Henderson 
3661bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3662bb97f2f5SRichard Henderson {
36632da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
3664bb97f2f5SRichard Henderson }
3665bb97f2f5SRichard Henderson 
3666bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3667bb97f2f5SRichard Henderson 
3668bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3669bb97f2f5SRichard Henderson {
3670bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3671bb97f2f5SRichard Henderson 
3672577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3673bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3674bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3675577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
3676bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3677bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3678bb97f2f5SRichard Henderson }
3679bb97f2f5SRichard Henderson 
3680bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3681bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3682bb97f2f5SRichard Henderson 
368325524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
368425524734SRichard Henderson {
368525524734SRichard Henderson     if (!supervisor(dc)) {
368625524734SRichard Henderson         return raise_priv(dc);
368725524734SRichard Henderson     }
368825524734SRichard Henderson     if (saved) {
368925524734SRichard Henderson         gen_helper_saved(tcg_env);
369025524734SRichard Henderson     } else {
369125524734SRichard Henderson         gen_helper_restored(tcg_env);
369225524734SRichard Henderson     }
369325524734SRichard Henderson     return advance_pc(dc);
369425524734SRichard Henderson }
369525524734SRichard Henderson 
369625524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
369725524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
369825524734SRichard Henderson 
3699d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
3700d3825800SRichard Henderson {
3701d3825800SRichard Henderson     return advance_pc(dc);
3702d3825800SRichard Henderson }
3703d3825800SRichard Henderson 
37040faef01bSRichard Henderson /*
37050faef01bSRichard Henderson  * TODO: Need a feature bit for sparcv8.
37060faef01bSRichard Henderson  * In the meantime, treat all 32-bit cpus like sparcv7.
37070faef01bSRichard Henderson  */
37085458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a)
37095458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a)
37100faef01bSRichard Henderson 
3711428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3712428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
3713428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
3714428881deSRichard Henderson {
3715428881deSRichard Henderson     TCGv dst, src1;
3716428881deSRichard Henderson 
3717428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3718428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3719428881deSRichard Henderson         return false;
3720428881deSRichard Henderson     }
3721428881deSRichard Henderson 
3722428881deSRichard Henderson     if (a->cc) {
3723428881deSRichard Henderson         dst = cpu_cc_dst;
3724428881deSRichard Henderson     } else {
3725428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
3726428881deSRichard Henderson     }
3727428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3728428881deSRichard Henderson 
3729428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
3730428881deSRichard Henderson         if (funci) {
3731428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
3732428881deSRichard Henderson         } else {
3733428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
3734428881deSRichard Henderson         }
3735428881deSRichard Henderson     } else {
3736428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
3737428881deSRichard Henderson     }
3738428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3739428881deSRichard Henderson 
3740428881deSRichard Henderson     if (a->cc) {
3741428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
3742428881deSRichard Henderson         dc->cc_op = cc_op;
3743428881deSRichard Henderson     }
3744428881deSRichard Henderson     return advance_pc(dc);
3745428881deSRichard Henderson }
3746428881deSRichard Henderson 
3747428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3748428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3749428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
3750428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
3751428881deSRichard Henderson {
3752428881deSRichard Henderson     if (a->cc) {
375322188d7dSRichard Henderson         assert(cc_op >= 0);
3754428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
3755428881deSRichard Henderson     }
3756428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
3757428881deSRichard Henderson }
3758428881deSRichard Henderson 
3759428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
3760428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3761428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
3762428881deSRichard Henderson {
3763428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
3764428881deSRichard Henderson }
3765428881deSRichard Henderson 
3766428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
3767428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
3768428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
3769428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
3770428881deSRichard Henderson 
3771a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc)
3772a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc)
3773a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv)
3774a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv)
3775a9aba13dSRichard Henderson 
3776428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
3777428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
3778428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
3779428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
3780428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
3781428881deSRichard Henderson 
378222188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
3783b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
3784b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
378522188d7dSRichard Henderson 
37864ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL)
37874ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL)
3788c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc)
3789c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc)
37904ee85ea9SRichard Henderson 
37919c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
37929c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL)
37939c6ec5bcSRichard Henderson 
3794428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
3795428881deSRichard Henderson {
3796428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
3797428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
3798428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
3799428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
3800428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
3801428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
3802428881deSRichard Henderson             return false;
3803428881deSRichard Henderson         } else {
3804428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
3805428881deSRichard Henderson         }
3806428881deSRichard Henderson         return advance_pc(dc);
3807428881deSRichard Henderson     }
3808428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
3809428881deSRichard Henderson }
3810428881deSRichard Henderson 
3811420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
3812420a187dSRichard Henderson {
3813420a187dSRichard Henderson     switch (dc->cc_op) {
3814420a187dSRichard Henderson     case CC_OP_DIV:
3815420a187dSRichard Henderson     case CC_OP_LOGIC:
3816420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
3817420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
3818420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
3819420a187dSRichard Henderson     case CC_OP_ADD:
3820420a187dSRichard Henderson     case CC_OP_TADD:
3821420a187dSRichard Henderson     case CC_OP_TADDTV:
3822420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3823420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
3824420a187dSRichard Henderson     case CC_OP_SUB:
3825420a187dSRichard Henderson     case CC_OP_TSUB:
3826420a187dSRichard Henderson     case CC_OP_TSUBTV:
3827420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3828420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
3829420a187dSRichard Henderson     default:
3830420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3831420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
3832420a187dSRichard Henderson     }
3833420a187dSRichard Henderson }
3834420a187dSRichard Henderson 
3835dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
3836dfebb950SRichard Henderson {
3837dfebb950SRichard Henderson     switch (dc->cc_op) {
3838dfebb950SRichard Henderson     case CC_OP_DIV:
3839dfebb950SRichard Henderson     case CC_OP_LOGIC:
3840dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
3841dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
3842dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
3843dfebb950SRichard Henderson     case CC_OP_ADD:
3844dfebb950SRichard Henderson     case CC_OP_TADD:
3845dfebb950SRichard Henderson     case CC_OP_TADDTV:
3846dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3847dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
3848dfebb950SRichard Henderson     case CC_OP_SUB:
3849dfebb950SRichard Henderson     case CC_OP_TSUB:
3850dfebb950SRichard Henderson     case CC_OP_TSUBTV:
3851dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3852dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
3853dfebb950SRichard Henderson     default:
3854dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3855dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
3856dfebb950SRichard Henderson     }
3857dfebb950SRichard Henderson }
3858dfebb950SRichard Henderson 
3859a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a)
3860a9aba13dSRichard Henderson {
3861a9aba13dSRichard Henderson     update_psr(dc);
3862a9aba13dSRichard Henderson     return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc);
3863a9aba13dSRichard Henderson }
3864a9aba13dSRichard Henderson 
3865b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a,
3866b88ce6f2SRichard Henderson                      int width, bool cc, bool left)
3867b88ce6f2SRichard Henderson {
3868b88ce6f2SRichard Henderson     TCGv dst, s1, s2, lo1, lo2;
3869b88ce6f2SRichard Henderson     uint64_t amask, tabl, tabr;
3870b88ce6f2SRichard Henderson     int shift, imask, omask;
3871b88ce6f2SRichard Henderson 
3872b88ce6f2SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
3873b88ce6f2SRichard Henderson     s1 = gen_load_gpr(dc, a->rs1);
3874b88ce6f2SRichard Henderson     s2 = gen_load_gpr(dc, a->rs2);
3875b88ce6f2SRichard Henderson 
3876b88ce6f2SRichard Henderson     if (cc) {
3877b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, s1);
3878b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, s2);
3879b88ce6f2SRichard Henderson         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
3880b88ce6f2SRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
3881b88ce6f2SRichard Henderson         dc->cc_op = CC_OP_SUB;
3882b88ce6f2SRichard Henderson     }
3883b88ce6f2SRichard Henderson 
3884b88ce6f2SRichard Henderson     /*
3885b88ce6f2SRichard Henderson      * Theory of operation: there are two tables, left and right (not to
3886b88ce6f2SRichard Henderson      * be confused with the left and right versions of the opcode).  These
3887b88ce6f2SRichard Henderson      * are indexed by the low 3 bits of the inputs.  To make things "easy",
3888b88ce6f2SRichard Henderson      * these tables are loaded into two constants, TABL and TABR below.
3889b88ce6f2SRichard Henderson      * The operation index = (input & imask) << shift calculates the index
3890b88ce6f2SRichard Henderson      * into the constant, while val = (table >> index) & omask calculates
3891b88ce6f2SRichard Henderson      * the value we're looking for.
3892b88ce6f2SRichard Henderson      */
3893b88ce6f2SRichard Henderson     switch (width) {
3894b88ce6f2SRichard Henderson     case 8:
3895b88ce6f2SRichard Henderson         imask = 0x7;
3896b88ce6f2SRichard Henderson         shift = 3;
3897b88ce6f2SRichard Henderson         omask = 0xff;
3898b88ce6f2SRichard Henderson         if (left) {
3899b88ce6f2SRichard Henderson             tabl = 0x80c0e0f0f8fcfeffULL;
3900b88ce6f2SRichard Henderson             tabr = 0xff7f3f1f0f070301ULL;
3901b88ce6f2SRichard Henderson         } else {
3902b88ce6f2SRichard Henderson             tabl = 0x0103070f1f3f7fffULL;
3903b88ce6f2SRichard Henderson             tabr = 0xfffefcf8f0e0c080ULL;
3904b88ce6f2SRichard Henderson         }
3905b88ce6f2SRichard Henderson         break;
3906b88ce6f2SRichard Henderson     case 16:
3907b88ce6f2SRichard Henderson         imask = 0x6;
3908b88ce6f2SRichard Henderson         shift = 1;
3909b88ce6f2SRichard Henderson         omask = 0xf;
3910b88ce6f2SRichard Henderson         if (left) {
3911b88ce6f2SRichard Henderson             tabl = 0x8cef;
3912b88ce6f2SRichard Henderson             tabr = 0xf731;
3913b88ce6f2SRichard Henderson         } else {
3914b88ce6f2SRichard Henderson             tabl = 0x137f;
3915b88ce6f2SRichard Henderson             tabr = 0xfec8;
3916b88ce6f2SRichard Henderson         }
3917b88ce6f2SRichard Henderson         break;
3918b88ce6f2SRichard Henderson     case 32:
3919b88ce6f2SRichard Henderson         imask = 0x4;
3920b88ce6f2SRichard Henderson         shift = 0;
3921b88ce6f2SRichard Henderson         omask = 0x3;
3922b88ce6f2SRichard Henderson         if (left) {
3923b88ce6f2SRichard Henderson             tabl = (2 << 2) | 3;
3924b88ce6f2SRichard Henderson             tabr = (3 << 2) | 1;
3925b88ce6f2SRichard Henderson         } else {
3926b88ce6f2SRichard Henderson             tabl = (1 << 2) | 3;
3927b88ce6f2SRichard Henderson             tabr = (3 << 2) | 2;
3928b88ce6f2SRichard Henderson         }
3929b88ce6f2SRichard Henderson         break;
3930b88ce6f2SRichard Henderson     default:
3931b88ce6f2SRichard Henderson         abort();
3932b88ce6f2SRichard Henderson     }
3933b88ce6f2SRichard Henderson 
3934b88ce6f2SRichard Henderson     lo1 = tcg_temp_new();
3935b88ce6f2SRichard Henderson     lo2 = tcg_temp_new();
3936b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, s1, imask);
3937b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, s2, imask);
3938b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo1, lo1, shift);
3939b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo2, lo2, shift);
3940b88ce6f2SRichard Henderson 
3941b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
3942b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
3943b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
3944b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, lo2, omask);
3945b88ce6f2SRichard Henderson 
3946b88ce6f2SRichard Henderson     amask = address_mask_i(dc, -8);
3947b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s1, s1, amask);
3948b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s2, s2, amask);
3949b88ce6f2SRichard Henderson 
3950b88ce6f2SRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
3951b88ce6f2SRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
3952b88ce6f2SRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
3953b88ce6f2SRichard Henderson 
3954b88ce6f2SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3955b88ce6f2SRichard Henderson     return advance_pc(dc);
3956b88ce6f2SRichard Henderson }
3957b88ce6f2SRichard Henderson 
3958b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0)
3959b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1)
3960b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0)
3961b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1)
3962b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0)
3963b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1)
3964b88ce6f2SRichard Henderson 
3965b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0)
3966b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1)
3967b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0)
3968b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1)
3969b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0)
3970b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1)
3971b88ce6f2SRichard Henderson 
397245bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a,
397345bfed3bSRichard Henderson                    void (*func)(TCGv, TCGv, TCGv))
397445bfed3bSRichard Henderson {
397545bfed3bSRichard Henderson     TCGv dst = gen_dest_gpr(dc, a->rd);
397645bfed3bSRichard Henderson     TCGv src1 = gen_load_gpr(dc, a->rs1);
397745bfed3bSRichard Henderson     TCGv src2 = gen_load_gpr(dc, a->rs2);
397845bfed3bSRichard Henderson 
397945bfed3bSRichard Henderson     func(dst, src1, src2);
398045bfed3bSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
398145bfed3bSRichard Henderson     return advance_pc(dc);
398245bfed3bSRichard Henderson }
398345bfed3bSRichard Henderson 
398445bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8)
398545bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16)
398645bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32)
398745bfed3bSRichard Henderson 
39889e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2)
39899e20ca94SRichard Henderson {
39909e20ca94SRichard Henderson #ifdef TARGET_SPARC64
39919e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
39929e20ca94SRichard Henderson 
39939e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
39949e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
39959e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
39969e20ca94SRichard Henderson #else
39979e20ca94SRichard Henderson     g_assert_not_reached();
39989e20ca94SRichard Henderson #endif
39999e20ca94SRichard Henderson }
40009e20ca94SRichard Henderson 
40019e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2)
40029e20ca94SRichard Henderson {
40039e20ca94SRichard Henderson #ifdef TARGET_SPARC64
40049e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
40059e20ca94SRichard Henderson 
40069e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
40079e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
40089e20ca94SRichard Henderson     tcg_gen_neg_tl(tmp, tmp);
40099e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
40109e20ca94SRichard Henderson #else
40119e20ca94SRichard Henderson     g_assert_not_reached();
40129e20ca94SRichard Henderson #endif
40139e20ca94SRichard Henderson }
40149e20ca94SRichard Henderson 
40159e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr)
40169e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl)
40179e20ca94SRichard Henderson 
401839ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2)
401939ca3490SRichard Henderson {
402039ca3490SRichard Henderson #ifdef TARGET_SPARC64
402139ca3490SRichard Henderson     tcg_gen_add_tl(dst, s1, s2);
402239ca3490SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32);
402339ca3490SRichard Henderson #else
402439ca3490SRichard Henderson     g_assert_not_reached();
402539ca3490SRichard Henderson #endif
402639ca3490SRichard Henderson }
402739ca3490SRichard Henderson 
402839ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask)
402939ca3490SRichard Henderson 
40305fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
40315fc546eeSRichard Henderson {
40325fc546eeSRichard Henderson     TCGv dst, src1, src2;
40335fc546eeSRichard Henderson 
40345fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
40355fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
40365fc546eeSRichard Henderson         return false;
40375fc546eeSRichard Henderson     }
40385fc546eeSRichard Henderson 
40395fc546eeSRichard Henderson     src2 = tcg_temp_new();
40405fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
40415fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
40425fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
40435fc546eeSRichard Henderson 
40445fc546eeSRichard Henderson     if (l) {
40455fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
40465fc546eeSRichard Henderson         if (!a->x) {
40475fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
40485fc546eeSRichard Henderson         }
40495fc546eeSRichard Henderson     } else if (u) {
40505fc546eeSRichard Henderson         if (!a->x) {
40515fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
40525fc546eeSRichard Henderson             src1 = dst;
40535fc546eeSRichard Henderson         }
40545fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
40555fc546eeSRichard Henderson     } else {
40565fc546eeSRichard Henderson         if (!a->x) {
40575fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
40585fc546eeSRichard Henderson             src1 = dst;
40595fc546eeSRichard Henderson         }
40605fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
40615fc546eeSRichard Henderson     }
40625fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
40635fc546eeSRichard Henderson     return advance_pc(dc);
40645fc546eeSRichard Henderson }
40655fc546eeSRichard Henderson 
40665fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
40675fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
40685fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
40695fc546eeSRichard Henderson 
40705fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
40715fc546eeSRichard Henderson {
40725fc546eeSRichard Henderson     TCGv dst, src1;
40735fc546eeSRichard Henderson 
40745fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
40755fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
40765fc546eeSRichard Henderson         return false;
40775fc546eeSRichard Henderson     }
40785fc546eeSRichard Henderson 
40795fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
40805fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
40815fc546eeSRichard Henderson 
40825fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
40835fc546eeSRichard Henderson         if (l) {
40845fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
40855fc546eeSRichard Henderson         } else if (u) {
40865fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
40875fc546eeSRichard Henderson         } else {
40885fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
40895fc546eeSRichard Henderson         }
40905fc546eeSRichard Henderson     } else {
40915fc546eeSRichard Henderson         if (l) {
40925fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
40935fc546eeSRichard Henderson         } else if (u) {
40945fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
40955fc546eeSRichard Henderson         } else {
40965fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
40975fc546eeSRichard Henderson         }
40985fc546eeSRichard Henderson     }
40995fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
41005fc546eeSRichard Henderson     return advance_pc(dc);
41015fc546eeSRichard Henderson }
41025fc546eeSRichard Henderson 
41035fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
41045fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
41055fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
41065fc546eeSRichard Henderson 
4107fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
4108fb4ed7aaSRichard Henderson {
4109fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4110fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
4111fb4ed7aaSRichard Henderson         return NULL;
4112fb4ed7aaSRichard Henderson     }
4113fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
4114fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
4115fb4ed7aaSRichard Henderson     } else {
4116fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
4117fb4ed7aaSRichard Henderson     }
4118fb4ed7aaSRichard Henderson }
4119fb4ed7aaSRichard Henderson 
4120fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
4121fb4ed7aaSRichard Henderson {
4122fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
4123fb4ed7aaSRichard Henderson 
4124fb4ed7aaSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst);
4125fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4126fb4ed7aaSRichard Henderson     return advance_pc(dc);
4127fb4ed7aaSRichard Henderson }
4128fb4ed7aaSRichard Henderson 
4129fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4130fb4ed7aaSRichard Henderson {
4131fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4132fb4ed7aaSRichard Henderson     DisasCompare cmp;
4133fb4ed7aaSRichard Henderson 
4134fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4135fb4ed7aaSRichard Henderson         return false;
4136fb4ed7aaSRichard Henderson     }
4137fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4138fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4139fb4ed7aaSRichard Henderson }
4140fb4ed7aaSRichard Henderson 
4141fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4142fb4ed7aaSRichard Henderson {
4143fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4144fb4ed7aaSRichard Henderson     DisasCompare cmp;
4145fb4ed7aaSRichard Henderson 
4146fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4147fb4ed7aaSRichard Henderson         return false;
4148fb4ed7aaSRichard Henderson     }
4149fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4150fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4151fb4ed7aaSRichard Henderson }
4152fb4ed7aaSRichard Henderson 
4153fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4154fb4ed7aaSRichard Henderson {
4155fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4156fb4ed7aaSRichard Henderson     DisasCompare cmp;
4157fb4ed7aaSRichard Henderson 
4158fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4159fb4ed7aaSRichard Henderson         return false;
4160fb4ed7aaSRichard Henderson     }
4161fb4ed7aaSRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
4162fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4163fb4ed7aaSRichard Henderson }
4164fb4ed7aaSRichard Henderson 
416586b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
416686b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
416786b82fe0SRichard Henderson {
416886b82fe0SRichard Henderson     TCGv src1, sum;
416986b82fe0SRichard Henderson 
417086b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
417186b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
417286b82fe0SRichard Henderson         return false;
417386b82fe0SRichard Henderson     }
417486b82fe0SRichard Henderson 
417586b82fe0SRichard Henderson     /*
417686b82fe0SRichard Henderson      * Always load the sum into a new temporary.
417786b82fe0SRichard Henderson      * This is required to capture the value across a window change,
417886b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
417986b82fe0SRichard Henderson      */
418086b82fe0SRichard Henderson     sum = tcg_temp_new();
418186b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
418286b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
418386b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
418486b82fe0SRichard Henderson     } else {
418586b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
418686b82fe0SRichard Henderson     }
418786b82fe0SRichard Henderson     return func(dc, a->rd, sum);
418886b82fe0SRichard Henderson }
418986b82fe0SRichard Henderson 
419086b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
419186b82fe0SRichard Henderson {
419286b82fe0SRichard Henderson     /*
419386b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
419486b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
419586b82fe0SRichard Henderson      */
419686b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
419786b82fe0SRichard Henderson 
419886b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
419986b82fe0SRichard Henderson 
420086b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
420186b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
420286b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
420386b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
420486b82fe0SRichard Henderson 
420586b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
420686b82fe0SRichard Henderson     return true;
420786b82fe0SRichard Henderson }
420886b82fe0SRichard Henderson 
420986b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
421086b82fe0SRichard Henderson 
421186b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
421286b82fe0SRichard Henderson {
421386b82fe0SRichard Henderson     if (!supervisor(dc)) {
421486b82fe0SRichard Henderson         return raise_priv(dc);
421586b82fe0SRichard Henderson     }
421686b82fe0SRichard Henderson 
421786b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
421886b82fe0SRichard Henderson 
421986b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
422086b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
422186b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
422286b82fe0SRichard Henderson 
422386b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
422486b82fe0SRichard Henderson     return true;
422586b82fe0SRichard Henderson }
422686b82fe0SRichard Henderson 
422786b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
422886b82fe0SRichard Henderson 
422986b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
423086b82fe0SRichard Henderson {
423186b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
423286b82fe0SRichard Henderson 
423386b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
423486b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
423586b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
423686b82fe0SRichard Henderson 
423786b82fe0SRichard Henderson     gen_helper_restore(tcg_env);
423886b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
423986b82fe0SRichard Henderson     return true;
424086b82fe0SRichard Henderson }
424186b82fe0SRichard Henderson 
424286b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
424386b82fe0SRichard Henderson 
4244d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4245d3825800SRichard Henderson {
4246d3825800SRichard Henderson     gen_helper_save(tcg_env);
4247d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4248d3825800SRichard Henderson     return advance_pc(dc);
4249d3825800SRichard Henderson }
4250d3825800SRichard Henderson 
4251d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4252d3825800SRichard Henderson 
4253d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4254d3825800SRichard Henderson {
4255d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4256d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4257d3825800SRichard Henderson     return advance_pc(dc);
4258d3825800SRichard Henderson }
4259d3825800SRichard Henderson 
4260d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4261d3825800SRichard Henderson 
42628f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
42638f75b8a4SRichard Henderson {
42648f75b8a4SRichard Henderson     if (!supervisor(dc)) {
42658f75b8a4SRichard Henderson         return raise_priv(dc);
42668f75b8a4SRichard Henderson     }
42678f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
42688f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
42698f75b8a4SRichard Henderson     translator_io_start(&dc->base);
42708f75b8a4SRichard Henderson     if (done) {
42718f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
42728f75b8a4SRichard Henderson     } else {
42738f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
42748f75b8a4SRichard Henderson     }
42758f75b8a4SRichard Henderson     return true;
42768f75b8a4SRichard Henderson }
42778f75b8a4SRichard Henderson 
42788f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
42798f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
42808f75b8a4SRichard Henderson 
42810880d20bSRichard Henderson /*
42820880d20bSRichard Henderson  * Major opcode 11 -- load and store instructions
42830880d20bSRichard Henderson  */
42840880d20bSRichard Henderson 
42850880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm)
42860880d20bSRichard Henderson {
42870880d20bSRichard Henderson     TCGv addr, tmp = NULL;
42880880d20bSRichard Henderson 
42890880d20bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
42900880d20bSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
42910880d20bSRichard Henderson         return NULL;
42920880d20bSRichard Henderson     }
42930880d20bSRichard Henderson 
42940880d20bSRichard Henderson     addr = gen_load_gpr(dc, rs1);
42950880d20bSRichard Henderson     if (rs2_or_imm) {
42960880d20bSRichard Henderson         tmp = tcg_temp_new();
42970880d20bSRichard Henderson         if (imm) {
42980880d20bSRichard Henderson             tcg_gen_addi_tl(tmp, addr, rs2_or_imm);
42990880d20bSRichard Henderson         } else {
43000880d20bSRichard Henderson             tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]);
43010880d20bSRichard Henderson         }
43020880d20bSRichard Henderson         addr = tmp;
43030880d20bSRichard Henderson     }
43040880d20bSRichard Henderson     if (AM_CHECK(dc)) {
43050880d20bSRichard Henderson         if (!tmp) {
43060880d20bSRichard Henderson             tmp = tcg_temp_new();
43070880d20bSRichard Henderson         }
43080880d20bSRichard Henderson         tcg_gen_ext32u_tl(tmp, addr);
43090880d20bSRichard Henderson         addr = tmp;
43100880d20bSRichard Henderson     }
43110880d20bSRichard Henderson     return addr;
43120880d20bSRichard Henderson }
43130880d20bSRichard Henderson 
43140880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
43150880d20bSRichard Henderson {
43160880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43170880d20bSRichard Henderson     DisasASI da;
43180880d20bSRichard Henderson 
43190880d20bSRichard Henderson     if (addr == NULL) {
43200880d20bSRichard Henderson         return false;
43210880d20bSRichard Henderson     }
43220880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
43230880d20bSRichard Henderson 
43240880d20bSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
432542071fc1SRichard Henderson     gen_ld_asi(dc, &da, reg, addr);
43260880d20bSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
43270880d20bSRichard Henderson     return advance_pc(dc);
43280880d20bSRichard Henderson }
43290880d20bSRichard Henderson 
43300880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL)
43310880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB)
43320880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW)
43330880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB)
43340880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW)
43350880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL)
43360880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ)
43370880d20bSRichard Henderson 
43380880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
43390880d20bSRichard Henderson {
43400880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43410880d20bSRichard Henderson     DisasASI da;
43420880d20bSRichard Henderson 
43430880d20bSRichard Henderson     if (addr == NULL) {
43440880d20bSRichard Henderson         return false;
43450880d20bSRichard Henderson     }
43460880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
43470880d20bSRichard Henderson 
43480880d20bSRichard Henderson     reg = gen_load_gpr(dc, a->rd);
434942071fc1SRichard Henderson     gen_st_asi(dc, &da, reg, addr);
43500880d20bSRichard Henderson     return advance_pc(dc);
43510880d20bSRichard Henderson }
43520880d20bSRichard Henderson 
43530880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL)
43540880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB)
43550880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW)
43560880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ)
43570880d20bSRichard Henderson 
43580880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a)
43590880d20bSRichard Henderson {
43600880d20bSRichard Henderson     TCGv addr;
43610880d20bSRichard Henderson     DisasASI da;
43620880d20bSRichard Henderson 
43630880d20bSRichard Henderson     if (a->rd & 1) {
43640880d20bSRichard Henderson         return false;
43650880d20bSRichard Henderson     }
43660880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43670880d20bSRichard Henderson     if (addr == NULL) {
43680880d20bSRichard Henderson         return false;
43690880d20bSRichard Henderson     }
43700880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
437142071fc1SRichard Henderson     gen_ldda_asi(dc, &da, addr, a->rd);
43720880d20bSRichard Henderson     return advance_pc(dc);
43730880d20bSRichard Henderson }
43740880d20bSRichard Henderson 
43750880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a)
43760880d20bSRichard Henderson {
43770880d20bSRichard Henderson     TCGv addr;
43780880d20bSRichard Henderson     DisasASI da;
43790880d20bSRichard Henderson 
43800880d20bSRichard Henderson     if (a->rd & 1) {
43810880d20bSRichard Henderson         return false;
43820880d20bSRichard Henderson     }
43830880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43840880d20bSRichard Henderson     if (addr == NULL) {
43850880d20bSRichard Henderson         return false;
43860880d20bSRichard Henderson     }
43870880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
438842071fc1SRichard Henderson     gen_stda_asi(dc, &da, addr, a->rd);
43890880d20bSRichard Henderson     return advance_pc(dc);
43900880d20bSRichard Henderson }
43910880d20bSRichard Henderson 
4392cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a)
4393cf07cd1eSRichard Henderson {
4394cf07cd1eSRichard Henderson     TCGv addr, reg;
4395cf07cd1eSRichard Henderson     DisasASI da;
4396cf07cd1eSRichard Henderson 
4397cf07cd1eSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4398cf07cd1eSRichard Henderson     if (addr == NULL) {
4399cf07cd1eSRichard Henderson         return false;
4400cf07cd1eSRichard Henderson     }
4401cf07cd1eSRichard Henderson     da = resolve_asi(dc, a->asi, MO_UB);
4402cf07cd1eSRichard Henderson 
4403cf07cd1eSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
4404cf07cd1eSRichard Henderson     gen_ldstub_asi(dc, &da, reg, addr);
4405cf07cd1eSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
4406cf07cd1eSRichard Henderson     return advance_pc(dc);
4407cf07cd1eSRichard Henderson }
4408cf07cd1eSRichard Henderson 
4409dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a)
4410dca544b9SRichard Henderson {
4411dca544b9SRichard Henderson     TCGv addr, dst, src;
4412dca544b9SRichard Henderson     DisasASI da;
4413dca544b9SRichard Henderson 
4414dca544b9SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4415dca544b9SRichard Henderson     if (addr == NULL) {
4416dca544b9SRichard Henderson         return false;
4417dca544b9SRichard Henderson     }
4418dca544b9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUL);
4419dca544b9SRichard Henderson 
4420dca544b9SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4421dca544b9SRichard Henderson     src = gen_load_gpr(dc, a->rd);
4422dca544b9SRichard Henderson     gen_swap_asi(dc, &da, dst, src, addr);
4423dca544b9SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4424dca544b9SRichard Henderson     return advance_pc(dc);
4425dca544b9SRichard Henderson }
4426dca544b9SRichard Henderson 
4427d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
4428d0a11d25SRichard Henderson {
4429d0a11d25SRichard Henderson     TCGv addr, o, n, c;
4430d0a11d25SRichard Henderson     DisasASI da;
4431d0a11d25SRichard Henderson 
4432d0a11d25SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, true, 0);
4433d0a11d25SRichard Henderson     if (addr == NULL) {
4434d0a11d25SRichard Henderson         return false;
4435d0a11d25SRichard Henderson     }
4436d0a11d25SRichard Henderson     da = resolve_asi(dc, a->asi, mop);
4437d0a11d25SRichard Henderson 
4438d0a11d25SRichard Henderson     o = gen_dest_gpr(dc, a->rd);
4439d0a11d25SRichard Henderson     n = gen_load_gpr(dc, a->rd);
4440d0a11d25SRichard Henderson     c = gen_load_gpr(dc, a->rs2_or_imm);
4441d0a11d25SRichard Henderson     gen_cas_asi(dc, &da, o, n, c, addr);
4442d0a11d25SRichard Henderson     gen_store_gpr(dc, a->rd, o);
4443d0a11d25SRichard Henderson     return advance_pc(dc);
4444d0a11d25SRichard Henderson }
4445d0a11d25SRichard Henderson 
4446d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL)
4447d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ)
4448d0a11d25SRichard Henderson 
444906c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
445006c060d9SRichard Henderson {
445106c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
445206c060d9SRichard Henderson     DisasASI da;
445306c060d9SRichard Henderson 
445406c060d9SRichard Henderson     if (addr == NULL) {
445506c060d9SRichard Henderson         return false;
445606c060d9SRichard Henderson     }
445706c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
445806c060d9SRichard Henderson         return true;
445906c060d9SRichard Henderson     }
446006c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
446106c060d9SRichard Henderson         return true;
446206c060d9SRichard Henderson     }
446306c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4464287b1152SRichard Henderson     gen_ldf_asi(dc, &da, sz, addr, a->rd);
446506c060d9SRichard Henderson     gen_update_fprs_dirty(dc, a->rd);
446606c060d9SRichard Henderson     return advance_pc(dc);
446706c060d9SRichard Henderson }
446806c060d9SRichard Henderson 
446906c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32)
447006c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64)
447106c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128)
447206c060d9SRichard Henderson 
4473287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32)
4474287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64)
4475287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128)
4476287b1152SRichard Henderson 
447706c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
447806c060d9SRichard Henderson {
447906c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
448006c060d9SRichard Henderson     DisasASI da;
448106c060d9SRichard Henderson 
448206c060d9SRichard Henderson     if (addr == NULL) {
448306c060d9SRichard Henderson         return false;
448406c060d9SRichard Henderson     }
448506c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
448606c060d9SRichard Henderson         return true;
448706c060d9SRichard Henderson     }
448806c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
448906c060d9SRichard Henderson         return true;
449006c060d9SRichard Henderson     }
449106c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4492287b1152SRichard Henderson     gen_stf_asi(dc, &da, sz, addr, a->rd);
449306c060d9SRichard Henderson     return advance_pc(dc);
449406c060d9SRichard Henderson }
449506c060d9SRichard Henderson 
449606c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32)
449706c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64)
449806c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128)
449906c060d9SRichard Henderson 
4500287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32)
4501287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64)
4502287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128)
4503287b1152SRichard Henderson 
450406c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a)
450506c060d9SRichard Henderson {
450606c060d9SRichard Henderson     if (!avail_32(dc)) {
450706c060d9SRichard Henderson         return false;
450806c060d9SRichard Henderson     }
450906c060d9SRichard Henderson     if (!supervisor(dc)) {
451006c060d9SRichard Henderson         return raise_priv(dc);
451106c060d9SRichard Henderson     }
451206c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
451306c060d9SRichard Henderson         return true;
451406c060d9SRichard Henderson     }
451506c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
451606c060d9SRichard Henderson     return true;
451706c060d9SRichard Henderson }
451806c060d9SRichard Henderson 
4519da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop,
4520da681406SRichard Henderson                      target_ulong new_mask, target_ulong old_mask)
45213d3c0673SRichard Henderson {
4522da681406SRichard Henderson     TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45233d3c0673SRichard Henderson     if (addr == NULL) {
45243d3c0673SRichard Henderson         return false;
45253d3c0673SRichard Henderson     }
45263d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45273d3c0673SRichard Henderson         return true;
45283d3c0673SRichard Henderson     }
4529da681406SRichard Henderson     tmp = tcg_temp_new();
4530da681406SRichard Henderson     tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN);
4531da681406SRichard Henderson     tcg_gen_andi_tl(tmp, tmp, new_mask);
4532da681406SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask);
4533da681406SRichard Henderson     tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp);
4534da681406SRichard Henderson     gen_helper_set_fsr(tcg_env, cpu_fsr);
45353d3c0673SRichard Henderson     return advance_pc(dc);
45363d3c0673SRichard Henderson }
45373d3c0673SRichard Henderson 
4538da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK)
4539da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK)
45403d3c0673SRichard Henderson 
45413d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop)
45423d3c0673SRichard Henderson {
45433d3c0673SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45443d3c0673SRichard Henderson     if (addr == NULL) {
45453d3c0673SRichard Henderson         return false;
45463d3c0673SRichard Henderson     }
45473d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45483d3c0673SRichard Henderson         return true;
45493d3c0673SRichard Henderson     }
45503d3c0673SRichard Henderson     tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN);
45513d3c0673SRichard Henderson     return advance_pc(dc);
45523d3c0673SRichard Henderson }
45533d3c0673SRichard Henderson 
45543d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL)
45553d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ)
45563d3c0673SRichard Henderson 
4557baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a,
4558baf3dbf2SRichard Henderson                   void (*func)(TCGv_i32, TCGv_i32))
4559baf3dbf2SRichard Henderson {
4560baf3dbf2SRichard Henderson     TCGv_i32 tmp;
4561baf3dbf2SRichard Henderson 
4562baf3dbf2SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4563baf3dbf2SRichard Henderson         return true;
4564baf3dbf2SRichard Henderson     }
4565baf3dbf2SRichard Henderson 
4566baf3dbf2SRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4567baf3dbf2SRichard Henderson     func(tmp, tmp);
4568baf3dbf2SRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4569baf3dbf2SRichard Henderson     return advance_pc(dc);
4570baf3dbf2SRichard Henderson }
4571baf3dbf2SRichard Henderson 
4572baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs)
4573baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs)
4574baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss)
4575baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32)
4576baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32)
4577baf3dbf2SRichard Henderson 
4578119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a,
4579119cb94fSRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
4580119cb94fSRichard Henderson {
4581119cb94fSRichard Henderson     TCGv_i32 tmp;
4582119cb94fSRichard Henderson 
4583119cb94fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4584119cb94fSRichard Henderson         return true;
4585119cb94fSRichard Henderson     }
4586119cb94fSRichard Henderson 
4587119cb94fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4588119cb94fSRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4589119cb94fSRichard Henderson     func(tmp, tcg_env, tmp);
4590119cb94fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4591119cb94fSRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4592119cb94fSRichard Henderson     return advance_pc(dc);
4593119cb94fSRichard Henderson }
4594119cb94fSRichard Henderson 
4595119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts)
4596119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos)
4597119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi)
4598119cb94fSRichard Henderson 
45998c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a,
46008c94bcd8SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
46018c94bcd8SRichard Henderson {
46028c94bcd8SRichard Henderson     TCGv_i32 dst;
46038c94bcd8SRichard Henderson     TCGv_i64 src;
46048c94bcd8SRichard Henderson 
46058c94bcd8SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46068c94bcd8SRichard Henderson         return true;
46078c94bcd8SRichard Henderson     }
46088c94bcd8SRichard Henderson 
46098c94bcd8SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
46108c94bcd8SRichard Henderson     dst = gen_dest_fpr_F(dc);
46118c94bcd8SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
46128c94bcd8SRichard Henderson     func(dst, tcg_env, src);
46138c94bcd8SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
46148c94bcd8SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
46158c94bcd8SRichard Henderson     return advance_pc(dc);
46168c94bcd8SRichard Henderson }
46178c94bcd8SRichard Henderson 
46188c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos)
46198c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi)
46208c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos)
46218c94bcd8SRichard Henderson 
4622c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a,
4623c6d83e4fSRichard Henderson                   void (*func)(TCGv_i64, TCGv_i64))
4624c6d83e4fSRichard Henderson {
4625c6d83e4fSRichard Henderson     TCGv_i64 dst, src;
4626c6d83e4fSRichard Henderson 
4627c6d83e4fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4628c6d83e4fSRichard Henderson         return true;
4629c6d83e4fSRichard Henderson     }
4630c6d83e4fSRichard Henderson 
4631c6d83e4fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4632c6d83e4fSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4633c6d83e4fSRichard Henderson     func(dst, src);
4634c6d83e4fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4635c6d83e4fSRichard Henderson     return advance_pc(dc);
4636c6d83e4fSRichard Henderson }
4637c6d83e4fSRichard Henderson 
4638c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd)
4639c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd)
4640c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd)
4641c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64)
4642c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64)
4643c6d83e4fSRichard Henderson 
46448aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a,
46458aa418b3SRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
46468aa418b3SRichard Henderson {
46478aa418b3SRichard Henderson     TCGv_i64 dst, src;
46488aa418b3SRichard Henderson 
46498aa418b3SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46508aa418b3SRichard Henderson         return true;
46518aa418b3SRichard Henderson     }
46528aa418b3SRichard Henderson 
46538aa418b3SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
46548aa418b3SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
46558aa418b3SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
46568aa418b3SRichard Henderson     func(dst, tcg_env, src);
46578aa418b3SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
46588aa418b3SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
46598aa418b3SRichard Henderson     return advance_pc(dc);
46608aa418b3SRichard Henderson }
46618aa418b3SRichard Henderson 
46628aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd)
46638aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod)
46648aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox)
46658aa418b3SRichard Henderson 
4666199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a,
4667199d43efSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
4668199d43efSRichard Henderson {
4669199d43efSRichard Henderson     TCGv_i64 dst;
4670199d43efSRichard Henderson     TCGv_i32 src;
4671199d43efSRichard Henderson 
4672199d43efSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4673199d43efSRichard Henderson         return true;
4674199d43efSRichard Henderson     }
4675199d43efSRichard Henderson 
4676199d43efSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4677199d43efSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4678199d43efSRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
4679199d43efSRichard Henderson     func(dst, tcg_env, src);
4680199d43efSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4681199d43efSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4682199d43efSRichard Henderson     return advance_pc(dc);
4683199d43efSRichard Henderson }
4684199d43efSRichard Henderson 
4685199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod)
4686199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod)
4687199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox)
4688199d43efSRichard Henderson 
4689*f4e18df5SRichard Henderson static bool trans_FMOVq(DisasContext *dc, arg_FMOVq *a)
4690*f4e18df5SRichard Henderson {
4691*f4e18df5SRichard Henderson     int rd, rs;
4692*f4e18df5SRichard Henderson 
4693*f4e18df5SRichard Henderson     if (!avail_64(dc)) {
4694*f4e18df5SRichard Henderson         return false;
4695*f4e18df5SRichard Henderson     }
4696*f4e18df5SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4697*f4e18df5SRichard Henderson         return true;
4698*f4e18df5SRichard Henderson     }
4699*f4e18df5SRichard Henderson     if (gen_trap_float128(dc)) {
4700*f4e18df5SRichard Henderson         return true;
4701*f4e18df5SRichard Henderson     }
4702*f4e18df5SRichard Henderson 
4703*f4e18df5SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4704*f4e18df5SRichard Henderson     rd = QFPREG(a->rd);
4705*f4e18df5SRichard Henderson     rs = QFPREG(a->rs);
4706*f4e18df5SRichard Henderson     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
4707*f4e18df5SRichard Henderson     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
4708*f4e18df5SRichard Henderson     gen_update_fprs_dirty(dc, rd);
4709*f4e18df5SRichard Henderson     return advance_pc(dc);
4710*f4e18df5SRichard Henderson }
4711*f4e18df5SRichard Henderson 
4712*f4e18df5SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a,
4713*f4e18df5SRichard Henderson                   void (*func)(TCGv_env))
4714*f4e18df5SRichard Henderson {
4715*f4e18df5SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4716*f4e18df5SRichard Henderson         return true;
4717*f4e18df5SRichard Henderson     }
4718*f4e18df5SRichard Henderson     if (gen_trap_float128(dc)) {
4719*f4e18df5SRichard Henderson         return true;
4720*f4e18df5SRichard Henderson     }
4721*f4e18df5SRichard Henderson 
4722*f4e18df5SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4723*f4e18df5SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4724*f4e18df5SRichard Henderson     func(tcg_env);
4725*f4e18df5SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4726*f4e18df5SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4727*f4e18df5SRichard Henderson     return advance_pc(dc);
4728*f4e18df5SRichard Henderson }
4729*f4e18df5SRichard Henderson 
4730*f4e18df5SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_helper_fnegq)
4731*f4e18df5SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_helper_fabsq)
4732*f4e18df5SRichard Henderson 
4733c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a,
4734c995216bSRichard Henderson                        void (*func)(TCGv_env))
4735c995216bSRichard Henderson {
4736c995216bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4737c995216bSRichard Henderson         return true;
4738c995216bSRichard Henderson     }
4739c995216bSRichard Henderson     if (gen_trap_float128(dc)) {
4740c995216bSRichard Henderson         return true;
4741c995216bSRichard Henderson     }
4742c995216bSRichard Henderson 
4743c995216bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4744c995216bSRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4745c995216bSRichard Henderson     func(tcg_env);
4746c995216bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4747c995216bSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4748c995216bSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4749c995216bSRichard Henderson     return advance_pc(dc);
4750c995216bSRichard Henderson }
4751c995216bSRichard Henderson 
4752c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq)
4753c995216bSRichard Henderson 
4754bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a,
4755bd9c5c42SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env))
4756bd9c5c42SRichard Henderson {
4757bd9c5c42SRichard Henderson     TCGv_i32 dst;
4758bd9c5c42SRichard Henderson 
4759bd9c5c42SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4760bd9c5c42SRichard Henderson         return true;
4761bd9c5c42SRichard Henderson     }
4762bd9c5c42SRichard Henderson     if (gen_trap_float128(dc)) {
4763bd9c5c42SRichard Henderson         return true;
4764bd9c5c42SRichard Henderson     }
4765bd9c5c42SRichard Henderson 
4766bd9c5c42SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4767bd9c5c42SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4768bd9c5c42SRichard Henderson     dst = gen_dest_fpr_F(dc);
4769bd9c5c42SRichard Henderson     func(dst, tcg_env);
4770bd9c5c42SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4771bd9c5c42SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
4772bd9c5c42SRichard Henderson     return advance_pc(dc);
4773bd9c5c42SRichard Henderson }
4774bd9c5c42SRichard Henderson 
4775bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos)
4776bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi)
4777bd9c5c42SRichard Henderson 
47781617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a,
47791617586fSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env))
47801617586fSRichard Henderson {
47811617586fSRichard Henderson     TCGv_i64 dst;
47821617586fSRichard Henderson 
47831617586fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47841617586fSRichard Henderson         return true;
47851617586fSRichard Henderson     }
47861617586fSRichard Henderson     if (gen_trap_float128(dc)) {
47871617586fSRichard Henderson         return true;
47881617586fSRichard Henderson     }
47891617586fSRichard Henderson 
47901617586fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
47911617586fSRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
47921617586fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
47931617586fSRichard Henderson     func(dst, tcg_env);
47941617586fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
47951617586fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
47961617586fSRichard Henderson     return advance_pc(dc);
47971617586fSRichard Henderson }
47981617586fSRichard Henderson 
47991617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod)
48001617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox)
48011617586fSRichard Henderson 
480213ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a,
480313ebcc77SRichard Henderson                       void (*func)(TCGv_env, TCGv_i32))
480413ebcc77SRichard Henderson {
480513ebcc77SRichard Henderson     TCGv_i32 src;
480613ebcc77SRichard Henderson 
480713ebcc77SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
480813ebcc77SRichard Henderson         return true;
480913ebcc77SRichard Henderson     }
481013ebcc77SRichard Henderson     if (gen_trap_float128(dc)) {
481113ebcc77SRichard Henderson         return true;
481213ebcc77SRichard Henderson     }
481313ebcc77SRichard Henderson 
481413ebcc77SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
481513ebcc77SRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
481613ebcc77SRichard Henderson     func(tcg_env, src);
481713ebcc77SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
481813ebcc77SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
481913ebcc77SRichard Henderson     return advance_pc(dc);
482013ebcc77SRichard Henderson }
482113ebcc77SRichard Henderson 
482213ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq)
482313ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq)
482413ebcc77SRichard Henderson 
48257b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a,
48267b8e3e1aSRichard Henderson                       void (*func)(TCGv_env, TCGv_i64))
48277b8e3e1aSRichard Henderson {
48287b8e3e1aSRichard Henderson     TCGv_i64 src;
48297b8e3e1aSRichard Henderson 
48307b8e3e1aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
48317b8e3e1aSRichard Henderson         return true;
48327b8e3e1aSRichard Henderson     }
48337b8e3e1aSRichard Henderson     if (gen_trap_float128(dc)) {
48347b8e3e1aSRichard Henderson         return true;
48357b8e3e1aSRichard Henderson     }
48367b8e3e1aSRichard Henderson 
48377b8e3e1aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
48387b8e3e1aSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
48397b8e3e1aSRichard Henderson     func(tcg_env, src);
48407b8e3e1aSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
48417b8e3e1aSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
48427b8e3e1aSRichard Henderson     return advance_pc(dc);
48437b8e3e1aSRichard Henderson }
48447b8e3e1aSRichard Henderson 
48457b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq)
48467b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq)
48477b8e3e1aSRichard Henderson 
48487f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a,
48497f10b52fSRichard Henderson                    void (*func)(TCGv_i32, TCGv_i32, TCGv_i32))
48507f10b52fSRichard Henderson {
48517f10b52fSRichard Henderson     TCGv_i32 src1, src2;
48527f10b52fSRichard Henderson 
48537f10b52fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
48547f10b52fSRichard Henderson         return true;
48557f10b52fSRichard Henderson     }
48567f10b52fSRichard Henderson 
48577f10b52fSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
48587f10b52fSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
48597f10b52fSRichard Henderson     func(src1, src1, src2);
48607f10b52fSRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
48617f10b52fSRichard Henderson     return advance_pc(dc);
48627f10b52fSRichard Henderson }
48637f10b52fSRichard Henderson 
48647f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32)
48657f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32)
48667f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32)
48677f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32)
48687f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32)
48697f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32)
48707f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32)
48717f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32)
48727f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32)
48737f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32)
48747f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32)
48757f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32)
48767f10b52fSRichard Henderson 
4877c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a,
4878c1514961SRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
4879c1514961SRichard Henderson {
4880c1514961SRichard Henderson     TCGv_i32 src1, src2;
4881c1514961SRichard Henderson 
4882c1514961SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4883c1514961SRichard Henderson         return true;
4884c1514961SRichard Henderson     }
4885c1514961SRichard Henderson 
4886c1514961SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4887c1514961SRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4888c1514961SRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4889c1514961SRichard Henderson     func(src1, tcg_env, src1, src2);
4890c1514961SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4891c1514961SRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
4892c1514961SRichard Henderson     return advance_pc(dc);
4893c1514961SRichard Henderson }
4894c1514961SRichard Henderson 
4895c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds)
4896c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs)
4897c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls)
4898c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs)
4899c1514961SRichard Henderson 
4900e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
4901e06c9f83SRichard Henderson                    void (*func)(TCGv_i64, TCGv_i64, TCGv_i64))
4902e06c9f83SRichard Henderson {
4903e06c9f83SRichard Henderson     TCGv_i64 dst, src1, src2;
4904e06c9f83SRichard Henderson 
4905e06c9f83SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4906e06c9f83SRichard Henderson         return true;
4907e06c9f83SRichard Henderson     }
4908e06c9f83SRichard Henderson 
4909e06c9f83SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4910e06c9f83SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4911e06c9f83SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4912e06c9f83SRichard Henderson     func(dst, src1, src2);
4913e06c9f83SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4914e06c9f83SRichard Henderson     return advance_pc(dc);
4915e06c9f83SRichard Henderson }
4916e06c9f83SRichard Henderson 
4917e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16)
4918e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au)
4919e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al)
4920e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16)
4921e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16)
4922e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16)
4923e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16)
4924e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge)
4925e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand)
4926e06c9f83SRichard Henderson 
4927e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64)
4928e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64)
4929e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64)
4930e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64)
4931e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64)
4932e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64)
4933e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64)
4934e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64)
4935e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64)
4936e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64)
4937e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64)
4938e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64)
4939e06c9f83SRichard Henderson 
49404b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32)
49414b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata)
49424b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle)
49434b6edc0aSRichard Henderson 
4944f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a,
4945f2a59b0aSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
4946f2a59b0aSRichard Henderson {
4947f2a59b0aSRichard Henderson     TCGv_i64 dst, src1, src2;
4948f2a59b0aSRichard Henderson 
4949f2a59b0aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4950f2a59b0aSRichard Henderson         return true;
4951f2a59b0aSRichard Henderson     }
4952f2a59b0aSRichard Henderson 
4953f2a59b0aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4954f2a59b0aSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4955f2a59b0aSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4956f2a59b0aSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4957f2a59b0aSRichard Henderson     func(dst, tcg_env, src1, src2);
4958f2a59b0aSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4959f2a59b0aSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4960f2a59b0aSRichard Henderson     return advance_pc(dc);
4961f2a59b0aSRichard Henderson }
4962f2a59b0aSRichard Henderson 
4963f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd)
4964f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd)
4965f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld)
4966f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd)
4967f2a59b0aSRichard Henderson 
4968ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a)
4969ff4c711bSRichard Henderson {
4970ff4c711bSRichard Henderson     TCGv_i64 dst;
4971ff4c711bSRichard Henderson     TCGv_i32 src1, src2;
4972ff4c711bSRichard Henderson 
4973ff4c711bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4974ff4c711bSRichard Henderson         return true;
4975ff4c711bSRichard Henderson     }
4976ff4c711bSRichard Henderson     if (!(dc->def->features & CPU_FEATURE_FSMULD)) {
4977ff4c711bSRichard Henderson         return raise_unimpfpop(dc);
4978ff4c711bSRichard Henderson     }
4979ff4c711bSRichard Henderson 
4980ff4c711bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4981ff4c711bSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4982ff4c711bSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4983ff4c711bSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4984ff4c711bSRichard Henderson     gen_helper_fsmuld(dst, tcg_env, src1, src2);
4985ff4c711bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4986ff4c711bSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4987ff4c711bSRichard Henderson     return advance_pc(dc);
4988ff4c711bSRichard Henderson }
4989ff4c711bSRichard Henderson 
4990afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a,
4991afb04344SRichard Henderson                     void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
4992afb04344SRichard Henderson {
4993afb04344SRichard Henderson     TCGv_i64 dst, src0, src1, src2;
4994afb04344SRichard Henderson 
4995afb04344SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4996afb04344SRichard Henderson         return true;
4997afb04344SRichard Henderson     }
4998afb04344SRichard Henderson 
4999afb04344SRichard Henderson     dst  = gen_dest_fpr_D(dc, a->rd);
5000afb04344SRichard Henderson     src0 = gen_load_fpr_D(dc, a->rd);
5001afb04344SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
5002afb04344SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
5003afb04344SRichard Henderson     func(dst, src0, src1, src2);
5004afb04344SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
5005afb04344SRichard Henderson     return advance_pc(dc);
5006afb04344SRichard Henderson }
5007afb04344SRichard Henderson 
5008afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist)
5009afb04344SRichard Henderson 
5010a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a,
5011a4056239SRichard Henderson                        void (*func)(TCGv_env))
5012a4056239SRichard Henderson {
5013a4056239SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5014a4056239SRichard Henderson         return true;
5015a4056239SRichard Henderson     }
5016a4056239SRichard Henderson     if (gen_trap_float128(dc)) {
5017a4056239SRichard Henderson         return true;
5018a4056239SRichard Henderson     }
5019a4056239SRichard Henderson 
5020a4056239SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5021a4056239SRichard Henderson     gen_op_load_fpr_QT0(QFPREG(a->rs1));
5022a4056239SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs2));
5023a4056239SRichard Henderson     func(tcg_env);
5024a4056239SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
5025a4056239SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
5026a4056239SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
5027a4056239SRichard Henderson     return advance_pc(dc);
5028a4056239SRichard Henderson }
5029a4056239SRichard Henderson 
5030a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq)
5031a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq)
5032a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq)
5033a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq)
5034a4056239SRichard Henderson 
50355e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a)
50365e3b17bbSRichard Henderson {
50375e3b17bbSRichard Henderson     TCGv_i64 src1, src2;
50385e3b17bbSRichard Henderson 
50395e3b17bbSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
50405e3b17bbSRichard Henderson         return true;
50415e3b17bbSRichard Henderson     }
50425e3b17bbSRichard Henderson     if (gen_trap_float128(dc)) {
50435e3b17bbSRichard Henderson         return true;
50445e3b17bbSRichard Henderson     }
50455e3b17bbSRichard Henderson 
50465e3b17bbSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
50475e3b17bbSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
50485e3b17bbSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
50495e3b17bbSRichard Henderson     gen_helper_fdmulq(tcg_env, src1, src2);
50505e3b17bbSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
50515e3b17bbSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
50525e3b17bbSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
50535e3b17bbSRichard Henderson     return advance_pc(dc);
50545e3b17bbSRichard Henderson }
50555e3b17bbSRichard Henderson 
5056fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
5057fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
5058fcf5ef2aSThomas Huth         goto illegal_insn;
5059fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
5060fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
5061fcf5ef2aSThomas Huth         goto nfpu_insn;
5062fcf5ef2aSThomas Huth 
5063fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
5064878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
5065fcf5ef2aSThomas Huth {
5066fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
5067dca544b9SRichard Henderson     TCGv cpu_src1 __attribute__((unused));
50683d3c0673SRichard Henderson     TCGv_i32 cpu_src1_32, cpu_src2_32;
506906c060d9SRichard Henderson     TCGv_i64 cpu_src1_64, cpu_src2_64;
50703d3c0673SRichard Henderson     TCGv_i32 cpu_dst_32 __attribute__((unused));
507106c060d9SRichard Henderson     TCGv_i64 cpu_dst_64 __attribute__((unused));
5072fcf5ef2aSThomas Huth 
5073fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
5074fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
5075fcf5ef2aSThomas Huth 
5076fcf5ef2aSThomas Huth     switch (opc) {
50776d2a0768SRichard Henderson     case 0:
50786d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
507923ada1b1SRichard Henderson     case 1:
508023ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
5081fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
5082fcf5ef2aSThomas Huth         {
50838f75b8a4SRichard Henderson             unsigned int xop = GET_FIELD(insn, 7, 12);
5084af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
5085fcf5ef2aSThomas Huth 
5086af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
5087*f4e18df5SRichard Henderson                 goto illegal_insn; /* in decodetree */
5088fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
5089fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5090fcf5ef2aSThomas Huth                 int cond;
5091fcf5ef2aSThomas Huth #endif
5092fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5093fcf5ef2aSThomas Huth                     goto jmp_insn;
5094fcf5ef2aSThomas Huth                 }
5095fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
5096fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5097fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5098fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
5099fcf5ef2aSThomas Huth 
5100fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5101fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
5102fcf5ef2aSThomas Huth                 do {                                               \
5103fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
5104fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
5105fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
5106fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
5107fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
5108fcf5ef2aSThomas Huth                 } while (0)
5109fcf5ef2aSThomas Huth 
5110fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
5111fcf5ef2aSThomas Huth                     FMOVR(s);
5112fcf5ef2aSThomas Huth                     break;
5113fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
5114fcf5ef2aSThomas Huth                     FMOVR(d);
5115fcf5ef2aSThomas Huth                     break;
5116fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
5117fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5118fcf5ef2aSThomas Huth                     FMOVR(q);
5119fcf5ef2aSThomas Huth                     break;
5120fcf5ef2aSThomas Huth                 }
5121fcf5ef2aSThomas Huth #undef FMOVR
5122fcf5ef2aSThomas Huth #endif
5123fcf5ef2aSThomas Huth                 switch (xop) {
5124fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5125fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
5126fcf5ef2aSThomas Huth                     do {                                                \
5127fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5128fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5129fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
5130fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5131fcf5ef2aSThomas Huth                     } while (0)
5132fcf5ef2aSThomas Huth 
5133fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
5134fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5135fcf5ef2aSThomas Huth                         break;
5136fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
5137fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5138fcf5ef2aSThomas Huth                         break;
5139fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
5140fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5141fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5142fcf5ef2aSThomas Huth                         break;
5143fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
5144fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5145fcf5ef2aSThomas Huth                         break;
5146fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
5147fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5148fcf5ef2aSThomas Huth                         break;
5149fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
5150fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5151fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5152fcf5ef2aSThomas Huth                         break;
5153fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
5154fcf5ef2aSThomas Huth                         FMOVCC(2, s);
5155fcf5ef2aSThomas Huth                         break;
5156fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
5157fcf5ef2aSThomas Huth                         FMOVCC(2, d);
5158fcf5ef2aSThomas Huth                         break;
5159fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
5160fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5161fcf5ef2aSThomas Huth                         FMOVCC(2, q);
5162fcf5ef2aSThomas Huth                         break;
5163fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
5164fcf5ef2aSThomas Huth                         FMOVCC(3, s);
5165fcf5ef2aSThomas Huth                         break;
5166fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
5167fcf5ef2aSThomas Huth                         FMOVCC(3, d);
5168fcf5ef2aSThomas Huth                         break;
5169fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
5170fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5171fcf5ef2aSThomas Huth                         FMOVCC(3, q);
5172fcf5ef2aSThomas Huth                         break;
5173fcf5ef2aSThomas Huth #undef FMOVCC
5174fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
5175fcf5ef2aSThomas Huth                     do {                                                \
5176fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5177fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5178fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
5179fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5180fcf5ef2aSThomas Huth                     } while (0)
5181fcf5ef2aSThomas Huth 
5182fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
5183fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5184fcf5ef2aSThomas Huth                         break;
5185fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
5186fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5187fcf5ef2aSThomas Huth                         break;
5188fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
5189fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5190fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5191fcf5ef2aSThomas Huth                         break;
5192fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
5193fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5194fcf5ef2aSThomas Huth                         break;
5195fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
5196fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5197fcf5ef2aSThomas Huth                         break;
5198fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
5199fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5200fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5201fcf5ef2aSThomas Huth                         break;
5202fcf5ef2aSThomas Huth #undef FMOVCC
5203fcf5ef2aSThomas Huth #endif
5204fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
5205fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5206fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5207fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
5208fcf5ef2aSThomas Huth                         break;
5209fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
5210fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5211fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5212fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
5213fcf5ef2aSThomas Huth                         break;
5214fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
5215fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5216fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5217fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5218fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
5219fcf5ef2aSThomas Huth                         break;
5220fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
5221fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5222fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5223fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
5224fcf5ef2aSThomas Huth                         break;
5225fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
5226fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5227fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5228fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
5229fcf5ef2aSThomas Huth                         break;
5230fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
5231fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5232fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5233fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5234fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
5235fcf5ef2aSThomas Huth                         break;
5236fcf5ef2aSThomas Huth                     default:
5237fcf5ef2aSThomas Huth                         goto illegal_insn;
5238fcf5ef2aSThomas Huth                 }
5239d3c7e8adSRichard Henderson             } else if (xop == 0x36) {
5240fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5241d3c7e8adSRichard Henderson                 /* VIS */
5242fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
5243fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5244fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5245fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5246fcf5ef2aSThomas Huth                     goto jmp_insn;
5247fcf5ef2aSThomas Huth                 }
5248fcf5ef2aSThomas Huth 
5249fcf5ef2aSThomas Huth                 switch (opf) {
5250fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
5251fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
5252fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
5253fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
5254fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
5255fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
5256fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
5257fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
5258fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
5259fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
5260fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
5261fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
5262fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
5263fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
5264fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
5265fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
5266fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
5267fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
5268baf3dbf2SRichard Henderson                 case 0x067: /* VIS I fnot2s */
5269baf3dbf2SRichard Henderson                 case 0x06b: /* VIS I fnot1s */
5270baf3dbf2SRichard Henderson                 case 0x075: /* VIS I fsrc1s */
5271baf3dbf2SRichard Henderson                 case 0x079: /* VIS I fsrc2s */
5272c6d83e4fSRichard Henderson                 case 0x066: /* VIS I fnot2 */
5273c6d83e4fSRichard Henderson                 case 0x06a: /* VIS I fnot1 */
5274c6d83e4fSRichard Henderson                 case 0x074: /* VIS I fsrc1 */
5275c6d83e4fSRichard Henderson                 case 0x078: /* VIS I fsrc2 */
52767f10b52fSRichard Henderson                 case 0x051: /* VIS I fpadd16s */
52777f10b52fSRichard Henderson                 case 0x053: /* VIS I fpadd32s */
52787f10b52fSRichard Henderson                 case 0x055: /* VIS I fpsub16s */
52797f10b52fSRichard Henderson                 case 0x057: /* VIS I fpsub32s */
52807f10b52fSRichard Henderson                 case 0x063: /* VIS I fnors */
52817f10b52fSRichard Henderson                 case 0x065: /* VIS I fandnot2s */
52827f10b52fSRichard Henderson                 case 0x069: /* VIS I fandnot1s */
52837f10b52fSRichard Henderson                 case 0x06d: /* VIS I fxors */
52847f10b52fSRichard Henderson                 case 0x06f: /* VIS I fnands */
52857f10b52fSRichard Henderson                 case 0x071: /* VIS I fands */
52867f10b52fSRichard Henderson                 case 0x073: /* VIS I fxnors */
52877f10b52fSRichard Henderson                 case 0x077: /* VIS I fornot2s */
52887f10b52fSRichard Henderson                 case 0x07b: /* VIS I fornot1s */
52897f10b52fSRichard Henderson                 case 0x07d: /* VIS I fors */
5290e06c9f83SRichard Henderson                 case 0x050: /* VIS I fpadd16 */
5291e06c9f83SRichard Henderson                 case 0x052: /* VIS I fpadd32 */
5292e06c9f83SRichard Henderson                 case 0x054: /* VIS I fpsub16 */
5293e06c9f83SRichard Henderson                 case 0x056: /* VIS I fpsub32 */
5294e06c9f83SRichard Henderson                 case 0x062: /* VIS I fnor */
5295e06c9f83SRichard Henderson                 case 0x064: /* VIS I fandnot2 */
5296e06c9f83SRichard Henderson                 case 0x068: /* VIS I fandnot1 */
5297e06c9f83SRichard Henderson                 case 0x06c: /* VIS I fxor */
5298e06c9f83SRichard Henderson                 case 0x06e: /* VIS I fnand */
5299e06c9f83SRichard Henderson                 case 0x070: /* VIS I fand */
5300e06c9f83SRichard Henderson                 case 0x072: /* VIS I fxnor */
5301e06c9f83SRichard Henderson                 case 0x076: /* VIS I fornot2 */
5302e06c9f83SRichard Henderson                 case 0x07a: /* VIS I fornot1 */
5303e06c9f83SRichard Henderson                 case 0x07c: /* VIS I for */
5304e06c9f83SRichard Henderson                 case 0x031: /* VIS I fmul8x16 */
5305e06c9f83SRichard Henderson                 case 0x033: /* VIS I fmul8x16au */
5306e06c9f83SRichard Henderson                 case 0x035: /* VIS I fmul8x16al */
5307e06c9f83SRichard Henderson                 case 0x036: /* VIS I fmul8sux16 */
5308e06c9f83SRichard Henderson                 case 0x037: /* VIS I fmul8ulx16 */
5309e06c9f83SRichard Henderson                 case 0x038: /* VIS I fmuld8sux16 */
5310e06c9f83SRichard Henderson                 case 0x039: /* VIS I fmuld8ulx16 */
5311e06c9f83SRichard Henderson                 case 0x04b: /* VIS I fpmerge */
5312e06c9f83SRichard Henderson                 case 0x04d: /* VIS I fexpand */
5313afb04344SRichard Henderson                 case 0x03e: /* VIS I pdist */
53144b6edc0aSRichard Henderson                 case 0x03a: /* VIS I fpack32 */
53154b6edc0aSRichard Henderson                 case 0x048: /* VIS I faligndata */
53164b6edc0aSRichard Henderson                 case 0x04c: /* VIS II bshuffle */
531739ca3490SRichard Henderson                     g_assert_not_reached();  /* in decodetree */
5318fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
5319fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5320fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5321fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5322fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
5323fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5324fcf5ef2aSThomas Huth                     break;
5325fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
5326fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5327fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5328fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5329fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
5330fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5331fcf5ef2aSThomas Huth                     break;
5332fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
5333fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5334fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5335fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5336fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
5337fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5338fcf5ef2aSThomas Huth                     break;
5339fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
5340fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5341fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5342fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5343fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
5344fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5345fcf5ef2aSThomas Huth                     break;
5346fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
5347fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5348fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5349fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5350fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
5351fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5352fcf5ef2aSThomas Huth                     break;
5353fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
5354fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5355fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5356fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5357fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
5358fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5359fcf5ef2aSThomas Huth                     break;
5360fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
5361fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5362fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5363fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5364fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
5365fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5366fcf5ef2aSThomas Huth                     break;
5367fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
5368fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5369fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5370fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5371fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
5372fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5373fcf5ef2aSThomas Huth                     break;
5374fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5375fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5376fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5377fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5378fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5379fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5380fcf5ef2aSThomas Huth                     break;
5381fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5382fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5383fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5384fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5385fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5386fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5387fcf5ef2aSThomas Huth                     break;
5388fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5389fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5390fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5391fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5392fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5393fcf5ef2aSThomas Huth                     break;
5394fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5395fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5396fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5397fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5398fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5399fcf5ef2aSThomas Huth                     break;
5400fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5401fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5402fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5403fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5404fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5405fcf5ef2aSThomas Huth                     break;
5406fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5407fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5408fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5409fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5410fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5411fcf5ef2aSThomas Huth                     break;
5412fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5413fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5414fcf5ef2aSThomas Huth                     // XXX
5415fcf5ef2aSThomas Huth                     goto illegal_insn;
5416fcf5ef2aSThomas Huth                 default:
5417fcf5ef2aSThomas Huth                     goto illegal_insn;
5418fcf5ef2aSThomas Huth                 }
5419fcf5ef2aSThomas Huth #endif
54208f75b8a4SRichard Henderson             } else {
5421d3c7e8adSRichard Henderson                 goto illegal_insn; /* in decodetree */
5422fcf5ef2aSThomas Huth             }
5423fcf5ef2aSThomas Huth         }
5424fcf5ef2aSThomas Huth         break;
5425fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
54260880d20bSRichard Henderson         goto illegal_insn; /* in decodetree */
5427fcf5ef2aSThomas Huth     }
5428878cc677SRichard Henderson     advance_pc(dc);
5429fcf5ef2aSThomas Huth  jmp_insn:
5430a6ca81cbSRichard Henderson     return;
5431fcf5ef2aSThomas Huth  illegal_insn:
5432fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5433a6ca81cbSRichard Henderson     return;
5434fcf5ef2aSThomas Huth  nfpu_insn:
5435fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5436a6ca81cbSRichard Henderson     return;
5437fcf5ef2aSThomas Huth }
5438fcf5ef2aSThomas Huth 
54396e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5440fcf5ef2aSThomas Huth {
54416e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5442b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
54436e61bc94SEmilio G. Cota     int bound;
5444af00be49SEmilio G. Cota 
5445af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
54466e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5447fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
54486e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5449576e1c4cSIgor Mammedov     dc->def = &env->def;
54506e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
54516e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5452c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54536e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5454c9b459aaSArtyom Tarasenko #endif
5455fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5456fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
54576e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5458c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54596e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5460c9b459aaSArtyom Tarasenko #endif
5461fcf5ef2aSThomas Huth #endif
54626e61bc94SEmilio G. Cota     /*
54636e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
54646e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
54656e61bc94SEmilio G. Cota      */
54666e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
54676e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5468af00be49SEmilio G. Cota }
5469fcf5ef2aSThomas Huth 
54706e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
54716e61bc94SEmilio G. Cota {
54726e61bc94SEmilio G. Cota }
54736e61bc94SEmilio G. Cota 
54746e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
54756e61bc94SEmilio G. Cota {
54766e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5477633c4283SRichard Henderson     target_ulong npc = dc->npc;
54786e61bc94SEmilio G. Cota 
5479633c4283SRichard Henderson     if (npc & 3) {
5480633c4283SRichard Henderson         switch (npc) {
5481633c4283SRichard Henderson         case JUMP_PC:
5482fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5483633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5484633c4283SRichard Henderson             break;
5485633c4283SRichard Henderson         case DYNAMIC_PC:
5486633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5487633c4283SRichard Henderson             npc = DYNAMIC_PC;
5488633c4283SRichard Henderson             break;
5489633c4283SRichard Henderson         default:
5490633c4283SRichard Henderson             g_assert_not_reached();
5491fcf5ef2aSThomas Huth         }
54926e61bc94SEmilio G. Cota     }
5493633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5494633c4283SRichard Henderson }
5495fcf5ef2aSThomas Huth 
54966e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
54976e61bc94SEmilio G. Cota {
54986e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5499b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
55006e61bc94SEmilio G. Cota     unsigned int insn;
5501fcf5ef2aSThomas Huth 
55024e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5503af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5504878cc677SRichard Henderson 
5505878cc677SRichard Henderson     if (!decode(dc, insn)) {
5506878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5507878cc677SRichard Henderson     }
5508fcf5ef2aSThomas Huth 
5509af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
55106e61bc94SEmilio G. Cota         return;
5511c5e6ccdfSEmilio G. Cota     }
5512af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
55136e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5514af00be49SEmilio G. Cota     }
55156e61bc94SEmilio G. Cota }
5516fcf5ef2aSThomas Huth 
55176e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
55186e61bc94SEmilio G. Cota {
55196e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5520186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5521633c4283SRichard Henderson     bool may_lookup;
55226e61bc94SEmilio G. Cota 
552346bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
552446bb0137SMark Cave-Ayland     case DISAS_NEXT:
552546bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5526633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5527fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5528fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5529633c4283SRichard Henderson             break;
5530fcf5ef2aSThomas Huth         }
5531633c4283SRichard Henderson 
5532930f1865SRichard Henderson         may_lookup = true;
5533633c4283SRichard Henderson         if (dc->pc & 3) {
5534633c4283SRichard Henderson             switch (dc->pc) {
5535633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5536633c4283SRichard Henderson                 break;
5537633c4283SRichard Henderson             case DYNAMIC_PC:
5538633c4283SRichard Henderson                 may_lookup = false;
5539633c4283SRichard Henderson                 break;
5540633c4283SRichard Henderson             default:
5541633c4283SRichard Henderson                 g_assert_not_reached();
5542633c4283SRichard Henderson             }
5543633c4283SRichard Henderson         } else {
5544633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5545633c4283SRichard Henderson         }
5546633c4283SRichard Henderson 
5547930f1865SRichard Henderson         if (dc->npc & 3) {
5548930f1865SRichard Henderson             switch (dc->npc) {
5549930f1865SRichard Henderson             case JUMP_PC:
5550930f1865SRichard Henderson                 gen_generic_branch(dc);
5551930f1865SRichard Henderson                 break;
5552930f1865SRichard Henderson             case DYNAMIC_PC:
5553930f1865SRichard Henderson                 may_lookup = false;
5554930f1865SRichard Henderson                 break;
5555930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5556930f1865SRichard Henderson                 break;
5557930f1865SRichard Henderson             default:
5558930f1865SRichard Henderson                 g_assert_not_reached();
5559930f1865SRichard Henderson             }
5560930f1865SRichard Henderson         } else {
5561930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5562930f1865SRichard Henderson         }
5563633c4283SRichard Henderson         if (may_lookup) {
5564633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5565633c4283SRichard Henderson         } else {
556607ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5567fcf5ef2aSThomas Huth         }
556846bb0137SMark Cave-Ayland         break;
556946bb0137SMark Cave-Ayland 
557046bb0137SMark Cave-Ayland     case DISAS_NORETURN:
557146bb0137SMark Cave-Ayland        break;
557246bb0137SMark Cave-Ayland 
557346bb0137SMark Cave-Ayland     case DISAS_EXIT:
557446bb0137SMark Cave-Ayland         /* Exit TB */
557546bb0137SMark Cave-Ayland         save_state(dc);
557646bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
557746bb0137SMark Cave-Ayland         break;
557846bb0137SMark Cave-Ayland 
557946bb0137SMark Cave-Ayland     default:
558046bb0137SMark Cave-Ayland         g_assert_not_reached();
5581fcf5ef2aSThomas Huth     }
5582186e7890SRichard Henderson 
5583186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5584186e7890SRichard Henderson         gen_set_label(e->lab);
5585186e7890SRichard Henderson 
5586186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5587186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5588186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5589186e7890SRichard Henderson         }
5590186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5591186e7890SRichard Henderson 
5592186e7890SRichard Henderson         e_next = e->next;
5593186e7890SRichard Henderson         g_free(e);
5594186e7890SRichard Henderson     }
5595fcf5ef2aSThomas Huth }
55966e61bc94SEmilio G. Cota 
55978eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
55988eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
55996e61bc94SEmilio G. Cota {
56008eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
56018eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
56026e61bc94SEmilio G. Cota }
56036e61bc94SEmilio G. Cota 
56046e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
56056e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
56066e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
56076e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
56086e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
56096e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
56106e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
56116e61bc94SEmilio G. Cota };
56126e61bc94SEmilio G. Cota 
5613597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5614306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
56156e61bc94SEmilio G. Cota {
56166e61bc94SEmilio G. Cota     DisasContext dc = {};
56176e61bc94SEmilio G. Cota 
5618306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5619fcf5ef2aSThomas Huth }
5620fcf5ef2aSThomas Huth 
562155c3ceefSRichard Henderson void sparc_tcg_init(void)
5622fcf5ef2aSThomas Huth {
5623fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5624fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5625fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5626fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5627fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5628fcf5ef2aSThomas Huth     };
5629fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5630fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5631fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5632fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5633fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5634fcf5ef2aSThomas Huth     };
5635fcf5ef2aSThomas Huth 
5636fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5637fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5638fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5639fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5640fcf5ef2aSThomas Huth #endif
5641fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5642fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5643fcf5ef2aSThomas Huth     };
5644fcf5ef2aSThomas Huth 
5645fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5646fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5647fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5648fcf5ef2aSThomas Huth #endif
5649fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5650fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5651fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5652fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5653fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5654fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5655fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5656fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5657fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5658fcf5ef2aSThomas Huth     };
5659fcf5ef2aSThomas Huth 
5660fcf5ef2aSThomas Huth     unsigned int i;
5661fcf5ef2aSThomas Huth 
5662ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5663fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5664fcf5ef2aSThomas Huth                                          "regwptr");
5665fcf5ef2aSThomas Huth 
5666fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5667ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5668fcf5ef2aSThomas Huth     }
5669fcf5ef2aSThomas Huth 
5670fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5671ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5672fcf5ef2aSThomas Huth     }
5673fcf5ef2aSThomas Huth 
5674f764718dSRichard Henderson     cpu_regs[0] = NULL;
5675fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5676ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5677fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5678fcf5ef2aSThomas Huth                                          gregnames[i]);
5679fcf5ef2aSThomas Huth     }
5680fcf5ef2aSThomas Huth 
5681fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5682fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5683fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5684fcf5ef2aSThomas Huth                                          gregnames[i]);
5685fcf5ef2aSThomas Huth     }
5686fcf5ef2aSThomas Huth 
5687fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5688ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5689fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5690fcf5ef2aSThomas Huth                                             fregnames[i]);
5691fcf5ef2aSThomas Huth     }
5692fcf5ef2aSThomas Huth }
5693fcf5ef2aSThomas Huth 
5694f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5695f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5696f36aaa53SRichard Henderson                                 const uint64_t *data)
5697fcf5ef2aSThomas Huth {
5698f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5699f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5700fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5701fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5702fcf5ef2aSThomas Huth 
5703fcf5ef2aSThomas Huth     env->pc = pc;
5704fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5705fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5706fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5707fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5708fcf5ef2aSThomas Huth         if (env->cond) {
5709fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5710fcf5ef2aSThomas Huth         } else {
5711fcf5ef2aSThomas Huth             env->npc = pc + 4;
5712fcf5ef2aSThomas Huth         }
5713fcf5ef2aSThomas Huth     } else {
5714fcf5ef2aSThomas Huth         env->npc = npc;
5715fcf5ef2aSThomas Huth     }
5716fcf5ef2aSThomas Huth }
5717