1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 668aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 67e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 68e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 69e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 70e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 71e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 768aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 77afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 78da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 79da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 80668bb9b7SRichard Henderson # define MAXTL_MASK 0 81af25071cSRichard Henderson #endif 82af25071cSRichard Henderson 83633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 84633c4283SRichard Henderson #define DYNAMIC_PC 1 85633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 86633c4283SRichard Henderson #define JUMP_PC 2 87633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 88633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 89fcf5ef2aSThomas Huth 9046bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9146bb0137SMark Cave-Ayland 92fcf5ef2aSThomas Huth /* global register indexes */ 93fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 94fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 95fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 96fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 97fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 98fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 99fcf5ef2aSThomas Huth static TCGv cpu_y; 100fcf5ef2aSThomas Huth static TCGv cpu_tbr; 101fcf5ef2aSThomas Huth static TCGv cpu_cond; 102fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 103fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 104fcf5ef2aSThomas Huth static TCGv cpu_gsr; 105fcf5ef2aSThomas Huth #else 106af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 107af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 108fcf5ef2aSThomas Huth #endif 109fcf5ef2aSThomas Huth /* Floating point registers */ 110fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 111fcf5ef2aSThomas Huth 112af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 113af25071cSRichard Henderson #ifdef TARGET_SPARC64 114cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 115af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 116af25071cSRichard Henderson #else 117cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 118af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 119af25071cSRichard Henderson #endif 120af25071cSRichard Henderson 121186e7890SRichard Henderson typedef struct DisasDelayException { 122186e7890SRichard Henderson struct DisasDelayException *next; 123186e7890SRichard Henderson TCGLabel *lab; 124186e7890SRichard Henderson TCGv_i32 excp; 125186e7890SRichard Henderson /* Saved state at parent insn. */ 126186e7890SRichard Henderson target_ulong pc; 127186e7890SRichard Henderson target_ulong npc; 128186e7890SRichard Henderson } DisasDelayException; 129186e7890SRichard Henderson 130fcf5ef2aSThomas Huth typedef struct DisasContext { 131af00be49SEmilio G. Cota DisasContextBase base; 132fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 133fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 134fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 135fcf5ef2aSThomas Huth int mem_idx; 136c9b459aaSArtyom Tarasenko bool fpu_enabled; 137c9b459aaSArtyom Tarasenko bool address_mask_32bit; 138c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 139c9b459aaSArtyom Tarasenko bool supervisor; 140c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 141c9b459aaSArtyom Tarasenko bool hypervisor; 142c9b459aaSArtyom Tarasenko #endif 143c9b459aaSArtyom Tarasenko #endif 144c9b459aaSArtyom Tarasenko 145fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 146fcf5ef2aSThomas Huth sparc_def_t *def; 147fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 148fcf5ef2aSThomas Huth int fprs_dirty; 149fcf5ef2aSThomas Huth int asi; 150fcf5ef2aSThomas Huth #endif 151186e7890SRichard Henderson DisasDelayException *delay_excp_list; 152fcf5ef2aSThomas Huth } DisasContext; 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth typedef struct { 155fcf5ef2aSThomas Huth TCGCond cond; 156fcf5ef2aSThomas Huth bool is_bool; 157fcf5ef2aSThomas Huth TCGv c1, c2; 158fcf5ef2aSThomas Huth } DisasCompare; 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth // This function uses non-native bit order 161fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 162fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 165fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 166fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 169fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 172fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 173fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 174fcf5ef2aSThomas Huth #else 175fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 176fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 177fcf5ef2aSThomas Huth #endif 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 180fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 183fcf5ef2aSThomas Huth 1840c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 185fcf5ef2aSThomas Huth { 186fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 187fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 188fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 189fcf5ef2aSThomas Huth we can avoid setting it again. */ 190fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 191fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 192fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 193fcf5ef2aSThomas Huth } 194fcf5ef2aSThomas Huth #endif 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth /* floating point registers moves */ 198fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 199fcf5ef2aSThomas Huth { 20036ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 201dc41aa7dSRichard Henderson if (src & 1) { 202dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 203dc41aa7dSRichard Henderson } else { 204dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 205fcf5ef2aSThomas Huth } 206dc41aa7dSRichard Henderson return ret; 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 210fcf5ef2aSThomas Huth { 2118e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2128e7bbc75SRichard Henderson 2138e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 214fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 215fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 216fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 217fcf5ef2aSThomas Huth } 218fcf5ef2aSThomas Huth 219fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 220fcf5ef2aSThomas Huth { 22136ab4623SRichard Henderson return tcg_temp_new_i32(); 222fcf5ef2aSThomas Huth } 223fcf5ef2aSThomas Huth 224fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 225fcf5ef2aSThomas Huth { 226fcf5ef2aSThomas Huth src = DFPREG(src); 227fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 231fcf5ef2aSThomas Huth { 232fcf5ef2aSThomas Huth dst = DFPREG(dst); 233fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 234fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 238fcf5ef2aSThomas Huth { 239fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 240fcf5ef2aSThomas Huth } 241fcf5ef2aSThomas Huth 242fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 243fcf5ef2aSThomas Huth { 244ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 245fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 246ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 247fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 248fcf5ef2aSThomas Huth } 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 251fcf5ef2aSThomas Huth { 252ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 253fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 254ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 255fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 259fcf5ef2aSThomas Huth { 260ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 261fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 262ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 263fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 264fcf5ef2aSThomas Huth } 265fcf5ef2aSThomas Huth 266fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 267fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 268fcf5ef2aSThomas Huth { 269fcf5ef2aSThomas Huth rd = QFPREG(rd); 270fcf5ef2aSThomas Huth rs = QFPREG(rs); 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 273fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 274fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 275fcf5ef2aSThomas Huth } 276fcf5ef2aSThomas Huth #endif 277fcf5ef2aSThomas Huth 278fcf5ef2aSThomas Huth /* moves */ 279fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 280fcf5ef2aSThomas Huth #define supervisor(dc) 0 281fcf5ef2aSThomas Huth #define hypervisor(dc) 0 282fcf5ef2aSThomas Huth #else 283fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 284c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 285c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 286fcf5ef2aSThomas Huth #else 287c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 288668bb9b7SRichard Henderson #define hypervisor(dc) 0 289fcf5ef2aSThomas Huth #endif 290fcf5ef2aSThomas Huth #endif 291fcf5ef2aSThomas Huth 292b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 293b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 294b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 295b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 296b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 297b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 298fcf5ef2aSThomas Huth #else 299b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth 3020c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 303fcf5ef2aSThomas Huth { 304b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 305fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 306b1bc09eaSRichard Henderson } 307fcf5ef2aSThomas Huth } 308fcf5ef2aSThomas Huth 30923ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31023ada1b1SRichard Henderson { 31123ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31223ada1b1SRichard Henderson } 31323ada1b1SRichard Henderson 3140c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 315fcf5ef2aSThomas Huth { 316fcf5ef2aSThomas Huth if (reg > 0) { 317fcf5ef2aSThomas Huth assert(reg < 32); 318fcf5ef2aSThomas Huth return cpu_regs[reg]; 319fcf5ef2aSThomas Huth } else { 32052123f14SRichard Henderson TCGv t = tcg_temp_new(); 321fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 322fcf5ef2aSThomas Huth return t; 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth 3260c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 327fcf5ef2aSThomas Huth { 328fcf5ef2aSThomas Huth if (reg > 0) { 329fcf5ef2aSThomas Huth assert(reg < 32); 330fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth 3340c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 335fcf5ef2aSThomas Huth { 336fcf5ef2aSThomas Huth if (reg > 0) { 337fcf5ef2aSThomas Huth assert(reg < 32); 338fcf5ef2aSThomas Huth return cpu_regs[reg]; 339fcf5ef2aSThomas Huth } else { 34052123f14SRichard Henderson return tcg_temp_new(); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3445645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 345fcf5ef2aSThomas Huth { 3465645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3475645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 348fcf5ef2aSThomas Huth } 349fcf5ef2aSThomas Huth 3505645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 351fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 352fcf5ef2aSThomas Huth { 353fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 354fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 355fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 356fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 357fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35807ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 359fcf5ef2aSThomas Huth } else { 360f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 361fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 363f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth 367fcf5ef2aSThomas Huth // XXX suboptimal 3680c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 369fcf5ef2aSThomas Huth { 370fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3710b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth 3740c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 375fcf5ef2aSThomas Huth { 376fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3770b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 378fcf5ef2aSThomas Huth } 379fcf5ef2aSThomas Huth 3800c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 381fcf5ef2aSThomas Huth { 382fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3830b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 384fcf5ef2aSThomas Huth } 385fcf5ef2aSThomas Huth 3860c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 387fcf5ef2aSThomas Huth { 388fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3890b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 390fcf5ef2aSThomas Huth } 391fcf5ef2aSThomas Huth 3920c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 393fcf5ef2aSThomas Huth { 394fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 395fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 396fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 397fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 405fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 406fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 407fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 408fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 409fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 410fcf5ef2aSThomas Huth #else 411fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 412fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 413fcf5ef2aSThomas Huth #endif 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth return carry_32; 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 422fcf5ef2aSThomas Huth { 423fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 426fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 427fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 428fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 429fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 430fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 431fcf5ef2aSThomas Huth #else 432fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 433fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 434fcf5ef2aSThomas Huth #endif 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 437fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 438fcf5ef2aSThomas Huth 439fcf5ef2aSThomas Huth return carry_32; 440fcf5ef2aSThomas Huth } 441fcf5ef2aSThomas Huth 442420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 443420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 444fcf5ef2aSThomas Huth { 445fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 446fcf5ef2aSThomas Huth 447420a187dSRichard Henderson #ifdef TARGET_SPARC64 448420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 449420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 450420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 451fcf5ef2aSThomas Huth #else 452420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 453fcf5ef2aSThomas Huth #endif 454fcf5ef2aSThomas Huth 455fcf5ef2aSThomas Huth if (update_cc) { 456420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 457fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 458fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 459fcf5ef2aSThomas Huth } 460fcf5ef2aSThomas Huth } 461fcf5ef2aSThomas Huth 462420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 463420a187dSRichard Henderson { 464420a187dSRichard Henderson TCGv discard; 465420a187dSRichard Henderson 466420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 467420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 468420a187dSRichard Henderson return; 469420a187dSRichard Henderson } 470420a187dSRichard Henderson 471420a187dSRichard Henderson /* 472420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 473420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 474420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 475420a187dSRichard Henderson * generated the carry in the first place. 476420a187dSRichard Henderson */ 477420a187dSRichard Henderson discard = tcg_temp_new(); 478420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 479420a187dSRichard Henderson 480420a187dSRichard Henderson if (update_cc) { 481420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 482420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 483420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 484420a187dSRichard Henderson } 485420a187dSRichard Henderson } 486420a187dSRichard Henderson 487420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 488420a187dSRichard Henderson { 489420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 490420a187dSRichard Henderson } 491420a187dSRichard Henderson 492420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 493420a187dSRichard Henderson { 494420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 495420a187dSRichard Henderson } 496420a187dSRichard Henderson 497420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 498420a187dSRichard Henderson { 499420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 500420a187dSRichard Henderson } 501420a187dSRichard Henderson 502420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 503420a187dSRichard Henderson { 504420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 505420a187dSRichard Henderson } 506420a187dSRichard Henderson 507420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 508420a187dSRichard Henderson bool update_cc) 509420a187dSRichard Henderson { 510420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 511420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 512420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 513420a187dSRichard Henderson } 514420a187dSRichard Henderson 515420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 516420a187dSRichard Henderson { 517420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 518420a187dSRichard Henderson } 519420a187dSRichard Henderson 520420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 521420a187dSRichard Henderson { 522420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 523420a187dSRichard Henderson } 524420a187dSRichard Henderson 5250c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 526fcf5ef2aSThomas Huth { 527fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 528fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 529fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 530fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 531fcf5ef2aSThomas Huth } 532fcf5ef2aSThomas Huth 533dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 534dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 535fcf5ef2aSThomas Huth { 536fcf5ef2aSThomas Huth TCGv carry; 537fcf5ef2aSThomas Huth 538fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 539fcf5ef2aSThomas Huth carry = tcg_temp_new(); 540fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 541fcf5ef2aSThomas Huth #else 542fcf5ef2aSThomas Huth carry = carry_32; 543fcf5ef2aSThomas Huth #endif 544fcf5ef2aSThomas Huth 545fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 546fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth if (update_cc) { 549dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 550fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 551fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 552fcf5ef2aSThomas Huth } 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth 555dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 556dfebb950SRichard Henderson { 557dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 558dfebb950SRichard Henderson } 559dfebb950SRichard Henderson 560dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 561dfebb950SRichard Henderson { 562dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 563dfebb950SRichard Henderson } 564dfebb950SRichard Henderson 565dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 566dfebb950SRichard Henderson { 567dfebb950SRichard Henderson TCGv discard; 568dfebb950SRichard Henderson 569dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 570dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 571dfebb950SRichard Henderson return; 572dfebb950SRichard Henderson } 573dfebb950SRichard Henderson 574dfebb950SRichard Henderson /* 575dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 576dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 577dfebb950SRichard Henderson */ 578dfebb950SRichard Henderson discard = tcg_temp_new(); 579dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 580dfebb950SRichard Henderson 581dfebb950SRichard Henderson if (update_cc) { 582dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 583dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 584dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 585dfebb950SRichard Henderson } 586dfebb950SRichard Henderson } 587dfebb950SRichard Henderson 588dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 589dfebb950SRichard Henderson { 590dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 591dfebb950SRichard Henderson } 592dfebb950SRichard Henderson 593dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 594dfebb950SRichard Henderson { 595dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson 598dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 599dfebb950SRichard Henderson bool update_cc) 600dfebb950SRichard Henderson { 601dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 602dfebb950SRichard Henderson 603dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 604dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 605dfebb950SRichard Henderson } 606dfebb950SRichard Henderson 607dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 608dfebb950SRichard Henderson { 609dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 610dfebb950SRichard Henderson } 611dfebb950SRichard Henderson 612dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 613dfebb950SRichard Henderson { 614dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 615dfebb950SRichard Henderson } 616dfebb950SRichard Henderson 6170c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 618fcf5ef2aSThomas Huth { 619fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 620fcf5ef2aSThomas Huth 621fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 622fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth /* old op: 625fcf5ef2aSThomas Huth if (!(env->y & 1)) 626fcf5ef2aSThomas Huth T1 = 0; 627fcf5ef2aSThomas Huth */ 62800ab7e61SRichard Henderson zero = tcg_constant_tl(0); 629fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 630fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 631fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 632fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 633fcf5ef2aSThomas Huth zero, cpu_cc_src2); 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth // b2 = T0 & 1; 636fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6370b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63808d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth // b1 = N ^ V; 641fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 642fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 643fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 646fcf5ef2aSThomas Huth // src1 = T0; 647fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 648fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 649fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 650fcf5ef2aSThomas Huth 651fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 652fcf5ef2aSThomas Huth 653fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 654fcf5ef2aSThomas Huth } 655fcf5ef2aSThomas Huth 6560c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 657fcf5ef2aSThomas Huth { 658fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 659fcf5ef2aSThomas Huth if (sign_ext) { 660fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 661fcf5ef2aSThomas Huth } else { 662fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 663fcf5ef2aSThomas Huth } 664fcf5ef2aSThomas Huth #else 665fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 666fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 667fcf5ef2aSThomas Huth 668fcf5ef2aSThomas Huth if (sign_ext) { 669fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 670fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 671fcf5ef2aSThomas Huth } else { 672fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 673fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 677fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 678fcf5ef2aSThomas Huth #endif 679fcf5ef2aSThomas Huth } 680fcf5ef2aSThomas Huth 6810c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 682fcf5ef2aSThomas Huth { 683fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 684fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 685fcf5ef2aSThomas Huth } 686fcf5ef2aSThomas Huth 6870c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 688fcf5ef2aSThomas Huth { 689fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 690fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 691fcf5ef2aSThomas Huth } 692fcf5ef2aSThomas Huth 6934ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6944ee85ea9SRichard Henderson { 6954ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6964ee85ea9SRichard Henderson } 6974ee85ea9SRichard Henderson 6984ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6994ee85ea9SRichard Henderson { 7004ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7014ee85ea9SRichard Henderson } 7024ee85ea9SRichard Henderson 703c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 704c2636853SRichard Henderson { 705c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 706c2636853SRichard Henderson } 707c2636853SRichard Henderson 708c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 709c2636853SRichard Henderson { 710c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 711c2636853SRichard Henderson } 712c2636853SRichard Henderson 713c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 714c2636853SRichard Henderson { 715c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 716c2636853SRichard Henderson } 717c2636853SRichard Henderson 718c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 719c2636853SRichard Henderson { 720c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 721c2636853SRichard Henderson } 722c2636853SRichard Henderson 723a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 724a9aba13dSRichard Henderson { 725a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 726a9aba13dSRichard Henderson } 727a9aba13dSRichard Henderson 728a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 729a9aba13dSRichard Henderson { 730a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 731a9aba13dSRichard Henderson } 732a9aba13dSRichard Henderson 7339c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7349c6ec5bcSRichard Henderson { 7359c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7369c6ec5bcSRichard Henderson } 7379c6ec5bcSRichard Henderson 73845bfed3bSRichard Henderson #ifndef TARGET_SPARC64 73945bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 74045bfed3bSRichard Henderson { 74145bfed3bSRichard Henderson g_assert_not_reached(); 74245bfed3bSRichard Henderson } 74345bfed3bSRichard Henderson #endif 74445bfed3bSRichard Henderson 74545bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 74645bfed3bSRichard Henderson { 74745bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74845bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 74945bfed3bSRichard Henderson } 75045bfed3bSRichard Henderson 75145bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 75245bfed3bSRichard Henderson { 75345bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75445bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 75545bfed3bSRichard Henderson } 75645bfed3bSRichard Henderson 7574b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7584b6edc0aSRichard Henderson { 7594b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7604b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7614b6edc0aSRichard Henderson #else 7624b6edc0aSRichard Henderson g_assert_not_reached(); 7634b6edc0aSRichard Henderson #endif 7644b6edc0aSRichard Henderson } 7654b6edc0aSRichard Henderson 7664b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7674b6edc0aSRichard Henderson { 7684b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7694b6edc0aSRichard Henderson TCGv t1, t2, shift; 7704b6edc0aSRichard Henderson 7714b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7724b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7734b6edc0aSRichard Henderson shift = tcg_temp_new(); 7744b6edc0aSRichard Henderson 7754b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7764b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7774b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7784b6edc0aSRichard Henderson 7794b6edc0aSRichard Henderson /* 7804b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7814b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7824b6edc0aSRichard Henderson */ 7834b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7844b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7854b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7864b6edc0aSRichard Henderson 7874b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7884b6edc0aSRichard Henderson #else 7894b6edc0aSRichard Henderson g_assert_not_reached(); 7904b6edc0aSRichard Henderson #endif 7914b6edc0aSRichard Henderson } 7924b6edc0aSRichard Henderson 7934b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7944b6edc0aSRichard Henderson { 7954b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7964b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7974b6edc0aSRichard Henderson #else 7984b6edc0aSRichard Henderson g_assert_not_reached(); 7994b6edc0aSRichard Henderson #endif 8004b6edc0aSRichard Henderson } 8014b6edc0aSRichard Henderson 802fcf5ef2aSThomas Huth // 1 8030c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // Z 8090c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 812fcf5ef2aSThomas Huth } 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth // Z | (N ^ V) 8150c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 818fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 819fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 820fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 821fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 822fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth 825fcf5ef2aSThomas Huth // N ^ V 8260c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 827fcf5ef2aSThomas Huth { 828fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 829fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 830fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 831fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834fcf5ef2aSThomas Huth // C | Z 8350c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 836fcf5ef2aSThomas Huth { 837fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 838fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 839fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 840fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 841fcf5ef2aSThomas Huth } 842fcf5ef2aSThomas Huth 843fcf5ef2aSThomas Huth // C 8440c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 845fcf5ef2aSThomas Huth { 846fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 847fcf5ef2aSThomas Huth } 848fcf5ef2aSThomas Huth 849fcf5ef2aSThomas Huth // V 8500c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 851fcf5ef2aSThomas Huth { 852fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // 0 8560c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 859fcf5ef2aSThomas Huth } 860fcf5ef2aSThomas Huth 861fcf5ef2aSThomas Huth // N 8620c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 863fcf5ef2aSThomas Huth { 864fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 865fcf5ef2aSThomas Huth } 866fcf5ef2aSThomas Huth 867fcf5ef2aSThomas Huth // !Z 8680c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 869fcf5ef2aSThomas Huth { 870fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 871fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 872fcf5ef2aSThomas Huth } 873fcf5ef2aSThomas Huth 874fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8750c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 876fcf5ef2aSThomas Huth { 877fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 878fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 879fcf5ef2aSThomas Huth } 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth // !(N ^ V) 8820c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 883fcf5ef2aSThomas Huth { 884fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 885fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth // !(C | Z) 8890c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 892fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 893fcf5ef2aSThomas Huth } 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth // !C 8960c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 897fcf5ef2aSThomas Huth { 898fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 899fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 900fcf5ef2aSThomas Huth } 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth // !N 9030c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 906fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 907fcf5ef2aSThomas Huth } 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth // !V 9100c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 911fcf5ef2aSThomas Huth { 912fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 913fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 914fcf5ef2aSThomas Huth } 915fcf5ef2aSThomas Huth 916fcf5ef2aSThomas Huth /* 917fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 918fcf5ef2aSThomas Huth 0 = 919fcf5ef2aSThomas Huth 1 < 920fcf5ef2aSThomas Huth 2 > 921fcf5ef2aSThomas Huth 3 unordered 922fcf5ef2aSThomas Huth */ 9230c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 924fcf5ef2aSThomas Huth unsigned int fcc_offset) 925fcf5ef2aSThomas Huth { 926fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 927fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 928fcf5ef2aSThomas Huth } 929fcf5ef2aSThomas Huth 9300c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 931fcf5ef2aSThomas Huth { 932fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 933fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 9370c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 940fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 942fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 9460c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 947fcf5ef2aSThomas Huth { 948fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 949fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 951fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 952fcf5ef2aSThomas Huth } 953fcf5ef2aSThomas Huth 954fcf5ef2aSThomas Huth // 1 or 3: FCC0 9550c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 956fcf5ef2aSThomas Huth { 957fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 958fcf5ef2aSThomas Huth } 959fcf5ef2aSThomas Huth 960fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9610c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 962fcf5ef2aSThomas Huth { 963fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 964fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 965fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 966fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 967fcf5ef2aSThomas Huth } 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth // 2 or 3: FCC1 9700c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 971fcf5ef2aSThomas Huth { 972fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 973fcf5ef2aSThomas Huth } 974fcf5ef2aSThomas Huth 975fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9760c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 977fcf5ef2aSThomas Huth { 978fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 979fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 980fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 981fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth 984fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9850c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 986fcf5ef2aSThomas Huth { 987fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 988fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 989fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 990fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 991fcf5ef2aSThomas Huth } 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9940c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 995fcf5ef2aSThomas Huth { 996fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 997fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 998fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 999fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 1000fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1001fcf5ef2aSThomas Huth } 1002fcf5ef2aSThomas Huth 1003fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 10040c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 1005fcf5ef2aSThomas Huth { 1006fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1007fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1008fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1009fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 1010fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth // 0 or 2: !FCC0 10140c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 1015fcf5ef2aSThomas Huth { 1016fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1017fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1018fcf5ef2aSThomas Huth } 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 10210c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 1022fcf5ef2aSThomas Huth { 1023fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1024fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1025fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1026fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 1027fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1028fcf5ef2aSThomas Huth } 1029fcf5ef2aSThomas Huth 1030fcf5ef2aSThomas Huth // 0 or 1: !FCC1 10310c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 1032fcf5ef2aSThomas Huth { 1033fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 1034fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1035fcf5ef2aSThomas Huth } 1036fcf5ef2aSThomas Huth 1037fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 10380c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 1039fcf5ef2aSThomas Huth { 1040fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1041fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1042fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1043fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 1044fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1045fcf5ef2aSThomas Huth } 1046fcf5ef2aSThomas Huth 1047fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10480c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1049fcf5ef2aSThomas Huth { 1050fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1051fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1052fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1053fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1054fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth 10570c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1058fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1059fcf5ef2aSThomas Huth { 1060fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1061fcf5ef2aSThomas Huth 1062fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1063fcf5ef2aSThomas Huth 1064fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1065fcf5ef2aSThomas Huth 1066fcf5ef2aSThomas Huth gen_set_label(l1); 1067fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1068fcf5ef2aSThomas Huth } 1069fcf5ef2aSThomas Huth 10700c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1071fcf5ef2aSThomas Huth { 107200ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 107300ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 107400ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1075fcf5ef2aSThomas Huth 1076fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1077fcf5ef2aSThomas Huth } 1078fcf5ef2aSThomas Huth 1079fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1080fcf5ef2aSThomas Huth have been set for a jump */ 10810c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1082fcf5ef2aSThomas Huth { 1083fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1084fcf5ef2aSThomas Huth gen_generic_branch(dc); 108599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1086fcf5ef2aSThomas Huth } 1087fcf5ef2aSThomas Huth } 1088fcf5ef2aSThomas Huth 10890c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1090fcf5ef2aSThomas Huth { 1091633c4283SRichard Henderson if (dc->npc & 3) { 1092633c4283SRichard Henderson switch (dc->npc) { 1093633c4283SRichard Henderson case JUMP_PC: 1094fcf5ef2aSThomas Huth gen_generic_branch(dc); 109599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1096633c4283SRichard Henderson break; 1097633c4283SRichard Henderson case DYNAMIC_PC: 1098633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1099633c4283SRichard Henderson break; 1100633c4283SRichard Henderson default: 1101633c4283SRichard Henderson g_assert_not_reached(); 1102633c4283SRichard Henderson } 1103633c4283SRichard Henderson } else { 1104fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1105fcf5ef2aSThomas Huth } 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth 11080c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1109fcf5ef2aSThomas Huth { 1110fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1111fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1112ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1113fcf5ef2aSThomas Huth } 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth 11160c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1117fcf5ef2aSThomas Huth { 1118fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1119fcf5ef2aSThomas Huth save_npc(dc); 1120fcf5ef2aSThomas Huth } 1121fcf5ef2aSThomas Huth 1122fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1123fcf5ef2aSThomas Huth { 1124fcf5ef2aSThomas Huth save_state(dc); 1125ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1126af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1127fcf5ef2aSThomas Huth } 1128fcf5ef2aSThomas Huth 1129186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1130fcf5ef2aSThomas Huth { 1131186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1132186e7890SRichard Henderson 1133186e7890SRichard Henderson e->next = dc->delay_excp_list; 1134186e7890SRichard Henderson dc->delay_excp_list = e; 1135186e7890SRichard Henderson 1136186e7890SRichard Henderson e->lab = gen_new_label(); 1137186e7890SRichard Henderson e->excp = excp; 1138186e7890SRichard Henderson e->pc = dc->pc; 1139186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1140186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1141186e7890SRichard Henderson e->npc = dc->npc; 1142186e7890SRichard Henderson 1143186e7890SRichard Henderson return e->lab; 1144186e7890SRichard Henderson } 1145186e7890SRichard Henderson 1146186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1147186e7890SRichard Henderson { 1148186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1149186e7890SRichard Henderson } 1150186e7890SRichard Henderson 1151186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1152186e7890SRichard Henderson { 1153186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1154186e7890SRichard Henderson TCGLabel *lab; 1155186e7890SRichard Henderson 1156186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1157186e7890SRichard Henderson 1158186e7890SRichard Henderson flush_cond(dc); 1159186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1160186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1161fcf5ef2aSThomas Huth } 1162fcf5ef2aSThomas Huth 11630c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1164fcf5ef2aSThomas Huth { 1165633c4283SRichard Henderson if (dc->npc & 3) { 1166633c4283SRichard Henderson switch (dc->npc) { 1167633c4283SRichard Henderson case JUMP_PC: 1168fcf5ef2aSThomas Huth gen_generic_branch(dc); 1169fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 117099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1171633c4283SRichard Henderson break; 1172633c4283SRichard Henderson case DYNAMIC_PC: 1173633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1174fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1175633c4283SRichard Henderson dc->pc = dc->npc; 1176633c4283SRichard Henderson break; 1177633c4283SRichard Henderson default: 1178633c4283SRichard Henderson g_assert_not_reached(); 1179633c4283SRichard Henderson } 1180fcf5ef2aSThomas Huth } else { 1181fcf5ef2aSThomas Huth dc->pc = dc->npc; 1182fcf5ef2aSThomas Huth } 1183fcf5ef2aSThomas Huth } 1184fcf5ef2aSThomas Huth 11850c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1186fcf5ef2aSThomas Huth { 1187fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1188fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1189fcf5ef2aSThomas Huth } 1190fcf5ef2aSThomas Huth 1191fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1192fcf5ef2aSThomas Huth DisasContext *dc) 1193fcf5ef2aSThomas Huth { 1194fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1195fcf5ef2aSThomas Huth TCG_COND_NEVER, 1196fcf5ef2aSThomas Huth TCG_COND_EQ, 1197fcf5ef2aSThomas Huth TCG_COND_LE, 1198fcf5ef2aSThomas Huth TCG_COND_LT, 1199fcf5ef2aSThomas Huth TCG_COND_LEU, 1200fcf5ef2aSThomas Huth TCG_COND_LTU, 1201fcf5ef2aSThomas Huth -1, /* neg */ 1202fcf5ef2aSThomas Huth -1, /* overflow */ 1203fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1204fcf5ef2aSThomas Huth TCG_COND_NE, 1205fcf5ef2aSThomas Huth TCG_COND_GT, 1206fcf5ef2aSThomas Huth TCG_COND_GE, 1207fcf5ef2aSThomas Huth TCG_COND_GTU, 1208fcf5ef2aSThomas Huth TCG_COND_GEU, 1209fcf5ef2aSThomas Huth -1, /* pos */ 1210fcf5ef2aSThomas Huth -1, /* no overflow */ 1211fcf5ef2aSThomas Huth }; 1212fcf5ef2aSThomas Huth 1213fcf5ef2aSThomas Huth static int logic_cond[16] = { 1214fcf5ef2aSThomas Huth TCG_COND_NEVER, 1215fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1216fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1217fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1218fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1219fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1220fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1221fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1222fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1223fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1224fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1225fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1226fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1227fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1228fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1229fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1230fcf5ef2aSThomas Huth }; 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth TCGv_i32 r_src; 1233fcf5ef2aSThomas Huth TCGv r_dst; 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1236fcf5ef2aSThomas Huth if (xcc) { 1237fcf5ef2aSThomas Huth r_src = cpu_xcc; 1238fcf5ef2aSThomas Huth } else { 1239fcf5ef2aSThomas Huth r_src = cpu_psr; 1240fcf5ef2aSThomas Huth } 1241fcf5ef2aSThomas Huth #else 1242fcf5ef2aSThomas Huth r_src = cpu_psr; 1243fcf5ef2aSThomas Huth #endif 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth switch (dc->cc_op) { 1246fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1247fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1248fcf5ef2aSThomas Huth do_compare_dst_0: 1249fcf5ef2aSThomas Huth cmp->is_bool = false; 125000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1251fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1252fcf5ef2aSThomas Huth if (!xcc) { 1253fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1254fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth } 1257fcf5ef2aSThomas Huth #endif 1258fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth 1261fcf5ef2aSThomas Huth case CC_OP_SUB: 1262fcf5ef2aSThomas Huth switch (cond) { 1263fcf5ef2aSThomas Huth case 6: /* neg */ 1264fcf5ef2aSThomas Huth case 14: /* pos */ 1265fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1266fcf5ef2aSThomas Huth goto do_compare_dst_0; 1267fcf5ef2aSThomas Huth 1268fcf5ef2aSThomas Huth case 7: /* overflow */ 1269fcf5ef2aSThomas Huth case 15: /* !overflow */ 1270fcf5ef2aSThomas Huth goto do_dynamic; 1271fcf5ef2aSThomas Huth 1272fcf5ef2aSThomas Huth default: 1273fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1274fcf5ef2aSThomas Huth cmp->is_bool = false; 1275fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1276fcf5ef2aSThomas Huth if (!xcc) { 1277fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1278fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1279fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1280fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1281fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1282fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1283fcf5ef2aSThomas Huth break; 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth #endif 1286fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1287fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth } 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth 1292fcf5ef2aSThomas Huth default: 1293fcf5ef2aSThomas Huth do_dynamic: 1294ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1295fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1296fcf5ef2aSThomas Huth /* FALLTHRU */ 1297fcf5ef2aSThomas Huth 1298fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1299fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1300fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1301fcf5ef2aSThomas Huth cmp->is_bool = true; 1302fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 130300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1304fcf5ef2aSThomas Huth 1305fcf5ef2aSThomas Huth switch (cond) { 1306fcf5ef2aSThomas Huth case 0x0: 1307fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth case 0x1: 1310fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1311fcf5ef2aSThomas Huth break; 1312fcf5ef2aSThomas Huth case 0x2: 1313fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1314fcf5ef2aSThomas Huth break; 1315fcf5ef2aSThomas Huth case 0x3: 1316fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1317fcf5ef2aSThomas Huth break; 1318fcf5ef2aSThomas Huth case 0x4: 1319fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1320fcf5ef2aSThomas Huth break; 1321fcf5ef2aSThomas Huth case 0x5: 1322fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1323fcf5ef2aSThomas Huth break; 1324fcf5ef2aSThomas Huth case 0x6: 1325fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 0x7: 1328fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth case 0x8: 1331fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 0x9: 1334fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth case 0xa: 1337fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case 0xb: 1340fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0xc: 1343fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0xd: 1346fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0xe: 1349fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0xf: 1352fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth } 1357fcf5ef2aSThomas Huth } 1358fcf5ef2aSThomas Huth 1359fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1360fcf5ef2aSThomas Huth { 1361fcf5ef2aSThomas Huth unsigned int offset; 1362fcf5ef2aSThomas Huth TCGv r_dst; 1363fcf5ef2aSThomas Huth 1364fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1365fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1366fcf5ef2aSThomas Huth cmp->is_bool = true; 1367fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 136800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1369fcf5ef2aSThomas Huth 1370fcf5ef2aSThomas Huth switch (cc) { 1371fcf5ef2aSThomas Huth default: 1372fcf5ef2aSThomas Huth case 0x0: 1373fcf5ef2aSThomas Huth offset = 0; 1374fcf5ef2aSThomas Huth break; 1375fcf5ef2aSThomas Huth case 0x1: 1376fcf5ef2aSThomas Huth offset = 32 - 10; 1377fcf5ef2aSThomas Huth break; 1378fcf5ef2aSThomas Huth case 0x2: 1379fcf5ef2aSThomas Huth offset = 34 - 10; 1380fcf5ef2aSThomas Huth break; 1381fcf5ef2aSThomas Huth case 0x3: 1382fcf5ef2aSThomas Huth offset = 36 - 10; 1383fcf5ef2aSThomas Huth break; 1384fcf5ef2aSThomas Huth } 1385fcf5ef2aSThomas Huth 1386fcf5ef2aSThomas Huth switch (cond) { 1387fcf5ef2aSThomas Huth case 0x0: 1388fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1389fcf5ef2aSThomas Huth break; 1390fcf5ef2aSThomas Huth case 0x1: 1391fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1392fcf5ef2aSThomas Huth break; 1393fcf5ef2aSThomas Huth case 0x2: 1394fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1395fcf5ef2aSThomas Huth break; 1396fcf5ef2aSThomas Huth case 0x3: 1397fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1398fcf5ef2aSThomas Huth break; 1399fcf5ef2aSThomas Huth case 0x4: 1400fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1401fcf5ef2aSThomas Huth break; 1402fcf5ef2aSThomas Huth case 0x5: 1403fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1404fcf5ef2aSThomas Huth break; 1405fcf5ef2aSThomas Huth case 0x6: 1406fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1407fcf5ef2aSThomas Huth break; 1408fcf5ef2aSThomas Huth case 0x7: 1409fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1410fcf5ef2aSThomas Huth break; 1411fcf5ef2aSThomas Huth case 0x8: 1412fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1413fcf5ef2aSThomas Huth break; 1414fcf5ef2aSThomas Huth case 0x9: 1415fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth case 0xa: 1418fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1419fcf5ef2aSThomas Huth break; 1420fcf5ef2aSThomas Huth case 0xb: 1421fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case 0xc: 1424fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth case 0xd: 1427fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1428fcf5ef2aSThomas Huth break; 1429fcf5ef2aSThomas Huth case 0xe: 1430fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1431fcf5ef2aSThomas Huth break; 1432fcf5ef2aSThomas Huth case 0xf: 1433fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth } 1437fcf5ef2aSThomas Huth 1438fcf5ef2aSThomas Huth // Inverted logic 1439ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1440ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1441fcf5ef2aSThomas Huth TCG_COND_NE, 1442fcf5ef2aSThomas Huth TCG_COND_GT, 1443fcf5ef2aSThomas Huth TCG_COND_GE, 1444ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1445fcf5ef2aSThomas Huth TCG_COND_EQ, 1446fcf5ef2aSThomas Huth TCG_COND_LE, 1447fcf5ef2aSThomas Huth TCG_COND_LT, 1448fcf5ef2aSThomas Huth }; 1449fcf5ef2aSThomas Huth 1450fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1451fcf5ef2aSThomas Huth { 1452fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1453fcf5ef2aSThomas Huth cmp->is_bool = false; 1454fcf5ef2aSThomas Huth cmp->c1 = r_src; 145500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth 1458baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1459baf3dbf2SRichard Henderson { 1460baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1461baf3dbf2SRichard Henderson } 1462baf3dbf2SRichard Henderson 1463baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1464baf3dbf2SRichard Henderson { 1465baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1466baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1467baf3dbf2SRichard Henderson } 1468baf3dbf2SRichard Henderson 1469baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1470baf3dbf2SRichard Henderson { 1471baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1472baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1473baf3dbf2SRichard Henderson } 1474baf3dbf2SRichard Henderson 1475baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1476baf3dbf2SRichard Henderson { 1477baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1478baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1479baf3dbf2SRichard Henderson } 1480baf3dbf2SRichard Henderson 1481c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1482c6d83e4fSRichard Henderson { 1483c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1484c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1485c6d83e4fSRichard Henderson } 1486c6d83e4fSRichard Henderson 1487c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1488c6d83e4fSRichard Henderson { 1489c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1490c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1491c6d83e4fSRichard Henderson } 1492c6d83e4fSRichard Henderson 1493c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1494c6d83e4fSRichard Henderson { 1495c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1496c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1497c6d83e4fSRichard Henderson } 1498c6d83e4fSRichard Henderson 1499fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15000c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1501fcf5ef2aSThomas Huth { 1502fcf5ef2aSThomas Huth switch (fccno) { 1503fcf5ef2aSThomas Huth case 0: 1504ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1505fcf5ef2aSThomas Huth break; 1506fcf5ef2aSThomas Huth case 1: 1507ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1508fcf5ef2aSThomas Huth break; 1509fcf5ef2aSThomas Huth case 2: 1510ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1511fcf5ef2aSThomas Huth break; 1512fcf5ef2aSThomas Huth case 3: 1513ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1514fcf5ef2aSThomas Huth break; 1515fcf5ef2aSThomas Huth } 1516fcf5ef2aSThomas Huth } 1517fcf5ef2aSThomas Huth 15180c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1519fcf5ef2aSThomas Huth { 1520fcf5ef2aSThomas Huth switch (fccno) { 1521fcf5ef2aSThomas Huth case 0: 1522ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1523fcf5ef2aSThomas Huth break; 1524fcf5ef2aSThomas Huth case 1: 1525ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1526fcf5ef2aSThomas Huth break; 1527fcf5ef2aSThomas Huth case 2: 1528ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth case 3: 1531ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1532fcf5ef2aSThomas Huth break; 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth 15360c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1537fcf5ef2aSThomas Huth { 1538fcf5ef2aSThomas Huth switch (fccno) { 1539fcf5ef2aSThomas Huth case 0: 1540ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1541fcf5ef2aSThomas Huth break; 1542fcf5ef2aSThomas Huth case 1: 1543ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1544fcf5ef2aSThomas Huth break; 1545fcf5ef2aSThomas Huth case 2: 1546ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1547fcf5ef2aSThomas Huth break; 1548fcf5ef2aSThomas Huth case 3: 1549ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1550fcf5ef2aSThomas Huth break; 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth 15540c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth switch (fccno) { 1557fcf5ef2aSThomas Huth case 0: 1558ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1559fcf5ef2aSThomas Huth break; 1560fcf5ef2aSThomas Huth case 1: 1561ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1562fcf5ef2aSThomas Huth break; 1563fcf5ef2aSThomas Huth case 2: 1564ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1565fcf5ef2aSThomas Huth break; 1566fcf5ef2aSThomas Huth case 3: 1567ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1568fcf5ef2aSThomas Huth break; 1569fcf5ef2aSThomas Huth } 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth 15720c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1573fcf5ef2aSThomas Huth { 1574fcf5ef2aSThomas Huth switch (fccno) { 1575fcf5ef2aSThomas Huth case 0: 1576ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1577fcf5ef2aSThomas Huth break; 1578fcf5ef2aSThomas Huth case 1: 1579ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1580fcf5ef2aSThomas Huth break; 1581fcf5ef2aSThomas Huth case 2: 1582ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1583fcf5ef2aSThomas Huth break; 1584fcf5ef2aSThomas Huth case 3: 1585ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1586fcf5ef2aSThomas Huth break; 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth } 1589fcf5ef2aSThomas Huth 15900c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1591fcf5ef2aSThomas Huth { 1592fcf5ef2aSThomas Huth switch (fccno) { 1593fcf5ef2aSThomas Huth case 0: 1594ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1595fcf5ef2aSThomas Huth break; 1596fcf5ef2aSThomas Huth case 1: 1597ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1598fcf5ef2aSThomas Huth break; 1599fcf5ef2aSThomas Huth case 2: 1600ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1601fcf5ef2aSThomas Huth break; 1602fcf5ef2aSThomas Huth case 3: 1603ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1604fcf5ef2aSThomas Huth break; 1605fcf5ef2aSThomas Huth } 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth #else 1609fcf5ef2aSThomas Huth 16100c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1611fcf5ef2aSThomas Huth { 1612ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1613fcf5ef2aSThomas Huth } 1614fcf5ef2aSThomas Huth 16150c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1616fcf5ef2aSThomas Huth { 1617ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1618fcf5ef2aSThomas Huth } 1619fcf5ef2aSThomas Huth 16200c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1621fcf5ef2aSThomas Huth { 1622ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1623fcf5ef2aSThomas Huth } 1624fcf5ef2aSThomas Huth 16250c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1626fcf5ef2aSThomas Huth { 1627ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth 16300c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1631fcf5ef2aSThomas Huth { 1632ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1633fcf5ef2aSThomas Huth } 1634fcf5ef2aSThomas Huth 16350c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1636fcf5ef2aSThomas Huth { 1637ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth #endif 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1642fcf5ef2aSThomas Huth { 1643fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1644fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1645fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1649fcf5ef2aSThomas Huth { 1650fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1651fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1652fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1653fcf5ef2aSThomas Huth return 1; 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth #endif 1656fcf5ef2aSThomas Huth return 0; 1657fcf5ef2aSThomas Huth } 1658fcf5ef2aSThomas Huth 1659fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16600c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1661fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1662fcf5ef2aSThomas Huth { 1663fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1664fcf5ef2aSThomas Huth 1665ad75a51eSRichard Henderson gen(tcg_env); 1666fcf5ef2aSThomas Huth 1667fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1668fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1669fcf5ef2aSThomas Huth } 1670fcf5ef2aSThomas Huth #endif 1671fcf5ef2aSThomas Huth 16720c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1673fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1674fcf5ef2aSThomas Huth { 1675fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1676fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1677fcf5ef2aSThomas Huth 1678ad75a51eSRichard Henderson gen(tcg_env); 1679ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1680fcf5ef2aSThomas Huth 1681fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1682fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth 16850c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1686fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1687fcf5ef2aSThomas Huth { 1688fcf5ef2aSThomas Huth TCGv_i64 dst; 1689fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1692fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1693fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1694fcf5ef2aSThomas Huth 1695ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1696ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 17010c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1702fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1703fcf5ef2aSThomas Huth { 1704fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1705fcf5ef2aSThomas Huth 1706fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1707fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1708fcf5ef2aSThomas Huth 1709ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1710ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1713fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1714fcf5ef2aSThomas Huth } 1715fcf5ef2aSThomas Huth 1716fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17170c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1718fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1719fcf5ef2aSThomas Huth { 1720fcf5ef2aSThomas Huth TCGv_i64 dst; 1721fcf5ef2aSThomas Huth TCGv_i32 src; 1722fcf5ef2aSThomas Huth 1723fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1724fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1725fcf5ef2aSThomas Huth 1726ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1727ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth #endif 1732fcf5ef2aSThomas Huth 17330c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1734fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1735fcf5ef2aSThomas Huth { 1736fcf5ef2aSThomas Huth TCGv_i64 dst; 1737fcf5ef2aSThomas Huth TCGv_i32 src; 1738fcf5ef2aSThomas Huth 1739fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1740fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1741fcf5ef2aSThomas Huth 1742ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1745fcf5ef2aSThomas Huth } 1746fcf5ef2aSThomas Huth 17470c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1748fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1749fcf5ef2aSThomas Huth { 1750fcf5ef2aSThomas Huth TCGv_i32 dst; 1751fcf5ef2aSThomas Huth TCGv_i64 src; 1752fcf5ef2aSThomas Huth 1753fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1754fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1755fcf5ef2aSThomas Huth 1756ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1757ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1758fcf5ef2aSThomas Huth 1759fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1760fcf5ef2aSThomas Huth } 1761fcf5ef2aSThomas Huth 17620c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1763fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1764fcf5ef2aSThomas Huth { 1765fcf5ef2aSThomas Huth TCGv_i32 dst; 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1768fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1769fcf5ef2aSThomas Huth 1770ad75a51eSRichard Henderson gen(dst, tcg_env); 1771ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1774fcf5ef2aSThomas Huth } 1775fcf5ef2aSThomas Huth 17760c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1777fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1778fcf5ef2aSThomas Huth { 1779fcf5ef2aSThomas Huth TCGv_i64 dst; 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1782fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1783fcf5ef2aSThomas Huth 1784ad75a51eSRichard Henderson gen(dst, tcg_env); 1785ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1788fcf5ef2aSThomas Huth } 1789fcf5ef2aSThomas Huth 17900c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1791fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1792fcf5ef2aSThomas Huth { 1793fcf5ef2aSThomas Huth TCGv_i32 src; 1794fcf5ef2aSThomas Huth 1795fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1796fcf5ef2aSThomas Huth 1797ad75a51eSRichard Henderson gen(tcg_env, src); 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1800fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1801fcf5ef2aSThomas Huth } 1802fcf5ef2aSThomas Huth 18030c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1804fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1805fcf5ef2aSThomas Huth { 1806fcf5ef2aSThomas Huth TCGv_i64 src; 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1809fcf5ef2aSThomas Huth 1810ad75a51eSRichard Henderson gen(tcg_env, src); 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1813fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1814fcf5ef2aSThomas Huth } 1815fcf5ef2aSThomas Huth 1816fcf5ef2aSThomas Huth /* asi moves */ 1817fcf5ef2aSThomas Huth typedef enum { 1818fcf5ef2aSThomas Huth GET_ASI_HELPER, 1819fcf5ef2aSThomas Huth GET_ASI_EXCP, 1820fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1821fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1822fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1823fcf5ef2aSThomas Huth GET_ASI_SHORT, 1824fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1825fcf5ef2aSThomas Huth GET_ASI_BFILL, 1826fcf5ef2aSThomas Huth } ASIType; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth typedef struct { 1829fcf5ef2aSThomas Huth ASIType type; 1830fcf5ef2aSThomas Huth int asi; 1831fcf5ef2aSThomas Huth int mem_idx; 183214776ab5STony Nguyen MemOp memop; 1833fcf5ef2aSThomas Huth } DisasASI; 1834fcf5ef2aSThomas Huth 1835811cc0b0SRichard Henderson /* 1836811cc0b0SRichard Henderson * Build DisasASI. 1837811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1838811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1839811cc0b0SRichard Henderson */ 1840811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1841fcf5ef2aSThomas Huth { 1842fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1843fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1844fcf5ef2aSThomas Huth 1845811cc0b0SRichard Henderson if (asi == -1) { 1846811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1847811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1848811cc0b0SRichard Henderson goto done; 1849811cc0b0SRichard Henderson } 1850811cc0b0SRichard Henderson 1851fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1852fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1853811cc0b0SRichard Henderson if (asi < 0) { 1854fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1855fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1856fcf5ef2aSThomas Huth } else if (supervisor(dc) 1857fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1858fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1859fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1860fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1861fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1862fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1863fcf5ef2aSThomas Huth switch (asi) { 1864fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1865fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1866fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1867fcf5ef2aSThomas Huth break; 1868fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1869fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1870fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1871fcf5ef2aSThomas Huth break; 1872fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1873fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1874fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1875fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1876fcf5ef2aSThomas Huth break; 1877fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1878fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1879fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1880fcf5ef2aSThomas Huth break; 1881fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1882fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1883fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1884fcf5ef2aSThomas Huth break; 1885fcf5ef2aSThomas Huth } 18866e10f37cSKONRAD Frederic 18876e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18886e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18896e10f37cSKONRAD Frederic */ 18906e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1891fcf5ef2aSThomas Huth } else { 1892fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1893fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1894fcf5ef2aSThomas Huth } 1895fcf5ef2aSThomas Huth #else 1896811cc0b0SRichard Henderson if (asi < 0) { 1897fcf5ef2aSThomas Huth asi = dc->asi; 1898fcf5ef2aSThomas Huth } 1899fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1900fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1901fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1902fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1903fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1904fcf5ef2aSThomas Huth done properly in the helper. */ 1905fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1906fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1907fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1908fcf5ef2aSThomas Huth } else { 1909fcf5ef2aSThomas Huth switch (asi) { 1910fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1911fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1912fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1913fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1914fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1915fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1916fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1917fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1918fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1919fcf5ef2aSThomas Huth break; 1920fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1921fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1922fcf5ef2aSThomas Huth case ASI_TWINX_N: 1923fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1924fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1925fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19269a10756dSArtyom Tarasenko if (hypervisor(dc)) { 192784f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19289a10756dSArtyom Tarasenko } else { 1929fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19309a10756dSArtyom Tarasenko } 1931fcf5ef2aSThomas Huth break; 1932fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1933fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1934fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1935fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1936fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1937fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1938fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1939fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1940fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1941fcf5ef2aSThomas Huth break; 1942fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1943fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1944fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1945fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1946fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1947fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1948fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1949fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1950fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1951fcf5ef2aSThomas Huth break; 1952fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1953fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1954fcf5ef2aSThomas Huth case ASI_TWINX_S: 1955fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1956fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1957fcf5ef2aSThomas Huth case ASI_BLK_S: 1958fcf5ef2aSThomas Huth case ASI_BLK_SL: 1959fcf5ef2aSThomas Huth case ASI_FL8_S: 1960fcf5ef2aSThomas Huth case ASI_FL8_SL: 1961fcf5ef2aSThomas Huth case ASI_FL16_S: 1962fcf5ef2aSThomas Huth case ASI_FL16_SL: 1963fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1964fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1965fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1966fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1967fcf5ef2aSThomas Huth } 1968fcf5ef2aSThomas Huth break; 1969fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1970fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1971fcf5ef2aSThomas Huth case ASI_TWINX_P: 1972fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1973fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1974fcf5ef2aSThomas Huth case ASI_BLK_P: 1975fcf5ef2aSThomas Huth case ASI_BLK_PL: 1976fcf5ef2aSThomas Huth case ASI_FL8_P: 1977fcf5ef2aSThomas Huth case ASI_FL8_PL: 1978fcf5ef2aSThomas Huth case ASI_FL16_P: 1979fcf5ef2aSThomas Huth case ASI_FL16_PL: 1980fcf5ef2aSThomas Huth break; 1981fcf5ef2aSThomas Huth } 1982fcf5ef2aSThomas Huth switch (asi) { 1983fcf5ef2aSThomas Huth case ASI_REAL: 1984fcf5ef2aSThomas Huth case ASI_REAL_IO: 1985fcf5ef2aSThomas Huth case ASI_REAL_L: 1986fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1987fcf5ef2aSThomas Huth case ASI_N: 1988fcf5ef2aSThomas Huth case ASI_NL: 1989fcf5ef2aSThomas Huth case ASI_AIUP: 1990fcf5ef2aSThomas Huth case ASI_AIUPL: 1991fcf5ef2aSThomas Huth case ASI_AIUS: 1992fcf5ef2aSThomas Huth case ASI_AIUSL: 1993fcf5ef2aSThomas Huth case ASI_S: 1994fcf5ef2aSThomas Huth case ASI_SL: 1995fcf5ef2aSThomas Huth case ASI_P: 1996fcf5ef2aSThomas Huth case ASI_PL: 1997fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1998fcf5ef2aSThomas Huth break; 1999fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2000fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2001fcf5ef2aSThomas Huth case ASI_TWINX_N: 2002fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2003fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2004fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2005fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2006fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2007fcf5ef2aSThomas Huth case ASI_TWINX_P: 2008fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2009fcf5ef2aSThomas Huth case ASI_TWINX_S: 2010fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2011fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2012fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2013fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2014fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2015fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2016fcf5ef2aSThomas Huth break; 2017fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2018fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2019fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2020fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2021fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2022fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2023fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2024fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2025fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2026fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2027fcf5ef2aSThomas Huth case ASI_BLK_S: 2028fcf5ef2aSThomas Huth case ASI_BLK_SL: 2029fcf5ef2aSThomas Huth case ASI_BLK_P: 2030fcf5ef2aSThomas Huth case ASI_BLK_PL: 2031fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2032fcf5ef2aSThomas Huth break; 2033fcf5ef2aSThomas Huth case ASI_FL8_S: 2034fcf5ef2aSThomas Huth case ASI_FL8_SL: 2035fcf5ef2aSThomas Huth case ASI_FL8_P: 2036fcf5ef2aSThomas Huth case ASI_FL8_PL: 2037fcf5ef2aSThomas Huth memop = MO_UB; 2038fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2039fcf5ef2aSThomas Huth break; 2040fcf5ef2aSThomas Huth case ASI_FL16_S: 2041fcf5ef2aSThomas Huth case ASI_FL16_SL: 2042fcf5ef2aSThomas Huth case ASI_FL16_P: 2043fcf5ef2aSThomas Huth case ASI_FL16_PL: 2044fcf5ef2aSThomas Huth memop = MO_TEUW; 2045fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2046fcf5ef2aSThomas Huth break; 2047fcf5ef2aSThomas Huth } 2048fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2049fcf5ef2aSThomas Huth if (asi & 8) { 2050fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2051fcf5ef2aSThomas Huth } 2052fcf5ef2aSThomas Huth } 2053fcf5ef2aSThomas Huth #endif 2054fcf5ef2aSThomas Huth 2055811cc0b0SRichard Henderson done: 2056fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2057fcf5ef2aSThomas Huth } 2058fcf5ef2aSThomas Huth 2059a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2060a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2061a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2062a76779eeSRichard Henderson { 2063a76779eeSRichard Henderson g_assert_not_reached(); 2064a76779eeSRichard Henderson } 2065a76779eeSRichard Henderson 2066a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2067a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2068a76779eeSRichard Henderson { 2069a76779eeSRichard Henderson g_assert_not_reached(); 2070a76779eeSRichard Henderson } 2071a76779eeSRichard Henderson #endif 2072a76779eeSRichard Henderson 207342071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2074fcf5ef2aSThomas Huth { 2075c03a0fd1SRichard Henderson switch (da->type) { 2076fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2077fcf5ef2aSThomas Huth break; 2078fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2079fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2080fcf5ef2aSThomas Huth break; 2081fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2082c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2083fcf5ef2aSThomas Huth break; 2084fcf5ef2aSThomas Huth default: 2085fcf5ef2aSThomas Huth { 2086c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2087c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2088fcf5ef2aSThomas Huth 2089fcf5ef2aSThomas Huth save_state(dc); 2090fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2091ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2092fcf5ef2aSThomas Huth #else 2093fcf5ef2aSThomas Huth { 2094fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2095ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2096fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2097fcf5ef2aSThomas Huth } 2098fcf5ef2aSThomas Huth #endif 2099fcf5ef2aSThomas Huth } 2100fcf5ef2aSThomas Huth break; 2101fcf5ef2aSThomas Huth } 2102fcf5ef2aSThomas Huth } 2103fcf5ef2aSThomas Huth 210442071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2105c03a0fd1SRichard Henderson { 2106c03a0fd1SRichard Henderson switch (da->type) { 2107fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2108fcf5ef2aSThomas Huth break; 2109c03a0fd1SRichard Henderson 2110fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2111c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2112fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2113fcf5ef2aSThomas Huth break; 2114c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21153390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21163390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2117fcf5ef2aSThomas Huth break; 2118c03a0fd1SRichard Henderson } 2119c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2120c03a0fd1SRichard Henderson /* fall through */ 2121c03a0fd1SRichard Henderson 2122c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2123c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2124c03a0fd1SRichard Henderson break; 2125c03a0fd1SRichard Henderson 2126fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2127c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2128fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2129fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2130fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2131fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2132fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2133fcf5ef2aSThomas Huth { 2134fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2135fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 213600ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2137fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2138fcf5ef2aSThomas Huth int i; 2139fcf5ef2aSThomas Huth 2140fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2141fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2142fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2143fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2144fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2145c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2146c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2147fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2148fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2149fcf5ef2aSThomas Huth } 2150fcf5ef2aSThomas Huth } 2151fcf5ef2aSThomas Huth break; 2152c03a0fd1SRichard Henderson 2153fcf5ef2aSThomas Huth default: 2154fcf5ef2aSThomas Huth { 2155c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2156c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2157fcf5ef2aSThomas Huth 2158fcf5ef2aSThomas Huth save_state(dc); 2159fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2160ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2161fcf5ef2aSThomas Huth #else 2162fcf5ef2aSThomas Huth { 2163fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2164fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2165ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2166fcf5ef2aSThomas Huth } 2167fcf5ef2aSThomas Huth #endif 2168fcf5ef2aSThomas Huth 2169fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2170fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2171fcf5ef2aSThomas Huth } 2172fcf5ef2aSThomas Huth break; 2173fcf5ef2aSThomas Huth } 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth 2176dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2177c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2178c03a0fd1SRichard Henderson { 2179c03a0fd1SRichard Henderson switch (da->type) { 2180c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2181c03a0fd1SRichard Henderson break; 2182c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2183dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2184dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2185c03a0fd1SRichard Henderson break; 2186c03a0fd1SRichard Henderson default: 2187c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2188c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2189c03a0fd1SRichard Henderson break; 2190c03a0fd1SRichard Henderson } 2191c03a0fd1SRichard Henderson } 2192c03a0fd1SRichard Henderson 2193d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2194c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2195c03a0fd1SRichard Henderson { 2196c03a0fd1SRichard Henderson switch (da->type) { 2197fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2198c03a0fd1SRichard Henderson return; 2199fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2200c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2201c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2202fcf5ef2aSThomas Huth break; 2203fcf5ef2aSThomas Huth default: 2204fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2205fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2206fcf5ef2aSThomas Huth break; 2207fcf5ef2aSThomas Huth } 2208fcf5ef2aSThomas Huth } 2209fcf5ef2aSThomas Huth 2210cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2211c03a0fd1SRichard Henderson { 2212c03a0fd1SRichard Henderson switch (da->type) { 2213fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2214fcf5ef2aSThomas Huth break; 2215fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2216cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2217cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2218fcf5ef2aSThomas Huth break; 2219fcf5ef2aSThomas Huth default: 22203db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22213db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2222af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2223ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22243db010c3SRichard Henderson } else { 2225c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 222600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22273db010c3SRichard Henderson TCGv_i64 s64, t64; 22283db010c3SRichard Henderson 22293db010c3SRichard Henderson save_state(dc); 22303db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2231ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22323db010c3SRichard Henderson 223300ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2234ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22353db010c3SRichard Henderson 22363db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22373db010c3SRichard Henderson 22383db010c3SRichard Henderson /* End the TB. */ 22393db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22403db010c3SRichard Henderson } 2241fcf5ef2aSThomas Huth break; 2242fcf5ef2aSThomas Huth } 2243fcf5ef2aSThomas Huth } 2244fcf5ef2aSThomas Huth 2245287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22463259b9e2SRichard Henderson TCGv addr, int rd) 2247fcf5ef2aSThomas Huth { 22483259b9e2SRichard Henderson MemOp memop = da->memop; 22493259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2250fcf5ef2aSThomas Huth TCGv_i32 d32; 2251fcf5ef2aSThomas Huth TCGv_i64 d64; 2252287b1152SRichard Henderson TCGv addr_tmp; 2253fcf5ef2aSThomas Huth 22543259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 22553259b9e2SRichard Henderson if (size == MO_128) { 22563259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 22573259b9e2SRichard Henderson } 22583259b9e2SRichard Henderson 22593259b9e2SRichard Henderson switch (da->type) { 2260fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2261fcf5ef2aSThomas Huth break; 2262fcf5ef2aSThomas Huth 2263fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 22643259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2265fcf5ef2aSThomas Huth switch (size) { 22663259b9e2SRichard Henderson case MO_32: 2267fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 22683259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2269fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2270fcf5ef2aSThomas Huth break; 22713259b9e2SRichard Henderson 22723259b9e2SRichard Henderson case MO_64: 22733259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2274fcf5ef2aSThomas Huth break; 22753259b9e2SRichard Henderson 22763259b9e2SRichard Henderson case MO_128: 2277fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 22783259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2279287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2280287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2281287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2282fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2283fcf5ef2aSThomas Huth break; 2284fcf5ef2aSThomas Huth default: 2285fcf5ef2aSThomas Huth g_assert_not_reached(); 2286fcf5ef2aSThomas Huth } 2287fcf5ef2aSThomas Huth break; 2288fcf5ef2aSThomas Huth 2289fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2290fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 22913259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2292fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2293287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2294287b1152SRichard Henderson for (int i = 0; ; ++i) { 22953259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 22963259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2297fcf5ef2aSThomas Huth if (i == 7) { 2298fcf5ef2aSThomas Huth break; 2299fcf5ef2aSThomas Huth } 2300287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2301287b1152SRichard Henderson addr = addr_tmp; 2302fcf5ef2aSThomas Huth } 2303fcf5ef2aSThomas Huth } else { 2304fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2305fcf5ef2aSThomas Huth } 2306fcf5ef2aSThomas Huth break; 2307fcf5ef2aSThomas Huth 2308fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2309fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23103259b9e2SRichard Henderson if (orig_size == MO_64) { 23113259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23123259b9e2SRichard Henderson memop | MO_ALIGN); 2313fcf5ef2aSThomas Huth } else { 2314fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2315fcf5ef2aSThomas Huth } 2316fcf5ef2aSThomas Huth break; 2317fcf5ef2aSThomas Huth 2318fcf5ef2aSThomas Huth default: 2319fcf5ef2aSThomas Huth { 23203259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23213259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2322fcf5ef2aSThomas Huth 2323fcf5ef2aSThomas Huth save_state(dc); 2324fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2325fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2326fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2327fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2328fcf5ef2aSThomas Huth switch (size) { 23293259b9e2SRichard Henderson case MO_32: 2330fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2331ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2332fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2333fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2334fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2335fcf5ef2aSThomas Huth break; 23363259b9e2SRichard Henderson case MO_64: 23373259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 23383259b9e2SRichard Henderson r_asi, r_mop); 2339fcf5ef2aSThomas Huth break; 23403259b9e2SRichard Henderson case MO_128: 2341fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2342ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2343287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2344287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2345287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 23463259b9e2SRichard Henderson r_asi, r_mop); 2347fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2348fcf5ef2aSThomas Huth break; 2349fcf5ef2aSThomas Huth default: 2350fcf5ef2aSThomas Huth g_assert_not_reached(); 2351fcf5ef2aSThomas Huth } 2352fcf5ef2aSThomas Huth } 2353fcf5ef2aSThomas Huth break; 2354fcf5ef2aSThomas Huth } 2355fcf5ef2aSThomas Huth } 2356fcf5ef2aSThomas Huth 2357287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 23583259b9e2SRichard Henderson TCGv addr, int rd) 23593259b9e2SRichard Henderson { 23603259b9e2SRichard Henderson MemOp memop = da->memop; 23613259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2362fcf5ef2aSThomas Huth TCGv_i32 d32; 2363287b1152SRichard Henderson TCGv addr_tmp; 2364fcf5ef2aSThomas Huth 23653259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23663259b9e2SRichard Henderson if (size == MO_128) { 23673259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23683259b9e2SRichard Henderson } 23693259b9e2SRichard Henderson 23703259b9e2SRichard Henderson switch (da->type) { 2371fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2372fcf5ef2aSThomas Huth break; 2373fcf5ef2aSThomas Huth 2374fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23753259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2376fcf5ef2aSThomas Huth switch (size) { 23773259b9e2SRichard Henderson case MO_32: 2378fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 23793259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2380fcf5ef2aSThomas Huth break; 23813259b9e2SRichard Henderson case MO_64: 23823259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23833259b9e2SRichard Henderson memop | MO_ALIGN_4); 2384fcf5ef2aSThomas Huth break; 23853259b9e2SRichard Henderson case MO_128: 2386fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2387fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2388fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2389fcf5ef2aSThomas Huth having to probe the second page before performing the first 2390fcf5ef2aSThomas Huth write. */ 23913259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23923259b9e2SRichard Henderson memop | MO_ALIGN_16); 2393287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2394287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2395287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2396fcf5ef2aSThomas Huth break; 2397fcf5ef2aSThomas Huth default: 2398fcf5ef2aSThomas Huth g_assert_not_reached(); 2399fcf5ef2aSThomas Huth } 2400fcf5ef2aSThomas Huth break; 2401fcf5ef2aSThomas Huth 2402fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2403fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24043259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2405fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2406287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2407287b1152SRichard Henderson for (int i = 0; ; ++i) { 24083259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24093259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2410fcf5ef2aSThomas Huth if (i == 7) { 2411fcf5ef2aSThomas Huth break; 2412fcf5ef2aSThomas Huth } 2413287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2414287b1152SRichard Henderson addr = addr_tmp; 2415fcf5ef2aSThomas Huth } 2416fcf5ef2aSThomas Huth } else { 2417fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2418fcf5ef2aSThomas Huth } 2419fcf5ef2aSThomas Huth break; 2420fcf5ef2aSThomas Huth 2421fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2422fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24233259b9e2SRichard Henderson if (orig_size == MO_64) { 24243259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24253259b9e2SRichard Henderson memop | MO_ALIGN); 2426fcf5ef2aSThomas Huth } else { 2427fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2428fcf5ef2aSThomas Huth } 2429fcf5ef2aSThomas Huth break; 2430fcf5ef2aSThomas Huth 2431fcf5ef2aSThomas Huth default: 2432fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2433fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2434fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2435fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2436fcf5ef2aSThomas Huth break; 2437fcf5ef2aSThomas Huth } 2438fcf5ef2aSThomas Huth } 2439fcf5ef2aSThomas Huth 244042071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2441fcf5ef2aSThomas Huth { 2442a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2443a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2444fcf5ef2aSThomas Huth 2445c03a0fd1SRichard Henderson switch (da->type) { 2446fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2447fcf5ef2aSThomas Huth return; 2448fcf5ef2aSThomas Huth 2449fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2450ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2451ebbbec92SRichard Henderson { 2452ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2453ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2454ebbbec92SRichard Henderson 2455ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2456ebbbec92SRichard Henderson /* 2457ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2458ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2459ebbbec92SRichard Henderson * the order of the writebacks. 2460ebbbec92SRichard Henderson */ 2461ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2462ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2463ebbbec92SRichard Henderson } else { 2464ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2465ebbbec92SRichard Henderson } 2466ebbbec92SRichard Henderson } 2467fcf5ef2aSThomas Huth break; 2468ebbbec92SRichard Henderson #else 2469ebbbec92SRichard Henderson g_assert_not_reached(); 2470ebbbec92SRichard Henderson #endif 2471fcf5ef2aSThomas Huth 2472fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2473fcf5ef2aSThomas Huth { 2474fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2475fcf5ef2aSThomas Huth 2476c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2477fcf5ef2aSThomas Huth 2478fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2479fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2480fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2481c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2482a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2483fcf5ef2aSThomas Huth } else { 2484a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth } 2487fcf5ef2aSThomas Huth break; 2488fcf5ef2aSThomas Huth 2489fcf5ef2aSThomas Huth default: 2490fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2491fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2492fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2493fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2494fcf5ef2aSThomas Huth { 2495c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2496c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2497fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2498fcf5ef2aSThomas Huth 2499fcf5ef2aSThomas Huth save_state(dc); 2500ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2501fcf5ef2aSThomas Huth 2502fcf5ef2aSThomas Huth /* See above. */ 2503c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2504a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2505fcf5ef2aSThomas Huth } else { 2506a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2507fcf5ef2aSThomas Huth } 2508fcf5ef2aSThomas Huth } 2509fcf5ef2aSThomas Huth break; 2510fcf5ef2aSThomas Huth } 2511fcf5ef2aSThomas Huth 2512fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2513fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2514fcf5ef2aSThomas Huth } 2515fcf5ef2aSThomas Huth 251642071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2517c03a0fd1SRichard Henderson { 2518c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2519fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2520fcf5ef2aSThomas Huth 2521c03a0fd1SRichard Henderson switch (da->type) { 2522fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2523fcf5ef2aSThomas Huth break; 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2526ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2527ebbbec92SRichard Henderson { 2528ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2529ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2530ebbbec92SRichard Henderson 2531ebbbec92SRichard Henderson /* 2532ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2533ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2534ebbbec92SRichard Henderson * the order of the construction. 2535ebbbec92SRichard Henderson */ 2536ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2537ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2538ebbbec92SRichard Henderson } else { 2539ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2540ebbbec92SRichard Henderson } 2541ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2542ebbbec92SRichard Henderson } 2543fcf5ef2aSThomas Huth break; 2544ebbbec92SRichard Henderson #else 2545ebbbec92SRichard Henderson g_assert_not_reached(); 2546ebbbec92SRichard Henderson #endif 2547fcf5ef2aSThomas Huth 2548fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2549fcf5ef2aSThomas Huth { 2550fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2551fcf5ef2aSThomas Huth 2552fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2553fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2554fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2555c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2556a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2557fcf5ef2aSThomas Huth } else { 2558a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2559fcf5ef2aSThomas Huth } 2560c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2561fcf5ef2aSThomas Huth } 2562fcf5ef2aSThomas Huth break; 2563fcf5ef2aSThomas Huth 2564a76779eeSRichard Henderson case GET_ASI_BFILL: 2565a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2566a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2567a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2568a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2569a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2570a76779eeSRichard Henderson as a cacheline-style operation. */ 2571a76779eeSRichard Henderson { 2572a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2573a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2574a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2575a76779eeSRichard Henderson int i; 2576a76779eeSRichard Henderson 2577a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2578a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2579a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2580c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2581a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2582a76779eeSRichard Henderson } 2583a76779eeSRichard Henderson } 2584a76779eeSRichard Henderson break; 2585a76779eeSRichard Henderson 2586fcf5ef2aSThomas Huth default: 2587fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2588fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2589fcf5ef2aSThomas Huth { 2590c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2591c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2592fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2593fcf5ef2aSThomas Huth 2594fcf5ef2aSThomas Huth /* See above. */ 2595c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2596a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2597fcf5ef2aSThomas Huth } else { 2598a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2599fcf5ef2aSThomas Huth } 2600fcf5ef2aSThomas Huth 2601fcf5ef2aSThomas Huth save_state(dc); 2602ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2603fcf5ef2aSThomas Huth } 2604fcf5ef2aSThomas Huth break; 2605fcf5ef2aSThomas Huth } 2606fcf5ef2aSThomas Huth } 2607fcf5ef2aSThomas Huth 26083d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2609fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2610fcf5ef2aSThomas Huth { 2611fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2612fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2613fcf5ef2aSThomas Huth } 2614fcf5ef2aSThomas Huth 2615fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2616fcf5ef2aSThomas Huth { 2617fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2618fcf5ef2aSThomas Huth 2619fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2620fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2621fcf5ef2aSThomas Huth the later. */ 2622fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2623fcf5ef2aSThomas Huth if (cmp->is_bool) { 2624fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2625fcf5ef2aSThomas Huth } else { 2626fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2627fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2628fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2629fcf5ef2aSThomas Huth } 2630fcf5ef2aSThomas Huth 2631fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2632fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2633fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 263400ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2635fcf5ef2aSThomas Huth 2636fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2637fcf5ef2aSThomas Huth 2638fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2639fcf5ef2aSThomas Huth } 2640fcf5ef2aSThomas Huth 2641fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2642fcf5ef2aSThomas Huth { 2643fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2644fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2645fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2646fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2647fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2648fcf5ef2aSThomas Huth } 2649fcf5ef2aSThomas Huth 2650fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2651fcf5ef2aSThomas Huth { 2652fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2653fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2654fcf5ef2aSThomas Huth 2655fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2656fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2657fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2658fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2659fcf5ef2aSThomas Huth 2660fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2661fcf5ef2aSThomas Huth } 2662fcf5ef2aSThomas Huth 26635d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2664fcf5ef2aSThomas Huth { 2665fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2666fcf5ef2aSThomas Huth 2667fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2668ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2669fcf5ef2aSThomas Huth 2670fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2671fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2672fcf5ef2aSThomas Huth 2673fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2674fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2675ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2678fcf5ef2aSThomas Huth { 2679fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2680fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2681fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2682fcf5ef2aSThomas Huth } 2683fcf5ef2aSThomas Huth } 2684fcf5ef2aSThomas Huth #endif 2685fcf5ef2aSThomas Huth 268606c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 268706c060d9SRichard Henderson { 268806c060d9SRichard Henderson return DFPREG(x); 268906c060d9SRichard Henderson } 269006c060d9SRichard Henderson 269106c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 269206c060d9SRichard Henderson { 269306c060d9SRichard Henderson return QFPREG(x); 269406c060d9SRichard Henderson } 269506c060d9SRichard Henderson 2696878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2697878cc677SRichard Henderson #include "decode-insns.c.inc" 2698878cc677SRichard Henderson 2699878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2700878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2701878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2702878cc677SRichard Henderson 2703878cc677SRichard Henderson #define avail_ALL(C) true 2704878cc677SRichard Henderson #ifdef TARGET_SPARC64 2705878cc677SRichard Henderson # define avail_32(C) false 2706af25071cSRichard Henderson # define avail_ASR17(C) false 2707d0a11d25SRichard Henderson # define avail_CASA(C) true 2708c2636853SRichard Henderson # define avail_DIV(C) true 2709b5372650SRichard Henderson # define avail_MUL(C) true 27100faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2711878cc677SRichard Henderson # define avail_64(C) true 27125d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2713af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2714b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2715b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2716878cc677SRichard Henderson #else 2717878cc677SRichard Henderson # define avail_32(C) true 2718af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2719d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2720c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2721b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 27220faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2723878cc677SRichard Henderson # define avail_64(C) false 27245d617bfbSRichard Henderson # define avail_GL(C) false 2725af25071cSRichard Henderson # define avail_HYPV(C) false 2726b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2727b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2728878cc677SRichard Henderson #endif 2729878cc677SRichard Henderson 2730878cc677SRichard Henderson /* Default case for non jump instructions. */ 2731878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2732878cc677SRichard Henderson { 2733878cc677SRichard Henderson if (dc->npc & 3) { 2734878cc677SRichard Henderson switch (dc->npc) { 2735878cc677SRichard Henderson case DYNAMIC_PC: 2736878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2737878cc677SRichard Henderson dc->pc = dc->npc; 2738878cc677SRichard Henderson gen_op_next_insn(); 2739878cc677SRichard Henderson break; 2740878cc677SRichard Henderson case JUMP_PC: 2741878cc677SRichard Henderson /* we can do a static jump */ 2742878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2743878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2744878cc677SRichard Henderson break; 2745878cc677SRichard Henderson default: 2746878cc677SRichard Henderson g_assert_not_reached(); 2747878cc677SRichard Henderson } 2748878cc677SRichard Henderson } else { 2749878cc677SRichard Henderson dc->pc = dc->npc; 2750878cc677SRichard Henderson dc->npc = dc->npc + 4; 2751878cc677SRichard Henderson } 2752878cc677SRichard Henderson return true; 2753878cc677SRichard Henderson } 2754878cc677SRichard Henderson 27556d2a0768SRichard Henderson /* 27566d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 27576d2a0768SRichard Henderson */ 27586d2a0768SRichard Henderson 2759276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2760276567aaSRichard Henderson { 2761276567aaSRichard Henderson if (annul) { 2762276567aaSRichard Henderson dc->pc = dc->npc + 4; 2763276567aaSRichard Henderson dc->npc = dc->pc + 4; 2764276567aaSRichard Henderson } else { 2765276567aaSRichard Henderson dc->pc = dc->npc; 2766276567aaSRichard Henderson dc->npc = dc->pc + 4; 2767276567aaSRichard Henderson } 2768276567aaSRichard Henderson return true; 2769276567aaSRichard Henderson } 2770276567aaSRichard Henderson 2771276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2772276567aaSRichard Henderson target_ulong dest) 2773276567aaSRichard Henderson { 2774276567aaSRichard Henderson if (annul) { 2775276567aaSRichard Henderson dc->pc = dest; 2776276567aaSRichard Henderson dc->npc = dest + 4; 2777276567aaSRichard Henderson } else { 2778276567aaSRichard Henderson dc->pc = dc->npc; 2779276567aaSRichard Henderson dc->npc = dest; 2780276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2781276567aaSRichard Henderson } 2782276567aaSRichard Henderson return true; 2783276567aaSRichard Henderson } 2784276567aaSRichard Henderson 27859d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 27869d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2787276567aaSRichard Henderson { 27886b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 27896b3e4cc6SRichard Henderson 2790276567aaSRichard Henderson if (annul) { 27916b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 27926b3e4cc6SRichard Henderson 27939d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 27946b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 27956b3e4cc6SRichard Henderson gen_set_label(l1); 27966b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 27976b3e4cc6SRichard Henderson 27986b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2799276567aaSRichard Henderson } else { 28006b3e4cc6SRichard Henderson if (npc & 3) { 28016b3e4cc6SRichard Henderson switch (npc) { 28026b3e4cc6SRichard Henderson case DYNAMIC_PC: 28036b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 28046b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 28056b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 28069d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 28079d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 28086b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 28096b3e4cc6SRichard Henderson dc->pc = npc; 28106b3e4cc6SRichard Henderson break; 28116b3e4cc6SRichard Henderson default: 28126b3e4cc6SRichard Henderson g_assert_not_reached(); 28136b3e4cc6SRichard Henderson } 28146b3e4cc6SRichard Henderson } else { 28156b3e4cc6SRichard Henderson dc->pc = npc; 28166b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 28176b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 28186b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 28199d4e2bc7SRichard Henderson if (cmp->is_bool) { 28209d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 28219d4e2bc7SRichard Henderson } else { 28229d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 28239d4e2bc7SRichard Henderson } 28246b3e4cc6SRichard Henderson } 2825276567aaSRichard Henderson } 2826276567aaSRichard Henderson return true; 2827276567aaSRichard Henderson } 2828276567aaSRichard Henderson 2829af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2830af25071cSRichard Henderson { 2831af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2832af25071cSRichard Henderson return true; 2833af25071cSRichard Henderson } 2834af25071cSRichard Henderson 283506c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 283606c060d9SRichard Henderson { 283706c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 283806c060d9SRichard Henderson return true; 283906c060d9SRichard Henderson } 284006c060d9SRichard Henderson 284106c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 284206c060d9SRichard Henderson { 284306c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 284406c060d9SRichard Henderson return false; 284506c060d9SRichard Henderson } 284606c060d9SRichard Henderson return raise_unimpfpop(dc); 284706c060d9SRichard Henderson } 284806c060d9SRichard Henderson 2849276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2850276567aaSRichard Henderson { 2851276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 28521ea9c62aSRichard Henderson DisasCompare cmp; 2853276567aaSRichard Henderson 2854276567aaSRichard Henderson switch (a->cond) { 2855276567aaSRichard Henderson case 0x0: 2856276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2857276567aaSRichard Henderson case 0x8: 2858276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2859276567aaSRichard Henderson default: 2860276567aaSRichard Henderson flush_cond(dc); 28611ea9c62aSRichard Henderson 28621ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 28639d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2864276567aaSRichard Henderson } 2865276567aaSRichard Henderson } 2866276567aaSRichard Henderson 2867276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2868276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2869276567aaSRichard Henderson 287045196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 287145196ea4SRichard Henderson { 287245196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2873d5471936SRichard Henderson DisasCompare cmp; 287445196ea4SRichard Henderson 287545196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 287645196ea4SRichard Henderson return true; 287745196ea4SRichard Henderson } 287845196ea4SRichard Henderson switch (a->cond) { 287945196ea4SRichard Henderson case 0x0: 288045196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 288145196ea4SRichard Henderson case 0x8: 288245196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 288345196ea4SRichard Henderson default: 288445196ea4SRichard Henderson flush_cond(dc); 2885d5471936SRichard Henderson 2886d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 28879d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 288845196ea4SRichard Henderson } 288945196ea4SRichard Henderson } 289045196ea4SRichard Henderson 289145196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 289245196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 289345196ea4SRichard Henderson 2894ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2895ab9ffe98SRichard Henderson { 2896ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2897ab9ffe98SRichard Henderson DisasCompare cmp; 2898ab9ffe98SRichard Henderson 2899ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2900ab9ffe98SRichard Henderson return false; 2901ab9ffe98SRichard Henderson } 2902ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2903ab9ffe98SRichard Henderson return false; 2904ab9ffe98SRichard Henderson } 2905ab9ffe98SRichard Henderson 2906ab9ffe98SRichard Henderson flush_cond(dc); 2907ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 29089d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2909ab9ffe98SRichard Henderson } 2910ab9ffe98SRichard Henderson 291123ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 291223ada1b1SRichard Henderson { 291323ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 291423ada1b1SRichard Henderson 291523ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 291623ada1b1SRichard Henderson gen_mov_pc_npc(dc); 291723ada1b1SRichard Henderson dc->npc = target; 291823ada1b1SRichard Henderson return true; 291923ada1b1SRichard Henderson } 292023ada1b1SRichard Henderson 292145196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 292245196ea4SRichard Henderson { 292345196ea4SRichard Henderson /* 292445196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 292545196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 292645196ea4SRichard Henderson */ 292745196ea4SRichard Henderson #ifdef TARGET_SPARC64 292845196ea4SRichard Henderson return false; 292945196ea4SRichard Henderson #else 293045196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 293145196ea4SRichard Henderson return true; 293245196ea4SRichard Henderson #endif 293345196ea4SRichard Henderson } 293445196ea4SRichard Henderson 29356d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 29366d2a0768SRichard Henderson { 29376d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 29386d2a0768SRichard Henderson if (a->rd) { 29396d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 29406d2a0768SRichard Henderson } 29416d2a0768SRichard Henderson return advance_pc(dc); 29426d2a0768SRichard Henderson } 29436d2a0768SRichard Henderson 29440faef01bSRichard Henderson /* 29450faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 29460faef01bSRichard Henderson */ 29470faef01bSRichard Henderson 294830376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 294930376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 295030376636SRichard Henderson { 295130376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 295230376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 295330376636SRichard Henderson DisasCompare cmp; 295430376636SRichard Henderson TCGLabel *lab; 295530376636SRichard Henderson TCGv_i32 trap; 295630376636SRichard Henderson 295730376636SRichard Henderson /* Trap never. */ 295830376636SRichard Henderson if (cond == 0) { 295930376636SRichard Henderson return advance_pc(dc); 296030376636SRichard Henderson } 296130376636SRichard Henderson 296230376636SRichard Henderson /* 296330376636SRichard Henderson * Immediate traps are the most common case. Since this value is 296430376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 296530376636SRichard Henderson */ 296630376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 296730376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 296830376636SRichard Henderson } else { 296930376636SRichard Henderson trap = tcg_temp_new_i32(); 297030376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 297130376636SRichard Henderson if (imm) { 297230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 297330376636SRichard Henderson } else { 297430376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 297530376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 297630376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 297730376636SRichard Henderson } 297830376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 297930376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 298030376636SRichard Henderson } 298130376636SRichard Henderson 298230376636SRichard Henderson /* Trap always. */ 298330376636SRichard Henderson if (cond == 8) { 298430376636SRichard Henderson save_state(dc); 298530376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 298630376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 298730376636SRichard Henderson return true; 298830376636SRichard Henderson } 298930376636SRichard Henderson 299030376636SRichard Henderson /* Conditional trap. */ 299130376636SRichard Henderson flush_cond(dc); 299230376636SRichard Henderson lab = delay_exceptionv(dc, trap); 299330376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 299430376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 299530376636SRichard Henderson 299630376636SRichard Henderson return advance_pc(dc); 299730376636SRichard Henderson } 299830376636SRichard Henderson 299930376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 300030376636SRichard Henderson { 300130376636SRichard Henderson if (avail_32(dc) && a->cc) { 300230376636SRichard Henderson return false; 300330376636SRichard Henderson } 300430376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 300530376636SRichard Henderson } 300630376636SRichard Henderson 300730376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 300830376636SRichard Henderson { 300930376636SRichard Henderson if (avail_64(dc)) { 301030376636SRichard Henderson return false; 301130376636SRichard Henderson } 301230376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 301330376636SRichard Henderson } 301430376636SRichard Henderson 301530376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 301630376636SRichard Henderson { 301730376636SRichard Henderson if (avail_32(dc)) { 301830376636SRichard Henderson return false; 301930376636SRichard Henderson } 302030376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 302130376636SRichard Henderson } 302230376636SRichard Henderson 3023af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3024af25071cSRichard Henderson { 3025af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3026af25071cSRichard Henderson return advance_pc(dc); 3027af25071cSRichard Henderson } 3028af25071cSRichard Henderson 3029af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3030af25071cSRichard Henderson { 3031af25071cSRichard Henderson if (avail_32(dc)) { 3032af25071cSRichard Henderson return false; 3033af25071cSRichard Henderson } 3034af25071cSRichard Henderson if (a->mmask) { 3035af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3036af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3037af25071cSRichard Henderson } 3038af25071cSRichard Henderson if (a->cmask) { 3039af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3040af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3041af25071cSRichard Henderson } 3042af25071cSRichard Henderson return advance_pc(dc); 3043af25071cSRichard Henderson } 3044af25071cSRichard Henderson 3045af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3046af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3047af25071cSRichard Henderson { 3048af25071cSRichard Henderson if (!priv) { 3049af25071cSRichard Henderson return raise_priv(dc); 3050af25071cSRichard Henderson } 3051af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3052af25071cSRichard Henderson return advance_pc(dc); 3053af25071cSRichard Henderson } 3054af25071cSRichard Henderson 3055af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3056af25071cSRichard Henderson { 3057af25071cSRichard Henderson return cpu_y; 3058af25071cSRichard Henderson } 3059af25071cSRichard Henderson 3060af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3061af25071cSRichard Henderson { 3062af25071cSRichard Henderson /* 3063af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3064af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3065af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3066af25071cSRichard Henderson */ 3067af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3068af25071cSRichard Henderson return false; 3069af25071cSRichard Henderson } 3070af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3071af25071cSRichard Henderson } 3072af25071cSRichard Henderson 3073af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3074af25071cSRichard Henderson { 3075af25071cSRichard Henderson uint32_t val; 3076af25071cSRichard Henderson 3077af25071cSRichard Henderson /* 3078af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3079af25071cSRichard Henderson * some of which are writable. 3080af25071cSRichard Henderson */ 3081af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3082af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3083af25071cSRichard Henderson 3084af25071cSRichard Henderson return tcg_constant_tl(val); 3085af25071cSRichard Henderson } 3086af25071cSRichard Henderson 3087af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3088af25071cSRichard Henderson 3089af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3090af25071cSRichard Henderson { 3091af25071cSRichard Henderson update_psr(dc); 3092af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3093af25071cSRichard Henderson return dst; 3094af25071cSRichard Henderson } 3095af25071cSRichard Henderson 3096af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3097af25071cSRichard Henderson 3098af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3099af25071cSRichard Henderson { 3100af25071cSRichard Henderson #ifdef TARGET_SPARC64 3101af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3102af25071cSRichard Henderson #else 3103af25071cSRichard Henderson qemu_build_not_reached(); 3104af25071cSRichard Henderson #endif 3105af25071cSRichard Henderson } 3106af25071cSRichard Henderson 3107af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3108af25071cSRichard Henderson 3109af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3110af25071cSRichard Henderson { 3111af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3112af25071cSRichard Henderson 3113af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3114af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3115af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3116af25071cSRichard Henderson } 3117af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3118af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3119af25071cSRichard Henderson return dst; 3120af25071cSRichard Henderson } 3121af25071cSRichard Henderson 3122af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3123af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3124af25071cSRichard Henderson 3125af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3126af25071cSRichard Henderson { 3127af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3128af25071cSRichard Henderson } 3129af25071cSRichard Henderson 3130af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3131af25071cSRichard Henderson 3132af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3133af25071cSRichard Henderson { 3134af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3135af25071cSRichard Henderson return dst; 3136af25071cSRichard Henderson } 3137af25071cSRichard Henderson 3138af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3139af25071cSRichard Henderson 3140af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3141af25071cSRichard Henderson { 3142af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3143af25071cSRichard Henderson return cpu_gsr; 3144af25071cSRichard Henderson } 3145af25071cSRichard Henderson 3146af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3147af25071cSRichard Henderson 3148af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3149af25071cSRichard Henderson { 3150af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3151af25071cSRichard Henderson return dst; 3152af25071cSRichard Henderson } 3153af25071cSRichard Henderson 3154af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3155af25071cSRichard Henderson 3156af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3157af25071cSRichard Henderson { 3158577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3159577efa45SRichard Henderson return dst; 3160af25071cSRichard Henderson } 3161af25071cSRichard Henderson 3162af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3163af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3164af25071cSRichard Henderson 3165af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3166af25071cSRichard Henderson { 3167af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3168af25071cSRichard Henderson 3169af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3170af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3171af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3172af25071cSRichard Henderson } 3173af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3174af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3175af25071cSRichard Henderson return dst; 3176af25071cSRichard Henderson } 3177af25071cSRichard Henderson 3178af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3179af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3180af25071cSRichard Henderson 3181af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3182af25071cSRichard Henderson { 3183577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3184577efa45SRichard Henderson return dst; 3185af25071cSRichard Henderson } 3186af25071cSRichard Henderson 3187af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3188af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3189af25071cSRichard Henderson 3190af25071cSRichard Henderson /* 3191af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3192af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3193af25071cSRichard Henderson * this ASR as impl. dep 3194af25071cSRichard Henderson */ 3195af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3196af25071cSRichard Henderson { 3197af25071cSRichard Henderson return tcg_constant_tl(1); 3198af25071cSRichard Henderson } 3199af25071cSRichard Henderson 3200af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3201af25071cSRichard Henderson 3202668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3203668bb9b7SRichard Henderson { 3204668bb9b7SRichard Henderson update_psr(dc); 3205668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3206668bb9b7SRichard Henderson return dst; 3207668bb9b7SRichard Henderson } 3208668bb9b7SRichard Henderson 3209668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3210668bb9b7SRichard Henderson 3211668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3212668bb9b7SRichard Henderson { 3213668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3214668bb9b7SRichard Henderson return dst; 3215668bb9b7SRichard Henderson } 3216668bb9b7SRichard Henderson 3217668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3218668bb9b7SRichard Henderson 3219668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3220668bb9b7SRichard Henderson { 3221668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3222668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3223668bb9b7SRichard Henderson 3224668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3225668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3226668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3227668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3228668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3229668bb9b7SRichard Henderson 3230668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3231668bb9b7SRichard Henderson return dst; 3232668bb9b7SRichard Henderson } 3233668bb9b7SRichard Henderson 3234668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3235668bb9b7SRichard Henderson 3236668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3237668bb9b7SRichard Henderson { 32382da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 32392da789deSRichard Henderson return dst; 3240668bb9b7SRichard Henderson } 3241668bb9b7SRichard Henderson 3242668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3243668bb9b7SRichard Henderson 3244668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3245668bb9b7SRichard Henderson { 32462da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 32472da789deSRichard Henderson return dst; 3248668bb9b7SRichard Henderson } 3249668bb9b7SRichard Henderson 3250668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3251668bb9b7SRichard Henderson 3252668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3253668bb9b7SRichard Henderson { 32542da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 32552da789deSRichard Henderson return dst; 3256668bb9b7SRichard Henderson } 3257668bb9b7SRichard Henderson 3258668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3259668bb9b7SRichard Henderson 3260668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3261668bb9b7SRichard Henderson { 3262577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3263577efa45SRichard Henderson return dst; 3264668bb9b7SRichard Henderson } 3265668bb9b7SRichard Henderson 3266668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3267668bb9b7SRichard Henderson do_rdhstick_cmpr) 3268668bb9b7SRichard Henderson 32695d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 32705d617bfbSRichard Henderson { 3271cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3272cd6269f7SRichard Henderson return dst; 32735d617bfbSRichard Henderson } 32745d617bfbSRichard Henderson 32755d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 32765d617bfbSRichard Henderson 32775d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 32785d617bfbSRichard Henderson { 32795d617bfbSRichard Henderson #ifdef TARGET_SPARC64 32805d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32815d617bfbSRichard Henderson 32825d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32835d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 32845d617bfbSRichard Henderson return dst; 32855d617bfbSRichard Henderson #else 32865d617bfbSRichard Henderson qemu_build_not_reached(); 32875d617bfbSRichard Henderson #endif 32885d617bfbSRichard Henderson } 32895d617bfbSRichard Henderson 32905d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 32915d617bfbSRichard Henderson 32925d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 32935d617bfbSRichard Henderson { 32945d617bfbSRichard Henderson #ifdef TARGET_SPARC64 32955d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32965d617bfbSRichard Henderson 32975d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32985d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 32995d617bfbSRichard Henderson return dst; 33005d617bfbSRichard Henderson #else 33015d617bfbSRichard Henderson qemu_build_not_reached(); 33025d617bfbSRichard Henderson #endif 33035d617bfbSRichard Henderson } 33045d617bfbSRichard Henderson 33055d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 33065d617bfbSRichard Henderson 33075d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 33085d617bfbSRichard Henderson { 33095d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33105d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33115d617bfbSRichard Henderson 33125d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33135d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 33145d617bfbSRichard Henderson return dst; 33155d617bfbSRichard Henderson #else 33165d617bfbSRichard Henderson qemu_build_not_reached(); 33175d617bfbSRichard Henderson #endif 33185d617bfbSRichard Henderson } 33195d617bfbSRichard Henderson 33205d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 33215d617bfbSRichard Henderson 33225d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 33235d617bfbSRichard Henderson { 33245d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33255d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33265d617bfbSRichard Henderson 33275d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33285d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 33295d617bfbSRichard Henderson return dst; 33305d617bfbSRichard Henderson #else 33315d617bfbSRichard Henderson qemu_build_not_reached(); 33325d617bfbSRichard Henderson #endif 33335d617bfbSRichard Henderson } 33345d617bfbSRichard Henderson 33355d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 33365d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 33375d617bfbSRichard Henderson 33385d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 33395d617bfbSRichard Henderson { 33405d617bfbSRichard Henderson return cpu_tbr; 33415d617bfbSRichard Henderson } 33425d617bfbSRichard Henderson 3343e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 33445d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 33455d617bfbSRichard Henderson 33465d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 33475d617bfbSRichard Henderson { 33485d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 33495d617bfbSRichard Henderson return dst; 33505d617bfbSRichard Henderson } 33515d617bfbSRichard Henderson 33525d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 33535d617bfbSRichard Henderson 33545d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 33555d617bfbSRichard Henderson { 33565d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 33575d617bfbSRichard Henderson return dst; 33585d617bfbSRichard Henderson } 33595d617bfbSRichard Henderson 33605d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 33615d617bfbSRichard Henderson 33625d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 33635d617bfbSRichard Henderson { 33645d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 33655d617bfbSRichard Henderson return dst; 33665d617bfbSRichard Henderson } 33675d617bfbSRichard Henderson 33685d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 33695d617bfbSRichard Henderson 33705d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 33715d617bfbSRichard Henderson { 33725d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 33735d617bfbSRichard Henderson return dst; 33745d617bfbSRichard Henderson } 33755d617bfbSRichard Henderson 33765d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 33775d617bfbSRichard Henderson 33785d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 33795d617bfbSRichard Henderson { 33805d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 33815d617bfbSRichard Henderson return dst; 33825d617bfbSRichard Henderson } 33835d617bfbSRichard Henderson 33845d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 33855d617bfbSRichard Henderson 33865d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 33875d617bfbSRichard Henderson { 33885d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 33895d617bfbSRichard Henderson return dst; 33905d617bfbSRichard Henderson } 33915d617bfbSRichard Henderson 33925d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 33935d617bfbSRichard Henderson do_rdcanrestore) 33945d617bfbSRichard Henderson 33955d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 33965d617bfbSRichard Henderson { 33975d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 33985d617bfbSRichard Henderson return dst; 33995d617bfbSRichard Henderson } 34005d617bfbSRichard Henderson 34015d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34025d617bfbSRichard Henderson 34035d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 34045d617bfbSRichard Henderson { 34055d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 34065d617bfbSRichard Henderson return dst; 34075d617bfbSRichard Henderson } 34085d617bfbSRichard Henderson 34095d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 34105d617bfbSRichard Henderson 34115d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 34125d617bfbSRichard Henderson { 34135d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 34145d617bfbSRichard Henderson return dst; 34155d617bfbSRichard Henderson } 34165d617bfbSRichard Henderson 34175d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 34185d617bfbSRichard Henderson 34195d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 34205d617bfbSRichard Henderson { 34215d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 34225d617bfbSRichard Henderson return dst; 34235d617bfbSRichard Henderson } 34245d617bfbSRichard Henderson 34255d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 34265d617bfbSRichard Henderson 34275d617bfbSRichard Henderson /* UA2005 strand status */ 34285d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 34295d617bfbSRichard Henderson { 34302da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 34312da789deSRichard Henderson return dst; 34325d617bfbSRichard Henderson } 34335d617bfbSRichard Henderson 34345d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 34355d617bfbSRichard Henderson 34365d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 34375d617bfbSRichard Henderson { 34382da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 34392da789deSRichard Henderson return dst; 34405d617bfbSRichard Henderson } 34415d617bfbSRichard Henderson 34425d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 34435d617bfbSRichard Henderson 3444e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3445e8325dc0SRichard Henderson { 3446e8325dc0SRichard Henderson if (avail_64(dc)) { 3447e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3448e8325dc0SRichard Henderson return advance_pc(dc); 3449e8325dc0SRichard Henderson } 3450e8325dc0SRichard Henderson return false; 3451e8325dc0SRichard Henderson } 3452e8325dc0SRichard Henderson 34530faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 34540faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 34550faef01bSRichard Henderson { 34560faef01bSRichard Henderson TCGv src; 34570faef01bSRichard Henderson 34580faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 34590faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 34600faef01bSRichard Henderson return false; 34610faef01bSRichard Henderson } 34620faef01bSRichard Henderson if (!priv) { 34630faef01bSRichard Henderson return raise_priv(dc); 34640faef01bSRichard Henderson } 34650faef01bSRichard Henderson 34660faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 34670faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 34680faef01bSRichard Henderson } else { 34690faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 34700faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 34710faef01bSRichard Henderson src = src1; 34720faef01bSRichard Henderson } else { 34730faef01bSRichard Henderson src = tcg_temp_new(); 34740faef01bSRichard Henderson if (a->imm) { 34750faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 34760faef01bSRichard Henderson } else { 34770faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 34780faef01bSRichard Henderson } 34790faef01bSRichard Henderson } 34800faef01bSRichard Henderson } 34810faef01bSRichard Henderson func(dc, src); 34820faef01bSRichard Henderson return advance_pc(dc); 34830faef01bSRichard Henderson } 34840faef01bSRichard Henderson 34850faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 34860faef01bSRichard Henderson { 34870faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 34880faef01bSRichard Henderson } 34890faef01bSRichard Henderson 34900faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 34910faef01bSRichard Henderson 34920faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 34930faef01bSRichard Henderson { 34940faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 34950faef01bSRichard Henderson } 34960faef01bSRichard Henderson 34970faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 34980faef01bSRichard Henderson 34990faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35000faef01bSRichard Henderson { 35010faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35020faef01bSRichard Henderson 35030faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 35040faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 35050faef01bSRichard Henderson /* End TB to notice changed ASI. */ 35060faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35070faef01bSRichard Henderson } 35080faef01bSRichard Henderson 35090faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 35100faef01bSRichard Henderson 35110faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 35120faef01bSRichard Henderson { 35130faef01bSRichard Henderson #ifdef TARGET_SPARC64 35140faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 35150faef01bSRichard Henderson dc->fprs_dirty = 0; 35160faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35170faef01bSRichard Henderson #else 35180faef01bSRichard Henderson qemu_build_not_reached(); 35190faef01bSRichard Henderson #endif 35200faef01bSRichard Henderson } 35210faef01bSRichard Henderson 35220faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 35230faef01bSRichard Henderson 35240faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 35250faef01bSRichard Henderson { 35260faef01bSRichard Henderson gen_trap_ifnofpu(dc); 35270faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 35280faef01bSRichard Henderson } 35290faef01bSRichard Henderson 35300faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 35310faef01bSRichard Henderson 35320faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 35330faef01bSRichard Henderson { 35340faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 35350faef01bSRichard Henderson } 35360faef01bSRichard Henderson 35370faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 35380faef01bSRichard Henderson 35390faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 35400faef01bSRichard Henderson { 35410faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 35420faef01bSRichard Henderson } 35430faef01bSRichard Henderson 35440faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 35450faef01bSRichard Henderson 35460faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 35470faef01bSRichard Henderson { 35480faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 35490faef01bSRichard Henderson } 35500faef01bSRichard Henderson 35510faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 35520faef01bSRichard Henderson 35530faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 35540faef01bSRichard Henderson { 35550faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35560faef01bSRichard Henderson 3557577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3558577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 35590faef01bSRichard Henderson translator_io_start(&dc->base); 3560577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 35610faef01bSRichard Henderson /* End TB to handle timer interrupt */ 35620faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35630faef01bSRichard Henderson } 35640faef01bSRichard Henderson 35650faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 35660faef01bSRichard Henderson 35670faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 35680faef01bSRichard Henderson { 35690faef01bSRichard Henderson #ifdef TARGET_SPARC64 35700faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35710faef01bSRichard Henderson 35720faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 35730faef01bSRichard Henderson translator_io_start(&dc->base); 35740faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 35750faef01bSRichard Henderson /* End TB to handle timer interrupt */ 35760faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35770faef01bSRichard Henderson #else 35780faef01bSRichard Henderson qemu_build_not_reached(); 35790faef01bSRichard Henderson #endif 35800faef01bSRichard Henderson } 35810faef01bSRichard Henderson 35820faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 35830faef01bSRichard Henderson 35840faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 35850faef01bSRichard Henderson { 35860faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35870faef01bSRichard Henderson 3588577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3589577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 35900faef01bSRichard Henderson translator_io_start(&dc->base); 3591577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 35920faef01bSRichard Henderson /* End TB to handle timer interrupt */ 35930faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35940faef01bSRichard Henderson } 35950faef01bSRichard Henderson 35960faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 35970faef01bSRichard Henderson 35980faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 35990faef01bSRichard Henderson { 36000faef01bSRichard Henderson save_state(dc); 36010faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36020faef01bSRichard Henderson } 36030faef01bSRichard Henderson 36040faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 36050faef01bSRichard Henderson 360625524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 360725524734SRichard Henderson { 360825524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 360925524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 361025524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 361125524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 361225524734SRichard Henderson } 361325524734SRichard Henderson 361425524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 361525524734SRichard Henderson 36169422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 36179422278eSRichard Henderson { 36189422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3619cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3620cd6269f7SRichard Henderson 3621cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3622cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 36239422278eSRichard Henderson } 36249422278eSRichard Henderson 36259422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 36269422278eSRichard Henderson 36279422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 36289422278eSRichard Henderson { 36299422278eSRichard Henderson #ifdef TARGET_SPARC64 36309422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36319422278eSRichard Henderson 36329422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36339422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 36349422278eSRichard Henderson #else 36359422278eSRichard Henderson qemu_build_not_reached(); 36369422278eSRichard Henderson #endif 36379422278eSRichard Henderson } 36389422278eSRichard Henderson 36399422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 36409422278eSRichard Henderson 36419422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 36429422278eSRichard Henderson { 36439422278eSRichard Henderson #ifdef TARGET_SPARC64 36449422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36459422278eSRichard Henderson 36469422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36479422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 36489422278eSRichard Henderson #else 36499422278eSRichard Henderson qemu_build_not_reached(); 36509422278eSRichard Henderson #endif 36519422278eSRichard Henderson } 36529422278eSRichard Henderson 36539422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 36549422278eSRichard Henderson 36559422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 36569422278eSRichard Henderson { 36579422278eSRichard Henderson #ifdef TARGET_SPARC64 36589422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36599422278eSRichard Henderson 36609422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36619422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 36629422278eSRichard Henderson #else 36639422278eSRichard Henderson qemu_build_not_reached(); 36649422278eSRichard Henderson #endif 36659422278eSRichard Henderson } 36669422278eSRichard Henderson 36679422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 36689422278eSRichard Henderson 36699422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 36709422278eSRichard Henderson { 36719422278eSRichard Henderson #ifdef TARGET_SPARC64 36729422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36739422278eSRichard Henderson 36749422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36759422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 36769422278eSRichard Henderson #else 36779422278eSRichard Henderson qemu_build_not_reached(); 36789422278eSRichard Henderson #endif 36799422278eSRichard Henderson } 36809422278eSRichard Henderson 36819422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 36829422278eSRichard Henderson 36839422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 36849422278eSRichard Henderson { 36859422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36869422278eSRichard Henderson 36879422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36889422278eSRichard Henderson translator_io_start(&dc->base); 36899422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36909422278eSRichard Henderson /* End TB to handle timer interrupt */ 36919422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36929422278eSRichard Henderson } 36939422278eSRichard Henderson 36949422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 36959422278eSRichard Henderson 36969422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 36979422278eSRichard Henderson { 36989422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 36999422278eSRichard Henderson } 37009422278eSRichard Henderson 37019422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37029422278eSRichard Henderson 37039422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 37049422278eSRichard Henderson { 37059422278eSRichard Henderson save_state(dc); 37069422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37079422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37089422278eSRichard Henderson } 37099422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 37109422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37119422278eSRichard Henderson } 37129422278eSRichard Henderson 37139422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 37149422278eSRichard Henderson 37159422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 37169422278eSRichard Henderson { 37179422278eSRichard Henderson save_state(dc); 37189422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 37199422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37209422278eSRichard Henderson } 37219422278eSRichard Henderson 37229422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 37239422278eSRichard Henderson 37249422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 37259422278eSRichard Henderson { 37269422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37279422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37289422278eSRichard Henderson } 37299422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 37309422278eSRichard Henderson } 37319422278eSRichard Henderson 37329422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 37339422278eSRichard Henderson 37349422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 37359422278eSRichard Henderson { 37369422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 37379422278eSRichard Henderson } 37389422278eSRichard Henderson 37399422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 37409422278eSRichard Henderson 37419422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 37429422278eSRichard Henderson { 37439422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 37449422278eSRichard Henderson } 37459422278eSRichard Henderson 37469422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 37479422278eSRichard Henderson 37489422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 37499422278eSRichard Henderson { 37509422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 37519422278eSRichard Henderson } 37529422278eSRichard Henderson 37539422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 37549422278eSRichard Henderson 37559422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 37569422278eSRichard Henderson { 37579422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 37589422278eSRichard Henderson } 37599422278eSRichard Henderson 37609422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 37619422278eSRichard Henderson 37629422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 37639422278eSRichard Henderson { 37649422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 37659422278eSRichard Henderson } 37669422278eSRichard Henderson 37679422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 37689422278eSRichard Henderson 37699422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 37709422278eSRichard Henderson { 37719422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 37729422278eSRichard Henderson } 37739422278eSRichard Henderson 37749422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 37759422278eSRichard Henderson 37769422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 37779422278eSRichard Henderson { 37789422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 37799422278eSRichard Henderson } 37809422278eSRichard Henderson 37819422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 37829422278eSRichard Henderson 37839422278eSRichard Henderson /* UA2005 strand status */ 37849422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 37859422278eSRichard Henderson { 37862da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 37879422278eSRichard Henderson } 37889422278eSRichard Henderson 37899422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 37909422278eSRichard Henderson 3791bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3792bb97f2f5SRichard Henderson 3793bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3794bb97f2f5SRichard Henderson { 3795bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3796bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3797bb97f2f5SRichard Henderson } 3798bb97f2f5SRichard Henderson 3799bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3800bb97f2f5SRichard Henderson 3801bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3802bb97f2f5SRichard Henderson { 3803bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3804bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3805bb97f2f5SRichard Henderson 3806bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3807bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3808bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3809bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3810bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3811bb97f2f5SRichard Henderson 3812bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3813bb97f2f5SRichard Henderson } 3814bb97f2f5SRichard Henderson 3815bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3816bb97f2f5SRichard Henderson 3817bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3818bb97f2f5SRichard Henderson { 38192da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3820bb97f2f5SRichard Henderson } 3821bb97f2f5SRichard Henderson 3822bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3823bb97f2f5SRichard Henderson 3824bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3825bb97f2f5SRichard Henderson { 38262da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3827bb97f2f5SRichard Henderson } 3828bb97f2f5SRichard Henderson 3829bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3830bb97f2f5SRichard Henderson 3831bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3832bb97f2f5SRichard Henderson { 3833bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3834bb97f2f5SRichard Henderson 3835577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3836bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3837bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3838577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3839bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3840bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3841bb97f2f5SRichard Henderson } 3842bb97f2f5SRichard Henderson 3843bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3844bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3845bb97f2f5SRichard Henderson 384625524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 384725524734SRichard Henderson { 384825524734SRichard Henderson if (!supervisor(dc)) { 384925524734SRichard Henderson return raise_priv(dc); 385025524734SRichard Henderson } 385125524734SRichard Henderson if (saved) { 385225524734SRichard Henderson gen_helper_saved(tcg_env); 385325524734SRichard Henderson } else { 385425524734SRichard Henderson gen_helper_restored(tcg_env); 385525524734SRichard Henderson } 385625524734SRichard Henderson return advance_pc(dc); 385725524734SRichard Henderson } 385825524734SRichard Henderson 385925524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 386025524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 386125524734SRichard Henderson 3862d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3863d3825800SRichard Henderson { 3864d3825800SRichard Henderson return advance_pc(dc); 3865d3825800SRichard Henderson } 3866d3825800SRichard Henderson 38670faef01bSRichard Henderson /* 38680faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 38690faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 38700faef01bSRichard Henderson */ 38715458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 38725458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 38730faef01bSRichard Henderson 3874428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3875428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3876428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3877428881deSRichard Henderson { 3878428881deSRichard Henderson TCGv dst, src1; 3879428881deSRichard Henderson 3880428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3881428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3882428881deSRichard Henderson return false; 3883428881deSRichard Henderson } 3884428881deSRichard Henderson 3885428881deSRichard Henderson if (a->cc) { 3886428881deSRichard Henderson dst = cpu_cc_dst; 3887428881deSRichard Henderson } else { 3888428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3889428881deSRichard Henderson } 3890428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3891428881deSRichard Henderson 3892428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3893428881deSRichard Henderson if (funci) { 3894428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3895428881deSRichard Henderson } else { 3896428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3897428881deSRichard Henderson } 3898428881deSRichard Henderson } else { 3899428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3900428881deSRichard Henderson } 3901428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3902428881deSRichard Henderson 3903428881deSRichard Henderson if (a->cc) { 3904428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3905428881deSRichard Henderson dc->cc_op = cc_op; 3906428881deSRichard Henderson } 3907428881deSRichard Henderson return advance_pc(dc); 3908428881deSRichard Henderson } 3909428881deSRichard Henderson 3910428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3911428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3912428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3913428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3914428881deSRichard Henderson { 3915428881deSRichard Henderson if (a->cc) { 391622188d7dSRichard Henderson assert(cc_op >= 0); 3917428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3918428881deSRichard Henderson } 3919428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3920428881deSRichard Henderson } 3921428881deSRichard Henderson 3922428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3923428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3924428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3925428881deSRichard Henderson { 3926428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 3927428881deSRichard Henderson } 3928428881deSRichard Henderson 3929428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 3930428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 3931428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3932428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3933428881deSRichard Henderson 3934a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 3935a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3936a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3937a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3938a9aba13dSRichard Henderson 3939428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3940428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3941428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3942428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3943428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3944428881deSRichard Henderson 394522188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3946b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3947b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 394822188d7dSRichard Henderson 39494ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 39504ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 3951c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 3952c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 39534ee85ea9SRichard Henderson 39549c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 39559c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 39569c6ec5bcSRichard Henderson 3957428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3958428881deSRichard Henderson { 3959428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3960428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3961428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3962428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3963428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3964428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3965428881deSRichard Henderson return false; 3966428881deSRichard Henderson } else { 3967428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3968428881deSRichard Henderson } 3969428881deSRichard Henderson return advance_pc(dc); 3970428881deSRichard Henderson } 3971428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3972428881deSRichard Henderson } 3973428881deSRichard Henderson 3974420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 3975420a187dSRichard Henderson { 3976420a187dSRichard Henderson switch (dc->cc_op) { 3977420a187dSRichard Henderson case CC_OP_DIV: 3978420a187dSRichard Henderson case CC_OP_LOGIC: 3979420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 3980420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 3981420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 3982420a187dSRichard Henderson case CC_OP_ADD: 3983420a187dSRichard Henderson case CC_OP_TADD: 3984420a187dSRichard Henderson case CC_OP_TADDTV: 3985420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3986420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 3987420a187dSRichard Henderson case CC_OP_SUB: 3988420a187dSRichard Henderson case CC_OP_TSUB: 3989420a187dSRichard Henderson case CC_OP_TSUBTV: 3990420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3991420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 3992420a187dSRichard Henderson default: 3993420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3994420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 3995420a187dSRichard Henderson } 3996420a187dSRichard Henderson } 3997420a187dSRichard Henderson 3998dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 3999dfebb950SRichard Henderson { 4000dfebb950SRichard Henderson switch (dc->cc_op) { 4001dfebb950SRichard Henderson case CC_OP_DIV: 4002dfebb950SRichard Henderson case CC_OP_LOGIC: 4003dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4004dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4005dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4006dfebb950SRichard Henderson case CC_OP_ADD: 4007dfebb950SRichard Henderson case CC_OP_TADD: 4008dfebb950SRichard Henderson case CC_OP_TADDTV: 4009dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4010dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4011dfebb950SRichard Henderson case CC_OP_SUB: 4012dfebb950SRichard Henderson case CC_OP_TSUB: 4013dfebb950SRichard Henderson case CC_OP_TSUBTV: 4014dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4015dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4016dfebb950SRichard Henderson default: 4017dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4018dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4019dfebb950SRichard Henderson } 4020dfebb950SRichard Henderson } 4021dfebb950SRichard Henderson 4022a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4023a9aba13dSRichard Henderson { 4024a9aba13dSRichard Henderson update_psr(dc); 4025a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4026a9aba13dSRichard Henderson } 4027a9aba13dSRichard Henderson 4028b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4029b88ce6f2SRichard Henderson int width, bool cc, bool left) 4030b88ce6f2SRichard Henderson { 4031b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4032b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4033b88ce6f2SRichard Henderson int shift, imask, omask; 4034b88ce6f2SRichard Henderson 4035b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4036b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4037b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4038b88ce6f2SRichard Henderson 4039b88ce6f2SRichard Henderson if (cc) { 4040b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4041b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4042b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4043b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4044b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4045b88ce6f2SRichard Henderson } 4046b88ce6f2SRichard Henderson 4047b88ce6f2SRichard Henderson /* 4048b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4049b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4050b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4051b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4052b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4053b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4054b88ce6f2SRichard Henderson * the value we're looking for. 4055b88ce6f2SRichard Henderson */ 4056b88ce6f2SRichard Henderson switch (width) { 4057b88ce6f2SRichard Henderson case 8: 4058b88ce6f2SRichard Henderson imask = 0x7; 4059b88ce6f2SRichard Henderson shift = 3; 4060b88ce6f2SRichard Henderson omask = 0xff; 4061b88ce6f2SRichard Henderson if (left) { 4062b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4063b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4064b88ce6f2SRichard Henderson } else { 4065b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4066b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4067b88ce6f2SRichard Henderson } 4068b88ce6f2SRichard Henderson break; 4069b88ce6f2SRichard Henderson case 16: 4070b88ce6f2SRichard Henderson imask = 0x6; 4071b88ce6f2SRichard Henderson shift = 1; 4072b88ce6f2SRichard Henderson omask = 0xf; 4073b88ce6f2SRichard Henderson if (left) { 4074b88ce6f2SRichard Henderson tabl = 0x8cef; 4075b88ce6f2SRichard Henderson tabr = 0xf731; 4076b88ce6f2SRichard Henderson } else { 4077b88ce6f2SRichard Henderson tabl = 0x137f; 4078b88ce6f2SRichard Henderson tabr = 0xfec8; 4079b88ce6f2SRichard Henderson } 4080b88ce6f2SRichard Henderson break; 4081b88ce6f2SRichard Henderson case 32: 4082b88ce6f2SRichard Henderson imask = 0x4; 4083b88ce6f2SRichard Henderson shift = 0; 4084b88ce6f2SRichard Henderson omask = 0x3; 4085b88ce6f2SRichard Henderson if (left) { 4086b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4087b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4088b88ce6f2SRichard Henderson } else { 4089b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4090b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4091b88ce6f2SRichard Henderson } 4092b88ce6f2SRichard Henderson break; 4093b88ce6f2SRichard Henderson default: 4094b88ce6f2SRichard Henderson abort(); 4095b88ce6f2SRichard Henderson } 4096b88ce6f2SRichard Henderson 4097b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4098b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4099b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4100b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4101b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4102b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4103b88ce6f2SRichard Henderson 4104b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4105b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4106b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4107b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4108b88ce6f2SRichard Henderson 4109b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4110b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4111b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4112b88ce6f2SRichard Henderson 4113b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4114b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4115b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4116b88ce6f2SRichard Henderson 4117b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4118b88ce6f2SRichard Henderson return advance_pc(dc); 4119b88ce6f2SRichard Henderson } 4120b88ce6f2SRichard Henderson 4121b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4122b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4123b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4124b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4125b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4126b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4127b88ce6f2SRichard Henderson 4128b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4129b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4130b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4131b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4132b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4133b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4134b88ce6f2SRichard Henderson 413545bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 413645bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 413745bfed3bSRichard Henderson { 413845bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 413945bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 414045bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 414145bfed3bSRichard Henderson 414245bfed3bSRichard Henderson func(dst, src1, src2); 414345bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 414445bfed3bSRichard Henderson return advance_pc(dc); 414545bfed3bSRichard Henderson } 414645bfed3bSRichard Henderson 414745bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 414845bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 414945bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 415045bfed3bSRichard Henderson 41519e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 41529e20ca94SRichard Henderson { 41539e20ca94SRichard Henderson #ifdef TARGET_SPARC64 41549e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 41559e20ca94SRichard Henderson 41569e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 41579e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 41589e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 41599e20ca94SRichard Henderson #else 41609e20ca94SRichard Henderson g_assert_not_reached(); 41619e20ca94SRichard Henderson #endif 41629e20ca94SRichard Henderson } 41639e20ca94SRichard Henderson 41649e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 41659e20ca94SRichard Henderson { 41669e20ca94SRichard Henderson #ifdef TARGET_SPARC64 41679e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 41689e20ca94SRichard Henderson 41699e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 41709e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 41719e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 41729e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 41739e20ca94SRichard Henderson #else 41749e20ca94SRichard Henderson g_assert_not_reached(); 41759e20ca94SRichard Henderson #endif 41769e20ca94SRichard Henderson } 41779e20ca94SRichard Henderson 41789e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 41799e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 41809e20ca94SRichard Henderson 418139ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 418239ca3490SRichard Henderson { 418339ca3490SRichard Henderson #ifdef TARGET_SPARC64 418439ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 418539ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 418639ca3490SRichard Henderson #else 418739ca3490SRichard Henderson g_assert_not_reached(); 418839ca3490SRichard Henderson #endif 418939ca3490SRichard Henderson } 419039ca3490SRichard Henderson 419139ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 419239ca3490SRichard Henderson 41935fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 41945fc546eeSRichard Henderson { 41955fc546eeSRichard Henderson TCGv dst, src1, src2; 41965fc546eeSRichard Henderson 41975fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 41985fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 41995fc546eeSRichard Henderson return false; 42005fc546eeSRichard Henderson } 42015fc546eeSRichard Henderson 42025fc546eeSRichard Henderson src2 = tcg_temp_new(); 42035fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42045fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42055fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42065fc546eeSRichard Henderson 42075fc546eeSRichard Henderson if (l) { 42085fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42095fc546eeSRichard Henderson if (!a->x) { 42105fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42115fc546eeSRichard Henderson } 42125fc546eeSRichard Henderson } else if (u) { 42135fc546eeSRichard Henderson if (!a->x) { 42145fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42155fc546eeSRichard Henderson src1 = dst; 42165fc546eeSRichard Henderson } 42175fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42185fc546eeSRichard Henderson } else { 42195fc546eeSRichard Henderson if (!a->x) { 42205fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42215fc546eeSRichard Henderson src1 = dst; 42225fc546eeSRichard Henderson } 42235fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42245fc546eeSRichard Henderson } 42255fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42265fc546eeSRichard Henderson return advance_pc(dc); 42275fc546eeSRichard Henderson } 42285fc546eeSRichard Henderson 42295fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42305fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42315fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42325fc546eeSRichard Henderson 42335fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42345fc546eeSRichard Henderson { 42355fc546eeSRichard Henderson TCGv dst, src1; 42365fc546eeSRichard Henderson 42375fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42385fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42395fc546eeSRichard Henderson return false; 42405fc546eeSRichard Henderson } 42415fc546eeSRichard Henderson 42425fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42435fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42445fc546eeSRichard Henderson 42455fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 42465fc546eeSRichard Henderson if (l) { 42475fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 42485fc546eeSRichard Henderson } else if (u) { 42495fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 42505fc546eeSRichard Henderson } else { 42515fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 42525fc546eeSRichard Henderson } 42535fc546eeSRichard Henderson } else { 42545fc546eeSRichard Henderson if (l) { 42555fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 42565fc546eeSRichard Henderson } else if (u) { 42575fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 42585fc546eeSRichard Henderson } else { 42595fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 42605fc546eeSRichard Henderson } 42615fc546eeSRichard Henderson } 42625fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42635fc546eeSRichard Henderson return advance_pc(dc); 42645fc546eeSRichard Henderson } 42655fc546eeSRichard Henderson 42665fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 42675fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 42685fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 42695fc546eeSRichard Henderson 4270fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4271fb4ed7aaSRichard Henderson { 4272fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4273fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4274fb4ed7aaSRichard Henderson return NULL; 4275fb4ed7aaSRichard Henderson } 4276fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4277fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4278fb4ed7aaSRichard Henderson } else { 4279fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4280fb4ed7aaSRichard Henderson } 4281fb4ed7aaSRichard Henderson } 4282fb4ed7aaSRichard Henderson 4283fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4284fb4ed7aaSRichard Henderson { 4285fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4286fb4ed7aaSRichard Henderson 4287fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4288fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4289fb4ed7aaSRichard Henderson return advance_pc(dc); 4290fb4ed7aaSRichard Henderson } 4291fb4ed7aaSRichard Henderson 4292fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4293fb4ed7aaSRichard Henderson { 4294fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4295fb4ed7aaSRichard Henderson DisasCompare cmp; 4296fb4ed7aaSRichard Henderson 4297fb4ed7aaSRichard Henderson if (src2 == NULL) { 4298fb4ed7aaSRichard Henderson return false; 4299fb4ed7aaSRichard Henderson } 4300fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4301fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4302fb4ed7aaSRichard Henderson } 4303fb4ed7aaSRichard Henderson 4304fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4305fb4ed7aaSRichard Henderson { 4306fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4307fb4ed7aaSRichard Henderson DisasCompare cmp; 4308fb4ed7aaSRichard Henderson 4309fb4ed7aaSRichard Henderson if (src2 == NULL) { 4310fb4ed7aaSRichard Henderson return false; 4311fb4ed7aaSRichard Henderson } 4312fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4313fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4314fb4ed7aaSRichard Henderson } 4315fb4ed7aaSRichard Henderson 4316fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4317fb4ed7aaSRichard Henderson { 4318fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4319fb4ed7aaSRichard Henderson DisasCompare cmp; 4320fb4ed7aaSRichard Henderson 4321fb4ed7aaSRichard Henderson if (src2 == NULL) { 4322fb4ed7aaSRichard Henderson return false; 4323fb4ed7aaSRichard Henderson } 4324fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4325fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4326fb4ed7aaSRichard Henderson } 4327fb4ed7aaSRichard Henderson 432886b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 432986b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 433086b82fe0SRichard Henderson { 433186b82fe0SRichard Henderson TCGv src1, sum; 433286b82fe0SRichard Henderson 433386b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 433486b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 433586b82fe0SRichard Henderson return false; 433686b82fe0SRichard Henderson } 433786b82fe0SRichard Henderson 433886b82fe0SRichard Henderson /* 433986b82fe0SRichard Henderson * Always load the sum into a new temporary. 434086b82fe0SRichard Henderson * This is required to capture the value across a window change, 434186b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 434286b82fe0SRichard Henderson */ 434386b82fe0SRichard Henderson sum = tcg_temp_new(); 434486b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 434586b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 434686b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 434786b82fe0SRichard Henderson } else { 434886b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 434986b82fe0SRichard Henderson } 435086b82fe0SRichard Henderson return func(dc, a->rd, sum); 435186b82fe0SRichard Henderson } 435286b82fe0SRichard Henderson 435386b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 435486b82fe0SRichard Henderson { 435586b82fe0SRichard Henderson /* 435686b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 435786b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 435886b82fe0SRichard Henderson */ 435986b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 436086b82fe0SRichard Henderson 436186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 436286b82fe0SRichard Henderson 436386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 436486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 436586b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 436686b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 436786b82fe0SRichard Henderson 436886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 436986b82fe0SRichard Henderson return true; 437086b82fe0SRichard Henderson } 437186b82fe0SRichard Henderson 437286b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 437386b82fe0SRichard Henderson 437486b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 437586b82fe0SRichard Henderson { 437686b82fe0SRichard Henderson if (!supervisor(dc)) { 437786b82fe0SRichard Henderson return raise_priv(dc); 437886b82fe0SRichard Henderson } 437986b82fe0SRichard Henderson 438086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 438186b82fe0SRichard Henderson 438286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 438386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 438486b82fe0SRichard Henderson gen_helper_rett(tcg_env); 438586b82fe0SRichard Henderson 438686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 438786b82fe0SRichard Henderson return true; 438886b82fe0SRichard Henderson } 438986b82fe0SRichard Henderson 439086b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 439186b82fe0SRichard Henderson 439286b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 439386b82fe0SRichard Henderson { 439486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 439586b82fe0SRichard Henderson 439686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 439786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 439886b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 439986b82fe0SRichard Henderson 440086b82fe0SRichard Henderson gen_helper_restore(tcg_env); 440186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 440286b82fe0SRichard Henderson return true; 440386b82fe0SRichard Henderson } 440486b82fe0SRichard Henderson 440586b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 440686b82fe0SRichard Henderson 4407d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4408d3825800SRichard Henderson { 4409d3825800SRichard Henderson gen_helper_save(tcg_env); 4410d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4411d3825800SRichard Henderson return advance_pc(dc); 4412d3825800SRichard Henderson } 4413d3825800SRichard Henderson 4414d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4415d3825800SRichard Henderson 4416d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4417d3825800SRichard Henderson { 4418d3825800SRichard Henderson gen_helper_restore(tcg_env); 4419d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4420d3825800SRichard Henderson return advance_pc(dc); 4421d3825800SRichard Henderson } 4422d3825800SRichard Henderson 4423d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4424d3825800SRichard Henderson 44258f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 44268f75b8a4SRichard Henderson { 44278f75b8a4SRichard Henderson if (!supervisor(dc)) { 44288f75b8a4SRichard Henderson return raise_priv(dc); 44298f75b8a4SRichard Henderson } 44308f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 44318f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 44328f75b8a4SRichard Henderson translator_io_start(&dc->base); 44338f75b8a4SRichard Henderson if (done) { 44348f75b8a4SRichard Henderson gen_helper_done(tcg_env); 44358f75b8a4SRichard Henderson } else { 44368f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 44378f75b8a4SRichard Henderson } 44388f75b8a4SRichard Henderson return true; 44398f75b8a4SRichard Henderson } 44408f75b8a4SRichard Henderson 44418f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 44428f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 44438f75b8a4SRichard Henderson 44440880d20bSRichard Henderson /* 44450880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 44460880d20bSRichard Henderson */ 44470880d20bSRichard Henderson 44480880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 44490880d20bSRichard Henderson { 44500880d20bSRichard Henderson TCGv addr, tmp = NULL; 44510880d20bSRichard Henderson 44520880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 44530880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 44540880d20bSRichard Henderson return NULL; 44550880d20bSRichard Henderson } 44560880d20bSRichard Henderson 44570880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 44580880d20bSRichard Henderson if (rs2_or_imm) { 44590880d20bSRichard Henderson tmp = tcg_temp_new(); 44600880d20bSRichard Henderson if (imm) { 44610880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 44620880d20bSRichard Henderson } else { 44630880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 44640880d20bSRichard Henderson } 44650880d20bSRichard Henderson addr = tmp; 44660880d20bSRichard Henderson } 44670880d20bSRichard Henderson if (AM_CHECK(dc)) { 44680880d20bSRichard Henderson if (!tmp) { 44690880d20bSRichard Henderson tmp = tcg_temp_new(); 44700880d20bSRichard Henderson } 44710880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 44720880d20bSRichard Henderson addr = tmp; 44730880d20bSRichard Henderson } 44740880d20bSRichard Henderson return addr; 44750880d20bSRichard Henderson } 44760880d20bSRichard Henderson 44770880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 44780880d20bSRichard Henderson { 44790880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44800880d20bSRichard Henderson DisasASI da; 44810880d20bSRichard Henderson 44820880d20bSRichard Henderson if (addr == NULL) { 44830880d20bSRichard Henderson return false; 44840880d20bSRichard Henderson } 44850880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 44860880d20bSRichard Henderson 44870880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 448842071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 44890880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 44900880d20bSRichard Henderson return advance_pc(dc); 44910880d20bSRichard Henderson } 44920880d20bSRichard Henderson 44930880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 44940880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 44950880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 44960880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 44970880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 44980880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 44990880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45000880d20bSRichard Henderson 45010880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45020880d20bSRichard Henderson { 45030880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45040880d20bSRichard Henderson DisasASI da; 45050880d20bSRichard Henderson 45060880d20bSRichard Henderson if (addr == NULL) { 45070880d20bSRichard Henderson return false; 45080880d20bSRichard Henderson } 45090880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45100880d20bSRichard Henderson 45110880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 451242071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 45130880d20bSRichard Henderson return advance_pc(dc); 45140880d20bSRichard Henderson } 45150880d20bSRichard Henderson 45160880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 45170880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 45180880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 45190880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 45200880d20bSRichard Henderson 45210880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 45220880d20bSRichard Henderson { 45230880d20bSRichard Henderson TCGv addr; 45240880d20bSRichard Henderson DisasASI da; 45250880d20bSRichard Henderson 45260880d20bSRichard Henderson if (a->rd & 1) { 45270880d20bSRichard Henderson return false; 45280880d20bSRichard Henderson } 45290880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45300880d20bSRichard Henderson if (addr == NULL) { 45310880d20bSRichard Henderson return false; 45320880d20bSRichard Henderson } 45330880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 453442071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 45350880d20bSRichard Henderson return advance_pc(dc); 45360880d20bSRichard Henderson } 45370880d20bSRichard Henderson 45380880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 45390880d20bSRichard Henderson { 45400880d20bSRichard Henderson TCGv addr; 45410880d20bSRichard Henderson DisasASI da; 45420880d20bSRichard Henderson 45430880d20bSRichard Henderson if (a->rd & 1) { 45440880d20bSRichard Henderson return false; 45450880d20bSRichard Henderson } 45460880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45470880d20bSRichard Henderson if (addr == NULL) { 45480880d20bSRichard Henderson return false; 45490880d20bSRichard Henderson } 45500880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 455142071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 45520880d20bSRichard Henderson return advance_pc(dc); 45530880d20bSRichard Henderson } 45540880d20bSRichard Henderson 4555cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4556cf07cd1eSRichard Henderson { 4557cf07cd1eSRichard Henderson TCGv addr, reg; 4558cf07cd1eSRichard Henderson DisasASI da; 4559cf07cd1eSRichard Henderson 4560cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4561cf07cd1eSRichard Henderson if (addr == NULL) { 4562cf07cd1eSRichard Henderson return false; 4563cf07cd1eSRichard Henderson } 4564cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4565cf07cd1eSRichard Henderson 4566cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4567cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4568cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4569cf07cd1eSRichard Henderson return advance_pc(dc); 4570cf07cd1eSRichard Henderson } 4571cf07cd1eSRichard Henderson 4572dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4573dca544b9SRichard Henderson { 4574dca544b9SRichard Henderson TCGv addr, dst, src; 4575dca544b9SRichard Henderson DisasASI da; 4576dca544b9SRichard Henderson 4577dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4578dca544b9SRichard Henderson if (addr == NULL) { 4579dca544b9SRichard Henderson return false; 4580dca544b9SRichard Henderson } 4581dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4582dca544b9SRichard Henderson 4583dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4584dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4585dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4586dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4587dca544b9SRichard Henderson return advance_pc(dc); 4588dca544b9SRichard Henderson } 4589dca544b9SRichard Henderson 4590d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4591d0a11d25SRichard Henderson { 4592d0a11d25SRichard Henderson TCGv addr, o, n, c; 4593d0a11d25SRichard Henderson DisasASI da; 4594d0a11d25SRichard Henderson 4595d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4596d0a11d25SRichard Henderson if (addr == NULL) { 4597d0a11d25SRichard Henderson return false; 4598d0a11d25SRichard Henderson } 4599d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4600d0a11d25SRichard Henderson 4601d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4602d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4603d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4604d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4605d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4606d0a11d25SRichard Henderson return advance_pc(dc); 4607d0a11d25SRichard Henderson } 4608d0a11d25SRichard Henderson 4609d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4610d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4611d0a11d25SRichard Henderson 461206c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 461306c060d9SRichard Henderson { 461406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 461506c060d9SRichard Henderson DisasASI da; 461606c060d9SRichard Henderson 461706c060d9SRichard Henderson if (addr == NULL) { 461806c060d9SRichard Henderson return false; 461906c060d9SRichard Henderson } 462006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 462106c060d9SRichard Henderson return true; 462206c060d9SRichard Henderson } 462306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 462406c060d9SRichard Henderson return true; 462506c060d9SRichard Henderson } 462606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4627287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 462806c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 462906c060d9SRichard Henderson return advance_pc(dc); 463006c060d9SRichard Henderson } 463106c060d9SRichard Henderson 463206c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 463306c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 463406c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 463506c060d9SRichard Henderson 4636287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4637287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4638287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4639287b1152SRichard Henderson 464006c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 464106c060d9SRichard Henderson { 464206c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 464306c060d9SRichard Henderson DisasASI da; 464406c060d9SRichard Henderson 464506c060d9SRichard Henderson if (addr == NULL) { 464606c060d9SRichard Henderson return false; 464706c060d9SRichard Henderson } 464806c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 464906c060d9SRichard Henderson return true; 465006c060d9SRichard Henderson } 465106c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 465206c060d9SRichard Henderson return true; 465306c060d9SRichard Henderson } 465406c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4655287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 465606c060d9SRichard Henderson return advance_pc(dc); 465706c060d9SRichard Henderson } 465806c060d9SRichard Henderson 465906c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 466006c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 466106c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 466206c060d9SRichard Henderson 4663287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4664287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4665287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4666287b1152SRichard Henderson 466706c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 466806c060d9SRichard Henderson { 466906c060d9SRichard Henderson if (!avail_32(dc)) { 467006c060d9SRichard Henderson return false; 467106c060d9SRichard Henderson } 467206c060d9SRichard Henderson if (!supervisor(dc)) { 467306c060d9SRichard Henderson return raise_priv(dc); 467406c060d9SRichard Henderson } 467506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 467606c060d9SRichard Henderson return true; 467706c060d9SRichard Henderson } 467806c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 467906c060d9SRichard Henderson return true; 468006c060d9SRichard Henderson } 468106c060d9SRichard Henderson 4682da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4683da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 46843d3c0673SRichard Henderson { 4685da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46863d3c0673SRichard Henderson if (addr == NULL) { 46873d3c0673SRichard Henderson return false; 46883d3c0673SRichard Henderson } 46893d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46903d3c0673SRichard Henderson return true; 46913d3c0673SRichard Henderson } 4692da681406SRichard Henderson tmp = tcg_temp_new(); 4693da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4694da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4695da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4696da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4697da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 46983d3c0673SRichard Henderson return advance_pc(dc); 46993d3c0673SRichard Henderson } 47003d3c0673SRichard Henderson 4701da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4702da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47033d3c0673SRichard Henderson 47043d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 47053d3c0673SRichard Henderson { 47063d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47073d3c0673SRichard Henderson if (addr == NULL) { 47083d3c0673SRichard Henderson return false; 47093d3c0673SRichard Henderson } 47103d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47113d3c0673SRichard Henderson return true; 47123d3c0673SRichard Henderson } 47133d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 47143d3c0673SRichard Henderson return advance_pc(dc); 47153d3c0673SRichard Henderson } 47163d3c0673SRichard Henderson 47173d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 47183d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 47193d3c0673SRichard Henderson 4720baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4721baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4722baf3dbf2SRichard Henderson { 4723baf3dbf2SRichard Henderson TCGv_i32 tmp; 4724baf3dbf2SRichard Henderson 4725baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4726baf3dbf2SRichard Henderson return true; 4727baf3dbf2SRichard Henderson } 4728baf3dbf2SRichard Henderson 4729baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4730baf3dbf2SRichard Henderson func(tmp, tmp); 4731baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4732baf3dbf2SRichard Henderson return advance_pc(dc); 4733baf3dbf2SRichard Henderson } 4734baf3dbf2SRichard Henderson 4735baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4736baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4737baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4738baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4739baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4740baf3dbf2SRichard Henderson 4741119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4742119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4743119cb94fSRichard Henderson { 4744119cb94fSRichard Henderson TCGv_i32 tmp; 4745119cb94fSRichard Henderson 4746119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4747119cb94fSRichard Henderson return true; 4748119cb94fSRichard Henderson } 4749119cb94fSRichard Henderson 4750119cb94fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4751119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4752119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4753119cb94fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4754119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4755119cb94fSRichard Henderson return advance_pc(dc); 4756119cb94fSRichard Henderson } 4757119cb94fSRichard Henderson 4758119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4759119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4760119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4761119cb94fSRichard Henderson 4762c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4763c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4764c6d83e4fSRichard Henderson { 4765c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4766c6d83e4fSRichard Henderson 4767c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4768c6d83e4fSRichard Henderson return true; 4769c6d83e4fSRichard Henderson } 4770c6d83e4fSRichard Henderson 4771c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4772c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4773c6d83e4fSRichard Henderson func(dst, src); 4774c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4775c6d83e4fSRichard Henderson return advance_pc(dc); 4776c6d83e4fSRichard Henderson } 4777c6d83e4fSRichard Henderson 4778c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4779c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4780c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4781c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4782c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4783c6d83e4fSRichard Henderson 47848aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 47858aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 47868aa418b3SRichard Henderson { 47878aa418b3SRichard Henderson TCGv_i64 dst, src; 47888aa418b3SRichard Henderson 47898aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47908aa418b3SRichard Henderson return true; 47918aa418b3SRichard Henderson } 47928aa418b3SRichard Henderson 47938aa418b3SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 47948aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 47958aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 47968aa418b3SRichard Henderson func(dst, tcg_env, src); 47978aa418b3SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 47988aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47998aa418b3SRichard Henderson return advance_pc(dc); 48008aa418b3SRichard Henderson } 48018aa418b3SRichard Henderson 48028aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 48038aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 48048aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 48058aa418b3SRichard Henderson 4806c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4807c995216bSRichard Henderson void (*func)(TCGv_env)) 4808c995216bSRichard Henderson { 4809c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4810c995216bSRichard Henderson return true; 4811c995216bSRichard Henderson } 4812c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4813c995216bSRichard Henderson return true; 4814c995216bSRichard Henderson } 4815c995216bSRichard Henderson 4816c995216bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4817c995216bSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4818c995216bSRichard Henderson func(tcg_env); 4819c995216bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4820c995216bSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4821c995216bSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4822c995216bSRichard Henderson return advance_pc(dc); 4823c995216bSRichard Henderson } 4824c995216bSRichard Henderson 4825c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4826c995216bSRichard Henderson 48277f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48287f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48297f10b52fSRichard Henderson { 48307f10b52fSRichard Henderson TCGv_i32 src1, src2; 48317f10b52fSRichard Henderson 48327f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48337f10b52fSRichard Henderson return true; 48347f10b52fSRichard Henderson } 48357f10b52fSRichard Henderson 48367f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48377f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48387f10b52fSRichard Henderson func(src1, src1, src2); 48397f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48407f10b52fSRichard Henderson return advance_pc(dc); 48417f10b52fSRichard Henderson } 48427f10b52fSRichard Henderson 48437f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48447f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48457f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48467f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48477f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48487f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48497f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48507f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48517f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48527f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48537f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48547f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48557f10b52fSRichard Henderson 4856c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4857c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4858c1514961SRichard Henderson { 4859c1514961SRichard Henderson TCGv_i32 src1, src2; 4860c1514961SRichard Henderson 4861c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4862c1514961SRichard Henderson return true; 4863c1514961SRichard Henderson } 4864c1514961SRichard Henderson 4865c1514961SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4866c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4867c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4868c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4869c1514961SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4870c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4871c1514961SRichard Henderson return advance_pc(dc); 4872c1514961SRichard Henderson } 4873c1514961SRichard Henderson 4874c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4875c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4876c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4877c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4878c1514961SRichard Henderson 4879e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4880e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4881e06c9f83SRichard Henderson { 4882e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4883e06c9f83SRichard Henderson 4884e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4885e06c9f83SRichard Henderson return true; 4886e06c9f83SRichard Henderson } 4887e06c9f83SRichard Henderson 4888e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4889e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4890e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4891e06c9f83SRichard Henderson func(dst, src1, src2); 4892e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4893e06c9f83SRichard Henderson return advance_pc(dc); 4894e06c9f83SRichard Henderson } 4895e06c9f83SRichard Henderson 4896e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4897e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4898e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4899e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4900e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4901e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4902e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4903e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4904e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4905e06c9f83SRichard Henderson 4906e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4907e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4908e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4909e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4910e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4911e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4912e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4913e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4914e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4915e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4916e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4917e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4918e06c9f83SRichard Henderson 49194b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 49204b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 49214b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 49224b6edc0aSRichard Henderson 4923*f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4924*f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4925*f2a59b0aSRichard Henderson { 4926*f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4927*f2a59b0aSRichard Henderson 4928*f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4929*f2a59b0aSRichard Henderson return true; 4930*f2a59b0aSRichard Henderson } 4931*f2a59b0aSRichard Henderson 4932*f2a59b0aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4933*f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4934*f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4935*f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4936*f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4937*f2a59b0aSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4938*f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4939*f2a59b0aSRichard Henderson return advance_pc(dc); 4940*f2a59b0aSRichard Henderson } 4941*f2a59b0aSRichard Henderson 4942*f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4943*f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4944*f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4945*f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4946*f2a59b0aSRichard Henderson 4947afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4948afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4949afb04344SRichard Henderson { 4950afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4951afb04344SRichard Henderson 4952afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4953afb04344SRichard Henderson return true; 4954afb04344SRichard Henderson } 4955afb04344SRichard Henderson 4956afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4957afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4958afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4959afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4960afb04344SRichard Henderson func(dst, src0, src1, src2); 4961afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4962afb04344SRichard Henderson return advance_pc(dc); 4963afb04344SRichard Henderson } 4964afb04344SRichard Henderson 4965afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4966afb04344SRichard Henderson 4967fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4968fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4969fcf5ef2aSThomas Huth goto illegal_insn; 4970fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4971fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4972fcf5ef2aSThomas Huth goto nfpu_insn; 4973fcf5ef2aSThomas Huth 4974fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4975878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4976fcf5ef2aSThomas Huth { 4977fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4978dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 49793d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 498006c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 49813d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 498206c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4983fcf5ef2aSThomas Huth 4984fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4985fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4986fcf5ef2aSThomas Huth 4987fcf5ef2aSThomas Huth switch (opc) { 49886d2a0768SRichard Henderson case 0: 49896d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 499023ada1b1SRichard Henderson case 1: 499123ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4992fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4993fcf5ef2aSThomas Huth { 49948f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4995af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4996fcf5ef2aSThomas Huth 4997af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4998fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4999fcf5ef2aSThomas Huth goto jmp_insn; 5000fcf5ef2aSThomas Huth } 5001fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5002fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5003fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5004fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5005fcf5ef2aSThomas Huth 5006fcf5ef2aSThomas Huth switch (xop) { 5007fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 5008fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 5009fcf5ef2aSThomas Huth case 0x9: /* fabss */ 5010c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 5011c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 5012c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 5013fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 5014119cb94fSRichard Henderson case 0xc4: /* fitos */ 5015119cb94fSRichard Henderson case 0xd1: /* fstoi */ 5016fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 50178aa418b3SRichard Henderson case 0x82: /* V9 fdtox */ 50188aa418b3SRichard Henderson case 0x88: /* V9 fxtod */ 5019fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 5020fcf5ef2aSThomas Huth case 0x41: /* fadds */ 5021c1514961SRichard Henderson case 0x45: /* fsubs */ 5022c1514961SRichard Henderson case 0x49: /* fmuls */ 5023c1514961SRichard Henderson case 0x4d: /* fdivs */ 5024fcf5ef2aSThomas Huth case 0x42: /* faddd */ 5025*f2a59b0aSRichard Henderson case 0x46: /* fsubd */ 5026*f2a59b0aSRichard Henderson case 0x4a: /* fmuld */ 5027*f2a59b0aSRichard Henderson case 0x4e: /* fdivd */ 5028*f2a59b0aSRichard Henderson g_assert_not_reached(); /* in decodetree */ 5029fcf5ef2aSThomas Huth case 0x43: /* faddq */ 5030fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5031fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 5032fcf5ef2aSThomas Huth break; 5033fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 5034fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5035fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 5036fcf5ef2aSThomas Huth break; 5037fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 5038fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5039fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 5040fcf5ef2aSThomas Huth break; 5041fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 5042fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5043fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 5044fcf5ef2aSThomas Huth break; 5045fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 5046fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 5047fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 5048fcf5ef2aSThomas Huth break; 5049fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 5050fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5051fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 5052fcf5ef2aSThomas Huth break; 5053fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 5054fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 5055fcf5ef2aSThomas Huth break; 5056fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 5057fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5058fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 5059fcf5ef2aSThomas Huth break; 5060fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 5061fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 5062fcf5ef2aSThomas Huth break; 5063fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 5064fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 5065fcf5ef2aSThomas Huth break; 5066fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 5067fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5068fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 5069fcf5ef2aSThomas Huth break; 5070fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 5071fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5072fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 5075fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5076fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 5079fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5080fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 5083fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 5084fcf5ef2aSThomas Huth break; 5085fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 5086fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5087fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 5088fcf5ef2aSThomas Huth break; 5089fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5090fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5091fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5092fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5093fcf5ef2aSThomas Huth break; 5094fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5095fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5096fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5099fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5100fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5101fcf5ef2aSThomas Huth break; 5102fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5103fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5104fcf5ef2aSThomas Huth break; 5105fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5106fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5107fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5108fcf5ef2aSThomas Huth break; 5109fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 5110fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 5111fcf5ef2aSThomas Huth break; 5112fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5113fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5114fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5115fcf5ef2aSThomas Huth break; 5116fcf5ef2aSThomas Huth #endif 5117fcf5ef2aSThomas Huth default: 5118fcf5ef2aSThomas Huth goto illegal_insn; 5119fcf5ef2aSThomas Huth } 5120fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5121fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5122fcf5ef2aSThomas Huth int cond; 5123fcf5ef2aSThomas Huth #endif 5124fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5125fcf5ef2aSThomas Huth goto jmp_insn; 5126fcf5ef2aSThomas Huth } 5127fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5128fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5129fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5130fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5131fcf5ef2aSThomas Huth 5132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5133fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5134fcf5ef2aSThomas Huth do { \ 5135fcf5ef2aSThomas Huth DisasCompare cmp; \ 5136fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5137fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5138fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5139fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5140fcf5ef2aSThomas Huth } while (0) 5141fcf5ef2aSThomas Huth 5142fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5143fcf5ef2aSThomas Huth FMOVR(s); 5144fcf5ef2aSThomas Huth break; 5145fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5146fcf5ef2aSThomas Huth FMOVR(d); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5149fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5150fcf5ef2aSThomas Huth FMOVR(q); 5151fcf5ef2aSThomas Huth break; 5152fcf5ef2aSThomas Huth } 5153fcf5ef2aSThomas Huth #undef FMOVR 5154fcf5ef2aSThomas Huth #endif 5155fcf5ef2aSThomas Huth switch (xop) { 5156fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5157fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5158fcf5ef2aSThomas Huth do { \ 5159fcf5ef2aSThomas Huth DisasCompare cmp; \ 5160fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5161fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5162fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5163fcf5ef2aSThomas Huth } while (0) 5164fcf5ef2aSThomas Huth 5165fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5166fcf5ef2aSThomas Huth FMOVCC(0, s); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5169fcf5ef2aSThomas Huth FMOVCC(0, d); 5170fcf5ef2aSThomas Huth break; 5171fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5172fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5173fcf5ef2aSThomas Huth FMOVCC(0, q); 5174fcf5ef2aSThomas Huth break; 5175fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5176fcf5ef2aSThomas Huth FMOVCC(1, s); 5177fcf5ef2aSThomas Huth break; 5178fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5179fcf5ef2aSThomas Huth FMOVCC(1, d); 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5182fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5183fcf5ef2aSThomas Huth FMOVCC(1, q); 5184fcf5ef2aSThomas Huth break; 5185fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5186fcf5ef2aSThomas Huth FMOVCC(2, s); 5187fcf5ef2aSThomas Huth break; 5188fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5189fcf5ef2aSThomas Huth FMOVCC(2, d); 5190fcf5ef2aSThomas Huth break; 5191fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5192fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5193fcf5ef2aSThomas Huth FMOVCC(2, q); 5194fcf5ef2aSThomas Huth break; 5195fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5196fcf5ef2aSThomas Huth FMOVCC(3, s); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5199fcf5ef2aSThomas Huth FMOVCC(3, d); 5200fcf5ef2aSThomas Huth break; 5201fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5202fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5203fcf5ef2aSThomas Huth FMOVCC(3, q); 5204fcf5ef2aSThomas Huth break; 5205fcf5ef2aSThomas Huth #undef FMOVCC 5206fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5207fcf5ef2aSThomas Huth do { \ 5208fcf5ef2aSThomas Huth DisasCompare cmp; \ 5209fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5210fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5211fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5212fcf5ef2aSThomas Huth } while (0) 5213fcf5ef2aSThomas Huth 5214fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5215fcf5ef2aSThomas Huth FMOVCC(0, s); 5216fcf5ef2aSThomas Huth break; 5217fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5218fcf5ef2aSThomas Huth FMOVCC(0, d); 5219fcf5ef2aSThomas Huth break; 5220fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5221fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5222fcf5ef2aSThomas Huth FMOVCC(0, q); 5223fcf5ef2aSThomas Huth break; 5224fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5225fcf5ef2aSThomas Huth FMOVCC(1, s); 5226fcf5ef2aSThomas Huth break; 5227fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5228fcf5ef2aSThomas Huth FMOVCC(1, d); 5229fcf5ef2aSThomas Huth break; 5230fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5231fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5232fcf5ef2aSThomas Huth FMOVCC(1, q); 5233fcf5ef2aSThomas Huth break; 5234fcf5ef2aSThomas Huth #undef FMOVCC 5235fcf5ef2aSThomas Huth #endif 5236fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5237fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5238fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5239fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5240fcf5ef2aSThomas Huth break; 5241fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5242fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5243fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5244fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5245fcf5ef2aSThomas Huth break; 5246fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5247fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5248fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5249fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5250fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5251fcf5ef2aSThomas Huth break; 5252fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5253fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5254fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5255fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5256fcf5ef2aSThomas Huth break; 5257fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5258fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5259fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5260fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5261fcf5ef2aSThomas Huth break; 5262fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5263fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5264fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5265fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5266fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5267fcf5ef2aSThomas Huth break; 5268fcf5ef2aSThomas Huth default: 5269fcf5ef2aSThomas Huth goto illegal_insn; 5270fcf5ef2aSThomas Huth } 5271d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5272fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5273d3c7e8adSRichard Henderson /* VIS */ 5274fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5275fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5276fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5277fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5278fcf5ef2aSThomas Huth goto jmp_insn; 5279fcf5ef2aSThomas Huth } 5280fcf5ef2aSThomas Huth 5281fcf5ef2aSThomas Huth switch (opf) { 5282fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5283fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5284fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5285fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5286fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5287fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5288fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5289fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5290fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5291fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5292fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5293fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5294fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5295fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5296fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5297fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5298fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5299fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5300baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5301baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5302baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5303baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5304c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5305c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5306c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5307c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 53087f10b52fSRichard Henderson case 0x051: /* VIS I fpadd16s */ 53097f10b52fSRichard Henderson case 0x053: /* VIS I fpadd32s */ 53107f10b52fSRichard Henderson case 0x055: /* VIS I fpsub16s */ 53117f10b52fSRichard Henderson case 0x057: /* VIS I fpsub32s */ 53127f10b52fSRichard Henderson case 0x063: /* VIS I fnors */ 53137f10b52fSRichard Henderson case 0x065: /* VIS I fandnot2s */ 53147f10b52fSRichard Henderson case 0x069: /* VIS I fandnot1s */ 53157f10b52fSRichard Henderson case 0x06d: /* VIS I fxors */ 53167f10b52fSRichard Henderson case 0x06f: /* VIS I fnands */ 53177f10b52fSRichard Henderson case 0x071: /* VIS I fands */ 53187f10b52fSRichard Henderson case 0x073: /* VIS I fxnors */ 53197f10b52fSRichard Henderson case 0x077: /* VIS I fornot2s */ 53207f10b52fSRichard Henderson case 0x07b: /* VIS I fornot1s */ 53217f10b52fSRichard Henderson case 0x07d: /* VIS I fors */ 5322e06c9f83SRichard Henderson case 0x050: /* VIS I fpadd16 */ 5323e06c9f83SRichard Henderson case 0x052: /* VIS I fpadd32 */ 5324e06c9f83SRichard Henderson case 0x054: /* VIS I fpsub16 */ 5325e06c9f83SRichard Henderson case 0x056: /* VIS I fpsub32 */ 5326e06c9f83SRichard Henderson case 0x062: /* VIS I fnor */ 5327e06c9f83SRichard Henderson case 0x064: /* VIS I fandnot2 */ 5328e06c9f83SRichard Henderson case 0x068: /* VIS I fandnot1 */ 5329e06c9f83SRichard Henderson case 0x06c: /* VIS I fxor */ 5330e06c9f83SRichard Henderson case 0x06e: /* VIS I fnand */ 5331e06c9f83SRichard Henderson case 0x070: /* VIS I fand */ 5332e06c9f83SRichard Henderson case 0x072: /* VIS I fxnor */ 5333e06c9f83SRichard Henderson case 0x076: /* VIS I fornot2 */ 5334e06c9f83SRichard Henderson case 0x07a: /* VIS I fornot1 */ 5335e06c9f83SRichard Henderson case 0x07c: /* VIS I for */ 5336e06c9f83SRichard Henderson case 0x031: /* VIS I fmul8x16 */ 5337e06c9f83SRichard Henderson case 0x033: /* VIS I fmul8x16au */ 5338e06c9f83SRichard Henderson case 0x035: /* VIS I fmul8x16al */ 5339e06c9f83SRichard Henderson case 0x036: /* VIS I fmul8sux16 */ 5340e06c9f83SRichard Henderson case 0x037: /* VIS I fmul8ulx16 */ 5341e06c9f83SRichard Henderson case 0x038: /* VIS I fmuld8sux16 */ 5342e06c9f83SRichard Henderson case 0x039: /* VIS I fmuld8ulx16 */ 5343e06c9f83SRichard Henderson case 0x04b: /* VIS I fpmerge */ 5344e06c9f83SRichard Henderson case 0x04d: /* VIS I fexpand */ 5345afb04344SRichard Henderson case 0x03e: /* VIS I pdist */ 53464b6edc0aSRichard Henderson case 0x03a: /* VIS I fpack32 */ 53474b6edc0aSRichard Henderson case 0x048: /* VIS I faligndata */ 53484b6edc0aSRichard Henderson case 0x04c: /* VIS II bshuffle */ 534939ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5350fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5351fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5352fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5353fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5354fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5355fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5356fcf5ef2aSThomas Huth break; 5357fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5358fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5359fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5360fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5361fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5362fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5363fcf5ef2aSThomas Huth break; 5364fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5365fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5366fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5367fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5368fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5369fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5370fcf5ef2aSThomas Huth break; 5371fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5372fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5373fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5374fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5375fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5376fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5379fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5380fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5381fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5382fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5383fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5384fcf5ef2aSThomas Huth break; 5385fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5386fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5387fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5388fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5389fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5390fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5391fcf5ef2aSThomas Huth break; 5392fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5393fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5394fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5395fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5396fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5397fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5398fcf5ef2aSThomas Huth break; 5399fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5400fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5401fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5402fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5403fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5404fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5405fcf5ef2aSThomas Huth break; 5406fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5407fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5408fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5409fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5410fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5411fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5412fcf5ef2aSThomas Huth break; 5413fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5414fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5415fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5416fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5417fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5418fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5419fcf5ef2aSThomas Huth break; 5420fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5421fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5422fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5423fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5424fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5427fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5428fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5429fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5430fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5431fcf5ef2aSThomas Huth break; 5432fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5433fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5434fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5435fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5436fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5437fcf5ef2aSThomas Huth break; 5438fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5439fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5440fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5441fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5442fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5443fcf5ef2aSThomas Huth break; 5444fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5445fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5446fcf5ef2aSThomas Huth // XXX 5447fcf5ef2aSThomas Huth goto illegal_insn; 5448fcf5ef2aSThomas Huth default: 5449fcf5ef2aSThomas Huth goto illegal_insn; 5450fcf5ef2aSThomas Huth } 5451fcf5ef2aSThomas Huth #endif 54528f75b8a4SRichard Henderson } else { 5453d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5454fcf5ef2aSThomas Huth } 5455fcf5ef2aSThomas Huth } 5456fcf5ef2aSThomas Huth break; 5457fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54580880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5459fcf5ef2aSThomas Huth } 5460878cc677SRichard Henderson advance_pc(dc); 5461fcf5ef2aSThomas Huth jmp_insn: 5462a6ca81cbSRichard Henderson return; 5463fcf5ef2aSThomas Huth illegal_insn: 5464fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5465a6ca81cbSRichard Henderson return; 5466fcf5ef2aSThomas Huth nfpu_insn: 5467fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5468a6ca81cbSRichard Henderson return; 5469fcf5ef2aSThomas Huth } 5470fcf5ef2aSThomas Huth 54716e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5472fcf5ef2aSThomas Huth { 54736e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5474b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54756e61bc94SEmilio G. Cota int bound; 5476af00be49SEmilio G. Cota 5477af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54786e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5479fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54806e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5481576e1c4cSIgor Mammedov dc->def = &env->def; 54826e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54836e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5484c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54856e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5486c9b459aaSArtyom Tarasenko #endif 5487fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5488fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54896e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5490c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54916e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5492c9b459aaSArtyom Tarasenko #endif 5493fcf5ef2aSThomas Huth #endif 54946e61bc94SEmilio G. Cota /* 54956e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54966e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54976e61bc94SEmilio G. Cota */ 54986e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54996e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5500af00be49SEmilio G. Cota } 5501fcf5ef2aSThomas Huth 55026e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55036e61bc94SEmilio G. Cota { 55046e61bc94SEmilio G. Cota } 55056e61bc94SEmilio G. Cota 55066e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55076e61bc94SEmilio G. Cota { 55086e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5509633c4283SRichard Henderson target_ulong npc = dc->npc; 55106e61bc94SEmilio G. Cota 5511633c4283SRichard Henderson if (npc & 3) { 5512633c4283SRichard Henderson switch (npc) { 5513633c4283SRichard Henderson case JUMP_PC: 5514fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5515633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5516633c4283SRichard Henderson break; 5517633c4283SRichard Henderson case DYNAMIC_PC: 5518633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5519633c4283SRichard Henderson npc = DYNAMIC_PC; 5520633c4283SRichard Henderson break; 5521633c4283SRichard Henderson default: 5522633c4283SRichard Henderson g_assert_not_reached(); 5523fcf5ef2aSThomas Huth } 55246e61bc94SEmilio G. Cota } 5525633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5526633c4283SRichard Henderson } 5527fcf5ef2aSThomas Huth 55286e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55296e61bc94SEmilio G. Cota { 55306e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5531b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55326e61bc94SEmilio G. Cota unsigned int insn; 5533fcf5ef2aSThomas Huth 55344e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5535af00be49SEmilio G. Cota dc->base.pc_next += 4; 5536878cc677SRichard Henderson 5537878cc677SRichard Henderson if (!decode(dc, insn)) { 5538878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5539878cc677SRichard Henderson } 5540fcf5ef2aSThomas Huth 5541af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55426e61bc94SEmilio G. Cota return; 5543c5e6ccdfSEmilio G. Cota } 5544af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55456e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5546af00be49SEmilio G. Cota } 55476e61bc94SEmilio G. Cota } 5548fcf5ef2aSThomas Huth 55496e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55506e61bc94SEmilio G. Cota { 55516e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5552186e7890SRichard Henderson DisasDelayException *e, *e_next; 5553633c4283SRichard Henderson bool may_lookup; 55546e61bc94SEmilio G. Cota 555546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 555646bb0137SMark Cave-Ayland case DISAS_NEXT: 555746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5558633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5559fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5560fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5561633c4283SRichard Henderson break; 5562fcf5ef2aSThomas Huth } 5563633c4283SRichard Henderson 5564930f1865SRichard Henderson may_lookup = true; 5565633c4283SRichard Henderson if (dc->pc & 3) { 5566633c4283SRichard Henderson switch (dc->pc) { 5567633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5568633c4283SRichard Henderson break; 5569633c4283SRichard Henderson case DYNAMIC_PC: 5570633c4283SRichard Henderson may_lookup = false; 5571633c4283SRichard Henderson break; 5572633c4283SRichard Henderson default: 5573633c4283SRichard Henderson g_assert_not_reached(); 5574633c4283SRichard Henderson } 5575633c4283SRichard Henderson } else { 5576633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5577633c4283SRichard Henderson } 5578633c4283SRichard Henderson 5579930f1865SRichard Henderson if (dc->npc & 3) { 5580930f1865SRichard Henderson switch (dc->npc) { 5581930f1865SRichard Henderson case JUMP_PC: 5582930f1865SRichard Henderson gen_generic_branch(dc); 5583930f1865SRichard Henderson break; 5584930f1865SRichard Henderson case DYNAMIC_PC: 5585930f1865SRichard Henderson may_lookup = false; 5586930f1865SRichard Henderson break; 5587930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5588930f1865SRichard Henderson break; 5589930f1865SRichard Henderson default: 5590930f1865SRichard Henderson g_assert_not_reached(); 5591930f1865SRichard Henderson } 5592930f1865SRichard Henderson } else { 5593930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5594930f1865SRichard Henderson } 5595633c4283SRichard Henderson if (may_lookup) { 5596633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5597633c4283SRichard Henderson } else { 559807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5599fcf5ef2aSThomas Huth } 560046bb0137SMark Cave-Ayland break; 560146bb0137SMark Cave-Ayland 560246bb0137SMark Cave-Ayland case DISAS_NORETURN: 560346bb0137SMark Cave-Ayland break; 560446bb0137SMark Cave-Ayland 560546bb0137SMark Cave-Ayland case DISAS_EXIT: 560646bb0137SMark Cave-Ayland /* Exit TB */ 560746bb0137SMark Cave-Ayland save_state(dc); 560846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 560946bb0137SMark Cave-Ayland break; 561046bb0137SMark Cave-Ayland 561146bb0137SMark Cave-Ayland default: 561246bb0137SMark Cave-Ayland g_assert_not_reached(); 5613fcf5ef2aSThomas Huth } 5614186e7890SRichard Henderson 5615186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5616186e7890SRichard Henderson gen_set_label(e->lab); 5617186e7890SRichard Henderson 5618186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5619186e7890SRichard Henderson if (e->npc % 4 == 0) { 5620186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5621186e7890SRichard Henderson } 5622186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5623186e7890SRichard Henderson 5624186e7890SRichard Henderson e_next = e->next; 5625186e7890SRichard Henderson g_free(e); 5626186e7890SRichard Henderson } 5627fcf5ef2aSThomas Huth } 56286e61bc94SEmilio G. Cota 56298eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56308eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56316e61bc94SEmilio G. Cota { 56328eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56338eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56346e61bc94SEmilio G. Cota } 56356e61bc94SEmilio G. Cota 56366e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56376e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56386e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56396e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56406e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56416e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56426e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56436e61bc94SEmilio G. Cota }; 56446e61bc94SEmilio G. Cota 5645597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5646306c8721SRichard Henderson target_ulong pc, void *host_pc) 56476e61bc94SEmilio G. Cota { 56486e61bc94SEmilio G. Cota DisasContext dc = {}; 56496e61bc94SEmilio G. Cota 5650306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5651fcf5ef2aSThomas Huth } 5652fcf5ef2aSThomas Huth 565355c3ceefSRichard Henderson void sparc_tcg_init(void) 5654fcf5ef2aSThomas Huth { 5655fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5656fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5657fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5658fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5659fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5660fcf5ef2aSThomas Huth }; 5661fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5662fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5663fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5664fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5665fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5666fcf5ef2aSThomas Huth }; 5667fcf5ef2aSThomas Huth 5668fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5669fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5670fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5671fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5672fcf5ef2aSThomas Huth #endif 5673fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5674fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5675fcf5ef2aSThomas Huth }; 5676fcf5ef2aSThomas Huth 5677fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5678fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5679fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5680fcf5ef2aSThomas Huth #endif 5681fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5682fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5683fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5684fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5685fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5686fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5687fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5688fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5689fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5690fcf5ef2aSThomas Huth }; 5691fcf5ef2aSThomas Huth 5692fcf5ef2aSThomas Huth unsigned int i; 5693fcf5ef2aSThomas Huth 5694ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5695fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5696fcf5ef2aSThomas Huth "regwptr"); 5697fcf5ef2aSThomas Huth 5698fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5699ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5700fcf5ef2aSThomas Huth } 5701fcf5ef2aSThomas Huth 5702fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5703ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5704fcf5ef2aSThomas Huth } 5705fcf5ef2aSThomas Huth 5706f764718dSRichard Henderson cpu_regs[0] = NULL; 5707fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5708ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5709fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5710fcf5ef2aSThomas Huth gregnames[i]); 5711fcf5ef2aSThomas Huth } 5712fcf5ef2aSThomas Huth 5713fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5714fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5715fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5716fcf5ef2aSThomas Huth gregnames[i]); 5717fcf5ef2aSThomas Huth } 5718fcf5ef2aSThomas Huth 5719fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5720ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5721fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5722fcf5ef2aSThomas Huth fregnames[i]); 5723fcf5ef2aSThomas Huth } 5724fcf5ef2aSThomas Huth } 5725fcf5ef2aSThomas Huth 5726f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5727f36aaa53SRichard Henderson const TranslationBlock *tb, 5728f36aaa53SRichard Henderson const uint64_t *data) 5729fcf5ef2aSThomas Huth { 5730f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5731f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5732fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5733fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5734fcf5ef2aSThomas Huth 5735fcf5ef2aSThomas Huth env->pc = pc; 5736fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5737fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5738fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5739fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5740fcf5ef2aSThomas Huth if (env->cond) { 5741fcf5ef2aSThomas Huth env->npc = npc & ~3; 5742fcf5ef2aSThomas Huth } else { 5743fcf5ef2aSThomas Huth env->npc = pc + 4; 5744fcf5ef2aSThomas Huth } 5745fcf5ef2aSThomas Huth } else { 5746fcf5ef2aSThomas Huth env->npc = npc; 5747fcf5ef2aSThomas Huth } 5748fcf5ef2aSThomas Huth } 5749