1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 41668bb9b7SRichard Henderson #else 42*e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 43af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 445d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 45af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 46668bb9b7SRichard Henderson # define MAXTL_MASK 0 47af25071cSRichard Henderson #endif 48af25071cSRichard Henderson 49633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 50633c4283SRichard Henderson #define DYNAMIC_PC 1 51633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 52633c4283SRichard Henderson #define JUMP_PC 2 53633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 54633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 55fcf5ef2aSThomas Huth 5646bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 5746bb0137SMark Cave-Ayland 58fcf5ef2aSThomas Huth /* global register indexes */ 59fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 60fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 61fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 62fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 63fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 64fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 65fcf5ef2aSThomas Huth static TCGv cpu_y; 66fcf5ef2aSThomas Huth static TCGv cpu_tbr; 67fcf5ef2aSThomas Huth static TCGv cpu_cond; 68fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 69fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 70fcf5ef2aSThomas Huth static TCGv cpu_gsr; 71fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 72fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 735d617bfbSRichard Henderson # define cpu_wim ({ qemu_build_not_reached(); (TCGv)NULL; }) 74fcf5ef2aSThomas Huth #else 75fcf5ef2aSThomas Huth static TCGv cpu_wim; 76af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 77af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 78668bb9b7SRichard Henderson # define cpu_hintp ({ qemu_build_not_reached(); (TCGv)NULL; }) 79668bb9b7SRichard Henderson # define cpu_hstick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 80668bb9b7SRichard Henderson # define cpu_htba ({ qemu_build_not_reached(); (TCGv)NULL; }) 81668bb9b7SRichard Henderson # define cpu_hver ({ qemu_build_not_reached(); (TCGv)NULL; }) 825d617bfbSRichard Henderson # define cpu_ssr ({ qemu_build_not_reached(); (TCGv)NULL; }) 83af25071cSRichard Henderson # define cpu_stick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 84668bb9b7SRichard Henderson # define cpu_tick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 855d617bfbSRichard Henderson # define cpu_ver ({ qemu_build_not_reached(); (TCGv)NULL; }) 86fcf5ef2aSThomas Huth #endif 87fcf5ef2aSThomas Huth /* Floating point registers */ 88fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 89fcf5ef2aSThomas Huth 90af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 91af25071cSRichard Henderson #ifdef TARGET_SPARC64 92af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 93af25071cSRichard Henderson #else 94af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 95af25071cSRichard Henderson #endif 96af25071cSRichard Henderson 97186e7890SRichard Henderson typedef struct DisasDelayException { 98186e7890SRichard Henderson struct DisasDelayException *next; 99186e7890SRichard Henderson TCGLabel *lab; 100186e7890SRichard Henderson TCGv_i32 excp; 101186e7890SRichard Henderson /* Saved state at parent insn. */ 102186e7890SRichard Henderson target_ulong pc; 103186e7890SRichard Henderson target_ulong npc; 104186e7890SRichard Henderson } DisasDelayException; 105186e7890SRichard Henderson 106fcf5ef2aSThomas Huth typedef struct DisasContext { 107af00be49SEmilio G. Cota DisasContextBase base; 108fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 109fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 110fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 111fcf5ef2aSThomas Huth int mem_idx; 112c9b459aaSArtyom Tarasenko bool fpu_enabled; 113c9b459aaSArtyom Tarasenko bool address_mask_32bit; 114c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 115c9b459aaSArtyom Tarasenko bool supervisor; 116c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 117c9b459aaSArtyom Tarasenko bool hypervisor; 118c9b459aaSArtyom Tarasenko #endif 119c9b459aaSArtyom Tarasenko #endif 120c9b459aaSArtyom Tarasenko 121fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 122fcf5ef2aSThomas Huth sparc_def_t *def; 123fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 124fcf5ef2aSThomas Huth int fprs_dirty; 125fcf5ef2aSThomas Huth int asi; 126fcf5ef2aSThomas Huth #endif 127186e7890SRichard Henderson DisasDelayException *delay_excp_list; 128fcf5ef2aSThomas Huth } DisasContext; 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth typedef struct { 131fcf5ef2aSThomas Huth TCGCond cond; 132fcf5ef2aSThomas Huth bool is_bool; 133fcf5ef2aSThomas Huth TCGv c1, c2; 134fcf5ef2aSThomas Huth } DisasCompare; 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth // This function uses non-native bit order 137fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 138fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 139fcf5ef2aSThomas Huth 140fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 141fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 142fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 145fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 146fcf5ef2aSThomas Huth 147fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 148fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 149fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 150fcf5ef2aSThomas Huth #else 151fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 152fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 153fcf5ef2aSThomas Huth #endif 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 156fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 159fcf5ef2aSThomas Huth { 160fcf5ef2aSThomas Huth len = 32 - len; 161fcf5ef2aSThomas Huth return (x << len) >> len; 162fcf5ef2aSThomas Huth } 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 165fcf5ef2aSThomas Huth 1660c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 167fcf5ef2aSThomas Huth { 168fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 169fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 170fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 171fcf5ef2aSThomas Huth we can avoid setting it again. */ 172fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 173fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 174fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 175fcf5ef2aSThomas Huth } 176fcf5ef2aSThomas Huth #endif 177fcf5ef2aSThomas Huth } 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth /* floating point registers moves */ 180fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 181fcf5ef2aSThomas Huth { 18236ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 183dc41aa7dSRichard Henderson if (src & 1) { 184dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 185dc41aa7dSRichard Henderson } else { 186dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 187fcf5ef2aSThomas Huth } 188dc41aa7dSRichard Henderson return ret; 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 192fcf5ef2aSThomas Huth { 1938e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1948e7bbc75SRichard Henderson 1958e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 196fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 197fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 198fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 199fcf5ef2aSThomas Huth } 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 202fcf5ef2aSThomas Huth { 20336ab4623SRichard Henderson return tcg_temp_new_i32(); 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 207fcf5ef2aSThomas Huth { 208fcf5ef2aSThomas Huth src = DFPREG(src); 209fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 213fcf5ef2aSThomas Huth { 214fcf5ef2aSThomas Huth dst = DFPREG(dst); 215fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 216fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 217fcf5ef2aSThomas Huth } 218fcf5ef2aSThomas Huth 219fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 220fcf5ef2aSThomas Huth { 221fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 222fcf5ef2aSThomas Huth } 223fcf5ef2aSThomas Huth 224fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 225fcf5ef2aSThomas Huth { 226ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 227fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 228ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 229fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 230fcf5ef2aSThomas Huth } 231fcf5ef2aSThomas Huth 232fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 233fcf5ef2aSThomas Huth { 234ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 236ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 237fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 238fcf5ef2aSThomas Huth } 239fcf5ef2aSThomas Huth 240fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 241fcf5ef2aSThomas Huth { 242ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 244ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 245fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 246fcf5ef2aSThomas Huth } 247fcf5ef2aSThomas Huth 248fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 249fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 250fcf5ef2aSThomas Huth { 251fcf5ef2aSThomas Huth dst = QFPREG(dst); 252fcf5ef2aSThomas Huth 253fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 254fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 255fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 259fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 260fcf5ef2aSThomas Huth { 261fcf5ef2aSThomas Huth src = QFPREG(src); 262fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 263fcf5ef2aSThomas Huth } 264fcf5ef2aSThomas Huth 265fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 266fcf5ef2aSThomas Huth { 267fcf5ef2aSThomas Huth src = QFPREG(src); 268fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 269fcf5ef2aSThomas Huth } 270fcf5ef2aSThomas Huth 271fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 272fcf5ef2aSThomas Huth { 273fcf5ef2aSThomas Huth rd = QFPREG(rd); 274fcf5ef2aSThomas Huth rs = QFPREG(rs); 275fcf5ef2aSThomas Huth 276fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 277fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 278fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 279fcf5ef2aSThomas Huth } 280fcf5ef2aSThomas Huth #endif 281fcf5ef2aSThomas Huth 282fcf5ef2aSThomas Huth /* moves */ 283fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 284fcf5ef2aSThomas Huth #define supervisor(dc) 0 285fcf5ef2aSThomas Huth #define hypervisor(dc) 0 286fcf5ef2aSThomas Huth #else 287fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 288c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 290fcf5ef2aSThomas Huth #else 291c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 292668bb9b7SRichard Henderson #define hypervisor(dc) 0 293fcf5ef2aSThomas Huth #endif 294fcf5ef2aSThomas Huth #endif 295fcf5ef2aSThomas Huth 296b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 297b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 298b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 299b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 300b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 301b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 302fcf5ef2aSThomas Huth #else 303b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 304fcf5ef2aSThomas Huth #endif 305fcf5ef2aSThomas Huth 3060c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 307fcf5ef2aSThomas Huth { 308b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 309fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 310b1bc09eaSRichard Henderson } 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth 31323ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31423ada1b1SRichard Henderson { 31523ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31623ada1b1SRichard Henderson } 31723ada1b1SRichard Henderson 3180c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 319fcf5ef2aSThomas Huth { 320fcf5ef2aSThomas Huth if (reg > 0) { 321fcf5ef2aSThomas Huth assert(reg < 32); 322fcf5ef2aSThomas Huth return cpu_regs[reg]; 323fcf5ef2aSThomas Huth } else { 32452123f14SRichard Henderson TCGv t = tcg_temp_new(); 325fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 326fcf5ef2aSThomas Huth return t; 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth 3300c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 331fcf5ef2aSThomas Huth { 332fcf5ef2aSThomas Huth if (reg > 0) { 333fcf5ef2aSThomas Huth assert(reg < 32); 334fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth 3380c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 339fcf5ef2aSThomas Huth { 340fcf5ef2aSThomas Huth if (reg > 0) { 341fcf5ef2aSThomas Huth assert(reg < 32); 342fcf5ef2aSThomas Huth return cpu_regs[reg]; 343fcf5ef2aSThomas Huth } else { 34452123f14SRichard Henderson return tcg_temp_new(); 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth } 347fcf5ef2aSThomas Huth 3485645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 349fcf5ef2aSThomas Huth { 3505645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3515645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 3545645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 355fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 356fcf5ef2aSThomas Huth { 357fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 358fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 359fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 360fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 361fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36207ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 363fcf5ef2aSThomas Huth } else { 364f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 365fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 366fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 367f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 368fcf5ef2aSThomas Huth } 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 371fcf5ef2aSThomas Huth // XXX suboptimal 3720c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 373fcf5ef2aSThomas Huth { 374fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3750b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 3780c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 379fcf5ef2aSThomas Huth { 380fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3810b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 3840c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3870b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 388fcf5ef2aSThomas Huth } 389fcf5ef2aSThomas Huth 3900c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 391fcf5ef2aSThomas Huth { 392fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3930b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 394fcf5ef2aSThomas Huth } 395fcf5ef2aSThomas Huth 3960c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 397fcf5ef2aSThomas Huth { 398fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 399fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 400fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 401fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 402fcf5ef2aSThomas Huth } 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 405fcf5ef2aSThomas Huth { 406fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 409fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 410fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 411fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 412fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 413fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 414fcf5ef2aSThomas Huth #else 415fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 416fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 417fcf5ef2aSThomas Huth #endif 418fcf5ef2aSThomas Huth 419fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 420fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth return carry_32; 423fcf5ef2aSThomas Huth } 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 426fcf5ef2aSThomas Huth { 427fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 430fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 431fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 432fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 433fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 434fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 435fcf5ef2aSThomas Huth #else 436fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 437fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 438fcf5ef2aSThomas Huth #endif 439fcf5ef2aSThomas Huth 440fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 441fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 442fcf5ef2aSThomas Huth 443fcf5ef2aSThomas Huth return carry_32; 444fcf5ef2aSThomas Huth } 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 447fcf5ef2aSThomas Huth TCGv src2, int update_cc) 448fcf5ef2aSThomas Huth { 449fcf5ef2aSThomas Huth TCGv_i32 carry_32; 450fcf5ef2aSThomas Huth TCGv carry; 451fcf5ef2aSThomas Huth 452fcf5ef2aSThomas Huth switch (dc->cc_op) { 453fcf5ef2aSThomas Huth case CC_OP_DIV: 454fcf5ef2aSThomas Huth case CC_OP_LOGIC: 455fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 456fcf5ef2aSThomas Huth if (update_cc) { 457fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 458fcf5ef2aSThomas Huth } else { 459fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 460fcf5ef2aSThomas Huth } 461fcf5ef2aSThomas Huth return; 462fcf5ef2aSThomas Huth 463fcf5ef2aSThomas Huth case CC_OP_ADD: 464fcf5ef2aSThomas Huth case CC_OP_TADD: 465fcf5ef2aSThomas Huth case CC_OP_TADDTV: 466fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 467fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 468fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 469fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 470fcf5ef2aSThomas Huth generated the carry in the first place. */ 471fcf5ef2aSThomas Huth carry = tcg_temp_new(); 472fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 473fcf5ef2aSThomas Huth goto add_done; 474fcf5ef2aSThomas Huth } 475fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 476fcf5ef2aSThomas Huth break; 477fcf5ef2aSThomas Huth 478fcf5ef2aSThomas Huth case CC_OP_SUB: 479fcf5ef2aSThomas Huth case CC_OP_TSUB: 480fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 481fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 482fcf5ef2aSThomas Huth break; 483fcf5ef2aSThomas Huth 484fcf5ef2aSThomas Huth default: 485fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 486fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 487ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 488fcf5ef2aSThomas Huth break; 489fcf5ef2aSThomas Huth } 490fcf5ef2aSThomas Huth 491fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 492fcf5ef2aSThomas Huth carry = tcg_temp_new(); 493fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 494fcf5ef2aSThomas Huth #else 495fcf5ef2aSThomas Huth carry = carry_32; 496fcf5ef2aSThomas Huth #endif 497fcf5ef2aSThomas Huth 498fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 499fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 500fcf5ef2aSThomas Huth 501fcf5ef2aSThomas Huth add_done: 502fcf5ef2aSThomas Huth if (update_cc) { 503fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 504fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 505fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 506fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 507fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth } 510fcf5ef2aSThomas Huth 5110c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 512fcf5ef2aSThomas Huth { 513fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 514fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 515fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 516fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 517fcf5ef2aSThomas Huth } 518fcf5ef2aSThomas Huth 519fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 520fcf5ef2aSThomas Huth TCGv src2, int update_cc) 521fcf5ef2aSThomas Huth { 522fcf5ef2aSThomas Huth TCGv_i32 carry_32; 523fcf5ef2aSThomas Huth TCGv carry; 524fcf5ef2aSThomas Huth 525fcf5ef2aSThomas Huth switch (dc->cc_op) { 526fcf5ef2aSThomas Huth case CC_OP_DIV: 527fcf5ef2aSThomas Huth case CC_OP_LOGIC: 528fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 529fcf5ef2aSThomas Huth if (update_cc) { 530fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 531fcf5ef2aSThomas Huth } else { 532fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 533fcf5ef2aSThomas Huth } 534fcf5ef2aSThomas Huth return; 535fcf5ef2aSThomas Huth 536fcf5ef2aSThomas Huth case CC_OP_ADD: 537fcf5ef2aSThomas Huth case CC_OP_TADD: 538fcf5ef2aSThomas Huth case CC_OP_TADDTV: 539fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 540fcf5ef2aSThomas Huth break; 541fcf5ef2aSThomas Huth 542fcf5ef2aSThomas Huth case CC_OP_SUB: 543fcf5ef2aSThomas Huth case CC_OP_TSUB: 544fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 545fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 546fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 547fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 548fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 549fcf5ef2aSThomas Huth generated the carry in the first place. */ 550fcf5ef2aSThomas Huth carry = tcg_temp_new(); 551fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 552fcf5ef2aSThomas Huth goto sub_done; 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 555fcf5ef2aSThomas Huth break; 556fcf5ef2aSThomas Huth 557fcf5ef2aSThomas Huth default: 558fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 559fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 560ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 561fcf5ef2aSThomas Huth break; 562fcf5ef2aSThomas Huth } 563fcf5ef2aSThomas Huth 564fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 565fcf5ef2aSThomas Huth carry = tcg_temp_new(); 566fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 567fcf5ef2aSThomas Huth #else 568fcf5ef2aSThomas Huth carry = carry_32; 569fcf5ef2aSThomas Huth #endif 570fcf5ef2aSThomas Huth 571fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 572fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 573fcf5ef2aSThomas Huth 574fcf5ef2aSThomas Huth sub_done: 575fcf5ef2aSThomas Huth if (update_cc) { 576fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 577fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 578fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 579fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 580fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 581fcf5ef2aSThomas Huth } 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth 5840c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 585fcf5ef2aSThomas Huth { 586fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 587fcf5ef2aSThomas Huth 588fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 589fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 590fcf5ef2aSThomas Huth 591fcf5ef2aSThomas Huth /* old op: 592fcf5ef2aSThomas Huth if (!(env->y & 1)) 593fcf5ef2aSThomas Huth T1 = 0; 594fcf5ef2aSThomas Huth */ 59500ab7e61SRichard Henderson zero = tcg_constant_tl(0); 596fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 597fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 598fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 599fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 600fcf5ef2aSThomas Huth zero, cpu_cc_src2); 601fcf5ef2aSThomas Huth 602fcf5ef2aSThomas Huth // b2 = T0 & 1; 603fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6040b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 60508d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 606fcf5ef2aSThomas Huth 607fcf5ef2aSThomas Huth // b1 = N ^ V; 608fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 609fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 610fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 611fcf5ef2aSThomas Huth 612fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 613fcf5ef2aSThomas Huth // src1 = T0; 614fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 615fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 616fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 619fcf5ef2aSThomas Huth 620fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth 6230c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 624fcf5ef2aSThomas Huth { 625fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 626fcf5ef2aSThomas Huth if (sign_ext) { 627fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 628fcf5ef2aSThomas Huth } else { 629fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 630fcf5ef2aSThomas Huth } 631fcf5ef2aSThomas Huth #else 632fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 633fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth if (sign_ext) { 636fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 637fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 638fcf5ef2aSThomas Huth } else { 639fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 640fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 641fcf5ef2aSThomas Huth } 642fcf5ef2aSThomas Huth 643fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 644fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 645fcf5ef2aSThomas Huth #endif 646fcf5ef2aSThomas Huth } 647fcf5ef2aSThomas Huth 6480c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 649fcf5ef2aSThomas Huth { 650fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 651fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 652fcf5ef2aSThomas Huth } 653fcf5ef2aSThomas Huth 6540c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 655fcf5ef2aSThomas Huth { 656fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 657fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 658fcf5ef2aSThomas Huth } 659fcf5ef2aSThomas Huth 660fcf5ef2aSThomas Huth // 1 6610c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 662fcf5ef2aSThomas Huth { 663fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth 666fcf5ef2aSThomas Huth // Z 6670c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 668fcf5ef2aSThomas Huth { 669fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 670fcf5ef2aSThomas Huth } 671fcf5ef2aSThomas Huth 672fcf5ef2aSThomas Huth // Z | (N ^ V) 6730c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 674fcf5ef2aSThomas Huth { 675fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 676fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 677fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 678fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 679fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 680fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 681fcf5ef2aSThomas Huth } 682fcf5ef2aSThomas Huth 683fcf5ef2aSThomas Huth // N ^ V 6840c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 685fcf5ef2aSThomas Huth { 686fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 687fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 688fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 689fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth 692fcf5ef2aSThomas Huth // C | Z 6930c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 694fcf5ef2aSThomas Huth { 695fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 696fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 697fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 698fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 699fcf5ef2aSThomas Huth } 700fcf5ef2aSThomas Huth 701fcf5ef2aSThomas Huth // C 7020c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 703fcf5ef2aSThomas Huth { 704fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 705fcf5ef2aSThomas Huth } 706fcf5ef2aSThomas Huth 707fcf5ef2aSThomas Huth // V 7080c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 709fcf5ef2aSThomas Huth { 710fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 711fcf5ef2aSThomas Huth } 712fcf5ef2aSThomas Huth 713fcf5ef2aSThomas Huth // 0 7140c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 715fcf5ef2aSThomas Huth { 716fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 717fcf5ef2aSThomas Huth } 718fcf5ef2aSThomas Huth 719fcf5ef2aSThomas Huth // N 7200c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 721fcf5ef2aSThomas Huth { 722fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 723fcf5ef2aSThomas Huth } 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth // !Z 7260c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 727fcf5ef2aSThomas Huth { 728fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 729fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 730fcf5ef2aSThomas Huth } 731fcf5ef2aSThomas Huth 732fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7330c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 734fcf5ef2aSThomas Huth { 735fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 736fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 737fcf5ef2aSThomas Huth } 738fcf5ef2aSThomas Huth 739fcf5ef2aSThomas Huth // !(N ^ V) 7400c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 741fcf5ef2aSThomas Huth { 742fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 743fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 744fcf5ef2aSThomas Huth } 745fcf5ef2aSThomas Huth 746fcf5ef2aSThomas Huth // !(C | Z) 7470c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 748fcf5ef2aSThomas Huth { 749fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 750fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 751fcf5ef2aSThomas Huth } 752fcf5ef2aSThomas Huth 753fcf5ef2aSThomas Huth // !C 7540c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 755fcf5ef2aSThomas Huth { 756fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 757fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 758fcf5ef2aSThomas Huth } 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth // !N 7610c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 762fcf5ef2aSThomas Huth { 763fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 764fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 765fcf5ef2aSThomas Huth } 766fcf5ef2aSThomas Huth 767fcf5ef2aSThomas Huth // !V 7680c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 769fcf5ef2aSThomas Huth { 770fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 771fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 772fcf5ef2aSThomas Huth } 773fcf5ef2aSThomas Huth 774fcf5ef2aSThomas Huth /* 775fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 776fcf5ef2aSThomas Huth 0 = 777fcf5ef2aSThomas Huth 1 < 778fcf5ef2aSThomas Huth 2 > 779fcf5ef2aSThomas Huth 3 unordered 780fcf5ef2aSThomas Huth */ 7810c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 782fcf5ef2aSThomas Huth unsigned int fcc_offset) 783fcf5ef2aSThomas Huth { 784fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 785fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 786fcf5ef2aSThomas Huth } 787fcf5ef2aSThomas Huth 7880c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 791fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7950c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 796fcf5ef2aSThomas Huth { 797fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 799fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 800fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 801fcf5ef2aSThomas Huth } 802fcf5ef2aSThomas Huth 803fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8040c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 805fcf5ef2aSThomas Huth { 806fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 807fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 808fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 809fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 810fcf5ef2aSThomas Huth } 811fcf5ef2aSThomas Huth 812fcf5ef2aSThomas Huth // 1 or 3: FCC0 8130c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 814fcf5ef2aSThomas Huth { 815fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth 818fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8190c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 820fcf5ef2aSThomas Huth { 821fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 823fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 824fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 825fcf5ef2aSThomas Huth } 826fcf5ef2aSThomas Huth 827fcf5ef2aSThomas Huth // 2 or 3: FCC1 8280c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 829fcf5ef2aSThomas Huth { 830fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 831fcf5ef2aSThomas Huth } 832fcf5ef2aSThomas Huth 833fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8340c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 835fcf5ef2aSThomas Huth { 836fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 837fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 838fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 839fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth 842fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8430c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 844fcf5ef2aSThomas Huth { 845fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 846fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 847fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 848fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 849fcf5ef2aSThomas Huth } 850fcf5ef2aSThomas Huth 851fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8520c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 853fcf5ef2aSThomas Huth { 854fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 855fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 856fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 857fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 858fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 859fcf5ef2aSThomas Huth } 860fcf5ef2aSThomas Huth 861fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8620c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 863fcf5ef2aSThomas Huth { 864fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 865fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 866fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 867fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 868fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 869fcf5ef2aSThomas Huth } 870fcf5ef2aSThomas Huth 871fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8720c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 873fcf5ef2aSThomas Huth { 874fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 875fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 876fcf5ef2aSThomas Huth } 877fcf5ef2aSThomas Huth 878fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8790c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 880fcf5ef2aSThomas Huth { 881fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 882fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 883fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 884fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 885fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8890c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 892fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 893fcf5ef2aSThomas Huth } 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8960c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 897fcf5ef2aSThomas Huth { 898fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 899fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 900fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 901fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 902fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 903fcf5ef2aSThomas Huth } 904fcf5ef2aSThomas Huth 905fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9060c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 907fcf5ef2aSThomas Huth { 908fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 909fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 910fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 911fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 912fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth 9150c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 916fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 917fcf5ef2aSThomas Huth { 918fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 919fcf5ef2aSThomas Huth 920fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 921fcf5ef2aSThomas Huth 922fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 923fcf5ef2aSThomas Huth 924fcf5ef2aSThomas Huth gen_set_label(l1); 925fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 926fcf5ef2aSThomas Huth } 927fcf5ef2aSThomas Huth 9280c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 929fcf5ef2aSThomas Huth { 93000ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 93100ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 93200ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 933fcf5ef2aSThomas Huth 934fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth 937fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 938fcf5ef2aSThomas Huth have been set for a jump */ 9390c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 940fcf5ef2aSThomas Huth { 941fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 942fcf5ef2aSThomas Huth gen_generic_branch(dc); 94399c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 944fcf5ef2aSThomas Huth } 945fcf5ef2aSThomas Huth } 946fcf5ef2aSThomas Huth 9470c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 948fcf5ef2aSThomas Huth { 949633c4283SRichard Henderson if (dc->npc & 3) { 950633c4283SRichard Henderson switch (dc->npc) { 951633c4283SRichard Henderson case JUMP_PC: 952fcf5ef2aSThomas Huth gen_generic_branch(dc); 95399c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 954633c4283SRichard Henderson break; 955633c4283SRichard Henderson case DYNAMIC_PC: 956633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 957633c4283SRichard Henderson break; 958633c4283SRichard Henderson default: 959633c4283SRichard Henderson g_assert_not_reached(); 960633c4283SRichard Henderson } 961633c4283SRichard Henderson } else { 962fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 963fcf5ef2aSThomas Huth } 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth 9660c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 967fcf5ef2aSThomas Huth { 968fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 969fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 970ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 9740c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 975fcf5ef2aSThomas Huth { 976fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 977fcf5ef2aSThomas Huth save_npc(dc); 978fcf5ef2aSThomas Huth } 979fcf5ef2aSThomas Huth 980fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 981fcf5ef2aSThomas Huth { 982fcf5ef2aSThomas Huth save_state(dc); 983ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 984af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth 987186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 988fcf5ef2aSThomas Huth { 989186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 990186e7890SRichard Henderson 991186e7890SRichard Henderson e->next = dc->delay_excp_list; 992186e7890SRichard Henderson dc->delay_excp_list = e; 993186e7890SRichard Henderson 994186e7890SRichard Henderson e->lab = gen_new_label(); 995186e7890SRichard Henderson e->excp = excp; 996186e7890SRichard Henderson e->pc = dc->pc; 997186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 998186e7890SRichard Henderson assert(e->npc != JUMP_PC); 999186e7890SRichard Henderson e->npc = dc->npc; 1000186e7890SRichard Henderson 1001186e7890SRichard Henderson return e->lab; 1002186e7890SRichard Henderson } 1003186e7890SRichard Henderson 1004186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1005186e7890SRichard Henderson { 1006186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1007186e7890SRichard Henderson } 1008186e7890SRichard Henderson 1009186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1010186e7890SRichard Henderson { 1011186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1012186e7890SRichard Henderson TCGLabel *lab; 1013186e7890SRichard Henderson 1014186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1015186e7890SRichard Henderson 1016186e7890SRichard Henderson flush_cond(dc); 1017186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1018186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1019fcf5ef2aSThomas Huth } 1020fcf5ef2aSThomas Huth 10210c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1022fcf5ef2aSThomas Huth { 1023633c4283SRichard Henderson if (dc->npc & 3) { 1024633c4283SRichard Henderson switch (dc->npc) { 1025633c4283SRichard Henderson case JUMP_PC: 1026fcf5ef2aSThomas Huth gen_generic_branch(dc); 1027fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 102899c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1029633c4283SRichard Henderson break; 1030633c4283SRichard Henderson case DYNAMIC_PC: 1031633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1032fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1033633c4283SRichard Henderson dc->pc = dc->npc; 1034633c4283SRichard Henderson break; 1035633c4283SRichard Henderson default: 1036633c4283SRichard Henderson g_assert_not_reached(); 1037633c4283SRichard Henderson } 1038fcf5ef2aSThomas Huth } else { 1039fcf5ef2aSThomas Huth dc->pc = dc->npc; 1040fcf5ef2aSThomas Huth } 1041fcf5ef2aSThomas Huth } 1042fcf5ef2aSThomas Huth 10430c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1044fcf5ef2aSThomas Huth { 1045fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1046fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth 1049fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1050fcf5ef2aSThomas Huth DisasContext *dc) 1051fcf5ef2aSThomas Huth { 1052fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1053fcf5ef2aSThomas Huth TCG_COND_NEVER, 1054fcf5ef2aSThomas Huth TCG_COND_EQ, 1055fcf5ef2aSThomas Huth TCG_COND_LE, 1056fcf5ef2aSThomas Huth TCG_COND_LT, 1057fcf5ef2aSThomas Huth TCG_COND_LEU, 1058fcf5ef2aSThomas Huth TCG_COND_LTU, 1059fcf5ef2aSThomas Huth -1, /* neg */ 1060fcf5ef2aSThomas Huth -1, /* overflow */ 1061fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1062fcf5ef2aSThomas Huth TCG_COND_NE, 1063fcf5ef2aSThomas Huth TCG_COND_GT, 1064fcf5ef2aSThomas Huth TCG_COND_GE, 1065fcf5ef2aSThomas Huth TCG_COND_GTU, 1066fcf5ef2aSThomas Huth TCG_COND_GEU, 1067fcf5ef2aSThomas Huth -1, /* pos */ 1068fcf5ef2aSThomas Huth -1, /* no overflow */ 1069fcf5ef2aSThomas Huth }; 1070fcf5ef2aSThomas Huth 1071fcf5ef2aSThomas Huth static int logic_cond[16] = { 1072fcf5ef2aSThomas Huth TCG_COND_NEVER, 1073fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1074fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1075fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1076fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1077fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1078fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1079fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1080fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1081fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1082fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1083fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1084fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1085fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1086fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1087fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1088fcf5ef2aSThomas Huth }; 1089fcf5ef2aSThomas Huth 1090fcf5ef2aSThomas Huth TCGv_i32 r_src; 1091fcf5ef2aSThomas Huth TCGv r_dst; 1092fcf5ef2aSThomas Huth 1093fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1094fcf5ef2aSThomas Huth if (xcc) { 1095fcf5ef2aSThomas Huth r_src = cpu_xcc; 1096fcf5ef2aSThomas Huth } else { 1097fcf5ef2aSThomas Huth r_src = cpu_psr; 1098fcf5ef2aSThomas Huth } 1099fcf5ef2aSThomas Huth #else 1100fcf5ef2aSThomas Huth r_src = cpu_psr; 1101fcf5ef2aSThomas Huth #endif 1102fcf5ef2aSThomas Huth 1103fcf5ef2aSThomas Huth switch (dc->cc_op) { 1104fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1105fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1106fcf5ef2aSThomas Huth do_compare_dst_0: 1107fcf5ef2aSThomas Huth cmp->is_bool = false; 110800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1109fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1110fcf5ef2aSThomas Huth if (!xcc) { 1111fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1112fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1113fcf5ef2aSThomas Huth break; 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth #endif 1116fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1117fcf5ef2aSThomas Huth break; 1118fcf5ef2aSThomas Huth 1119fcf5ef2aSThomas Huth case CC_OP_SUB: 1120fcf5ef2aSThomas Huth switch (cond) { 1121fcf5ef2aSThomas Huth case 6: /* neg */ 1122fcf5ef2aSThomas Huth case 14: /* pos */ 1123fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1124fcf5ef2aSThomas Huth goto do_compare_dst_0; 1125fcf5ef2aSThomas Huth 1126fcf5ef2aSThomas Huth case 7: /* overflow */ 1127fcf5ef2aSThomas Huth case 15: /* !overflow */ 1128fcf5ef2aSThomas Huth goto do_dynamic; 1129fcf5ef2aSThomas Huth 1130fcf5ef2aSThomas Huth default: 1131fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1132fcf5ef2aSThomas Huth cmp->is_bool = false; 1133fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1134fcf5ef2aSThomas Huth if (!xcc) { 1135fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1136fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1137fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1138fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1139fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1140fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1141fcf5ef2aSThomas Huth break; 1142fcf5ef2aSThomas Huth } 1143fcf5ef2aSThomas Huth #endif 1144fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1145fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1146fcf5ef2aSThomas Huth break; 1147fcf5ef2aSThomas Huth } 1148fcf5ef2aSThomas Huth break; 1149fcf5ef2aSThomas Huth 1150fcf5ef2aSThomas Huth default: 1151fcf5ef2aSThomas Huth do_dynamic: 1152ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1153fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1154fcf5ef2aSThomas Huth /* FALLTHRU */ 1155fcf5ef2aSThomas Huth 1156fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1157fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1158fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1159fcf5ef2aSThomas Huth cmp->is_bool = true; 1160fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 116100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1162fcf5ef2aSThomas Huth 1163fcf5ef2aSThomas Huth switch (cond) { 1164fcf5ef2aSThomas Huth case 0x0: 1165fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1166fcf5ef2aSThomas Huth break; 1167fcf5ef2aSThomas Huth case 0x1: 1168fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1169fcf5ef2aSThomas Huth break; 1170fcf5ef2aSThomas Huth case 0x2: 1171fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1172fcf5ef2aSThomas Huth break; 1173fcf5ef2aSThomas Huth case 0x3: 1174fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1175fcf5ef2aSThomas Huth break; 1176fcf5ef2aSThomas Huth case 0x4: 1177fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1178fcf5ef2aSThomas Huth break; 1179fcf5ef2aSThomas Huth case 0x5: 1180fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1181fcf5ef2aSThomas Huth break; 1182fcf5ef2aSThomas Huth case 0x6: 1183fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1184fcf5ef2aSThomas Huth break; 1185fcf5ef2aSThomas Huth case 0x7: 1186fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1187fcf5ef2aSThomas Huth break; 1188fcf5ef2aSThomas Huth case 0x8: 1189fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1190fcf5ef2aSThomas Huth break; 1191fcf5ef2aSThomas Huth case 0x9: 1192fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1193fcf5ef2aSThomas Huth break; 1194fcf5ef2aSThomas Huth case 0xa: 1195fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1196fcf5ef2aSThomas Huth break; 1197fcf5ef2aSThomas Huth case 0xb: 1198fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1199fcf5ef2aSThomas Huth break; 1200fcf5ef2aSThomas Huth case 0xc: 1201fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1202fcf5ef2aSThomas Huth break; 1203fcf5ef2aSThomas Huth case 0xd: 1204fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1205fcf5ef2aSThomas Huth break; 1206fcf5ef2aSThomas Huth case 0xe: 1207fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1208fcf5ef2aSThomas Huth break; 1209fcf5ef2aSThomas Huth case 0xf: 1210fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1211fcf5ef2aSThomas Huth break; 1212fcf5ef2aSThomas Huth } 1213fcf5ef2aSThomas Huth break; 1214fcf5ef2aSThomas Huth } 1215fcf5ef2aSThomas Huth } 1216fcf5ef2aSThomas Huth 1217fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1218fcf5ef2aSThomas Huth { 1219fcf5ef2aSThomas Huth unsigned int offset; 1220fcf5ef2aSThomas Huth TCGv r_dst; 1221fcf5ef2aSThomas Huth 1222fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1223fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1224fcf5ef2aSThomas Huth cmp->is_bool = true; 1225fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 122600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1227fcf5ef2aSThomas Huth 1228fcf5ef2aSThomas Huth switch (cc) { 1229fcf5ef2aSThomas Huth default: 1230fcf5ef2aSThomas Huth case 0x0: 1231fcf5ef2aSThomas Huth offset = 0; 1232fcf5ef2aSThomas Huth break; 1233fcf5ef2aSThomas Huth case 0x1: 1234fcf5ef2aSThomas Huth offset = 32 - 10; 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth case 0x2: 1237fcf5ef2aSThomas Huth offset = 34 - 10; 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case 0x3: 1240fcf5ef2aSThomas Huth offset = 36 - 10; 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth } 1243fcf5ef2aSThomas Huth 1244fcf5ef2aSThomas Huth switch (cond) { 1245fcf5ef2aSThomas Huth case 0x0: 1246fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1247fcf5ef2aSThomas Huth break; 1248fcf5ef2aSThomas Huth case 0x1: 1249fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0x2: 1252fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0x3: 1255fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth case 0x4: 1258fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case 0x5: 1261fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth case 0x6: 1264fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1265fcf5ef2aSThomas Huth break; 1266fcf5ef2aSThomas Huth case 0x7: 1267fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 0x8: 1270fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 0x9: 1273fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 0xa: 1276fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth case 0xb: 1279fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1280fcf5ef2aSThomas Huth break; 1281fcf5ef2aSThomas Huth case 0xc: 1282fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1283fcf5ef2aSThomas Huth break; 1284fcf5ef2aSThomas Huth case 0xd: 1285fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1286fcf5ef2aSThomas Huth break; 1287fcf5ef2aSThomas Huth case 0xe: 1288fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1289fcf5ef2aSThomas Huth break; 1290fcf5ef2aSThomas Huth case 0xf: 1291fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1292fcf5ef2aSThomas Huth break; 1293fcf5ef2aSThomas Huth } 1294fcf5ef2aSThomas Huth } 1295fcf5ef2aSThomas Huth 1296fcf5ef2aSThomas Huth // Inverted logic 1297ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1298ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1299fcf5ef2aSThomas Huth TCG_COND_NE, 1300fcf5ef2aSThomas Huth TCG_COND_GT, 1301fcf5ef2aSThomas Huth TCG_COND_GE, 1302ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1303fcf5ef2aSThomas Huth TCG_COND_EQ, 1304fcf5ef2aSThomas Huth TCG_COND_LE, 1305fcf5ef2aSThomas Huth TCG_COND_LT, 1306fcf5ef2aSThomas Huth }; 1307fcf5ef2aSThomas Huth 1308fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1309fcf5ef2aSThomas Huth { 1310fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1311fcf5ef2aSThomas Huth cmp->is_bool = false; 1312fcf5ef2aSThomas Huth cmp->c1 = r_src; 131300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1314fcf5ef2aSThomas Huth } 1315fcf5ef2aSThomas Huth 1316fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13170c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1318fcf5ef2aSThomas Huth { 1319fcf5ef2aSThomas Huth switch (fccno) { 1320fcf5ef2aSThomas Huth case 0: 1321ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1322fcf5ef2aSThomas Huth break; 1323fcf5ef2aSThomas Huth case 1: 1324ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth case 2: 1327ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1328fcf5ef2aSThomas Huth break; 1329fcf5ef2aSThomas Huth case 3: 1330ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth } 1333fcf5ef2aSThomas Huth } 1334fcf5ef2aSThomas Huth 13350c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1336fcf5ef2aSThomas Huth { 1337fcf5ef2aSThomas Huth switch (fccno) { 1338fcf5ef2aSThomas Huth case 0: 1339ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 1: 1342ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 2: 1345ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 3: 1348ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth } 1351fcf5ef2aSThomas Huth } 1352fcf5ef2aSThomas Huth 13530c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1354fcf5ef2aSThomas Huth { 1355fcf5ef2aSThomas Huth switch (fccno) { 1356fcf5ef2aSThomas Huth case 0: 1357ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 1: 1360ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth case 2: 1363ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1364fcf5ef2aSThomas Huth break; 1365fcf5ef2aSThomas Huth case 3: 1366ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1367fcf5ef2aSThomas Huth break; 1368fcf5ef2aSThomas Huth } 1369fcf5ef2aSThomas Huth } 1370fcf5ef2aSThomas Huth 13710c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1372fcf5ef2aSThomas Huth { 1373fcf5ef2aSThomas Huth switch (fccno) { 1374fcf5ef2aSThomas Huth case 0: 1375ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1376fcf5ef2aSThomas Huth break; 1377fcf5ef2aSThomas Huth case 1: 1378ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1379fcf5ef2aSThomas Huth break; 1380fcf5ef2aSThomas Huth case 2: 1381ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1382fcf5ef2aSThomas Huth break; 1383fcf5ef2aSThomas Huth case 3: 1384ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1385fcf5ef2aSThomas Huth break; 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth } 1388fcf5ef2aSThomas Huth 13890c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1390fcf5ef2aSThomas Huth { 1391fcf5ef2aSThomas Huth switch (fccno) { 1392fcf5ef2aSThomas Huth case 0: 1393ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1394fcf5ef2aSThomas Huth break; 1395fcf5ef2aSThomas Huth case 1: 1396ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1397fcf5ef2aSThomas Huth break; 1398fcf5ef2aSThomas Huth case 2: 1399ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1400fcf5ef2aSThomas Huth break; 1401fcf5ef2aSThomas Huth case 3: 1402ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1403fcf5ef2aSThomas Huth break; 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth } 1406fcf5ef2aSThomas Huth 14070c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1408fcf5ef2aSThomas Huth { 1409fcf5ef2aSThomas Huth switch (fccno) { 1410fcf5ef2aSThomas Huth case 0: 1411ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1412fcf5ef2aSThomas Huth break; 1413fcf5ef2aSThomas Huth case 1: 1414ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1415fcf5ef2aSThomas Huth break; 1416fcf5ef2aSThomas Huth case 2: 1417ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1418fcf5ef2aSThomas Huth break; 1419fcf5ef2aSThomas Huth case 3: 1420ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1421fcf5ef2aSThomas Huth break; 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth } 1424fcf5ef2aSThomas Huth 1425fcf5ef2aSThomas Huth #else 1426fcf5ef2aSThomas Huth 14270c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1428fcf5ef2aSThomas Huth { 1429ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1430fcf5ef2aSThomas Huth } 1431fcf5ef2aSThomas Huth 14320c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1433fcf5ef2aSThomas Huth { 1434ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth 14370c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1438fcf5ef2aSThomas Huth { 1439ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1440fcf5ef2aSThomas Huth } 1441fcf5ef2aSThomas Huth 14420c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1443fcf5ef2aSThomas Huth { 1444ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1445fcf5ef2aSThomas Huth } 1446fcf5ef2aSThomas Huth 14470c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1448fcf5ef2aSThomas Huth { 1449ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1450fcf5ef2aSThomas Huth } 1451fcf5ef2aSThomas Huth 14520c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1453fcf5ef2aSThomas Huth { 1454ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1455fcf5ef2aSThomas Huth } 1456fcf5ef2aSThomas Huth #endif 1457fcf5ef2aSThomas Huth 1458fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1459fcf5ef2aSThomas Huth { 1460fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1461fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1462fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1463fcf5ef2aSThomas Huth } 1464fcf5ef2aSThomas Huth 1465fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1466fcf5ef2aSThomas Huth { 1467fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1468fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1469fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1470fcf5ef2aSThomas Huth return 1; 1471fcf5ef2aSThomas Huth } 1472fcf5ef2aSThomas Huth #endif 1473fcf5ef2aSThomas Huth return 0; 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth 14760c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1477fcf5ef2aSThomas Huth { 1478fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth 14810c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1482fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1483fcf5ef2aSThomas Huth { 1484fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1485fcf5ef2aSThomas Huth 1486fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1487fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1488fcf5ef2aSThomas Huth 1489ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1490ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1491fcf5ef2aSThomas Huth 1492fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth 14950c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1496fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1497fcf5ef2aSThomas Huth { 1498fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1499fcf5ef2aSThomas Huth 1500fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1501fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1502fcf5ef2aSThomas Huth 1503fcf5ef2aSThomas Huth gen(dst, src); 1504fcf5ef2aSThomas Huth 1505fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1506fcf5ef2aSThomas Huth } 1507fcf5ef2aSThomas Huth 15080c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1509fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1510fcf5ef2aSThomas Huth { 1511fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1512fcf5ef2aSThomas Huth 1513fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1514fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1515fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1516fcf5ef2aSThomas Huth 1517ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1518ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1519fcf5ef2aSThomas Huth 1520fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1521fcf5ef2aSThomas Huth } 1522fcf5ef2aSThomas Huth 1523fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15240c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1525fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1526fcf5ef2aSThomas Huth { 1527fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1528fcf5ef2aSThomas Huth 1529fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1530fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1531fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1532fcf5ef2aSThomas Huth 1533fcf5ef2aSThomas Huth gen(dst, src1, src2); 1534fcf5ef2aSThomas Huth 1535fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1536fcf5ef2aSThomas Huth } 1537fcf5ef2aSThomas Huth #endif 1538fcf5ef2aSThomas Huth 15390c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1540fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1541fcf5ef2aSThomas Huth { 1542fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1543fcf5ef2aSThomas Huth 1544fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1545fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1546fcf5ef2aSThomas Huth 1547ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1548ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1549fcf5ef2aSThomas Huth 1550fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth 1553fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15540c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1555fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1556fcf5ef2aSThomas Huth { 1557fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1558fcf5ef2aSThomas Huth 1559fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1560fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1561fcf5ef2aSThomas Huth 1562fcf5ef2aSThomas Huth gen(dst, src); 1563fcf5ef2aSThomas Huth 1564fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1565fcf5ef2aSThomas Huth } 1566fcf5ef2aSThomas Huth #endif 1567fcf5ef2aSThomas Huth 15680c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1569fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1570fcf5ef2aSThomas Huth { 1571fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1572fcf5ef2aSThomas Huth 1573fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1574fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1575fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1576fcf5ef2aSThomas Huth 1577ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1578ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1579fcf5ef2aSThomas Huth 1580fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth 1583fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15840c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1585fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1586fcf5ef2aSThomas Huth { 1587fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1590fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1591fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1592fcf5ef2aSThomas Huth 1593fcf5ef2aSThomas Huth gen(dst, src1, src2); 1594fcf5ef2aSThomas Huth 1595fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1596fcf5ef2aSThomas Huth } 1597fcf5ef2aSThomas Huth 15980c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1599fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1600fcf5ef2aSThomas Huth { 1601fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1602fcf5ef2aSThomas Huth 1603fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1604fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1605fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1606fcf5ef2aSThomas Huth 1607fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth 16120c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1613fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1614fcf5ef2aSThomas Huth { 1615fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1616fcf5ef2aSThomas Huth 1617fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1618fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1619fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1620fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1623fcf5ef2aSThomas Huth 1624fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1625fcf5ef2aSThomas Huth } 1626fcf5ef2aSThomas Huth #endif 1627fcf5ef2aSThomas Huth 16280c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1629fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1630fcf5ef2aSThomas Huth { 1631fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1632fcf5ef2aSThomas Huth 1633ad75a51eSRichard Henderson gen(tcg_env); 1634ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1635fcf5ef2aSThomas Huth 1636fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1637fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth 1640fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16410c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1642fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1645fcf5ef2aSThomas Huth 1646ad75a51eSRichard Henderson gen(tcg_env); 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1649fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1650fcf5ef2aSThomas Huth } 1651fcf5ef2aSThomas Huth #endif 1652fcf5ef2aSThomas Huth 16530c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1654fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1655fcf5ef2aSThomas Huth { 1656fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1657fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1658fcf5ef2aSThomas Huth 1659ad75a51eSRichard Henderson gen(tcg_env); 1660ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1663fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1664fcf5ef2aSThomas Huth } 1665fcf5ef2aSThomas Huth 16660c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1667fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1668fcf5ef2aSThomas Huth { 1669fcf5ef2aSThomas Huth TCGv_i64 dst; 1670fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1673fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1674fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1675fcf5ef2aSThomas Huth 1676ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1677ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1680fcf5ef2aSThomas Huth } 1681fcf5ef2aSThomas Huth 16820c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1683fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1684fcf5ef2aSThomas Huth { 1685fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1686fcf5ef2aSThomas Huth 1687fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1688fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1689fcf5ef2aSThomas Huth 1690ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1691ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1694fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1695fcf5ef2aSThomas Huth } 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16980c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1699fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1700fcf5ef2aSThomas Huth { 1701fcf5ef2aSThomas Huth TCGv_i64 dst; 1702fcf5ef2aSThomas Huth TCGv_i32 src; 1703fcf5ef2aSThomas Huth 1704fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1705fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1706fcf5ef2aSThomas Huth 1707ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1708ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1709fcf5ef2aSThomas Huth 1710fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1711fcf5ef2aSThomas Huth } 1712fcf5ef2aSThomas Huth #endif 1713fcf5ef2aSThomas Huth 17140c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1715fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1716fcf5ef2aSThomas Huth { 1717fcf5ef2aSThomas Huth TCGv_i64 dst; 1718fcf5ef2aSThomas Huth TCGv_i32 src; 1719fcf5ef2aSThomas Huth 1720fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1721fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1722fcf5ef2aSThomas Huth 1723ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1726fcf5ef2aSThomas Huth } 1727fcf5ef2aSThomas Huth 17280c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1729fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1730fcf5ef2aSThomas Huth { 1731fcf5ef2aSThomas Huth TCGv_i32 dst; 1732fcf5ef2aSThomas Huth TCGv_i64 src; 1733fcf5ef2aSThomas Huth 1734fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1735fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1736fcf5ef2aSThomas Huth 1737ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1738ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1741fcf5ef2aSThomas Huth } 1742fcf5ef2aSThomas Huth 17430c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1744fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1745fcf5ef2aSThomas Huth { 1746fcf5ef2aSThomas Huth TCGv_i32 dst; 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1749fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1750fcf5ef2aSThomas Huth 1751ad75a51eSRichard Henderson gen(dst, tcg_env); 1752ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1753fcf5ef2aSThomas Huth 1754fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1755fcf5ef2aSThomas Huth } 1756fcf5ef2aSThomas Huth 17570c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1758fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1759fcf5ef2aSThomas Huth { 1760fcf5ef2aSThomas Huth TCGv_i64 dst; 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1763fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1764fcf5ef2aSThomas Huth 1765ad75a51eSRichard Henderson gen(dst, tcg_env); 1766ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1769fcf5ef2aSThomas Huth } 1770fcf5ef2aSThomas Huth 17710c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1772fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1773fcf5ef2aSThomas Huth { 1774fcf5ef2aSThomas Huth TCGv_i32 src; 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1777fcf5ef2aSThomas Huth 1778ad75a51eSRichard Henderson gen(tcg_env, src); 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1781fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth 17840c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1785fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1786fcf5ef2aSThomas Huth { 1787fcf5ef2aSThomas Huth TCGv_i64 src; 1788fcf5ef2aSThomas Huth 1789fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1790fcf5ef2aSThomas Huth 1791ad75a51eSRichard Henderson gen(tcg_env, src); 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1794fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 179814776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1799fcf5ef2aSThomas Huth { 1800fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1801316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1802fcf5ef2aSThomas Huth } 1803fcf5ef2aSThomas Huth 1804fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1805fcf5ef2aSThomas Huth { 180600ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1807fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1808fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1809fcf5ef2aSThomas Huth } 1810fcf5ef2aSThomas Huth 1811fcf5ef2aSThomas Huth /* asi moves */ 1812fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1813fcf5ef2aSThomas Huth typedef enum { 1814fcf5ef2aSThomas Huth GET_ASI_HELPER, 1815fcf5ef2aSThomas Huth GET_ASI_EXCP, 1816fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1817fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1818fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1819fcf5ef2aSThomas Huth GET_ASI_SHORT, 1820fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1821fcf5ef2aSThomas Huth GET_ASI_BFILL, 1822fcf5ef2aSThomas Huth } ASIType; 1823fcf5ef2aSThomas Huth 1824fcf5ef2aSThomas Huth typedef struct { 1825fcf5ef2aSThomas Huth ASIType type; 1826fcf5ef2aSThomas Huth int asi; 1827fcf5ef2aSThomas Huth int mem_idx; 182814776ab5STony Nguyen MemOp memop; 1829fcf5ef2aSThomas Huth } DisasASI; 1830fcf5ef2aSThomas Huth 183114776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1832fcf5ef2aSThomas Huth { 1833fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1834fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1835fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1838fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1839fcf5ef2aSThomas Huth if (IS_IMM) { 1840fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1841fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1842fcf5ef2aSThomas Huth } else if (supervisor(dc) 1843fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1844fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1845fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1846fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1847fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1848fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1849fcf5ef2aSThomas Huth switch (asi) { 1850fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1851fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1852fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1853fcf5ef2aSThomas Huth break; 1854fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1855fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1856fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1857fcf5ef2aSThomas Huth break; 1858fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1859fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1860fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1861fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1862fcf5ef2aSThomas Huth break; 1863fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1864fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1865fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1866fcf5ef2aSThomas Huth break; 1867fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1868fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1869fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1870fcf5ef2aSThomas Huth break; 1871fcf5ef2aSThomas Huth } 18726e10f37cSKONRAD Frederic 18736e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18746e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18756e10f37cSKONRAD Frederic */ 18766e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1877fcf5ef2aSThomas Huth } else { 1878fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1879fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth #else 1882fcf5ef2aSThomas Huth if (IS_IMM) { 1883fcf5ef2aSThomas Huth asi = dc->asi; 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1886fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1887fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1888fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1889fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1890fcf5ef2aSThomas Huth done properly in the helper. */ 1891fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1892fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1893fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1894fcf5ef2aSThomas Huth } else { 1895fcf5ef2aSThomas Huth switch (asi) { 1896fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1897fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1898fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1899fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1900fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1901fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1902fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1903fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1904fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1905fcf5ef2aSThomas Huth break; 1906fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1907fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1908fcf5ef2aSThomas Huth case ASI_TWINX_N: 1909fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1910fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1911fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19129a10756dSArtyom Tarasenko if (hypervisor(dc)) { 191384f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19149a10756dSArtyom Tarasenko } else { 1915fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19169a10756dSArtyom Tarasenko } 1917fcf5ef2aSThomas Huth break; 1918fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1919fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1920fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1921fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1922fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1923fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1924fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1925fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1926fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1927fcf5ef2aSThomas Huth break; 1928fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1929fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1930fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1931fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1932fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1933fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1934fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1935fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1936fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1937fcf5ef2aSThomas Huth break; 1938fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1939fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1940fcf5ef2aSThomas Huth case ASI_TWINX_S: 1941fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1942fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1943fcf5ef2aSThomas Huth case ASI_BLK_S: 1944fcf5ef2aSThomas Huth case ASI_BLK_SL: 1945fcf5ef2aSThomas Huth case ASI_FL8_S: 1946fcf5ef2aSThomas Huth case ASI_FL8_SL: 1947fcf5ef2aSThomas Huth case ASI_FL16_S: 1948fcf5ef2aSThomas Huth case ASI_FL16_SL: 1949fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1950fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1951fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1952fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1953fcf5ef2aSThomas Huth } 1954fcf5ef2aSThomas Huth break; 1955fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1956fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1957fcf5ef2aSThomas Huth case ASI_TWINX_P: 1958fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1959fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1960fcf5ef2aSThomas Huth case ASI_BLK_P: 1961fcf5ef2aSThomas Huth case ASI_BLK_PL: 1962fcf5ef2aSThomas Huth case ASI_FL8_P: 1963fcf5ef2aSThomas Huth case ASI_FL8_PL: 1964fcf5ef2aSThomas Huth case ASI_FL16_P: 1965fcf5ef2aSThomas Huth case ASI_FL16_PL: 1966fcf5ef2aSThomas Huth break; 1967fcf5ef2aSThomas Huth } 1968fcf5ef2aSThomas Huth switch (asi) { 1969fcf5ef2aSThomas Huth case ASI_REAL: 1970fcf5ef2aSThomas Huth case ASI_REAL_IO: 1971fcf5ef2aSThomas Huth case ASI_REAL_L: 1972fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1973fcf5ef2aSThomas Huth case ASI_N: 1974fcf5ef2aSThomas Huth case ASI_NL: 1975fcf5ef2aSThomas Huth case ASI_AIUP: 1976fcf5ef2aSThomas Huth case ASI_AIUPL: 1977fcf5ef2aSThomas Huth case ASI_AIUS: 1978fcf5ef2aSThomas Huth case ASI_AIUSL: 1979fcf5ef2aSThomas Huth case ASI_S: 1980fcf5ef2aSThomas Huth case ASI_SL: 1981fcf5ef2aSThomas Huth case ASI_P: 1982fcf5ef2aSThomas Huth case ASI_PL: 1983fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1984fcf5ef2aSThomas Huth break; 1985fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1986fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1987fcf5ef2aSThomas Huth case ASI_TWINX_N: 1988fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1989fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1990fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1991fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1992fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1993fcf5ef2aSThomas Huth case ASI_TWINX_P: 1994fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1995fcf5ef2aSThomas Huth case ASI_TWINX_S: 1996fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1997fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1998fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1999fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2000fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2001fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2002fcf5ef2aSThomas Huth break; 2003fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2004fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2005fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2006fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2007fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2008fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2009fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2010fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2011fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2012fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2013fcf5ef2aSThomas Huth case ASI_BLK_S: 2014fcf5ef2aSThomas Huth case ASI_BLK_SL: 2015fcf5ef2aSThomas Huth case ASI_BLK_P: 2016fcf5ef2aSThomas Huth case ASI_BLK_PL: 2017fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2018fcf5ef2aSThomas Huth break; 2019fcf5ef2aSThomas Huth case ASI_FL8_S: 2020fcf5ef2aSThomas Huth case ASI_FL8_SL: 2021fcf5ef2aSThomas Huth case ASI_FL8_P: 2022fcf5ef2aSThomas Huth case ASI_FL8_PL: 2023fcf5ef2aSThomas Huth memop = MO_UB; 2024fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2025fcf5ef2aSThomas Huth break; 2026fcf5ef2aSThomas Huth case ASI_FL16_S: 2027fcf5ef2aSThomas Huth case ASI_FL16_SL: 2028fcf5ef2aSThomas Huth case ASI_FL16_P: 2029fcf5ef2aSThomas Huth case ASI_FL16_PL: 2030fcf5ef2aSThomas Huth memop = MO_TEUW; 2031fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2032fcf5ef2aSThomas Huth break; 2033fcf5ef2aSThomas Huth } 2034fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2035fcf5ef2aSThomas Huth if (asi & 8) { 2036fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth } 2039fcf5ef2aSThomas Huth #endif 2040fcf5ef2aSThomas Huth 2041fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2042fcf5ef2aSThomas Huth } 2043fcf5ef2aSThomas Huth 2044fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 204514776ab5STony Nguyen int insn, MemOp memop) 2046fcf5ef2aSThomas Huth { 2047fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2048fcf5ef2aSThomas Huth 2049fcf5ef2aSThomas Huth switch (da.type) { 2050fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2051fcf5ef2aSThomas Huth break; 2052fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2053fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2056fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2057316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2058fcf5ef2aSThomas Huth break; 2059fcf5ef2aSThomas Huth default: 2060fcf5ef2aSThomas Huth { 206100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2062316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2063fcf5ef2aSThomas Huth 2064fcf5ef2aSThomas Huth save_state(dc); 2065fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2066ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2067fcf5ef2aSThomas Huth #else 2068fcf5ef2aSThomas Huth { 2069fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2070ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2071fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2072fcf5ef2aSThomas Huth } 2073fcf5ef2aSThomas Huth #endif 2074fcf5ef2aSThomas Huth } 2075fcf5ef2aSThomas Huth break; 2076fcf5ef2aSThomas Huth } 2077fcf5ef2aSThomas Huth } 2078fcf5ef2aSThomas Huth 2079fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 208014776ab5STony Nguyen int insn, MemOp memop) 2081fcf5ef2aSThomas Huth { 2082fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2083fcf5ef2aSThomas Huth 2084fcf5ef2aSThomas Huth switch (da.type) { 2085fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2086fcf5ef2aSThomas Huth break; 2087fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 20883390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2089fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2090fcf5ef2aSThomas Huth break; 20913390537bSArtyom Tarasenko #else 20923390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 20933390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 20943390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 20953390537bSArtyom Tarasenko return; 20963390537bSArtyom Tarasenko } 20973390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 20983390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 20993390537bSArtyom Tarasenko #endif 2100fc0cd867SChen Qun /* fall through */ 2101fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2102fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2103316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2104fcf5ef2aSThomas Huth break; 2105fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2106fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2107fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2108fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2109fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2110fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2111fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2112fcf5ef2aSThomas Huth { 2113fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2114fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 211500ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2116fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2117fcf5ef2aSThomas Huth int i; 2118fcf5ef2aSThomas Huth 2119fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2120fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2121fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2122fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2123fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2124fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2125fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2126fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2127fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2128fcf5ef2aSThomas Huth } 2129fcf5ef2aSThomas Huth } 2130fcf5ef2aSThomas Huth break; 2131fcf5ef2aSThomas Huth #endif 2132fcf5ef2aSThomas Huth default: 2133fcf5ef2aSThomas Huth { 213400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2135316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2136fcf5ef2aSThomas Huth 2137fcf5ef2aSThomas Huth save_state(dc); 2138fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2139ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2140fcf5ef2aSThomas Huth #else 2141fcf5ef2aSThomas Huth { 2142fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2143fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2144ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2145fcf5ef2aSThomas Huth } 2146fcf5ef2aSThomas Huth #endif 2147fcf5ef2aSThomas Huth 2148fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2149fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2150fcf5ef2aSThomas Huth } 2151fcf5ef2aSThomas Huth break; 2152fcf5ef2aSThomas Huth } 2153fcf5ef2aSThomas Huth } 2154fcf5ef2aSThomas Huth 2155fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2156fcf5ef2aSThomas Huth TCGv addr, int insn) 2157fcf5ef2aSThomas Huth { 2158fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2159fcf5ef2aSThomas Huth 2160fcf5ef2aSThomas Huth switch (da.type) { 2161fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2162fcf5ef2aSThomas Huth break; 2163fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2164fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2165fcf5ef2aSThomas Huth break; 2166fcf5ef2aSThomas Huth default: 2167fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2168fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2169fcf5ef2aSThomas Huth break; 2170fcf5ef2aSThomas Huth } 2171fcf5ef2aSThomas Huth } 2172fcf5ef2aSThomas Huth 2173fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2174fcf5ef2aSThomas Huth int insn, int rd) 2175fcf5ef2aSThomas Huth { 2176fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2177fcf5ef2aSThomas Huth TCGv oldv; 2178fcf5ef2aSThomas Huth 2179fcf5ef2aSThomas Huth switch (da.type) { 2180fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2181fcf5ef2aSThomas Huth return; 2182fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2183fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2184fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2185316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2186fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2187fcf5ef2aSThomas Huth break; 2188fcf5ef2aSThomas Huth default: 2189fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2190fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2191fcf5ef2aSThomas Huth break; 2192fcf5ef2aSThomas Huth } 2193fcf5ef2aSThomas Huth } 2194fcf5ef2aSThomas Huth 2195fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2196fcf5ef2aSThomas Huth { 2197fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2198fcf5ef2aSThomas Huth 2199fcf5ef2aSThomas Huth switch (da.type) { 2200fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2201fcf5ef2aSThomas Huth break; 2202fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2203fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2204fcf5ef2aSThomas Huth break; 2205fcf5ef2aSThomas Huth default: 22063db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22073db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2208af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2209ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22103db010c3SRichard Henderson } else { 221100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 221200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22133db010c3SRichard Henderson TCGv_i64 s64, t64; 22143db010c3SRichard Henderson 22153db010c3SRichard Henderson save_state(dc); 22163db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2217ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22183db010c3SRichard Henderson 221900ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2220ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22213db010c3SRichard Henderson 22223db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22233db010c3SRichard Henderson 22243db010c3SRichard Henderson /* End the TB. */ 22253db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22263db010c3SRichard Henderson } 2227fcf5ef2aSThomas Huth break; 2228fcf5ef2aSThomas Huth } 2229fcf5ef2aSThomas Huth } 2230fcf5ef2aSThomas Huth #endif 2231fcf5ef2aSThomas Huth 2232fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2233fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2234fcf5ef2aSThomas Huth int insn, int size, int rd) 2235fcf5ef2aSThomas Huth { 2236fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2237fcf5ef2aSThomas Huth TCGv_i32 d32; 2238fcf5ef2aSThomas Huth TCGv_i64 d64; 2239fcf5ef2aSThomas Huth 2240fcf5ef2aSThomas Huth switch (da.type) { 2241fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2242fcf5ef2aSThomas Huth break; 2243fcf5ef2aSThomas Huth 2244fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2245fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2246fcf5ef2aSThomas Huth switch (size) { 2247fcf5ef2aSThomas Huth case 4: 2248fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2249316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2250fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2251fcf5ef2aSThomas Huth break; 2252fcf5ef2aSThomas Huth case 8: 2253fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2254fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2255fcf5ef2aSThomas Huth break; 2256fcf5ef2aSThomas Huth case 16: 2257fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2258fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2259fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2260fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2261fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2262fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2263fcf5ef2aSThomas Huth break; 2264fcf5ef2aSThomas Huth default: 2265fcf5ef2aSThomas Huth g_assert_not_reached(); 2266fcf5ef2aSThomas Huth } 2267fcf5ef2aSThomas Huth break; 2268fcf5ef2aSThomas Huth 2269fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2270fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2271fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 227214776ab5STony Nguyen MemOp memop; 2273fcf5ef2aSThomas Huth TCGv eight; 2274fcf5ef2aSThomas Huth int i; 2275fcf5ef2aSThomas Huth 2276fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2277fcf5ef2aSThomas Huth 2278fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2279fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 228000ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2281fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2282fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2283fcf5ef2aSThomas Huth da.mem_idx, memop); 2284fcf5ef2aSThomas Huth if (i == 7) { 2285fcf5ef2aSThomas Huth break; 2286fcf5ef2aSThomas Huth } 2287fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2288fcf5ef2aSThomas Huth memop = da.memop; 2289fcf5ef2aSThomas Huth } 2290fcf5ef2aSThomas Huth } else { 2291fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2292fcf5ef2aSThomas Huth } 2293fcf5ef2aSThomas Huth break; 2294fcf5ef2aSThomas Huth 2295fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2296fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2297fcf5ef2aSThomas Huth if (size == 8) { 2298fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2299316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2300316b6783SRichard Henderson da.memop | MO_ALIGN); 2301fcf5ef2aSThomas Huth } else { 2302fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2303fcf5ef2aSThomas Huth } 2304fcf5ef2aSThomas Huth break; 2305fcf5ef2aSThomas Huth 2306fcf5ef2aSThomas Huth default: 2307fcf5ef2aSThomas Huth { 230800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2309316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2310fcf5ef2aSThomas Huth 2311fcf5ef2aSThomas Huth save_state(dc); 2312fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2313fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2314fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2315fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2316fcf5ef2aSThomas Huth switch (size) { 2317fcf5ef2aSThomas Huth case 4: 2318fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2319ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2320fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2321fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2322fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2323fcf5ef2aSThomas Huth break; 2324fcf5ef2aSThomas Huth case 8: 2325ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2326fcf5ef2aSThomas Huth break; 2327fcf5ef2aSThomas Huth case 16: 2328fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2329ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2330fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2331ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2332fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2333fcf5ef2aSThomas Huth break; 2334fcf5ef2aSThomas Huth default: 2335fcf5ef2aSThomas Huth g_assert_not_reached(); 2336fcf5ef2aSThomas Huth } 2337fcf5ef2aSThomas Huth } 2338fcf5ef2aSThomas Huth break; 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth } 2341fcf5ef2aSThomas Huth 2342fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2343fcf5ef2aSThomas Huth int insn, int size, int rd) 2344fcf5ef2aSThomas Huth { 2345fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2346fcf5ef2aSThomas Huth TCGv_i32 d32; 2347fcf5ef2aSThomas Huth 2348fcf5ef2aSThomas Huth switch (da.type) { 2349fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2350fcf5ef2aSThomas Huth break; 2351fcf5ef2aSThomas Huth 2352fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2353fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2354fcf5ef2aSThomas Huth switch (size) { 2355fcf5ef2aSThomas Huth case 4: 2356fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2357316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2358fcf5ef2aSThomas Huth break; 2359fcf5ef2aSThomas Huth case 8: 2360fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2361fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2362fcf5ef2aSThomas Huth break; 2363fcf5ef2aSThomas Huth case 16: 2364fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2365fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2366fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2367fcf5ef2aSThomas Huth having to probe the second page before performing the first 2368fcf5ef2aSThomas Huth write. */ 2369fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2370fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2371fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2372fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2373fcf5ef2aSThomas Huth break; 2374fcf5ef2aSThomas Huth default: 2375fcf5ef2aSThomas Huth g_assert_not_reached(); 2376fcf5ef2aSThomas Huth } 2377fcf5ef2aSThomas Huth break; 2378fcf5ef2aSThomas Huth 2379fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2380fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2381fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 238214776ab5STony Nguyen MemOp memop; 2383fcf5ef2aSThomas Huth TCGv eight; 2384fcf5ef2aSThomas Huth int i; 2385fcf5ef2aSThomas Huth 2386fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2387fcf5ef2aSThomas Huth 2388fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2389fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 239000ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2391fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2392fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2393fcf5ef2aSThomas Huth da.mem_idx, memop); 2394fcf5ef2aSThomas Huth if (i == 7) { 2395fcf5ef2aSThomas Huth break; 2396fcf5ef2aSThomas Huth } 2397fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2398fcf5ef2aSThomas Huth memop = da.memop; 2399fcf5ef2aSThomas Huth } 2400fcf5ef2aSThomas Huth } else { 2401fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2402fcf5ef2aSThomas Huth } 2403fcf5ef2aSThomas Huth break; 2404fcf5ef2aSThomas Huth 2405fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2406fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2407fcf5ef2aSThomas Huth if (size == 8) { 2408fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2409316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2410316b6783SRichard Henderson da.memop | MO_ALIGN); 2411fcf5ef2aSThomas Huth } else { 2412fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2413fcf5ef2aSThomas Huth } 2414fcf5ef2aSThomas Huth break; 2415fcf5ef2aSThomas Huth 2416fcf5ef2aSThomas Huth default: 2417fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2418fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2419fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2420fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2421fcf5ef2aSThomas Huth break; 2422fcf5ef2aSThomas Huth } 2423fcf5ef2aSThomas Huth } 2424fcf5ef2aSThomas Huth 2425fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2426fcf5ef2aSThomas Huth { 2427fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2428fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2429fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2430fcf5ef2aSThomas Huth 2431fcf5ef2aSThomas Huth switch (da.type) { 2432fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2433fcf5ef2aSThomas Huth return; 2434fcf5ef2aSThomas Huth 2435fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2436fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2437fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2438fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2439fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2440fcf5ef2aSThomas Huth break; 2441fcf5ef2aSThomas Huth 2442fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2443fcf5ef2aSThomas Huth { 2444fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2445fcf5ef2aSThomas Huth 2446fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2447316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2448fcf5ef2aSThomas Huth 2449fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2450fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2451fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2452fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2453fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2454fcf5ef2aSThomas Huth } else { 2455fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2456fcf5ef2aSThomas Huth } 2457fcf5ef2aSThomas Huth } 2458fcf5ef2aSThomas Huth break; 2459fcf5ef2aSThomas Huth 2460fcf5ef2aSThomas Huth default: 2461fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2462fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2463fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2464fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2465fcf5ef2aSThomas Huth { 246600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 246700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2468fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2469fcf5ef2aSThomas Huth 2470fcf5ef2aSThomas Huth save_state(dc); 2471ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2472fcf5ef2aSThomas Huth 2473fcf5ef2aSThomas Huth /* See above. */ 2474fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2475fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2476fcf5ef2aSThomas Huth } else { 2477fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2478fcf5ef2aSThomas Huth } 2479fcf5ef2aSThomas Huth } 2480fcf5ef2aSThomas Huth break; 2481fcf5ef2aSThomas Huth } 2482fcf5ef2aSThomas Huth 2483fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2484fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth 2487fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2488fcf5ef2aSThomas Huth int insn, int rd) 2489fcf5ef2aSThomas Huth { 2490fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2491fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2492fcf5ef2aSThomas Huth 2493fcf5ef2aSThomas Huth switch (da.type) { 2494fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2495fcf5ef2aSThomas Huth break; 2496fcf5ef2aSThomas Huth 2497fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2498fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2499fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2500fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2501fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2502fcf5ef2aSThomas Huth break; 2503fcf5ef2aSThomas Huth 2504fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2505fcf5ef2aSThomas Huth { 2506fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2507fcf5ef2aSThomas Huth 2508fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2509fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2510fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2511fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2512fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2513fcf5ef2aSThomas Huth } else { 2514fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2515fcf5ef2aSThomas Huth } 2516fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2517316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2518fcf5ef2aSThomas Huth } 2519fcf5ef2aSThomas Huth break; 2520fcf5ef2aSThomas Huth 2521fcf5ef2aSThomas Huth default: 2522fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2523fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2524fcf5ef2aSThomas Huth { 252500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 252600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2527fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2528fcf5ef2aSThomas Huth 2529fcf5ef2aSThomas Huth /* See above. */ 2530fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2531fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2532fcf5ef2aSThomas Huth } else { 2533fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2534fcf5ef2aSThomas Huth } 2535fcf5ef2aSThomas Huth 2536fcf5ef2aSThomas Huth save_state(dc); 2537ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2538fcf5ef2aSThomas Huth } 2539fcf5ef2aSThomas Huth break; 2540fcf5ef2aSThomas Huth } 2541fcf5ef2aSThomas Huth } 2542fcf5ef2aSThomas Huth 2543fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2544fcf5ef2aSThomas Huth int insn, int rd) 2545fcf5ef2aSThomas Huth { 2546fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2547fcf5ef2aSThomas Huth TCGv oldv; 2548fcf5ef2aSThomas Huth 2549fcf5ef2aSThomas Huth switch (da.type) { 2550fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2551fcf5ef2aSThomas Huth return; 2552fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2553fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2554fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2555316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2556fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2557fcf5ef2aSThomas Huth break; 2558fcf5ef2aSThomas Huth default: 2559fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2560fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2561fcf5ef2aSThomas Huth break; 2562fcf5ef2aSThomas Huth } 2563fcf5ef2aSThomas Huth } 2564fcf5ef2aSThomas Huth 2565fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2566fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2567fcf5ef2aSThomas Huth { 2568fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2569fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2570fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2571fcf5ef2aSThomas Huth are unchanged. */ 2572fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2573fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2574fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2575fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2576fcf5ef2aSThomas Huth 2577fcf5ef2aSThomas Huth switch (da.type) { 2578fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2579fcf5ef2aSThomas Huth return; 2580fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2581fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2582316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2583fcf5ef2aSThomas Huth break; 2584fcf5ef2aSThomas Huth default: 2585fcf5ef2aSThomas Huth { 258600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 258700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2588fcf5ef2aSThomas Huth 2589fcf5ef2aSThomas Huth save_state(dc); 2590ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2591fcf5ef2aSThomas Huth } 2592fcf5ef2aSThomas Huth break; 2593fcf5ef2aSThomas Huth } 2594fcf5ef2aSThomas Huth 2595fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2596fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2597fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2598fcf5ef2aSThomas Huth } 2599fcf5ef2aSThomas Huth 2600fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2601fcf5ef2aSThomas Huth int insn, int rd) 2602fcf5ef2aSThomas Huth { 2603fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2604fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2605fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2606fcf5ef2aSThomas Huth 2607fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2608fcf5ef2aSThomas Huth 2609fcf5ef2aSThomas Huth switch (da.type) { 2610fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2611fcf5ef2aSThomas Huth break; 2612fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2613fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2614316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2615fcf5ef2aSThomas Huth break; 2616fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2617fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2618fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2619fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2620fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2621fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2622fcf5ef2aSThomas Huth { 2623fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 262400ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2625fcf5ef2aSThomas Huth int i; 2626fcf5ef2aSThomas Huth 2627fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2628fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2629fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2630fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2631fcf5ef2aSThomas Huth } 2632fcf5ef2aSThomas Huth } 2633fcf5ef2aSThomas Huth break; 2634fcf5ef2aSThomas Huth default: 2635fcf5ef2aSThomas Huth { 263600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 263700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2638fcf5ef2aSThomas Huth 2639fcf5ef2aSThomas Huth save_state(dc); 2640ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2641fcf5ef2aSThomas Huth } 2642fcf5ef2aSThomas Huth break; 2643fcf5ef2aSThomas Huth } 2644fcf5ef2aSThomas Huth } 2645fcf5ef2aSThomas Huth #endif 2646fcf5ef2aSThomas Huth 2647fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2648fcf5ef2aSThomas Huth { 2649fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2650fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2651fcf5ef2aSThomas Huth } 2652fcf5ef2aSThomas Huth 2653fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2654fcf5ef2aSThomas Huth { 2655fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2656fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 265752123f14SRichard Henderson TCGv t = tcg_temp_new(); 2658fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2659fcf5ef2aSThomas Huth return t; 2660fcf5ef2aSThomas Huth } else { /* register */ 2661fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2662fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2663fcf5ef2aSThomas Huth } 2664fcf5ef2aSThomas Huth } 2665fcf5ef2aSThomas Huth 2666fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2667fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2668fcf5ef2aSThomas Huth { 2669fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2670fcf5ef2aSThomas Huth 2671fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2672fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2673fcf5ef2aSThomas Huth the later. */ 2674fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2675fcf5ef2aSThomas Huth if (cmp->is_bool) { 2676fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2677fcf5ef2aSThomas Huth } else { 2678fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2679fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2680fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2681fcf5ef2aSThomas Huth } 2682fcf5ef2aSThomas Huth 2683fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2684fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2685fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 268600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2687fcf5ef2aSThomas Huth 2688fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2689fcf5ef2aSThomas Huth 2690fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2691fcf5ef2aSThomas Huth } 2692fcf5ef2aSThomas Huth 2693fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2694fcf5ef2aSThomas Huth { 2695fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2696fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2697fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2698fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2699fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2700fcf5ef2aSThomas Huth } 2701fcf5ef2aSThomas Huth 2702fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2703fcf5ef2aSThomas Huth { 2704fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2705fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2706fcf5ef2aSThomas Huth 2707fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2708fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2709fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2710fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2713fcf5ef2aSThomas Huth } 2714fcf5ef2aSThomas Huth 27155d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2716fcf5ef2aSThomas Huth { 2717fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2718fcf5ef2aSThomas Huth 2719fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2720ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2721fcf5ef2aSThomas Huth 2722fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2723fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2724fcf5ef2aSThomas Huth 2725fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2726fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2727ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2728fcf5ef2aSThomas Huth 2729fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2730fcf5ef2aSThomas Huth { 2731fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2732fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2733fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2734fcf5ef2aSThomas Huth } 2735fcf5ef2aSThomas Huth } 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2738fcf5ef2aSThomas Huth int width, bool cc, bool left) 2739fcf5ef2aSThomas Huth { 2740905a83deSRichard Henderson TCGv lo1, lo2; 2741fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2742fcf5ef2aSThomas Huth int shift, imask, omask; 2743fcf5ef2aSThomas Huth 2744fcf5ef2aSThomas Huth if (cc) { 2745fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2746fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2747fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2748fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2749fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2750fcf5ef2aSThomas Huth } 2751fcf5ef2aSThomas Huth 2752fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2753fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2754fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2755fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2756fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2757fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2758fcf5ef2aSThomas Huth the value we're looking for. */ 2759fcf5ef2aSThomas Huth switch (width) { 2760fcf5ef2aSThomas Huth case 8: 2761fcf5ef2aSThomas Huth imask = 0x7; 2762fcf5ef2aSThomas Huth shift = 3; 2763fcf5ef2aSThomas Huth omask = 0xff; 2764fcf5ef2aSThomas Huth if (left) { 2765fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2766fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2767fcf5ef2aSThomas Huth } else { 2768fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2769fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2770fcf5ef2aSThomas Huth } 2771fcf5ef2aSThomas Huth break; 2772fcf5ef2aSThomas Huth case 16: 2773fcf5ef2aSThomas Huth imask = 0x6; 2774fcf5ef2aSThomas Huth shift = 1; 2775fcf5ef2aSThomas Huth omask = 0xf; 2776fcf5ef2aSThomas Huth if (left) { 2777fcf5ef2aSThomas Huth tabl = 0x8cef; 2778fcf5ef2aSThomas Huth tabr = 0xf731; 2779fcf5ef2aSThomas Huth } else { 2780fcf5ef2aSThomas Huth tabl = 0x137f; 2781fcf5ef2aSThomas Huth tabr = 0xfec8; 2782fcf5ef2aSThomas Huth } 2783fcf5ef2aSThomas Huth break; 2784fcf5ef2aSThomas Huth case 32: 2785fcf5ef2aSThomas Huth imask = 0x4; 2786fcf5ef2aSThomas Huth shift = 0; 2787fcf5ef2aSThomas Huth omask = 0x3; 2788fcf5ef2aSThomas Huth if (left) { 2789fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2790fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2791fcf5ef2aSThomas Huth } else { 2792fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2793fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2794fcf5ef2aSThomas Huth } 2795fcf5ef2aSThomas Huth break; 2796fcf5ef2aSThomas Huth default: 2797fcf5ef2aSThomas Huth abort(); 2798fcf5ef2aSThomas Huth } 2799fcf5ef2aSThomas Huth 2800fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2801fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2802fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2803fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2804fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2805fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2806fcf5ef2aSThomas Huth 2807905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2808905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2809e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2810fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2811fcf5ef2aSThomas Huth 2812fcf5ef2aSThomas Huth amask = -8; 2813fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2814fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2815fcf5ef2aSThomas Huth } 2816fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2817fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2818fcf5ef2aSThomas Huth 2819e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2820e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2821e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2822fcf5ef2aSThomas Huth } 2823fcf5ef2aSThomas Huth 2824fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2825fcf5ef2aSThomas Huth { 2826fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2827fcf5ef2aSThomas Huth 2828fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2829fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2830fcf5ef2aSThomas Huth if (left) { 2831fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2832fcf5ef2aSThomas Huth } 2833fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2834fcf5ef2aSThomas Huth } 2835fcf5ef2aSThomas Huth 2836fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2837fcf5ef2aSThomas Huth { 2838fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2839fcf5ef2aSThomas Huth 2840fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2841fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2842fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2843fcf5ef2aSThomas Huth 2844fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2845fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2846fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2847fcf5ef2aSThomas Huth 2848fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2849fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2850fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2851fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2852fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2853fcf5ef2aSThomas Huth 2854fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2855fcf5ef2aSThomas Huth } 2856fcf5ef2aSThomas Huth #endif 2857fcf5ef2aSThomas Huth 2858878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2859878cc677SRichard Henderson #include "decode-insns.c.inc" 2860878cc677SRichard Henderson 2861878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2862878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2863878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2864878cc677SRichard Henderson 2865878cc677SRichard Henderson #define avail_ALL(C) true 2866878cc677SRichard Henderson #ifdef TARGET_SPARC64 2867878cc677SRichard Henderson # define avail_32(C) false 2868af25071cSRichard Henderson # define avail_ASR17(C) false 2869878cc677SRichard Henderson # define avail_64(C) true 28705d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2871af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2872878cc677SRichard Henderson #else 2873878cc677SRichard Henderson # define avail_32(C) true 2874af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2875878cc677SRichard Henderson # define avail_64(C) false 28765d617bfbSRichard Henderson # define avail_GL(C) false 2877af25071cSRichard Henderson # define avail_HYPV(C) false 2878878cc677SRichard Henderson #endif 2879878cc677SRichard Henderson 2880878cc677SRichard Henderson /* Default case for non jump instructions. */ 2881878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2882878cc677SRichard Henderson { 2883878cc677SRichard Henderson if (dc->npc & 3) { 2884878cc677SRichard Henderson switch (dc->npc) { 2885878cc677SRichard Henderson case DYNAMIC_PC: 2886878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2887878cc677SRichard Henderson dc->pc = dc->npc; 2888878cc677SRichard Henderson gen_op_next_insn(); 2889878cc677SRichard Henderson break; 2890878cc677SRichard Henderson case JUMP_PC: 2891878cc677SRichard Henderson /* we can do a static jump */ 2892878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2893878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2894878cc677SRichard Henderson break; 2895878cc677SRichard Henderson default: 2896878cc677SRichard Henderson g_assert_not_reached(); 2897878cc677SRichard Henderson } 2898878cc677SRichard Henderson } else { 2899878cc677SRichard Henderson dc->pc = dc->npc; 2900878cc677SRichard Henderson dc->npc = dc->npc + 4; 2901878cc677SRichard Henderson } 2902878cc677SRichard Henderson return true; 2903878cc677SRichard Henderson } 2904878cc677SRichard Henderson 29056d2a0768SRichard Henderson /* 29066d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29076d2a0768SRichard Henderson */ 29086d2a0768SRichard Henderson 2909276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2910276567aaSRichard Henderson { 2911276567aaSRichard Henderson if (annul) { 2912276567aaSRichard Henderson dc->pc = dc->npc + 4; 2913276567aaSRichard Henderson dc->npc = dc->pc + 4; 2914276567aaSRichard Henderson } else { 2915276567aaSRichard Henderson dc->pc = dc->npc; 2916276567aaSRichard Henderson dc->npc = dc->pc + 4; 2917276567aaSRichard Henderson } 2918276567aaSRichard Henderson return true; 2919276567aaSRichard Henderson } 2920276567aaSRichard Henderson 2921276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2922276567aaSRichard Henderson target_ulong dest) 2923276567aaSRichard Henderson { 2924276567aaSRichard Henderson if (annul) { 2925276567aaSRichard Henderson dc->pc = dest; 2926276567aaSRichard Henderson dc->npc = dest + 4; 2927276567aaSRichard Henderson } else { 2928276567aaSRichard Henderson dc->pc = dc->npc; 2929276567aaSRichard Henderson dc->npc = dest; 2930276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2931276567aaSRichard Henderson } 2932276567aaSRichard Henderson return true; 2933276567aaSRichard Henderson } 2934276567aaSRichard Henderson 29359d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29369d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2937276567aaSRichard Henderson { 29386b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29396b3e4cc6SRichard Henderson 2940276567aaSRichard Henderson if (annul) { 29416b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29426b3e4cc6SRichard Henderson 29439d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29446b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29456b3e4cc6SRichard Henderson gen_set_label(l1); 29466b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29476b3e4cc6SRichard Henderson 29486b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2949276567aaSRichard Henderson } else { 29506b3e4cc6SRichard Henderson if (npc & 3) { 29516b3e4cc6SRichard Henderson switch (npc) { 29526b3e4cc6SRichard Henderson case DYNAMIC_PC: 29536b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29546b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29556b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29569d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29579d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29586b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29596b3e4cc6SRichard Henderson dc->pc = npc; 29606b3e4cc6SRichard Henderson break; 29616b3e4cc6SRichard Henderson default: 29626b3e4cc6SRichard Henderson g_assert_not_reached(); 29636b3e4cc6SRichard Henderson } 29646b3e4cc6SRichard Henderson } else { 29656b3e4cc6SRichard Henderson dc->pc = npc; 29666b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29676b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29686b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29699d4e2bc7SRichard Henderson if (cmp->is_bool) { 29709d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29719d4e2bc7SRichard Henderson } else { 29729d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29739d4e2bc7SRichard Henderson } 29746b3e4cc6SRichard Henderson } 2975276567aaSRichard Henderson } 2976276567aaSRichard Henderson return true; 2977276567aaSRichard Henderson } 2978276567aaSRichard Henderson 2979af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2980af25071cSRichard Henderson { 2981af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2982af25071cSRichard Henderson return true; 2983af25071cSRichard Henderson } 2984af25071cSRichard Henderson 2985276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2986276567aaSRichard Henderson { 2987276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29881ea9c62aSRichard Henderson DisasCompare cmp; 2989276567aaSRichard Henderson 2990276567aaSRichard Henderson switch (a->cond) { 2991276567aaSRichard Henderson case 0x0: 2992276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2993276567aaSRichard Henderson case 0x8: 2994276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2995276567aaSRichard Henderson default: 2996276567aaSRichard Henderson flush_cond(dc); 29971ea9c62aSRichard Henderson 29981ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29999d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3000276567aaSRichard Henderson } 3001276567aaSRichard Henderson } 3002276567aaSRichard Henderson 3003276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3004276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3005276567aaSRichard Henderson 300645196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 300745196ea4SRichard Henderson { 300845196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3009d5471936SRichard Henderson DisasCompare cmp; 301045196ea4SRichard Henderson 301145196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 301245196ea4SRichard Henderson return true; 301345196ea4SRichard Henderson } 301445196ea4SRichard Henderson switch (a->cond) { 301545196ea4SRichard Henderson case 0x0: 301645196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 301745196ea4SRichard Henderson case 0x8: 301845196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 301945196ea4SRichard Henderson default: 302045196ea4SRichard Henderson flush_cond(dc); 3021d5471936SRichard Henderson 3022d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30239d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 302445196ea4SRichard Henderson } 302545196ea4SRichard Henderson } 302645196ea4SRichard Henderson 302745196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 302845196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 302945196ea4SRichard Henderson 3030ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3031ab9ffe98SRichard Henderson { 3032ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3033ab9ffe98SRichard Henderson DisasCompare cmp; 3034ab9ffe98SRichard Henderson 3035ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3036ab9ffe98SRichard Henderson return false; 3037ab9ffe98SRichard Henderson } 3038ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3039ab9ffe98SRichard Henderson return false; 3040ab9ffe98SRichard Henderson } 3041ab9ffe98SRichard Henderson 3042ab9ffe98SRichard Henderson flush_cond(dc); 3043ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30449d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3045ab9ffe98SRichard Henderson } 3046ab9ffe98SRichard Henderson 304723ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 304823ada1b1SRichard Henderson { 304923ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 305023ada1b1SRichard Henderson 305123ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 305223ada1b1SRichard Henderson gen_mov_pc_npc(dc); 305323ada1b1SRichard Henderson dc->npc = target; 305423ada1b1SRichard Henderson return true; 305523ada1b1SRichard Henderson } 305623ada1b1SRichard Henderson 305745196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 305845196ea4SRichard Henderson { 305945196ea4SRichard Henderson /* 306045196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 306145196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 306245196ea4SRichard Henderson */ 306345196ea4SRichard Henderson #ifdef TARGET_SPARC64 306445196ea4SRichard Henderson return false; 306545196ea4SRichard Henderson #else 306645196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 306745196ea4SRichard Henderson return true; 306845196ea4SRichard Henderson #endif 306945196ea4SRichard Henderson } 307045196ea4SRichard Henderson 30716d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30726d2a0768SRichard Henderson { 30736d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30746d2a0768SRichard Henderson if (a->rd) { 30756d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30766d2a0768SRichard Henderson } 30776d2a0768SRichard Henderson return advance_pc(dc); 30786d2a0768SRichard Henderson } 30796d2a0768SRichard Henderson 308030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 308130376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 308230376636SRichard Henderson { 308330376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 308430376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 308530376636SRichard Henderson DisasCompare cmp; 308630376636SRichard Henderson TCGLabel *lab; 308730376636SRichard Henderson TCGv_i32 trap; 308830376636SRichard Henderson 308930376636SRichard Henderson /* Trap never. */ 309030376636SRichard Henderson if (cond == 0) { 309130376636SRichard Henderson return advance_pc(dc); 309230376636SRichard Henderson } 309330376636SRichard Henderson 309430376636SRichard Henderson /* 309530376636SRichard Henderson * Immediate traps are the most common case. Since this value is 309630376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 309730376636SRichard Henderson */ 309830376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 309930376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 310030376636SRichard Henderson } else { 310130376636SRichard Henderson trap = tcg_temp_new_i32(); 310230376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 310330376636SRichard Henderson if (imm) { 310430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 310530376636SRichard Henderson } else { 310630376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 310730376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 310830376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 310930376636SRichard Henderson } 311030376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 311130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 311230376636SRichard Henderson } 311330376636SRichard Henderson 311430376636SRichard Henderson /* Trap always. */ 311530376636SRichard Henderson if (cond == 8) { 311630376636SRichard Henderson save_state(dc); 311730376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 311830376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 311930376636SRichard Henderson return true; 312030376636SRichard Henderson } 312130376636SRichard Henderson 312230376636SRichard Henderson /* Conditional trap. */ 312330376636SRichard Henderson flush_cond(dc); 312430376636SRichard Henderson lab = delay_exceptionv(dc, trap); 312530376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 312630376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 312730376636SRichard Henderson 312830376636SRichard Henderson return advance_pc(dc); 312930376636SRichard Henderson } 313030376636SRichard Henderson 313130376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 313230376636SRichard Henderson { 313330376636SRichard Henderson if (avail_32(dc) && a->cc) { 313430376636SRichard Henderson return false; 313530376636SRichard Henderson } 313630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 313730376636SRichard Henderson } 313830376636SRichard Henderson 313930376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 314030376636SRichard Henderson { 314130376636SRichard Henderson if (avail_64(dc)) { 314230376636SRichard Henderson return false; 314330376636SRichard Henderson } 314430376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 314530376636SRichard Henderson } 314630376636SRichard Henderson 314730376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 314830376636SRichard Henderson { 314930376636SRichard Henderson if (avail_32(dc)) { 315030376636SRichard Henderson return false; 315130376636SRichard Henderson } 315230376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 315330376636SRichard Henderson } 315430376636SRichard Henderson 3155af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3156af25071cSRichard Henderson { 3157af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3158af25071cSRichard Henderson return advance_pc(dc); 3159af25071cSRichard Henderson } 3160af25071cSRichard Henderson 3161af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3162af25071cSRichard Henderson { 3163af25071cSRichard Henderson if (avail_32(dc)) { 3164af25071cSRichard Henderson return false; 3165af25071cSRichard Henderson } 3166af25071cSRichard Henderson if (a->mmask) { 3167af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3168af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3169af25071cSRichard Henderson } 3170af25071cSRichard Henderson if (a->cmask) { 3171af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3172af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3173af25071cSRichard Henderson } 3174af25071cSRichard Henderson return advance_pc(dc); 3175af25071cSRichard Henderson } 3176af25071cSRichard Henderson 3177af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3178af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3179af25071cSRichard Henderson { 3180af25071cSRichard Henderson if (!priv) { 3181af25071cSRichard Henderson return raise_priv(dc); 3182af25071cSRichard Henderson } 3183af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3184af25071cSRichard Henderson return advance_pc(dc); 3185af25071cSRichard Henderson } 3186af25071cSRichard Henderson 3187af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3188af25071cSRichard Henderson { 3189af25071cSRichard Henderson return cpu_y; 3190af25071cSRichard Henderson } 3191af25071cSRichard Henderson 3192af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3193af25071cSRichard Henderson { 3194af25071cSRichard Henderson /* 3195af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3196af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3197af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3198af25071cSRichard Henderson */ 3199af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3200af25071cSRichard Henderson return false; 3201af25071cSRichard Henderson } 3202af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3203af25071cSRichard Henderson } 3204af25071cSRichard Henderson 3205af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3206af25071cSRichard Henderson { 3207af25071cSRichard Henderson uint32_t val; 3208af25071cSRichard Henderson 3209af25071cSRichard Henderson /* 3210af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3211af25071cSRichard Henderson * some of which are writable. 3212af25071cSRichard Henderson */ 3213af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3214af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3215af25071cSRichard Henderson 3216af25071cSRichard Henderson return tcg_constant_tl(val); 3217af25071cSRichard Henderson } 3218af25071cSRichard Henderson 3219af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3220af25071cSRichard Henderson 3221af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3222af25071cSRichard Henderson { 3223af25071cSRichard Henderson update_psr(dc); 3224af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3225af25071cSRichard Henderson return dst; 3226af25071cSRichard Henderson } 3227af25071cSRichard Henderson 3228af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3229af25071cSRichard Henderson 3230af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3231af25071cSRichard Henderson { 3232af25071cSRichard Henderson #ifdef TARGET_SPARC64 3233af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3234af25071cSRichard Henderson #else 3235af25071cSRichard Henderson qemu_build_not_reached(); 3236af25071cSRichard Henderson #endif 3237af25071cSRichard Henderson } 3238af25071cSRichard Henderson 3239af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3240af25071cSRichard Henderson 3241af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3242af25071cSRichard Henderson { 3243af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3244af25071cSRichard Henderson 3245af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3246af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3247af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3248af25071cSRichard Henderson } 3249af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3250af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3251af25071cSRichard Henderson return dst; 3252af25071cSRichard Henderson } 3253af25071cSRichard Henderson 3254af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3255af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3256af25071cSRichard Henderson 3257af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3258af25071cSRichard Henderson { 3259af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3260af25071cSRichard Henderson } 3261af25071cSRichard Henderson 3262af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3263af25071cSRichard Henderson 3264af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3265af25071cSRichard Henderson { 3266af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3267af25071cSRichard Henderson return dst; 3268af25071cSRichard Henderson } 3269af25071cSRichard Henderson 3270af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3271af25071cSRichard Henderson 3272af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3273af25071cSRichard Henderson { 3274af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3275af25071cSRichard Henderson return cpu_gsr; 3276af25071cSRichard Henderson } 3277af25071cSRichard Henderson 3278af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3279af25071cSRichard Henderson 3280af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3281af25071cSRichard Henderson { 3282af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3283af25071cSRichard Henderson return dst; 3284af25071cSRichard Henderson } 3285af25071cSRichard Henderson 3286af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3287af25071cSRichard Henderson 3288af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3289af25071cSRichard Henderson { 3290af25071cSRichard Henderson return cpu_tick_cmpr; 3291af25071cSRichard Henderson } 3292af25071cSRichard Henderson 3293af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3294af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3295af25071cSRichard Henderson 3296af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3297af25071cSRichard Henderson { 3298af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3299af25071cSRichard Henderson 3300af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3301af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3302af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3303af25071cSRichard Henderson } 3304af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3305af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3306af25071cSRichard Henderson return dst; 3307af25071cSRichard Henderson } 3308af25071cSRichard Henderson 3309af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3310af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3311af25071cSRichard Henderson 3312af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3313af25071cSRichard Henderson { 3314af25071cSRichard Henderson return cpu_stick_cmpr; 3315af25071cSRichard Henderson } 3316af25071cSRichard Henderson 3317af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3318af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3319af25071cSRichard Henderson 3320af25071cSRichard Henderson /* 3321af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3322af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3323af25071cSRichard Henderson * this ASR as impl. dep 3324af25071cSRichard Henderson */ 3325af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3326af25071cSRichard Henderson { 3327af25071cSRichard Henderson return tcg_constant_tl(1); 3328af25071cSRichard Henderson } 3329af25071cSRichard Henderson 3330af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3331af25071cSRichard Henderson 3332668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3333668bb9b7SRichard Henderson { 3334668bb9b7SRichard Henderson update_psr(dc); 3335668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3336668bb9b7SRichard Henderson return dst; 3337668bb9b7SRichard Henderson } 3338668bb9b7SRichard Henderson 3339668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3340668bb9b7SRichard Henderson 3341668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3342668bb9b7SRichard Henderson { 3343668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3344668bb9b7SRichard Henderson return dst; 3345668bb9b7SRichard Henderson } 3346668bb9b7SRichard Henderson 3347668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3348668bb9b7SRichard Henderson 3349668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3350668bb9b7SRichard Henderson { 3351668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3352668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3353668bb9b7SRichard Henderson 3354668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3355668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3356668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3357668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3358668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3359668bb9b7SRichard Henderson 3360668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3361668bb9b7SRichard Henderson return dst; 3362668bb9b7SRichard Henderson } 3363668bb9b7SRichard Henderson 3364668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3365668bb9b7SRichard Henderson 3366668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3367668bb9b7SRichard Henderson { 3368668bb9b7SRichard Henderson return cpu_hintp; 3369668bb9b7SRichard Henderson } 3370668bb9b7SRichard Henderson 3371668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3372668bb9b7SRichard Henderson 3373668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3374668bb9b7SRichard Henderson { 3375668bb9b7SRichard Henderson return cpu_htba; 3376668bb9b7SRichard Henderson } 3377668bb9b7SRichard Henderson 3378668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3379668bb9b7SRichard Henderson 3380668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3381668bb9b7SRichard Henderson { 3382668bb9b7SRichard Henderson return cpu_hver; 3383668bb9b7SRichard Henderson } 3384668bb9b7SRichard Henderson 3385668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3386668bb9b7SRichard Henderson 3387668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3388668bb9b7SRichard Henderson { 3389668bb9b7SRichard Henderson return cpu_hstick_cmpr; 3390668bb9b7SRichard Henderson } 3391668bb9b7SRichard Henderson 3392668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3393668bb9b7SRichard Henderson do_rdhstick_cmpr) 3394668bb9b7SRichard Henderson 33955d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33965d617bfbSRichard Henderson { 33975d617bfbSRichard Henderson return cpu_wim; 33985d617bfbSRichard Henderson } 33995d617bfbSRichard Henderson 34005d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34015d617bfbSRichard Henderson 34025d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34035d617bfbSRichard Henderson { 34045d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34055d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34065d617bfbSRichard Henderson 34075d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34085d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 34095d617bfbSRichard Henderson return dst; 34105d617bfbSRichard Henderson #else 34115d617bfbSRichard Henderson qemu_build_not_reached(); 34125d617bfbSRichard Henderson #endif 34135d617bfbSRichard Henderson } 34145d617bfbSRichard Henderson 34155d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 34165d617bfbSRichard Henderson 34175d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 34185d617bfbSRichard Henderson { 34195d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34205d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34215d617bfbSRichard Henderson 34225d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34235d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 34245d617bfbSRichard Henderson return dst; 34255d617bfbSRichard Henderson #else 34265d617bfbSRichard Henderson qemu_build_not_reached(); 34275d617bfbSRichard Henderson #endif 34285d617bfbSRichard Henderson } 34295d617bfbSRichard Henderson 34305d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34315d617bfbSRichard Henderson 34325d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 34335d617bfbSRichard Henderson { 34345d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34355d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34365d617bfbSRichard Henderson 34375d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34385d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 34395d617bfbSRichard Henderson return dst; 34405d617bfbSRichard Henderson #else 34415d617bfbSRichard Henderson qemu_build_not_reached(); 34425d617bfbSRichard Henderson #endif 34435d617bfbSRichard Henderson } 34445d617bfbSRichard Henderson 34455d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34465d617bfbSRichard Henderson 34475d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34485d617bfbSRichard Henderson { 34495d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34505d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34515d617bfbSRichard Henderson 34525d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34535d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34545d617bfbSRichard Henderson return dst; 34555d617bfbSRichard Henderson #else 34565d617bfbSRichard Henderson qemu_build_not_reached(); 34575d617bfbSRichard Henderson #endif 34585d617bfbSRichard Henderson } 34595d617bfbSRichard Henderson 34605d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34615d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34625d617bfbSRichard Henderson 34635d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34645d617bfbSRichard Henderson { 34655d617bfbSRichard Henderson return cpu_tbr; 34665d617bfbSRichard Henderson } 34675d617bfbSRichard Henderson 3468*e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34695d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34705d617bfbSRichard Henderson 34715d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34725d617bfbSRichard Henderson { 34735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34745d617bfbSRichard Henderson return dst; 34755d617bfbSRichard Henderson } 34765d617bfbSRichard Henderson 34775d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34785d617bfbSRichard Henderson 34795d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34805d617bfbSRichard Henderson { 34815d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34825d617bfbSRichard Henderson return dst; 34835d617bfbSRichard Henderson } 34845d617bfbSRichard Henderson 34855d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34865d617bfbSRichard Henderson 34875d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34885d617bfbSRichard Henderson { 34895d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34905d617bfbSRichard Henderson return dst; 34915d617bfbSRichard Henderson } 34925d617bfbSRichard Henderson 34935d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34945d617bfbSRichard Henderson 34955d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34965d617bfbSRichard Henderson { 34975d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34985d617bfbSRichard Henderson return dst; 34995d617bfbSRichard Henderson } 35005d617bfbSRichard Henderson 35015d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35025d617bfbSRichard Henderson 35035d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35045d617bfbSRichard Henderson { 35055d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35065d617bfbSRichard Henderson return dst; 35075d617bfbSRichard Henderson } 35085d617bfbSRichard Henderson 35095d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 35105d617bfbSRichard Henderson 35115d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 35125d617bfbSRichard Henderson { 35135d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 35145d617bfbSRichard Henderson return dst; 35155d617bfbSRichard Henderson } 35165d617bfbSRichard Henderson 35175d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 35185d617bfbSRichard Henderson do_rdcanrestore) 35195d617bfbSRichard Henderson 35205d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 35215d617bfbSRichard Henderson { 35225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 35235d617bfbSRichard Henderson return dst; 35245d617bfbSRichard Henderson } 35255d617bfbSRichard Henderson 35265d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 35275d617bfbSRichard Henderson 35285d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 35295d617bfbSRichard Henderson { 35305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35315d617bfbSRichard Henderson return dst; 35325d617bfbSRichard Henderson } 35335d617bfbSRichard Henderson 35345d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 35355d617bfbSRichard Henderson 35365d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 35375d617bfbSRichard Henderson { 35385d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 35395d617bfbSRichard Henderson return dst; 35405d617bfbSRichard Henderson } 35415d617bfbSRichard Henderson 35425d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 35435d617bfbSRichard Henderson 35445d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 35455d617bfbSRichard Henderson { 35465d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35475d617bfbSRichard Henderson return dst; 35485d617bfbSRichard Henderson } 35495d617bfbSRichard Henderson 35505d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35515d617bfbSRichard Henderson 35525d617bfbSRichard Henderson /* UA2005 strand status */ 35535d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35545d617bfbSRichard Henderson { 35555d617bfbSRichard Henderson return cpu_ssr; 35565d617bfbSRichard Henderson } 35575d617bfbSRichard Henderson 35585d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35595d617bfbSRichard Henderson 35605d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35615d617bfbSRichard Henderson { 35625d617bfbSRichard Henderson return cpu_ver; 35635d617bfbSRichard Henderson } 35645d617bfbSRichard Henderson 35655d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35665d617bfbSRichard Henderson 3567*e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3568*e8325dc0SRichard Henderson { 3569*e8325dc0SRichard Henderson if (avail_64(dc)) { 3570*e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3571*e8325dc0SRichard Henderson return advance_pc(dc); 3572*e8325dc0SRichard Henderson } 3573*e8325dc0SRichard Henderson return false; 3574*e8325dc0SRichard Henderson } 3575*e8325dc0SRichard Henderson 3576fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3577fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3578fcf5ef2aSThomas Huth goto illegal_insn; 3579fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3580fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3581fcf5ef2aSThomas Huth goto nfpu_insn; 3582fcf5ef2aSThomas Huth 3583fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3584878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 3585fcf5ef2aSThomas Huth { 3586fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3587fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3588fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3589fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3590fcf5ef2aSThomas Huth target_long simm; 3591fcf5ef2aSThomas Huth 3592fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3593fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3594fcf5ef2aSThomas Huth 3595fcf5ef2aSThomas Huth switch (opc) { 35966d2a0768SRichard Henderson case 0: 35976d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 359823ada1b1SRichard Henderson case 1: 359923ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3600fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3601fcf5ef2aSThomas Huth { 3602af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 3603af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 3604af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 3605fcf5ef2aSThomas Huth 3606af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 3607fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3608fcf5ef2aSThomas Huth goto jmp_insn; 3609fcf5ef2aSThomas Huth } 3610fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3611fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3612fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3613fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3614fcf5ef2aSThomas Huth 3615fcf5ef2aSThomas Huth switch (xop) { 3616fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3617fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3618fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3619fcf5ef2aSThomas Huth break; 3620fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3621fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3622fcf5ef2aSThomas Huth break; 3623fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3624fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3625fcf5ef2aSThomas Huth break; 3626fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3627fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3628fcf5ef2aSThomas Huth break; 3629fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3630fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3631fcf5ef2aSThomas Huth break; 3632fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3633fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3634fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3635fcf5ef2aSThomas Huth break; 3636fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3637fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3638fcf5ef2aSThomas Huth break; 3639fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3640fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3641fcf5ef2aSThomas Huth break; 3642fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3643fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3644fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3645fcf5ef2aSThomas Huth break; 3646fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3647fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3648fcf5ef2aSThomas Huth break; 3649fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3650fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3651fcf5ef2aSThomas Huth break; 3652fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3653fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3654fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3655fcf5ef2aSThomas Huth break; 3656fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3657fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3658fcf5ef2aSThomas Huth break; 3659fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3660fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3661fcf5ef2aSThomas Huth break; 3662fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3663fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3664fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3665fcf5ef2aSThomas Huth break; 3666fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3667fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3668fcf5ef2aSThomas Huth break; 3669fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3670fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3671fcf5ef2aSThomas Huth break; 3672fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3673fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3674fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3675fcf5ef2aSThomas Huth break; 3676fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3677fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3678fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3679fcf5ef2aSThomas Huth break; 3680fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3681fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3682fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3683fcf5ef2aSThomas Huth break; 3684fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3685fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3686fcf5ef2aSThomas Huth break; 3687fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3688fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3689fcf5ef2aSThomas Huth break; 3690fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3691fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3692fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3693fcf5ef2aSThomas Huth break; 3694fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3695fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3696fcf5ef2aSThomas Huth break; 3697fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3698fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3699fcf5ef2aSThomas Huth break; 3700fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3701fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3702fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3703fcf5ef2aSThomas Huth break; 3704fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3705fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3706fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3707fcf5ef2aSThomas Huth break; 3708fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3709fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3710fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3711fcf5ef2aSThomas Huth break; 3712fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3713fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3714fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3715fcf5ef2aSThomas Huth break; 3716fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3717fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3718fcf5ef2aSThomas Huth break; 3719fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3720fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3721fcf5ef2aSThomas Huth break; 3722fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3723fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3724fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3725fcf5ef2aSThomas Huth break; 3726fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3727fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3728fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3729fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3730fcf5ef2aSThomas Huth break; 3731fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3732fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3733fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3734fcf5ef2aSThomas Huth break; 3735fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3736fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3737fcf5ef2aSThomas Huth break; 3738fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3739fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3740fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3741fcf5ef2aSThomas Huth break; 3742fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3743fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3744fcf5ef2aSThomas Huth break; 3745fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3746fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3747fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3748fcf5ef2aSThomas Huth break; 3749fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3750fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3751fcf5ef2aSThomas Huth break; 3752fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3753fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3754fcf5ef2aSThomas Huth break; 3755fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3756fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3757fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3758fcf5ef2aSThomas Huth break; 3759fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3760fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3761fcf5ef2aSThomas Huth break; 3762fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3763fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3764fcf5ef2aSThomas Huth break; 3765fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3766fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3767fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3768fcf5ef2aSThomas Huth break; 3769fcf5ef2aSThomas Huth #endif 3770fcf5ef2aSThomas Huth default: 3771fcf5ef2aSThomas Huth goto illegal_insn; 3772fcf5ef2aSThomas Huth } 3773fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3774fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3775fcf5ef2aSThomas Huth int cond; 3776fcf5ef2aSThomas Huth #endif 3777fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3778fcf5ef2aSThomas Huth goto jmp_insn; 3779fcf5ef2aSThomas Huth } 3780fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3781fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3782fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3783fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3784fcf5ef2aSThomas Huth 3785fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3786fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3787fcf5ef2aSThomas Huth do { \ 3788fcf5ef2aSThomas Huth DisasCompare cmp; \ 3789fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3790fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3791fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3792fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3793fcf5ef2aSThomas Huth } while (0) 3794fcf5ef2aSThomas Huth 3795fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3796fcf5ef2aSThomas Huth FMOVR(s); 3797fcf5ef2aSThomas Huth break; 3798fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3799fcf5ef2aSThomas Huth FMOVR(d); 3800fcf5ef2aSThomas Huth break; 3801fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3802fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3803fcf5ef2aSThomas Huth FMOVR(q); 3804fcf5ef2aSThomas Huth break; 3805fcf5ef2aSThomas Huth } 3806fcf5ef2aSThomas Huth #undef FMOVR 3807fcf5ef2aSThomas Huth #endif 3808fcf5ef2aSThomas Huth switch (xop) { 3809fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3810fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3811fcf5ef2aSThomas Huth do { \ 3812fcf5ef2aSThomas Huth DisasCompare cmp; \ 3813fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3814fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3815fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3816fcf5ef2aSThomas Huth } while (0) 3817fcf5ef2aSThomas Huth 3818fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3819fcf5ef2aSThomas Huth FMOVCC(0, s); 3820fcf5ef2aSThomas Huth break; 3821fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3822fcf5ef2aSThomas Huth FMOVCC(0, d); 3823fcf5ef2aSThomas Huth break; 3824fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3825fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3826fcf5ef2aSThomas Huth FMOVCC(0, q); 3827fcf5ef2aSThomas Huth break; 3828fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3829fcf5ef2aSThomas Huth FMOVCC(1, s); 3830fcf5ef2aSThomas Huth break; 3831fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3832fcf5ef2aSThomas Huth FMOVCC(1, d); 3833fcf5ef2aSThomas Huth break; 3834fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3835fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3836fcf5ef2aSThomas Huth FMOVCC(1, q); 3837fcf5ef2aSThomas Huth break; 3838fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3839fcf5ef2aSThomas Huth FMOVCC(2, s); 3840fcf5ef2aSThomas Huth break; 3841fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3842fcf5ef2aSThomas Huth FMOVCC(2, d); 3843fcf5ef2aSThomas Huth break; 3844fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3845fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3846fcf5ef2aSThomas Huth FMOVCC(2, q); 3847fcf5ef2aSThomas Huth break; 3848fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3849fcf5ef2aSThomas Huth FMOVCC(3, s); 3850fcf5ef2aSThomas Huth break; 3851fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3852fcf5ef2aSThomas Huth FMOVCC(3, d); 3853fcf5ef2aSThomas Huth break; 3854fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3855fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3856fcf5ef2aSThomas Huth FMOVCC(3, q); 3857fcf5ef2aSThomas Huth break; 3858fcf5ef2aSThomas Huth #undef FMOVCC 3859fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3860fcf5ef2aSThomas Huth do { \ 3861fcf5ef2aSThomas Huth DisasCompare cmp; \ 3862fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3863fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3864fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3865fcf5ef2aSThomas Huth } while (0) 3866fcf5ef2aSThomas Huth 3867fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3868fcf5ef2aSThomas Huth FMOVCC(0, s); 3869fcf5ef2aSThomas Huth break; 3870fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3871fcf5ef2aSThomas Huth FMOVCC(0, d); 3872fcf5ef2aSThomas Huth break; 3873fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3874fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3875fcf5ef2aSThomas Huth FMOVCC(0, q); 3876fcf5ef2aSThomas Huth break; 3877fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3878fcf5ef2aSThomas Huth FMOVCC(1, s); 3879fcf5ef2aSThomas Huth break; 3880fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3881fcf5ef2aSThomas Huth FMOVCC(1, d); 3882fcf5ef2aSThomas Huth break; 3883fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3884fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3885fcf5ef2aSThomas Huth FMOVCC(1, q); 3886fcf5ef2aSThomas Huth break; 3887fcf5ef2aSThomas Huth #undef FMOVCC 3888fcf5ef2aSThomas Huth #endif 3889fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3890fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3891fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3892fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3893fcf5ef2aSThomas Huth break; 3894fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3895fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3896fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3897fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3898fcf5ef2aSThomas Huth break; 3899fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3900fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3901fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3902fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3903fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3904fcf5ef2aSThomas Huth break; 3905fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3906fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3907fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3908fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3909fcf5ef2aSThomas Huth break; 3910fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3911fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3912fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3913fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3914fcf5ef2aSThomas Huth break; 3915fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3916fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3917fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3918fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3919fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3920fcf5ef2aSThomas Huth break; 3921fcf5ef2aSThomas Huth default: 3922fcf5ef2aSThomas Huth goto illegal_insn; 3923fcf5ef2aSThomas Huth } 3924fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3925fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3926fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3927fcf5ef2aSThomas Huth if (rs1 == 0) { 3928fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3929fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3930fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3931fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3932fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3933fcf5ef2aSThomas Huth } else { /* register */ 3934fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3935fcf5ef2aSThomas Huth if (rs2 == 0) { 3936fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3937fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3938fcf5ef2aSThomas Huth } else { 3939fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3940fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3941fcf5ef2aSThomas Huth } 3942fcf5ef2aSThomas Huth } 3943fcf5ef2aSThomas Huth } else { 3944fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3945fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3946fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3947fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3948fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3949fcf5ef2aSThomas Huth } else { /* register */ 3950fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3951fcf5ef2aSThomas Huth if (rs2 == 0) { 3952fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3953fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3954fcf5ef2aSThomas Huth } else { 3955fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3956fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3957fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3958fcf5ef2aSThomas Huth } 3959fcf5ef2aSThomas Huth } 3960fcf5ef2aSThomas Huth } 3961fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3962fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3963fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3964fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3965fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3966fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3967fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3968fcf5ef2aSThomas Huth } else { 3969fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3970fcf5ef2aSThomas Huth } 3971fcf5ef2aSThomas Huth } else { /* register */ 3972fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3973fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 397452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3975fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3976fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3977fcf5ef2aSThomas Huth } else { 3978fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3979fcf5ef2aSThomas Huth } 3980fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3981fcf5ef2aSThomas Huth } 3982fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3983fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3984fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3985fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3986fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3987fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3988fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3989fcf5ef2aSThomas Huth } else { 3990fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3991fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3992fcf5ef2aSThomas Huth } 3993fcf5ef2aSThomas Huth } else { /* register */ 3994fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3995fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 399652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3997fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3998fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3999fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4000fcf5ef2aSThomas Huth } else { 4001fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4002fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4003fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4004fcf5ef2aSThomas Huth } 4005fcf5ef2aSThomas Huth } 4006fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4007fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4008fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4009fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4010fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4011fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4012fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4013fcf5ef2aSThomas Huth } else { 4014fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4015fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4016fcf5ef2aSThomas Huth } 4017fcf5ef2aSThomas Huth } else { /* register */ 4018fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4019fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 402052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4021fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4022fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4023fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4024fcf5ef2aSThomas Huth } else { 4025fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4026fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4027fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4028fcf5ef2aSThomas Huth } 4029fcf5ef2aSThomas Huth } 4030fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4031fcf5ef2aSThomas Huth #endif 4032fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4033fcf5ef2aSThomas Huth if (xop < 0x20) { 4034fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4035fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4036fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4037fcf5ef2aSThomas Huth case 0x0: /* add */ 4038fcf5ef2aSThomas Huth if (xop & 0x10) { 4039fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4040fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4041fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4042fcf5ef2aSThomas Huth } else { 4043fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4044fcf5ef2aSThomas Huth } 4045fcf5ef2aSThomas Huth break; 4046fcf5ef2aSThomas Huth case 0x1: /* and */ 4047fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4048fcf5ef2aSThomas Huth if (xop & 0x10) { 4049fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4050fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4051fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4052fcf5ef2aSThomas Huth } 4053fcf5ef2aSThomas Huth break; 4054fcf5ef2aSThomas Huth case 0x2: /* or */ 4055fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4056fcf5ef2aSThomas Huth if (xop & 0x10) { 4057fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4058fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4059fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4060fcf5ef2aSThomas Huth } 4061fcf5ef2aSThomas Huth break; 4062fcf5ef2aSThomas Huth case 0x3: /* xor */ 4063fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4064fcf5ef2aSThomas Huth if (xop & 0x10) { 4065fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4066fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4067fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4068fcf5ef2aSThomas Huth } 4069fcf5ef2aSThomas Huth break; 4070fcf5ef2aSThomas Huth case 0x4: /* sub */ 4071fcf5ef2aSThomas Huth if (xop & 0x10) { 4072fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4073fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4074fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4075fcf5ef2aSThomas Huth } else { 4076fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4077fcf5ef2aSThomas Huth } 4078fcf5ef2aSThomas Huth break; 4079fcf5ef2aSThomas Huth case 0x5: /* andn */ 4080fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4081fcf5ef2aSThomas Huth if (xop & 0x10) { 4082fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4083fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4084fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4085fcf5ef2aSThomas Huth } 4086fcf5ef2aSThomas Huth break; 4087fcf5ef2aSThomas Huth case 0x6: /* orn */ 4088fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4089fcf5ef2aSThomas Huth if (xop & 0x10) { 4090fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4091fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4092fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4093fcf5ef2aSThomas Huth } 4094fcf5ef2aSThomas Huth break; 4095fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4096fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4097fcf5ef2aSThomas Huth if (xop & 0x10) { 4098fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4099fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4100fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4101fcf5ef2aSThomas Huth } 4102fcf5ef2aSThomas Huth break; 4103fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4104fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4105fcf5ef2aSThomas Huth (xop & 0x10)); 4106fcf5ef2aSThomas Huth break; 4107fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4108fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4109fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4110fcf5ef2aSThomas Huth break; 4111fcf5ef2aSThomas Huth #endif 4112fcf5ef2aSThomas Huth case 0xa: /* umul */ 4113fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4114fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4115fcf5ef2aSThomas Huth if (xop & 0x10) { 4116fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4117fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4118fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4119fcf5ef2aSThomas Huth } 4120fcf5ef2aSThomas Huth break; 4121fcf5ef2aSThomas Huth case 0xb: /* smul */ 4122fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4123fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4124fcf5ef2aSThomas Huth if (xop & 0x10) { 4125fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4126fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4127fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4128fcf5ef2aSThomas Huth } 4129fcf5ef2aSThomas Huth break; 4130fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4131fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4132fcf5ef2aSThomas Huth (xop & 0x10)); 4133fcf5ef2aSThomas Huth break; 4134fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4135fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4136ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4137fcf5ef2aSThomas Huth break; 4138fcf5ef2aSThomas Huth #endif 4139fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4140fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4141fcf5ef2aSThomas Huth if (xop & 0x10) { 4142ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4143fcf5ef2aSThomas Huth cpu_src2); 4144fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4145fcf5ef2aSThomas Huth } else { 4146ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4147fcf5ef2aSThomas Huth cpu_src2); 4148fcf5ef2aSThomas Huth } 4149fcf5ef2aSThomas Huth break; 4150fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4151fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4152fcf5ef2aSThomas Huth if (xop & 0x10) { 4153ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4154fcf5ef2aSThomas Huth cpu_src2); 4155fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4156fcf5ef2aSThomas Huth } else { 4157ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4158fcf5ef2aSThomas Huth cpu_src2); 4159fcf5ef2aSThomas Huth } 4160fcf5ef2aSThomas Huth break; 4161fcf5ef2aSThomas Huth default: 4162fcf5ef2aSThomas Huth goto illegal_insn; 4163fcf5ef2aSThomas Huth } 4164fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4165fcf5ef2aSThomas Huth } else { 4166fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4167fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4168fcf5ef2aSThomas Huth switch (xop) { 4169fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4170fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4171fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4172fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4173fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4174fcf5ef2aSThomas Huth break; 4175fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4176fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4177fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4178fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4179fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4180fcf5ef2aSThomas Huth break; 4181fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4182ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4183fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4184fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4185fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4186fcf5ef2aSThomas Huth break; 4187fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4188ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4189fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4190fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4191fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4192fcf5ef2aSThomas Huth break; 4193fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4194fcf5ef2aSThomas Huth update_psr(dc); 4195fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4196fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4197fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4198fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4199fcf5ef2aSThomas Huth break; 4200fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4201fcf5ef2aSThomas Huth case 0x25: /* sll */ 4202fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4203fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4204fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4205fcf5ef2aSThomas Huth } else { /* register */ 420652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4207fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4208fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4209fcf5ef2aSThomas Huth } 4210fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4211fcf5ef2aSThomas Huth break; 4212fcf5ef2aSThomas Huth case 0x26: /* srl */ 4213fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4214fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4215fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4216fcf5ef2aSThomas Huth } else { /* register */ 421752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4218fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4219fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4220fcf5ef2aSThomas Huth } 4221fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4222fcf5ef2aSThomas Huth break; 4223fcf5ef2aSThomas Huth case 0x27: /* sra */ 4224fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4225fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4226fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4227fcf5ef2aSThomas Huth } else { /* register */ 422852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4229fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4230fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4231fcf5ef2aSThomas Huth } 4232fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4233fcf5ef2aSThomas Huth break; 4234fcf5ef2aSThomas Huth #endif 4235fcf5ef2aSThomas Huth case 0x30: 4236fcf5ef2aSThomas Huth { 423752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4238fcf5ef2aSThomas Huth switch(rd) { 4239fcf5ef2aSThomas Huth case 0: /* wry */ 4240fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4241fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4242fcf5ef2aSThomas Huth break; 4243fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4244fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4245fcf5ef2aSThomas Huth SPARCv8 manual, nop 4246fcf5ef2aSThomas Huth on the microSPARC 4247fcf5ef2aSThomas Huth II */ 4248fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4249fcf5ef2aSThomas Huth in the SPARCv8 4250fcf5ef2aSThomas Huth manual, nop on the 4251fcf5ef2aSThomas Huth microSPARC II */ 4252fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4253fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4254fcf5ef2aSThomas Huth /* LEON3 power-down */ 4255fcf5ef2aSThomas Huth save_state(dc); 4256ad75a51eSRichard Henderson gen_helper_power_down(tcg_env); 4257fcf5ef2aSThomas Huth } 4258fcf5ef2aSThomas Huth break; 4259fcf5ef2aSThomas Huth #else 4260fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4261fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4262ad75a51eSRichard Henderson gen_helper_wrccr(tcg_env, cpu_tmp0); 4263fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4264fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4265fcf5ef2aSThomas Huth break; 4266fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4267fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4268fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4269ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4270fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 427144a7c2ecSRichard Henderson /* 427244a7c2ecSRichard Henderson * End TB to notice changed ASI. 427344a7c2ecSRichard Henderson * TODO: Could notice src1 = %g0 and IS_IMM, 427444a7c2ecSRichard Henderson * update DisasContext and not exit the TB. 427544a7c2ecSRichard Henderson */ 4276fcf5ef2aSThomas Huth save_state(dc); 4277fcf5ef2aSThomas Huth gen_op_next_insn(); 427844a7c2ecSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4279af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4280fcf5ef2aSThomas Huth break; 4281fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4282fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4283fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4284fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4285fcf5ef2aSThomas Huth save_state(dc); 4286fcf5ef2aSThomas Huth gen_op_next_insn(); 428707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4288af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4289fcf5ef2aSThomas Huth break; 4290fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4291fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4292fcf5ef2aSThomas Huth if (supervisor(dc)) { 4293fcf5ef2aSThomas Huth ; // XXX 4294fcf5ef2aSThomas Huth } 4295fcf5ef2aSThomas Huth #endif 4296fcf5ef2aSThomas Huth break; 4297fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4298fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4299fcf5ef2aSThomas Huth goto jmp_insn; 4300fcf5ef2aSThomas Huth } 4301fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4302fcf5ef2aSThomas Huth break; 4303fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4304fcf5ef2aSThomas Huth if (!supervisor(dc)) 4305fcf5ef2aSThomas Huth goto illegal_insn; 4306fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4307ad75a51eSRichard Henderson gen_helper_set_softint(tcg_env, cpu_tmp0); 4308fcf5ef2aSThomas Huth break; 4309fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4310fcf5ef2aSThomas Huth if (!supervisor(dc)) 4311fcf5ef2aSThomas Huth goto illegal_insn; 4312fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4313ad75a51eSRichard Henderson gen_helper_clear_softint(tcg_env, cpu_tmp0); 4314fcf5ef2aSThomas Huth break; 4315fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4316fcf5ef2aSThomas Huth if (!supervisor(dc)) 4317fcf5ef2aSThomas Huth goto illegal_insn; 4318fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4319ad75a51eSRichard Henderson gen_helper_write_softint(tcg_env, cpu_tmp0); 4320fcf5ef2aSThomas Huth break; 4321fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4322fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4323fcf5ef2aSThomas Huth if (!supervisor(dc)) 4324fcf5ef2aSThomas Huth goto illegal_insn; 4325fcf5ef2aSThomas Huth #endif 4326fcf5ef2aSThomas Huth { 4327fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4328fcf5ef2aSThomas Huth 4329fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4330fcf5ef2aSThomas Huth cpu_src2); 4331fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4332ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4333fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4334dfd1b812SRichard Henderson translator_io_start(&dc->base); 4335fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4336fcf5ef2aSThomas Huth cpu_tick_cmpr); 433746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 433846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4339fcf5ef2aSThomas Huth } 4340fcf5ef2aSThomas Huth break; 4341fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4342fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4343fcf5ef2aSThomas Huth if (!supervisor(dc)) 4344fcf5ef2aSThomas Huth goto illegal_insn; 4345fcf5ef2aSThomas Huth #endif 4346fcf5ef2aSThomas Huth { 4347fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4348fcf5ef2aSThomas Huth 4349fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4350fcf5ef2aSThomas Huth cpu_src2); 4351fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4352ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4353fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4354dfd1b812SRichard Henderson translator_io_start(&dc->base); 4355fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4356fcf5ef2aSThomas Huth cpu_tmp0); 435746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 435846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4359fcf5ef2aSThomas Huth } 4360fcf5ef2aSThomas Huth break; 4361fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4362fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4363fcf5ef2aSThomas Huth if (!supervisor(dc)) 4364fcf5ef2aSThomas Huth goto illegal_insn; 4365fcf5ef2aSThomas Huth #endif 4366fcf5ef2aSThomas Huth { 4367fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4368fcf5ef2aSThomas Huth 4369fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4370fcf5ef2aSThomas Huth cpu_src2); 4371fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4372ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4373fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4374dfd1b812SRichard Henderson translator_io_start(&dc->base); 4375fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4376fcf5ef2aSThomas Huth cpu_stick_cmpr); 437746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 437846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4379fcf5ef2aSThomas Huth } 4380fcf5ef2aSThomas Huth break; 4381fcf5ef2aSThomas Huth 4382fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4383fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4384fcf5ef2aSThomas Huth Counter */ 4385fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4386fcf5ef2aSThomas Huth #endif 4387fcf5ef2aSThomas Huth default: 4388fcf5ef2aSThomas Huth goto illegal_insn; 4389fcf5ef2aSThomas Huth } 4390fcf5ef2aSThomas Huth } 4391fcf5ef2aSThomas Huth break; 4392fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4393fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4394fcf5ef2aSThomas Huth { 4395fcf5ef2aSThomas Huth if (!supervisor(dc)) 4396fcf5ef2aSThomas Huth goto priv_insn; 4397fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4398fcf5ef2aSThomas Huth switch (rd) { 4399fcf5ef2aSThomas Huth case 0: 4400ad75a51eSRichard Henderson gen_helper_saved(tcg_env); 4401fcf5ef2aSThomas Huth break; 4402fcf5ef2aSThomas Huth case 1: 4403ad75a51eSRichard Henderson gen_helper_restored(tcg_env); 4404fcf5ef2aSThomas Huth break; 4405fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4406fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4407fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4408fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4409fcf5ef2aSThomas Huth // XXX 4410fcf5ef2aSThomas Huth default: 4411fcf5ef2aSThomas Huth goto illegal_insn; 4412fcf5ef2aSThomas Huth } 4413fcf5ef2aSThomas Huth #else 441452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4415fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4416ad75a51eSRichard Henderson gen_helper_wrpsr(tcg_env, cpu_tmp0); 4417fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4418fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4419fcf5ef2aSThomas Huth save_state(dc); 4420fcf5ef2aSThomas Huth gen_op_next_insn(); 442107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4422af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4423fcf5ef2aSThomas Huth #endif 4424fcf5ef2aSThomas Huth } 4425fcf5ef2aSThomas Huth break; 4426fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4427fcf5ef2aSThomas Huth { 4428fcf5ef2aSThomas Huth if (!supervisor(dc)) 4429fcf5ef2aSThomas Huth goto priv_insn; 443052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4431fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4432fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4433fcf5ef2aSThomas Huth switch (rd) { 4434fcf5ef2aSThomas Huth case 0: // tpc 4435fcf5ef2aSThomas Huth { 4436fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4437fcf5ef2aSThomas Huth 4438fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 44395d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4440fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4441fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4442fcf5ef2aSThomas Huth } 4443fcf5ef2aSThomas Huth break; 4444fcf5ef2aSThomas Huth case 1: // tnpc 4445fcf5ef2aSThomas Huth { 4446fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4447fcf5ef2aSThomas Huth 4448fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 44495d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4450fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4451fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4452fcf5ef2aSThomas Huth } 4453fcf5ef2aSThomas Huth break; 4454fcf5ef2aSThomas Huth case 2: // tstate 4455fcf5ef2aSThomas Huth { 4456fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4457fcf5ef2aSThomas Huth 4458fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 44595d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4460fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4461fcf5ef2aSThomas Huth offsetof(trap_state, 4462fcf5ef2aSThomas Huth tstate)); 4463fcf5ef2aSThomas Huth } 4464fcf5ef2aSThomas Huth break; 4465fcf5ef2aSThomas Huth case 3: // tt 4466fcf5ef2aSThomas Huth { 4467fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4468fcf5ef2aSThomas Huth 4469fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 44705d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4471fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4472fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4473fcf5ef2aSThomas Huth } 4474fcf5ef2aSThomas Huth break; 4475fcf5ef2aSThomas Huth case 4: // tick 4476fcf5ef2aSThomas Huth { 4477fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4478fcf5ef2aSThomas Huth 4479fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4480ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4481fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4482dfd1b812SRichard Henderson translator_io_start(&dc->base); 4483fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4484fcf5ef2aSThomas Huth cpu_tmp0); 448546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 448646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4487fcf5ef2aSThomas Huth } 4488fcf5ef2aSThomas Huth break; 4489fcf5ef2aSThomas Huth case 5: // tba 4490fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4491fcf5ef2aSThomas Huth break; 4492fcf5ef2aSThomas Huth case 6: // pstate 4493fcf5ef2aSThomas Huth save_state(dc); 4494dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4495b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 449646bb0137SMark Cave-Ayland } 4497ad75a51eSRichard Henderson gen_helper_wrpstate(tcg_env, cpu_tmp0); 4498fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4499fcf5ef2aSThomas Huth break; 4500fcf5ef2aSThomas Huth case 7: // tl 4501fcf5ef2aSThomas Huth save_state(dc); 4502ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4503fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4504fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4505fcf5ef2aSThomas Huth break; 4506fcf5ef2aSThomas Huth case 8: // pil 4507dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4508b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 450946bb0137SMark Cave-Ayland } 4510ad75a51eSRichard Henderson gen_helper_wrpil(tcg_env, cpu_tmp0); 4511fcf5ef2aSThomas Huth break; 4512fcf5ef2aSThomas Huth case 9: // cwp 4513ad75a51eSRichard Henderson gen_helper_wrcwp(tcg_env, cpu_tmp0); 4514fcf5ef2aSThomas Huth break; 4515fcf5ef2aSThomas Huth case 10: // cansave 4516ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4517fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4518fcf5ef2aSThomas Huth cansave)); 4519fcf5ef2aSThomas Huth break; 4520fcf5ef2aSThomas Huth case 11: // canrestore 4521ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4522fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4523fcf5ef2aSThomas Huth canrestore)); 4524fcf5ef2aSThomas Huth break; 4525fcf5ef2aSThomas Huth case 12: // cleanwin 4526ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4527fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4528fcf5ef2aSThomas Huth cleanwin)); 4529fcf5ef2aSThomas Huth break; 4530fcf5ef2aSThomas Huth case 13: // otherwin 4531ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4532fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4533fcf5ef2aSThomas Huth otherwin)); 4534fcf5ef2aSThomas Huth break; 4535fcf5ef2aSThomas Huth case 14: // wstate 4536ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4537fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4538fcf5ef2aSThomas Huth wstate)); 4539fcf5ef2aSThomas Huth break; 4540fcf5ef2aSThomas Huth case 16: // UA2005 gl 4541fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4542ad75a51eSRichard Henderson gen_helper_wrgl(tcg_env, cpu_tmp0); 4543fcf5ef2aSThomas Huth break; 4544fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4545fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4546fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4547fcf5ef2aSThomas Huth goto priv_insn; 4548fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4549fcf5ef2aSThomas Huth break; 4550fcf5ef2aSThomas Huth default: 4551fcf5ef2aSThomas Huth goto illegal_insn; 4552fcf5ef2aSThomas Huth } 4553fcf5ef2aSThomas Huth #else 4554fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4555fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4556fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4557fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4558fcf5ef2aSThomas Huth } 4559fcf5ef2aSThomas Huth #endif 4560fcf5ef2aSThomas Huth } 4561fcf5ef2aSThomas Huth break; 4562fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4563fcf5ef2aSThomas Huth { 4564fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4565fcf5ef2aSThomas Huth if (!supervisor(dc)) 4566fcf5ef2aSThomas Huth goto priv_insn; 4567fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4568fcf5ef2aSThomas Huth #else 4569fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4570fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4571fcf5ef2aSThomas Huth goto priv_insn; 457252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4573fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4574fcf5ef2aSThomas Huth switch (rd) { 4575fcf5ef2aSThomas Huth case 0: // hpstate 4576ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_tmp0, tcg_env, 4577f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4578f7f17ef7SArtyom Tarasenko hpstate)); 4579fcf5ef2aSThomas Huth save_state(dc); 4580fcf5ef2aSThomas Huth gen_op_next_insn(); 458107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4582af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4583fcf5ef2aSThomas Huth break; 4584fcf5ef2aSThomas Huth case 1: // htstate 4585fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4586fcf5ef2aSThomas Huth break; 4587fcf5ef2aSThomas Huth case 3: // hintp 4588fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4589fcf5ef2aSThomas Huth break; 4590fcf5ef2aSThomas Huth case 5: // htba 4591fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4592fcf5ef2aSThomas Huth break; 4593fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4594fcf5ef2aSThomas Huth { 4595fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4596fcf5ef2aSThomas Huth 4597fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4598fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4599ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4600fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4601dfd1b812SRichard Henderson translator_io_start(&dc->base); 4602fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4603fcf5ef2aSThomas Huth cpu_hstick_cmpr); 460446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 460546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4606fcf5ef2aSThomas Huth } 4607fcf5ef2aSThomas Huth break; 4608fcf5ef2aSThomas Huth case 6: // hver readonly 4609fcf5ef2aSThomas Huth default: 4610fcf5ef2aSThomas Huth goto illegal_insn; 4611fcf5ef2aSThomas Huth } 4612fcf5ef2aSThomas Huth #endif 4613fcf5ef2aSThomas Huth } 4614fcf5ef2aSThomas Huth break; 4615fcf5ef2aSThomas Huth #endif 4616fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4617fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4618fcf5ef2aSThomas Huth { 4619fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4620fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4621fcf5ef2aSThomas Huth DisasCompare cmp; 4622fcf5ef2aSThomas Huth TCGv dst; 4623fcf5ef2aSThomas Huth 4624fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4625fcf5ef2aSThomas Huth if (cc == 0) { 4626fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4627fcf5ef2aSThomas Huth } else if (cc == 2) { 4628fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4629fcf5ef2aSThomas Huth } else { 4630fcf5ef2aSThomas Huth goto illegal_insn; 4631fcf5ef2aSThomas Huth } 4632fcf5ef2aSThomas Huth } else { 4633fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4634fcf5ef2aSThomas Huth } 4635fcf5ef2aSThomas Huth 4636fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4637fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4638fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4639fcf5ef2aSThomas Huth if (IS_IMM) { 4640fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4641fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4642fcf5ef2aSThomas Huth } 4643fcf5ef2aSThomas Huth 4644fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4645fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4646fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4647fcf5ef2aSThomas Huth cpu_src2, dst); 4648fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4649fcf5ef2aSThomas Huth break; 4650fcf5ef2aSThomas Huth } 4651fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4652ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4653fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4654fcf5ef2aSThomas Huth break; 4655fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 465608da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4657fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4658fcf5ef2aSThomas Huth break; 4659fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4660fcf5ef2aSThomas Huth { 4661fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4662fcf5ef2aSThomas Huth DisasCompare cmp; 4663fcf5ef2aSThomas Huth TCGv dst; 4664fcf5ef2aSThomas Huth 4665fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4666fcf5ef2aSThomas Huth 4667fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4668fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4669fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4670fcf5ef2aSThomas Huth if (IS_IMM) { 4671fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4672fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4673fcf5ef2aSThomas Huth } 4674fcf5ef2aSThomas Huth 4675fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4676fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4677fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4678fcf5ef2aSThomas Huth cpu_src2, dst); 4679fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4680fcf5ef2aSThomas Huth break; 4681fcf5ef2aSThomas Huth } 4682fcf5ef2aSThomas Huth #endif 4683fcf5ef2aSThomas Huth default: 4684fcf5ef2aSThomas Huth goto illegal_insn; 4685fcf5ef2aSThomas Huth } 4686fcf5ef2aSThomas Huth } 4687fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4688fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4689fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4690fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4691fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4692fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4693fcf5ef2aSThomas Huth goto jmp_insn; 4694fcf5ef2aSThomas Huth } 4695fcf5ef2aSThomas Huth 4696fcf5ef2aSThomas Huth switch (opf) { 4697fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4698fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4699fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4700fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4701fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4702fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4703fcf5ef2aSThomas Huth break; 4704fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4705fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4706fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4707fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4708fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4709fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4710fcf5ef2aSThomas Huth break; 4711fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4712fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4713fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4714fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4715fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4716fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4717fcf5ef2aSThomas Huth break; 4718fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4719fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4720fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4721fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4722fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4723fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4724fcf5ef2aSThomas Huth break; 4725fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4726fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4727fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4728fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4729fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4730fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4731fcf5ef2aSThomas Huth break; 4732fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4733fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4734fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4735fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4736fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4737fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4738fcf5ef2aSThomas Huth break; 4739fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4741fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4742fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4743fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4744fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4745fcf5ef2aSThomas Huth break; 4746fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4747fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4748fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4749fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4750fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4751fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4752fcf5ef2aSThomas Huth break; 4753fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4754fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4755fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4756fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4757fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4758fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4759fcf5ef2aSThomas Huth break; 4760fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4761fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4762fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4763fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4764fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4765fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4766fcf5ef2aSThomas Huth break; 4767fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4768fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4769fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4770fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4771fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4772fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4773fcf5ef2aSThomas Huth break; 4774fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4775fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4776fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4777fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4778fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4779fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4780fcf5ef2aSThomas Huth break; 4781fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4782fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4783fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4784fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4785fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4786fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4787fcf5ef2aSThomas Huth break; 4788fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4789fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4790fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4791fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4792fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4793fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4794fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4795fcf5ef2aSThomas Huth break; 4796fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4797fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4798fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4799fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4800fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4801fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4802fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4803fcf5ef2aSThomas Huth break; 4804fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4805fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4806fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4807fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4808fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4809fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4810fcf5ef2aSThomas Huth break; 4811fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4812fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4813fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4814fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4815fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4816fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4817fcf5ef2aSThomas Huth break; 4818fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4819fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4820fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4821fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4822fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4823fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4824fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4825fcf5ef2aSThomas Huth break; 4826fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4827fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4828fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4829fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4830fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4831fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4832fcf5ef2aSThomas Huth break; 4833fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4834fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4835fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4836fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4837fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4838fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4839fcf5ef2aSThomas Huth break; 4840fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4841fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4842fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4843fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4844fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4845fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4846fcf5ef2aSThomas Huth break; 4847fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4848fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4849fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4850fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4851fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4852fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4853fcf5ef2aSThomas Huth break; 4854fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4855fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4856fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4857fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4858fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4859fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4860fcf5ef2aSThomas Huth break; 4861fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4862fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4863fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4864fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4865fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4866fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4867fcf5ef2aSThomas Huth break; 4868fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4869fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4870fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4871fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4872fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4873fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4874fcf5ef2aSThomas Huth break; 4875fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4876fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4877fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4878fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4879fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4880fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4881fcf5ef2aSThomas Huth break; 4882fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4883fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4884fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4885fcf5ef2aSThomas Huth break; 4886fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4887fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4888fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4889fcf5ef2aSThomas Huth break; 4890fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4891fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4892fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4893fcf5ef2aSThomas Huth break; 4894fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4895fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4896fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4897fcf5ef2aSThomas Huth break; 4898fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4899fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4900fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4901fcf5ef2aSThomas Huth break; 4902fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4903fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4904fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4905fcf5ef2aSThomas Huth break; 4906fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4907fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4908fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4909fcf5ef2aSThomas Huth break; 4910fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4911fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4912fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4913fcf5ef2aSThomas Huth break; 4914fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4915fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4916fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4917fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4918fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4919fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4920fcf5ef2aSThomas Huth break; 4921fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4922fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4923fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4924fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4925fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4926fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4929fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4930fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4931fcf5ef2aSThomas Huth break; 4932fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4933fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4934fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4937fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4938fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4939fcf5ef2aSThomas Huth break; 4940fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4941fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4942fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4945fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4946fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4947fcf5ef2aSThomas Huth break; 4948fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4949fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4950fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4954fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4957fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4958fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4959fcf5ef2aSThomas Huth break; 4960fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4961fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4962fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4963fcf5ef2aSThomas Huth break; 4964fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4965fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4966fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4967fcf5ef2aSThomas Huth break; 4968fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4969fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4970fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4973fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4974fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4977fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4978fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4982fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4983fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4984fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4985fcf5ef2aSThomas Huth break; 4986fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4987fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4988fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4989fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4990fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4999fcf5ef2aSThomas Huth break; 5000fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5001fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5002fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5005fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5006fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5009fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5010fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5013fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5014fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5015fcf5ef2aSThomas Huth break; 5016fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5017fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5018fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5019fcf5ef2aSThomas Huth break; 5020fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5021fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5022fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5025fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5026fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5027fcf5ef2aSThomas Huth break; 5028fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5029fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5030fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5031fcf5ef2aSThomas Huth break; 5032fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5033fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5034fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5035fcf5ef2aSThomas Huth break; 5036fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5037fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5038fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5039fcf5ef2aSThomas Huth break; 5040fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5041fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5042fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5043fcf5ef2aSThomas Huth break; 5044fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5045fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5046fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5047fcf5ef2aSThomas Huth break; 5048fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5049fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5050fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5051fcf5ef2aSThomas Huth break; 5052fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5053fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5054fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5055fcf5ef2aSThomas Huth break; 5056fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5057fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5058fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5059fcf5ef2aSThomas Huth break; 5060fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5061fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5062fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5063fcf5ef2aSThomas Huth break; 5064fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5065fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5066fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5067fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5068fcf5ef2aSThomas Huth break; 5069fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5070fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5071fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5072fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5075fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5076fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5079fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5080fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5083fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5084fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5085fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5086fcf5ef2aSThomas Huth break; 5087fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5088fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5089fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5090fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5094fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5095fcf5ef2aSThomas Huth break; 5096fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5097fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5098fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5099fcf5ef2aSThomas Huth break; 5100fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5101fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5102fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5105fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5106fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5107fcf5ef2aSThomas Huth break; 5108fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5109fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5110fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5111fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5112fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5113fcf5ef2aSThomas Huth break; 5114fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5115fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5116fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5117fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5118fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5119fcf5ef2aSThomas Huth break; 5120fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5121fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5122fcf5ef2aSThomas Huth // XXX 5123fcf5ef2aSThomas Huth goto illegal_insn; 5124fcf5ef2aSThomas Huth default: 5125fcf5ef2aSThomas Huth goto illegal_insn; 5126fcf5ef2aSThomas Huth } 5127fcf5ef2aSThomas Huth #else 5128fcf5ef2aSThomas Huth goto ncp_insn; 5129fcf5ef2aSThomas Huth #endif 5130fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5131fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5132fcf5ef2aSThomas Huth goto illegal_insn; 5133fcf5ef2aSThomas Huth #else 5134fcf5ef2aSThomas Huth goto ncp_insn; 5135fcf5ef2aSThomas Huth #endif 5136fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5137fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5138fcf5ef2aSThomas Huth save_state(dc); 5139fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 514052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5141fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5142fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5143fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5144fcf5ef2aSThomas Huth } else { /* register */ 5145fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5146fcf5ef2aSThomas Huth if (rs2) { 5147fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5148fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5149fcf5ef2aSThomas Huth } else { 5150fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5151fcf5ef2aSThomas Huth } 5152fcf5ef2aSThomas Huth } 5153186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5154ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5155fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5156fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5157553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5158fcf5ef2aSThomas Huth goto jmp_insn; 5159fcf5ef2aSThomas Huth #endif 5160fcf5ef2aSThomas Huth } else { 5161fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 516252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5163fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5164fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5165fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5166fcf5ef2aSThomas Huth } else { /* register */ 5167fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5168fcf5ef2aSThomas Huth if (rs2) { 5169fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5170fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5171fcf5ef2aSThomas Huth } else { 5172fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5173fcf5ef2aSThomas Huth } 5174fcf5ef2aSThomas Huth } 5175fcf5ef2aSThomas Huth switch (xop) { 5176fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5177fcf5ef2aSThomas Huth { 5178186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5179186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5180fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5181fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5182fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5183831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5184fcf5ef2aSThomas Huth } 5185fcf5ef2aSThomas Huth goto jmp_insn; 5186fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5187fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5188fcf5ef2aSThomas Huth { 5189fcf5ef2aSThomas Huth if (!supervisor(dc)) 5190fcf5ef2aSThomas Huth goto priv_insn; 5191186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5192fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5193fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5194fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5195ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5196fcf5ef2aSThomas Huth } 5197fcf5ef2aSThomas Huth goto jmp_insn; 5198fcf5ef2aSThomas Huth #endif 5199fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5200fcf5ef2aSThomas Huth /* nop */ 5201fcf5ef2aSThomas Huth break; 5202fcf5ef2aSThomas Huth case 0x3c: /* save */ 5203ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5204fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5205fcf5ef2aSThomas Huth break; 5206fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5207ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5208fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5211fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5212fcf5ef2aSThomas Huth { 5213fcf5ef2aSThomas Huth switch (rd) { 5214fcf5ef2aSThomas Huth case 0: 5215fcf5ef2aSThomas Huth if (!supervisor(dc)) 5216fcf5ef2aSThomas Huth goto priv_insn; 5217fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5218fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5219dfd1b812SRichard Henderson translator_io_start(&dc->base); 5220ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5221fcf5ef2aSThomas Huth goto jmp_insn; 5222fcf5ef2aSThomas Huth case 1: 5223fcf5ef2aSThomas Huth if (!supervisor(dc)) 5224fcf5ef2aSThomas Huth goto priv_insn; 5225fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5226fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5227dfd1b812SRichard Henderson translator_io_start(&dc->base); 5228ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5229fcf5ef2aSThomas Huth goto jmp_insn; 5230fcf5ef2aSThomas Huth default: 5231fcf5ef2aSThomas Huth goto illegal_insn; 5232fcf5ef2aSThomas Huth } 5233fcf5ef2aSThomas Huth } 5234fcf5ef2aSThomas Huth break; 5235fcf5ef2aSThomas Huth #endif 5236fcf5ef2aSThomas Huth default: 5237fcf5ef2aSThomas Huth goto illegal_insn; 5238fcf5ef2aSThomas Huth } 5239fcf5ef2aSThomas Huth } 5240fcf5ef2aSThomas Huth break; 5241fcf5ef2aSThomas Huth } 5242fcf5ef2aSThomas Huth break; 5243fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5244fcf5ef2aSThomas Huth { 5245fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5246fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5247fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 524852123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5249fcf5ef2aSThomas Huth 5250fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5251fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5252fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5253fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5254fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5255fcf5ef2aSThomas Huth if (simm != 0) { 5256fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5257fcf5ef2aSThomas Huth } 5258fcf5ef2aSThomas Huth } else { /* register */ 5259fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5260fcf5ef2aSThomas Huth if (rs2 != 0) { 5261fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5262fcf5ef2aSThomas Huth } 5263fcf5ef2aSThomas Huth } 5264fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5265fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5266fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5267fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5268fcf5ef2aSThomas Huth 5269fcf5ef2aSThomas Huth switch (xop) { 5270fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5271fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 527208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5273316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5274fcf5ef2aSThomas Huth break; 5275fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5276fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 527708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 527808149118SRichard Henderson dc->mem_idx, MO_UB); 5279fcf5ef2aSThomas Huth break; 5280fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5281fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 528208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5283316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5284fcf5ef2aSThomas Huth break; 5285fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5286fcf5ef2aSThomas Huth if (rd & 1) 5287fcf5ef2aSThomas Huth goto illegal_insn; 5288fcf5ef2aSThomas Huth else { 5289fcf5ef2aSThomas Huth TCGv_i64 t64; 5290fcf5ef2aSThomas Huth 5291fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5292fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 529308149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5294316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5295fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5296fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5297fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5298fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5299fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5300fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5301fcf5ef2aSThomas Huth } 5302fcf5ef2aSThomas Huth break; 5303fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5304fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 530508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5306fcf5ef2aSThomas Huth break; 5307fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5308fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 530908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5310316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5311fcf5ef2aSThomas Huth break; 5312fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5313fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5314fcf5ef2aSThomas Huth break; 5315fcf5ef2aSThomas Huth case 0x0f: 5316fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5317fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5318fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5319fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5320fcf5ef2aSThomas Huth break; 5321fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5322fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5323fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5324fcf5ef2aSThomas Huth break; 5325fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5326fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5327fcf5ef2aSThomas Huth break; 5328fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5329fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5330fcf5ef2aSThomas Huth break; 5331fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5332fcf5ef2aSThomas Huth if (rd & 1) { 5333fcf5ef2aSThomas Huth goto illegal_insn; 5334fcf5ef2aSThomas Huth } 5335fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5336fcf5ef2aSThomas Huth goto skip_move; 5337fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5338fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5339fcf5ef2aSThomas Huth break; 5340fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5341fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5342fcf5ef2aSThomas Huth break; 5343fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5344fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5347fcf5ef2aSThomas Huth atomically */ 5348fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5349fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5350fcf5ef2aSThomas Huth break; 5351fcf5ef2aSThomas Huth 5352fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5353fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5354fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5355fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5356fcf5ef2aSThomas Huth goto ncp_insn; 5357fcf5ef2aSThomas Huth #endif 5358fcf5ef2aSThomas Huth #endif 5359fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5360fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5361fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 536208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5363316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5364fcf5ef2aSThomas Huth break; 5365fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5366fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 536708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5368316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5369fcf5ef2aSThomas Huth break; 5370fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5371fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5372fcf5ef2aSThomas Huth break; 5373fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5374fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5375fcf5ef2aSThomas Huth break; 5376fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5377fcf5ef2aSThomas Huth goto skip_move; 5378fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5379fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5380fcf5ef2aSThomas Huth goto jmp_insn; 5381fcf5ef2aSThomas Huth } 5382fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5383fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5384fcf5ef2aSThomas Huth goto skip_move; 5385fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5386fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5387fcf5ef2aSThomas Huth goto jmp_insn; 5388fcf5ef2aSThomas Huth } 5389fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5390fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5391fcf5ef2aSThomas Huth goto skip_move; 5392fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5393fcf5ef2aSThomas Huth goto skip_move; 5394fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5395fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5396fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5397fcf5ef2aSThomas Huth goto jmp_insn; 5398fcf5ef2aSThomas Huth } 5399fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5400fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5401fcf5ef2aSThomas Huth goto skip_move; 5402fcf5ef2aSThomas Huth #endif 5403fcf5ef2aSThomas Huth default: 5404fcf5ef2aSThomas Huth goto illegal_insn; 5405fcf5ef2aSThomas Huth } 5406fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5407fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5408fcf5ef2aSThomas Huth skip_move: ; 5409fcf5ef2aSThomas Huth #endif 5410fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5411fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5412fcf5ef2aSThomas Huth goto jmp_insn; 5413fcf5ef2aSThomas Huth } 5414fcf5ef2aSThomas Huth switch (xop) { 5415fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5416fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5417fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5418fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5419316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5420fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5421fcf5ef2aSThomas Huth break; 5422fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5423fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5424fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5425fcf5ef2aSThomas Huth if (rd == 1) { 5426fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5427fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5428316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5429ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5430fcf5ef2aSThomas Huth break; 5431fcf5ef2aSThomas Huth } 5432fcf5ef2aSThomas Huth #endif 543336ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5434fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5435316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5436ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5437fcf5ef2aSThomas Huth break; 5438fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5439fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5440fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5441fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5442fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5443fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5444fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5445fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5446fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5447fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5448fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5449fcf5ef2aSThomas Huth break; 5450fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5451fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5452fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5453fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5454fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5455fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5456fcf5ef2aSThomas Huth break; 5457fcf5ef2aSThomas Huth default: 5458fcf5ef2aSThomas Huth goto illegal_insn; 5459fcf5ef2aSThomas Huth } 5460fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5461fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5462fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5463fcf5ef2aSThomas Huth 5464fcf5ef2aSThomas Huth switch (xop) { 5465fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5466fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 546708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5468316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5469fcf5ef2aSThomas Huth break; 5470fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5471fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 547208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5473fcf5ef2aSThomas Huth break; 5474fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5475fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 547608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5477316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5478fcf5ef2aSThomas Huth break; 5479fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5480fcf5ef2aSThomas Huth if (rd & 1) 5481fcf5ef2aSThomas Huth goto illegal_insn; 5482fcf5ef2aSThomas Huth else { 5483fcf5ef2aSThomas Huth TCGv_i64 t64; 5484fcf5ef2aSThomas Huth TCGv lo; 5485fcf5ef2aSThomas Huth 5486fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5487fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5488fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5489fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 549008149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5491316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5492fcf5ef2aSThomas Huth } 5493fcf5ef2aSThomas Huth break; 5494fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5495fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5496fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5497fcf5ef2aSThomas Huth break; 5498fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5499fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5500fcf5ef2aSThomas Huth break; 5501fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5502fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5503fcf5ef2aSThomas Huth break; 5504fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5505fcf5ef2aSThomas Huth if (rd & 1) { 5506fcf5ef2aSThomas Huth goto illegal_insn; 5507fcf5ef2aSThomas Huth } 5508fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5509fcf5ef2aSThomas Huth break; 5510fcf5ef2aSThomas Huth #endif 5511fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5512fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5513fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 551408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5515316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5516fcf5ef2aSThomas Huth break; 5517fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5518fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5519fcf5ef2aSThomas Huth break; 5520fcf5ef2aSThomas Huth #endif 5521fcf5ef2aSThomas Huth default: 5522fcf5ef2aSThomas Huth goto illegal_insn; 5523fcf5ef2aSThomas Huth } 5524fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5525fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5526fcf5ef2aSThomas Huth goto jmp_insn; 5527fcf5ef2aSThomas Huth } 5528fcf5ef2aSThomas Huth switch (xop) { 5529fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5530fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5531fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5532fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5533316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5534fcf5ef2aSThomas Huth break; 5535fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5536fcf5ef2aSThomas Huth { 5537fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5538fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5539fcf5ef2aSThomas Huth if (rd == 1) { 554008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5541316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5542fcf5ef2aSThomas Huth break; 5543fcf5ef2aSThomas Huth } 5544fcf5ef2aSThomas Huth #endif 554508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5546316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5547fcf5ef2aSThomas Huth } 5548fcf5ef2aSThomas Huth break; 5549fcf5ef2aSThomas Huth case 0x26: 5550fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5551fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5552fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5553fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5554fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5555fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5556fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5557fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5558fcf5ef2aSThomas Huth before performing the first write. */ 5559fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5560fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5561fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5562fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5563fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5564fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5565fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5566fcf5ef2aSThomas Huth break; 5567fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5568fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5569fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5570fcf5ef2aSThomas Huth goto illegal_insn; 5571fcf5ef2aSThomas Huth #else 5572fcf5ef2aSThomas Huth if (!supervisor(dc)) 5573fcf5ef2aSThomas Huth goto priv_insn; 5574fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5575fcf5ef2aSThomas Huth goto jmp_insn; 5576fcf5ef2aSThomas Huth } 5577fcf5ef2aSThomas Huth goto nfq_insn; 5578fcf5ef2aSThomas Huth #endif 5579fcf5ef2aSThomas Huth #endif 5580fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5581fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5582fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5583fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5584fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5585fcf5ef2aSThomas Huth break; 5586fcf5ef2aSThomas Huth default: 5587fcf5ef2aSThomas Huth goto illegal_insn; 5588fcf5ef2aSThomas Huth } 5589fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5590fcf5ef2aSThomas Huth switch (xop) { 5591fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5592fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5593fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5594fcf5ef2aSThomas Huth goto jmp_insn; 5595fcf5ef2aSThomas Huth } 5596fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5597fcf5ef2aSThomas Huth break; 5598fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5599fcf5ef2aSThomas Huth { 5600fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5601fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5602fcf5ef2aSThomas Huth goto jmp_insn; 5603fcf5ef2aSThomas Huth } 5604fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5605fcf5ef2aSThomas Huth } 5606fcf5ef2aSThomas Huth break; 5607fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5608fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5609fcf5ef2aSThomas Huth goto jmp_insn; 5610fcf5ef2aSThomas Huth } 5611fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5612fcf5ef2aSThomas Huth break; 5613fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5614fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5615fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5616fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5617fcf5ef2aSThomas Huth break; 5618fcf5ef2aSThomas Huth #else 5619fcf5ef2aSThomas Huth case 0x34: /* stc */ 5620fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5621fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5622fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5623fcf5ef2aSThomas Huth goto ncp_insn; 5624fcf5ef2aSThomas Huth #endif 5625fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5626fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5627fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5628fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5629fcf5ef2aSThomas Huth #endif 5630fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5631fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5632fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5633fcf5ef2aSThomas Huth break; 5634fcf5ef2aSThomas Huth #endif 5635fcf5ef2aSThomas Huth default: 5636fcf5ef2aSThomas Huth goto illegal_insn; 5637fcf5ef2aSThomas Huth } 5638fcf5ef2aSThomas Huth } else { 5639fcf5ef2aSThomas Huth goto illegal_insn; 5640fcf5ef2aSThomas Huth } 5641fcf5ef2aSThomas Huth } 5642fcf5ef2aSThomas Huth break; 5643fcf5ef2aSThomas Huth } 5644878cc677SRichard Henderson advance_pc(dc); 5645fcf5ef2aSThomas Huth jmp_insn: 5646a6ca81cbSRichard Henderson return; 5647fcf5ef2aSThomas Huth illegal_insn: 5648fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5649a6ca81cbSRichard Henderson return; 5650fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5651fcf5ef2aSThomas Huth priv_insn: 5652fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5653a6ca81cbSRichard Henderson return; 5654fcf5ef2aSThomas Huth #endif 5655fcf5ef2aSThomas Huth nfpu_insn: 5656fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5657a6ca81cbSRichard Henderson return; 5658fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5659fcf5ef2aSThomas Huth nfq_insn: 5660fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5661a6ca81cbSRichard Henderson return; 5662fcf5ef2aSThomas Huth #endif 5663fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5664fcf5ef2aSThomas Huth ncp_insn: 5665fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5666a6ca81cbSRichard Henderson return; 5667fcf5ef2aSThomas Huth #endif 5668fcf5ef2aSThomas Huth } 5669fcf5ef2aSThomas Huth 56706e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5671fcf5ef2aSThomas Huth { 56726e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5673b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56746e61bc94SEmilio G. Cota int bound; 5675af00be49SEmilio G. Cota 5676af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 56776e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5678fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 56796e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5680576e1c4cSIgor Mammedov dc->def = &env->def; 56816e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 56826e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5683c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56846e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5685c9b459aaSArtyom Tarasenko #endif 5686fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5687fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 56886e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5689c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56906e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5691c9b459aaSArtyom Tarasenko #endif 5692fcf5ef2aSThomas Huth #endif 56936e61bc94SEmilio G. Cota /* 56946e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 56956e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 56966e61bc94SEmilio G. Cota */ 56976e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 56986e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5699af00be49SEmilio G. Cota } 5700fcf5ef2aSThomas Huth 57016e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 57026e61bc94SEmilio G. Cota { 57036e61bc94SEmilio G. Cota } 57046e61bc94SEmilio G. Cota 57056e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 57066e61bc94SEmilio G. Cota { 57076e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5708633c4283SRichard Henderson target_ulong npc = dc->npc; 57096e61bc94SEmilio G. Cota 5710633c4283SRichard Henderson if (npc & 3) { 5711633c4283SRichard Henderson switch (npc) { 5712633c4283SRichard Henderson case JUMP_PC: 5713fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5714633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5715633c4283SRichard Henderson break; 5716633c4283SRichard Henderson case DYNAMIC_PC: 5717633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5718633c4283SRichard Henderson npc = DYNAMIC_PC; 5719633c4283SRichard Henderson break; 5720633c4283SRichard Henderson default: 5721633c4283SRichard Henderson g_assert_not_reached(); 5722fcf5ef2aSThomas Huth } 57236e61bc94SEmilio G. Cota } 5724633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5725633c4283SRichard Henderson } 5726fcf5ef2aSThomas Huth 57276e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 57286e61bc94SEmilio G. Cota { 57296e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5730b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57316e61bc94SEmilio G. Cota unsigned int insn; 5732fcf5ef2aSThomas Huth 57334e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5734af00be49SEmilio G. Cota dc->base.pc_next += 4; 5735878cc677SRichard Henderson 5736878cc677SRichard Henderson if (!decode(dc, insn)) { 5737878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5738878cc677SRichard Henderson } 5739fcf5ef2aSThomas Huth 5740af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 57416e61bc94SEmilio G. Cota return; 5742c5e6ccdfSEmilio G. Cota } 5743af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 57446e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5745af00be49SEmilio G. Cota } 57466e61bc94SEmilio G. Cota } 5747fcf5ef2aSThomas Huth 57486e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 57496e61bc94SEmilio G. Cota { 57506e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5751186e7890SRichard Henderson DisasDelayException *e, *e_next; 5752633c4283SRichard Henderson bool may_lookup; 57536e61bc94SEmilio G. Cota 575446bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 575546bb0137SMark Cave-Ayland case DISAS_NEXT: 575646bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5757633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5758fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5759fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5760633c4283SRichard Henderson break; 5761fcf5ef2aSThomas Huth } 5762633c4283SRichard Henderson 5763930f1865SRichard Henderson may_lookup = true; 5764633c4283SRichard Henderson if (dc->pc & 3) { 5765633c4283SRichard Henderson switch (dc->pc) { 5766633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5767633c4283SRichard Henderson break; 5768633c4283SRichard Henderson case DYNAMIC_PC: 5769633c4283SRichard Henderson may_lookup = false; 5770633c4283SRichard Henderson break; 5771633c4283SRichard Henderson default: 5772633c4283SRichard Henderson g_assert_not_reached(); 5773633c4283SRichard Henderson } 5774633c4283SRichard Henderson } else { 5775633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5776633c4283SRichard Henderson } 5777633c4283SRichard Henderson 5778930f1865SRichard Henderson if (dc->npc & 3) { 5779930f1865SRichard Henderson switch (dc->npc) { 5780930f1865SRichard Henderson case JUMP_PC: 5781930f1865SRichard Henderson gen_generic_branch(dc); 5782930f1865SRichard Henderson break; 5783930f1865SRichard Henderson case DYNAMIC_PC: 5784930f1865SRichard Henderson may_lookup = false; 5785930f1865SRichard Henderson break; 5786930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5787930f1865SRichard Henderson break; 5788930f1865SRichard Henderson default: 5789930f1865SRichard Henderson g_assert_not_reached(); 5790930f1865SRichard Henderson } 5791930f1865SRichard Henderson } else { 5792930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5793930f1865SRichard Henderson } 5794633c4283SRichard Henderson if (may_lookup) { 5795633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5796633c4283SRichard Henderson } else { 579707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5798fcf5ef2aSThomas Huth } 579946bb0137SMark Cave-Ayland break; 580046bb0137SMark Cave-Ayland 580146bb0137SMark Cave-Ayland case DISAS_NORETURN: 580246bb0137SMark Cave-Ayland break; 580346bb0137SMark Cave-Ayland 580446bb0137SMark Cave-Ayland case DISAS_EXIT: 580546bb0137SMark Cave-Ayland /* Exit TB */ 580646bb0137SMark Cave-Ayland save_state(dc); 580746bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 580846bb0137SMark Cave-Ayland break; 580946bb0137SMark Cave-Ayland 581046bb0137SMark Cave-Ayland default: 581146bb0137SMark Cave-Ayland g_assert_not_reached(); 5812fcf5ef2aSThomas Huth } 5813186e7890SRichard Henderson 5814186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5815186e7890SRichard Henderson gen_set_label(e->lab); 5816186e7890SRichard Henderson 5817186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5818186e7890SRichard Henderson if (e->npc % 4 == 0) { 5819186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5820186e7890SRichard Henderson } 5821186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5822186e7890SRichard Henderson 5823186e7890SRichard Henderson e_next = e->next; 5824186e7890SRichard Henderson g_free(e); 5825186e7890SRichard Henderson } 5826fcf5ef2aSThomas Huth } 58276e61bc94SEmilio G. Cota 58288eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 58298eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 58306e61bc94SEmilio G. Cota { 58318eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 58328eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 58336e61bc94SEmilio G. Cota } 58346e61bc94SEmilio G. Cota 58356e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 58366e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 58376e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 58386e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 58396e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 58406e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 58416e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 58426e61bc94SEmilio G. Cota }; 58436e61bc94SEmilio G. Cota 5844597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5845306c8721SRichard Henderson target_ulong pc, void *host_pc) 58466e61bc94SEmilio G. Cota { 58476e61bc94SEmilio G. Cota DisasContext dc = {}; 58486e61bc94SEmilio G. Cota 5849306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5850fcf5ef2aSThomas Huth } 5851fcf5ef2aSThomas Huth 585255c3ceefSRichard Henderson void sparc_tcg_init(void) 5853fcf5ef2aSThomas Huth { 5854fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5855fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5856fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5857fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5858fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5859fcf5ef2aSThomas Huth }; 5860fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5861fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5862fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5863fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5864fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5865fcf5ef2aSThomas Huth }; 5866fcf5ef2aSThomas Huth 5867fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5868fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5869fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5870fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5871fcf5ef2aSThomas Huth #else 5872fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5873fcf5ef2aSThomas Huth #endif 5874fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5875fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5876fcf5ef2aSThomas Huth }; 5877fcf5ef2aSThomas Huth 5878fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5879fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5880fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5881fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5882fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5883fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5884fcf5ef2aSThomas Huth "hstick_cmpr" }, 5885fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5886fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5887fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5888fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5889fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5890fcf5ef2aSThomas Huth #endif 5891fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5892fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5893fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5894fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5895fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5896fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5897fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5898fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5899fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5900fcf5ef2aSThomas Huth }; 5901fcf5ef2aSThomas Huth 5902fcf5ef2aSThomas Huth unsigned int i; 5903fcf5ef2aSThomas Huth 5904ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5905fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5906fcf5ef2aSThomas Huth "regwptr"); 5907fcf5ef2aSThomas Huth 5908fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5909ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5910fcf5ef2aSThomas Huth } 5911fcf5ef2aSThomas Huth 5912fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5913ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5914fcf5ef2aSThomas Huth } 5915fcf5ef2aSThomas Huth 5916f764718dSRichard Henderson cpu_regs[0] = NULL; 5917fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5918ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5919fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5920fcf5ef2aSThomas Huth gregnames[i]); 5921fcf5ef2aSThomas Huth } 5922fcf5ef2aSThomas Huth 5923fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5924fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5925fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5926fcf5ef2aSThomas Huth gregnames[i]); 5927fcf5ef2aSThomas Huth } 5928fcf5ef2aSThomas Huth 5929fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5930ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5931fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5932fcf5ef2aSThomas Huth fregnames[i]); 5933fcf5ef2aSThomas Huth } 5934fcf5ef2aSThomas Huth } 5935fcf5ef2aSThomas Huth 5936f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5937f36aaa53SRichard Henderson const TranslationBlock *tb, 5938f36aaa53SRichard Henderson const uint64_t *data) 5939fcf5ef2aSThomas Huth { 5940f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5941f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5942fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5943fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5944fcf5ef2aSThomas Huth 5945fcf5ef2aSThomas Huth env->pc = pc; 5946fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5947fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5948fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5949fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5950fcf5ef2aSThomas Huth if (env->cond) { 5951fcf5ef2aSThomas Huth env->npc = npc & ~3; 5952fcf5ef2aSThomas Huth } else { 5953fcf5ef2aSThomas Huth env->npc = pc + 4; 5954fcf5ef2aSThomas Huth } 5955fcf5ef2aSThomas Huth } else { 5956fcf5ef2aSThomas Huth env->npc = npc; 5957fcf5ef2aSThomas Huth } 5958fcf5ef2aSThomas Huth } 5959