1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36d53106c9SRichard Henderson #define HELPER_H "helper.h" 37d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 38d53106c9SRichard Henderson #undef HELPER_H 39fcf5ef2aSThomas Huth 40633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 41633c4283SRichard Henderson #define DYNAMIC_PC 1 42633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 43633c4283SRichard Henderson #define JUMP_PC 2 44633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 45633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 46fcf5ef2aSThomas Huth 4746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4846bb0137SMark Cave-Ayland 49fcf5ef2aSThomas Huth /* global register indexes */ 50fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 51fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 52fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 53fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 54fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 55fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 56fcf5ef2aSThomas Huth static TCGv cpu_y; 57fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 58fcf5ef2aSThomas Huth static TCGv cpu_tbr; 59fcf5ef2aSThomas Huth #endif 60fcf5ef2aSThomas Huth static TCGv cpu_cond; 61fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 62fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 63fcf5ef2aSThomas Huth static TCGv cpu_gsr; 64fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 65fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 66fcf5ef2aSThomas Huth #else 67fcf5ef2aSThomas Huth static TCGv cpu_wim; 68fcf5ef2aSThomas Huth #endif 69fcf5ef2aSThomas Huth /* Floating point registers */ 70fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 71fcf5ef2aSThomas Huth 72fcf5ef2aSThomas Huth typedef struct DisasContext { 73af00be49SEmilio G. Cota DisasContextBase base; 74fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 75fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 76fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 77fcf5ef2aSThomas Huth int mem_idx; 78c9b459aaSArtyom Tarasenko bool fpu_enabled; 79c9b459aaSArtyom Tarasenko bool address_mask_32bit; 80c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 81c9b459aaSArtyom Tarasenko bool supervisor; 82c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 83c9b459aaSArtyom Tarasenko bool hypervisor; 84c9b459aaSArtyom Tarasenko #endif 85c9b459aaSArtyom Tarasenko #endif 86c9b459aaSArtyom Tarasenko 87fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 88fcf5ef2aSThomas Huth sparc_def_t *def; 89fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 90fcf5ef2aSThomas Huth int fprs_dirty; 91fcf5ef2aSThomas Huth int asi; 92fcf5ef2aSThomas Huth #endif 93fcf5ef2aSThomas Huth } DisasContext; 94fcf5ef2aSThomas Huth 95fcf5ef2aSThomas Huth typedef struct { 96fcf5ef2aSThomas Huth TCGCond cond; 97fcf5ef2aSThomas Huth bool is_bool; 98fcf5ef2aSThomas Huth TCGv c1, c2; 99fcf5ef2aSThomas Huth } DisasCompare; 100fcf5ef2aSThomas Huth 101fcf5ef2aSThomas Huth // This function uses non-native bit order 102fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 103fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 104fcf5ef2aSThomas Huth 105fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 106fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 107fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 108fcf5ef2aSThomas Huth 109fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 110fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 113fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 114fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 115fcf5ef2aSThomas Huth #else 116fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 117fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 118fcf5ef2aSThomas Huth #endif 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 121fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 124fcf5ef2aSThomas Huth { 125fcf5ef2aSThomas Huth len = 32 - len; 126fcf5ef2aSThomas Huth return (x << len) >> len; 127fcf5ef2aSThomas Huth } 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 130fcf5ef2aSThomas Huth 1310c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 132fcf5ef2aSThomas Huth { 133fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 134fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 135fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 136fcf5ef2aSThomas Huth we can avoid setting it again. */ 137fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 138fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 139fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth #endif 142fcf5ef2aSThomas Huth } 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth /* floating point registers moves */ 145fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 146fcf5ef2aSThomas Huth { 14736ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 148dc41aa7dSRichard Henderson if (src & 1) { 149dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 150dc41aa7dSRichard Henderson } else { 151dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 152fcf5ef2aSThomas Huth } 153dc41aa7dSRichard Henderson return ret; 154fcf5ef2aSThomas Huth } 155fcf5ef2aSThomas Huth 156fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 157fcf5ef2aSThomas Huth { 1588e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1598e7bbc75SRichard Henderson 1608e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 161fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 162fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 163fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 164fcf5ef2aSThomas Huth } 165fcf5ef2aSThomas Huth 166fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 167fcf5ef2aSThomas Huth { 16836ab4623SRichard Henderson return tcg_temp_new_i32(); 169fcf5ef2aSThomas Huth } 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 172fcf5ef2aSThomas Huth { 173fcf5ef2aSThomas Huth src = DFPREG(src); 174fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 175fcf5ef2aSThomas Huth } 176fcf5ef2aSThomas Huth 177fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 178fcf5ef2aSThomas Huth { 179fcf5ef2aSThomas Huth dst = DFPREG(dst); 180fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 181fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 185fcf5ef2aSThomas Huth { 186fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 187fcf5ef2aSThomas Huth } 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 190fcf5ef2aSThomas Huth { 191fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 192fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 193fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 194fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 198fcf5ef2aSThomas Huth { 199fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 200fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 201fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 202fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 203fcf5ef2aSThomas Huth } 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 206fcf5ef2aSThomas Huth { 207fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 208fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 209fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 210fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 211fcf5ef2aSThomas Huth } 212fcf5ef2aSThomas Huth 213fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 214fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 215fcf5ef2aSThomas Huth { 216fcf5ef2aSThomas Huth dst = QFPREG(dst); 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 219fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 220fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 224fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 225fcf5ef2aSThomas Huth { 226fcf5ef2aSThomas Huth src = QFPREG(src); 227fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 231fcf5ef2aSThomas Huth { 232fcf5ef2aSThomas Huth src = QFPREG(src); 233fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 234fcf5ef2aSThomas Huth } 235fcf5ef2aSThomas Huth 236fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 237fcf5ef2aSThomas Huth { 238fcf5ef2aSThomas Huth rd = QFPREG(rd); 239fcf5ef2aSThomas Huth rs = QFPREG(rs); 240fcf5ef2aSThomas Huth 241fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 242fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 243fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth #endif 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth /* moves */ 248fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 249fcf5ef2aSThomas Huth #define supervisor(dc) 0 250fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 251fcf5ef2aSThomas Huth #define hypervisor(dc) 0 252fcf5ef2aSThomas Huth #endif 253fcf5ef2aSThomas Huth #else 254fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 255c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 256c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 257fcf5ef2aSThomas Huth #else 258c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 259fcf5ef2aSThomas Huth #endif 260fcf5ef2aSThomas Huth #endif 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 263fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 264fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 265fcf5ef2aSThomas Huth #else 266fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 267fcf5ef2aSThomas Huth #endif 268fcf5ef2aSThomas Huth #endif 269fcf5ef2aSThomas Huth 2700c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 271fcf5ef2aSThomas Huth { 272fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 273fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 274fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 275fcf5ef2aSThomas Huth #endif 276fcf5ef2aSThomas Huth } 277fcf5ef2aSThomas Huth 2780c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 279fcf5ef2aSThomas Huth { 280fcf5ef2aSThomas Huth if (reg > 0) { 281fcf5ef2aSThomas Huth assert(reg < 32); 282fcf5ef2aSThomas Huth return cpu_regs[reg]; 283fcf5ef2aSThomas Huth } else { 28452123f14SRichard Henderson TCGv t = tcg_temp_new(); 285fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 286fcf5ef2aSThomas Huth return t; 287fcf5ef2aSThomas Huth } 288fcf5ef2aSThomas Huth } 289fcf5ef2aSThomas Huth 2900c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 291fcf5ef2aSThomas Huth { 292fcf5ef2aSThomas Huth if (reg > 0) { 293fcf5ef2aSThomas Huth assert(reg < 32); 294fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 295fcf5ef2aSThomas Huth } 296fcf5ef2aSThomas Huth } 297fcf5ef2aSThomas Huth 2980c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 299fcf5ef2aSThomas Huth { 300fcf5ef2aSThomas Huth if (reg > 0) { 301fcf5ef2aSThomas Huth assert(reg < 32); 302fcf5ef2aSThomas Huth return cpu_regs[reg]; 303fcf5ef2aSThomas Huth } else { 30452123f14SRichard Henderson return tcg_temp_new(); 305fcf5ef2aSThomas Huth } 306fcf5ef2aSThomas Huth } 307fcf5ef2aSThomas Huth 3085645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 309fcf5ef2aSThomas Huth { 3105645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3115645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 312fcf5ef2aSThomas Huth } 313fcf5ef2aSThomas Huth 3145645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 315fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 316fcf5ef2aSThomas Huth { 317fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 318fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 319fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 320fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 321fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 32207ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 323fcf5ef2aSThomas Huth } else { 324f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 325fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 326fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 327f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 331fcf5ef2aSThomas Huth // XXX suboptimal 3320c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 333fcf5ef2aSThomas Huth { 334fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3350b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth 3380c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 339fcf5ef2aSThomas Huth { 340fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3410b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3440c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 345fcf5ef2aSThomas Huth { 346fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3470b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 348fcf5ef2aSThomas Huth } 349fcf5ef2aSThomas Huth 3500c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 351fcf5ef2aSThomas Huth { 352fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3530b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 354fcf5ef2aSThomas Huth } 355fcf5ef2aSThomas Huth 3560c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 357fcf5ef2aSThomas Huth { 358fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 359fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 360fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 361fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 362fcf5ef2aSThomas Huth } 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 365fcf5ef2aSThomas Huth { 366fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 367fcf5ef2aSThomas Huth 368fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 369fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 370fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 371fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 372fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 373fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 374fcf5ef2aSThomas Huth #else 375fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 376fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 377fcf5ef2aSThomas Huth #endif 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 380fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth return carry_32; 383fcf5ef2aSThomas Huth } 384fcf5ef2aSThomas Huth 385fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 386fcf5ef2aSThomas Huth { 387fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 388fcf5ef2aSThomas Huth 389fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 390fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 391fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 392fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 393fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 394fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 395fcf5ef2aSThomas Huth #else 396fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 397fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 398fcf5ef2aSThomas Huth #endif 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 401fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth return carry_32; 404fcf5ef2aSThomas Huth } 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 407fcf5ef2aSThomas Huth TCGv src2, int update_cc) 408fcf5ef2aSThomas Huth { 409fcf5ef2aSThomas Huth TCGv_i32 carry_32; 410fcf5ef2aSThomas Huth TCGv carry; 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth switch (dc->cc_op) { 413fcf5ef2aSThomas Huth case CC_OP_DIV: 414fcf5ef2aSThomas Huth case CC_OP_LOGIC: 415fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 416fcf5ef2aSThomas Huth if (update_cc) { 417fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 418fcf5ef2aSThomas Huth } else { 419fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 420fcf5ef2aSThomas Huth } 421fcf5ef2aSThomas Huth return; 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth case CC_OP_ADD: 424fcf5ef2aSThomas Huth case CC_OP_TADD: 425fcf5ef2aSThomas Huth case CC_OP_TADDTV: 426fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 427fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 428fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 429fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 430fcf5ef2aSThomas Huth generated the carry in the first place. */ 431fcf5ef2aSThomas Huth carry = tcg_temp_new(); 432fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 433fcf5ef2aSThomas Huth goto add_done; 434fcf5ef2aSThomas Huth } 435fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 436fcf5ef2aSThomas Huth break; 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth case CC_OP_SUB: 439fcf5ef2aSThomas Huth case CC_OP_TSUB: 440fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 441fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 442fcf5ef2aSThomas Huth break; 443fcf5ef2aSThomas Huth 444fcf5ef2aSThomas Huth default: 445fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 446fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 447fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 448fcf5ef2aSThomas Huth break; 449fcf5ef2aSThomas Huth } 450fcf5ef2aSThomas Huth 451fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 452fcf5ef2aSThomas Huth carry = tcg_temp_new(); 453fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 454fcf5ef2aSThomas Huth #else 455fcf5ef2aSThomas Huth carry = carry_32; 456fcf5ef2aSThomas Huth #endif 457fcf5ef2aSThomas Huth 458fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 459fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 460fcf5ef2aSThomas Huth 461fcf5ef2aSThomas Huth add_done: 462fcf5ef2aSThomas Huth if (update_cc) { 463fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 464fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 465fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 466fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 467fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 468fcf5ef2aSThomas Huth } 469fcf5ef2aSThomas Huth } 470fcf5ef2aSThomas Huth 4710c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 472fcf5ef2aSThomas Huth { 473fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 474fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 475fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 476fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 477fcf5ef2aSThomas Huth } 478fcf5ef2aSThomas Huth 479fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 480fcf5ef2aSThomas Huth TCGv src2, int update_cc) 481fcf5ef2aSThomas Huth { 482fcf5ef2aSThomas Huth TCGv_i32 carry_32; 483fcf5ef2aSThomas Huth TCGv carry; 484fcf5ef2aSThomas Huth 485fcf5ef2aSThomas Huth switch (dc->cc_op) { 486fcf5ef2aSThomas Huth case CC_OP_DIV: 487fcf5ef2aSThomas Huth case CC_OP_LOGIC: 488fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 489fcf5ef2aSThomas Huth if (update_cc) { 490fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 491fcf5ef2aSThomas Huth } else { 492fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 493fcf5ef2aSThomas Huth } 494fcf5ef2aSThomas Huth return; 495fcf5ef2aSThomas Huth 496fcf5ef2aSThomas Huth case CC_OP_ADD: 497fcf5ef2aSThomas Huth case CC_OP_TADD: 498fcf5ef2aSThomas Huth case CC_OP_TADDTV: 499fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 500fcf5ef2aSThomas Huth break; 501fcf5ef2aSThomas Huth 502fcf5ef2aSThomas Huth case CC_OP_SUB: 503fcf5ef2aSThomas Huth case CC_OP_TSUB: 504fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 505fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 506fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 507fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 508fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 509fcf5ef2aSThomas Huth generated the carry in the first place. */ 510fcf5ef2aSThomas Huth carry = tcg_temp_new(); 511fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 512fcf5ef2aSThomas Huth goto sub_done; 513fcf5ef2aSThomas Huth } 514fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 515fcf5ef2aSThomas Huth break; 516fcf5ef2aSThomas Huth 517fcf5ef2aSThomas Huth default: 518fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 519fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 520fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 521fcf5ef2aSThomas Huth break; 522fcf5ef2aSThomas Huth } 523fcf5ef2aSThomas Huth 524fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 525fcf5ef2aSThomas Huth carry = tcg_temp_new(); 526fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 527fcf5ef2aSThomas Huth #else 528fcf5ef2aSThomas Huth carry = carry_32; 529fcf5ef2aSThomas Huth #endif 530fcf5ef2aSThomas Huth 531fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 532fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth sub_done: 535fcf5ef2aSThomas Huth if (update_cc) { 536fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 537fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 539fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 540fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth } 543fcf5ef2aSThomas Huth 5440c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 545fcf5ef2aSThomas Huth { 546fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 549fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 550fcf5ef2aSThomas Huth 551fcf5ef2aSThomas Huth /* old op: 552fcf5ef2aSThomas Huth if (!(env->y & 1)) 553fcf5ef2aSThomas Huth T1 = 0; 554fcf5ef2aSThomas Huth */ 55500ab7e61SRichard Henderson zero = tcg_constant_tl(0); 556fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 557fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 558fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 559fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 560fcf5ef2aSThomas Huth zero, cpu_cc_src2); 561fcf5ef2aSThomas Huth 562fcf5ef2aSThomas Huth // b2 = T0 & 1; 563fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5640b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 56508d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 566fcf5ef2aSThomas Huth 567fcf5ef2aSThomas Huth // b1 = N ^ V; 568fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 569fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 570fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 571fcf5ef2aSThomas Huth 572fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 573fcf5ef2aSThomas Huth // src1 = T0; 574fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 575fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 576fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 577fcf5ef2aSThomas Huth 578fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 579fcf5ef2aSThomas Huth 580fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 581fcf5ef2aSThomas Huth } 582fcf5ef2aSThomas Huth 5830c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 584fcf5ef2aSThomas Huth { 585fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 586fcf5ef2aSThomas Huth if (sign_ext) { 587fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 588fcf5ef2aSThomas Huth } else { 589fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 590fcf5ef2aSThomas Huth } 591fcf5ef2aSThomas Huth #else 592fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 593fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 594fcf5ef2aSThomas Huth 595fcf5ef2aSThomas Huth if (sign_ext) { 596fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 597fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 598fcf5ef2aSThomas Huth } else { 599fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 600fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 601fcf5ef2aSThomas Huth } 602fcf5ef2aSThomas Huth 603fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 604fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 605fcf5ef2aSThomas Huth #endif 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth 6080c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 609fcf5ef2aSThomas Huth { 610fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 611fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 612fcf5ef2aSThomas Huth } 613fcf5ef2aSThomas Huth 6140c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 615fcf5ef2aSThomas Huth { 616fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 617fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 618fcf5ef2aSThomas Huth } 619fcf5ef2aSThomas Huth 620fcf5ef2aSThomas Huth // 1 6210c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 622fcf5ef2aSThomas Huth { 623fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 624fcf5ef2aSThomas Huth } 625fcf5ef2aSThomas Huth 626fcf5ef2aSThomas Huth // Z 6270c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 628fcf5ef2aSThomas Huth { 629fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 630fcf5ef2aSThomas Huth } 631fcf5ef2aSThomas Huth 632fcf5ef2aSThomas Huth // Z | (N ^ V) 6330c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 634fcf5ef2aSThomas Huth { 635fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 636fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 637fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 638fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 639fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 640fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 641fcf5ef2aSThomas Huth } 642fcf5ef2aSThomas Huth 643fcf5ef2aSThomas Huth // N ^ V 6440c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 645fcf5ef2aSThomas Huth { 646fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 647fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 648fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 649fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 650fcf5ef2aSThomas Huth } 651fcf5ef2aSThomas Huth 652fcf5ef2aSThomas Huth // C | Z 6530c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 654fcf5ef2aSThomas Huth { 655fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 656fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 657fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 658fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 659fcf5ef2aSThomas Huth } 660fcf5ef2aSThomas Huth 661fcf5ef2aSThomas Huth // C 6620c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 663fcf5ef2aSThomas Huth { 664fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth // V 6680c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 669fcf5ef2aSThomas Huth { 670fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 671fcf5ef2aSThomas Huth } 672fcf5ef2aSThomas Huth 673fcf5ef2aSThomas Huth // 0 6740c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 675fcf5ef2aSThomas Huth { 676fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 677fcf5ef2aSThomas Huth } 678fcf5ef2aSThomas Huth 679fcf5ef2aSThomas Huth // N 6800c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 681fcf5ef2aSThomas Huth { 682fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 683fcf5ef2aSThomas Huth } 684fcf5ef2aSThomas Huth 685fcf5ef2aSThomas Huth // !Z 6860c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 687fcf5ef2aSThomas Huth { 688fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 689fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth 692fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 6930c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 694fcf5ef2aSThomas Huth { 695fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 696fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 697fcf5ef2aSThomas Huth } 698fcf5ef2aSThomas Huth 699fcf5ef2aSThomas Huth // !(N ^ V) 7000c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 701fcf5ef2aSThomas Huth { 702fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 703fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 704fcf5ef2aSThomas Huth } 705fcf5ef2aSThomas Huth 706fcf5ef2aSThomas Huth // !(C | Z) 7070c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 708fcf5ef2aSThomas Huth { 709fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 710fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 711fcf5ef2aSThomas Huth } 712fcf5ef2aSThomas Huth 713fcf5ef2aSThomas Huth // !C 7140c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 715fcf5ef2aSThomas Huth { 716fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 717fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 718fcf5ef2aSThomas Huth } 719fcf5ef2aSThomas Huth 720fcf5ef2aSThomas Huth // !N 7210c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 722fcf5ef2aSThomas Huth { 723fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 724fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 725fcf5ef2aSThomas Huth } 726fcf5ef2aSThomas Huth 727fcf5ef2aSThomas Huth // !V 7280c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 729fcf5ef2aSThomas Huth { 730fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 731fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 732fcf5ef2aSThomas Huth } 733fcf5ef2aSThomas Huth 734fcf5ef2aSThomas Huth /* 735fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 736fcf5ef2aSThomas Huth 0 = 737fcf5ef2aSThomas Huth 1 < 738fcf5ef2aSThomas Huth 2 > 739fcf5ef2aSThomas Huth 3 unordered 740fcf5ef2aSThomas Huth */ 7410c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 742fcf5ef2aSThomas Huth unsigned int fcc_offset) 743fcf5ef2aSThomas Huth { 744fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 745fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth 7480c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 749fcf5ef2aSThomas Huth { 750fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 751fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 754fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7550c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 756fcf5ef2aSThomas Huth { 757fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 758fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 759fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 760fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 761fcf5ef2aSThomas Huth } 762fcf5ef2aSThomas Huth 763fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 7640c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 765fcf5ef2aSThomas Huth { 766fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 767fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 768fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 769fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // 1 or 3: FCC0 7730c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 7790c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 782fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 783fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 784fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // 2 or 3: FCC1 7880c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 7940c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 797fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 799fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8030c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 806fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 807fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 808fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8120c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 815fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 816fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 817fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 818fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 821fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8220c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 823fcf5ef2aSThomas Huth { 824fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 825fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 826fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 827fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 828fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 829fcf5ef2aSThomas Huth } 830fcf5ef2aSThomas Huth 831fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8320c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 833fcf5ef2aSThomas Huth { 834fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 835fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 836fcf5ef2aSThomas Huth } 837fcf5ef2aSThomas Huth 838fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8390c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 840fcf5ef2aSThomas Huth { 841fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 842fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 843fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 844fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 845fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8490c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 850fcf5ef2aSThomas Huth { 851fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 852fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8560c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 859fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 860fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 861fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 862fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 8660c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 869fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 870fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 871fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 872fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 8750c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 876fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 877fcf5ef2aSThomas Huth { 878fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 879fcf5ef2aSThomas Huth 880fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 883fcf5ef2aSThomas Huth 884fcf5ef2aSThomas Huth gen_set_label(l1); 885fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 891fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 892fcf5ef2aSThomas Huth 893fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth gen_set_label(l1); 898fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 899fcf5ef2aSThomas Huth 900af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 901fcf5ef2aSThomas Huth } 902fcf5ef2aSThomas Huth 903fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 906fcf5ef2aSThomas Huth 907633c4283SRichard Henderson if (npc & 3) { 908633c4283SRichard Henderson switch (npc) { 909633c4283SRichard Henderson case DYNAMIC_PC: 910633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 911633c4283SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 912633c4283SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 913633c4283SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, 914633c4283SRichard Henderson cpu_cond, tcg_constant_tl(0), 915633c4283SRichard Henderson tcg_constant_tl(pc1), cpu_npc); 916633c4283SRichard Henderson dc->pc = npc; 917633c4283SRichard Henderson break; 918633c4283SRichard Henderson default: 919633c4283SRichard Henderson g_assert_not_reached(); 920633c4283SRichard Henderson } 921633c4283SRichard Henderson } else { 922fcf5ef2aSThomas Huth dc->pc = npc; 923fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 924fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 925fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 926fcf5ef2aSThomas Huth } 927fcf5ef2aSThomas Huth } 928fcf5ef2aSThomas Huth 9290c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 930fcf5ef2aSThomas Huth { 93100ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 93200ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 93300ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 934fcf5ef2aSThomas Huth 935fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 936fcf5ef2aSThomas Huth } 937fcf5ef2aSThomas Huth 938fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 939fcf5ef2aSThomas Huth have been set for a jump */ 9400c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 941fcf5ef2aSThomas Huth { 942fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 943fcf5ef2aSThomas Huth gen_generic_branch(dc); 94499c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 945fcf5ef2aSThomas Huth } 946fcf5ef2aSThomas Huth } 947fcf5ef2aSThomas Huth 9480c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 949fcf5ef2aSThomas Huth { 950633c4283SRichard Henderson if (dc->npc & 3) { 951633c4283SRichard Henderson switch (dc->npc) { 952633c4283SRichard Henderson case JUMP_PC: 953fcf5ef2aSThomas Huth gen_generic_branch(dc); 95499c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 955633c4283SRichard Henderson break; 956633c4283SRichard Henderson case DYNAMIC_PC: 957633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 958633c4283SRichard Henderson break; 959633c4283SRichard Henderson default: 960633c4283SRichard Henderson g_assert_not_reached(); 961633c4283SRichard Henderson } 962633c4283SRichard Henderson } else { 963fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth } 966fcf5ef2aSThomas Huth 9670c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 968fcf5ef2aSThomas Huth { 969fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 970fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 971fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth } 974fcf5ef2aSThomas Huth 9750c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 978fcf5ef2aSThomas Huth save_npc(dc); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth 981fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 982fcf5ef2aSThomas Huth { 983fcf5ef2aSThomas Huth save_state(dc); 98400ab7e61SRichard Henderson gen_helper_raise_exception(cpu_env, tcg_constant_i32(which)); 985af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth 988fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 989fcf5ef2aSThomas Huth { 99000ab7e61SRichard Henderson gen_helper_check_align(cpu_env, addr, tcg_constant_i32(mask)); 991fcf5ef2aSThomas Huth } 992fcf5ef2aSThomas Huth 9930c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 994fcf5ef2aSThomas Huth { 995633c4283SRichard Henderson if (dc->npc & 3) { 996633c4283SRichard Henderson switch (dc->npc) { 997633c4283SRichard Henderson case JUMP_PC: 998fcf5ef2aSThomas Huth gen_generic_branch(dc); 999fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 100099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1001633c4283SRichard Henderson break; 1002633c4283SRichard Henderson case DYNAMIC_PC: 1003633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1004fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1005633c4283SRichard Henderson dc->pc = dc->npc; 1006633c4283SRichard Henderson break; 1007633c4283SRichard Henderson default: 1008633c4283SRichard Henderson g_assert_not_reached(); 1009633c4283SRichard Henderson } 1010fcf5ef2aSThomas Huth } else { 1011fcf5ef2aSThomas Huth dc->pc = dc->npc; 1012fcf5ef2aSThomas Huth } 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth 10150c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1016fcf5ef2aSThomas Huth { 1017fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1018fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1019fcf5ef2aSThomas Huth } 1020fcf5ef2aSThomas Huth 1021fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1022fcf5ef2aSThomas Huth DisasContext *dc) 1023fcf5ef2aSThomas Huth { 1024fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1025fcf5ef2aSThomas Huth TCG_COND_NEVER, 1026fcf5ef2aSThomas Huth TCG_COND_EQ, 1027fcf5ef2aSThomas Huth TCG_COND_LE, 1028fcf5ef2aSThomas Huth TCG_COND_LT, 1029fcf5ef2aSThomas Huth TCG_COND_LEU, 1030fcf5ef2aSThomas Huth TCG_COND_LTU, 1031fcf5ef2aSThomas Huth -1, /* neg */ 1032fcf5ef2aSThomas Huth -1, /* overflow */ 1033fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1034fcf5ef2aSThomas Huth TCG_COND_NE, 1035fcf5ef2aSThomas Huth TCG_COND_GT, 1036fcf5ef2aSThomas Huth TCG_COND_GE, 1037fcf5ef2aSThomas Huth TCG_COND_GTU, 1038fcf5ef2aSThomas Huth TCG_COND_GEU, 1039fcf5ef2aSThomas Huth -1, /* pos */ 1040fcf5ef2aSThomas Huth -1, /* no overflow */ 1041fcf5ef2aSThomas Huth }; 1042fcf5ef2aSThomas Huth 1043fcf5ef2aSThomas Huth static int logic_cond[16] = { 1044fcf5ef2aSThomas Huth TCG_COND_NEVER, 1045fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1046fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1047fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1048fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1049fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1050fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1051fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1052fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1053fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1054fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1055fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1056fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1057fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1058fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1059fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1060fcf5ef2aSThomas Huth }; 1061fcf5ef2aSThomas Huth 1062fcf5ef2aSThomas Huth TCGv_i32 r_src; 1063fcf5ef2aSThomas Huth TCGv r_dst; 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1066fcf5ef2aSThomas Huth if (xcc) { 1067fcf5ef2aSThomas Huth r_src = cpu_xcc; 1068fcf5ef2aSThomas Huth } else { 1069fcf5ef2aSThomas Huth r_src = cpu_psr; 1070fcf5ef2aSThomas Huth } 1071fcf5ef2aSThomas Huth #else 1072fcf5ef2aSThomas Huth r_src = cpu_psr; 1073fcf5ef2aSThomas Huth #endif 1074fcf5ef2aSThomas Huth 1075fcf5ef2aSThomas Huth switch (dc->cc_op) { 1076fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1077fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1078fcf5ef2aSThomas Huth do_compare_dst_0: 1079fcf5ef2aSThomas Huth cmp->is_bool = false; 108000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1081fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1082fcf5ef2aSThomas Huth if (!xcc) { 1083fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1084fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1085fcf5ef2aSThomas Huth break; 1086fcf5ef2aSThomas Huth } 1087fcf5ef2aSThomas Huth #endif 1088fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1089fcf5ef2aSThomas Huth break; 1090fcf5ef2aSThomas Huth 1091fcf5ef2aSThomas Huth case CC_OP_SUB: 1092fcf5ef2aSThomas Huth switch (cond) { 1093fcf5ef2aSThomas Huth case 6: /* neg */ 1094fcf5ef2aSThomas Huth case 14: /* pos */ 1095fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1096fcf5ef2aSThomas Huth goto do_compare_dst_0; 1097fcf5ef2aSThomas Huth 1098fcf5ef2aSThomas Huth case 7: /* overflow */ 1099fcf5ef2aSThomas Huth case 15: /* !overflow */ 1100fcf5ef2aSThomas Huth goto do_dynamic; 1101fcf5ef2aSThomas Huth 1102fcf5ef2aSThomas Huth default: 1103fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1104fcf5ef2aSThomas Huth cmp->is_bool = false; 1105fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1106fcf5ef2aSThomas Huth if (!xcc) { 1107fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1108fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1109fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1110fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1111fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1112fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1113fcf5ef2aSThomas Huth break; 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth #endif 1116fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1117fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1118fcf5ef2aSThomas Huth break; 1119fcf5ef2aSThomas Huth } 1120fcf5ef2aSThomas Huth break; 1121fcf5ef2aSThomas Huth 1122fcf5ef2aSThomas Huth default: 1123fcf5ef2aSThomas Huth do_dynamic: 1124fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1125fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1126fcf5ef2aSThomas Huth /* FALLTHRU */ 1127fcf5ef2aSThomas Huth 1128fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1129fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1130fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1131fcf5ef2aSThomas Huth cmp->is_bool = true; 1132fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 113300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1134fcf5ef2aSThomas Huth 1135fcf5ef2aSThomas Huth switch (cond) { 1136fcf5ef2aSThomas Huth case 0x0: 1137fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1138fcf5ef2aSThomas Huth break; 1139fcf5ef2aSThomas Huth case 0x1: 1140fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1141fcf5ef2aSThomas Huth break; 1142fcf5ef2aSThomas Huth case 0x2: 1143fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1144fcf5ef2aSThomas Huth break; 1145fcf5ef2aSThomas Huth case 0x3: 1146fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1147fcf5ef2aSThomas Huth break; 1148fcf5ef2aSThomas Huth case 0x4: 1149fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1150fcf5ef2aSThomas Huth break; 1151fcf5ef2aSThomas Huth case 0x5: 1152fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1153fcf5ef2aSThomas Huth break; 1154fcf5ef2aSThomas Huth case 0x6: 1155fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1156fcf5ef2aSThomas Huth break; 1157fcf5ef2aSThomas Huth case 0x7: 1158fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1159fcf5ef2aSThomas Huth break; 1160fcf5ef2aSThomas Huth case 0x8: 1161fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth case 0x9: 1164fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1165fcf5ef2aSThomas Huth break; 1166fcf5ef2aSThomas Huth case 0xa: 1167fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1168fcf5ef2aSThomas Huth break; 1169fcf5ef2aSThomas Huth case 0xb: 1170fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1171fcf5ef2aSThomas Huth break; 1172fcf5ef2aSThomas Huth case 0xc: 1173fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1174fcf5ef2aSThomas Huth break; 1175fcf5ef2aSThomas Huth case 0xd: 1176fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1177fcf5ef2aSThomas Huth break; 1178fcf5ef2aSThomas Huth case 0xe: 1179fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1180fcf5ef2aSThomas Huth break; 1181fcf5ef2aSThomas Huth case 0xf: 1182fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1183fcf5ef2aSThomas Huth break; 1184fcf5ef2aSThomas Huth } 1185fcf5ef2aSThomas Huth break; 1186fcf5ef2aSThomas Huth } 1187fcf5ef2aSThomas Huth } 1188fcf5ef2aSThomas Huth 1189fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1190fcf5ef2aSThomas Huth { 1191fcf5ef2aSThomas Huth unsigned int offset; 1192fcf5ef2aSThomas Huth TCGv r_dst; 1193fcf5ef2aSThomas Huth 1194fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1195fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1196fcf5ef2aSThomas Huth cmp->is_bool = true; 1197fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 119800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1199fcf5ef2aSThomas Huth 1200fcf5ef2aSThomas Huth switch (cc) { 1201fcf5ef2aSThomas Huth default: 1202fcf5ef2aSThomas Huth case 0x0: 1203fcf5ef2aSThomas Huth offset = 0; 1204fcf5ef2aSThomas Huth break; 1205fcf5ef2aSThomas Huth case 0x1: 1206fcf5ef2aSThomas Huth offset = 32 - 10; 1207fcf5ef2aSThomas Huth break; 1208fcf5ef2aSThomas Huth case 0x2: 1209fcf5ef2aSThomas Huth offset = 34 - 10; 1210fcf5ef2aSThomas Huth break; 1211fcf5ef2aSThomas Huth case 0x3: 1212fcf5ef2aSThomas Huth offset = 36 - 10; 1213fcf5ef2aSThomas Huth break; 1214fcf5ef2aSThomas Huth } 1215fcf5ef2aSThomas Huth 1216fcf5ef2aSThomas Huth switch (cond) { 1217fcf5ef2aSThomas Huth case 0x0: 1218fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1219fcf5ef2aSThomas Huth break; 1220fcf5ef2aSThomas Huth case 0x1: 1221fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1222fcf5ef2aSThomas Huth break; 1223fcf5ef2aSThomas Huth case 0x2: 1224fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth case 0x3: 1227fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1228fcf5ef2aSThomas Huth break; 1229fcf5ef2aSThomas Huth case 0x4: 1230fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth case 0x5: 1233fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth case 0x6: 1236fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case 0x7: 1239fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth case 0x8: 1242fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1243fcf5ef2aSThomas Huth break; 1244fcf5ef2aSThomas Huth case 0x9: 1245fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1246fcf5ef2aSThomas Huth break; 1247fcf5ef2aSThomas Huth case 0xa: 1248fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0xb: 1251fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0xc: 1254fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0xd: 1257fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0xe: 1260fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0xf: 1263fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth } 1266fcf5ef2aSThomas Huth } 1267fcf5ef2aSThomas Huth 1268fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1269fcf5ef2aSThomas Huth DisasContext *dc) 1270fcf5ef2aSThomas Huth { 1271fcf5ef2aSThomas Huth DisasCompare cmp; 1272fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1273fcf5ef2aSThomas Huth 1274fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1275fcf5ef2aSThomas Huth if (cmp.is_bool) { 1276fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1277fcf5ef2aSThomas Huth } else { 1278fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1279fcf5ef2aSThomas Huth } 1280fcf5ef2aSThomas Huth } 1281fcf5ef2aSThomas Huth 1282fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1283fcf5ef2aSThomas Huth { 1284fcf5ef2aSThomas Huth DisasCompare cmp; 1285fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1286fcf5ef2aSThomas Huth 1287fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1288fcf5ef2aSThomas Huth if (cmp.is_bool) { 1289fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1290fcf5ef2aSThomas Huth } else { 1291fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1292fcf5ef2aSThomas Huth } 1293fcf5ef2aSThomas Huth } 1294fcf5ef2aSThomas Huth 1295fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1296fcf5ef2aSThomas Huth // Inverted logic 1297fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1298fcf5ef2aSThomas Huth -1, 1299fcf5ef2aSThomas Huth TCG_COND_NE, 1300fcf5ef2aSThomas Huth TCG_COND_GT, 1301fcf5ef2aSThomas Huth TCG_COND_GE, 1302fcf5ef2aSThomas Huth -1, 1303fcf5ef2aSThomas Huth TCG_COND_EQ, 1304fcf5ef2aSThomas Huth TCG_COND_LE, 1305fcf5ef2aSThomas Huth TCG_COND_LT, 1306fcf5ef2aSThomas Huth }; 1307fcf5ef2aSThomas Huth 1308fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1309fcf5ef2aSThomas Huth { 1310fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1311fcf5ef2aSThomas Huth cmp->is_bool = false; 1312fcf5ef2aSThomas Huth cmp->c1 = r_src; 131300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1314fcf5ef2aSThomas Huth } 1315fcf5ef2aSThomas Huth 13160c2e96c1SRichard Henderson static void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1317fcf5ef2aSThomas Huth { 1318fcf5ef2aSThomas Huth DisasCompare cmp; 1319fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1320fcf5ef2aSThomas Huth 1321fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1322fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1323fcf5ef2aSThomas Huth } 1324fcf5ef2aSThomas Huth #endif 1325fcf5ef2aSThomas Huth 1326fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1327fcf5ef2aSThomas Huth { 1328fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1329fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1330fcf5ef2aSThomas Huth 1331fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1332fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1333fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1334fcf5ef2aSThomas Huth } 1335fcf5ef2aSThomas Huth #endif 1336fcf5ef2aSThomas Huth if (cond == 0x0) { 1337fcf5ef2aSThomas Huth /* unconditional not taken */ 1338fcf5ef2aSThomas Huth if (a) { 1339fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1340fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1341fcf5ef2aSThomas Huth } else { 1342fcf5ef2aSThomas Huth dc->pc = dc->npc; 1343fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1344fcf5ef2aSThomas Huth } 1345fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1346fcf5ef2aSThomas Huth /* unconditional taken */ 1347fcf5ef2aSThomas Huth if (a) { 1348fcf5ef2aSThomas Huth dc->pc = target; 1349fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1350fcf5ef2aSThomas Huth } else { 1351fcf5ef2aSThomas Huth dc->pc = dc->npc; 1352fcf5ef2aSThomas Huth dc->npc = target; 1353fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth } else { 1356fcf5ef2aSThomas Huth flush_cond(dc); 1357fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1358fcf5ef2aSThomas Huth if (a) { 1359fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1360fcf5ef2aSThomas Huth } else { 1361fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth } 1364fcf5ef2aSThomas Huth } 1365fcf5ef2aSThomas Huth 1366fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1367fcf5ef2aSThomas Huth { 1368fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1369fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1370fcf5ef2aSThomas Huth 1371fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1372fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1373fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1374fcf5ef2aSThomas Huth } 1375fcf5ef2aSThomas Huth #endif 1376fcf5ef2aSThomas Huth if (cond == 0x0) { 1377fcf5ef2aSThomas Huth /* unconditional not taken */ 1378fcf5ef2aSThomas Huth if (a) { 1379fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1380fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1381fcf5ef2aSThomas Huth } else { 1382fcf5ef2aSThomas Huth dc->pc = dc->npc; 1383fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1384fcf5ef2aSThomas Huth } 1385fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1386fcf5ef2aSThomas Huth /* unconditional taken */ 1387fcf5ef2aSThomas Huth if (a) { 1388fcf5ef2aSThomas Huth dc->pc = target; 1389fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1390fcf5ef2aSThomas Huth } else { 1391fcf5ef2aSThomas Huth dc->pc = dc->npc; 1392fcf5ef2aSThomas Huth dc->npc = target; 1393fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1394fcf5ef2aSThomas Huth } 1395fcf5ef2aSThomas Huth } else { 1396fcf5ef2aSThomas Huth flush_cond(dc); 1397fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1398fcf5ef2aSThomas Huth if (a) { 1399fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1400fcf5ef2aSThomas Huth } else { 1401fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1402fcf5ef2aSThomas Huth } 1403fcf5ef2aSThomas Huth } 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth 1406fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1407fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1408fcf5ef2aSThomas Huth TCGv r_reg) 1409fcf5ef2aSThomas Huth { 1410fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1411fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1412fcf5ef2aSThomas Huth 1413fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1414fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth flush_cond(dc); 1417fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1418fcf5ef2aSThomas Huth if (a) { 1419fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1420fcf5ef2aSThomas Huth } else { 1421fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth } 1424fcf5ef2aSThomas Huth 14250c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1426fcf5ef2aSThomas Huth { 1427fcf5ef2aSThomas Huth switch (fccno) { 1428fcf5ef2aSThomas Huth case 0: 1429fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1430fcf5ef2aSThomas Huth break; 1431fcf5ef2aSThomas Huth case 1: 1432fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1433fcf5ef2aSThomas Huth break; 1434fcf5ef2aSThomas Huth case 2: 1435fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1436fcf5ef2aSThomas Huth break; 1437fcf5ef2aSThomas Huth case 3: 1438fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1439fcf5ef2aSThomas Huth break; 1440fcf5ef2aSThomas Huth } 1441fcf5ef2aSThomas Huth } 1442fcf5ef2aSThomas Huth 14430c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1444fcf5ef2aSThomas Huth { 1445fcf5ef2aSThomas Huth switch (fccno) { 1446fcf5ef2aSThomas Huth case 0: 1447fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1448fcf5ef2aSThomas Huth break; 1449fcf5ef2aSThomas Huth case 1: 1450fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth case 2: 1453fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1454fcf5ef2aSThomas Huth break; 1455fcf5ef2aSThomas Huth case 3: 1456fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1457fcf5ef2aSThomas Huth break; 1458fcf5ef2aSThomas Huth } 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth 14610c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1462fcf5ef2aSThomas Huth { 1463fcf5ef2aSThomas Huth switch (fccno) { 1464fcf5ef2aSThomas Huth case 0: 1465fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1466fcf5ef2aSThomas Huth break; 1467fcf5ef2aSThomas Huth case 1: 1468fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1469fcf5ef2aSThomas Huth break; 1470fcf5ef2aSThomas Huth case 2: 1471fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1472fcf5ef2aSThomas Huth break; 1473fcf5ef2aSThomas Huth case 3: 1474fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1475fcf5ef2aSThomas Huth break; 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth } 1478fcf5ef2aSThomas Huth 14790c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1480fcf5ef2aSThomas Huth { 1481fcf5ef2aSThomas Huth switch (fccno) { 1482fcf5ef2aSThomas Huth case 0: 1483fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth case 1: 1486fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1487fcf5ef2aSThomas Huth break; 1488fcf5ef2aSThomas Huth case 2: 1489fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1490fcf5ef2aSThomas Huth break; 1491fcf5ef2aSThomas Huth case 3: 1492fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1493fcf5ef2aSThomas Huth break; 1494fcf5ef2aSThomas Huth } 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth 14970c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1498fcf5ef2aSThomas Huth { 1499fcf5ef2aSThomas Huth switch (fccno) { 1500fcf5ef2aSThomas Huth case 0: 1501fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1502fcf5ef2aSThomas Huth break; 1503fcf5ef2aSThomas Huth case 1: 1504fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1505fcf5ef2aSThomas Huth break; 1506fcf5ef2aSThomas Huth case 2: 1507fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1508fcf5ef2aSThomas Huth break; 1509fcf5ef2aSThomas Huth case 3: 1510fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1511fcf5ef2aSThomas Huth break; 1512fcf5ef2aSThomas Huth } 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth 15150c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1516fcf5ef2aSThomas Huth { 1517fcf5ef2aSThomas Huth switch (fccno) { 1518fcf5ef2aSThomas Huth case 0: 1519fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1520fcf5ef2aSThomas Huth break; 1521fcf5ef2aSThomas Huth case 1: 1522fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1523fcf5ef2aSThomas Huth break; 1524fcf5ef2aSThomas Huth case 2: 1525fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1526fcf5ef2aSThomas Huth break; 1527fcf5ef2aSThomas Huth case 3: 1528fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth } 1531fcf5ef2aSThomas Huth } 1532fcf5ef2aSThomas Huth 1533fcf5ef2aSThomas Huth #else 1534fcf5ef2aSThomas Huth 15350c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1536fcf5ef2aSThomas Huth { 1537fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth 15400c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1541fcf5ef2aSThomas Huth { 1542fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1543fcf5ef2aSThomas Huth } 1544fcf5ef2aSThomas Huth 15450c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1546fcf5ef2aSThomas Huth { 1547fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1548fcf5ef2aSThomas Huth } 1549fcf5ef2aSThomas Huth 15500c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1551fcf5ef2aSThomas Huth { 1552fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1553fcf5ef2aSThomas Huth } 1554fcf5ef2aSThomas Huth 15550c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1556fcf5ef2aSThomas Huth { 1557fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1558fcf5ef2aSThomas Huth } 1559fcf5ef2aSThomas Huth 15600c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1561fcf5ef2aSThomas Huth { 1562fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1563fcf5ef2aSThomas Huth } 1564fcf5ef2aSThomas Huth #endif 1565fcf5ef2aSThomas Huth 1566fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1567fcf5ef2aSThomas Huth { 1568fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1569fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1570fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth 1573fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1574fcf5ef2aSThomas Huth { 1575fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1576fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1577fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1578fcf5ef2aSThomas Huth return 1; 1579fcf5ef2aSThomas Huth } 1580fcf5ef2aSThomas Huth #endif 1581fcf5ef2aSThomas Huth return 0; 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth 15840c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth 15890c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1590fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1591fcf5ef2aSThomas Huth { 1592fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1595fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1596fcf5ef2aSThomas Huth 1597fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1598fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1599fcf5ef2aSThomas Huth 1600fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth 16030c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1604fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1605fcf5ef2aSThomas Huth { 1606fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1609fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1610fcf5ef2aSThomas Huth 1611fcf5ef2aSThomas Huth gen(dst, src); 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1614fcf5ef2aSThomas Huth } 1615fcf5ef2aSThomas Huth 16160c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1617fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1618fcf5ef2aSThomas Huth { 1619fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1620fcf5ef2aSThomas Huth 1621fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1622fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1623fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1624fcf5ef2aSThomas Huth 1625fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1626fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1627fcf5ef2aSThomas Huth 1628fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1629fcf5ef2aSThomas Huth } 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16320c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1633fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1634fcf5ef2aSThomas Huth { 1635fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1636fcf5ef2aSThomas Huth 1637fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1638fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1639fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth gen(dst, src1, src2); 1642fcf5ef2aSThomas Huth 1643fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1644fcf5ef2aSThomas Huth } 1645fcf5ef2aSThomas Huth #endif 1646fcf5ef2aSThomas Huth 16470c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1648fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1649fcf5ef2aSThomas Huth { 1650fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1653fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1654fcf5ef2aSThomas Huth 1655fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1656fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1659fcf5ef2aSThomas Huth } 1660fcf5ef2aSThomas Huth 1661fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16620c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1663fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1664fcf5ef2aSThomas Huth { 1665fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1666fcf5ef2aSThomas Huth 1667fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1668fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth gen(dst, src); 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1673fcf5ef2aSThomas Huth } 1674fcf5ef2aSThomas Huth #endif 1675fcf5ef2aSThomas Huth 16760c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1677fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1678fcf5ef2aSThomas Huth { 1679fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1680fcf5ef2aSThomas Huth 1681fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1682fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1683fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1684fcf5ef2aSThomas Huth 1685fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1686fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1687fcf5ef2aSThomas Huth 1688fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1689fcf5ef2aSThomas Huth } 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16920c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1693fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1694fcf5ef2aSThomas Huth { 1695fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1698fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1699fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth gen(dst, src1, src2); 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1704fcf5ef2aSThomas Huth } 1705fcf5ef2aSThomas Huth 17060c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1707fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1708fcf5ef2aSThomas Huth { 1709fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1710fcf5ef2aSThomas Huth 1711fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1712fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1713fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1714fcf5ef2aSThomas Huth 1715fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1718fcf5ef2aSThomas Huth } 1719fcf5ef2aSThomas Huth 17200c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1721fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1722fcf5ef2aSThomas Huth { 1723fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1726fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1727fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1728fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1729fcf5ef2aSThomas Huth 1730fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth #endif 1735fcf5ef2aSThomas Huth 17360c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1737fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1738fcf5ef2aSThomas Huth { 1739fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1740fcf5ef2aSThomas Huth 1741fcf5ef2aSThomas Huth gen(cpu_env); 1742fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1745fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1746fcf5ef2aSThomas Huth } 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17490c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1750fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1751fcf5ef2aSThomas Huth { 1752fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1753fcf5ef2aSThomas Huth 1754fcf5ef2aSThomas Huth gen(cpu_env); 1755fcf5ef2aSThomas Huth 1756fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1757fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1758fcf5ef2aSThomas Huth } 1759fcf5ef2aSThomas Huth #endif 1760fcf5ef2aSThomas Huth 17610c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1762fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1763fcf5ef2aSThomas Huth { 1764fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1765fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth gen(cpu_env); 1768fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1771fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1772fcf5ef2aSThomas Huth } 1773fcf5ef2aSThomas Huth 17740c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1775fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1776fcf5ef2aSThomas Huth { 1777fcf5ef2aSThomas Huth TCGv_i64 dst; 1778fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1781fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1782fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1785fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1788fcf5ef2aSThomas Huth } 1789fcf5ef2aSThomas Huth 17900c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1791fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1792fcf5ef2aSThomas Huth { 1793fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1794fcf5ef2aSThomas Huth 1795fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1796fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1799fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1802fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1803fcf5ef2aSThomas Huth } 1804fcf5ef2aSThomas Huth 1805fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 18060c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1807fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1808fcf5ef2aSThomas Huth { 1809fcf5ef2aSThomas Huth TCGv_i64 dst; 1810fcf5ef2aSThomas Huth TCGv_i32 src; 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1813fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1816fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1817fcf5ef2aSThomas Huth 1818fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1819fcf5ef2aSThomas Huth } 1820fcf5ef2aSThomas Huth #endif 1821fcf5ef2aSThomas Huth 18220c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1823fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1824fcf5ef2aSThomas Huth { 1825fcf5ef2aSThomas Huth TCGv_i64 dst; 1826fcf5ef2aSThomas Huth TCGv_i32 src; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1829fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1834fcf5ef2aSThomas Huth } 1835fcf5ef2aSThomas Huth 18360c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1837fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1838fcf5ef2aSThomas Huth { 1839fcf5ef2aSThomas Huth TCGv_i32 dst; 1840fcf5ef2aSThomas Huth TCGv_i64 src; 1841fcf5ef2aSThomas Huth 1842fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1843fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1846fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1847fcf5ef2aSThomas Huth 1848fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1849fcf5ef2aSThomas Huth } 1850fcf5ef2aSThomas Huth 18510c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1852fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1853fcf5ef2aSThomas Huth { 1854fcf5ef2aSThomas Huth TCGv_i32 dst; 1855fcf5ef2aSThomas Huth 1856fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1857fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth gen(dst, cpu_env); 1860fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1863fcf5ef2aSThomas Huth } 1864fcf5ef2aSThomas Huth 18650c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1866fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1867fcf5ef2aSThomas Huth { 1868fcf5ef2aSThomas Huth TCGv_i64 dst; 1869fcf5ef2aSThomas Huth 1870fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1871fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1872fcf5ef2aSThomas Huth 1873fcf5ef2aSThomas Huth gen(dst, cpu_env); 1874fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1875fcf5ef2aSThomas Huth 1876fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1877fcf5ef2aSThomas Huth } 1878fcf5ef2aSThomas Huth 18790c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1880fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1881fcf5ef2aSThomas Huth { 1882fcf5ef2aSThomas Huth TCGv_i32 src; 1883fcf5ef2aSThomas Huth 1884fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth gen(cpu_env, src); 1887fcf5ef2aSThomas Huth 1888fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1889fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1890fcf5ef2aSThomas Huth } 1891fcf5ef2aSThomas Huth 18920c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1893fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1894fcf5ef2aSThomas Huth { 1895fcf5ef2aSThomas Huth TCGv_i64 src; 1896fcf5ef2aSThomas Huth 1897fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth gen(cpu_env, src); 1900fcf5ef2aSThomas Huth 1901fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1902fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1903fcf5ef2aSThomas Huth } 1904fcf5ef2aSThomas Huth 1905fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 190614776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1907fcf5ef2aSThomas Huth { 1908fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1909316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1910fcf5ef2aSThomas Huth } 1911fcf5ef2aSThomas Huth 1912fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1913fcf5ef2aSThomas Huth { 191400ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1915fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1916fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1917fcf5ef2aSThomas Huth } 1918fcf5ef2aSThomas Huth 1919fcf5ef2aSThomas Huth /* asi moves */ 1920fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1921fcf5ef2aSThomas Huth typedef enum { 1922fcf5ef2aSThomas Huth GET_ASI_HELPER, 1923fcf5ef2aSThomas Huth GET_ASI_EXCP, 1924fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1925fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1926fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1927fcf5ef2aSThomas Huth GET_ASI_SHORT, 1928fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1929fcf5ef2aSThomas Huth GET_ASI_BFILL, 1930fcf5ef2aSThomas Huth } ASIType; 1931fcf5ef2aSThomas Huth 1932fcf5ef2aSThomas Huth typedef struct { 1933fcf5ef2aSThomas Huth ASIType type; 1934fcf5ef2aSThomas Huth int asi; 1935fcf5ef2aSThomas Huth int mem_idx; 193614776ab5STony Nguyen MemOp memop; 1937fcf5ef2aSThomas Huth } DisasASI; 1938fcf5ef2aSThomas Huth 193914776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1940fcf5ef2aSThomas Huth { 1941fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1942fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1943fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1944fcf5ef2aSThomas Huth 1945fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1946fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1947fcf5ef2aSThomas Huth if (IS_IMM) { 1948fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1949fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1950fcf5ef2aSThomas Huth } else if (supervisor(dc) 1951fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1952fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1953fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1954fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1955fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1956fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1957fcf5ef2aSThomas Huth switch (asi) { 1958fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1959fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1960fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1961fcf5ef2aSThomas Huth break; 1962fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1963fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1964fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1965fcf5ef2aSThomas Huth break; 1966fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1967fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1968fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1969fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1970fcf5ef2aSThomas Huth break; 1971fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1972fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1973fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1974fcf5ef2aSThomas Huth break; 1975fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1976fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1977fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1978fcf5ef2aSThomas Huth break; 1979fcf5ef2aSThomas Huth } 19806e10f37cSKONRAD Frederic 19816e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19826e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19836e10f37cSKONRAD Frederic */ 19846e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1985fcf5ef2aSThomas Huth } else { 1986fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1987fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1988fcf5ef2aSThomas Huth } 1989fcf5ef2aSThomas Huth #else 1990fcf5ef2aSThomas Huth if (IS_IMM) { 1991fcf5ef2aSThomas Huth asi = dc->asi; 1992fcf5ef2aSThomas Huth } 1993fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1994fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1995fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1996fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1997fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1998fcf5ef2aSThomas Huth done properly in the helper. */ 1999fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 2000fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 2001fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2002fcf5ef2aSThomas Huth } else { 2003fcf5ef2aSThomas Huth switch (asi) { 2004fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 2005fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2006fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2007fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2008fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2009fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2010fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2011fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2012fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2013fcf5ef2aSThomas Huth break; 2014fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2015fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2016fcf5ef2aSThomas Huth case ASI_TWINX_N: 2017fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2018fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2019fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20209a10756dSArtyom Tarasenko if (hypervisor(dc)) { 202184f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20229a10756dSArtyom Tarasenko } else { 2023fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20249a10756dSArtyom Tarasenko } 2025fcf5ef2aSThomas Huth break; 2026fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2027fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2028fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2029fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2030fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2031fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2032fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2033fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2034fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2035fcf5ef2aSThomas Huth break; 2036fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2037fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2038fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2039fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2040fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2041fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2042fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2043fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2044fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2045fcf5ef2aSThomas Huth break; 2046fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2047fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2048fcf5ef2aSThomas Huth case ASI_TWINX_S: 2049fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2050fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2051fcf5ef2aSThomas Huth case ASI_BLK_S: 2052fcf5ef2aSThomas Huth case ASI_BLK_SL: 2053fcf5ef2aSThomas Huth case ASI_FL8_S: 2054fcf5ef2aSThomas Huth case ASI_FL8_SL: 2055fcf5ef2aSThomas Huth case ASI_FL16_S: 2056fcf5ef2aSThomas Huth case ASI_FL16_SL: 2057fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2058fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2059fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2060fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2061fcf5ef2aSThomas Huth } 2062fcf5ef2aSThomas Huth break; 2063fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2064fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2065fcf5ef2aSThomas Huth case ASI_TWINX_P: 2066fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2067fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2068fcf5ef2aSThomas Huth case ASI_BLK_P: 2069fcf5ef2aSThomas Huth case ASI_BLK_PL: 2070fcf5ef2aSThomas Huth case ASI_FL8_P: 2071fcf5ef2aSThomas Huth case ASI_FL8_PL: 2072fcf5ef2aSThomas Huth case ASI_FL16_P: 2073fcf5ef2aSThomas Huth case ASI_FL16_PL: 2074fcf5ef2aSThomas Huth break; 2075fcf5ef2aSThomas Huth } 2076fcf5ef2aSThomas Huth switch (asi) { 2077fcf5ef2aSThomas Huth case ASI_REAL: 2078fcf5ef2aSThomas Huth case ASI_REAL_IO: 2079fcf5ef2aSThomas Huth case ASI_REAL_L: 2080fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2081fcf5ef2aSThomas Huth case ASI_N: 2082fcf5ef2aSThomas Huth case ASI_NL: 2083fcf5ef2aSThomas Huth case ASI_AIUP: 2084fcf5ef2aSThomas Huth case ASI_AIUPL: 2085fcf5ef2aSThomas Huth case ASI_AIUS: 2086fcf5ef2aSThomas Huth case ASI_AIUSL: 2087fcf5ef2aSThomas Huth case ASI_S: 2088fcf5ef2aSThomas Huth case ASI_SL: 2089fcf5ef2aSThomas Huth case ASI_P: 2090fcf5ef2aSThomas Huth case ASI_PL: 2091fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2092fcf5ef2aSThomas Huth break; 2093fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2094fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2095fcf5ef2aSThomas Huth case ASI_TWINX_N: 2096fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2097fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2098fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2099fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2100fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2101fcf5ef2aSThomas Huth case ASI_TWINX_P: 2102fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2103fcf5ef2aSThomas Huth case ASI_TWINX_S: 2104fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2105fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2106fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2107fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2108fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2109fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2110fcf5ef2aSThomas Huth break; 2111fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2112fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2113fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2114fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2115fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2116fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2117fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2118fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2119fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2120fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2121fcf5ef2aSThomas Huth case ASI_BLK_S: 2122fcf5ef2aSThomas Huth case ASI_BLK_SL: 2123fcf5ef2aSThomas Huth case ASI_BLK_P: 2124fcf5ef2aSThomas Huth case ASI_BLK_PL: 2125fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2126fcf5ef2aSThomas Huth break; 2127fcf5ef2aSThomas Huth case ASI_FL8_S: 2128fcf5ef2aSThomas Huth case ASI_FL8_SL: 2129fcf5ef2aSThomas Huth case ASI_FL8_P: 2130fcf5ef2aSThomas Huth case ASI_FL8_PL: 2131fcf5ef2aSThomas Huth memop = MO_UB; 2132fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2133fcf5ef2aSThomas Huth break; 2134fcf5ef2aSThomas Huth case ASI_FL16_S: 2135fcf5ef2aSThomas Huth case ASI_FL16_SL: 2136fcf5ef2aSThomas Huth case ASI_FL16_P: 2137fcf5ef2aSThomas Huth case ASI_FL16_PL: 2138fcf5ef2aSThomas Huth memop = MO_TEUW; 2139fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2140fcf5ef2aSThomas Huth break; 2141fcf5ef2aSThomas Huth } 2142fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2143fcf5ef2aSThomas Huth if (asi & 8) { 2144fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2145fcf5ef2aSThomas Huth } 2146fcf5ef2aSThomas Huth } 2147fcf5ef2aSThomas Huth #endif 2148fcf5ef2aSThomas Huth 2149fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2150fcf5ef2aSThomas Huth } 2151fcf5ef2aSThomas Huth 2152fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 215314776ab5STony Nguyen int insn, MemOp memop) 2154fcf5ef2aSThomas Huth { 2155fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2156fcf5ef2aSThomas Huth 2157fcf5ef2aSThomas Huth switch (da.type) { 2158fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2159fcf5ef2aSThomas Huth break; 2160fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2161fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2162fcf5ef2aSThomas Huth break; 2163fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2164fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2165316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2166fcf5ef2aSThomas Huth break; 2167fcf5ef2aSThomas Huth default: 2168fcf5ef2aSThomas Huth { 216900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2170316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2171fcf5ef2aSThomas Huth 2172fcf5ef2aSThomas Huth save_state(dc); 2173fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2174fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2175fcf5ef2aSThomas Huth #else 2176fcf5ef2aSThomas Huth { 2177fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2178fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2179fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2180fcf5ef2aSThomas Huth } 2181fcf5ef2aSThomas Huth #endif 2182fcf5ef2aSThomas Huth } 2183fcf5ef2aSThomas Huth break; 2184fcf5ef2aSThomas Huth } 2185fcf5ef2aSThomas Huth } 2186fcf5ef2aSThomas Huth 2187fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 218814776ab5STony Nguyen int insn, MemOp memop) 2189fcf5ef2aSThomas Huth { 2190fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2191fcf5ef2aSThomas Huth 2192fcf5ef2aSThomas Huth switch (da.type) { 2193fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2194fcf5ef2aSThomas Huth break; 2195fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21963390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2197fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2198fcf5ef2aSThomas Huth break; 21993390537bSArtyom Tarasenko #else 22003390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 22013390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 22023390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 22033390537bSArtyom Tarasenko return; 22043390537bSArtyom Tarasenko } 22053390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 22063390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 22073390537bSArtyom Tarasenko #endif 2208fc0cd867SChen Qun /* fall through */ 2209fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2210fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2211316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2212fcf5ef2aSThomas Huth break; 2213fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2214fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2215fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2216fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2217fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2218fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2219fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2220fcf5ef2aSThomas Huth { 2221fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2222fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 222300ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2224fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2225fcf5ef2aSThomas Huth int i; 2226fcf5ef2aSThomas Huth 2227fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2228fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2229fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2230fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2231fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2232fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2233fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2234fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2235fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2236fcf5ef2aSThomas Huth } 2237fcf5ef2aSThomas Huth } 2238fcf5ef2aSThomas Huth break; 2239fcf5ef2aSThomas Huth #endif 2240fcf5ef2aSThomas Huth default: 2241fcf5ef2aSThomas Huth { 224200ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2243316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2244fcf5ef2aSThomas Huth 2245fcf5ef2aSThomas Huth save_state(dc); 2246fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2247fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2248fcf5ef2aSThomas Huth #else 2249fcf5ef2aSThomas Huth { 2250fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2251fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2252fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2253fcf5ef2aSThomas Huth } 2254fcf5ef2aSThomas Huth #endif 2255fcf5ef2aSThomas Huth 2256fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2257fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2258fcf5ef2aSThomas Huth } 2259fcf5ef2aSThomas Huth break; 2260fcf5ef2aSThomas Huth } 2261fcf5ef2aSThomas Huth } 2262fcf5ef2aSThomas Huth 2263fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2264fcf5ef2aSThomas Huth TCGv addr, int insn) 2265fcf5ef2aSThomas Huth { 2266fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2267fcf5ef2aSThomas Huth 2268fcf5ef2aSThomas Huth switch (da.type) { 2269fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2270fcf5ef2aSThomas Huth break; 2271fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2272fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2273fcf5ef2aSThomas Huth break; 2274fcf5ef2aSThomas Huth default: 2275fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2276fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2277fcf5ef2aSThomas Huth break; 2278fcf5ef2aSThomas Huth } 2279fcf5ef2aSThomas Huth } 2280fcf5ef2aSThomas Huth 2281fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2282fcf5ef2aSThomas Huth int insn, int rd) 2283fcf5ef2aSThomas Huth { 2284fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2285fcf5ef2aSThomas Huth TCGv oldv; 2286fcf5ef2aSThomas Huth 2287fcf5ef2aSThomas Huth switch (da.type) { 2288fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2289fcf5ef2aSThomas Huth return; 2290fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2291fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2292fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2293316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2294fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2295fcf5ef2aSThomas Huth break; 2296fcf5ef2aSThomas Huth default: 2297fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2298fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2299fcf5ef2aSThomas Huth break; 2300fcf5ef2aSThomas Huth } 2301fcf5ef2aSThomas Huth } 2302fcf5ef2aSThomas Huth 2303fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2304fcf5ef2aSThomas Huth { 2305fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2306fcf5ef2aSThomas Huth 2307fcf5ef2aSThomas Huth switch (da.type) { 2308fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2309fcf5ef2aSThomas Huth break; 2310fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2311fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2312fcf5ef2aSThomas Huth break; 2313fcf5ef2aSThomas Huth default: 23143db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 23153db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2316af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 23173db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 23183db010c3SRichard Henderson } else { 231900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 232000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23213db010c3SRichard Henderson TCGv_i64 s64, t64; 23223db010c3SRichard Henderson 23233db010c3SRichard Henderson save_state(dc); 23243db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 23253db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 23263db010c3SRichard Henderson 232700ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 23283db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 23293db010c3SRichard Henderson 23303db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23313db010c3SRichard Henderson 23323db010c3SRichard Henderson /* End the TB. */ 23333db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23343db010c3SRichard Henderson } 2335fcf5ef2aSThomas Huth break; 2336fcf5ef2aSThomas Huth } 2337fcf5ef2aSThomas Huth } 2338fcf5ef2aSThomas Huth #endif 2339fcf5ef2aSThomas Huth 2340fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2341fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2342fcf5ef2aSThomas Huth int insn, int size, int rd) 2343fcf5ef2aSThomas Huth { 2344fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2345fcf5ef2aSThomas Huth TCGv_i32 d32; 2346fcf5ef2aSThomas Huth TCGv_i64 d64; 2347fcf5ef2aSThomas Huth 2348fcf5ef2aSThomas Huth switch (da.type) { 2349fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2350fcf5ef2aSThomas Huth break; 2351fcf5ef2aSThomas Huth 2352fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2353fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2354fcf5ef2aSThomas Huth switch (size) { 2355fcf5ef2aSThomas Huth case 4: 2356fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2357316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2358fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2359fcf5ef2aSThomas Huth break; 2360fcf5ef2aSThomas Huth case 8: 2361fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2362fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2363fcf5ef2aSThomas Huth break; 2364fcf5ef2aSThomas Huth case 16: 2365fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2366fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2367fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2368fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2369fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2370fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2371fcf5ef2aSThomas Huth break; 2372fcf5ef2aSThomas Huth default: 2373fcf5ef2aSThomas Huth g_assert_not_reached(); 2374fcf5ef2aSThomas Huth } 2375fcf5ef2aSThomas Huth break; 2376fcf5ef2aSThomas Huth 2377fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2378fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2379fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 238014776ab5STony Nguyen MemOp memop; 2381fcf5ef2aSThomas Huth TCGv eight; 2382fcf5ef2aSThomas Huth int i; 2383fcf5ef2aSThomas Huth 2384fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2385fcf5ef2aSThomas Huth 2386fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2387fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 238800ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2389fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2390fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2391fcf5ef2aSThomas Huth da.mem_idx, memop); 2392fcf5ef2aSThomas Huth if (i == 7) { 2393fcf5ef2aSThomas Huth break; 2394fcf5ef2aSThomas Huth } 2395fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2396fcf5ef2aSThomas Huth memop = da.memop; 2397fcf5ef2aSThomas Huth } 2398fcf5ef2aSThomas Huth } else { 2399fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2400fcf5ef2aSThomas Huth } 2401fcf5ef2aSThomas Huth break; 2402fcf5ef2aSThomas Huth 2403fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2404fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2405fcf5ef2aSThomas Huth if (size == 8) { 2406fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2407316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2408316b6783SRichard Henderson da.memop | MO_ALIGN); 2409fcf5ef2aSThomas Huth } else { 2410fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2411fcf5ef2aSThomas Huth } 2412fcf5ef2aSThomas Huth break; 2413fcf5ef2aSThomas Huth 2414fcf5ef2aSThomas Huth default: 2415fcf5ef2aSThomas Huth { 241600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2417316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2418fcf5ef2aSThomas Huth 2419fcf5ef2aSThomas Huth save_state(dc); 2420fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2421fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2422fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2423fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2424fcf5ef2aSThomas Huth switch (size) { 2425fcf5ef2aSThomas Huth case 4: 2426fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2427fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2428fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2429fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2430fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2431fcf5ef2aSThomas Huth break; 2432fcf5ef2aSThomas Huth case 8: 2433fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2434fcf5ef2aSThomas Huth break; 2435fcf5ef2aSThomas Huth case 16: 2436fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2437fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2438fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2439fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2440fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2441fcf5ef2aSThomas Huth break; 2442fcf5ef2aSThomas Huth default: 2443fcf5ef2aSThomas Huth g_assert_not_reached(); 2444fcf5ef2aSThomas Huth } 2445fcf5ef2aSThomas Huth } 2446fcf5ef2aSThomas Huth break; 2447fcf5ef2aSThomas Huth } 2448fcf5ef2aSThomas Huth } 2449fcf5ef2aSThomas Huth 2450fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2451fcf5ef2aSThomas Huth int insn, int size, int rd) 2452fcf5ef2aSThomas Huth { 2453fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2454fcf5ef2aSThomas Huth TCGv_i32 d32; 2455fcf5ef2aSThomas Huth 2456fcf5ef2aSThomas Huth switch (da.type) { 2457fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2458fcf5ef2aSThomas Huth break; 2459fcf5ef2aSThomas Huth 2460fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2461fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2462fcf5ef2aSThomas Huth switch (size) { 2463fcf5ef2aSThomas Huth case 4: 2464fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2465316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2466fcf5ef2aSThomas Huth break; 2467fcf5ef2aSThomas Huth case 8: 2468fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2469fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2470fcf5ef2aSThomas Huth break; 2471fcf5ef2aSThomas Huth case 16: 2472fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2473fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2474fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2475fcf5ef2aSThomas Huth having to probe the second page before performing the first 2476fcf5ef2aSThomas Huth write. */ 2477fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2478fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2479fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2480fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2481fcf5ef2aSThomas Huth break; 2482fcf5ef2aSThomas Huth default: 2483fcf5ef2aSThomas Huth g_assert_not_reached(); 2484fcf5ef2aSThomas Huth } 2485fcf5ef2aSThomas Huth break; 2486fcf5ef2aSThomas Huth 2487fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2488fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2489fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 249014776ab5STony Nguyen MemOp memop; 2491fcf5ef2aSThomas Huth TCGv eight; 2492fcf5ef2aSThomas Huth int i; 2493fcf5ef2aSThomas Huth 2494fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2495fcf5ef2aSThomas Huth 2496fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2497fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 249800ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2499fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2500fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2501fcf5ef2aSThomas Huth da.mem_idx, memop); 2502fcf5ef2aSThomas Huth if (i == 7) { 2503fcf5ef2aSThomas Huth break; 2504fcf5ef2aSThomas Huth } 2505fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2506fcf5ef2aSThomas Huth memop = da.memop; 2507fcf5ef2aSThomas Huth } 2508fcf5ef2aSThomas Huth } else { 2509fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2510fcf5ef2aSThomas Huth } 2511fcf5ef2aSThomas Huth break; 2512fcf5ef2aSThomas Huth 2513fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2514fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2515fcf5ef2aSThomas Huth if (size == 8) { 2516fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2517316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2518316b6783SRichard Henderson da.memop | MO_ALIGN); 2519fcf5ef2aSThomas Huth } else { 2520fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2521fcf5ef2aSThomas Huth } 2522fcf5ef2aSThomas Huth break; 2523fcf5ef2aSThomas Huth 2524fcf5ef2aSThomas Huth default: 2525fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2526fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2527fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2528fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2529fcf5ef2aSThomas Huth break; 2530fcf5ef2aSThomas Huth } 2531fcf5ef2aSThomas Huth } 2532fcf5ef2aSThomas Huth 2533fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2534fcf5ef2aSThomas Huth { 2535fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2536fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2537fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2538fcf5ef2aSThomas Huth 2539fcf5ef2aSThomas Huth switch (da.type) { 2540fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2541fcf5ef2aSThomas Huth return; 2542fcf5ef2aSThomas Huth 2543fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2544fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2545fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2546fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2547fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2548fcf5ef2aSThomas Huth break; 2549fcf5ef2aSThomas Huth 2550fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2551fcf5ef2aSThomas Huth { 2552fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2553fcf5ef2aSThomas Huth 2554fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2555316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2556fcf5ef2aSThomas Huth 2557fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2558fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2559fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2560fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2561fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2562fcf5ef2aSThomas Huth } else { 2563fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2564fcf5ef2aSThomas Huth } 2565fcf5ef2aSThomas Huth } 2566fcf5ef2aSThomas Huth break; 2567fcf5ef2aSThomas Huth 2568fcf5ef2aSThomas Huth default: 2569fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2570fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2571fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2572fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2573fcf5ef2aSThomas Huth { 257400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 257500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2576fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2577fcf5ef2aSThomas Huth 2578fcf5ef2aSThomas Huth save_state(dc); 2579fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2580fcf5ef2aSThomas Huth 2581fcf5ef2aSThomas Huth /* See above. */ 2582fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2583fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2584fcf5ef2aSThomas Huth } else { 2585fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2586fcf5ef2aSThomas Huth } 2587fcf5ef2aSThomas Huth } 2588fcf5ef2aSThomas Huth break; 2589fcf5ef2aSThomas Huth } 2590fcf5ef2aSThomas Huth 2591fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2592fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2593fcf5ef2aSThomas Huth } 2594fcf5ef2aSThomas Huth 2595fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2596fcf5ef2aSThomas Huth int insn, int rd) 2597fcf5ef2aSThomas Huth { 2598fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2599fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2600fcf5ef2aSThomas Huth 2601fcf5ef2aSThomas Huth switch (da.type) { 2602fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2603fcf5ef2aSThomas Huth break; 2604fcf5ef2aSThomas Huth 2605fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2606fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2607fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2608fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2609fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2610fcf5ef2aSThomas Huth break; 2611fcf5ef2aSThomas Huth 2612fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2613fcf5ef2aSThomas Huth { 2614fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2615fcf5ef2aSThomas Huth 2616fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2617fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2618fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2619fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2620fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2621fcf5ef2aSThomas Huth } else { 2622fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2623fcf5ef2aSThomas Huth } 2624fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2625316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2626fcf5ef2aSThomas Huth } 2627fcf5ef2aSThomas Huth break; 2628fcf5ef2aSThomas Huth 2629fcf5ef2aSThomas Huth default: 2630fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2631fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2632fcf5ef2aSThomas Huth { 263300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 263400ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2635fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2636fcf5ef2aSThomas Huth 2637fcf5ef2aSThomas Huth /* See above. */ 2638fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2639fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2640fcf5ef2aSThomas Huth } else { 2641fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2642fcf5ef2aSThomas Huth } 2643fcf5ef2aSThomas Huth 2644fcf5ef2aSThomas Huth save_state(dc); 2645fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2646fcf5ef2aSThomas Huth } 2647fcf5ef2aSThomas Huth break; 2648fcf5ef2aSThomas Huth } 2649fcf5ef2aSThomas Huth } 2650fcf5ef2aSThomas Huth 2651fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2652fcf5ef2aSThomas Huth int insn, int rd) 2653fcf5ef2aSThomas Huth { 2654fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2655fcf5ef2aSThomas Huth TCGv oldv; 2656fcf5ef2aSThomas Huth 2657fcf5ef2aSThomas Huth switch (da.type) { 2658fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2659fcf5ef2aSThomas Huth return; 2660fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2661fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2662fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2663316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2664fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2665fcf5ef2aSThomas Huth break; 2666fcf5ef2aSThomas Huth default: 2667fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2668fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2669fcf5ef2aSThomas Huth break; 2670fcf5ef2aSThomas Huth } 2671fcf5ef2aSThomas Huth } 2672fcf5ef2aSThomas Huth 2673fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2674fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2675fcf5ef2aSThomas Huth { 2676fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2677fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2678fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2679fcf5ef2aSThomas Huth are unchanged. */ 2680fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2681fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2682fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2683fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2684fcf5ef2aSThomas Huth 2685fcf5ef2aSThomas Huth switch (da.type) { 2686fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2687fcf5ef2aSThomas Huth return; 2688fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2689fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2690316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2691fcf5ef2aSThomas Huth break; 2692fcf5ef2aSThomas Huth default: 2693fcf5ef2aSThomas Huth { 269400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 269500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2696fcf5ef2aSThomas Huth 2697fcf5ef2aSThomas Huth save_state(dc); 2698fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2699fcf5ef2aSThomas Huth } 2700fcf5ef2aSThomas Huth break; 2701fcf5ef2aSThomas Huth } 2702fcf5ef2aSThomas Huth 2703fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2704fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2705fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2706fcf5ef2aSThomas Huth } 2707fcf5ef2aSThomas Huth 2708fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2709fcf5ef2aSThomas Huth int insn, int rd) 2710fcf5ef2aSThomas Huth { 2711fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2712fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2713fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2714fcf5ef2aSThomas Huth 2715fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth switch (da.type) { 2718fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2719fcf5ef2aSThomas Huth break; 2720fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2721fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2722316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2723fcf5ef2aSThomas Huth break; 2724fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2725fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2726fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2727fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2728fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2729fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2730fcf5ef2aSThomas Huth { 2731fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 273200ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2733fcf5ef2aSThomas Huth int i; 2734fcf5ef2aSThomas Huth 2735fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2736fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2737fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2738fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2739fcf5ef2aSThomas Huth } 2740fcf5ef2aSThomas Huth } 2741fcf5ef2aSThomas Huth break; 2742fcf5ef2aSThomas Huth default: 2743fcf5ef2aSThomas Huth { 274400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 274500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth save_state(dc); 2748fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2749fcf5ef2aSThomas Huth } 2750fcf5ef2aSThomas Huth break; 2751fcf5ef2aSThomas Huth } 2752fcf5ef2aSThomas Huth } 2753fcf5ef2aSThomas Huth #endif 2754fcf5ef2aSThomas Huth 2755fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2756fcf5ef2aSThomas Huth { 2757fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2758fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2759fcf5ef2aSThomas Huth } 2760fcf5ef2aSThomas Huth 2761fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2762fcf5ef2aSThomas Huth { 2763fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2764fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 276552123f14SRichard Henderson TCGv t = tcg_temp_new(); 2766fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2767fcf5ef2aSThomas Huth return t; 2768fcf5ef2aSThomas Huth } else { /* register */ 2769fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2770fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2771fcf5ef2aSThomas Huth } 2772fcf5ef2aSThomas Huth } 2773fcf5ef2aSThomas Huth 2774fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2775fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2776fcf5ef2aSThomas Huth { 2777fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2778fcf5ef2aSThomas Huth 2779fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2780fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2781fcf5ef2aSThomas Huth the later. */ 2782fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2783fcf5ef2aSThomas Huth if (cmp->is_bool) { 2784fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2785fcf5ef2aSThomas Huth } else { 2786fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2787fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2788fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2789fcf5ef2aSThomas Huth } 2790fcf5ef2aSThomas Huth 2791fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2792fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2793fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 279400ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2795fcf5ef2aSThomas Huth 2796fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2797fcf5ef2aSThomas Huth 2798fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2799fcf5ef2aSThomas Huth } 2800fcf5ef2aSThomas Huth 2801fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2802fcf5ef2aSThomas Huth { 2803fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2804fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2805fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2806fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2807fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2808fcf5ef2aSThomas Huth } 2809fcf5ef2aSThomas Huth 2810fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2811fcf5ef2aSThomas Huth { 2812fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2813fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2814fcf5ef2aSThomas Huth 2815fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2816fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2817fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2818fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2819fcf5ef2aSThomas Huth 2820fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2821fcf5ef2aSThomas Huth } 2822fcf5ef2aSThomas Huth 2823fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 28240c2e96c1SRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2825fcf5ef2aSThomas Huth { 2826fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2827fcf5ef2aSThomas Huth 2828fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2829fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2830fcf5ef2aSThomas Huth 2831fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2832fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2833fcf5ef2aSThomas Huth 2834fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2835fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2836fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2837fcf5ef2aSThomas Huth 2838fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2839fcf5ef2aSThomas Huth { 2840fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2841fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2842fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2843fcf5ef2aSThomas Huth } 2844fcf5ef2aSThomas Huth } 2845fcf5ef2aSThomas Huth #endif 2846fcf5ef2aSThomas Huth 2847fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2848fcf5ef2aSThomas Huth int width, bool cc, bool left) 2849fcf5ef2aSThomas Huth { 2850905a83deSRichard Henderson TCGv lo1, lo2; 2851fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2852fcf5ef2aSThomas Huth int shift, imask, omask; 2853fcf5ef2aSThomas Huth 2854fcf5ef2aSThomas Huth if (cc) { 2855fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2856fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2857fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2858fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2859fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2860fcf5ef2aSThomas Huth } 2861fcf5ef2aSThomas Huth 2862fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2863fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2864fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2865fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2866fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2867fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2868fcf5ef2aSThomas Huth the value we're looking for. */ 2869fcf5ef2aSThomas Huth switch (width) { 2870fcf5ef2aSThomas Huth case 8: 2871fcf5ef2aSThomas Huth imask = 0x7; 2872fcf5ef2aSThomas Huth shift = 3; 2873fcf5ef2aSThomas Huth omask = 0xff; 2874fcf5ef2aSThomas Huth if (left) { 2875fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2876fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2877fcf5ef2aSThomas Huth } else { 2878fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2879fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2880fcf5ef2aSThomas Huth } 2881fcf5ef2aSThomas Huth break; 2882fcf5ef2aSThomas Huth case 16: 2883fcf5ef2aSThomas Huth imask = 0x6; 2884fcf5ef2aSThomas Huth shift = 1; 2885fcf5ef2aSThomas Huth omask = 0xf; 2886fcf5ef2aSThomas Huth if (left) { 2887fcf5ef2aSThomas Huth tabl = 0x8cef; 2888fcf5ef2aSThomas Huth tabr = 0xf731; 2889fcf5ef2aSThomas Huth } else { 2890fcf5ef2aSThomas Huth tabl = 0x137f; 2891fcf5ef2aSThomas Huth tabr = 0xfec8; 2892fcf5ef2aSThomas Huth } 2893fcf5ef2aSThomas Huth break; 2894fcf5ef2aSThomas Huth case 32: 2895fcf5ef2aSThomas Huth imask = 0x4; 2896fcf5ef2aSThomas Huth shift = 0; 2897fcf5ef2aSThomas Huth omask = 0x3; 2898fcf5ef2aSThomas Huth if (left) { 2899fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2900fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2901fcf5ef2aSThomas Huth } else { 2902fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2903fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2904fcf5ef2aSThomas Huth } 2905fcf5ef2aSThomas Huth break; 2906fcf5ef2aSThomas Huth default: 2907fcf5ef2aSThomas Huth abort(); 2908fcf5ef2aSThomas Huth } 2909fcf5ef2aSThomas Huth 2910fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2911fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2912fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2913fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2914fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2915fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2916fcf5ef2aSThomas Huth 2917905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2918905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2919*e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2920fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2921fcf5ef2aSThomas Huth 2922fcf5ef2aSThomas Huth amask = -8; 2923fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2924fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2925fcf5ef2aSThomas Huth } 2926fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2927fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2928fcf5ef2aSThomas Huth 2929*e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2930*e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2931*e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2932fcf5ef2aSThomas Huth } 2933fcf5ef2aSThomas Huth 2934fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2935fcf5ef2aSThomas Huth { 2936fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2937fcf5ef2aSThomas Huth 2938fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2939fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2940fcf5ef2aSThomas Huth if (left) { 2941fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2942fcf5ef2aSThomas Huth } 2943fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2944fcf5ef2aSThomas Huth } 2945fcf5ef2aSThomas Huth 2946fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2947fcf5ef2aSThomas Huth { 2948fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2949fcf5ef2aSThomas Huth 2950fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2951fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2952fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2953fcf5ef2aSThomas Huth 2954fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2955fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2956fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2957fcf5ef2aSThomas Huth 2958fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2959fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2960fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2961fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2962fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2963fcf5ef2aSThomas Huth 2964fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2965fcf5ef2aSThomas Huth } 2966fcf5ef2aSThomas Huth #endif 2967fcf5ef2aSThomas Huth 2968fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 2969fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2970fcf5ef2aSThomas Huth goto illegal_insn; 2971fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 2972fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2973fcf5ef2aSThomas Huth goto nfpu_insn; 2974fcf5ef2aSThomas Huth 2975fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 2976fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 2977fcf5ef2aSThomas Huth { 2978fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 2979fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 2980fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 2981fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 2982fcf5ef2aSThomas Huth target_long simm; 2983fcf5ef2aSThomas Huth 2984fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 2985fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 2986fcf5ef2aSThomas Huth 2987fcf5ef2aSThomas Huth switch (opc) { 2988fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 2989fcf5ef2aSThomas Huth { 2990fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 2991fcf5ef2aSThomas Huth int32_t target; 2992fcf5ef2aSThomas Huth switch (xop) { 2993fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2994fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 2995fcf5ef2aSThomas Huth { 2996fcf5ef2aSThomas Huth int cc; 2997fcf5ef2aSThomas Huth 2998fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 2999fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3000fcf5ef2aSThomas Huth target <<= 2; 3001fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3002fcf5ef2aSThomas Huth if (cc == 0) 3003fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3004fcf5ef2aSThomas Huth else if (cc == 2) 3005fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3006fcf5ef2aSThomas Huth else 3007fcf5ef2aSThomas Huth goto illegal_insn; 3008fcf5ef2aSThomas Huth goto jmp_insn; 3009fcf5ef2aSThomas Huth } 3010fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3011fcf5ef2aSThomas Huth { 3012fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3013fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3014fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3015fcf5ef2aSThomas Huth target <<= 2; 3016fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3017fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3018fcf5ef2aSThomas Huth goto jmp_insn; 3019fcf5ef2aSThomas Huth } 3020fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3021fcf5ef2aSThomas Huth { 3022fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3023fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3024fcf5ef2aSThomas Huth goto jmp_insn; 3025fcf5ef2aSThomas Huth } 3026fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3027fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3028fcf5ef2aSThomas Huth target <<= 2; 3029fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3030fcf5ef2aSThomas Huth goto jmp_insn; 3031fcf5ef2aSThomas Huth } 3032fcf5ef2aSThomas Huth #else 3033fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3034fcf5ef2aSThomas Huth { 3035fcf5ef2aSThomas Huth goto ncp_insn; 3036fcf5ef2aSThomas Huth } 3037fcf5ef2aSThomas Huth #endif 3038fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3039fcf5ef2aSThomas Huth { 3040fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3041fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3042fcf5ef2aSThomas Huth target <<= 2; 3043fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3044fcf5ef2aSThomas Huth goto jmp_insn; 3045fcf5ef2aSThomas Huth } 3046fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3047fcf5ef2aSThomas Huth { 3048fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3049fcf5ef2aSThomas Huth goto jmp_insn; 3050fcf5ef2aSThomas Huth } 3051fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3052fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3053fcf5ef2aSThomas Huth target <<= 2; 3054fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3055fcf5ef2aSThomas Huth goto jmp_insn; 3056fcf5ef2aSThomas Huth } 3057fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3058fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3059fcf5ef2aSThomas Huth if (rd) { 3060fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3061fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3062fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3063fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3064fcf5ef2aSThomas Huth } 3065fcf5ef2aSThomas Huth break; 3066fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3067fcf5ef2aSThomas Huth default: 3068fcf5ef2aSThomas Huth goto illegal_insn; 3069fcf5ef2aSThomas Huth } 3070fcf5ef2aSThomas Huth break; 3071fcf5ef2aSThomas Huth } 3072fcf5ef2aSThomas Huth break; 3073fcf5ef2aSThomas Huth case 1: /*CALL*/ 3074fcf5ef2aSThomas Huth { 3075fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3076fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3077fcf5ef2aSThomas Huth 3078fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3079fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3080fcf5ef2aSThomas Huth target += dc->pc; 3081fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3082fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3083fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3084fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3085fcf5ef2aSThomas Huth } 3086fcf5ef2aSThomas Huth #endif 3087fcf5ef2aSThomas Huth dc->npc = target; 3088fcf5ef2aSThomas Huth } 3089fcf5ef2aSThomas Huth goto jmp_insn; 3090fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3091fcf5ef2aSThomas Huth { 3092fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 309352123f14SRichard Henderson TCGv cpu_dst = tcg_temp_new(); 3094fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3095fcf5ef2aSThomas Huth 3096fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3097fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3098fcf5ef2aSThomas Huth TCGv_i32 trap; 3099fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3100fcf5ef2aSThomas Huth int mask; 3101fcf5ef2aSThomas Huth 3102fcf5ef2aSThomas Huth if (cond == 0) { 3103fcf5ef2aSThomas Huth /* Trap never. */ 3104fcf5ef2aSThomas Huth break; 3105fcf5ef2aSThomas Huth } 3106fcf5ef2aSThomas Huth 3107fcf5ef2aSThomas Huth save_state(dc); 3108fcf5ef2aSThomas Huth 3109fcf5ef2aSThomas Huth if (cond != 8) { 3110fcf5ef2aSThomas Huth /* Conditional trap. */ 3111fcf5ef2aSThomas Huth DisasCompare cmp; 3112fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3113fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3114fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3115fcf5ef2aSThomas Huth if (cc == 0) { 3116fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3117fcf5ef2aSThomas Huth } else if (cc == 2) { 3118fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3119fcf5ef2aSThomas Huth } else { 3120fcf5ef2aSThomas Huth goto illegal_insn; 3121fcf5ef2aSThomas Huth } 3122fcf5ef2aSThomas Huth #else 3123fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3124fcf5ef2aSThomas Huth #endif 3125fcf5ef2aSThomas Huth l1 = gen_new_label(); 3126fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3127fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3128fcf5ef2aSThomas Huth } 3129fcf5ef2aSThomas Huth 3130fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3131fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3132fcf5ef2aSThomas Huth 3133fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3134fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3135fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3136fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3137fcf5ef2aSThomas Huth 3138fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3139fcf5ef2aSThomas Huth if (IS_IMM) { 31405c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3141fcf5ef2aSThomas Huth if (rs1 == 0) { 3142fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3143fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3144fcf5ef2aSThomas Huth mask = 0; 3145fcf5ef2aSThomas Huth } else { 3146fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3147fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3148fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3149fcf5ef2aSThomas Huth } 3150fcf5ef2aSThomas Huth } else { 3151fcf5ef2aSThomas Huth TCGv t1, t2; 3152fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3153fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3154fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3155fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3156fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3157fcf5ef2aSThomas Huth } 3158fcf5ef2aSThomas Huth if (mask != 0) { 3159fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3160fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3161fcf5ef2aSThomas Huth } 3162fcf5ef2aSThomas Huth 3163fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3164fcf5ef2aSThomas Huth 3165fcf5ef2aSThomas Huth if (cond == 8) { 3166fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3167af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3168fcf5ef2aSThomas Huth goto jmp_insn; 3169fcf5ef2aSThomas Huth } else { 3170fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3171fcf5ef2aSThomas Huth gen_set_label(l1); 3172fcf5ef2aSThomas Huth break; 3173fcf5ef2aSThomas Huth } 3174fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3175fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3176fcf5ef2aSThomas Huth switch(rs1) { 3177fcf5ef2aSThomas Huth case 0: /* rdy */ 3178fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3179fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3180fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3181fcf5ef2aSThomas Huth II */ 3182fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3183fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3184fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3185fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3186fcf5ef2aSThomas Huth microSPARC II */ 3187fcf5ef2aSThomas Huth /* Read Asr17 */ 3188fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3189fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3190fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3191fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3192fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3193fcf5ef2aSThomas Huth break; 3194fcf5ef2aSThomas Huth } 3195fcf5ef2aSThomas Huth #endif 3196fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3197fcf5ef2aSThomas Huth break; 3198fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3199fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3200fcf5ef2aSThomas Huth update_psr(dc); 3201fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3202fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3203fcf5ef2aSThomas Huth break; 3204fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3205fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3206fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3207fcf5ef2aSThomas Huth break; 3208fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3209fcf5ef2aSThomas Huth { 3210fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3211fcf5ef2aSThomas Huth TCGv_i32 r_const; 3212fcf5ef2aSThomas Huth 3213fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 321400ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3215fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3216fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3217dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3218dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 321946bb0137SMark Cave-Ayland } 3220fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3221fcf5ef2aSThomas Huth r_const); 3222fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3223fcf5ef2aSThomas Huth } 3224fcf5ef2aSThomas Huth break; 3225fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3226fcf5ef2aSThomas Huth { 3227fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3228fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3229fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3230fcf5ef2aSThomas Huth } else { 3231fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3232fcf5ef2aSThomas Huth } 3233fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3234fcf5ef2aSThomas Huth } 3235fcf5ef2aSThomas Huth break; 3236fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3237fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3238fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3239fcf5ef2aSThomas Huth break; 3240fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3241fcf5ef2aSThomas Huth break; /* no effect */ 3242fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3243fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3244fcf5ef2aSThomas Huth goto jmp_insn; 3245fcf5ef2aSThomas Huth } 3246fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3247fcf5ef2aSThomas Huth break; 3248fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3249fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3250fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3251fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3252fcf5ef2aSThomas Huth break; 3253fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3254fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3255fcf5ef2aSThomas Huth break; 3256fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3257fcf5ef2aSThomas Huth { 3258fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3259fcf5ef2aSThomas Huth TCGv_i32 r_const; 3260fcf5ef2aSThomas Huth 3261fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 326200ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3263fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3264fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3265dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3266dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 326746bb0137SMark Cave-Ayland } 3268fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3269fcf5ef2aSThomas Huth r_const); 3270fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3271fcf5ef2aSThomas Huth } 3272fcf5ef2aSThomas Huth break; 3273fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3274fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3275fcf5ef2aSThomas Huth break; 3276b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3277b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3278b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3279b8e31b3cSArtyom Tarasenko */ 3280b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3281b8e31b3cSArtyom Tarasenko { 3282b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3283b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3284b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3285b8e31b3cSArtyom Tarasenko } 3286b8e31b3cSArtyom Tarasenko break; 3287fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3288fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3289fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3290fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3291fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3292fcf5ef2aSThomas Huth #endif 3293fcf5ef2aSThomas Huth default: 3294fcf5ef2aSThomas Huth goto illegal_insn; 3295fcf5ef2aSThomas Huth } 3296fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3297fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3298fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3299fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3300fcf5ef2aSThomas Huth goto priv_insn; 3301fcf5ef2aSThomas Huth } 3302fcf5ef2aSThomas Huth update_psr(dc); 3303fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3304fcf5ef2aSThomas Huth #else 3305fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3306fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3307fcf5ef2aSThomas Huth goto priv_insn; 3308fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3309fcf5ef2aSThomas Huth switch (rs1) { 3310fcf5ef2aSThomas Huth case 0: // hpstate 3311f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3312f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3313fcf5ef2aSThomas Huth break; 3314fcf5ef2aSThomas Huth case 1: // htstate 3315fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3316fcf5ef2aSThomas Huth break; 3317fcf5ef2aSThomas Huth case 3: // hintp 3318fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3319fcf5ef2aSThomas Huth break; 3320fcf5ef2aSThomas Huth case 5: // htba 3321fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3322fcf5ef2aSThomas Huth break; 3323fcf5ef2aSThomas Huth case 6: // hver 3324fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3325fcf5ef2aSThomas Huth break; 3326fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3327fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3328fcf5ef2aSThomas Huth break; 3329fcf5ef2aSThomas Huth default: 3330fcf5ef2aSThomas Huth goto illegal_insn; 3331fcf5ef2aSThomas Huth } 3332fcf5ef2aSThomas Huth #endif 3333fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3334fcf5ef2aSThomas Huth break; 3335fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3336fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3337fcf5ef2aSThomas Huth goto priv_insn; 3338fcf5ef2aSThomas Huth } 333952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3340fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3341fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3342fcf5ef2aSThomas Huth switch (rs1) { 3343fcf5ef2aSThomas Huth case 0: // tpc 3344fcf5ef2aSThomas Huth { 3345fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3346fcf5ef2aSThomas Huth 3347fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3348fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3349fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3350fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3351fcf5ef2aSThomas Huth } 3352fcf5ef2aSThomas Huth break; 3353fcf5ef2aSThomas Huth case 1: // tnpc 3354fcf5ef2aSThomas Huth { 3355fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3356fcf5ef2aSThomas Huth 3357fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3358fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3359fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3360fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3361fcf5ef2aSThomas Huth } 3362fcf5ef2aSThomas Huth break; 3363fcf5ef2aSThomas Huth case 2: // tstate 3364fcf5ef2aSThomas Huth { 3365fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3366fcf5ef2aSThomas Huth 3367fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3368fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3369fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3370fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3371fcf5ef2aSThomas Huth } 3372fcf5ef2aSThomas Huth break; 3373fcf5ef2aSThomas Huth case 3: // tt 3374fcf5ef2aSThomas Huth { 3375fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3376fcf5ef2aSThomas Huth 3377fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3378fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3379fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3380fcf5ef2aSThomas Huth } 3381fcf5ef2aSThomas Huth break; 3382fcf5ef2aSThomas Huth case 4: // tick 3383fcf5ef2aSThomas Huth { 3384fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3385fcf5ef2aSThomas Huth TCGv_i32 r_const; 3386fcf5ef2aSThomas Huth 3387fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 338800ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3389fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3390fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3391dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3392dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 339346bb0137SMark Cave-Ayland } 3394fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3395fcf5ef2aSThomas Huth r_tickptr, r_const); 3396fcf5ef2aSThomas Huth } 3397fcf5ef2aSThomas Huth break; 3398fcf5ef2aSThomas Huth case 5: // tba 3399fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3400fcf5ef2aSThomas Huth break; 3401fcf5ef2aSThomas Huth case 6: // pstate 3402fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3403fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3404fcf5ef2aSThomas Huth break; 3405fcf5ef2aSThomas Huth case 7: // tl 3406fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3407fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3408fcf5ef2aSThomas Huth break; 3409fcf5ef2aSThomas Huth case 8: // pil 3410fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3411fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3412fcf5ef2aSThomas Huth break; 3413fcf5ef2aSThomas Huth case 9: // cwp 3414fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3415fcf5ef2aSThomas Huth break; 3416fcf5ef2aSThomas Huth case 10: // cansave 3417fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3418fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3419fcf5ef2aSThomas Huth break; 3420fcf5ef2aSThomas Huth case 11: // canrestore 3421fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3422fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3423fcf5ef2aSThomas Huth break; 3424fcf5ef2aSThomas Huth case 12: // cleanwin 3425fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3426fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3427fcf5ef2aSThomas Huth break; 3428fcf5ef2aSThomas Huth case 13: // otherwin 3429fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3430fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3431fcf5ef2aSThomas Huth break; 3432fcf5ef2aSThomas Huth case 14: // wstate 3433fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3434fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3435fcf5ef2aSThomas Huth break; 3436fcf5ef2aSThomas Huth case 16: // UA2005 gl 3437fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3438fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3439fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3440fcf5ef2aSThomas Huth break; 3441fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3442fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3443fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3444fcf5ef2aSThomas Huth goto priv_insn; 3445fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3446fcf5ef2aSThomas Huth break; 3447fcf5ef2aSThomas Huth case 31: // ver 3448fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3449fcf5ef2aSThomas Huth break; 3450fcf5ef2aSThomas Huth case 15: // fq 3451fcf5ef2aSThomas Huth default: 3452fcf5ef2aSThomas Huth goto illegal_insn; 3453fcf5ef2aSThomas Huth } 3454fcf5ef2aSThomas Huth #else 3455fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3456fcf5ef2aSThomas Huth #endif 3457fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3458fcf5ef2aSThomas Huth break; 3459aa04c9d9SGiuseppe Musacchio #endif 3460aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3461fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3462fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3463fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3464fcf5ef2aSThomas Huth #else 3465fcf5ef2aSThomas Huth if (!supervisor(dc)) 3466fcf5ef2aSThomas Huth goto priv_insn; 3467fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3468fcf5ef2aSThomas Huth #endif 3469fcf5ef2aSThomas Huth break; 3470fcf5ef2aSThomas Huth #endif 3471fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3472fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3473fcf5ef2aSThomas Huth goto jmp_insn; 3474fcf5ef2aSThomas Huth } 3475fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3476fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3477fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3478fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3479fcf5ef2aSThomas Huth 3480fcf5ef2aSThomas Huth switch (xop) { 3481fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3482fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3483fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3484fcf5ef2aSThomas Huth break; 3485fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3486fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3487fcf5ef2aSThomas Huth break; 3488fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3489fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3490fcf5ef2aSThomas Huth break; 3491fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3492fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3493fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3494fcf5ef2aSThomas Huth break; 3495fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3496fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3497fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3498fcf5ef2aSThomas Huth break; 3499fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3500fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3501fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3502fcf5ef2aSThomas Huth break; 3503fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3504fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3505fcf5ef2aSThomas Huth break; 3506fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3507fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3508fcf5ef2aSThomas Huth break; 3509fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3510fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3511fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3512fcf5ef2aSThomas Huth break; 3513fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3514fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3515fcf5ef2aSThomas Huth break; 3516fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3517fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3518fcf5ef2aSThomas Huth break; 3519fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3520fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3521fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3522fcf5ef2aSThomas Huth break; 3523fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3524fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3525fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3526fcf5ef2aSThomas Huth break; 3527fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3528fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3529fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3530fcf5ef2aSThomas Huth break; 3531fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3532fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3533fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3534fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3535fcf5ef2aSThomas Huth break; 3536fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3537fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3538fcf5ef2aSThomas Huth break; 3539fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3540fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3541fcf5ef2aSThomas Huth break; 3542fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3543fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3544fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3545fcf5ef2aSThomas Huth break; 3546fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3547fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3548fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3549fcf5ef2aSThomas Huth break; 3550fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3551fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3552fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3553fcf5ef2aSThomas Huth break; 3554fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3555fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3556fcf5ef2aSThomas Huth break; 3557fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3558fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3559fcf5ef2aSThomas Huth break; 3560fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3561fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3562fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3563fcf5ef2aSThomas Huth break; 3564fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3565fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3566fcf5ef2aSThomas Huth break; 3567fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3568fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3569fcf5ef2aSThomas Huth break; 3570fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3571fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3572fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3573fcf5ef2aSThomas Huth break; 3574fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3575fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3576fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3577fcf5ef2aSThomas Huth break; 3578fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3579fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3580fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3581fcf5ef2aSThomas Huth break; 3582fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3583fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3584fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3585fcf5ef2aSThomas Huth break; 3586fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3587fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3588fcf5ef2aSThomas Huth break; 3589fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3590fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3591fcf5ef2aSThomas Huth break; 3592fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3593fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3594fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3595fcf5ef2aSThomas Huth break; 3596fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3597fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3598fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3599fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3600fcf5ef2aSThomas Huth break; 3601fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3602fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3603fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3604fcf5ef2aSThomas Huth break; 3605fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3606fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3607fcf5ef2aSThomas Huth break; 3608fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3609fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3610fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3611fcf5ef2aSThomas Huth break; 3612fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3613fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3614fcf5ef2aSThomas Huth break; 3615fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3616fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3617fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3618fcf5ef2aSThomas Huth break; 3619fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3620fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3621fcf5ef2aSThomas Huth break; 3622fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3623fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3624fcf5ef2aSThomas Huth break; 3625fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3626fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3627fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3628fcf5ef2aSThomas Huth break; 3629fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3630fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3631fcf5ef2aSThomas Huth break; 3632fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3633fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3634fcf5ef2aSThomas Huth break; 3635fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3636fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3637fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3638fcf5ef2aSThomas Huth break; 3639fcf5ef2aSThomas Huth #endif 3640fcf5ef2aSThomas Huth default: 3641fcf5ef2aSThomas Huth goto illegal_insn; 3642fcf5ef2aSThomas Huth } 3643fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3644fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3645fcf5ef2aSThomas Huth int cond; 3646fcf5ef2aSThomas Huth #endif 3647fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3648fcf5ef2aSThomas Huth goto jmp_insn; 3649fcf5ef2aSThomas Huth } 3650fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3651fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3652fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3653fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3654fcf5ef2aSThomas Huth 3655fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3656fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3657fcf5ef2aSThomas Huth do { \ 3658fcf5ef2aSThomas Huth DisasCompare cmp; \ 3659fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3660fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3661fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3662fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3663fcf5ef2aSThomas Huth } while (0) 3664fcf5ef2aSThomas Huth 3665fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3666fcf5ef2aSThomas Huth FMOVR(s); 3667fcf5ef2aSThomas Huth break; 3668fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3669fcf5ef2aSThomas Huth FMOVR(d); 3670fcf5ef2aSThomas Huth break; 3671fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3672fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3673fcf5ef2aSThomas Huth FMOVR(q); 3674fcf5ef2aSThomas Huth break; 3675fcf5ef2aSThomas Huth } 3676fcf5ef2aSThomas Huth #undef FMOVR 3677fcf5ef2aSThomas Huth #endif 3678fcf5ef2aSThomas Huth switch (xop) { 3679fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3680fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3681fcf5ef2aSThomas Huth do { \ 3682fcf5ef2aSThomas Huth DisasCompare cmp; \ 3683fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3684fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3685fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3686fcf5ef2aSThomas Huth } while (0) 3687fcf5ef2aSThomas Huth 3688fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3689fcf5ef2aSThomas Huth FMOVCC(0, s); 3690fcf5ef2aSThomas Huth break; 3691fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3692fcf5ef2aSThomas Huth FMOVCC(0, d); 3693fcf5ef2aSThomas Huth break; 3694fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3695fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3696fcf5ef2aSThomas Huth FMOVCC(0, q); 3697fcf5ef2aSThomas Huth break; 3698fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3699fcf5ef2aSThomas Huth FMOVCC(1, s); 3700fcf5ef2aSThomas Huth break; 3701fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3702fcf5ef2aSThomas Huth FMOVCC(1, d); 3703fcf5ef2aSThomas Huth break; 3704fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3705fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3706fcf5ef2aSThomas Huth FMOVCC(1, q); 3707fcf5ef2aSThomas Huth break; 3708fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3709fcf5ef2aSThomas Huth FMOVCC(2, s); 3710fcf5ef2aSThomas Huth break; 3711fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3712fcf5ef2aSThomas Huth FMOVCC(2, d); 3713fcf5ef2aSThomas Huth break; 3714fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3715fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3716fcf5ef2aSThomas Huth FMOVCC(2, q); 3717fcf5ef2aSThomas Huth break; 3718fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3719fcf5ef2aSThomas Huth FMOVCC(3, s); 3720fcf5ef2aSThomas Huth break; 3721fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3722fcf5ef2aSThomas Huth FMOVCC(3, d); 3723fcf5ef2aSThomas Huth break; 3724fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3725fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3726fcf5ef2aSThomas Huth FMOVCC(3, q); 3727fcf5ef2aSThomas Huth break; 3728fcf5ef2aSThomas Huth #undef FMOVCC 3729fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3730fcf5ef2aSThomas Huth do { \ 3731fcf5ef2aSThomas Huth DisasCompare cmp; \ 3732fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3733fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3734fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3735fcf5ef2aSThomas Huth } while (0) 3736fcf5ef2aSThomas Huth 3737fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3738fcf5ef2aSThomas Huth FMOVCC(0, s); 3739fcf5ef2aSThomas Huth break; 3740fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3741fcf5ef2aSThomas Huth FMOVCC(0, d); 3742fcf5ef2aSThomas Huth break; 3743fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3744fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3745fcf5ef2aSThomas Huth FMOVCC(0, q); 3746fcf5ef2aSThomas Huth break; 3747fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3748fcf5ef2aSThomas Huth FMOVCC(1, s); 3749fcf5ef2aSThomas Huth break; 3750fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3751fcf5ef2aSThomas Huth FMOVCC(1, d); 3752fcf5ef2aSThomas Huth break; 3753fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3754fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3755fcf5ef2aSThomas Huth FMOVCC(1, q); 3756fcf5ef2aSThomas Huth break; 3757fcf5ef2aSThomas Huth #undef FMOVCC 3758fcf5ef2aSThomas Huth #endif 3759fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3760fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3761fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3762fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3763fcf5ef2aSThomas Huth break; 3764fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3765fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3766fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3767fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3768fcf5ef2aSThomas Huth break; 3769fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3770fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3771fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3772fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3773fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3774fcf5ef2aSThomas Huth break; 3775fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3776fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3777fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3778fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3779fcf5ef2aSThomas Huth break; 3780fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3781fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3782fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3783fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3784fcf5ef2aSThomas Huth break; 3785fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3786fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3787fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3788fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3789fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3790fcf5ef2aSThomas Huth break; 3791fcf5ef2aSThomas Huth default: 3792fcf5ef2aSThomas Huth goto illegal_insn; 3793fcf5ef2aSThomas Huth } 3794fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3795fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3796fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3797fcf5ef2aSThomas Huth if (rs1 == 0) { 3798fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3799fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3800fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3801fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3802fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3803fcf5ef2aSThomas Huth } else { /* register */ 3804fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3805fcf5ef2aSThomas Huth if (rs2 == 0) { 3806fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3807fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3808fcf5ef2aSThomas Huth } else { 3809fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3810fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3811fcf5ef2aSThomas Huth } 3812fcf5ef2aSThomas Huth } 3813fcf5ef2aSThomas Huth } else { 3814fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3815fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3816fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3817fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3818fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3819fcf5ef2aSThomas Huth } else { /* register */ 3820fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3821fcf5ef2aSThomas Huth if (rs2 == 0) { 3822fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3823fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3824fcf5ef2aSThomas Huth } else { 3825fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3826fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3827fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3828fcf5ef2aSThomas Huth } 3829fcf5ef2aSThomas Huth } 3830fcf5ef2aSThomas Huth } 3831fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3832fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3833fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3834fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3835fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3836fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3837fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3838fcf5ef2aSThomas Huth } else { 3839fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3840fcf5ef2aSThomas Huth } 3841fcf5ef2aSThomas Huth } else { /* register */ 3842fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3843fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 384452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3845fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3846fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3847fcf5ef2aSThomas Huth } else { 3848fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3849fcf5ef2aSThomas Huth } 3850fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3851fcf5ef2aSThomas Huth } 3852fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3853fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3854fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3855fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3856fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3857fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3858fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3859fcf5ef2aSThomas Huth } else { 3860fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3861fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3862fcf5ef2aSThomas Huth } 3863fcf5ef2aSThomas Huth } else { /* register */ 3864fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3865fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 386652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3867fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3868fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3869fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3870fcf5ef2aSThomas Huth } else { 3871fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3872fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3873fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3874fcf5ef2aSThomas Huth } 3875fcf5ef2aSThomas Huth } 3876fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3877fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3878fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3879fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3880fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3881fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3882fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3883fcf5ef2aSThomas Huth } else { 3884fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3885fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3886fcf5ef2aSThomas Huth } 3887fcf5ef2aSThomas Huth } else { /* register */ 3888fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3889fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 389052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3891fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3892fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3893fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3894fcf5ef2aSThomas Huth } else { 3895fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3896fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3897fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3898fcf5ef2aSThomas Huth } 3899fcf5ef2aSThomas Huth } 3900fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3901fcf5ef2aSThomas Huth #endif 3902fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3903fcf5ef2aSThomas Huth if (xop < 0x20) { 3904fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3905fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3906fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3907fcf5ef2aSThomas Huth case 0x0: /* add */ 3908fcf5ef2aSThomas Huth if (xop & 0x10) { 3909fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3910fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3911fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3912fcf5ef2aSThomas Huth } else { 3913fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3914fcf5ef2aSThomas Huth } 3915fcf5ef2aSThomas Huth break; 3916fcf5ef2aSThomas Huth case 0x1: /* and */ 3917fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3918fcf5ef2aSThomas Huth if (xop & 0x10) { 3919fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3920fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3921fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3922fcf5ef2aSThomas Huth } 3923fcf5ef2aSThomas Huth break; 3924fcf5ef2aSThomas Huth case 0x2: /* or */ 3925fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3926fcf5ef2aSThomas Huth if (xop & 0x10) { 3927fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3928fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3929fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3930fcf5ef2aSThomas Huth } 3931fcf5ef2aSThomas Huth break; 3932fcf5ef2aSThomas Huth case 0x3: /* xor */ 3933fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 3934fcf5ef2aSThomas Huth if (xop & 0x10) { 3935fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3936fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3937fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3938fcf5ef2aSThomas Huth } 3939fcf5ef2aSThomas Huth break; 3940fcf5ef2aSThomas Huth case 0x4: /* sub */ 3941fcf5ef2aSThomas Huth if (xop & 0x10) { 3942fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 3943fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3944fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3945fcf5ef2aSThomas Huth } else { 3946fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 3947fcf5ef2aSThomas Huth } 3948fcf5ef2aSThomas Huth break; 3949fcf5ef2aSThomas Huth case 0x5: /* andn */ 3950fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 3951fcf5ef2aSThomas Huth if (xop & 0x10) { 3952fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3953fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3954fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3955fcf5ef2aSThomas Huth } 3956fcf5ef2aSThomas Huth break; 3957fcf5ef2aSThomas Huth case 0x6: /* orn */ 3958fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 3959fcf5ef2aSThomas Huth if (xop & 0x10) { 3960fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3961fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3962fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3963fcf5ef2aSThomas Huth } 3964fcf5ef2aSThomas Huth break; 3965fcf5ef2aSThomas Huth case 0x7: /* xorn */ 3966fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 3967fcf5ef2aSThomas Huth if (xop & 0x10) { 3968fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3969fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3970fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3971fcf5ef2aSThomas Huth } 3972fcf5ef2aSThomas Huth break; 3973fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 3974fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3975fcf5ef2aSThomas Huth (xop & 0x10)); 3976fcf5ef2aSThomas Huth break; 3977fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3978fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 3979fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 3980fcf5ef2aSThomas Huth break; 3981fcf5ef2aSThomas Huth #endif 3982fcf5ef2aSThomas Huth case 0xa: /* umul */ 3983fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3984fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 3985fcf5ef2aSThomas Huth if (xop & 0x10) { 3986fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3987fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3988fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3989fcf5ef2aSThomas Huth } 3990fcf5ef2aSThomas Huth break; 3991fcf5ef2aSThomas Huth case 0xb: /* smul */ 3992fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3993fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 3994fcf5ef2aSThomas Huth if (xop & 0x10) { 3995fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3996fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3997fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3998fcf5ef2aSThomas Huth } 3999fcf5ef2aSThomas Huth break; 4000fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4001fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4002fcf5ef2aSThomas Huth (xop & 0x10)); 4003fcf5ef2aSThomas Huth break; 4004fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4005fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4006fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4007fcf5ef2aSThomas Huth break; 4008fcf5ef2aSThomas Huth #endif 4009fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4010fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4011fcf5ef2aSThomas Huth if (xop & 0x10) { 4012fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4013fcf5ef2aSThomas Huth cpu_src2); 4014fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4015fcf5ef2aSThomas Huth } else { 4016fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4017fcf5ef2aSThomas Huth cpu_src2); 4018fcf5ef2aSThomas Huth } 4019fcf5ef2aSThomas Huth break; 4020fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4021fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4022fcf5ef2aSThomas Huth if (xop & 0x10) { 4023fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4024fcf5ef2aSThomas Huth cpu_src2); 4025fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4026fcf5ef2aSThomas Huth } else { 4027fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4028fcf5ef2aSThomas Huth cpu_src2); 4029fcf5ef2aSThomas Huth } 4030fcf5ef2aSThomas Huth break; 4031fcf5ef2aSThomas Huth default: 4032fcf5ef2aSThomas Huth goto illegal_insn; 4033fcf5ef2aSThomas Huth } 4034fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4035fcf5ef2aSThomas Huth } else { 4036fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4037fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4038fcf5ef2aSThomas Huth switch (xop) { 4039fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4040fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4041fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4042fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4043fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4044fcf5ef2aSThomas Huth break; 4045fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4046fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4047fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4048fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4049fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4050fcf5ef2aSThomas Huth break; 4051fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4052fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4053fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4054fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4055fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4056fcf5ef2aSThomas Huth break; 4057fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4058fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4059fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4060fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4061fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4062fcf5ef2aSThomas Huth break; 4063fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4064fcf5ef2aSThomas Huth update_psr(dc); 4065fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4066fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4067fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4068fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4069fcf5ef2aSThomas Huth break; 4070fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4071fcf5ef2aSThomas Huth case 0x25: /* sll */ 4072fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4073fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4074fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4075fcf5ef2aSThomas Huth } else { /* register */ 407652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4077fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4078fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4079fcf5ef2aSThomas Huth } 4080fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4081fcf5ef2aSThomas Huth break; 4082fcf5ef2aSThomas Huth case 0x26: /* srl */ 4083fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4084fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4085fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4086fcf5ef2aSThomas Huth } else { /* register */ 408752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4088fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4089fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4090fcf5ef2aSThomas Huth } 4091fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4092fcf5ef2aSThomas Huth break; 4093fcf5ef2aSThomas Huth case 0x27: /* sra */ 4094fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4095fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4096fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4097fcf5ef2aSThomas Huth } else { /* register */ 409852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4099fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4100fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4101fcf5ef2aSThomas Huth } 4102fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4103fcf5ef2aSThomas Huth break; 4104fcf5ef2aSThomas Huth #endif 4105fcf5ef2aSThomas Huth case 0x30: 4106fcf5ef2aSThomas Huth { 410752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4108fcf5ef2aSThomas Huth switch(rd) { 4109fcf5ef2aSThomas Huth case 0: /* wry */ 4110fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4111fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4112fcf5ef2aSThomas Huth break; 4113fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4114fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4115fcf5ef2aSThomas Huth SPARCv8 manual, nop 4116fcf5ef2aSThomas Huth on the microSPARC 4117fcf5ef2aSThomas Huth II */ 4118fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4119fcf5ef2aSThomas Huth in the SPARCv8 4120fcf5ef2aSThomas Huth manual, nop on the 4121fcf5ef2aSThomas Huth microSPARC II */ 4122fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4123fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4124fcf5ef2aSThomas Huth /* LEON3 power-down */ 4125fcf5ef2aSThomas Huth save_state(dc); 4126fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4127fcf5ef2aSThomas Huth } 4128fcf5ef2aSThomas Huth break; 4129fcf5ef2aSThomas Huth #else 4130fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4131fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4132fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4133fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4134fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4135fcf5ef2aSThomas Huth break; 4136fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4137fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4138fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4139fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4140fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 414144a7c2ecSRichard Henderson /* 414244a7c2ecSRichard Henderson * End TB to notice changed ASI. 414344a7c2ecSRichard Henderson * TODO: Could notice src1 = %g0 and IS_IMM, 414444a7c2ecSRichard Henderson * update DisasContext and not exit the TB. 414544a7c2ecSRichard Henderson */ 4146fcf5ef2aSThomas Huth save_state(dc); 4147fcf5ef2aSThomas Huth gen_op_next_insn(); 414844a7c2ecSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4149af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4150fcf5ef2aSThomas Huth break; 4151fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4152fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4153fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4154fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4155fcf5ef2aSThomas Huth save_state(dc); 4156fcf5ef2aSThomas Huth gen_op_next_insn(); 415707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4158af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4159fcf5ef2aSThomas Huth break; 4160fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4161fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4162fcf5ef2aSThomas Huth if (supervisor(dc)) { 4163fcf5ef2aSThomas Huth ; // XXX 4164fcf5ef2aSThomas Huth } 4165fcf5ef2aSThomas Huth #endif 4166fcf5ef2aSThomas Huth break; 4167fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4168fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4169fcf5ef2aSThomas Huth goto jmp_insn; 4170fcf5ef2aSThomas Huth } 4171fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4172fcf5ef2aSThomas Huth break; 4173fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4174fcf5ef2aSThomas Huth if (!supervisor(dc)) 4175fcf5ef2aSThomas Huth goto illegal_insn; 4176fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4177fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4178fcf5ef2aSThomas Huth break; 4179fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4180fcf5ef2aSThomas Huth if (!supervisor(dc)) 4181fcf5ef2aSThomas Huth goto illegal_insn; 4182fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4183fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4184fcf5ef2aSThomas Huth break; 4185fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4186fcf5ef2aSThomas Huth if (!supervisor(dc)) 4187fcf5ef2aSThomas Huth goto illegal_insn; 4188fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4189fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4190fcf5ef2aSThomas Huth break; 4191fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4192fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4193fcf5ef2aSThomas Huth if (!supervisor(dc)) 4194fcf5ef2aSThomas Huth goto illegal_insn; 4195fcf5ef2aSThomas Huth #endif 4196fcf5ef2aSThomas Huth { 4197fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4198fcf5ef2aSThomas Huth 4199fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4200fcf5ef2aSThomas Huth cpu_src2); 4201fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4202fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4203fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4204dfd1b812SRichard Henderson translator_io_start(&dc->base); 4205fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4206fcf5ef2aSThomas Huth cpu_tick_cmpr); 420746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 420846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4209fcf5ef2aSThomas Huth } 4210fcf5ef2aSThomas Huth break; 4211fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4212fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4213fcf5ef2aSThomas Huth if (!supervisor(dc)) 4214fcf5ef2aSThomas Huth goto illegal_insn; 4215fcf5ef2aSThomas Huth #endif 4216fcf5ef2aSThomas Huth { 4217fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4218fcf5ef2aSThomas Huth 4219fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4220fcf5ef2aSThomas Huth cpu_src2); 4221fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4222fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4223fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4224dfd1b812SRichard Henderson translator_io_start(&dc->base); 4225fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4226fcf5ef2aSThomas Huth cpu_tmp0); 422746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 422846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4229fcf5ef2aSThomas Huth } 4230fcf5ef2aSThomas Huth break; 4231fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4232fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4233fcf5ef2aSThomas Huth if (!supervisor(dc)) 4234fcf5ef2aSThomas Huth goto illegal_insn; 4235fcf5ef2aSThomas Huth #endif 4236fcf5ef2aSThomas Huth { 4237fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4238fcf5ef2aSThomas Huth 4239fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4240fcf5ef2aSThomas Huth cpu_src2); 4241fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4242fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4243fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4244dfd1b812SRichard Henderson translator_io_start(&dc->base); 4245fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4246fcf5ef2aSThomas Huth cpu_stick_cmpr); 424746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 424846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4249fcf5ef2aSThomas Huth } 4250fcf5ef2aSThomas Huth break; 4251fcf5ef2aSThomas Huth 4252fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4253fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4254fcf5ef2aSThomas Huth Counter */ 4255fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4256fcf5ef2aSThomas Huth #endif 4257fcf5ef2aSThomas Huth default: 4258fcf5ef2aSThomas Huth goto illegal_insn; 4259fcf5ef2aSThomas Huth } 4260fcf5ef2aSThomas Huth } 4261fcf5ef2aSThomas Huth break; 4262fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4263fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4264fcf5ef2aSThomas Huth { 4265fcf5ef2aSThomas Huth if (!supervisor(dc)) 4266fcf5ef2aSThomas Huth goto priv_insn; 4267fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4268fcf5ef2aSThomas Huth switch (rd) { 4269fcf5ef2aSThomas Huth case 0: 4270fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4271fcf5ef2aSThomas Huth break; 4272fcf5ef2aSThomas Huth case 1: 4273fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4274fcf5ef2aSThomas Huth break; 4275fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4276fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4277fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4278fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4279fcf5ef2aSThomas Huth // XXX 4280fcf5ef2aSThomas Huth default: 4281fcf5ef2aSThomas Huth goto illegal_insn; 4282fcf5ef2aSThomas Huth } 4283fcf5ef2aSThomas Huth #else 428452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4285fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4286fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4287fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4288fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4289fcf5ef2aSThomas Huth save_state(dc); 4290fcf5ef2aSThomas Huth gen_op_next_insn(); 429107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4292af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4293fcf5ef2aSThomas Huth #endif 4294fcf5ef2aSThomas Huth } 4295fcf5ef2aSThomas Huth break; 4296fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4297fcf5ef2aSThomas Huth { 4298fcf5ef2aSThomas Huth if (!supervisor(dc)) 4299fcf5ef2aSThomas Huth goto priv_insn; 430052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4301fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4302fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4303fcf5ef2aSThomas Huth switch (rd) { 4304fcf5ef2aSThomas Huth case 0: // tpc 4305fcf5ef2aSThomas Huth { 4306fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4307fcf5ef2aSThomas Huth 4308fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4309fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4310fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4311fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4312fcf5ef2aSThomas Huth } 4313fcf5ef2aSThomas Huth break; 4314fcf5ef2aSThomas Huth case 1: // tnpc 4315fcf5ef2aSThomas Huth { 4316fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4317fcf5ef2aSThomas Huth 4318fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4319fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4320fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4321fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4322fcf5ef2aSThomas Huth } 4323fcf5ef2aSThomas Huth break; 4324fcf5ef2aSThomas Huth case 2: // tstate 4325fcf5ef2aSThomas Huth { 4326fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4327fcf5ef2aSThomas Huth 4328fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4329fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4330fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4331fcf5ef2aSThomas Huth offsetof(trap_state, 4332fcf5ef2aSThomas Huth tstate)); 4333fcf5ef2aSThomas Huth } 4334fcf5ef2aSThomas Huth break; 4335fcf5ef2aSThomas Huth case 3: // tt 4336fcf5ef2aSThomas Huth { 4337fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4338fcf5ef2aSThomas Huth 4339fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4340fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4341fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4342fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4343fcf5ef2aSThomas Huth } 4344fcf5ef2aSThomas Huth break; 4345fcf5ef2aSThomas Huth case 4: // tick 4346fcf5ef2aSThomas Huth { 4347fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4348fcf5ef2aSThomas Huth 4349fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4350fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4351fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4352dfd1b812SRichard Henderson translator_io_start(&dc->base); 4353fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4354fcf5ef2aSThomas Huth cpu_tmp0); 435546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 435646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4357fcf5ef2aSThomas Huth } 4358fcf5ef2aSThomas Huth break; 4359fcf5ef2aSThomas Huth case 5: // tba 4360fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4361fcf5ef2aSThomas Huth break; 4362fcf5ef2aSThomas Huth case 6: // pstate 4363fcf5ef2aSThomas Huth save_state(dc); 4364dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4365b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 436646bb0137SMark Cave-Ayland } 4367dfd1b812SRichard Henderson gen_helper_wrpstate(cpu_env, cpu_tmp0); 4368fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4369fcf5ef2aSThomas Huth break; 4370fcf5ef2aSThomas Huth case 7: // tl 4371fcf5ef2aSThomas Huth save_state(dc); 4372fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4373fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4374fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4375fcf5ef2aSThomas Huth break; 4376fcf5ef2aSThomas Huth case 8: // pil 4377dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4378b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 437946bb0137SMark Cave-Ayland } 4380dfd1b812SRichard Henderson gen_helper_wrpil(cpu_env, cpu_tmp0); 4381fcf5ef2aSThomas Huth break; 4382fcf5ef2aSThomas Huth case 9: // cwp 4383fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4384fcf5ef2aSThomas Huth break; 4385fcf5ef2aSThomas Huth case 10: // cansave 4386fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4387fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4388fcf5ef2aSThomas Huth cansave)); 4389fcf5ef2aSThomas Huth break; 4390fcf5ef2aSThomas Huth case 11: // canrestore 4391fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4392fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4393fcf5ef2aSThomas Huth canrestore)); 4394fcf5ef2aSThomas Huth break; 4395fcf5ef2aSThomas Huth case 12: // cleanwin 4396fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4397fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4398fcf5ef2aSThomas Huth cleanwin)); 4399fcf5ef2aSThomas Huth break; 4400fcf5ef2aSThomas Huth case 13: // otherwin 4401fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4402fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4403fcf5ef2aSThomas Huth otherwin)); 4404fcf5ef2aSThomas Huth break; 4405fcf5ef2aSThomas Huth case 14: // wstate 4406fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4407fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4408fcf5ef2aSThomas Huth wstate)); 4409fcf5ef2aSThomas Huth break; 4410fcf5ef2aSThomas Huth case 16: // UA2005 gl 4411fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4412cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4413fcf5ef2aSThomas Huth break; 4414fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4415fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4416fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4417fcf5ef2aSThomas Huth goto priv_insn; 4418fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4419fcf5ef2aSThomas Huth break; 4420fcf5ef2aSThomas Huth default: 4421fcf5ef2aSThomas Huth goto illegal_insn; 4422fcf5ef2aSThomas Huth } 4423fcf5ef2aSThomas Huth #else 4424fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4425fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4426fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4427fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4428fcf5ef2aSThomas Huth } 4429fcf5ef2aSThomas Huth #endif 4430fcf5ef2aSThomas Huth } 4431fcf5ef2aSThomas Huth break; 4432fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4433fcf5ef2aSThomas Huth { 4434fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4435fcf5ef2aSThomas Huth if (!supervisor(dc)) 4436fcf5ef2aSThomas Huth goto priv_insn; 4437fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4438fcf5ef2aSThomas Huth #else 4439fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4440fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4441fcf5ef2aSThomas Huth goto priv_insn; 444252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4443fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4444fcf5ef2aSThomas Huth switch (rd) { 4445fcf5ef2aSThomas Huth case 0: // hpstate 4446f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4447f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4448f7f17ef7SArtyom Tarasenko hpstate)); 4449fcf5ef2aSThomas Huth save_state(dc); 4450fcf5ef2aSThomas Huth gen_op_next_insn(); 445107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4452af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4453fcf5ef2aSThomas Huth break; 4454fcf5ef2aSThomas Huth case 1: // htstate 4455fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4456fcf5ef2aSThomas Huth break; 4457fcf5ef2aSThomas Huth case 3: // hintp 4458fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4459fcf5ef2aSThomas Huth break; 4460fcf5ef2aSThomas Huth case 5: // htba 4461fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4462fcf5ef2aSThomas Huth break; 4463fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4464fcf5ef2aSThomas Huth { 4465fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4466fcf5ef2aSThomas Huth 4467fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4468fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4469fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4470fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4471dfd1b812SRichard Henderson translator_io_start(&dc->base); 4472fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4473fcf5ef2aSThomas Huth cpu_hstick_cmpr); 447446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 447546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4476fcf5ef2aSThomas Huth } 4477fcf5ef2aSThomas Huth break; 4478fcf5ef2aSThomas Huth case 6: // hver readonly 4479fcf5ef2aSThomas Huth default: 4480fcf5ef2aSThomas Huth goto illegal_insn; 4481fcf5ef2aSThomas Huth } 4482fcf5ef2aSThomas Huth #endif 4483fcf5ef2aSThomas Huth } 4484fcf5ef2aSThomas Huth break; 4485fcf5ef2aSThomas Huth #endif 4486fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4487fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4488fcf5ef2aSThomas Huth { 4489fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4490fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4491fcf5ef2aSThomas Huth DisasCompare cmp; 4492fcf5ef2aSThomas Huth TCGv dst; 4493fcf5ef2aSThomas Huth 4494fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4495fcf5ef2aSThomas Huth if (cc == 0) { 4496fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4497fcf5ef2aSThomas Huth } else if (cc == 2) { 4498fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4499fcf5ef2aSThomas Huth } else { 4500fcf5ef2aSThomas Huth goto illegal_insn; 4501fcf5ef2aSThomas Huth } 4502fcf5ef2aSThomas Huth } else { 4503fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4504fcf5ef2aSThomas Huth } 4505fcf5ef2aSThomas Huth 4506fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4507fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4508fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4509fcf5ef2aSThomas Huth if (IS_IMM) { 4510fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4511fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4512fcf5ef2aSThomas Huth } 4513fcf5ef2aSThomas Huth 4514fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4515fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4516fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4517fcf5ef2aSThomas Huth cpu_src2, dst); 4518fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4519fcf5ef2aSThomas Huth break; 4520fcf5ef2aSThomas Huth } 4521fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4522fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4523fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4524fcf5ef2aSThomas Huth break; 4525fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 452608da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4527fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4528fcf5ef2aSThomas Huth break; 4529fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4530fcf5ef2aSThomas Huth { 4531fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4532fcf5ef2aSThomas Huth DisasCompare cmp; 4533fcf5ef2aSThomas Huth TCGv dst; 4534fcf5ef2aSThomas Huth 4535fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4536fcf5ef2aSThomas Huth 4537fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4538fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4539fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4540fcf5ef2aSThomas Huth if (IS_IMM) { 4541fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4542fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4543fcf5ef2aSThomas Huth } 4544fcf5ef2aSThomas Huth 4545fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4546fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4547fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4548fcf5ef2aSThomas Huth cpu_src2, dst); 4549fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4550fcf5ef2aSThomas Huth break; 4551fcf5ef2aSThomas Huth } 4552fcf5ef2aSThomas Huth #endif 4553fcf5ef2aSThomas Huth default: 4554fcf5ef2aSThomas Huth goto illegal_insn; 4555fcf5ef2aSThomas Huth } 4556fcf5ef2aSThomas Huth } 4557fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4558fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4559fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4560fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4561fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4562fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4563fcf5ef2aSThomas Huth goto jmp_insn; 4564fcf5ef2aSThomas Huth } 4565fcf5ef2aSThomas Huth 4566fcf5ef2aSThomas Huth switch (opf) { 4567fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4568fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4569fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4570fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4571fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4572fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4573fcf5ef2aSThomas Huth break; 4574fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4575fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4576fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4577fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4578fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4579fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4580fcf5ef2aSThomas Huth break; 4581fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4582fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4583fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4584fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4585fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4586fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4587fcf5ef2aSThomas Huth break; 4588fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4589fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4590fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4591fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4592fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4593fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4594fcf5ef2aSThomas Huth break; 4595fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4596fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4597fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4598fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4599fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4600fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4601fcf5ef2aSThomas Huth break; 4602fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4603fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4604fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4605fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4606fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4607fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4608fcf5ef2aSThomas Huth break; 4609fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4610fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4611fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4612fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4613fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4614fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4615fcf5ef2aSThomas Huth break; 4616fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4617fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4618fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4619fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4620fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4621fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4622fcf5ef2aSThomas Huth break; 4623fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4624fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4625fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4626fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4627fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4628fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4629fcf5ef2aSThomas Huth break; 4630fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4631fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4632fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4633fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4634fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4635fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4636fcf5ef2aSThomas Huth break; 4637fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4638fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4639fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4640fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4641fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4642fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4643fcf5ef2aSThomas Huth break; 4644fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4645fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4646fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4647fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4648fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4649fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4650fcf5ef2aSThomas Huth break; 4651fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4652fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4653fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4654fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4655fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4656fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4657fcf5ef2aSThomas Huth break; 4658fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4659fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4660fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4661fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4662fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4663fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4664fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4665fcf5ef2aSThomas Huth break; 4666fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4667fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4668fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4669fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4670fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4671fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4672fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4673fcf5ef2aSThomas Huth break; 4674fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4675fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4676fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4677fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4678fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4679fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4680fcf5ef2aSThomas Huth break; 4681fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4682fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4683fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4684fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4685fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4686fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4687fcf5ef2aSThomas Huth break; 4688fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4689fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4690fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4691fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4692fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4693fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4694fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4695fcf5ef2aSThomas Huth break; 4696fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4697fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4698fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4699fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4700fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4701fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4702fcf5ef2aSThomas Huth break; 4703fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4704fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4705fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4706fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4707fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4708fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4709fcf5ef2aSThomas Huth break; 4710fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4711fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4712fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4713fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4714fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4715fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4716fcf5ef2aSThomas Huth break; 4717fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4718fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4719fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4720fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4721fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4722fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4723fcf5ef2aSThomas Huth break; 4724fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4725fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4726fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4727fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4728fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4729fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4730fcf5ef2aSThomas Huth break; 4731fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4732fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4733fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4734fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4735fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4736fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4737fcf5ef2aSThomas Huth break; 4738fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4739fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4740fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4741fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4742fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4743fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4744fcf5ef2aSThomas Huth break; 4745fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4746fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4747fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4748fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4749fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4750fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4751fcf5ef2aSThomas Huth break; 4752fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4753fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4754fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4755fcf5ef2aSThomas Huth break; 4756fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4757fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4758fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4759fcf5ef2aSThomas Huth break; 4760fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4761fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4762fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4763fcf5ef2aSThomas Huth break; 4764fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4765fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4766fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4767fcf5ef2aSThomas Huth break; 4768fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4769fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4770fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4771fcf5ef2aSThomas Huth break; 4772fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4773fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4774fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4775fcf5ef2aSThomas Huth break; 4776fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4777fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4778fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4779fcf5ef2aSThomas Huth break; 4780fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4781fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4782fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4783fcf5ef2aSThomas Huth break; 4784fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4785fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4786fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4787fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4788fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4789fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4790fcf5ef2aSThomas Huth break; 4791fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4792fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4793fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4794fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4795fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4796fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4797fcf5ef2aSThomas Huth break; 4798fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4799fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4800fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4801fcf5ef2aSThomas Huth break; 4802fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4803fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4804fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4805fcf5ef2aSThomas Huth break; 4806fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4807fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4808fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4809fcf5ef2aSThomas Huth break; 4810fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4811fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4812fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4813fcf5ef2aSThomas Huth break; 4814fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4815fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4816fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4817fcf5ef2aSThomas Huth break; 4818fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4819fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4820fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4821fcf5ef2aSThomas Huth break; 4822fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4823fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4824fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4825fcf5ef2aSThomas Huth break; 4826fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4827fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4828fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4829fcf5ef2aSThomas Huth break; 4830fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4831fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4832fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4833fcf5ef2aSThomas Huth break; 4834fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4835fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4836fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4837fcf5ef2aSThomas Huth break; 4838fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4839fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4840fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4841fcf5ef2aSThomas Huth break; 4842fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4843fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4844fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4845fcf5ef2aSThomas Huth break; 4846fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4847fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4848fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4849fcf5ef2aSThomas Huth break; 4850fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4851fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4852fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4853fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4854fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4858fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4859fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4860fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4861fcf5ef2aSThomas Huth break; 4862fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4863fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4864fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4865fcf5ef2aSThomas Huth break; 4866fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4867fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4868fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4872fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4873fcf5ef2aSThomas Huth break; 4874fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4875fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4876fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4877fcf5ef2aSThomas Huth break; 4878fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4879fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4880fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4881fcf5ef2aSThomas Huth break; 4882fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4883fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4884fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4885fcf5ef2aSThomas Huth break; 4886fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4887fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4888fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4889fcf5ef2aSThomas Huth break; 4890fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4891fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4892fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4893fcf5ef2aSThomas Huth break; 4894fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4895fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4896fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4897fcf5ef2aSThomas Huth break; 4898fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4899fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4900fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4901fcf5ef2aSThomas Huth break; 4902fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4903fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4904fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4905fcf5ef2aSThomas Huth break; 4906fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4907fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4908fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4909fcf5ef2aSThomas Huth break; 4910fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4911fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4912fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4913fcf5ef2aSThomas Huth break; 4914fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4915fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4916fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4917fcf5ef2aSThomas Huth break; 4918fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4919fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4920fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4921fcf5ef2aSThomas Huth break; 4922fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4923fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4924fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4927fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4928fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4932fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 4933fcf5ef2aSThomas Huth break; 4934fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 4935fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4936fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4937fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4938fcf5ef2aSThomas Huth break; 4939fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 4940fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4941fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4942fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 4945fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4946fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 4947fcf5ef2aSThomas Huth break; 4948fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 4949fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4950fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4954fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4955fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4956fcf5ef2aSThomas Huth break; 4957fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 4958fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4959fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4960fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4961fcf5ef2aSThomas Huth break; 4962fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 4963fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4964fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 4967fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4968fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 4969fcf5ef2aSThomas Huth break; 4970fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 4971fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4972fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 4973fcf5ef2aSThomas Huth break; 4974fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 4975fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4976fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 4977fcf5ef2aSThomas Huth break; 4978fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 4979fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4980fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4981fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 4982fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4986fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4987fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 4988fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4989fcf5ef2aSThomas Huth break; 4990fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 4991fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 4992fcf5ef2aSThomas Huth // XXX 4993fcf5ef2aSThomas Huth goto illegal_insn; 4994fcf5ef2aSThomas Huth default: 4995fcf5ef2aSThomas Huth goto illegal_insn; 4996fcf5ef2aSThomas Huth } 4997fcf5ef2aSThomas Huth #else 4998fcf5ef2aSThomas Huth goto ncp_insn; 4999fcf5ef2aSThomas Huth #endif 5000fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5001fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5002fcf5ef2aSThomas Huth goto illegal_insn; 5003fcf5ef2aSThomas Huth #else 5004fcf5ef2aSThomas Huth goto ncp_insn; 5005fcf5ef2aSThomas Huth #endif 5006fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5007fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5008fcf5ef2aSThomas Huth save_state(dc); 5009fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 501052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5011fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5012fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5013fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5014fcf5ef2aSThomas Huth } else { /* register */ 5015fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5016fcf5ef2aSThomas Huth if (rs2) { 5017fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5018fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5019fcf5ef2aSThomas Huth } else { 5020fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5021fcf5ef2aSThomas Huth } 5022fcf5ef2aSThomas Huth } 5023fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5024fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5025fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5026fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5027553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5028fcf5ef2aSThomas Huth goto jmp_insn; 5029fcf5ef2aSThomas Huth #endif 5030fcf5ef2aSThomas Huth } else { 5031fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 503252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5033fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5034fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5035fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5036fcf5ef2aSThomas Huth } else { /* register */ 5037fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5038fcf5ef2aSThomas Huth if (rs2) { 5039fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5040fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5041fcf5ef2aSThomas Huth } else { 5042fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5043fcf5ef2aSThomas Huth } 5044fcf5ef2aSThomas Huth } 5045fcf5ef2aSThomas Huth switch (xop) { 5046fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5047fcf5ef2aSThomas Huth { 5048fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5049fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5050fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5051fcf5ef2aSThomas Huth 5052fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5053fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5054fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5055fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5056831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5057fcf5ef2aSThomas Huth } 5058fcf5ef2aSThomas Huth goto jmp_insn; 5059fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5060fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5061fcf5ef2aSThomas Huth { 5062fcf5ef2aSThomas Huth if (!supervisor(dc)) 5063fcf5ef2aSThomas Huth goto priv_insn; 5064fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5065fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5066fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5067fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5068fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5069fcf5ef2aSThomas Huth } 5070fcf5ef2aSThomas Huth goto jmp_insn; 5071fcf5ef2aSThomas Huth #endif 5072fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5073fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5074fcf5ef2aSThomas Huth goto unimp_flush; 5075fcf5ef2aSThomas Huth /* nop */ 5076fcf5ef2aSThomas Huth break; 5077fcf5ef2aSThomas Huth case 0x3c: /* save */ 5078fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5079fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5080fcf5ef2aSThomas Huth break; 5081fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5082fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5083fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5084fcf5ef2aSThomas Huth break; 5085fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5086fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5087fcf5ef2aSThomas Huth { 5088fcf5ef2aSThomas Huth switch (rd) { 5089fcf5ef2aSThomas Huth case 0: 5090fcf5ef2aSThomas Huth if (!supervisor(dc)) 5091fcf5ef2aSThomas Huth goto priv_insn; 5092fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5093fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5094dfd1b812SRichard Henderson translator_io_start(&dc->base); 5095fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 5096fcf5ef2aSThomas Huth goto jmp_insn; 5097fcf5ef2aSThomas Huth case 1: 5098fcf5ef2aSThomas Huth if (!supervisor(dc)) 5099fcf5ef2aSThomas Huth goto priv_insn; 5100fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5101fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5102dfd1b812SRichard Henderson translator_io_start(&dc->base); 5103fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 5104fcf5ef2aSThomas Huth goto jmp_insn; 5105fcf5ef2aSThomas Huth default: 5106fcf5ef2aSThomas Huth goto illegal_insn; 5107fcf5ef2aSThomas Huth } 5108fcf5ef2aSThomas Huth } 5109fcf5ef2aSThomas Huth break; 5110fcf5ef2aSThomas Huth #endif 5111fcf5ef2aSThomas Huth default: 5112fcf5ef2aSThomas Huth goto illegal_insn; 5113fcf5ef2aSThomas Huth } 5114fcf5ef2aSThomas Huth } 5115fcf5ef2aSThomas Huth break; 5116fcf5ef2aSThomas Huth } 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5119fcf5ef2aSThomas Huth { 5120fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5121fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5122fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 512352123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5124fcf5ef2aSThomas Huth 5125fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5126fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5127fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5128fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5129fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5130fcf5ef2aSThomas Huth if (simm != 0) { 5131fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5132fcf5ef2aSThomas Huth } 5133fcf5ef2aSThomas Huth } else { /* register */ 5134fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5135fcf5ef2aSThomas Huth if (rs2 != 0) { 5136fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5137fcf5ef2aSThomas Huth } 5138fcf5ef2aSThomas Huth } 5139fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5140fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5141fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5142fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5143fcf5ef2aSThomas Huth 5144fcf5ef2aSThomas Huth switch (xop) { 5145fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5146fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 514708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5148316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5149fcf5ef2aSThomas Huth break; 5150fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5151fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 515208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 515308149118SRichard Henderson dc->mem_idx, MO_UB); 5154fcf5ef2aSThomas Huth break; 5155fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5156fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 515708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5158316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5161fcf5ef2aSThomas Huth if (rd & 1) 5162fcf5ef2aSThomas Huth goto illegal_insn; 5163fcf5ef2aSThomas Huth else { 5164fcf5ef2aSThomas Huth TCGv_i64 t64; 5165fcf5ef2aSThomas Huth 5166fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5167fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 516808149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5169316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5170fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5171fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5172fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5173fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5174fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5175fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5176fcf5ef2aSThomas Huth } 5177fcf5ef2aSThomas Huth break; 5178fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5179fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 518008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5181fcf5ef2aSThomas Huth break; 5182fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5183fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 518408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5185316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5186fcf5ef2aSThomas Huth break; 5187fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5188fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x0f: 5191fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5192fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5193fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5194fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5195fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5196fcf5ef2aSThomas Huth break; 5197fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5198fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5199fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5200fcf5ef2aSThomas Huth break; 5201fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5202fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5203fcf5ef2aSThomas Huth break; 5204fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5205fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5206fcf5ef2aSThomas Huth break; 5207fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5208fcf5ef2aSThomas Huth if (rd & 1) { 5209fcf5ef2aSThomas Huth goto illegal_insn; 5210fcf5ef2aSThomas Huth } 5211fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5212fcf5ef2aSThomas Huth goto skip_move; 5213fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5214fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5217fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5218fcf5ef2aSThomas Huth break; 5219fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5220fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5221fcf5ef2aSThomas Huth break; 5222fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5223fcf5ef2aSThomas Huth atomically */ 5224fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5225fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5226fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5227fcf5ef2aSThomas Huth break; 5228fcf5ef2aSThomas Huth 5229fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5230fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5231fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5232fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5233fcf5ef2aSThomas Huth goto ncp_insn; 5234fcf5ef2aSThomas Huth #endif 5235fcf5ef2aSThomas Huth #endif 5236fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5237fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5238fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 523908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5240316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5241fcf5ef2aSThomas Huth break; 5242fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5243fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 524408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5245316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5246fcf5ef2aSThomas Huth break; 5247fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5248fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5249fcf5ef2aSThomas Huth break; 5250fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5251fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5252fcf5ef2aSThomas Huth break; 5253fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5254fcf5ef2aSThomas Huth goto skip_move; 5255fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5256fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5257fcf5ef2aSThomas Huth goto jmp_insn; 5258fcf5ef2aSThomas Huth } 5259fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5260fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5261fcf5ef2aSThomas Huth goto skip_move; 5262fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5263fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5264fcf5ef2aSThomas Huth goto jmp_insn; 5265fcf5ef2aSThomas Huth } 5266fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5267fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5268fcf5ef2aSThomas Huth goto skip_move; 5269fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5270fcf5ef2aSThomas Huth goto skip_move; 5271fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5272fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5273fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5274fcf5ef2aSThomas Huth goto jmp_insn; 5275fcf5ef2aSThomas Huth } 5276fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5277fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5278fcf5ef2aSThomas Huth goto skip_move; 5279fcf5ef2aSThomas Huth #endif 5280fcf5ef2aSThomas Huth default: 5281fcf5ef2aSThomas Huth goto illegal_insn; 5282fcf5ef2aSThomas Huth } 5283fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5284fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5285fcf5ef2aSThomas Huth skip_move: ; 5286fcf5ef2aSThomas Huth #endif 5287fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5288fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5289fcf5ef2aSThomas Huth goto jmp_insn; 5290fcf5ef2aSThomas Huth } 5291fcf5ef2aSThomas Huth switch (xop) { 5292fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5293fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5294fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5295fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5296316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5297fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5298fcf5ef2aSThomas Huth break; 5299fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5300fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5301fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5302fcf5ef2aSThomas Huth if (rd == 1) { 5303fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5304fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5305316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5306fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5307fcf5ef2aSThomas Huth break; 5308fcf5ef2aSThomas Huth } 5309fcf5ef2aSThomas Huth #endif 531036ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5311fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5312316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5313fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5314fcf5ef2aSThomas Huth break; 5315fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5316fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5317fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5318fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5319fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5320fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5321fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5322fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5323fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5324fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5325fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5326fcf5ef2aSThomas Huth break; 5327fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5328fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5329fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5330fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5331fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5332fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5333fcf5ef2aSThomas Huth break; 5334fcf5ef2aSThomas Huth default: 5335fcf5ef2aSThomas Huth goto illegal_insn; 5336fcf5ef2aSThomas Huth } 5337fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5338fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5339fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5340fcf5ef2aSThomas Huth 5341fcf5ef2aSThomas Huth switch (xop) { 5342fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5343fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5345316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5346fcf5ef2aSThomas Huth break; 5347fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5348fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5350fcf5ef2aSThomas Huth break; 5351fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5352fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5354316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5355fcf5ef2aSThomas Huth break; 5356fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5357fcf5ef2aSThomas Huth if (rd & 1) 5358fcf5ef2aSThomas Huth goto illegal_insn; 5359fcf5ef2aSThomas Huth else { 5360fcf5ef2aSThomas Huth TCGv_i64 t64; 5361fcf5ef2aSThomas Huth TCGv lo; 5362fcf5ef2aSThomas Huth 5363fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5364fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5365fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5366fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 536708149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5368316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5369fcf5ef2aSThomas Huth } 5370fcf5ef2aSThomas Huth break; 5371fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5372fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5373fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5374fcf5ef2aSThomas Huth break; 5375fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5376fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5379fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5380fcf5ef2aSThomas Huth break; 5381fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5382fcf5ef2aSThomas Huth if (rd & 1) { 5383fcf5ef2aSThomas Huth goto illegal_insn; 5384fcf5ef2aSThomas Huth } 5385fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5386fcf5ef2aSThomas Huth break; 5387fcf5ef2aSThomas Huth #endif 5388fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5389fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5390fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 539108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5392316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5395fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5396fcf5ef2aSThomas Huth break; 5397fcf5ef2aSThomas Huth #endif 5398fcf5ef2aSThomas Huth default: 5399fcf5ef2aSThomas Huth goto illegal_insn; 5400fcf5ef2aSThomas Huth } 5401fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5402fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5403fcf5ef2aSThomas Huth goto jmp_insn; 5404fcf5ef2aSThomas Huth } 5405fcf5ef2aSThomas Huth switch (xop) { 5406fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5407fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5408fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5409fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5410316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5411fcf5ef2aSThomas Huth break; 5412fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5413fcf5ef2aSThomas Huth { 5414fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5415fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5416fcf5ef2aSThomas Huth if (rd == 1) { 541708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5418316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5419fcf5ef2aSThomas Huth break; 5420fcf5ef2aSThomas Huth } 5421fcf5ef2aSThomas Huth #endif 542208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5423316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5424fcf5ef2aSThomas Huth } 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth case 0x26: 5427fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5428fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5429fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5430fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5431fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5432fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5433fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5434fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5435fcf5ef2aSThomas Huth before performing the first write. */ 5436fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5437fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5438fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5439fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5440fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5441fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5442fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5443fcf5ef2aSThomas Huth break; 5444fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5445fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5446fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5447fcf5ef2aSThomas Huth goto illegal_insn; 5448fcf5ef2aSThomas Huth #else 5449fcf5ef2aSThomas Huth if (!supervisor(dc)) 5450fcf5ef2aSThomas Huth goto priv_insn; 5451fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5452fcf5ef2aSThomas Huth goto jmp_insn; 5453fcf5ef2aSThomas Huth } 5454fcf5ef2aSThomas Huth goto nfq_insn; 5455fcf5ef2aSThomas Huth #endif 5456fcf5ef2aSThomas Huth #endif 5457fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5458fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5459fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5460fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5461fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5462fcf5ef2aSThomas Huth break; 5463fcf5ef2aSThomas Huth default: 5464fcf5ef2aSThomas Huth goto illegal_insn; 5465fcf5ef2aSThomas Huth } 5466fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5467fcf5ef2aSThomas Huth switch (xop) { 5468fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5469fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5470fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5471fcf5ef2aSThomas Huth goto jmp_insn; 5472fcf5ef2aSThomas Huth } 5473fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5474fcf5ef2aSThomas Huth break; 5475fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5476fcf5ef2aSThomas Huth { 5477fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5478fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5479fcf5ef2aSThomas Huth goto jmp_insn; 5480fcf5ef2aSThomas Huth } 5481fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5482fcf5ef2aSThomas Huth } 5483fcf5ef2aSThomas Huth break; 5484fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5485fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5486fcf5ef2aSThomas Huth goto jmp_insn; 5487fcf5ef2aSThomas Huth } 5488fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5489fcf5ef2aSThomas Huth break; 5490fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5491fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5492fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5493fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5494fcf5ef2aSThomas Huth break; 5495fcf5ef2aSThomas Huth #else 5496fcf5ef2aSThomas Huth case 0x34: /* stc */ 5497fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5498fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5499fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5500fcf5ef2aSThomas Huth goto ncp_insn; 5501fcf5ef2aSThomas Huth #endif 5502fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5503fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5504fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5505fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5506fcf5ef2aSThomas Huth #endif 5507fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5508fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5509fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5510fcf5ef2aSThomas Huth break; 5511fcf5ef2aSThomas Huth #endif 5512fcf5ef2aSThomas Huth default: 5513fcf5ef2aSThomas Huth goto illegal_insn; 5514fcf5ef2aSThomas Huth } 5515fcf5ef2aSThomas Huth } else { 5516fcf5ef2aSThomas Huth goto illegal_insn; 5517fcf5ef2aSThomas Huth } 5518fcf5ef2aSThomas Huth } 5519fcf5ef2aSThomas Huth break; 5520fcf5ef2aSThomas Huth } 5521fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5522633c4283SRichard Henderson if (dc->npc & 3) { 5523633c4283SRichard Henderson switch (dc->npc) { 5524633c4283SRichard Henderson case DYNAMIC_PC: 5525633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5526633c4283SRichard Henderson dc->pc = dc->npc; 5527fcf5ef2aSThomas Huth gen_op_next_insn(); 5528633c4283SRichard Henderson break; 5529633c4283SRichard Henderson case JUMP_PC: 5530fcf5ef2aSThomas Huth /* we can do a static jump */ 5531fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5532af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 5533633c4283SRichard Henderson break; 5534633c4283SRichard Henderson default: 5535633c4283SRichard Henderson g_assert_not_reached(); 5536633c4283SRichard Henderson } 5537fcf5ef2aSThomas Huth } else { 5538fcf5ef2aSThomas Huth dc->pc = dc->npc; 5539fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5540fcf5ef2aSThomas Huth } 5541fcf5ef2aSThomas Huth jmp_insn: 5542a6ca81cbSRichard Henderson return; 5543fcf5ef2aSThomas Huth illegal_insn: 5544fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5545a6ca81cbSRichard Henderson return; 5546fcf5ef2aSThomas Huth unimp_flush: 5547fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5548a6ca81cbSRichard Henderson return; 5549fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5550fcf5ef2aSThomas Huth priv_insn: 5551fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5552a6ca81cbSRichard Henderson return; 5553fcf5ef2aSThomas Huth #endif 5554fcf5ef2aSThomas Huth nfpu_insn: 5555fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5556a6ca81cbSRichard Henderson return; 5557fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5558fcf5ef2aSThomas Huth nfq_insn: 5559fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5560a6ca81cbSRichard Henderson return; 5561fcf5ef2aSThomas Huth #endif 5562fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5563fcf5ef2aSThomas Huth ncp_insn: 5564fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5565a6ca81cbSRichard Henderson return; 5566fcf5ef2aSThomas Huth #endif 5567fcf5ef2aSThomas Huth } 5568fcf5ef2aSThomas Huth 55696e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5570fcf5ef2aSThomas Huth { 55716e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 55729c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 55736e61bc94SEmilio G. Cota int bound; 5574af00be49SEmilio G. Cota 5575af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55766e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5577fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55786e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5579576e1c4cSIgor Mammedov dc->def = &env->def; 55806e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55816e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5582c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55836e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5584c9b459aaSArtyom Tarasenko #endif 5585fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5586fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55876e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5588c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55896e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5590c9b459aaSArtyom Tarasenko #endif 5591fcf5ef2aSThomas Huth #endif 55926e61bc94SEmilio G. Cota /* 55936e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55946e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55956e61bc94SEmilio G. Cota */ 55966e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55976e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5598af00be49SEmilio G. Cota } 5599fcf5ef2aSThomas Huth 56006e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 56016e61bc94SEmilio G. Cota { 56026e61bc94SEmilio G. Cota } 56036e61bc94SEmilio G. Cota 56046e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 56056e61bc94SEmilio G. Cota { 56066e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5607633c4283SRichard Henderson target_ulong npc = dc->npc; 56086e61bc94SEmilio G. Cota 5609633c4283SRichard Henderson if (npc & 3) { 5610633c4283SRichard Henderson switch (npc) { 5611633c4283SRichard Henderson case JUMP_PC: 5612fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5613633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5614633c4283SRichard Henderson break; 5615633c4283SRichard Henderson case DYNAMIC_PC: 5616633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5617633c4283SRichard Henderson npc = DYNAMIC_PC; 5618633c4283SRichard Henderson break; 5619633c4283SRichard Henderson default: 5620633c4283SRichard Henderson g_assert_not_reached(); 5621fcf5ef2aSThomas Huth } 56226e61bc94SEmilio G. Cota } 5623633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5624633c4283SRichard Henderson } 5625fcf5ef2aSThomas Huth 56266e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 56276e61bc94SEmilio G. Cota { 56286e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56296e61bc94SEmilio G. Cota CPUSPARCState *env = cs->env_ptr; 56306e61bc94SEmilio G. Cota unsigned int insn; 5631fcf5ef2aSThomas Huth 56324e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5633af00be49SEmilio G. Cota dc->base.pc_next += 4; 5634fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5635fcf5ef2aSThomas Huth 5636af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56376e61bc94SEmilio G. Cota return; 5638c5e6ccdfSEmilio G. Cota } 5639af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56406e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5641af00be49SEmilio G. Cota } 56426e61bc94SEmilio G. Cota } 5643fcf5ef2aSThomas Huth 56446e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56456e61bc94SEmilio G. Cota { 56466e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5647633c4283SRichard Henderson bool may_lookup; 56486e61bc94SEmilio G. Cota 564946bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 565046bb0137SMark Cave-Ayland case DISAS_NEXT: 565146bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5652633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5653fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5654fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5655633c4283SRichard Henderson break; 5656fcf5ef2aSThomas Huth } 5657633c4283SRichard Henderson 5658633c4283SRichard Henderson if (dc->pc & 3) { 5659633c4283SRichard Henderson switch (dc->pc) { 5660633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5661633c4283SRichard Henderson may_lookup = true; 5662633c4283SRichard Henderson break; 5663633c4283SRichard Henderson case DYNAMIC_PC: 5664633c4283SRichard Henderson may_lookup = false; 5665633c4283SRichard Henderson break; 5666633c4283SRichard Henderson default: 5667633c4283SRichard Henderson g_assert_not_reached(); 5668633c4283SRichard Henderson } 5669633c4283SRichard Henderson } else { 5670633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5671633c4283SRichard Henderson may_lookup = true; 5672633c4283SRichard Henderson } 5673633c4283SRichard Henderson 5674fcf5ef2aSThomas Huth save_npc(dc); 5675633c4283SRichard Henderson if (may_lookup) { 5676633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5677633c4283SRichard Henderson } else { 567807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5679fcf5ef2aSThomas Huth } 568046bb0137SMark Cave-Ayland break; 568146bb0137SMark Cave-Ayland 568246bb0137SMark Cave-Ayland case DISAS_NORETURN: 568346bb0137SMark Cave-Ayland break; 568446bb0137SMark Cave-Ayland 568546bb0137SMark Cave-Ayland case DISAS_EXIT: 568646bb0137SMark Cave-Ayland /* Exit TB */ 568746bb0137SMark Cave-Ayland save_state(dc); 568846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 568946bb0137SMark Cave-Ayland break; 569046bb0137SMark Cave-Ayland 569146bb0137SMark Cave-Ayland default: 569246bb0137SMark Cave-Ayland g_assert_not_reached(); 5693fcf5ef2aSThomas Huth } 5694fcf5ef2aSThomas Huth } 56956e61bc94SEmilio G. Cota 56968eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56978eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56986e61bc94SEmilio G. Cota { 56998eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 57008eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 57016e61bc94SEmilio G. Cota } 57026e61bc94SEmilio G. Cota 57036e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 57046e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 57056e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 57066e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 57076e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 57086e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 57096e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 57106e61bc94SEmilio G. Cota }; 57116e61bc94SEmilio G. Cota 5712597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5713306c8721SRichard Henderson target_ulong pc, void *host_pc) 57146e61bc94SEmilio G. Cota { 57156e61bc94SEmilio G. Cota DisasContext dc = {}; 57166e61bc94SEmilio G. Cota 5717306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5718fcf5ef2aSThomas Huth } 5719fcf5ef2aSThomas Huth 572055c3ceefSRichard Henderson void sparc_tcg_init(void) 5721fcf5ef2aSThomas Huth { 5722fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5723fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5724fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5725fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5726fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5727fcf5ef2aSThomas Huth }; 5728fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5729fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5730fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5731fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5732fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5733fcf5ef2aSThomas Huth }; 5734fcf5ef2aSThomas Huth 5735fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5736fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5737fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5738fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5739fcf5ef2aSThomas Huth #else 5740fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5741fcf5ef2aSThomas Huth #endif 5742fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5743fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5744fcf5ef2aSThomas Huth }; 5745fcf5ef2aSThomas Huth 5746fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5747fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5748fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5749fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5750fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5751fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5752fcf5ef2aSThomas Huth "hstick_cmpr" }, 5753fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5754fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5755fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5756fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5757fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5758fcf5ef2aSThomas Huth #endif 5759fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5760fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5761fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5762fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5763fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5764fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5765fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5766fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5767fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5768fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5769fcf5ef2aSThomas Huth #endif 5770fcf5ef2aSThomas Huth }; 5771fcf5ef2aSThomas Huth 5772fcf5ef2aSThomas Huth unsigned int i; 5773fcf5ef2aSThomas Huth 5774fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 5775fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5776fcf5ef2aSThomas Huth "regwptr"); 5777fcf5ef2aSThomas Huth 5778fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5779fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 5780fcf5ef2aSThomas Huth } 5781fcf5ef2aSThomas Huth 5782fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5783fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 5784fcf5ef2aSThomas Huth } 5785fcf5ef2aSThomas Huth 5786f764718dSRichard Henderson cpu_regs[0] = NULL; 5787fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5788fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 5789fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5790fcf5ef2aSThomas Huth gregnames[i]); 5791fcf5ef2aSThomas Huth } 5792fcf5ef2aSThomas Huth 5793fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5794fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5795fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5796fcf5ef2aSThomas Huth gregnames[i]); 5797fcf5ef2aSThomas Huth } 5798fcf5ef2aSThomas Huth 5799fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5800fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 5801fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5802fcf5ef2aSThomas Huth fregnames[i]); 5803fcf5ef2aSThomas Huth } 5804fcf5ef2aSThomas Huth } 5805fcf5ef2aSThomas Huth 5806f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5807f36aaa53SRichard Henderson const TranslationBlock *tb, 5808f36aaa53SRichard Henderson const uint64_t *data) 5809fcf5ef2aSThomas Huth { 5810f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5811f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5812fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5813fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5814fcf5ef2aSThomas Huth 5815fcf5ef2aSThomas Huth env->pc = pc; 5816fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5817fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5818fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5819fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5820fcf5ef2aSThomas Huth if (env->cond) { 5821fcf5ef2aSThomas Huth env->npc = npc & ~3; 5822fcf5ef2aSThomas Huth } else { 5823fcf5ef2aSThomas Huth env->npc = pc + 4; 5824fcf5ef2aSThomas Huth } 5825fcf5ef2aSThomas Huth } else { 5826fcf5ef2aSThomas Huth env->npc = npc; 5827fcf5ef2aSThomas Huth } 5828fcf5ef2aSThomas Huth } 5829