xref: /openbmc/qemu/target/sparc/translate.c (revision e2fa6bd1ad7c2167e628ac49208b52843fca2c1f)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
31fcf5ef2aSThomas Huth #include "exec/log.h"
32fcf5ef2aSThomas Huth #include "asi.h"
33fcf5ef2aSThomas Huth 
34d53106c9SRichard Henderson #define HELPER_H "helper.h"
35d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
36d53106c9SRichard Henderson #undef  HELPER_H
37fcf5ef2aSThomas Huth 
38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4086b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
458f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S)                 qemu_build_not_reached()
47e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S)                 qemu_build_not_reached()
49af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
5125524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
528f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5325524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B)           qemu_build_not_reached()
550faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B)           qemu_build_not_reached()
600faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
629422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
630faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
649422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
659422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
66f4e18df5SRichard Henderson # define gen_helper_fabsq                ({ qemu_build_not_reached(); NULL; })
67*e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16             ({ qemu_build_not_reached(); NULL; })
68*e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32             ({ qemu_build_not_reached(); NULL; })
69*e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16             ({ qemu_build_not_reached(); NULL; })
70*e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32             ({ qemu_build_not_reached(); NULL; })
71*e2fa6bd1SRichard Henderson # define gen_helper_fcmple16             ({ qemu_build_not_reached(); NULL; })
72*e2fa6bd1SRichard Henderson # define gen_helper_fcmple32             ({ qemu_build_not_reached(); NULL; })
73*e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16             ({ qemu_build_not_reached(); NULL; })
74*e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32             ({ qemu_build_not_reached(); NULL; })
758aa418b3SRichard Henderson # define gen_helper_fdtox                ({ qemu_build_not_reached(); NULL; })
76e06c9f83SRichard Henderson # define gen_helper_fexpand              ({ qemu_build_not_reached(); NULL; })
77e06c9f83SRichard Henderson # define gen_helper_fmul8sux16           ({ qemu_build_not_reached(); NULL; })
78e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16           ({ qemu_build_not_reached(); NULL; })
79e06c9f83SRichard Henderson # define gen_helper_fmul8x16al           ({ qemu_build_not_reached(); NULL; })
80e06c9f83SRichard Henderson # define gen_helper_fmul8x16au           ({ qemu_build_not_reached(); NULL; })
81e06c9f83SRichard Henderson # define gen_helper_fmul8x16             ({ qemu_build_not_reached(); NULL; })
82e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16          ({ qemu_build_not_reached(); NULL; })
83e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16          ({ qemu_build_not_reached(); NULL; })
84f4e18df5SRichard Henderson # define gen_helper_fnegq                ({ qemu_build_not_reached(); NULL; })
85e06c9f83SRichard Henderson # define gen_helper_fpmerge              ({ qemu_build_not_reached(); NULL; })
861617586fSRichard Henderson # define gen_helper_fqtox                ({ qemu_build_not_reached(); NULL; })
87199d43efSRichard Henderson # define gen_helper_fstox                ({ qemu_build_not_reached(); NULL; })
888aa418b3SRichard Henderson # define gen_helper_fxtod                ({ qemu_build_not_reached(); NULL; })
897b8e3e1aSRichard Henderson # define gen_helper_fxtoq                ({ qemu_build_not_reached(); NULL; })
90f4e18df5SRichard Henderson # define gen_helper_fxtos                ({ qemu_build_not_reached(); NULL; })
91afb04344SRichard Henderson # define gen_helper_pdist                ({ qemu_build_not_reached(); NULL; })
92da681406SRichard Henderson # define FSR_LDXFSR_MASK                        0
93da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK                     0
94668bb9b7SRichard Henderson # define MAXTL_MASK                             0
95af25071cSRichard Henderson #endif
96af25071cSRichard Henderson 
97633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
98633c4283SRichard Henderson #define DYNAMIC_PC         1
99633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
100633c4283SRichard Henderson #define JUMP_PC            2
101633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
102633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
103fcf5ef2aSThomas Huth 
10446bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
10546bb0137SMark Cave-Ayland 
106fcf5ef2aSThomas Huth /* global register indexes */
107fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
108fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
109fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
110fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
111fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
112fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
113fcf5ef2aSThomas Huth static TCGv cpu_y;
114fcf5ef2aSThomas Huth static TCGv cpu_tbr;
115fcf5ef2aSThomas Huth static TCGv cpu_cond;
116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
117fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
118fcf5ef2aSThomas Huth static TCGv cpu_gsr;
119fcf5ef2aSThomas Huth #else
120af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
121af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
122fcf5ef2aSThomas Huth #endif
123fcf5ef2aSThomas Huth /* Floating point registers */
124fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
125fcf5ef2aSThomas Huth 
126af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
127af25071cSRichard Henderson #ifdef TARGET_SPARC64
128cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
129af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
130af25071cSRichard Henderson #else
131cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
132af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
133af25071cSRichard Henderson #endif
134af25071cSRichard Henderson 
135186e7890SRichard Henderson typedef struct DisasDelayException {
136186e7890SRichard Henderson     struct DisasDelayException *next;
137186e7890SRichard Henderson     TCGLabel *lab;
138186e7890SRichard Henderson     TCGv_i32 excp;
139186e7890SRichard Henderson     /* Saved state at parent insn. */
140186e7890SRichard Henderson     target_ulong pc;
141186e7890SRichard Henderson     target_ulong npc;
142186e7890SRichard Henderson } DisasDelayException;
143186e7890SRichard Henderson 
144fcf5ef2aSThomas Huth typedef struct DisasContext {
145af00be49SEmilio G. Cota     DisasContextBase base;
146fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
147fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
148fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
149fcf5ef2aSThomas Huth     int mem_idx;
150c9b459aaSArtyom Tarasenko     bool fpu_enabled;
151c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
152c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
153c9b459aaSArtyom Tarasenko     bool supervisor;
154c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
155c9b459aaSArtyom Tarasenko     bool hypervisor;
156c9b459aaSArtyom Tarasenko #endif
157c9b459aaSArtyom Tarasenko #endif
158c9b459aaSArtyom Tarasenko 
159fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
160fcf5ef2aSThomas Huth     sparc_def_t *def;
161fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
162fcf5ef2aSThomas Huth     int fprs_dirty;
163fcf5ef2aSThomas Huth     int asi;
164fcf5ef2aSThomas Huth #endif
165186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
166fcf5ef2aSThomas Huth } DisasContext;
167fcf5ef2aSThomas Huth 
168fcf5ef2aSThomas Huth typedef struct {
169fcf5ef2aSThomas Huth     TCGCond cond;
170fcf5ef2aSThomas Huth     bool is_bool;
171fcf5ef2aSThomas Huth     TCGv c1, c2;
172fcf5ef2aSThomas Huth } DisasCompare;
173fcf5ef2aSThomas Huth 
174fcf5ef2aSThomas Huth // This function uses non-native bit order
175fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
176fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
177fcf5ef2aSThomas Huth 
178fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
179fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
180fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
181fcf5ef2aSThomas Huth 
182fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
183fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
184fcf5ef2aSThomas Huth 
185fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
186fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
187fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
188fcf5ef2aSThomas Huth #else
189fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
190fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
191fcf5ef2aSThomas Huth #endif
192fcf5ef2aSThomas Huth 
193fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
194fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
195fcf5ef2aSThomas Huth 
196fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
197fcf5ef2aSThomas Huth 
1980c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
199fcf5ef2aSThomas Huth {
200fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
201fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
202fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
203fcf5ef2aSThomas Huth        we can avoid setting it again.  */
204fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
205fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
206fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
207fcf5ef2aSThomas Huth     }
208fcf5ef2aSThomas Huth #endif
209fcf5ef2aSThomas Huth }
210fcf5ef2aSThomas Huth 
211fcf5ef2aSThomas Huth /* floating point registers moves */
212fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
213fcf5ef2aSThomas Huth {
21436ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
215dc41aa7dSRichard Henderson     if (src & 1) {
216dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
217dc41aa7dSRichard Henderson     } else {
218dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
219fcf5ef2aSThomas Huth     }
220dc41aa7dSRichard Henderson     return ret;
221fcf5ef2aSThomas Huth }
222fcf5ef2aSThomas Huth 
223fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
224fcf5ef2aSThomas Huth {
2258e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2268e7bbc75SRichard Henderson 
2278e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
228fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
229fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
230fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
231fcf5ef2aSThomas Huth }
232fcf5ef2aSThomas Huth 
233fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
234fcf5ef2aSThomas Huth {
23536ab4623SRichard Henderson     return tcg_temp_new_i32();
236fcf5ef2aSThomas Huth }
237fcf5ef2aSThomas Huth 
238fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
239fcf5ef2aSThomas Huth {
240fcf5ef2aSThomas Huth     src = DFPREG(src);
241fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
242fcf5ef2aSThomas Huth }
243fcf5ef2aSThomas Huth 
244fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
245fcf5ef2aSThomas Huth {
246fcf5ef2aSThomas Huth     dst = DFPREG(dst);
247fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
248fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
249fcf5ef2aSThomas Huth }
250fcf5ef2aSThomas Huth 
251fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
252fcf5ef2aSThomas Huth {
253fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
254fcf5ef2aSThomas Huth }
255fcf5ef2aSThomas Huth 
256fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
257fcf5ef2aSThomas Huth {
258ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
259fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
260ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
261fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
262fcf5ef2aSThomas Huth }
263fcf5ef2aSThomas Huth 
264fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
265fcf5ef2aSThomas Huth {
266ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
267fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
268ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
269fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
270fcf5ef2aSThomas Huth }
271fcf5ef2aSThomas Huth 
272fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
273fcf5ef2aSThomas Huth {
274ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
275fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
276ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
277fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
278fcf5ef2aSThomas Huth }
279fcf5ef2aSThomas Huth 
280fcf5ef2aSThomas Huth /* moves */
281fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
282fcf5ef2aSThomas Huth #define supervisor(dc) 0
283fcf5ef2aSThomas Huth #define hypervisor(dc) 0
284fcf5ef2aSThomas Huth #else
285fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
286c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
287c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
288fcf5ef2aSThomas Huth #else
289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
290668bb9b7SRichard Henderson #define hypervisor(dc) 0
291fcf5ef2aSThomas Huth #endif
292fcf5ef2aSThomas Huth #endif
293fcf5ef2aSThomas Huth 
294b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
295b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
296b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
297b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
298b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
299b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
300fcf5ef2aSThomas Huth #else
301b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
302fcf5ef2aSThomas Huth #endif
303fcf5ef2aSThomas Huth 
3040c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
305fcf5ef2aSThomas Huth {
306b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
307fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
308b1bc09eaSRichard Henderson     }
309fcf5ef2aSThomas Huth }
310fcf5ef2aSThomas Huth 
31123ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
31223ada1b1SRichard Henderson {
31323ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
31423ada1b1SRichard Henderson }
31523ada1b1SRichard Henderson 
3160c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
317fcf5ef2aSThomas Huth {
318fcf5ef2aSThomas Huth     if (reg > 0) {
319fcf5ef2aSThomas Huth         assert(reg < 32);
320fcf5ef2aSThomas Huth         return cpu_regs[reg];
321fcf5ef2aSThomas Huth     } else {
32252123f14SRichard Henderson         TCGv t = tcg_temp_new();
323fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
324fcf5ef2aSThomas Huth         return t;
325fcf5ef2aSThomas Huth     }
326fcf5ef2aSThomas Huth }
327fcf5ef2aSThomas Huth 
3280c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
329fcf5ef2aSThomas Huth {
330fcf5ef2aSThomas Huth     if (reg > 0) {
331fcf5ef2aSThomas Huth         assert(reg < 32);
332fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
333fcf5ef2aSThomas Huth     }
334fcf5ef2aSThomas Huth }
335fcf5ef2aSThomas Huth 
3360c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
337fcf5ef2aSThomas Huth {
338fcf5ef2aSThomas Huth     if (reg > 0) {
339fcf5ef2aSThomas Huth         assert(reg < 32);
340fcf5ef2aSThomas Huth         return cpu_regs[reg];
341fcf5ef2aSThomas Huth     } else {
34252123f14SRichard Henderson         return tcg_temp_new();
343fcf5ef2aSThomas Huth     }
344fcf5ef2aSThomas Huth }
345fcf5ef2aSThomas Huth 
3465645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
347fcf5ef2aSThomas Huth {
3485645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3495645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
350fcf5ef2aSThomas Huth }
351fcf5ef2aSThomas Huth 
3525645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
353fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
354fcf5ef2aSThomas Huth {
355fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
356fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
357fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
358fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
359fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
36007ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
361fcf5ef2aSThomas Huth     } else {
362f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
363fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
364fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
365f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
366fcf5ef2aSThomas Huth     }
367fcf5ef2aSThomas Huth }
368fcf5ef2aSThomas Huth 
369fcf5ef2aSThomas Huth // XXX suboptimal
3700c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
371fcf5ef2aSThomas Huth {
372fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3730b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
374fcf5ef2aSThomas Huth }
375fcf5ef2aSThomas Huth 
3760c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
377fcf5ef2aSThomas Huth {
378fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3790b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
380fcf5ef2aSThomas Huth }
381fcf5ef2aSThomas Huth 
3820c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
383fcf5ef2aSThomas Huth {
384fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3850b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
386fcf5ef2aSThomas Huth }
387fcf5ef2aSThomas Huth 
3880c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
389fcf5ef2aSThomas Huth {
390fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3910b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
392fcf5ef2aSThomas Huth }
393fcf5ef2aSThomas Huth 
3940c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
397fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
398fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
399fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
400fcf5ef2aSThomas Huth }
401fcf5ef2aSThomas Huth 
402fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
403fcf5ef2aSThomas Huth {
404fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
405fcf5ef2aSThomas Huth 
406fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
407fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
408fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
409fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
410fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
411fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
412fcf5ef2aSThomas Huth #else
413fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
414fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
415fcf5ef2aSThomas Huth #endif
416fcf5ef2aSThomas Huth 
417fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
418fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
419fcf5ef2aSThomas Huth 
420fcf5ef2aSThomas Huth     return carry_32;
421fcf5ef2aSThomas Huth }
422fcf5ef2aSThomas Huth 
423fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
424fcf5ef2aSThomas Huth {
425fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
426fcf5ef2aSThomas Huth 
427fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
428fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
429fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
430fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
431fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
432fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
433fcf5ef2aSThomas Huth #else
434fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
435fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
436fcf5ef2aSThomas Huth #endif
437fcf5ef2aSThomas Huth 
438fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
439fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
440fcf5ef2aSThomas Huth 
441fcf5ef2aSThomas Huth     return carry_32;
442fcf5ef2aSThomas Huth }
443fcf5ef2aSThomas Huth 
444420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
445420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
446fcf5ef2aSThomas Huth {
447fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
448fcf5ef2aSThomas Huth 
449420a187dSRichard Henderson #ifdef TARGET_SPARC64
450420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
451420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
452420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
453fcf5ef2aSThomas Huth #else
454420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
455fcf5ef2aSThomas Huth #endif
456fcf5ef2aSThomas Huth 
457fcf5ef2aSThomas Huth     if (update_cc) {
458420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
459fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
460fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
461fcf5ef2aSThomas Huth     }
462fcf5ef2aSThomas Huth }
463fcf5ef2aSThomas Huth 
464420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
465420a187dSRichard Henderson {
466420a187dSRichard Henderson     TCGv discard;
467420a187dSRichard Henderson 
468420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
469420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
470420a187dSRichard Henderson         return;
471420a187dSRichard Henderson     }
472420a187dSRichard Henderson 
473420a187dSRichard Henderson     /*
474420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
475420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
476420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
477420a187dSRichard Henderson      * generated the carry in the first place.
478420a187dSRichard Henderson      */
479420a187dSRichard Henderson     discard = tcg_temp_new();
480420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
481420a187dSRichard Henderson 
482420a187dSRichard Henderson     if (update_cc) {
483420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
484420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
485420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
486420a187dSRichard Henderson     }
487420a187dSRichard Henderson }
488420a187dSRichard Henderson 
489420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
490420a187dSRichard Henderson {
491420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
492420a187dSRichard Henderson }
493420a187dSRichard Henderson 
494420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
495420a187dSRichard Henderson {
496420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
497420a187dSRichard Henderson }
498420a187dSRichard Henderson 
499420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
500420a187dSRichard Henderson {
501420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
502420a187dSRichard Henderson }
503420a187dSRichard Henderson 
504420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
505420a187dSRichard Henderson {
506420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
507420a187dSRichard Henderson }
508420a187dSRichard Henderson 
509420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
510420a187dSRichard Henderson                                     bool update_cc)
511420a187dSRichard Henderson {
512420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
513420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
514420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
515420a187dSRichard Henderson }
516420a187dSRichard Henderson 
517420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
518420a187dSRichard Henderson {
519420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
520420a187dSRichard Henderson }
521420a187dSRichard Henderson 
522420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
523420a187dSRichard Henderson {
524420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
525420a187dSRichard Henderson }
526420a187dSRichard Henderson 
5270c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
528fcf5ef2aSThomas Huth {
529fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
530fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
531fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
532fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
533fcf5ef2aSThomas Huth }
534fcf5ef2aSThomas Huth 
535dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
536dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
537fcf5ef2aSThomas Huth {
538fcf5ef2aSThomas Huth     TCGv carry;
539fcf5ef2aSThomas Huth 
540fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
541fcf5ef2aSThomas Huth     carry = tcg_temp_new();
542fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
543fcf5ef2aSThomas Huth #else
544fcf5ef2aSThomas Huth     carry = carry_32;
545fcf5ef2aSThomas Huth #endif
546fcf5ef2aSThomas Huth 
547fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
548fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
549fcf5ef2aSThomas Huth 
550fcf5ef2aSThomas Huth     if (update_cc) {
551dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
552fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
553fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
554fcf5ef2aSThomas Huth     }
555fcf5ef2aSThomas Huth }
556fcf5ef2aSThomas Huth 
557dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
558dfebb950SRichard Henderson {
559dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
560dfebb950SRichard Henderson }
561dfebb950SRichard Henderson 
562dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
563dfebb950SRichard Henderson {
564dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
565dfebb950SRichard Henderson }
566dfebb950SRichard Henderson 
567dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
568dfebb950SRichard Henderson {
569dfebb950SRichard Henderson     TCGv discard;
570dfebb950SRichard Henderson 
571dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
572dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
573dfebb950SRichard Henderson         return;
574dfebb950SRichard Henderson     }
575dfebb950SRichard Henderson 
576dfebb950SRichard Henderson     /*
577dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
578dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
579dfebb950SRichard Henderson      */
580dfebb950SRichard Henderson     discard = tcg_temp_new();
581dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
582dfebb950SRichard Henderson 
583dfebb950SRichard Henderson     if (update_cc) {
584dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
585dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
586dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
587dfebb950SRichard Henderson     }
588dfebb950SRichard Henderson }
589dfebb950SRichard Henderson 
590dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
591dfebb950SRichard Henderson {
592dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
593dfebb950SRichard Henderson }
594dfebb950SRichard Henderson 
595dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
596dfebb950SRichard Henderson {
597dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
598dfebb950SRichard Henderson }
599dfebb950SRichard Henderson 
600dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
601dfebb950SRichard Henderson                                     bool update_cc)
602dfebb950SRichard Henderson {
603dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
604dfebb950SRichard Henderson 
605dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
606dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
607dfebb950SRichard Henderson }
608dfebb950SRichard Henderson 
609dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
610dfebb950SRichard Henderson {
611dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
612dfebb950SRichard Henderson }
613dfebb950SRichard Henderson 
614dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
615dfebb950SRichard Henderson {
616dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
617dfebb950SRichard Henderson }
618dfebb950SRichard Henderson 
6190c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
620fcf5ef2aSThomas Huth {
621fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
622fcf5ef2aSThomas Huth 
623fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
624fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
625fcf5ef2aSThomas Huth 
626fcf5ef2aSThomas Huth     /* old op:
627fcf5ef2aSThomas Huth     if (!(env->y & 1))
628fcf5ef2aSThomas Huth         T1 = 0;
629fcf5ef2aSThomas Huth     */
63000ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
631fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
632fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
633fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
634fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
635fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
636fcf5ef2aSThomas Huth 
637fcf5ef2aSThomas Huth     // b2 = T0 & 1;
638fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6390b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
64008d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
641fcf5ef2aSThomas Huth 
642fcf5ef2aSThomas Huth     // b1 = N ^ V;
643fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
644fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
645fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
646fcf5ef2aSThomas Huth 
647fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
648fcf5ef2aSThomas Huth     // src1 = T0;
649fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
650fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
651fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
652fcf5ef2aSThomas Huth 
653fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
654fcf5ef2aSThomas Huth 
655fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
656fcf5ef2aSThomas Huth }
657fcf5ef2aSThomas Huth 
6580c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
659fcf5ef2aSThomas Huth {
660fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
661fcf5ef2aSThomas Huth     if (sign_ext) {
662fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
663fcf5ef2aSThomas Huth     } else {
664fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
665fcf5ef2aSThomas Huth     }
666fcf5ef2aSThomas Huth #else
667fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
668fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
669fcf5ef2aSThomas Huth 
670fcf5ef2aSThomas Huth     if (sign_ext) {
671fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
672fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
673fcf5ef2aSThomas Huth     } else {
674fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
675fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
676fcf5ef2aSThomas Huth     }
677fcf5ef2aSThomas Huth 
678fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
679fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
680fcf5ef2aSThomas Huth #endif
681fcf5ef2aSThomas Huth }
682fcf5ef2aSThomas Huth 
6830c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
684fcf5ef2aSThomas Huth {
685fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
686fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
687fcf5ef2aSThomas Huth }
688fcf5ef2aSThomas Huth 
6890c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
690fcf5ef2aSThomas Huth {
691fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
692fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
693fcf5ef2aSThomas Huth }
694fcf5ef2aSThomas Huth 
6954ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2)
6964ee85ea9SRichard Henderson {
6974ee85ea9SRichard Henderson     gen_helper_udivx(dst, tcg_env, src1, src2);
6984ee85ea9SRichard Henderson }
6994ee85ea9SRichard Henderson 
7004ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
7014ee85ea9SRichard Henderson {
7024ee85ea9SRichard Henderson     gen_helper_sdivx(dst, tcg_env, src1, src2);
7034ee85ea9SRichard Henderson }
7044ee85ea9SRichard Henderson 
705c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2)
706c2636853SRichard Henderson {
707c2636853SRichard Henderson     gen_helper_udiv(dst, tcg_env, src1, src2);
708c2636853SRichard Henderson }
709c2636853SRichard Henderson 
710c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
711c2636853SRichard Henderson {
712c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
713c2636853SRichard Henderson }
714c2636853SRichard Henderson 
715c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
716c2636853SRichard Henderson {
717c2636853SRichard Henderson     gen_helper_udiv_cc(dst, tcg_env, src1, src2);
718c2636853SRichard Henderson }
719c2636853SRichard Henderson 
720c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
721c2636853SRichard Henderson {
722c2636853SRichard Henderson     gen_helper_sdiv_cc(dst, tcg_env, src1, src2);
723c2636853SRichard Henderson }
724c2636853SRichard Henderson 
725a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
726a9aba13dSRichard Henderson {
727a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
728a9aba13dSRichard Henderson }
729a9aba13dSRichard Henderson 
730a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
731a9aba13dSRichard Henderson {
732a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
733a9aba13dSRichard Henderson }
734a9aba13dSRichard Henderson 
7359c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
7369c6ec5bcSRichard Henderson {
7379c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
7389c6ec5bcSRichard Henderson }
7399c6ec5bcSRichard Henderson 
74045bfed3bSRichard Henderson #ifndef TARGET_SPARC64
74145bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2)
74245bfed3bSRichard Henderson {
74345bfed3bSRichard Henderson     g_assert_not_reached();
74445bfed3bSRichard Henderson }
74545bfed3bSRichard Henderson #endif
74645bfed3bSRichard Henderson 
74745bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2)
74845bfed3bSRichard Henderson {
74945bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
75045bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 1);
75145bfed3bSRichard Henderson }
75245bfed3bSRichard Henderson 
75345bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2)
75445bfed3bSRichard Henderson {
75545bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
75645bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 2);
75745bfed3bSRichard Henderson }
75845bfed3bSRichard Henderson 
7594b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7604b6edc0aSRichard Henderson {
7614b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7624b6edc0aSRichard Henderson     gen_helper_fpack32(dst, cpu_gsr, src1, src2);
7634b6edc0aSRichard Henderson #else
7644b6edc0aSRichard Henderson     g_assert_not_reached();
7654b6edc0aSRichard Henderson #endif
7664b6edc0aSRichard Henderson }
7674b6edc0aSRichard Henderson 
7684b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2)
7694b6edc0aSRichard Henderson {
7704b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7714b6edc0aSRichard Henderson     TCGv t1, t2, shift;
7724b6edc0aSRichard Henderson 
7734b6edc0aSRichard Henderson     t1 = tcg_temp_new();
7744b6edc0aSRichard Henderson     t2 = tcg_temp_new();
7754b6edc0aSRichard Henderson     shift = tcg_temp_new();
7764b6edc0aSRichard Henderson 
7774b6edc0aSRichard Henderson     tcg_gen_andi_tl(shift, cpu_gsr, 7);
7784b6edc0aSRichard Henderson     tcg_gen_shli_tl(shift, shift, 3);
7794b6edc0aSRichard Henderson     tcg_gen_shl_tl(t1, s1, shift);
7804b6edc0aSRichard Henderson 
7814b6edc0aSRichard Henderson     /*
7824b6edc0aSRichard Henderson      * A shift of 64 does not produce 0 in TCG.  Divide this into a
7834b6edc0aSRichard Henderson      * shift of (up to 63) followed by a constant shift of 1.
7844b6edc0aSRichard Henderson      */
7854b6edc0aSRichard Henderson     tcg_gen_xori_tl(shift, shift, 63);
7864b6edc0aSRichard Henderson     tcg_gen_shr_tl(t2, s2, shift);
7874b6edc0aSRichard Henderson     tcg_gen_shri_tl(t2, t2, 1);
7884b6edc0aSRichard Henderson 
7894b6edc0aSRichard Henderson     tcg_gen_or_tl(dst, t1, t2);
7904b6edc0aSRichard Henderson #else
7914b6edc0aSRichard Henderson     g_assert_not_reached();
7924b6edc0aSRichard Henderson #endif
7934b6edc0aSRichard Henderson }
7944b6edc0aSRichard Henderson 
7954b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7964b6edc0aSRichard Henderson {
7974b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7984b6edc0aSRichard Henderson     gen_helper_bshuffle(dst, cpu_gsr, src1, src2);
7994b6edc0aSRichard Henderson #else
8004b6edc0aSRichard Henderson     g_assert_not_reached();
8014b6edc0aSRichard Henderson #endif
8024b6edc0aSRichard Henderson }
8034b6edc0aSRichard Henderson 
804fcf5ef2aSThomas Huth // 1
8050c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
806fcf5ef2aSThomas Huth {
807fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
808fcf5ef2aSThomas Huth }
809fcf5ef2aSThomas Huth 
810fcf5ef2aSThomas Huth // Z
8110c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
812fcf5ef2aSThomas Huth {
813fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
814fcf5ef2aSThomas Huth }
815fcf5ef2aSThomas Huth 
816fcf5ef2aSThomas Huth // Z | (N ^ V)
8170c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
818fcf5ef2aSThomas Huth {
819fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
820fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
821fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
822fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
823fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
824fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
825fcf5ef2aSThomas Huth }
826fcf5ef2aSThomas Huth 
827fcf5ef2aSThomas Huth // N ^ V
8280c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
829fcf5ef2aSThomas Huth {
830fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
831fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
832fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
833fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
834fcf5ef2aSThomas Huth }
835fcf5ef2aSThomas Huth 
836fcf5ef2aSThomas Huth // C | Z
8370c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
838fcf5ef2aSThomas Huth {
839fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
840fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
841fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
842fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
843fcf5ef2aSThomas Huth }
844fcf5ef2aSThomas Huth 
845fcf5ef2aSThomas Huth // C
8460c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
847fcf5ef2aSThomas Huth {
848fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
849fcf5ef2aSThomas Huth }
850fcf5ef2aSThomas Huth 
851fcf5ef2aSThomas Huth // V
8520c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
853fcf5ef2aSThomas Huth {
854fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
855fcf5ef2aSThomas Huth }
856fcf5ef2aSThomas Huth 
857fcf5ef2aSThomas Huth // 0
8580c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
859fcf5ef2aSThomas Huth {
860fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
861fcf5ef2aSThomas Huth }
862fcf5ef2aSThomas Huth 
863fcf5ef2aSThomas Huth // N
8640c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
865fcf5ef2aSThomas Huth {
866fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
867fcf5ef2aSThomas Huth }
868fcf5ef2aSThomas Huth 
869fcf5ef2aSThomas Huth // !Z
8700c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
871fcf5ef2aSThomas Huth {
872fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
873fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
874fcf5ef2aSThomas Huth }
875fcf5ef2aSThomas Huth 
876fcf5ef2aSThomas Huth // !(Z | (N ^ V))
8770c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
878fcf5ef2aSThomas Huth {
879fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
880fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
881fcf5ef2aSThomas Huth }
882fcf5ef2aSThomas Huth 
883fcf5ef2aSThomas Huth // !(N ^ V)
8840c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
885fcf5ef2aSThomas Huth {
886fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
887fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
888fcf5ef2aSThomas Huth }
889fcf5ef2aSThomas Huth 
890fcf5ef2aSThomas Huth // !(C | Z)
8910c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
892fcf5ef2aSThomas Huth {
893fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
894fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
895fcf5ef2aSThomas Huth }
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth // !C
8980c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
899fcf5ef2aSThomas Huth {
900fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
901fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
902fcf5ef2aSThomas Huth }
903fcf5ef2aSThomas Huth 
904fcf5ef2aSThomas Huth // !N
9050c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
906fcf5ef2aSThomas Huth {
907fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
908fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
909fcf5ef2aSThomas Huth }
910fcf5ef2aSThomas Huth 
911fcf5ef2aSThomas Huth // !V
9120c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
913fcf5ef2aSThomas Huth {
914fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
915fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
916fcf5ef2aSThomas Huth }
917fcf5ef2aSThomas Huth 
918fcf5ef2aSThomas Huth /*
919fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
920fcf5ef2aSThomas Huth    0 =
921fcf5ef2aSThomas Huth    1 <
922fcf5ef2aSThomas Huth    2 >
923fcf5ef2aSThomas Huth    3 unordered
924fcf5ef2aSThomas Huth */
9250c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
926fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
927fcf5ef2aSThomas Huth {
928fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
929fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
930fcf5ef2aSThomas Huth }
931fcf5ef2aSThomas Huth 
9320c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
933fcf5ef2aSThomas Huth {
934fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
935fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
936fcf5ef2aSThomas Huth }
937fcf5ef2aSThomas Huth 
938fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
9390c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
940fcf5ef2aSThomas Huth {
941fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
942fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
943fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
944fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
945fcf5ef2aSThomas Huth }
946fcf5ef2aSThomas Huth 
947fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
9480c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
949fcf5ef2aSThomas Huth {
950fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
951fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
952fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
953fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
954fcf5ef2aSThomas Huth }
955fcf5ef2aSThomas Huth 
956fcf5ef2aSThomas Huth // 1 or 3: FCC0
9570c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
958fcf5ef2aSThomas Huth {
959fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
960fcf5ef2aSThomas Huth }
961fcf5ef2aSThomas Huth 
962fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
9630c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
964fcf5ef2aSThomas Huth {
965fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
966fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
967fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
968fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
969fcf5ef2aSThomas Huth }
970fcf5ef2aSThomas Huth 
971fcf5ef2aSThomas Huth // 2 or 3: FCC1
9720c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
973fcf5ef2aSThomas Huth {
974fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
975fcf5ef2aSThomas Huth }
976fcf5ef2aSThomas Huth 
977fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
9780c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
979fcf5ef2aSThomas Huth {
980fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
981fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
982fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
983fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
984fcf5ef2aSThomas Huth }
985fcf5ef2aSThomas Huth 
986fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
9870c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
988fcf5ef2aSThomas Huth {
989fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
990fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
991fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
992fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
993fcf5ef2aSThomas Huth }
994fcf5ef2aSThomas Huth 
995fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
9960c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
997fcf5ef2aSThomas Huth {
998fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
999fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1000fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1001fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
1002fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1003fcf5ef2aSThomas Huth }
1004fcf5ef2aSThomas Huth 
1005fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
10060c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
1007fcf5ef2aSThomas Huth {
1008fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1009fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1010fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1011fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
1012fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1013fcf5ef2aSThomas Huth }
1014fcf5ef2aSThomas Huth 
1015fcf5ef2aSThomas Huth // 0 or 2: !FCC0
10160c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
1017fcf5ef2aSThomas Huth {
1018fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1019fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1020fcf5ef2aSThomas Huth }
1021fcf5ef2aSThomas Huth 
1022fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
10230c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
1024fcf5ef2aSThomas Huth {
1025fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1026fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1027fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1028fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
1029fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1030fcf5ef2aSThomas Huth }
1031fcf5ef2aSThomas Huth 
1032fcf5ef2aSThomas Huth // 0 or 1: !FCC1
10330c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
1034fcf5ef2aSThomas Huth {
1035fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
1036fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1037fcf5ef2aSThomas Huth }
1038fcf5ef2aSThomas Huth 
1039fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
10400c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
1041fcf5ef2aSThomas Huth {
1042fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1043fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1044fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1045fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
1046fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1047fcf5ef2aSThomas Huth }
1048fcf5ef2aSThomas Huth 
1049fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
10500c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
1051fcf5ef2aSThomas Huth {
1052fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1053fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1054fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1055fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
1056fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1057fcf5ef2aSThomas Huth }
1058fcf5ef2aSThomas Huth 
10590c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
1060fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
1061fcf5ef2aSThomas Huth {
1062fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
1063fcf5ef2aSThomas Huth 
1064fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
1065fcf5ef2aSThomas Huth 
1066fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
1067fcf5ef2aSThomas Huth 
1068fcf5ef2aSThomas Huth     gen_set_label(l1);
1069fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
1070fcf5ef2aSThomas Huth }
1071fcf5ef2aSThomas Huth 
10720c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
1073fcf5ef2aSThomas Huth {
107400ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
107500ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
107600ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
1077fcf5ef2aSThomas Huth 
1078fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
1079fcf5ef2aSThomas Huth }
1080fcf5ef2aSThomas Huth 
1081fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
1082fcf5ef2aSThomas Huth    have been set for a jump */
10830c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
1084fcf5ef2aSThomas Huth {
1085fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
1086fcf5ef2aSThomas Huth         gen_generic_branch(dc);
108799c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
1088fcf5ef2aSThomas Huth     }
1089fcf5ef2aSThomas Huth }
1090fcf5ef2aSThomas Huth 
10910c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
1092fcf5ef2aSThomas Huth {
1093633c4283SRichard Henderson     if (dc->npc & 3) {
1094633c4283SRichard Henderson         switch (dc->npc) {
1095633c4283SRichard Henderson         case JUMP_PC:
1096fcf5ef2aSThomas Huth             gen_generic_branch(dc);
109799c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
1098633c4283SRichard Henderson             break;
1099633c4283SRichard Henderson         case DYNAMIC_PC:
1100633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1101633c4283SRichard Henderson             break;
1102633c4283SRichard Henderson         default:
1103633c4283SRichard Henderson             g_assert_not_reached();
1104633c4283SRichard Henderson         }
1105633c4283SRichard Henderson     } else {
1106fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1107fcf5ef2aSThomas Huth     }
1108fcf5ef2aSThomas Huth }
1109fcf5ef2aSThomas Huth 
11100c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1111fcf5ef2aSThomas Huth {
1112fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1113fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1114ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1115fcf5ef2aSThomas Huth     }
1116fcf5ef2aSThomas Huth }
1117fcf5ef2aSThomas Huth 
11180c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1119fcf5ef2aSThomas Huth {
1120fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1121fcf5ef2aSThomas Huth     save_npc(dc);
1122fcf5ef2aSThomas Huth }
1123fcf5ef2aSThomas Huth 
1124fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1125fcf5ef2aSThomas Huth {
1126fcf5ef2aSThomas Huth     save_state(dc);
1127ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1128af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1129fcf5ef2aSThomas Huth }
1130fcf5ef2aSThomas Huth 
1131186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1132fcf5ef2aSThomas Huth {
1133186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1134186e7890SRichard Henderson 
1135186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1136186e7890SRichard Henderson     dc->delay_excp_list = e;
1137186e7890SRichard Henderson 
1138186e7890SRichard Henderson     e->lab = gen_new_label();
1139186e7890SRichard Henderson     e->excp = excp;
1140186e7890SRichard Henderson     e->pc = dc->pc;
1141186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1142186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1143186e7890SRichard Henderson     e->npc = dc->npc;
1144186e7890SRichard Henderson 
1145186e7890SRichard Henderson     return e->lab;
1146186e7890SRichard Henderson }
1147186e7890SRichard Henderson 
1148186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1149186e7890SRichard Henderson {
1150186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1151186e7890SRichard Henderson }
1152186e7890SRichard Henderson 
1153186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1154186e7890SRichard Henderson {
1155186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1156186e7890SRichard Henderson     TCGLabel *lab;
1157186e7890SRichard Henderson 
1158186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1159186e7890SRichard Henderson 
1160186e7890SRichard Henderson     flush_cond(dc);
1161186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1162186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1163fcf5ef2aSThomas Huth }
1164fcf5ef2aSThomas Huth 
11650c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1166fcf5ef2aSThomas Huth {
1167633c4283SRichard Henderson     if (dc->npc & 3) {
1168633c4283SRichard Henderson         switch (dc->npc) {
1169633c4283SRichard Henderson         case JUMP_PC:
1170fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1171fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
117299c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1173633c4283SRichard Henderson             break;
1174633c4283SRichard Henderson         case DYNAMIC_PC:
1175633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1176fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1177633c4283SRichard Henderson             dc->pc = dc->npc;
1178633c4283SRichard Henderson             break;
1179633c4283SRichard Henderson         default:
1180633c4283SRichard Henderson             g_assert_not_reached();
1181633c4283SRichard Henderson         }
1182fcf5ef2aSThomas Huth     } else {
1183fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1184fcf5ef2aSThomas Huth     }
1185fcf5ef2aSThomas Huth }
1186fcf5ef2aSThomas Huth 
11870c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1188fcf5ef2aSThomas Huth {
1189fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1190fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1191fcf5ef2aSThomas Huth }
1192fcf5ef2aSThomas Huth 
1193fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1194fcf5ef2aSThomas Huth                         DisasContext *dc)
1195fcf5ef2aSThomas Huth {
1196fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1197fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1198fcf5ef2aSThomas Huth         TCG_COND_EQ,
1199fcf5ef2aSThomas Huth         TCG_COND_LE,
1200fcf5ef2aSThomas Huth         TCG_COND_LT,
1201fcf5ef2aSThomas Huth         TCG_COND_LEU,
1202fcf5ef2aSThomas Huth         TCG_COND_LTU,
1203fcf5ef2aSThomas Huth         -1, /* neg */
1204fcf5ef2aSThomas Huth         -1, /* overflow */
1205fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1206fcf5ef2aSThomas Huth         TCG_COND_NE,
1207fcf5ef2aSThomas Huth         TCG_COND_GT,
1208fcf5ef2aSThomas Huth         TCG_COND_GE,
1209fcf5ef2aSThomas Huth         TCG_COND_GTU,
1210fcf5ef2aSThomas Huth         TCG_COND_GEU,
1211fcf5ef2aSThomas Huth         -1, /* pos */
1212fcf5ef2aSThomas Huth         -1, /* no overflow */
1213fcf5ef2aSThomas Huth     };
1214fcf5ef2aSThomas Huth 
1215fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1216fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1217fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1218fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1219fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1220fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1221fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1222fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1223fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1224fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1225fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1226fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1227fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1228fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1229fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1230fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1231fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1232fcf5ef2aSThomas Huth     };
1233fcf5ef2aSThomas Huth 
1234fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1235fcf5ef2aSThomas Huth     TCGv r_dst;
1236fcf5ef2aSThomas Huth 
1237fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1238fcf5ef2aSThomas Huth     if (xcc) {
1239fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1240fcf5ef2aSThomas Huth     } else {
1241fcf5ef2aSThomas Huth         r_src = cpu_psr;
1242fcf5ef2aSThomas Huth     }
1243fcf5ef2aSThomas Huth #else
1244fcf5ef2aSThomas Huth     r_src = cpu_psr;
1245fcf5ef2aSThomas Huth #endif
1246fcf5ef2aSThomas Huth 
1247fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1248fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1249fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1250fcf5ef2aSThomas Huth     do_compare_dst_0:
1251fcf5ef2aSThomas Huth         cmp->is_bool = false;
125200ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1253fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1254fcf5ef2aSThomas Huth         if (!xcc) {
1255fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1256fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1257fcf5ef2aSThomas Huth             break;
1258fcf5ef2aSThomas Huth         }
1259fcf5ef2aSThomas Huth #endif
1260fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1261fcf5ef2aSThomas Huth         break;
1262fcf5ef2aSThomas Huth 
1263fcf5ef2aSThomas Huth     case CC_OP_SUB:
1264fcf5ef2aSThomas Huth         switch (cond) {
1265fcf5ef2aSThomas Huth         case 6:  /* neg */
1266fcf5ef2aSThomas Huth         case 14: /* pos */
1267fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1268fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1269fcf5ef2aSThomas Huth 
1270fcf5ef2aSThomas Huth         case 7: /* overflow */
1271fcf5ef2aSThomas Huth         case 15: /* !overflow */
1272fcf5ef2aSThomas Huth             goto do_dynamic;
1273fcf5ef2aSThomas Huth 
1274fcf5ef2aSThomas Huth         default:
1275fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1276fcf5ef2aSThomas Huth             cmp->is_bool = false;
1277fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1278fcf5ef2aSThomas Huth             if (!xcc) {
1279fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1280fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1281fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1282fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1283fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1284fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1285fcf5ef2aSThomas Huth                 break;
1286fcf5ef2aSThomas Huth             }
1287fcf5ef2aSThomas Huth #endif
1288fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1289fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1290fcf5ef2aSThomas Huth             break;
1291fcf5ef2aSThomas Huth         }
1292fcf5ef2aSThomas Huth         break;
1293fcf5ef2aSThomas Huth 
1294fcf5ef2aSThomas Huth     default:
1295fcf5ef2aSThomas Huth     do_dynamic:
1296ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1297fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1298fcf5ef2aSThomas Huth         /* FALLTHRU */
1299fcf5ef2aSThomas Huth 
1300fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1301fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1302fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1303fcf5ef2aSThomas Huth         cmp->is_bool = true;
1304fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
130500ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1306fcf5ef2aSThomas Huth 
1307fcf5ef2aSThomas Huth         switch (cond) {
1308fcf5ef2aSThomas Huth         case 0x0:
1309fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1310fcf5ef2aSThomas Huth             break;
1311fcf5ef2aSThomas Huth         case 0x1:
1312fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1313fcf5ef2aSThomas Huth             break;
1314fcf5ef2aSThomas Huth         case 0x2:
1315fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1316fcf5ef2aSThomas Huth             break;
1317fcf5ef2aSThomas Huth         case 0x3:
1318fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1319fcf5ef2aSThomas Huth             break;
1320fcf5ef2aSThomas Huth         case 0x4:
1321fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1322fcf5ef2aSThomas Huth             break;
1323fcf5ef2aSThomas Huth         case 0x5:
1324fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1325fcf5ef2aSThomas Huth             break;
1326fcf5ef2aSThomas Huth         case 0x6:
1327fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1328fcf5ef2aSThomas Huth             break;
1329fcf5ef2aSThomas Huth         case 0x7:
1330fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1331fcf5ef2aSThomas Huth             break;
1332fcf5ef2aSThomas Huth         case 0x8:
1333fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1334fcf5ef2aSThomas Huth             break;
1335fcf5ef2aSThomas Huth         case 0x9:
1336fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1337fcf5ef2aSThomas Huth             break;
1338fcf5ef2aSThomas Huth         case 0xa:
1339fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1340fcf5ef2aSThomas Huth             break;
1341fcf5ef2aSThomas Huth         case 0xb:
1342fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1343fcf5ef2aSThomas Huth             break;
1344fcf5ef2aSThomas Huth         case 0xc:
1345fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1346fcf5ef2aSThomas Huth             break;
1347fcf5ef2aSThomas Huth         case 0xd:
1348fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1349fcf5ef2aSThomas Huth             break;
1350fcf5ef2aSThomas Huth         case 0xe:
1351fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1352fcf5ef2aSThomas Huth             break;
1353fcf5ef2aSThomas Huth         case 0xf:
1354fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1355fcf5ef2aSThomas Huth             break;
1356fcf5ef2aSThomas Huth         }
1357fcf5ef2aSThomas Huth         break;
1358fcf5ef2aSThomas Huth     }
1359fcf5ef2aSThomas Huth }
1360fcf5ef2aSThomas Huth 
1361fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1362fcf5ef2aSThomas Huth {
1363fcf5ef2aSThomas Huth     unsigned int offset;
1364fcf5ef2aSThomas Huth     TCGv r_dst;
1365fcf5ef2aSThomas Huth 
1366fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1367fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1368fcf5ef2aSThomas Huth     cmp->is_bool = true;
1369fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
137000ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1371fcf5ef2aSThomas Huth 
1372fcf5ef2aSThomas Huth     switch (cc) {
1373fcf5ef2aSThomas Huth     default:
1374fcf5ef2aSThomas Huth     case 0x0:
1375fcf5ef2aSThomas Huth         offset = 0;
1376fcf5ef2aSThomas Huth         break;
1377fcf5ef2aSThomas Huth     case 0x1:
1378fcf5ef2aSThomas Huth         offset = 32 - 10;
1379fcf5ef2aSThomas Huth         break;
1380fcf5ef2aSThomas Huth     case 0x2:
1381fcf5ef2aSThomas Huth         offset = 34 - 10;
1382fcf5ef2aSThomas Huth         break;
1383fcf5ef2aSThomas Huth     case 0x3:
1384fcf5ef2aSThomas Huth         offset = 36 - 10;
1385fcf5ef2aSThomas Huth         break;
1386fcf5ef2aSThomas Huth     }
1387fcf5ef2aSThomas Huth 
1388fcf5ef2aSThomas Huth     switch (cond) {
1389fcf5ef2aSThomas Huth     case 0x0:
1390fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1391fcf5ef2aSThomas Huth         break;
1392fcf5ef2aSThomas Huth     case 0x1:
1393fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1394fcf5ef2aSThomas Huth         break;
1395fcf5ef2aSThomas Huth     case 0x2:
1396fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1397fcf5ef2aSThomas Huth         break;
1398fcf5ef2aSThomas Huth     case 0x3:
1399fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1400fcf5ef2aSThomas Huth         break;
1401fcf5ef2aSThomas Huth     case 0x4:
1402fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1403fcf5ef2aSThomas Huth         break;
1404fcf5ef2aSThomas Huth     case 0x5:
1405fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1406fcf5ef2aSThomas Huth         break;
1407fcf5ef2aSThomas Huth     case 0x6:
1408fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1409fcf5ef2aSThomas Huth         break;
1410fcf5ef2aSThomas Huth     case 0x7:
1411fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1412fcf5ef2aSThomas Huth         break;
1413fcf5ef2aSThomas Huth     case 0x8:
1414fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1415fcf5ef2aSThomas Huth         break;
1416fcf5ef2aSThomas Huth     case 0x9:
1417fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1418fcf5ef2aSThomas Huth         break;
1419fcf5ef2aSThomas Huth     case 0xa:
1420fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1421fcf5ef2aSThomas Huth         break;
1422fcf5ef2aSThomas Huth     case 0xb:
1423fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1424fcf5ef2aSThomas Huth         break;
1425fcf5ef2aSThomas Huth     case 0xc:
1426fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1427fcf5ef2aSThomas Huth         break;
1428fcf5ef2aSThomas Huth     case 0xd:
1429fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1430fcf5ef2aSThomas Huth         break;
1431fcf5ef2aSThomas Huth     case 0xe:
1432fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1433fcf5ef2aSThomas Huth         break;
1434fcf5ef2aSThomas Huth     case 0xf:
1435fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1436fcf5ef2aSThomas Huth         break;
1437fcf5ef2aSThomas Huth     }
1438fcf5ef2aSThomas Huth }
1439fcf5ef2aSThomas Huth 
1440fcf5ef2aSThomas Huth // Inverted logic
1441ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1442ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1443fcf5ef2aSThomas Huth     TCG_COND_NE,
1444fcf5ef2aSThomas Huth     TCG_COND_GT,
1445fcf5ef2aSThomas Huth     TCG_COND_GE,
1446ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1447fcf5ef2aSThomas Huth     TCG_COND_EQ,
1448fcf5ef2aSThomas Huth     TCG_COND_LE,
1449fcf5ef2aSThomas Huth     TCG_COND_LT,
1450fcf5ef2aSThomas Huth };
1451fcf5ef2aSThomas Huth 
1452fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1453fcf5ef2aSThomas Huth {
1454fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1455fcf5ef2aSThomas Huth     cmp->is_bool = false;
1456fcf5ef2aSThomas Huth     cmp->c1 = r_src;
145700ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1458fcf5ef2aSThomas Huth }
1459fcf5ef2aSThomas Huth 
1460baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1461baf3dbf2SRichard Henderson {
1462baf3dbf2SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1463baf3dbf2SRichard Henderson }
1464baf3dbf2SRichard Henderson 
1465baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src)
1466baf3dbf2SRichard Henderson {
1467baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1468baf3dbf2SRichard Henderson     tcg_gen_mov_i32(dst, src);
1469baf3dbf2SRichard Henderson }
1470baf3dbf2SRichard Henderson 
1471baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src)
1472baf3dbf2SRichard Henderson {
1473baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1474baf3dbf2SRichard Henderson     gen_helper_fnegs(dst, src);
1475baf3dbf2SRichard Henderson }
1476baf3dbf2SRichard Henderson 
1477baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src)
1478baf3dbf2SRichard Henderson {
1479baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1480baf3dbf2SRichard Henderson     gen_helper_fabss(dst, src);
1481baf3dbf2SRichard Henderson }
1482baf3dbf2SRichard Henderson 
1483c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src)
1484c6d83e4fSRichard Henderson {
1485c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1486c6d83e4fSRichard Henderson     tcg_gen_mov_i64(dst, src);
1487c6d83e4fSRichard Henderson }
1488c6d83e4fSRichard Henderson 
1489c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src)
1490c6d83e4fSRichard Henderson {
1491c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1492c6d83e4fSRichard Henderson     gen_helper_fnegd(dst, src);
1493c6d83e4fSRichard Henderson }
1494c6d83e4fSRichard Henderson 
1495c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src)
1496c6d83e4fSRichard Henderson {
1497c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1498c6d83e4fSRichard Henderson     gen_helper_fabsd(dst, src);
1499c6d83e4fSRichard Henderson }
1500c6d83e4fSRichard Henderson 
1501fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15020c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1503fcf5ef2aSThomas Huth {
1504fcf5ef2aSThomas Huth     switch (fccno) {
1505fcf5ef2aSThomas Huth     case 0:
1506ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1507fcf5ef2aSThomas Huth         break;
1508fcf5ef2aSThomas Huth     case 1:
1509ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1510fcf5ef2aSThomas Huth         break;
1511fcf5ef2aSThomas Huth     case 2:
1512ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1513fcf5ef2aSThomas Huth         break;
1514fcf5ef2aSThomas Huth     case 3:
1515ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1516fcf5ef2aSThomas Huth         break;
1517fcf5ef2aSThomas Huth     }
1518fcf5ef2aSThomas Huth }
1519fcf5ef2aSThomas Huth 
15200c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1521fcf5ef2aSThomas Huth {
1522fcf5ef2aSThomas Huth     switch (fccno) {
1523fcf5ef2aSThomas Huth     case 0:
1524ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1525fcf5ef2aSThomas Huth         break;
1526fcf5ef2aSThomas Huth     case 1:
1527ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1528fcf5ef2aSThomas Huth         break;
1529fcf5ef2aSThomas Huth     case 2:
1530ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1531fcf5ef2aSThomas Huth         break;
1532fcf5ef2aSThomas Huth     case 3:
1533ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1534fcf5ef2aSThomas Huth         break;
1535fcf5ef2aSThomas Huth     }
1536fcf5ef2aSThomas Huth }
1537fcf5ef2aSThomas Huth 
15380c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1539fcf5ef2aSThomas Huth {
1540fcf5ef2aSThomas Huth     switch (fccno) {
1541fcf5ef2aSThomas Huth     case 0:
1542ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1543fcf5ef2aSThomas Huth         break;
1544fcf5ef2aSThomas Huth     case 1:
1545ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1546fcf5ef2aSThomas Huth         break;
1547fcf5ef2aSThomas Huth     case 2:
1548ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1549fcf5ef2aSThomas Huth         break;
1550fcf5ef2aSThomas Huth     case 3:
1551ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1552fcf5ef2aSThomas Huth         break;
1553fcf5ef2aSThomas Huth     }
1554fcf5ef2aSThomas Huth }
1555fcf5ef2aSThomas Huth 
15560c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1557fcf5ef2aSThomas Huth {
1558fcf5ef2aSThomas Huth     switch (fccno) {
1559fcf5ef2aSThomas Huth     case 0:
1560ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1561fcf5ef2aSThomas Huth         break;
1562fcf5ef2aSThomas Huth     case 1:
1563ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1564fcf5ef2aSThomas Huth         break;
1565fcf5ef2aSThomas Huth     case 2:
1566ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1567fcf5ef2aSThomas Huth         break;
1568fcf5ef2aSThomas Huth     case 3:
1569ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1570fcf5ef2aSThomas Huth         break;
1571fcf5ef2aSThomas Huth     }
1572fcf5ef2aSThomas Huth }
1573fcf5ef2aSThomas Huth 
15740c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1575fcf5ef2aSThomas Huth {
1576fcf5ef2aSThomas Huth     switch (fccno) {
1577fcf5ef2aSThomas Huth     case 0:
1578ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1579fcf5ef2aSThomas Huth         break;
1580fcf5ef2aSThomas Huth     case 1:
1581ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1582fcf5ef2aSThomas Huth         break;
1583fcf5ef2aSThomas Huth     case 2:
1584ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1585fcf5ef2aSThomas Huth         break;
1586fcf5ef2aSThomas Huth     case 3:
1587ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1588fcf5ef2aSThomas Huth         break;
1589fcf5ef2aSThomas Huth     }
1590fcf5ef2aSThomas Huth }
1591fcf5ef2aSThomas Huth 
15920c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1593fcf5ef2aSThomas Huth {
1594fcf5ef2aSThomas Huth     switch (fccno) {
1595fcf5ef2aSThomas Huth     case 0:
1596ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1597fcf5ef2aSThomas Huth         break;
1598fcf5ef2aSThomas Huth     case 1:
1599ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1600fcf5ef2aSThomas Huth         break;
1601fcf5ef2aSThomas Huth     case 2:
1602ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1603fcf5ef2aSThomas Huth         break;
1604fcf5ef2aSThomas Huth     case 3:
1605ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1606fcf5ef2aSThomas Huth         break;
1607fcf5ef2aSThomas Huth     }
1608fcf5ef2aSThomas Huth }
1609fcf5ef2aSThomas Huth 
1610fcf5ef2aSThomas Huth #else
1611fcf5ef2aSThomas Huth 
16120c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1613fcf5ef2aSThomas Huth {
1614ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1615fcf5ef2aSThomas Huth }
1616fcf5ef2aSThomas Huth 
16170c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1618fcf5ef2aSThomas Huth {
1619ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1620fcf5ef2aSThomas Huth }
1621fcf5ef2aSThomas Huth 
16220c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1623fcf5ef2aSThomas Huth {
1624ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1625fcf5ef2aSThomas Huth }
1626fcf5ef2aSThomas Huth 
16270c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1628fcf5ef2aSThomas Huth {
1629ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1630fcf5ef2aSThomas Huth }
1631fcf5ef2aSThomas Huth 
16320c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1633fcf5ef2aSThomas Huth {
1634ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1635fcf5ef2aSThomas Huth }
1636fcf5ef2aSThomas Huth 
16370c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1638fcf5ef2aSThomas Huth {
1639ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1640fcf5ef2aSThomas Huth }
1641fcf5ef2aSThomas Huth #endif
1642fcf5ef2aSThomas Huth 
1643fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1644fcf5ef2aSThomas Huth {
1645fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1646fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1647fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1648fcf5ef2aSThomas Huth }
1649fcf5ef2aSThomas Huth 
1650fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1651fcf5ef2aSThomas Huth {
1652fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1653fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1654fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1655fcf5ef2aSThomas Huth         return 1;
1656fcf5ef2aSThomas Huth     }
1657fcf5ef2aSThomas Huth #endif
1658fcf5ef2aSThomas Huth     return 0;
1659fcf5ef2aSThomas Huth }
1660fcf5ef2aSThomas Huth 
1661fcf5ef2aSThomas Huth /* asi moves */
1662fcf5ef2aSThomas Huth typedef enum {
1663fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1664fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1665fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1666fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1667fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1668fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1669fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1670fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1671fcf5ef2aSThomas Huth } ASIType;
1672fcf5ef2aSThomas Huth 
1673fcf5ef2aSThomas Huth typedef struct {
1674fcf5ef2aSThomas Huth     ASIType type;
1675fcf5ef2aSThomas Huth     int asi;
1676fcf5ef2aSThomas Huth     int mem_idx;
167714776ab5STony Nguyen     MemOp memop;
1678fcf5ef2aSThomas Huth } DisasASI;
1679fcf5ef2aSThomas Huth 
1680811cc0b0SRichard Henderson /*
1681811cc0b0SRichard Henderson  * Build DisasASI.
1682811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1683811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1684811cc0b0SRichard Henderson  */
1685811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1686fcf5ef2aSThomas Huth {
1687fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1688fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1689fcf5ef2aSThomas Huth 
1690811cc0b0SRichard Henderson     if (asi == -1) {
1691811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1692811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1693811cc0b0SRichard Henderson         goto done;
1694811cc0b0SRichard Henderson     }
1695811cc0b0SRichard Henderson 
1696fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1697fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1698811cc0b0SRichard Henderson     if (asi < 0) {
1699fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1700fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1701fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1702fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1703fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1704fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1705fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1706fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1707fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1708fcf5ef2aSThomas Huth         switch (asi) {
1709fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1710fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1711fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1712fcf5ef2aSThomas Huth             break;
1713fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1714fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1715fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1716fcf5ef2aSThomas Huth             break;
1717fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1718fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1719fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1720fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1721fcf5ef2aSThomas Huth             break;
1722fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1723fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1724fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1725fcf5ef2aSThomas Huth             break;
1726fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1727fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1728fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1729fcf5ef2aSThomas Huth             break;
1730fcf5ef2aSThomas Huth         }
17316e10f37cSKONRAD Frederic 
17326e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
17336e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
17346e10f37cSKONRAD Frederic          */
17356e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1736fcf5ef2aSThomas Huth     } else {
1737fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1738fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1739fcf5ef2aSThomas Huth     }
1740fcf5ef2aSThomas Huth #else
1741811cc0b0SRichard Henderson     if (asi < 0) {
1742fcf5ef2aSThomas Huth         asi = dc->asi;
1743fcf5ef2aSThomas Huth     }
1744fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1745fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1746fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1747fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1748fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1749fcf5ef2aSThomas Huth        done properly in the helper.  */
1750fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1751fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1752fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1753fcf5ef2aSThomas Huth     } else {
1754fcf5ef2aSThomas Huth         switch (asi) {
1755fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1756fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1757fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1758fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1759fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1760fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1761fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1762fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1763fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1764fcf5ef2aSThomas Huth             break;
1765fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1766fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1767fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1768fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1769fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1770fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
17719a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
177284f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
17739a10756dSArtyom Tarasenko             } else {
1774fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
17759a10756dSArtyom Tarasenko             }
1776fcf5ef2aSThomas Huth             break;
1777fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1778fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1779fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1780fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1781fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1782fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1783fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1784fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1785fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1786fcf5ef2aSThomas Huth             break;
1787fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1788fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1789fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1790fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1791fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1792fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1793fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1794fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1795fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1796fcf5ef2aSThomas Huth             break;
1797fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1798fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1799fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1800fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1801fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1802fcf5ef2aSThomas Huth         case ASI_BLK_S:
1803fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1804fcf5ef2aSThomas Huth         case ASI_FL8_S:
1805fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1806fcf5ef2aSThomas Huth         case ASI_FL16_S:
1807fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1808fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1809fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1810fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1811fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1812fcf5ef2aSThomas Huth             }
1813fcf5ef2aSThomas Huth             break;
1814fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1815fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1816fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1817fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1818fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1819fcf5ef2aSThomas Huth         case ASI_BLK_P:
1820fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1821fcf5ef2aSThomas Huth         case ASI_FL8_P:
1822fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1823fcf5ef2aSThomas Huth         case ASI_FL16_P:
1824fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1825fcf5ef2aSThomas Huth             break;
1826fcf5ef2aSThomas Huth         }
1827fcf5ef2aSThomas Huth         switch (asi) {
1828fcf5ef2aSThomas Huth         case ASI_REAL:
1829fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1830fcf5ef2aSThomas Huth         case ASI_REAL_L:
1831fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1832fcf5ef2aSThomas Huth         case ASI_N:
1833fcf5ef2aSThomas Huth         case ASI_NL:
1834fcf5ef2aSThomas Huth         case ASI_AIUP:
1835fcf5ef2aSThomas Huth         case ASI_AIUPL:
1836fcf5ef2aSThomas Huth         case ASI_AIUS:
1837fcf5ef2aSThomas Huth         case ASI_AIUSL:
1838fcf5ef2aSThomas Huth         case ASI_S:
1839fcf5ef2aSThomas Huth         case ASI_SL:
1840fcf5ef2aSThomas Huth         case ASI_P:
1841fcf5ef2aSThomas Huth         case ASI_PL:
1842fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1843fcf5ef2aSThomas Huth             break;
1844fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
1845fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
1846fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1847fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1848fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1849fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1850fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1851fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1852fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1853fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1854fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1855fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1856fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1857fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1858fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1859fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
1860fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
1861fcf5ef2aSThomas Huth             break;
1862fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1863fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1864fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1865fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1866fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1867fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1868fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1869fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1870fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1871fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1872fcf5ef2aSThomas Huth         case ASI_BLK_S:
1873fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1874fcf5ef2aSThomas Huth         case ASI_BLK_P:
1875fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1876fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
1877fcf5ef2aSThomas Huth             break;
1878fcf5ef2aSThomas Huth         case ASI_FL8_S:
1879fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1880fcf5ef2aSThomas Huth         case ASI_FL8_P:
1881fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1882fcf5ef2aSThomas Huth             memop = MO_UB;
1883fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1884fcf5ef2aSThomas Huth             break;
1885fcf5ef2aSThomas Huth         case ASI_FL16_S:
1886fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1887fcf5ef2aSThomas Huth         case ASI_FL16_P:
1888fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1889fcf5ef2aSThomas Huth             memop = MO_TEUW;
1890fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1891fcf5ef2aSThomas Huth             break;
1892fcf5ef2aSThomas Huth         }
1893fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
1894fcf5ef2aSThomas Huth         if (asi & 8) {
1895fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
1896fcf5ef2aSThomas Huth         }
1897fcf5ef2aSThomas Huth     }
1898fcf5ef2aSThomas Huth #endif
1899fcf5ef2aSThomas Huth 
1900811cc0b0SRichard Henderson  done:
1901fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
1902fcf5ef2aSThomas Huth }
1903fcf5ef2aSThomas Huth 
1904a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
1905a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a,
1906a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1907a76779eeSRichard Henderson {
1908a76779eeSRichard Henderson     g_assert_not_reached();
1909a76779eeSRichard Henderson }
1910a76779eeSRichard Henderson 
1911a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r,
1912a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1913a76779eeSRichard Henderson {
1914a76779eeSRichard Henderson     g_assert_not_reached();
1915a76779eeSRichard Henderson }
1916a76779eeSRichard Henderson #endif
1917a76779eeSRichard Henderson 
191842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
1919fcf5ef2aSThomas Huth {
1920c03a0fd1SRichard Henderson     switch (da->type) {
1921fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1922fcf5ef2aSThomas Huth         break;
1923fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
1924fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1925fcf5ef2aSThomas Huth         break;
1926fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
1927c03a0fd1SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN);
1928fcf5ef2aSThomas Huth         break;
1929fcf5ef2aSThomas Huth     default:
1930fcf5ef2aSThomas Huth         {
1931c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
1932c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
1933fcf5ef2aSThomas Huth 
1934fcf5ef2aSThomas Huth             save_state(dc);
1935fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1936ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
1937fcf5ef2aSThomas Huth #else
1938fcf5ef2aSThomas Huth             {
1939fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
1940ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
1941fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
1942fcf5ef2aSThomas Huth             }
1943fcf5ef2aSThomas Huth #endif
1944fcf5ef2aSThomas Huth         }
1945fcf5ef2aSThomas Huth         break;
1946fcf5ef2aSThomas Huth     }
1947fcf5ef2aSThomas Huth }
1948fcf5ef2aSThomas Huth 
194942071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr)
1950c03a0fd1SRichard Henderson {
1951c03a0fd1SRichard Henderson     switch (da->type) {
1952fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1953fcf5ef2aSThomas Huth         break;
1954c03a0fd1SRichard Henderson 
1955fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
1956c03a0fd1SRichard Henderson         if (TARGET_LONG_BITS == 32) {
1957fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
1958fcf5ef2aSThomas Huth             break;
1959c03a0fd1SRichard Henderson         } else if (!(dc->def->features & CPU_FEATURE_HYPV)) {
19603390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
19613390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
1962fcf5ef2aSThomas Huth             break;
1963c03a0fd1SRichard Henderson         }
1964c03a0fd1SRichard Henderson         /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */
1965c03a0fd1SRichard Henderson         /* fall through */
1966c03a0fd1SRichard Henderson 
1967c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
1968c03a0fd1SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN);
1969c03a0fd1SRichard Henderson         break;
1970c03a0fd1SRichard Henderson 
1971fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
1972c03a0fd1SRichard Henderson         assert(TARGET_LONG_BITS == 32);
1973fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
1974fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
1975fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
1976fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
1977fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
1978fcf5ef2aSThomas Huth         {
1979fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
1980fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
198100ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
1982fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
1983fcf5ef2aSThomas Huth             int i;
1984fcf5ef2aSThomas Huth 
1985fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
1986fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
1987fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
1988fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
1989fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
1990c03a0fd1SRichard Henderson                 tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL);
1991c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL);
1992fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
1993fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
1994fcf5ef2aSThomas Huth             }
1995fcf5ef2aSThomas Huth         }
1996fcf5ef2aSThomas Huth         break;
1997c03a0fd1SRichard Henderson 
1998fcf5ef2aSThomas Huth     default:
1999fcf5ef2aSThomas Huth         {
2000c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2001c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2002fcf5ef2aSThomas Huth 
2003fcf5ef2aSThomas Huth             save_state(dc);
2004fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2005ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2006fcf5ef2aSThomas Huth #else
2007fcf5ef2aSThomas Huth             {
2008fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2009fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2010ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2011fcf5ef2aSThomas Huth             }
2012fcf5ef2aSThomas Huth #endif
2013fcf5ef2aSThomas Huth 
2014fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2015fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2016fcf5ef2aSThomas Huth         }
2017fcf5ef2aSThomas Huth         break;
2018fcf5ef2aSThomas Huth     }
2019fcf5ef2aSThomas Huth }
2020fcf5ef2aSThomas Huth 
2021dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da,
2022c03a0fd1SRichard Henderson                          TCGv dst, TCGv src, TCGv addr)
2023c03a0fd1SRichard Henderson {
2024c03a0fd1SRichard Henderson     switch (da->type) {
2025c03a0fd1SRichard Henderson     case GET_ASI_EXCP:
2026c03a0fd1SRichard Henderson         break;
2027c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2028dca544b9SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, src,
2029dca544b9SRichard Henderson                                da->mem_idx, da->memop | MO_ALIGN);
2030c03a0fd1SRichard Henderson         break;
2031c03a0fd1SRichard Henderson     default:
2032c03a0fd1SRichard Henderson         /* ??? Should be DAE_invalid_asi.  */
2033c03a0fd1SRichard Henderson         gen_exception(dc, TT_DATA_ACCESS);
2034c03a0fd1SRichard Henderson         break;
2035c03a0fd1SRichard Henderson     }
2036c03a0fd1SRichard Henderson }
2037c03a0fd1SRichard Henderson 
2038d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da,
2039c03a0fd1SRichard Henderson                         TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr)
2040c03a0fd1SRichard Henderson {
2041c03a0fd1SRichard Henderson     switch (da->type) {
2042fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2043c03a0fd1SRichard Henderson         return;
2044fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2045c03a0fd1SRichard Henderson         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv,
2046c03a0fd1SRichard Henderson                                   da->mem_idx, da->memop | MO_ALIGN);
2047fcf5ef2aSThomas Huth         break;
2048fcf5ef2aSThomas Huth     default:
2049fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2050fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2051fcf5ef2aSThomas Huth         break;
2052fcf5ef2aSThomas Huth     }
2053fcf5ef2aSThomas Huth }
2054fcf5ef2aSThomas Huth 
2055cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2056c03a0fd1SRichard Henderson {
2057c03a0fd1SRichard Henderson     switch (da->type) {
2058fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2059fcf5ef2aSThomas Huth         break;
2060fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2061cf07cd1eSRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff),
2062cf07cd1eSRichard Henderson                                da->mem_idx, MO_UB);
2063fcf5ef2aSThomas Huth         break;
2064fcf5ef2aSThomas Huth     default:
20653db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
20663db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2067af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2068ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
20693db010c3SRichard Henderson         } else {
2070c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
207100ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
20723db010c3SRichard Henderson             TCGv_i64 s64, t64;
20733db010c3SRichard Henderson 
20743db010c3SRichard Henderson             save_state(dc);
20753db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2076ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
20773db010c3SRichard Henderson 
207800ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2079ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
20803db010c3SRichard Henderson 
20813db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
20823db010c3SRichard Henderson 
20833db010c3SRichard Henderson             /* End the TB.  */
20843db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
20853db010c3SRichard Henderson         }
2086fcf5ef2aSThomas Huth         break;
2087fcf5ef2aSThomas Huth     }
2088fcf5ef2aSThomas Huth }
2089fcf5ef2aSThomas Huth 
2090287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
20913259b9e2SRichard Henderson                         TCGv addr, int rd)
2092fcf5ef2aSThomas Huth {
20933259b9e2SRichard Henderson     MemOp memop = da->memop;
20943259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2095fcf5ef2aSThomas Huth     TCGv_i32 d32;
2096fcf5ef2aSThomas Huth     TCGv_i64 d64;
2097287b1152SRichard Henderson     TCGv addr_tmp;
2098fcf5ef2aSThomas Huth 
20993259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
21003259b9e2SRichard Henderson     if (size == MO_128) {
21013259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
21023259b9e2SRichard Henderson     }
21033259b9e2SRichard Henderson 
21043259b9e2SRichard Henderson     switch (da->type) {
2105fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2106fcf5ef2aSThomas Huth         break;
2107fcf5ef2aSThomas Huth 
2108fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
21093259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2110fcf5ef2aSThomas Huth         switch (size) {
21113259b9e2SRichard Henderson         case MO_32:
2112fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
21133259b9e2SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop);
2114fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2115fcf5ef2aSThomas Huth             break;
21163259b9e2SRichard Henderson 
21173259b9e2SRichard Henderson         case MO_64:
21183259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop);
2119fcf5ef2aSThomas Huth             break;
21203259b9e2SRichard Henderson 
21213259b9e2SRichard Henderson         case MO_128:
2122fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
21233259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop);
2124287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2125287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2126287b1152SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2127fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2128fcf5ef2aSThomas Huth             break;
2129fcf5ef2aSThomas Huth         default:
2130fcf5ef2aSThomas Huth             g_assert_not_reached();
2131fcf5ef2aSThomas Huth         }
2132fcf5ef2aSThomas Huth         break;
2133fcf5ef2aSThomas Huth 
2134fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2135fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
21363259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2137fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2138287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2139287b1152SRichard Henderson             for (int i = 0; ; ++i) {
21403259b9e2SRichard Henderson                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
21413259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2142fcf5ef2aSThomas Huth                 if (i == 7) {
2143fcf5ef2aSThomas Huth                     break;
2144fcf5ef2aSThomas Huth                 }
2145287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2146287b1152SRichard Henderson                 addr = addr_tmp;
2147fcf5ef2aSThomas Huth             }
2148fcf5ef2aSThomas Huth         } else {
2149fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2150fcf5ef2aSThomas Huth         }
2151fcf5ef2aSThomas Huth         break;
2152fcf5ef2aSThomas Huth 
2153fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2154fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
21553259b9e2SRichard Henderson         if (orig_size == MO_64) {
21563259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
21573259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2158fcf5ef2aSThomas Huth         } else {
2159fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2160fcf5ef2aSThomas Huth         }
2161fcf5ef2aSThomas Huth         break;
2162fcf5ef2aSThomas Huth 
2163fcf5ef2aSThomas Huth     default:
2164fcf5ef2aSThomas Huth         {
21653259b9e2SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
21663259b9e2SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2167fcf5ef2aSThomas Huth 
2168fcf5ef2aSThomas Huth             save_state(dc);
2169fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2170fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2171fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2172fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2173fcf5ef2aSThomas Huth             switch (size) {
21743259b9e2SRichard Henderson             case MO_32:
2175fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2176ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2177fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2178fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2179fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2180fcf5ef2aSThomas Huth                 break;
21813259b9e2SRichard Henderson             case MO_64:
21823259b9e2SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr,
21833259b9e2SRichard Henderson                                   r_asi, r_mop);
2184fcf5ef2aSThomas Huth                 break;
21853259b9e2SRichard Henderson             case MO_128:
2186fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2187ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2188287b1152SRichard Henderson                 addr_tmp = tcg_temp_new();
2189287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2190287b1152SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp,
21913259b9e2SRichard Henderson                                   r_asi, r_mop);
2192fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2193fcf5ef2aSThomas Huth                 break;
2194fcf5ef2aSThomas Huth             default:
2195fcf5ef2aSThomas Huth                 g_assert_not_reached();
2196fcf5ef2aSThomas Huth             }
2197fcf5ef2aSThomas Huth         }
2198fcf5ef2aSThomas Huth         break;
2199fcf5ef2aSThomas Huth     }
2200fcf5ef2aSThomas Huth }
2201fcf5ef2aSThomas Huth 
2202287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
22033259b9e2SRichard Henderson                         TCGv addr, int rd)
22043259b9e2SRichard Henderson {
22053259b9e2SRichard Henderson     MemOp memop = da->memop;
22063259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2207fcf5ef2aSThomas Huth     TCGv_i32 d32;
2208287b1152SRichard Henderson     TCGv addr_tmp;
2209fcf5ef2aSThomas Huth 
22103259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
22113259b9e2SRichard Henderson     if (size == MO_128) {
22123259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
22133259b9e2SRichard Henderson     }
22143259b9e2SRichard Henderson 
22153259b9e2SRichard Henderson     switch (da->type) {
2216fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2217fcf5ef2aSThomas Huth         break;
2218fcf5ef2aSThomas Huth 
2219fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
22203259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2221fcf5ef2aSThomas Huth         switch (size) {
22223259b9e2SRichard Henderson         case MO_32:
2223fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
22243259b9e2SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN);
2225fcf5ef2aSThomas Huth             break;
22263259b9e2SRichard Henderson         case MO_64:
22273259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22283259b9e2SRichard Henderson                                 memop | MO_ALIGN_4);
2229fcf5ef2aSThomas Huth             break;
22303259b9e2SRichard Henderson         case MO_128:
2231fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2232fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2233fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2234fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2235fcf5ef2aSThomas Huth                write.  */
22363259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22373259b9e2SRichard Henderson                                 memop | MO_ALIGN_16);
2238287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2239287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2240287b1152SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2241fcf5ef2aSThomas Huth             break;
2242fcf5ef2aSThomas Huth         default:
2243fcf5ef2aSThomas Huth             g_assert_not_reached();
2244fcf5ef2aSThomas Huth         }
2245fcf5ef2aSThomas Huth         break;
2246fcf5ef2aSThomas Huth 
2247fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2248fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
22493259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2250fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2251287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2252287b1152SRichard Henderson             for (int i = 0; ; ++i) {
22533259b9e2SRichard Henderson                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
22543259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2255fcf5ef2aSThomas Huth                 if (i == 7) {
2256fcf5ef2aSThomas Huth                     break;
2257fcf5ef2aSThomas Huth                 }
2258287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2259287b1152SRichard Henderson                 addr = addr_tmp;
2260fcf5ef2aSThomas Huth             }
2261fcf5ef2aSThomas Huth         } else {
2262fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2263fcf5ef2aSThomas Huth         }
2264fcf5ef2aSThomas Huth         break;
2265fcf5ef2aSThomas Huth 
2266fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2267fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
22683259b9e2SRichard Henderson         if (orig_size == MO_64) {
22693259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22703259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2271fcf5ef2aSThomas Huth         } else {
2272fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2273fcf5ef2aSThomas Huth         }
2274fcf5ef2aSThomas Huth         break;
2275fcf5ef2aSThomas Huth 
2276fcf5ef2aSThomas Huth     default:
2277fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2278fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2279fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2280fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2281fcf5ef2aSThomas Huth         break;
2282fcf5ef2aSThomas Huth     }
2283fcf5ef2aSThomas Huth }
2284fcf5ef2aSThomas Huth 
228542071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2286fcf5ef2aSThomas Huth {
2287a76779eeSRichard Henderson     TCGv hi = gen_dest_gpr(dc, rd);
2288a76779eeSRichard Henderson     TCGv lo = gen_dest_gpr(dc, rd + 1);
2289fcf5ef2aSThomas Huth 
2290c03a0fd1SRichard Henderson     switch (da->type) {
2291fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2292fcf5ef2aSThomas Huth         return;
2293fcf5ef2aSThomas Huth 
2294fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2295ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2296ebbbec92SRichard Henderson         {
2297ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2298ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2299ebbbec92SRichard Henderson 
2300ebbbec92SRichard Henderson             tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop);
2301ebbbec92SRichard Henderson             /*
2302ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2303ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE load, so must swap
2304ebbbec92SRichard Henderson              * the order of the writebacks.
2305ebbbec92SRichard Henderson              */
2306ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2307ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(lo, hi, t);
2308ebbbec92SRichard Henderson             } else {
2309ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(hi, lo, t);
2310ebbbec92SRichard Henderson             }
2311ebbbec92SRichard Henderson         }
2312fcf5ef2aSThomas Huth         break;
2313ebbbec92SRichard Henderson #else
2314ebbbec92SRichard Henderson         g_assert_not_reached();
2315ebbbec92SRichard Henderson #endif
2316fcf5ef2aSThomas Huth 
2317fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2318fcf5ef2aSThomas Huth         {
2319fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2320fcf5ef2aSThomas Huth 
2321c03a0fd1SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN);
2322fcf5ef2aSThomas Huth 
2323fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2324fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2325fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2326c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2327a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2328fcf5ef2aSThomas Huth             } else {
2329a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2330fcf5ef2aSThomas Huth             }
2331fcf5ef2aSThomas Huth         }
2332fcf5ef2aSThomas Huth         break;
2333fcf5ef2aSThomas Huth 
2334fcf5ef2aSThomas Huth     default:
2335fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2336fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2337fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2338fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2339fcf5ef2aSThomas Huth         {
2340c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2341c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2342fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2343fcf5ef2aSThomas Huth 
2344fcf5ef2aSThomas Huth             save_state(dc);
2345ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2346fcf5ef2aSThomas Huth 
2347fcf5ef2aSThomas Huth             /* See above.  */
2348c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2349a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2350fcf5ef2aSThomas Huth             } else {
2351a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2352fcf5ef2aSThomas Huth             }
2353fcf5ef2aSThomas Huth         }
2354fcf5ef2aSThomas Huth         break;
2355fcf5ef2aSThomas Huth     }
2356fcf5ef2aSThomas Huth 
2357fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2358fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2359fcf5ef2aSThomas Huth }
2360fcf5ef2aSThomas Huth 
236142071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2362c03a0fd1SRichard Henderson {
2363c03a0fd1SRichard Henderson     TCGv hi = gen_load_gpr(dc, rd);
2364fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2365fcf5ef2aSThomas Huth 
2366c03a0fd1SRichard Henderson     switch (da->type) {
2367fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2368fcf5ef2aSThomas Huth         break;
2369fcf5ef2aSThomas Huth 
2370fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2371ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2372ebbbec92SRichard Henderson         {
2373ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2374ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2375ebbbec92SRichard Henderson 
2376ebbbec92SRichard Henderson             /*
2377ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2378ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE store, so must swap
2379ebbbec92SRichard Henderson              * the order of the construction.
2380ebbbec92SRichard Henderson              */
2381ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2382ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, lo, hi);
2383ebbbec92SRichard Henderson             } else {
2384ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, hi, lo);
2385ebbbec92SRichard Henderson             }
2386ebbbec92SRichard Henderson             tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop);
2387ebbbec92SRichard Henderson         }
2388fcf5ef2aSThomas Huth         break;
2389ebbbec92SRichard Henderson #else
2390ebbbec92SRichard Henderson         g_assert_not_reached();
2391ebbbec92SRichard Henderson #endif
2392fcf5ef2aSThomas Huth 
2393fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2394fcf5ef2aSThomas Huth         {
2395fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2396fcf5ef2aSThomas Huth 
2397fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2398fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2399fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2400c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2401a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2402fcf5ef2aSThomas Huth             } else {
2403a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2404fcf5ef2aSThomas Huth             }
2405c03a0fd1SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN);
2406fcf5ef2aSThomas Huth         }
2407fcf5ef2aSThomas Huth         break;
2408fcf5ef2aSThomas Huth 
2409a76779eeSRichard Henderson     case GET_ASI_BFILL:
2410a76779eeSRichard Henderson         assert(TARGET_LONG_BITS == 32);
2411a76779eeSRichard Henderson         /* Store 32 bytes of T64 to ADDR.  */
2412a76779eeSRichard Henderson         /* ??? The original qemu code suggests 8-byte alignment, dropping
2413a76779eeSRichard Henderson            the low bits, but the only place I can see this used is in the
2414a76779eeSRichard Henderson            Linux kernel with 32 byte alignment, which would make more sense
2415a76779eeSRichard Henderson            as a cacheline-style operation.  */
2416a76779eeSRichard Henderson         {
2417a76779eeSRichard Henderson             TCGv_i64 t64 = tcg_temp_new_i64();
2418a76779eeSRichard Henderson             TCGv d_addr = tcg_temp_new();
2419a76779eeSRichard Henderson             TCGv eight = tcg_constant_tl(8);
2420a76779eeSRichard Henderson             int i;
2421a76779eeSRichard Henderson 
2422a76779eeSRichard Henderson             tcg_gen_concat_tl_i64(t64, lo, hi);
2423a76779eeSRichard Henderson             tcg_gen_andi_tl(d_addr, addr, -8);
2424a76779eeSRichard Henderson             for (i = 0; i < 32; i += 8) {
2425c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop);
2426a76779eeSRichard Henderson                 tcg_gen_add_tl(d_addr, d_addr, eight);
2427a76779eeSRichard Henderson             }
2428a76779eeSRichard Henderson         }
2429a76779eeSRichard Henderson         break;
2430a76779eeSRichard Henderson 
2431fcf5ef2aSThomas Huth     default:
2432fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2433fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2434fcf5ef2aSThomas Huth         {
2435c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2436c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2437fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2438fcf5ef2aSThomas Huth 
2439fcf5ef2aSThomas Huth             /* See above.  */
2440c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2441a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2442fcf5ef2aSThomas Huth             } else {
2443a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2444fcf5ef2aSThomas Huth             }
2445fcf5ef2aSThomas Huth 
2446fcf5ef2aSThomas Huth             save_state(dc);
2447ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2448fcf5ef2aSThomas Huth         }
2449fcf5ef2aSThomas Huth         break;
2450fcf5ef2aSThomas Huth     }
2451fcf5ef2aSThomas Huth }
2452fcf5ef2aSThomas Huth 
2453fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2454fcf5ef2aSThomas Huth {
2455f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
2456fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2457fcf5ef2aSThomas Huth 
2458fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2459fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2460fcf5ef2aSThomas Huth        the later.  */
2461fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2462fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2463fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2464fcf5ef2aSThomas Huth     } else {
2465fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2466fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2467fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2468fcf5ef2aSThomas Huth     }
2469fcf5ef2aSThomas Huth 
2470fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2471fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2472fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
247300ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2474fcf5ef2aSThomas Huth 
2475fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2476fcf5ef2aSThomas Huth 
2477fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2478f7ec8155SRichard Henderson #else
2479f7ec8155SRichard Henderson     qemu_build_not_reached();
2480f7ec8155SRichard Henderson #endif
2481fcf5ef2aSThomas Huth }
2482fcf5ef2aSThomas Huth 
2483fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2484fcf5ef2aSThomas Huth {
2485f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
2486fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2487fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2488fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2489fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2490fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2491f7ec8155SRichard Henderson #else
2492f7ec8155SRichard Henderson     qemu_build_not_reached();
2493f7ec8155SRichard Henderson #endif
2494fcf5ef2aSThomas Huth }
2495fcf5ef2aSThomas Huth 
2496fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2497fcf5ef2aSThomas Huth {
2498f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
2499fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2500fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2501fcf5ef2aSThomas Huth 
2502fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2503fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2504fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2505fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2506fcf5ef2aSThomas Huth 
2507fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2508f7ec8155SRichard Henderson #else
2509f7ec8155SRichard Henderson     qemu_build_not_reached();
2510f7ec8155SRichard Henderson #endif
2511fcf5ef2aSThomas Huth }
2512fcf5ef2aSThomas Huth 
2513f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
25145d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2515fcf5ef2aSThomas Huth {
2516fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2517fcf5ef2aSThomas Huth 
2518fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2519ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2520fcf5ef2aSThomas Huth 
2521fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2522fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2523fcf5ef2aSThomas Huth 
2524fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2525fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2526ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2527fcf5ef2aSThomas Huth 
2528fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2529fcf5ef2aSThomas Huth     {
2530fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2531fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2532fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2533fcf5ef2aSThomas Huth     }
2534fcf5ef2aSThomas Huth }
2535fcf5ef2aSThomas Huth #endif
2536fcf5ef2aSThomas Huth 
253706c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x)
253806c060d9SRichard Henderson {
253906c060d9SRichard Henderson     return DFPREG(x);
254006c060d9SRichard Henderson }
254106c060d9SRichard Henderson 
254206c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x)
254306c060d9SRichard Henderson {
254406c060d9SRichard Henderson     return QFPREG(x);
254506c060d9SRichard Henderson }
254606c060d9SRichard Henderson 
2547878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2548878cc677SRichard Henderson #include "decode-insns.c.inc"
2549878cc677SRichard Henderson 
2550878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2551878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2552878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2553878cc677SRichard Henderson 
2554878cc677SRichard Henderson #define avail_ALL(C)      true
2555878cc677SRichard Henderson #ifdef TARGET_SPARC64
2556878cc677SRichard Henderson # define avail_32(C)      false
2557af25071cSRichard Henderson # define avail_ASR17(C)   false
2558d0a11d25SRichard Henderson # define avail_CASA(C)    true
2559c2636853SRichard Henderson # define avail_DIV(C)     true
2560b5372650SRichard Henderson # define avail_MUL(C)     true
25610faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2562878cc677SRichard Henderson # define avail_64(C)      true
25635d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2564af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2565b88ce6f2SRichard Henderson # define avail_VIS1(C)    ((C)->def->features & CPU_FEATURE_VIS1)
2566b88ce6f2SRichard Henderson # define avail_VIS2(C)    ((C)->def->features & CPU_FEATURE_VIS2)
2567878cc677SRichard Henderson #else
2568878cc677SRichard Henderson # define avail_32(C)      true
2569af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2570d0a11d25SRichard Henderson # define avail_CASA(C)    ((C)->def->features & CPU_FEATURE_CASA)
2571c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2572b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
25730faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2574878cc677SRichard Henderson # define avail_64(C)      false
25755d617bfbSRichard Henderson # define avail_GL(C)      false
2576af25071cSRichard Henderson # define avail_HYPV(C)    false
2577b88ce6f2SRichard Henderson # define avail_VIS1(C)    false
2578b88ce6f2SRichard Henderson # define avail_VIS2(C)    false
2579878cc677SRichard Henderson #endif
2580878cc677SRichard Henderson 
2581878cc677SRichard Henderson /* Default case for non jump instructions. */
2582878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2583878cc677SRichard Henderson {
2584878cc677SRichard Henderson     if (dc->npc & 3) {
2585878cc677SRichard Henderson         switch (dc->npc) {
2586878cc677SRichard Henderson         case DYNAMIC_PC:
2587878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2588878cc677SRichard Henderson             dc->pc = dc->npc;
2589878cc677SRichard Henderson             gen_op_next_insn();
2590878cc677SRichard Henderson             break;
2591878cc677SRichard Henderson         case JUMP_PC:
2592878cc677SRichard Henderson             /* we can do a static jump */
2593878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2594878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2595878cc677SRichard Henderson             break;
2596878cc677SRichard Henderson         default:
2597878cc677SRichard Henderson             g_assert_not_reached();
2598878cc677SRichard Henderson         }
2599878cc677SRichard Henderson     } else {
2600878cc677SRichard Henderson         dc->pc = dc->npc;
2601878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2602878cc677SRichard Henderson     }
2603878cc677SRichard Henderson     return true;
2604878cc677SRichard Henderson }
2605878cc677SRichard Henderson 
26066d2a0768SRichard Henderson /*
26076d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
26086d2a0768SRichard Henderson  */
26096d2a0768SRichard Henderson 
2610276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2611276567aaSRichard Henderson {
2612276567aaSRichard Henderson     if (annul) {
2613276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2614276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2615276567aaSRichard Henderson     } else {
2616276567aaSRichard Henderson         dc->pc = dc->npc;
2617276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2618276567aaSRichard Henderson     }
2619276567aaSRichard Henderson     return true;
2620276567aaSRichard Henderson }
2621276567aaSRichard Henderson 
2622276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2623276567aaSRichard Henderson                                        target_ulong dest)
2624276567aaSRichard Henderson {
2625276567aaSRichard Henderson     if (annul) {
2626276567aaSRichard Henderson         dc->pc = dest;
2627276567aaSRichard Henderson         dc->npc = dest + 4;
2628276567aaSRichard Henderson     } else {
2629276567aaSRichard Henderson         dc->pc = dc->npc;
2630276567aaSRichard Henderson         dc->npc = dest;
2631276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2632276567aaSRichard Henderson     }
2633276567aaSRichard Henderson     return true;
2634276567aaSRichard Henderson }
2635276567aaSRichard Henderson 
26369d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
26379d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2638276567aaSRichard Henderson {
26396b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
26406b3e4cc6SRichard Henderson 
2641276567aaSRichard Henderson     if (annul) {
26426b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
26436b3e4cc6SRichard Henderson 
26449d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
26456b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
26466b3e4cc6SRichard Henderson         gen_set_label(l1);
26476b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
26486b3e4cc6SRichard Henderson 
26496b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2650276567aaSRichard Henderson     } else {
26516b3e4cc6SRichard Henderson         if (npc & 3) {
26526b3e4cc6SRichard Henderson             switch (npc) {
26536b3e4cc6SRichard Henderson             case DYNAMIC_PC:
26546b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
26556b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
26566b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
26579d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
26589d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
26596b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
26606b3e4cc6SRichard Henderson                 dc->pc = npc;
26616b3e4cc6SRichard Henderson                 break;
26626b3e4cc6SRichard Henderson             default:
26636b3e4cc6SRichard Henderson                 g_assert_not_reached();
26646b3e4cc6SRichard Henderson             }
26656b3e4cc6SRichard Henderson         } else {
26666b3e4cc6SRichard Henderson             dc->pc = npc;
26676b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
26686b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
26696b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
26709d4e2bc7SRichard Henderson             if (cmp->is_bool) {
26719d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
26729d4e2bc7SRichard Henderson             } else {
26739d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
26749d4e2bc7SRichard Henderson             }
26756b3e4cc6SRichard Henderson         }
2676276567aaSRichard Henderson     }
2677276567aaSRichard Henderson     return true;
2678276567aaSRichard Henderson }
2679276567aaSRichard Henderson 
2680af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2681af25071cSRichard Henderson {
2682af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2683af25071cSRichard Henderson     return true;
2684af25071cSRichard Henderson }
2685af25071cSRichard Henderson 
268606c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc)
268706c060d9SRichard Henderson {
268806c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
268906c060d9SRichard Henderson     return true;
269006c060d9SRichard Henderson }
269106c060d9SRichard Henderson 
269206c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc)
269306c060d9SRichard Henderson {
269406c060d9SRichard Henderson     if (dc->def->features & CPU_FEATURE_FLOAT128) {
269506c060d9SRichard Henderson         return false;
269606c060d9SRichard Henderson     }
269706c060d9SRichard Henderson     return raise_unimpfpop(dc);
269806c060d9SRichard Henderson }
269906c060d9SRichard Henderson 
2700276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2701276567aaSRichard Henderson {
2702276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
27031ea9c62aSRichard Henderson     DisasCompare cmp;
2704276567aaSRichard Henderson 
2705276567aaSRichard Henderson     switch (a->cond) {
2706276567aaSRichard Henderson     case 0x0:
2707276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
2708276567aaSRichard Henderson     case 0x8:
2709276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
2710276567aaSRichard Henderson     default:
2711276567aaSRichard Henderson         flush_cond(dc);
27121ea9c62aSRichard Henderson 
27131ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
27149d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
2715276567aaSRichard Henderson     }
2716276567aaSRichard Henderson }
2717276567aaSRichard Henderson 
2718276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
2719276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
2720276567aaSRichard Henderson 
272145196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
272245196ea4SRichard Henderson {
272345196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2724d5471936SRichard Henderson     DisasCompare cmp;
272545196ea4SRichard Henderson 
272645196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
272745196ea4SRichard Henderson         return true;
272845196ea4SRichard Henderson     }
272945196ea4SRichard Henderson     switch (a->cond) {
273045196ea4SRichard Henderson     case 0x0:
273145196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
273245196ea4SRichard Henderson     case 0x8:
273345196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
273445196ea4SRichard Henderson     default:
273545196ea4SRichard Henderson         flush_cond(dc);
2736d5471936SRichard Henderson 
2737d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
27389d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
273945196ea4SRichard Henderson     }
274045196ea4SRichard Henderson }
274145196ea4SRichard Henderson 
274245196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
274345196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
274445196ea4SRichard Henderson 
2745ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
2746ab9ffe98SRichard Henderson {
2747ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2748ab9ffe98SRichard Henderson     DisasCompare cmp;
2749ab9ffe98SRichard Henderson 
2750ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
2751ab9ffe98SRichard Henderson         return false;
2752ab9ffe98SRichard Henderson     }
2753ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
2754ab9ffe98SRichard Henderson         return false;
2755ab9ffe98SRichard Henderson     }
2756ab9ffe98SRichard Henderson 
2757ab9ffe98SRichard Henderson     flush_cond(dc);
2758ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
27599d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
2760ab9ffe98SRichard Henderson }
2761ab9ffe98SRichard Henderson 
276223ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
276323ada1b1SRichard Henderson {
276423ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
276523ada1b1SRichard Henderson 
276623ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
276723ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
276823ada1b1SRichard Henderson     dc->npc = target;
276923ada1b1SRichard Henderson     return true;
277023ada1b1SRichard Henderson }
277123ada1b1SRichard Henderson 
277245196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
277345196ea4SRichard Henderson {
277445196ea4SRichard Henderson     /*
277545196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
277645196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
277745196ea4SRichard Henderson      */
277845196ea4SRichard Henderson #ifdef TARGET_SPARC64
277945196ea4SRichard Henderson     return false;
278045196ea4SRichard Henderson #else
278145196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
278245196ea4SRichard Henderson     return true;
278345196ea4SRichard Henderson #endif
278445196ea4SRichard Henderson }
278545196ea4SRichard Henderson 
27866d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
27876d2a0768SRichard Henderson {
27886d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
27896d2a0768SRichard Henderson     if (a->rd) {
27906d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
27916d2a0768SRichard Henderson     }
27926d2a0768SRichard Henderson     return advance_pc(dc);
27936d2a0768SRichard Henderson }
27946d2a0768SRichard Henderson 
27950faef01bSRichard Henderson /*
27960faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
27970faef01bSRichard Henderson  */
27980faef01bSRichard Henderson 
279930376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
280030376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
280130376636SRichard Henderson {
280230376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
280330376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
280430376636SRichard Henderson     DisasCompare cmp;
280530376636SRichard Henderson     TCGLabel *lab;
280630376636SRichard Henderson     TCGv_i32 trap;
280730376636SRichard Henderson 
280830376636SRichard Henderson     /* Trap never.  */
280930376636SRichard Henderson     if (cond == 0) {
281030376636SRichard Henderson         return advance_pc(dc);
281130376636SRichard Henderson     }
281230376636SRichard Henderson 
281330376636SRichard Henderson     /*
281430376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
281530376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
281630376636SRichard Henderson      */
281730376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
281830376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
281930376636SRichard Henderson     } else {
282030376636SRichard Henderson         trap = tcg_temp_new_i32();
282130376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
282230376636SRichard Henderson         if (imm) {
282330376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
282430376636SRichard Henderson         } else {
282530376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
282630376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
282730376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
282830376636SRichard Henderson         }
282930376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
283030376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
283130376636SRichard Henderson     }
283230376636SRichard Henderson 
283330376636SRichard Henderson     /* Trap always.  */
283430376636SRichard Henderson     if (cond == 8) {
283530376636SRichard Henderson         save_state(dc);
283630376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
283730376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
283830376636SRichard Henderson         return true;
283930376636SRichard Henderson     }
284030376636SRichard Henderson 
284130376636SRichard Henderson     /* Conditional trap.  */
284230376636SRichard Henderson     flush_cond(dc);
284330376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
284430376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
284530376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
284630376636SRichard Henderson 
284730376636SRichard Henderson     return advance_pc(dc);
284830376636SRichard Henderson }
284930376636SRichard Henderson 
285030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
285130376636SRichard Henderson {
285230376636SRichard Henderson     if (avail_32(dc) && a->cc) {
285330376636SRichard Henderson         return false;
285430376636SRichard Henderson     }
285530376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
285630376636SRichard Henderson }
285730376636SRichard Henderson 
285830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
285930376636SRichard Henderson {
286030376636SRichard Henderson     if (avail_64(dc)) {
286130376636SRichard Henderson         return false;
286230376636SRichard Henderson     }
286330376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
286430376636SRichard Henderson }
286530376636SRichard Henderson 
286630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
286730376636SRichard Henderson {
286830376636SRichard Henderson     if (avail_32(dc)) {
286930376636SRichard Henderson         return false;
287030376636SRichard Henderson     }
287130376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
287230376636SRichard Henderson }
287330376636SRichard Henderson 
2874af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
2875af25071cSRichard Henderson {
2876af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
2877af25071cSRichard Henderson     return advance_pc(dc);
2878af25071cSRichard Henderson }
2879af25071cSRichard Henderson 
2880af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
2881af25071cSRichard Henderson {
2882af25071cSRichard Henderson     if (avail_32(dc)) {
2883af25071cSRichard Henderson         return false;
2884af25071cSRichard Henderson     }
2885af25071cSRichard Henderson     if (a->mmask) {
2886af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
2887af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
2888af25071cSRichard Henderson     }
2889af25071cSRichard Henderson     if (a->cmask) {
2890af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
2891af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2892af25071cSRichard Henderson     }
2893af25071cSRichard Henderson     return advance_pc(dc);
2894af25071cSRichard Henderson }
2895af25071cSRichard Henderson 
2896af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
2897af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
2898af25071cSRichard Henderson {
2899af25071cSRichard Henderson     if (!priv) {
2900af25071cSRichard Henderson         return raise_priv(dc);
2901af25071cSRichard Henderson     }
2902af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
2903af25071cSRichard Henderson     return advance_pc(dc);
2904af25071cSRichard Henderson }
2905af25071cSRichard Henderson 
2906af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
2907af25071cSRichard Henderson {
2908af25071cSRichard Henderson     return cpu_y;
2909af25071cSRichard Henderson }
2910af25071cSRichard Henderson 
2911af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
2912af25071cSRichard Henderson {
2913af25071cSRichard Henderson     /*
2914af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
2915af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
2916af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
2917af25071cSRichard Henderson      */
2918af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
2919af25071cSRichard Henderson         return false;
2920af25071cSRichard Henderson     }
2921af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
2922af25071cSRichard Henderson }
2923af25071cSRichard Henderson 
2924af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
2925af25071cSRichard Henderson {
2926af25071cSRichard Henderson     uint32_t val;
2927af25071cSRichard Henderson 
2928af25071cSRichard Henderson     /*
2929af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
2930af25071cSRichard Henderson      * some of which are writable.
2931af25071cSRichard Henderson      */
2932af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
2933af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
2934af25071cSRichard Henderson 
2935af25071cSRichard Henderson     return tcg_constant_tl(val);
2936af25071cSRichard Henderson }
2937af25071cSRichard Henderson 
2938af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
2939af25071cSRichard Henderson 
2940af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
2941af25071cSRichard Henderson {
2942af25071cSRichard Henderson     update_psr(dc);
2943af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
2944af25071cSRichard Henderson     return dst;
2945af25071cSRichard Henderson }
2946af25071cSRichard Henderson 
2947af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
2948af25071cSRichard Henderson 
2949af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
2950af25071cSRichard Henderson {
2951af25071cSRichard Henderson #ifdef TARGET_SPARC64
2952af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
2953af25071cSRichard Henderson #else
2954af25071cSRichard Henderson     qemu_build_not_reached();
2955af25071cSRichard Henderson #endif
2956af25071cSRichard Henderson }
2957af25071cSRichard Henderson 
2958af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
2959af25071cSRichard Henderson 
2960af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
2961af25071cSRichard Henderson {
2962af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
2963af25071cSRichard Henderson 
2964af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
2965af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
2966af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2967af25071cSRichard Henderson     }
2968af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
2969af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
2970af25071cSRichard Henderson     return dst;
2971af25071cSRichard Henderson }
2972af25071cSRichard Henderson 
2973af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
2974af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
2975af25071cSRichard Henderson 
2976af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
2977af25071cSRichard Henderson {
2978af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
2979af25071cSRichard Henderson }
2980af25071cSRichard Henderson 
2981af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
2982af25071cSRichard Henderson 
2983af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
2984af25071cSRichard Henderson {
2985af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
2986af25071cSRichard Henderson     return dst;
2987af25071cSRichard Henderson }
2988af25071cSRichard Henderson 
2989af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
2990af25071cSRichard Henderson 
2991af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
2992af25071cSRichard Henderson {
2993af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
2994af25071cSRichard Henderson     return cpu_gsr;
2995af25071cSRichard Henderson }
2996af25071cSRichard Henderson 
2997af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
2998af25071cSRichard Henderson 
2999af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3000af25071cSRichard Henderson {
3001af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3002af25071cSRichard Henderson     return dst;
3003af25071cSRichard Henderson }
3004af25071cSRichard Henderson 
3005af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3006af25071cSRichard Henderson 
3007af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3008af25071cSRichard Henderson {
3009577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3010577efa45SRichard Henderson     return dst;
3011af25071cSRichard Henderson }
3012af25071cSRichard Henderson 
3013af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3014af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3015af25071cSRichard Henderson 
3016af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3017af25071cSRichard Henderson {
3018af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3019af25071cSRichard Henderson 
3020af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3021af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3022af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3023af25071cSRichard Henderson     }
3024af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3025af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3026af25071cSRichard Henderson     return dst;
3027af25071cSRichard Henderson }
3028af25071cSRichard Henderson 
3029af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3030af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3031af25071cSRichard Henderson 
3032af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3033af25071cSRichard Henderson {
3034577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3035577efa45SRichard Henderson     return dst;
3036af25071cSRichard Henderson }
3037af25071cSRichard Henderson 
3038af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3039af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3040af25071cSRichard Henderson 
3041af25071cSRichard Henderson /*
3042af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3043af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3044af25071cSRichard Henderson  * this ASR as impl. dep
3045af25071cSRichard Henderson  */
3046af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3047af25071cSRichard Henderson {
3048af25071cSRichard Henderson     return tcg_constant_tl(1);
3049af25071cSRichard Henderson }
3050af25071cSRichard Henderson 
3051af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3052af25071cSRichard Henderson 
3053668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3054668bb9b7SRichard Henderson {
3055668bb9b7SRichard Henderson     update_psr(dc);
3056668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3057668bb9b7SRichard Henderson     return dst;
3058668bb9b7SRichard Henderson }
3059668bb9b7SRichard Henderson 
3060668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3061668bb9b7SRichard Henderson 
3062668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3063668bb9b7SRichard Henderson {
3064668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3065668bb9b7SRichard Henderson     return dst;
3066668bb9b7SRichard Henderson }
3067668bb9b7SRichard Henderson 
3068668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3069668bb9b7SRichard Henderson 
3070668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3071668bb9b7SRichard Henderson {
3072668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3073668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3074668bb9b7SRichard Henderson 
3075668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3076668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3077668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3078668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3079668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3080668bb9b7SRichard Henderson 
3081668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3082668bb9b7SRichard Henderson     return dst;
3083668bb9b7SRichard Henderson }
3084668bb9b7SRichard Henderson 
3085668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3086668bb9b7SRichard Henderson 
3087668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3088668bb9b7SRichard Henderson {
30892da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
30902da789deSRichard Henderson     return dst;
3091668bb9b7SRichard Henderson }
3092668bb9b7SRichard Henderson 
3093668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3094668bb9b7SRichard Henderson 
3095668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3096668bb9b7SRichard Henderson {
30972da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
30982da789deSRichard Henderson     return dst;
3099668bb9b7SRichard Henderson }
3100668bb9b7SRichard Henderson 
3101668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3102668bb9b7SRichard Henderson 
3103668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3104668bb9b7SRichard Henderson {
31052da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
31062da789deSRichard Henderson     return dst;
3107668bb9b7SRichard Henderson }
3108668bb9b7SRichard Henderson 
3109668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3110668bb9b7SRichard Henderson 
3111668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3112668bb9b7SRichard Henderson {
3113577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3114577efa45SRichard Henderson     return dst;
3115668bb9b7SRichard Henderson }
3116668bb9b7SRichard Henderson 
3117668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3118668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3119668bb9b7SRichard Henderson 
31205d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
31215d617bfbSRichard Henderson {
3122cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3123cd6269f7SRichard Henderson     return dst;
31245d617bfbSRichard Henderson }
31255d617bfbSRichard Henderson 
31265d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
31275d617bfbSRichard Henderson 
31285d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
31295d617bfbSRichard Henderson {
31305d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31315d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31325d617bfbSRichard Henderson 
31335d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31345d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
31355d617bfbSRichard Henderson     return dst;
31365d617bfbSRichard Henderson #else
31375d617bfbSRichard Henderson     qemu_build_not_reached();
31385d617bfbSRichard Henderson #endif
31395d617bfbSRichard Henderson }
31405d617bfbSRichard Henderson 
31415d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
31425d617bfbSRichard Henderson 
31435d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
31445d617bfbSRichard Henderson {
31455d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31465d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31475d617bfbSRichard Henderson 
31485d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31495d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
31505d617bfbSRichard Henderson     return dst;
31515d617bfbSRichard Henderson #else
31525d617bfbSRichard Henderson     qemu_build_not_reached();
31535d617bfbSRichard Henderson #endif
31545d617bfbSRichard Henderson }
31555d617bfbSRichard Henderson 
31565d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
31575d617bfbSRichard Henderson 
31585d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
31595d617bfbSRichard Henderson {
31605d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31615d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31625d617bfbSRichard Henderson 
31635d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31645d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
31655d617bfbSRichard Henderson     return dst;
31665d617bfbSRichard Henderson #else
31675d617bfbSRichard Henderson     qemu_build_not_reached();
31685d617bfbSRichard Henderson #endif
31695d617bfbSRichard Henderson }
31705d617bfbSRichard Henderson 
31715d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
31725d617bfbSRichard Henderson 
31735d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
31745d617bfbSRichard Henderson {
31755d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31765d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31775d617bfbSRichard Henderson 
31785d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31795d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
31805d617bfbSRichard Henderson     return dst;
31815d617bfbSRichard Henderson #else
31825d617bfbSRichard Henderson     qemu_build_not_reached();
31835d617bfbSRichard Henderson #endif
31845d617bfbSRichard Henderson }
31855d617bfbSRichard Henderson 
31865d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
31875d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
31885d617bfbSRichard Henderson 
31895d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
31905d617bfbSRichard Henderson {
31915d617bfbSRichard Henderson     return cpu_tbr;
31925d617bfbSRichard Henderson }
31935d617bfbSRichard Henderson 
3194e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
31955d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
31965d617bfbSRichard Henderson 
31975d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
31985d617bfbSRichard Henderson {
31995d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
32005d617bfbSRichard Henderson     return dst;
32015d617bfbSRichard Henderson }
32025d617bfbSRichard Henderson 
32035d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
32045d617bfbSRichard Henderson 
32055d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
32065d617bfbSRichard Henderson {
32075d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
32085d617bfbSRichard Henderson     return dst;
32095d617bfbSRichard Henderson }
32105d617bfbSRichard Henderson 
32115d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
32125d617bfbSRichard Henderson 
32135d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
32145d617bfbSRichard Henderson {
32155d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
32165d617bfbSRichard Henderson     return dst;
32175d617bfbSRichard Henderson }
32185d617bfbSRichard Henderson 
32195d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
32205d617bfbSRichard Henderson 
32215d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
32225d617bfbSRichard Henderson {
32235d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
32245d617bfbSRichard Henderson     return dst;
32255d617bfbSRichard Henderson }
32265d617bfbSRichard Henderson 
32275d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
32285d617bfbSRichard Henderson 
32295d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
32305d617bfbSRichard Henderson {
32315d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
32325d617bfbSRichard Henderson     return dst;
32335d617bfbSRichard Henderson }
32345d617bfbSRichard Henderson 
32355d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
32365d617bfbSRichard Henderson 
32375d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
32385d617bfbSRichard Henderson {
32395d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
32405d617bfbSRichard Henderson     return dst;
32415d617bfbSRichard Henderson }
32425d617bfbSRichard Henderson 
32435d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
32445d617bfbSRichard Henderson       do_rdcanrestore)
32455d617bfbSRichard Henderson 
32465d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
32475d617bfbSRichard Henderson {
32485d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
32495d617bfbSRichard Henderson     return dst;
32505d617bfbSRichard Henderson }
32515d617bfbSRichard Henderson 
32525d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
32535d617bfbSRichard Henderson 
32545d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
32555d617bfbSRichard Henderson {
32565d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
32575d617bfbSRichard Henderson     return dst;
32585d617bfbSRichard Henderson }
32595d617bfbSRichard Henderson 
32605d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
32615d617bfbSRichard Henderson 
32625d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
32635d617bfbSRichard Henderson {
32645d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
32655d617bfbSRichard Henderson     return dst;
32665d617bfbSRichard Henderson }
32675d617bfbSRichard Henderson 
32685d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
32695d617bfbSRichard Henderson 
32705d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
32715d617bfbSRichard Henderson {
32725d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
32735d617bfbSRichard Henderson     return dst;
32745d617bfbSRichard Henderson }
32755d617bfbSRichard Henderson 
32765d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
32775d617bfbSRichard Henderson 
32785d617bfbSRichard Henderson /* UA2005 strand status */
32795d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
32805d617bfbSRichard Henderson {
32812da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
32822da789deSRichard Henderson     return dst;
32835d617bfbSRichard Henderson }
32845d617bfbSRichard Henderson 
32855d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
32865d617bfbSRichard Henderson 
32875d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
32885d617bfbSRichard Henderson {
32892da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
32902da789deSRichard Henderson     return dst;
32915d617bfbSRichard Henderson }
32925d617bfbSRichard Henderson 
32935d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
32945d617bfbSRichard Henderson 
3295e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3296e8325dc0SRichard Henderson {
3297e8325dc0SRichard Henderson     if (avail_64(dc)) {
3298e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3299e8325dc0SRichard Henderson         return advance_pc(dc);
3300e8325dc0SRichard Henderson     }
3301e8325dc0SRichard Henderson     return false;
3302e8325dc0SRichard Henderson }
3303e8325dc0SRichard Henderson 
33040faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
33050faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
33060faef01bSRichard Henderson {
33070faef01bSRichard Henderson     TCGv src;
33080faef01bSRichard Henderson 
33090faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
33100faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
33110faef01bSRichard Henderson         return false;
33120faef01bSRichard Henderson     }
33130faef01bSRichard Henderson     if (!priv) {
33140faef01bSRichard Henderson         return raise_priv(dc);
33150faef01bSRichard Henderson     }
33160faef01bSRichard Henderson 
33170faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
33180faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
33190faef01bSRichard Henderson     } else {
33200faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
33210faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
33220faef01bSRichard Henderson             src = src1;
33230faef01bSRichard Henderson         } else {
33240faef01bSRichard Henderson             src = tcg_temp_new();
33250faef01bSRichard Henderson             if (a->imm) {
33260faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
33270faef01bSRichard Henderson             } else {
33280faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
33290faef01bSRichard Henderson             }
33300faef01bSRichard Henderson         }
33310faef01bSRichard Henderson     }
33320faef01bSRichard Henderson     func(dc, src);
33330faef01bSRichard Henderson     return advance_pc(dc);
33340faef01bSRichard Henderson }
33350faef01bSRichard Henderson 
33360faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
33370faef01bSRichard Henderson {
33380faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
33390faef01bSRichard Henderson }
33400faef01bSRichard Henderson 
33410faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
33420faef01bSRichard Henderson 
33430faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
33440faef01bSRichard Henderson {
33450faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
33460faef01bSRichard Henderson }
33470faef01bSRichard Henderson 
33480faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
33490faef01bSRichard Henderson 
33500faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
33510faef01bSRichard Henderson {
33520faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
33530faef01bSRichard Henderson 
33540faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
33550faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
33560faef01bSRichard Henderson     /* End TB to notice changed ASI. */
33570faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
33580faef01bSRichard Henderson }
33590faef01bSRichard Henderson 
33600faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
33610faef01bSRichard Henderson 
33620faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
33630faef01bSRichard Henderson {
33640faef01bSRichard Henderson #ifdef TARGET_SPARC64
33650faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
33660faef01bSRichard Henderson     dc->fprs_dirty = 0;
33670faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
33680faef01bSRichard Henderson #else
33690faef01bSRichard Henderson     qemu_build_not_reached();
33700faef01bSRichard Henderson #endif
33710faef01bSRichard Henderson }
33720faef01bSRichard Henderson 
33730faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
33740faef01bSRichard Henderson 
33750faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
33760faef01bSRichard Henderson {
33770faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
33780faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
33790faef01bSRichard Henderson }
33800faef01bSRichard Henderson 
33810faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
33820faef01bSRichard Henderson 
33830faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
33840faef01bSRichard Henderson {
33850faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
33860faef01bSRichard Henderson }
33870faef01bSRichard Henderson 
33880faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
33890faef01bSRichard Henderson 
33900faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
33910faef01bSRichard Henderson {
33920faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
33930faef01bSRichard Henderson }
33940faef01bSRichard Henderson 
33950faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
33960faef01bSRichard Henderson 
33970faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
33980faef01bSRichard Henderson {
33990faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
34000faef01bSRichard Henderson }
34010faef01bSRichard Henderson 
34020faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
34030faef01bSRichard Henderson 
34040faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
34050faef01bSRichard Henderson {
34060faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34070faef01bSRichard Henderson 
3408577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3409577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
34100faef01bSRichard Henderson     translator_io_start(&dc->base);
3411577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
34120faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34130faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34140faef01bSRichard Henderson }
34150faef01bSRichard Henderson 
34160faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
34170faef01bSRichard Henderson 
34180faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
34190faef01bSRichard Henderson {
34200faef01bSRichard Henderson #ifdef TARGET_SPARC64
34210faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34220faef01bSRichard Henderson 
34230faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
34240faef01bSRichard Henderson     translator_io_start(&dc->base);
34250faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
34260faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34270faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34280faef01bSRichard Henderson #else
34290faef01bSRichard Henderson     qemu_build_not_reached();
34300faef01bSRichard Henderson #endif
34310faef01bSRichard Henderson }
34320faef01bSRichard Henderson 
34330faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
34340faef01bSRichard Henderson 
34350faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
34360faef01bSRichard Henderson {
34370faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34380faef01bSRichard Henderson 
3439577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3440577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
34410faef01bSRichard Henderson     translator_io_start(&dc->base);
3442577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
34430faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34440faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34450faef01bSRichard Henderson }
34460faef01bSRichard Henderson 
34470faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
34480faef01bSRichard Henderson 
34490faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
34500faef01bSRichard Henderson {
34510faef01bSRichard Henderson     save_state(dc);
34520faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
34530faef01bSRichard Henderson }
34540faef01bSRichard Henderson 
34550faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
34560faef01bSRichard Henderson 
345725524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
345825524734SRichard Henderson {
345925524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
346025524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
346125524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
346225524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
346325524734SRichard Henderson }
346425524734SRichard Henderson 
346525524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
346625524734SRichard Henderson 
34679422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
34689422278eSRichard Henderson {
34699422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3470cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3471cd6269f7SRichard Henderson 
3472cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3473cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
34749422278eSRichard Henderson }
34759422278eSRichard Henderson 
34769422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
34779422278eSRichard Henderson 
34789422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
34799422278eSRichard Henderson {
34809422278eSRichard Henderson #ifdef TARGET_SPARC64
34819422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34829422278eSRichard Henderson 
34839422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34849422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
34859422278eSRichard Henderson #else
34869422278eSRichard Henderson     qemu_build_not_reached();
34879422278eSRichard Henderson #endif
34889422278eSRichard Henderson }
34899422278eSRichard Henderson 
34909422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
34919422278eSRichard Henderson 
34929422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
34939422278eSRichard Henderson {
34949422278eSRichard Henderson #ifdef TARGET_SPARC64
34959422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34969422278eSRichard Henderson 
34979422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34989422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
34999422278eSRichard Henderson #else
35009422278eSRichard Henderson     qemu_build_not_reached();
35019422278eSRichard Henderson #endif
35029422278eSRichard Henderson }
35039422278eSRichard Henderson 
35049422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
35059422278eSRichard Henderson 
35069422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
35079422278eSRichard Henderson {
35089422278eSRichard Henderson #ifdef TARGET_SPARC64
35099422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35109422278eSRichard Henderson 
35119422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35129422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
35139422278eSRichard Henderson #else
35149422278eSRichard Henderson     qemu_build_not_reached();
35159422278eSRichard Henderson #endif
35169422278eSRichard Henderson }
35179422278eSRichard Henderson 
35189422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
35199422278eSRichard Henderson 
35209422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
35219422278eSRichard Henderson {
35229422278eSRichard Henderson #ifdef TARGET_SPARC64
35239422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35249422278eSRichard Henderson 
35259422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35269422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
35279422278eSRichard Henderson #else
35289422278eSRichard Henderson     qemu_build_not_reached();
35299422278eSRichard Henderson #endif
35309422278eSRichard Henderson }
35319422278eSRichard Henderson 
35329422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
35339422278eSRichard Henderson 
35349422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
35359422278eSRichard Henderson {
35369422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
35379422278eSRichard Henderson 
35389422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
35399422278eSRichard Henderson     translator_io_start(&dc->base);
35409422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
35419422278eSRichard Henderson     /* End TB to handle timer interrupt */
35429422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
35439422278eSRichard Henderson }
35449422278eSRichard Henderson 
35459422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
35469422278eSRichard Henderson 
35479422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
35489422278eSRichard Henderson {
35499422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
35509422278eSRichard Henderson }
35519422278eSRichard Henderson 
35529422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
35539422278eSRichard Henderson 
35549422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
35559422278eSRichard Henderson {
35569422278eSRichard Henderson     save_state(dc);
35579422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
35589422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
35599422278eSRichard Henderson     }
35609422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
35619422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
35629422278eSRichard Henderson }
35639422278eSRichard Henderson 
35649422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
35659422278eSRichard Henderson 
35669422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
35679422278eSRichard Henderson {
35689422278eSRichard Henderson     save_state(dc);
35699422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
35709422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
35719422278eSRichard Henderson }
35729422278eSRichard Henderson 
35739422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
35749422278eSRichard Henderson 
35759422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
35769422278eSRichard Henderson {
35779422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
35789422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
35799422278eSRichard Henderson     }
35809422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
35819422278eSRichard Henderson }
35829422278eSRichard Henderson 
35839422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
35849422278eSRichard Henderson 
35859422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
35869422278eSRichard Henderson {
35879422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
35889422278eSRichard Henderson }
35899422278eSRichard Henderson 
35909422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
35919422278eSRichard Henderson 
35929422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
35939422278eSRichard Henderson {
35949422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
35959422278eSRichard Henderson }
35969422278eSRichard Henderson 
35979422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
35989422278eSRichard Henderson 
35999422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
36009422278eSRichard Henderson {
36019422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
36029422278eSRichard Henderson }
36039422278eSRichard Henderson 
36049422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
36059422278eSRichard Henderson 
36069422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
36079422278eSRichard Henderson {
36089422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
36099422278eSRichard Henderson }
36109422278eSRichard Henderson 
36119422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
36129422278eSRichard Henderson 
36139422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
36149422278eSRichard Henderson {
36159422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
36169422278eSRichard Henderson }
36179422278eSRichard Henderson 
36189422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
36199422278eSRichard Henderson 
36209422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
36219422278eSRichard Henderson {
36229422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
36239422278eSRichard Henderson }
36249422278eSRichard Henderson 
36259422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
36269422278eSRichard Henderson 
36279422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
36289422278eSRichard Henderson {
36299422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
36309422278eSRichard Henderson }
36319422278eSRichard Henderson 
36329422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
36339422278eSRichard Henderson 
36349422278eSRichard Henderson /* UA2005 strand status */
36359422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
36369422278eSRichard Henderson {
36372da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
36389422278eSRichard Henderson }
36399422278eSRichard Henderson 
36409422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
36419422278eSRichard Henderson 
3642bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3643bb97f2f5SRichard Henderson 
3644bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3645bb97f2f5SRichard Henderson {
3646bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3647bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3648bb97f2f5SRichard Henderson }
3649bb97f2f5SRichard Henderson 
3650bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3651bb97f2f5SRichard Henderson 
3652bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3653bb97f2f5SRichard Henderson {
3654bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3655bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3656bb97f2f5SRichard Henderson 
3657bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3658bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3659bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3660bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3661bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3662bb97f2f5SRichard Henderson 
3663bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3664bb97f2f5SRichard Henderson }
3665bb97f2f5SRichard Henderson 
3666bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3667bb97f2f5SRichard Henderson 
3668bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3669bb97f2f5SRichard Henderson {
36702da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
3671bb97f2f5SRichard Henderson }
3672bb97f2f5SRichard Henderson 
3673bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3674bb97f2f5SRichard Henderson 
3675bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3676bb97f2f5SRichard Henderson {
36772da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
3678bb97f2f5SRichard Henderson }
3679bb97f2f5SRichard Henderson 
3680bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3681bb97f2f5SRichard Henderson 
3682bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3683bb97f2f5SRichard Henderson {
3684bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3685bb97f2f5SRichard Henderson 
3686577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3687bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3688bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3689577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
3690bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3691bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3692bb97f2f5SRichard Henderson }
3693bb97f2f5SRichard Henderson 
3694bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3695bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3696bb97f2f5SRichard Henderson 
369725524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
369825524734SRichard Henderson {
369925524734SRichard Henderson     if (!supervisor(dc)) {
370025524734SRichard Henderson         return raise_priv(dc);
370125524734SRichard Henderson     }
370225524734SRichard Henderson     if (saved) {
370325524734SRichard Henderson         gen_helper_saved(tcg_env);
370425524734SRichard Henderson     } else {
370525524734SRichard Henderson         gen_helper_restored(tcg_env);
370625524734SRichard Henderson     }
370725524734SRichard Henderson     return advance_pc(dc);
370825524734SRichard Henderson }
370925524734SRichard Henderson 
371025524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
371125524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
371225524734SRichard Henderson 
3713d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
3714d3825800SRichard Henderson {
3715d3825800SRichard Henderson     return advance_pc(dc);
3716d3825800SRichard Henderson }
3717d3825800SRichard Henderson 
37180faef01bSRichard Henderson /*
37190faef01bSRichard Henderson  * TODO: Need a feature bit for sparcv8.
37200faef01bSRichard Henderson  * In the meantime, treat all 32-bit cpus like sparcv7.
37210faef01bSRichard Henderson  */
37225458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a)
37235458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a)
37240faef01bSRichard Henderson 
3725428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3726428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
3727428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
3728428881deSRichard Henderson {
3729428881deSRichard Henderson     TCGv dst, src1;
3730428881deSRichard Henderson 
3731428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3732428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3733428881deSRichard Henderson         return false;
3734428881deSRichard Henderson     }
3735428881deSRichard Henderson 
3736428881deSRichard Henderson     if (a->cc) {
3737428881deSRichard Henderson         dst = cpu_cc_dst;
3738428881deSRichard Henderson     } else {
3739428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
3740428881deSRichard Henderson     }
3741428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3742428881deSRichard Henderson 
3743428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
3744428881deSRichard Henderson         if (funci) {
3745428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
3746428881deSRichard Henderson         } else {
3747428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
3748428881deSRichard Henderson         }
3749428881deSRichard Henderson     } else {
3750428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
3751428881deSRichard Henderson     }
3752428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3753428881deSRichard Henderson 
3754428881deSRichard Henderson     if (a->cc) {
3755428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
3756428881deSRichard Henderson         dc->cc_op = cc_op;
3757428881deSRichard Henderson     }
3758428881deSRichard Henderson     return advance_pc(dc);
3759428881deSRichard Henderson }
3760428881deSRichard Henderson 
3761428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3762428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3763428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
3764428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
3765428881deSRichard Henderson {
3766428881deSRichard Henderson     if (a->cc) {
376722188d7dSRichard Henderson         assert(cc_op >= 0);
3768428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
3769428881deSRichard Henderson     }
3770428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
3771428881deSRichard Henderson }
3772428881deSRichard Henderson 
3773428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
3774428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3775428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
3776428881deSRichard Henderson {
3777428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
3778428881deSRichard Henderson }
3779428881deSRichard Henderson 
3780428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
3781428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
3782428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
3783428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
3784428881deSRichard Henderson 
3785a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc)
3786a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc)
3787a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv)
3788a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv)
3789a9aba13dSRichard Henderson 
3790428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
3791428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
3792428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
3793428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
3794428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
3795428881deSRichard Henderson 
379622188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
3797b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
3798b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
379922188d7dSRichard Henderson 
38004ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL)
38014ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL)
3802c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc)
3803c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc)
38044ee85ea9SRichard Henderson 
38059c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
38069c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL)
38079c6ec5bcSRichard Henderson 
3808428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
3809428881deSRichard Henderson {
3810428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
3811428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
3812428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
3813428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
3814428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
3815428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
3816428881deSRichard Henderson             return false;
3817428881deSRichard Henderson         } else {
3818428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
3819428881deSRichard Henderson         }
3820428881deSRichard Henderson         return advance_pc(dc);
3821428881deSRichard Henderson     }
3822428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
3823428881deSRichard Henderson }
3824428881deSRichard Henderson 
3825420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
3826420a187dSRichard Henderson {
3827420a187dSRichard Henderson     switch (dc->cc_op) {
3828420a187dSRichard Henderson     case CC_OP_DIV:
3829420a187dSRichard Henderson     case CC_OP_LOGIC:
3830420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
3831420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
3832420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
3833420a187dSRichard Henderson     case CC_OP_ADD:
3834420a187dSRichard Henderson     case CC_OP_TADD:
3835420a187dSRichard Henderson     case CC_OP_TADDTV:
3836420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3837420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
3838420a187dSRichard Henderson     case CC_OP_SUB:
3839420a187dSRichard Henderson     case CC_OP_TSUB:
3840420a187dSRichard Henderson     case CC_OP_TSUBTV:
3841420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3842420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
3843420a187dSRichard Henderson     default:
3844420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3845420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
3846420a187dSRichard Henderson     }
3847420a187dSRichard Henderson }
3848420a187dSRichard Henderson 
3849dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
3850dfebb950SRichard Henderson {
3851dfebb950SRichard Henderson     switch (dc->cc_op) {
3852dfebb950SRichard Henderson     case CC_OP_DIV:
3853dfebb950SRichard Henderson     case CC_OP_LOGIC:
3854dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
3855dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
3856dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
3857dfebb950SRichard Henderson     case CC_OP_ADD:
3858dfebb950SRichard Henderson     case CC_OP_TADD:
3859dfebb950SRichard Henderson     case CC_OP_TADDTV:
3860dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3861dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
3862dfebb950SRichard Henderson     case CC_OP_SUB:
3863dfebb950SRichard Henderson     case CC_OP_TSUB:
3864dfebb950SRichard Henderson     case CC_OP_TSUBTV:
3865dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3866dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
3867dfebb950SRichard Henderson     default:
3868dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3869dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
3870dfebb950SRichard Henderson     }
3871dfebb950SRichard Henderson }
3872dfebb950SRichard Henderson 
3873a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a)
3874a9aba13dSRichard Henderson {
3875a9aba13dSRichard Henderson     update_psr(dc);
3876a9aba13dSRichard Henderson     return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc);
3877a9aba13dSRichard Henderson }
3878a9aba13dSRichard Henderson 
3879b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a,
3880b88ce6f2SRichard Henderson                      int width, bool cc, bool left)
3881b88ce6f2SRichard Henderson {
3882b88ce6f2SRichard Henderson     TCGv dst, s1, s2, lo1, lo2;
3883b88ce6f2SRichard Henderson     uint64_t amask, tabl, tabr;
3884b88ce6f2SRichard Henderson     int shift, imask, omask;
3885b88ce6f2SRichard Henderson 
3886b88ce6f2SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
3887b88ce6f2SRichard Henderson     s1 = gen_load_gpr(dc, a->rs1);
3888b88ce6f2SRichard Henderson     s2 = gen_load_gpr(dc, a->rs2);
3889b88ce6f2SRichard Henderson 
3890b88ce6f2SRichard Henderson     if (cc) {
3891b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, s1);
3892b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, s2);
3893b88ce6f2SRichard Henderson         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
3894b88ce6f2SRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
3895b88ce6f2SRichard Henderson         dc->cc_op = CC_OP_SUB;
3896b88ce6f2SRichard Henderson     }
3897b88ce6f2SRichard Henderson 
3898b88ce6f2SRichard Henderson     /*
3899b88ce6f2SRichard Henderson      * Theory of operation: there are two tables, left and right (not to
3900b88ce6f2SRichard Henderson      * be confused with the left and right versions of the opcode).  These
3901b88ce6f2SRichard Henderson      * are indexed by the low 3 bits of the inputs.  To make things "easy",
3902b88ce6f2SRichard Henderson      * these tables are loaded into two constants, TABL and TABR below.
3903b88ce6f2SRichard Henderson      * The operation index = (input & imask) << shift calculates the index
3904b88ce6f2SRichard Henderson      * into the constant, while val = (table >> index) & omask calculates
3905b88ce6f2SRichard Henderson      * the value we're looking for.
3906b88ce6f2SRichard Henderson      */
3907b88ce6f2SRichard Henderson     switch (width) {
3908b88ce6f2SRichard Henderson     case 8:
3909b88ce6f2SRichard Henderson         imask = 0x7;
3910b88ce6f2SRichard Henderson         shift = 3;
3911b88ce6f2SRichard Henderson         omask = 0xff;
3912b88ce6f2SRichard Henderson         if (left) {
3913b88ce6f2SRichard Henderson             tabl = 0x80c0e0f0f8fcfeffULL;
3914b88ce6f2SRichard Henderson             tabr = 0xff7f3f1f0f070301ULL;
3915b88ce6f2SRichard Henderson         } else {
3916b88ce6f2SRichard Henderson             tabl = 0x0103070f1f3f7fffULL;
3917b88ce6f2SRichard Henderson             tabr = 0xfffefcf8f0e0c080ULL;
3918b88ce6f2SRichard Henderson         }
3919b88ce6f2SRichard Henderson         break;
3920b88ce6f2SRichard Henderson     case 16:
3921b88ce6f2SRichard Henderson         imask = 0x6;
3922b88ce6f2SRichard Henderson         shift = 1;
3923b88ce6f2SRichard Henderson         omask = 0xf;
3924b88ce6f2SRichard Henderson         if (left) {
3925b88ce6f2SRichard Henderson             tabl = 0x8cef;
3926b88ce6f2SRichard Henderson             tabr = 0xf731;
3927b88ce6f2SRichard Henderson         } else {
3928b88ce6f2SRichard Henderson             tabl = 0x137f;
3929b88ce6f2SRichard Henderson             tabr = 0xfec8;
3930b88ce6f2SRichard Henderson         }
3931b88ce6f2SRichard Henderson         break;
3932b88ce6f2SRichard Henderson     case 32:
3933b88ce6f2SRichard Henderson         imask = 0x4;
3934b88ce6f2SRichard Henderson         shift = 0;
3935b88ce6f2SRichard Henderson         omask = 0x3;
3936b88ce6f2SRichard Henderson         if (left) {
3937b88ce6f2SRichard Henderson             tabl = (2 << 2) | 3;
3938b88ce6f2SRichard Henderson             tabr = (3 << 2) | 1;
3939b88ce6f2SRichard Henderson         } else {
3940b88ce6f2SRichard Henderson             tabl = (1 << 2) | 3;
3941b88ce6f2SRichard Henderson             tabr = (3 << 2) | 2;
3942b88ce6f2SRichard Henderson         }
3943b88ce6f2SRichard Henderson         break;
3944b88ce6f2SRichard Henderson     default:
3945b88ce6f2SRichard Henderson         abort();
3946b88ce6f2SRichard Henderson     }
3947b88ce6f2SRichard Henderson 
3948b88ce6f2SRichard Henderson     lo1 = tcg_temp_new();
3949b88ce6f2SRichard Henderson     lo2 = tcg_temp_new();
3950b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, s1, imask);
3951b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, s2, imask);
3952b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo1, lo1, shift);
3953b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo2, lo2, shift);
3954b88ce6f2SRichard Henderson 
3955b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
3956b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
3957b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
3958b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, lo2, omask);
3959b88ce6f2SRichard Henderson 
3960b88ce6f2SRichard Henderson     amask = address_mask_i(dc, -8);
3961b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s1, s1, amask);
3962b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s2, s2, amask);
3963b88ce6f2SRichard Henderson 
3964b88ce6f2SRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
3965b88ce6f2SRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
3966b88ce6f2SRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
3967b88ce6f2SRichard Henderson 
3968b88ce6f2SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3969b88ce6f2SRichard Henderson     return advance_pc(dc);
3970b88ce6f2SRichard Henderson }
3971b88ce6f2SRichard Henderson 
3972b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0)
3973b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1)
3974b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0)
3975b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1)
3976b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0)
3977b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1)
3978b88ce6f2SRichard Henderson 
3979b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0)
3980b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1)
3981b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0)
3982b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1)
3983b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0)
3984b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1)
3985b88ce6f2SRichard Henderson 
398645bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a,
398745bfed3bSRichard Henderson                    void (*func)(TCGv, TCGv, TCGv))
398845bfed3bSRichard Henderson {
398945bfed3bSRichard Henderson     TCGv dst = gen_dest_gpr(dc, a->rd);
399045bfed3bSRichard Henderson     TCGv src1 = gen_load_gpr(dc, a->rs1);
399145bfed3bSRichard Henderson     TCGv src2 = gen_load_gpr(dc, a->rs2);
399245bfed3bSRichard Henderson 
399345bfed3bSRichard Henderson     func(dst, src1, src2);
399445bfed3bSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
399545bfed3bSRichard Henderson     return advance_pc(dc);
399645bfed3bSRichard Henderson }
399745bfed3bSRichard Henderson 
399845bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8)
399945bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16)
400045bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32)
400145bfed3bSRichard Henderson 
40029e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2)
40039e20ca94SRichard Henderson {
40049e20ca94SRichard Henderson #ifdef TARGET_SPARC64
40059e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
40069e20ca94SRichard Henderson 
40079e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
40089e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
40099e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
40109e20ca94SRichard Henderson #else
40119e20ca94SRichard Henderson     g_assert_not_reached();
40129e20ca94SRichard Henderson #endif
40139e20ca94SRichard Henderson }
40149e20ca94SRichard Henderson 
40159e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2)
40169e20ca94SRichard Henderson {
40179e20ca94SRichard Henderson #ifdef TARGET_SPARC64
40189e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
40199e20ca94SRichard Henderson 
40209e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
40219e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
40229e20ca94SRichard Henderson     tcg_gen_neg_tl(tmp, tmp);
40239e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
40249e20ca94SRichard Henderson #else
40259e20ca94SRichard Henderson     g_assert_not_reached();
40269e20ca94SRichard Henderson #endif
40279e20ca94SRichard Henderson }
40289e20ca94SRichard Henderson 
40299e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr)
40309e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl)
40319e20ca94SRichard Henderson 
403239ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2)
403339ca3490SRichard Henderson {
403439ca3490SRichard Henderson #ifdef TARGET_SPARC64
403539ca3490SRichard Henderson     tcg_gen_add_tl(dst, s1, s2);
403639ca3490SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32);
403739ca3490SRichard Henderson #else
403839ca3490SRichard Henderson     g_assert_not_reached();
403939ca3490SRichard Henderson #endif
404039ca3490SRichard Henderson }
404139ca3490SRichard Henderson 
404239ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask)
404339ca3490SRichard Henderson 
40445fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
40455fc546eeSRichard Henderson {
40465fc546eeSRichard Henderson     TCGv dst, src1, src2;
40475fc546eeSRichard Henderson 
40485fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
40495fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
40505fc546eeSRichard Henderson         return false;
40515fc546eeSRichard Henderson     }
40525fc546eeSRichard Henderson 
40535fc546eeSRichard Henderson     src2 = tcg_temp_new();
40545fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
40555fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
40565fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
40575fc546eeSRichard Henderson 
40585fc546eeSRichard Henderson     if (l) {
40595fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
40605fc546eeSRichard Henderson         if (!a->x) {
40615fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
40625fc546eeSRichard Henderson         }
40635fc546eeSRichard Henderson     } else if (u) {
40645fc546eeSRichard Henderson         if (!a->x) {
40655fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
40665fc546eeSRichard Henderson             src1 = dst;
40675fc546eeSRichard Henderson         }
40685fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
40695fc546eeSRichard Henderson     } else {
40705fc546eeSRichard Henderson         if (!a->x) {
40715fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
40725fc546eeSRichard Henderson             src1 = dst;
40735fc546eeSRichard Henderson         }
40745fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
40755fc546eeSRichard Henderson     }
40765fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
40775fc546eeSRichard Henderson     return advance_pc(dc);
40785fc546eeSRichard Henderson }
40795fc546eeSRichard Henderson 
40805fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
40815fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
40825fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
40835fc546eeSRichard Henderson 
40845fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
40855fc546eeSRichard Henderson {
40865fc546eeSRichard Henderson     TCGv dst, src1;
40875fc546eeSRichard Henderson 
40885fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
40895fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
40905fc546eeSRichard Henderson         return false;
40915fc546eeSRichard Henderson     }
40925fc546eeSRichard Henderson 
40935fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
40945fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
40955fc546eeSRichard Henderson 
40965fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
40975fc546eeSRichard Henderson         if (l) {
40985fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
40995fc546eeSRichard Henderson         } else if (u) {
41005fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
41015fc546eeSRichard Henderson         } else {
41025fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
41035fc546eeSRichard Henderson         }
41045fc546eeSRichard Henderson     } else {
41055fc546eeSRichard Henderson         if (l) {
41065fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
41075fc546eeSRichard Henderson         } else if (u) {
41085fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
41095fc546eeSRichard Henderson         } else {
41105fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
41115fc546eeSRichard Henderson         }
41125fc546eeSRichard Henderson     }
41135fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
41145fc546eeSRichard Henderson     return advance_pc(dc);
41155fc546eeSRichard Henderson }
41165fc546eeSRichard Henderson 
41175fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
41185fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
41195fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
41205fc546eeSRichard Henderson 
4121fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
4122fb4ed7aaSRichard Henderson {
4123fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4124fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
4125fb4ed7aaSRichard Henderson         return NULL;
4126fb4ed7aaSRichard Henderson     }
4127fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
4128fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
4129fb4ed7aaSRichard Henderson     } else {
4130fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
4131fb4ed7aaSRichard Henderson     }
4132fb4ed7aaSRichard Henderson }
4133fb4ed7aaSRichard Henderson 
4134fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
4135fb4ed7aaSRichard Henderson {
4136fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
4137fb4ed7aaSRichard Henderson 
4138fb4ed7aaSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst);
4139fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4140fb4ed7aaSRichard Henderson     return advance_pc(dc);
4141fb4ed7aaSRichard Henderson }
4142fb4ed7aaSRichard Henderson 
4143fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4144fb4ed7aaSRichard Henderson {
4145fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4146fb4ed7aaSRichard Henderson     DisasCompare cmp;
4147fb4ed7aaSRichard Henderson 
4148fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4149fb4ed7aaSRichard Henderson         return false;
4150fb4ed7aaSRichard Henderson     }
4151fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4152fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4153fb4ed7aaSRichard Henderson }
4154fb4ed7aaSRichard Henderson 
4155fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4156fb4ed7aaSRichard Henderson {
4157fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4158fb4ed7aaSRichard Henderson     DisasCompare cmp;
4159fb4ed7aaSRichard Henderson 
4160fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4161fb4ed7aaSRichard Henderson         return false;
4162fb4ed7aaSRichard Henderson     }
4163fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4164fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4165fb4ed7aaSRichard Henderson }
4166fb4ed7aaSRichard Henderson 
4167fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4168fb4ed7aaSRichard Henderson {
4169fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4170fb4ed7aaSRichard Henderson     DisasCompare cmp;
4171fb4ed7aaSRichard Henderson 
4172fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4173fb4ed7aaSRichard Henderson         return false;
4174fb4ed7aaSRichard Henderson     }
4175fb4ed7aaSRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
4176fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4177fb4ed7aaSRichard Henderson }
4178fb4ed7aaSRichard Henderson 
417986b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
418086b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
418186b82fe0SRichard Henderson {
418286b82fe0SRichard Henderson     TCGv src1, sum;
418386b82fe0SRichard Henderson 
418486b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
418586b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
418686b82fe0SRichard Henderson         return false;
418786b82fe0SRichard Henderson     }
418886b82fe0SRichard Henderson 
418986b82fe0SRichard Henderson     /*
419086b82fe0SRichard Henderson      * Always load the sum into a new temporary.
419186b82fe0SRichard Henderson      * This is required to capture the value across a window change,
419286b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
419386b82fe0SRichard Henderson      */
419486b82fe0SRichard Henderson     sum = tcg_temp_new();
419586b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
419686b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
419786b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
419886b82fe0SRichard Henderson     } else {
419986b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
420086b82fe0SRichard Henderson     }
420186b82fe0SRichard Henderson     return func(dc, a->rd, sum);
420286b82fe0SRichard Henderson }
420386b82fe0SRichard Henderson 
420486b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
420586b82fe0SRichard Henderson {
420686b82fe0SRichard Henderson     /*
420786b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
420886b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
420986b82fe0SRichard Henderson      */
421086b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
421186b82fe0SRichard Henderson 
421286b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
421386b82fe0SRichard Henderson 
421486b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
421586b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
421686b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
421786b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
421886b82fe0SRichard Henderson 
421986b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
422086b82fe0SRichard Henderson     return true;
422186b82fe0SRichard Henderson }
422286b82fe0SRichard Henderson 
422386b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
422486b82fe0SRichard Henderson 
422586b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
422686b82fe0SRichard Henderson {
422786b82fe0SRichard Henderson     if (!supervisor(dc)) {
422886b82fe0SRichard Henderson         return raise_priv(dc);
422986b82fe0SRichard Henderson     }
423086b82fe0SRichard Henderson 
423186b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
423286b82fe0SRichard Henderson 
423386b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
423486b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
423586b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
423686b82fe0SRichard Henderson 
423786b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
423886b82fe0SRichard Henderson     return true;
423986b82fe0SRichard Henderson }
424086b82fe0SRichard Henderson 
424186b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
424286b82fe0SRichard Henderson 
424386b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
424486b82fe0SRichard Henderson {
424586b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
424686b82fe0SRichard Henderson 
424786b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
424886b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
424986b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
425086b82fe0SRichard Henderson 
425186b82fe0SRichard Henderson     gen_helper_restore(tcg_env);
425286b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
425386b82fe0SRichard Henderson     return true;
425486b82fe0SRichard Henderson }
425586b82fe0SRichard Henderson 
425686b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
425786b82fe0SRichard Henderson 
4258d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4259d3825800SRichard Henderson {
4260d3825800SRichard Henderson     gen_helper_save(tcg_env);
4261d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4262d3825800SRichard Henderson     return advance_pc(dc);
4263d3825800SRichard Henderson }
4264d3825800SRichard Henderson 
4265d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4266d3825800SRichard Henderson 
4267d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4268d3825800SRichard Henderson {
4269d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4270d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4271d3825800SRichard Henderson     return advance_pc(dc);
4272d3825800SRichard Henderson }
4273d3825800SRichard Henderson 
4274d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4275d3825800SRichard Henderson 
42768f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
42778f75b8a4SRichard Henderson {
42788f75b8a4SRichard Henderson     if (!supervisor(dc)) {
42798f75b8a4SRichard Henderson         return raise_priv(dc);
42808f75b8a4SRichard Henderson     }
42818f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
42828f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
42838f75b8a4SRichard Henderson     translator_io_start(&dc->base);
42848f75b8a4SRichard Henderson     if (done) {
42858f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
42868f75b8a4SRichard Henderson     } else {
42878f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
42888f75b8a4SRichard Henderson     }
42898f75b8a4SRichard Henderson     return true;
42908f75b8a4SRichard Henderson }
42918f75b8a4SRichard Henderson 
42928f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
42938f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
42948f75b8a4SRichard Henderson 
42950880d20bSRichard Henderson /*
42960880d20bSRichard Henderson  * Major opcode 11 -- load and store instructions
42970880d20bSRichard Henderson  */
42980880d20bSRichard Henderson 
42990880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm)
43000880d20bSRichard Henderson {
43010880d20bSRichard Henderson     TCGv addr, tmp = NULL;
43020880d20bSRichard Henderson 
43030880d20bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
43040880d20bSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
43050880d20bSRichard Henderson         return NULL;
43060880d20bSRichard Henderson     }
43070880d20bSRichard Henderson 
43080880d20bSRichard Henderson     addr = gen_load_gpr(dc, rs1);
43090880d20bSRichard Henderson     if (rs2_or_imm) {
43100880d20bSRichard Henderson         tmp = tcg_temp_new();
43110880d20bSRichard Henderson         if (imm) {
43120880d20bSRichard Henderson             tcg_gen_addi_tl(tmp, addr, rs2_or_imm);
43130880d20bSRichard Henderson         } else {
43140880d20bSRichard Henderson             tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]);
43150880d20bSRichard Henderson         }
43160880d20bSRichard Henderson         addr = tmp;
43170880d20bSRichard Henderson     }
43180880d20bSRichard Henderson     if (AM_CHECK(dc)) {
43190880d20bSRichard Henderson         if (!tmp) {
43200880d20bSRichard Henderson             tmp = tcg_temp_new();
43210880d20bSRichard Henderson         }
43220880d20bSRichard Henderson         tcg_gen_ext32u_tl(tmp, addr);
43230880d20bSRichard Henderson         addr = tmp;
43240880d20bSRichard Henderson     }
43250880d20bSRichard Henderson     return addr;
43260880d20bSRichard Henderson }
43270880d20bSRichard Henderson 
43280880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
43290880d20bSRichard Henderson {
43300880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43310880d20bSRichard Henderson     DisasASI da;
43320880d20bSRichard Henderson 
43330880d20bSRichard Henderson     if (addr == NULL) {
43340880d20bSRichard Henderson         return false;
43350880d20bSRichard Henderson     }
43360880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
43370880d20bSRichard Henderson 
43380880d20bSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
433942071fc1SRichard Henderson     gen_ld_asi(dc, &da, reg, addr);
43400880d20bSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
43410880d20bSRichard Henderson     return advance_pc(dc);
43420880d20bSRichard Henderson }
43430880d20bSRichard Henderson 
43440880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL)
43450880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB)
43460880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW)
43470880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB)
43480880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW)
43490880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL)
43500880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ)
43510880d20bSRichard Henderson 
43520880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
43530880d20bSRichard Henderson {
43540880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43550880d20bSRichard Henderson     DisasASI da;
43560880d20bSRichard Henderson 
43570880d20bSRichard Henderson     if (addr == NULL) {
43580880d20bSRichard Henderson         return false;
43590880d20bSRichard Henderson     }
43600880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
43610880d20bSRichard Henderson 
43620880d20bSRichard Henderson     reg = gen_load_gpr(dc, a->rd);
436342071fc1SRichard Henderson     gen_st_asi(dc, &da, reg, addr);
43640880d20bSRichard Henderson     return advance_pc(dc);
43650880d20bSRichard Henderson }
43660880d20bSRichard Henderson 
43670880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL)
43680880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB)
43690880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW)
43700880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ)
43710880d20bSRichard Henderson 
43720880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a)
43730880d20bSRichard Henderson {
43740880d20bSRichard Henderson     TCGv addr;
43750880d20bSRichard Henderson     DisasASI da;
43760880d20bSRichard Henderson 
43770880d20bSRichard Henderson     if (a->rd & 1) {
43780880d20bSRichard Henderson         return false;
43790880d20bSRichard Henderson     }
43800880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43810880d20bSRichard Henderson     if (addr == NULL) {
43820880d20bSRichard Henderson         return false;
43830880d20bSRichard Henderson     }
43840880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
438542071fc1SRichard Henderson     gen_ldda_asi(dc, &da, addr, a->rd);
43860880d20bSRichard Henderson     return advance_pc(dc);
43870880d20bSRichard Henderson }
43880880d20bSRichard Henderson 
43890880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a)
43900880d20bSRichard Henderson {
43910880d20bSRichard Henderson     TCGv addr;
43920880d20bSRichard Henderson     DisasASI da;
43930880d20bSRichard Henderson 
43940880d20bSRichard Henderson     if (a->rd & 1) {
43950880d20bSRichard Henderson         return false;
43960880d20bSRichard Henderson     }
43970880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43980880d20bSRichard Henderson     if (addr == NULL) {
43990880d20bSRichard Henderson         return false;
44000880d20bSRichard Henderson     }
44010880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
440242071fc1SRichard Henderson     gen_stda_asi(dc, &da, addr, a->rd);
44030880d20bSRichard Henderson     return advance_pc(dc);
44040880d20bSRichard Henderson }
44050880d20bSRichard Henderson 
4406cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a)
4407cf07cd1eSRichard Henderson {
4408cf07cd1eSRichard Henderson     TCGv addr, reg;
4409cf07cd1eSRichard Henderson     DisasASI da;
4410cf07cd1eSRichard Henderson 
4411cf07cd1eSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4412cf07cd1eSRichard Henderson     if (addr == NULL) {
4413cf07cd1eSRichard Henderson         return false;
4414cf07cd1eSRichard Henderson     }
4415cf07cd1eSRichard Henderson     da = resolve_asi(dc, a->asi, MO_UB);
4416cf07cd1eSRichard Henderson 
4417cf07cd1eSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
4418cf07cd1eSRichard Henderson     gen_ldstub_asi(dc, &da, reg, addr);
4419cf07cd1eSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
4420cf07cd1eSRichard Henderson     return advance_pc(dc);
4421cf07cd1eSRichard Henderson }
4422cf07cd1eSRichard Henderson 
4423dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a)
4424dca544b9SRichard Henderson {
4425dca544b9SRichard Henderson     TCGv addr, dst, src;
4426dca544b9SRichard Henderson     DisasASI da;
4427dca544b9SRichard Henderson 
4428dca544b9SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4429dca544b9SRichard Henderson     if (addr == NULL) {
4430dca544b9SRichard Henderson         return false;
4431dca544b9SRichard Henderson     }
4432dca544b9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUL);
4433dca544b9SRichard Henderson 
4434dca544b9SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4435dca544b9SRichard Henderson     src = gen_load_gpr(dc, a->rd);
4436dca544b9SRichard Henderson     gen_swap_asi(dc, &da, dst, src, addr);
4437dca544b9SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4438dca544b9SRichard Henderson     return advance_pc(dc);
4439dca544b9SRichard Henderson }
4440dca544b9SRichard Henderson 
4441d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
4442d0a11d25SRichard Henderson {
4443d0a11d25SRichard Henderson     TCGv addr, o, n, c;
4444d0a11d25SRichard Henderson     DisasASI da;
4445d0a11d25SRichard Henderson 
4446d0a11d25SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, true, 0);
4447d0a11d25SRichard Henderson     if (addr == NULL) {
4448d0a11d25SRichard Henderson         return false;
4449d0a11d25SRichard Henderson     }
4450d0a11d25SRichard Henderson     da = resolve_asi(dc, a->asi, mop);
4451d0a11d25SRichard Henderson 
4452d0a11d25SRichard Henderson     o = gen_dest_gpr(dc, a->rd);
4453d0a11d25SRichard Henderson     n = gen_load_gpr(dc, a->rd);
4454d0a11d25SRichard Henderson     c = gen_load_gpr(dc, a->rs2_or_imm);
4455d0a11d25SRichard Henderson     gen_cas_asi(dc, &da, o, n, c, addr);
4456d0a11d25SRichard Henderson     gen_store_gpr(dc, a->rd, o);
4457d0a11d25SRichard Henderson     return advance_pc(dc);
4458d0a11d25SRichard Henderson }
4459d0a11d25SRichard Henderson 
4460d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL)
4461d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ)
4462d0a11d25SRichard Henderson 
446306c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
446406c060d9SRichard Henderson {
446506c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
446606c060d9SRichard Henderson     DisasASI da;
446706c060d9SRichard Henderson 
446806c060d9SRichard Henderson     if (addr == NULL) {
446906c060d9SRichard Henderson         return false;
447006c060d9SRichard Henderson     }
447106c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
447206c060d9SRichard Henderson         return true;
447306c060d9SRichard Henderson     }
447406c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
447506c060d9SRichard Henderson         return true;
447606c060d9SRichard Henderson     }
447706c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4478287b1152SRichard Henderson     gen_ldf_asi(dc, &da, sz, addr, a->rd);
447906c060d9SRichard Henderson     gen_update_fprs_dirty(dc, a->rd);
448006c060d9SRichard Henderson     return advance_pc(dc);
448106c060d9SRichard Henderson }
448206c060d9SRichard Henderson 
448306c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32)
448406c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64)
448506c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128)
448606c060d9SRichard Henderson 
4487287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32)
4488287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64)
4489287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128)
4490287b1152SRichard Henderson 
449106c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
449206c060d9SRichard Henderson {
449306c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
449406c060d9SRichard Henderson     DisasASI da;
449506c060d9SRichard Henderson 
449606c060d9SRichard Henderson     if (addr == NULL) {
449706c060d9SRichard Henderson         return false;
449806c060d9SRichard Henderson     }
449906c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
450006c060d9SRichard Henderson         return true;
450106c060d9SRichard Henderson     }
450206c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
450306c060d9SRichard Henderson         return true;
450406c060d9SRichard Henderson     }
450506c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4506287b1152SRichard Henderson     gen_stf_asi(dc, &da, sz, addr, a->rd);
450706c060d9SRichard Henderson     return advance_pc(dc);
450806c060d9SRichard Henderson }
450906c060d9SRichard Henderson 
451006c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32)
451106c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64)
451206c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128)
451306c060d9SRichard Henderson 
4514287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32)
4515287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64)
4516287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128)
4517287b1152SRichard Henderson 
451806c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a)
451906c060d9SRichard Henderson {
452006c060d9SRichard Henderson     if (!avail_32(dc)) {
452106c060d9SRichard Henderson         return false;
452206c060d9SRichard Henderson     }
452306c060d9SRichard Henderson     if (!supervisor(dc)) {
452406c060d9SRichard Henderson         return raise_priv(dc);
452506c060d9SRichard Henderson     }
452606c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
452706c060d9SRichard Henderson         return true;
452806c060d9SRichard Henderson     }
452906c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
453006c060d9SRichard Henderson     return true;
453106c060d9SRichard Henderson }
453206c060d9SRichard Henderson 
4533da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop,
4534da681406SRichard Henderson                      target_ulong new_mask, target_ulong old_mask)
45353d3c0673SRichard Henderson {
4536da681406SRichard Henderson     TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45373d3c0673SRichard Henderson     if (addr == NULL) {
45383d3c0673SRichard Henderson         return false;
45393d3c0673SRichard Henderson     }
45403d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45413d3c0673SRichard Henderson         return true;
45423d3c0673SRichard Henderson     }
4543da681406SRichard Henderson     tmp = tcg_temp_new();
4544da681406SRichard Henderson     tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN);
4545da681406SRichard Henderson     tcg_gen_andi_tl(tmp, tmp, new_mask);
4546da681406SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask);
4547da681406SRichard Henderson     tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp);
4548da681406SRichard Henderson     gen_helper_set_fsr(tcg_env, cpu_fsr);
45493d3c0673SRichard Henderson     return advance_pc(dc);
45503d3c0673SRichard Henderson }
45513d3c0673SRichard Henderson 
4552da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK)
4553da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK)
45543d3c0673SRichard Henderson 
45553d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop)
45563d3c0673SRichard Henderson {
45573d3c0673SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45583d3c0673SRichard Henderson     if (addr == NULL) {
45593d3c0673SRichard Henderson         return false;
45603d3c0673SRichard Henderson     }
45613d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45623d3c0673SRichard Henderson         return true;
45633d3c0673SRichard Henderson     }
45643d3c0673SRichard Henderson     tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN);
45653d3c0673SRichard Henderson     return advance_pc(dc);
45663d3c0673SRichard Henderson }
45673d3c0673SRichard Henderson 
45683d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL)
45693d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ)
45703d3c0673SRichard Henderson 
4571baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a,
4572baf3dbf2SRichard Henderson                   void (*func)(TCGv_i32, TCGv_i32))
4573baf3dbf2SRichard Henderson {
4574baf3dbf2SRichard Henderson     TCGv_i32 tmp;
4575baf3dbf2SRichard Henderson 
4576baf3dbf2SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4577baf3dbf2SRichard Henderson         return true;
4578baf3dbf2SRichard Henderson     }
4579baf3dbf2SRichard Henderson 
4580baf3dbf2SRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4581baf3dbf2SRichard Henderson     func(tmp, tmp);
4582baf3dbf2SRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4583baf3dbf2SRichard Henderson     return advance_pc(dc);
4584baf3dbf2SRichard Henderson }
4585baf3dbf2SRichard Henderson 
4586baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs)
4587baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs)
4588baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss)
4589baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32)
4590baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32)
4591baf3dbf2SRichard Henderson 
4592119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a,
4593119cb94fSRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
4594119cb94fSRichard Henderson {
4595119cb94fSRichard Henderson     TCGv_i32 tmp;
4596119cb94fSRichard Henderson 
4597119cb94fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4598119cb94fSRichard Henderson         return true;
4599119cb94fSRichard Henderson     }
4600119cb94fSRichard Henderson 
4601119cb94fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4602119cb94fSRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4603119cb94fSRichard Henderson     func(tmp, tcg_env, tmp);
4604119cb94fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4605119cb94fSRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4606119cb94fSRichard Henderson     return advance_pc(dc);
4607119cb94fSRichard Henderson }
4608119cb94fSRichard Henderson 
4609119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts)
4610119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos)
4611119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi)
4612119cb94fSRichard Henderson 
46138c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a,
46148c94bcd8SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
46158c94bcd8SRichard Henderson {
46168c94bcd8SRichard Henderson     TCGv_i32 dst;
46178c94bcd8SRichard Henderson     TCGv_i64 src;
46188c94bcd8SRichard Henderson 
46198c94bcd8SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46208c94bcd8SRichard Henderson         return true;
46218c94bcd8SRichard Henderson     }
46228c94bcd8SRichard Henderson 
46238c94bcd8SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
46248c94bcd8SRichard Henderson     dst = gen_dest_fpr_F(dc);
46258c94bcd8SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
46268c94bcd8SRichard Henderson     func(dst, tcg_env, src);
46278c94bcd8SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
46288c94bcd8SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
46298c94bcd8SRichard Henderson     return advance_pc(dc);
46308c94bcd8SRichard Henderson }
46318c94bcd8SRichard Henderson 
46328c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos)
46338c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi)
46348c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos)
46358c94bcd8SRichard Henderson 
4636c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a,
4637c6d83e4fSRichard Henderson                   void (*func)(TCGv_i64, TCGv_i64))
4638c6d83e4fSRichard Henderson {
4639c6d83e4fSRichard Henderson     TCGv_i64 dst, src;
4640c6d83e4fSRichard Henderson 
4641c6d83e4fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4642c6d83e4fSRichard Henderson         return true;
4643c6d83e4fSRichard Henderson     }
4644c6d83e4fSRichard Henderson 
4645c6d83e4fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4646c6d83e4fSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4647c6d83e4fSRichard Henderson     func(dst, src);
4648c6d83e4fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4649c6d83e4fSRichard Henderson     return advance_pc(dc);
4650c6d83e4fSRichard Henderson }
4651c6d83e4fSRichard Henderson 
4652c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd)
4653c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd)
4654c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd)
4655c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64)
4656c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64)
4657c6d83e4fSRichard Henderson 
46588aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a,
46598aa418b3SRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
46608aa418b3SRichard Henderson {
46618aa418b3SRichard Henderson     TCGv_i64 dst, src;
46628aa418b3SRichard Henderson 
46638aa418b3SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46648aa418b3SRichard Henderson         return true;
46658aa418b3SRichard Henderson     }
46668aa418b3SRichard Henderson 
46678aa418b3SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
46688aa418b3SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
46698aa418b3SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
46708aa418b3SRichard Henderson     func(dst, tcg_env, src);
46718aa418b3SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
46728aa418b3SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
46738aa418b3SRichard Henderson     return advance_pc(dc);
46748aa418b3SRichard Henderson }
46758aa418b3SRichard Henderson 
46768aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd)
46778aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod)
46788aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox)
46798aa418b3SRichard Henderson 
4680199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a,
4681199d43efSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
4682199d43efSRichard Henderson {
4683199d43efSRichard Henderson     TCGv_i64 dst;
4684199d43efSRichard Henderson     TCGv_i32 src;
4685199d43efSRichard Henderson 
4686199d43efSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4687199d43efSRichard Henderson         return true;
4688199d43efSRichard Henderson     }
4689199d43efSRichard Henderson 
4690199d43efSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4691199d43efSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4692199d43efSRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
4693199d43efSRichard Henderson     func(dst, tcg_env, src);
4694199d43efSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4695199d43efSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4696199d43efSRichard Henderson     return advance_pc(dc);
4697199d43efSRichard Henderson }
4698199d43efSRichard Henderson 
4699199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod)
4700199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod)
4701199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox)
4702199d43efSRichard Henderson 
4703f4e18df5SRichard Henderson static bool trans_FMOVq(DisasContext *dc, arg_FMOVq *a)
4704f4e18df5SRichard Henderson {
4705f4e18df5SRichard Henderson     int rd, rs;
4706f4e18df5SRichard Henderson 
4707f4e18df5SRichard Henderson     if (!avail_64(dc)) {
4708f4e18df5SRichard Henderson         return false;
4709f4e18df5SRichard Henderson     }
4710f4e18df5SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4711f4e18df5SRichard Henderson         return true;
4712f4e18df5SRichard Henderson     }
4713f4e18df5SRichard Henderson     if (gen_trap_float128(dc)) {
4714f4e18df5SRichard Henderson         return true;
4715f4e18df5SRichard Henderson     }
4716f4e18df5SRichard Henderson 
4717f4e18df5SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4718f4e18df5SRichard Henderson     rd = QFPREG(a->rd);
4719f4e18df5SRichard Henderson     rs = QFPREG(a->rs);
4720f4e18df5SRichard Henderson     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
4721f4e18df5SRichard Henderson     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
4722f4e18df5SRichard Henderson     gen_update_fprs_dirty(dc, rd);
4723f4e18df5SRichard Henderson     return advance_pc(dc);
4724f4e18df5SRichard Henderson }
4725f4e18df5SRichard Henderson 
4726f4e18df5SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a,
4727f4e18df5SRichard Henderson                   void (*func)(TCGv_env))
4728f4e18df5SRichard Henderson {
4729f4e18df5SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4730f4e18df5SRichard Henderson         return true;
4731f4e18df5SRichard Henderson     }
4732f4e18df5SRichard Henderson     if (gen_trap_float128(dc)) {
4733f4e18df5SRichard Henderson         return true;
4734f4e18df5SRichard Henderson     }
4735f4e18df5SRichard Henderson 
4736f4e18df5SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4737f4e18df5SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4738f4e18df5SRichard Henderson     func(tcg_env);
4739f4e18df5SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4740f4e18df5SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4741f4e18df5SRichard Henderson     return advance_pc(dc);
4742f4e18df5SRichard Henderson }
4743f4e18df5SRichard Henderson 
4744f4e18df5SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_helper_fnegq)
4745f4e18df5SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_helper_fabsq)
4746f4e18df5SRichard Henderson 
4747c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a,
4748c995216bSRichard Henderson                        void (*func)(TCGv_env))
4749c995216bSRichard Henderson {
4750c995216bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4751c995216bSRichard Henderson         return true;
4752c995216bSRichard Henderson     }
4753c995216bSRichard Henderson     if (gen_trap_float128(dc)) {
4754c995216bSRichard Henderson         return true;
4755c995216bSRichard Henderson     }
4756c995216bSRichard Henderson 
4757c995216bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4758c995216bSRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4759c995216bSRichard Henderson     func(tcg_env);
4760c995216bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4761c995216bSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4762c995216bSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4763c995216bSRichard Henderson     return advance_pc(dc);
4764c995216bSRichard Henderson }
4765c995216bSRichard Henderson 
4766c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq)
4767c995216bSRichard Henderson 
4768bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a,
4769bd9c5c42SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env))
4770bd9c5c42SRichard Henderson {
4771bd9c5c42SRichard Henderson     TCGv_i32 dst;
4772bd9c5c42SRichard Henderson 
4773bd9c5c42SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4774bd9c5c42SRichard Henderson         return true;
4775bd9c5c42SRichard Henderson     }
4776bd9c5c42SRichard Henderson     if (gen_trap_float128(dc)) {
4777bd9c5c42SRichard Henderson         return true;
4778bd9c5c42SRichard Henderson     }
4779bd9c5c42SRichard Henderson 
4780bd9c5c42SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4781bd9c5c42SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4782bd9c5c42SRichard Henderson     dst = gen_dest_fpr_F(dc);
4783bd9c5c42SRichard Henderson     func(dst, tcg_env);
4784bd9c5c42SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4785bd9c5c42SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
4786bd9c5c42SRichard Henderson     return advance_pc(dc);
4787bd9c5c42SRichard Henderson }
4788bd9c5c42SRichard Henderson 
4789bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos)
4790bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi)
4791bd9c5c42SRichard Henderson 
47921617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a,
47931617586fSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env))
47941617586fSRichard Henderson {
47951617586fSRichard Henderson     TCGv_i64 dst;
47961617586fSRichard Henderson 
47971617586fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47981617586fSRichard Henderson         return true;
47991617586fSRichard Henderson     }
48001617586fSRichard Henderson     if (gen_trap_float128(dc)) {
48011617586fSRichard Henderson         return true;
48021617586fSRichard Henderson     }
48031617586fSRichard Henderson 
48041617586fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
48051617586fSRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
48061617586fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
48071617586fSRichard Henderson     func(dst, tcg_env);
48081617586fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
48091617586fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
48101617586fSRichard Henderson     return advance_pc(dc);
48111617586fSRichard Henderson }
48121617586fSRichard Henderson 
48131617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod)
48141617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox)
48151617586fSRichard Henderson 
481613ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a,
481713ebcc77SRichard Henderson                       void (*func)(TCGv_env, TCGv_i32))
481813ebcc77SRichard Henderson {
481913ebcc77SRichard Henderson     TCGv_i32 src;
482013ebcc77SRichard Henderson 
482113ebcc77SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
482213ebcc77SRichard Henderson         return true;
482313ebcc77SRichard Henderson     }
482413ebcc77SRichard Henderson     if (gen_trap_float128(dc)) {
482513ebcc77SRichard Henderson         return true;
482613ebcc77SRichard Henderson     }
482713ebcc77SRichard Henderson 
482813ebcc77SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
482913ebcc77SRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
483013ebcc77SRichard Henderson     func(tcg_env, src);
483113ebcc77SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
483213ebcc77SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
483313ebcc77SRichard Henderson     return advance_pc(dc);
483413ebcc77SRichard Henderson }
483513ebcc77SRichard Henderson 
483613ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq)
483713ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq)
483813ebcc77SRichard Henderson 
48397b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a,
48407b8e3e1aSRichard Henderson                       void (*func)(TCGv_env, TCGv_i64))
48417b8e3e1aSRichard Henderson {
48427b8e3e1aSRichard Henderson     TCGv_i64 src;
48437b8e3e1aSRichard Henderson 
48447b8e3e1aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
48457b8e3e1aSRichard Henderson         return true;
48467b8e3e1aSRichard Henderson     }
48477b8e3e1aSRichard Henderson     if (gen_trap_float128(dc)) {
48487b8e3e1aSRichard Henderson         return true;
48497b8e3e1aSRichard Henderson     }
48507b8e3e1aSRichard Henderson 
48517b8e3e1aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
48527b8e3e1aSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
48537b8e3e1aSRichard Henderson     func(tcg_env, src);
48547b8e3e1aSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
48557b8e3e1aSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
48567b8e3e1aSRichard Henderson     return advance_pc(dc);
48577b8e3e1aSRichard Henderson }
48587b8e3e1aSRichard Henderson 
48597b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq)
48607b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq)
48617b8e3e1aSRichard Henderson 
48627f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a,
48637f10b52fSRichard Henderson                    void (*func)(TCGv_i32, TCGv_i32, TCGv_i32))
48647f10b52fSRichard Henderson {
48657f10b52fSRichard Henderson     TCGv_i32 src1, src2;
48667f10b52fSRichard Henderson 
48677f10b52fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
48687f10b52fSRichard Henderson         return true;
48697f10b52fSRichard Henderson     }
48707f10b52fSRichard Henderson 
48717f10b52fSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
48727f10b52fSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
48737f10b52fSRichard Henderson     func(src1, src1, src2);
48747f10b52fSRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
48757f10b52fSRichard Henderson     return advance_pc(dc);
48767f10b52fSRichard Henderson }
48777f10b52fSRichard Henderson 
48787f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32)
48797f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32)
48807f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32)
48817f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32)
48827f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32)
48837f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32)
48847f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32)
48857f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32)
48867f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32)
48877f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32)
48887f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32)
48897f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32)
48907f10b52fSRichard Henderson 
4891c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a,
4892c1514961SRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
4893c1514961SRichard Henderson {
4894c1514961SRichard Henderson     TCGv_i32 src1, src2;
4895c1514961SRichard Henderson 
4896c1514961SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4897c1514961SRichard Henderson         return true;
4898c1514961SRichard Henderson     }
4899c1514961SRichard Henderson 
4900c1514961SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4901c1514961SRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4902c1514961SRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4903c1514961SRichard Henderson     func(src1, tcg_env, src1, src2);
4904c1514961SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4905c1514961SRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
4906c1514961SRichard Henderson     return advance_pc(dc);
4907c1514961SRichard Henderson }
4908c1514961SRichard Henderson 
4909c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds)
4910c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs)
4911c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls)
4912c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs)
4913c1514961SRichard Henderson 
4914e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
4915e06c9f83SRichard Henderson                    void (*func)(TCGv_i64, TCGv_i64, TCGv_i64))
4916e06c9f83SRichard Henderson {
4917e06c9f83SRichard Henderson     TCGv_i64 dst, src1, src2;
4918e06c9f83SRichard Henderson 
4919e06c9f83SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4920e06c9f83SRichard Henderson         return true;
4921e06c9f83SRichard Henderson     }
4922e06c9f83SRichard Henderson 
4923e06c9f83SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4924e06c9f83SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4925e06c9f83SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4926e06c9f83SRichard Henderson     func(dst, src1, src2);
4927e06c9f83SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4928e06c9f83SRichard Henderson     return advance_pc(dc);
4929e06c9f83SRichard Henderson }
4930e06c9f83SRichard Henderson 
4931e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16)
4932e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au)
4933e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al)
4934e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16)
4935e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16)
4936e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16)
4937e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16)
4938e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge)
4939e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand)
4940e06c9f83SRichard Henderson 
4941e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64)
4942e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64)
4943e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64)
4944e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64)
4945e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64)
4946e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64)
4947e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64)
4948e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64)
4949e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64)
4950e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64)
4951e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64)
4952e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64)
4953e06c9f83SRichard Henderson 
49544b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32)
49554b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata)
49564b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle)
49574b6edc0aSRichard Henderson 
4958*e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a,
4959*e2fa6bd1SRichard Henderson                    void (*func)(TCGv, TCGv_i64, TCGv_i64))
4960*e2fa6bd1SRichard Henderson {
4961*e2fa6bd1SRichard Henderson     TCGv_i64 src1, src2;
4962*e2fa6bd1SRichard Henderson     TCGv dst;
4963*e2fa6bd1SRichard Henderson 
4964*e2fa6bd1SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4965*e2fa6bd1SRichard Henderson         return true;
4966*e2fa6bd1SRichard Henderson     }
4967*e2fa6bd1SRichard Henderson 
4968*e2fa6bd1SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4969*e2fa6bd1SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4970*e2fa6bd1SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4971*e2fa6bd1SRichard Henderson     func(dst, src1, src2);
4972*e2fa6bd1SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4973*e2fa6bd1SRichard Henderson     return advance_pc(dc);
4974*e2fa6bd1SRichard Henderson }
4975*e2fa6bd1SRichard Henderson 
4976*e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16)
4977*e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16)
4978*e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16)
4979*e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16)
4980*e2fa6bd1SRichard Henderson 
4981*e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32)
4982*e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32)
4983*e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32)
4984*e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32)
4985*e2fa6bd1SRichard Henderson 
4986f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a,
4987f2a59b0aSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
4988f2a59b0aSRichard Henderson {
4989f2a59b0aSRichard Henderson     TCGv_i64 dst, src1, src2;
4990f2a59b0aSRichard Henderson 
4991f2a59b0aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4992f2a59b0aSRichard Henderson         return true;
4993f2a59b0aSRichard Henderson     }
4994f2a59b0aSRichard Henderson 
4995f2a59b0aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4996f2a59b0aSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4997f2a59b0aSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4998f2a59b0aSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4999f2a59b0aSRichard Henderson     func(dst, tcg_env, src1, src2);
5000f2a59b0aSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
5001f2a59b0aSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
5002f2a59b0aSRichard Henderson     return advance_pc(dc);
5003f2a59b0aSRichard Henderson }
5004f2a59b0aSRichard Henderson 
5005f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd)
5006f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd)
5007f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld)
5008f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd)
5009f2a59b0aSRichard Henderson 
5010ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a)
5011ff4c711bSRichard Henderson {
5012ff4c711bSRichard Henderson     TCGv_i64 dst;
5013ff4c711bSRichard Henderson     TCGv_i32 src1, src2;
5014ff4c711bSRichard Henderson 
5015ff4c711bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5016ff4c711bSRichard Henderson         return true;
5017ff4c711bSRichard Henderson     }
5018ff4c711bSRichard Henderson     if (!(dc->def->features & CPU_FEATURE_FSMULD)) {
5019ff4c711bSRichard Henderson         return raise_unimpfpop(dc);
5020ff4c711bSRichard Henderson     }
5021ff4c711bSRichard Henderson 
5022ff4c711bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5023ff4c711bSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
5024ff4c711bSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
5025ff4c711bSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
5026ff4c711bSRichard Henderson     gen_helper_fsmuld(dst, tcg_env, src1, src2);
5027ff4c711bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
5028ff4c711bSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
5029ff4c711bSRichard Henderson     return advance_pc(dc);
5030ff4c711bSRichard Henderson }
5031ff4c711bSRichard Henderson 
5032afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a,
5033afb04344SRichard Henderson                     void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
5034afb04344SRichard Henderson {
5035afb04344SRichard Henderson     TCGv_i64 dst, src0, src1, src2;
5036afb04344SRichard Henderson 
5037afb04344SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5038afb04344SRichard Henderson         return true;
5039afb04344SRichard Henderson     }
5040afb04344SRichard Henderson 
5041afb04344SRichard Henderson     dst  = gen_dest_fpr_D(dc, a->rd);
5042afb04344SRichard Henderson     src0 = gen_load_fpr_D(dc, a->rd);
5043afb04344SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
5044afb04344SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
5045afb04344SRichard Henderson     func(dst, src0, src1, src2);
5046afb04344SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
5047afb04344SRichard Henderson     return advance_pc(dc);
5048afb04344SRichard Henderson }
5049afb04344SRichard Henderson 
5050afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist)
5051afb04344SRichard Henderson 
5052a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a,
5053a4056239SRichard Henderson                        void (*func)(TCGv_env))
5054a4056239SRichard Henderson {
5055a4056239SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5056a4056239SRichard Henderson         return true;
5057a4056239SRichard Henderson     }
5058a4056239SRichard Henderson     if (gen_trap_float128(dc)) {
5059a4056239SRichard Henderson         return true;
5060a4056239SRichard Henderson     }
5061a4056239SRichard Henderson 
5062a4056239SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5063a4056239SRichard Henderson     gen_op_load_fpr_QT0(QFPREG(a->rs1));
5064a4056239SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs2));
5065a4056239SRichard Henderson     func(tcg_env);
5066a4056239SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
5067a4056239SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
5068a4056239SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
5069a4056239SRichard Henderson     return advance_pc(dc);
5070a4056239SRichard Henderson }
5071a4056239SRichard Henderson 
5072a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq)
5073a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq)
5074a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq)
5075a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq)
5076a4056239SRichard Henderson 
50775e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a)
50785e3b17bbSRichard Henderson {
50795e3b17bbSRichard Henderson     TCGv_i64 src1, src2;
50805e3b17bbSRichard Henderson 
50815e3b17bbSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
50825e3b17bbSRichard Henderson         return true;
50835e3b17bbSRichard Henderson     }
50845e3b17bbSRichard Henderson     if (gen_trap_float128(dc)) {
50855e3b17bbSRichard Henderson         return true;
50865e3b17bbSRichard Henderson     }
50875e3b17bbSRichard Henderson 
50885e3b17bbSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
50895e3b17bbSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
50905e3b17bbSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
50915e3b17bbSRichard Henderson     gen_helper_fdmulq(tcg_env, src1, src2);
50925e3b17bbSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
50935e3b17bbSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
50945e3b17bbSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
50955e3b17bbSRichard Henderson     return advance_pc(dc);
50965e3b17bbSRichard Henderson }
50975e3b17bbSRichard Henderson 
5098f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128,
5099f7ec8155SRichard Henderson                      void (*func)(DisasContext *, DisasCompare *, int, int))
5100f7ec8155SRichard Henderson {
5101f7ec8155SRichard Henderson     DisasCompare cmp;
5102f7ec8155SRichard Henderson 
5103f7ec8155SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5104f7ec8155SRichard Henderson         return true;
5105f7ec8155SRichard Henderson     }
5106f7ec8155SRichard Henderson     if (is_128 && gen_trap_float128(dc)) {
5107f7ec8155SRichard Henderson         return true;
5108f7ec8155SRichard Henderson     }
5109f7ec8155SRichard Henderson 
5110f7ec8155SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5111f7ec8155SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
5112f7ec8155SRichard Henderson     func(dc, &cmp, a->rd, a->rs2);
5113f7ec8155SRichard Henderson     return advance_pc(dc);
5114f7ec8155SRichard Henderson }
5115f7ec8155SRichard Henderson 
5116f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs)
5117f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd)
5118f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq)
5119f7ec8155SRichard Henderson 
5120f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128,
5121f7ec8155SRichard Henderson                       void (*func)(DisasContext *, DisasCompare *, int, int))
5122f7ec8155SRichard Henderson {
5123f7ec8155SRichard Henderson     DisasCompare cmp;
5124f7ec8155SRichard Henderson 
5125f7ec8155SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5126f7ec8155SRichard Henderson         return true;
5127f7ec8155SRichard Henderson     }
5128f7ec8155SRichard Henderson     if (is_128 && gen_trap_float128(dc)) {
5129f7ec8155SRichard Henderson         return true;
5130f7ec8155SRichard Henderson     }
5131f7ec8155SRichard Henderson 
5132f7ec8155SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5133f7ec8155SRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
5134f7ec8155SRichard Henderson     func(dc, &cmp, a->rd, a->rs2);
5135f7ec8155SRichard Henderson     return advance_pc(dc);
5136f7ec8155SRichard Henderson }
5137f7ec8155SRichard Henderson 
5138f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs)
5139f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd)
5140f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq)
5141f7ec8155SRichard Henderson 
5142f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128,
5143f7ec8155SRichard Henderson                        void (*func)(DisasContext *, DisasCompare *, int, int))
5144f7ec8155SRichard Henderson {
5145f7ec8155SRichard Henderson     DisasCompare cmp;
5146f7ec8155SRichard Henderson 
5147f7ec8155SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5148f7ec8155SRichard Henderson         return true;
5149f7ec8155SRichard Henderson     }
5150f7ec8155SRichard Henderson     if (is_128 && gen_trap_float128(dc)) {
5151f7ec8155SRichard Henderson         return true;
5152f7ec8155SRichard Henderson     }
5153f7ec8155SRichard Henderson 
5154f7ec8155SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5155f7ec8155SRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
5156f7ec8155SRichard Henderson     func(dc, &cmp, a->rd, a->rs2);
5157f7ec8155SRichard Henderson     return advance_pc(dc);
5158f7ec8155SRichard Henderson }
5159f7ec8155SRichard Henderson 
5160f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs)
5161f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd)
5162f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq)
5163f7ec8155SRichard Henderson 
516440f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e)
516540f9ad21SRichard Henderson {
516640f9ad21SRichard Henderson     TCGv_i32 src1, src2;
516740f9ad21SRichard Henderson 
516840f9ad21SRichard Henderson     if (avail_32(dc) && a->cc != 0) {
516940f9ad21SRichard Henderson         return false;
517040f9ad21SRichard Henderson     }
517140f9ad21SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
517240f9ad21SRichard Henderson         return true;
517340f9ad21SRichard Henderson     }
517440f9ad21SRichard Henderson 
517540f9ad21SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
517640f9ad21SRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
517740f9ad21SRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
517840f9ad21SRichard Henderson     if (e) {
517940f9ad21SRichard Henderson         gen_op_fcmpes(a->cc, src1, src2);
518040f9ad21SRichard Henderson     } else {
518140f9ad21SRichard Henderson         gen_op_fcmps(a->cc, src1, src2);
518240f9ad21SRichard Henderson     }
518340f9ad21SRichard Henderson     return advance_pc(dc);
518440f9ad21SRichard Henderson }
518540f9ad21SRichard Henderson 
518640f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false)
518740f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true)
518840f9ad21SRichard Henderson 
518940f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e)
519040f9ad21SRichard Henderson {
519140f9ad21SRichard Henderson     TCGv_i64 src1, src2;
519240f9ad21SRichard Henderson 
519340f9ad21SRichard Henderson     if (avail_32(dc) && a->cc != 0) {
519440f9ad21SRichard Henderson         return false;
519540f9ad21SRichard Henderson     }
519640f9ad21SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
519740f9ad21SRichard Henderson         return true;
519840f9ad21SRichard Henderson     }
519940f9ad21SRichard Henderson 
520040f9ad21SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
520140f9ad21SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
520240f9ad21SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
520340f9ad21SRichard Henderson     if (e) {
520440f9ad21SRichard Henderson         gen_op_fcmped(a->cc, src1, src2);
520540f9ad21SRichard Henderson     } else {
520640f9ad21SRichard Henderson         gen_op_fcmpd(a->cc, src1, src2);
520740f9ad21SRichard Henderson     }
520840f9ad21SRichard Henderson     return advance_pc(dc);
520940f9ad21SRichard Henderson }
521040f9ad21SRichard Henderson 
521140f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false)
521240f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true)
521340f9ad21SRichard Henderson 
521440f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e)
521540f9ad21SRichard Henderson {
521640f9ad21SRichard Henderson     if (avail_32(dc) && a->cc != 0) {
521740f9ad21SRichard Henderson         return false;
521840f9ad21SRichard Henderson     }
521940f9ad21SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
522040f9ad21SRichard Henderson         return true;
522140f9ad21SRichard Henderson     }
522240f9ad21SRichard Henderson     if (gen_trap_float128(dc)) {
522340f9ad21SRichard Henderson         return true;
522440f9ad21SRichard Henderson     }
522540f9ad21SRichard Henderson 
522640f9ad21SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
522740f9ad21SRichard Henderson     gen_op_load_fpr_QT0(QFPREG(a->rs1));
522840f9ad21SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs2));
522940f9ad21SRichard Henderson     if (e) {
523040f9ad21SRichard Henderson         gen_op_fcmpeq(a->cc);
523140f9ad21SRichard Henderson     } else {
523240f9ad21SRichard Henderson         gen_op_fcmpq(a->cc);
523340f9ad21SRichard Henderson     }
523440f9ad21SRichard Henderson     return advance_pc(dc);
523540f9ad21SRichard Henderson }
523640f9ad21SRichard Henderson 
523740f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false)
523840f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true)
523940f9ad21SRichard Henderson 
5240fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
5241fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
5242fcf5ef2aSThomas Huth         goto illegal_insn;
5243fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
5244fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
5245fcf5ef2aSThomas Huth         goto nfpu_insn;
5246fcf5ef2aSThomas Huth 
5247fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
5248878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
5249fcf5ef2aSThomas Huth {
525040f9ad21SRichard Henderson     unsigned int opc = GET_FIELD(insn, 0, 1);
5251fcf5ef2aSThomas Huth 
5252fcf5ef2aSThomas Huth     switch (opc) {
52536d2a0768SRichard Henderson     case 0:
52546d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
525523ada1b1SRichard Henderson     case 1:
525623ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
5257fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
5258fcf5ef2aSThomas Huth         {
52598f75b8a4SRichard Henderson             unsigned int xop = GET_FIELD(insn, 7, 12);
5260fcf5ef2aSThomas Huth 
5261af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
5262f4e18df5SRichard Henderson                 goto illegal_insn; /* in decodetree */
5263fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
526440f9ad21SRichard Henderson                 goto illegal_insn; /* in decodetree */
5265d3c7e8adSRichard Henderson             } else if (xop == 0x36) {
5266fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5267d3c7e8adSRichard Henderson                 /* VIS */
5268*e2fa6bd1SRichard Henderson                 TCGv_i64 cpu_src1_64, cpu_dst_64;
526940f9ad21SRichard Henderson                 TCGv_i32 cpu_dst_32;
5270fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
527140f9ad21SRichard Henderson                 int rs2 = GET_FIELD(insn, 27, 31);
527240f9ad21SRichard Henderson                 int rd = GET_FIELD(insn, 2, 6);
527340f9ad21SRichard Henderson 
5274fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5275fcf5ef2aSThomas Huth                     goto jmp_insn;
5276fcf5ef2aSThomas Huth                 }
5277fcf5ef2aSThomas Huth 
5278fcf5ef2aSThomas Huth                 switch (opf) {
5279fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
5280fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
5281fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
5282fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
5283fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
5284fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
5285fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
5286fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
5287fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
5288fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
5289fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
5290fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
5291fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
5292fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
5293fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
5294fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
5295fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
5296fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
5297baf3dbf2SRichard Henderson                 case 0x067: /* VIS I fnot2s */
5298baf3dbf2SRichard Henderson                 case 0x06b: /* VIS I fnot1s */
5299baf3dbf2SRichard Henderson                 case 0x075: /* VIS I fsrc1s */
5300baf3dbf2SRichard Henderson                 case 0x079: /* VIS I fsrc2s */
5301c6d83e4fSRichard Henderson                 case 0x066: /* VIS I fnot2 */
5302c6d83e4fSRichard Henderson                 case 0x06a: /* VIS I fnot1 */
5303c6d83e4fSRichard Henderson                 case 0x074: /* VIS I fsrc1 */
5304c6d83e4fSRichard Henderson                 case 0x078: /* VIS I fsrc2 */
53057f10b52fSRichard Henderson                 case 0x051: /* VIS I fpadd16s */
53067f10b52fSRichard Henderson                 case 0x053: /* VIS I fpadd32s */
53077f10b52fSRichard Henderson                 case 0x055: /* VIS I fpsub16s */
53087f10b52fSRichard Henderson                 case 0x057: /* VIS I fpsub32s */
53097f10b52fSRichard Henderson                 case 0x063: /* VIS I fnors */
53107f10b52fSRichard Henderson                 case 0x065: /* VIS I fandnot2s */
53117f10b52fSRichard Henderson                 case 0x069: /* VIS I fandnot1s */
53127f10b52fSRichard Henderson                 case 0x06d: /* VIS I fxors */
53137f10b52fSRichard Henderson                 case 0x06f: /* VIS I fnands */
53147f10b52fSRichard Henderson                 case 0x071: /* VIS I fands */
53157f10b52fSRichard Henderson                 case 0x073: /* VIS I fxnors */
53167f10b52fSRichard Henderson                 case 0x077: /* VIS I fornot2s */
53177f10b52fSRichard Henderson                 case 0x07b: /* VIS I fornot1s */
53187f10b52fSRichard Henderson                 case 0x07d: /* VIS I fors */
5319e06c9f83SRichard Henderson                 case 0x050: /* VIS I fpadd16 */
5320e06c9f83SRichard Henderson                 case 0x052: /* VIS I fpadd32 */
5321e06c9f83SRichard Henderson                 case 0x054: /* VIS I fpsub16 */
5322e06c9f83SRichard Henderson                 case 0x056: /* VIS I fpsub32 */
5323e06c9f83SRichard Henderson                 case 0x062: /* VIS I fnor */
5324e06c9f83SRichard Henderson                 case 0x064: /* VIS I fandnot2 */
5325e06c9f83SRichard Henderson                 case 0x068: /* VIS I fandnot1 */
5326e06c9f83SRichard Henderson                 case 0x06c: /* VIS I fxor */
5327e06c9f83SRichard Henderson                 case 0x06e: /* VIS I fnand */
5328e06c9f83SRichard Henderson                 case 0x070: /* VIS I fand */
5329e06c9f83SRichard Henderson                 case 0x072: /* VIS I fxnor */
5330e06c9f83SRichard Henderson                 case 0x076: /* VIS I fornot2 */
5331e06c9f83SRichard Henderson                 case 0x07a: /* VIS I fornot1 */
5332e06c9f83SRichard Henderson                 case 0x07c: /* VIS I for */
5333e06c9f83SRichard Henderson                 case 0x031: /* VIS I fmul8x16 */
5334e06c9f83SRichard Henderson                 case 0x033: /* VIS I fmul8x16au */
5335e06c9f83SRichard Henderson                 case 0x035: /* VIS I fmul8x16al */
5336e06c9f83SRichard Henderson                 case 0x036: /* VIS I fmul8sux16 */
5337e06c9f83SRichard Henderson                 case 0x037: /* VIS I fmul8ulx16 */
5338e06c9f83SRichard Henderson                 case 0x038: /* VIS I fmuld8sux16 */
5339e06c9f83SRichard Henderson                 case 0x039: /* VIS I fmuld8ulx16 */
5340e06c9f83SRichard Henderson                 case 0x04b: /* VIS I fpmerge */
5341e06c9f83SRichard Henderson                 case 0x04d: /* VIS I fexpand */
5342afb04344SRichard Henderson                 case 0x03e: /* VIS I pdist */
53434b6edc0aSRichard Henderson                 case 0x03a: /* VIS I fpack32 */
53444b6edc0aSRichard Henderson                 case 0x048: /* VIS I faligndata */
53454b6edc0aSRichard Henderson                 case 0x04c: /* VIS II bshuffle */
5346fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
5347fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
5348fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
5349fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
5350fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
5351fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
5352fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
5353fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
5354*e2fa6bd1SRichard Henderson                     g_assert_not_reached();  /* in decodetree */
5355fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5356fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5357fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5358fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5359fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5360fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5361fcf5ef2aSThomas Huth                     break;
5362fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5363fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5364fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5365fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5366fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5367fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5368fcf5ef2aSThomas Huth                     break;
5369fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5370fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5371fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5372fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5373fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5374fcf5ef2aSThomas Huth                     break;
5375fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5376fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5377fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5378fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5379fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5380fcf5ef2aSThomas Huth                     break;
5381fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5382fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5383fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5384fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5385fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5386fcf5ef2aSThomas Huth                     break;
5387fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5388fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5389fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5390fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5391fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5392fcf5ef2aSThomas Huth                     break;
5393fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5394fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5395fcf5ef2aSThomas Huth                     // XXX
5396fcf5ef2aSThomas Huth                     goto illegal_insn;
5397fcf5ef2aSThomas Huth                 default:
5398fcf5ef2aSThomas Huth                     goto illegal_insn;
5399fcf5ef2aSThomas Huth                 }
5400fcf5ef2aSThomas Huth #endif
54018f75b8a4SRichard Henderson             } else {
5402d3c7e8adSRichard Henderson                 goto illegal_insn; /* in decodetree */
5403fcf5ef2aSThomas Huth             }
5404fcf5ef2aSThomas Huth         }
5405fcf5ef2aSThomas Huth         break;
5406fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
54070880d20bSRichard Henderson         goto illegal_insn; /* in decodetree */
5408fcf5ef2aSThomas Huth     }
5409878cc677SRichard Henderson     advance_pc(dc);
541040f9ad21SRichard Henderson #ifdef TARGET_SPARC64
5411fcf5ef2aSThomas Huth  jmp_insn:
541240f9ad21SRichard Henderson #endif
5413a6ca81cbSRichard Henderson     return;
5414fcf5ef2aSThomas Huth  illegal_insn:
5415fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5416a6ca81cbSRichard Henderson     return;
541740f9ad21SRichard Henderson #ifdef TARGET_SPARC64
5418fcf5ef2aSThomas Huth  nfpu_insn:
5419fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5420a6ca81cbSRichard Henderson     return;
542140f9ad21SRichard Henderson #endif
5422fcf5ef2aSThomas Huth }
5423fcf5ef2aSThomas Huth 
54246e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5425fcf5ef2aSThomas Huth {
54266e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5427b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
54286e61bc94SEmilio G. Cota     int bound;
5429af00be49SEmilio G. Cota 
5430af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
54316e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5432fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
54336e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5434576e1c4cSIgor Mammedov     dc->def = &env->def;
54356e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
54366e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5437c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54386e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5439c9b459aaSArtyom Tarasenko #endif
5440fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5441fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
54426e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5443c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54446e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5445c9b459aaSArtyom Tarasenko #endif
5446fcf5ef2aSThomas Huth #endif
54476e61bc94SEmilio G. Cota     /*
54486e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
54496e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
54506e61bc94SEmilio G. Cota      */
54516e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
54526e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5453af00be49SEmilio G. Cota }
5454fcf5ef2aSThomas Huth 
54556e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
54566e61bc94SEmilio G. Cota {
54576e61bc94SEmilio G. Cota }
54586e61bc94SEmilio G. Cota 
54596e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
54606e61bc94SEmilio G. Cota {
54616e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5462633c4283SRichard Henderson     target_ulong npc = dc->npc;
54636e61bc94SEmilio G. Cota 
5464633c4283SRichard Henderson     if (npc & 3) {
5465633c4283SRichard Henderson         switch (npc) {
5466633c4283SRichard Henderson         case JUMP_PC:
5467fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5468633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5469633c4283SRichard Henderson             break;
5470633c4283SRichard Henderson         case DYNAMIC_PC:
5471633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5472633c4283SRichard Henderson             npc = DYNAMIC_PC;
5473633c4283SRichard Henderson             break;
5474633c4283SRichard Henderson         default:
5475633c4283SRichard Henderson             g_assert_not_reached();
5476fcf5ef2aSThomas Huth         }
54776e61bc94SEmilio G. Cota     }
5478633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5479633c4283SRichard Henderson }
5480fcf5ef2aSThomas Huth 
54816e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
54826e61bc94SEmilio G. Cota {
54836e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5484b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
54856e61bc94SEmilio G. Cota     unsigned int insn;
5486fcf5ef2aSThomas Huth 
54874e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5488af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5489878cc677SRichard Henderson 
5490878cc677SRichard Henderson     if (!decode(dc, insn)) {
5491878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5492878cc677SRichard Henderson     }
5493fcf5ef2aSThomas Huth 
5494af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
54956e61bc94SEmilio G. Cota         return;
5496c5e6ccdfSEmilio G. Cota     }
5497af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
54986e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5499af00be49SEmilio G. Cota     }
55006e61bc94SEmilio G. Cota }
5501fcf5ef2aSThomas Huth 
55026e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
55036e61bc94SEmilio G. Cota {
55046e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5505186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5506633c4283SRichard Henderson     bool may_lookup;
55076e61bc94SEmilio G. Cota 
550846bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
550946bb0137SMark Cave-Ayland     case DISAS_NEXT:
551046bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5511633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5512fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5513fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5514633c4283SRichard Henderson             break;
5515fcf5ef2aSThomas Huth         }
5516633c4283SRichard Henderson 
5517930f1865SRichard Henderson         may_lookup = true;
5518633c4283SRichard Henderson         if (dc->pc & 3) {
5519633c4283SRichard Henderson             switch (dc->pc) {
5520633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5521633c4283SRichard Henderson                 break;
5522633c4283SRichard Henderson             case DYNAMIC_PC:
5523633c4283SRichard Henderson                 may_lookup = false;
5524633c4283SRichard Henderson                 break;
5525633c4283SRichard Henderson             default:
5526633c4283SRichard Henderson                 g_assert_not_reached();
5527633c4283SRichard Henderson             }
5528633c4283SRichard Henderson         } else {
5529633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5530633c4283SRichard Henderson         }
5531633c4283SRichard Henderson 
5532930f1865SRichard Henderson         if (dc->npc & 3) {
5533930f1865SRichard Henderson             switch (dc->npc) {
5534930f1865SRichard Henderson             case JUMP_PC:
5535930f1865SRichard Henderson                 gen_generic_branch(dc);
5536930f1865SRichard Henderson                 break;
5537930f1865SRichard Henderson             case DYNAMIC_PC:
5538930f1865SRichard Henderson                 may_lookup = false;
5539930f1865SRichard Henderson                 break;
5540930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5541930f1865SRichard Henderson                 break;
5542930f1865SRichard Henderson             default:
5543930f1865SRichard Henderson                 g_assert_not_reached();
5544930f1865SRichard Henderson             }
5545930f1865SRichard Henderson         } else {
5546930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5547930f1865SRichard Henderson         }
5548633c4283SRichard Henderson         if (may_lookup) {
5549633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5550633c4283SRichard Henderson         } else {
555107ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5552fcf5ef2aSThomas Huth         }
555346bb0137SMark Cave-Ayland         break;
555446bb0137SMark Cave-Ayland 
555546bb0137SMark Cave-Ayland     case DISAS_NORETURN:
555646bb0137SMark Cave-Ayland        break;
555746bb0137SMark Cave-Ayland 
555846bb0137SMark Cave-Ayland     case DISAS_EXIT:
555946bb0137SMark Cave-Ayland         /* Exit TB */
556046bb0137SMark Cave-Ayland         save_state(dc);
556146bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
556246bb0137SMark Cave-Ayland         break;
556346bb0137SMark Cave-Ayland 
556446bb0137SMark Cave-Ayland     default:
556546bb0137SMark Cave-Ayland         g_assert_not_reached();
5566fcf5ef2aSThomas Huth     }
5567186e7890SRichard Henderson 
5568186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5569186e7890SRichard Henderson         gen_set_label(e->lab);
5570186e7890SRichard Henderson 
5571186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5572186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5573186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5574186e7890SRichard Henderson         }
5575186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5576186e7890SRichard Henderson 
5577186e7890SRichard Henderson         e_next = e->next;
5578186e7890SRichard Henderson         g_free(e);
5579186e7890SRichard Henderson     }
5580fcf5ef2aSThomas Huth }
55816e61bc94SEmilio G. Cota 
55828eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
55838eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
55846e61bc94SEmilio G. Cota {
55858eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
55868eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
55876e61bc94SEmilio G. Cota }
55886e61bc94SEmilio G. Cota 
55896e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
55906e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
55916e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
55926e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
55936e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
55946e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
55956e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
55966e61bc94SEmilio G. Cota };
55976e61bc94SEmilio G. Cota 
5598597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5599306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
56006e61bc94SEmilio G. Cota {
56016e61bc94SEmilio G. Cota     DisasContext dc = {};
56026e61bc94SEmilio G. Cota 
5603306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5604fcf5ef2aSThomas Huth }
5605fcf5ef2aSThomas Huth 
560655c3ceefSRichard Henderson void sparc_tcg_init(void)
5607fcf5ef2aSThomas Huth {
5608fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5609fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5610fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5611fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5612fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5613fcf5ef2aSThomas Huth     };
5614fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5615fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5616fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5617fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5618fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5619fcf5ef2aSThomas Huth     };
5620fcf5ef2aSThomas Huth 
5621fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5622fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5623fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5624fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5625fcf5ef2aSThomas Huth #endif
5626fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5627fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5628fcf5ef2aSThomas Huth     };
5629fcf5ef2aSThomas Huth 
5630fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5631fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5632fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5633fcf5ef2aSThomas Huth #endif
5634fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5635fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5636fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5637fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5638fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5639fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5640fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5641fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5642fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5643fcf5ef2aSThomas Huth     };
5644fcf5ef2aSThomas Huth 
5645fcf5ef2aSThomas Huth     unsigned int i;
5646fcf5ef2aSThomas Huth 
5647ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5648fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5649fcf5ef2aSThomas Huth                                          "regwptr");
5650fcf5ef2aSThomas Huth 
5651fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5652ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5653fcf5ef2aSThomas Huth     }
5654fcf5ef2aSThomas Huth 
5655fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5656ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5657fcf5ef2aSThomas Huth     }
5658fcf5ef2aSThomas Huth 
5659f764718dSRichard Henderson     cpu_regs[0] = NULL;
5660fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5661ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5662fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5663fcf5ef2aSThomas Huth                                          gregnames[i]);
5664fcf5ef2aSThomas Huth     }
5665fcf5ef2aSThomas Huth 
5666fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5667fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5668fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5669fcf5ef2aSThomas Huth                                          gregnames[i]);
5670fcf5ef2aSThomas Huth     }
5671fcf5ef2aSThomas Huth 
5672fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5673ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5674fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5675fcf5ef2aSThomas Huth                                             fregnames[i]);
5676fcf5ef2aSThomas Huth     }
5677fcf5ef2aSThomas Huth }
5678fcf5ef2aSThomas Huth 
5679f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5680f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5681f36aaa53SRichard Henderson                                 const uint64_t *data)
5682fcf5ef2aSThomas Huth {
5683f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5684f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5685fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5686fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5687fcf5ef2aSThomas Huth 
5688fcf5ef2aSThomas Huth     env->pc = pc;
5689fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5690fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5691fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5692fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5693fcf5ef2aSThomas Huth         if (env->cond) {
5694fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5695fcf5ef2aSThomas Huth         } else {
5696fcf5ef2aSThomas Huth             env->npc = pc + 4;
5697fcf5ef2aSThomas Huth         }
5698fcf5ef2aSThomas Huth     } else {
5699fcf5ef2aSThomas Huth         env->npc = npc;
5700fcf5ef2aSThomas Huth     }
5701fcf5ef2aSThomas Huth }
5702