1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 66*e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 67*e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 68*e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 69*e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 70*e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 71*e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 72*e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 73*e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 74*e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 75da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 76da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 77668bb9b7SRichard Henderson # define MAXTL_MASK 0 78af25071cSRichard Henderson #endif 79af25071cSRichard Henderson 80633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 81633c4283SRichard Henderson #define DYNAMIC_PC 1 82633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 83633c4283SRichard Henderson #define JUMP_PC 2 84633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 85633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 86fcf5ef2aSThomas Huth 8746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 8846bb0137SMark Cave-Ayland 89fcf5ef2aSThomas Huth /* global register indexes */ 90fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 91fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 92fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 93fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 94fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 95fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 96fcf5ef2aSThomas Huth static TCGv cpu_y; 97fcf5ef2aSThomas Huth static TCGv cpu_tbr; 98fcf5ef2aSThomas Huth static TCGv cpu_cond; 99fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 100fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 101fcf5ef2aSThomas Huth static TCGv cpu_gsr; 102fcf5ef2aSThomas Huth #else 103af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 104af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 105fcf5ef2aSThomas Huth #endif 106fcf5ef2aSThomas Huth /* Floating point registers */ 107fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 108fcf5ef2aSThomas Huth 109af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 110af25071cSRichard Henderson #ifdef TARGET_SPARC64 111cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 112af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 113af25071cSRichard Henderson #else 114cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 115af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 116af25071cSRichard Henderson #endif 117af25071cSRichard Henderson 118186e7890SRichard Henderson typedef struct DisasDelayException { 119186e7890SRichard Henderson struct DisasDelayException *next; 120186e7890SRichard Henderson TCGLabel *lab; 121186e7890SRichard Henderson TCGv_i32 excp; 122186e7890SRichard Henderson /* Saved state at parent insn. */ 123186e7890SRichard Henderson target_ulong pc; 124186e7890SRichard Henderson target_ulong npc; 125186e7890SRichard Henderson } DisasDelayException; 126186e7890SRichard Henderson 127fcf5ef2aSThomas Huth typedef struct DisasContext { 128af00be49SEmilio G. Cota DisasContextBase base; 129fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 130fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 131fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 132fcf5ef2aSThomas Huth int mem_idx; 133c9b459aaSArtyom Tarasenko bool fpu_enabled; 134c9b459aaSArtyom Tarasenko bool address_mask_32bit; 135c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 136c9b459aaSArtyom Tarasenko bool supervisor; 137c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 138c9b459aaSArtyom Tarasenko bool hypervisor; 139c9b459aaSArtyom Tarasenko #endif 140c9b459aaSArtyom Tarasenko #endif 141c9b459aaSArtyom Tarasenko 142fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 143fcf5ef2aSThomas Huth sparc_def_t *def; 144fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 145fcf5ef2aSThomas Huth int fprs_dirty; 146fcf5ef2aSThomas Huth int asi; 147fcf5ef2aSThomas Huth #endif 148186e7890SRichard Henderson DisasDelayException *delay_excp_list; 149fcf5ef2aSThomas Huth } DisasContext; 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth typedef struct { 152fcf5ef2aSThomas Huth TCGCond cond; 153fcf5ef2aSThomas Huth bool is_bool; 154fcf5ef2aSThomas Huth TCGv c1, c2; 155fcf5ef2aSThomas Huth } DisasCompare; 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth // This function uses non-native bit order 158fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 159fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 162fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 163fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 166fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 169fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 170fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 171fcf5ef2aSThomas Huth #else 172fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 173fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 174fcf5ef2aSThomas Huth #endif 175fcf5ef2aSThomas Huth 176fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 177fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 180fcf5ef2aSThomas Huth 1810c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 182fcf5ef2aSThomas Huth { 183fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 184fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 185fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 186fcf5ef2aSThomas Huth we can avoid setting it again. */ 187fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 188fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 189fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 190fcf5ef2aSThomas Huth } 191fcf5ef2aSThomas Huth #endif 192fcf5ef2aSThomas Huth } 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth /* floating point registers moves */ 195fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 196fcf5ef2aSThomas Huth { 19736ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 198dc41aa7dSRichard Henderson if (src & 1) { 199dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 200dc41aa7dSRichard Henderson } else { 201dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 202fcf5ef2aSThomas Huth } 203dc41aa7dSRichard Henderson return ret; 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 207fcf5ef2aSThomas Huth { 2088e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2098e7bbc75SRichard Henderson 2108e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 211fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 212fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 213fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 214fcf5ef2aSThomas Huth } 215fcf5ef2aSThomas Huth 216fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 217fcf5ef2aSThomas Huth { 21836ab4623SRichard Henderson return tcg_temp_new_i32(); 219fcf5ef2aSThomas Huth } 220fcf5ef2aSThomas Huth 221fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 222fcf5ef2aSThomas Huth { 223fcf5ef2aSThomas Huth src = DFPREG(src); 224fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 225fcf5ef2aSThomas Huth } 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 228fcf5ef2aSThomas Huth { 229fcf5ef2aSThomas Huth dst = DFPREG(dst); 230fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 231fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 232fcf5ef2aSThomas Huth } 233fcf5ef2aSThomas Huth 234fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 235fcf5ef2aSThomas Huth { 236fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 240fcf5ef2aSThomas Huth { 241ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 242fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 243ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 244fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 245fcf5ef2aSThomas Huth } 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 248fcf5ef2aSThomas Huth { 249ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 250fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 251ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 252fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth 255fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 256fcf5ef2aSThomas Huth { 257ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 258fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 259ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 260fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 264fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 265fcf5ef2aSThomas Huth { 266fcf5ef2aSThomas Huth rd = QFPREG(rd); 267fcf5ef2aSThomas Huth rs = QFPREG(rs); 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 270fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 271fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 272fcf5ef2aSThomas Huth } 273fcf5ef2aSThomas Huth #endif 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth /* moves */ 276fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 277fcf5ef2aSThomas Huth #define supervisor(dc) 0 278fcf5ef2aSThomas Huth #define hypervisor(dc) 0 279fcf5ef2aSThomas Huth #else 280fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 281c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 282c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 283fcf5ef2aSThomas Huth #else 284c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 285668bb9b7SRichard Henderson #define hypervisor(dc) 0 286fcf5ef2aSThomas Huth #endif 287fcf5ef2aSThomas Huth #endif 288fcf5ef2aSThomas Huth 289b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 290b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 291b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 292b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 293b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 294b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 295fcf5ef2aSThomas Huth #else 296b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 297fcf5ef2aSThomas Huth #endif 298fcf5ef2aSThomas Huth 2990c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 300fcf5ef2aSThomas Huth { 301b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 302fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 303b1bc09eaSRichard Henderson } 304fcf5ef2aSThomas Huth } 305fcf5ef2aSThomas Huth 30623ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 30723ada1b1SRichard Henderson { 30823ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 30923ada1b1SRichard Henderson } 31023ada1b1SRichard Henderson 3110c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 312fcf5ef2aSThomas Huth { 313fcf5ef2aSThomas Huth if (reg > 0) { 314fcf5ef2aSThomas Huth assert(reg < 32); 315fcf5ef2aSThomas Huth return cpu_regs[reg]; 316fcf5ef2aSThomas Huth } else { 31752123f14SRichard Henderson TCGv t = tcg_temp_new(); 318fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 319fcf5ef2aSThomas Huth return t; 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 3230c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 324fcf5ef2aSThomas Huth { 325fcf5ef2aSThomas Huth if (reg > 0) { 326fcf5ef2aSThomas Huth assert(reg < 32); 327fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 3310c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth if (reg > 0) { 334fcf5ef2aSThomas Huth assert(reg < 32); 335fcf5ef2aSThomas Huth return cpu_regs[reg]; 336fcf5ef2aSThomas Huth } else { 33752123f14SRichard Henderson return tcg_temp_new(); 338fcf5ef2aSThomas Huth } 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 3415645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 342fcf5ef2aSThomas Huth { 3435645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3445645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 3475645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 348fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 349fcf5ef2aSThomas Huth { 350fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 351fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 352fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 353fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 354fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35507ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 356fcf5ef2aSThomas Huth } else { 357f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 360f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 361fcf5ef2aSThomas Huth } 362fcf5ef2aSThomas Huth } 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth // XXX suboptimal 3650c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 366fcf5ef2aSThomas Huth { 367fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3680b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 3710c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3740b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 3770c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 378fcf5ef2aSThomas Huth { 379fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3800b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 381fcf5ef2aSThomas Huth } 382fcf5ef2aSThomas Huth 3830c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 384fcf5ef2aSThomas Huth { 385fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3860b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 387fcf5ef2aSThomas Huth } 388fcf5ef2aSThomas Huth 3890c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 390fcf5ef2aSThomas Huth { 391fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 392fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 393fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 394fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 395fcf5ef2aSThomas Huth } 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 398fcf5ef2aSThomas Huth { 399fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 400fcf5ef2aSThomas Huth 401fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 402fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 403fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 404fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 405fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 406fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 407fcf5ef2aSThomas Huth #else 408fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 409fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 410fcf5ef2aSThomas Huth #endif 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 413fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth return carry_32; 416fcf5ef2aSThomas Huth } 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 419fcf5ef2aSThomas Huth { 420fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 423fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 424fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 425fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 426fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 427fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 428fcf5ef2aSThomas Huth #else 429fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 430fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 431fcf5ef2aSThomas Huth #endif 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 434fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth return carry_32; 437fcf5ef2aSThomas Huth } 438fcf5ef2aSThomas Huth 439420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 440420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 441fcf5ef2aSThomas Huth { 442fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 443fcf5ef2aSThomas Huth 444420a187dSRichard Henderson #ifdef TARGET_SPARC64 445420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 446420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 447420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 448fcf5ef2aSThomas Huth #else 449420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 450fcf5ef2aSThomas Huth #endif 451fcf5ef2aSThomas Huth 452fcf5ef2aSThomas Huth if (update_cc) { 453420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 454fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 455fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 456fcf5ef2aSThomas Huth } 457fcf5ef2aSThomas Huth } 458fcf5ef2aSThomas Huth 459420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 460420a187dSRichard Henderson { 461420a187dSRichard Henderson TCGv discard; 462420a187dSRichard Henderson 463420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 464420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 465420a187dSRichard Henderson return; 466420a187dSRichard Henderson } 467420a187dSRichard Henderson 468420a187dSRichard Henderson /* 469420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 470420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 471420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 472420a187dSRichard Henderson * generated the carry in the first place. 473420a187dSRichard Henderson */ 474420a187dSRichard Henderson discard = tcg_temp_new(); 475420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 476420a187dSRichard Henderson 477420a187dSRichard Henderson if (update_cc) { 478420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 479420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 480420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 481420a187dSRichard Henderson } 482420a187dSRichard Henderson } 483420a187dSRichard Henderson 484420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 485420a187dSRichard Henderson { 486420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 487420a187dSRichard Henderson } 488420a187dSRichard Henderson 489420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 490420a187dSRichard Henderson { 491420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 492420a187dSRichard Henderson } 493420a187dSRichard Henderson 494420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 495420a187dSRichard Henderson { 496420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 497420a187dSRichard Henderson } 498420a187dSRichard Henderson 499420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 500420a187dSRichard Henderson { 501420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 502420a187dSRichard Henderson } 503420a187dSRichard Henderson 504420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 505420a187dSRichard Henderson bool update_cc) 506420a187dSRichard Henderson { 507420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 508420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 509420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 510420a187dSRichard Henderson } 511420a187dSRichard Henderson 512420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 513420a187dSRichard Henderson { 514420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 515420a187dSRichard Henderson } 516420a187dSRichard Henderson 517420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 518420a187dSRichard Henderson { 519420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 520420a187dSRichard Henderson } 521420a187dSRichard Henderson 5220c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 523fcf5ef2aSThomas Huth { 524fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 525fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 526fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 527fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 528fcf5ef2aSThomas Huth } 529fcf5ef2aSThomas Huth 530dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 531dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 532fcf5ef2aSThomas Huth { 533fcf5ef2aSThomas Huth TCGv carry; 534fcf5ef2aSThomas Huth 535fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 536fcf5ef2aSThomas Huth carry = tcg_temp_new(); 537fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 538fcf5ef2aSThomas Huth #else 539fcf5ef2aSThomas Huth carry = carry_32; 540fcf5ef2aSThomas Huth #endif 541fcf5ef2aSThomas Huth 542fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 543fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 544fcf5ef2aSThomas Huth 545fcf5ef2aSThomas Huth if (update_cc) { 546dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 547fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 548fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 549fcf5ef2aSThomas Huth } 550fcf5ef2aSThomas Huth } 551fcf5ef2aSThomas Huth 552dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 553dfebb950SRichard Henderson { 554dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 555dfebb950SRichard Henderson } 556dfebb950SRichard Henderson 557dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 558dfebb950SRichard Henderson { 559dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 560dfebb950SRichard Henderson } 561dfebb950SRichard Henderson 562dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 563dfebb950SRichard Henderson { 564dfebb950SRichard Henderson TCGv discard; 565dfebb950SRichard Henderson 566dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 567dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 568dfebb950SRichard Henderson return; 569dfebb950SRichard Henderson } 570dfebb950SRichard Henderson 571dfebb950SRichard Henderson /* 572dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 573dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 574dfebb950SRichard Henderson */ 575dfebb950SRichard Henderson discard = tcg_temp_new(); 576dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 577dfebb950SRichard Henderson 578dfebb950SRichard Henderson if (update_cc) { 579dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 580dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 581dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 582dfebb950SRichard Henderson } 583dfebb950SRichard Henderson } 584dfebb950SRichard Henderson 585dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 586dfebb950SRichard Henderson { 587dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 588dfebb950SRichard Henderson } 589dfebb950SRichard Henderson 590dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 591dfebb950SRichard Henderson { 592dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 593dfebb950SRichard Henderson } 594dfebb950SRichard Henderson 595dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 596dfebb950SRichard Henderson bool update_cc) 597dfebb950SRichard Henderson { 598dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 599dfebb950SRichard Henderson 600dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 601dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 602dfebb950SRichard Henderson } 603dfebb950SRichard Henderson 604dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 605dfebb950SRichard Henderson { 606dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 607dfebb950SRichard Henderson } 608dfebb950SRichard Henderson 609dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 610dfebb950SRichard Henderson { 611dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 612dfebb950SRichard Henderson } 613dfebb950SRichard Henderson 6140c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 615fcf5ef2aSThomas Huth { 616fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 619fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 620fcf5ef2aSThomas Huth 621fcf5ef2aSThomas Huth /* old op: 622fcf5ef2aSThomas Huth if (!(env->y & 1)) 623fcf5ef2aSThomas Huth T1 = 0; 624fcf5ef2aSThomas Huth */ 62500ab7e61SRichard Henderson zero = tcg_constant_tl(0); 626fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 627fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 628fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 629fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 630fcf5ef2aSThomas Huth zero, cpu_cc_src2); 631fcf5ef2aSThomas Huth 632fcf5ef2aSThomas Huth // b2 = T0 & 1; 633fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6340b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63508d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 636fcf5ef2aSThomas Huth 637fcf5ef2aSThomas Huth // b1 = N ^ V; 638fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 639fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 640fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 643fcf5ef2aSThomas Huth // src1 = T0; 644fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 645fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 646fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 647fcf5ef2aSThomas Huth 648fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 649fcf5ef2aSThomas Huth 650fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 651fcf5ef2aSThomas Huth } 652fcf5ef2aSThomas Huth 6530c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 654fcf5ef2aSThomas Huth { 655fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 656fcf5ef2aSThomas Huth if (sign_ext) { 657fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 658fcf5ef2aSThomas Huth } else { 659fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 660fcf5ef2aSThomas Huth } 661fcf5ef2aSThomas Huth #else 662fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 663fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 664fcf5ef2aSThomas Huth 665fcf5ef2aSThomas Huth if (sign_ext) { 666fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 667fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 668fcf5ef2aSThomas Huth } else { 669fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 670fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 671fcf5ef2aSThomas Huth } 672fcf5ef2aSThomas Huth 673fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 674fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 675fcf5ef2aSThomas Huth #endif 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 6780c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 679fcf5ef2aSThomas Huth { 680fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 681fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 6840c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 685fcf5ef2aSThomas Huth { 686fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 687fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 688fcf5ef2aSThomas Huth } 689fcf5ef2aSThomas Huth 6904ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6914ee85ea9SRichard Henderson { 6924ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6934ee85ea9SRichard Henderson } 6944ee85ea9SRichard Henderson 6954ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6964ee85ea9SRichard Henderson { 6974ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6984ee85ea9SRichard Henderson } 6994ee85ea9SRichard Henderson 700c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 701c2636853SRichard Henderson { 702c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 703c2636853SRichard Henderson } 704c2636853SRichard Henderson 705c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 706c2636853SRichard Henderson { 707c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 708c2636853SRichard Henderson } 709c2636853SRichard Henderson 710c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 711c2636853SRichard Henderson { 712c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 713c2636853SRichard Henderson } 714c2636853SRichard Henderson 715c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 716c2636853SRichard Henderson { 717c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 718c2636853SRichard Henderson } 719c2636853SRichard Henderson 720a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 721a9aba13dSRichard Henderson { 722a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 723a9aba13dSRichard Henderson } 724a9aba13dSRichard Henderson 725a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 726a9aba13dSRichard Henderson { 727a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 728a9aba13dSRichard Henderson } 729a9aba13dSRichard Henderson 7309c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7319c6ec5bcSRichard Henderson { 7329c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7339c6ec5bcSRichard Henderson } 7349c6ec5bcSRichard Henderson 73545bfed3bSRichard Henderson #ifndef TARGET_SPARC64 73645bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 73745bfed3bSRichard Henderson { 73845bfed3bSRichard Henderson g_assert_not_reached(); 73945bfed3bSRichard Henderson } 74045bfed3bSRichard Henderson #endif 74145bfed3bSRichard Henderson 74245bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 74345bfed3bSRichard Henderson { 74445bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74545bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 74645bfed3bSRichard Henderson } 74745bfed3bSRichard Henderson 74845bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 74945bfed3bSRichard Henderson { 75045bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75145bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 75245bfed3bSRichard Henderson } 75345bfed3bSRichard Henderson 754fcf5ef2aSThomas Huth // 1 7550c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 756fcf5ef2aSThomas Huth { 757fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 758fcf5ef2aSThomas Huth } 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth // Z 7610c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 762fcf5ef2aSThomas Huth { 763fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth // Z | (N ^ V) 7670c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 768fcf5ef2aSThomas Huth { 769fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 770fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 771fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 772fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 773fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 774fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 775fcf5ef2aSThomas Huth } 776fcf5ef2aSThomas Huth 777fcf5ef2aSThomas Huth // N ^ V 7780c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 779fcf5ef2aSThomas Huth { 780fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 781fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 782fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 783fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 784fcf5ef2aSThomas Huth } 785fcf5ef2aSThomas Huth 786fcf5ef2aSThomas Huth // C | Z 7870c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 788fcf5ef2aSThomas Huth { 789fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 790fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 791fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 792fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 793fcf5ef2aSThomas Huth } 794fcf5ef2aSThomas Huth 795fcf5ef2aSThomas Huth // C 7960c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 797fcf5ef2aSThomas Huth { 798fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 799fcf5ef2aSThomas Huth } 800fcf5ef2aSThomas Huth 801fcf5ef2aSThomas Huth // V 8020c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 803fcf5ef2aSThomas Huth { 804fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 805fcf5ef2aSThomas Huth } 806fcf5ef2aSThomas Huth 807fcf5ef2aSThomas Huth // 0 8080c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 811fcf5ef2aSThomas Huth } 812fcf5ef2aSThomas Huth 813fcf5ef2aSThomas Huth // N 8140c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 815fcf5ef2aSThomas Huth { 816fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 817fcf5ef2aSThomas Huth } 818fcf5ef2aSThomas Huth 819fcf5ef2aSThomas Huth // !Z 8200c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 821fcf5ef2aSThomas Huth { 822fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 823fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8270c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 828fcf5ef2aSThomas Huth { 829fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 830fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 831fcf5ef2aSThomas Huth } 832fcf5ef2aSThomas Huth 833fcf5ef2aSThomas Huth // !(N ^ V) 8340c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 835fcf5ef2aSThomas Huth { 836fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 837fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 838fcf5ef2aSThomas Huth } 839fcf5ef2aSThomas Huth 840fcf5ef2aSThomas Huth // !(C | Z) 8410c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 842fcf5ef2aSThomas Huth { 843fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 844fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 845fcf5ef2aSThomas Huth } 846fcf5ef2aSThomas Huth 847fcf5ef2aSThomas Huth // !C 8480c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 849fcf5ef2aSThomas Huth { 850fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 851fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 852fcf5ef2aSThomas Huth } 853fcf5ef2aSThomas Huth 854fcf5ef2aSThomas Huth // !N 8550c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 856fcf5ef2aSThomas Huth { 857fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 858fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 859fcf5ef2aSThomas Huth } 860fcf5ef2aSThomas Huth 861fcf5ef2aSThomas Huth // !V 8620c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 863fcf5ef2aSThomas Huth { 864fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 865fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 866fcf5ef2aSThomas Huth } 867fcf5ef2aSThomas Huth 868fcf5ef2aSThomas Huth /* 869fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 870fcf5ef2aSThomas Huth 0 = 871fcf5ef2aSThomas Huth 1 < 872fcf5ef2aSThomas Huth 2 > 873fcf5ef2aSThomas Huth 3 unordered 874fcf5ef2aSThomas Huth */ 8750c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 876fcf5ef2aSThomas Huth unsigned int fcc_offset) 877fcf5ef2aSThomas Huth { 878fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 879fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 880fcf5ef2aSThomas Huth } 881fcf5ef2aSThomas Huth 8820c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 883fcf5ef2aSThomas Huth { 884fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 885fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8890c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 893fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 894fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 895fcf5ef2aSThomas Huth } 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8980c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 899fcf5ef2aSThomas Huth { 900fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 901fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 902fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 903fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 904fcf5ef2aSThomas Huth } 905fcf5ef2aSThomas Huth 906fcf5ef2aSThomas Huth // 1 or 3: FCC0 9070c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 908fcf5ef2aSThomas Huth { 909fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9130c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 914fcf5ef2aSThomas Huth { 915fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 916fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 917fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 918fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 919fcf5ef2aSThomas Huth } 920fcf5ef2aSThomas Huth 921fcf5ef2aSThomas Huth // 2 or 3: FCC1 9220c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 923fcf5ef2aSThomas Huth { 924fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 925fcf5ef2aSThomas Huth } 926fcf5ef2aSThomas Huth 927fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9280c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 929fcf5ef2aSThomas Huth { 930fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 931fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 932fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 933fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9370c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 940fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 942fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9460c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 947fcf5ef2aSThomas Huth { 948fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 949fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 951fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 952fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9560c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 957fcf5ef2aSThomas Huth { 958fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 959fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 960fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 961fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 962fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 963fcf5ef2aSThomas Huth } 964fcf5ef2aSThomas Huth 965fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9660c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 967fcf5ef2aSThomas Huth { 968fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 969fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 970fcf5ef2aSThomas Huth } 971fcf5ef2aSThomas Huth 972fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9730c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 974fcf5ef2aSThomas Huth { 975fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 976fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 977fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 978fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 979fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 980fcf5ef2aSThomas Huth } 981fcf5ef2aSThomas Huth 982fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9830c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 984fcf5ef2aSThomas Huth { 985fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 986fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 987fcf5ef2aSThomas Huth } 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9900c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 991fcf5ef2aSThomas Huth { 992fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 993fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 994fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 995fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 996fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 997fcf5ef2aSThomas Huth } 998fcf5ef2aSThomas Huth 999fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10000c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1001fcf5ef2aSThomas Huth { 1002fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1003fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1004fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1005fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1006fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1007fcf5ef2aSThomas Huth } 1008fcf5ef2aSThomas Huth 10090c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1010fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1011fcf5ef2aSThomas Huth { 1012fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1013fcf5ef2aSThomas Huth 1014fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1015fcf5ef2aSThomas Huth 1016fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1017fcf5ef2aSThomas Huth 1018fcf5ef2aSThomas Huth gen_set_label(l1); 1019fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1020fcf5ef2aSThomas Huth } 1021fcf5ef2aSThomas Huth 10220c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1023fcf5ef2aSThomas Huth { 102400ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 102500ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 102600ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1027fcf5ef2aSThomas Huth 1028fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth 1031fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1032fcf5ef2aSThomas Huth have been set for a jump */ 10330c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1034fcf5ef2aSThomas Huth { 1035fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1036fcf5ef2aSThomas Huth gen_generic_branch(dc); 103799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth } 1040fcf5ef2aSThomas Huth 10410c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1042fcf5ef2aSThomas Huth { 1043633c4283SRichard Henderson if (dc->npc & 3) { 1044633c4283SRichard Henderson switch (dc->npc) { 1045633c4283SRichard Henderson case JUMP_PC: 1046fcf5ef2aSThomas Huth gen_generic_branch(dc); 104799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1048633c4283SRichard Henderson break; 1049633c4283SRichard Henderson case DYNAMIC_PC: 1050633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1051633c4283SRichard Henderson break; 1052633c4283SRichard Henderson default: 1053633c4283SRichard Henderson g_assert_not_reached(); 1054633c4283SRichard Henderson } 1055633c4283SRichard Henderson } else { 1056fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1057fcf5ef2aSThomas Huth } 1058fcf5ef2aSThomas Huth } 1059fcf5ef2aSThomas Huth 10600c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1061fcf5ef2aSThomas Huth { 1062fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1063fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1064ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1065fcf5ef2aSThomas Huth } 1066fcf5ef2aSThomas Huth } 1067fcf5ef2aSThomas Huth 10680c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1069fcf5ef2aSThomas Huth { 1070fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1071fcf5ef2aSThomas Huth save_npc(dc); 1072fcf5ef2aSThomas Huth } 1073fcf5ef2aSThomas Huth 1074fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1075fcf5ef2aSThomas Huth { 1076fcf5ef2aSThomas Huth save_state(dc); 1077ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1078af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1079fcf5ef2aSThomas Huth } 1080fcf5ef2aSThomas Huth 1081186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1082fcf5ef2aSThomas Huth { 1083186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1084186e7890SRichard Henderson 1085186e7890SRichard Henderson e->next = dc->delay_excp_list; 1086186e7890SRichard Henderson dc->delay_excp_list = e; 1087186e7890SRichard Henderson 1088186e7890SRichard Henderson e->lab = gen_new_label(); 1089186e7890SRichard Henderson e->excp = excp; 1090186e7890SRichard Henderson e->pc = dc->pc; 1091186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1092186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1093186e7890SRichard Henderson e->npc = dc->npc; 1094186e7890SRichard Henderson 1095186e7890SRichard Henderson return e->lab; 1096186e7890SRichard Henderson } 1097186e7890SRichard Henderson 1098186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1099186e7890SRichard Henderson { 1100186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1101186e7890SRichard Henderson } 1102186e7890SRichard Henderson 1103186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1104186e7890SRichard Henderson { 1105186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1106186e7890SRichard Henderson TCGLabel *lab; 1107186e7890SRichard Henderson 1108186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1109186e7890SRichard Henderson 1110186e7890SRichard Henderson flush_cond(dc); 1111186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1112186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1113fcf5ef2aSThomas Huth } 1114fcf5ef2aSThomas Huth 11150c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1116fcf5ef2aSThomas Huth { 1117633c4283SRichard Henderson if (dc->npc & 3) { 1118633c4283SRichard Henderson switch (dc->npc) { 1119633c4283SRichard Henderson case JUMP_PC: 1120fcf5ef2aSThomas Huth gen_generic_branch(dc); 1121fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 112299c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1123633c4283SRichard Henderson break; 1124633c4283SRichard Henderson case DYNAMIC_PC: 1125633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1126fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1127633c4283SRichard Henderson dc->pc = dc->npc; 1128633c4283SRichard Henderson break; 1129633c4283SRichard Henderson default: 1130633c4283SRichard Henderson g_assert_not_reached(); 1131633c4283SRichard Henderson } 1132fcf5ef2aSThomas Huth } else { 1133fcf5ef2aSThomas Huth dc->pc = dc->npc; 1134fcf5ef2aSThomas Huth } 1135fcf5ef2aSThomas Huth } 1136fcf5ef2aSThomas Huth 11370c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1138fcf5ef2aSThomas Huth { 1139fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1140fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1141fcf5ef2aSThomas Huth } 1142fcf5ef2aSThomas Huth 1143fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1144fcf5ef2aSThomas Huth DisasContext *dc) 1145fcf5ef2aSThomas Huth { 1146fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1147fcf5ef2aSThomas Huth TCG_COND_NEVER, 1148fcf5ef2aSThomas Huth TCG_COND_EQ, 1149fcf5ef2aSThomas Huth TCG_COND_LE, 1150fcf5ef2aSThomas Huth TCG_COND_LT, 1151fcf5ef2aSThomas Huth TCG_COND_LEU, 1152fcf5ef2aSThomas Huth TCG_COND_LTU, 1153fcf5ef2aSThomas Huth -1, /* neg */ 1154fcf5ef2aSThomas Huth -1, /* overflow */ 1155fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1156fcf5ef2aSThomas Huth TCG_COND_NE, 1157fcf5ef2aSThomas Huth TCG_COND_GT, 1158fcf5ef2aSThomas Huth TCG_COND_GE, 1159fcf5ef2aSThomas Huth TCG_COND_GTU, 1160fcf5ef2aSThomas Huth TCG_COND_GEU, 1161fcf5ef2aSThomas Huth -1, /* pos */ 1162fcf5ef2aSThomas Huth -1, /* no overflow */ 1163fcf5ef2aSThomas Huth }; 1164fcf5ef2aSThomas Huth 1165fcf5ef2aSThomas Huth static int logic_cond[16] = { 1166fcf5ef2aSThomas Huth TCG_COND_NEVER, 1167fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1168fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1169fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1170fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1171fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1172fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1173fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1174fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1175fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1176fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1177fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1178fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1179fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1180fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1181fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1182fcf5ef2aSThomas Huth }; 1183fcf5ef2aSThomas Huth 1184fcf5ef2aSThomas Huth TCGv_i32 r_src; 1185fcf5ef2aSThomas Huth TCGv r_dst; 1186fcf5ef2aSThomas Huth 1187fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1188fcf5ef2aSThomas Huth if (xcc) { 1189fcf5ef2aSThomas Huth r_src = cpu_xcc; 1190fcf5ef2aSThomas Huth } else { 1191fcf5ef2aSThomas Huth r_src = cpu_psr; 1192fcf5ef2aSThomas Huth } 1193fcf5ef2aSThomas Huth #else 1194fcf5ef2aSThomas Huth r_src = cpu_psr; 1195fcf5ef2aSThomas Huth #endif 1196fcf5ef2aSThomas Huth 1197fcf5ef2aSThomas Huth switch (dc->cc_op) { 1198fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1199fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1200fcf5ef2aSThomas Huth do_compare_dst_0: 1201fcf5ef2aSThomas Huth cmp->is_bool = false; 120200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1203fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1204fcf5ef2aSThomas Huth if (!xcc) { 1205fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1206fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1207fcf5ef2aSThomas Huth break; 1208fcf5ef2aSThomas Huth } 1209fcf5ef2aSThomas Huth #endif 1210fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1211fcf5ef2aSThomas Huth break; 1212fcf5ef2aSThomas Huth 1213fcf5ef2aSThomas Huth case CC_OP_SUB: 1214fcf5ef2aSThomas Huth switch (cond) { 1215fcf5ef2aSThomas Huth case 6: /* neg */ 1216fcf5ef2aSThomas Huth case 14: /* pos */ 1217fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1218fcf5ef2aSThomas Huth goto do_compare_dst_0; 1219fcf5ef2aSThomas Huth 1220fcf5ef2aSThomas Huth case 7: /* overflow */ 1221fcf5ef2aSThomas Huth case 15: /* !overflow */ 1222fcf5ef2aSThomas Huth goto do_dynamic; 1223fcf5ef2aSThomas Huth 1224fcf5ef2aSThomas Huth default: 1225fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1226fcf5ef2aSThomas Huth cmp->is_bool = false; 1227fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1228fcf5ef2aSThomas Huth if (!xcc) { 1229fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1230fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1231fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1232fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1233fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1234fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth } 1237fcf5ef2aSThomas Huth #endif 1238fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1239fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth } 1242fcf5ef2aSThomas Huth break; 1243fcf5ef2aSThomas Huth 1244fcf5ef2aSThomas Huth default: 1245fcf5ef2aSThomas Huth do_dynamic: 1246ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1247fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1248fcf5ef2aSThomas Huth /* FALLTHRU */ 1249fcf5ef2aSThomas Huth 1250fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1251fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1252fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1253fcf5ef2aSThomas Huth cmp->is_bool = true; 1254fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 125500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1256fcf5ef2aSThomas Huth 1257fcf5ef2aSThomas Huth switch (cond) { 1258fcf5ef2aSThomas Huth case 0x0: 1259fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1260fcf5ef2aSThomas Huth break; 1261fcf5ef2aSThomas Huth case 0x1: 1262fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth case 0x2: 1265fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth case 0x3: 1268fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x4: 1271fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0x5: 1274fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0x6: 1277fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0x7: 1280fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0x8: 1283fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0x9: 1286fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0xa: 1289fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth case 0xb: 1292fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth case 0xc: 1295fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth case 0xd: 1298fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1299fcf5ef2aSThomas Huth break; 1300fcf5ef2aSThomas Huth case 0xe: 1301fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1302fcf5ef2aSThomas Huth break; 1303fcf5ef2aSThomas Huth case 0xf: 1304fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1305fcf5ef2aSThomas Huth break; 1306fcf5ef2aSThomas Huth } 1307fcf5ef2aSThomas Huth break; 1308fcf5ef2aSThomas Huth } 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth 1311fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1312fcf5ef2aSThomas Huth { 1313fcf5ef2aSThomas Huth unsigned int offset; 1314fcf5ef2aSThomas Huth TCGv r_dst; 1315fcf5ef2aSThomas Huth 1316fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1317fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1318fcf5ef2aSThomas Huth cmp->is_bool = true; 1319fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 132000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1321fcf5ef2aSThomas Huth 1322fcf5ef2aSThomas Huth switch (cc) { 1323fcf5ef2aSThomas Huth default: 1324fcf5ef2aSThomas Huth case 0x0: 1325fcf5ef2aSThomas Huth offset = 0; 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 0x1: 1328fcf5ef2aSThomas Huth offset = 32 - 10; 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth case 0x2: 1331fcf5ef2aSThomas Huth offset = 34 - 10; 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 0x3: 1334fcf5ef2aSThomas Huth offset = 36 - 10; 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth } 1337fcf5ef2aSThomas Huth 1338fcf5ef2aSThomas Huth switch (cond) { 1339fcf5ef2aSThomas Huth case 0x0: 1340fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0x1: 1343fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0x2: 1346fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0x3: 1349fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0x4: 1352fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth case 0x5: 1355fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1356fcf5ef2aSThomas Huth break; 1357fcf5ef2aSThomas Huth case 0x6: 1358fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1359fcf5ef2aSThomas Huth break; 1360fcf5ef2aSThomas Huth case 0x7: 1361fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1362fcf5ef2aSThomas Huth break; 1363fcf5ef2aSThomas Huth case 0x8: 1364fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1365fcf5ef2aSThomas Huth break; 1366fcf5ef2aSThomas Huth case 0x9: 1367fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1368fcf5ef2aSThomas Huth break; 1369fcf5ef2aSThomas Huth case 0xa: 1370fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1371fcf5ef2aSThomas Huth break; 1372fcf5ef2aSThomas Huth case 0xb: 1373fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1374fcf5ef2aSThomas Huth break; 1375fcf5ef2aSThomas Huth case 0xc: 1376fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1377fcf5ef2aSThomas Huth break; 1378fcf5ef2aSThomas Huth case 0xd: 1379fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1380fcf5ef2aSThomas Huth break; 1381fcf5ef2aSThomas Huth case 0xe: 1382fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1383fcf5ef2aSThomas Huth break; 1384fcf5ef2aSThomas Huth case 0xf: 1385fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1386fcf5ef2aSThomas Huth break; 1387fcf5ef2aSThomas Huth } 1388fcf5ef2aSThomas Huth } 1389fcf5ef2aSThomas Huth 1390fcf5ef2aSThomas Huth // Inverted logic 1391ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1392ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1393fcf5ef2aSThomas Huth TCG_COND_NE, 1394fcf5ef2aSThomas Huth TCG_COND_GT, 1395fcf5ef2aSThomas Huth TCG_COND_GE, 1396ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1397fcf5ef2aSThomas Huth TCG_COND_EQ, 1398fcf5ef2aSThomas Huth TCG_COND_LE, 1399fcf5ef2aSThomas Huth TCG_COND_LT, 1400fcf5ef2aSThomas Huth }; 1401fcf5ef2aSThomas Huth 1402fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1403fcf5ef2aSThomas Huth { 1404fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1405fcf5ef2aSThomas Huth cmp->is_bool = false; 1406fcf5ef2aSThomas Huth cmp->c1 = r_src; 140700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1408fcf5ef2aSThomas Huth } 1409fcf5ef2aSThomas Huth 1410baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1411baf3dbf2SRichard Henderson { 1412baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1413baf3dbf2SRichard Henderson } 1414baf3dbf2SRichard Henderson 1415baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1416baf3dbf2SRichard Henderson { 1417baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1418baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1419baf3dbf2SRichard Henderson } 1420baf3dbf2SRichard Henderson 1421baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1422baf3dbf2SRichard Henderson { 1423baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1424baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1425baf3dbf2SRichard Henderson } 1426baf3dbf2SRichard Henderson 1427baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1428baf3dbf2SRichard Henderson { 1429baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1430baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1431baf3dbf2SRichard Henderson } 1432baf3dbf2SRichard Henderson 1433c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1434c6d83e4fSRichard Henderson { 1435c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1436c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1437c6d83e4fSRichard Henderson } 1438c6d83e4fSRichard Henderson 1439c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1440c6d83e4fSRichard Henderson { 1441c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1442c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1443c6d83e4fSRichard Henderson } 1444c6d83e4fSRichard Henderson 1445c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1446c6d83e4fSRichard Henderson { 1447c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1448c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1449c6d83e4fSRichard Henderson } 1450c6d83e4fSRichard Henderson 1451fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14520c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1453fcf5ef2aSThomas Huth { 1454fcf5ef2aSThomas Huth switch (fccno) { 1455fcf5ef2aSThomas Huth case 0: 1456ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1457fcf5ef2aSThomas Huth break; 1458fcf5ef2aSThomas Huth case 1: 1459ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1460fcf5ef2aSThomas Huth break; 1461fcf5ef2aSThomas Huth case 2: 1462ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1463fcf5ef2aSThomas Huth break; 1464fcf5ef2aSThomas Huth case 3: 1465ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1466fcf5ef2aSThomas Huth break; 1467fcf5ef2aSThomas Huth } 1468fcf5ef2aSThomas Huth } 1469fcf5ef2aSThomas Huth 14700c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1471fcf5ef2aSThomas Huth { 1472fcf5ef2aSThomas Huth switch (fccno) { 1473fcf5ef2aSThomas Huth case 0: 1474ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1475fcf5ef2aSThomas Huth break; 1476fcf5ef2aSThomas Huth case 1: 1477ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1478fcf5ef2aSThomas Huth break; 1479fcf5ef2aSThomas Huth case 2: 1480ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1481fcf5ef2aSThomas Huth break; 1482fcf5ef2aSThomas Huth case 3: 1483ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth } 1486fcf5ef2aSThomas Huth } 1487fcf5ef2aSThomas Huth 14880c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1489fcf5ef2aSThomas Huth { 1490fcf5ef2aSThomas Huth switch (fccno) { 1491fcf5ef2aSThomas Huth case 0: 1492ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1493fcf5ef2aSThomas Huth break; 1494fcf5ef2aSThomas Huth case 1: 1495ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1496fcf5ef2aSThomas Huth break; 1497fcf5ef2aSThomas Huth case 2: 1498ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1499fcf5ef2aSThomas Huth break; 1500fcf5ef2aSThomas Huth case 3: 1501ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1502fcf5ef2aSThomas Huth break; 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth } 1505fcf5ef2aSThomas Huth 15060c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1507fcf5ef2aSThomas Huth { 1508fcf5ef2aSThomas Huth switch (fccno) { 1509fcf5ef2aSThomas Huth case 0: 1510ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1511fcf5ef2aSThomas Huth break; 1512fcf5ef2aSThomas Huth case 1: 1513ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1514fcf5ef2aSThomas Huth break; 1515fcf5ef2aSThomas Huth case 2: 1516ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1517fcf5ef2aSThomas Huth break; 1518fcf5ef2aSThomas Huth case 3: 1519ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1520fcf5ef2aSThomas Huth break; 1521fcf5ef2aSThomas Huth } 1522fcf5ef2aSThomas Huth } 1523fcf5ef2aSThomas Huth 15240c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1525fcf5ef2aSThomas Huth { 1526fcf5ef2aSThomas Huth switch (fccno) { 1527fcf5ef2aSThomas Huth case 0: 1528ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth case 1: 1531ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1532fcf5ef2aSThomas Huth break; 1533fcf5ef2aSThomas Huth case 2: 1534ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1535fcf5ef2aSThomas Huth break; 1536fcf5ef2aSThomas Huth case 3: 1537ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1538fcf5ef2aSThomas Huth break; 1539fcf5ef2aSThomas Huth } 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth 15420c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1543fcf5ef2aSThomas Huth { 1544fcf5ef2aSThomas Huth switch (fccno) { 1545fcf5ef2aSThomas Huth case 0: 1546ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1547fcf5ef2aSThomas Huth break; 1548fcf5ef2aSThomas Huth case 1: 1549ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1550fcf5ef2aSThomas Huth break; 1551fcf5ef2aSThomas Huth case 2: 1552ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1553fcf5ef2aSThomas Huth break; 1554fcf5ef2aSThomas Huth case 3: 1555ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1556fcf5ef2aSThomas Huth break; 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth } 1559fcf5ef2aSThomas Huth 1560fcf5ef2aSThomas Huth #else 1561fcf5ef2aSThomas Huth 15620c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1563fcf5ef2aSThomas Huth { 1564ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1565fcf5ef2aSThomas Huth } 1566fcf5ef2aSThomas Huth 15670c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1568fcf5ef2aSThomas Huth { 1569ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth 15720c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1573fcf5ef2aSThomas Huth { 1574ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1575fcf5ef2aSThomas Huth } 1576fcf5ef2aSThomas Huth 15770c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1578fcf5ef2aSThomas Huth { 1579ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1580fcf5ef2aSThomas Huth } 1581fcf5ef2aSThomas Huth 15820c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1583fcf5ef2aSThomas Huth { 1584ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1585fcf5ef2aSThomas Huth } 1586fcf5ef2aSThomas Huth 15870c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1588fcf5ef2aSThomas Huth { 1589ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth #endif 1592fcf5ef2aSThomas Huth 1593fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1594fcf5ef2aSThomas Huth { 1595fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1596fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1597fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1598fcf5ef2aSThomas Huth } 1599fcf5ef2aSThomas Huth 1600fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1601fcf5ef2aSThomas Huth { 1602fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1603fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1604fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1605fcf5ef2aSThomas Huth return 1; 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth #endif 1608fcf5ef2aSThomas Huth return 0; 1609fcf5ef2aSThomas Huth } 1610fcf5ef2aSThomas Huth 16110c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1612fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1613fcf5ef2aSThomas Huth { 1614fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1615fcf5ef2aSThomas Huth 1616fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1617fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1618fcf5ef2aSThomas Huth 1619ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1620ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1623fcf5ef2aSThomas Huth } 1624fcf5ef2aSThomas Huth 16250c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1626fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1627fcf5ef2aSThomas Huth { 1628fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1631fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1632fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1633fcf5ef2aSThomas Huth 1634ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1635ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1636fcf5ef2aSThomas Huth 1637fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth 16400c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1641fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1642fcf5ef2aSThomas Huth { 1643fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1644fcf5ef2aSThomas Huth 1645fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1646fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1647fcf5ef2aSThomas Huth 1648ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1649ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1652fcf5ef2aSThomas Huth } 1653fcf5ef2aSThomas Huth 16540c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1655fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1656fcf5ef2aSThomas Huth { 1657fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1658fcf5ef2aSThomas Huth 1659fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1660fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1661fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1662fcf5ef2aSThomas Huth 1663ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1664ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16700c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1671fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1672fcf5ef2aSThomas Huth { 1673fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1674fcf5ef2aSThomas Huth 1675fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1676fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1677fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1680fcf5ef2aSThomas Huth 1681fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1682fcf5ef2aSThomas Huth } 1683fcf5ef2aSThomas Huth 16840c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1685fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1686fcf5ef2aSThomas Huth { 1687fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1690fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1691fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1692fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1693fcf5ef2aSThomas Huth 1694fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1697fcf5ef2aSThomas Huth } 1698fcf5ef2aSThomas Huth #endif 1699fcf5ef2aSThomas Huth 17000c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1701fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1702fcf5ef2aSThomas Huth { 1703fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1704fcf5ef2aSThomas Huth 1705ad75a51eSRichard Henderson gen(tcg_env); 1706ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1707fcf5ef2aSThomas Huth 1708fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1709fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17130c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1714fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1715fcf5ef2aSThomas Huth { 1716fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1717fcf5ef2aSThomas Huth 1718ad75a51eSRichard Henderson gen(tcg_env); 1719fcf5ef2aSThomas Huth 1720fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1721fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth #endif 1724fcf5ef2aSThomas Huth 17250c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1726fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1727fcf5ef2aSThomas Huth { 1728fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1729fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1730fcf5ef2aSThomas Huth 1731ad75a51eSRichard Henderson gen(tcg_env); 1732ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1733fcf5ef2aSThomas Huth 1734fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1735fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1736fcf5ef2aSThomas Huth } 1737fcf5ef2aSThomas Huth 17380c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1739fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1740fcf5ef2aSThomas Huth { 1741fcf5ef2aSThomas Huth TCGv_i64 dst; 1742fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1745fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1746fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1747fcf5ef2aSThomas Huth 1748ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1749ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1752fcf5ef2aSThomas Huth } 1753fcf5ef2aSThomas Huth 17540c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1755fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1756fcf5ef2aSThomas Huth { 1757fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1758fcf5ef2aSThomas Huth 1759fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1760fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1761fcf5ef2aSThomas Huth 1762ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1763ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1764fcf5ef2aSThomas Huth 1765fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1766fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1767fcf5ef2aSThomas Huth } 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17700c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1771fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1772fcf5ef2aSThomas Huth { 1773fcf5ef2aSThomas Huth TCGv_i64 dst; 1774fcf5ef2aSThomas Huth TCGv_i32 src; 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1777fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1778fcf5ef2aSThomas Huth 1779ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1780ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1783fcf5ef2aSThomas Huth } 1784fcf5ef2aSThomas Huth #endif 1785fcf5ef2aSThomas Huth 17860c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1787fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1788fcf5ef2aSThomas Huth { 1789fcf5ef2aSThomas Huth TCGv_i64 dst; 1790fcf5ef2aSThomas Huth TCGv_i32 src; 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1793fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1794fcf5ef2aSThomas Huth 1795ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1798fcf5ef2aSThomas Huth } 1799fcf5ef2aSThomas Huth 18000c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1801fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1802fcf5ef2aSThomas Huth { 1803fcf5ef2aSThomas Huth TCGv_i32 dst; 1804fcf5ef2aSThomas Huth TCGv_i64 src; 1805fcf5ef2aSThomas Huth 1806fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1807fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1808fcf5ef2aSThomas Huth 1809ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1810ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1813fcf5ef2aSThomas Huth } 1814fcf5ef2aSThomas Huth 18150c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1816fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1817fcf5ef2aSThomas Huth { 1818fcf5ef2aSThomas Huth TCGv_i32 dst; 1819fcf5ef2aSThomas Huth 1820fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1821fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1822fcf5ef2aSThomas Huth 1823ad75a51eSRichard Henderson gen(dst, tcg_env); 1824ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1827fcf5ef2aSThomas Huth } 1828fcf5ef2aSThomas Huth 18290c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1830fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1831fcf5ef2aSThomas Huth { 1832fcf5ef2aSThomas Huth TCGv_i64 dst; 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1835fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1836fcf5ef2aSThomas Huth 1837ad75a51eSRichard Henderson gen(dst, tcg_env); 1838ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1841fcf5ef2aSThomas Huth } 1842fcf5ef2aSThomas Huth 18430c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1844fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1845fcf5ef2aSThomas Huth { 1846fcf5ef2aSThomas Huth TCGv_i32 src; 1847fcf5ef2aSThomas Huth 1848fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1849fcf5ef2aSThomas Huth 1850ad75a51eSRichard Henderson gen(tcg_env, src); 1851fcf5ef2aSThomas Huth 1852fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1853fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1854fcf5ef2aSThomas Huth } 1855fcf5ef2aSThomas Huth 18560c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1857fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1858fcf5ef2aSThomas Huth { 1859fcf5ef2aSThomas Huth TCGv_i64 src; 1860fcf5ef2aSThomas Huth 1861fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1862fcf5ef2aSThomas Huth 1863ad75a51eSRichard Henderson gen(tcg_env, src); 1864fcf5ef2aSThomas Huth 1865fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1866fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1867fcf5ef2aSThomas Huth } 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth /* asi moves */ 1870fcf5ef2aSThomas Huth typedef enum { 1871fcf5ef2aSThomas Huth GET_ASI_HELPER, 1872fcf5ef2aSThomas Huth GET_ASI_EXCP, 1873fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1874fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1875fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1876fcf5ef2aSThomas Huth GET_ASI_SHORT, 1877fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1878fcf5ef2aSThomas Huth GET_ASI_BFILL, 1879fcf5ef2aSThomas Huth } ASIType; 1880fcf5ef2aSThomas Huth 1881fcf5ef2aSThomas Huth typedef struct { 1882fcf5ef2aSThomas Huth ASIType type; 1883fcf5ef2aSThomas Huth int asi; 1884fcf5ef2aSThomas Huth int mem_idx; 188514776ab5STony Nguyen MemOp memop; 1886fcf5ef2aSThomas Huth } DisasASI; 1887fcf5ef2aSThomas Huth 1888811cc0b0SRichard Henderson /* 1889811cc0b0SRichard Henderson * Build DisasASI. 1890811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1891811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1892811cc0b0SRichard Henderson */ 1893811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1894fcf5ef2aSThomas Huth { 1895fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1896fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1897fcf5ef2aSThomas Huth 1898811cc0b0SRichard Henderson if (asi == -1) { 1899811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1900811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1901811cc0b0SRichard Henderson goto done; 1902811cc0b0SRichard Henderson } 1903811cc0b0SRichard Henderson 1904fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1905fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1906811cc0b0SRichard Henderson if (asi < 0) { 1907fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1908fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1909fcf5ef2aSThomas Huth } else if (supervisor(dc) 1910fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1911fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1912fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1913fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1914fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1915fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1916fcf5ef2aSThomas Huth switch (asi) { 1917fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1918fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1919fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1920fcf5ef2aSThomas Huth break; 1921fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1922fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1923fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1924fcf5ef2aSThomas Huth break; 1925fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1926fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1927fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1928fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1929fcf5ef2aSThomas Huth break; 1930fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1931fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1932fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1933fcf5ef2aSThomas Huth break; 1934fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1935fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1936fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1937fcf5ef2aSThomas Huth break; 1938fcf5ef2aSThomas Huth } 19396e10f37cSKONRAD Frederic 19406e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19416e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19426e10f37cSKONRAD Frederic */ 19436e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1944fcf5ef2aSThomas Huth } else { 1945fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1946fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1947fcf5ef2aSThomas Huth } 1948fcf5ef2aSThomas Huth #else 1949811cc0b0SRichard Henderson if (asi < 0) { 1950fcf5ef2aSThomas Huth asi = dc->asi; 1951fcf5ef2aSThomas Huth } 1952fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1953fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1954fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1955fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1956fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1957fcf5ef2aSThomas Huth done properly in the helper. */ 1958fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1959fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1960fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1961fcf5ef2aSThomas Huth } else { 1962fcf5ef2aSThomas Huth switch (asi) { 1963fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1964fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1965fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1966fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1967fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1968fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1969fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1970fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1971fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1972fcf5ef2aSThomas Huth break; 1973fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1974fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1975fcf5ef2aSThomas Huth case ASI_TWINX_N: 1976fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1977fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1978fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19799a10756dSArtyom Tarasenko if (hypervisor(dc)) { 198084f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19819a10756dSArtyom Tarasenko } else { 1982fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19839a10756dSArtyom Tarasenko } 1984fcf5ef2aSThomas Huth break; 1985fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1986fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1987fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1988fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1989fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1990fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1991fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1992fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1993fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1994fcf5ef2aSThomas Huth break; 1995fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1996fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1997fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1998fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1999fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2000fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2001fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2002fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2003fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2004fcf5ef2aSThomas Huth break; 2005fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2006fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2007fcf5ef2aSThomas Huth case ASI_TWINX_S: 2008fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2009fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2010fcf5ef2aSThomas Huth case ASI_BLK_S: 2011fcf5ef2aSThomas Huth case ASI_BLK_SL: 2012fcf5ef2aSThomas Huth case ASI_FL8_S: 2013fcf5ef2aSThomas Huth case ASI_FL8_SL: 2014fcf5ef2aSThomas Huth case ASI_FL16_S: 2015fcf5ef2aSThomas Huth case ASI_FL16_SL: 2016fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2017fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2018fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2019fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2020fcf5ef2aSThomas Huth } 2021fcf5ef2aSThomas Huth break; 2022fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2023fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2024fcf5ef2aSThomas Huth case ASI_TWINX_P: 2025fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2026fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2027fcf5ef2aSThomas Huth case ASI_BLK_P: 2028fcf5ef2aSThomas Huth case ASI_BLK_PL: 2029fcf5ef2aSThomas Huth case ASI_FL8_P: 2030fcf5ef2aSThomas Huth case ASI_FL8_PL: 2031fcf5ef2aSThomas Huth case ASI_FL16_P: 2032fcf5ef2aSThomas Huth case ASI_FL16_PL: 2033fcf5ef2aSThomas Huth break; 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth switch (asi) { 2036fcf5ef2aSThomas Huth case ASI_REAL: 2037fcf5ef2aSThomas Huth case ASI_REAL_IO: 2038fcf5ef2aSThomas Huth case ASI_REAL_L: 2039fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2040fcf5ef2aSThomas Huth case ASI_N: 2041fcf5ef2aSThomas Huth case ASI_NL: 2042fcf5ef2aSThomas Huth case ASI_AIUP: 2043fcf5ef2aSThomas Huth case ASI_AIUPL: 2044fcf5ef2aSThomas Huth case ASI_AIUS: 2045fcf5ef2aSThomas Huth case ASI_AIUSL: 2046fcf5ef2aSThomas Huth case ASI_S: 2047fcf5ef2aSThomas Huth case ASI_SL: 2048fcf5ef2aSThomas Huth case ASI_P: 2049fcf5ef2aSThomas Huth case ASI_PL: 2050fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2051fcf5ef2aSThomas Huth break; 2052fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2053fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2054fcf5ef2aSThomas Huth case ASI_TWINX_N: 2055fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2056fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2057fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2058fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2059fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2060fcf5ef2aSThomas Huth case ASI_TWINX_P: 2061fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2062fcf5ef2aSThomas Huth case ASI_TWINX_S: 2063fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2064fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2065fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2066fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2067fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2068fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2069fcf5ef2aSThomas Huth break; 2070fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2071fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2072fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2073fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2074fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2075fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2076fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2077fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2078fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2079fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2080fcf5ef2aSThomas Huth case ASI_BLK_S: 2081fcf5ef2aSThomas Huth case ASI_BLK_SL: 2082fcf5ef2aSThomas Huth case ASI_BLK_P: 2083fcf5ef2aSThomas Huth case ASI_BLK_PL: 2084fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2085fcf5ef2aSThomas Huth break; 2086fcf5ef2aSThomas Huth case ASI_FL8_S: 2087fcf5ef2aSThomas Huth case ASI_FL8_SL: 2088fcf5ef2aSThomas Huth case ASI_FL8_P: 2089fcf5ef2aSThomas Huth case ASI_FL8_PL: 2090fcf5ef2aSThomas Huth memop = MO_UB; 2091fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2092fcf5ef2aSThomas Huth break; 2093fcf5ef2aSThomas Huth case ASI_FL16_S: 2094fcf5ef2aSThomas Huth case ASI_FL16_SL: 2095fcf5ef2aSThomas Huth case ASI_FL16_P: 2096fcf5ef2aSThomas Huth case ASI_FL16_PL: 2097fcf5ef2aSThomas Huth memop = MO_TEUW; 2098fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2099fcf5ef2aSThomas Huth break; 2100fcf5ef2aSThomas Huth } 2101fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2102fcf5ef2aSThomas Huth if (asi & 8) { 2103fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2104fcf5ef2aSThomas Huth } 2105fcf5ef2aSThomas Huth } 2106fcf5ef2aSThomas Huth #endif 2107fcf5ef2aSThomas Huth 2108811cc0b0SRichard Henderson done: 2109fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2110fcf5ef2aSThomas Huth } 2111fcf5ef2aSThomas Huth 2112a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2113a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2114a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2115a76779eeSRichard Henderson { 2116a76779eeSRichard Henderson g_assert_not_reached(); 2117a76779eeSRichard Henderson } 2118a76779eeSRichard Henderson 2119a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2120a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2121a76779eeSRichard Henderson { 2122a76779eeSRichard Henderson g_assert_not_reached(); 2123a76779eeSRichard Henderson } 2124a76779eeSRichard Henderson #endif 2125a76779eeSRichard Henderson 212642071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2127fcf5ef2aSThomas Huth { 2128c03a0fd1SRichard Henderson switch (da->type) { 2129fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2130fcf5ef2aSThomas Huth break; 2131fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2132fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2133fcf5ef2aSThomas Huth break; 2134fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2135c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2136fcf5ef2aSThomas Huth break; 2137fcf5ef2aSThomas Huth default: 2138fcf5ef2aSThomas Huth { 2139c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2140c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2141fcf5ef2aSThomas Huth 2142fcf5ef2aSThomas Huth save_state(dc); 2143fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2144ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2145fcf5ef2aSThomas Huth #else 2146fcf5ef2aSThomas Huth { 2147fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2148ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2149fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2150fcf5ef2aSThomas Huth } 2151fcf5ef2aSThomas Huth #endif 2152fcf5ef2aSThomas Huth } 2153fcf5ef2aSThomas Huth break; 2154fcf5ef2aSThomas Huth } 2155fcf5ef2aSThomas Huth } 2156fcf5ef2aSThomas Huth 215742071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2158c03a0fd1SRichard Henderson { 2159c03a0fd1SRichard Henderson switch (da->type) { 2160fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2161fcf5ef2aSThomas Huth break; 2162c03a0fd1SRichard Henderson 2163fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2164c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2165fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2166fcf5ef2aSThomas Huth break; 2167c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21683390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21693390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2170fcf5ef2aSThomas Huth break; 2171c03a0fd1SRichard Henderson } 2172c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2173c03a0fd1SRichard Henderson /* fall through */ 2174c03a0fd1SRichard Henderson 2175c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2176c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2177c03a0fd1SRichard Henderson break; 2178c03a0fd1SRichard Henderson 2179fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2180c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2181fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2182fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2183fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2184fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2185fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2186fcf5ef2aSThomas Huth { 2187fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2188fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 218900ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2190fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2191fcf5ef2aSThomas Huth int i; 2192fcf5ef2aSThomas Huth 2193fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2194fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2195fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2196fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2197fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2198c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2199c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2200fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2201fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2202fcf5ef2aSThomas Huth } 2203fcf5ef2aSThomas Huth } 2204fcf5ef2aSThomas Huth break; 2205c03a0fd1SRichard Henderson 2206fcf5ef2aSThomas Huth default: 2207fcf5ef2aSThomas Huth { 2208c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2209c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2210fcf5ef2aSThomas Huth 2211fcf5ef2aSThomas Huth save_state(dc); 2212fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2213ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2214fcf5ef2aSThomas Huth #else 2215fcf5ef2aSThomas Huth { 2216fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2217fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2218ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2219fcf5ef2aSThomas Huth } 2220fcf5ef2aSThomas Huth #endif 2221fcf5ef2aSThomas Huth 2222fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2223fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2224fcf5ef2aSThomas Huth } 2225fcf5ef2aSThomas Huth break; 2226fcf5ef2aSThomas Huth } 2227fcf5ef2aSThomas Huth } 2228fcf5ef2aSThomas Huth 2229dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2230c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2231c03a0fd1SRichard Henderson { 2232c03a0fd1SRichard Henderson switch (da->type) { 2233c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2234c03a0fd1SRichard Henderson break; 2235c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2236dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2237dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2238c03a0fd1SRichard Henderson break; 2239c03a0fd1SRichard Henderson default: 2240c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2241c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2242c03a0fd1SRichard Henderson break; 2243c03a0fd1SRichard Henderson } 2244c03a0fd1SRichard Henderson } 2245c03a0fd1SRichard Henderson 2246d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2247c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2248c03a0fd1SRichard Henderson { 2249c03a0fd1SRichard Henderson switch (da->type) { 2250fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2251c03a0fd1SRichard Henderson return; 2252fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2253c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2254c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2255fcf5ef2aSThomas Huth break; 2256fcf5ef2aSThomas Huth default: 2257fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2258fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2259fcf5ef2aSThomas Huth break; 2260fcf5ef2aSThomas Huth } 2261fcf5ef2aSThomas Huth } 2262fcf5ef2aSThomas Huth 2263cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2264c03a0fd1SRichard Henderson { 2265c03a0fd1SRichard Henderson switch (da->type) { 2266fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2267fcf5ef2aSThomas Huth break; 2268fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2269cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2270cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2271fcf5ef2aSThomas Huth break; 2272fcf5ef2aSThomas Huth default: 22733db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22743db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2275af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2276ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22773db010c3SRichard Henderson } else { 2278c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 227900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22803db010c3SRichard Henderson TCGv_i64 s64, t64; 22813db010c3SRichard Henderson 22823db010c3SRichard Henderson save_state(dc); 22833db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2284ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22853db010c3SRichard Henderson 228600ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2287ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22883db010c3SRichard Henderson 22893db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22903db010c3SRichard Henderson 22913db010c3SRichard Henderson /* End the TB. */ 22923db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22933db010c3SRichard Henderson } 2294fcf5ef2aSThomas Huth break; 2295fcf5ef2aSThomas Huth } 2296fcf5ef2aSThomas Huth } 2297fcf5ef2aSThomas Huth 2298287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22993259b9e2SRichard Henderson TCGv addr, int rd) 2300fcf5ef2aSThomas Huth { 23013259b9e2SRichard Henderson MemOp memop = da->memop; 23023259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2303fcf5ef2aSThomas Huth TCGv_i32 d32; 2304fcf5ef2aSThomas Huth TCGv_i64 d64; 2305287b1152SRichard Henderson TCGv addr_tmp; 2306fcf5ef2aSThomas Huth 23073259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23083259b9e2SRichard Henderson if (size == MO_128) { 23093259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23103259b9e2SRichard Henderson } 23113259b9e2SRichard Henderson 23123259b9e2SRichard Henderson switch (da->type) { 2313fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2314fcf5ef2aSThomas Huth break; 2315fcf5ef2aSThomas Huth 2316fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23173259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2318fcf5ef2aSThomas Huth switch (size) { 23193259b9e2SRichard Henderson case MO_32: 2320fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23213259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2322fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2323fcf5ef2aSThomas Huth break; 23243259b9e2SRichard Henderson 23253259b9e2SRichard Henderson case MO_64: 23263259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2327fcf5ef2aSThomas Huth break; 23283259b9e2SRichard Henderson 23293259b9e2SRichard Henderson case MO_128: 2330fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23313259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2332287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2333287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2334287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2335fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2336fcf5ef2aSThomas Huth break; 2337fcf5ef2aSThomas Huth default: 2338fcf5ef2aSThomas Huth g_assert_not_reached(); 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth break; 2341fcf5ef2aSThomas Huth 2342fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2343fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23443259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2345fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2346287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2347287b1152SRichard Henderson for (int i = 0; ; ++i) { 23483259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23493259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2350fcf5ef2aSThomas Huth if (i == 7) { 2351fcf5ef2aSThomas Huth break; 2352fcf5ef2aSThomas Huth } 2353287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2354287b1152SRichard Henderson addr = addr_tmp; 2355fcf5ef2aSThomas Huth } 2356fcf5ef2aSThomas Huth } else { 2357fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2358fcf5ef2aSThomas Huth } 2359fcf5ef2aSThomas Huth break; 2360fcf5ef2aSThomas Huth 2361fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2362fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23633259b9e2SRichard Henderson if (orig_size == MO_64) { 23643259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23653259b9e2SRichard Henderson memop | MO_ALIGN); 2366fcf5ef2aSThomas Huth } else { 2367fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2368fcf5ef2aSThomas Huth } 2369fcf5ef2aSThomas Huth break; 2370fcf5ef2aSThomas Huth 2371fcf5ef2aSThomas Huth default: 2372fcf5ef2aSThomas Huth { 23733259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23743259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2375fcf5ef2aSThomas Huth 2376fcf5ef2aSThomas Huth save_state(dc); 2377fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2378fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2379fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2380fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2381fcf5ef2aSThomas Huth switch (size) { 23823259b9e2SRichard Henderson case MO_32: 2383fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2384ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2385fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2386fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2387fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2388fcf5ef2aSThomas Huth break; 23893259b9e2SRichard Henderson case MO_64: 23903259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 23913259b9e2SRichard Henderson r_asi, r_mop); 2392fcf5ef2aSThomas Huth break; 23933259b9e2SRichard Henderson case MO_128: 2394fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2395ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2396287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2397287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2398287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 23993259b9e2SRichard Henderson r_asi, r_mop); 2400fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2401fcf5ef2aSThomas Huth break; 2402fcf5ef2aSThomas Huth default: 2403fcf5ef2aSThomas Huth g_assert_not_reached(); 2404fcf5ef2aSThomas Huth } 2405fcf5ef2aSThomas Huth } 2406fcf5ef2aSThomas Huth break; 2407fcf5ef2aSThomas Huth } 2408fcf5ef2aSThomas Huth } 2409fcf5ef2aSThomas Huth 2410287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 24113259b9e2SRichard Henderson TCGv addr, int rd) 24123259b9e2SRichard Henderson { 24133259b9e2SRichard Henderson MemOp memop = da->memop; 24143259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2415fcf5ef2aSThomas Huth TCGv_i32 d32; 2416287b1152SRichard Henderson TCGv addr_tmp; 2417fcf5ef2aSThomas Huth 24183259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24193259b9e2SRichard Henderson if (size == MO_128) { 24203259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24213259b9e2SRichard Henderson } 24223259b9e2SRichard Henderson 24233259b9e2SRichard Henderson switch (da->type) { 2424fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2425fcf5ef2aSThomas Huth break; 2426fcf5ef2aSThomas Huth 2427fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24283259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2429fcf5ef2aSThomas Huth switch (size) { 24303259b9e2SRichard Henderson case MO_32: 2431fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24323259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2433fcf5ef2aSThomas Huth break; 24343259b9e2SRichard Henderson case MO_64: 24353259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24363259b9e2SRichard Henderson memop | MO_ALIGN_4); 2437fcf5ef2aSThomas Huth break; 24383259b9e2SRichard Henderson case MO_128: 2439fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2440fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2441fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2442fcf5ef2aSThomas Huth having to probe the second page before performing the first 2443fcf5ef2aSThomas Huth write. */ 24443259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24453259b9e2SRichard Henderson memop | MO_ALIGN_16); 2446287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2447287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2448287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2449fcf5ef2aSThomas Huth break; 2450fcf5ef2aSThomas Huth default: 2451fcf5ef2aSThomas Huth g_assert_not_reached(); 2452fcf5ef2aSThomas Huth } 2453fcf5ef2aSThomas Huth break; 2454fcf5ef2aSThomas Huth 2455fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2456fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24573259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2458fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2459287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2460287b1152SRichard Henderson for (int i = 0; ; ++i) { 24613259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24623259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2463fcf5ef2aSThomas Huth if (i == 7) { 2464fcf5ef2aSThomas Huth break; 2465fcf5ef2aSThomas Huth } 2466287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2467287b1152SRichard Henderson addr = addr_tmp; 2468fcf5ef2aSThomas Huth } 2469fcf5ef2aSThomas Huth } else { 2470fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2471fcf5ef2aSThomas Huth } 2472fcf5ef2aSThomas Huth break; 2473fcf5ef2aSThomas Huth 2474fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2475fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24763259b9e2SRichard Henderson if (orig_size == MO_64) { 24773259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24783259b9e2SRichard Henderson memop | MO_ALIGN); 2479fcf5ef2aSThomas Huth } else { 2480fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2481fcf5ef2aSThomas Huth } 2482fcf5ef2aSThomas Huth break; 2483fcf5ef2aSThomas Huth 2484fcf5ef2aSThomas Huth default: 2485fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2486fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2487fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2488fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2489fcf5ef2aSThomas Huth break; 2490fcf5ef2aSThomas Huth } 2491fcf5ef2aSThomas Huth } 2492fcf5ef2aSThomas Huth 249342071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2494fcf5ef2aSThomas Huth { 2495a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2496a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2497fcf5ef2aSThomas Huth 2498c03a0fd1SRichard Henderson switch (da->type) { 2499fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2500fcf5ef2aSThomas Huth return; 2501fcf5ef2aSThomas Huth 2502fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2503ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2504ebbbec92SRichard Henderson { 2505ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2506ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2507ebbbec92SRichard Henderson 2508ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2509ebbbec92SRichard Henderson /* 2510ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2511ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2512ebbbec92SRichard Henderson * the order of the writebacks. 2513ebbbec92SRichard Henderson */ 2514ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2515ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2516ebbbec92SRichard Henderson } else { 2517ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2518ebbbec92SRichard Henderson } 2519ebbbec92SRichard Henderson } 2520fcf5ef2aSThomas Huth break; 2521ebbbec92SRichard Henderson #else 2522ebbbec92SRichard Henderson g_assert_not_reached(); 2523ebbbec92SRichard Henderson #endif 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2526fcf5ef2aSThomas Huth { 2527fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2528fcf5ef2aSThomas Huth 2529c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2530fcf5ef2aSThomas Huth 2531fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2532fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2533fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2534c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2535a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2536fcf5ef2aSThomas Huth } else { 2537a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2538fcf5ef2aSThomas Huth } 2539fcf5ef2aSThomas Huth } 2540fcf5ef2aSThomas Huth break; 2541fcf5ef2aSThomas Huth 2542fcf5ef2aSThomas Huth default: 2543fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2544fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2545fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2546fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2547fcf5ef2aSThomas Huth { 2548c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2549c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2550fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2551fcf5ef2aSThomas Huth 2552fcf5ef2aSThomas Huth save_state(dc); 2553ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2554fcf5ef2aSThomas Huth 2555fcf5ef2aSThomas Huth /* See above. */ 2556c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2557a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2558fcf5ef2aSThomas Huth } else { 2559a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth } 2562fcf5ef2aSThomas Huth break; 2563fcf5ef2aSThomas Huth } 2564fcf5ef2aSThomas Huth 2565fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2566fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2567fcf5ef2aSThomas Huth } 2568fcf5ef2aSThomas Huth 256942071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2570c03a0fd1SRichard Henderson { 2571c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2572fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2573fcf5ef2aSThomas Huth 2574c03a0fd1SRichard Henderson switch (da->type) { 2575fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2576fcf5ef2aSThomas Huth break; 2577fcf5ef2aSThomas Huth 2578fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2579ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2580ebbbec92SRichard Henderson { 2581ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2582ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2583ebbbec92SRichard Henderson 2584ebbbec92SRichard Henderson /* 2585ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2586ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2587ebbbec92SRichard Henderson * the order of the construction. 2588ebbbec92SRichard Henderson */ 2589ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2590ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2591ebbbec92SRichard Henderson } else { 2592ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2593ebbbec92SRichard Henderson } 2594ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2595ebbbec92SRichard Henderson } 2596fcf5ef2aSThomas Huth break; 2597ebbbec92SRichard Henderson #else 2598ebbbec92SRichard Henderson g_assert_not_reached(); 2599ebbbec92SRichard Henderson #endif 2600fcf5ef2aSThomas Huth 2601fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2602fcf5ef2aSThomas Huth { 2603fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2604fcf5ef2aSThomas Huth 2605fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2606fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2607fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2608c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2609a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2610fcf5ef2aSThomas Huth } else { 2611a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2612fcf5ef2aSThomas Huth } 2613c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2614fcf5ef2aSThomas Huth } 2615fcf5ef2aSThomas Huth break; 2616fcf5ef2aSThomas Huth 2617a76779eeSRichard Henderson case GET_ASI_BFILL: 2618a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2619a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2620a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2621a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2622a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2623a76779eeSRichard Henderson as a cacheline-style operation. */ 2624a76779eeSRichard Henderson { 2625a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2626a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2627a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2628a76779eeSRichard Henderson int i; 2629a76779eeSRichard Henderson 2630a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2631a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2632a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2633c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2634a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2635a76779eeSRichard Henderson } 2636a76779eeSRichard Henderson } 2637a76779eeSRichard Henderson break; 2638a76779eeSRichard Henderson 2639fcf5ef2aSThomas Huth default: 2640fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2641fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2642fcf5ef2aSThomas Huth { 2643c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2644c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2645fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2646fcf5ef2aSThomas Huth 2647fcf5ef2aSThomas Huth /* See above. */ 2648c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2649a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2650fcf5ef2aSThomas Huth } else { 2651a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2652fcf5ef2aSThomas Huth } 2653fcf5ef2aSThomas Huth 2654fcf5ef2aSThomas Huth save_state(dc); 2655ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2656fcf5ef2aSThomas Huth } 2657fcf5ef2aSThomas Huth break; 2658fcf5ef2aSThomas Huth } 2659fcf5ef2aSThomas Huth } 2660fcf5ef2aSThomas Huth 26613d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2662fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2663fcf5ef2aSThomas Huth { 2664fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2665fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2666fcf5ef2aSThomas Huth } 2667fcf5ef2aSThomas Huth 2668fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2669fcf5ef2aSThomas Huth { 2670fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2671fcf5ef2aSThomas Huth 2672fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2673fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2674fcf5ef2aSThomas Huth the later. */ 2675fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2676fcf5ef2aSThomas Huth if (cmp->is_bool) { 2677fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2678fcf5ef2aSThomas Huth } else { 2679fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2680fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2681fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2682fcf5ef2aSThomas Huth } 2683fcf5ef2aSThomas Huth 2684fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2685fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2686fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 268700ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2690fcf5ef2aSThomas Huth 2691fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2692fcf5ef2aSThomas Huth } 2693fcf5ef2aSThomas Huth 2694fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2695fcf5ef2aSThomas Huth { 2696fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2697fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2698fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2699fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2700fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2701fcf5ef2aSThomas Huth } 2702fcf5ef2aSThomas Huth 2703fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2704fcf5ef2aSThomas Huth { 2705fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2706fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2707fcf5ef2aSThomas Huth 2708fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2709fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2710fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2711fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2712fcf5ef2aSThomas Huth 2713fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2714fcf5ef2aSThomas Huth } 2715fcf5ef2aSThomas Huth 27165d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2717fcf5ef2aSThomas Huth { 2718fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2719fcf5ef2aSThomas Huth 2720fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2721ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2722fcf5ef2aSThomas Huth 2723fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2724fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2725fcf5ef2aSThomas Huth 2726fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2727fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2728ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2729fcf5ef2aSThomas Huth 2730fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2731fcf5ef2aSThomas Huth { 2732fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2733fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2734fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2735fcf5ef2aSThomas Huth } 2736fcf5ef2aSThomas Huth } 2737fcf5ef2aSThomas Huth 2738fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2739fcf5ef2aSThomas Huth { 2740fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2743fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2744fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2745fcf5ef2aSThomas Huth 2746fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2747fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2748fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2749fcf5ef2aSThomas Huth 2750fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2751fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2752fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2753fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2754fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2755fcf5ef2aSThomas Huth 2756fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2757fcf5ef2aSThomas Huth } 2758fcf5ef2aSThomas Huth #endif 2759fcf5ef2aSThomas Huth 276006c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 276106c060d9SRichard Henderson { 276206c060d9SRichard Henderson return DFPREG(x); 276306c060d9SRichard Henderson } 276406c060d9SRichard Henderson 276506c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 276606c060d9SRichard Henderson { 276706c060d9SRichard Henderson return QFPREG(x); 276806c060d9SRichard Henderson } 276906c060d9SRichard Henderson 2770878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2771878cc677SRichard Henderson #include "decode-insns.c.inc" 2772878cc677SRichard Henderson 2773878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2774878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2775878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2776878cc677SRichard Henderson 2777878cc677SRichard Henderson #define avail_ALL(C) true 2778878cc677SRichard Henderson #ifdef TARGET_SPARC64 2779878cc677SRichard Henderson # define avail_32(C) false 2780af25071cSRichard Henderson # define avail_ASR17(C) false 2781d0a11d25SRichard Henderson # define avail_CASA(C) true 2782c2636853SRichard Henderson # define avail_DIV(C) true 2783b5372650SRichard Henderson # define avail_MUL(C) true 27840faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2785878cc677SRichard Henderson # define avail_64(C) true 27865d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2787af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2788b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2789b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2790878cc677SRichard Henderson #else 2791878cc677SRichard Henderson # define avail_32(C) true 2792af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2793d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2794c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2795b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 27960faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2797878cc677SRichard Henderson # define avail_64(C) false 27985d617bfbSRichard Henderson # define avail_GL(C) false 2799af25071cSRichard Henderson # define avail_HYPV(C) false 2800b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2801b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2802878cc677SRichard Henderson #endif 2803878cc677SRichard Henderson 2804878cc677SRichard Henderson /* Default case for non jump instructions. */ 2805878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2806878cc677SRichard Henderson { 2807878cc677SRichard Henderson if (dc->npc & 3) { 2808878cc677SRichard Henderson switch (dc->npc) { 2809878cc677SRichard Henderson case DYNAMIC_PC: 2810878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2811878cc677SRichard Henderson dc->pc = dc->npc; 2812878cc677SRichard Henderson gen_op_next_insn(); 2813878cc677SRichard Henderson break; 2814878cc677SRichard Henderson case JUMP_PC: 2815878cc677SRichard Henderson /* we can do a static jump */ 2816878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2817878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2818878cc677SRichard Henderson break; 2819878cc677SRichard Henderson default: 2820878cc677SRichard Henderson g_assert_not_reached(); 2821878cc677SRichard Henderson } 2822878cc677SRichard Henderson } else { 2823878cc677SRichard Henderson dc->pc = dc->npc; 2824878cc677SRichard Henderson dc->npc = dc->npc + 4; 2825878cc677SRichard Henderson } 2826878cc677SRichard Henderson return true; 2827878cc677SRichard Henderson } 2828878cc677SRichard Henderson 28296d2a0768SRichard Henderson /* 28306d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28316d2a0768SRichard Henderson */ 28326d2a0768SRichard Henderson 2833276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2834276567aaSRichard Henderson { 2835276567aaSRichard Henderson if (annul) { 2836276567aaSRichard Henderson dc->pc = dc->npc + 4; 2837276567aaSRichard Henderson dc->npc = dc->pc + 4; 2838276567aaSRichard Henderson } else { 2839276567aaSRichard Henderson dc->pc = dc->npc; 2840276567aaSRichard Henderson dc->npc = dc->pc + 4; 2841276567aaSRichard Henderson } 2842276567aaSRichard Henderson return true; 2843276567aaSRichard Henderson } 2844276567aaSRichard Henderson 2845276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2846276567aaSRichard Henderson target_ulong dest) 2847276567aaSRichard Henderson { 2848276567aaSRichard Henderson if (annul) { 2849276567aaSRichard Henderson dc->pc = dest; 2850276567aaSRichard Henderson dc->npc = dest + 4; 2851276567aaSRichard Henderson } else { 2852276567aaSRichard Henderson dc->pc = dc->npc; 2853276567aaSRichard Henderson dc->npc = dest; 2854276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2855276567aaSRichard Henderson } 2856276567aaSRichard Henderson return true; 2857276567aaSRichard Henderson } 2858276567aaSRichard Henderson 28599d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 28609d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2861276567aaSRichard Henderson { 28626b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 28636b3e4cc6SRichard Henderson 2864276567aaSRichard Henderson if (annul) { 28656b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 28666b3e4cc6SRichard Henderson 28679d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 28686b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 28696b3e4cc6SRichard Henderson gen_set_label(l1); 28706b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 28716b3e4cc6SRichard Henderson 28726b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2873276567aaSRichard Henderson } else { 28746b3e4cc6SRichard Henderson if (npc & 3) { 28756b3e4cc6SRichard Henderson switch (npc) { 28766b3e4cc6SRichard Henderson case DYNAMIC_PC: 28776b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 28786b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 28796b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 28809d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 28819d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 28826b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 28836b3e4cc6SRichard Henderson dc->pc = npc; 28846b3e4cc6SRichard Henderson break; 28856b3e4cc6SRichard Henderson default: 28866b3e4cc6SRichard Henderson g_assert_not_reached(); 28876b3e4cc6SRichard Henderson } 28886b3e4cc6SRichard Henderson } else { 28896b3e4cc6SRichard Henderson dc->pc = npc; 28906b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 28916b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 28926b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 28939d4e2bc7SRichard Henderson if (cmp->is_bool) { 28949d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 28959d4e2bc7SRichard Henderson } else { 28969d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 28979d4e2bc7SRichard Henderson } 28986b3e4cc6SRichard Henderson } 2899276567aaSRichard Henderson } 2900276567aaSRichard Henderson return true; 2901276567aaSRichard Henderson } 2902276567aaSRichard Henderson 2903af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2904af25071cSRichard Henderson { 2905af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2906af25071cSRichard Henderson return true; 2907af25071cSRichard Henderson } 2908af25071cSRichard Henderson 290906c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 291006c060d9SRichard Henderson { 291106c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 291206c060d9SRichard Henderson return true; 291306c060d9SRichard Henderson } 291406c060d9SRichard Henderson 291506c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 291606c060d9SRichard Henderson { 291706c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 291806c060d9SRichard Henderson return false; 291906c060d9SRichard Henderson } 292006c060d9SRichard Henderson return raise_unimpfpop(dc); 292106c060d9SRichard Henderson } 292206c060d9SRichard Henderson 2923276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2924276567aaSRichard Henderson { 2925276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29261ea9c62aSRichard Henderson DisasCompare cmp; 2927276567aaSRichard Henderson 2928276567aaSRichard Henderson switch (a->cond) { 2929276567aaSRichard Henderson case 0x0: 2930276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2931276567aaSRichard Henderson case 0x8: 2932276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2933276567aaSRichard Henderson default: 2934276567aaSRichard Henderson flush_cond(dc); 29351ea9c62aSRichard Henderson 29361ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29379d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2938276567aaSRichard Henderson } 2939276567aaSRichard Henderson } 2940276567aaSRichard Henderson 2941276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2942276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2943276567aaSRichard Henderson 294445196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 294545196ea4SRichard Henderson { 294645196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2947d5471936SRichard Henderson DisasCompare cmp; 294845196ea4SRichard Henderson 294945196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 295045196ea4SRichard Henderson return true; 295145196ea4SRichard Henderson } 295245196ea4SRichard Henderson switch (a->cond) { 295345196ea4SRichard Henderson case 0x0: 295445196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 295545196ea4SRichard Henderson case 0x8: 295645196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 295745196ea4SRichard Henderson default: 295845196ea4SRichard Henderson flush_cond(dc); 2959d5471936SRichard Henderson 2960d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29619d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 296245196ea4SRichard Henderson } 296345196ea4SRichard Henderson } 296445196ea4SRichard Henderson 296545196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 296645196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 296745196ea4SRichard Henderson 2968ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2969ab9ffe98SRichard Henderson { 2970ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2971ab9ffe98SRichard Henderson DisasCompare cmp; 2972ab9ffe98SRichard Henderson 2973ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2974ab9ffe98SRichard Henderson return false; 2975ab9ffe98SRichard Henderson } 2976ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2977ab9ffe98SRichard Henderson return false; 2978ab9ffe98SRichard Henderson } 2979ab9ffe98SRichard Henderson 2980ab9ffe98SRichard Henderson flush_cond(dc); 2981ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 29829d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2983ab9ffe98SRichard Henderson } 2984ab9ffe98SRichard Henderson 298523ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 298623ada1b1SRichard Henderson { 298723ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 298823ada1b1SRichard Henderson 298923ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 299023ada1b1SRichard Henderson gen_mov_pc_npc(dc); 299123ada1b1SRichard Henderson dc->npc = target; 299223ada1b1SRichard Henderson return true; 299323ada1b1SRichard Henderson } 299423ada1b1SRichard Henderson 299545196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 299645196ea4SRichard Henderson { 299745196ea4SRichard Henderson /* 299845196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 299945196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 300045196ea4SRichard Henderson */ 300145196ea4SRichard Henderson #ifdef TARGET_SPARC64 300245196ea4SRichard Henderson return false; 300345196ea4SRichard Henderson #else 300445196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 300545196ea4SRichard Henderson return true; 300645196ea4SRichard Henderson #endif 300745196ea4SRichard Henderson } 300845196ea4SRichard Henderson 30096d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30106d2a0768SRichard Henderson { 30116d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30126d2a0768SRichard Henderson if (a->rd) { 30136d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30146d2a0768SRichard Henderson } 30156d2a0768SRichard Henderson return advance_pc(dc); 30166d2a0768SRichard Henderson } 30176d2a0768SRichard Henderson 30180faef01bSRichard Henderson /* 30190faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 30200faef01bSRichard Henderson */ 30210faef01bSRichard Henderson 302230376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 302330376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 302430376636SRichard Henderson { 302530376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 302630376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 302730376636SRichard Henderson DisasCompare cmp; 302830376636SRichard Henderson TCGLabel *lab; 302930376636SRichard Henderson TCGv_i32 trap; 303030376636SRichard Henderson 303130376636SRichard Henderson /* Trap never. */ 303230376636SRichard Henderson if (cond == 0) { 303330376636SRichard Henderson return advance_pc(dc); 303430376636SRichard Henderson } 303530376636SRichard Henderson 303630376636SRichard Henderson /* 303730376636SRichard Henderson * Immediate traps are the most common case. Since this value is 303830376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 303930376636SRichard Henderson */ 304030376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 304130376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 304230376636SRichard Henderson } else { 304330376636SRichard Henderson trap = tcg_temp_new_i32(); 304430376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 304530376636SRichard Henderson if (imm) { 304630376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 304730376636SRichard Henderson } else { 304830376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 304930376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 305030376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 305130376636SRichard Henderson } 305230376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 305330376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 305430376636SRichard Henderson } 305530376636SRichard Henderson 305630376636SRichard Henderson /* Trap always. */ 305730376636SRichard Henderson if (cond == 8) { 305830376636SRichard Henderson save_state(dc); 305930376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 306030376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 306130376636SRichard Henderson return true; 306230376636SRichard Henderson } 306330376636SRichard Henderson 306430376636SRichard Henderson /* Conditional trap. */ 306530376636SRichard Henderson flush_cond(dc); 306630376636SRichard Henderson lab = delay_exceptionv(dc, trap); 306730376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 306830376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 306930376636SRichard Henderson 307030376636SRichard Henderson return advance_pc(dc); 307130376636SRichard Henderson } 307230376636SRichard Henderson 307330376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 307430376636SRichard Henderson { 307530376636SRichard Henderson if (avail_32(dc) && a->cc) { 307630376636SRichard Henderson return false; 307730376636SRichard Henderson } 307830376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 307930376636SRichard Henderson } 308030376636SRichard Henderson 308130376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 308230376636SRichard Henderson { 308330376636SRichard Henderson if (avail_64(dc)) { 308430376636SRichard Henderson return false; 308530376636SRichard Henderson } 308630376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 308730376636SRichard Henderson } 308830376636SRichard Henderson 308930376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 309030376636SRichard Henderson { 309130376636SRichard Henderson if (avail_32(dc)) { 309230376636SRichard Henderson return false; 309330376636SRichard Henderson } 309430376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 309530376636SRichard Henderson } 309630376636SRichard Henderson 3097af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3098af25071cSRichard Henderson { 3099af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3100af25071cSRichard Henderson return advance_pc(dc); 3101af25071cSRichard Henderson } 3102af25071cSRichard Henderson 3103af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3104af25071cSRichard Henderson { 3105af25071cSRichard Henderson if (avail_32(dc)) { 3106af25071cSRichard Henderson return false; 3107af25071cSRichard Henderson } 3108af25071cSRichard Henderson if (a->mmask) { 3109af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3110af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3111af25071cSRichard Henderson } 3112af25071cSRichard Henderson if (a->cmask) { 3113af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3114af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3115af25071cSRichard Henderson } 3116af25071cSRichard Henderson return advance_pc(dc); 3117af25071cSRichard Henderson } 3118af25071cSRichard Henderson 3119af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3120af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3121af25071cSRichard Henderson { 3122af25071cSRichard Henderson if (!priv) { 3123af25071cSRichard Henderson return raise_priv(dc); 3124af25071cSRichard Henderson } 3125af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3126af25071cSRichard Henderson return advance_pc(dc); 3127af25071cSRichard Henderson } 3128af25071cSRichard Henderson 3129af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3130af25071cSRichard Henderson { 3131af25071cSRichard Henderson return cpu_y; 3132af25071cSRichard Henderson } 3133af25071cSRichard Henderson 3134af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3135af25071cSRichard Henderson { 3136af25071cSRichard Henderson /* 3137af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3138af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3139af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3140af25071cSRichard Henderson */ 3141af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3142af25071cSRichard Henderson return false; 3143af25071cSRichard Henderson } 3144af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3145af25071cSRichard Henderson } 3146af25071cSRichard Henderson 3147af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3148af25071cSRichard Henderson { 3149af25071cSRichard Henderson uint32_t val; 3150af25071cSRichard Henderson 3151af25071cSRichard Henderson /* 3152af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3153af25071cSRichard Henderson * some of which are writable. 3154af25071cSRichard Henderson */ 3155af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3156af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3157af25071cSRichard Henderson 3158af25071cSRichard Henderson return tcg_constant_tl(val); 3159af25071cSRichard Henderson } 3160af25071cSRichard Henderson 3161af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3162af25071cSRichard Henderson 3163af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3164af25071cSRichard Henderson { 3165af25071cSRichard Henderson update_psr(dc); 3166af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3167af25071cSRichard Henderson return dst; 3168af25071cSRichard Henderson } 3169af25071cSRichard Henderson 3170af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3171af25071cSRichard Henderson 3172af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3173af25071cSRichard Henderson { 3174af25071cSRichard Henderson #ifdef TARGET_SPARC64 3175af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3176af25071cSRichard Henderson #else 3177af25071cSRichard Henderson qemu_build_not_reached(); 3178af25071cSRichard Henderson #endif 3179af25071cSRichard Henderson } 3180af25071cSRichard Henderson 3181af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3182af25071cSRichard Henderson 3183af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3184af25071cSRichard Henderson { 3185af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3186af25071cSRichard Henderson 3187af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3188af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3189af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3190af25071cSRichard Henderson } 3191af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3192af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3193af25071cSRichard Henderson return dst; 3194af25071cSRichard Henderson } 3195af25071cSRichard Henderson 3196af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3197af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3198af25071cSRichard Henderson 3199af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3200af25071cSRichard Henderson { 3201af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3202af25071cSRichard Henderson } 3203af25071cSRichard Henderson 3204af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3205af25071cSRichard Henderson 3206af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3207af25071cSRichard Henderson { 3208af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3209af25071cSRichard Henderson return dst; 3210af25071cSRichard Henderson } 3211af25071cSRichard Henderson 3212af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3213af25071cSRichard Henderson 3214af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3215af25071cSRichard Henderson { 3216af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3217af25071cSRichard Henderson return cpu_gsr; 3218af25071cSRichard Henderson } 3219af25071cSRichard Henderson 3220af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3221af25071cSRichard Henderson 3222af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3223af25071cSRichard Henderson { 3224af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3225af25071cSRichard Henderson return dst; 3226af25071cSRichard Henderson } 3227af25071cSRichard Henderson 3228af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3229af25071cSRichard Henderson 3230af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3231af25071cSRichard Henderson { 3232577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3233577efa45SRichard Henderson return dst; 3234af25071cSRichard Henderson } 3235af25071cSRichard Henderson 3236af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3237af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3238af25071cSRichard Henderson 3239af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3240af25071cSRichard Henderson { 3241af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3242af25071cSRichard Henderson 3243af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3244af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3245af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3246af25071cSRichard Henderson } 3247af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3248af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3249af25071cSRichard Henderson return dst; 3250af25071cSRichard Henderson } 3251af25071cSRichard Henderson 3252af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3253af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3254af25071cSRichard Henderson 3255af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3256af25071cSRichard Henderson { 3257577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3258577efa45SRichard Henderson return dst; 3259af25071cSRichard Henderson } 3260af25071cSRichard Henderson 3261af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3262af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3263af25071cSRichard Henderson 3264af25071cSRichard Henderson /* 3265af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3266af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3267af25071cSRichard Henderson * this ASR as impl. dep 3268af25071cSRichard Henderson */ 3269af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3270af25071cSRichard Henderson { 3271af25071cSRichard Henderson return tcg_constant_tl(1); 3272af25071cSRichard Henderson } 3273af25071cSRichard Henderson 3274af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3275af25071cSRichard Henderson 3276668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3277668bb9b7SRichard Henderson { 3278668bb9b7SRichard Henderson update_psr(dc); 3279668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3280668bb9b7SRichard Henderson return dst; 3281668bb9b7SRichard Henderson } 3282668bb9b7SRichard Henderson 3283668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3284668bb9b7SRichard Henderson 3285668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3286668bb9b7SRichard Henderson { 3287668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3288668bb9b7SRichard Henderson return dst; 3289668bb9b7SRichard Henderson } 3290668bb9b7SRichard Henderson 3291668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3292668bb9b7SRichard Henderson 3293668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3294668bb9b7SRichard Henderson { 3295668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3296668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3297668bb9b7SRichard Henderson 3298668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3299668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3300668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3301668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3302668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3303668bb9b7SRichard Henderson 3304668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3305668bb9b7SRichard Henderson return dst; 3306668bb9b7SRichard Henderson } 3307668bb9b7SRichard Henderson 3308668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3309668bb9b7SRichard Henderson 3310668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3311668bb9b7SRichard Henderson { 33122da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 33132da789deSRichard Henderson return dst; 3314668bb9b7SRichard Henderson } 3315668bb9b7SRichard Henderson 3316668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3317668bb9b7SRichard Henderson 3318668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3319668bb9b7SRichard Henderson { 33202da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 33212da789deSRichard Henderson return dst; 3322668bb9b7SRichard Henderson } 3323668bb9b7SRichard Henderson 3324668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3325668bb9b7SRichard Henderson 3326668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3327668bb9b7SRichard Henderson { 33282da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 33292da789deSRichard Henderson return dst; 3330668bb9b7SRichard Henderson } 3331668bb9b7SRichard Henderson 3332668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3333668bb9b7SRichard Henderson 3334668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3335668bb9b7SRichard Henderson { 3336577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3337577efa45SRichard Henderson return dst; 3338668bb9b7SRichard Henderson } 3339668bb9b7SRichard Henderson 3340668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3341668bb9b7SRichard Henderson do_rdhstick_cmpr) 3342668bb9b7SRichard Henderson 33435d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33445d617bfbSRichard Henderson { 3345cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3346cd6269f7SRichard Henderson return dst; 33475d617bfbSRichard Henderson } 33485d617bfbSRichard Henderson 33495d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 33505d617bfbSRichard Henderson 33515d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 33525d617bfbSRichard Henderson { 33535d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33545d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33555d617bfbSRichard Henderson 33565d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33575d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 33585d617bfbSRichard Henderson return dst; 33595d617bfbSRichard Henderson #else 33605d617bfbSRichard Henderson qemu_build_not_reached(); 33615d617bfbSRichard Henderson #endif 33625d617bfbSRichard Henderson } 33635d617bfbSRichard Henderson 33645d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 33655d617bfbSRichard Henderson 33665d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 33675d617bfbSRichard Henderson { 33685d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33695d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33705d617bfbSRichard Henderson 33715d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33725d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 33735d617bfbSRichard Henderson return dst; 33745d617bfbSRichard Henderson #else 33755d617bfbSRichard Henderson qemu_build_not_reached(); 33765d617bfbSRichard Henderson #endif 33775d617bfbSRichard Henderson } 33785d617bfbSRichard Henderson 33795d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 33805d617bfbSRichard Henderson 33815d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 33825d617bfbSRichard Henderson { 33835d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33845d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33855d617bfbSRichard Henderson 33865d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33875d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 33885d617bfbSRichard Henderson return dst; 33895d617bfbSRichard Henderson #else 33905d617bfbSRichard Henderson qemu_build_not_reached(); 33915d617bfbSRichard Henderson #endif 33925d617bfbSRichard Henderson } 33935d617bfbSRichard Henderson 33945d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 33955d617bfbSRichard Henderson 33965d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 33975d617bfbSRichard Henderson { 33985d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33995d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34005d617bfbSRichard Henderson 34015d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34025d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34035d617bfbSRichard Henderson return dst; 34045d617bfbSRichard Henderson #else 34055d617bfbSRichard Henderson qemu_build_not_reached(); 34065d617bfbSRichard Henderson #endif 34075d617bfbSRichard Henderson } 34085d617bfbSRichard Henderson 34095d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34105d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34115d617bfbSRichard Henderson 34125d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34135d617bfbSRichard Henderson { 34145d617bfbSRichard Henderson return cpu_tbr; 34155d617bfbSRichard Henderson } 34165d617bfbSRichard Henderson 3417e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34185d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34195d617bfbSRichard Henderson 34205d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34215d617bfbSRichard Henderson { 34225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34235d617bfbSRichard Henderson return dst; 34245d617bfbSRichard Henderson } 34255d617bfbSRichard Henderson 34265d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34275d617bfbSRichard Henderson 34285d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34295d617bfbSRichard Henderson { 34305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34315d617bfbSRichard Henderson return dst; 34325d617bfbSRichard Henderson } 34335d617bfbSRichard Henderson 34345d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34355d617bfbSRichard Henderson 34365d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34375d617bfbSRichard Henderson { 34385d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34395d617bfbSRichard Henderson return dst; 34405d617bfbSRichard Henderson } 34415d617bfbSRichard Henderson 34425d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34435d617bfbSRichard Henderson 34445d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34455d617bfbSRichard Henderson { 34465d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34475d617bfbSRichard Henderson return dst; 34485d617bfbSRichard Henderson } 34495d617bfbSRichard Henderson 34505d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 34515d617bfbSRichard Henderson 34525d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 34535d617bfbSRichard Henderson { 34545d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 34555d617bfbSRichard Henderson return dst; 34565d617bfbSRichard Henderson } 34575d617bfbSRichard Henderson 34585d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 34595d617bfbSRichard Henderson 34605d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 34615d617bfbSRichard Henderson { 34625d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 34635d617bfbSRichard Henderson return dst; 34645d617bfbSRichard Henderson } 34655d617bfbSRichard Henderson 34665d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 34675d617bfbSRichard Henderson do_rdcanrestore) 34685d617bfbSRichard Henderson 34695d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 34705d617bfbSRichard Henderson { 34715d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 34725d617bfbSRichard Henderson return dst; 34735d617bfbSRichard Henderson } 34745d617bfbSRichard Henderson 34755d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34765d617bfbSRichard Henderson 34775d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 34785d617bfbSRichard Henderson { 34795d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 34805d617bfbSRichard Henderson return dst; 34815d617bfbSRichard Henderson } 34825d617bfbSRichard Henderson 34835d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 34845d617bfbSRichard Henderson 34855d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 34865d617bfbSRichard Henderson { 34875d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 34885d617bfbSRichard Henderson return dst; 34895d617bfbSRichard Henderson } 34905d617bfbSRichard Henderson 34915d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 34925d617bfbSRichard Henderson 34935d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 34945d617bfbSRichard Henderson { 34955d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 34965d617bfbSRichard Henderson return dst; 34975d617bfbSRichard Henderson } 34985d617bfbSRichard Henderson 34995d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35005d617bfbSRichard Henderson 35015d617bfbSRichard Henderson /* UA2005 strand status */ 35025d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35035d617bfbSRichard Henderson { 35042da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 35052da789deSRichard Henderson return dst; 35065d617bfbSRichard Henderson } 35075d617bfbSRichard Henderson 35085d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35095d617bfbSRichard Henderson 35105d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35115d617bfbSRichard Henderson { 35122da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 35132da789deSRichard Henderson return dst; 35145d617bfbSRichard Henderson } 35155d617bfbSRichard Henderson 35165d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35175d617bfbSRichard Henderson 3518e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3519e8325dc0SRichard Henderson { 3520e8325dc0SRichard Henderson if (avail_64(dc)) { 3521e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3522e8325dc0SRichard Henderson return advance_pc(dc); 3523e8325dc0SRichard Henderson } 3524e8325dc0SRichard Henderson return false; 3525e8325dc0SRichard Henderson } 3526e8325dc0SRichard Henderson 35270faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 35280faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 35290faef01bSRichard Henderson { 35300faef01bSRichard Henderson TCGv src; 35310faef01bSRichard Henderson 35320faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35330faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 35340faef01bSRichard Henderson return false; 35350faef01bSRichard Henderson } 35360faef01bSRichard Henderson if (!priv) { 35370faef01bSRichard Henderson return raise_priv(dc); 35380faef01bSRichard Henderson } 35390faef01bSRichard Henderson 35400faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 35410faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 35420faef01bSRichard Henderson } else { 35430faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 35440faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 35450faef01bSRichard Henderson src = src1; 35460faef01bSRichard Henderson } else { 35470faef01bSRichard Henderson src = tcg_temp_new(); 35480faef01bSRichard Henderson if (a->imm) { 35490faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 35500faef01bSRichard Henderson } else { 35510faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 35520faef01bSRichard Henderson } 35530faef01bSRichard Henderson } 35540faef01bSRichard Henderson } 35550faef01bSRichard Henderson func(dc, src); 35560faef01bSRichard Henderson return advance_pc(dc); 35570faef01bSRichard Henderson } 35580faef01bSRichard Henderson 35590faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 35600faef01bSRichard Henderson { 35610faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 35620faef01bSRichard Henderson } 35630faef01bSRichard Henderson 35640faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 35650faef01bSRichard Henderson 35660faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 35670faef01bSRichard Henderson { 35680faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 35690faef01bSRichard Henderson } 35700faef01bSRichard Henderson 35710faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 35720faef01bSRichard Henderson 35730faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35740faef01bSRichard Henderson { 35750faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35760faef01bSRichard Henderson 35770faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 35780faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 35790faef01bSRichard Henderson /* End TB to notice changed ASI. */ 35800faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35810faef01bSRichard Henderson } 35820faef01bSRichard Henderson 35830faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 35840faef01bSRichard Henderson 35850faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 35860faef01bSRichard Henderson { 35870faef01bSRichard Henderson #ifdef TARGET_SPARC64 35880faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 35890faef01bSRichard Henderson dc->fprs_dirty = 0; 35900faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35910faef01bSRichard Henderson #else 35920faef01bSRichard Henderson qemu_build_not_reached(); 35930faef01bSRichard Henderson #endif 35940faef01bSRichard Henderson } 35950faef01bSRichard Henderson 35960faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 35970faef01bSRichard Henderson 35980faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 35990faef01bSRichard Henderson { 36000faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36010faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36020faef01bSRichard Henderson } 36030faef01bSRichard Henderson 36040faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36050faef01bSRichard Henderson 36060faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36070faef01bSRichard Henderson { 36080faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 36090faef01bSRichard Henderson } 36100faef01bSRichard Henderson 36110faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 36120faef01bSRichard Henderson 36130faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 36140faef01bSRichard Henderson { 36150faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 36160faef01bSRichard Henderson } 36170faef01bSRichard Henderson 36180faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 36190faef01bSRichard Henderson 36200faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 36210faef01bSRichard Henderson { 36220faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 36230faef01bSRichard Henderson } 36240faef01bSRichard Henderson 36250faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 36260faef01bSRichard Henderson 36270faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 36280faef01bSRichard Henderson { 36290faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36300faef01bSRichard Henderson 3631577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3632577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36330faef01bSRichard Henderson translator_io_start(&dc->base); 3634577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36350faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36360faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36370faef01bSRichard Henderson } 36380faef01bSRichard Henderson 36390faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 36400faef01bSRichard Henderson 36410faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 36420faef01bSRichard Henderson { 36430faef01bSRichard Henderson #ifdef TARGET_SPARC64 36440faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36450faef01bSRichard Henderson 36460faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 36470faef01bSRichard Henderson translator_io_start(&dc->base); 36480faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36490faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36500faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36510faef01bSRichard Henderson #else 36520faef01bSRichard Henderson qemu_build_not_reached(); 36530faef01bSRichard Henderson #endif 36540faef01bSRichard Henderson } 36550faef01bSRichard Henderson 36560faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 36570faef01bSRichard Henderson 36580faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 36590faef01bSRichard Henderson { 36600faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36610faef01bSRichard Henderson 3662577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3663577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 36640faef01bSRichard Henderson translator_io_start(&dc->base); 3665577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36660faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36670faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36680faef01bSRichard Henderson } 36690faef01bSRichard Henderson 36700faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 36710faef01bSRichard Henderson 36720faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 36730faef01bSRichard Henderson { 36740faef01bSRichard Henderson save_state(dc); 36750faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36760faef01bSRichard Henderson } 36770faef01bSRichard Henderson 36780faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 36790faef01bSRichard Henderson 368025524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 368125524734SRichard Henderson { 368225524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 368325524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 368425524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 368525524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 368625524734SRichard Henderson } 368725524734SRichard Henderson 368825524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 368925524734SRichard Henderson 36909422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 36919422278eSRichard Henderson { 36929422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3693cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3694cd6269f7SRichard Henderson 3695cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3696cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 36979422278eSRichard Henderson } 36989422278eSRichard Henderson 36999422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37009422278eSRichard Henderson 37019422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37029422278eSRichard Henderson { 37039422278eSRichard Henderson #ifdef TARGET_SPARC64 37049422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37059422278eSRichard Henderson 37069422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37079422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 37089422278eSRichard Henderson #else 37099422278eSRichard Henderson qemu_build_not_reached(); 37109422278eSRichard Henderson #endif 37119422278eSRichard Henderson } 37129422278eSRichard Henderson 37139422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 37149422278eSRichard Henderson 37159422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 37169422278eSRichard Henderson { 37179422278eSRichard Henderson #ifdef TARGET_SPARC64 37189422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37199422278eSRichard Henderson 37209422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37219422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 37229422278eSRichard Henderson #else 37239422278eSRichard Henderson qemu_build_not_reached(); 37249422278eSRichard Henderson #endif 37259422278eSRichard Henderson } 37269422278eSRichard Henderson 37279422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 37289422278eSRichard Henderson 37299422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 37309422278eSRichard Henderson { 37319422278eSRichard Henderson #ifdef TARGET_SPARC64 37329422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37339422278eSRichard Henderson 37349422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37359422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 37369422278eSRichard Henderson #else 37379422278eSRichard Henderson qemu_build_not_reached(); 37389422278eSRichard Henderson #endif 37399422278eSRichard Henderson } 37409422278eSRichard Henderson 37419422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 37429422278eSRichard Henderson 37439422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 37449422278eSRichard Henderson { 37459422278eSRichard Henderson #ifdef TARGET_SPARC64 37469422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37479422278eSRichard Henderson 37489422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37499422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 37509422278eSRichard Henderson #else 37519422278eSRichard Henderson qemu_build_not_reached(); 37529422278eSRichard Henderson #endif 37539422278eSRichard Henderson } 37549422278eSRichard Henderson 37559422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 37569422278eSRichard Henderson 37579422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 37589422278eSRichard Henderson { 37599422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37609422278eSRichard Henderson 37619422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37629422278eSRichard Henderson translator_io_start(&dc->base); 37639422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37649422278eSRichard Henderson /* End TB to handle timer interrupt */ 37659422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37669422278eSRichard Henderson } 37679422278eSRichard Henderson 37689422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 37699422278eSRichard Henderson 37709422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 37719422278eSRichard Henderson { 37729422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 37739422278eSRichard Henderson } 37749422278eSRichard Henderson 37759422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37769422278eSRichard Henderson 37779422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 37789422278eSRichard Henderson { 37799422278eSRichard Henderson save_state(dc); 37809422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37819422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37829422278eSRichard Henderson } 37839422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 37849422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37859422278eSRichard Henderson } 37869422278eSRichard Henderson 37879422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 37889422278eSRichard Henderson 37899422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 37909422278eSRichard Henderson { 37919422278eSRichard Henderson save_state(dc); 37929422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 37939422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37949422278eSRichard Henderson } 37959422278eSRichard Henderson 37969422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 37979422278eSRichard Henderson 37989422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 37999422278eSRichard Henderson { 38009422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38019422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38029422278eSRichard Henderson } 38039422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38049422278eSRichard Henderson } 38059422278eSRichard Henderson 38069422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38079422278eSRichard Henderson 38089422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 38099422278eSRichard Henderson { 38109422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 38119422278eSRichard Henderson } 38129422278eSRichard Henderson 38139422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 38149422278eSRichard Henderson 38159422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 38169422278eSRichard Henderson { 38179422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 38189422278eSRichard Henderson } 38199422278eSRichard Henderson 38209422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 38219422278eSRichard Henderson 38229422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 38239422278eSRichard Henderson { 38249422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 38259422278eSRichard Henderson } 38269422278eSRichard Henderson 38279422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 38289422278eSRichard Henderson 38299422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 38309422278eSRichard Henderson { 38319422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 38329422278eSRichard Henderson } 38339422278eSRichard Henderson 38349422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 38359422278eSRichard Henderson 38369422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 38379422278eSRichard Henderson { 38389422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 38399422278eSRichard Henderson } 38409422278eSRichard Henderson 38419422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 38429422278eSRichard Henderson 38439422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 38449422278eSRichard Henderson { 38459422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 38469422278eSRichard Henderson } 38479422278eSRichard Henderson 38489422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 38499422278eSRichard Henderson 38509422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 38519422278eSRichard Henderson { 38529422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 38539422278eSRichard Henderson } 38549422278eSRichard Henderson 38559422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 38569422278eSRichard Henderson 38579422278eSRichard Henderson /* UA2005 strand status */ 38589422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 38599422278eSRichard Henderson { 38602da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 38619422278eSRichard Henderson } 38629422278eSRichard Henderson 38639422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 38649422278eSRichard Henderson 3865bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3866bb97f2f5SRichard Henderson 3867bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3868bb97f2f5SRichard Henderson { 3869bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3870bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3871bb97f2f5SRichard Henderson } 3872bb97f2f5SRichard Henderson 3873bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3874bb97f2f5SRichard Henderson 3875bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3876bb97f2f5SRichard Henderson { 3877bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3878bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3879bb97f2f5SRichard Henderson 3880bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3881bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3882bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3883bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3884bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3885bb97f2f5SRichard Henderson 3886bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3887bb97f2f5SRichard Henderson } 3888bb97f2f5SRichard Henderson 3889bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3890bb97f2f5SRichard Henderson 3891bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3892bb97f2f5SRichard Henderson { 38932da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3894bb97f2f5SRichard Henderson } 3895bb97f2f5SRichard Henderson 3896bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3897bb97f2f5SRichard Henderson 3898bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3899bb97f2f5SRichard Henderson { 39002da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3901bb97f2f5SRichard Henderson } 3902bb97f2f5SRichard Henderson 3903bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3904bb97f2f5SRichard Henderson 3905bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3906bb97f2f5SRichard Henderson { 3907bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3908bb97f2f5SRichard Henderson 3909577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3910bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3911bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3912577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3913bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3914bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3915bb97f2f5SRichard Henderson } 3916bb97f2f5SRichard Henderson 3917bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3918bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3919bb97f2f5SRichard Henderson 392025524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 392125524734SRichard Henderson { 392225524734SRichard Henderson if (!supervisor(dc)) { 392325524734SRichard Henderson return raise_priv(dc); 392425524734SRichard Henderson } 392525524734SRichard Henderson if (saved) { 392625524734SRichard Henderson gen_helper_saved(tcg_env); 392725524734SRichard Henderson } else { 392825524734SRichard Henderson gen_helper_restored(tcg_env); 392925524734SRichard Henderson } 393025524734SRichard Henderson return advance_pc(dc); 393125524734SRichard Henderson } 393225524734SRichard Henderson 393325524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 393425524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 393525524734SRichard Henderson 3936d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3937d3825800SRichard Henderson { 3938d3825800SRichard Henderson return advance_pc(dc); 3939d3825800SRichard Henderson } 3940d3825800SRichard Henderson 39410faef01bSRichard Henderson /* 39420faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 39430faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 39440faef01bSRichard Henderson */ 39455458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 39465458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 39470faef01bSRichard Henderson 3948428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3949428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3950428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3951428881deSRichard Henderson { 3952428881deSRichard Henderson TCGv dst, src1; 3953428881deSRichard Henderson 3954428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3955428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3956428881deSRichard Henderson return false; 3957428881deSRichard Henderson } 3958428881deSRichard Henderson 3959428881deSRichard Henderson if (a->cc) { 3960428881deSRichard Henderson dst = cpu_cc_dst; 3961428881deSRichard Henderson } else { 3962428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3963428881deSRichard Henderson } 3964428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3965428881deSRichard Henderson 3966428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3967428881deSRichard Henderson if (funci) { 3968428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3969428881deSRichard Henderson } else { 3970428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3971428881deSRichard Henderson } 3972428881deSRichard Henderson } else { 3973428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3974428881deSRichard Henderson } 3975428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3976428881deSRichard Henderson 3977428881deSRichard Henderson if (a->cc) { 3978428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3979428881deSRichard Henderson dc->cc_op = cc_op; 3980428881deSRichard Henderson } 3981428881deSRichard Henderson return advance_pc(dc); 3982428881deSRichard Henderson } 3983428881deSRichard Henderson 3984428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3985428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3986428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3987428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3988428881deSRichard Henderson { 3989428881deSRichard Henderson if (a->cc) { 399022188d7dSRichard Henderson assert(cc_op >= 0); 3991428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3992428881deSRichard Henderson } 3993428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3994428881deSRichard Henderson } 3995428881deSRichard Henderson 3996428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3997428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3998428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3999428881deSRichard Henderson { 4000428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4001428881deSRichard Henderson } 4002428881deSRichard Henderson 4003428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4004428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4005428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4006428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4007428881deSRichard Henderson 4008a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4009a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4010a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4011a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4012a9aba13dSRichard Henderson 4013428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4014428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4015428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4016428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4017428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4018428881deSRichard Henderson 401922188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4020b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4021b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 402222188d7dSRichard Henderson 40234ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 40244ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4025c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4026c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 40274ee85ea9SRichard Henderson 40289c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 40299c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 40309c6ec5bcSRichard Henderson 4031428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4032428881deSRichard Henderson { 4033428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4034428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4035428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4036428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4037428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4038428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4039428881deSRichard Henderson return false; 4040428881deSRichard Henderson } else { 4041428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4042428881deSRichard Henderson } 4043428881deSRichard Henderson return advance_pc(dc); 4044428881deSRichard Henderson } 4045428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4046428881deSRichard Henderson } 4047428881deSRichard Henderson 4048420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4049420a187dSRichard Henderson { 4050420a187dSRichard Henderson switch (dc->cc_op) { 4051420a187dSRichard Henderson case CC_OP_DIV: 4052420a187dSRichard Henderson case CC_OP_LOGIC: 4053420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4054420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4055420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4056420a187dSRichard Henderson case CC_OP_ADD: 4057420a187dSRichard Henderson case CC_OP_TADD: 4058420a187dSRichard Henderson case CC_OP_TADDTV: 4059420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4060420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4061420a187dSRichard Henderson case CC_OP_SUB: 4062420a187dSRichard Henderson case CC_OP_TSUB: 4063420a187dSRichard Henderson case CC_OP_TSUBTV: 4064420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4065420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4066420a187dSRichard Henderson default: 4067420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4068420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4069420a187dSRichard Henderson } 4070420a187dSRichard Henderson } 4071420a187dSRichard Henderson 4072dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4073dfebb950SRichard Henderson { 4074dfebb950SRichard Henderson switch (dc->cc_op) { 4075dfebb950SRichard Henderson case CC_OP_DIV: 4076dfebb950SRichard Henderson case CC_OP_LOGIC: 4077dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4078dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4079dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4080dfebb950SRichard Henderson case CC_OP_ADD: 4081dfebb950SRichard Henderson case CC_OP_TADD: 4082dfebb950SRichard Henderson case CC_OP_TADDTV: 4083dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4084dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4085dfebb950SRichard Henderson case CC_OP_SUB: 4086dfebb950SRichard Henderson case CC_OP_TSUB: 4087dfebb950SRichard Henderson case CC_OP_TSUBTV: 4088dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4089dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4090dfebb950SRichard Henderson default: 4091dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4092dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4093dfebb950SRichard Henderson } 4094dfebb950SRichard Henderson } 4095dfebb950SRichard Henderson 4096a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4097a9aba13dSRichard Henderson { 4098a9aba13dSRichard Henderson update_psr(dc); 4099a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4100a9aba13dSRichard Henderson } 4101a9aba13dSRichard Henderson 4102b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4103b88ce6f2SRichard Henderson int width, bool cc, bool left) 4104b88ce6f2SRichard Henderson { 4105b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4106b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4107b88ce6f2SRichard Henderson int shift, imask, omask; 4108b88ce6f2SRichard Henderson 4109b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4110b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4111b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4112b88ce6f2SRichard Henderson 4113b88ce6f2SRichard Henderson if (cc) { 4114b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4115b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4116b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4117b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4118b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4119b88ce6f2SRichard Henderson } 4120b88ce6f2SRichard Henderson 4121b88ce6f2SRichard Henderson /* 4122b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4123b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4124b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4125b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4126b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4127b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4128b88ce6f2SRichard Henderson * the value we're looking for. 4129b88ce6f2SRichard Henderson */ 4130b88ce6f2SRichard Henderson switch (width) { 4131b88ce6f2SRichard Henderson case 8: 4132b88ce6f2SRichard Henderson imask = 0x7; 4133b88ce6f2SRichard Henderson shift = 3; 4134b88ce6f2SRichard Henderson omask = 0xff; 4135b88ce6f2SRichard Henderson if (left) { 4136b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4137b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4138b88ce6f2SRichard Henderson } else { 4139b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4140b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4141b88ce6f2SRichard Henderson } 4142b88ce6f2SRichard Henderson break; 4143b88ce6f2SRichard Henderson case 16: 4144b88ce6f2SRichard Henderson imask = 0x6; 4145b88ce6f2SRichard Henderson shift = 1; 4146b88ce6f2SRichard Henderson omask = 0xf; 4147b88ce6f2SRichard Henderson if (left) { 4148b88ce6f2SRichard Henderson tabl = 0x8cef; 4149b88ce6f2SRichard Henderson tabr = 0xf731; 4150b88ce6f2SRichard Henderson } else { 4151b88ce6f2SRichard Henderson tabl = 0x137f; 4152b88ce6f2SRichard Henderson tabr = 0xfec8; 4153b88ce6f2SRichard Henderson } 4154b88ce6f2SRichard Henderson break; 4155b88ce6f2SRichard Henderson case 32: 4156b88ce6f2SRichard Henderson imask = 0x4; 4157b88ce6f2SRichard Henderson shift = 0; 4158b88ce6f2SRichard Henderson omask = 0x3; 4159b88ce6f2SRichard Henderson if (left) { 4160b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4161b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4162b88ce6f2SRichard Henderson } else { 4163b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4164b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4165b88ce6f2SRichard Henderson } 4166b88ce6f2SRichard Henderson break; 4167b88ce6f2SRichard Henderson default: 4168b88ce6f2SRichard Henderson abort(); 4169b88ce6f2SRichard Henderson } 4170b88ce6f2SRichard Henderson 4171b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4172b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4173b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4174b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4175b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4176b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4177b88ce6f2SRichard Henderson 4178b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4179b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4180b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4181b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4182b88ce6f2SRichard Henderson 4183b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4184b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4185b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4186b88ce6f2SRichard Henderson 4187b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4188b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4189b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4190b88ce6f2SRichard Henderson 4191b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4192b88ce6f2SRichard Henderson return advance_pc(dc); 4193b88ce6f2SRichard Henderson } 4194b88ce6f2SRichard Henderson 4195b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4196b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4197b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4198b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4199b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4200b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4201b88ce6f2SRichard Henderson 4202b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4203b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4204b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4205b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4206b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4207b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4208b88ce6f2SRichard Henderson 420945bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 421045bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 421145bfed3bSRichard Henderson { 421245bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 421345bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 421445bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 421545bfed3bSRichard Henderson 421645bfed3bSRichard Henderson func(dst, src1, src2); 421745bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 421845bfed3bSRichard Henderson return advance_pc(dc); 421945bfed3bSRichard Henderson } 422045bfed3bSRichard Henderson 422145bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 422245bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 422345bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 422445bfed3bSRichard Henderson 42259e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 42269e20ca94SRichard Henderson { 42279e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42289e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42299e20ca94SRichard Henderson 42309e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42319e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42329e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42339e20ca94SRichard Henderson #else 42349e20ca94SRichard Henderson g_assert_not_reached(); 42359e20ca94SRichard Henderson #endif 42369e20ca94SRichard Henderson } 42379e20ca94SRichard Henderson 42389e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 42399e20ca94SRichard Henderson { 42409e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42419e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42429e20ca94SRichard Henderson 42439e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42449e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42459e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 42469e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42479e20ca94SRichard Henderson #else 42489e20ca94SRichard Henderson g_assert_not_reached(); 42499e20ca94SRichard Henderson #endif 42509e20ca94SRichard Henderson } 42519e20ca94SRichard Henderson 42529e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 42539e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 42549e20ca94SRichard Henderson 425539ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 425639ca3490SRichard Henderson { 425739ca3490SRichard Henderson #ifdef TARGET_SPARC64 425839ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 425939ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 426039ca3490SRichard Henderson #else 426139ca3490SRichard Henderson g_assert_not_reached(); 426239ca3490SRichard Henderson #endif 426339ca3490SRichard Henderson } 426439ca3490SRichard Henderson 426539ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 426639ca3490SRichard Henderson 42675fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42685fc546eeSRichard Henderson { 42695fc546eeSRichard Henderson TCGv dst, src1, src2; 42705fc546eeSRichard Henderson 42715fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42725fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42735fc546eeSRichard Henderson return false; 42745fc546eeSRichard Henderson } 42755fc546eeSRichard Henderson 42765fc546eeSRichard Henderson src2 = tcg_temp_new(); 42775fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42785fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42795fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42805fc546eeSRichard Henderson 42815fc546eeSRichard Henderson if (l) { 42825fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42835fc546eeSRichard Henderson if (!a->x) { 42845fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42855fc546eeSRichard Henderson } 42865fc546eeSRichard Henderson } else if (u) { 42875fc546eeSRichard Henderson if (!a->x) { 42885fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42895fc546eeSRichard Henderson src1 = dst; 42905fc546eeSRichard Henderson } 42915fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42925fc546eeSRichard Henderson } else { 42935fc546eeSRichard Henderson if (!a->x) { 42945fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42955fc546eeSRichard Henderson src1 = dst; 42965fc546eeSRichard Henderson } 42975fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42985fc546eeSRichard Henderson } 42995fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43005fc546eeSRichard Henderson return advance_pc(dc); 43015fc546eeSRichard Henderson } 43025fc546eeSRichard Henderson 43035fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 43045fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 43055fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 43065fc546eeSRichard Henderson 43075fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 43085fc546eeSRichard Henderson { 43095fc546eeSRichard Henderson TCGv dst, src1; 43105fc546eeSRichard Henderson 43115fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 43125fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 43135fc546eeSRichard Henderson return false; 43145fc546eeSRichard Henderson } 43155fc546eeSRichard Henderson 43165fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 43175fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 43185fc546eeSRichard Henderson 43195fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 43205fc546eeSRichard Henderson if (l) { 43215fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 43225fc546eeSRichard Henderson } else if (u) { 43235fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 43245fc546eeSRichard Henderson } else { 43255fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 43265fc546eeSRichard Henderson } 43275fc546eeSRichard Henderson } else { 43285fc546eeSRichard Henderson if (l) { 43295fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 43305fc546eeSRichard Henderson } else if (u) { 43315fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43325fc546eeSRichard Henderson } else { 43335fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43345fc546eeSRichard Henderson } 43355fc546eeSRichard Henderson } 43365fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43375fc546eeSRichard Henderson return advance_pc(dc); 43385fc546eeSRichard Henderson } 43395fc546eeSRichard Henderson 43405fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43415fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43425fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43435fc546eeSRichard Henderson 4344fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4345fb4ed7aaSRichard Henderson { 4346fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4347fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4348fb4ed7aaSRichard Henderson return NULL; 4349fb4ed7aaSRichard Henderson } 4350fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4351fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4352fb4ed7aaSRichard Henderson } else { 4353fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4354fb4ed7aaSRichard Henderson } 4355fb4ed7aaSRichard Henderson } 4356fb4ed7aaSRichard Henderson 4357fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4358fb4ed7aaSRichard Henderson { 4359fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4360fb4ed7aaSRichard Henderson 4361fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4362fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4363fb4ed7aaSRichard Henderson return advance_pc(dc); 4364fb4ed7aaSRichard Henderson } 4365fb4ed7aaSRichard Henderson 4366fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4367fb4ed7aaSRichard Henderson { 4368fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4369fb4ed7aaSRichard Henderson DisasCompare cmp; 4370fb4ed7aaSRichard Henderson 4371fb4ed7aaSRichard Henderson if (src2 == NULL) { 4372fb4ed7aaSRichard Henderson return false; 4373fb4ed7aaSRichard Henderson } 4374fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4375fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4376fb4ed7aaSRichard Henderson } 4377fb4ed7aaSRichard Henderson 4378fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4379fb4ed7aaSRichard Henderson { 4380fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4381fb4ed7aaSRichard Henderson DisasCompare cmp; 4382fb4ed7aaSRichard Henderson 4383fb4ed7aaSRichard Henderson if (src2 == NULL) { 4384fb4ed7aaSRichard Henderson return false; 4385fb4ed7aaSRichard Henderson } 4386fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4387fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4388fb4ed7aaSRichard Henderson } 4389fb4ed7aaSRichard Henderson 4390fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4391fb4ed7aaSRichard Henderson { 4392fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4393fb4ed7aaSRichard Henderson DisasCompare cmp; 4394fb4ed7aaSRichard Henderson 4395fb4ed7aaSRichard Henderson if (src2 == NULL) { 4396fb4ed7aaSRichard Henderson return false; 4397fb4ed7aaSRichard Henderson } 4398fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4399fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4400fb4ed7aaSRichard Henderson } 4401fb4ed7aaSRichard Henderson 440286b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 440386b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 440486b82fe0SRichard Henderson { 440586b82fe0SRichard Henderson TCGv src1, sum; 440686b82fe0SRichard Henderson 440786b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 440886b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 440986b82fe0SRichard Henderson return false; 441086b82fe0SRichard Henderson } 441186b82fe0SRichard Henderson 441286b82fe0SRichard Henderson /* 441386b82fe0SRichard Henderson * Always load the sum into a new temporary. 441486b82fe0SRichard Henderson * This is required to capture the value across a window change, 441586b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 441686b82fe0SRichard Henderson */ 441786b82fe0SRichard Henderson sum = tcg_temp_new(); 441886b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 441986b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 442086b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 442186b82fe0SRichard Henderson } else { 442286b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 442386b82fe0SRichard Henderson } 442486b82fe0SRichard Henderson return func(dc, a->rd, sum); 442586b82fe0SRichard Henderson } 442686b82fe0SRichard Henderson 442786b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 442886b82fe0SRichard Henderson { 442986b82fe0SRichard Henderson /* 443086b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 443186b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 443286b82fe0SRichard Henderson */ 443386b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 443486b82fe0SRichard Henderson 443586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 443686b82fe0SRichard Henderson 443786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 443886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 443986b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 444086b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 444186b82fe0SRichard Henderson 444286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 444386b82fe0SRichard Henderson return true; 444486b82fe0SRichard Henderson } 444586b82fe0SRichard Henderson 444686b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 444786b82fe0SRichard Henderson 444886b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 444986b82fe0SRichard Henderson { 445086b82fe0SRichard Henderson if (!supervisor(dc)) { 445186b82fe0SRichard Henderson return raise_priv(dc); 445286b82fe0SRichard Henderson } 445386b82fe0SRichard Henderson 445486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 445586b82fe0SRichard Henderson 445686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 445786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 445886b82fe0SRichard Henderson gen_helper_rett(tcg_env); 445986b82fe0SRichard Henderson 446086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 446186b82fe0SRichard Henderson return true; 446286b82fe0SRichard Henderson } 446386b82fe0SRichard Henderson 446486b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 446586b82fe0SRichard Henderson 446686b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 446786b82fe0SRichard Henderson { 446886b82fe0SRichard Henderson gen_check_align(dc, src, 3); 446986b82fe0SRichard Henderson 447086b82fe0SRichard Henderson gen_mov_pc_npc(dc); 447186b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 447286b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 447386b82fe0SRichard Henderson 447486b82fe0SRichard Henderson gen_helper_restore(tcg_env); 447586b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 447686b82fe0SRichard Henderson return true; 447786b82fe0SRichard Henderson } 447886b82fe0SRichard Henderson 447986b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 448086b82fe0SRichard Henderson 4481d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4482d3825800SRichard Henderson { 4483d3825800SRichard Henderson gen_helper_save(tcg_env); 4484d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4485d3825800SRichard Henderson return advance_pc(dc); 4486d3825800SRichard Henderson } 4487d3825800SRichard Henderson 4488d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4489d3825800SRichard Henderson 4490d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4491d3825800SRichard Henderson { 4492d3825800SRichard Henderson gen_helper_restore(tcg_env); 4493d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4494d3825800SRichard Henderson return advance_pc(dc); 4495d3825800SRichard Henderson } 4496d3825800SRichard Henderson 4497d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4498d3825800SRichard Henderson 44998f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 45008f75b8a4SRichard Henderson { 45018f75b8a4SRichard Henderson if (!supervisor(dc)) { 45028f75b8a4SRichard Henderson return raise_priv(dc); 45038f75b8a4SRichard Henderson } 45048f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 45058f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 45068f75b8a4SRichard Henderson translator_io_start(&dc->base); 45078f75b8a4SRichard Henderson if (done) { 45088f75b8a4SRichard Henderson gen_helper_done(tcg_env); 45098f75b8a4SRichard Henderson } else { 45108f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 45118f75b8a4SRichard Henderson } 45128f75b8a4SRichard Henderson return true; 45138f75b8a4SRichard Henderson } 45148f75b8a4SRichard Henderson 45158f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 45168f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 45178f75b8a4SRichard Henderson 45180880d20bSRichard Henderson /* 45190880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 45200880d20bSRichard Henderson */ 45210880d20bSRichard Henderson 45220880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 45230880d20bSRichard Henderson { 45240880d20bSRichard Henderson TCGv addr, tmp = NULL; 45250880d20bSRichard Henderson 45260880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 45270880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 45280880d20bSRichard Henderson return NULL; 45290880d20bSRichard Henderson } 45300880d20bSRichard Henderson 45310880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 45320880d20bSRichard Henderson if (rs2_or_imm) { 45330880d20bSRichard Henderson tmp = tcg_temp_new(); 45340880d20bSRichard Henderson if (imm) { 45350880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 45360880d20bSRichard Henderson } else { 45370880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 45380880d20bSRichard Henderson } 45390880d20bSRichard Henderson addr = tmp; 45400880d20bSRichard Henderson } 45410880d20bSRichard Henderson if (AM_CHECK(dc)) { 45420880d20bSRichard Henderson if (!tmp) { 45430880d20bSRichard Henderson tmp = tcg_temp_new(); 45440880d20bSRichard Henderson } 45450880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 45460880d20bSRichard Henderson addr = tmp; 45470880d20bSRichard Henderson } 45480880d20bSRichard Henderson return addr; 45490880d20bSRichard Henderson } 45500880d20bSRichard Henderson 45510880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45520880d20bSRichard Henderson { 45530880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45540880d20bSRichard Henderson DisasASI da; 45550880d20bSRichard Henderson 45560880d20bSRichard Henderson if (addr == NULL) { 45570880d20bSRichard Henderson return false; 45580880d20bSRichard Henderson } 45590880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45600880d20bSRichard Henderson 45610880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 456242071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45630880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45640880d20bSRichard Henderson return advance_pc(dc); 45650880d20bSRichard Henderson } 45660880d20bSRichard Henderson 45670880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45680880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45690880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45700880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45710880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45720880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45730880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45740880d20bSRichard Henderson 45750880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45760880d20bSRichard Henderson { 45770880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45780880d20bSRichard Henderson DisasASI da; 45790880d20bSRichard Henderson 45800880d20bSRichard Henderson if (addr == NULL) { 45810880d20bSRichard Henderson return false; 45820880d20bSRichard Henderson } 45830880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45840880d20bSRichard Henderson 45850880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 458642071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 45870880d20bSRichard Henderson return advance_pc(dc); 45880880d20bSRichard Henderson } 45890880d20bSRichard Henderson 45900880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 45910880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 45920880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 45930880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 45940880d20bSRichard Henderson 45950880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 45960880d20bSRichard Henderson { 45970880d20bSRichard Henderson TCGv addr; 45980880d20bSRichard Henderson DisasASI da; 45990880d20bSRichard Henderson 46000880d20bSRichard Henderson if (a->rd & 1) { 46010880d20bSRichard Henderson return false; 46020880d20bSRichard Henderson } 46030880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46040880d20bSRichard Henderson if (addr == NULL) { 46050880d20bSRichard Henderson return false; 46060880d20bSRichard Henderson } 46070880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 460842071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 46090880d20bSRichard Henderson return advance_pc(dc); 46100880d20bSRichard Henderson } 46110880d20bSRichard Henderson 46120880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 46130880d20bSRichard Henderson { 46140880d20bSRichard Henderson TCGv addr; 46150880d20bSRichard Henderson DisasASI da; 46160880d20bSRichard Henderson 46170880d20bSRichard Henderson if (a->rd & 1) { 46180880d20bSRichard Henderson return false; 46190880d20bSRichard Henderson } 46200880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46210880d20bSRichard Henderson if (addr == NULL) { 46220880d20bSRichard Henderson return false; 46230880d20bSRichard Henderson } 46240880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 462542071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 46260880d20bSRichard Henderson return advance_pc(dc); 46270880d20bSRichard Henderson } 46280880d20bSRichard Henderson 4629cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4630cf07cd1eSRichard Henderson { 4631cf07cd1eSRichard Henderson TCGv addr, reg; 4632cf07cd1eSRichard Henderson DisasASI da; 4633cf07cd1eSRichard Henderson 4634cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4635cf07cd1eSRichard Henderson if (addr == NULL) { 4636cf07cd1eSRichard Henderson return false; 4637cf07cd1eSRichard Henderson } 4638cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4639cf07cd1eSRichard Henderson 4640cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4641cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4642cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4643cf07cd1eSRichard Henderson return advance_pc(dc); 4644cf07cd1eSRichard Henderson } 4645cf07cd1eSRichard Henderson 4646dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4647dca544b9SRichard Henderson { 4648dca544b9SRichard Henderson TCGv addr, dst, src; 4649dca544b9SRichard Henderson DisasASI da; 4650dca544b9SRichard Henderson 4651dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4652dca544b9SRichard Henderson if (addr == NULL) { 4653dca544b9SRichard Henderson return false; 4654dca544b9SRichard Henderson } 4655dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4656dca544b9SRichard Henderson 4657dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4658dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4659dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4660dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4661dca544b9SRichard Henderson return advance_pc(dc); 4662dca544b9SRichard Henderson } 4663dca544b9SRichard Henderson 4664d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4665d0a11d25SRichard Henderson { 4666d0a11d25SRichard Henderson TCGv addr, o, n, c; 4667d0a11d25SRichard Henderson DisasASI da; 4668d0a11d25SRichard Henderson 4669d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4670d0a11d25SRichard Henderson if (addr == NULL) { 4671d0a11d25SRichard Henderson return false; 4672d0a11d25SRichard Henderson } 4673d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4674d0a11d25SRichard Henderson 4675d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4676d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4677d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4678d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4679d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4680d0a11d25SRichard Henderson return advance_pc(dc); 4681d0a11d25SRichard Henderson } 4682d0a11d25SRichard Henderson 4683d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4684d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4685d0a11d25SRichard Henderson 468606c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 468706c060d9SRichard Henderson { 468806c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 468906c060d9SRichard Henderson DisasASI da; 469006c060d9SRichard Henderson 469106c060d9SRichard Henderson if (addr == NULL) { 469206c060d9SRichard Henderson return false; 469306c060d9SRichard Henderson } 469406c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 469506c060d9SRichard Henderson return true; 469606c060d9SRichard Henderson } 469706c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 469806c060d9SRichard Henderson return true; 469906c060d9SRichard Henderson } 470006c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4701287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 470206c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 470306c060d9SRichard Henderson return advance_pc(dc); 470406c060d9SRichard Henderson } 470506c060d9SRichard Henderson 470606c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 470706c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 470806c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 470906c060d9SRichard Henderson 4710287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4711287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4712287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4713287b1152SRichard Henderson 471406c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 471506c060d9SRichard Henderson { 471606c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 471706c060d9SRichard Henderson DisasASI da; 471806c060d9SRichard Henderson 471906c060d9SRichard Henderson if (addr == NULL) { 472006c060d9SRichard Henderson return false; 472106c060d9SRichard Henderson } 472206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 472306c060d9SRichard Henderson return true; 472406c060d9SRichard Henderson } 472506c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 472606c060d9SRichard Henderson return true; 472706c060d9SRichard Henderson } 472806c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4729287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 473006c060d9SRichard Henderson return advance_pc(dc); 473106c060d9SRichard Henderson } 473206c060d9SRichard Henderson 473306c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 473406c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 473506c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 473606c060d9SRichard Henderson 4737287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4738287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4739287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4740287b1152SRichard Henderson 474106c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 474206c060d9SRichard Henderson { 474306c060d9SRichard Henderson if (!avail_32(dc)) { 474406c060d9SRichard Henderson return false; 474506c060d9SRichard Henderson } 474606c060d9SRichard Henderson if (!supervisor(dc)) { 474706c060d9SRichard Henderson return raise_priv(dc); 474806c060d9SRichard Henderson } 474906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 475006c060d9SRichard Henderson return true; 475106c060d9SRichard Henderson } 475206c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 475306c060d9SRichard Henderson return true; 475406c060d9SRichard Henderson } 475506c060d9SRichard Henderson 4756da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4757da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 47583d3c0673SRichard Henderson { 4759da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47603d3c0673SRichard Henderson if (addr == NULL) { 47613d3c0673SRichard Henderson return false; 47623d3c0673SRichard Henderson } 47633d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47643d3c0673SRichard Henderson return true; 47653d3c0673SRichard Henderson } 4766da681406SRichard Henderson tmp = tcg_temp_new(); 4767da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4768da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4769da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4770da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4771da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 47723d3c0673SRichard Henderson return advance_pc(dc); 47733d3c0673SRichard Henderson } 47743d3c0673SRichard Henderson 4775da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4776da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47773d3c0673SRichard Henderson 47783d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 47793d3c0673SRichard Henderson { 47803d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47813d3c0673SRichard Henderson if (addr == NULL) { 47823d3c0673SRichard Henderson return false; 47833d3c0673SRichard Henderson } 47843d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47853d3c0673SRichard Henderson return true; 47863d3c0673SRichard Henderson } 47873d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 47883d3c0673SRichard Henderson return advance_pc(dc); 47893d3c0673SRichard Henderson } 47903d3c0673SRichard Henderson 47913d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 47923d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 47933d3c0673SRichard Henderson 4794baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4795baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4796baf3dbf2SRichard Henderson { 4797baf3dbf2SRichard Henderson TCGv_i32 tmp; 4798baf3dbf2SRichard Henderson 4799baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4800baf3dbf2SRichard Henderson return true; 4801baf3dbf2SRichard Henderson } 4802baf3dbf2SRichard Henderson 4803baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4804baf3dbf2SRichard Henderson func(tmp, tmp); 4805baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4806baf3dbf2SRichard Henderson return advance_pc(dc); 4807baf3dbf2SRichard Henderson } 4808baf3dbf2SRichard Henderson 4809baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4810baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4811baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4812baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4813baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4814baf3dbf2SRichard Henderson 4815c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4816c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4817c6d83e4fSRichard Henderson { 4818c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4819c6d83e4fSRichard Henderson 4820c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4821c6d83e4fSRichard Henderson return true; 4822c6d83e4fSRichard Henderson } 4823c6d83e4fSRichard Henderson 4824c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4825c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4826c6d83e4fSRichard Henderson func(dst, src); 4827c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4828c6d83e4fSRichard Henderson return advance_pc(dc); 4829c6d83e4fSRichard Henderson } 4830c6d83e4fSRichard Henderson 4831c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4832c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4833c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4834c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4835c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4836c6d83e4fSRichard Henderson 48377f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48387f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48397f10b52fSRichard Henderson { 48407f10b52fSRichard Henderson TCGv_i32 src1, src2; 48417f10b52fSRichard Henderson 48427f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48437f10b52fSRichard Henderson return true; 48447f10b52fSRichard Henderson } 48457f10b52fSRichard Henderson 48467f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48477f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48487f10b52fSRichard Henderson func(src1, src1, src2); 48497f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48507f10b52fSRichard Henderson return advance_pc(dc); 48517f10b52fSRichard Henderson } 48527f10b52fSRichard Henderson 48537f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48547f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48557f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48567f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48577f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48587f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48597f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48607f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48617f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48627f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48637f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48647f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48657f10b52fSRichard Henderson 4866*e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4867*e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4868*e06c9f83SRichard Henderson { 4869*e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4870*e06c9f83SRichard Henderson 4871*e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4872*e06c9f83SRichard Henderson return true; 4873*e06c9f83SRichard Henderson } 4874*e06c9f83SRichard Henderson 4875*e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4876*e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4877*e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4878*e06c9f83SRichard Henderson func(dst, src1, src2); 4879*e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4880*e06c9f83SRichard Henderson return advance_pc(dc); 4881*e06c9f83SRichard Henderson } 4882*e06c9f83SRichard Henderson 4883*e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4884*e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4885*e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4886*e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4887*e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4888*e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4889*e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4890*e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4891*e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4892*e06c9f83SRichard Henderson 4893*e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4894*e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4895*e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4896*e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4897*e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4898*e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4899*e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4900*e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4901*e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4902*e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4903*e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4904*e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4905*e06c9f83SRichard Henderson 4906fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4907fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4908fcf5ef2aSThomas Huth goto illegal_insn; 4909fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4910fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4911fcf5ef2aSThomas Huth goto nfpu_insn; 4912fcf5ef2aSThomas Huth 4913fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4914878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4915fcf5ef2aSThomas Huth { 4916fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4917dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 49183d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 491906c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 49203d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 492106c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4922fcf5ef2aSThomas Huth 4923fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4924fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4925fcf5ef2aSThomas Huth 4926fcf5ef2aSThomas Huth switch (opc) { 49276d2a0768SRichard Henderson case 0: 49286d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 492923ada1b1SRichard Henderson case 1: 493023ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4931fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4932fcf5ef2aSThomas Huth { 49338f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4934af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4935fcf5ef2aSThomas Huth 4936af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4937fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4938fcf5ef2aSThomas Huth goto jmp_insn; 4939fcf5ef2aSThomas Huth } 4940fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4941fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4942fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4943fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4944fcf5ef2aSThomas Huth 4945fcf5ef2aSThomas Huth switch (xop) { 4946fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4947fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4948fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4949c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 4950c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 4951c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 4952baf3dbf2SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4953fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4954fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4957fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4961fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4962fcf5ef2aSThomas Huth break; 4963fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4964fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4967fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4968fcf5ef2aSThomas Huth break; 4969fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4970fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4971fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4972fcf5ef2aSThomas Huth break; 4973fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4974fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4977fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4978fcf5ef2aSThomas Huth break; 4979fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4980fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4981fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4982fcf5ef2aSThomas Huth break; 4983fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4984fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4985fcf5ef2aSThomas Huth break; 4986fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4987fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4988fcf5ef2aSThomas Huth break; 4989fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4990fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4991fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4992fcf5ef2aSThomas Huth break; 4993fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4994fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4997fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4998fcf5ef2aSThomas Huth break; 4999fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 5000fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5001fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 5002fcf5ef2aSThomas Huth break; 5003fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 5004fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 5005fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 5006fcf5ef2aSThomas Huth break; 5007fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 5008fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5009fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 5010fcf5ef2aSThomas Huth break; 5011fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 5012fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 5013fcf5ef2aSThomas Huth break; 5014fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 5015fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 5018fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5019fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 5020fcf5ef2aSThomas Huth break; 5021fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 5022fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 5025fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 5026fcf5ef2aSThomas Huth break; 5027fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 5028fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5029fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 5030fcf5ef2aSThomas Huth break; 5031fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 5032fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5033fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 5034fcf5ef2aSThomas Huth break; 5035fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 5036fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5037fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 5038fcf5ef2aSThomas Huth break; 5039fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 5040fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5041fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 5042fcf5ef2aSThomas Huth break; 5043fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 5044fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 5047fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 5048fcf5ef2aSThomas Huth break; 5049fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 5050fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5051fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 5052fcf5ef2aSThomas Huth break; 5053fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5054fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5055fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5056fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5057fcf5ef2aSThomas Huth break; 5058fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5059fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5060fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5061fcf5ef2aSThomas Huth break; 5062fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5063fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5064fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5065fcf5ef2aSThomas Huth break; 5066fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5067fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5068fcf5ef2aSThomas Huth break; 5069fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 5070fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 5071fcf5ef2aSThomas Huth break; 5072fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5073fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5074fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 5077fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 5078fcf5ef2aSThomas Huth break; 5079fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 5080fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5083fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5084fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5085fcf5ef2aSThomas Huth break; 5086fcf5ef2aSThomas Huth #endif 5087fcf5ef2aSThomas Huth default: 5088fcf5ef2aSThomas Huth goto illegal_insn; 5089fcf5ef2aSThomas Huth } 5090fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5091fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5092fcf5ef2aSThomas Huth int cond; 5093fcf5ef2aSThomas Huth #endif 5094fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5095fcf5ef2aSThomas Huth goto jmp_insn; 5096fcf5ef2aSThomas Huth } 5097fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5098fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5099fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5100fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5101fcf5ef2aSThomas Huth 5102fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5103fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5104fcf5ef2aSThomas Huth do { \ 5105fcf5ef2aSThomas Huth DisasCompare cmp; \ 5106fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5107fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5108fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5109fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5110fcf5ef2aSThomas Huth } while (0) 5111fcf5ef2aSThomas Huth 5112fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5113fcf5ef2aSThomas Huth FMOVR(s); 5114fcf5ef2aSThomas Huth break; 5115fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5116fcf5ef2aSThomas Huth FMOVR(d); 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5119fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5120fcf5ef2aSThomas Huth FMOVR(q); 5121fcf5ef2aSThomas Huth break; 5122fcf5ef2aSThomas Huth } 5123fcf5ef2aSThomas Huth #undef FMOVR 5124fcf5ef2aSThomas Huth #endif 5125fcf5ef2aSThomas Huth switch (xop) { 5126fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5127fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5128fcf5ef2aSThomas Huth do { \ 5129fcf5ef2aSThomas Huth DisasCompare cmp; \ 5130fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5131fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5132fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5133fcf5ef2aSThomas Huth } while (0) 5134fcf5ef2aSThomas Huth 5135fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5136fcf5ef2aSThomas Huth FMOVCC(0, s); 5137fcf5ef2aSThomas Huth break; 5138fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5139fcf5ef2aSThomas Huth FMOVCC(0, d); 5140fcf5ef2aSThomas Huth break; 5141fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5142fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5143fcf5ef2aSThomas Huth FMOVCC(0, q); 5144fcf5ef2aSThomas Huth break; 5145fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5146fcf5ef2aSThomas Huth FMOVCC(1, s); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5149fcf5ef2aSThomas Huth FMOVCC(1, d); 5150fcf5ef2aSThomas Huth break; 5151fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5152fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5153fcf5ef2aSThomas Huth FMOVCC(1, q); 5154fcf5ef2aSThomas Huth break; 5155fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5156fcf5ef2aSThomas Huth FMOVCC(2, s); 5157fcf5ef2aSThomas Huth break; 5158fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5159fcf5ef2aSThomas Huth FMOVCC(2, d); 5160fcf5ef2aSThomas Huth break; 5161fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5162fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5163fcf5ef2aSThomas Huth FMOVCC(2, q); 5164fcf5ef2aSThomas Huth break; 5165fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5166fcf5ef2aSThomas Huth FMOVCC(3, s); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5169fcf5ef2aSThomas Huth FMOVCC(3, d); 5170fcf5ef2aSThomas Huth break; 5171fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5172fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5173fcf5ef2aSThomas Huth FMOVCC(3, q); 5174fcf5ef2aSThomas Huth break; 5175fcf5ef2aSThomas Huth #undef FMOVCC 5176fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5177fcf5ef2aSThomas Huth do { \ 5178fcf5ef2aSThomas Huth DisasCompare cmp; \ 5179fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5180fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5181fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5182fcf5ef2aSThomas Huth } while (0) 5183fcf5ef2aSThomas Huth 5184fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5185fcf5ef2aSThomas Huth FMOVCC(0, s); 5186fcf5ef2aSThomas Huth break; 5187fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5188fcf5ef2aSThomas Huth FMOVCC(0, d); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5191fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5192fcf5ef2aSThomas Huth FMOVCC(0, q); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5195fcf5ef2aSThomas Huth FMOVCC(1, s); 5196fcf5ef2aSThomas Huth break; 5197fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5198fcf5ef2aSThomas Huth FMOVCC(1, d); 5199fcf5ef2aSThomas Huth break; 5200fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5201fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5202fcf5ef2aSThomas Huth FMOVCC(1, q); 5203fcf5ef2aSThomas Huth break; 5204fcf5ef2aSThomas Huth #undef FMOVCC 5205fcf5ef2aSThomas Huth #endif 5206fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5207fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5208fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5209fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5210fcf5ef2aSThomas Huth break; 5211fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5212fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5213fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5214fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5217fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5218fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5219fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5220fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5221fcf5ef2aSThomas Huth break; 5222fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5223fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5224fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5225fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5226fcf5ef2aSThomas Huth break; 5227fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5228fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5229fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5230fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5231fcf5ef2aSThomas Huth break; 5232fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5233fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5234fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5235fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5236fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5237fcf5ef2aSThomas Huth break; 5238fcf5ef2aSThomas Huth default: 5239fcf5ef2aSThomas Huth goto illegal_insn; 5240fcf5ef2aSThomas Huth } 5241d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5242fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5243d3c7e8adSRichard Henderson /* VIS */ 5244fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5245fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5246fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5247fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5248fcf5ef2aSThomas Huth goto jmp_insn; 5249fcf5ef2aSThomas Huth } 5250fcf5ef2aSThomas Huth 5251fcf5ef2aSThomas Huth switch (opf) { 5252fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5253fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5254fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5255fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5256fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5257fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5258fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5259fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5260fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5261fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5262fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5263fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5264fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5265fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5266fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5267fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5268fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5269fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5270baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5271baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5272baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5273baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5274c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5275c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5276c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5277c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 52787f10b52fSRichard Henderson case 0x051: /* VIS I fpadd16s */ 52797f10b52fSRichard Henderson case 0x053: /* VIS I fpadd32s */ 52807f10b52fSRichard Henderson case 0x055: /* VIS I fpsub16s */ 52817f10b52fSRichard Henderson case 0x057: /* VIS I fpsub32s */ 52827f10b52fSRichard Henderson case 0x063: /* VIS I fnors */ 52837f10b52fSRichard Henderson case 0x065: /* VIS I fandnot2s */ 52847f10b52fSRichard Henderson case 0x069: /* VIS I fandnot1s */ 52857f10b52fSRichard Henderson case 0x06d: /* VIS I fxors */ 52867f10b52fSRichard Henderson case 0x06f: /* VIS I fnands */ 52877f10b52fSRichard Henderson case 0x071: /* VIS I fands */ 52887f10b52fSRichard Henderson case 0x073: /* VIS I fxnors */ 52897f10b52fSRichard Henderson case 0x077: /* VIS I fornot2s */ 52907f10b52fSRichard Henderson case 0x07b: /* VIS I fornot1s */ 52917f10b52fSRichard Henderson case 0x07d: /* VIS I fors */ 5292*e06c9f83SRichard Henderson case 0x050: /* VIS I fpadd16 */ 5293*e06c9f83SRichard Henderson case 0x052: /* VIS I fpadd32 */ 5294*e06c9f83SRichard Henderson case 0x054: /* VIS I fpsub16 */ 5295*e06c9f83SRichard Henderson case 0x056: /* VIS I fpsub32 */ 5296*e06c9f83SRichard Henderson case 0x062: /* VIS I fnor */ 5297*e06c9f83SRichard Henderson case 0x064: /* VIS I fandnot2 */ 5298*e06c9f83SRichard Henderson case 0x068: /* VIS I fandnot1 */ 5299*e06c9f83SRichard Henderson case 0x06c: /* VIS I fxor */ 5300*e06c9f83SRichard Henderson case 0x06e: /* VIS I fnand */ 5301*e06c9f83SRichard Henderson case 0x070: /* VIS I fand */ 5302*e06c9f83SRichard Henderson case 0x072: /* VIS I fxnor */ 5303*e06c9f83SRichard Henderson case 0x076: /* VIS I fornot2 */ 5304*e06c9f83SRichard Henderson case 0x07a: /* VIS I fornot1 */ 5305*e06c9f83SRichard Henderson case 0x07c: /* VIS I for */ 5306*e06c9f83SRichard Henderson case 0x031: /* VIS I fmul8x16 */ 5307*e06c9f83SRichard Henderson case 0x033: /* VIS I fmul8x16au */ 5308*e06c9f83SRichard Henderson case 0x035: /* VIS I fmul8x16al */ 5309*e06c9f83SRichard Henderson case 0x036: /* VIS I fmul8sux16 */ 5310*e06c9f83SRichard Henderson case 0x037: /* VIS I fmul8ulx16 */ 5311*e06c9f83SRichard Henderson case 0x038: /* VIS I fmuld8sux16 */ 5312*e06c9f83SRichard Henderson case 0x039: /* VIS I fmuld8ulx16 */ 5313*e06c9f83SRichard Henderson case 0x04b: /* VIS I fpmerge */ 5314*e06c9f83SRichard Henderson case 0x04d: /* VIS I fexpand */ 531539ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5316fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5317fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5318fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5319fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5320fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5321fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5322fcf5ef2aSThomas Huth break; 5323fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5324fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5325fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5326fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5327fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5328fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5329fcf5ef2aSThomas Huth break; 5330fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5331fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5332fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5333fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5334fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5335fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5336fcf5ef2aSThomas Huth break; 5337fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5338fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5339fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5340fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5341fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5342fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5343fcf5ef2aSThomas Huth break; 5344fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5345fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5346fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5347fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5348fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5349fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5350fcf5ef2aSThomas Huth break; 5351fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5352fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5353fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5354fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5355fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5356fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5359fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5360fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5361fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5362fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5363fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5364fcf5ef2aSThomas Huth break; 5365fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5366fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5367fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5368fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5369fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5370fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5371fcf5ef2aSThomas Huth break; 5372fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5373fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5374fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5375fcf5ef2aSThomas Huth break; 5376fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5377fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5378fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5379fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5380fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5381fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5382fcf5ef2aSThomas Huth break; 5383fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5384fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5385fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5386fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5387fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5388fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5389fcf5ef2aSThomas Huth break; 5390fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5391fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5392fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5395fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5396fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5397fcf5ef2aSThomas Huth break; 5398fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5399fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5400fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5401fcf5ef2aSThomas Huth break; 5402fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5403fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5404fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5405fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5406fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5409fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5410fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5411fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5412fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5413fcf5ef2aSThomas Huth break; 5414fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5415fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5416fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5417fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5418fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5419fcf5ef2aSThomas Huth break; 5420fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5421fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5422fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5423fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5424fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5427fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5428fcf5ef2aSThomas Huth // XXX 5429fcf5ef2aSThomas Huth goto illegal_insn; 5430fcf5ef2aSThomas Huth default: 5431fcf5ef2aSThomas Huth goto illegal_insn; 5432fcf5ef2aSThomas Huth } 5433fcf5ef2aSThomas Huth #endif 54348f75b8a4SRichard Henderson } else { 5435d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5436fcf5ef2aSThomas Huth } 5437fcf5ef2aSThomas Huth } 5438fcf5ef2aSThomas Huth break; 5439fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54400880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5441fcf5ef2aSThomas Huth } 5442878cc677SRichard Henderson advance_pc(dc); 5443fcf5ef2aSThomas Huth jmp_insn: 5444a6ca81cbSRichard Henderson return; 5445fcf5ef2aSThomas Huth illegal_insn: 5446fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5447a6ca81cbSRichard Henderson return; 5448fcf5ef2aSThomas Huth nfpu_insn: 5449fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5450a6ca81cbSRichard Henderson return; 5451fcf5ef2aSThomas Huth } 5452fcf5ef2aSThomas Huth 54536e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5454fcf5ef2aSThomas Huth { 54556e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5456b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54576e61bc94SEmilio G. Cota int bound; 5458af00be49SEmilio G. Cota 5459af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54606e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5461fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54626e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5463576e1c4cSIgor Mammedov dc->def = &env->def; 54646e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54656e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5466c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54676e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5468c9b459aaSArtyom Tarasenko #endif 5469fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5470fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54716e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5472c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54736e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5474c9b459aaSArtyom Tarasenko #endif 5475fcf5ef2aSThomas Huth #endif 54766e61bc94SEmilio G. Cota /* 54776e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54786e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54796e61bc94SEmilio G. Cota */ 54806e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54816e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5482af00be49SEmilio G. Cota } 5483fcf5ef2aSThomas Huth 54846e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 54856e61bc94SEmilio G. Cota { 54866e61bc94SEmilio G. Cota } 54876e61bc94SEmilio G. Cota 54886e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 54896e61bc94SEmilio G. Cota { 54906e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5491633c4283SRichard Henderson target_ulong npc = dc->npc; 54926e61bc94SEmilio G. Cota 5493633c4283SRichard Henderson if (npc & 3) { 5494633c4283SRichard Henderson switch (npc) { 5495633c4283SRichard Henderson case JUMP_PC: 5496fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5497633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5498633c4283SRichard Henderson break; 5499633c4283SRichard Henderson case DYNAMIC_PC: 5500633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5501633c4283SRichard Henderson npc = DYNAMIC_PC; 5502633c4283SRichard Henderson break; 5503633c4283SRichard Henderson default: 5504633c4283SRichard Henderson g_assert_not_reached(); 5505fcf5ef2aSThomas Huth } 55066e61bc94SEmilio G. Cota } 5507633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5508633c4283SRichard Henderson } 5509fcf5ef2aSThomas Huth 55106e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55116e61bc94SEmilio G. Cota { 55126e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5513b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55146e61bc94SEmilio G. Cota unsigned int insn; 5515fcf5ef2aSThomas Huth 55164e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5517af00be49SEmilio G. Cota dc->base.pc_next += 4; 5518878cc677SRichard Henderson 5519878cc677SRichard Henderson if (!decode(dc, insn)) { 5520878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5521878cc677SRichard Henderson } 5522fcf5ef2aSThomas Huth 5523af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55246e61bc94SEmilio G. Cota return; 5525c5e6ccdfSEmilio G. Cota } 5526af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55276e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5528af00be49SEmilio G. Cota } 55296e61bc94SEmilio G. Cota } 5530fcf5ef2aSThomas Huth 55316e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55326e61bc94SEmilio G. Cota { 55336e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5534186e7890SRichard Henderson DisasDelayException *e, *e_next; 5535633c4283SRichard Henderson bool may_lookup; 55366e61bc94SEmilio G. Cota 553746bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 553846bb0137SMark Cave-Ayland case DISAS_NEXT: 553946bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5540633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5541fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5542fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5543633c4283SRichard Henderson break; 5544fcf5ef2aSThomas Huth } 5545633c4283SRichard Henderson 5546930f1865SRichard Henderson may_lookup = true; 5547633c4283SRichard Henderson if (dc->pc & 3) { 5548633c4283SRichard Henderson switch (dc->pc) { 5549633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5550633c4283SRichard Henderson break; 5551633c4283SRichard Henderson case DYNAMIC_PC: 5552633c4283SRichard Henderson may_lookup = false; 5553633c4283SRichard Henderson break; 5554633c4283SRichard Henderson default: 5555633c4283SRichard Henderson g_assert_not_reached(); 5556633c4283SRichard Henderson } 5557633c4283SRichard Henderson } else { 5558633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5559633c4283SRichard Henderson } 5560633c4283SRichard Henderson 5561930f1865SRichard Henderson if (dc->npc & 3) { 5562930f1865SRichard Henderson switch (dc->npc) { 5563930f1865SRichard Henderson case JUMP_PC: 5564930f1865SRichard Henderson gen_generic_branch(dc); 5565930f1865SRichard Henderson break; 5566930f1865SRichard Henderson case DYNAMIC_PC: 5567930f1865SRichard Henderson may_lookup = false; 5568930f1865SRichard Henderson break; 5569930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5570930f1865SRichard Henderson break; 5571930f1865SRichard Henderson default: 5572930f1865SRichard Henderson g_assert_not_reached(); 5573930f1865SRichard Henderson } 5574930f1865SRichard Henderson } else { 5575930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5576930f1865SRichard Henderson } 5577633c4283SRichard Henderson if (may_lookup) { 5578633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5579633c4283SRichard Henderson } else { 558007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5581fcf5ef2aSThomas Huth } 558246bb0137SMark Cave-Ayland break; 558346bb0137SMark Cave-Ayland 558446bb0137SMark Cave-Ayland case DISAS_NORETURN: 558546bb0137SMark Cave-Ayland break; 558646bb0137SMark Cave-Ayland 558746bb0137SMark Cave-Ayland case DISAS_EXIT: 558846bb0137SMark Cave-Ayland /* Exit TB */ 558946bb0137SMark Cave-Ayland save_state(dc); 559046bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 559146bb0137SMark Cave-Ayland break; 559246bb0137SMark Cave-Ayland 559346bb0137SMark Cave-Ayland default: 559446bb0137SMark Cave-Ayland g_assert_not_reached(); 5595fcf5ef2aSThomas Huth } 5596186e7890SRichard Henderson 5597186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5598186e7890SRichard Henderson gen_set_label(e->lab); 5599186e7890SRichard Henderson 5600186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5601186e7890SRichard Henderson if (e->npc % 4 == 0) { 5602186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5603186e7890SRichard Henderson } 5604186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5605186e7890SRichard Henderson 5606186e7890SRichard Henderson e_next = e->next; 5607186e7890SRichard Henderson g_free(e); 5608186e7890SRichard Henderson } 5609fcf5ef2aSThomas Huth } 56106e61bc94SEmilio G. Cota 56118eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56128eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56136e61bc94SEmilio G. Cota { 56148eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56158eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56166e61bc94SEmilio G. Cota } 56176e61bc94SEmilio G. Cota 56186e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56196e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56206e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56216e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56226e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56236e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56246e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56256e61bc94SEmilio G. Cota }; 56266e61bc94SEmilio G. Cota 5627597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5628306c8721SRichard Henderson target_ulong pc, void *host_pc) 56296e61bc94SEmilio G. Cota { 56306e61bc94SEmilio G. Cota DisasContext dc = {}; 56316e61bc94SEmilio G. Cota 5632306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5633fcf5ef2aSThomas Huth } 5634fcf5ef2aSThomas Huth 563555c3ceefSRichard Henderson void sparc_tcg_init(void) 5636fcf5ef2aSThomas Huth { 5637fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5638fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5639fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5640fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5641fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5642fcf5ef2aSThomas Huth }; 5643fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5644fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5645fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5646fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5647fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5648fcf5ef2aSThomas Huth }; 5649fcf5ef2aSThomas Huth 5650fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5651fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5652fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5653fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5654fcf5ef2aSThomas Huth #endif 5655fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5656fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5657fcf5ef2aSThomas Huth }; 5658fcf5ef2aSThomas Huth 5659fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5660fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5661fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5662fcf5ef2aSThomas Huth #endif 5663fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5664fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5665fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5666fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5667fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5668fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5669fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5670fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5671fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5672fcf5ef2aSThomas Huth }; 5673fcf5ef2aSThomas Huth 5674fcf5ef2aSThomas Huth unsigned int i; 5675fcf5ef2aSThomas Huth 5676ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5677fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5678fcf5ef2aSThomas Huth "regwptr"); 5679fcf5ef2aSThomas Huth 5680fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5681ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5682fcf5ef2aSThomas Huth } 5683fcf5ef2aSThomas Huth 5684fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5685ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5686fcf5ef2aSThomas Huth } 5687fcf5ef2aSThomas Huth 5688f764718dSRichard Henderson cpu_regs[0] = NULL; 5689fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5690ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5691fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5692fcf5ef2aSThomas Huth gregnames[i]); 5693fcf5ef2aSThomas Huth } 5694fcf5ef2aSThomas Huth 5695fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5696fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5697fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5698fcf5ef2aSThomas Huth gregnames[i]); 5699fcf5ef2aSThomas Huth } 5700fcf5ef2aSThomas Huth 5701fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5702ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5703fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5704fcf5ef2aSThomas Huth fregnames[i]); 5705fcf5ef2aSThomas Huth } 5706fcf5ef2aSThomas Huth } 5707fcf5ef2aSThomas Huth 5708f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5709f36aaa53SRichard Henderson const TranslationBlock *tb, 5710f36aaa53SRichard Henderson const uint64_t *data) 5711fcf5ef2aSThomas Huth { 5712f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5713f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5714fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5715fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5716fcf5ef2aSThomas Huth 5717fcf5ef2aSThomas Huth env->pc = pc; 5718fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5719fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5720fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5721fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5722fcf5ef2aSThomas Huth if (env->cond) { 5723fcf5ef2aSThomas Huth env->npc = npc & ~3; 5724fcf5ef2aSThomas Huth } else { 5725fcf5ef2aSThomas Huth env->npc = pc + 4; 5726fcf5ef2aSThomas Huth } 5727fcf5ef2aSThomas Huth } else { 5728fcf5ef2aSThomas Huth env->npc = npc; 5729fcf5ef2aSThomas Huth } 5730fcf5ef2aSThomas Huth } 5731