xref: /openbmc/qemu/target/sparc/translate.c (revision dfebb950da13e61e1277e6773ae43a7d8f2d2193)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30fcf5ef2aSThomas Huth 
31c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
32fcf5ef2aSThomas Huth #include "exec/log.h"
33fcf5ef2aSThomas Huth #include "asi.h"
34fcf5ef2aSThomas Huth 
35d53106c9SRichard Henderson #define HELPER_H "helper.h"
36d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
37d53106c9SRichard Henderson #undef  HELPER_H
38fcf5ef2aSThomas Huth 
39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
45e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
46af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
4825524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
4925524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
500faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
51af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
529422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
53bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
540faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
559422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
569422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
570faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
589422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
599422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
60668bb9b7SRichard Henderson # define MAXTL_MASK                             0
61af25071cSRichard Henderson #endif
62af25071cSRichard Henderson 
63633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
64633c4283SRichard Henderson #define DYNAMIC_PC         1
65633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
66633c4283SRichard Henderson #define JUMP_PC            2
67633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
68633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
69fcf5ef2aSThomas Huth 
7046bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
7146bb0137SMark Cave-Ayland 
72fcf5ef2aSThomas Huth /* global register indexes */
73fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
74fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
75fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
76fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
77fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
78fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
79fcf5ef2aSThomas Huth static TCGv cpu_y;
80fcf5ef2aSThomas Huth static TCGv cpu_tbr;
81fcf5ef2aSThomas Huth static TCGv cpu_cond;
82fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
83fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
84fcf5ef2aSThomas Huth static TCGv cpu_gsr;
85fcf5ef2aSThomas Huth #else
86af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
87af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
88fcf5ef2aSThomas Huth #endif
89fcf5ef2aSThomas Huth /* Floating point registers */
90fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
91fcf5ef2aSThomas Huth 
92af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
93af25071cSRichard Henderson #ifdef TARGET_SPARC64
94cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
95af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
96af25071cSRichard Henderson #else
97cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
98af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
99af25071cSRichard Henderson #endif
100af25071cSRichard Henderson 
101186e7890SRichard Henderson typedef struct DisasDelayException {
102186e7890SRichard Henderson     struct DisasDelayException *next;
103186e7890SRichard Henderson     TCGLabel *lab;
104186e7890SRichard Henderson     TCGv_i32 excp;
105186e7890SRichard Henderson     /* Saved state at parent insn. */
106186e7890SRichard Henderson     target_ulong pc;
107186e7890SRichard Henderson     target_ulong npc;
108186e7890SRichard Henderson } DisasDelayException;
109186e7890SRichard Henderson 
110fcf5ef2aSThomas Huth typedef struct DisasContext {
111af00be49SEmilio G. Cota     DisasContextBase base;
112fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
113fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
114fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
115fcf5ef2aSThomas Huth     int mem_idx;
116c9b459aaSArtyom Tarasenko     bool fpu_enabled;
117c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
118c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
119c9b459aaSArtyom Tarasenko     bool supervisor;
120c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
121c9b459aaSArtyom Tarasenko     bool hypervisor;
122c9b459aaSArtyom Tarasenko #endif
123c9b459aaSArtyom Tarasenko #endif
124c9b459aaSArtyom Tarasenko 
125fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
126fcf5ef2aSThomas Huth     sparc_def_t *def;
127fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
128fcf5ef2aSThomas Huth     int fprs_dirty;
129fcf5ef2aSThomas Huth     int asi;
130fcf5ef2aSThomas Huth #endif
131186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
132fcf5ef2aSThomas Huth } DisasContext;
133fcf5ef2aSThomas Huth 
134fcf5ef2aSThomas Huth typedef struct {
135fcf5ef2aSThomas Huth     TCGCond cond;
136fcf5ef2aSThomas Huth     bool is_bool;
137fcf5ef2aSThomas Huth     TCGv c1, c2;
138fcf5ef2aSThomas Huth } DisasCompare;
139fcf5ef2aSThomas Huth 
140fcf5ef2aSThomas Huth // This function uses non-native bit order
141fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
142fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
143fcf5ef2aSThomas Huth 
144fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
145fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
146fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
147fcf5ef2aSThomas Huth 
148fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
149fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
150fcf5ef2aSThomas Huth 
151fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
152fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
153fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
154fcf5ef2aSThomas Huth #else
155fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
156fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
157fcf5ef2aSThomas Huth #endif
158fcf5ef2aSThomas Huth 
159fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
160fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
161fcf5ef2aSThomas Huth 
162fcf5ef2aSThomas Huth static int sign_extend(int x, int len)
163fcf5ef2aSThomas Huth {
164fcf5ef2aSThomas Huth     len = 32 - len;
165fcf5ef2aSThomas Huth     return (x << len) >> len;
166fcf5ef2aSThomas Huth }
167fcf5ef2aSThomas Huth 
168fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
169fcf5ef2aSThomas Huth 
1700c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
171fcf5ef2aSThomas Huth {
172fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
173fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
174fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
175fcf5ef2aSThomas Huth        we can avoid setting it again.  */
176fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
177fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
178fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
179fcf5ef2aSThomas Huth     }
180fcf5ef2aSThomas Huth #endif
181fcf5ef2aSThomas Huth }
182fcf5ef2aSThomas Huth 
183fcf5ef2aSThomas Huth /* floating point registers moves */
184fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
185fcf5ef2aSThomas Huth {
18636ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
187dc41aa7dSRichard Henderson     if (src & 1) {
188dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
189dc41aa7dSRichard Henderson     } else {
190dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
191fcf5ef2aSThomas Huth     }
192dc41aa7dSRichard Henderson     return ret;
193fcf5ef2aSThomas Huth }
194fcf5ef2aSThomas Huth 
195fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
196fcf5ef2aSThomas Huth {
1978e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
1988e7bbc75SRichard Henderson 
1998e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
200fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
201fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
202fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
203fcf5ef2aSThomas Huth }
204fcf5ef2aSThomas Huth 
205fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
206fcf5ef2aSThomas Huth {
20736ab4623SRichard Henderson     return tcg_temp_new_i32();
208fcf5ef2aSThomas Huth }
209fcf5ef2aSThomas Huth 
210fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
211fcf5ef2aSThomas Huth {
212fcf5ef2aSThomas Huth     src = DFPREG(src);
213fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
214fcf5ef2aSThomas Huth }
215fcf5ef2aSThomas Huth 
216fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
217fcf5ef2aSThomas Huth {
218fcf5ef2aSThomas Huth     dst = DFPREG(dst);
219fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
220fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
221fcf5ef2aSThomas Huth }
222fcf5ef2aSThomas Huth 
223fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
224fcf5ef2aSThomas Huth {
225fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
226fcf5ef2aSThomas Huth }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
229fcf5ef2aSThomas Huth {
230ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
231fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
232ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
233fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
234fcf5ef2aSThomas Huth }
235fcf5ef2aSThomas Huth 
236fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
237fcf5ef2aSThomas Huth {
238ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
239fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
240ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
241fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
242fcf5ef2aSThomas Huth }
243fcf5ef2aSThomas Huth 
244fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
245fcf5ef2aSThomas Huth {
246ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
247fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
248ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
249fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
250fcf5ef2aSThomas Huth }
251fcf5ef2aSThomas Huth 
252fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
253fcf5ef2aSThomas Huth                             TCGv_i64 v1, TCGv_i64 v2)
254fcf5ef2aSThomas Huth {
255fcf5ef2aSThomas Huth     dst = QFPREG(dst);
256fcf5ef2aSThomas Huth 
257fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
258fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
259fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
260fcf5ef2aSThomas Huth }
261fcf5ef2aSThomas Huth 
262fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
263fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
264fcf5ef2aSThomas Huth {
265fcf5ef2aSThomas Huth     src = QFPREG(src);
266fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
267fcf5ef2aSThomas Huth }
268fcf5ef2aSThomas Huth 
269fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
270fcf5ef2aSThomas Huth {
271fcf5ef2aSThomas Huth     src = QFPREG(src);
272fcf5ef2aSThomas Huth     return cpu_fpr[src / 2 + 1];
273fcf5ef2aSThomas Huth }
274fcf5ef2aSThomas Huth 
275fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
276fcf5ef2aSThomas Huth {
277fcf5ef2aSThomas Huth     rd = QFPREG(rd);
278fcf5ef2aSThomas Huth     rs = QFPREG(rs);
279fcf5ef2aSThomas Huth 
280fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
281fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
282fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
283fcf5ef2aSThomas Huth }
284fcf5ef2aSThomas Huth #endif
285fcf5ef2aSThomas Huth 
286fcf5ef2aSThomas Huth /* moves */
287fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
288fcf5ef2aSThomas Huth #define supervisor(dc) 0
289fcf5ef2aSThomas Huth #define hypervisor(dc) 0
290fcf5ef2aSThomas Huth #else
291fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
292c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
293c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
294fcf5ef2aSThomas Huth #else
295c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
296668bb9b7SRichard Henderson #define hypervisor(dc) 0
297fcf5ef2aSThomas Huth #endif
298fcf5ef2aSThomas Huth #endif
299fcf5ef2aSThomas Huth 
300b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
301b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
302b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
303b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
304b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
305b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
306fcf5ef2aSThomas Huth #else
307b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
308fcf5ef2aSThomas Huth #endif
309fcf5ef2aSThomas Huth 
3100c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
311fcf5ef2aSThomas Huth {
312b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
313fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
314b1bc09eaSRichard Henderson     }
315fcf5ef2aSThomas Huth }
316fcf5ef2aSThomas Huth 
31723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
31823ada1b1SRichard Henderson {
31923ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
32023ada1b1SRichard Henderson }
32123ada1b1SRichard Henderson 
3220c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
323fcf5ef2aSThomas Huth {
324fcf5ef2aSThomas Huth     if (reg > 0) {
325fcf5ef2aSThomas Huth         assert(reg < 32);
326fcf5ef2aSThomas Huth         return cpu_regs[reg];
327fcf5ef2aSThomas Huth     } else {
32852123f14SRichard Henderson         TCGv t = tcg_temp_new();
329fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
330fcf5ef2aSThomas Huth         return t;
331fcf5ef2aSThomas Huth     }
332fcf5ef2aSThomas Huth }
333fcf5ef2aSThomas Huth 
3340c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
335fcf5ef2aSThomas Huth {
336fcf5ef2aSThomas Huth     if (reg > 0) {
337fcf5ef2aSThomas Huth         assert(reg < 32);
338fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
339fcf5ef2aSThomas Huth     }
340fcf5ef2aSThomas Huth }
341fcf5ef2aSThomas Huth 
3420c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
343fcf5ef2aSThomas Huth {
344fcf5ef2aSThomas Huth     if (reg > 0) {
345fcf5ef2aSThomas Huth         assert(reg < 32);
346fcf5ef2aSThomas Huth         return cpu_regs[reg];
347fcf5ef2aSThomas Huth     } else {
34852123f14SRichard Henderson         return tcg_temp_new();
349fcf5ef2aSThomas Huth     }
350fcf5ef2aSThomas Huth }
351fcf5ef2aSThomas Huth 
3525645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
353fcf5ef2aSThomas Huth {
3545645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3555645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
356fcf5ef2aSThomas Huth }
357fcf5ef2aSThomas Huth 
3585645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
359fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
360fcf5ef2aSThomas Huth {
361fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
362fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
363fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
364fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
365fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
36607ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
367fcf5ef2aSThomas Huth     } else {
368f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
369fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
370fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
371f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
372fcf5ef2aSThomas Huth     }
373fcf5ef2aSThomas Huth }
374fcf5ef2aSThomas Huth 
375fcf5ef2aSThomas Huth // XXX suboptimal
3760c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
377fcf5ef2aSThomas Huth {
378fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3790b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
380fcf5ef2aSThomas Huth }
381fcf5ef2aSThomas Huth 
3820c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
383fcf5ef2aSThomas Huth {
384fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3850b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
386fcf5ef2aSThomas Huth }
387fcf5ef2aSThomas Huth 
3880c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
389fcf5ef2aSThomas Huth {
390fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3910b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
392fcf5ef2aSThomas Huth }
393fcf5ef2aSThomas Huth 
3940c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3970b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
398fcf5ef2aSThomas Huth }
399fcf5ef2aSThomas Huth 
4000c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
401fcf5ef2aSThomas Huth {
402fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
403fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
404fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
405fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
406fcf5ef2aSThomas Huth }
407fcf5ef2aSThomas Huth 
408fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
409fcf5ef2aSThomas Huth {
410fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
411fcf5ef2aSThomas Huth 
412fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
413fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
414fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
415fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
416fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
417fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
418fcf5ef2aSThomas Huth #else
419fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
420fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
421fcf5ef2aSThomas Huth #endif
422fcf5ef2aSThomas Huth 
423fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
424fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
425fcf5ef2aSThomas Huth 
426fcf5ef2aSThomas Huth     return carry_32;
427fcf5ef2aSThomas Huth }
428fcf5ef2aSThomas Huth 
429fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
430fcf5ef2aSThomas Huth {
431fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
432fcf5ef2aSThomas Huth 
433fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
434fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
435fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
436fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
437fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
438fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
439fcf5ef2aSThomas Huth #else
440fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
441fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
442fcf5ef2aSThomas Huth #endif
443fcf5ef2aSThomas Huth 
444fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
445fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
446fcf5ef2aSThomas Huth 
447fcf5ef2aSThomas Huth     return carry_32;
448fcf5ef2aSThomas Huth }
449fcf5ef2aSThomas Huth 
450420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
451420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
452fcf5ef2aSThomas Huth {
453fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
454fcf5ef2aSThomas Huth 
455420a187dSRichard Henderson #ifdef TARGET_SPARC64
456420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
457420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
458420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
459fcf5ef2aSThomas Huth #else
460420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
461fcf5ef2aSThomas Huth #endif
462fcf5ef2aSThomas Huth 
463fcf5ef2aSThomas Huth     if (update_cc) {
464420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
465fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
466fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
467fcf5ef2aSThomas Huth     }
468fcf5ef2aSThomas Huth }
469fcf5ef2aSThomas Huth 
470420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
471420a187dSRichard Henderson {
472420a187dSRichard Henderson     TCGv discard;
473420a187dSRichard Henderson 
474420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
475420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
476420a187dSRichard Henderson         return;
477420a187dSRichard Henderson     }
478420a187dSRichard Henderson 
479420a187dSRichard Henderson     /*
480420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
481420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
482420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
483420a187dSRichard Henderson      * generated the carry in the first place.
484420a187dSRichard Henderson      */
485420a187dSRichard Henderson     discard = tcg_temp_new();
486420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
487420a187dSRichard Henderson 
488420a187dSRichard Henderson     if (update_cc) {
489420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
490420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
491420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
492420a187dSRichard Henderson     }
493420a187dSRichard Henderson }
494420a187dSRichard Henderson 
495420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
496420a187dSRichard Henderson {
497420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
498420a187dSRichard Henderson }
499420a187dSRichard Henderson 
500420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
501420a187dSRichard Henderson {
502420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
503420a187dSRichard Henderson }
504420a187dSRichard Henderson 
505420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
506420a187dSRichard Henderson {
507420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
508420a187dSRichard Henderson }
509420a187dSRichard Henderson 
510420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
511420a187dSRichard Henderson {
512420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
513420a187dSRichard Henderson }
514420a187dSRichard Henderson 
515420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
516420a187dSRichard Henderson                                     bool update_cc)
517420a187dSRichard Henderson {
518420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
519420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
520420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
521420a187dSRichard Henderson }
522420a187dSRichard Henderson 
523420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
524420a187dSRichard Henderson {
525420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
526420a187dSRichard Henderson }
527420a187dSRichard Henderson 
528420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
529420a187dSRichard Henderson {
530420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
531420a187dSRichard Henderson }
532420a187dSRichard Henderson 
5330c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
534fcf5ef2aSThomas Huth {
535fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
536fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
537fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
538fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
539fcf5ef2aSThomas Huth }
540fcf5ef2aSThomas Huth 
541*dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
542*dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
543fcf5ef2aSThomas Huth {
544fcf5ef2aSThomas Huth     TCGv carry;
545fcf5ef2aSThomas Huth 
546fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
547fcf5ef2aSThomas Huth     carry = tcg_temp_new();
548fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
549fcf5ef2aSThomas Huth #else
550fcf5ef2aSThomas Huth     carry = carry_32;
551fcf5ef2aSThomas Huth #endif
552fcf5ef2aSThomas Huth 
553fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
554fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
555fcf5ef2aSThomas Huth 
556fcf5ef2aSThomas Huth     if (update_cc) {
557*dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
558fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
559fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
560fcf5ef2aSThomas Huth     }
561fcf5ef2aSThomas Huth }
562fcf5ef2aSThomas Huth 
563*dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
564*dfebb950SRichard Henderson {
565*dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
566*dfebb950SRichard Henderson }
567*dfebb950SRichard Henderson 
568*dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
569*dfebb950SRichard Henderson {
570*dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
571*dfebb950SRichard Henderson }
572*dfebb950SRichard Henderson 
573*dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
574*dfebb950SRichard Henderson {
575*dfebb950SRichard Henderson     TCGv discard;
576*dfebb950SRichard Henderson 
577*dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
578*dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
579*dfebb950SRichard Henderson         return;
580*dfebb950SRichard Henderson     }
581*dfebb950SRichard Henderson 
582*dfebb950SRichard Henderson     /*
583*dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
584*dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
585*dfebb950SRichard Henderson      */
586*dfebb950SRichard Henderson     discard = tcg_temp_new();
587*dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
588*dfebb950SRichard Henderson 
589*dfebb950SRichard Henderson     if (update_cc) {
590*dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
591*dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
592*dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
593*dfebb950SRichard Henderson     }
594*dfebb950SRichard Henderson }
595*dfebb950SRichard Henderson 
596*dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
597*dfebb950SRichard Henderson {
598*dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
599*dfebb950SRichard Henderson }
600*dfebb950SRichard Henderson 
601*dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
602*dfebb950SRichard Henderson {
603*dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
604*dfebb950SRichard Henderson }
605*dfebb950SRichard Henderson 
606*dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
607*dfebb950SRichard Henderson                                     bool update_cc)
608*dfebb950SRichard Henderson {
609*dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
610*dfebb950SRichard Henderson 
611*dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
612*dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
613*dfebb950SRichard Henderson }
614*dfebb950SRichard Henderson 
615*dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
616*dfebb950SRichard Henderson {
617*dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
618*dfebb950SRichard Henderson }
619*dfebb950SRichard Henderson 
620*dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
621*dfebb950SRichard Henderson {
622*dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
623*dfebb950SRichard Henderson }
624*dfebb950SRichard Henderson 
6250c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
626fcf5ef2aSThomas Huth {
627fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
628fcf5ef2aSThomas Huth 
629fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
630fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
631fcf5ef2aSThomas Huth 
632fcf5ef2aSThomas Huth     /* old op:
633fcf5ef2aSThomas Huth     if (!(env->y & 1))
634fcf5ef2aSThomas Huth         T1 = 0;
635fcf5ef2aSThomas Huth     */
63600ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
637fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
638fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
639fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
640fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
641fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
642fcf5ef2aSThomas Huth 
643fcf5ef2aSThomas Huth     // b2 = T0 & 1;
644fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6450b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
64608d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
647fcf5ef2aSThomas Huth 
648fcf5ef2aSThomas Huth     // b1 = N ^ V;
649fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
650fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
651fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
652fcf5ef2aSThomas Huth 
653fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
654fcf5ef2aSThomas Huth     // src1 = T0;
655fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
656fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
657fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
658fcf5ef2aSThomas Huth 
659fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
660fcf5ef2aSThomas Huth 
661fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
662fcf5ef2aSThomas Huth }
663fcf5ef2aSThomas Huth 
6640c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
665fcf5ef2aSThomas Huth {
666fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
667fcf5ef2aSThomas Huth     if (sign_ext) {
668fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
669fcf5ef2aSThomas Huth     } else {
670fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
671fcf5ef2aSThomas Huth     }
672fcf5ef2aSThomas Huth #else
673fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
674fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
675fcf5ef2aSThomas Huth 
676fcf5ef2aSThomas Huth     if (sign_ext) {
677fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
678fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
679fcf5ef2aSThomas Huth     } else {
680fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
681fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
682fcf5ef2aSThomas Huth     }
683fcf5ef2aSThomas Huth 
684fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
685fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
686fcf5ef2aSThomas Huth #endif
687fcf5ef2aSThomas Huth }
688fcf5ef2aSThomas Huth 
6890c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
690fcf5ef2aSThomas Huth {
691fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
692fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
693fcf5ef2aSThomas Huth }
694fcf5ef2aSThomas Huth 
6950c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
696fcf5ef2aSThomas Huth {
697fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
698fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
699fcf5ef2aSThomas Huth }
700fcf5ef2aSThomas Huth 
701fcf5ef2aSThomas Huth // 1
7020c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
703fcf5ef2aSThomas Huth {
704fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
705fcf5ef2aSThomas Huth }
706fcf5ef2aSThomas Huth 
707fcf5ef2aSThomas Huth // Z
7080c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
709fcf5ef2aSThomas Huth {
710fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
711fcf5ef2aSThomas Huth }
712fcf5ef2aSThomas Huth 
713fcf5ef2aSThomas Huth // Z | (N ^ V)
7140c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
715fcf5ef2aSThomas Huth {
716fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
717fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
718fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
719fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
720fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
721fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
722fcf5ef2aSThomas Huth }
723fcf5ef2aSThomas Huth 
724fcf5ef2aSThomas Huth // N ^ V
7250c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
726fcf5ef2aSThomas Huth {
727fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
728fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
729fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
730fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
731fcf5ef2aSThomas Huth }
732fcf5ef2aSThomas Huth 
733fcf5ef2aSThomas Huth // C | Z
7340c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
735fcf5ef2aSThomas Huth {
736fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
737fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
738fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
739fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
740fcf5ef2aSThomas Huth }
741fcf5ef2aSThomas Huth 
742fcf5ef2aSThomas Huth // C
7430c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
744fcf5ef2aSThomas Huth {
745fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
746fcf5ef2aSThomas Huth }
747fcf5ef2aSThomas Huth 
748fcf5ef2aSThomas Huth // V
7490c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
750fcf5ef2aSThomas Huth {
751fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
752fcf5ef2aSThomas Huth }
753fcf5ef2aSThomas Huth 
754fcf5ef2aSThomas Huth // 0
7550c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
756fcf5ef2aSThomas Huth {
757fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
758fcf5ef2aSThomas Huth }
759fcf5ef2aSThomas Huth 
760fcf5ef2aSThomas Huth // N
7610c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
762fcf5ef2aSThomas Huth {
763fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
764fcf5ef2aSThomas Huth }
765fcf5ef2aSThomas Huth 
766fcf5ef2aSThomas Huth // !Z
7670c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
768fcf5ef2aSThomas Huth {
769fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
770fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
771fcf5ef2aSThomas Huth }
772fcf5ef2aSThomas Huth 
773fcf5ef2aSThomas Huth // !(Z | (N ^ V))
7740c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
775fcf5ef2aSThomas Huth {
776fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
777fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
778fcf5ef2aSThomas Huth }
779fcf5ef2aSThomas Huth 
780fcf5ef2aSThomas Huth // !(N ^ V)
7810c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
782fcf5ef2aSThomas Huth {
783fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
784fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
785fcf5ef2aSThomas Huth }
786fcf5ef2aSThomas Huth 
787fcf5ef2aSThomas Huth // !(C | Z)
7880c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
789fcf5ef2aSThomas Huth {
790fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
791fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
792fcf5ef2aSThomas Huth }
793fcf5ef2aSThomas Huth 
794fcf5ef2aSThomas Huth // !C
7950c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
796fcf5ef2aSThomas Huth {
797fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
798fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
799fcf5ef2aSThomas Huth }
800fcf5ef2aSThomas Huth 
801fcf5ef2aSThomas Huth // !N
8020c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
803fcf5ef2aSThomas Huth {
804fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
805fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
806fcf5ef2aSThomas Huth }
807fcf5ef2aSThomas Huth 
808fcf5ef2aSThomas Huth // !V
8090c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
810fcf5ef2aSThomas Huth {
811fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
812fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
813fcf5ef2aSThomas Huth }
814fcf5ef2aSThomas Huth 
815fcf5ef2aSThomas Huth /*
816fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
817fcf5ef2aSThomas Huth    0 =
818fcf5ef2aSThomas Huth    1 <
819fcf5ef2aSThomas Huth    2 >
820fcf5ef2aSThomas Huth    3 unordered
821fcf5ef2aSThomas Huth */
8220c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
823fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
824fcf5ef2aSThomas Huth {
825fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
826fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
827fcf5ef2aSThomas Huth }
828fcf5ef2aSThomas Huth 
8290c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
830fcf5ef2aSThomas Huth {
831fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
832fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
833fcf5ef2aSThomas Huth }
834fcf5ef2aSThomas Huth 
835fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
8360c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
837fcf5ef2aSThomas Huth {
838fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
839fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
840fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
841fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
842fcf5ef2aSThomas Huth }
843fcf5ef2aSThomas Huth 
844fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
8450c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
846fcf5ef2aSThomas Huth {
847fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
848fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
849fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
850fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
851fcf5ef2aSThomas Huth }
852fcf5ef2aSThomas Huth 
853fcf5ef2aSThomas Huth // 1 or 3: FCC0
8540c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
855fcf5ef2aSThomas Huth {
856fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
857fcf5ef2aSThomas Huth }
858fcf5ef2aSThomas Huth 
859fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
8600c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
861fcf5ef2aSThomas Huth {
862fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
863fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
864fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
865fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
866fcf5ef2aSThomas Huth }
867fcf5ef2aSThomas Huth 
868fcf5ef2aSThomas Huth // 2 or 3: FCC1
8690c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
870fcf5ef2aSThomas Huth {
871fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
872fcf5ef2aSThomas Huth }
873fcf5ef2aSThomas Huth 
874fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
8750c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
876fcf5ef2aSThomas Huth {
877fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
878fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
879fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
880fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
881fcf5ef2aSThomas Huth }
882fcf5ef2aSThomas Huth 
883fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
8840c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
885fcf5ef2aSThomas Huth {
886fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
887fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
888fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
889fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
890fcf5ef2aSThomas Huth }
891fcf5ef2aSThomas Huth 
892fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
8930c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
894fcf5ef2aSThomas Huth {
895fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
896fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
897fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
898fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
899fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
900fcf5ef2aSThomas Huth }
901fcf5ef2aSThomas Huth 
902fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
9030c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
904fcf5ef2aSThomas Huth {
905fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
906fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
907fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
908fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
909fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
910fcf5ef2aSThomas Huth }
911fcf5ef2aSThomas Huth 
912fcf5ef2aSThomas Huth // 0 or 2: !FCC0
9130c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
914fcf5ef2aSThomas Huth {
915fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
916fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
917fcf5ef2aSThomas Huth }
918fcf5ef2aSThomas Huth 
919fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
9200c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
921fcf5ef2aSThomas Huth {
922fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
923fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
924fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
925fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
926fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
927fcf5ef2aSThomas Huth }
928fcf5ef2aSThomas Huth 
929fcf5ef2aSThomas Huth // 0 or 1: !FCC1
9300c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
931fcf5ef2aSThomas Huth {
932fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
933fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
934fcf5ef2aSThomas Huth }
935fcf5ef2aSThomas Huth 
936fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
9370c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
938fcf5ef2aSThomas Huth {
939fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
940fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
941fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
942fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
943fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
944fcf5ef2aSThomas Huth }
945fcf5ef2aSThomas Huth 
946fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
9470c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
948fcf5ef2aSThomas Huth {
949fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
950fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
951fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
952fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
953fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
954fcf5ef2aSThomas Huth }
955fcf5ef2aSThomas Huth 
9560c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
957fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
958fcf5ef2aSThomas Huth {
959fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
960fcf5ef2aSThomas Huth 
961fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
962fcf5ef2aSThomas Huth 
963fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
964fcf5ef2aSThomas Huth 
965fcf5ef2aSThomas Huth     gen_set_label(l1);
966fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
967fcf5ef2aSThomas Huth }
968fcf5ef2aSThomas Huth 
9690c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
970fcf5ef2aSThomas Huth {
97100ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
97200ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
97300ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
974fcf5ef2aSThomas Huth 
975fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
976fcf5ef2aSThomas Huth }
977fcf5ef2aSThomas Huth 
978fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
979fcf5ef2aSThomas Huth    have been set for a jump */
9800c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
981fcf5ef2aSThomas Huth {
982fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
983fcf5ef2aSThomas Huth         gen_generic_branch(dc);
98499c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
985fcf5ef2aSThomas Huth     }
986fcf5ef2aSThomas Huth }
987fcf5ef2aSThomas Huth 
9880c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
989fcf5ef2aSThomas Huth {
990633c4283SRichard Henderson     if (dc->npc & 3) {
991633c4283SRichard Henderson         switch (dc->npc) {
992633c4283SRichard Henderson         case JUMP_PC:
993fcf5ef2aSThomas Huth             gen_generic_branch(dc);
99499c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
995633c4283SRichard Henderson             break;
996633c4283SRichard Henderson         case DYNAMIC_PC:
997633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
998633c4283SRichard Henderson             break;
999633c4283SRichard Henderson         default:
1000633c4283SRichard Henderson             g_assert_not_reached();
1001633c4283SRichard Henderson         }
1002633c4283SRichard Henderson     } else {
1003fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1004fcf5ef2aSThomas Huth     }
1005fcf5ef2aSThomas Huth }
1006fcf5ef2aSThomas Huth 
10070c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1008fcf5ef2aSThomas Huth {
1009fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1010fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1011ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1012fcf5ef2aSThomas Huth     }
1013fcf5ef2aSThomas Huth }
1014fcf5ef2aSThomas Huth 
10150c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1016fcf5ef2aSThomas Huth {
1017fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1018fcf5ef2aSThomas Huth     save_npc(dc);
1019fcf5ef2aSThomas Huth }
1020fcf5ef2aSThomas Huth 
1021fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1022fcf5ef2aSThomas Huth {
1023fcf5ef2aSThomas Huth     save_state(dc);
1024ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1025af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1026fcf5ef2aSThomas Huth }
1027fcf5ef2aSThomas Huth 
1028186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1029fcf5ef2aSThomas Huth {
1030186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1031186e7890SRichard Henderson 
1032186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1033186e7890SRichard Henderson     dc->delay_excp_list = e;
1034186e7890SRichard Henderson 
1035186e7890SRichard Henderson     e->lab = gen_new_label();
1036186e7890SRichard Henderson     e->excp = excp;
1037186e7890SRichard Henderson     e->pc = dc->pc;
1038186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1039186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1040186e7890SRichard Henderson     e->npc = dc->npc;
1041186e7890SRichard Henderson 
1042186e7890SRichard Henderson     return e->lab;
1043186e7890SRichard Henderson }
1044186e7890SRichard Henderson 
1045186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1046186e7890SRichard Henderson {
1047186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1048186e7890SRichard Henderson }
1049186e7890SRichard Henderson 
1050186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1051186e7890SRichard Henderson {
1052186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1053186e7890SRichard Henderson     TCGLabel *lab;
1054186e7890SRichard Henderson 
1055186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1056186e7890SRichard Henderson 
1057186e7890SRichard Henderson     flush_cond(dc);
1058186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1059186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1060fcf5ef2aSThomas Huth }
1061fcf5ef2aSThomas Huth 
10620c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1063fcf5ef2aSThomas Huth {
1064633c4283SRichard Henderson     if (dc->npc & 3) {
1065633c4283SRichard Henderson         switch (dc->npc) {
1066633c4283SRichard Henderson         case JUMP_PC:
1067fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1068fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
106999c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1070633c4283SRichard Henderson             break;
1071633c4283SRichard Henderson         case DYNAMIC_PC:
1072633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1073fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1074633c4283SRichard Henderson             dc->pc = dc->npc;
1075633c4283SRichard Henderson             break;
1076633c4283SRichard Henderson         default:
1077633c4283SRichard Henderson             g_assert_not_reached();
1078633c4283SRichard Henderson         }
1079fcf5ef2aSThomas Huth     } else {
1080fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1081fcf5ef2aSThomas Huth     }
1082fcf5ef2aSThomas Huth }
1083fcf5ef2aSThomas Huth 
10840c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1085fcf5ef2aSThomas Huth {
1086fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1087fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1088fcf5ef2aSThomas Huth }
1089fcf5ef2aSThomas Huth 
1090fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1091fcf5ef2aSThomas Huth                         DisasContext *dc)
1092fcf5ef2aSThomas Huth {
1093fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1094fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1095fcf5ef2aSThomas Huth         TCG_COND_EQ,
1096fcf5ef2aSThomas Huth         TCG_COND_LE,
1097fcf5ef2aSThomas Huth         TCG_COND_LT,
1098fcf5ef2aSThomas Huth         TCG_COND_LEU,
1099fcf5ef2aSThomas Huth         TCG_COND_LTU,
1100fcf5ef2aSThomas Huth         -1, /* neg */
1101fcf5ef2aSThomas Huth         -1, /* overflow */
1102fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1103fcf5ef2aSThomas Huth         TCG_COND_NE,
1104fcf5ef2aSThomas Huth         TCG_COND_GT,
1105fcf5ef2aSThomas Huth         TCG_COND_GE,
1106fcf5ef2aSThomas Huth         TCG_COND_GTU,
1107fcf5ef2aSThomas Huth         TCG_COND_GEU,
1108fcf5ef2aSThomas Huth         -1, /* pos */
1109fcf5ef2aSThomas Huth         -1, /* no overflow */
1110fcf5ef2aSThomas Huth     };
1111fcf5ef2aSThomas Huth 
1112fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1113fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1114fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1115fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1116fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1117fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1118fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1119fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1120fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1121fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1122fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1123fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1124fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1125fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1126fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1127fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1128fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1129fcf5ef2aSThomas Huth     };
1130fcf5ef2aSThomas Huth 
1131fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1132fcf5ef2aSThomas Huth     TCGv r_dst;
1133fcf5ef2aSThomas Huth 
1134fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1135fcf5ef2aSThomas Huth     if (xcc) {
1136fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1137fcf5ef2aSThomas Huth     } else {
1138fcf5ef2aSThomas Huth         r_src = cpu_psr;
1139fcf5ef2aSThomas Huth     }
1140fcf5ef2aSThomas Huth #else
1141fcf5ef2aSThomas Huth     r_src = cpu_psr;
1142fcf5ef2aSThomas Huth #endif
1143fcf5ef2aSThomas Huth 
1144fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1145fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1146fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1147fcf5ef2aSThomas Huth     do_compare_dst_0:
1148fcf5ef2aSThomas Huth         cmp->is_bool = false;
114900ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1150fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1151fcf5ef2aSThomas Huth         if (!xcc) {
1152fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1153fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1154fcf5ef2aSThomas Huth             break;
1155fcf5ef2aSThomas Huth         }
1156fcf5ef2aSThomas Huth #endif
1157fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1158fcf5ef2aSThomas Huth         break;
1159fcf5ef2aSThomas Huth 
1160fcf5ef2aSThomas Huth     case CC_OP_SUB:
1161fcf5ef2aSThomas Huth         switch (cond) {
1162fcf5ef2aSThomas Huth         case 6:  /* neg */
1163fcf5ef2aSThomas Huth         case 14: /* pos */
1164fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1165fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1166fcf5ef2aSThomas Huth 
1167fcf5ef2aSThomas Huth         case 7: /* overflow */
1168fcf5ef2aSThomas Huth         case 15: /* !overflow */
1169fcf5ef2aSThomas Huth             goto do_dynamic;
1170fcf5ef2aSThomas Huth 
1171fcf5ef2aSThomas Huth         default:
1172fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1173fcf5ef2aSThomas Huth             cmp->is_bool = false;
1174fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1175fcf5ef2aSThomas Huth             if (!xcc) {
1176fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1177fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1178fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1179fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1180fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1181fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1182fcf5ef2aSThomas Huth                 break;
1183fcf5ef2aSThomas Huth             }
1184fcf5ef2aSThomas Huth #endif
1185fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1186fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1187fcf5ef2aSThomas Huth             break;
1188fcf5ef2aSThomas Huth         }
1189fcf5ef2aSThomas Huth         break;
1190fcf5ef2aSThomas Huth 
1191fcf5ef2aSThomas Huth     default:
1192fcf5ef2aSThomas Huth     do_dynamic:
1193ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1194fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1195fcf5ef2aSThomas Huth         /* FALLTHRU */
1196fcf5ef2aSThomas Huth 
1197fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1198fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1199fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1200fcf5ef2aSThomas Huth         cmp->is_bool = true;
1201fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
120200ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1203fcf5ef2aSThomas Huth 
1204fcf5ef2aSThomas Huth         switch (cond) {
1205fcf5ef2aSThomas Huth         case 0x0:
1206fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1207fcf5ef2aSThomas Huth             break;
1208fcf5ef2aSThomas Huth         case 0x1:
1209fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1210fcf5ef2aSThomas Huth             break;
1211fcf5ef2aSThomas Huth         case 0x2:
1212fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1213fcf5ef2aSThomas Huth             break;
1214fcf5ef2aSThomas Huth         case 0x3:
1215fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1216fcf5ef2aSThomas Huth             break;
1217fcf5ef2aSThomas Huth         case 0x4:
1218fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1219fcf5ef2aSThomas Huth             break;
1220fcf5ef2aSThomas Huth         case 0x5:
1221fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1222fcf5ef2aSThomas Huth             break;
1223fcf5ef2aSThomas Huth         case 0x6:
1224fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1225fcf5ef2aSThomas Huth             break;
1226fcf5ef2aSThomas Huth         case 0x7:
1227fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1228fcf5ef2aSThomas Huth             break;
1229fcf5ef2aSThomas Huth         case 0x8:
1230fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1231fcf5ef2aSThomas Huth             break;
1232fcf5ef2aSThomas Huth         case 0x9:
1233fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1234fcf5ef2aSThomas Huth             break;
1235fcf5ef2aSThomas Huth         case 0xa:
1236fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1237fcf5ef2aSThomas Huth             break;
1238fcf5ef2aSThomas Huth         case 0xb:
1239fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1240fcf5ef2aSThomas Huth             break;
1241fcf5ef2aSThomas Huth         case 0xc:
1242fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1243fcf5ef2aSThomas Huth             break;
1244fcf5ef2aSThomas Huth         case 0xd:
1245fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1246fcf5ef2aSThomas Huth             break;
1247fcf5ef2aSThomas Huth         case 0xe:
1248fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1249fcf5ef2aSThomas Huth             break;
1250fcf5ef2aSThomas Huth         case 0xf:
1251fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1252fcf5ef2aSThomas Huth             break;
1253fcf5ef2aSThomas Huth         }
1254fcf5ef2aSThomas Huth         break;
1255fcf5ef2aSThomas Huth     }
1256fcf5ef2aSThomas Huth }
1257fcf5ef2aSThomas Huth 
1258fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1259fcf5ef2aSThomas Huth {
1260fcf5ef2aSThomas Huth     unsigned int offset;
1261fcf5ef2aSThomas Huth     TCGv r_dst;
1262fcf5ef2aSThomas Huth 
1263fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1264fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1265fcf5ef2aSThomas Huth     cmp->is_bool = true;
1266fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
126700ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1268fcf5ef2aSThomas Huth 
1269fcf5ef2aSThomas Huth     switch (cc) {
1270fcf5ef2aSThomas Huth     default:
1271fcf5ef2aSThomas Huth     case 0x0:
1272fcf5ef2aSThomas Huth         offset = 0;
1273fcf5ef2aSThomas Huth         break;
1274fcf5ef2aSThomas Huth     case 0x1:
1275fcf5ef2aSThomas Huth         offset = 32 - 10;
1276fcf5ef2aSThomas Huth         break;
1277fcf5ef2aSThomas Huth     case 0x2:
1278fcf5ef2aSThomas Huth         offset = 34 - 10;
1279fcf5ef2aSThomas Huth         break;
1280fcf5ef2aSThomas Huth     case 0x3:
1281fcf5ef2aSThomas Huth         offset = 36 - 10;
1282fcf5ef2aSThomas Huth         break;
1283fcf5ef2aSThomas Huth     }
1284fcf5ef2aSThomas Huth 
1285fcf5ef2aSThomas Huth     switch (cond) {
1286fcf5ef2aSThomas Huth     case 0x0:
1287fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1288fcf5ef2aSThomas Huth         break;
1289fcf5ef2aSThomas Huth     case 0x1:
1290fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1291fcf5ef2aSThomas Huth         break;
1292fcf5ef2aSThomas Huth     case 0x2:
1293fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1294fcf5ef2aSThomas Huth         break;
1295fcf5ef2aSThomas Huth     case 0x3:
1296fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1297fcf5ef2aSThomas Huth         break;
1298fcf5ef2aSThomas Huth     case 0x4:
1299fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1300fcf5ef2aSThomas Huth         break;
1301fcf5ef2aSThomas Huth     case 0x5:
1302fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1303fcf5ef2aSThomas Huth         break;
1304fcf5ef2aSThomas Huth     case 0x6:
1305fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1306fcf5ef2aSThomas Huth         break;
1307fcf5ef2aSThomas Huth     case 0x7:
1308fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1309fcf5ef2aSThomas Huth         break;
1310fcf5ef2aSThomas Huth     case 0x8:
1311fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1312fcf5ef2aSThomas Huth         break;
1313fcf5ef2aSThomas Huth     case 0x9:
1314fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1315fcf5ef2aSThomas Huth         break;
1316fcf5ef2aSThomas Huth     case 0xa:
1317fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1318fcf5ef2aSThomas Huth         break;
1319fcf5ef2aSThomas Huth     case 0xb:
1320fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1321fcf5ef2aSThomas Huth         break;
1322fcf5ef2aSThomas Huth     case 0xc:
1323fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1324fcf5ef2aSThomas Huth         break;
1325fcf5ef2aSThomas Huth     case 0xd:
1326fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1327fcf5ef2aSThomas Huth         break;
1328fcf5ef2aSThomas Huth     case 0xe:
1329fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1330fcf5ef2aSThomas Huth         break;
1331fcf5ef2aSThomas Huth     case 0xf:
1332fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1333fcf5ef2aSThomas Huth         break;
1334fcf5ef2aSThomas Huth     }
1335fcf5ef2aSThomas Huth }
1336fcf5ef2aSThomas Huth 
1337fcf5ef2aSThomas Huth // Inverted logic
1338ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1339ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1340fcf5ef2aSThomas Huth     TCG_COND_NE,
1341fcf5ef2aSThomas Huth     TCG_COND_GT,
1342fcf5ef2aSThomas Huth     TCG_COND_GE,
1343ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1344fcf5ef2aSThomas Huth     TCG_COND_EQ,
1345fcf5ef2aSThomas Huth     TCG_COND_LE,
1346fcf5ef2aSThomas Huth     TCG_COND_LT,
1347fcf5ef2aSThomas Huth };
1348fcf5ef2aSThomas Huth 
1349fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1350fcf5ef2aSThomas Huth {
1351fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1352fcf5ef2aSThomas Huth     cmp->is_bool = false;
1353fcf5ef2aSThomas Huth     cmp->c1 = r_src;
135400ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1355fcf5ef2aSThomas Huth }
1356fcf5ef2aSThomas Huth 
1357fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
13580c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1359fcf5ef2aSThomas Huth {
1360fcf5ef2aSThomas Huth     switch (fccno) {
1361fcf5ef2aSThomas Huth     case 0:
1362ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1363fcf5ef2aSThomas Huth         break;
1364fcf5ef2aSThomas Huth     case 1:
1365ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1366fcf5ef2aSThomas Huth         break;
1367fcf5ef2aSThomas Huth     case 2:
1368ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1369fcf5ef2aSThomas Huth         break;
1370fcf5ef2aSThomas Huth     case 3:
1371ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1372fcf5ef2aSThomas Huth         break;
1373fcf5ef2aSThomas Huth     }
1374fcf5ef2aSThomas Huth }
1375fcf5ef2aSThomas Huth 
13760c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1377fcf5ef2aSThomas Huth {
1378fcf5ef2aSThomas Huth     switch (fccno) {
1379fcf5ef2aSThomas Huth     case 0:
1380ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1381fcf5ef2aSThomas Huth         break;
1382fcf5ef2aSThomas Huth     case 1:
1383ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1384fcf5ef2aSThomas Huth         break;
1385fcf5ef2aSThomas Huth     case 2:
1386ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1387fcf5ef2aSThomas Huth         break;
1388fcf5ef2aSThomas Huth     case 3:
1389ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1390fcf5ef2aSThomas Huth         break;
1391fcf5ef2aSThomas Huth     }
1392fcf5ef2aSThomas Huth }
1393fcf5ef2aSThomas Huth 
13940c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1395fcf5ef2aSThomas Huth {
1396fcf5ef2aSThomas Huth     switch (fccno) {
1397fcf5ef2aSThomas Huth     case 0:
1398ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1399fcf5ef2aSThomas Huth         break;
1400fcf5ef2aSThomas Huth     case 1:
1401ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1402fcf5ef2aSThomas Huth         break;
1403fcf5ef2aSThomas Huth     case 2:
1404ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1405fcf5ef2aSThomas Huth         break;
1406fcf5ef2aSThomas Huth     case 3:
1407ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1408fcf5ef2aSThomas Huth         break;
1409fcf5ef2aSThomas Huth     }
1410fcf5ef2aSThomas Huth }
1411fcf5ef2aSThomas Huth 
14120c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1413fcf5ef2aSThomas Huth {
1414fcf5ef2aSThomas Huth     switch (fccno) {
1415fcf5ef2aSThomas Huth     case 0:
1416ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1417fcf5ef2aSThomas Huth         break;
1418fcf5ef2aSThomas Huth     case 1:
1419ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1420fcf5ef2aSThomas Huth         break;
1421fcf5ef2aSThomas Huth     case 2:
1422ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1423fcf5ef2aSThomas Huth         break;
1424fcf5ef2aSThomas Huth     case 3:
1425ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1426fcf5ef2aSThomas Huth         break;
1427fcf5ef2aSThomas Huth     }
1428fcf5ef2aSThomas Huth }
1429fcf5ef2aSThomas Huth 
14300c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1431fcf5ef2aSThomas Huth {
1432fcf5ef2aSThomas Huth     switch (fccno) {
1433fcf5ef2aSThomas Huth     case 0:
1434ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1435fcf5ef2aSThomas Huth         break;
1436fcf5ef2aSThomas Huth     case 1:
1437ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1438fcf5ef2aSThomas Huth         break;
1439fcf5ef2aSThomas Huth     case 2:
1440ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1441fcf5ef2aSThomas Huth         break;
1442fcf5ef2aSThomas Huth     case 3:
1443ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1444fcf5ef2aSThomas Huth         break;
1445fcf5ef2aSThomas Huth     }
1446fcf5ef2aSThomas Huth }
1447fcf5ef2aSThomas Huth 
14480c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1449fcf5ef2aSThomas Huth {
1450fcf5ef2aSThomas Huth     switch (fccno) {
1451fcf5ef2aSThomas Huth     case 0:
1452ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1453fcf5ef2aSThomas Huth         break;
1454fcf5ef2aSThomas Huth     case 1:
1455ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1456fcf5ef2aSThomas Huth         break;
1457fcf5ef2aSThomas Huth     case 2:
1458ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1459fcf5ef2aSThomas Huth         break;
1460fcf5ef2aSThomas Huth     case 3:
1461ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1462fcf5ef2aSThomas Huth         break;
1463fcf5ef2aSThomas Huth     }
1464fcf5ef2aSThomas Huth }
1465fcf5ef2aSThomas Huth 
1466fcf5ef2aSThomas Huth #else
1467fcf5ef2aSThomas Huth 
14680c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1469fcf5ef2aSThomas Huth {
1470ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1471fcf5ef2aSThomas Huth }
1472fcf5ef2aSThomas Huth 
14730c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1474fcf5ef2aSThomas Huth {
1475ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1476fcf5ef2aSThomas Huth }
1477fcf5ef2aSThomas Huth 
14780c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1479fcf5ef2aSThomas Huth {
1480ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1481fcf5ef2aSThomas Huth }
1482fcf5ef2aSThomas Huth 
14830c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1484fcf5ef2aSThomas Huth {
1485ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1486fcf5ef2aSThomas Huth }
1487fcf5ef2aSThomas Huth 
14880c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1489fcf5ef2aSThomas Huth {
1490ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1491fcf5ef2aSThomas Huth }
1492fcf5ef2aSThomas Huth 
14930c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1494fcf5ef2aSThomas Huth {
1495ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1496fcf5ef2aSThomas Huth }
1497fcf5ef2aSThomas Huth #endif
1498fcf5ef2aSThomas Huth 
1499fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1500fcf5ef2aSThomas Huth {
1501fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1502fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1503fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1504fcf5ef2aSThomas Huth }
1505fcf5ef2aSThomas Huth 
1506fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1507fcf5ef2aSThomas Huth {
1508fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1509fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1510fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1511fcf5ef2aSThomas Huth         return 1;
1512fcf5ef2aSThomas Huth     }
1513fcf5ef2aSThomas Huth #endif
1514fcf5ef2aSThomas Huth     return 0;
1515fcf5ef2aSThomas Huth }
1516fcf5ef2aSThomas Huth 
15170c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1518fcf5ef2aSThomas Huth {
1519fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1520fcf5ef2aSThomas Huth }
1521fcf5ef2aSThomas Huth 
15220c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs,
1523fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1524fcf5ef2aSThomas Huth {
1525fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1526fcf5ef2aSThomas Huth 
1527fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1528fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1529fcf5ef2aSThomas Huth 
1530ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1531ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1532fcf5ef2aSThomas Huth 
1533fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1534fcf5ef2aSThomas Huth }
1535fcf5ef2aSThomas Huth 
15360c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1537fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i32, TCGv_i32))
1538fcf5ef2aSThomas Huth {
1539fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1540fcf5ef2aSThomas Huth 
1541fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1542fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1543fcf5ef2aSThomas Huth 
1544fcf5ef2aSThomas Huth     gen(dst, src);
1545fcf5ef2aSThomas Huth 
1546fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1547fcf5ef2aSThomas Huth }
1548fcf5ef2aSThomas Huth 
15490c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1550fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1551fcf5ef2aSThomas Huth {
1552fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1553fcf5ef2aSThomas Huth 
1554fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1555fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1556fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1557fcf5ef2aSThomas Huth 
1558ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1559ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1560fcf5ef2aSThomas Huth 
1561fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1562fcf5ef2aSThomas Huth }
1563fcf5ef2aSThomas Huth 
1564fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15650c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1566fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1567fcf5ef2aSThomas Huth {
1568fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1569fcf5ef2aSThomas Huth 
1570fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1571fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1572fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1573fcf5ef2aSThomas Huth 
1574fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1575fcf5ef2aSThomas Huth 
1576fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1577fcf5ef2aSThomas Huth }
1578fcf5ef2aSThomas Huth #endif
1579fcf5ef2aSThomas Huth 
15800c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1581fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1582fcf5ef2aSThomas Huth {
1583fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1584fcf5ef2aSThomas Huth 
1585fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1586fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1587fcf5ef2aSThomas Huth 
1588ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1589ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1590fcf5ef2aSThomas Huth 
1591fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1592fcf5ef2aSThomas Huth }
1593fcf5ef2aSThomas Huth 
1594fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15950c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1596fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_i64))
1597fcf5ef2aSThomas Huth {
1598fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1599fcf5ef2aSThomas Huth 
1600fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1601fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1602fcf5ef2aSThomas Huth 
1603fcf5ef2aSThomas Huth     gen(dst, src);
1604fcf5ef2aSThomas Huth 
1605fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1606fcf5ef2aSThomas Huth }
1607fcf5ef2aSThomas Huth #endif
1608fcf5ef2aSThomas Huth 
16090c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1610fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1611fcf5ef2aSThomas Huth {
1612fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1613fcf5ef2aSThomas Huth 
1614fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1615fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1616fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1617fcf5ef2aSThomas Huth 
1618ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1619ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1620fcf5ef2aSThomas Huth 
1621fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1622fcf5ef2aSThomas Huth }
1623fcf5ef2aSThomas Huth 
1624fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16250c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1626fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1627fcf5ef2aSThomas Huth {
1628fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1629fcf5ef2aSThomas Huth 
1630fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1631fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1632fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1633fcf5ef2aSThomas Huth 
1634fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1635fcf5ef2aSThomas Huth 
1636fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1637fcf5ef2aSThomas Huth }
1638fcf5ef2aSThomas Huth 
16390c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1640fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1641fcf5ef2aSThomas Huth {
1642fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1643fcf5ef2aSThomas Huth 
1644fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1645fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1646fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1647fcf5ef2aSThomas Huth 
1648fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1649fcf5ef2aSThomas Huth 
1650fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1651fcf5ef2aSThomas Huth }
1652fcf5ef2aSThomas Huth 
16530c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1654fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1655fcf5ef2aSThomas Huth {
1656fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1657fcf5ef2aSThomas Huth 
1658fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1659fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1660fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1661fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1662fcf5ef2aSThomas Huth 
1663fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1664fcf5ef2aSThomas Huth 
1665fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1666fcf5ef2aSThomas Huth }
1667fcf5ef2aSThomas Huth #endif
1668fcf5ef2aSThomas Huth 
16690c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1670fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1671fcf5ef2aSThomas Huth {
1672fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1673fcf5ef2aSThomas Huth 
1674ad75a51eSRichard Henderson     gen(tcg_env);
1675ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1676fcf5ef2aSThomas Huth 
1677fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1678fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1679fcf5ef2aSThomas Huth }
1680fcf5ef2aSThomas Huth 
1681fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16820c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1683fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1684fcf5ef2aSThomas Huth {
1685fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1686fcf5ef2aSThomas Huth 
1687ad75a51eSRichard Henderson     gen(tcg_env);
1688fcf5ef2aSThomas Huth 
1689fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1690fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1691fcf5ef2aSThomas Huth }
1692fcf5ef2aSThomas Huth #endif
1693fcf5ef2aSThomas Huth 
16940c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1695fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1696fcf5ef2aSThomas Huth {
1697fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1698fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1699fcf5ef2aSThomas Huth 
1700ad75a51eSRichard Henderson     gen(tcg_env);
1701ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1702fcf5ef2aSThomas Huth 
1703fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1704fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1705fcf5ef2aSThomas Huth }
1706fcf5ef2aSThomas Huth 
17070c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1708fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1709fcf5ef2aSThomas Huth {
1710fcf5ef2aSThomas Huth     TCGv_i64 dst;
1711fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1712fcf5ef2aSThomas Huth 
1713fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1714fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1715fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1716fcf5ef2aSThomas Huth 
1717ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1718ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1719fcf5ef2aSThomas Huth 
1720fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1721fcf5ef2aSThomas Huth }
1722fcf5ef2aSThomas Huth 
17230c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1724fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1725fcf5ef2aSThomas Huth {
1726fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1727fcf5ef2aSThomas Huth 
1728fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1729fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1730fcf5ef2aSThomas Huth 
1731ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1732ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1733fcf5ef2aSThomas Huth 
1734fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1735fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1736fcf5ef2aSThomas Huth }
1737fcf5ef2aSThomas Huth 
1738fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17390c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1740fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1741fcf5ef2aSThomas Huth {
1742fcf5ef2aSThomas Huth     TCGv_i64 dst;
1743fcf5ef2aSThomas Huth     TCGv_i32 src;
1744fcf5ef2aSThomas Huth 
1745fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1746fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1747fcf5ef2aSThomas Huth 
1748ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1749ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1750fcf5ef2aSThomas Huth 
1751fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1752fcf5ef2aSThomas Huth }
1753fcf5ef2aSThomas Huth #endif
1754fcf5ef2aSThomas Huth 
17550c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1756fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1757fcf5ef2aSThomas Huth {
1758fcf5ef2aSThomas Huth     TCGv_i64 dst;
1759fcf5ef2aSThomas Huth     TCGv_i32 src;
1760fcf5ef2aSThomas Huth 
1761fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1762fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1763fcf5ef2aSThomas Huth 
1764ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1765fcf5ef2aSThomas Huth 
1766fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1767fcf5ef2aSThomas Huth }
1768fcf5ef2aSThomas Huth 
17690c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1770fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1771fcf5ef2aSThomas Huth {
1772fcf5ef2aSThomas Huth     TCGv_i32 dst;
1773fcf5ef2aSThomas Huth     TCGv_i64 src;
1774fcf5ef2aSThomas Huth 
1775fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1776fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1777fcf5ef2aSThomas Huth 
1778ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1779ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1780fcf5ef2aSThomas Huth 
1781fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1782fcf5ef2aSThomas Huth }
1783fcf5ef2aSThomas Huth 
17840c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1785fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1786fcf5ef2aSThomas Huth {
1787fcf5ef2aSThomas Huth     TCGv_i32 dst;
1788fcf5ef2aSThomas Huth 
1789fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1790fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1791fcf5ef2aSThomas Huth 
1792ad75a51eSRichard Henderson     gen(dst, tcg_env);
1793ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1794fcf5ef2aSThomas Huth 
1795fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1796fcf5ef2aSThomas Huth }
1797fcf5ef2aSThomas Huth 
17980c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1799fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1800fcf5ef2aSThomas Huth {
1801fcf5ef2aSThomas Huth     TCGv_i64 dst;
1802fcf5ef2aSThomas Huth 
1803fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1804fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1805fcf5ef2aSThomas Huth 
1806ad75a51eSRichard Henderson     gen(dst, tcg_env);
1807ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1808fcf5ef2aSThomas Huth 
1809fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1810fcf5ef2aSThomas Huth }
1811fcf5ef2aSThomas Huth 
18120c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1813fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1814fcf5ef2aSThomas Huth {
1815fcf5ef2aSThomas Huth     TCGv_i32 src;
1816fcf5ef2aSThomas Huth 
1817fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1818fcf5ef2aSThomas Huth 
1819ad75a51eSRichard Henderson     gen(tcg_env, src);
1820fcf5ef2aSThomas Huth 
1821fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1822fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1823fcf5ef2aSThomas Huth }
1824fcf5ef2aSThomas Huth 
18250c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1826fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1827fcf5ef2aSThomas Huth {
1828fcf5ef2aSThomas Huth     TCGv_i64 src;
1829fcf5ef2aSThomas Huth 
1830fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1831fcf5ef2aSThomas Huth 
1832ad75a51eSRichard Henderson     gen(tcg_env, src);
1833fcf5ef2aSThomas Huth 
1834fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1835fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1836fcf5ef2aSThomas Huth }
1837fcf5ef2aSThomas Huth 
1838fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
183914776ab5STony Nguyen                      TCGv addr, int mmu_idx, MemOp memop)
1840fcf5ef2aSThomas Huth {
1841fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1842316b6783SRichard Henderson     tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN);
1843fcf5ef2aSThomas Huth }
1844fcf5ef2aSThomas Huth 
1845fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
1846fcf5ef2aSThomas Huth {
184700ab7e61SRichard Henderson     TCGv m1 = tcg_constant_tl(0xff);
1848fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1849fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
1850fcf5ef2aSThomas Huth }
1851fcf5ef2aSThomas Huth 
1852fcf5ef2aSThomas Huth /* asi moves */
1853fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
1854fcf5ef2aSThomas Huth typedef enum {
1855fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1856fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1857fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1858fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1859fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1860fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1861fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1862fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1863fcf5ef2aSThomas Huth } ASIType;
1864fcf5ef2aSThomas Huth 
1865fcf5ef2aSThomas Huth typedef struct {
1866fcf5ef2aSThomas Huth     ASIType type;
1867fcf5ef2aSThomas Huth     int asi;
1868fcf5ef2aSThomas Huth     int mem_idx;
186914776ab5STony Nguyen     MemOp memop;
1870fcf5ef2aSThomas Huth } DisasASI;
1871fcf5ef2aSThomas Huth 
187214776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop)
1873fcf5ef2aSThomas Huth {
1874fcf5ef2aSThomas Huth     int asi = GET_FIELD(insn, 19, 26);
1875fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1876fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1877fcf5ef2aSThomas Huth 
1878fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1879fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1880fcf5ef2aSThomas Huth     if (IS_IMM) {
1881fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1882fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1883fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1884fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1885fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1886fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1887fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1888fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1889fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1890fcf5ef2aSThomas Huth         switch (asi) {
1891fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1892fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1893fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1894fcf5ef2aSThomas Huth             break;
1895fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1896fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1897fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1898fcf5ef2aSThomas Huth             break;
1899fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1900fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1901fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1902fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1903fcf5ef2aSThomas Huth             break;
1904fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1905fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1906fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1907fcf5ef2aSThomas Huth             break;
1908fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1909fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1910fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1911fcf5ef2aSThomas Huth             break;
1912fcf5ef2aSThomas Huth         }
19136e10f37cSKONRAD Frederic 
19146e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
19156e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
19166e10f37cSKONRAD Frederic          */
19176e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1918fcf5ef2aSThomas Huth     } else {
1919fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1920fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1921fcf5ef2aSThomas Huth     }
1922fcf5ef2aSThomas Huth #else
1923fcf5ef2aSThomas Huth     if (IS_IMM) {
1924fcf5ef2aSThomas Huth         asi = dc->asi;
1925fcf5ef2aSThomas Huth     }
1926fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1927fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1928fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1929fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1930fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1931fcf5ef2aSThomas Huth        done properly in the helper.  */
1932fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1933fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1934fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1935fcf5ef2aSThomas Huth     } else {
1936fcf5ef2aSThomas Huth         switch (asi) {
1937fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1938fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1939fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1940fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1941fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1942fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1943fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1944fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1945fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1946fcf5ef2aSThomas Huth             break;
1947fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1948fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1949fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1950fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1951fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1952fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
19539a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
195484f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
19559a10756dSArtyom Tarasenko             } else {
1956fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
19579a10756dSArtyom Tarasenko             }
1958fcf5ef2aSThomas Huth             break;
1959fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1960fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1961fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1962fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1963fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1964fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1965fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1966fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1967fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1968fcf5ef2aSThomas Huth             break;
1969fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1970fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1971fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1972fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1973fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1974fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1975fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1976fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1977fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1978fcf5ef2aSThomas Huth             break;
1979fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1980fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1981fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1982fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1983fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1984fcf5ef2aSThomas Huth         case ASI_BLK_S:
1985fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1986fcf5ef2aSThomas Huth         case ASI_FL8_S:
1987fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1988fcf5ef2aSThomas Huth         case ASI_FL16_S:
1989fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1990fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1991fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1992fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1993fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1994fcf5ef2aSThomas Huth             }
1995fcf5ef2aSThomas Huth             break;
1996fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1997fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1998fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1999fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2000fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2001fcf5ef2aSThomas Huth         case ASI_BLK_P:
2002fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2003fcf5ef2aSThomas Huth         case ASI_FL8_P:
2004fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2005fcf5ef2aSThomas Huth         case ASI_FL16_P:
2006fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2007fcf5ef2aSThomas Huth             break;
2008fcf5ef2aSThomas Huth         }
2009fcf5ef2aSThomas Huth         switch (asi) {
2010fcf5ef2aSThomas Huth         case ASI_REAL:
2011fcf5ef2aSThomas Huth         case ASI_REAL_IO:
2012fcf5ef2aSThomas Huth         case ASI_REAL_L:
2013fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
2014fcf5ef2aSThomas Huth         case ASI_N:
2015fcf5ef2aSThomas Huth         case ASI_NL:
2016fcf5ef2aSThomas Huth         case ASI_AIUP:
2017fcf5ef2aSThomas Huth         case ASI_AIUPL:
2018fcf5ef2aSThomas Huth         case ASI_AIUS:
2019fcf5ef2aSThomas Huth         case ASI_AIUSL:
2020fcf5ef2aSThomas Huth         case ASI_S:
2021fcf5ef2aSThomas Huth         case ASI_SL:
2022fcf5ef2aSThomas Huth         case ASI_P:
2023fcf5ef2aSThomas Huth         case ASI_PL:
2024fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2025fcf5ef2aSThomas Huth             break;
2026fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
2027fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
2028fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2029fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2030fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2031fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2032fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2033fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2034fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2035fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2036fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2037fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2038fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2039fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2040fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2041fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2042fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2043fcf5ef2aSThomas Huth             break;
2044fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2045fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2046fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2047fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2048fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2049fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2050fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2051fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2052fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2053fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2054fcf5ef2aSThomas Huth         case ASI_BLK_S:
2055fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2056fcf5ef2aSThomas Huth         case ASI_BLK_P:
2057fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2058fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2059fcf5ef2aSThomas Huth             break;
2060fcf5ef2aSThomas Huth         case ASI_FL8_S:
2061fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2062fcf5ef2aSThomas Huth         case ASI_FL8_P:
2063fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2064fcf5ef2aSThomas Huth             memop = MO_UB;
2065fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2066fcf5ef2aSThomas Huth             break;
2067fcf5ef2aSThomas Huth         case ASI_FL16_S:
2068fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2069fcf5ef2aSThomas Huth         case ASI_FL16_P:
2070fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2071fcf5ef2aSThomas Huth             memop = MO_TEUW;
2072fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2073fcf5ef2aSThomas Huth             break;
2074fcf5ef2aSThomas Huth         }
2075fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2076fcf5ef2aSThomas Huth         if (asi & 8) {
2077fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2078fcf5ef2aSThomas Huth         }
2079fcf5ef2aSThomas Huth     }
2080fcf5ef2aSThomas Huth #endif
2081fcf5ef2aSThomas Huth 
2082fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2083fcf5ef2aSThomas Huth }
2084fcf5ef2aSThomas Huth 
2085fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
208614776ab5STony Nguyen                        int insn, MemOp memop)
2087fcf5ef2aSThomas Huth {
2088fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2089fcf5ef2aSThomas Huth 
2090fcf5ef2aSThomas Huth     switch (da.type) {
2091fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2092fcf5ef2aSThomas Huth         break;
2093fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2094fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2095fcf5ef2aSThomas Huth         break;
2096fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2097fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2098316b6783SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN);
2099fcf5ef2aSThomas Huth         break;
2100fcf5ef2aSThomas Huth     default:
2101fcf5ef2aSThomas Huth         {
210200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2103316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2104fcf5ef2aSThomas Huth 
2105fcf5ef2aSThomas Huth             save_state(dc);
2106fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2107ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2108fcf5ef2aSThomas Huth #else
2109fcf5ef2aSThomas Huth             {
2110fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2111ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2112fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2113fcf5ef2aSThomas Huth             }
2114fcf5ef2aSThomas Huth #endif
2115fcf5ef2aSThomas Huth         }
2116fcf5ef2aSThomas Huth         break;
2117fcf5ef2aSThomas Huth     }
2118fcf5ef2aSThomas Huth }
2119fcf5ef2aSThomas Huth 
2120fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
212114776ab5STony Nguyen                        int insn, MemOp memop)
2122fcf5ef2aSThomas Huth {
2123fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2124fcf5ef2aSThomas Huth 
2125fcf5ef2aSThomas Huth     switch (da.type) {
2126fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2127fcf5ef2aSThomas Huth         break;
2128fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
21293390537bSArtyom Tarasenko #ifndef TARGET_SPARC64
2130fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2131fcf5ef2aSThomas Huth         break;
21323390537bSArtyom Tarasenko #else
21333390537bSArtyom Tarasenko         if (!(dc->def->features & CPU_FEATURE_HYPV)) {
21343390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
21353390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
21363390537bSArtyom Tarasenko             return;
21373390537bSArtyom Tarasenko         }
21383390537bSArtyom Tarasenko         /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
21393390537bSArtyom Tarasenko          * are ST_BLKINIT_ ASIs */
21403390537bSArtyom Tarasenko #endif
2141fc0cd867SChen Qun         /* fall through */
2142fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2143fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2144316b6783SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN);
2145fcf5ef2aSThomas Huth         break;
2146fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
2147fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2148fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2149fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2150fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2151fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2152fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2153fcf5ef2aSThomas Huth         {
2154fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2155fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
215600ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2157fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2158fcf5ef2aSThomas Huth             int i;
2159fcf5ef2aSThomas Huth 
2160fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2161fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2162fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2163fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2164fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2165fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
2166fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
2167fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2168fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2169fcf5ef2aSThomas Huth             }
2170fcf5ef2aSThomas Huth         }
2171fcf5ef2aSThomas Huth         break;
2172fcf5ef2aSThomas Huth #endif
2173fcf5ef2aSThomas Huth     default:
2174fcf5ef2aSThomas Huth         {
217500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2176316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2177fcf5ef2aSThomas Huth 
2178fcf5ef2aSThomas Huth             save_state(dc);
2179fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2180ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2181fcf5ef2aSThomas Huth #else
2182fcf5ef2aSThomas Huth             {
2183fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2184fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2185ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2186fcf5ef2aSThomas Huth             }
2187fcf5ef2aSThomas Huth #endif
2188fcf5ef2aSThomas Huth 
2189fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2190fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2191fcf5ef2aSThomas Huth         }
2192fcf5ef2aSThomas Huth         break;
2193fcf5ef2aSThomas Huth     }
2194fcf5ef2aSThomas Huth }
2195fcf5ef2aSThomas Huth 
2196fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
2197fcf5ef2aSThomas Huth                          TCGv addr, int insn)
2198fcf5ef2aSThomas Huth {
2199fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2200fcf5ef2aSThomas Huth 
2201fcf5ef2aSThomas Huth     switch (da.type) {
2202fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2203fcf5ef2aSThomas Huth         break;
2204fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2205fcf5ef2aSThomas Huth         gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
2206fcf5ef2aSThomas Huth         break;
2207fcf5ef2aSThomas Huth     default:
2208fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2209fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2210fcf5ef2aSThomas Huth         break;
2211fcf5ef2aSThomas Huth     }
2212fcf5ef2aSThomas Huth }
2213fcf5ef2aSThomas Huth 
2214fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2215fcf5ef2aSThomas Huth                         int insn, int rd)
2216fcf5ef2aSThomas Huth {
2217fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2218fcf5ef2aSThomas Huth     TCGv oldv;
2219fcf5ef2aSThomas Huth 
2220fcf5ef2aSThomas Huth     switch (da.type) {
2221fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2222fcf5ef2aSThomas Huth         return;
2223fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2224fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2225fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2226316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2227fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2228fcf5ef2aSThomas Huth         break;
2229fcf5ef2aSThomas Huth     default:
2230fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2231fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2232fcf5ef2aSThomas Huth         break;
2233fcf5ef2aSThomas Huth     }
2234fcf5ef2aSThomas Huth }
2235fcf5ef2aSThomas Huth 
2236fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
2237fcf5ef2aSThomas Huth {
2238fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_UB);
2239fcf5ef2aSThomas Huth 
2240fcf5ef2aSThomas Huth     switch (da.type) {
2241fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2242fcf5ef2aSThomas Huth         break;
2243fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2244fcf5ef2aSThomas Huth         gen_ldstub(dc, dst, addr, da.mem_idx);
2245fcf5ef2aSThomas Huth         break;
2246fcf5ef2aSThomas Huth     default:
22473db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
22483db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2249af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2250ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
22513db010c3SRichard Henderson         } else {
225200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
225300ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
22543db010c3SRichard Henderson             TCGv_i64 s64, t64;
22553db010c3SRichard Henderson 
22563db010c3SRichard Henderson             save_state(dc);
22573db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2258ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
22593db010c3SRichard Henderson 
226000ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2261ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
22623db010c3SRichard Henderson 
22633db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
22643db010c3SRichard Henderson 
22653db010c3SRichard Henderson             /* End the TB.  */
22663db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
22673db010c3SRichard Henderson         }
2268fcf5ef2aSThomas Huth         break;
2269fcf5ef2aSThomas Huth     }
2270fcf5ef2aSThomas Huth }
2271fcf5ef2aSThomas Huth #endif
2272fcf5ef2aSThomas Huth 
2273fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2274fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr,
2275fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2276fcf5ef2aSThomas Huth {
2277fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2278fcf5ef2aSThomas Huth     TCGv_i32 d32;
2279fcf5ef2aSThomas Huth     TCGv_i64 d64;
2280fcf5ef2aSThomas Huth 
2281fcf5ef2aSThomas Huth     switch (da.type) {
2282fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2283fcf5ef2aSThomas Huth         break;
2284fcf5ef2aSThomas Huth 
2285fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2286fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2287fcf5ef2aSThomas Huth         switch (size) {
2288fcf5ef2aSThomas Huth         case 4:
2289fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
2290316b6783SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2291fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2292fcf5ef2aSThomas Huth             break;
2293fcf5ef2aSThomas Huth         case 8:
2294fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2295fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2296fcf5ef2aSThomas Huth             break;
2297fcf5ef2aSThomas Huth         case 16:
2298fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
2299fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2300fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2301fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
2302fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2303fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2304fcf5ef2aSThomas Huth             break;
2305fcf5ef2aSThomas Huth         default:
2306fcf5ef2aSThomas Huth             g_assert_not_reached();
2307fcf5ef2aSThomas Huth         }
2308fcf5ef2aSThomas Huth         break;
2309fcf5ef2aSThomas Huth 
2310fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2311fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
2312fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
231314776ab5STony Nguyen             MemOp memop;
2314fcf5ef2aSThomas Huth             TCGv eight;
2315fcf5ef2aSThomas Huth             int i;
2316fcf5ef2aSThomas Huth 
2317fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2318fcf5ef2aSThomas Huth 
2319fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2320fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
232100ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2322fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2323fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2324fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2325fcf5ef2aSThomas Huth                 if (i == 7) {
2326fcf5ef2aSThomas Huth                     break;
2327fcf5ef2aSThomas Huth                 }
2328fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2329fcf5ef2aSThomas Huth                 memop = da.memop;
2330fcf5ef2aSThomas Huth             }
2331fcf5ef2aSThomas Huth         } else {
2332fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2333fcf5ef2aSThomas Huth         }
2334fcf5ef2aSThomas Huth         break;
2335fcf5ef2aSThomas Huth 
2336fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2337fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
2338fcf5ef2aSThomas Huth         if (size == 8) {
2339fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2340316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2341316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2342fcf5ef2aSThomas Huth         } else {
2343fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2344fcf5ef2aSThomas Huth         }
2345fcf5ef2aSThomas Huth         break;
2346fcf5ef2aSThomas Huth 
2347fcf5ef2aSThomas Huth     default:
2348fcf5ef2aSThomas Huth         {
234900ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2350316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN);
2351fcf5ef2aSThomas Huth 
2352fcf5ef2aSThomas Huth             save_state(dc);
2353fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2354fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2355fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2356fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2357fcf5ef2aSThomas Huth             switch (size) {
2358fcf5ef2aSThomas Huth             case 4:
2359fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2360ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2361fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2362fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2363fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2364fcf5ef2aSThomas Huth                 break;
2365fcf5ef2aSThomas Huth             case 8:
2366ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop);
2367fcf5ef2aSThomas Huth                 break;
2368fcf5ef2aSThomas Huth             case 16:
2369fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2370ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2371fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(addr, addr, 8);
2372ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop);
2373fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2374fcf5ef2aSThomas Huth                 break;
2375fcf5ef2aSThomas Huth             default:
2376fcf5ef2aSThomas Huth                 g_assert_not_reached();
2377fcf5ef2aSThomas Huth             }
2378fcf5ef2aSThomas Huth         }
2379fcf5ef2aSThomas Huth         break;
2380fcf5ef2aSThomas Huth     }
2381fcf5ef2aSThomas Huth }
2382fcf5ef2aSThomas Huth 
2383fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr,
2384fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2385fcf5ef2aSThomas Huth {
2386fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2387fcf5ef2aSThomas Huth     TCGv_i32 d32;
2388fcf5ef2aSThomas Huth 
2389fcf5ef2aSThomas Huth     switch (da.type) {
2390fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2391fcf5ef2aSThomas Huth         break;
2392fcf5ef2aSThomas Huth 
2393fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2394fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2395fcf5ef2aSThomas Huth         switch (size) {
2396fcf5ef2aSThomas Huth         case 4:
2397fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
2398316b6783SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2399fcf5ef2aSThomas Huth             break;
2400fcf5ef2aSThomas Huth         case 8:
2401fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2402fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2403fcf5ef2aSThomas Huth             break;
2404fcf5ef2aSThomas Huth         case 16:
2405fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2406fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2407fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2408fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2409fcf5ef2aSThomas Huth                write.  */
2410fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2411fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_16);
2412fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2413fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
2414fcf5ef2aSThomas Huth             break;
2415fcf5ef2aSThomas Huth         default:
2416fcf5ef2aSThomas Huth             g_assert_not_reached();
2417fcf5ef2aSThomas Huth         }
2418fcf5ef2aSThomas Huth         break;
2419fcf5ef2aSThomas Huth 
2420fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2421fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
2422fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
242314776ab5STony Nguyen             MemOp memop;
2424fcf5ef2aSThomas Huth             TCGv eight;
2425fcf5ef2aSThomas Huth             int i;
2426fcf5ef2aSThomas Huth 
2427fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2428fcf5ef2aSThomas Huth 
2429fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2430fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
243100ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2432fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2433fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2434fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2435fcf5ef2aSThomas Huth                 if (i == 7) {
2436fcf5ef2aSThomas Huth                     break;
2437fcf5ef2aSThomas Huth                 }
2438fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2439fcf5ef2aSThomas Huth                 memop = da.memop;
2440fcf5ef2aSThomas Huth             }
2441fcf5ef2aSThomas Huth         } else {
2442fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2443fcf5ef2aSThomas Huth         }
2444fcf5ef2aSThomas Huth         break;
2445fcf5ef2aSThomas Huth 
2446fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2447fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
2448fcf5ef2aSThomas Huth         if (size == 8) {
2449fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2450316b6783SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2451316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2452fcf5ef2aSThomas Huth         } else {
2453fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2454fcf5ef2aSThomas Huth         }
2455fcf5ef2aSThomas Huth         break;
2456fcf5ef2aSThomas Huth 
2457fcf5ef2aSThomas Huth     default:
2458fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2459fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2460fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2461fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2462fcf5ef2aSThomas Huth         break;
2463fcf5ef2aSThomas Huth     }
2464fcf5ef2aSThomas Huth }
2465fcf5ef2aSThomas Huth 
2466fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2467fcf5ef2aSThomas Huth {
2468fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2469fcf5ef2aSThomas Huth     TCGv_i64 hi = gen_dest_gpr(dc, rd);
2470fcf5ef2aSThomas Huth     TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
2471fcf5ef2aSThomas Huth 
2472fcf5ef2aSThomas Huth     switch (da.type) {
2473fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2474fcf5ef2aSThomas Huth         return;
2475fcf5ef2aSThomas Huth 
2476fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2477fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2478fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2479fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2480fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2481fcf5ef2aSThomas Huth         break;
2482fcf5ef2aSThomas Huth 
2483fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2484fcf5ef2aSThomas Huth         {
2485fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2486fcf5ef2aSThomas Huth 
2487fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2488316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN);
2489fcf5ef2aSThomas Huth 
2490fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2491fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2492fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2493fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2494fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2495fcf5ef2aSThomas Huth             } else {
2496fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2497fcf5ef2aSThomas Huth             }
2498fcf5ef2aSThomas Huth         }
2499fcf5ef2aSThomas Huth         break;
2500fcf5ef2aSThomas Huth 
2501fcf5ef2aSThomas Huth     default:
2502fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2503fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2504fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2505fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2506fcf5ef2aSThomas Huth         {
250700ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
250800ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2509fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2510fcf5ef2aSThomas Huth 
2511fcf5ef2aSThomas Huth             save_state(dc);
2512ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2513fcf5ef2aSThomas Huth 
2514fcf5ef2aSThomas Huth             /* See above.  */
2515fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2516fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2517fcf5ef2aSThomas Huth             } else {
2518fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2519fcf5ef2aSThomas Huth             }
2520fcf5ef2aSThomas Huth         }
2521fcf5ef2aSThomas Huth         break;
2522fcf5ef2aSThomas Huth     }
2523fcf5ef2aSThomas Huth 
2524fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2525fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2526fcf5ef2aSThomas Huth }
2527fcf5ef2aSThomas Huth 
2528fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2529fcf5ef2aSThomas Huth                          int insn, int rd)
2530fcf5ef2aSThomas Huth {
2531fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2532fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2533fcf5ef2aSThomas Huth 
2534fcf5ef2aSThomas Huth     switch (da.type) {
2535fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2536fcf5ef2aSThomas Huth         break;
2537fcf5ef2aSThomas Huth 
2538fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2539fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2540fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2541fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2542fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
2543fcf5ef2aSThomas Huth         break;
2544fcf5ef2aSThomas Huth 
2545fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2546fcf5ef2aSThomas Huth         {
2547fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2548fcf5ef2aSThomas Huth 
2549fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2550fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2551fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2552fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2553fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2554fcf5ef2aSThomas Huth             } else {
2555fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2556fcf5ef2aSThomas Huth             }
2557fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2558316b6783SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2559fcf5ef2aSThomas Huth         }
2560fcf5ef2aSThomas Huth         break;
2561fcf5ef2aSThomas Huth 
2562fcf5ef2aSThomas Huth     default:
2563fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2564fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2565fcf5ef2aSThomas Huth         {
256600ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
256700ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2568fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2569fcf5ef2aSThomas Huth 
2570fcf5ef2aSThomas Huth             /* See above.  */
2571fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2572fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2573fcf5ef2aSThomas Huth             } else {
2574fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2575fcf5ef2aSThomas Huth             }
2576fcf5ef2aSThomas Huth 
2577fcf5ef2aSThomas Huth             save_state(dc);
2578ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2579fcf5ef2aSThomas Huth         }
2580fcf5ef2aSThomas Huth         break;
2581fcf5ef2aSThomas Huth     }
2582fcf5ef2aSThomas Huth }
2583fcf5ef2aSThomas Huth 
2584fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2585fcf5ef2aSThomas Huth                          int insn, int rd)
2586fcf5ef2aSThomas Huth {
2587fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2588fcf5ef2aSThomas Huth     TCGv oldv;
2589fcf5ef2aSThomas Huth 
2590fcf5ef2aSThomas Huth     switch (da.type) {
2591fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2592fcf5ef2aSThomas Huth         return;
2593fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2594fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2595fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2596316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2597fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2598fcf5ef2aSThomas Huth         break;
2599fcf5ef2aSThomas Huth     default:
2600fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2601fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2602fcf5ef2aSThomas Huth         break;
2603fcf5ef2aSThomas Huth     }
2604fcf5ef2aSThomas Huth }
2605fcf5ef2aSThomas Huth 
2606fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY)
2607fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2608fcf5ef2aSThomas Huth {
2609fcf5ef2aSThomas Huth     /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
2610fcf5ef2aSThomas Huth        whereby "rd + 1" elicits "error: array subscript is above array".
2611fcf5ef2aSThomas Huth        Since we have already asserted that rd is even, the semantics
2612fcf5ef2aSThomas Huth        are unchanged.  */
2613fcf5ef2aSThomas Huth     TCGv lo = gen_dest_gpr(dc, rd | 1);
2614fcf5ef2aSThomas Huth     TCGv hi = gen_dest_gpr(dc, rd);
2615fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2616fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2617fcf5ef2aSThomas Huth 
2618fcf5ef2aSThomas Huth     switch (da.type) {
2619fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2620fcf5ef2aSThomas Huth         return;
2621fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2622fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2623316b6783SRichard Henderson         tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2624fcf5ef2aSThomas Huth         break;
2625fcf5ef2aSThomas Huth     default:
2626fcf5ef2aSThomas Huth         {
262700ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
262800ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2629fcf5ef2aSThomas Huth 
2630fcf5ef2aSThomas Huth             save_state(dc);
2631ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2632fcf5ef2aSThomas Huth         }
2633fcf5ef2aSThomas Huth         break;
2634fcf5ef2aSThomas Huth     }
2635fcf5ef2aSThomas Huth 
2636fcf5ef2aSThomas Huth     tcg_gen_extr_i64_i32(lo, hi, t64);
2637fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd | 1, lo);
2638fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2639fcf5ef2aSThomas Huth }
2640fcf5ef2aSThomas Huth 
2641fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2642fcf5ef2aSThomas Huth                          int insn, int rd)
2643fcf5ef2aSThomas Huth {
2644fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2645fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2646fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2647fcf5ef2aSThomas Huth 
2648fcf5ef2aSThomas Huth     tcg_gen_concat_tl_i64(t64, lo, hi);
2649fcf5ef2aSThomas Huth 
2650fcf5ef2aSThomas Huth     switch (da.type) {
2651fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2652fcf5ef2aSThomas Huth         break;
2653fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2654fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2655316b6783SRichard Henderson         tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2656fcf5ef2aSThomas Huth         break;
2657fcf5ef2aSThomas Huth     case GET_ASI_BFILL:
2658fcf5ef2aSThomas Huth         /* Store 32 bytes of T64 to ADDR.  */
2659fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 8-byte alignment, dropping
2660fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2661fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2662fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2663fcf5ef2aSThomas Huth         {
2664fcf5ef2aSThomas Huth             TCGv d_addr = tcg_temp_new();
266500ab7e61SRichard Henderson             TCGv eight = tcg_constant_tl(8);
2666fcf5ef2aSThomas Huth             int i;
2667fcf5ef2aSThomas Huth 
2668fcf5ef2aSThomas Huth             tcg_gen_andi_tl(d_addr, addr, -8);
2669fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 8) {
2670fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
2671fcf5ef2aSThomas Huth                 tcg_gen_add_tl(d_addr, d_addr, eight);
2672fcf5ef2aSThomas Huth             }
2673fcf5ef2aSThomas Huth         }
2674fcf5ef2aSThomas Huth         break;
2675fcf5ef2aSThomas Huth     default:
2676fcf5ef2aSThomas Huth         {
267700ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
267800ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2679fcf5ef2aSThomas Huth 
2680fcf5ef2aSThomas Huth             save_state(dc);
2681ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2682fcf5ef2aSThomas Huth         }
2683fcf5ef2aSThomas Huth         break;
2684fcf5ef2aSThomas Huth     }
2685fcf5ef2aSThomas Huth }
2686fcf5ef2aSThomas Huth #endif
2687fcf5ef2aSThomas Huth 
2688fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2689fcf5ef2aSThomas Huth {
2690fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2691fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2692fcf5ef2aSThomas Huth }
2693fcf5ef2aSThomas Huth 
2694fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn)
2695fcf5ef2aSThomas Huth {
2696fcf5ef2aSThomas Huth     if (IS_IMM) { /* immediate */
2697fcf5ef2aSThomas Huth         target_long simm = GET_FIELDs(insn, 19, 31);
269852123f14SRichard Henderson         TCGv t = tcg_temp_new();
2699fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, simm);
2700fcf5ef2aSThomas Huth         return t;
2701fcf5ef2aSThomas Huth     } else {      /* register */
2702fcf5ef2aSThomas Huth         unsigned int rs2 = GET_FIELD(insn, 27, 31);
2703fcf5ef2aSThomas Huth         return gen_load_gpr(dc, rs2);
2704fcf5ef2aSThomas Huth     }
2705fcf5ef2aSThomas Huth }
2706fcf5ef2aSThomas Huth 
2707fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2708fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2709fcf5ef2aSThomas Huth {
2710fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2711fcf5ef2aSThomas Huth 
2712fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2713fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2714fcf5ef2aSThomas Huth        the later.  */
2715fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2716fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2717fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2718fcf5ef2aSThomas Huth     } else {
2719fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2720fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2721fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2722fcf5ef2aSThomas Huth     }
2723fcf5ef2aSThomas Huth 
2724fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2725fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2726fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
272700ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2728fcf5ef2aSThomas Huth 
2729fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2730fcf5ef2aSThomas Huth 
2731fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2732fcf5ef2aSThomas Huth }
2733fcf5ef2aSThomas Huth 
2734fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2735fcf5ef2aSThomas Huth {
2736fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2737fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2738fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2739fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2740fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2741fcf5ef2aSThomas Huth }
2742fcf5ef2aSThomas Huth 
2743fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2744fcf5ef2aSThomas Huth {
2745fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2746fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2747fcf5ef2aSThomas Huth 
2748fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2749fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2750fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2751fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2752fcf5ef2aSThomas Huth 
2753fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2754fcf5ef2aSThomas Huth }
2755fcf5ef2aSThomas Huth 
27565d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2757fcf5ef2aSThomas Huth {
2758fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2759fcf5ef2aSThomas Huth 
2760fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2761ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2762fcf5ef2aSThomas Huth 
2763fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2764fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2765fcf5ef2aSThomas Huth 
2766fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2767fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2768ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2769fcf5ef2aSThomas Huth 
2770fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2771fcf5ef2aSThomas Huth     {
2772fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2773fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2774fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2775fcf5ef2aSThomas Huth     }
2776fcf5ef2aSThomas Huth }
2777fcf5ef2aSThomas Huth 
2778fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2779fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2780fcf5ef2aSThomas Huth {
2781905a83deSRichard Henderson     TCGv lo1, lo2;
2782fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2783fcf5ef2aSThomas Huth     int shift, imask, omask;
2784fcf5ef2aSThomas Huth 
2785fcf5ef2aSThomas Huth     if (cc) {
2786fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2787fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2788fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2789fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2790fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2791fcf5ef2aSThomas Huth     }
2792fcf5ef2aSThomas Huth 
2793fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2794fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2795fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2796fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2797fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2798fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2799fcf5ef2aSThomas Huth        the value we're looking for.  */
2800fcf5ef2aSThomas Huth     switch (width) {
2801fcf5ef2aSThomas Huth     case 8:
2802fcf5ef2aSThomas Huth         imask = 0x7;
2803fcf5ef2aSThomas Huth         shift = 3;
2804fcf5ef2aSThomas Huth         omask = 0xff;
2805fcf5ef2aSThomas Huth         if (left) {
2806fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2807fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2808fcf5ef2aSThomas Huth         } else {
2809fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2810fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2811fcf5ef2aSThomas Huth         }
2812fcf5ef2aSThomas Huth         break;
2813fcf5ef2aSThomas Huth     case 16:
2814fcf5ef2aSThomas Huth         imask = 0x6;
2815fcf5ef2aSThomas Huth         shift = 1;
2816fcf5ef2aSThomas Huth         omask = 0xf;
2817fcf5ef2aSThomas Huth         if (left) {
2818fcf5ef2aSThomas Huth             tabl = 0x8cef;
2819fcf5ef2aSThomas Huth             tabr = 0xf731;
2820fcf5ef2aSThomas Huth         } else {
2821fcf5ef2aSThomas Huth             tabl = 0x137f;
2822fcf5ef2aSThomas Huth             tabr = 0xfec8;
2823fcf5ef2aSThomas Huth         }
2824fcf5ef2aSThomas Huth         break;
2825fcf5ef2aSThomas Huth     case 32:
2826fcf5ef2aSThomas Huth         imask = 0x4;
2827fcf5ef2aSThomas Huth         shift = 0;
2828fcf5ef2aSThomas Huth         omask = 0x3;
2829fcf5ef2aSThomas Huth         if (left) {
2830fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2831fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2832fcf5ef2aSThomas Huth         } else {
2833fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2834fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2835fcf5ef2aSThomas Huth         }
2836fcf5ef2aSThomas Huth         break;
2837fcf5ef2aSThomas Huth     default:
2838fcf5ef2aSThomas Huth         abort();
2839fcf5ef2aSThomas Huth     }
2840fcf5ef2aSThomas Huth 
2841fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2842fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2843fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2844fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2845fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2846fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2847fcf5ef2aSThomas Huth 
2848905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2849905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2850e3ebbadeSRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
2851fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2852fcf5ef2aSThomas Huth 
2853fcf5ef2aSThomas Huth     amask = -8;
2854fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2855fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2856fcf5ef2aSThomas Huth     }
2857fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2858fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2859fcf5ef2aSThomas Huth 
2860e3ebbadeSRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
2861e3ebbadeSRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
2862e3ebbadeSRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
2863fcf5ef2aSThomas Huth }
2864fcf5ef2aSThomas Huth 
2865fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2866fcf5ef2aSThomas Huth {
2867fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2868fcf5ef2aSThomas Huth 
2869fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2870fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2871fcf5ef2aSThomas Huth     if (left) {
2872fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2873fcf5ef2aSThomas Huth     }
2874fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2875fcf5ef2aSThomas Huth }
2876fcf5ef2aSThomas Huth 
2877fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2878fcf5ef2aSThomas Huth {
2879fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2880fcf5ef2aSThomas Huth 
2881fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2882fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2883fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2884fcf5ef2aSThomas Huth 
2885fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2886fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2887fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2888fcf5ef2aSThomas Huth 
2889fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2890fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2891fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2892fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
2893fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
2894fcf5ef2aSThomas Huth 
2895fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
2896fcf5ef2aSThomas Huth }
2897fcf5ef2aSThomas Huth #endif
2898fcf5ef2aSThomas Huth 
2899878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2900878cc677SRichard Henderson #include "decode-insns.c.inc"
2901878cc677SRichard Henderson 
2902878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2903878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2904878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2905878cc677SRichard Henderson 
2906878cc677SRichard Henderson #define avail_ALL(C)      true
2907878cc677SRichard Henderson #ifdef TARGET_SPARC64
2908878cc677SRichard Henderson # define avail_32(C)      false
2909af25071cSRichard Henderson # define avail_ASR17(C)   false
2910b5372650SRichard Henderson # define avail_MUL(C)     true
29110faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2912878cc677SRichard Henderson # define avail_64(C)      true
29135d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2914af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2915878cc677SRichard Henderson #else
2916878cc677SRichard Henderson # define avail_32(C)      true
2917af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2918b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
29190faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2920878cc677SRichard Henderson # define avail_64(C)      false
29215d617bfbSRichard Henderson # define avail_GL(C)      false
2922af25071cSRichard Henderson # define avail_HYPV(C)    false
2923878cc677SRichard Henderson #endif
2924878cc677SRichard Henderson 
2925878cc677SRichard Henderson /* Default case for non jump instructions. */
2926878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2927878cc677SRichard Henderson {
2928878cc677SRichard Henderson     if (dc->npc & 3) {
2929878cc677SRichard Henderson         switch (dc->npc) {
2930878cc677SRichard Henderson         case DYNAMIC_PC:
2931878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2932878cc677SRichard Henderson             dc->pc = dc->npc;
2933878cc677SRichard Henderson             gen_op_next_insn();
2934878cc677SRichard Henderson             break;
2935878cc677SRichard Henderson         case JUMP_PC:
2936878cc677SRichard Henderson             /* we can do a static jump */
2937878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2938878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2939878cc677SRichard Henderson             break;
2940878cc677SRichard Henderson         default:
2941878cc677SRichard Henderson             g_assert_not_reached();
2942878cc677SRichard Henderson         }
2943878cc677SRichard Henderson     } else {
2944878cc677SRichard Henderson         dc->pc = dc->npc;
2945878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2946878cc677SRichard Henderson     }
2947878cc677SRichard Henderson     return true;
2948878cc677SRichard Henderson }
2949878cc677SRichard Henderson 
29506d2a0768SRichard Henderson /*
29516d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
29526d2a0768SRichard Henderson  */
29536d2a0768SRichard Henderson 
2954276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2955276567aaSRichard Henderson {
2956276567aaSRichard Henderson     if (annul) {
2957276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2958276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2959276567aaSRichard Henderson     } else {
2960276567aaSRichard Henderson         dc->pc = dc->npc;
2961276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2962276567aaSRichard Henderson     }
2963276567aaSRichard Henderson     return true;
2964276567aaSRichard Henderson }
2965276567aaSRichard Henderson 
2966276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2967276567aaSRichard Henderson                                        target_ulong dest)
2968276567aaSRichard Henderson {
2969276567aaSRichard Henderson     if (annul) {
2970276567aaSRichard Henderson         dc->pc = dest;
2971276567aaSRichard Henderson         dc->npc = dest + 4;
2972276567aaSRichard Henderson     } else {
2973276567aaSRichard Henderson         dc->pc = dc->npc;
2974276567aaSRichard Henderson         dc->npc = dest;
2975276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2976276567aaSRichard Henderson     }
2977276567aaSRichard Henderson     return true;
2978276567aaSRichard Henderson }
2979276567aaSRichard Henderson 
29809d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
29819d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2982276567aaSRichard Henderson {
29836b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
29846b3e4cc6SRichard Henderson 
2985276567aaSRichard Henderson     if (annul) {
29866b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
29876b3e4cc6SRichard Henderson 
29889d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
29896b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
29906b3e4cc6SRichard Henderson         gen_set_label(l1);
29916b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
29926b3e4cc6SRichard Henderson 
29936b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2994276567aaSRichard Henderson     } else {
29956b3e4cc6SRichard Henderson         if (npc & 3) {
29966b3e4cc6SRichard Henderson             switch (npc) {
29976b3e4cc6SRichard Henderson             case DYNAMIC_PC:
29986b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
29996b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
30006b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
30019d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
30029d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
30036b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
30046b3e4cc6SRichard Henderson                 dc->pc = npc;
30056b3e4cc6SRichard Henderson                 break;
30066b3e4cc6SRichard Henderson             default:
30076b3e4cc6SRichard Henderson                 g_assert_not_reached();
30086b3e4cc6SRichard Henderson             }
30096b3e4cc6SRichard Henderson         } else {
30106b3e4cc6SRichard Henderson             dc->pc = npc;
30116b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
30126b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
30136b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
30149d4e2bc7SRichard Henderson             if (cmp->is_bool) {
30159d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
30169d4e2bc7SRichard Henderson             } else {
30179d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
30189d4e2bc7SRichard Henderson             }
30196b3e4cc6SRichard Henderson         }
3020276567aaSRichard Henderson     }
3021276567aaSRichard Henderson     return true;
3022276567aaSRichard Henderson }
3023276567aaSRichard Henderson 
3024af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
3025af25071cSRichard Henderson {
3026af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
3027af25071cSRichard Henderson     return true;
3028af25071cSRichard Henderson }
3029af25071cSRichard Henderson 
3030276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
3031276567aaSRichard Henderson {
3032276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
30331ea9c62aSRichard Henderson     DisasCompare cmp;
3034276567aaSRichard Henderson 
3035276567aaSRichard Henderson     switch (a->cond) {
3036276567aaSRichard Henderson     case 0x0:
3037276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
3038276567aaSRichard Henderson     case 0x8:
3039276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
3040276567aaSRichard Henderson     default:
3041276567aaSRichard Henderson         flush_cond(dc);
30421ea9c62aSRichard Henderson 
30431ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
30449d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
3045276567aaSRichard Henderson     }
3046276567aaSRichard Henderson }
3047276567aaSRichard Henderson 
3048276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
3049276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
3050276567aaSRichard Henderson 
305145196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
305245196ea4SRichard Henderson {
305345196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3054d5471936SRichard Henderson     DisasCompare cmp;
305545196ea4SRichard Henderson 
305645196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
305745196ea4SRichard Henderson         return true;
305845196ea4SRichard Henderson     }
305945196ea4SRichard Henderson     switch (a->cond) {
306045196ea4SRichard Henderson     case 0x0:
306145196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
306245196ea4SRichard Henderson     case 0x8:
306345196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
306445196ea4SRichard Henderson     default:
306545196ea4SRichard Henderson         flush_cond(dc);
3066d5471936SRichard Henderson 
3067d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
30689d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
306945196ea4SRichard Henderson     }
307045196ea4SRichard Henderson }
307145196ea4SRichard Henderson 
307245196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
307345196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
307445196ea4SRichard Henderson 
3075ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
3076ab9ffe98SRichard Henderson {
3077ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3078ab9ffe98SRichard Henderson     DisasCompare cmp;
3079ab9ffe98SRichard Henderson 
3080ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
3081ab9ffe98SRichard Henderson         return false;
3082ab9ffe98SRichard Henderson     }
3083ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
3084ab9ffe98SRichard Henderson         return false;
3085ab9ffe98SRichard Henderson     }
3086ab9ffe98SRichard Henderson 
3087ab9ffe98SRichard Henderson     flush_cond(dc);
3088ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
30899d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
3090ab9ffe98SRichard Henderson }
3091ab9ffe98SRichard Henderson 
309223ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
309323ada1b1SRichard Henderson {
309423ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
309523ada1b1SRichard Henderson 
309623ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
309723ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
309823ada1b1SRichard Henderson     dc->npc = target;
309923ada1b1SRichard Henderson     return true;
310023ada1b1SRichard Henderson }
310123ada1b1SRichard Henderson 
310245196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
310345196ea4SRichard Henderson {
310445196ea4SRichard Henderson     /*
310545196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
310645196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
310745196ea4SRichard Henderson      */
310845196ea4SRichard Henderson #ifdef TARGET_SPARC64
310945196ea4SRichard Henderson     return false;
311045196ea4SRichard Henderson #else
311145196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
311245196ea4SRichard Henderson     return true;
311345196ea4SRichard Henderson #endif
311445196ea4SRichard Henderson }
311545196ea4SRichard Henderson 
31166d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
31176d2a0768SRichard Henderson {
31186d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
31196d2a0768SRichard Henderson     if (a->rd) {
31206d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
31216d2a0768SRichard Henderson     }
31226d2a0768SRichard Henderson     return advance_pc(dc);
31236d2a0768SRichard Henderson }
31246d2a0768SRichard Henderson 
31250faef01bSRichard Henderson /*
31260faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
31270faef01bSRichard Henderson  */
31280faef01bSRichard Henderson 
312930376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
313030376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
313130376636SRichard Henderson {
313230376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
313330376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
313430376636SRichard Henderson     DisasCompare cmp;
313530376636SRichard Henderson     TCGLabel *lab;
313630376636SRichard Henderson     TCGv_i32 trap;
313730376636SRichard Henderson 
313830376636SRichard Henderson     /* Trap never.  */
313930376636SRichard Henderson     if (cond == 0) {
314030376636SRichard Henderson         return advance_pc(dc);
314130376636SRichard Henderson     }
314230376636SRichard Henderson 
314330376636SRichard Henderson     /*
314430376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
314530376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
314630376636SRichard Henderson      */
314730376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
314830376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
314930376636SRichard Henderson     } else {
315030376636SRichard Henderson         trap = tcg_temp_new_i32();
315130376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
315230376636SRichard Henderson         if (imm) {
315330376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
315430376636SRichard Henderson         } else {
315530376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
315630376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
315730376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
315830376636SRichard Henderson         }
315930376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
316030376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
316130376636SRichard Henderson     }
316230376636SRichard Henderson 
316330376636SRichard Henderson     /* Trap always.  */
316430376636SRichard Henderson     if (cond == 8) {
316530376636SRichard Henderson         save_state(dc);
316630376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
316730376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
316830376636SRichard Henderson         return true;
316930376636SRichard Henderson     }
317030376636SRichard Henderson 
317130376636SRichard Henderson     /* Conditional trap.  */
317230376636SRichard Henderson     flush_cond(dc);
317330376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
317430376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
317530376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
317630376636SRichard Henderson 
317730376636SRichard Henderson     return advance_pc(dc);
317830376636SRichard Henderson }
317930376636SRichard Henderson 
318030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
318130376636SRichard Henderson {
318230376636SRichard Henderson     if (avail_32(dc) && a->cc) {
318330376636SRichard Henderson         return false;
318430376636SRichard Henderson     }
318530376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
318630376636SRichard Henderson }
318730376636SRichard Henderson 
318830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
318930376636SRichard Henderson {
319030376636SRichard Henderson     if (avail_64(dc)) {
319130376636SRichard Henderson         return false;
319230376636SRichard Henderson     }
319330376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
319430376636SRichard Henderson }
319530376636SRichard Henderson 
319630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
319730376636SRichard Henderson {
319830376636SRichard Henderson     if (avail_32(dc)) {
319930376636SRichard Henderson         return false;
320030376636SRichard Henderson     }
320130376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
320230376636SRichard Henderson }
320330376636SRichard Henderson 
3204af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
3205af25071cSRichard Henderson {
3206af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
3207af25071cSRichard Henderson     return advance_pc(dc);
3208af25071cSRichard Henderson }
3209af25071cSRichard Henderson 
3210af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
3211af25071cSRichard Henderson {
3212af25071cSRichard Henderson     if (avail_32(dc)) {
3213af25071cSRichard Henderson         return false;
3214af25071cSRichard Henderson     }
3215af25071cSRichard Henderson     if (a->mmask) {
3216af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
3217af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
3218af25071cSRichard Henderson     }
3219af25071cSRichard Henderson     if (a->cmask) {
3220af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
3221af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3222af25071cSRichard Henderson     }
3223af25071cSRichard Henderson     return advance_pc(dc);
3224af25071cSRichard Henderson }
3225af25071cSRichard Henderson 
3226af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
3227af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
3228af25071cSRichard Henderson {
3229af25071cSRichard Henderson     if (!priv) {
3230af25071cSRichard Henderson         return raise_priv(dc);
3231af25071cSRichard Henderson     }
3232af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
3233af25071cSRichard Henderson     return advance_pc(dc);
3234af25071cSRichard Henderson }
3235af25071cSRichard Henderson 
3236af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
3237af25071cSRichard Henderson {
3238af25071cSRichard Henderson     return cpu_y;
3239af25071cSRichard Henderson }
3240af25071cSRichard Henderson 
3241af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
3242af25071cSRichard Henderson {
3243af25071cSRichard Henderson     /*
3244af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
3245af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
3246af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
3247af25071cSRichard Henderson      */
3248af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
3249af25071cSRichard Henderson         return false;
3250af25071cSRichard Henderson     }
3251af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
3252af25071cSRichard Henderson }
3253af25071cSRichard Henderson 
3254af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
3255af25071cSRichard Henderson {
3256af25071cSRichard Henderson     uint32_t val;
3257af25071cSRichard Henderson 
3258af25071cSRichard Henderson     /*
3259af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
3260af25071cSRichard Henderson      * some of which are writable.
3261af25071cSRichard Henderson      */
3262af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
3263af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
3264af25071cSRichard Henderson 
3265af25071cSRichard Henderson     return tcg_constant_tl(val);
3266af25071cSRichard Henderson }
3267af25071cSRichard Henderson 
3268af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3269af25071cSRichard Henderson 
3270af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3271af25071cSRichard Henderson {
3272af25071cSRichard Henderson     update_psr(dc);
3273af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3274af25071cSRichard Henderson     return dst;
3275af25071cSRichard Henderson }
3276af25071cSRichard Henderson 
3277af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3278af25071cSRichard Henderson 
3279af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3280af25071cSRichard Henderson {
3281af25071cSRichard Henderson #ifdef TARGET_SPARC64
3282af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3283af25071cSRichard Henderson #else
3284af25071cSRichard Henderson     qemu_build_not_reached();
3285af25071cSRichard Henderson #endif
3286af25071cSRichard Henderson }
3287af25071cSRichard Henderson 
3288af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3289af25071cSRichard Henderson 
3290af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3291af25071cSRichard Henderson {
3292af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3293af25071cSRichard Henderson 
3294af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3295af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3296af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3297af25071cSRichard Henderson     }
3298af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3299af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3300af25071cSRichard Henderson     return dst;
3301af25071cSRichard Henderson }
3302af25071cSRichard Henderson 
3303af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3304af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3305af25071cSRichard Henderson 
3306af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3307af25071cSRichard Henderson {
3308af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3309af25071cSRichard Henderson }
3310af25071cSRichard Henderson 
3311af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3312af25071cSRichard Henderson 
3313af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3314af25071cSRichard Henderson {
3315af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3316af25071cSRichard Henderson     return dst;
3317af25071cSRichard Henderson }
3318af25071cSRichard Henderson 
3319af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3320af25071cSRichard Henderson 
3321af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3322af25071cSRichard Henderson {
3323af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3324af25071cSRichard Henderson     return cpu_gsr;
3325af25071cSRichard Henderson }
3326af25071cSRichard Henderson 
3327af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3328af25071cSRichard Henderson 
3329af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3330af25071cSRichard Henderson {
3331af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3332af25071cSRichard Henderson     return dst;
3333af25071cSRichard Henderson }
3334af25071cSRichard Henderson 
3335af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3336af25071cSRichard Henderson 
3337af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3338af25071cSRichard Henderson {
3339577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3340577efa45SRichard Henderson     return dst;
3341af25071cSRichard Henderson }
3342af25071cSRichard Henderson 
3343af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3344af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3345af25071cSRichard Henderson 
3346af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3347af25071cSRichard Henderson {
3348af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3349af25071cSRichard Henderson 
3350af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3351af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3352af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3353af25071cSRichard Henderson     }
3354af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3355af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3356af25071cSRichard Henderson     return dst;
3357af25071cSRichard Henderson }
3358af25071cSRichard Henderson 
3359af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3360af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3361af25071cSRichard Henderson 
3362af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3363af25071cSRichard Henderson {
3364577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3365577efa45SRichard Henderson     return dst;
3366af25071cSRichard Henderson }
3367af25071cSRichard Henderson 
3368af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3369af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3370af25071cSRichard Henderson 
3371af25071cSRichard Henderson /*
3372af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3373af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3374af25071cSRichard Henderson  * this ASR as impl. dep
3375af25071cSRichard Henderson  */
3376af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3377af25071cSRichard Henderson {
3378af25071cSRichard Henderson     return tcg_constant_tl(1);
3379af25071cSRichard Henderson }
3380af25071cSRichard Henderson 
3381af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3382af25071cSRichard Henderson 
3383668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3384668bb9b7SRichard Henderson {
3385668bb9b7SRichard Henderson     update_psr(dc);
3386668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3387668bb9b7SRichard Henderson     return dst;
3388668bb9b7SRichard Henderson }
3389668bb9b7SRichard Henderson 
3390668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3391668bb9b7SRichard Henderson 
3392668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3393668bb9b7SRichard Henderson {
3394668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3395668bb9b7SRichard Henderson     return dst;
3396668bb9b7SRichard Henderson }
3397668bb9b7SRichard Henderson 
3398668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3399668bb9b7SRichard Henderson 
3400668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3401668bb9b7SRichard Henderson {
3402668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3403668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3404668bb9b7SRichard Henderson 
3405668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3406668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3407668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3408668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3409668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3410668bb9b7SRichard Henderson 
3411668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3412668bb9b7SRichard Henderson     return dst;
3413668bb9b7SRichard Henderson }
3414668bb9b7SRichard Henderson 
3415668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3416668bb9b7SRichard Henderson 
3417668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3418668bb9b7SRichard Henderson {
34192da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
34202da789deSRichard Henderson     return dst;
3421668bb9b7SRichard Henderson }
3422668bb9b7SRichard Henderson 
3423668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3424668bb9b7SRichard Henderson 
3425668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3426668bb9b7SRichard Henderson {
34272da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
34282da789deSRichard Henderson     return dst;
3429668bb9b7SRichard Henderson }
3430668bb9b7SRichard Henderson 
3431668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3432668bb9b7SRichard Henderson 
3433668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3434668bb9b7SRichard Henderson {
34352da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
34362da789deSRichard Henderson     return dst;
3437668bb9b7SRichard Henderson }
3438668bb9b7SRichard Henderson 
3439668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3440668bb9b7SRichard Henderson 
3441668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3442668bb9b7SRichard Henderson {
3443577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3444577efa45SRichard Henderson     return dst;
3445668bb9b7SRichard Henderson }
3446668bb9b7SRichard Henderson 
3447668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3448668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3449668bb9b7SRichard Henderson 
34505d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
34515d617bfbSRichard Henderson {
3452cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3453cd6269f7SRichard Henderson     return dst;
34545d617bfbSRichard Henderson }
34555d617bfbSRichard Henderson 
34565d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
34575d617bfbSRichard Henderson 
34585d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
34595d617bfbSRichard Henderson {
34605d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34615d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34625d617bfbSRichard Henderson 
34635d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34645d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
34655d617bfbSRichard Henderson     return dst;
34665d617bfbSRichard Henderson #else
34675d617bfbSRichard Henderson     qemu_build_not_reached();
34685d617bfbSRichard Henderson #endif
34695d617bfbSRichard Henderson }
34705d617bfbSRichard Henderson 
34715d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
34725d617bfbSRichard Henderson 
34735d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
34745d617bfbSRichard Henderson {
34755d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34765d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34775d617bfbSRichard Henderson 
34785d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34795d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
34805d617bfbSRichard Henderson     return dst;
34815d617bfbSRichard Henderson #else
34825d617bfbSRichard Henderson     qemu_build_not_reached();
34835d617bfbSRichard Henderson #endif
34845d617bfbSRichard Henderson }
34855d617bfbSRichard Henderson 
34865d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
34875d617bfbSRichard Henderson 
34885d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
34895d617bfbSRichard Henderson {
34905d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34915d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34925d617bfbSRichard Henderson 
34935d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34945d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
34955d617bfbSRichard Henderson     return dst;
34965d617bfbSRichard Henderson #else
34975d617bfbSRichard Henderson     qemu_build_not_reached();
34985d617bfbSRichard Henderson #endif
34995d617bfbSRichard Henderson }
35005d617bfbSRichard Henderson 
35015d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
35025d617bfbSRichard Henderson 
35035d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
35045d617bfbSRichard Henderson {
35055d617bfbSRichard Henderson #ifdef TARGET_SPARC64
35065d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35075d617bfbSRichard Henderson 
35085d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35095d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
35105d617bfbSRichard Henderson     return dst;
35115d617bfbSRichard Henderson #else
35125d617bfbSRichard Henderson     qemu_build_not_reached();
35135d617bfbSRichard Henderson #endif
35145d617bfbSRichard Henderson }
35155d617bfbSRichard Henderson 
35165d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
35175d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
35185d617bfbSRichard Henderson 
35195d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
35205d617bfbSRichard Henderson {
35215d617bfbSRichard Henderson     return cpu_tbr;
35225d617bfbSRichard Henderson }
35235d617bfbSRichard Henderson 
3524e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
35255d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
35265d617bfbSRichard Henderson 
35275d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
35285d617bfbSRichard Henderson {
35295d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
35305d617bfbSRichard Henderson     return dst;
35315d617bfbSRichard Henderson }
35325d617bfbSRichard Henderson 
35335d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
35345d617bfbSRichard Henderson 
35355d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
35365d617bfbSRichard Henderson {
35375d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
35385d617bfbSRichard Henderson     return dst;
35395d617bfbSRichard Henderson }
35405d617bfbSRichard Henderson 
35415d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
35425d617bfbSRichard Henderson 
35435d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
35445d617bfbSRichard Henderson {
35455d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
35465d617bfbSRichard Henderson     return dst;
35475d617bfbSRichard Henderson }
35485d617bfbSRichard Henderson 
35495d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
35505d617bfbSRichard Henderson 
35515d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
35525d617bfbSRichard Henderson {
35535d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
35545d617bfbSRichard Henderson     return dst;
35555d617bfbSRichard Henderson }
35565d617bfbSRichard Henderson 
35575d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
35585d617bfbSRichard Henderson 
35595d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
35605d617bfbSRichard Henderson {
35615d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
35625d617bfbSRichard Henderson     return dst;
35635d617bfbSRichard Henderson }
35645d617bfbSRichard Henderson 
35655d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
35665d617bfbSRichard Henderson 
35675d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
35685d617bfbSRichard Henderson {
35695d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
35705d617bfbSRichard Henderson     return dst;
35715d617bfbSRichard Henderson }
35725d617bfbSRichard Henderson 
35735d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
35745d617bfbSRichard Henderson       do_rdcanrestore)
35755d617bfbSRichard Henderson 
35765d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
35775d617bfbSRichard Henderson {
35785d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
35795d617bfbSRichard Henderson     return dst;
35805d617bfbSRichard Henderson }
35815d617bfbSRichard Henderson 
35825d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
35835d617bfbSRichard Henderson 
35845d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
35855d617bfbSRichard Henderson {
35865d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
35875d617bfbSRichard Henderson     return dst;
35885d617bfbSRichard Henderson }
35895d617bfbSRichard Henderson 
35905d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
35915d617bfbSRichard Henderson 
35925d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
35935d617bfbSRichard Henderson {
35945d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
35955d617bfbSRichard Henderson     return dst;
35965d617bfbSRichard Henderson }
35975d617bfbSRichard Henderson 
35985d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
35995d617bfbSRichard Henderson 
36005d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
36015d617bfbSRichard Henderson {
36025d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
36035d617bfbSRichard Henderson     return dst;
36045d617bfbSRichard Henderson }
36055d617bfbSRichard Henderson 
36065d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
36075d617bfbSRichard Henderson 
36085d617bfbSRichard Henderson /* UA2005 strand status */
36095d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
36105d617bfbSRichard Henderson {
36112da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
36122da789deSRichard Henderson     return dst;
36135d617bfbSRichard Henderson }
36145d617bfbSRichard Henderson 
36155d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
36165d617bfbSRichard Henderson 
36175d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
36185d617bfbSRichard Henderson {
36192da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
36202da789deSRichard Henderson     return dst;
36215d617bfbSRichard Henderson }
36225d617bfbSRichard Henderson 
36235d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
36245d617bfbSRichard Henderson 
3625e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3626e8325dc0SRichard Henderson {
3627e8325dc0SRichard Henderson     if (avail_64(dc)) {
3628e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3629e8325dc0SRichard Henderson         return advance_pc(dc);
3630e8325dc0SRichard Henderson     }
3631e8325dc0SRichard Henderson     return false;
3632e8325dc0SRichard Henderson }
3633e8325dc0SRichard Henderson 
36340faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
36350faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
36360faef01bSRichard Henderson {
36370faef01bSRichard Henderson     TCGv src;
36380faef01bSRichard Henderson 
36390faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
36400faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
36410faef01bSRichard Henderson         return false;
36420faef01bSRichard Henderson     }
36430faef01bSRichard Henderson     if (!priv) {
36440faef01bSRichard Henderson         return raise_priv(dc);
36450faef01bSRichard Henderson     }
36460faef01bSRichard Henderson 
36470faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
36480faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
36490faef01bSRichard Henderson     } else {
36500faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
36510faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
36520faef01bSRichard Henderson             src = src1;
36530faef01bSRichard Henderson         } else {
36540faef01bSRichard Henderson             src = tcg_temp_new();
36550faef01bSRichard Henderson             if (a->imm) {
36560faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
36570faef01bSRichard Henderson             } else {
36580faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
36590faef01bSRichard Henderson             }
36600faef01bSRichard Henderson         }
36610faef01bSRichard Henderson     }
36620faef01bSRichard Henderson     func(dc, src);
36630faef01bSRichard Henderson     return advance_pc(dc);
36640faef01bSRichard Henderson }
36650faef01bSRichard Henderson 
36660faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
36670faef01bSRichard Henderson {
36680faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
36690faef01bSRichard Henderson }
36700faef01bSRichard Henderson 
36710faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
36720faef01bSRichard Henderson 
36730faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
36740faef01bSRichard Henderson {
36750faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
36760faef01bSRichard Henderson }
36770faef01bSRichard Henderson 
36780faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
36790faef01bSRichard Henderson 
36800faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
36810faef01bSRichard Henderson {
36820faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
36830faef01bSRichard Henderson 
36840faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
36850faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
36860faef01bSRichard Henderson     /* End TB to notice changed ASI. */
36870faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36880faef01bSRichard Henderson }
36890faef01bSRichard Henderson 
36900faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
36910faef01bSRichard Henderson 
36920faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
36930faef01bSRichard Henderson {
36940faef01bSRichard Henderson #ifdef TARGET_SPARC64
36950faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
36960faef01bSRichard Henderson     dc->fprs_dirty = 0;
36970faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36980faef01bSRichard Henderson #else
36990faef01bSRichard Henderson     qemu_build_not_reached();
37000faef01bSRichard Henderson #endif
37010faef01bSRichard Henderson }
37020faef01bSRichard Henderson 
37030faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
37040faef01bSRichard Henderson 
37050faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
37060faef01bSRichard Henderson {
37070faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
37080faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
37090faef01bSRichard Henderson }
37100faef01bSRichard Henderson 
37110faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
37120faef01bSRichard Henderson 
37130faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
37140faef01bSRichard Henderson {
37150faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
37160faef01bSRichard Henderson }
37170faef01bSRichard Henderson 
37180faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
37190faef01bSRichard Henderson 
37200faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
37210faef01bSRichard Henderson {
37220faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
37230faef01bSRichard Henderson }
37240faef01bSRichard Henderson 
37250faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
37260faef01bSRichard Henderson 
37270faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
37280faef01bSRichard Henderson {
37290faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
37300faef01bSRichard Henderson }
37310faef01bSRichard Henderson 
37320faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
37330faef01bSRichard Henderson 
37340faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
37350faef01bSRichard Henderson {
37360faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37370faef01bSRichard Henderson 
3738577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3739577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
37400faef01bSRichard Henderson     translator_io_start(&dc->base);
3741577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
37420faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37430faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37440faef01bSRichard Henderson }
37450faef01bSRichard Henderson 
37460faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
37470faef01bSRichard Henderson 
37480faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
37490faef01bSRichard Henderson {
37500faef01bSRichard Henderson #ifdef TARGET_SPARC64
37510faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37520faef01bSRichard Henderson 
37530faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
37540faef01bSRichard Henderson     translator_io_start(&dc->base);
37550faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
37560faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37570faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37580faef01bSRichard Henderson #else
37590faef01bSRichard Henderson     qemu_build_not_reached();
37600faef01bSRichard Henderson #endif
37610faef01bSRichard Henderson }
37620faef01bSRichard Henderson 
37630faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
37640faef01bSRichard Henderson 
37650faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
37660faef01bSRichard Henderson {
37670faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37680faef01bSRichard Henderson 
3769577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3770577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
37710faef01bSRichard Henderson     translator_io_start(&dc->base);
3772577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
37730faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37740faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37750faef01bSRichard Henderson }
37760faef01bSRichard Henderson 
37770faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
37780faef01bSRichard Henderson 
37790faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
37800faef01bSRichard Henderson {
37810faef01bSRichard Henderson     save_state(dc);
37820faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
37830faef01bSRichard Henderson }
37840faef01bSRichard Henderson 
37850faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
37860faef01bSRichard Henderson 
378725524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
378825524734SRichard Henderson {
378925524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
379025524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
379125524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
379225524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
379325524734SRichard Henderson }
379425524734SRichard Henderson 
379525524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
379625524734SRichard Henderson 
37979422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
37989422278eSRichard Henderson {
37999422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3800cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3801cd6269f7SRichard Henderson 
3802cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3803cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
38049422278eSRichard Henderson }
38059422278eSRichard Henderson 
38069422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
38079422278eSRichard Henderson 
38089422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
38099422278eSRichard Henderson {
38109422278eSRichard Henderson #ifdef TARGET_SPARC64
38119422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38129422278eSRichard Henderson 
38139422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38149422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
38159422278eSRichard Henderson #else
38169422278eSRichard Henderson     qemu_build_not_reached();
38179422278eSRichard Henderson #endif
38189422278eSRichard Henderson }
38199422278eSRichard Henderson 
38209422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
38219422278eSRichard Henderson 
38229422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
38239422278eSRichard Henderson {
38249422278eSRichard Henderson #ifdef TARGET_SPARC64
38259422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38269422278eSRichard Henderson 
38279422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38289422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
38299422278eSRichard Henderson #else
38309422278eSRichard Henderson     qemu_build_not_reached();
38319422278eSRichard Henderson #endif
38329422278eSRichard Henderson }
38339422278eSRichard Henderson 
38349422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
38359422278eSRichard Henderson 
38369422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
38379422278eSRichard Henderson {
38389422278eSRichard Henderson #ifdef TARGET_SPARC64
38399422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38409422278eSRichard Henderson 
38419422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38429422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
38439422278eSRichard Henderson #else
38449422278eSRichard Henderson     qemu_build_not_reached();
38459422278eSRichard Henderson #endif
38469422278eSRichard Henderson }
38479422278eSRichard Henderson 
38489422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
38499422278eSRichard Henderson 
38509422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
38519422278eSRichard Henderson {
38529422278eSRichard Henderson #ifdef TARGET_SPARC64
38539422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38549422278eSRichard Henderson 
38559422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38569422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
38579422278eSRichard Henderson #else
38589422278eSRichard Henderson     qemu_build_not_reached();
38599422278eSRichard Henderson #endif
38609422278eSRichard Henderson }
38619422278eSRichard Henderson 
38629422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
38639422278eSRichard Henderson 
38649422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
38659422278eSRichard Henderson {
38669422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
38679422278eSRichard Henderson 
38689422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
38699422278eSRichard Henderson     translator_io_start(&dc->base);
38709422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
38719422278eSRichard Henderson     /* End TB to handle timer interrupt */
38729422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
38739422278eSRichard Henderson }
38749422278eSRichard Henderson 
38759422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
38769422278eSRichard Henderson 
38779422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
38789422278eSRichard Henderson {
38799422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
38809422278eSRichard Henderson }
38819422278eSRichard Henderson 
38829422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
38839422278eSRichard Henderson 
38849422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
38859422278eSRichard Henderson {
38869422278eSRichard Henderson     save_state(dc);
38879422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
38889422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
38899422278eSRichard Henderson     }
38909422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
38919422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
38929422278eSRichard Henderson }
38939422278eSRichard Henderson 
38949422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
38959422278eSRichard Henderson 
38969422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
38979422278eSRichard Henderson {
38989422278eSRichard Henderson     save_state(dc);
38999422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
39009422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
39019422278eSRichard Henderson }
39029422278eSRichard Henderson 
39039422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
39049422278eSRichard Henderson 
39059422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
39069422278eSRichard Henderson {
39079422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
39089422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
39099422278eSRichard Henderson     }
39109422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
39119422278eSRichard Henderson }
39129422278eSRichard Henderson 
39139422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
39149422278eSRichard Henderson 
39159422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
39169422278eSRichard Henderson {
39179422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
39189422278eSRichard Henderson }
39199422278eSRichard Henderson 
39209422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
39219422278eSRichard Henderson 
39229422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
39239422278eSRichard Henderson {
39249422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
39259422278eSRichard Henderson }
39269422278eSRichard Henderson 
39279422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
39289422278eSRichard Henderson 
39299422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
39309422278eSRichard Henderson {
39319422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
39329422278eSRichard Henderson }
39339422278eSRichard Henderson 
39349422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
39359422278eSRichard Henderson 
39369422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
39379422278eSRichard Henderson {
39389422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
39399422278eSRichard Henderson }
39409422278eSRichard Henderson 
39419422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
39429422278eSRichard Henderson 
39439422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
39449422278eSRichard Henderson {
39459422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
39469422278eSRichard Henderson }
39479422278eSRichard Henderson 
39489422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
39499422278eSRichard Henderson 
39509422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
39519422278eSRichard Henderson {
39529422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
39539422278eSRichard Henderson }
39549422278eSRichard Henderson 
39559422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
39569422278eSRichard Henderson 
39579422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
39589422278eSRichard Henderson {
39599422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
39609422278eSRichard Henderson }
39619422278eSRichard Henderson 
39629422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
39639422278eSRichard Henderson 
39649422278eSRichard Henderson /* UA2005 strand status */
39659422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
39669422278eSRichard Henderson {
39672da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
39689422278eSRichard Henderson }
39699422278eSRichard Henderson 
39709422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
39719422278eSRichard Henderson 
3972bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3973bb97f2f5SRichard Henderson 
3974bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3975bb97f2f5SRichard Henderson {
3976bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3977bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3978bb97f2f5SRichard Henderson }
3979bb97f2f5SRichard Henderson 
3980bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3981bb97f2f5SRichard Henderson 
3982bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3983bb97f2f5SRichard Henderson {
3984bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3985bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3986bb97f2f5SRichard Henderson 
3987bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3988bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3989bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3990bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3991bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3992bb97f2f5SRichard Henderson 
3993bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3994bb97f2f5SRichard Henderson }
3995bb97f2f5SRichard Henderson 
3996bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3997bb97f2f5SRichard Henderson 
3998bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3999bb97f2f5SRichard Henderson {
40002da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
4001bb97f2f5SRichard Henderson }
4002bb97f2f5SRichard Henderson 
4003bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
4004bb97f2f5SRichard Henderson 
4005bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
4006bb97f2f5SRichard Henderson {
40072da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
4008bb97f2f5SRichard Henderson }
4009bb97f2f5SRichard Henderson 
4010bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
4011bb97f2f5SRichard Henderson 
4012bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
4013bb97f2f5SRichard Henderson {
4014bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
4015bb97f2f5SRichard Henderson 
4016577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
4017bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
4018bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
4019577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
4020bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
4021bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
4022bb97f2f5SRichard Henderson }
4023bb97f2f5SRichard Henderson 
4024bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
4025bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
4026bb97f2f5SRichard Henderson 
402725524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
402825524734SRichard Henderson {
402925524734SRichard Henderson     if (!supervisor(dc)) {
403025524734SRichard Henderson         return raise_priv(dc);
403125524734SRichard Henderson     }
403225524734SRichard Henderson     if (saved) {
403325524734SRichard Henderson         gen_helper_saved(tcg_env);
403425524734SRichard Henderson     } else {
403525524734SRichard Henderson         gen_helper_restored(tcg_env);
403625524734SRichard Henderson     }
403725524734SRichard Henderson     return advance_pc(dc);
403825524734SRichard Henderson }
403925524734SRichard Henderson 
404025524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
404125524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
404225524734SRichard Henderson 
40430faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a)
40440faef01bSRichard Henderson {
40450faef01bSRichard Henderson     /*
40460faef01bSRichard Henderson      * TODO: Need a feature bit for sparcv8.
40470faef01bSRichard Henderson      * In the meantime, treat all 32-bit cpus like sparcv7.
40480faef01bSRichard Henderson      */
40490faef01bSRichard Henderson     if (avail_32(dc)) {
40500faef01bSRichard Henderson         return advance_pc(dc);
40510faef01bSRichard Henderson     }
40520faef01bSRichard Henderson     return false;
40530faef01bSRichard Henderson }
40540faef01bSRichard Henderson 
4055428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
4056428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
4057428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
4058428881deSRichard Henderson {
4059428881deSRichard Henderson     TCGv dst, src1;
4060428881deSRichard Henderson 
4061428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4062428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
4063428881deSRichard Henderson         return false;
4064428881deSRichard Henderson     }
4065428881deSRichard Henderson 
4066428881deSRichard Henderson     if (a->cc) {
4067428881deSRichard Henderson         dst = cpu_cc_dst;
4068428881deSRichard Henderson     } else {
4069428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
4070428881deSRichard Henderson     }
4071428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
4072428881deSRichard Henderson 
4073428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
4074428881deSRichard Henderson         if (funci) {
4075428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
4076428881deSRichard Henderson         } else {
4077428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
4078428881deSRichard Henderson         }
4079428881deSRichard Henderson     } else {
4080428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
4081428881deSRichard Henderson     }
4082428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4083428881deSRichard Henderson 
4084428881deSRichard Henderson     if (a->cc) {
4085428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
4086428881deSRichard Henderson         dc->cc_op = cc_op;
4087428881deSRichard Henderson     }
4088428881deSRichard Henderson     return advance_pc(dc);
4089428881deSRichard Henderson }
4090428881deSRichard Henderson 
4091428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
4092428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
4093428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
4094428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
4095428881deSRichard Henderson {
4096428881deSRichard Henderson     if (a->cc) {
409722188d7dSRichard Henderson         assert(cc_op >= 0);
4098428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
4099428881deSRichard Henderson     }
4100428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
4101428881deSRichard Henderson }
4102428881deSRichard Henderson 
4103428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
4104428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
4105428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
4106428881deSRichard Henderson {
4107428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
4108428881deSRichard Henderson }
4109428881deSRichard Henderson 
4110428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
4111428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
4112428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
4113428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
4114428881deSRichard Henderson 
4115428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
4116428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
4117428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
4118428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
4119428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
4120428881deSRichard Henderson 
412122188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
4122b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
4123b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
412422188d7dSRichard Henderson 
4125428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
4126428881deSRichard Henderson {
4127428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
4128428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
4129428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
4130428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
4131428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
4132428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
4133428881deSRichard Henderson             return false;
4134428881deSRichard Henderson         } else {
4135428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
4136428881deSRichard Henderson         }
4137428881deSRichard Henderson         return advance_pc(dc);
4138428881deSRichard Henderson     }
4139428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
4140428881deSRichard Henderson }
4141428881deSRichard Henderson 
4142420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
4143420a187dSRichard Henderson {
4144420a187dSRichard Henderson     switch (dc->cc_op) {
4145420a187dSRichard Henderson     case CC_OP_DIV:
4146420a187dSRichard Henderson     case CC_OP_LOGIC:
4147420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
4148420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
4149420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
4150420a187dSRichard Henderson     case CC_OP_ADD:
4151420a187dSRichard Henderson     case CC_OP_TADD:
4152420a187dSRichard Henderson     case CC_OP_TADDTV:
4153420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4154420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
4155420a187dSRichard Henderson     case CC_OP_SUB:
4156420a187dSRichard Henderson     case CC_OP_TSUB:
4157420a187dSRichard Henderson     case CC_OP_TSUBTV:
4158420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4159420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
4160420a187dSRichard Henderson     default:
4161420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4162420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
4163420a187dSRichard Henderson     }
4164420a187dSRichard Henderson }
4165420a187dSRichard Henderson 
4166*dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
4167*dfebb950SRichard Henderson {
4168*dfebb950SRichard Henderson     switch (dc->cc_op) {
4169*dfebb950SRichard Henderson     case CC_OP_DIV:
4170*dfebb950SRichard Henderson     case CC_OP_LOGIC:
4171*dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
4172*dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
4173*dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
4174*dfebb950SRichard Henderson     case CC_OP_ADD:
4175*dfebb950SRichard Henderson     case CC_OP_TADD:
4176*dfebb950SRichard Henderson     case CC_OP_TADDTV:
4177*dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4178*dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
4179*dfebb950SRichard Henderson     case CC_OP_SUB:
4180*dfebb950SRichard Henderson     case CC_OP_TSUB:
4181*dfebb950SRichard Henderson     case CC_OP_TSUBTV:
4182*dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4183*dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
4184*dfebb950SRichard Henderson     default:
4185*dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4186*dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
4187*dfebb950SRichard Henderson     }
4188*dfebb950SRichard Henderson }
4189*dfebb950SRichard Henderson 
4190fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
4191fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4192fcf5ef2aSThomas Huth         goto illegal_insn;
4193fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
4194fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4195fcf5ef2aSThomas Huth         goto nfpu_insn;
4196fcf5ef2aSThomas Huth 
4197fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
4198878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
4199fcf5ef2aSThomas Huth {
4200fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
4201fcf5ef2aSThomas Huth     TCGv cpu_src1, cpu_src2;
4202fcf5ef2aSThomas Huth     TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
4203fcf5ef2aSThomas Huth     TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
4204fcf5ef2aSThomas Huth     target_long simm;
4205fcf5ef2aSThomas Huth 
4206fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
4207fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
4208fcf5ef2aSThomas Huth 
4209fcf5ef2aSThomas Huth     switch (opc) {
42106d2a0768SRichard Henderson     case 0:
42116d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
421223ada1b1SRichard Henderson     case 1:
421323ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
4214fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
4215fcf5ef2aSThomas Huth         {
4216af25071cSRichard Henderson             unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12);
4217af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
4218af25071cSRichard Henderson             TCGv cpu_tmp0 __attribute__((unused));
4219fcf5ef2aSThomas Huth 
4220af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
4221fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4222fcf5ef2aSThomas Huth                     goto jmp_insn;
4223fcf5ef2aSThomas Huth                 }
4224fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4225fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4226fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4227fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4228fcf5ef2aSThomas Huth 
4229fcf5ef2aSThomas Huth                 switch (xop) {
4230fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
4231fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
4232fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4233fcf5ef2aSThomas Huth                     break;
4234fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
4235fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
4236fcf5ef2aSThomas Huth                     break;
4237fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
4238fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
4239fcf5ef2aSThomas Huth                     break;
4240fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
4241fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
4242fcf5ef2aSThomas Huth                     break;
4243fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
4244fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
4245fcf5ef2aSThomas Huth                     break;
4246fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
4247fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4248fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
4249fcf5ef2aSThomas Huth                     break;
4250fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
4251fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
4252fcf5ef2aSThomas Huth                     break;
4253fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
4254fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
4255fcf5ef2aSThomas Huth                     break;
4256fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
4257fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4258fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
4259fcf5ef2aSThomas Huth                     break;
4260fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
4261fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
4262fcf5ef2aSThomas Huth                     break;
4263fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
4264fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
4265fcf5ef2aSThomas Huth                     break;
4266fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
4267fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4268fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
4269fcf5ef2aSThomas Huth                     break;
4270fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
4271fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
4272fcf5ef2aSThomas Huth                     break;
4273fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
4274fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
4275fcf5ef2aSThomas Huth                     break;
4276fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
4277fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4278fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
4279fcf5ef2aSThomas Huth                     break;
4280fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
4281fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
4282fcf5ef2aSThomas Huth                     break;
4283fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
4284fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
4285fcf5ef2aSThomas Huth                     break;
4286fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
4287fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4288fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
4289fcf5ef2aSThomas Huth                     break;
4290fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
4291fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
4292fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
4293fcf5ef2aSThomas Huth                     break;
4294fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
4295fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4296fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
4297fcf5ef2aSThomas Huth                     break;
4298fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
4299fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
4300fcf5ef2aSThomas Huth                     break;
4301fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
4302fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
4303fcf5ef2aSThomas Huth                     break;
4304fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
4305fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4306fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
4307fcf5ef2aSThomas Huth                     break;
4308fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
4309fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
4310fcf5ef2aSThomas Huth                     break;
4311fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
4312fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
4313fcf5ef2aSThomas Huth                     break;
4314fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
4315fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4316fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
4317fcf5ef2aSThomas Huth                     break;
4318fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
4319fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4320fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
4321fcf5ef2aSThomas Huth                     break;
4322fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
4323fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4324fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
4325fcf5ef2aSThomas Huth                     break;
4326fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
4327fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4328fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
4329fcf5ef2aSThomas Huth                     break;
4330fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
4331fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
4332fcf5ef2aSThomas Huth                     break;
4333fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
4334fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
4335fcf5ef2aSThomas Huth                     break;
4336fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
4337fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4338fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
4339fcf5ef2aSThomas Huth                     break;
4340fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4341fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
4342fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4343fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4344fcf5ef2aSThomas Huth                     break;
4345fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
4346fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4347fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
4348fcf5ef2aSThomas Huth                     break;
4349fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
4350fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
4351fcf5ef2aSThomas Huth                     break;
4352fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
4353fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4354fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
4355fcf5ef2aSThomas Huth                     break;
4356fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
4357fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
4358fcf5ef2aSThomas Huth                     break;
4359fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
4360fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4361fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
4362fcf5ef2aSThomas Huth                     break;
4363fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
4364fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
4365fcf5ef2aSThomas Huth                     break;
4366fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
4367fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
4368fcf5ef2aSThomas Huth                     break;
4369fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
4370fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4371fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
4372fcf5ef2aSThomas Huth                     break;
4373fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
4374fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
4375fcf5ef2aSThomas Huth                     break;
4376fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
4377fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
4378fcf5ef2aSThomas Huth                     break;
4379fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
4380fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4381fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
4382fcf5ef2aSThomas Huth                     break;
4383fcf5ef2aSThomas Huth #endif
4384fcf5ef2aSThomas Huth                 default:
4385fcf5ef2aSThomas Huth                     goto illegal_insn;
4386fcf5ef2aSThomas Huth                 }
4387fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
4388fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4389fcf5ef2aSThomas Huth                 int cond;
4390fcf5ef2aSThomas Huth #endif
4391fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4392fcf5ef2aSThomas Huth                     goto jmp_insn;
4393fcf5ef2aSThomas Huth                 }
4394fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4395fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4396fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4397fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4398fcf5ef2aSThomas Huth 
4399fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4400fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
4401fcf5ef2aSThomas Huth                 do {                                               \
4402fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
4403fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
4404fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
4405fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
4406fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
4407fcf5ef2aSThomas Huth                 } while (0)
4408fcf5ef2aSThomas Huth 
4409fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
4410fcf5ef2aSThomas Huth                     FMOVR(s);
4411fcf5ef2aSThomas Huth                     break;
4412fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
4413fcf5ef2aSThomas Huth                     FMOVR(d);
4414fcf5ef2aSThomas Huth                     break;
4415fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
4416fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4417fcf5ef2aSThomas Huth                     FMOVR(q);
4418fcf5ef2aSThomas Huth                     break;
4419fcf5ef2aSThomas Huth                 }
4420fcf5ef2aSThomas Huth #undef FMOVR
4421fcf5ef2aSThomas Huth #endif
4422fcf5ef2aSThomas Huth                 switch (xop) {
4423fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4424fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
4425fcf5ef2aSThomas Huth                     do {                                                \
4426fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4427fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4428fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
4429fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4430fcf5ef2aSThomas Huth                     } while (0)
4431fcf5ef2aSThomas Huth 
4432fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
4433fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4434fcf5ef2aSThomas Huth                         break;
4435fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
4436fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4437fcf5ef2aSThomas Huth                         break;
4438fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
4439fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4440fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4441fcf5ef2aSThomas Huth                         break;
4442fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
4443fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4444fcf5ef2aSThomas Huth                         break;
4445fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
4446fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4447fcf5ef2aSThomas Huth                         break;
4448fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
4449fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4450fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4451fcf5ef2aSThomas Huth                         break;
4452fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
4453fcf5ef2aSThomas Huth                         FMOVCC(2, s);
4454fcf5ef2aSThomas Huth                         break;
4455fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
4456fcf5ef2aSThomas Huth                         FMOVCC(2, d);
4457fcf5ef2aSThomas Huth                         break;
4458fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
4459fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4460fcf5ef2aSThomas Huth                         FMOVCC(2, q);
4461fcf5ef2aSThomas Huth                         break;
4462fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
4463fcf5ef2aSThomas Huth                         FMOVCC(3, s);
4464fcf5ef2aSThomas Huth                         break;
4465fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
4466fcf5ef2aSThomas Huth                         FMOVCC(3, d);
4467fcf5ef2aSThomas Huth                         break;
4468fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
4469fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4470fcf5ef2aSThomas Huth                         FMOVCC(3, q);
4471fcf5ef2aSThomas Huth                         break;
4472fcf5ef2aSThomas Huth #undef FMOVCC
4473fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
4474fcf5ef2aSThomas Huth                     do {                                                \
4475fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4476fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4477fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
4478fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4479fcf5ef2aSThomas Huth                     } while (0)
4480fcf5ef2aSThomas Huth 
4481fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
4482fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4483fcf5ef2aSThomas Huth                         break;
4484fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
4485fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4486fcf5ef2aSThomas Huth                         break;
4487fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
4488fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4489fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4490fcf5ef2aSThomas Huth                         break;
4491fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
4492fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4493fcf5ef2aSThomas Huth                         break;
4494fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
4495fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4496fcf5ef2aSThomas Huth                         break;
4497fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
4498fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4499fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4500fcf5ef2aSThomas Huth                         break;
4501fcf5ef2aSThomas Huth #undef FMOVCC
4502fcf5ef2aSThomas Huth #endif
4503fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
4504fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4505fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4506fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
4507fcf5ef2aSThomas Huth                         break;
4508fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
4509fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4510fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4511fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
4512fcf5ef2aSThomas Huth                         break;
4513fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
4514fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4515fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4516fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4517fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
4518fcf5ef2aSThomas Huth                         break;
4519fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
4520fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4521fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4522fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
4523fcf5ef2aSThomas Huth                         break;
4524fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
4525fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4526fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4527fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
4528fcf5ef2aSThomas Huth                         break;
4529fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
4530fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4531fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4532fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4533fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
4534fcf5ef2aSThomas Huth                         break;
4535fcf5ef2aSThomas Huth                     default:
4536fcf5ef2aSThomas Huth                         goto illegal_insn;
4537fcf5ef2aSThomas Huth                 }
4538fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4539fcf5ef2aSThomas Huth             } else if (xop == 0x25) { /* sll, V9 sllx */
4540fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4541fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4542fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4543fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4544fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
4545fcf5ef2aSThomas Huth                     } else {
4546fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
4547fcf5ef2aSThomas Huth                     }
4548fcf5ef2aSThomas Huth                 } else {                /* register */
4549fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4550fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
455152123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4552fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4553fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4554fcf5ef2aSThomas Huth                     } else {
4555fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4556fcf5ef2aSThomas Huth                     }
4557fcf5ef2aSThomas Huth                     tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
4558fcf5ef2aSThomas Huth                 }
4559fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4560fcf5ef2aSThomas Huth             } else if (xop == 0x26) { /* srl, V9 srlx */
4561fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4562fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4563fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4564fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4565fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
4566fcf5ef2aSThomas Huth                     } else {
4567fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4568fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
4569fcf5ef2aSThomas Huth                     }
4570fcf5ef2aSThomas Huth                 } else {                /* register */
4571fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4572fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
457352123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4574fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4575fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4576fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
4577fcf5ef2aSThomas Huth                     } else {
4578fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4579fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4580fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
4581fcf5ef2aSThomas Huth                     }
4582fcf5ef2aSThomas Huth                 }
4583fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4584fcf5ef2aSThomas Huth             } else if (xop == 0x27) { /* sra, V9 srax */
4585fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4586fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4587fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4588fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4589fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
4590fcf5ef2aSThomas Huth                     } else {
4591fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4592fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
4593fcf5ef2aSThomas Huth                     }
4594fcf5ef2aSThomas Huth                 } else {                /* register */
4595fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4596fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
459752123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4598fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4599fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4600fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
4601fcf5ef2aSThomas Huth                     } else {
4602fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4603fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4604fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
4605fcf5ef2aSThomas Huth                     }
4606fcf5ef2aSThomas Huth                 }
4607fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4608fcf5ef2aSThomas Huth #endif
4609fcf5ef2aSThomas Huth             } else if (xop < 0x36) {
4610fcf5ef2aSThomas Huth                 if (xop < 0x20) {
4611fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4612fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4613fcf5ef2aSThomas Huth                     switch (xop & ~0x10) {
4614fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4615fcf5ef2aSThomas Huth                     case 0xd: /* V9 udivx */
4616ad75a51eSRichard Henderson                         gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4617fcf5ef2aSThomas Huth                         break;
4618fcf5ef2aSThomas Huth #endif
4619fcf5ef2aSThomas Huth                     case 0xe: /* udiv */
4620fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4621fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4622ad75a51eSRichard Henderson                             gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1,
4623fcf5ef2aSThomas Huth                                                cpu_src2);
4624fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4625fcf5ef2aSThomas Huth                         } else {
4626ad75a51eSRichard Henderson                             gen_helper_udiv(cpu_dst, tcg_env, cpu_src1,
4627fcf5ef2aSThomas Huth                                             cpu_src2);
4628fcf5ef2aSThomas Huth                         }
4629fcf5ef2aSThomas Huth                         break;
4630fcf5ef2aSThomas Huth                     case 0xf: /* sdiv */
4631fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4632fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4633ad75a51eSRichard Henderson                             gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1,
4634fcf5ef2aSThomas Huth                                                cpu_src2);
4635fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4636fcf5ef2aSThomas Huth                         } else {
4637ad75a51eSRichard Henderson                             gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1,
4638fcf5ef2aSThomas Huth                                             cpu_src2);
4639fcf5ef2aSThomas Huth                         }
4640fcf5ef2aSThomas Huth                         break;
4641fcf5ef2aSThomas Huth                     default:
4642fcf5ef2aSThomas Huth                         goto illegal_insn;
4643fcf5ef2aSThomas Huth                     }
4644fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4645fcf5ef2aSThomas Huth                 } else {
4646fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4647fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4648fcf5ef2aSThomas Huth                     switch (xop) {
4649fcf5ef2aSThomas Huth                     case 0x20: /* taddcc */
4650fcf5ef2aSThomas Huth                         gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4651fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4652fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
4653fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADD;
4654fcf5ef2aSThomas Huth                         break;
4655fcf5ef2aSThomas Huth                     case 0x21: /* tsubcc */
4656fcf5ef2aSThomas Huth                         gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4657fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4658fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
4659fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUB;
4660fcf5ef2aSThomas Huth                         break;
4661fcf5ef2aSThomas Huth                     case 0x22: /* taddcctv */
4662ad75a51eSRichard Henderson                         gen_helper_taddcctv(cpu_dst, tcg_env,
4663fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4664fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4665fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADDTV;
4666fcf5ef2aSThomas Huth                         break;
4667fcf5ef2aSThomas Huth                     case 0x23: /* tsubcctv */
4668ad75a51eSRichard Henderson                         gen_helper_tsubcctv(cpu_dst, tcg_env,
4669fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4670fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4671fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUBTV;
4672fcf5ef2aSThomas Huth                         break;
4673fcf5ef2aSThomas Huth                     case 0x24: /* mulscc */
4674fcf5ef2aSThomas Huth                         update_psr(dc);
4675fcf5ef2aSThomas Huth                         gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
4676fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4677fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4678fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_ADD;
4679fcf5ef2aSThomas Huth                         break;
4680fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4681fcf5ef2aSThomas Huth                     case 0x25:  /* sll */
4682fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4683fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4684fcf5ef2aSThomas Huth                             tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
4685fcf5ef2aSThomas Huth                         } else { /* register */
468652123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4687fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4688fcf5ef2aSThomas Huth                             tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
4689fcf5ef2aSThomas Huth                         }
4690fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4691fcf5ef2aSThomas Huth                         break;
4692fcf5ef2aSThomas Huth                     case 0x26:  /* srl */
4693fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4694fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4695fcf5ef2aSThomas Huth                             tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
4696fcf5ef2aSThomas Huth                         } else { /* register */
469752123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4698fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4699fcf5ef2aSThomas Huth                             tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
4700fcf5ef2aSThomas Huth                         }
4701fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4702fcf5ef2aSThomas Huth                         break;
4703fcf5ef2aSThomas Huth                     case 0x27:  /* sra */
4704fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4705fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4706fcf5ef2aSThomas Huth                             tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
4707fcf5ef2aSThomas Huth                         } else { /* register */
470852123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4709fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4710fcf5ef2aSThomas Huth                             tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
4711fcf5ef2aSThomas Huth                         }
4712fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4713fcf5ef2aSThomas Huth                         break;
4714fcf5ef2aSThomas Huth #endif
4715fcf5ef2aSThomas Huth                     case 0x30:
47160faef01bSRichard Henderson                         goto illegal_insn;  /* WRASR in decodetree */
47179422278eSRichard Henderson                     case 0x32:
47189422278eSRichard Henderson                         goto illegal_insn;  /* WRPR in decodetree */
4719fcf5ef2aSThomas Huth                     case 0x33: /* wrtbr, UA2005 wrhpr */
4720bb97f2f5SRichard Henderson                         goto illegal_insn;  /* WRTBR, WRHPR in decodetree */
4721fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4722fcf5ef2aSThomas Huth                     case 0x2c: /* V9 movcc */
4723fcf5ef2aSThomas Huth                         {
4724fcf5ef2aSThomas Huth                             int cc = GET_FIELD_SP(insn, 11, 12);
4725fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 14, 17);
4726fcf5ef2aSThomas Huth                             DisasCompare cmp;
4727fcf5ef2aSThomas Huth                             TCGv dst;
4728fcf5ef2aSThomas Huth 
4729fcf5ef2aSThomas Huth                             if (insn & (1 << 18)) {
4730fcf5ef2aSThomas Huth                                 if (cc == 0) {
4731fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 0, cond, dc);
4732fcf5ef2aSThomas Huth                                 } else if (cc == 2) {
4733fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 1, cond, dc);
4734fcf5ef2aSThomas Huth                                 } else {
4735fcf5ef2aSThomas Huth                                     goto illegal_insn;
4736fcf5ef2aSThomas Huth                                 }
4737fcf5ef2aSThomas Huth                             } else {
4738fcf5ef2aSThomas Huth                                 gen_fcompare(&cmp, cc, cond);
4739fcf5ef2aSThomas Huth                             }
4740fcf5ef2aSThomas Huth 
4741fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4742fcf5ef2aSThomas Huth                                immediate field, not the 11-bit field we have
4743fcf5ef2aSThomas Huth                                in movcc.  But it did handle the reg case.  */
4744fcf5ef2aSThomas Huth                             if (IS_IMM) {
4745fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 10);
4746fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4747fcf5ef2aSThomas Huth                             }
4748fcf5ef2aSThomas Huth 
4749fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4750fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4751fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4752fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4753fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4754fcf5ef2aSThomas Huth                             break;
4755fcf5ef2aSThomas Huth                         }
4756fcf5ef2aSThomas Huth                     case 0x2d: /* V9 sdivx */
4757ad75a51eSRichard Henderson                         gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4758fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4759fcf5ef2aSThomas Huth                         break;
4760fcf5ef2aSThomas Huth                     case 0x2e: /* V9 popc */
476108da3180SRichard Henderson                         tcg_gen_ctpop_tl(cpu_dst, cpu_src2);
4762fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4763fcf5ef2aSThomas Huth                         break;
4764fcf5ef2aSThomas Huth                     case 0x2f: /* V9 movr */
4765fcf5ef2aSThomas Huth                         {
4766fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 10, 12);
4767fcf5ef2aSThomas Huth                             DisasCompare cmp;
4768fcf5ef2aSThomas Huth                             TCGv dst;
4769fcf5ef2aSThomas Huth 
4770fcf5ef2aSThomas Huth                             gen_compare_reg(&cmp, cond, cpu_src1);
4771fcf5ef2aSThomas Huth 
4772fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4773fcf5ef2aSThomas Huth                                immediate field, not the 10-bit field we have
4774fcf5ef2aSThomas Huth                                in movr.  But it did handle the reg case.  */
4775fcf5ef2aSThomas Huth                             if (IS_IMM) {
4776fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 9);
4777fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4778fcf5ef2aSThomas Huth                             }
4779fcf5ef2aSThomas Huth 
4780fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4781fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4782fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4783fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4784fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4785fcf5ef2aSThomas Huth                             break;
4786fcf5ef2aSThomas Huth                         }
4787fcf5ef2aSThomas Huth #endif
4788fcf5ef2aSThomas Huth                     default:
4789fcf5ef2aSThomas Huth                         goto illegal_insn;
4790fcf5ef2aSThomas Huth                     }
4791fcf5ef2aSThomas Huth                 }
4792fcf5ef2aSThomas Huth             } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
4793fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4794fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
4795fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4796fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4797fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4798fcf5ef2aSThomas Huth                     goto jmp_insn;
4799fcf5ef2aSThomas Huth                 }
4800fcf5ef2aSThomas Huth 
4801fcf5ef2aSThomas Huth                 switch (opf) {
4802fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
4803fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4804fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4805fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4806fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4807fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4808fcf5ef2aSThomas Huth                     break;
4809fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
4810fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4811fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4812fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4813fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4814fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4815fcf5ef2aSThomas Huth                     break;
4816fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
4817fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4818fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4819fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4820fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4821fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4822fcf5ef2aSThomas Huth                     break;
4823fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
4824fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4825fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4826fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4827fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4828fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4829fcf5ef2aSThomas Huth                     break;
4830fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
4831fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4832fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4833fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4834fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4835fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4836fcf5ef2aSThomas Huth                     break;
4837fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
4838fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4839fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4840fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4841fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4842fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4843fcf5ef2aSThomas Huth                     break;
4844fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
4845fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4846fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4847fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4848fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4849fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4850fcf5ef2aSThomas Huth                     break;
4851fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
4852fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4853fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4854fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4855fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4856fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4857fcf5ef2aSThomas Huth                     break;
4858fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
4859fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4860fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4861fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4862fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4863fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4864fcf5ef2aSThomas Huth                     break;
4865fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
4866fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4867fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4868fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4869fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4870fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4871fcf5ef2aSThomas Huth                     break;
4872fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
4873fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4874fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4875fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4876fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4877fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4878fcf5ef2aSThomas Huth                     break;
4879fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
4880fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4881fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4882fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4883fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4884fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4885fcf5ef2aSThomas Huth                     break;
4886fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
4887fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4888fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4889fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4890fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4891fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4892fcf5ef2aSThomas Huth                     break;
4893fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
4894fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4895fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4896fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4897fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4898fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4899fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4900fcf5ef2aSThomas Huth                     break;
4901fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
4902fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4903fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4904fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4905fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4906fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4907fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4908fcf5ef2aSThomas Huth                     break;
4909fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
4910fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4911fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4912fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4913fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4914fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4915fcf5ef2aSThomas Huth                     break;
4916fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
4917fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4918fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4919fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4920fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4921fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4922fcf5ef2aSThomas Huth                     break;
4923fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
4924fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4925fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4926fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4927fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4928fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
4929fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4930fcf5ef2aSThomas Huth                     break;
4931fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
4932fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4933fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4934fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4935fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
4936fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4937fcf5ef2aSThomas Huth                     break;
4938fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
4939fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4940fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4941fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4942fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
4943fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4944fcf5ef2aSThomas Huth                     break;
4945fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
4946fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4947fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4948fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4949fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
4950fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4951fcf5ef2aSThomas Huth                     break;
4952fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
4953fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4954fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4955fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4956fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
4957fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4958fcf5ef2aSThomas Huth                     break;
4959fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
4960fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4961fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4962fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4963fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
4964fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4965fcf5ef2aSThomas Huth                     break;
4966fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
4967fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4968fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4969fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4970fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
4971fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4972fcf5ef2aSThomas Huth                     break;
4973fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
4974fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4975fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4976fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4977fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
4978fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4979fcf5ef2aSThomas Huth                     break;
4980fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
4981fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4982fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4983fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4984fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
4985fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4986fcf5ef2aSThomas Huth                     break;
4987fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
4988fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4989fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
4990fcf5ef2aSThomas Huth                     break;
4991fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
4992fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4993fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
4994fcf5ef2aSThomas Huth                     break;
4995fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
4996fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4997fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
4998fcf5ef2aSThomas Huth                     break;
4999fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
5000fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5001fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
5002fcf5ef2aSThomas Huth                     break;
5003fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
5004fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5005fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
5006fcf5ef2aSThomas Huth                     break;
5007fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
5008fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5009fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
5010fcf5ef2aSThomas Huth                     break;
5011fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
5012fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5013fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
5014fcf5ef2aSThomas Huth                     break;
5015fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
5016fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5017fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
5018fcf5ef2aSThomas Huth                     break;
5019fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5020fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5021fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5022fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5023fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5024fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5025fcf5ef2aSThomas Huth                     break;
5026fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5027fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5028fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5029fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5030fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5031fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5032fcf5ef2aSThomas Huth                     break;
5033fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
5034fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5035fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
5036fcf5ef2aSThomas Huth                     break;
5037fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
5038fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5039fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
5040fcf5ef2aSThomas Huth                     break;
5041fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
5042fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5043fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
5044fcf5ef2aSThomas Huth                     break;
5045fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
5046fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5047fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
5048fcf5ef2aSThomas Huth                     break;
5049fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
5050fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5051fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
5052fcf5ef2aSThomas Huth                     break;
5053fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
5054fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5055fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
5056fcf5ef2aSThomas Huth                     break;
5057fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
5058fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5059fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
5060fcf5ef2aSThomas Huth                     break;
5061fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
5062fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5063fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
5064fcf5ef2aSThomas Huth                     break;
5065fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
5066fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5067fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
5068fcf5ef2aSThomas Huth                     break;
5069fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
5070fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5071fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
5072fcf5ef2aSThomas Huth                     break;
5073fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
5074fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5075fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
5076fcf5ef2aSThomas Huth                     break;
5077fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
5078fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5079fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
5080fcf5ef2aSThomas Huth                     break;
5081fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
5082fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5083fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
5084fcf5ef2aSThomas Huth                     break;
5085fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5086fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5087fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5088fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5089fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5090fcf5ef2aSThomas Huth                     break;
5091fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5092fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5093fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5094fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5095fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5096fcf5ef2aSThomas Huth                     break;
5097fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
5098fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5099fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
5100fcf5ef2aSThomas Huth                     break;
5101fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
5102fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5103fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
5104fcf5ef2aSThomas Huth                     break;
5105fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
5106fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5107fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
5108fcf5ef2aSThomas Huth                     break;
5109fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
5110fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5111fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
5112fcf5ef2aSThomas Huth                     break;
5113fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
5114fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5115fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
5116fcf5ef2aSThomas Huth                     break;
5117fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
5118fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5119fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
5120fcf5ef2aSThomas Huth                     break;
5121fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
5122fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5123fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
5124fcf5ef2aSThomas Huth                     break;
5125fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
5126fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5127fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
5128fcf5ef2aSThomas Huth                     break;
5129fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
5130fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5131fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
5132fcf5ef2aSThomas Huth                     break;
5133fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
5134fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5135fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
5136fcf5ef2aSThomas Huth                     break;
5137fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
5138fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5139fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
5140fcf5ef2aSThomas Huth                     break;
5141fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
5142fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5143fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
5144fcf5ef2aSThomas Huth                     break;
5145fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
5146fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5147fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
5148fcf5ef2aSThomas Huth                     break;
5149fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
5150fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5151fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
5152fcf5ef2aSThomas Huth                     break;
5153fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
5154fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5155fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
5156fcf5ef2aSThomas Huth                     break;
5157fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
5158fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5159fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
5160fcf5ef2aSThomas Huth                     break;
5161fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
5162fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5163fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
5164fcf5ef2aSThomas Huth                     break;
5165fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
5166fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5167fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
5168fcf5ef2aSThomas Huth                     break;
5169fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
5170fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5171fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5172fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5173fcf5ef2aSThomas Huth                     break;
5174fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
5175fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5176fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5177fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5178fcf5ef2aSThomas Huth                     break;
5179fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
5180fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5181fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
5182fcf5ef2aSThomas Huth                     break;
5183fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
5184fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5185fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
5186fcf5ef2aSThomas Huth                     break;
5187fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
5188fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5189fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5190fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5191fcf5ef2aSThomas Huth                     break;
5192fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
5193fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5194fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
5195fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5196fcf5ef2aSThomas Huth                     break;
5197fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
5198fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5199fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
5200fcf5ef2aSThomas Huth                     break;
5201fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
5202fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5203fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5204fcf5ef2aSThomas Huth                     break;
5205fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5206fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5207fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5208fcf5ef2aSThomas Huth                     break;
5209fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5210fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5211fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5212fcf5ef2aSThomas Huth                     break;
5213fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5214fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5215fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5216fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5217fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5218fcf5ef2aSThomas Huth                     break;
5219fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5220fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5221fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5222fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5223fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5224fcf5ef2aSThomas Huth                     break;
5225fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5226fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5227fcf5ef2aSThomas Huth                     // XXX
5228fcf5ef2aSThomas Huth                     goto illegal_insn;
5229fcf5ef2aSThomas Huth                 default:
5230fcf5ef2aSThomas Huth                     goto illegal_insn;
5231fcf5ef2aSThomas Huth                 }
5232fcf5ef2aSThomas Huth #else
5233fcf5ef2aSThomas Huth                 goto ncp_insn;
5234fcf5ef2aSThomas Huth #endif
5235fcf5ef2aSThomas Huth             } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
5236fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5237fcf5ef2aSThomas Huth                 goto illegal_insn;
5238fcf5ef2aSThomas Huth #else
5239fcf5ef2aSThomas Huth                 goto ncp_insn;
5240fcf5ef2aSThomas Huth #endif
5241fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5242fcf5ef2aSThomas Huth             } else if (xop == 0x39) { /* V9 return */
5243fcf5ef2aSThomas Huth                 save_state(dc);
5244fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
524552123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5246fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5247fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5248fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5249fcf5ef2aSThomas Huth                 } else {                /* register */
5250fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5251fcf5ef2aSThomas Huth                     if (rs2) {
5252fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5253fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5254fcf5ef2aSThomas Huth                     } else {
5255fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5256fcf5ef2aSThomas Huth                     }
5257fcf5ef2aSThomas Huth                 }
5258186e7890SRichard Henderson                 gen_check_align(dc, cpu_tmp0, 3);
5259ad75a51eSRichard Henderson                 gen_helper_restore(tcg_env);
5260fcf5ef2aSThomas Huth                 gen_mov_pc_npc(dc);
5261fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5262553338dcSRichard Henderson                 dc->npc = DYNAMIC_PC_LOOKUP;
5263fcf5ef2aSThomas Huth                 goto jmp_insn;
5264fcf5ef2aSThomas Huth #endif
5265fcf5ef2aSThomas Huth             } else {
5266fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
526752123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5268fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5269fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5270fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5271fcf5ef2aSThomas Huth                 } else {                /* register */
5272fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5273fcf5ef2aSThomas Huth                     if (rs2) {
5274fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5275fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5276fcf5ef2aSThomas Huth                     } else {
5277fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5278fcf5ef2aSThomas Huth                     }
5279fcf5ef2aSThomas Huth                 }
5280fcf5ef2aSThomas Huth                 switch (xop) {
5281fcf5ef2aSThomas Huth                 case 0x38:      /* jmpl */
5282fcf5ef2aSThomas Huth                     {
5283186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5284186e7890SRichard Henderson                         gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc));
5285fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5286fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_tmp0);
5287fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5288831543fcSRichard Henderson                         dc->npc = DYNAMIC_PC_LOOKUP;
5289fcf5ef2aSThomas Huth                     }
5290fcf5ef2aSThomas Huth                     goto jmp_insn;
5291fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5292fcf5ef2aSThomas Huth                 case 0x39:      /* rett, V9 return */
5293fcf5ef2aSThomas Huth                     {
5294fcf5ef2aSThomas Huth                         if (!supervisor(dc))
5295fcf5ef2aSThomas Huth                             goto priv_insn;
5296186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5297fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5298fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5299fcf5ef2aSThomas Huth                         dc->npc = DYNAMIC_PC;
5300ad75a51eSRichard Henderson                         gen_helper_rett(tcg_env);
5301fcf5ef2aSThomas Huth                     }
5302fcf5ef2aSThomas Huth                     goto jmp_insn;
5303fcf5ef2aSThomas Huth #endif
5304fcf5ef2aSThomas Huth                 case 0x3b: /* flush */
5305fcf5ef2aSThomas Huth                     /* nop */
5306fcf5ef2aSThomas Huth                     break;
5307fcf5ef2aSThomas Huth                 case 0x3c:      /* save */
5308ad75a51eSRichard Henderson                     gen_helper_save(tcg_env);
5309fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5310fcf5ef2aSThomas Huth                     break;
5311fcf5ef2aSThomas Huth                 case 0x3d:      /* restore */
5312ad75a51eSRichard Henderson                     gen_helper_restore(tcg_env);
5313fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5314fcf5ef2aSThomas Huth                     break;
5315fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
5316fcf5ef2aSThomas Huth                 case 0x3e:      /* V9 done/retry */
5317fcf5ef2aSThomas Huth                     {
5318fcf5ef2aSThomas Huth                         switch (rd) {
5319fcf5ef2aSThomas Huth                         case 0:
5320fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5321fcf5ef2aSThomas Huth                                 goto priv_insn;
5322fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5323fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5324dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5325ad75a51eSRichard Henderson                             gen_helper_done(tcg_env);
5326fcf5ef2aSThomas Huth                             goto jmp_insn;
5327fcf5ef2aSThomas Huth                         case 1:
5328fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5329fcf5ef2aSThomas Huth                                 goto priv_insn;
5330fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5331fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5332dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5333ad75a51eSRichard Henderson                             gen_helper_retry(tcg_env);
5334fcf5ef2aSThomas Huth                             goto jmp_insn;
5335fcf5ef2aSThomas Huth                         default:
5336fcf5ef2aSThomas Huth                             goto illegal_insn;
5337fcf5ef2aSThomas Huth                         }
5338fcf5ef2aSThomas Huth                     }
5339fcf5ef2aSThomas Huth                     break;
5340fcf5ef2aSThomas Huth #endif
5341fcf5ef2aSThomas Huth                 default:
5342fcf5ef2aSThomas Huth                     goto illegal_insn;
5343fcf5ef2aSThomas Huth                 }
5344fcf5ef2aSThomas Huth             }
5345fcf5ef2aSThomas Huth             break;
5346fcf5ef2aSThomas Huth         }
5347fcf5ef2aSThomas Huth         break;
5348fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
5349fcf5ef2aSThomas Huth         {
5350fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
5351fcf5ef2aSThomas Huth             /* ??? gen_address_mask prevents us from using a source
5352fcf5ef2aSThomas Huth                register directly.  Always generate a temporary.  */
535352123f14SRichard Henderson             TCGv cpu_addr = tcg_temp_new();
5354fcf5ef2aSThomas Huth 
5355fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
5356fcf5ef2aSThomas Huth             if (xop == 0x3c || xop == 0x3e) {
5357fcf5ef2aSThomas Huth                 /* V9 casa/casxa : no offset */
5358fcf5ef2aSThomas Huth             } else if (IS_IMM) {     /* immediate */
5359fcf5ef2aSThomas Huth                 simm = GET_FIELDs(insn, 19, 31);
5360fcf5ef2aSThomas Huth                 if (simm != 0) {
5361fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
5362fcf5ef2aSThomas Huth                 }
5363fcf5ef2aSThomas Huth             } else {            /* register */
5364fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5365fcf5ef2aSThomas Huth                 if (rs2 != 0) {
5366fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5367fcf5ef2aSThomas Huth                 }
5368fcf5ef2aSThomas Huth             }
5369fcf5ef2aSThomas Huth             if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
5370fcf5ef2aSThomas Huth                 (xop > 0x17 && xop <= 0x1d ) ||
5371fcf5ef2aSThomas Huth                 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5372fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_dest_gpr(dc, rd);
5373fcf5ef2aSThomas Huth 
5374fcf5ef2aSThomas Huth                 switch (xop) {
5375fcf5ef2aSThomas Huth                 case 0x0:       /* ld, V9 lduw, load unsigned word */
5376fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
537708149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5378316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5379fcf5ef2aSThomas Huth                     break;
5380fcf5ef2aSThomas Huth                 case 0x1:       /* ldub, load unsigned byte */
5381fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
538208149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
538308149118SRichard Henderson                                        dc->mem_idx, MO_UB);
5384fcf5ef2aSThomas Huth                     break;
5385fcf5ef2aSThomas Huth                 case 0x2:       /* lduh, load unsigned halfword */
5386fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
538708149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5388316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5389fcf5ef2aSThomas Huth                     break;
5390fcf5ef2aSThomas Huth                 case 0x3:       /* ldd, load double word */
5391fcf5ef2aSThomas Huth                     if (rd & 1)
5392fcf5ef2aSThomas Huth                         goto illegal_insn;
5393fcf5ef2aSThomas Huth                     else {
5394fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5395fcf5ef2aSThomas Huth 
5396fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5397fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
539808149118SRichard Henderson                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5399316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5400fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5401fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5402fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd + 1, cpu_val);
5403fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(t64, t64, 32);
5404fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5405fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5406fcf5ef2aSThomas Huth                     }
5407fcf5ef2aSThomas Huth                     break;
5408fcf5ef2aSThomas Huth                 case 0x9:       /* ldsb, load signed byte */
5409fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
541008149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB);
5411fcf5ef2aSThomas Huth                     break;
5412fcf5ef2aSThomas Huth                 case 0xa:       /* ldsh, load signed halfword */
5413fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
541408149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5415316b6783SRichard Henderson                                        dc->mem_idx, MO_TESW | MO_ALIGN);
5416fcf5ef2aSThomas Huth                     break;
5417fcf5ef2aSThomas Huth                 case 0xd:       /* ldstub */
5418fcf5ef2aSThomas Huth                     gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
5419fcf5ef2aSThomas Huth                     break;
5420fcf5ef2aSThomas Huth                 case 0x0f:
5421fcf5ef2aSThomas Huth                     /* swap, swap register with memory. Also atomically */
5422fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5423fcf5ef2aSThomas Huth                     gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
5424fcf5ef2aSThomas Huth                              dc->mem_idx, MO_TEUL);
5425fcf5ef2aSThomas Huth                     break;
5426fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5427fcf5ef2aSThomas Huth                 case 0x10:      /* lda, V9 lduwa, load word alternate */
5428fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5429fcf5ef2aSThomas Huth                     break;
5430fcf5ef2aSThomas Huth                 case 0x11:      /* lduba, load unsigned byte alternate */
5431fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5432fcf5ef2aSThomas Huth                     break;
5433fcf5ef2aSThomas Huth                 case 0x12:      /* lduha, load unsigned halfword alternate */
5434fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5435fcf5ef2aSThomas Huth                     break;
5436fcf5ef2aSThomas Huth                 case 0x13:      /* ldda, load double word alternate */
5437fcf5ef2aSThomas Huth                     if (rd & 1) {
5438fcf5ef2aSThomas Huth                         goto illegal_insn;
5439fcf5ef2aSThomas Huth                     }
5440fcf5ef2aSThomas Huth                     gen_ldda_asi(dc, cpu_addr, insn, rd);
5441fcf5ef2aSThomas Huth                     goto skip_move;
5442fcf5ef2aSThomas Huth                 case 0x19:      /* ldsba, load signed byte alternate */
5443fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
5444fcf5ef2aSThomas Huth                     break;
5445fcf5ef2aSThomas Huth                 case 0x1a:      /* ldsha, load signed halfword alternate */
5446fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
5447fcf5ef2aSThomas Huth                     break;
5448fcf5ef2aSThomas Huth                 case 0x1d:      /* ldstuba -- XXX: should be atomically */
5449fcf5ef2aSThomas Huth                     gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
5450fcf5ef2aSThomas Huth                     break;
5451fcf5ef2aSThomas Huth                 case 0x1f:      /* swapa, swap reg with alt. memory. Also
5452fcf5ef2aSThomas Huth                                    atomically */
5453fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5454fcf5ef2aSThomas Huth                     gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
5455fcf5ef2aSThomas Huth                     break;
5456fcf5ef2aSThomas Huth 
5457fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5458fcf5ef2aSThomas Huth                 case 0x30: /* ldc */
5459fcf5ef2aSThomas Huth                 case 0x31: /* ldcsr */
5460fcf5ef2aSThomas Huth                 case 0x33: /* lddc */
5461fcf5ef2aSThomas Huth                     goto ncp_insn;
5462fcf5ef2aSThomas Huth #endif
5463fcf5ef2aSThomas Huth #endif
5464fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5465fcf5ef2aSThomas Huth                 case 0x08: /* V9 ldsw */
5466fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
546708149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5468316b6783SRichard Henderson                                        dc->mem_idx, MO_TESL | MO_ALIGN);
5469fcf5ef2aSThomas Huth                     break;
5470fcf5ef2aSThomas Huth                 case 0x0b: /* V9 ldx */
5471fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
547208149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5473316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5474fcf5ef2aSThomas Huth                     break;
5475fcf5ef2aSThomas Huth                 case 0x18: /* V9 ldswa */
5476fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
5477fcf5ef2aSThomas Huth                     break;
5478fcf5ef2aSThomas Huth                 case 0x1b: /* V9 ldxa */
5479fc313c64SFrédéric Pétrot                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5480fcf5ef2aSThomas Huth                     break;
5481fcf5ef2aSThomas Huth                 case 0x2d: /* V9 prefetch, no effect */
5482fcf5ef2aSThomas Huth                     goto skip_move;
5483fcf5ef2aSThomas Huth                 case 0x30: /* V9 ldfa */
5484fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5485fcf5ef2aSThomas Huth                         goto jmp_insn;
5486fcf5ef2aSThomas Huth                     }
5487fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5488fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, rd);
5489fcf5ef2aSThomas Huth                     goto skip_move;
5490fcf5ef2aSThomas Huth                 case 0x33: /* V9 lddfa */
5491fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5492fcf5ef2aSThomas Huth                         goto jmp_insn;
5493fcf5ef2aSThomas Huth                     }
5494fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5495fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, DFPREG(rd));
5496fcf5ef2aSThomas Huth                     goto skip_move;
5497fcf5ef2aSThomas Huth                 case 0x3d: /* V9 prefetcha, no effect */
5498fcf5ef2aSThomas Huth                     goto skip_move;
5499fcf5ef2aSThomas Huth                 case 0x32: /* V9 ldqfa */
5500fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5501fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5502fcf5ef2aSThomas Huth                         goto jmp_insn;
5503fcf5ef2aSThomas Huth                     }
5504fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5505fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, QFPREG(rd));
5506fcf5ef2aSThomas Huth                     goto skip_move;
5507fcf5ef2aSThomas Huth #endif
5508fcf5ef2aSThomas Huth                 default:
5509fcf5ef2aSThomas Huth                     goto illegal_insn;
5510fcf5ef2aSThomas Huth                 }
5511fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_val);
5512fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5513fcf5ef2aSThomas Huth             skip_move: ;
5514fcf5ef2aSThomas Huth #endif
5515fcf5ef2aSThomas Huth             } else if (xop >= 0x20 && xop < 0x24) {
5516fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5517fcf5ef2aSThomas Huth                     goto jmp_insn;
5518fcf5ef2aSThomas Huth                 }
5519fcf5ef2aSThomas Huth                 switch (xop) {
5520fcf5ef2aSThomas Huth                 case 0x20:      /* ldf, load fpreg */
5521fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5522fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5523fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5524316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5525fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5526fcf5ef2aSThomas Huth                     break;
5527fcf5ef2aSThomas Huth                 case 0x21:      /* ldfsr, V9 ldxfsr */
5528fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5529fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5530fcf5ef2aSThomas Huth                     if (rd == 1) {
5531fcf5ef2aSThomas Huth                         TCGv_i64 t64 = tcg_temp_new_i64();
5532fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5533316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5534ad75a51eSRichard Henderson                         gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64);
5535fcf5ef2aSThomas Huth                         break;
5536fcf5ef2aSThomas Huth                     }
5537fcf5ef2aSThomas Huth #endif
553836ab4623SRichard Henderson                     cpu_dst_32 = tcg_temp_new_i32();
5539fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5540316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5541ad75a51eSRichard Henderson                     gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32);
5542fcf5ef2aSThomas Huth                     break;
5543fcf5ef2aSThomas Huth                 case 0x22:      /* ldqf, load quad fpreg */
5544fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5545fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5546fcf5ef2aSThomas Huth                     cpu_src1_64 = tcg_temp_new_i64();
5547fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5548fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5549fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5550fcf5ef2aSThomas Huth                     cpu_src2_64 = tcg_temp_new_i64();
5551fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
5552fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5553fcf5ef2aSThomas Huth                     gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
5554fcf5ef2aSThomas Huth                     break;
5555fcf5ef2aSThomas Huth                 case 0x23:      /* lddf, load double fpreg */
5556fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5557fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5558fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
5559fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5560fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5561fcf5ef2aSThomas Huth                     break;
5562fcf5ef2aSThomas Huth                 default:
5563fcf5ef2aSThomas Huth                     goto illegal_insn;
5564fcf5ef2aSThomas Huth                 }
5565fcf5ef2aSThomas Huth             } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
5566fcf5ef2aSThomas Huth                        xop == 0xe || xop == 0x1e) {
5567fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_load_gpr(dc, rd);
5568fcf5ef2aSThomas Huth 
5569fcf5ef2aSThomas Huth                 switch (xop) {
5570fcf5ef2aSThomas Huth                 case 0x4: /* st, store word */
5571fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
557208149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5573316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5574fcf5ef2aSThomas Huth                     break;
5575fcf5ef2aSThomas Huth                 case 0x5: /* stb, store byte */
5576fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
557708149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB);
5578fcf5ef2aSThomas Huth                     break;
5579fcf5ef2aSThomas Huth                 case 0x6: /* sth, store halfword */
5580fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
558108149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5582316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5583fcf5ef2aSThomas Huth                     break;
5584fcf5ef2aSThomas Huth                 case 0x7: /* std, store double word */
5585fcf5ef2aSThomas Huth                     if (rd & 1)
5586fcf5ef2aSThomas Huth                         goto illegal_insn;
5587fcf5ef2aSThomas Huth                     else {
5588fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5589fcf5ef2aSThomas Huth                         TCGv lo;
5590fcf5ef2aSThomas Huth 
5591fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5592fcf5ef2aSThomas Huth                         lo = gen_load_gpr(dc, rd + 1);
5593fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5594fcf5ef2aSThomas Huth                         tcg_gen_concat_tl_i64(t64, lo, cpu_val);
559508149118SRichard Henderson                         tcg_gen_qemu_st_i64(t64, cpu_addr,
5596316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5597fcf5ef2aSThomas Huth                     }
5598fcf5ef2aSThomas Huth                     break;
5599fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5600fcf5ef2aSThomas Huth                 case 0x14: /* sta, V9 stwa, store word alternate */
5601fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5602fcf5ef2aSThomas Huth                     break;
5603fcf5ef2aSThomas Huth                 case 0x15: /* stba, store byte alternate */
5604fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5605fcf5ef2aSThomas Huth                     break;
5606fcf5ef2aSThomas Huth                 case 0x16: /* stha, store halfword alternate */
5607fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5608fcf5ef2aSThomas Huth                     break;
5609fcf5ef2aSThomas Huth                 case 0x17: /* stda, store double word alternate */
5610fcf5ef2aSThomas Huth                     if (rd & 1) {
5611fcf5ef2aSThomas Huth                         goto illegal_insn;
5612fcf5ef2aSThomas Huth                     }
5613fcf5ef2aSThomas Huth                     gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
5614fcf5ef2aSThomas Huth                     break;
5615fcf5ef2aSThomas Huth #endif
5616fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5617fcf5ef2aSThomas Huth                 case 0x0e: /* V9 stx */
5618fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
561908149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5620316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5621fcf5ef2aSThomas Huth                     break;
5622fcf5ef2aSThomas Huth                 case 0x1e: /* V9 stxa */
5623fc313c64SFrédéric Pétrot                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5624fcf5ef2aSThomas Huth                     break;
5625fcf5ef2aSThomas Huth #endif
5626fcf5ef2aSThomas Huth                 default:
5627fcf5ef2aSThomas Huth                     goto illegal_insn;
5628fcf5ef2aSThomas Huth                 }
5629fcf5ef2aSThomas Huth             } else if (xop > 0x23 && xop < 0x28) {
5630fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5631fcf5ef2aSThomas Huth                     goto jmp_insn;
5632fcf5ef2aSThomas Huth                 }
5633fcf5ef2aSThomas Huth                 switch (xop) {
5634fcf5ef2aSThomas Huth                 case 0x24: /* stf, store fpreg */
5635fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5636fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rd);
5637fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
5638316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5639fcf5ef2aSThomas Huth                     break;
5640fcf5ef2aSThomas Huth                 case 0x25: /* stfsr, V9 stxfsr */
5641fcf5ef2aSThomas Huth                     {
5642fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5643fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5644fcf5ef2aSThomas Huth                         if (rd == 1) {
564508149118SRichard Henderson                             tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5646316b6783SRichard Henderson                                                dc->mem_idx, MO_TEUQ | MO_ALIGN);
5647fcf5ef2aSThomas Huth                             break;
5648fcf5ef2aSThomas Huth                         }
5649fcf5ef2aSThomas Huth #endif
565008149118SRichard Henderson                         tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5651316b6783SRichard Henderson                                            dc->mem_idx, MO_TEUL | MO_ALIGN);
5652fcf5ef2aSThomas Huth                     }
5653fcf5ef2aSThomas Huth                     break;
5654fcf5ef2aSThomas Huth                 case 0x26:
5655fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5656fcf5ef2aSThomas Huth                     /* V9 stqf, store quad fpreg */
5657fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5658fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5659fcf5ef2aSThomas Huth                     /* ??? While stqf only requires 4-byte alignment, it is
5660fcf5ef2aSThomas Huth                        legal for the cpu to signal the unaligned exception.
5661fcf5ef2aSThomas Huth                        The OS trap handler is then required to fix it up.
5662fcf5ef2aSThomas Huth                        For qemu, this avoids having to probe the second page
5663fcf5ef2aSThomas Huth                        before performing the first write.  */
5664fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
5665fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5666fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ | MO_ALIGN_16);
5667fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5668fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
5669fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5670fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ);
5671fcf5ef2aSThomas Huth                     break;
5672fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */
5673fcf5ef2aSThomas Huth                     /* stdfq, store floating point queue */
5674fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5675fcf5ef2aSThomas Huth                     goto illegal_insn;
5676fcf5ef2aSThomas Huth #else
5677fcf5ef2aSThomas Huth                     if (!supervisor(dc))
5678fcf5ef2aSThomas Huth                         goto priv_insn;
5679fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5680fcf5ef2aSThomas Huth                         goto jmp_insn;
5681fcf5ef2aSThomas Huth                     }
5682fcf5ef2aSThomas Huth                     goto nfq_insn;
5683fcf5ef2aSThomas Huth #endif
5684fcf5ef2aSThomas Huth #endif
5685fcf5ef2aSThomas Huth                 case 0x27: /* stdf, store double fpreg */
5686fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5687fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rd);
5688fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5689fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5690fcf5ef2aSThomas Huth                     break;
5691fcf5ef2aSThomas Huth                 default:
5692fcf5ef2aSThomas Huth                     goto illegal_insn;
5693fcf5ef2aSThomas Huth                 }
5694fcf5ef2aSThomas Huth             } else if (xop > 0x33 && xop < 0x3f) {
5695fcf5ef2aSThomas Huth                 switch (xop) {
5696fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5697fcf5ef2aSThomas Huth                 case 0x34: /* V9 stfa */
5698fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5699fcf5ef2aSThomas Huth                         goto jmp_insn;
5700fcf5ef2aSThomas Huth                     }
5701fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 4, rd);
5702fcf5ef2aSThomas Huth                     break;
5703fcf5ef2aSThomas Huth                 case 0x36: /* V9 stqfa */
5704fcf5ef2aSThomas Huth                     {
5705fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5706fcf5ef2aSThomas Huth                         if (gen_trap_ifnofpu(dc)) {
5707fcf5ef2aSThomas Huth                             goto jmp_insn;
5708fcf5ef2aSThomas Huth                         }
5709fcf5ef2aSThomas Huth                         gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5710fcf5ef2aSThomas Huth                     }
5711fcf5ef2aSThomas Huth                     break;
5712fcf5ef2aSThomas Huth                 case 0x37: /* V9 stdfa */
5713fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5714fcf5ef2aSThomas Huth                         goto jmp_insn;
5715fcf5ef2aSThomas Huth                     }
5716fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5717fcf5ef2aSThomas Huth                     break;
5718fcf5ef2aSThomas Huth                 case 0x3e: /* V9 casxa */
5719fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5720fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5721fcf5ef2aSThomas Huth                     gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
5722fcf5ef2aSThomas Huth                     break;
5723fcf5ef2aSThomas Huth #else
5724fcf5ef2aSThomas Huth                 case 0x34: /* stc */
5725fcf5ef2aSThomas Huth                 case 0x35: /* stcsr */
5726fcf5ef2aSThomas Huth                 case 0x36: /* stdcq */
5727fcf5ef2aSThomas Huth                 case 0x37: /* stdc */
5728fcf5ef2aSThomas Huth                     goto ncp_insn;
5729fcf5ef2aSThomas Huth #endif
5730fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5731fcf5ef2aSThomas Huth                 case 0x3c: /* V9 or LEON3 casa */
5732fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5733fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, CASA);
5734fcf5ef2aSThomas Huth #endif
5735fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5736fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5737fcf5ef2aSThomas Huth                     gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
5738fcf5ef2aSThomas Huth                     break;
5739fcf5ef2aSThomas Huth #endif
5740fcf5ef2aSThomas Huth                 default:
5741fcf5ef2aSThomas Huth                     goto illegal_insn;
5742fcf5ef2aSThomas Huth                 }
5743fcf5ef2aSThomas Huth             } else {
5744fcf5ef2aSThomas Huth                 goto illegal_insn;
5745fcf5ef2aSThomas Huth             }
5746fcf5ef2aSThomas Huth         }
5747fcf5ef2aSThomas Huth         break;
5748fcf5ef2aSThomas Huth     }
5749878cc677SRichard Henderson     advance_pc(dc);
5750fcf5ef2aSThomas Huth  jmp_insn:
5751a6ca81cbSRichard Henderson     return;
5752fcf5ef2aSThomas Huth  illegal_insn:
5753fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5754a6ca81cbSRichard Henderson     return;
5755fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
5756fcf5ef2aSThomas Huth  priv_insn:
5757fcf5ef2aSThomas Huth     gen_exception(dc, TT_PRIV_INSN);
5758a6ca81cbSRichard Henderson     return;
5759fcf5ef2aSThomas Huth #endif
5760fcf5ef2aSThomas Huth  nfpu_insn:
5761fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5762a6ca81cbSRichard Henderson     return;
5763fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5764fcf5ef2aSThomas Huth  nfq_insn:
5765fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5766a6ca81cbSRichard Henderson     return;
5767fcf5ef2aSThomas Huth #endif
5768fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5769fcf5ef2aSThomas Huth  ncp_insn:
5770fcf5ef2aSThomas Huth     gen_exception(dc, TT_NCP_INSN);
5771a6ca81cbSRichard Henderson     return;
5772fcf5ef2aSThomas Huth #endif
5773fcf5ef2aSThomas Huth }
5774fcf5ef2aSThomas Huth 
57756e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5776fcf5ef2aSThomas Huth {
57776e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5778b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57796e61bc94SEmilio G. Cota     int bound;
5780af00be49SEmilio G. Cota 
5781af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
57826e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5783fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
57846e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5785576e1c4cSIgor Mammedov     dc->def = &env->def;
57866e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
57876e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5788c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57896e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5790c9b459aaSArtyom Tarasenko #endif
5791fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5792fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
57936e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5794c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57956e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5796c9b459aaSArtyom Tarasenko #endif
5797fcf5ef2aSThomas Huth #endif
57986e61bc94SEmilio G. Cota     /*
57996e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
58006e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
58016e61bc94SEmilio G. Cota      */
58026e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
58036e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5804af00be49SEmilio G. Cota }
5805fcf5ef2aSThomas Huth 
58066e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
58076e61bc94SEmilio G. Cota {
58086e61bc94SEmilio G. Cota }
58096e61bc94SEmilio G. Cota 
58106e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
58116e61bc94SEmilio G. Cota {
58126e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5813633c4283SRichard Henderson     target_ulong npc = dc->npc;
58146e61bc94SEmilio G. Cota 
5815633c4283SRichard Henderson     if (npc & 3) {
5816633c4283SRichard Henderson         switch (npc) {
5817633c4283SRichard Henderson         case JUMP_PC:
5818fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5819633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5820633c4283SRichard Henderson             break;
5821633c4283SRichard Henderson         case DYNAMIC_PC:
5822633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5823633c4283SRichard Henderson             npc = DYNAMIC_PC;
5824633c4283SRichard Henderson             break;
5825633c4283SRichard Henderson         default:
5826633c4283SRichard Henderson             g_assert_not_reached();
5827fcf5ef2aSThomas Huth         }
58286e61bc94SEmilio G. Cota     }
5829633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5830633c4283SRichard Henderson }
5831fcf5ef2aSThomas Huth 
58326e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
58336e61bc94SEmilio G. Cota {
58346e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5835b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
58366e61bc94SEmilio G. Cota     unsigned int insn;
5837fcf5ef2aSThomas Huth 
58384e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5839af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5840878cc677SRichard Henderson 
5841878cc677SRichard Henderson     if (!decode(dc, insn)) {
5842878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5843878cc677SRichard Henderson     }
5844fcf5ef2aSThomas Huth 
5845af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
58466e61bc94SEmilio G. Cota         return;
5847c5e6ccdfSEmilio G. Cota     }
5848af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
58496e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5850af00be49SEmilio G. Cota     }
58516e61bc94SEmilio G. Cota }
5852fcf5ef2aSThomas Huth 
58536e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
58546e61bc94SEmilio G. Cota {
58556e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5856186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5857633c4283SRichard Henderson     bool may_lookup;
58586e61bc94SEmilio G. Cota 
585946bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
586046bb0137SMark Cave-Ayland     case DISAS_NEXT:
586146bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5862633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5863fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5864fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5865633c4283SRichard Henderson             break;
5866fcf5ef2aSThomas Huth         }
5867633c4283SRichard Henderson 
5868930f1865SRichard Henderson         may_lookup = true;
5869633c4283SRichard Henderson         if (dc->pc & 3) {
5870633c4283SRichard Henderson             switch (dc->pc) {
5871633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5872633c4283SRichard Henderson                 break;
5873633c4283SRichard Henderson             case DYNAMIC_PC:
5874633c4283SRichard Henderson                 may_lookup = false;
5875633c4283SRichard Henderson                 break;
5876633c4283SRichard Henderson             default:
5877633c4283SRichard Henderson                 g_assert_not_reached();
5878633c4283SRichard Henderson             }
5879633c4283SRichard Henderson         } else {
5880633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5881633c4283SRichard Henderson         }
5882633c4283SRichard Henderson 
5883930f1865SRichard Henderson         if (dc->npc & 3) {
5884930f1865SRichard Henderson             switch (dc->npc) {
5885930f1865SRichard Henderson             case JUMP_PC:
5886930f1865SRichard Henderson                 gen_generic_branch(dc);
5887930f1865SRichard Henderson                 break;
5888930f1865SRichard Henderson             case DYNAMIC_PC:
5889930f1865SRichard Henderson                 may_lookup = false;
5890930f1865SRichard Henderson                 break;
5891930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5892930f1865SRichard Henderson                 break;
5893930f1865SRichard Henderson             default:
5894930f1865SRichard Henderson                 g_assert_not_reached();
5895930f1865SRichard Henderson             }
5896930f1865SRichard Henderson         } else {
5897930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5898930f1865SRichard Henderson         }
5899633c4283SRichard Henderson         if (may_lookup) {
5900633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5901633c4283SRichard Henderson         } else {
590207ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5903fcf5ef2aSThomas Huth         }
590446bb0137SMark Cave-Ayland         break;
590546bb0137SMark Cave-Ayland 
590646bb0137SMark Cave-Ayland     case DISAS_NORETURN:
590746bb0137SMark Cave-Ayland        break;
590846bb0137SMark Cave-Ayland 
590946bb0137SMark Cave-Ayland     case DISAS_EXIT:
591046bb0137SMark Cave-Ayland         /* Exit TB */
591146bb0137SMark Cave-Ayland         save_state(dc);
591246bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
591346bb0137SMark Cave-Ayland         break;
591446bb0137SMark Cave-Ayland 
591546bb0137SMark Cave-Ayland     default:
591646bb0137SMark Cave-Ayland         g_assert_not_reached();
5917fcf5ef2aSThomas Huth     }
5918186e7890SRichard Henderson 
5919186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5920186e7890SRichard Henderson         gen_set_label(e->lab);
5921186e7890SRichard Henderson 
5922186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5923186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5924186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5925186e7890SRichard Henderson         }
5926186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5927186e7890SRichard Henderson 
5928186e7890SRichard Henderson         e_next = e->next;
5929186e7890SRichard Henderson         g_free(e);
5930186e7890SRichard Henderson     }
5931fcf5ef2aSThomas Huth }
59326e61bc94SEmilio G. Cota 
59338eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
59348eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
59356e61bc94SEmilio G. Cota {
59368eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
59378eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
59386e61bc94SEmilio G. Cota }
59396e61bc94SEmilio G. Cota 
59406e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
59416e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
59426e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
59436e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
59446e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
59456e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
59466e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
59476e61bc94SEmilio G. Cota };
59486e61bc94SEmilio G. Cota 
5949597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5950306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
59516e61bc94SEmilio G. Cota {
59526e61bc94SEmilio G. Cota     DisasContext dc = {};
59536e61bc94SEmilio G. Cota 
5954306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5955fcf5ef2aSThomas Huth }
5956fcf5ef2aSThomas Huth 
595755c3ceefSRichard Henderson void sparc_tcg_init(void)
5958fcf5ef2aSThomas Huth {
5959fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5960fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5961fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5962fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5963fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5964fcf5ef2aSThomas Huth     };
5965fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5966fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5967fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5968fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5969fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5970fcf5ef2aSThomas Huth     };
5971fcf5ef2aSThomas Huth 
5972fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5973fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5974fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5975fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5976fcf5ef2aSThomas Huth #endif
5977fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5978fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5979fcf5ef2aSThomas Huth     };
5980fcf5ef2aSThomas Huth 
5981fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5982fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5983fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5984fcf5ef2aSThomas Huth #endif
5985fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5986fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5987fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5988fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5989fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5990fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5991fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5992fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5993fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5994fcf5ef2aSThomas Huth     };
5995fcf5ef2aSThomas Huth 
5996fcf5ef2aSThomas Huth     unsigned int i;
5997fcf5ef2aSThomas Huth 
5998ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5999fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
6000fcf5ef2aSThomas Huth                                          "regwptr");
6001fcf5ef2aSThomas Huth 
6002fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
6003ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
6004fcf5ef2aSThomas Huth     }
6005fcf5ef2aSThomas Huth 
6006fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
6007ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
6008fcf5ef2aSThomas Huth     }
6009fcf5ef2aSThomas Huth 
6010f764718dSRichard Henderson     cpu_regs[0] = NULL;
6011fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
6012ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
6013fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
6014fcf5ef2aSThomas Huth                                          gregnames[i]);
6015fcf5ef2aSThomas Huth     }
6016fcf5ef2aSThomas Huth 
6017fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
6018fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
6019fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
6020fcf5ef2aSThomas Huth                                          gregnames[i]);
6021fcf5ef2aSThomas Huth     }
6022fcf5ef2aSThomas Huth 
6023fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
6024ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
6025fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
6026fcf5ef2aSThomas Huth                                             fregnames[i]);
6027fcf5ef2aSThomas Huth     }
6028fcf5ef2aSThomas Huth }
6029fcf5ef2aSThomas Huth 
6030f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
6031f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
6032f36aaa53SRichard Henderson                                 const uint64_t *data)
6033fcf5ef2aSThomas Huth {
6034f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
6035f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
6036fcf5ef2aSThomas Huth     target_ulong pc = data[0];
6037fcf5ef2aSThomas Huth     target_ulong npc = data[1];
6038fcf5ef2aSThomas Huth 
6039fcf5ef2aSThomas Huth     env->pc = pc;
6040fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
6041fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
6042fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
6043fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
6044fcf5ef2aSThomas Huth         if (env->cond) {
6045fcf5ef2aSThomas Huth             env->npc = npc & ~3;
6046fcf5ef2aSThomas Huth         } else {
6047fcf5ef2aSThomas Huth             env->npc = pc + 4;
6048fcf5ef2aSThomas Huth         }
6049fcf5ef2aSThomas Huth     } else {
6050fcf5ef2aSThomas Huth         env->npc = npc;
6051fcf5ef2aSThomas Huth     }
6052fcf5ef2aSThomas Huth }
6053