1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36*d53106c9SRichard Henderson #define HELPER_H "helper.h" 37*d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 38*d53106c9SRichard Henderson #undef HELPER_H 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 41fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 42fcf5ef2aSThomas Huth according to jump_pc[T2] */ 43fcf5ef2aSThomas Huth 4446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4546bb0137SMark Cave-Ayland 46fcf5ef2aSThomas Huth /* global register indexes */ 47fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 48fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 49fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 50fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 51fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 52fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 53fcf5ef2aSThomas Huth static TCGv cpu_y; 54fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 55fcf5ef2aSThomas Huth static TCGv cpu_tbr; 56fcf5ef2aSThomas Huth #endif 57fcf5ef2aSThomas Huth static TCGv cpu_cond; 58fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 59fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 60fcf5ef2aSThomas Huth static TCGv cpu_gsr; 61fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 62fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 63fcf5ef2aSThomas Huth #else 64fcf5ef2aSThomas Huth static TCGv cpu_wim; 65fcf5ef2aSThomas Huth #endif 66fcf5ef2aSThomas Huth /* Floating point registers */ 67fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 68fcf5ef2aSThomas Huth 69fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 70fcf5ef2aSThomas Huth 71fcf5ef2aSThomas Huth typedef struct DisasContext { 72af00be49SEmilio G. Cota DisasContextBase base; 73fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 74fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 75fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 76fcf5ef2aSThomas Huth int mem_idx; 77c9b459aaSArtyom Tarasenko bool fpu_enabled; 78c9b459aaSArtyom Tarasenko bool address_mask_32bit; 79c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 80c9b459aaSArtyom Tarasenko bool supervisor; 81c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 82c9b459aaSArtyom Tarasenko bool hypervisor; 83c9b459aaSArtyom Tarasenko #endif 84c9b459aaSArtyom Tarasenko #endif 85c9b459aaSArtyom Tarasenko 86fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 87fcf5ef2aSThomas Huth sparc_def_t *def; 88fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 89fcf5ef2aSThomas Huth int fprs_dirty; 90fcf5ef2aSThomas Huth int asi; 91fcf5ef2aSThomas Huth #endif 92fcf5ef2aSThomas Huth } DisasContext; 93fcf5ef2aSThomas Huth 94fcf5ef2aSThomas Huth typedef struct { 95fcf5ef2aSThomas Huth TCGCond cond; 96fcf5ef2aSThomas Huth bool is_bool; 97fcf5ef2aSThomas Huth TCGv c1, c2; 98fcf5ef2aSThomas Huth } DisasCompare; 99fcf5ef2aSThomas Huth 100fcf5ef2aSThomas Huth // This function uses non-native bit order 101fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 102fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 105fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 106fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 109fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 110fcf5ef2aSThomas Huth 111fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 112fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 113fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 114fcf5ef2aSThomas Huth #else 115fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 116fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 117fcf5ef2aSThomas Huth #endif 118fcf5ef2aSThomas Huth 119fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 120fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 121fcf5ef2aSThomas Huth 122fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 123fcf5ef2aSThomas Huth { 124fcf5ef2aSThomas Huth len = 32 - len; 125fcf5ef2aSThomas Huth return (x << len) >> len; 126fcf5ef2aSThomas Huth } 127fcf5ef2aSThomas Huth 128fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd) 131fcf5ef2aSThomas Huth { 132fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 133fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 134fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 135fcf5ef2aSThomas Huth we can avoid setting it again. */ 136fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 137fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 138fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 139fcf5ef2aSThomas Huth } 140fcf5ef2aSThomas Huth #endif 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth /* floating point registers moves */ 144fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 145fcf5ef2aSThomas Huth { 14636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 147dc41aa7dSRichard Henderson if (src & 1) { 148dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 149dc41aa7dSRichard Henderson } else { 150dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 151fcf5ef2aSThomas Huth } 152dc41aa7dSRichard Henderson return ret; 153fcf5ef2aSThomas Huth } 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 156fcf5ef2aSThomas Huth { 1578e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1588e7bbc75SRichard Henderson 1598e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 160fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 161fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 162fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 166fcf5ef2aSThomas Huth { 16736ab4623SRichard Henderson return tcg_temp_new_i32(); 168fcf5ef2aSThomas Huth } 169fcf5ef2aSThomas Huth 170fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 171fcf5ef2aSThomas Huth { 172fcf5ef2aSThomas Huth src = DFPREG(src); 173fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 174fcf5ef2aSThomas Huth } 175fcf5ef2aSThomas Huth 176fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 177fcf5ef2aSThomas Huth { 178fcf5ef2aSThomas Huth dst = DFPREG(dst); 179fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 180fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth 183fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 184fcf5ef2aSThomas Huth { 185fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 186fcf5ef2aSThomas Huth } 187fcf5ef2aSThomas Huth 188fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 189fcf5ef2aSThomas Huth { 190fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 191fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 192fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 193fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 194fcf5ef2aSThomas Huth } 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 197fcf5ef2aSThomas Huth { 198fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 199fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 200fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 201fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 202fcf5ef2aSThomas Huth } 203fcf5ef2aSThomas Huth 204fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 205fcf5ef2aSThomas Huth { 206fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 207fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 208fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 209fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 213fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 214fcf5ef2aSThomas Huth { 215fcf5ef2aSThomas Huth dst = QFPREG(dst); 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 218fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 219fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 223fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth src = QFPREG(src); 226fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 227fcf5ef2aSThomas Huth } 228fcf5ef2aSThomas Huth 229fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 230fcf5ef2aSThomas Huth { 231fcf5ef2aSThomas Huth src = QFPREG(src); 232fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 236fcf5ef2aSThomas Huth { 237fcf5ef2aSThomas Huth rd = QFPREG(rd); 238fcf5ef2aSThomas Huth rs = QFPREG(rs); 239fcf5ef2aSThomas Huth 240fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 241fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 242fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth #endif 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth /* moves */ 247fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 248fcf5ef2aSThomas Huth #define supervisor(dc) 0 249fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 250fcf5ef2aSThomas Huth #define hypervisor(dc) 0 251fcf5ef2aSThomas Huth #endif 252fcf5ef2aSThomas Huth #else 253fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 254c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 255c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 256fcf5ef2aSThomas Huth #else 257c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 258fcf5ef2aSThomas Huth #endif 259fcf5ef2aSThomas Huth #endif 260fcf5ef2aSThomas Huth 261fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 262fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 263fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 264fcf5ef2aSThomas Huth #else 265fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 266fcf5ef2aSThomas Huth #endif 267fcf5ef2aSThomas Huth #endif 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr) 270fcf5ef2aSThomas Huth { 271fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 272fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 273fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 274fcf5ef2aSThomas Huth #endif 275fcf5ef2aSThomas Huth } 276fcf5ef2aSThomas Huth 277fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg) 278fcf5ef2aSThomas Huth { 279fcf5ef2aSThomas Huth if (reg > 0) { 280fcf5ef2aSThomas Huth assert(reg < 32); 281fcf5ef2aSThomas Huth return cpu_regs[reg]; 282fcf5ef2aSThomas Huth } else { 28352123f14SRichard Henderson TCGv t = tcg_temp_new(); 284fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 285fcf5ef2aSThomas Huth return t; 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth } 288fcf5ef2aSThomas Huth 289fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 290fcf5ef2aSThomas Huth { 291fcf5ef2aSThomas Huth if (reg > 0) { 292fcf5ef2aSThomas Huth assert(reg < 32); 293fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 294fcf5ef2aSThomas Huth } 295fcf5ef2aSThomas Huth } 296fcf5ef2aSThomas Huth 297fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg) 298fcf5ef2aSThomas Huth { 299fcf5ef2aSThomas Huth if (reg > 0) { 300fcf5ef2aSThomas Huth assert(reg < 32); 301fcf5ef2aSThomas Huth return cpu_regs[reg]; 302fcf5ef2aSThomas Huth } else { 30352123f14SRichard Henderson return tcg_temp_new(); 304fcf5ef2aSThomas Huth } 305fcf5ef2aSThomas Huth } 306fcf5ef2aSThomas Huth 3075645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 308fcf5ef2aSThomas Huth { 3095645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3105645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth 3135645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 314fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 315fcf5ef2aSThomas Huth { 316fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 317fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 318fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 319fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 320fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 32107ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 322fcf5ef2aSThomas Huth } else { 323fcf5ef2aSThomas Huth /* jump to another page: currently not optimized */ 324fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 325fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 32607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth 330fcf5ef2aSThomas Huth // XXX suboptimal 331fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3340b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 337fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3400b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth 343fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 344fcf5ef2aSThomas Huth { 345fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3460b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 349fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 350fcf5ef2aSThomas Huth { 351fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3520b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 355fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 356fcf5ef2aSThomas Huth { 357fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 358fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 359fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 360fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 361fcf5ef2aSThomas Huth } 362fcf5ef2aSThomas Huth 363fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 364fcf5ef2aSThomas Huth { 365fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 366fcf5ef2aSThomas Huth 367fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 368fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 369fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 370fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 371fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 372fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 373fcf5ef2aSThomas Huth #else 374fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 375fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 376fcf5ef2aSThomas Huth #endif 377fcf5ef2aSThomas Huth 378fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 379fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 380fcf5ef2aSThomas Huth 381fcf5ef2aSThomas Huth return carry_32; 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 384fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 387fcf5ef2aSThomas Huth 388fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 389fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 390fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 391fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 392fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 393fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 394fcf5ef2aSThomas Huth #else 395fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 396fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 397fcf5ef2aSThomas Huth #endif 398fcf5ef2aSThomas Huth 399fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 400fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth return carry_32; 403fcf5ef2aSThomas Huth } 404fcf5ef2aSThomas Huth 405fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 406fcf5ef2aSThomas Huth TCGv src2, int update_cc) 407fcf5ef2aSThomas Huth { 408fcf5ef2aSThomas Huth TCGv_i32 carry_32; 409fcf5ef2aSThomas Huth TCGv carry; 410fcf5ef2aSThomas Huth 411fcf5ef2aSThomas Huth switch (dc->cc_op) { 412fcf5ef2aSThomas Huth case CC_OP_DIV: 413fcf5ef2aSThomas Huth case CC_OP_LOGIC: 414fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 415fcf5ef2aSThomas Huth if (update_cc) { 416fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 417fcf5ef2aSThomas Huth } else { 418fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth return; 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth case CC_OP_ADD: 423fcf5ef2aSThomas Huth case CC_OP_TADD: 424fcf5ef2aSThomas Huth case CC_OP_TADDTV: 425fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 426fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 427fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 428fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 429fcf5ef2aSThomas Huth generated the carry in the first place. */ 430fcf5ef2aSThomas Huth carry = tcg_temp_new(); 431fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 432fcf5ef2aSThomas Huth goto add_done; 433fcf5ef2aSThomas Huth } 434fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 435fcf5ef2aSThomas Huth break; 436fcf5ef2aSThomas Huth 437fcf5ef2aSThomas Huth case CC_OP_SUB: 438fcf5ef2aSThomas Huth case CC_OP_TSUB: 439fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 440fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 441fcf5ef2aSThomas Huth break; 442fcf5ef2aSThomas Huth 443fcf5ef2aSThomas Huth default: 444fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 445fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 446fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 447fcf5ef2aSThomas Huth break; 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth 450fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 451fcf5ef2aSThomas Huth carry = tcg_temp_new(); 452fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 453fcf5ef2aSThomas Huth #else 454fcf5ef2aSThomas Huth carry = carry_32; 455fcf5ef2aSThomas Huth #endif 456fcf5ef2aSThomas Huth 457fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 458fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 459fcf5ef2aSThomas Huth 460fcf5ef2aSThomas Huth add_done: 461fcf5ef2aSThomas Huth if (update_cc) { 462fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 463fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 464fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 465fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 466fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 467fcf5ef2aSThomas Huth } 468fcf5ef2aSThomas Huth } 469fcf5ef2aSThomas Huth 470fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 471fcf5ef2aSThomas Huth { 472fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 473fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 474fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 475fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 476fcf5ef2aSThomas Huth } 477fcf5ef2aSThomas Huth 478fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 479fcf5ef2aSThomas Huth TCGv src2, int update_cc) 480fcf5ef2aSThomas Huth { 481fcf5ef2aSThomas Huth TCGv_i32 carry_32; 482fcf5ef2aSThomas Huth TCGv carry; 483fcf5ef2aSThomas Huth 484fcf5ef2aSThomas Huth switch (dc->cc_op) { 485fcf5ef2aSThomas Huth case CC_OP_DIV: 486fcf5ef2aSThomas Huth case CC_OP_LOGIC: 487fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 488fcf5ef2aSThomas Huth if (update_cc) { 489fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 490fcf5ef2aSThomas Huth } else { 491fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 492fcf5ef2aSThomas Huth } 493fcf5ef2aSThomas Huth return; 494fcf5ef2aSThomas Huth 495fcf5ef2aSThomas Huth case CC_OP_ADD: 496fcf5ef2aSThomas Huth case CC_OP_TADD: 497fcf5ef2aSThomas Huth case CC_OP_TADDTV: 498fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 499fcf5ef2aSThomas Huth break; 500fcf5ef2aSThomas Huth 501fcf5ef2aSThomas Huth case CC_OP_SUB: 502fcf5ef2aSThomas Huth case CC_OP_TSUB: 503fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 504fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 505fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 506fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 507fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 508fcf5ef2aSThomas Huth generated the carry in the first place. */ 509fcf5ef2aSThomas Huth carry = tcg_temp_new(); 510fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 511fcf5ef2aSThomas Huth goto sub_done; 512fcf5ef2aSThomas Huth } 513fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 514fcf5ef2aSThomas Huth break; 515fcf5ef2aSThomas Huth 516fcf5ef2aSThomas Huth default: 517fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 518fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 519fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 520fcf5ef2aSThomas Huth break; 521fcf5ef2aSThomas Huth } 522fcf5ef2aSThomas Huth 523fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 524fcf5ef2aSThomas Huth carry = tcg_temp_new(); 525fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 526fcf5ef2aSThomas Huth #else 527fcf5ef2aSThomas Huth carry = carry_32; 528fcf5ef2aSThomas Huth #endif 529fcf5ef2aSThomas Huth 530fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 531fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 532fcf5ef2aSThomas Huth 533fcf5ef2aSThomas Huth sub_done: 534fcf5ef2aSThomas Huth if (update_cc) { 535fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 536fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 537fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 538fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 539fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 540fcf5ef2aSThomas Huth } 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth 543fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 544fcf5ef2aSThomas Huth { 545fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 546fcf5ef2aSThomas Huth 547fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 548fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 549fcf5ef2aSThomas Huth 550fcf5ef2aSThomas Huth /* old op: 551fcf5ef2aSThomas Huth if (!(env->y & 1)) 552fcf5ef2aSThomas Huth T1 = 0; 553fcf5ef2aSThomas Huth */ 55400ab7e61SRichard Henderson zero = tcg_constant_tl(0); 555fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 556fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 557fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 558fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 559fcf5ef2aSThomas Huth zero, cpu_cc_src2); 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth // b2 = T0 & 1; 562fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5630b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 56408d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 565fcf5ef2aSThomas Huth 566fcf5ef2aSThomas Huth // b1 = N ^ V; 567fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 568fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 569fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 570fcf5ef2aSThomas Huth 571fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 572fcf5ef2aSThomas Huth // src1 = T0; 573fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 574fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 575fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 578fcf5ef2aSThomas Huth 579fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 580fcf5ef2aSThomas Huth } 581fcf5ef2aSThomas Huth 582fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 583fcf5ef2aSThomas Huth { 584fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 585fcf5ef2aSThomas Huth if (sign_ext) { 586fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 587fcf5ef2aSThomas Huth } else { 588fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 589fcf5ef2aSThomas Huth } 590fcf5ef2aSThomas Huth #else 591fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 592fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 593fcf5ef2aSThomas Huth 594fcf5ef2aSThomas Huth if (sign_ext) { 595fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 596fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 597fcf5ef2aSThomas Huth } else { 598fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 599fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 600fcf5ef2aSThomas Huth } 601fcf5ef2aSThomas Huth 602fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 603fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 604fcf5ef2aSThomas Huth #endif 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth 607fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 608fcf5ef2aSThomas Huth { 609fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 610fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 611fcf5ef2aSThomas Huth } 612fcf5ef2aSThomas Huth 613fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 614fcf5ef2aSThomas Huth { 615fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 616fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 617fcf5ef2aSThomas Huth } 618fcf5ef2aSThomas Huth 619fcf5ef2aSThomas Huth // 1 620fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst) 621fcf5ef2aSThomas Huth { 622fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 623fcf5ef2aSThomas Huth } 624fcf5ef2aSThomas Huth 625fcf5ef2aSThomas Huth // Z 626fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src) 627fcf5ef2aSThomas Huth { 628fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 629fcf5ef2aSThomas Huth } 630fcf5ef2aSThomas Huth 631fcf5ef2aSThomas Huth // Z | (N ^ V) 632fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 633fcf5ef2aSThomas Huth { 634fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 635fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 636fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 637fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 638fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 639fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 640fcf5ef2aSThomas Huth } 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth // N ^ V 643fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 644fcf5ef2aSThomas Huth { 645fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 646fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 647fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 648fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 649fcf5ef2aSThomas Huth } 650fcf5ef2aSThomas Huth 651fcf5ef2aSThomas Huth // C | Z 652fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 653fcf5ef2aSThomas Huth { 654fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 655fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 656fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 657fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 658fcf5ef2aSThomas Huth } 659fcf5ef2aSThomas Huth 660fcf5ef2aSThomas Huth // C 661fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 662fcf5ef2aSThomas Huth { 663fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth 666fcf5ef2aSThomas Huth // V 667fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 668fcf5ef2aSThomas Huth { 669fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 670fcf5ef2aSThomas Huth } 671fcf5ef2aSThomas Huth 672fcf5ef2aSThomas Huth // 0 673fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst) 674fcf5ef2aSThomas Huth { 675fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth // N 679fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 680fcf5ef2aSThomas Huth { 681fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 684fcf5ef2aSThomas Huth // !Z 685fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 686fcf5ef2aSThomas Huth { 687fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 688fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 691fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 692fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 693fcf5ef2aSThomas Huth { 694fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 695fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth 698fcf5ef2aSThomas Huth // !(N ^ V) 699fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 700fcf5ef2aSThomas Huth { 701fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 702fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 703fcf5ef2aSThomas Huth } 704fcf5ef2aSThomas Huth 705fcf5ef2aSThomas Huth // !(C | Z) 706fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 707fcf5ef2aSThomas Huth { 708fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 709fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 710fcf5ef2aSThomas Huth } 711fcf5ef2aSThomas Huth 712fcf5ef2aSThomas Huth // !C 713fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 714fcf5ef2aSThomas Huth { 715fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 716fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 717fcf5ef2aSThomas Huth } 718fcf5ef2aSThomas Huth 719fcf5ef2aSThomas Huth // !N 720fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 721fcf5ef2aSThomas Huth { 722fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 723fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 724fcf5ef2aSThomas Huth } 725fcf5ef2aSThomas Huth 726fcf5ef2aSThomas Huth // !V 727fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 728fcf5ef2aSThomas Huth { 729fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 730fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 731fcf5ef2aSThomas Huth } 732fcf5ef2aSThomas Huth 733fcf5ef2aSThomas Huth /* 734fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 735fcf5ef2aSThomas Huth 0 = 736fcf5ef2aSThomas Huth 1 < 737fcf5ef2aSThomas Huth 2 > 738fcf5ef2aSThomas Huth 3 unordered 739fcf5ef2aSThomas Huth */ 740fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src, 741fcf5ef2aSThomas Huth unsigned int fcc_offset) 742fcf5ef2aSThomas Huth { 743fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 744fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 745fcf5ef2aSThomas Huth } 746fcf5ef2aSThomas Huth 747fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src, 748fcf5ef2aSThomas Huth unsigned int fcc_offset) 749fcf5ef2aSThomas Huth { 750fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 751fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 754fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 755fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src, 756fcf5ef2aSThomas Huth unsigned int fcc_offset) 757fcf5ef2aSThomas Huth { 758fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 759fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 760fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 761fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 762fcf5ef2aSThomas Huth } 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 765fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src, 766fcf5ef2aSThomas Huth unsigned int fcc_offset) 767fcf5ef2aSThomas Huth { 768fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 769fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 770fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 771fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 772fcf5ef2aSThomas Huth } 773fcf5ef2aSThomas Huth 774fcf5ef2aSThomas Huth // 1 or 3: FCC0 775fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src, 776fcf5ef2aSThomas Huth unsigned int fcc_offset) 777fcf5ef2aSThomas Huth { 778fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 779fcf5ef2aSThomas Huth } 780fcf5ef2aSThomas Huth 781fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 782fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src, 783fcf5ef2aSThomas Huth unsigned int fcc_offset) 784fcf5ef2aSThomas Huth { 785fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 786fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 787fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 788fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 789fcf5ef2aSThomas Huth } 790fcf5ef2aSThomas Huth 791fcf5ef2aSThomas Huth // 2 or 3: FCC1 792fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src, 793fcf5ef2aSThomas Huth unsigned int fcc_offset) 794fcf5ef2aSThomas Huth { 795fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth 798fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 799fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src, 800fcf5ef2aSThomas Huth unsigned int fcc_offset) 801fcf5ef2aSThomas Huth { 802fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 803fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 804fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 805fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 809fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src, 810fcf5ef2aSThomas Huth unsigned int fcc_offset) 811fcf5ef2aSThomas Huth { 812fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 813fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 814fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 815fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth 818fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 819fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src, 820fcf5ef2aSThomas Huth unsigned int fcc_offset) 821fcf5ef2aSThomas Huth { 822fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 823fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 824fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 825fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 826fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth 829fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 830fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src, 831fcf5ef2aSThomas Huth unsigned int fcc_offset) 832fcf5ef2aSThomas Huth { 833fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 834fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 835fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 836fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 837fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 838fcf5ef2aSThomas Huth } 839fcf5ef2aSThomas Huth 840fcf5ef2aSThomas Huth // 0 or 2: !FCC0 841fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src, 842fcf5ef2aSThomas Huth unsigned int fcc_offset) 843fcf5ef2aSThomas Huth { 844fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 845fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 849fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src, 850fcf5ef2aSThomas Huth unsigned int fcc_offset) 851fcf5ef2aSThomas Huth { 852fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 853fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 854fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 855fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 856fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 857fcf5ef2aSThomas Huth } 858fcf5ef2aSThomas Huth 859fcf5ef2aSThomas Huth // 0 or 1: !FCC1 860fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src, 861fcf5ef2aSThomas Huth unsigned int fcc_offset) 862fcf5ef2aSThomas Huth { 863fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 864fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 865fcf5ef2aSThomas Huth } 866fcf5ef2aSThomas Huth 867fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 868fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src, 869fcf5ef2aSThomas Huth unsigned int fcc_offset) 870fcf5ef2aSThomas Huth { 871fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 872fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 873fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 874fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 875fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 876fcf5ef2aSThomas Huth } 877fcf5ef2aSThomas Huth 878fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 879fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src, 880fcf5ef2aSThomas Huth unsigned int fcc_offset) 881fcf5ef2aSThomas Huth { 882fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 883fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 884fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 885fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 886fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 887fcf5ef2aSThomas Huth } 888fcf5ef2aSThomas Huth 889fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1, 890fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 891fcf5ef2aSThomas Huth { 892fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 893fcf5ef2aSThomas Huth 894fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 895fcf5ef2aSThomas Huth 896fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 897fcf5ef2aSThomas Huth 898fcf5ef2aSThomas Huth gen_set_label(l1); 899fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 900fcf5ef2aSThomas Huth } 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 903fcf5ef2aSThomas Huth { 904fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 905fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 906fcf5ef2aSThomas Huth 907fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth gen_set_label(l1); 912fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 913fcf5ef2aSThomas Huth 914af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 915fcf5ef2aSThomas Huth } 916fcf5ef2aSThomas Huth 917fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 918fcf5ef2aSThomas Huth { 919fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 920fcf5ef2aSThomas Huth 921fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 922fcf5ef2aSThomas Huth dc->pc = npc; 923fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 924fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 925fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 926fcf5ef2aSThomas Huth } else { 927fcf5ef2aSThomas Huth TCGv t, z; 928fcf5ef2aSThomas Huth 929fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 930fcf5ef2aSThomas Huth 931fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 93200ab7e61SRichard Henderson t = tcg_constant_tl(pc1); 93300ab7e61SRichard Henderson z = tcg_constant_tl(0); 934fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 937fcf5ef2aSThomas Huth } 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth 940fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc) 941fcf5ef2aSThomas Huth { 94200ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 94300ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 94400ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 945fcf5ef2aSThomas Huth 946fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 947fcf5ef2aSThomas Huth } 948fcf5ef2aSThomas Huth 949fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 950fcf5ef2aSThomas Huth have been set for a jump */ 951fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc) 952fcf5ef2aSThomas Huth { 953fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 954fcf5ef2aSThomas Huth gen_generic_branch(dc); 955fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 956fcf5ef2aSThomas Huth } 957fcf5ef2aSThomas Huth } 958fcf5ef2aSThomas Huth 959fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc) 960fcf5ef2aSThomas Huth { 961fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 962fcf5ef2aSThomas Huth gen_generic_branch(dc); 963fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 964fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 965fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 966fcf5ef2aSThomas Huth } 967fcf5ef2aSThomas Huth } 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc) 970fcf5ef2aSThomas Huth { 971fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 972fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 973fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 974fcf5ef2aSThomas Huth } 975fcf5ef2aSThomas Huth } 976fcf5ef2aSThomas Huth 977fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc) 978fcf5ef2aSThomas Huth { 979fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 980fcf5ef2aSThomas Huth save_npc(dc); 981fcf5ef2aSThomas Huth } 982fcf5ef2aSThomas Huth 983fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 984fcf5ef2aSThomas Huth { 985fcf5ef2aSThomas Huth save_state(dc); 98600ab7e61SRichard Henderson gen_helper_raise_exception(cpu_env, tcg_constant_i32(which)); 987af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 988fcf5ef2aSThomas Huth } 989fcf5ef2aSThomas Huth 990fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 991fcf5ef2aSThomas Huth { 99200ab7e61SRichard Henderson gen_helper_check_align(cpu_env, addr, tcg_constant_i32(mask)); 993fcf5ef2aSThomas Huth } 994fcf5ef2aSThomas Huth 995fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc) 996fcf5ef2aSThomas Huth { 997fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 998fcf5ef2aSThomas Huth gen_generic_branch(dc); 999fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1000fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1001fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 1002fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1003fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1004fcf5ef2aSThomas Huth } else { 1005fcf5ef2aSThomas Huth dc->pc = dc->npc; 1006fcf5ef2aSThomas Huth } 1007fcf5ef2aSThomas Huth } 1008fcf5ef2aSThomas Huth 1009fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void) 1010fcf5ef2aSThomas Huth { 1011fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1012fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth 1015fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1016fcf5ef2aSThomas Huth DisasContext *dc) 1017fcf5ef2aSThomas Huth { 1018fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1019fcf5ef2aSThomas Huth TCG_COND_NEVER, 1020fcf5ef2aSThomas Huth TCG_COND_EQ, 1021fcf5ef2aSThomas Huth TCG_COND_LE, 1022fcf5ef2aSThomas Huth TCG_COND_LT, 1023fcf5ef2aSThomas Huth TCG_COND_LEU, 1024fcf5ef2aSThomas Huth TCG_COND_LTU, 1025fcf5ef2aSThomas Huth -1, /* neg */ 1026fcf5ef2aSThomas Huth -1, /* overflow */ 1027fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1028fcf5ef2aSThomas Huth TCG_COND_NE, 1029fcf5ef2aSThomas Huth TCG_COND_GT, 1030fcf5ef2aSThomas Huth TCG_COND_GE, 1031fcf5ef2aSThomas Huth TCG_COND_GTU, 1032fcf5ef2aSThomas Huth TCG_COND_GEU, 1033fcf5ef2aSThomas Huth -1, /* pos */ 1034fcf5ef2aSThomas Huth -1, /* no overflow */ 1035fcf5ef2aSThomas Huth }; 1036fcf5ef2aSThomas Huth 1037fcf5ef2aSThomas Huth static int logic_cond[16] = { 1038fcf5ef2aSThomas Huth TCG_COND_NEVER, 1039fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1040fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1041fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1042fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1043fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1044fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1045fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1046fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1047fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1048fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1049fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1050fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1051fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1052fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1053fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1054fcf5ef2aSThomas Huth }; 1055fcf5ef2aSThomas Huth 1056fcf5ef2aSThomas Huth TCGv_i32 r_src; 1057fcf5ef2aSThomas Huth TCGv r_dst; 1058fcf5ef2aSThomas Huth 1059fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1060fcf5ef2aSThomas Huth if (xcc) { 1061fcf5ef2aSThomas Huth r_src = cpu_xcc; 1062fcf5ef2aSThomas Huth } else { 1063fcf5ef2aSThomas Huth r_src = cpu_psr; 1064fcf5ef2aSThomas Huth } 1065fcf5ef2aSThomas Huth #else 1066fcf5ef2aSThomas Huth r_src = cpu_psr; 1067fcf5ef2aSThomas Huth #endif 1068fcf5ef2aSThomas Huth 1069fcf5ef2aSThomas Huth switch (dc->cc_op) { 1070fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1071fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1072fcf5ef2aSThomas Huth do_compare_dst_0: 1073fcf5ef2aSThomas Huth cmp->is_bool = false; 107400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1075fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1076fcf5ef2aSThomas Huth if (!xcc) { 1077fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1078fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1079fcf5ef2aSThomas Huth break; 1080fcf5ef2aSThomas Huth } 1081fcf5ef2aSThomas Huth #endif 1082fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1083fcf5ef2aSThomas Huth break; 1084fcf5ef2aSThomas Huth 1085fcf5ef2aSThomas Huth case CC_OP_SUB: 1086fcf5ef2aSThomas Huth switch (cond) { 1087fcf5ef2aSThomas Huth case 6: /* neg */ 1088fcf5ef2aSThomas Huth case 14: /* pos */ 1089fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1090fcf5ef2aSThomas Huth goto do_compare_dst_0; 1091fcf5ef2aSThomas Huth 1092fcf5ef2aSThomas Huth case 7: /* overflow */ 1093fcf5ef2aSThomas Huth case 15: /* !overflow */ 1094fcf5ef2aSThomas Huth goto do_dynamic; 1095fcf5ef2aSThomas Huth 1096fcf5ef2aSThomas Huth default: 1097fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1098fcf5ef2aSThomas Huth cmp->is_bool = false; 1099fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1100fcf5ef2aSThomas Huth if (!xcc) { 1101fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1102fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1103fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1104fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1105fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1106fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1107fcf5ef2aSThomas Huth break; 1108fcf5ef2aSThomas Huth } 1109fcf5ef2aSThomas Huth #endif 1110fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1111fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1112fcf5ef2aSThomas Huth break; 1113fcf5ef2aSThomas Huth } 1114fcf5ef2aSThomas Huth break; 1115fcf5ef2aSThomas Huth 1116fcf5ef2aSThomas Huth default: 1117fcf5ef2aSThomas Huth do_dynamic: 1118fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1119fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1120fcf5ef2aSThomas Huth /* FALLTHRU */ 1121fcf5ef2aSThomas Huth 1122fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1123fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1124fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1125fcf5ef2aSThomas Huth cmp->is_bool = true; 1126fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 112700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1128fcf5ef2aSThomas Huth 1129fcf5ef2aSThomas Huth switch (cond) { 1130fcf5ef2aSThomas Huth case 0x0: 1131fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1132fcf5ef2aSThomas Huth break; 1133fcf5ef2aSThomas Huth case 0x1: 1134fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1135fcf5ef2aSThomas Huth break; 1136fcf5ef2aSThomas Huth case 0x2: 1137fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1138fcf5ef2aSThomas Huth break; 1139fcf5ef2aSThomas Huth case 0x3: 1140fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1141fcf5ef2aSThomas Huth break; 1142fcf5ef2aSThomas Huth case 0x4: 1143fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1144fcf5ef2aSThomas Huth break; 1145fcf5ef2aSThomas Huth case 0x5: 1146fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1147fcf5ef2aSThomas Huth break; 1148fcf5ef2aSThomas Huth case 0x6: 1149fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1150fcf5ef2aSThomas Huth break; 1151fcf5ef2aSThomas Huth case 0x7: 1152fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1153fcf5ef2aSThomas Huth break; 1154fcf5ef2aSThomas Huth case 0x8: 1155fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1156fcf5ef2aSThomas Huth break; 1157fcf5ef2aSThomas Huth case 0x9: 1158fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1159fcf5ef2aSThomas Huth break; 1160fcf5ef2aSThomas Huth case 0xa: 1161fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth case 0xb: 1164fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1165fcf5ef2aSThomas Huth break; 1166fcf5ef2aSThomas Huth case 0xc: 1167fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1168fcf5ef2aSThomas Huth break; 1169fcf5ef2aSThomas Huth case 0xd: 1170fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1171fcf5ef2aSThomas Huth break; 1172fcf5ef2aSThomas Huth case 0xe: 1173fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1174fcf5ef2aSThomas Huth break; 1175fcf5ef2aSThomas Huth case 0xf: 1176fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1177fcf5ef2aSThomas Huth break; 1178fcf5ef2aSThomas Huth } 1179fcf5ef2aSThomas Huth break; 1180fcf5ef2aSThomas Huth } 1181fcf5ef2aSThomas Huth } 1182fcf5ef2aSThomas Huth 1183fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1184fcf5ef2aSThomas Huth { 1185fcf5ef2aSThomas Huth unsigned int offset; 1186fcf5ef2aSThomas Huth TCGv r_dst; 1187fcf5ef2aSThomas Huth 1188fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1189fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1190fcf5ef2aSThomas Huth cmp->is_bool = true; 1191fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 119200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1193fcf5ef2aSThomas Huth 1194fcf5ef2aSThomas Huth switch (cc) { 1195fcf5ef2aSThomas Huth default: 1196fcf5ef2aSThomas Huth case 0x0: 1197fcf5ef2aSThomas Huth offset = 0; 1198fcf5ef2aSThomas Huth break; 1199fcf5ef2aSThomas Huth case 0x1: 1200fcf5ef2aSThomas Huth offset = 32 - 10; 1201fcf5ef2aSThomas Huth break; 1202fcf5ef2aSThomas Huth case 0x2: 1203fcf5ef2aSThomas Huth offset = 34 - 10; 1204fcf5ef2aSThomas Huth break; 1205fcf5ef2aSThomas Huth case 0x3: 1206fcf5ef2aSThomas Huth offset = 36 - 10; 1207fcf5ef2aSThomas Huth break; 1208fcf5ef2aSThomas Huth } 1209fcf5ef2aSThomas Huth 1210fcf5ef2aSThomas Huth switch (cond) { 1211fcf5ef2aSThomas Huth case 0x0: 1212fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1213fcf5ef2aSThomas Huth break; 1214fcf5ef2aSThomas Huth case 0x1: 1215fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1216fcf5ef2aSThomas Huth break; 1217fcf5ef2aSThomas Huth case 0x2: 1218fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1219fcf5ef2aSThomas Huth break; 1220fcf5ef2aSThomas Huth case 0x3: 1221fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1222fcf5ef2aSThomas Huth break; 1223fcf5ef2aSThomas Huth case 0x4: 1224fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth case 0x5: 1227fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1228fcf5ef2aSThomas Huth break; 1229fcf5ef2aSThomas Huth case 0x6: 1230fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth case 0x7: 1233fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth case 0x8: 1236fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case 0x9: 1239fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth case 0xa: 1242fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1243fcf5ef2aSThomas Huth break; 1244fcf5ef2aSThomas Huth case 0xb: 1245fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1246fcf5ef2aSThomas Huth break; 1247fcf5ef2aSThomas Huth case 0xc: 1248fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0xd: 1251fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0xe: 1254fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0xf: 1257fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth } 1260fcf5ef2aSThomas Huth } 1261fcf5ef2aSThomas Huth 1262fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1263fcf5ef2aSThomas Huth DisasContext *dc) 1264fcf5ef2aSThomas Huth { 1265fcf5ef2aSThomas Huth DisasCompare cmp; 1266fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1267fcf5ef2aSThomas Huth 1268fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1269fcf5ef2aSThomas Huth if (cmp.is_bool) { 1270fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1271fcf5ef2aSThomas Huth } else { 1272fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1273fcf5ef2aSThomas Huth } 1274fcf5ef2aSThomas Huth } 1275fcf5ef2aSThomas Huth 1276fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1277fcf5ef2aSThomas Huth { 1278fcf5ef2aSThomas Huth DisasCompare cmp; 1279fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1280fcf5ef2aSThomas Huth 1281fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1282fcf5ef2aSThomas Huth if (cmp.is_bool) { 1283fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1284fcf5ef2aSThomas Huth } else { 1285fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1286fcf5ef2aSThomas Huth } 1287fcf5ef2aSThomas Huth } 1288fcf5ef2aSThomas Huth 1289fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1290fcf5ef2aSThomas Huth // Inverted logic 1291fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1292fcf5ef2aSThomas Huth -1, 1293fcf5ef2aSThomas Huth TCG_COND_NE, 1294fcf5ef2aSThomas Huth TCG_COND_GT, 1295fcf5ef2aSThomas Huth TCG_COND_GE, 1296fcf5ef2aSThomas Huth -1, 1297fcf5ef2aSThomas Huth TCG_COND_EQ, 1298fcf5ef2aSThomas Huth TCG_COND_LE, 1299fcf5ef2aSThomas Huth TCG_COND_LT, 1300fcf5ef2aSThomas Huth }; 1301fcf5ef2aSThomas Huth 1302fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1303fcf5ef2aSThomas Huth { 1304fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1305fcf5ef2aSThomas Huth cmp->is_bool = false; 1306fcf5ef2aSThomas Huth cmp->c1 = r_src; 130700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1308fcf5ef2aSThomas Huth } 1309fcf5ef2aSThomas Huth 1310fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1311fcf5ef2aSThomas Huth { 1312fcf5ef2aSThomas Huth DisasCompare cmp; 1313fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1314fcf5ef2aSThomas Huth 1315fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1316fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1317fcf5ef2aSThomas Huth } 1318fcf5ef2aSThomas Huth #endif 1319fcf5ef2aSThomas Huth 1320fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1321fcf5ef2aSThomas Huth { 1322fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1323fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1324fcf5ef2aSThomas Huth 1325fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1326fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1327fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1328fcf5ef2aSThomas Huth } 1329fcf5ef2aSThomas Huth #endif 1330fcf5ef2aSThomas Huth if (cond == 0x0) { 1331fcf5ef2aSThomas Huth /* unconditional not taken */ 1332fcf5ef2aSThomas Huth if (a) { 1333fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1334fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1335fcf5ef2aSThomas Huth } else { 1336fcf5ef2aSThomas Huth dc->pc = dc->npc; 1337fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1338fcf5ef2aSThomas Huth } 1339fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1340fcf5ef2aSThomas Huth /* unconditional taken */ 1341fcf5ef2aSThomas Huth if (a) { 1342fcf5ef2aSThomas Huth dc->pc = target; 1343fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1344fcf5ef2aSThomas Huth } else { 1345fcf5ef2aSThomas Huth dc->pc = dc->npc; 1346fcf5ef2aSThomas Huth dc->npc = target; 1347fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1348fcf5ef2aSThomas Huth } 1349fcf5ef2aSThomas Huth } else { 1350fcf5ef2aSThomas Huth flush_cond(dc); 1351fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1352fcf5ef2aSThomas Huth if (a) { 1353fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1354fcf5ef2aSThomas Huth } else { 1355fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1356fcf5ef2aSThomas Huth } 1357fcf5ef2aSThomas Huth } 1358fcf5ef2aSThomas Huth } 1359fcf5ef2aSThomas Huth 1360fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1361fcf5ef2aSThomas Huth { 1362fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1363fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1364fcf5ef2aSThomas Huth 1365fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1366fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1367fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1368fcf5ef2aSThomas Huth } 1369fcf5ef2aSThomas Huth #endif 1370fcf5ef2aSThomas Huth if (cond == 0x0) { 1371fcf5ef2aSThomas Huth /* unconditional not taken */ 1372fcf5ef2aSThomas Huth if (a) { 1373fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1374fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1375fcf5ef2aSThomas Huth } else { 1376fcf5ef2aSThomas Huth dc->pc = dc->npc; 1377fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1378fcf5ef2aSThomas Huth } 1379fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1380fcf5ef2aSThomas Huth /* unconditional taken */ 1381fcf5ef2aSThomas Huth if (a) { 1382fcf5ef2aSThomas Huth dc->pc = target; 1383fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1384fcf5ef2aSThomas Huth } else { 1385fcf5ef2aSThomas Huth dc->pc = dc->npc; 1386fcf5ef2aSThomas Huth dc->npc = target; 1387fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1388fcf5ef2aSThomas Huth } 1389fcf5ef2aSThomas Huth } else { 1390fcf5ef2aSThomas Huth flush_cond(dc); 1391fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1392fcf5ef2aSThomas Huth if (a) { 1393fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1394fcf5ef2aSThomas Huth } else { 1395fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth } 1399fcf5ef2aSThomas Huth 1400fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1401fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1402fcf5ef2aSThomas Huth TCGv r_reg) 1403fcf5ef2aSThomas Huth { 1404fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1405fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1406fcf5ef2aSThomas Huth 1407fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1408fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1409fcf5ef2aSThomas Huth } 1410fcf5ef2aSThomas Huth flush_cond(dc); 1411fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1412fcf5ef2aSThomas Huth if (a) { 1413fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1414fcf5ef2aSThomas Huth } else { 1415fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1416fcf5ef2aSThomas Huth } 1417fcf5ef2aSThomas Huth } 1418fcf5ef2aSThomas Huth 1419fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1420fcf5ef2aSThomas Huth { 1421fcf5ef2aSThomas Huth switch (fccno) { 1422fcf5ef2aSThomas Huth case 0: 1423fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1424fcf5ef2aSThomas Huth break; 1425fcf5ef2aSThomas Huth case 1: 1426fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1427fcf5ef2aSThomas Huth break; 1428fcf5ef2aSThomas Huth case 2: 1429fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1430fcf5ef2aSThomas Huth break; 1431fcf5ef2aSThomas Huth case 3: 1432fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1433fcf5ef2aSThomas Huth break; 1434fcf5ef2aSThomas Huth } 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth 1437fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1438fcf5ef2aSThomas Huth { 1439fcf5ef2aSThomas Huth switch (fccno) { 1440fcf5ef2aSThomas Huth case 0: 1441fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1442fcf5ef2aSThomas Huth break; 1443fcf5ef2aSThomas Huth case 1: 1444fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1445fcf5ef2aSThomas Huth break; 1446fcf5ef2aSThomas Huth case 2: 1447fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1448fcf5ef2aSThomas Huth break; 1449fcf5ef2aSThomas Huth case 3: 1450fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth } 1454fcf5ef2aSThomas Huth 1455fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1456fcf5ef2aSThomas Huth { 1457fcf5ef2aSThomas Huth switch (fccno) { 1458fcf5ef2aSThomas Huth case 0: 1459fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1460fcf5ef2aSThomas Huth break; 1461fcf5ef2aSThomas Huth case 1: 1462fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1463fcf5ef2aSThomas Huth break; 1464fcf5ef2aSThomas Huth case 2: 1465fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1466fcf5ef2aSThomas Huth break; 1467fcf5ef2aSThomas Huth case 3: 1468fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1469fcf5ef2aSThomas Huth break; 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth } 1472fcf5ef2aSThomas Huth 1473fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1474fcf5ef2aSThomas Huth { 1475fcf5ef2aSThomas Huth switch (fccno) { 1476fcf5ef2aSThomas Huth case 0: 1477fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1478fcf5ef2aSThomas Huth break; 1479fcf5ef2aSThomas Huth case 1: 1480fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1481fcf5ef2aSThomas Huth break; 1482fcf5ef2aSThomas Huth case 2: 1483fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth case 3: 1486fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1487fcf5ef2aSThomas Huth break; 1488fcf5ef2aSThomas Huth } 1489fcf5ef2aSThomas Huth } 1490fcf5ef2aSThomas Huth 1491fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1492fcf5ef2aSThomas Huth { 1493fcf5ef2aSThomas Huth switch (fccno) { 1494fcf5ef2aSThomas Huth case 0: 1495fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1496fcf5ef2aSThomas Huth break; 1497fcf5ef2aSThomas Huth case 1: 1498fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1499fcf5ef2aSThomas Huth break; 1500fcf5ef2aSThomas Huth case 2: 1501fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1502fcf5ef2aSThomas Huth break; 1503fcf5ef2aSThomas Huth case 3: 1504fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1505fcf5ef2aSThomas Huth break; 1506fcf5ef2aSThomas Huth } 1507fcf5ef2aSThomas Huth } 1508fcf5ef2aSThomas Huth 1509fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1510fcf5ef2aSThomas Huth { 1511fcf5ef2aSThomas Huth switch (fccno) { 1512fcf5ef2aSThomas Huth case 0: 1513fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1514fcf5ef2aSThomas Huth break; 1515fcf5ef2aSThomas Huth case 1: 1516fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1517fcf5ef2aSThomas Huth break; 1518fcf5ef2aSThomas Huth case 2: 1519fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1520fcf5ef2aSThomas Huth break; 1521fcf5ef2aSThomas Huth case 3: 1522fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1523fcf5ef2aSThomas Huth break; 1524fcf5ef2aSThomas Huth } 1525fcf5ef2aSThomas Huth } 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth #else 1528fcf5ef2aSThomas Huth 1529fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1530fcf5ef2aSThomas Huth { 1531fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1535fcf5ef2aSThomas Huth { 1536fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1537fcf5ef2aSThomas Huth } 1538fcf5ef2aSThomas Huth 1539fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1540fcf5ef2aSThomas Huth { 1541fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1542fcf5ef2aSThomas Huth } 1543fcf5ef2aSThomas Huth 1544fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1545fcf5ef2aSThomas Huth { 1546fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1547fcf5ef2aSThomas Huth } 1548fcf5ef2aSThomas Huth 1549fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1550fcf5ef2aSThomas Huth { 1551fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth 1554fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth #endif 1559fcf5ef2aSThomas Huth 1560fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1561fcf5ef2aSThomas Huth { 1562fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1563fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1564fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1565fcf5ef2aSThomas Huth } 1566fcf5ef2aSThomas Huth 1567fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1568fcf5ef2aSThomas Huth { 1569fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1570fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1571fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1572fcf5ef2aSThomas Huth return 1; 1573fcf5ef2aSThomas Huth } 1574fcf5ef2aSThomas Huth #endif 1575fcf5ef2aSThomas Huth return 0; 1576fcf5ef2aSThomas Huth } 1577fcf5ef2aSThomas Huth 1578fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void) 1579fcf5ef2aSThomas Huth { 1580fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth 1583fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs, 1584fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1589fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1590fcf5ef2aSThomas Huth 1591fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1592fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1595fcf5ef2aSThomas Huth } 1596fcf5ef2aSThomas Huth 1597fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1598fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1599fcf5ef2aSThomas Huth { 1600fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1603fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1604fcf5ef2aSThomas Huth 1605fcf5ef2aSThomas Huth gen(dst, src); 1606fcf5ef2aSThomas Huth 1607fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1608fcf5ef2aSThomas Huth } 1609fcf5ef2aSThomas Huth 1610fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1611fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1612fcf5ef2aSThomas Huth { 1613fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1616fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1617fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1618fcf5ef2aSThomas Huth 1619fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1620fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1623fcf5ef2aSThomas Huth } 1624fcf5ef2aSThomas Huth 1625fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1626fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1627fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1628fcf5ef2aSThomas Huth { 1629fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1632fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1633fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1634fcf5ef2aSThomas Huth 1635fcf5ef2aSThomas Huth gen(dst, src1, src2); 1636fcf5ef2aSThomas Huth 1637fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth #endif 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs, 1642fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1647fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1648fcf5ef2aSThomas Huth 1649fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1650fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1653fcf5ef2aSThomas Huth } 1654fcf5ef2aSThomas Huth 1655fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1656fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1657fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1658fcf5ef2aSThomas Huth { 1659fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1660fcf5ef2aSThomas Huth 1661fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1662fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth gen(dst, src); 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth #endif 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1671fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1672fcf5ef2aSThomas Huth { 1673fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1674fcf5ef2aSThomas Huth 1675fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1676fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1677fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1680fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth 1685fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1686fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1687fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1688fcf5ef2aSThomas Huth { 1689fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1692fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1693fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1694fcf5ef2aSThomas Huth 1695fcf5ef2aSThomas Huth gen(dst, src1, src2); 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1698fcf5ef2aSThomas Huth } 1699fcf5ef2aSThomas Huth 1700fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1701fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1702fcf5ef2aSThomas Huth { 1703fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1706fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1707fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1710fcf5ef2aSThomas Huth 1711fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1712fcf5ef2aSThomas Huth } 1713fcf5ef2aSThomas Huth 1714fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1715fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1716fcf5ef2aSThomas Huth { 1717fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1720fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1721fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1722fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth #endif 1729fcf5ef2aSThomas Huth 1730fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1731fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1732fcf5ef2aSThomas Huth { 1733fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1734fcf5ef2aSThomas Huth 1735fcf5ef2aSThomas Huth gen(cpu_env); 1736fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1737fcf5ef2aSThomas Huth 1738fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1739fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1740fcf5ef2aSThomas Huth } 1741fcf5ef2aSThomas Huth 1742fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1743fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1744fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1745fcf5ef2aSThomas Huth { 1746fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth gen(cpu_env); 1749fcf5ef2aSThomas Huth 1750fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1751fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1752fcf5ef2aSThomas Huth } 1753fcf5ef2aSThomas Huth #endif 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1756fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1757fcf5ef2aSThomas Huth { 1758fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1759fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth gen(cpu_env); 1762fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1763fcf5ef2aSThomas Huth 1764fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1765fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1769fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1770fcf5ef2aSThomas Huth { 1771fcf5ef2aSThomas Huth TCGv_i64 dst; 1772fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1773fcf5ef2aSThomas Huth 1774fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1775fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1776fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1779fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1785fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1786fcf5ef2aSThomas Huth { 1787fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1788fcf5ef2aSThomas Huth 1789fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1790fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1793fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1794fcf5ef2aSThomas Huth 1795fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1796fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1797fcf5ef2aSThomas Huth } 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1800fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs, 1801fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1802fcf5ef2aSThomas Huth { 1803fcf5ef2aSThomas Huth TCGv_i64 dst; 1804fcf5ef2aSThomas Huth TCGv_i32 src; 1805fcf5ef2aSThomas Huth 1806fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1807fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1810fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1813fcf5ef2aSThomas Huth } 1814fcf5ef2aSThomas Huth #endif 1815fcf5ef2aSThomas Huth 1816fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1817fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1818fcf5ef2aSThomas Huth { 1819fcf5ef2aSThomas Huth TCGv_i64 dst; 1820fcf5ef2aSThomas Huth TCGv_i32 src; 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1823fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1824fcf5ef2aSThomas Huth 1825fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1826fcf5ef2aSThomas Huth 1827fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1828fcf5ef2aSThomas Huth } 1829fcf5ef2aSThomas Huth 1830fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs, 1831fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1832fcf5ef2aSThomas Huth { 1833fcf5ef2aSThomas Huth TCGv_i32 dst; 1834fcf5ef2aSThomas Huth TCGv_i64 src; 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1837fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1838fcf5ef2aSThomas Huth 1839fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1840fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1841fcf5ef2aSThomas Huth 1842fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1843fcf5ef2aSThomas Huth } 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1846fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1847fcf5ef2aSThomas Huth { 1848fcf5ef2aSThomas Huth TCGv_i32 dst; 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1851fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1852fcf5ef2aSThomas Huth 1853fcf5ef2aSThomas Huth gen(dst, cpu_env); 1854fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1855fcf5ef2aSThomas Huth 1856fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1857fcf5ef2aSThomas Huth } 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1860fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1861fcf5ef2aSThomas Huth { 1862fcf5ef2aSThomas Huth TCGv_i64 dst; 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1865fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1866fcf5ef2aSThomas Huth 1867fcf5ef2aSThomas Huth gen(dst, cpu_env); 1868fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1869fcf5ef2aSThomas Huth 1870fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth 1873fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1874fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1875fcf5ef2aSThomas Huth { 1876fcf5ef2aSThomas Huth TCGv_i32 src; 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1879fcf5ef2aSThomas Huth 1880fcf5ef2aSThomas Huth gen(cpu_env, src); 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1883fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1887fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1888fcf5ef2aSThomas Huth { 1889fcf5ef2aSThomas Huth TCGv_i64 src; 1890fcf5ef2aSThomas Huth 1891fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1892fcf5ef2aSThomas Huth 1893fcf5ef2aSThomas Huth gen(cpu_env, src); 1894fcf5ef2aSThomas Huth 1895fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1896fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1897fcf5ef2aSThomas Huth } 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 190014776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1901fcf5ef2aSThomas Huth { 1902fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1903316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1904fcf5ef2aSThomas Huth } 1905fcf5ef2aSThomas Huth 1906fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1907fcf5ef2aSThomas Huth { 190800ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1909fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1910fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1911fcf5ef2aSThomas Huth } 1912fcf5ef2aSThomas Huth 1913fcf5ef2aSThomas Huth /* asi moves */ 1914fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1915fcf5ef2aSThomas Huth typedef enum { 1916fcf5ef2aSThomas Huth GET_ASI_HELPER, 1917fcf5ef2aSThomas Huth GET_ASI_EXCP, 1918fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1919fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1920fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1921fcf5ef2aSThomas Huth GET_ASI_SHORT, 1922fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1923fcf5ef2aSThomas Huth GET_ASI_BFILL, 1924fcf5ef2aSThomas Huth } ASIType; 1925fcf5ef2aSThomas Huth 1926fcf5ef2aSThomas Huth typedef struct { 1927fcf5ef2aSThomas Huth ASIType type; 1928fcf5ef2aSThomas Huth int asi; 1929fcf5ef2aSThomas Huth int mem_idx; 193014776ab5STony Nguyen MemOp memop; 1931fcf5ef2aSThomas Huth } DisasASI; 1932fcf5ef2aSThomas Huth 193314776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1934fcf5ef2aSThomas Huth { 1935fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1936fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1937fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1938fcf5ef2aSThomas Huth 1939fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1940fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1941fcf5ef2aSThomas Huth if (IS_IMM) { 1942fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1943fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1944fcf5ef2aSThomas Huth } else if (supervisor(dc) 1945fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1946fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1947fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1948fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1949fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1950fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1951fcf5ef2aSThomas Huth switch (asi) { 1952fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1953fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1954fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1955fcf5ef2aSThomas Huth break; 1956fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1957fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1958fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1959fcf5ef2aSThomas Huth break; 1960fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1961fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1962fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1963fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1964fcf5ef2aSThomas Huth break; 1965fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1966fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1967fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1968fcf5ef2aSThomas Huth break; 1969fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1970fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1971fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1972fcf5ef2aSThomas Huth break; 1973fcf5ef2aSThomas Huth } 19746e10f37cSKONRAD Frederic 19756e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19766e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19776e10f37cSKONRAD Frederic */ 19786e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1979fcf5ef2aSThomas Huth } else { 1980fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1981fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1982fcf5ef2aSThomas Huth } 1983fcf5ef2aSThomas Huth #else 1984fcf5ef2aSThomas Huth if (IS_IMM) { 1985fcf5ef2aSThomas Huth asi = dc->asi; 1986fcf5ef2aSThomas Huth } 1987fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1988fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1989fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1990fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1991fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1992fcf5ef2aSThomas Huth done properly in the helper. */ 1993fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1994fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1995fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1996fcf5ef2aSThomas Huth } else { 1997fcf5ef2aSThomas Huth switch (asi) { 1998fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1999fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2000fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2001fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2002fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2003fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2004fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2005fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2006fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2007fcf5ef2aSThomas Huth break; 2008fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2009fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2010fcf5ef2aSThomas Huth case ASI_TWINX_N: 2011fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2012fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2013fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20149a10756dSArtyom Tarasenko if (hypervisor(dc)) { 201584f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20169a10756dSArtyom Tarasenko } else { 2017fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20189a10756dSArtyom Tarasenko } 2019fcf5ef2aSThomas Huth break; 2020fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2021fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2022fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2023fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2024fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2025fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2026fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2027fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2028fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2029fcf5ef2aSThomas Huth break; 2030fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2031fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2032fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2033fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2034fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2035fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2036fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2037fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2038fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2039fcf5ef2aSThomas Huth break; 2040fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2041fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2042fcf5ef2aSThomas Huth case ASI_TWINX_S: 2043fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2044fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2045fcf5ef2aSThomas Huth case ASI_BLK_S: 2046fcf5ef2aSThomas Huth case ASI_BLK_SL: 2047fcf5ef2aSThomas Huth case ASI_FL8_S: 2048fcf5ef2aSThomas Huth case ASI_FL8_SL: 2049fcf5ef2aSThomas Huth case ASI_FL16_S: 2050fcf5ef2aSThomas Huth case ASI_FL16_SL: 2051fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2052fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2053fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2054fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2055fcf5ef2aSThomas Huth } 2056fcf5ef2aSThomas Huth break; 2057fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2058fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2059fcf5ef2aSThomas Huth case ASI_TWINX_P: 2060fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2061fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2062fcf5ef2aSThomas Huth case ASI_BLK_P: 2063fcf5ef2aSThomas Huth case ASI_BLK_PL: 2064fcf5ef2aSThomas Huth case ASI_FL8_P: 2065fcf5ef2aSThomas Huth case ASI_FL8_PL: 2066fcf5ef2aSThomas Huth case ASI_FL16_P: 2067fcf5ef2aSThomas Huth case ASI_FL16_PL: 2068fcf5ef2aSThomas Huth break; 2069fcf5ef2aSThomas Huth } 2070fcf5ef2aSThomas Huth switch (asi) { 2071fcf5ef2aSThomas Huth case ASI_REAL: 2072fcf5ef2aSThomas Huth case ASI_REAL_IO: 2073fcf5ef2aSThomas Huth case ASI_REAL_L: 2074fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2075fcf5ef2aSThomas Huth case ASI_N: 2076fcf5ef2aSThomas Huth case ASI_NL: 2077fcf5ef2aSThomas Huth case ASI_AIUP: 2078fcf5ef2aSThomas Huth case ASI_AIUPL: 2079fcf5ef2aSThomas Huth case ASI_AIUS: 2080fcf5ef2aSThomas Huth case ASI_AIUSL: 2081fcf5ef2aSThomas Huth case ASI_S: 2082fcf5ef2aSThomas Huth case ASI_SL: 2083fcf5ef2aSThomas Huth case ASI_P: 2084fcf5ef2aSThomas Huth case ASI_PL: 2085fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2086fcf5ef2aSThomas Huth break; 2087fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2088fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2089fcf5ef2aSThomas Huth case ASI_TWINX_N: 2090fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2091fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2092fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2093fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2094fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2095fcf5ef2aSThomas Huth case ASI_TWINX_P: 2096fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2097fcf5ef2aSThomas Huth case ASI_TWINX_S: 2098fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2099fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2100fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2101fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2102fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2103fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2104fcf5ef2aSThomas Huth break; 2105fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2106fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2107fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2108fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2109fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2110fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2111fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2112fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2113fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2114fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2115fcf5ef2aSThomas Huth case ASI_BLK_S: 2116fcf5ef2aSThomas Huth case ASI_BLK_SL: 2117fcf5ef2aSThomas Huth case ASI_BLK_P: 2118fcf5ef2aSThomas Huth case ASI_BLK_PL: 2119fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2120fcf5ef2aSThomas Huth break; 2121fcf5ef2aSThomas Huth case ASI_FL8_S: 2122fcf5ef2aSThomas Huth case ASI_FL8_SL: 2123fcf5ef2aSThomas Huth case ASI_FL8_P: 2124fcf5ef2aSThomas Huth case ASI_FL8_PL: 2125fcf5ef2aSThomas Huth memop = MO_UB; 2126fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2127fcf5ef2aSThomas Huth break; 2128fcf5ef2aSThomas Huth case ASI_FL16_S: 2129fcf5ef2aSThomas Huth case ASI_FL16_SL: 2130fcf5ef2aSThomas Huth case ASI_FL16_P: 2131fcf5ef2aSThomas Huth case ASI_FL16_PL: 2132fcf5ef2aSThomas Huth memop = MO_TEUW; 2133fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2134fcf5ef2aSThomas Huth break; 2135fcf5ef2aSThomas Huth } 2136fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2137fcf5ef2aSThomas Huth if (asi & 8) { 2138fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2139fcf5ef2aSThomas Huth } 2140fcf5ef2aSThomas Huth } 2141fcf5ef2aSThomas Huth #endif 2142fcf5ef2aSThomas Huth 2143fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2144fcf5ef2aSThomas Huth } 2145fcf5ef2aSThomas Huth 2146fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 214714776ab5STony Nguyen int insn, MemOp memop) 2148fcf5ef2aSThomas Huth { 2149fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2150fcf5ef2aSThomas Huth 2151fcf5ef2aSThomas Huth switch (da.type) { 2152fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2153fcf5ef2aSThomas Huth break; 2154fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2155fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2158fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2159316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2160fcf5ef2aSThomas Huth break; 2161fcf5ef2aSThomas Huth default: 2162fcf5ef2aSThomas Huth { 216300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2164316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2165fcf5ef2aSThomas Huth 2166fcf5ef2aSThomas Huth save_state(dc); 2167fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2168fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2169fcf5ef2aSThomas Huth #else 2170fcf5ef2aSThomas Huth { 2171fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2172fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2173fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth #endif 2176fcf5ef2aSThomas Huth } 2177fcf5ef2aSThomas Huth break; 2178fcf5ef2aSThomas Huth } 2179fcf5ef2aSThomas Huth } 2180fcf5ef2aSThomas Huth 2181fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 218214776ab5STony Nguyen int insn, MemOp memop) 2183fcf5ef2aSThomas Huth { 2184fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2185fcf5ef2aSThomas Huth 2186fcf5ef2aSThomas Huth switch (da.type) { 2187fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2188fcf5ef2aSThomas Huth break; 2189fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21903390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2191fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2192fcf5ef2aSThomas Huth break; 21933390537bSArtyom Tarasenko #else 21943390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21953390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21963390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21973390537bSArtyom Tarasenko return; 21983390537bSArtyom Tarasenko } 21993390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 22003390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 22013390537bSArtyom Tarasenko #endif 2202fc0cd867SChen Qun /* fall through */ 2203fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2204fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2205316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2206fcf5ef2aSThomas Huth break; 2207fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2208fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2209fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2210fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2211fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2212fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2213fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2214fcf5ef2aSThomas Huth { 2215fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2216fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 221700ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2218fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2219fcf5ef2aSThomas Huth int i; 2220fcf5ef2aSThomas Huth 2221fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2222fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2223fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2224fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2225fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2226fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2227fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2228fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2229fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2230fcf5ef2aSThomas Huth } 2231fcf5ef2aSThomas Huth } 2232fcf5ef2aSThomas Huth break; 2233fcf5ef2aSThomas Huth #endif 2234fcf5ef2aSThomas Huth default: 2235fcf5ef2aSThomas Huth { 223600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2237316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2238fcf5ef2aSThomas Huth 2239fcf5ef2aSThomas Huth save_state(dc); 2240fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2241fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2242fcf5ef2aSThomas Huth #else 2243fcf5ef2aSThomas Huth { 2244fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2245fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2246fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2247fcf5ef2aSThomas Huth } 2248fcf5ef2aSThomas Huth #endif 2249fcf5ef2aSThomas Huth 2250fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2251fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2252fcf5ef2aSThomas Huth } 2253fcf5ef2aSThomas Huth break; 2254fcf5ef2aSThomas Huth } 2255fcf5ef2aSThomas Huth } 2256fcf5ef2aSThomas Huth 2257fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2258fcf5ef2aSThomas Huth TCGv addr, int insn) 2259fcf5ef2aSThomas Huth { 2260fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2261fcf5ef2aSThomas Huth 2262fcf5ef2aSThomas Huth switch (da.type) { 2263fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2264fcf5ef2aSThomas Huth break; 2265fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2266fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2267fcf5ef2aSThomas Huth break; 2268fcf5ef2aSThomas Huth default: 2269fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2270fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2271fcf5ef2aSThomas Huth break; 2272fcf5ef2aSThomas Huth } 2273fcf5ef2aSThomas Huth } 2274fcf5ef2aSThomas Huth 2275fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2276fcf5ef2aSThomas Huth int insn, int rd) 2277fcf5ef2aSThomas Huth { 2278fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2279fcf5ef2aSThomas Huth TCGv oldv; 2280fcf5ef2aSThomas Huth 2281fcf5ef2aSThomas Huth switch (da.type) { 2282fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2283fcf5ef2aSThomas Huth return; 2284fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2285fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2286fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2287316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2288fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2289fcf5ef2aSThomas Huth break; 2290fcf5ef2aSThomas Huth default: 2291fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2292fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2293fcf5ef2aSThomas Huth break; 2294fcf5ef2aSThomas Huth } 2295fcf5ef2aSThomas Huth } 2296fcf5ef2aSThomas Huth 2297fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2298fcf5ef2aSThomas Huth { 2299fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2300fcf5ef2aSThomas Huth 2301fcf5ef2aSThomas Huth switch (da.type) { 2302fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2303fcf5ef2aSThomas Huth break; 2304fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2305fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2306fcf5ef2aSThomas Huth break; 2307fcf5ef2aSThomas Huth default: 23083db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 23093db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2310af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 23113db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 23123db010c3SRichard Henderson } else { 231300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 231400ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23153db010c3SRichard Henderson TCGv_i64 s64, t64; 23163db010c3SRichard Henderson 23173db010c3SRichard Henderson save_state(dc); 23183db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 23193db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 23203db010c3SRichard Henderson 232100ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 23223db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 23233db010c3SRichard Henderson 23243db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23253db010c3SRichard Henderson 23263db010c3SRichard Henderson /* End the TB. */ 23273db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23283db010c3SRichard Henderson } 2329fcf5ef2aSThomas Huth break; 2330fcf5ef2aSThomas Huth } 2331fcf5ef2aSThomas Huth } 2332fcf5ef2aSThomas Huth #endif 2333fcf5ef2aSThomas Huth 2334fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2335fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2336fcf5ef2aSThomas Huth int insn, int size, int rd) 2337fcf5ef2aSThomas Huth { 2338fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2339fcf5ef2aSThomas Huth TCGv_i32 d32; 2340fcf5ef2aSThomas Huth TCGv_i64 d64; 2341fcf5ef2aSThomas Huth 2342fcf5ef2aSThomas Huth switch (da.type) { 2343fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2344fcf5ef2aSThomas Huth break; 2345fcf5ef2aSThomas Huth 2346fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2347fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2348fcf5ef2aSThomas Huth switch (size) { 2349fcf5ef2aSThomas Huth case 4: 2350fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2351316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2352fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2353fcf5ef2aSThomas Huth break; 2354fcf5ef2aSThomas Huth case 8: 2355fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2356fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2357fcf5ef2aSThomas Huth break; 2358fcf5ef2aSThomas Huth case 16: 2359fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2360fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2361fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2362fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2363fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2364fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2365fcf5ef2aSThomas Huth break; 2366fcf5ef2aSThomas Huth default: 2367fcf5ef2aSThomas Huth g_assert_not_reached(); 2368fcf5ef2aSThomas Huth } 2369fcf5ef2aSThomas Huth break; 2370fcf5ef2aSThomas Huth 2371fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2372fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2373fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 237414776ab5STony Nguyen MemOp memop; 2375fcf5ef2aSThomas Huth TCGv eight; 2376fcf5ef2aSThomas Huth int i; 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2379fcf5ef2aSThomas Huth 2380fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2381fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 238200ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2383fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2384fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2385fcf5ef2aSThomas Huth da.mem_idx, memop); 2386fcf5ef2aSThomas Huth if (i == 7) { 2387fcf5ef2aSThomas Huth break; 2388fcf5ef2aSThomas Huth } 2389fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2390fcf5ef2aSThomas Huth memop = da.memop; 2391fcf5ef2aSThomas Huth } 2392fcf5ef2aSThomas Huth } else { 2393fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2394fcf5ef2aSThomas Huth } 2395fcf5ef2aSThomas Huth break; 2396fcf5ef2aSThomas Huth 2397fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2398fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2399fcf5ef2aSThomas Huth if (size == 8) { 2400fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2401316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2402316b6783SRichard Henderson da.memop | MO_ALIGN); 2403fcf5ef2aSThomas Huth } else { 2404fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2405fcf5ef2aSThomas Huth } 2406fcf5ef2aSThomas Huth break; 2407fcf5ef2aSThomas Huth 2408fcf5ef2aSThomas Huth default: 2409fcf5ef2aSThomas Huth { 241000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2411316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2412fcf5ef2aSThomas Huth 2413fcf5ef2aSThomas Huth save_state(dc); 2414fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2415fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2416fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2417fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2418fcf5ef2aSThomas Huth switch (size) { 2419fcf5ef2aSThomas Huth case 4: 2420fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2421fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2422fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2423fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2424fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2425fcf5ef2aSThomas Huth break; 2426fcf5ef2aSThomas Huth case 8: 2427fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2428fcf5ef2aSThomas Huth break; 2429fcf5ef2aSThomas Huth case 16: 2430fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2431fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2432fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2433fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2434fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2435fcf5ef2aSThomas Huth break; 2436fcf5ef2aSThomas Huth default: 2437fcf5ef2aSThomas Huth g_assert_not_reached(); 2438fcf5ef2aSThomas Huth } 2439fcf5ef2aSThomas Huth } 2440fcf5ef2aSThomas Huth break; 2441fcf5ef2aSThomas Huth } 2442fcf5ef2aSThomas Huth } 2443fcf5ef2aSThomas Huth 2444fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2445fcf5ef2aSThomas Huth int insn, int size, int rd) 2446fcf5ef2aSThomas Huth { 2447fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2448fcf5ef2aSThomas Huth TCGv_i32 d32; 2449fcf5ef2aSThomas Huth 2450fcf5ef2aSThomas Huth switch (da.type) { 2451fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2452fcf5ef2aSThomas Huth break; 2453fcf5ef2aSThomas Huth 2454fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2455fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2456fcf5ef2aSThomas Huth switch (size) { 2457fcf5ef2aSThomas Huth case 4: 2458fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2459316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2460fcf5ef2aSThomas Huth break; 2461fcf5ef2aSThomas Huth case 8: 2462fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2463fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2464fcf5ef2aSThomas Huth break; 2465fcf5ef2aSThomas Huth case 16: 2466fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2467fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2468fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2469fcf5ef2aSThomas Huth having to probe the second page before performing the first 2470fcf5ef2aSThomas Huth write. */ 2471fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2472fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2473fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2474fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2475fcf5ef2aSThomas Huth break; 2476fcf5ef2aSThomas Huth default: 2477fcf5ef2aSThomas Huth g_assert_not_reached(); 2478fcf5ef2aSThomas Huth } 2479fcf5ef2aSThomas Huth break; 2480fcf5ef2aSThomas Huth 2481fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2482fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2483fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 248414776ab5STony Nguyen MemOp memop; 2485fcf5ef2aSThomas Huth TCGv eight; 2486fcf5ef2aSThomas Huth int i; 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2489fcf5ef2aSThomas Huth 2490fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2491fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 249200ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2493fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2494fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2495fcf5ef2aSThomas Huth da.mem_idx, memop); 2496fcf5ef2aSThomas Huth if (i == 7) { 2497fcf5ef2aSThomas Huth break; 2498fcf5ef2aSThomas Huth } 2499fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2500fcf5ef2aSThomas Huth memop = da.memop; 2501fcf5ef2aSThomas Huth } 2502fcf5ef2aSThomas Huth } else { 2503fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2504fcf5ef2aSThomas Huth } 2505fcf5ef2aSThomas Huth break; 2506fcf5ef2aSThomas Huth 2507fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2508fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2509fcf5ef2aSThomas Huth if (size == 8) { 2510fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2511316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2512316b6783SRichard Henderson da.memop | MO_ALIGN); 2513fcf5ef2aSThomas Huth } else { 2514fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2515fcf5ef2aSThomas Huth } 2516fcf5ef2aSThomas Huth break; 2517fcf5ef2aSThomas Huth 2518fcf5ef2aSThomas Huth default: 2519fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2520fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2521fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2522fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2523fcf5ef2aSThomas Huth break; 2524fcf5ef2aSThomas Huth } 2525fcf5ef2aSThomas Huth } 2526fcf5ef2aSThomas Huth 2527fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2528fcf5ef2aSThomas Huth { 2529fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2530fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2531fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2532fcf5ef2aSThomas Huth 2533fcf5ef2aSThomas Huth switch (da.type) { 2534fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2535fcf5ef2aSThomas Huth return; 2536fcf5ef2aSThomas Huth 2537fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2538fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2539fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2540fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2541fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2542fcf5ef2aSThomas Huth break; 2543fcf5ef2aSThomas Huth 2544fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2545fcf5ef2aSThomas Huth { 2546fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2547fcf5ef2aSThomas Huth 2548fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2549316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2550fcf5ef2aSThomas Huth 2551fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2552fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2553fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2554fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2555fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2556fcf5ef2aSThomas Huth } else { 2557fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2558fcf5ef2aSThomas Huth } 2559fcf5ef2aSThomas Huth } 2560fcf5ef2aSThomas Huth break; 2561fcf5ef2aSThomas Huth 2562fcf5ef2aSThomas Huth default: 2563fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2564fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2565fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2566fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2567fcf5ef2aSThomas Huth { 256800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 256900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2570fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2571fcf5ef2aSThomas Huth 2572fcf5ef2aSThomas Huth save_state(dc); 2573fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2574fcf5ef2aSThomas Huth 2575fcf5ef2aSThomas Huth /* See above. */ 2576fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2577fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2578fcf5ef2aSThomas Huth } else { 2579fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2580fcf5ef2aSThomas Huth } 2581fcf5ef2aSThomas Huth } 2582fcf5ef2aSThomas Huth break; 2583fcf5ef2aSThomas Huth } 2584fcf5ef2aSThomas Huth 2585fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2586fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2587fcf5ef2aSThomas Huth } 2588fcf5ef2aSThomas Huth 2589fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2590fcf5ef2aSThomas Huth int insn, int rd) 2591fcf5ef2aSThomas Huth { 2592fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2593fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2594fcf5ef2aSThomas Huth 2595fcf5ef2aSThomas Huth switch (da.type) { 2596fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2597fcf5ef2aSThomas Huth break; 2598fcf5ef2aSThomas Huth 2599fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2600fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2601fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2602fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2603fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2604fcf5ef2aSThomas Huth break; 2605fcf5ef2aSThomas Huth 2606fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2607fcf5ef2aSThomas Huth { 2608fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2609fcf5ef2aSThomas Huth 2610fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2611fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2612fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2613fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2614fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2615fcf5ef2aSThomas Huth } else { 2616fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2617fcf5ef2aSThomas Huth } 2618fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2619316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2620fcf5ef2aSThomas Huth } 2621fcf5ef2aSThomas Huth break; 2622fcf5ef2aSThomas Huth 2623fcf5ef2aSThomas Huth default: 2624fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2625fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2626fcf5ef2aSThomas Huth { 262700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 262800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2629fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2630fcf5ef2aSThomas Huth 2631fcf5ef2aSThomas Huth /* See above. */ 2632fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2633fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2634fcf5ef2aSThomas Huth } else { 2635fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2636fcf5ef2aSThomas Huth } 2637fcf5ef2aSThomas Huth 2638fcf5ef2aSThomas Huth save_state(dc); 2639fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2640fcf5ef2aSThomas Huth } 2641fcf5ef2aSThomas Huth break; 2642fcf5ef2aSThomas Huth } 2643fcf5ef2aSThomas Huth } 2644fcf5ef2aSThomas Huth 2645fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2646fcf5ef2aSThomas Huth int insn, int rd) 2647fcf5ef2aSThomas Huth { 2648fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2649fcf5ef2aSThomas Huth TCGv oldv; 2650fcf5ef2aSThomas Huth 2651fcf5ef2aSThomas Huth switch (da.type) { 2652fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2653fcf5ef2aSThomas Huth return; 2654fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2655fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2656fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2657316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2658fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2659fcf5ef2aSThomas Huth break; 2660fcf5ef2aSThomas Huth default: 2661fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2662fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2663fcf5ef2aSThomas Huth break; 2664fcf5ef2aSThomas Huth } 2665fcf5ef2aSThomas Huth } 2666fcf5ef2aSThomas Huth 2667fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2668fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2669fcf5ef2aSThomas Huth { 2670fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2671fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2672fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2673fcf5ef2aSThomas Huth are unchanged. */ 2674fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2675fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2676fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2677fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2678fcf5ef2aSThomas Huth 2679fcf5ef2aSThomas Huth switch (da.type) { 2680fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2681fcf5ef2aSThomas Huth return; 2682fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2683fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2684316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2685fcf5ef2aSThomas Huth break; 2686fcf5ef2aSThomas Huth default: 2687fcf5ef2aSThomas Huth { 268800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 268900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2690fcf5ef2aSThomas Huth 2691fcf5ef2aSThomas Huth save_state(dc); 2692fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2693fcf5ef2aSThomas Huth } 2694fcf5ef2aSThomas Huth break; 2695fcf5ef2aSThomas Huth } 2696fcf5ef2aSThomas Huth 2697fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2698fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2699fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2700fcf5ef2aSThomas Huth } 2701fcf5ef2aSThomas Huth 2702fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2703fcf5ef2aSThomas Huth int insn, int rd) 2704fcf5ef2aSThomas Huth { 2705fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2706fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2707fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2708fcf5ef2aSThomas Huth 2709fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth switch (da.type) { 2712fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2713fcf5ef2aSThomas Huth break; 2714fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2715fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2716316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2717fcf5ef2aSThomas Huth break; 2718fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2719fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2720fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2721fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2722fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2723fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2724fcf5ef2aSThomas Huth { 2725fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 272600ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2727fcf5ef2aSThomas Huth int i; 2728fcf5ef2aSThomas Huth 2729fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2730fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2731fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2732fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2733fcf5ef2aSThomas Huth } 2734fcf5ef2aSThomas Huth } 2735fcf5ef2aSThomas Huth break; 2736fcf5ef2aSThomas Huth default: 2737fcf5ef2aSThomas Huth { 273800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 273900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth save_state(dc); 2742fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2743fcf5ef2aSThomas Huth } 2744fcf5ef2aSThomas Huth break; 2745fcf5ef2aSThomas Huth } 2746fcf5ef2aSThomas Huth } 2747fcf5ef2aSThomas Huth #endif 2748fcf5ef2aSThomas Huth 2749fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2750fcf5ef2aSThomas Huth { 2751fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2752fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2753fcf5ef2aSThomas Huth } 2754fcf5ef2aSThomas Huth 2755fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2756fcf5ef2aSThomas Huth { 2757fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2758fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 275952123f14SRichard Henderson TCGv t = tcg_temp_new(); 2760fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2761fcf5ef2aSThomas Huth return t; 2762fcf5ef2aSThomas Huth } else { /* register */ 2763fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2764fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2765fcf5ef2aSThomas Huth } 2766fcf5ef2aSThomas Huth } 2767fcf5ef2aSThomas Huth 2768fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2769fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2770fcf5ef2aSThomas Huth { 2771fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2772fcf5ef2aSThomas Huth 2773fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2774fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2775fcf5ef2aSThomas Huth the later. */ 2776fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2777fcf5ef2aSThomas Huth if (cmp->is_bool) { 2778fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2779fcf5ef2aSThomas Huth } else { 2780fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2781fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2782fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2783fcf5ef2aSThomas Huth } 2784fcf5ef2aSThomas Huth 2785fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2786fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2787fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 278800ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2791fcf5ef2aSThomas Huth 2792fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2793fcf5ef2aSThomas Huth } 2794fcf5ef2aSThomas Huth 2795fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2796fcf5ef2aSThomas Huth { 2797fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2798fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2799fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2800fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2801fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2802fcf5ef2aSThomas Huth } 2803fcf5ef2aSThomas Huth 2804fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2805fcf5ef2aSThomas Huth { 2806fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2807fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2808fcf5ef2aSThomas Huth 2809fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2810fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2811fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2812fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2813fcf5ef2aSThomas Huth 2814fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2815fcf5ef2aSThomas Huth } 2816fcf5ef2aSThomas Huth 2817fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2818fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2819fcf5ef2aSThomas Huth { 2820fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2821fcf5ef2aSThomas Huth 2822fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2823fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2824fcf5ef2aSThomas Huth 2825fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2826fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2827fcf5ef2aSThomas Huth 2828fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2829fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2830fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2831fcf5ef2aSThomas Huth 2832fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2833fcf5ef2aSThomas Huth { 2834fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2835fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2836fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2837fcf5ef2aSThomas Huth } 2838fcf5ef2aSThomas Huth } 2839fcf5ef2aSThomas Huth #endif 2840fcf5ef2aSThomas Huth 2841fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2842fcf5ef2aSThomas Huth int width, bool cc, bool left) 2843fcf5ef2aSThomas Huth { 2844905a83deSRichard Henderson TCGv lo1, lo2; 2845fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2846fcf5ef2aSThomas Huth int shift, imask, omask; 2847fcf5ef2aSThomas Huth 2848fcf5ef2aSThomas Huth if (cc) { 2849fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2850fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2851fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2852fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2853fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2854fcf5ef2aSThomas Huth } 2855fcf5ef2aSThomas Huth 2856fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2857fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2858fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2859fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2860fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2861fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2862fcf5ef2aSThomas Huth the value we're looking for. */ 2863fcf5ef2aSThomas Huth switch (width) { 2864fcf5ef2aSThomas Huth case 8: 2865fcf5ef2aSThomas Huth imask = 0x7; 2866fcf5ef2aSThomas Huth shift = 3; 2867fcf5ef2aSThomas Huth omask = 0xff; 2868fcf5ef2aSThomas Huth if (left) { 2869fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2870fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2871fcf5ef2aSThomas Huth } else { 2872fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2873fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2874fcf5ef2aSThomas Huth } 2875fcf5ef2aSThomas Huth break; 2876fcf5ef2aSThomas Huth case 16: 2877fcf5ef2aSThomas Huth imask = 0x6; 2878fcf5ef2aSThomas Huth shift = 1; 2879fcf5ef2aSThomas Huth omask = 0xf; 2880fcf5ef2aSThomas Huth if (left) { 2881fcf5ef2aSThomas Huth tabl = 0x8cef; 2882fcf5ef2aSThomas Huth tabr = 0xf731; 2883fcf5ef2aSThomas Huth } else { 2884fcf5ef2aSThomas Huth tabl = 0x137f; 2885fcf5ef2aSThomas Huth tabr = 0xfec8; 2886fcf5ef2aSThomas Huth } 2887fcf5ef2aSThomas Huth break; 2888fcf5ef2aSThomas Huth case 32: 2889fcf5ef2aSThomas Huth imask = 0x4; 2890fcf5ef2aSThomas Huth shift = 0; 2891fcf5ef2aSThomas Huth omask = 0x3; 2892fcf5ef2aSThomas Huth if (left) { 2893fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2894fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2895fcf5ef2aSThomas Huth } else { 2896fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2897fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2898fcf5ef2aSThomas Huth } 2899fcf5ef2aSThomas Huth break; 2900fcf5ef2aSThomas Huth default: 2901fcf5ef2aSThomas Huth abort(); 2902fcf5ef2aSThomas Huth } 2903fcf5ef2aSThomas Huth 2904fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2905fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2906fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2907fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2908fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2909fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2910fcf5ef2aSThomas Huth 2911905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2912905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2913fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 2914fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2915fcf5ef2aSThomas Huth 2916fcf5ef2aSThomas Huth amask = -8; 2917fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2918fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2919fcf5ef2aSThomas Huth } 2920fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2921fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2922fcf5ef2aSThomas Huth 2923fcf5ef2aSThomas Huth /* We want to compute 2924fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 2925fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 2926fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 2927fcf5ef2aSThomas Huth Which we perform by 2928fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 2929fcf5ef2aSThomas Huth dst &= lo2 2930fcf5ef2aSThomas Huth */ 2931905a83deSRichard Henderson tcg_gen_setcond_tl(TCG_COND_EQ, lo1, s1, s2); 2932905a83deSRichard Henderson tcg_gen_neg_tl(lo1, lo1); 2933905a83deSRichard Henderson tcg_gen_or_tl(lo2, lo2, lo1); 2934fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 2935fcf5ef2aSThomas Huth } 2936fcf5ef2aSThomas Huth 2937fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2938fcf5ef2aSThomas Huth { 2939fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2940fcf5ef2aSThomas Huth 2941fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2942fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2943fcf5ef2aSThomas Huth if (left) { 2944fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2945fcf5ef2aSThomas Huth } 2946fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2947fcf5ef2aSThomas Huth } 2948fcf5ef2aSThomas Huth 2949fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2950fcf5ef2aSThomas Huth { 2951fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2952fcf5ef2aSThomas Huth 2953fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2954fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2955fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2956fcf5ef2aSThomas Huth 2957fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2958fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2959fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2960fcf5ef2aSThomas Huth 2961fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2962fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2963fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2964fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2965fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2966fcf5ef2aSThomas Huth 2967fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2968fcf5ef2aSThomas Huth } 2969fcf5ef2aSThomas Huth #endif 2970fcf5ef2aSThomas Huth 2971fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 2972fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2973fcf5ef2aSThomas Huth goto illegal_insn; 2974fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 2975fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2976fcf5ef2aSThomas Huth goto nfpu_insn; 2977fcf5ef2aSThomas Huth 2978fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 2979fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 2980fcf5ef2aSThomas Huth { 2981fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 2982fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 2983fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 2984fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 2985fcf5ef2aSThomas Huth target_long simm; 2986fcf5ef2aSThomas Huth 2987fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 2988fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 2989fcf5ef2aSThomas Huth 2990fcf5ef2aSThomas Huth switch (opc) { 2991fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 2992fcf5ef2aSThomas Huth { 2993fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 2994fcf5ef2aSThomas Huth int32_t target; 2995fcf5ef2aSThomas Huth switch (xop) { 2996fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2997fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 2998fcf5ef2aSThomas Huth { 2999fcf5ef2aSThomas Huth int cc; 3000fcf5ef2aSThomas Huth 3001fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3002fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3003fcf5ef2aSThomas Huth target <<= 2; 3004fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3005fcf5ef2aSThomas Huth if (cc == 0) 3006fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3007fcf5ef2aSThomas Huth else if (cc == 2) 3008fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3009fcf5ef2aSThomas Huth else 3010fcf5ef2aSThomas Huth goto illegal_insn; 3011fcf5ef2aSThomas Huth goto jmp_insn; 3012fcf5ef2aSThomas Huth } 3013fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3014fcf5ef2aSThomas Huth { 3015fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3016fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3017fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3018fcf5ef2aSThomas Huth target <<= 2; 3019fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3020fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3021fcf5ef2aSThomas Huth goto jmp_insn; 3022fcf5ef2aSThomas Huth } 3023fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3024fcf5ef2aSThomas Huth { 3025fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3026fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3027fcf5ef2aSThomas Huth goto jmp_insn; 3028fcf5ef2aSThomas Huth } 3029fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3030fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3031fcf5ef2aSThomas Huth target <<= 2; 3032fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3033fcf5ef2aSThomas Huth goto jmp_insn; 3034fcf5ef2aSThomas Huth } 3035fcf5ef2aSThomas Huth #else 3036fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3037fcf5ef2aSThomas Huth { 3038fcf5ef2aSThomas Huth goto ncp_insn; 3039fcf5ef2aSThomas Huth } 3040fcf5ef2aSThomas Huth #endif 3041fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3042fcf5ef2aSThomas Huth { 3043fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3044fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3045fcf5ef2aSThomas Huth target <<= 2; 3046fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3047fcf5ef2aSThomas Huth goto jmp_insn; 3048fcf5ef2aSThomas Huth } 3049fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3050fcf5ef2aSThomas Huth { 3051fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3052fcf5ef2aSThomas Huth goto jmp_insn; 3053fcf5ef2aSThomas Huth } 3054fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3055fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3056fcf5ef2aSThomas Huth target <<= 2; 3057fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3058fcf5ef2aSThomas Huth goto jmp_insn; 3059fcf5ef2aSThomas Huth } 3060fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3061fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3062fcf5ef2aSThomas Huth if (rd) { 3063fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3064fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3065fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3066fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3067fcf5ef2aSThomas Huth } 3068fcf5ef2aSThomas Huth break; 3069fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3070fcf5ef2aSThomas Huth default: 3071fcf5ef2aSThomas Huth goto illegal_insn; 3072fcf5ef2aSThomas Huth } 3073fcf5ef2aSThomas Huth break; 3074fcf5ef2aSThomas Huth } 3075fcf5ef2aSThomas Huth break; 3076fcf5ef2aSThomas Huth case 1: /*CALL*/ 3077fcf5ef2aSThomas Huth { 3078fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3079fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3080fcf5ef2aSThomas Huth 3081fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3082fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3083fcf5ef2aSThomas Huth target += dc->pc; 3084fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3085fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3086fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3087fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3088fcf5ef2aSThomas Huth } 3089fcf5ef2aSThomas Huth #endif 3090fcf5ef2aSThomas Huth dc->npc = target; 3091fcf5ef2aSThomas Huth } 3092fcf5ef2aSThomas Huth goto jmp_insn; 3093fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3094fcf5ef2aSThomas Huth { 3095fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 309652123f14SRichard Henderson TCGv cpu_dst = tcg_temp_new(); 3097fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3098fcf5ef2aSThomas Huth 3099fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3100fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3101fcf5ef2aSThomas Huth TCGv_i32 trap; 3102fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3103fcf5ef2aSThomas Huth int mask; 3104fcf5ef2aSThomas Huth 3105fcf5ef2aSThomas Huth if (cond == 0) { 3106fcf5ef2aSThomas Huth /* Trap never. */ 3107fcf5ef2aSThomas Huth break; 3108fcf5ef2aSThomas Huth } 3109fcf5ef2aSThomas Huth 3110fcf5ef2aSThomas Huth save_state(dc); 3111fcf5ef2aSThomas Huth 3112fcf5ef2aSThomas Huth if (cond != 8) { 3113fcf5ef2aSThomas Huth /* Conditional trap. */ 3114fcf5ef2aSThomas Huth DisasCompare cmp; 3115fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3116fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3117fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3118fcf5ef2aSThomas Huth if (cc == 0) { 3119fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3120fcf5ef2aSThomas Huth } else if (cc == 2) { 3121fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3122fcf5ef2aSThomas Huth } else { 3123fcf5ef2aSThomas Huth goto illegal_insn; 3124fcf5ef2aSThomas Huth } 3125fcf5ef2aSThomas Huth #else 3126fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3127fcf5ef2aSThomas Huth #endif 3128fcf5ef2aSThomas Huth l1 = gen_new_label(); 3129fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3130fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3131fcf5ef2aSThomas Huth } 3132fcf5ef2aSThomas Huth 3133fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3134fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3135fcf5ef2aSThomas Huth 3136fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3137fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3138fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3139fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3140fcf5ef2aSThomas Huth 3141fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3142fcf5ef2aSThomas Huth if (IS_IMM) { 31435c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3144fcf5ef2aSThomas Huth if (rs1 == 0) { 3145fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3146fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3147fcf5ef2aSThomas Huth mask = 0; 3148fcf5ef2aSThomas Huth } else { 3149fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3150fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3151fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3152fcf5ef2aSThomas Huth } 3153fcf5ef2aSThomas Huth } else { 3154fcf5ef2aSThomas Huth TCGv t1, t2; 3155fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3156fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3157fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3158fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3159fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3160fcf5ef2aSThomas Huth } 3161fcf5ef2aSThomas Huth if (mask != 0) { 3162fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3163fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3164fcf5ef2aSThomas Huth } 3165fcf5ef2aSThomas Huth 3166fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3167fcf5ef2aSThomas Huth 3168fcf5ef2aSThomas Huth if (cond == 8) { 3169fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3170af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3171fcf5ef2aSThomas Huth goto jmp_insn; 3172fcf5ef2aSThomas Huth } else { 3173fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3174fcf5ef2aSThomas Huth gen_set_label(l1); 3175fcf5ef2aSThomas Huth break; 3176fcf5ef2aSThomas Huth } 3177fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3178fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3179fcf5ef2aSThomas Huth switch(rs1) { 3180fcf5ef2aSThomas Huth case 0: /* rdy */ 3181fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3182fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3183fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3184fcf5ef2aSThomas Huth II */ 3185fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3186fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3187fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3188fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3189fcf5ef2aSThomas Huth microSPARC II */ 3190fcf5ef2aSThomas Huth /* Read Asr17 */ 3191fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3192fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3193fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3194fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3195fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3196fcf5ef2aSThomas Huth break; 3197fcf5ef2aSThomas Huth } 3198fcf5ef2aSThomas Huth #endif 3199fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3200fcf5ef2aSThomas Huth break; 3201fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3202fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3203fcf5ef2aSThomas Huth update_psr(dc); 3204fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3205fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3206fcf5ef2aSThomas Huth break; 3207fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3208fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3209fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3210fcf5ef2aSThomas Huth break; 3211fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3212fcf5ef2aSThomas Huth { 3213fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3214fcf5ef2aSThomas Huth TCGv_i32 r_const; 3215fcf5ef2aSThomas Huth 3216fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 321700ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3218fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3219fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 322046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 322146bb0137SMark Cave-Ayland gen_io_start(); 322246bb0137SMark Cave-Ayland } 3223fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3224fcf5ef2aSThomas Huth r_const); 3225fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 322646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 3227b5328172SPeter Maydell /* I/O operations in icount mode must end the TB */ 3228b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 322946bb0137SMark Cave-Ayland } 3230fcf5ef2aSThomas Huth } 3231fcf5ef2aSThomas Huth break; 3232fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3233fcf5ef2aSThomas Huth { 3234fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3235fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3236fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3237fcf5ef2aSThomas Huth } else { 3238fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3239fcf5ef2aSThomas Huth } 3240fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3241fcf5ef2aSThomas Huth } 3242fcf5ef2aSThomas Huth break; 3243fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3244fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3245fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3246fcf5ef2aSThomas Huth break; 3247fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3248fcf5ef2aSThomas Huth break; /* no effect */ 3249fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3250fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3251fcf5ef2aSThomas Huth goto jmp_insn; 3252fcf5ef2aSThomas Huth } 3253fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3254fcf5ef2aSThomas Huth break; 3255fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3256fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3257fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3258fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3259fcf5ef2aSThomas Huth break; 3260fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3261fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3262fcf5ef2aSThomas Huth break; 3263fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3264fcf5ef2aSThomas Huth { 3265fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3266fcf5ef2aSThomas Huth TCGv_i32 r_const; 3267fcf5ef2aSThomas Huth 3268fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 326900ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3270fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3271fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 327246bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 327346bb0137SMark Cave-Ayland gen_io_start(); 327446bb0137SMark Cave-Ayland } 3275fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3276fcf5ef2aSThomas Huth r_const); 3277fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 327846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 3279b5328172SPeter Maydell /* I/O operations in icount mode must end the TB */ 3280b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 328146bb0137SMark Cave-Ayland } 3282fcf5ef2aSThomas Huth } 3283fcf5ef2aSThomas Huth break; 3284fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3285fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3286fcf5ef2aSThomas Huth break; 3287b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3288b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3289b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3290b8e31b3cSArtyom Tarasenko */ 3291b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3292b8e31b3cSArtyom Tarasenko { 3293b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3294b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3295b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3296b8e31b3cSArtyom Tarasenko } 3297b8e31b3cSArtyom Tarasenko break; 3298fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3299fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3300fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3301fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3302fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3303fcf5ef2aSThomas Huth #endif 3304fcf5ef2aSThomas Huth default: 3305fcf5ef2aSThomas Huth goto illegal_insn; 3306fcf5ef2aSThomas Huth } 3307fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3308fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3309fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3310fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3311fcf5ef2aSThomas Huth goto priv_insn; 3312fcf5ef2aSThomas Huth } 3313fcf5ef2aSThomas Huth update_psr(dc); 3314fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3315fcf5ef2aSThomas Huth #else 3316fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3317fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3318fcf5ef2aSThomas Huth goto priv_insn; 3319fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3320fcf5ef2aSThomas Huth switch (rs1) { 3321fcf5ef2aSThomas Huth case 0: // hpstate 3322f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3323f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3324fcf5ef2aSThomas Huth break; 3325fcf5ef2aSThomas Huth case 1: // htstate 3326fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3327fcf5ef2aSThomas Huth break; 3328fcf5ef2aSThomas Huth case 3: // hintp 3329fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3330fcf5ef2aSThomas Huth break; 3331fcf5ef2aSThomas Huth case 5: // htba 3332fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3333fcf5ef2aSThomas Huth break; 3334fcf5ef2aSThomas Huth case 6: // hver 3335fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3336fcf5ef2aSThomas Huth break; 3337fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3338fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3339fcf5ef2aSThomas Huth break; 3340fcf5ef2aSThomas Huth default: 3341fcf5ef2aSThomas Huth goto illegal_insn; 3342fcf5ef2aSThomas Huth } 3343fcf5ef2aSThomas Huth #endif 3344fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3345fcf5ef2aSThomas Huth break; 3346fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3347fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3348fcf5ef2aSThomas Huth goto priv_insn; 3349fcf5ef2aSThomas Huth } 335052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3351fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3352fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3353fcf5ef2aSThomas Huth switch (rs1) { 3354fcf5ef2aSThomas Huth case 0: // tpc 3355fcf5ef2aSThomas Huth { 3356fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3357fcf5ef2aSThomas Huth 3358fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3359fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3360fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3361fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3362fcf5ef2aSThomas Huth } 3363fcf5ef2aSThomas Huth break; 3364fcf5ef2aSThomas Huth case 1: // tnpc 3365fcf5ef2aSThomas Huth { 3366fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3367fcf5ef2aSThomas Huth 3368fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3369fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3370fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3371fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3372fcf5ef2aSThomas Huth } 3373fcf5ef2aSThomas Huth break; 3374fcf5ef2aSThomas Huth case 2: // tstate 3375fcf5ef2aSThomas Huth { 3376fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3377fcf5ef2aSThomas Huth 3378fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3379fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3380fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3381fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3382fcf5ef2aSThomas Huth } 3383fcf5ef2aSThomas Huth break; 3384fcf5ef2aSThomas Huth case 3: // tt 3385fcf5ef2aSThomas Huth { 3386fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3387fcf5ef2aSThomas Huth 3388fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3389fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3390fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3391fcf5ef2aSThomas Huth } 3392fcf5ef2aSThomas Huth break; 3393fcf5ef2aSThomas Huth case 4: // tick 3394fcf5ef2aSThomas Huth { 3395fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3396fcf5ef2aSThomas Huth TCGv_i32 r_const; 3397fcf5ef2aSThomas Huth 3398fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 339900ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3400fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3401fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 340246bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 340346bb0137SMark Cave-Ayland gen_io_start(); 340446bb0137SMark Cave-Ayland } 3405fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3406fcf5ef2aSThomas Huth r_tickptr, r_const); 340746bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 3408b5328172SPeter Maydell /* I/O operations in icount mode must end the TB */ 3409b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 341046bb0137SMark Cave-Ayland } 3411fcf5ef2aSThomas Huth } 3412fcf5ef2aSThomas Huth break; 3413fcf5ef2aSThomas Huth case 5: // tba 3414fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3415fcf5ef2aSThomas Huth break; 3416fcf5ef2aSThomas Huth case 6: // pstate 3417fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3418fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3419fcf5ef2aSThomas Huth break; 3420fcf5ef2aSThomas Huth case 7: // tl 3421fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3422fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3423fcf5ef2aSThomas Huth break; 3424fcf5ef2aSThomas Huth case 8: // pil 3425fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3426fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3427fcf5ef2aSThomas Huth break; 3428fcf5ef2aSThomas Huth case 9: // cwp 3429fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3430fcf5ef2aSThomas Huth break; 3431fcf5ef2aSThomas Huth case 10: // cansave 3432fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3433fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3434fcf5ef2aSThomas Huth break; 3435fcf5ef2aSThomas Huth case 11: // canrestore 3436fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3437fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3438fcf5ef2aSThomas Huth break; 3439fcf5ef2aSThomas Huth case 12: // cleanwin 3440fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3441fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3442fcf5ef2aSThomas Huth break; 3443fcf5ef2aSThomas Huth case 13: // otherwin 3444fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3445fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3446fcf5ef2aSThomas Huth break; 3447fcf5ef2aSThomas Huth case 14: // wstate 3448fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3449fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3450fcf5ef2aSThomas Huth break; 3451fcf5ef2aSThomas Huth case 16: // UA2005 gl 3452fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3453fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3454fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3455fcf5ef2aSThomas Huth break; 3456fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3457fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3458fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3459fcf5ef2aSThomas Huth goto priv_insn; 3460fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3461fcf5ef2aSThomas Huth break; 3462fcf5ef2aSThomas Huth case 31: // ver 3463fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3464fcf5ef2aSThomas Huth break; 3465fcf5ef2aSThomas Huth case 15: // fq 3466fcf5ef2aSThomas Huth default: 3467fcf5ef2aSThomas Huth goto illegal_insn; 3468fcf5ef2aSThomas Huth } 3469fcf5ef2aSThomas Huth #else 3470fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3471fcf5ef2aSThomas Huth #endif 3472fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3473fcf5ef2aSThomas Huth break; 3474aa04c9d9SGiuseppe Musacchio #endif 3475aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3476fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3477fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3478fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3479fcf5ef2aSThomas Huth #else 3480fcf5ef2aSThomas Huth if (!supervisor(dc)) 3481fcf5ef2aSThomas Huth goto priv_insn; 3482fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3483fcf5ef2aSThomas Huth #endif 3484fcf5ef2aSThomas Huth break; 3485fcf5ef2aSThomas Huth #endif 3486fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3487fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3488fcf5ef2aSThomas Huth goto jmp_insn; 3489fcf5ef2aSThomas Huth } 3490fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3491fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3492fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3493fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3494fcf5ef2aSThomas Huth 3495fcf5ef2aSThomas Huth switch (xop) { 3496fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3497fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3498fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3499fcf5ef2aSThomas Huth break; 3500fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3501fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3502fcf5ef2aSThomas Huth break; 3503fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3504fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3505fcf5ef2aSThomas Huth break; 3506fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3507fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3508fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3509fcf5ef2aSThomas Huth break; 3510fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3511fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3512fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3513fcf5ef2aSThomas Huth break; 3514fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3515fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3516fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3517fcf5ef2aSThomas Huth break; 3518fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3519fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3520fcf5ef2aSThomas Huth break; 3521fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3522fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3523fcf5ef2aSThomas Huth break; 3524fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3525fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3526fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3527fcf5ef2aSThomas Huth break; 3528fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3529fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3530fcf5ef2aSThomas Huth break; 3531fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3532fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3533fcf5ef2aSThomas Huth break; 3534fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3535fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3536fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3537fcf5ef2aSThomas Huth break; 3538fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3539fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3540fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3541fcf5ef2aSThomas Huth break; 3542fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3543fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3544fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3545fcf5ef2aSThomas Huth break; 3546fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3547fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3548fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3549fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3550fcf5ef2aSThomas Huth break; 3551fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3552fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3553fcf5ef2aSThomas Huth break; 3554fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3555fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3556fcf5ef2aSThomas Huth break; 3557fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3558fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3559fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3560fcf5ef2aSThomas Huth break; 3561fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3562fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3563fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3564fcf5ef2aSThomas Huth break; 3565fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3566fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3567fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3568fcf5ef2aSThomas Huth break; 3569fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3570fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3571fcf5ef2aSThomas Huth break; 3572fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3573fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3574fcf5ef2aSThomas Huth break; 3575fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3576fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3577fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3578fcf5ef2aSThomas Huth break; 3579fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3580fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3581fcf5ef2aSThomas Huth break; 3582fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3583fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3584fcf5ef2aSThomas Huth break; 3585fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3586fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3587fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3588fcf5ef2aSThomas Huth break; 3589fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3590fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3591fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3592fcf5ef2aSThomas Huth break; 3593fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3594fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3595fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3596fcf5ef2aSThomas Huth break; 3597fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3598fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3599fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3600fcf5ef2aSThomas Huth break; 3601fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3602fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3603fcf5ef2aSThomas Huth break; 3604fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3605fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3606fcf5ef2aSThomas Huth break; 3607fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3608fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3609fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3610fcf5ef2aSThomas Huth break; 3611fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3612fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3613fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3614fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3615fcf5ef2aSThomas Huth break; 3616fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3617fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3618fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3619fcf5ef2aSThomas Huth break; 3620fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3621fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3622fcf5ef2aSThomas Huth break; 3623fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3624fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3625fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3626fcf5ef2aSThomas Huth break; 3627fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3628fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3629fcf5ef2aSThomas Huth break; 3630fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3631fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3632fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3633fcf5ef2aSThomas Huth break; 3634fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3635fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3636fcf5ef2aSThomas Huth break; 3637fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3638fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3639fcf5ef2aSThomas Huth break; 3640fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3641fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3642fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3643fcf5ef2aSThomas Huth break; 3644fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3645fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3646fcf5ef2aSThomas Huth break; 3647fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3648fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3649fcf5ef2aSThomas Huth break; 3650fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3651fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3652fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3653fcf5ef2aSThomas Huth break; 3654fcf5ef2aSThomas Huth #endif 3655fcf5ef2aSThomas Huth default: 3656fcf5ef2aSThomas Huth goto illegal_insn; 3657fcf5ef2aSThomas Huth } 3658fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3659fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3660fcf5ef2aSThomas Huth int cond; 3661fcf5ef2aSThomas Huth #endif 3662fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3663fcf5ef2aSThomas Huth goto jmp_insn; 3664fcf5ef2aSThomas Huth } 3665fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3666fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3667fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3668fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3669fcf5ef2aSThomas Huth 3670fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3671fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3672fcf5ef2aSThomas Huth do { \ 3673fcf5ef2aSThomas Huth DisasCompare cmp; \ 3674fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3675fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3676fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3677fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3678fcf5ef2aSThomas Huth } while (0) 3679fcf5ef2aSThomas Huth 3680fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3681fcf5ef2aSThomas Huth FMOVR(s); 3682fcf5ef2aSThomas Huth break; 3683fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3684fcf5ef2aSThomas Huth FMOVR(d); 3685fcf5ef2aSThomas Huth break; 3686fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3687fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3688fcf5ef2aSThomas Huth FMOVR(q); 3689fcf5ef2aSThomas Huth break; 3690fcf5ef2aSThomas Huth } 3691fcf5ef2aSThomas Huth #undef FMOVR 3692fcf5ef2aSThomas Huth #endif 3693fcf5ef2aSThomas Huth switch (xop) { 3694fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3695fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3696fcf5ef2aSThomas Huth do { \ 3697fcf5ef2aSThomas Huth DisasCompare cmp; \ 3698fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3699fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3700fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3701fcf5ef2aSThomas Huth } while (0) 3702fcf5ef2aSThomas Huth 3703fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3704fcf5ef2aSThomas Huth FMOVCC(0, s); 3705fcf5ef2aSThomas Huth break; 3706fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3707fcf5ef2aSThomas Huth FMOVCC(0, d); 3708fcf5ef2aSThomas Huth break; 3709fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3710fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3711fcf5ef2aSThomas Huth FMOVCC(0, q); 3712fcf5ef2aSThomas Huth break; 3713fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3714fcf5ef2aSThomas Huth FMOVCC(1, s); 3715fcf5ef2aSThomas Huth break; 3716fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3717fcf5ef2aSThomas Huth FMOVCC(1, d); 3718fcf5ef2aSThomas Huth break; 3719fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3720fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3721fcf5ef2aSThomas Huth FMOVCC(1, q); 3722fcf5ef2aSThomas Huth break; 3723fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3724fcf5ef2aSThomas Huth FMOVCC(2, s); 3725fcf5ef2aSThomas Huth break; 3726fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3727fcf5ef2aSThomas Huth FMOVCC(2, d); 3728fcf5ef2aSThomas Huth break; 3729fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3730fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3731fcf5ef2aSThomas Huth FMOVCC(2, q); 3732fcf5ef2aSThomas Huth break; 3733fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3734fcf5ef2aSThomas Huth FMOVCC(3, s); 3735fcf5ef2aSThomas Huth break; 3736fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3737fcf5ef2aSThomas Huth FMOVCC(3, d); 3738fcf5ef2aSThomas Huth break; 3739fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3741fcf5ef2aSThomas Huth FMOVCC(3, q); 3742fcf5ef2aSThomas Huth break; 3743fcf5ef2aSThomas Huth #undef FMOVCC 3744fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3745fcf5ef2aSThomas Huth do { \ 3746fcf5ef2aSThomas Huth DisasCompare cmp; \ 3747fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3748fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3749fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3750fcf5ef2aSThomas Huth } while (0) 3751fcf5ef2aSThomas Huth 3752fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3753fcf5ef2aSThomas Huth FMOVCC(0, s); 3754fcf5ef2aSThomas Huth break; 3755fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3756fcf5ef2aSThomas Huth FMOVCC(0, d); 3757fcf5ef2aSThomas Huth break; 3758fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3759fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3760fcf5ef2aSThomas Huth FMOVCC(0, q); 3761fcf5ef2aSThomas Huth break; 3762fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3763fcf5ef2aSThomas Huth FMOVCC(1, s); 3764fcf5ef2aSThomas Huth break; 3765fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3766fcf5ef2aSThomas Huth FMOVCC(1, d); 3767fcf5ef2aSThomas Huth break; 3768fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3769fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3770fcf5ef2aSThomas Huth FMOVCC(1, q); 3771fcf5ef2aSThomas Huth break; 3772fcf5ef2aSThomas Huth #undef FMOVCC 3773fcf5ef2aSThomas Huth #endif 3774fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3775fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3776fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3777fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3778fcf5ef2aSThomas Huth break; 3779fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3780fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3781fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3782fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3783fcf5ef2aSThomas Huth break; 3784fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3785fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3786fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3787fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3788fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3789fcf5ef2aSThomas Huth break; 3790fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3791fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3792fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3793fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3794fcf5ef2aSThomas Huth break; 3795fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3796fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3797fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3798fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3799fcf5ef2aSThomas Huth break; 3800fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3801fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3802fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3803fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3804fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3805fcf5ef2aSThomas Huth break; 3806fcf5ef2aSThomas Huth default: 3807fcf5ef2aSThomas Huth goto illegal_insn; 3808fcf5ef2aSThomas Huth } 3809fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3810fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3811fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3812fcf5ef2aSThomas Huth if (rs1 == 0) { 3813fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3814fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3815fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3816fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3817fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3818fcf5ef2aSThomas Huth } else { /* register */ 3819fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3820fcf5ef2aSThomas Huth if (rs2 == 0) { 3821fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3822fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3823fcf5ef2aSThomas Huth } else { 3824fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3825fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3826fcf5ef2aSThomas Huth } 3827fcf5ef2aSThomas Huth } 3828fcf5ef2aSThomas Huth } else { 3829fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3830fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3831fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3832fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3833fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3834fcf5ef2aSThomas Huth } else { /* register */ 3835fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3836fcf5ef2aSThomas Huth if (rs2 == 0) { 3837fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3838fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3839fcf5ef2aSThomas Huth } else { 3840fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3841fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3842fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3843fcf5ef2aSThomas Huth } 3844fcf5ef2aSThomas Huth } 3845fcf5ef2aSThomas Huth } 3846fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3847fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3848fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3849fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3850fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3851fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3852fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3853fcf5ef2aSThomas Huth } else { 3854fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3855fcf5ef2aSThomas Huth } 3856fcf5ef2aSThomas Huth } else { /* register */ 3857fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3858fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 385952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3860fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3861fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3862fcf5ef2aSThomas Huth } else { 3863fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3864fcf5ef2aSThomas Huth } 3865fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3866fcf5ef2aSThomas Huth } 3867fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3868fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3869fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3870fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3871fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3872fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3873fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3874fcf5ef2aSThomas Huth } else { 3875fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3876fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3877fcf5ef2aSThomas Huth } 3878fcf5ef2aSThomas Huth } else { /* register */ 3879fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3880fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 388152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3882fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3883fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3884fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3885fcf5ef2aSThomas Huth } else { 3886fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3887fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3888fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3889fcf5ef2aSThomas Huth } 3890fcf5ef2aSThomas Huth } 3891fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3892fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3893fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3894fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3895fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3896fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3897fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3898fcf5ef2aSThomas Huth } else { 3899fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3900fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3901fcf5ef2aSThomas Huth } 3902fcf5ef2aSThomas Huth } else { /* register */ 3903fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3904fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 390552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3906fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3907fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3908fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3909fcf5ef2aSThomas Huth } else { 3910fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3911fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3912fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3913fcf5ef2aSThomas Huth } 3914fcf5ef2aSThomas Huth } 3915fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3916fcf5ef2aSThomas Huth #endif 3917fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3918fcf5ef2aSThomas Huth if (xop < 0x20) { 3919fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3920fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3921fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3922fcf5ef2aSThomas Huth case 0x0: /* add */ 3923fcf5ef2aSThomas Huth if (xop & 0x10) { 3924fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3925fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3926fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3927fcf5ef2aSThomas Huth } else { 3928fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3929fcf5ef2aSThomas Huth } 3930fcf5ef2aSThomas Huth break; 3931fcf5ef2aSThomas Huth case 0x1: /* and */ 3932fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3933fcf5ef2aSThomas Huth if (xop & 0x10) { 3934fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3935fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3936fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3937fcf5ef2aSThomas Huth } 3938fcf5ef2aSThomas Huth break; 3939fcf5ef2aSThomas Huth case 0x2: /* or */ 3940fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3941fcf5ef2aSThomas Huth if (xop & 0x10) { 3942fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3943fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3944fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3945fcf5ef2aSThomas Huth } 3946fcf5ef2aSThomas Huth break; 3947fcf5ef2aSThomas Huth case 0x3: /* xor */ 3948fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 3949fcf5ef2aSThomas Huth if (xop & 0x10) { 3950fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3951fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3952fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3953fcf5ef2aSThomas Huth } 3954fcf5ef2aSThomas Huth break; 3955fcf5ef2aSThomas Huth case 0x4: /* sub */ 3956fcf5ef2aSThomas Huth if (xop & 0x10) { 3957fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 3958fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3959fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3960fcf5ef2aSThomas Huth } else { 3961fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 3962fcf5ef2aSThomas Huth } 3963fcf5ef2aSThomas Huth break; 3964fcf5ef2aSThomas Huth case 0x5: /* andn */ 3965fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 3966fcf5ef2aSThomas Huth if (xop & 0x10) { 3967fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3968fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3969fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3970fcf5ef2aSThomas Huth } 3971fcf5ef2aSThomas Huth break; 3972fcf5ef2aSThomas Huth case 0x6: /* orn */ 3973fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 3974fcf5ef2aSThomas Huth if (xop & 0x10) { 3975fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3976fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3977fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3978fcf5ef2aSThomas Huth } 3979fcf5ef2aSThomas Huth break; 3980fcf5ef2aSThomas Huth case 0x7: /* xorn */ 3981fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 3982fcf5ef2aSThomas Huth if (xop & 0x10) { 3983fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3984fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3985fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3986fcf5ef2aSThomas Huth } 3987fcf5ef2aSThomas Huth break; 3988fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 3989fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3990fcf5ef2aSThomas Huth (xop & 0x10)); 3991fcf5ef2aSThomas Huth break; 3992fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3993fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 3994fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 3995fcf5ef2aSThomas Huth break; 3996fcf5ef2aSThomas Huth #endif 3997fcf5ef2aSThomas Huth case 0xa: /* umul */ 3998fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3999fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4000fcf5ef2aSThomas Huth if (xop & 0x10) { 4001fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4002fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4003fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4004fcf5ef2aSThomas Huth } 4005fcf5ef2aSThomas Huth break; 4006fcf5ef2aSThomas Huth case 0xb: /* smul */ 4007fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4008fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4009fcf5ef2aSThomas Huth if (xop & 0x10) { 4010fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4011fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4012fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4013fcf5ef2aSThomas Huth } 4014fcf5ef2aSThomas Huth break; 4015fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4016fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4017fcf5ef2aSThomas Huth (xop & 0x10)); 4018fcf5ef2aSThomas Huth break; 4019fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4020fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4021fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4022fcf5ef2aSThomas Huth break; 4023fcf5ef2aSThomas Huth #endif 4024fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4025fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4026fcf5ef2aSThomas Huth if (xop & 0x10) { 4027fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4028fcf5ef2aSThomas Huth cpu_src2); 4029fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4030fcf5ef2aSThomas Huth } else { 4031fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4032fcf5ef2aSThomas Huth cpu_src2); 4033fcf5ef2aSThomas Huth } 4034fcf5ef2aSThomas Huth break; 4035fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4036fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4037fcf5ef2aSThomas Huth if (xop & 0x10) { 4038fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4039fcf5ef2aSThomas Huth cpu_src2); 4040fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4041fcf5ef2aSThomas Huth } else { 4042fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4043fcf5ef2aSThomas Huth cpu_src2); 4044fcf5ef2aSThomas Huth } 4045fcf5ef2aSThomas Huth break; 4046fcf5ef2aSThomas Huth default: 4047fcf5ef2aSThomas Huth goto illegal_insn; 4048fcf5ef2aSThomas Huth } 4049fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4050fcf5ef2aSThomas Huth } else { 4051fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4052fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4053fcf5ef2aSThomas Huth switch (xop) { 4054fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4055fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4056fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4057fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4058fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4059fcf5ef2aSThomas Huth break; 4060fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4061fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4062fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4063fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4064fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4065fcf5ef2aSThomas Huth break; 4066fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4067fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4068fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4069fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4070fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4071fcf5ef2aSThomas Huth break; 4072fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4073fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4074fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4075fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4076fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4077fcf5ef2aSThomas Huth break; 4078fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4079fcf5ef2aSThomas Huth update_psr(dc); 4080fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4081fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4082fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4083fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4084fcf5ef2aSThomas Huth break; 4085fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4086fcf5ef2aSThomas Huth case 0x25: /* sll */ 4087fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4088fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4089fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4090fcf5ef2aSThomas Huth } else { /* register */ 409152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4092fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4093fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4094fcf5ef2aSThomas Huth } 4095fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4096fcf5ef2aSThomas Huth break; 4097fcf5ef2aSThomas Huth case 0x26: /* srl */ 4098fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4099fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4100fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4101fcf5ef2aSThomas Huth } else { /* register */ 410252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4103fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4104fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4105fcf5ef2aSThomas Huth } 4106fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4107fcf5ef2aSThomas Huth break; 4108fcf5ef2aSThomas Huth case 0x27: /* sra */ 4109fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4110fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4111fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4112fcf5ef2aSThomas Huth } else { /* register */ 411352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4114fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4115fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4116fcf5ef2aSThomas Huth } 4117fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4118fcf5ef2aSThomas Huth break; 4119fcf5ef2aSThomas Huth #endif 4120fcf5ef2aSThomas Huth case 0x30: 4121fcf5ef2aSThomas Huth { 412252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4123fcf5ef2aSThomas Huth switch(rd) { 4124fcf5ef2aSThomas Huth case 0: /* wry */ 4125fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4126fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4127fcf5ef2aSThomas Huth break; 4128fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4129fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4130fcf5ef2aSThomas Huth SPARCv8 manual, nop 4131fcf5ef2aSThomas Huth on the microSPARC 4132fcf5ef2aSThomas Huth II */ 4133fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4134fcf5ef2aSThomas Huth in the SPARCv8 4135fcf5ef2aSThomas Huth manual, nop on the 4136fcf5ef2aSThomas Huth microSPARC II */ 4137fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4138fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4139fcf5ef2aSThomas Huth /* LEON3 power-down */ 4140fcf5ef2aSThomas Huth save_state(dc); 4141fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4142fcf5ef2aSThomas Huth } 4143fcf5ef2aSThomas Huth break; 4144fcf5ef2aSThomas Huth #else 4145fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4146fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4147fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4148fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4149fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4150fcf5ef2aSThomas Huth break; 4151fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4152fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4153fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4154fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4155fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4156fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4157fcf5ef2aSThomas Huth save_state(dc); 4158fcf5ef2aSThomas Huth gen_op_next_insn(); 415907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4160af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4161fcf5ef2aSThomas Huth break; 4162fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4163fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4164fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4165fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4166fcf5ef2aSThomas Huth save_state(dc); 4167fcf5ef2aSThomas Huth gen_op_next_insn(); 416807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4169af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4170fcf5ef2aSThomas Huth break; 4171fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4172fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4173fcf5ef2aSThomas Huth if (supervisor(dc)) { 4174fcf5ef2aSThomas Huth ; // XXX 4175fcf5ef2aSThomas Huth } 4176fcf5ef2aSThomas Huth #endif 4177fcf5ef2aSThomas Huth break; 4178fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4179fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4180fcf5ef2aSThomas Huth goto jmp_insn; 4181fcf5ef2aSThomas Huth } 4182fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4183fcf5ef2aSThomas Huth break; 4184fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4185fcf5ef2aSThomas Huth if (!supervisor(dc)) 4186fcf5ef2aSThomas Huth goto illegal_insn; 4187fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4188fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4189fcf5ef2aSThomas Huth break; 4190fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4191fcf5ef2aSThomas Huth if (!supervisor(dc)) 4192fcf5ef2aSThomas Huth goto illegal_insn; 4193fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4194fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4195fcf5ef2aSThomas Huth break; 4196fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4197fcf5ef2aSThomas Huth if (!supervisor(dc)) 4198fcf5ef2aSThomas Huth goto illegal_insn; 4199fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4200fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4201fcf5ef2aSThomas Huth break; 4202fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4203fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4204fcf5ef2aSThomas Huth if (!supervisor(dc)) 4205fcf5ef2aSThomas Huth goto illegal_insn; 4206fcf5ef2aSThomas Huth #endif 4207fcf5ef2aSThomas Huth { 4208fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4209fcf5ef2aSThomas Huth 4210fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4211fcf5ef2aSThomas Huth cpu_src2); 4212fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4213fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4214fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 421546bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 421646bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 421746bb0137SMark Cave-Ayland gen_io_start(); 421846bb0137SMark Cave-Ayland } 4219fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4220fcf5ef2aSThomas Huth cpu_tick_cmpr); 422146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 422246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4223fcf5ef2aSThomas Huth } 4224fcf5ef2aSThomas Huth break; 4225fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4226fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4227fcf5ef2aSThomas Huth if (!supervisor(dc)) 4228fcf5ef2aSThomas Huth goto illegal_insn; 4229fcf5ef2aSThomas Huth #endif 4230fcf5ef2aSThomas Huth { 4231fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4232fcf5ef2aSThomas Huth 4233fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4234fcf5ef2aSThomas Huth cpu_src2); 4235fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4236fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4237fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 423846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 423946bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 424046bb0137SMark Cave-Ayland gen_io_start(); 424146bb0137SMark Cave-Ayland } 4242fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4243fcf5ef2aSThomas Huth cpu_tmp0); 424446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 424546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4246fcf5ef2aSThomas Huth } 4247fcf5ef2aSThomas Huth break; 4248fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4249fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4250fcf5ef2aSThomas Huth if (!supervisor(dc)) 4251fcf5ef2aSThomas Huth goto illegal_insn; 4252fcf5ef2aSThomas Huth #endif 4253fcf5ef2aSThomas Huth { 4254fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4255fcf5ef2aSThomas Huth 4256fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4257fcf5ef2aSThomas Huth cpu_src2); 4258fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4259fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4260fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 426146bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 426246bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 426346bb0137SMark Cave-Ayland gen_io_start(); 426446bb0137SMark Cave-Ayland } 4265fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4266fcf5ef2aSThomas Huth cpu_stick_cmpr); 426746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 426846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4269fcf5ef2aSThomas Huth } 4270fcf5ef2aSThomas Huth break; 4271fcf5ef2aSThomas Huth 4272fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4273fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4274fcf5ef2aSThomas Huth Counter */ 4275fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4276fcf5ef2aSThomas Huth #endif 4277fcf5ef2aSThomas Huth default: 4278fcf5ef2aSThomas Huth goto illegal_insn; 4279fcf5ef2aSThomas Huth } 4280fcf5ef2aSThomas Huth } 4281fcf5ef2aSThomas Huth break; 4282fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4283fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4284fcf5ef2aSThomas Huth { 4285fcf5ef2aSThomas Huth if (!supervisor(dc)) 4286fcf5ef2aSThomas Huth goto priv_insn; 4287fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4288fcf5ef2aSThomas Huth switch (rd) { 4289fcf5ef2aSThomas Huth case 0: 4290fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4291fcf5ef2aSThomas Huth break; 4292fcf5ef2aSThomas Huth case 1: 4293fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4294fcf5ef2aSThomas Huth break; 4295fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4296fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4297fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4298fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4299fcf5ef2aSThomas Huth // XXX 4300fcf5ef2aSThomas Huth default: 4301fcf5ef2aSThomas Huth goto illegal_insn; 4302fcf5ef2aSThomas Huth } 4303fcf5ef2aSThomas Huth #else 430452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4305fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4306fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4307fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4308fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4309fcf5ef2aSThomas Huth save_state(dc); 4310fcf5ef2aSThomas Huth gen_op_next_insn(); 431107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4312af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4313fcf5ef2aSThomas Huth #endif 4314fcf5ef2aSThomas Huth } 4315fcf5ef2aSThomas Huth break; 4316fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4317fcf5ef2aSThomas Huth { 4318fcf5ef2aSThomas Huth if (!supervisor(dc)) 4319fcf5ef2aSThomas Huth goto priv_insn; 432052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4321fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4322fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4323fcf5ef2aSThomas Huth switch (rd) { 4324fcf5ef2aSThomas Huth case 0: // tpc 4325fcf5ef2aSThomas Huth { 4326fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4327fcf5ef2aSThomas Huth 4328fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4329fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4330fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4331fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4332fcf5ef2aSThomas Huth } 4333fcf5ef2aSThomas Huth break; 4334fcf5ef2aSThomas Huth case 1: // tnpc 4335fcf5ef2aSThomas Huth { 4336fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4337fcf5ef2aSThomas Huth 4338fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4339fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4340fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4341fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4342fcf5ef2aSThomas Huth } 4343fcf5ef2aSThomas Huth break; 4344fcf5ef2aSThomas Huth case 2: // tstate 4345fcf5ef2aSThomas Huth { 4346fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4347fcf5ef2aSThomas Huth 4348fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4349fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4350fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4351fcf5ef2aSThomas Huth offsetof(trap_state, 4352fcf5ef2aSThomas Huth tstate)); 4353fcf5ef2aSThomas Huth } 4354fcf5ef2aSThomas Huth break; 4355fcf5ef2aSThomas Huth case 3: // tt 4356fcf5ef2aSThomas Huth { 4357fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4358fcf5ef2aSThomas Huth 4359fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4360fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4361fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4362fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4363fcf5ef2aSThomas Huth } 4364fcf5ef2aSThomas Huth break; 4365fcf5ef2aSThomas Huth case 4: // tick 4366fcf5ef2aSThomas Huth { 4367fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4368fcf5ef2aSThomas Huth 4369fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4370fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4371fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 437246bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 437346bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 437446bb0137SMark Cave-Ayland gen_io_start(); 437546bb0137SMark Cave-Ayland } 4376fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4377fcf5ef2aSThomas Huth cpu_tmp0); 437846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 437946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4380fcf5ef2aSThomas Huth } 4381fcf5ef2aSThomas Huth break; 4382fcf5ef2aSThomas Huth case 5: // tba 4383fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4384fcf5ef2aSThomas Huth break; 4385fcf5ef2aSThomas Huth case 6: // pstate 4386fcf5ef2aSThomas Huth save_state(dc); 438746bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 438846bb0137SMark Cave-Ayland gen_io_start(); 438946bb0137SMark Cave-Ayland } 4390fcf5ef2aSThomas Huth gen_helper_wrpstate(cpu_env, cpu_tmp0); 439146bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 4392b5328172SPeter Maydell /* I/O ops in icount mode must end the TB */ 4393b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 439446bb0137SMark Cave-Ayland } 4395fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4396fcf5ef2aSThomas Huth break; 4397fcf5ef2aSThomas Huth case 7: // tl 4398fcf5ef2aSThomas Huth save_state(dc); 4399fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4400fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4401fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4402fcf5ef2aSThomas Huth break; 4403fcf5ef2aSThomas Huth case 8: // pil 440446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 440546bb0137SMark Cave-Ayland gen_io_start(); 440646bb0137SMark Cave-Ayland } 4407fcf5ef2aSThomas Huth gen_helper_wrpil(cpu_env, cpu_tmp0); 440846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 4409b5328172SPeter Maydell /* I/O ops in icount mode must end the TB */ 4410b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 441146bb0137SMark Cave-Ayland } 4412fcf5ef2aSThomas Huth break; 4413fcf5ef2aSThomas Huth case 9: // cwp 4414fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4415fcf5ef2aSThomas Huth break; 4416fcf5ef2aSThomas Huth case 10: // cansave 4417fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4418fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4419fcf5ef2aSThomas Huth cansave)); 4420fcf5ef2aSThomas Huth break; 4421fcf5ef2aSThomas Huth case 11: // canrestore 4422fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4423fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4424fcf5ef2aSThomas Huth canrestore)); 4425fcf5ef2aSThomas Huth break; 4426fcf5ef2aSThomas Huth case 12: // cleanwin 4427fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4428fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4429fcf5ef2aSThomas Huth cleanwin)); 4430fcf5ef2aSThomas Huth break; 4431fcf5ef2aSThomas Huth case 13: // otherwin 4432fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4433fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4434fcf5ef2aSThomas Huth otherwin)); 4435fcf5ef2aSThomas Huth break; 4436fcf5ef2aSThomas Huth case 14: // wstate 4437fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4438fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4439fcf5ef2aSThomas Huth wstate)); 4440fcf5ef2aSThomas Huth break; 4441fcf5ef2aSThomas Huth case 16: // UA2005 gl 4442fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4443cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4444fcf5ef2aSThomas Huth break; 4445fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4446fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4447fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4448fcf5ef2aSThomas Huth goto priv_insn; 4449fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4450fcf5ef2aSThomas Huth break; 4451fcf5ef2aSThomas Huth default: 4452fcf5ef2aSThomas Huth goto illegal_insn; 4453fcf5ef2aSThomas Huth } 4454fcf5ef2aSThomas Huth #else 4455fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4456fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4457fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4458fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4459fcf5ef2aSThomas Huth } 4460fcf5ef2aSThomas Huth #endif 4461fcf5ef2aSThomas Huth } 4462fcf5ef2aSThomas Huth break; 4463fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4464fcf5ef2aSThomas Huth { 4465fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4466fcf5ef2aSThomas Huth if (!supervisor(dc)) 4467fcf5ef2aSThomas Huth goto priv_insn; 4468fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4469fcf5ef2aSThomas Huth #else 4470fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4471fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4472fcf5ef2aSThomas Huth goto priv_insn; 447352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4474fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4475fcf5ef2aSThomas Huth switch (rd) { 4476fcf5ef2aSThomas Huth case 0: // hpstate 4477f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4478f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4479f7f17ef7SArtyom Tarasenko hpstate)); 4480fcf5ef2aSThomas Huth save_state(dc); 4481fcf5ef2aSThomas Huth gen_op_next_insn(); 448207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4483af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4484fcf5ef2aSThomas Huth break; 4485fcf5ef2aSThomas Huth case 1: // htstate 4486fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4487fcf5ef2aSThomas Huth break; 4488fcf5ef2aSThomas Huth case 3: // hintp 4489fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4490fcf5ef2aSThomas Huth break; 4491fcf5ef2aSThomas Huth case 5: // htba 4492fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4493fcf5ef2aSThomas Huth break; 4494fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4495fcf5ef2aSThomas Huth { 4496fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4497fcf5ef2aSThomas Huth 4498fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4499fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4500fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4501fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 450246bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 450346bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 450446bb0137SMark Cave-Ayland gen_io_start(); 450546bb0137SMark Cave-Ayland } 4506fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4507fcf5ef2aSThomas Huth cpu_hstick_cmpr); 450846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 450946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4510fcf5ef2aSThomas Huth } 4511fcf5ef2aSThomas Huth break; 4512fcf5ef2aSThomas Huth case 6: // hver readonly 4513fcf5ef2aSThomas Huth default: 4514fcf5ef2aSThomas Huth goto illegal_insn; 4515fcf5ef2aSThomas Huth } 4516fcf5ef2aSThomas Huth #endif 4517fcf5ef2aSThomas Huth } 4518fcf5ef2aSThomas Huth break; 4519fcf5ef2aSThomas Huth #endif 4520fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4521fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4522fcf5ef2aSThomas Huth { 4523fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4524fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4525fcf5ef2aSThomas Huth DisasCompare cmp; 4526fcf5ef2aSThomas Huth TCGv dst; 4527fcf5ef2aSThomas Huth 4528fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4529fcf5ef2aSThomas Huth if (cc == 0) { 4530fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4531fcf5ef2aSThomas Huth } else if (cc == 2) { 4532fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4533fcf5ef2aSThomas Huth } else { 4534fcf5ef2aSThomas Huth goto illegal_insn; 4535fcf5ef2aSThomas Huth } 4536fcf5ef2aSThomas Huth } else { 4537fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4538fcf5ef2aSThomas Huth } 4539fcf5ef2aSThomas Huth 4540fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4541fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4542fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4543fcf5ef2aSThomas Huth if (IS_IMM) { 4544fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4545fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4546fcf5ef2aSThomas Huth } 4547fcf5ef2aSThomas Huth 4548fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4549fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4550fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4551fcf5ef2aSThomas Huth cpu_src2, dst); 4552fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4553fcf5ef2aSThomas Huth break; 4554fcf5ef2aSThomas Huth } 4555fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4556fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4557fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4558fcf5ef2aSThomas Huth break; 4559fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 456008da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4561fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4562fcf5ef2aSThomas Huth break; 4563fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4564fcf5ef2aSThomas Huth { 4565fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4566fcf5ef2aSThomas Huth DisasCompare cmp; 4567fcf5ef2aSThomas Huth TCGv dst; 4568fcf5ef2aSThomas Huth 4569fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4570fcf5ef2aSThomas Huth 4571fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4572fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4573fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4574fcf5ef2aSThomas Huth if (IS_IMM) { 4575fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4576fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4577fcf5ef2aSThomas Huth } 4578fcf5ef2aSThomas Huth 4579fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4580fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4581fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4582fcf5ef2aSThomas Huth cpu_src2, dst); 4583fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4584fcf5ef2aSThomas Huth break; 4585fcf5ef2aSThomas Huth } 4586fcf5ef2aSThomas Huth #endif 4587fcf5ef2aSThomas Huth default: 4588fcf5ef2aSThomas Huth goto illegal_insn; 4589fcf5ef2aSThomas Huth } 4590fcf5ef2aSThomas Huth } 4591fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4592fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4593fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4594fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4595fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4596fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4597fcf5ef2aSThomas Huth goto jmp_insn; 4598fcf5ef2aSThomas Huth } 4599fcf5ef2aSThomas Huth 4600fcf5ef2aSThomas Huth switch (opf) { 4601fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4602fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4603fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4604fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4605fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4606fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4607fcf5ef2aSThomas Huth break; 4608fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4609fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4610fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4611fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4612fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4613fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4614fcf5ef2aSThomas Huth break; 4615fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4616fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4617fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4618fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4619fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4620fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4621fcf5ef2aSThomas Huth break; 4622fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4623fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4624fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4625fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4626fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4627fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4628fcf5ef2aSThomas Huth break; 4629fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4630fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4631fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4632fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4633fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4634fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4635fcf5ef2aSThomas Huth break; 4636fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4637fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4638fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4639fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4640fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4641fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4642fcf5ef2aSThomas Huth break; 4643fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4644fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4645fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4646fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4647fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4648fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4649fcf5ef2aSThomas Huth break; 4650fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4651fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4652fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4653fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4654fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4655fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4656fcf5ef2aSThomas Huth break; 4657fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4658fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4659fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4660fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4661fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4662fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4663fcf5ef2aSThomas Huth break; 4664fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4665fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4666fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4667fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4668fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4669fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4670fcf5ef2aSThomas Huth break; 4671fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4672fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4673fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4674fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4675fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4676fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4677fcf5ef2aSThomas Huth break; 4678fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4679fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4680fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4681fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4682fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4683fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4684fcf5ef2aSThomas Huth break; 4685fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4686fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4687fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4688fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4689fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4690fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4691fcf5ef2aSThomas Huth break; 4692fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4693fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4694fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4695fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4696fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4697fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4698fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4699fcf5ef2aSThomas Huth break; 4700fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4701fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4702fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4703fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4704fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4705fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4706fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4707fcf5ef2aSThomas Huth break; 4708fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4709fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4710fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4711fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4712fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4713fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4714fcf5ef2aSThomas Huth break; 4715fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4716fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4717fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4718fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4719fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4720fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4721fcf5ef2aSThomas Huth break; 4722fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4723fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4724fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4725fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4726fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4727fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4728fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4729fcf5ef2aSThomas Huth break; 4730fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4731fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4732fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4733fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4734fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4735fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4736fcf5ef2aSThomas Huth break; 4737fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4738fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4739fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4740fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4741fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4742fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4743fcf5ef2aSThomas Huth break; 4744fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4745fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4746fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4747fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4748fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4749fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4750fcf5ef2aSThomas Huth break; 4751fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4752fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4753fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4754fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4755fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4756fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4757fcf5ef2aSThomas Huth break; 4758fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4759fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4760fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4761fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4762fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4763fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4764fcf5ef2aSThomas Huth break; 4765fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4766fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4767fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4768fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4769fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4770fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4771fcf5ef2aSThomas Huth break; 4772fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4773fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4774fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4775fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4776fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4777fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4778fcf5ef2aSThomas Huth break; 4779fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4780fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4781fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4782fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4783fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4784fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4785fcf5ef2aSThomas Huth break; 4786fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4787fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4788fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4789fcf5ef2aSThomas Huth break; 4790fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4791fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4792fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4793fcf5ef2aSThomas Huth break; 4794fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4795fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4796fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4797fcf5ef2aSThomas Huth break; 4798fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4799fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4800fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4801fcf5ef2aSThomas Huth break; 4802fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4803fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4804fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4805fcf5ef2aSThomas Huth break; 4806fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4807fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4808fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4809fcf5ef2aSThomas Huth break; 4810fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4811fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4812fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4813fcf5ef2aSThomas Huth break; 4814fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4815fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4816fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4817fcf5ef2aSThomas Huth break; 4818fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4819fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4820fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4821fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4822fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4823fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4824fcf5ef2aSThomas Huth break; 4825fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4826fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4827fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4828fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4829fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4830fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4831fcf5ef2aSThomas Huth break; 4832fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4834fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4835fcf5ef2aSThomas Huth break; 4836fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4837fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4838fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4839fcf5ef2aSThomas Huth break; 4840fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4841fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4842fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4843fcf5ef2aSThomas Huth break; 4844fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4845fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4846fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4847fcf5ef2aSThomas Huth break; 4848fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4849fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4850fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4851fcf5ef2aSThomas Huth break; 4852fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4853fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4854fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4858fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4859fcf5ef2aSThomas Huth break; 4860fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4861fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4862fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4863fcf5ef2aSThomas Huth break; 4864fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4865fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4866fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4867fcf5ef2aSThomas Huth break; 4868fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4869fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4870fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4871fcf5ef2aSThomas Huth break; 4872fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4873fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4874fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4875fcf5ef2aSThomas Huth break; 4876fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4877fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4878fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4879fcf5ef2aSThomas Huth break; 4880fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4881fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4882fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4883fcf5ef2aSThomas Huth break; 4884fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4885fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4886fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4887fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4888fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4889fcf5ef2aSThomas Huth break; 4890fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4891fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4892fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4893fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4894fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4895fcf5ef2aSThomas Huth break; 4896fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4897fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4898fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4899fcf5ef2aSThomas Huth break; 4900fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4901fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4902fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4903fcf5ef2aSThomas Huth break; 4904fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4905fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4906fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4909fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4910fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4914fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4915fcf5ef2aSThomas Huth break; 4916fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4917fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4918fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4919fcf5ef2aSThomas Huth break; 4920fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4921fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4922fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4923fcf5ef2aSThomas Huth break; 4924fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4925fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4926fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4929fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4930fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4931fcf5ef2aSThomas Huth break; 4932fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4933fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4934fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4937fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4938fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4939fcf5ef2aSThomas Huth break; 4940fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4941fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4942fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4945fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4946fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4947fcf5ef2aSThomas Huth break; 4948fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4949fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4950fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4954fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4957fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4958fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4959fcf5ef2aSThomas Huth break; 4960fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4961fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4962fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4963fcf5ef2aSThomas Huth break; 4964fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4965fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4966fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 4967fcf5ef2aSThomas Huth break; 4968fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 4969fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4970fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4971fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4972fcf5ef2aSThomas Huth break; 4973fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 4974fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4975fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4976fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4977fcf5ef2aSThomas Huth break; 4978fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 4979fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4980fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 4981fcf5ef2aSThomas Huth break; 4982fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 4983fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4984fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 4985fcf5ef2aSThomas Huth break; 4986fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 4987fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4988fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4989fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4990fcf5ef2aSThomas Huth break; 4991fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 4992fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4993fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4994fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 4999fcf5ef2aSThomas Huth break; 5000fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5001fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5002fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5005fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5006fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5009fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5010fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5013fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5014fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5015fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5016fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5019fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5020fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5021fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5022fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5025fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5026fcf5ef2aSThomas Huth // XXX 5027fcf5ef2aSThomas Huth goto illegal_insn; 5028fcf5ef2aSThomas Huth default: 5029fcf5ef2aSThomas Huth goto illegal_insn; 5030fcf5ef2aSThomas Huth } 5031fcf5ef2aSThomas Huth #else 5032fcf5ef2aSThomas Huth goto ncp_insn; 5033fcf5ef2aSThomas Huth #endif 5034fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5035fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5036fcf5ef2aSThomas Huth goto illegal_insn; 5037fcf5ef2aSThomas Huth #else 5038fcf5ef2aSThomas Huth goto ncp_insn; 5039fcf5ef2aSThomas Huth #endif 5040fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5041fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5042fcf5ef2aSThomas Huth save_state(dc); 5043fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 504452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5045fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5046fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5047fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5048fcf5ef2aSThomas Huth } else { /* register */ 5049fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5050fcf5ef2aSThomas Huth if (rs2) { 5051fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5052fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5053fcf5ef2aSThomas Huth } else { 5054fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5055fcf5ef2aSThomas Huth } 5056fcf5ef2aSThomas Huth } 5057fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5058fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5059fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5060fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5061fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5062fcf5ef2aSThomas Huth goto jmp_insn; 5063fcf5ef2aSThomas Huth #endif 5064fcf5ef2aSThomas Huth } else { 5065fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 506652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5067fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5068fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5069fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5070fcf5ef2aSThomas Huth } else { /* register */ 5071fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5072fcf5ef2aSThomas Huth if (rs2) { 5073fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5074fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5075fcf5ef2aSThomas Huth } else { 5076fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5077fcf5ef2aSThomas Huth } 5078fcf5ef2aSThomas Huth } 5079fcf5ef2aSThomas Huth switch (xop) { 5080fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5081fcf5ef2aSThomas Huth { 5082fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5083fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5084fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5085fcf5ef2aSThomas Huth 5086fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5087fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5088fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5089fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5090fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5091fcf5ef2aSThomas Huth } 5092fcf5ef2aSThomas Huth goto jmp_insn; 5093fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5094fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5095fcf5ef2aSThomas Huth { 5096fcf5ef2aSThomas Huth if (!supervisor(dc)) 5097fcf5ef2aSThomas Huth goto priv_insn; 5098fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5099fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5100fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5101fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5102fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5103fcf5ef2aSThomas Huth } 5104fcf5ef2aSThomas Huth goto jmp_insn; 5105fcf5ef2aSThomas Huth #endif 5106fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5107fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5108fcf5ef2aSThomas Huth goto unimp_flush; 5109fcf5ef2aSThomas Huth /* nop */ 5110fcf5ef2aSThomas Huth break; 5111fcf5ef2aSThomas Huth case 0x3c: /* save */ 5112fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5113fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5114fcf5ef2aSThomas Huth break; 5115fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5116fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5117fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5118fcf5ef2aSThomas Huth break; 5119fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5120fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5121fcf5ef2aSThomas Huth { 5122fcf5ef2aSThomas Huth switch (rd) { 5123fcf5ef2aSThomas Huth case 0: 5124fcf5ef2aSThomas Huth if (!supervisor(dc)) 5125fcf5ef2aSThomas Huth goto priv_insn; 5126fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5127fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 512846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 512946bb0137SMark Cave-Ayland gen_io_start(); 513046bb0137SMark Cave-Ayland } 5131fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 5132fcf5ef2aSThomas Huth goto jmp_insn; 5133fcf5ef2aSThomas Huth case 1: 5134fcf5ef2aSThomas Huth if (!supervisor(dc)) 5135fcf5ef2aSThomas Huth goto priv_insn; 5136fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5137fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 513846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 513946bb0137SMark Cave-Ayland gen_io_start(); 514046bb0137SMark Cave-Ayland } 5141fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 5142fcf5ef2aSThomas Huth goto jmp_insn; 5143fcf5ef2aSThomas Huth default: 5144fcf5ef2aSThomas Huth goto illegal_insn; 5145fcf5ef2aSThomas Huth } 5146fcf5ef2aSThomas Huth } 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth #endif 5149fcf5ef2aSThomas Huth default: 5150fcf5ef2aSThomas Huth goto illegal_insn; 5151fcf5ef2aSThomas Huth } 5152fcf5ef2aSThomas Huth } 5153fcf5ef2aSThomas Huth break; 5154fcf5ef2aSThomas Huth } 5155fcf5ef2aSThomas Huth break; 5156fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5157fcf5ef2aSThomas Huth { 5158fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5159fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5160fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 516152123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5162fcf5ef2aSThomas Huth 5163fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5164fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5165fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5166fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5167fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5168fcf5ef2aSThomas Huth if (simm != 0) { 5169fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5170fcf5ef2aSThomas Huth } 5171fcf5ef2aSThomas Huth } else { /* register */ 5172fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5173fcf5ef2aSThomas Huth if (rs2 != 0) { 5174fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5175fcf5ef2aSThomas Huth } 5176fcf5ef2aSThomas Huth } 5177fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5178fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5179fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5180fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5181fcf5ef2aSThomas Huth 5182fcf5ef2aSThomas Huth switch (xop) { 5183fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5184fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 518508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5186316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5187fcf5ef2aSThomas Huth break; 5188fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5189fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 519008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 519108149118SRichard Henderson dc->mem_idx, MO_UB); 5192fcf5ef2aSThomas Huth break; 5193fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5194fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 519508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5196316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5199fcf5ef2aSThomas Huth if (rd & 1) 5200fcf5ef2aSThomas Huth goto illegal_insn; 5201fcf5ef2aSThomas Huth else { 5202fcf5ef2aSThomas Huth TCGv_i64 t64; 5203fcf5ef2aSThomas Huth 5204fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5205fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 520608149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5207316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5208fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5209fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5210fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5211fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5212fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5213fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5214fcf5ef2aSThomas Huth } 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5217fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 521808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5219fcf5ef2aSThomas Huth break; 5220fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5221fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 522208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5223316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5224fcf5ef2aSThomas Huth break; 5225fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5226fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5227fcf5ef2aSThomas Huth break; 5228fcf5ef2aSThomas Huth case 0x0f: 5229fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5230fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5231fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5232fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5233fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5234fcf5ef2aSThomas Huth break; 5235fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5236fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5237fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5240fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5241fcf5ef2aSThomas Huth break; 5242fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5243fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5244fcf5ef2aSThomas Huth break; 5245fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5246fcf5ef2aSThomas Huth if (rd & 1) { 5247fcf5ef2aSThomas Huth goto illegal_insn; 5248fcf5ef2aSThomas Huth } 5249fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5250fcf5ef2aSThomas Huth goto skip_move; 5251fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5252fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5253fcf5ef2aSThomas Huth break; 5254fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5255fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5256fcf5ef2aSThomas Huth break; 5257fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5258fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5259fcf5ef2aSThomas Huth break; 5260fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5261fcf5ef2aSThomas Huth atomically */ 5262fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5263fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5264fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5265fcf5ef2aSThomas Huth break; 5266fcf5ef2aSThomas Huth 5267fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5268fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5269fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5270fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5271fcf5ef2aSThomas Huth goto ncp_insn; 5272fcf5ef2aSThomas Huth #endif 5273fcf5ef2aSThomas Huth #endif 5274fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5275fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5276fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 527708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5278316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5279fcf5ef2aSThomas Huth break; 5280fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5281fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 528208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5283316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5284fcf5ef2aSThomas Huth break; 5285fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5286fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5287fcf5ef2aSThomas Huth break; 5288fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5289fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5290fcf5ef2aSThomas Huth break; 5291fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5292fcf5ef2aSThomas Huth goto skip_move; 5293fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5294fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5295fcf5ef2aSThomas Huth goto jmp_insn; 5296fcf5ef2aSThomas Huth } 5297fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5298fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5299fcf5ef2aSThomas Huth goto skip_move; 5300fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5301fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5302fcf5ef2aSThomas Huth goto jmp_insn; 5303fcf5ef2aSThomas Huth } 5304fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5305fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5306fcf5ef2aSThomas Huth goto skip_move; 5307fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5308fcf5ef2aSThomas Huth goto skip_move; 5309fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5310fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5311fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5312fcf5ef2aSThomas Huth goto jmp_insn; 5313fcf5ef2aSThomas Huth } 5314fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5315fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5316fcf5ef2aSThomas Huth goto skip_move; 5317fcf5ef2aSThomas Huth #endif 5318fcf5ef2aSThomas Huth default: 5319fcf5ef2aSThomas Huth goto illegal_insn; 5320fcf5ef2aSThomas Huth } 5321fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5322fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5323fcf5ef2aSThomas Huth skip_move: ; 5324fcf5ef2aSThomas Huth #endif 5325fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5326fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5327fcf5ef2aSThomas Huth goto jmp_insn; 5328fcf5ef2aSThomas Huth } 5329fcf5ef2aSThomas Huth switch (xop) { 5330fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5331fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5332fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5333fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5334316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5335fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5336fcf5ef2aSThomas Huth break; 5337fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5338fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5339fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5340fcf5ef2aSThomas Huth if (rd == 1) { 5341fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5342fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5343316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5344fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth } 5347fcf5ef2aSThomas Huth #endif 534836ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5349fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5350316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5351fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5352fcf5ef2aSThomas Huth break; 5353fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5354fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5355fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5356fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5357fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5358fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5359fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5360fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5361fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5362fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5363fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5364fcf5ef2aSThomas Huth break; 5365fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5366fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5367fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5368fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5369fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5370fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5371fcf5ef2aSThomas Huth break; 5372fcf5ef2aSThomas Huth default: 5373fcf5ef2aSThomas Huth goto illegal_insn; 5374fcf5ef2aSThomas Huth } 5375fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5376fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5377fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5378fcf5ef2aSThomas Huth 5379fcf5ef2aSThomas Huth switch (xop) { 5380fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5381fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5383316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5384fcf5ef2aSThomas Huth break; 5385fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5386fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5388fcf5ef2aSThomas Huth break; 5389fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5390fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 539108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5392316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5395fcf5ef2aSThomas Huth if (rd & 1) 5396fcf5ef2aSThomas Huth goto illegal_insn; 5397fcf5ef2aSThomas Huth else { 5398fcf5ef2aSThomas Huth TCGv_i64 t64; 5399fcf5ef2aSThomas Huth TCGv lo; 5400fcf5ef2aSThomas Huth 5401fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5402fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5403fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5404fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 540508149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5406316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5407fcf5ef2aSThomas Huth } 5408fcf5ef2aSThomas Huth break; 5409fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5410fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5411fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5412fcf5ef2aSThomas Huth break; 5413fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5414fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5415fcf5ef2aSThomas Huth break; 5416fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5417fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5418fcf5ef2aSThomas Huth break; 5419fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5420fcf5ef2aSThomas Huth if (rd & 1) { 5421fcf5ef2aSThomas Huth goto illegal_insn; 5422fcf5ef2aSThomas Huth } 5423fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5424fcf5ef2aSThomas Huth break; 5425fcf5ef2aSThomas Huth #endif 5426fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5427fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5428fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 542908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5430316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5431fcf5ef2aSThomas Huth break; 5432fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5433fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5434fcf5ef2aSThomas Huth break; 5435fcf5ef2aSThomas Huth #endif 5436fcf5ef2aSThomas Huth default: 5437fcf5ef2aSThomas Huth goto illegal_insn; 5438fcf5ef2aSThomas Huth } 5439fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5440fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5441fcf5ef2aSThomas Huth goto jmp_insn; 5442fcf5ef2aSThomas Huth } 5443fcf5ef2aSThomas Huth switch (xop) { 5444fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5445fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5446fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5447fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5448316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5449fcf5ef2aSThomas Huth break; 5450fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5451fcf5ef2aSThomas Huth { 5452fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5453fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5454fcf5ef2aSThomas Huth if (rd == 1) { 545508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5456316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5457fcf5ef2aSThomas Huth break; 5458fcf5ef2aSThomas Huth } 5459fcf5ef2aSThomas Huth #endif 546008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5461316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5462fcf5ef2aSThomas Huth } 5463fcf5ef2aSThomas Huth break; 5464fcf5ef2aSThomas Huth case 0x26: 5465fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5466fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5467fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5468fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5469fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5470fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5471fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5472fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5473fcf5ef2aSThomas Huth before performing the first write. */ 5474fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5475fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5476fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5477fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5478fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5479fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5480fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5481fcf5ef2aSThomas Huth break; 5482fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5483fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5484fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5485fcf5ef2aSThomas Huth goto illegal_insn; 5486fcf5ef2aSThomas Huth #else 5487fcf5ef2aSThomas Huth if (!supervisor(dc)) 5488fcf5ef2aSThomas Huth goto priv_insn; 5489fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5490fcf5ef2aSThomas Huth goto jmp_insn; 5491fcf5ef2aSThomas Huth } 5492fcf5ef2aSThomas Huth goto nfq_insn; 5493fcf5ef2aSThomas Huth #endif 5494fcf5ef2aSThomas Huth #endif 5495fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5496fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5497fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5498fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5499fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5500fcf5ef2aSThomas Huth break; 5501fcf5ef2aSThomas Huth default: 5502fcf5ef2aSThomas Huth goto illegal_insn; 5503fcf5ef2aSThomas Huth } 5504fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5505fcf5ef2aSThomas Huth switch (xop) { 5506fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5507fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5508fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5509fcf5ef2aSThomas Huth goto jmp_insn; 5510fcf5ef2aSThomas Huth } 5511fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5512fcf5ef2aSThomas Huth break; 5513fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5514fcf5ef2aSThomas Huth { 5515fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5516fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5517fcf5ef2aSThomas Huth goto jmp_insn; 5518fcf5ef2aSThomas Huth } 5519fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5520fcf5ef2aSThomas Huth } 5521fcf5ef2aSThomas Huth break; 5522fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5523fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5524fcf5ef2aSThomas Huth goto jmp_insn; 5525fcf5ef2aSThomas Huth } 5526fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5527fcf5ef2aSThomas Huth break; 5528fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5529fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5530fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5531fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5532fcf5ef2aSThomas Huth break; 5533fcf5ef2aSThomas Huth #else 5534fcf5ef2aSThomas Huth case 0x34: /* stc */ 5535fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5536fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5537fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5538fcf5ef2aSThomas Huth goto ncp_insn; 5539fcf5ef2aSThomas Huth #endif 5540fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5541fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5542fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5543fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5544fcf5ef2aSThomas Huth #endif 5545fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5546fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5547fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5548fcf5ef2aSThomas Huth break; 5549fcf5ef2aSThomas Huth #endif 5550fcf5ef2aSThomas Huth default: 5551fcf5ef2aSThomas Huth goto illegal_insn; 5552fcf5ef2aSThomas Huth } 5553fcf5ef2aSThomas Huth } else { 5554fcf5ef2aSThomas Huth goto illegal_insn; 5555fcf5ef2aSThomas Huth } 5556fcf5ef2aSThomas Huth } 5557fcf5ef2aSThomas Huth break; 5558fcf5ef2aSThomas Huth } 5559fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5560fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5561fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5562fcf5ef2aSThomas Huth gen_op_next_insn(); 5563fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5564fcf5ef2aSThomas Huth /* we can do a static jump */ 5565fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5566af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 5567fcf5ef2aSThomas Huth } else { 5568fcf5ef2aSThomas Huth dc->pc = dc->npc; 5569fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5570fcf5ef2aSThomas Huth } 5571fcf5ef2aSThomas Huth jmp_insn: 5572a6ca81cbSRichard Henderson return; 5573fcf5ef2aSThomas Huth illegal_insn: 5574fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5575a6ca81cbSRichard Henderson return; 5576fcf5ef2aSThomas Huth unimp_flush: 5577fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5578a6ca81cbSRichard Henderson return; 5579fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5580fcf5ef2aSThomas Huth priv_insn: 5581fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5582a6ca81cbSRichard Henderson return; 5583fcf5ef2aSThomas Huth #endif 5584fcf5ef2aSThomas Huth nfpu_insn: 5585fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5586a6ca81cbSRichard Henderson return; 5587fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5588fcf5ef2aSThomas Huth nfq_insn: 5589fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5590a6ca81cbSRichard Henderson return; 5591fcf5ef2aSThomas Huth #endif 5592fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5593fcf5ef2aSThomas Huth ncp_insn: 5594fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5595a6ca81cbSRichard Henderson return; 5596fcf5ef2aSThomas Huth #endif 5597fcf5ef2aSThomas Huth } 5598fcf5ef2aSThomas Huth 55996e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5600fcf5ef2aSThomas Huth { 56016e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56029c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 56036e61bc94SEmilio G. Cota int bound; 5604af00be49SEmilio G. Cota 5605af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 56066e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5607fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 56086e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5609576e1c4cSIgor Mammedov dc->def = &env->def; 56106e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 56116e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5612c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56136e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5614c9b459aaSArtyom Tarasenko #endif 5615fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5616fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 56176e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5618c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56196e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5620c9b459aaSArtyom Tarasenko #endif 5621fcf5ef2aSThomas Huth #endif 56226e61bc94SEmilio G. Cota /* 56236e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 56246e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 56256e61bc94SEmilio G. Cota */ 56266e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 56276e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5628af00be49SEmilio G. Cota } 5629fcf5ef2aSThomas Huth 56306e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 56316e61bc94SEmilio G. Cota { 56326e61bc94SEmilio G. Cota } 56336e61bc94SEmilio G. Cota 56346e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 56356e61bc94SEmilio G. Cota { 56366e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56376e61bc94SEmilio G. Cota 5638fcf5ef2aSThomas Huth if (dc->npc & JUMP_PC) { 5639fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5640fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5641fcf5ef2aSThomas Huth } else { 5642fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5643fcf5ef2aSThomas Huth } 56446e61bc94SEmilio G. Cota } 5645fcf5ef2aSThomas Huth 56466e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 56476e61bc94SEmilio G. Cota { 56486e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56496e61bc94SEmilio G. Cota CPUSPARCState *env = cs->env_ptr; 56506e61bc94SEmilio G. Cota unsigned int insn; 5651fcf5ef2aSThomas Huth 56524e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5653af00be49SEmilio G. Cota dc->base.pc_next += 4; 5654fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5655fcf5ef2aSThomas Huth 5656af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56576e61bc94SEmilio G. Cota return; 5658c5e6ccdfSEmilio G. Cota } 5659af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56606e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5661af00be49SEmilio G. Cota } 56626e61bc94SEmilio G. Cota } 5663fcf5ef2aSThomas Huth 56646e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56656e61bc94SEmilio G. Cota { 56666e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56676e61bc94SEmilio G. Cota 566846bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 566946bb0137SMark Cave-Ayland case DISAS_NEXT: 567046bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5671fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5672fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5673fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5674fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5675fcf5ef2aSThomas Huth } else { 5676fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5677fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5678fcf5ef2aSThomas Huth } 5679fcf5ef2aSThomas Huth save_npc(dc); 568007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5681fcf5ef2aSThomas Huth } 568246bb0137SMark Cave-Ayland break; 568346bb0137SMark Cave-Ayland 568446bb0137SMark Cave-Ayland case DISAS_NORETURN: 568546bb0137SMark Cave-Ayland break; 568646bb0137SMark Cave-Ayland 568746bb0137SMark Cave-Ayland case DISAS_EXIT: 568846bb0137SMark Cave-Ayland /* Exit TB */ 568946bb0137SMark Cave-Ayland save_state(dc); 569046bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 569146bb0137SMark Cave-Ayland break; 569246bb0137SMark Cave-Ayland 569346bb0137SMark Cave-Ayland default: 569446bb0137SMark Cave-Ayland g_assert_not_reached(); 5695fcf5ef2aSThomas Huth } 5696fcf5ef2aSThomas Huth } 56976e61bc94SEmilio G. Cota 56988eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56998eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 57006e61bc94SEmilio G. Cota { 57018eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 57028eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 57036e61bc94SEmilio G. Cota } 57046e61bc94SEmilio G. Cota 57056e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 57066e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 57076e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 57086e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 57096e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 57106e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 57116e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 57126e61bc94SEmilio G. Cota }; 57136e61bc94SEmilio G. Cota 5714597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5715306c8721SRichard Henderson target_ulong pc, void *host_pc) 57166e61bc94SEmilio G. Cota { 57176e61bc94SEmilio G. Cota DisasContext dc = {}; 57186e61bc94SEmilio G. Cota 5719306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5720fcf5ef2aSThomas Huth } 5721fcf5ef2aSThomas Huth 572255c3ceefSRichard Henderson void sparc_tcg_init(void) 5723fcf5ef2aSThomas Huth { 5724fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5725fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5726fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5727fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5728fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5729fcf5ef2aSThomas Huth }; 5730fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5731fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5732fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5733fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5734fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5735fcf5ef2aSThomas Huth }; 5736fcf5ef2aSThomas Huth 5737fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5738fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5739fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5740fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5741fcf5ef2aSThomas Huth #else 5742fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5743fcf5ef2aSThomas Huth #endif 5744fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5745fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5746fcf5ef2aSThomas Huth }; 5747fcf5ef2aSThomas Huth 5748fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5749fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5750fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5751fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5752fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5753fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5754fcf5ef2aSThomas Huth "hstick_cmpr" }, 5755fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5756fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5757fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5758fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5759fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5760fcf5ef2aSThomas Huth #endif 5761fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5762fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5763fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5764fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5765fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5766fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5767fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5768fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5769fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5770fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5771fcf5ef2aSThomas Huth #endif 5772fcf5ef2aSThomas Huth }; 5773fcf5ef2aSThomas Huth 5774fcf5ef2aSThomas Huth unsigned int i; 5775fcf5ef2aSThomas Huth 5776fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 5777fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5778fcf5ef2aSThomas Huth "regwptr"); 5779fcf5ef2aSThomas Huth 5780fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5781fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 5782fcf5ef2aSThomas Huth } 5783fcf5ef2aSThomas Huth 5784fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5785fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 5786fcf5ef2aSThomas Huth } 5787fcf5ef2aSThomas Huth 5788f764718dSRichard Henderson cpu_regs[0] = NULL; 5789fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5790fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 5791fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5792fcf5ef2aSThomas Huth gregnames[i]); 5793fcf5ef2aSThomas Huth } 5794fcf5ef2aSThomas Huth 5795fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5796fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5797fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5798fcf5ef2aSThomas Huth gregnames[i]); 5799fcf5ef2aSThomas Huth } 5800fcf5ef2aSThomas Huth 5801fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5802fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 5803fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5804fcf5ef2aSThomas Huth fregnames[i]); 5805fcf5ef2aSThomas Huth } 5806fcf5ef2aSThomas Huth } 5807fcf5ef2aSThomas Huth 5808f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5809f36aaa53SRichard Henderson const TranslationBlock *tb, 5810f36aaa53SRichard Henderson const uint64_t *data) 5811fcf5ef2aSThomas Huth { 5812f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5813f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5814fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5815fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5816fcf5ef2aSThomas Huth 5817fcf5ef2aSThomas Huth env->pc = pc; 5818fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5819fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5820fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5821fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5822fcf5ef2aSThomas Huth if (env->cond) { 5823fcf5ef2aSThomas Huth env->npc = npc & ~3; 5824fcf5ef2aSThomas Huth } else { 5825fcf5ef2aSThomas Huth env->npc = pc + 4; 5826fcf5ef2aSThomas Huth } 5827fcf5ef2aSThomas Huth } else { 5828fcf5ef2aSThomas Huth env->npc = npc; 5829fcf5ef2aSThomas Huth } 5830fcf5ef2aSThomas Huth } 5831