1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 45e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 46af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 4825524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 4925524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 504ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 510faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 52af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 539422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 54bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 554ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 560faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 62668bb9b7SRichard Henderson # define MAXTL_MASK 0 63af25071cSRichard Henderson #endif 64af25071cSRichard Henderson 65633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 66633c4283SRichard Henderson #define DYNAMIC_PC 1 67633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 68633c4283SRichard Henderson #define JUMP_PC 2 69633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 70633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 71fcf5ef2aSThomas Huth 7246bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7346bb0137SMark Cave-Ayland 74fcf5ef2aSThomas Huth /* global register indexes */ 75fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 76fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 77fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 78fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 79fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 80fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 81fcf5ef2aSThomas Huth static TCGv cpu_y; 82fcf5ef2aSThomas Huth static TCGv cpu_tbr; 83fcf5ef2aSThomas Huth static TCGv cpu_cond; 84fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 85fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 86fcf5ef2aSThomas Huth static TCGv cpu_gsr; 87fcf5ef2aSThomas Huth #else 88af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 89af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 90fcf5ef2aSThomas Huth #endif 91fcf5ef2aSThomas Huth /* Floating point registers */ 92fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 93fcf5ef2aSThomas Huth 94af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 95af25071cSRichard Henderson #ifdef TARGET_SPARC64 96cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 97af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 98af25071cSRichard Henderson #else 99cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 100af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 101af25071cSRichard Henderson #endif 102af25071cSRichard Henderson 103186e7890SRichard Henderson typedef struct DisasDelayException { 104186e7890SRichard Henderson struct DisasDelayException *next; 105186e7890SRichard Henderson TCGLabel *lab; 106186e7890SRichard Henderson TCGv_i32 excp; 107186e7890SRichard Henderson /* Saved state at parent insn. */ 108186e7890SRichard Henderson target_ulong pc; 109186e7890SRichard Henderson target_ulong npc; 110186e7890SRichard Henderson } DisasDelayException; 111186e7890SRichard Henderson 112fcf5ef2aSThomas Huth typedef struct DisasContext { 113af00be49SEmilio G. Cota DisasContextBase base; 114fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 115fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 116fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 117fcf5ef2aSThomas Huth int mem_idx; 118c9b459aaSArtyom Tarasenko bool fpu_enabled; 119c9b459aaSArtyom Tarasenko bool address_mask_32bit; 120c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 121c9b459aaSArtyom Tarasenko bool supervisor; 122c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 123c9b459aaSArtyom Tarasenko bool hypervisor; 124c9b459aaSArtyom Tarasenko #endif 125c9b459aaSArtyom Tarasenko #endif 126c9b459aaSArtyom Tarasenko 127fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 128fcf5ef2aSThomas Huth sparc_def_t *def; 129fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 130fcf5ef2aSThomas Huth int fprs_dirty; 131fcf5ef2aSThomas Huth int asi; 132fcf5ef2aSThomas Huth #endif 133186e7890SRichard Henderson DisasDelayException *delay_excp_list; 134fcf5ef2aSThomas Huth } DisasContext; 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth typedef struct { 137fcf5ef2aSThomas Huth TCGCond cond; 138fcf5ef2aSThomas Huth bool is_bool; 139fcf5ef2aSThomas Huth TCGv c1, c2; 140fcf5ef2aSThomas Huth } DisasCompare; 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth // This function uses non-native bit order 143fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 144fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 145fcf5ef2aSThomas Huth 146fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 147fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 148fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 151fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 154fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 155fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 156fcf5ef2aSThomas Huth #else 157fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 158fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 159fcf5ef2aSThomas Huth #endif 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 162fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 165fcf5ef2aSThomas Huth { 166fcf5ef2aSThomas Huth len = 32 - len; 167fcf5ef2aSThomas Huth return (x << len) >> len; 168fcf5ef2aSThomas Huth } 169fcf5ef2aSThomas Huth 170fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 171fcf5ef2aSThomas Huth 1720c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 173fcf5ef2aSThomas Huth { 174fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 175fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 176fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 177fcf5ef2aSThomas Huth we can avoid setting it again. */ 178fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 179fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 180fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth #endif 183fcf5ef2aSThomas Huth } 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth /* floating point registers moves */ 186fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 187fcf5ef2aSThomas Huth { 18836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 189dc41aa7dSRichard Henderson if (src & 1) { 190dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 191dc41aa7dSRichard Henderson } else { 192dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 193fcf5ef2aSThomas Huth } 194dc41aa7dSRichard Henderson return ret; 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 198fcf5ef2aSThomas Huth { 1998e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2008e7bbc75SRichard Henderson 2018e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 202fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 203fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 204fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 205fcf5ef2aSThomas Huth } 206fcf5ef2aSThomas Huth 207fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 208fcf5ef2aSThomas Huth { 20936ab4623SRichard Henderson return tcg_temp_new_i32(); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 213fcf5ef2aSThomas Huth { 214fcf5ef2aSThomas Huth src = DFPREG(src); 215fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 219fcf5ef2aSThomas Huth { 220fcf5ef2aSThomas Huth dst = DFPREG(dst); 221fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 222fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 226fcf5ef2aSThomas Huth { 227fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 231fcf5ef2aSThomas Huth { 232ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 234ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 239fcf5ef2aSThomas Huth { 240ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 242ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 247fcf5ef2aSThomas Huth { 248ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 249fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 250ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 251fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 255fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 256fcf5ef2aSThomas Huth { 257fcf5ef2aSThomas Huth dst = QFPREG(dst); 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 260fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 261fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth 264fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 265fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 266fcf5ef2aSThomas Huth { 267fcf5ef2aSThomas Huth src = QFPREG(src); 268fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 269fcf5ef2aSThomas Huth } 270fcf5ef2aSThomas Huth 271fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 272fcf5ef2aSThomas Huth { 273fcf5ef2aSThomas Huth src = QFPREG(src); 274fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 275fcf5ef2aSThomas Huth } 276fcf5ef2aSThomas Huth 277fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 278fcf5ef2aSThomas Huth { 279fcf5ef2aSThomas Huth rd = QFPREG(rd); 280fcf5ef2aSThomas Huth rs = QFPREG(rs); 281fcf5ef2aSThomas Huth 282fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 283fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 284fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 285fcf5ef2aSThomas Huth } 286fcf5ef2aSThomas Huth #endif 287fcf5ef2aSThomas Huth 288fcf5ef2aSThomas Huth /* moves */ 289fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 290fcf5ef2aSThomas Huth #define supervisor(dc) 0 291fcf5ef2aSThomas Huth #define hypervisor(dc) 0 292fcf5ef2aSThomas Huth #else 293fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 294c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 295c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 296fcf5ef2aSThomas Huth #else 297c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 298668bb9b7SRichard Henderson #define hypervisor(dc) 0 299fcf5ef2aSThomas Huth #endif 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth 302b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 303b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 304b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 305b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 306b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 307b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 308fcf5ef2aSThomas Huth #else 309b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 310fcf5ef2aSThomas Huth #endif 311fcf5ef2aSThomas Huth 3120c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 313fcf5ef2aSThomas Huth { 314b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 315fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 316b1bc09eaSRichard Henderson } 317fcf5ef2aSThomas Huth } 318fcf5ef2aSThomas Huth 31923ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32023ada1b1SRichard Henderson { 32123ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32223ada1b1SRichard Henderson } 32323ada1b1SRichard Henderson 3240c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 325fcf5ef2aSThomas Huth { 326fcf5ef2aSThomas Huth if (reg > 0) { 327fcf5ef2aSThomas Huth assert(reg < 32); 328fcf5ef2aSThomas Huth return cpu_regs[reg]; 329fcf5ef2aSThomas Huth } else { 33052123f14SRichard Henderson TCGv t = tcg_temp_new(); 331fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 332fcf5ef2aSThomas Huth return t; 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth 3360c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 337fcf5ef2aSThomas Huth { 338fcf5ef2aSThomas Huth if (reg > 0) { 339fcf5ef2aSThomas Huth assert(reg < 32); 340fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3440c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 345fcf5ef2aSThomas Huth { 346fcf5ef2aSThomas Huth if (reg > 0) { 347fcf5ef2aSThomas Huth assert(reg < 32); 348fcf5ef2aSThomas Huth return cpu_regs[reg]; 349fcf5ef2aSThomas Huth } else { 35052123f14SRichard Henderson return tcg_temp_new(); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 3545645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 355fcf5ef2aSThomas Huth { 3565645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3575645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 358fcf5ef2aSThomas Huth } 359fcf5ef2aSThomas Huth 3605645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 361fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 364fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 365fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 366fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36807ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 369fcf5ef2aSThomas Huth } else { 370f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 371fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 373f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 374fcf5ef2aSThomas Huth } 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 377fcf5ef2aSThomas Huth // XXX suboptimal 3780c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 379fcf5ef2aSThomas Huth { 380fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3810b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 3840c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3870b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 388fcf5ef2aSThomas Huth } 389fcf5ef2aSThomas Huth 3900c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 391fcf5ef2aSThomas Huth { 392fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3930b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 394fcf5ef2aSThomas Huth } 395fcf5ef2aSThomas Huth 3960c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 397fcf5ef2aSThomas Huth { 398fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3990b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 400fcf5ef2aSThomas Huth } 401fcf5ef2aSThomas Huth 4020c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 403fcf5ef2aSThomas Huth { 404fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 405fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 406fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 407fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 411fcf5ef2aSThomas Huth { 412fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 415fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 416fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 417fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 418fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 419fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 420fcf5ef2aSThomas Huth #else 421fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 422fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 423fcf5ef2aSThomas Huth #endif 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 426fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth return carry_32; 429fcf5ef2aSThomas Huth } 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 432fcf5ef2aSThomas Huth { 433fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 434fcf5ef2aSThomas Huth 435fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 436fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 437fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 438fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 439fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 440fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 441fcf5ef2aSThomas Huth #else 442fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 443fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 444fcf5ef2aSThomas Huth #endif 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 447fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 448fcf5ef2aSThomas Huth 449fcf5ef2aSThomas Huth return carry_32; 450fcf5ef2aSThomas Huth } 451fcf5ef2aSThomas Huth 452420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 453420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 454fcf5ef2aSThomas Huth { 455fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 456fcf5ef2aSThomas Huth 457420a187dSRichard Henderson #ifdef TARGET_SPARC64 458420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 459420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 460420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 461fcf5ef2aSThomas Huth #else 462420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 463fcf5ef2aSThomas Huth #endif 464fcf5ef2aSThomas Huth 465fcf5ef2aSThomas Huth if (update_cc) { 466420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 467fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 468fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 469fcf5ef2aSThomas Huth } 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth 472420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 473420a187dSRichard Henderson { 474420a187dSRichard Henderson TCGv discard; 475420a187dSRichard Henderson 476420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 477420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 478420a187dSRichard Henderson return; 479420a187dSRichard Henderson } 480420a187dSRichard Henderson 481420a187dSRichard Henderson /* 482420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 483420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 484420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 485420a187dSRichard Henderson * generated the carry in the first place. 486420a187dSRichard Henderson */ 487420a187dSRichard Henderson discard = tcg_temp_new(); 488420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 489420a187dSRichard Henderson 490420a187dSRichard Henderson if (update_cc) { 491420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 492420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 493420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 494420a187dSRichard Henderson } 495420a187dSRichard Henderson } 496420a187dSRichard Henderson 497420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 498420a187dSRichard Henderson { 499420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 500420a187dSRichard Henderson } 501420a187dSRichard Henderson 502420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 503420a187dSRichard Henderson { 504420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 505420a187dSRichard Henderson } 506420a187dSRichard Henderson 507420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 508420a187dSRichard Henderson { 509420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 510420a187dSRichard Henderson } 511420a187dSRichard Henderson 512420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 513420a187dSRichard Henderson { 514420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 515420a187dSRichard Henderson } 516420a187dSRichard Henderson 517420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 518420a187dSRichard Henderson bool update_cc) 519420a187dSRichard Henderson { 520420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 521420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 522420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 523420a187dSRichard Henderson } 524420a187dSRichard Henderson 525420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 526420a187dSRichard Henderson { 527420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 528420a187dSRichard Henderson } 529420a187dSRichard Henderson 530420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 531420a187dSRichard Henderson { 532420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 533420a187dSRichard Henderson } 534420a187dSRichard Henderson 5350c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 536fcf5ef2aSThomas Huth { 537fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 539fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 540fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth 543dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 544dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 545fcf5ef2aSThomas Huth { 546fcf5ef2aSThomas Huth TCGv carry; 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 549fcf5ef2aSThomas Huth carry = tcg_temp_new(); 550fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 551fcf5ef2aSThomas Huth #else 552fcf5ef2aSThomas Huth carry = carry_32; 553fcf5ef2aSThomas Huth #endif 554fcf5ef2aSThomas Huth 555fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 556fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 557fcf5ef2aSThomas Huth 558fcf5ef2aSThomas Huth if (update_cc) { 559dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 560fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 561fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 562fcf5ef2aSThomas Huth } 563fcf5ef2aSThomas Huth } 564fcf5ef2aSThomas Huth 565dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 566dfebb950SRichard Henderson { 567dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 568dfebb950SRichard Henderson } 569dfebb950SRichard Henderson 570dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 571dfebb950SRichard Henderson { 572dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 573dfebb950SRichard Henderson } 574dfebb950SRichard Henderson 575dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 576dfebb950SRichard Henderson { 577dfebb950SRichard Henderson TCGv discard; 578dfebb950SRichard Henderson 579dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 580dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 581dfebb950SRichard Henderson return; 582dfebb950SRichard Henderson } 583dfebb950SRichard Henderson 584dfebb950SRichard Henderson /* 585dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 586dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 587dfebb950SRichard Henderson */ 588dfebb950SRichard Henderson discard = tcg_temp_new(); 589dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 590dfebb950SRichard Henderson 591dfebb950SRichard Henderson if (update_cc) { 592dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 593dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 594dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 595dfebb950SRichard Henderson } 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson 598dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 599dfebb950SRichard Henderson { 600dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 601dfebb950SRichard Henderson } 602dfebb950SRichard Henderson 603dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 604dfebb950SRichard Henderson { 605dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 606dfebb950SRichard Henderson } 607dfebb950SRichard Henderson 608dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 609dfebb950SRichard Henderson bool update_cc) 610dfebb950SRichard Henderson { 611dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 612dfebb950SRichard Henderson 613dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 614dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 615dfebb950SRichard Henderson } 616dfebb950SRichard Henderson 617dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 618dfebb950SRichard Henderson { 619dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 620dfebb950SRichard Henderson } 621dfebb950SRichard Henderson 622dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 623dfebb950SRichard Henderson { 624dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 625dfebb950SRichard Henderson } 626dfebb950SRichard Henderson 6270c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 628fcf5ef2aSThomas Huth { 629fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 630fcf5ef2aSThomas Huth 631fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 632fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 633fcf5ef2aSThomas Huth 634fcf5ef2aSThomas Huth /* old op: 635fcf5ef2aSThomas Huth if (!(env->y & 1)) 636fcf5ef2aSThomas Huth T1 = 0; 637fcf5ef2aSThomas Huth */ 63800ab7e61SRichard Henderson zero = tcg_constant_tl(0); 639fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 640fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 641fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 642fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 643fcf5ef2aSThomas Huth zero, cpu_cc_src2); 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth // b2 = T0 & 1; 646fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6470b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 64808d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 649fcf5ef2aSThomas Huth 650fcf5ef2aSThomas Huth // b1 = N ^ V; 651fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 652fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 653fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 654fcf5ef2aSThomas Huth 655fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 656fcf5ef2aSThomas Huth // src1 = T0; 657fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 658fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 659fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 660fcf5ef2aSThomas Huth 661fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth 6660c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 667fcf5ef2aSThomas Huth { 668fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 669fcf5ef2aSThomas Huth if (sign_ext) { 670fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 671fcf5ef2aSThomas Huth } else { 672fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 673fcf5ef2aSThomas Huth } 674fcf5ef2aSThomas Huth #else 675fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 676fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth if (sign_ext) { 679fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 680fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 681fcf5ef2aSThomas Huth } else { 682fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 683fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 684fcf5ef2aSThomas Huth } 685fcf5ef2aSThomas Huth 686fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 687fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 688fcf5ef2aSThomas Huth #endif 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 6910c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 692fcf5ef2aSThomas Huth { 693fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 694fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 695fcf5ef2aSThomas Huth } 696fcf5ef2aSThomas Huth 6970c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 698fcf5ef2aSThomas Huth { 699fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 700fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 701fcf5ef2aSThomas Huth } 702fcf5ef2aSThomas Huth 7034ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 7044ee85ea9SRichard Henderson { 7054ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 7064ee85ea9SRichard Henderson } 7074ee85ea9SRichard Henderson 7084ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 7094ee85ea9SRichard Henderson { 7104ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7114ee85ea9SRichard Henderson } 7124ee85ea9SRichard Henderson 713c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 714c2636853SRichard Henderson { 715c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 716c2636853SRichard Henderson } 717c2636853SRichard Henderson 718c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 719c2636853SRichard Henderson { 720c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 721c2636853SRichard Henderson } 722c2636853SRichard Henderson 723c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 724c2636853SRichard Henderson { 725c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 726c2636853SRichard Henderson } 727c2636853SRichard Henderson 728c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 729c2636853SRichard Henderson { 730c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 731c2636853SRichard Henderson } 732c2636853SRichard Henderson 733a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 734a9aba13dSRichard Henderson { 735a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 736a9aba13dSRichard Henderson } 737a9aba13dSRichard Henderson 738a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 739a9aba13dSRichard Henderson { 740a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 741a9aba13dSRichard Henderson } 742a9aba13dSRichard Henderson 7439c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7449c6ec5bcSRichard Henderson { 7459c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7469c6ec5bcSRichard Henderson } 7479c6ec5bcSRichard Henderson 748fcf5ef2aSThomas Huth // 1 7490c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 750fcf5ef2aSThomas Huth { 751fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 754fcf5ef2aSThomas Huth // Z 7550c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 756fcf5ef2aSThomas Huth { 757fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 758fcf5ef2aSThomas Huth } 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth // Z | (N ^ V) 7610c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 762fcf5ef2aSThomas Huth { 763fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 764fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 765fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 766fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 767fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 768fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 769fcf5ef2aSThomas Huth } 770fcf5ef2aSThomas Huth 771fcf5ef2aSThomas Huth // N ^ V 7720c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 773fcf5ef2aSThomas Huth { 774fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 775fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 776fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 777fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 778fcf5ef2aSThomas Huth } 779fcf5ef2aSThomas Huth 780fcf5ef2aSThomas Huth // C | Z 7810c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 782fcf5ef2aSThomas Huth { 783fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 784fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 785fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 786fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 787fcf5ef2aSThomas Huth } 788fcf5ef2aSThomas Huth 789fcf5ef2aSThomas Huth // C 7900c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 791fcf5ef2aSThomas Huth { 792fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 793fcf5ef2aSThomas Huth } 794fcf5ef2aSThomas Huth 795fcf5ef2aSThomas Huth // V 7960c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 797fcf5ef2aSThomas Huth { 798fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 799fcf5ef2aSThomas Huth } 800fcf5ef2aSThomas Huth 801fcf5ef2aSThomas Huth // 0 8020c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 803fcf5ef2aSThomas Huth { 804fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 805fcf5ef2aSThomas Huth } 806fcf5ef2aSThomas Huth 807fcf5ef2aSThomas Huth // N 8080c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 811fcf5ef2aSThomas Huth } 812fcf5ef2aSThomas Huth 813fcf5ef2aSThomas Huth // !Z 8140c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 815fcf5ef2aSThomas Huth { 816fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 817fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 818fcf5ef2aSThomas Huth } 819fcf5ef2aSThomas Huth 820fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8210c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 822fcf5ef2aSThomas Huth { 823fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 824fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 825fcf5ef2aSThomas Huth } 826fcf5ef2aSThomas Huth 827fcf5ef2aSThomas Huth // !(N ^ V) 8280c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 829fcf5ef2aSThomas Huth { 830fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 831fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834fcf5ef2aSThomas Huth // !(C | Z) 8350c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 836fcf5ef2aSThomas Huth { 837fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 838fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth 841fcf5ef2aSThomas Huth // !C 8420c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 843fcf5ef2aSThomas Huth { 844fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 845fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth // !N 8490c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 850fcf5ef2aSThomas Huth { 851fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 852fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // !V 8560c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 859fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 860fcf5ef2aSThomas Huth } 861fcf5ef2aSThomas Huth 862fcf5ef2aSThomas Huth /* 863fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 864fcf5ef2aSThomas Huth 0 = 865fcf5ef2aSThomas Huth 1 < 866fcf5ef2aSThomas Huth 2 > 867fcf5ef2aSThomas Huth 3 unordered 868fcf5ef2aSThomas Huth */ 8690c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 870fcf5ef2aSThomas Huth unsigned int fcc_offset) 871fcf5ef2aSThomas Huth { 872fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 873fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 874fcf5ef2aSThomas Huth } 875fcf5ef2aSThomas Huth 8760c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 877fcf5ef2aSThomas Huth { 878fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 879fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 880fcf5ef2aSThomas Huth } 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8830c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 884fcf5ef2aSThomas Huth { 885fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 886fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 887fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 888fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 889fcf5ef2aSThomas Huth } 890fcf5ef2aSThomas Huth 891fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8920c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 893fcf5ef2aSThomas Huth { 894fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 895fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 896fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 897fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 898fcf5ef2aSThomas Huth } 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth // 1 or 3: FCC0 9010c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 902fcf5ef2aSThomas Huth { 903fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 904fcf5ef2aSThomas Huth } 905fcf5ef2aSThomas Huth 906fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9070c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 908fcf5ef2aSThomas Huth { 909fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 910fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 911fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 912fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth // 2 or 3: FCC1 9160c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 917fcf5ef2aSThomas Huth { 918fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 919fcf5ef2aSThomas Huth } 920fcf5ef2aSThomas Huth 921fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9220c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 923fcf5ef2aSThomas Huth { 924fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 925fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 926fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 927fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 928fcf5ef2aSThomas Huth } 929fcf5ef2aSThomas Huth 930fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9310c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 932fcf5ef2aSThomas Huth { 933fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 934fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 935fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 936fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 937fcf5ef2aSThomas Huth } 938fcf5ef2aSThomas Huth 939fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9400c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 941fcf5ef2aSThomas Huth { 942fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 943fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 944fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 945fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 946fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 947fcf5ef2aSThomas Huth } 948fcf5ef2aSThomas Huth 949fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9500c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 951fcf5ef2aSThomas Huth { 952fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 953fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 954fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 955fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 956fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 957fcf5ef2aSThomas Huth } 958fcf5ef2aSThomas Huth 959fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9600c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 961fcf5ef2aSThomas Huth { 962fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 963fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth 966fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9670c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 968fcf5ef2aSThomas Huth { 969fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 970fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 971fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 972fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 973fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 974fcf5ef2aSThomas Huth } 975fcf5ef2aSThomas Huth 976fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9770c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 978fcf5ef2aSThomas Huth { 979fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 980fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 981fcf5ef2aSThomas Huth } 982fcf5ef2aSThomas Huth 983fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9840c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 985fcf5ef2aSThomas Huth { 986fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 987fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 988fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 989fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 990fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 991fcf5ef2aSThomas Huth } 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9940c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 995fcf5ef2aSThomas Huth { 996fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 997fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 998fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 999fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1000fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1001fcf5ef2aSThomas Huth } 1002fcf5ef2aSThomas Huth 10030c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1004fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1005fcf5ef2aSThomas Huth { 1006fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1007fcf5ef2aSThomas Huth 1008fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1009fcf5ef2aSThomas Huth 1010fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1011fcf5ef2aSThomas Huth 1012fcf5ef2aSThomas Huth gen_set_label(l1); 1013fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth 10160c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1017fcf5ef2aSThomas Huth { 101800ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 101900ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 102000ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1021fcf5ef2aSThomas Huth 1022fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1023fcf5ef2aSThomas Huth } 1024fcf5ef2aSThomas Huth 1025fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1026fcf5ef2aSThomas Huth have been set for a jump */ 10270c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1028fcf5ef2aSThomas Huth { 1029fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1030fcf5ef2aSThomas Huth gen_generic_branch(dc); 103199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1032fcf5ef2aSThomas Huth } 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth 10350c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1036fcf5ef2aSThomas Huth { 1037633c4283SRichard Henderson if (dc->npc & 3) { 1038633c4283SRichard Henderson switch (dc->npc) { 1039633c4283SRichard Henderson case JUMP_PC: 1040fcf5ef2aSThomas Huth gen_generic_branch(dc); 104199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1042633c4283SRichard Henderson break; 1043633c4283SRichard Henderson case DYNAMIC_PC: 1044633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1045633c4283SRichard Henderson break; 1046633c4283SRichard Henderson default: 1047633c4283SRichard Henderson g_assert_not_reached(); 1048633c4283SRichard Henderson } 1049633c4283SRichard Henderson } else { 1050fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1051fcf5ef2aSThomas Huth } 1052fcf5ef2aSThomas Huth } 1053fcf5ef2aSThomas Huth 10540c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1055fcf5ef2aSThomas Huth { 1056fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1057fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1058ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1059fcf5ef2aSThomas Huth } 1060fcf5ef2aSThomas Huth } 1061fcf5ef2aSThomas Huth 10620c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1063fcf5ef2aSThomas Huth { 1064fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1065fcf5ef2aSThomas Huth save_npc(dc); 1066fcf5ef2aSThomas Huth } 1067fcf5ef2aSThomas Huth 1068fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1069fcf5ef2aSThomas Huth { 1070fcf5ef2aSThomas Huth save_state(dc); 1071ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1072af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1073fcf5ef2aSThomas Huth } 1074fcf5ef2aSThomas Huth 1075186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1076fcf5ef2aSThomas Huth { 1077186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1078186e7890SRichard Henderson 1079186e7890SRichard Henderson e->next = dc->delay_excp_list; 1080186e7890SRichard Henderson dc->delay_excp_list = e; 1081186e7890SRichard Henderson 1082186e7890SRichard Henderson e->lab = gen_new_label(); 1083186e7890SRichard Henderson e->excp = excp; 1084186e7890SRichard Henderson e->pc = dc->pc; 1085186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1086186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1087186e7890SRichard Henderson e->npc = dc->npc; 1088186e7890SRichard Henderson 1089186e7890SRichard Henderson return e->lab; 1090186e7890SRichard Henderson } 1091186e7890SRichard Henderson 1092186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1093186e7890SRichard Henderson { 1094186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1095186e7890SRichard Henderson } 1096186e7890SRichard Henderson 1097186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1098186e7890SRichard Henderson { 1099186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1100186e7890SRichard Henderson TCGLabel *lab; 1101186e7890SRichard Henderson 1102186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1103186e7890SRichard Henderson 1104186e7890SRichard Henderson flush_cond(dc); 1105186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1106186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1107fcf5ef2aSThomas Huth } 1108fcf5ef2aSThomas Huth 11090c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1110fcf5ef2aSThomas Huth { 1111633c4283SRichard Henderson if (dc->npc & 3) { 1112633c4283SRichard Henderson switch (dc->npc) { 1113633c4283SRichard Henderson case JUMP_PC: 1114fcf5ef2aSThomas Huth gen_generic_branch(dc); 1115fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 111699c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1117633c4283SRichard Henderson break; 1118633c4283SRichard Henderson case DYNAMIC_PC: 1119633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1120fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1121633c4283SRichard Henderson dc->pc = dc->npc; 1122633c4283SRichard Henderson break; 1123633c4283SRichard Henderson default: 1124633c4283SRichard Henderson g_assert_not_reached(); 1125633c4283SRichard Henderson } 1126fcf5ef2aSThomas Huth } else { 1127fcf5ef2aSThomas Huth dc->pc = dc->npc; 1128fcf5ef2aSThomas Huth } 1129fcf5ef2aSThomas Huth } 1130fcf5ef2aSThomas Huth 11310c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1132fcf5ef2aSThomas Huth { 1133fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1134fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1135fcf5ef2aSThomas Huth } 1136fcf5ef2aSThomas Huth 1137fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1138fcf5ef2aSThomas Huth DisasContext *dc) 1139fcf5ef2aSThomas Huth { 1140fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1141fcf5ef2aSThomas Huth TCG_COND_NEVER, 1142fcf5ef2aSThomas Huth TCG_COND_EQ, 1143fcf5ef2aSThomas Huth TCG_COND_LE, 1144fcf5ef2aSThomas Huth TCG_COND_LT, 1145fcf5ef2aSThomas Huth TCG_COND_LEU, 1146fcf5ef2aSThomas Huth TCG_COND_LTU, 1147fcf5ef2aSThomas Huth -1, /* neg */ 1148fcf5ef2aSThomas Huth -1, /* overflow */ 1149fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1150fcf5ef2aSThomas Huth TCG_COND_NE, 1151fcf5ef2aSThomas Huth TCG_COND_GT, 1152fcf5ef2aSThomas Huth TCG_COND_GE, 1153fcf5ef2aSThomas Huth TCG_COND_GTU, 1154fcf5ef2aSThomas Huth TCG_COND_GEU, 1155fcf5ef2aSThomas Huth -1, /* pos */ 1156fcf5ef2aSThomas Huth -1, /* no overflow */ 1157fcf5ef2aSThomas Huth }; 1158fcf5ef2aSThomas Huth 1159fcf5ef2aSThomas Huth static int logic_cond[16] = { 1160fcf5ef2aSThomas Huth TCG_COND_NEVER, 1161fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1162fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1163fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1164fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1165fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1166fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1167fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1168fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1169fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1170fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1171fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1172fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1173fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1174fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1175fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1176fcf5ef2aSThomas Huth }; 1177fcf5ef2aSThomas Huth 1178fcf5ef2aSThomas Huth TCGv_i32 r_src; 1179fcf5ef2aSThomas Huth TCGv r_dst; 1180fcf5ef2aSThomas Huth 1181fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1182fcf5ef2aSThomas Huth if (xcc) { 1183fcf5ef2aSThomas Huth r_src = cpu_xcc; 1184fcf5ef2aSThomas Huth } else { 1185fcf5ef2aSThomas Huth r_src = cpu_psr; 1186fcf5ef2aSThomas Huth } 1187fcf5ef2aSThomas Huth #else 1188fcf5ef2aSThomas Huth r_src = cpu_psr; 1189fcf5ef2aSThomas Huth #endif 1190fcf5ef2aSThomas Huth 1191fcf5ef2aSThomas Huth switch (dc->cc_op) { 1192fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1193fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1194fcf5ef2aSThomas Huth do_compare_dst_0: 1195fcf5ef2aSThomas Huth cmp->is_bool = false; 119600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1197fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1198fcf5ef2aSThomas Huth if (!xcc) { 1199fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1200fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1201fcf5ef2aSThomas Huth break; 1202fcf5ef2aSThomas Huth } 1203fcf5ef2aSThomas Huth #endif 1204fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1205fcf5ef2aSThomas Huth break; 1206fcf5ef2aSThomas Huth 1207fcf5ef2aSThomas Huth case CC_OP_SUB: 1208fcf5ef2aSThomas Huth switch (cond) { 1209fcf5ef2aSThomas Huth case 6: /* neg */ 1210fcf5ef2aSThomas Huth case 14: /* pos */ 1211fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1212fcf5ef2aSThomas Huth goto do_compare_dst_0; 1213fcf5ef2aSThomas Huth 1214fcf5ef2aSThomas Huth case 7: /* overflow */ 1215fcf5ef2aSThomas Huth case 15: /* !overflow */ 1216fcf5ef2aSThomas Huth goto do_dynamic; 1217fcf5ef2aSThomas Huth 1218fcf5ef2aSThomas Huth default: 1219fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1220fcf5ef2aSThomas Huth cmp->is_bool = false; 1221fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1222fcf5ef2aSThomas Huth if (!xcc) { 1223fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1224fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1225fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1226fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1227fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1228fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth } 1231fcf5ef2aSThomas Huth #endif 1232fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1233fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth } 1236fcf5ef2aSThomas Huth break; 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth default: 1239fcf5ef2aSThomas Huth do_dynamic: 1240ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1241fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1242fcf5ef2aSThomas Huth /* FALLTHRU */ 1243fcf5ef2aSThomas Huth 1244fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1245fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1246fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1247fcf5ef2aSThomas Huth cmp->is_bool = true; 1248fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124900ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1250fcf5ef2aSThomas Huth 1251fcf5ef2aSThomas Huth switch (cond) { 1252fcf5ef2aSThomas Huth case 0x0: 1253fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1254fcf5ef2aSThomas Huth break; 1255fcf5ef2aSThomas Huth case 0x1: 1256fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1257fcf5ef2aSThomas Huth break; 1258fcf5ef2aSThomas Huth case 0x2: 1259fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1260fcf5ef2aSThomas Huth break; 1261fcf5ef2aSThomas Huth case 0x3: 1262fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth case 0x4: 1265fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth case 0x5: 1268fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x6: 1271fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0x7: 1274fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0x8: 1277fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0x9: 1280fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0xa: 1283fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0xb: 1286fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0xc: 1289fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth case 0xd: 1292fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth case 0xe: 1295fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth case 0xf: 1298fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1299fcf5ef2aSThomas Huth break; 1300fcf5ef2aSThomas Huth } 1301fcf5ef2aSThomas Huth break; 1302fcf5ef2aSThomas Huth } 1303fcf5ef2aSThomas Huth } 1304fcf5ef2aSThomas Huth 1305fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1306fcf5ef2aSThomas Huth { 1307fcf5ef2aSThomas Huth unsigned int offset; 1308fcf5ef2aSThomas Huth TCGv r_dst; 1309fcf5ef2aSThomas Huth 1310fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1311fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1312fcf5ef2aSThomas Huth cmp->is_bool = true; 1313fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 131400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1315fcf5ef2aSThomas Huth 1316fcf5ef2aSThomas Huth switch (cc) { 1317fcf5ef2aSThomas Huth default: 1318fcf5ef2aSThomas Huth case 0x0: 1319fcf5ef2aSThomas Huth offset = 0; 1320fcf5ef2aSThomas Huth break; 1321fcf5ef2aSThomas Huth case 0x1: 1322fcf5ef2aSThomas Huth offset = 32 - 10; 1323fcf5ef2aSThomas Huth break; 1324fcf5ef2aSThomas Huth case 0x2: 1325fcf5ef2aSThomas Huth offset = 34 - 10; 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 0x3: 1328fcf5ef2aSThomas Huth offset = 36 - 10; 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth } 1331fcf5ef2aSThomas Huth 1332fcf5ef2aSThomas Huth switch (cond) { 1333fcf5ef2aSThomas Huth case 0x0: 1334fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth case 0x1: 1337fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case 0x2: 1340fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0x3: 1343fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0x4: 1346fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0x5: 1349fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0x6: 1352fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth case 0x7: 1355fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1356fcf5ef2aSThomas Huth break; 1357fcf5ef2aSThomas Huth case 0x8: 1358fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1359fcf5ef2aSThomas Huth break; 1360fcf5ef2aSThomas Huth case 0x9: 1361fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1362fcf5ef2aSThomas Huth break; 1363fcf5ef2aSThomas Huth case 0xa: 1364fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1365fcf5ef2aSThomas Huth break; 1366fcf5ef2aSThomas Huth case 0xb: 1367fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1368fcf5ef2aSThomas Huth break; 1369fcf5ef2aSThomas Huth case 0xc: 1370fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1371fcf5ef2aSThomas Huth break; 1372fcf5ef2aSThomas Huth case 0xd: 1373fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1374fcf5ef2aSThomas Huth break; 1375fcf5ef2aSThomas Huth case 0xe: 1376fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1377fcf5ef2aSThomas Huth break; 1378fcf5ef2aSThomas Huth case 0xf: 1379fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1380fcf5ef2aSThomas Huth break; 1381fcf5ef2aSThomas Huth } 1382fcf5ef2aSThomas Huth } 1383fcf5ef2aSThomas Huth 1384fcf5ef2aSThomas Huth // Inverted logic 1385ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1386ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1387fcf5ef2aSThomas Huth TCG_COND_NE, 1388fcf5ef2aSThomas Huth TCG_COND_GT, 1389fcf5ef2aSThomas Huth TCG_COND_GE, 1390ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1391fcf5ef2aSThomas Huth TCG_COND_EQ, 1392fcf5ef2aSThomas Huth TCG_COND_LE, 1393fcf5ef2aSThomas Huth TCG_COND_LT, 1394fcf5ef2aSThomas Huth }; 1395fcf5ef2aSThomas Huth 1396fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1397fcf5ef2aSThomas Huth { 1398fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1399fcf5ef2aSThomas Huth cmp->is_bool = false; 1400fcf5ef2aSThomas Huth cmp->c1 = r_src; 140100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1402fcf5ef2aSThomas Huth } 1403fcf5ef2aSThomas Huth 1404fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14050c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1406fcf5ef2aSThomas Huth { 1407fcf5ef2aSThomas Huth switch (fccno) { 1408fcf5ef2aSThomas Huth case 0: 1409ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1410fcf5ef2aSThomas Huth break; 1411fcf5ef2aSThomas Huth case 1: 1412ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1413fcf5ef2aSThomas Huth break; 1414fcf5ef2aSThomas Huth case 2: 1415ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth case 3: 1418ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1419fcf5ef2aSThomas Huth break; 1420fcf5ef2aSThomas Huth } 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth 14230c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1424fcf5ef2aSThomas Huth { 1425fcf5ef2aSThomas Huth switch (fccno) { 1426fcf5ef2aSThomas Huth case 0: 1427ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1428fcf5ef2aSThomas Huth break; 1429fcf5ef2aSThomas Huth case 1: 1430ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1431fcf5ef2aSThomas Huth break; 1432fcf5ef2aSThomas Huth case 2: 1433ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth case 3: 1436ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1437fcf5ef2aSThomas Huth break; 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth 14410c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1442fcf5ef2aSThomas Huth { 1443fcf5ef2aSThomas Huth switch (fccno) { 1444fcf5ef2aSThomas Huth case 0: 1445ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1446fcf5ef2aSThomas Huth break; 1447fcf5ef2aSThomas Huth case 1: 1448ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1449fcf5ef2aSThomas Huth break; 1450fcf5ef2aSThomas Huth case 2: 1451ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1452fcf5ef2aSThomas Huth break; 1453fcf5ef2aSThomas Huth case 3: 1454ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1455fcf5ef2aSThomas Huth break; 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth 14590c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1460fcf5ef2aSThomas Huth { 1461fcf5ef2aSThomas Huth switch (fccno) { 1462fcf5ef2aSThomas Huth case 0: 1463ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1464fcf5ef2aSThomas Huth break; 1465fcf5ef2aSThomas Huth case 1: 1466ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1467fcf5ef2aSThomas Huth break; 1468fcf5ef2aSThomas Huth case 2: 1469ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1470fcf5ef2aSThomas Huth break; 1471fcf5ef2aSThomas Huth case 3: 1472ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1473fcf5ef2aSThomas Huth break; 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth } 1476fcf5ef2aSThomas Huth 14770c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1478fcf5ef2aSThomas Huth { 1479fcf5ef2aSThomas Huth switch (fccno) { 1480fcf5ef2aSThomas Huth case 0: 1481ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1482fcf5ef2aSThomas Huth break; 1483fcf5ef2aSThomas Huth case 1: 1484ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1485fcf5ef2aSThomas Huth break; 1486fcf5ef2aSThomas Huth case 2: 1487ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1488fcf5ef2aSThomas Huth break; 1489fcf5ef2aSThomas Huth case 3: 1490ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1491fcf5ef2aSThomas Huth break; 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth 14950c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1496fcf5ef2aSThomas Huth { 1497fcf5ef2aSThomas Huth switch (fccno) { 1498fcf5ef2aSThomas Huth case 0: 1499ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1500fcf5ef2aSThomas Huth break; 1501fcf5ef2aSThomas Huth case 1: 1502ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1503fcf5ef2aSThomas Huth break; 1504fcf5ef2aSThomas Huth case 2: 1505ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1506fcf5ef2aSThomas Huth break; 1507fcf5ef2aSThomas Huth case 3: 1508ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1509fcf5ef2aSThomas Huth break; 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth 1513fcf5ef2aSThomas Huth #else 1514fcf5ef2aSThomas Huth 15150c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1516fcf5ef2aSThomas Huth { 1517ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1518fcf5ef2aSThomas Huth } 1519fcf5ef2aSThomas Huth 15200c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1521fcf5ef2aSThomas Huth { 1522ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth 15250c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1526fcf5ef2aSThomas Huth { 1527ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1528fcf5ef2aSThomas Huth } 1529fcf5ef2aSThomas Huth 15300c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1531fcf5ef2aSThomas Huth { 1532ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth 15350c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1536fcf5ef2aSThomas Huth { 1537ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth 15400c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1541fcf5ef2aSThomas Huth { 1542ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1543fcf5ef2aSThomas Huth } 1544fcf5ef2aSThomas Huth #endif 1545fcf5ef2aSThomas Huth 1546fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1547fcf5ef2aSThomas Huth { 1548fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1549fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1550fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth 1553fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1554fcf5ef2aSThomas Huth { 1555fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1556fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1557fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1558fcf5ef2aSThomas Huth return 1; 1559fcf5ef2aSThomas Huth } 1560fcf5ef2aSThomas Huth #endif 1561fcf5ef2aSThomas Huth return 0; 1562fcf5ef2aSThomas Huth } 1563fcf5ef2aSThomas Huth 15640c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1565fcf5ef2aSThomas Huth { 1566fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1567fcf5ef2aSThomas Huth } 1568fcf5ef2aSThomas Huth 15690c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1570fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1571fcf5ef2aSThomas Huth { 1572fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1575fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1576fcf5ef2aSThomas Huth 1577ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1578ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1579fcf5ef2aSThomas Huth 1580fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth 15830c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1584fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1589fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1590fcf5ef2aSThomas Huth 1591fcf5ef2aSThomas Huth gen(dst, src); 1592fcf5ef2aSThomas Huth 1593fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1594fcf5ef2aSThomas Huth } 1595fcf5ef2aSThomas Huth 15960c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1597fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1598fcf5ef2aSThomas Huth { 1599fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1600fcf5ef2aSThomas Huth 1601fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1602fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1603fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1604fcf5ef2aSThomas Huth 1605ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1606ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1609fcf5ef2aSThomas Huth } 1610fcf5ef2aSThomas Huth 1611fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16120c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1613fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1614fcf5ef2aSThomas Huth { 1615fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1616fcf5ef2aSThomas Huth 1617fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1618fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1619fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1620fcf5ef2aSThomas Huth 1621fcf5ef2aSThomas Huth gen(dst, src1, src2); 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth #endif 1626fcf5ef2aSThomas Huth 16270c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1628fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1629fcf5ef2aSThomas Huth { 1630fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1631fcf5ef2aSThomas Huth 1632fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1633fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1634fcf5ef2aSThomas Huth 1635ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1636ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16420c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1643fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1644fcf5ef2aSThomas Huth { 1645fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1646fcf5ef2aSThomas Huth 1647fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1648fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1649fcf5ef2aSThomas Huth 1650fcf5ef2aSThomas Huth gen(dst, src); 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1653fcf5ef2aSThomas Huth } 1654fcf5ef2aSThomas Huth #endif 1655fcf5ef2aSThomas Huth 16560c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1657fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1658fcf5ef2aSThomas Huth { 1659fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1660fcf5ef2aSThomas Huth 1661fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1662fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1663fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1664fcf5ef2aSThomas Huth 1665ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1666ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1669fcf5ef2aSThomas Huth } 1670fcf5ef2aSThomas Huth 1671fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16720c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1673fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1674fcf5ef2aSThomas Huth { 1675fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1676fcf5ef2aSThomas Huth 1677fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1678fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1679fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1680fcf5ef2aSThomas Huth 1681fcf5ef2aSThomas Huth gen(dst, src1, src2); 1682fcf5ef2aSThomas Huth 1683fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1684fcf5ef2aSThomas Huth } 1685fcf5ef2aSThomas Huth 16860c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1687fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1688fcf5ef2aSThomas Huth { 1689fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1692fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1693fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1694fcf5ef2aSThomas Huth 1695fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1698fcf5ef2aSThomas Huth } 1699fcf5ef2aSThomas Huth 17000c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1701fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1702fcf5ef2aSThomas Huth { 1703fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1706fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1707fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1708fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1709fcf5ef2aSThomas Huth 1710fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1711fcf5ef2aSThomas Huth 1712fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1713fcf5ef2aSThomas Huth } 1714fcf5ef2aSThomas Huth #endif 1715fcf5ef2aSThomas Huth 17160c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1717fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1718fcf5ef2aSThomas Huth { 1719fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1720fcf5ef2aSThomas Huth 1721ad75a51eSRichard Henderson gen(tcg_env); 1722ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1725fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1726fcf5ef2aSThomas Huth } 1727fcf5ef2aSThomas Huth 1728fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17290c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1730fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1731fcf5ef2aSThomas Huth { 1732fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1733fcf5ef2aSThomas Huth 1734ad75a51eSRichard Henderson gen(tcg_env); 1735fcf5ef2aSThomas Huth 1736fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1737fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1738fcf5ef2aSThomas Huth } 1739fcf5ef2aSThomas Huth #endif 1740fcf5ef2aSThomas Huth 17410c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1742fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1743fcf5ef2aSThomas Huth { 1744fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1745fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1746fcf5ef2aSThomas Huth 1747ad75a51eSRichard Henderson gen(tcg_env); 1748ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1749fcf5ef2aSThomas Huth 1750fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1751fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1752fcf5ef2aSThomas Huth } 1753fcf5ef2aSThomas Huth 17540c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1755fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1756fcf5ef2aSThomas Huth { 1757fcf5ef2aSThomas Huth TCGv_i64 dst; 1758fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1759fcf5ef2aSThomas Huth 1760fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1761fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1762fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1763fcf5ef2aSThomas Huth 1764ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1765ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1768fcf5ef2aSThomas Huth } 1769fcf5ef2aSThomas Huth 17700c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1771fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1772fcf5ef2aSThomas Huth { 1773fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1774fcf5ef2aSThomas Huth 1775fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1776fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1777fcf5ef2aSThomas Huth 1778ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1779ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1782fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1783fcf5ef2aSThomas Huth } 1784fcf5ef2aSThomas Huth 1785fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17860c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1787fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1788fcf5ef2aSThomas Huth { 1789fcf5ef2aSThomas Huth TCGv_i64 dst; 1790fcf5ef2aSThomas Huth TCGv_i32 src; 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1793fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1794fcf5ef2aSThomas Huth 1795ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1796ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1799fcf5ef2aSThomas Huth } 1800fcf5ef2aSThomas Huth #endif 1801fcf5ef2aSThomas Huth 18020c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1803fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1804fcf5ef2aSThomas Huth { 1805fcf5ef2aSThomas Huth TCGv_i64 dst; 1806fcf5ef2aSThomas Huth TCGv_i32 src; 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1809fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1810fcf5ef2aSThomas Huth 1811ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1812fcf5ef2aSThomas Huth 1813fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1814fcf5ef2aSThomas Huth } 1815fcf5ef2aSThomas Huth 18160c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1817fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1818fcf5ef2aSThomas Huth { 1819fcf5ef2aSThomas Huth TCGv_i32 dst; 1820fcf5ef2aSThomas Huth TCGv_i64 src; 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1823fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1824fcf5ef2aSThomas Huth 1825ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1826ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth 18310c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1832fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1833fcf5ef2aSThomas Huth { 1834fcf5ef2aSThomas Huth TCGv_i32 dst; 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1837fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1838fcf5ef2aSThomas Huth 1839ad75a51eSRichard Henderson gen(dst, tcg_env); 1840ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1841fcf5ef2aSThomas Huth 1842fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1843fcf5ef2aSThomas Huth } 1844fcf5ef2aSThomas Huth 18450c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1846fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1847fcf5ef2aSThomas Huth { 1848fcf5ef2aSThomas Huth TCGv_i64 dst; 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1851fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1852fcf5ef2aSThomas Huth 1853ad75a51eSRichard Henderson gen(dst, tcg_env); 1854ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1855fcf5ef2aSThomas Huth 1856fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1857fcf5ef2aSThomas Huth } 1858fcf5ef2aSThomas Huth 18590c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1860fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1861fcf5ef2aSThomas Huth { 1862fcf5ef2aSThomas Huth TCGv_i32 src; 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1865fcf5ef2aSThomas Huth 1866ad75a51eSRichard Henderson gen(tcg_env, src); 1867fcf5ef2aSThomas Huth 1868fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1869fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1870fcf5ef2aSThomas Huth } 1871fcf5ef2aSThomas Huth 18720c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1873fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1874fcf5ef2aSThomas Huth { 1875fcf5ef2aSThomas Huth TCGv_i64 src; 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1878fcf5ef2aSThomas Huth 1879ad75a51eSRichard Henderson gen(tcg_env, src); 1880fcf5ef2aSThomas Huth 1881fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1882fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1883fcf5ef2aSThomas Huth } 1884fcf5ef2aSThomas Huth 1885fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 188614776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1887fcf5ef2aSThomas Huth { 1888fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1889316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1890fcf5ef2aSThomas Huth } 1891fcf5ef2aSThomas Huth 1892fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1893fcf5ef2aSThomas Huth { 189400ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1895fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1896fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1897fcf5ef2aSThomas Huth } 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth /* asi moves */ 1900fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1901fcf5ef2aSThomas Huth typedef enum { 1902fcf5ef2aSThomas Huth GET_ASI_HELPER, 1903fcf5ef2aSThomas Huth GET_ASI_EXCP, 1904fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1905fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1906fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1907fcf5ef2aSThomas Huth GET_ASI_SHORT, 1908fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1909fcf5ef2aSThomas Huth GET_ASI_BFILL, 1910fcf5ef2aSThomas Huth } ASIType; 1911fcf5ef2aSThomas Huth 1912fcf5ef2aSThomas Huth typedef struct { 1913fcf5ef2aSThomas Huth ASIType type; 1914fcf5ef2aSThomas Huth int asi; 1915fcf5ef2aSThomas Huth int mem_idx; 191614776ab5STony Nguyen MemOp memop; 1917fcf5ef2aSThomas Huth } DisasASI; 1918fcf5ef2aSThomas Huth 191914776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1920fcf5ef2aSThomas Huth { 1921fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1922fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1923fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1924fcf5ef2aSThomas Huth 1925fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1926fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1927fcf5ef2aSThomas Huth if (IS_IMM) { 1928fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1929fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1930fcf5ef2aSThomas Huth } else if (supervisor(dc) 1931fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1932fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1933fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1934fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1935fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1936fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1937fcf5ef2aSThomas Huth switch (asi) { 1938fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1939fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1940fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1941fcf5ef2aSThomas Huth break; 1942fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1943fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1944fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1945fcf5ef2aSThomas Huth break; 1946fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1947fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1948fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1949fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1950fcf5ef2aSThomas Huth break; 1951fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1952fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1953fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1954fcf5ef2aSThomas Huth break; 1955fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1956fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1957fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1958fcf5ef2aSThomas Huth break; 1959fcf5ef2aSThomas Huth } 19606e10f37cSKONRAD Frederic 19616e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19626e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19636e10f37cSKONRAD Frederic */ 19646e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1965fcf5ef2aSThomas Huth } else { 1966fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1967fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1968fcf5ef2aSThomas Huth } 1969fcf5ef2aSThomas Huth #else 1970fcf5ef2aSThomas Huth if (IS_IMM) { 1971fcf5ef2aSThomas Huth asi = dc->asi; 1972fcf5ef2aSThomas Huth } 1973fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1974fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1975fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1976fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1977fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1978fcf5ef2aSThomas Huth done properly in the helper. */ 1979fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1980fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1981fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1982fcf5ef2aSThomas Huth } else { 1983fcf5ef2aSThomas Huth switch (asi) { 1984fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1985fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1986fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1987fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1988fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1989fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1990fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1991fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1992fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1993fcf5ef2aSThomas Huth break; 1994fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1995fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1996fcf5ef2aSThomas Huth case ASI_TWINX_N: 1997fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1998fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1999fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20009a10756dSArtyom Tarasenko if (hypervisor(dc)) { 200184f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20029a10756dSArtyom Tarasenko } else { 2003fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20049a10756dSArtyom Tarasenko } 2005fcf5ef2aSThomas Huth break; 2006fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2007fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2008fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2009fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2010fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2011fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2012fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2013fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2014fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2015fcf5ef2aSThomas Huth break; 2016fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2017fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2018fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2019fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2020fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2021fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2022fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2023fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2024fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2025fcf5ef2aSThomas Huth break; 2026fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2027fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2028fcf5ef2aSThomas Huth case ASI_TWINX_S: 2029fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2030fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2031fcf5ef2aSThomas Huth case ASI_BLK_S: 2032fcf5ef2aSThomas Huth case ASI_BLK_SL: 2033fcf5ef2aSThomas Huth case ASI_FL8_S: 2034fcf5ef2aSThomas Huth case ASI_FL8_SL: 2035fcf5ef2aSThomas Huth case ASI_FL16_S: 2036fcf5ef2aSThomas Huth case ASI_FL16_SL: 2037fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2038fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2039fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2040fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2041fcf5ef2aSThomas Huth } 2042fcf5ef2aSThomas Huth break; 2043fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2044fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2045fcf5ef2aSThomas Huth case ASI_TWINX_P: 2046fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2047fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2048fcf5ef2aSThomas Huth case ASI_BLK_P: 2049fcf5ef2aSThomas Huth case ASI_BLK_PL: 2050fcf5ef2aSThomas Huth case ASI_FL8_P: 2051fcf5ef2aSThomas Huth case ASI_FL8_PL: 2052fcf5ef2aSThomas Huth case ASI_FL16_P: 2053fcf5ef2aSThomas Huth case ASI_FL16_PL: 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth } 2056fcf5ef2aSThomas Huth switch (asi) { 2057fcf5ef2aSThomas Huth case ASI_REAL: 2058fcf5ef2aSThomas Huth case ASI_REAL_IO: 2059fcf5ef2aSThomas Huth case ASI_REAL_L: 2060fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2061fcf5ef2aSThomas Huth case ASI_N: 2062fcf5ef2aSThomas Huth case ASI_NL: 2063fcf5ef2aSThomas Huth case ASI_AIUP: 2064fcf5ef2aSThomas Huth case ASI_AIUPL: 2065fcf5ef2aSThomas Huth case ASI_AIUS: 2066fcf5ef2aSThomas Huth case ASI_AIUSL: 2067fcf5ef2aSThomas Huth case ASI_S: 2068fcf5ef2aSThomas Huth case ASI_SL: 2069fcf5ef2aSThomas Huth case ASI_P: 2070fcf5ef2aSThomas Huth case ASI_PL: 2071fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2072fcf5ef2aSThomas Huth break; 2073fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2074fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2075fcf5ef2aSThomas Huth case ASI_TWINX_N: 2076fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2077fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2078fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2079fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2080fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2081fcf5ef2aSThomas Huth case ASI_TWINX_P: 2082fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2083fcf5ef2aSThomas Huth case ASI_TWINX_S: 2084fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2085fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2086fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2087fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2088fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2089fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2090fcf5ef2aSThomas Huth break; 2091fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2092fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2093fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2094fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2095fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2096fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2097fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2098fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2099fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2100fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2101fcf5ef2aSThomas Huth case ASI_BLK_S: 2102fcf5ef2aSThomas Huth case ASI_BLK_SL: 2103fcf5ef2aSThomas Huth case ASI_BLK_P: 2104fcf5ef2aSThomas Huth case ASI_BLK_PL: 2105fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2106fcf5ef2aSThomas Huth break; 2107fcf5ef2aSThomas Huth case ASI_FL8_S: 2108fcf5ef2aSThomas Huth case ASI_FL8_SL: 2109fcf5ef2aSThomas Huth case ASI_FL8_P: 2110fcf5ef2aSThomas Huth case ASI_FL8_PL: 2111fcf5ef2aSThomas Huth memop = MO_UB; 2112fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2113fcf5ef2aSThomas Huth break; 2114fcf5ef2aSThomas Huth case ASI_FL16_S: 2115fcf5ef2aSThomas Huth case ASI_FL16_SL: 2116fcf5ef2aSThomas Huth case ASI_FL16_P: 2117fcf5ef2aSThomas Huth case ASI_FL16_PL: 2118fcf5ef2aSThomas Huth memop = MO_TEUW; 2119fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2120fcf5ef2aSThomas Huth break; 2121fcf5ef2aSThomas Huth } 2122fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2123fcf5ef2aSThomas Huth if (asi & 8) { 2124fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth } 2127fcf5ef2aSThomas Huth #endif 2128fcf5ef2aSThomas Huth 2129fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2130fcf5ef2aSThomas Huth } 2131fcf5ef2aSThomas Huth 2132fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 213314776ab5STony Nguyen int insn, MemOp memop) 2134fcf5ef2aSThomas Huth { 2135fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2136fcf5ef2aSThomas Huth 2137fcf5ef2aSThomas Huth switch (da.type) { 2138fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2139fcf5ef2aSThomas Huth break; 2140fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2141fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2142fcf5ef2aSThomas Huth break; 2143fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2144fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2145316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2146fcf5ef2aSThomas Huth break; 2147fcf5ef2aSThomas Huth default: 2148fcf5ef2aSThomas Huth { 214900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2150316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2151fcf5ef2aSThomas Huth 2152fcf5ef2aSThomas Huth save_state(dc); 2153fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2154ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2155fcf5ef2aSThomas Huth #else 2156fcf5ef2aSThomas Huth { 2157fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2158ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2159fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2160fcf5ef2aSThomas Huth } 2161fcf5ef2aSThomas Huth #endif 2162fcf5ef2aSThomas Huth } 2163fcf5ef2aSThomas Huth break; 2164fcf5ef2aSThomas Huth } 2165fcf5ef2aSThomas Huth } 2166fcf5ef2aSThomas Huth 2167fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 216814776ab5STony Nguyen int insn, MemOp memop) 2169fcf5ef2aSThomas Huth { 2170fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2171fcf5ef2aSThomas Huth 2172fcf5ef2aSThomas Huth switch (da.type) { 2173fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2174fcf5ef2aSThomas Huth break; 2175fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21763390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2177fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2178fcf5ef2aSThomas Huth break; 21793390537bSArtyom Tarasenko #else 21803390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21813390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21823390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21833390537bSArtyom Tarasenko return; 21843390537bSArtyom Tarasenko } 21853390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21863390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21873390537bSArtyom Tarasenko #endif 2188fc0cd867SChen Qun /* fall through */ 2189fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2190fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2191316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2192fcf5ef2aSThomas Huth break; 2193fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2194fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2195fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2196fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2197fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2198fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2199fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2200fcf5ef2aSThomas Huth { 2201fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2202fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 220300ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2204fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2205fcf5ef2aSThomas Huth int i; 2206fcf5ef2aSThomas Huth 2207fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2208fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2209fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2210fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2211fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2212fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2213fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2214fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2215fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2216fcf5ef2aSThomas Huth } 2217fcf5ef2aSThomas Huth } 2218fcf5ef2aSThomas Huth break; 2219fcf5ef2aSThomas Huth #endif 2220fcf5ef2aSThomas Huth default: 2221fcf5ef2aSThomas Huth { 222200ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2223316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2224fcf5ef2aSThomas Huth 2225fcf5ef2aSThomas Huth save_state(dc); 2226fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2227ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2228fcf5ef2aSThomas Huth #else 2229fcf5ef2aSThomas Huth { 2230fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2231fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2232ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2233fcf5ef2aSThomas Huth } 2234fcf5ef2aSThomas Huth #endif 2235fcf5ef2aSThomas Huth 2236fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2237fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2238fcf5ef2aSThomas Huth } 2239fcf5ef2aSThomas Huth break; 2240fcf5ef2aSThomas Huth } 2241fcf5ef2aSThomas Huth } 2242fcf5ef2aSThomas Huth 2243fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2244fcf5ef2aSThomas Huth TCGv addr, int insn) 2245fcf5ef2aSThomas Huth { 2246fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2247fcf5ef2aSThomas Huth 2248fcf5ef2aSThomas Huth switch (da.type) { 2249fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2250fcf5ef2aSThomas Huth break; 2251fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2252fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2253fcf5ef2aSThomas Huth break; 2254fcf5ef2aSThomas Huth default: 2255fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2256fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2257fcf5ef2aSThomas Huth break; 2258fcf5ef2aSThomas Huth } 2259fcf5ef2aSThomas Huth } 2260fcf5ef2aSThomas Huth 2261fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2262fcf5ef2aSThomas Huth int insn, int rd) 2263fcf5ef2aSThomas Huth { 2264fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2265fcf5ef2aSThomas Huth TCGv oldv; 2266fcf5ef2aSThomas Huth 2267fcf5ef2aSThomas Huth switch (da.type) { 2268fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2269fcf5ef2aSThomas Huth return; 2270fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2271fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2272fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2273316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2274fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2275fcf5ef2aSThomas Huth break; 2276fcf5ef2aSThomas Huth default: 2277fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2278fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2279fcf5ef2aSThomas Huth break; 2280fcf5ef2aSThomas Huth } 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth 2283fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2284fcf5ef2aSThomas Huth { 2285fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2286fcf5ef2aSThomas Huth 2287fcf5ef2aSThomas Huth switch (da.type) { 2288fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2289fcf5ef2aSThomas Huth break; 2290fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2291fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2292fcf5ef2aSThomas Huth break; 2293fcf5ef2aSThomas Huth default: 22943db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22953db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2296af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2297ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22983db010c3SRichard Henderson } else { 229900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 230000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23013db010c3SRichard Henderson TCGv_i64 s64, t64; 23023db010c3SRichard Henderson 23033db010c3SRichard Henderson save_state(dc); 23043db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2305ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 23063db010c3SRichard Henderson 230700ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2308ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 23093db010c3SRichard Henderson 23103db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23113db010c3SRichard Henderson 23123db010c3SRichard Henderson /* End the TB. */ 23133db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23143db010c3SRichard Henderson } 2315fcf5ef2aSThomas Huth break; 2316fcf5ef2aSThomas Huth } 2317fcf5ef2aSThomas Huth } 2318fcf5ef2aSThomas Huth #endif 2319fcf5ef2aSThomas Huth 2320fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2321fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2322fcf5ef2aSThomas Huth int insn, int size, int rd) 2323fcf5ef2aSThomas Huth { 2324fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2325fcf5ef2aSThomas Huth TCGv_i32 d32; 2326fcf5ef2aSThomas Huth TCGv_i64 d64; 2327fcf5ef2aSThomas Huth 2328fcf5ef2aSThomas Huth switch (da.type) { 2329fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2330fcf5ef2aSThomas Huth break; 2331fcf5ef2aSThomas Huth 2332fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2333fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2334fcf5ef2aSThomas Huth switch (size) { 2335fcf5ef2aSThomas Huth case 4: 2336fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2337316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2338fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2339fcf5ef2aSThomas Huth break; 2340fcf5ef2aSThomas Huth case 8: 2341fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2342fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2343fcf5ef2aSThomas Huth break; 2344fcf5ef2aSThomas Huth case 16: 2345fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2346fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2347fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2348fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2349fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2350fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2351fcf5ef2aSThomas Huth break; 2352fcf5ef2aSThomas Huth default: 2353fcf5ef2aSThomas Huth g_assert_not_reached(); 2354fcf5ef2aSThomas Huth } 2355fcf5ef2aSThomas Huth break; 2356fcf5ef2aSThomas Huth 2357fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2358fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2359fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 236014776ab5STony Nguyen MemOp memop; 2361fcf5ef2aSThomas Huth TCGv eight; 2362fcf5ef2aSThomas Huth int i; 2363fcf5ef2aSThomas Huth 2364fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2365fcf5ef2aSThomas Huth 2366fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2367fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 236800ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2369fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2370fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2371fcf5ef2aSThomas Huth da.mem_idx, memop); 2372fcf5ef2aSThomas Huth if (i == 7) { 2373fcf5ef2aSThomas Huth break; 2374fcf5ef2aSThomas Huth } 2375fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2376fcf5ef2aSThomas Huth memop = da.memop; 2377fcf5ef2aSThomas Huth } 2378fcf5ef2aSThomas Huth } else { 2379fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2380fcf5ef2aSThomas Huth } 2381fcf5ef2aSThomas Huth break; 2382fcf5ef2aSThomas Huth 2383fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2384fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2385fcf5ef2aSThomas Huth if (size == 8) { 2386fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2387316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2388316b6783SRichard Henderson da.memop | MO_ALIGN); 2389fcf5ef2aSThomas Huth } else { 2390fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2391fcf5ef2aSThomas Huth } 2392fcf5ef2aSThomas Huth break; 2393fcf5ef2aSThomas Huth 2394fcf5ef2aSThomas Huth default: 2395fcf5ef2aSThomas Huth { 239600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2397316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2398fcf5ef2aSThomas Huth 2399fcf5ef2aSThomas Huth save_state(dc); 2400fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2401fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2402fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2403fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2404fcf5ef2aSThomas Huth switch (size) { 2405fcf5ef2aSThomas Huth case 4: 2406fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2407ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2408fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2409fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2410fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2411fcf5ef2aSThomas Huth break; 2412fcf5ef2aSThomas Huth case 8: 2413ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2414fcf5ef2aSThomas Huth break; 2415fcf5ef2aSThomas Huth case 16: 2416fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2417ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2418fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2419ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2420fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2421fcf5ef2aSThomas Huth break; 2422fcf5ef2aSThomas Huth default: 2423fcf5ef2aSThomas Huth g_assert_not_reached(); 2424fcf5ef2aSThomas Huth } 2425fcf5ef2aSThomas Huth } 2426fcf5ef2aSThomas Huth break; 2427fcf5ef2aSThomas Huth } 2428fcf5ef2aSThomas Huth } 2429fcf5ef2aSThomas Huth 2430fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2431fcf5ef2aSThomas Huth int insn, int size, int rd) 2432fcf5ef2aSThomas Huth { 2433fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2434fcf5ef2aSThomas Huth TCGv_i32 d32; 2435fcf5ef2aSThomas Huth 2436fcf5ef2aSThomas Huth switch (da.type) { 2437fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2438fcf5ef2aSThomas Huth break; 2439fcf5ef2aSThomas Huth 2440fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2441fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2442fcf5ef2aSThomas Huth switch (size) { 2443fcf5ef2aSThomas Huth case 4: 2444fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2445316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2446fcf5ef2aSThomas Huth break; 2447fcf5ef2aSThomas Huth case 8: 2448fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2449fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2450fcf5ef2aSThomas Huth break; 2451fcf5ef2aSThomas Huth case 16: 2452fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2453fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2454fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2455fcf5ef2aSThomas Huth having to probe the second page before performing the first 2456fcf5ef2aSThomas Huth write. */ 2457fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2458fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2459fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2460fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2461fcf5ef2aSThomas Huth break; 2462fcf5ef2aSThomas Huth default: 2463fcf5ef2aSThomas Huth g_assert_not_reached(); 2464fcf5ef2aSThomas Huth } 2465fcf5ef2aSThomas Huth break; 2466fcf5ef2aSThomas Huth 2467fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2468fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2469fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 247014776ab5STony Nguyen MemOp memop; 2471fcf5ef2aSThomas Huth TCGv eight; 2472fcf5ef2aSThomas Huth int i; 2473fcf5ef2aSThomas Huth 2474fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2475fcf5ef2aSThomas Huth 2476fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2477fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 247800ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2479fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2480fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2481fcf5ef2aSThomas Huth da.mem_idx, memop); 2482fcf5ef2aSThomas Huth if (i == 7) { 2483fcf5ef2aSThomas Huth break; 2484fcf5ef2aSThomas Huth } 2485fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2486fcf5ef2aSThomas Huth memop = da.memop; 2487fcf5ef2aSThomas Huth } 2488fcf5ef2aSThomas Huth } else { 2489fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2490fcf5ef2aSThomas Huth } 2491fcf5ef2aSThomas Huth break; 2492fcf5ef2aSThomas Huth 2493fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2494fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2495fcf5ef2aSThomas Huth if (size == 8) { 2496fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2497316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2498316b6783SRichard Henderson da.memop | MO_ALIGN); 2499fcf5ef2aSThomas Huth } else { 2500fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2501fcf5ef2aSThomas Huth } 2502fcf5ef2aSThomas Huth break; 2503fcf5ef2aSThomas Huth 2504fcf5ef2aSThomas Huth default: 2505fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2506fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2507fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2508fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2509fcf5ef2aSThomas Huth break; 2510fcf5ef2aSThomas Huth } 2511fcf5ef2aSThomas Huth } 2512fcf5ef2aSThomas Huth 2513fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2514fcf5ef2aSThomas Huth { 2515fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2516fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2517fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2518fcf5ef2aSThomas Huth 2519fcf5ef2aSThomas Huth switch (da.type) { 2520fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2521fcf5ef2aSThomas Huth return; 2522fcf5ef2aSThomas Huth 2523fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2524fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2525fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2526fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2527fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2528fcf5ef2aSThomas Huth break; 2529fcf5ef2aSThomas Huth 2530fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2531fcf5ef2aSThomas Huth { 2532fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2533fcf5ef2aSThomas Huth 2534fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2535316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2536fcf5ef2aSThomas Huth 2537fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2538fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2539fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2540fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2541fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2542fcf5ef2aSThomas Huth } else { 2543fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2544fcf5ef2aSThomas Huth } 2545fcf5ef2aSThomas Huth } 2546fcf5ef2aSThomas Huth break; 2547fcf5ef2aSThomas Huth 2548fcf5ef2aSThomas Huth default: 2549fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2550fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2551fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2552fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2553fcf5ef2aSThomas Huth { 255400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 255500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2556fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth save_state(dc); 2559ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2560fcf5ef2aSThomas Huth 2561fcf5ef2aSThomas Huth /* See above. */ 2562fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2563fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2564fcf5ef2aSThomas Huth } else { 2565fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2566fcf5ef2aSThomas Huth } 2567fcf5ef2aSThomas Huth } 2568fcf5ef2aSThomas Huth break; 2569fcf5ef2aSThomas Huth } 2570fcf5ef2aSThomas Huth 2571fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2572fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2573fcf5ef2aSThomas Huth } 2574fcf5ef2aSThomas Huth 2575fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2576fcf5ef2aSThomas Huth int insn, int rd) 2577fcf5ef2aSThomas Huth { 2578fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2579fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2580fcf5ef2aSThomas Huth 2581fcf5ef2aSThomas Huth switch (da.type) { 2582fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2583fcf5ef2aSThomas Huth break; 2584fcf5ef2aSThomas Huth 2585fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2586fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2587fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2588fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2589fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2590fcf5ef2aSThomas Huth break; 2591fcf5ef2aSThomas Huth 2592fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2593fcf5ef2aSThomas Huth { 2594fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2595fcf5ef2aSThomas Huth 2596fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2597fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2598fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2599fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2600fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2601fcf5ef2aSThomas Huth } else { 2602fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2603fcf5ef2aSThomas Huth } 2604fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2605316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2606fcf5ef2aSThomas Huth } 2607fcf5ef2aSThomas Huth break; 2608fcf5ef2aSThomas Huth 2609fcf5ef2aSThomas Huth default: 2610fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2611fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2612fcf5ef2aSThomas Huth { 261300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 261400ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2615fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2616fcf5ef2aSThomas Huth 2617fcf5ef2aSThomas Huth /* See above. */ 2618fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2619fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2620fcf5ef2aSThomas Huth } else { 2621fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2622fcf5ef2aSThomas Huth } 2623fcf5ef2aSThomas Huth 2624fcf5ef2aSThomas Huth save_state(dc); 2625ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2626fcf5ef2aSThomas Huth } 2627fcf5ef2aSThomas Huth break; 2628fcf5ef2aSThomas Huth } 2629fcf5ef2aSThomas Huth } 2630fcf5ef2aSThomas Huth 2631fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2632fcf5ef2aSThomas Huth int insn, int rd) 2633fcf5ef2aSThomas Huth { 2634fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2635fcf5ef2aSThomas Huth TCGv oldv; 2636fcf5ef2aSThomas Huth 2637fcf5ef2aSThomas Huth switch (da.type) { 2638fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2639fcf5ef2aSThomas Huth return; 2640fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2641fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2642fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2643316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2644fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2645fcf5ef2aSThomas Huth break; 2646fcf5ef2aSThomas Huth default: 2647fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2648fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2649fcf5ef2aSThomas Huth break; 2650fcf5ef2aSThomas Huth } 2651fcf5ef2aSThomas Huth } 2652fcf5ef2aSThomas Huth 2653fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2654fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2655fcf5ef2aSThomas Huth { 2656fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2657fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2658fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2659fcf5ef2aSThomas Huth are unchanged. */ 2660fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2661fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2662fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2663fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth switch (da.type) { 2666fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2667fcf5ef2aSThomas Huth return; 2668fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2669fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2670316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2671fcf5ef2aSThomas Huth break; 2672fcf5ef2aSThomas Huth default: 2673fcf5ef2aSThomas Huth { 267400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 267500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth save_state(dc); 2678ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2679fcf5ef2aSThomas Huth } 2680fcf5ef2aSThomas Huth break; 2681fcf5ef2aSThomas Huth } 2682fcf5ef2aSThomas Huth 2683fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2684fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2685fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2686fcf5ef2aSThomas Huth } 2687fcf5ef2aSThomas Huth 2688fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2689fcf5ef2aSThomas Huth int insn, int rd) 2690fcf5ef2aSThomas Huth { 2691fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2692fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2693fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2694fcf5ef2aSThomas Huth 2695fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2696fcf5ef2aSThomas Huth 2697fcf5ef2aSThomas Huth switch (da.type) { 2698fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2699fcf5ef2aSThomas Huth break; 2700fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2701fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2702316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2703fcf5ef2aSThomas Huth break; 2704fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2705fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2706fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2707fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2708fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2709fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2710fcf5ef2aSThomas Huth { 2711fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 271200ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2713fcf5ef2aSThomas Huth int i; 2714fcf5ef2aSThomas Huth 2715fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2716fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2717fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2718fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2719fcf5ef2aSThomas Huth } 2720fcf5ef2aSThomas Huth } 2721fcf5ef2aSThomas Huth break; 2722fcf5ef2aSThomas Huth default: 2723fcf5ef2aSThomas Huth { 272400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 272500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2726fcf5ef2aSThomas Huth 2727fcf5ef2aSThomas Huth save_state(dc); 2728ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2729fcf5ef2aSThomas Huth } 2730fcf5ef2aSThomas Huth break; 2731fcf5ef2aSThomas Huth } 2732fcf5ef2aSThomas Huth } 2733fcf5ef2aSThomas Huth #endif 2734fcf5ef2aSThomas Huth 2735fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2736fcf5ef2aSThomas Huth { 2737fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2738fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2739fcf5ef2aSThomas Huth } 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2742fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2743fcf5ef2aSThomas Huth { 2744fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2745fcf5ef2aSThomas Huth 2746fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2747fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2748fcf5ef2aSThomas Huth the later. */ 2749fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2750fcf5ef2aSThomas Huth if (cmp->is_bool) { 2751fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2752fcf5ef2aSThomas Huth } else { 2753fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2754fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2755fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2756fcf5ef2aSThomas Huth } 2757fcf5ef2aSThomas Huth 2758fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2759fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2760fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 276100ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2762fcf5ef2aSThomas Huth 2763fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2764fcf5ef2aSThomas Huth 2765fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2766fcf5ef2aSThomas Huth } 2767fcf5ef2aSThomas Huth 2768fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2769fcf5ef2aSThomas Huth { 2770fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2771fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2772fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2773fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2774fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2775fcf5ef2aSThomas Huth } 2776fcf5ef2aSThomas Huth 2777fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2778fcf5ef2aSThomas Huth { 2779fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2780fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2781fcf5ef2aSThomas Huth 2782fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2783fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2784fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2785fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2786fcf5ef2aSThomas Huth 2787fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2788fcf5ef2aSThomas Huth } 2789fcf5ef2aSThomas Huth 27905d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2791fcf5ef2aSThomas Huth { 2792fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2793fcf5ef2aSThomas Huth 2794fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2795ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2796fcf5ef2aSThomas Huth 2797fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2798fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2799fcf5ef2aSThomas Huth 2800fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2801fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2802ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2803fcf5ef2aSThomas Huth 2804fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2805fcf5ef2aSThomas Huth { 2806fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2807fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2808fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2809fcf5ef2aSThomas Huth } 2810fcf5ef2aSThomas Huth } 2811fcf5ef2aSThomas Huth 2812fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2813fcf5ef2aSThomas Huth int width, bool cc, bool left) 2814fcf5ef2aSThomas Huth { 2815905a83deSRichard Henderson TCGv lo1, lo2; 2816fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2817fcf5ef2aSThomas Huth int shift, imask, omask; 2818fcf5ef2aSThomas Huth 2819fcf5ef2aSThomas Huth if (cc) { 2820fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2821fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2822fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2823fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2824fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2825fcf5ef2aSThomas Huth } 2826fcf5ef2aSThomas Huth 2827fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2828fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2829fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2830fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2831fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2832fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2833fcf5ef2aSThomas Huth the value we're looking for. */ 2834fcf5ef2aSThomas Huth switch (width) { 2835fcf5ef2aSThomas Huth case 8: 2836fcf5ef2aSThomas Huth imask = 0x7; 2837fcf5ef2aSThomas Huth shift = 3; 2838fcf5ef2aSThomas Huth omask = 0xff; 2839fcf5ef2aSThomas Huth if (left) { 2840fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2841fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2842fcf5ef2aSThomas Huth } else { 2843fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2844fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2845fcf5ef2aSThomas Huth } 2846fcf5ef2aSThomas Huth break; 2847fcf5ef2aSThomas Huth case 16: 2848fcf5ef2aSThomas Huth imask = 0x6; 2849fcf5ef2aSThomas Huth shift = 1; 2850fcf5ef2aSThomas Huth omask = 0xf; 2851fcf5ef2aSThomas Huth if (left) { 2852fcf5ef2aSThomas Huth tabl = 0x8cef; 2853fcf5ef2aSThomas Huth tabr = 0xf731; 2854fcf5ef2aSThomas Huth } else { 2855fcf5ef2aSThomas Huth tabl = 0x137f; 2856fcf5ef2aSThomas Huth tabr = 0xfec8; 2857fcf5ef2aSThomas Huth } 2858fcf5ef2aSThomas Huth break; 2859fcf5ef2aSThomas Huth case 32: 2860fcf5ef2aSThomas Huth imask = 0x4; 2861fcf5ef2aSThomas Huth shift = 0; 2862fcf5ef2aSThomas Huth omask = 0x3; 2863fcf5ef2aSThomas Huth if (left) { 2864fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2865fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2866fcf5ef2aSThomas Huth } else { 2867fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2868fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2869fcf5ef2aSThomas Huth } 2870fcf5ef2aSThomas Huth break; 2871fcf5ef2aSThomas Huth default: 2872fcf5ef2aSThomas Huth abort(); 2873fcf5ef2aSThomas Huth } 2874fcf5ef2aSThomas Huth 2875fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2876fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2877fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2878fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2879fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2880fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2881fcf5ef2aSThomas Huth 2882905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2883905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2884e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2885fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2886fcf5ef2aSThomas Huth 2887fcf5ef2aSThomas Huth amask = -8; 2888fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2889fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2890fcf5ef2aSThomas Huth } 2891fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2892fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2893fcf5ef2aSThomas Huth 2894e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2895e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2896e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2897fcf5ef2aSThomas Huth } 2898fcf5ef2aSThomas Huth 2899fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2900fcf5ef2aSThomas Huth { 2901fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2902fcf5ef2aSThomas Huth 2903fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2904fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2905fcf5ef2aSThomas Huth if (left) { 2906fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2907fcf5ef2aSThomas Huth } 2908fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2909fcf5ef2aSThomas Huth } 2910fcf5ef2aSThomas Huth 2911fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2912fcf5ef2aSThomas Huth { 2913fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2914fcf5ef2aSThomas Huth 2915fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2916fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2917fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2918fcf5ef2aSThomas Huth 2919fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2920fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2921fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2922fcf5ef2aSThomas Huth 2923fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2924fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2925fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2926fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2927fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2928fcf5ef2aSThomas Huth 2929fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2930fcf5ef2aSThomas Huth } 2931fcf5ef2aSThomas Huth #endif 2932fcf5ef2aSThomas Huth 2933878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2934878cc677SRichard Henderson #include "decode-insns.c.inc" 2935878cc677SRichard Henderson 2936878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2937878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2938878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2939878cc677SRichard Henderson 2940878cc677SRichard Henderson #define avail_ALL(C) true 2941878cc677SRichard Henderson #ifdef TARGET_SPARC64 2942878cc677SRichard Henderson # define avail_32(C) false 2943af25071cSRichard Henderson # define avail_ASR17(C) false 2944c2636853SRichard Henderson # define avail_DIV(C) true 2945b5372650SRichard Henderson # define avail_MUL(C) true 29460faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2947878cc677SRichard Henderson # define avail_64(C) true 29485d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2949af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2950878cc677SRichard Henderson #else 2951878cc677SRichard Henderson # define avail_32(C) true 2952af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2953c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2954b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 29550faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2956878cc677SRichard Henderson # define avail_64(C) false 29575d617bfbSRichard Henderson # define avail_GL(C) false 2958af25071cSRichard Henderson # define avail_HYPV(C) false 2959878cc677SRichard Henderson #endif 2960878cc677SRichard Henderson 2961878cc677SRichard Henderson /* Default case for non jump instructions. */ 2962878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2963878cc677SRichard Henderson { 2964878cc677SRichard Henderson if (dc->npc & 3) { 2965878cc677SRichard Henderson switch (dc->npc) { 2966878cc677SRichard Henderson case DYNAMIC_PC: 2967878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2968878cc677SRichard Henderson dc->pc = dc->npc; 2969878cc677SRichard Henderson gen_op_next_insn(); 2970878cc677SRichard Henderson break; 2971878cc677SRichard Henderson case JUMP_PC: 2972878cc677SRichard Henderson /* we can do a static jump */ 2973878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2974878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2975878cc677SRichard Henderson break; 2976878cc677SRichard Henderson default: 2977878cc677SRichard Henderson g_assert_not_reached(); 2978878cc677SRichard Henderson } 2979878cc677SRichard Henderson } else { 2980878cc677SRichard Henderson dc->pc = dc->npc; 2981878cc677SRichard Henderson dc->npc = dc->npc + 4; 2982878cc677SRichard Henderson } 2983878cc677SRichard Henderson return true; 2984878cc677SRichard Henderson } 2985878cc677SRichard Henderson 29866d2a0768SRichard Henderson /* 29876d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29886d2a0768SRichard Henderson */ 29896d2a0768SRichard Henderson 2990276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2991276567aaSRichard Henderson { 2992276567aaSRichard Henderson if (annul) { 2993276567aaSRichard Henderson dc->pc = dc->npc + 4; 2994276567aaSRichard Henderson dc->npc = dc->pc + 4; 2995276567aaSRichard Henderson } else { 2996276567aaSRichard Henderson dc->pc = dc->npc; 2997276567aaSRichard Henderson dc->npc = dc->pc + 4; 2998276567aaSRichard Henderson } 2999276567aaSRichard Henderson return true; 3000276567aaSRichard Henderson } 3001276567aaSRichard Henderson 3002276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 3003276567aaSRichard Henderson target_ulong dest) 3004276567aaSRichard Henderson { 3005276567aaSRichard Henderson if (annul) { 3006276567aaSRichard Henderson dc->pc = dest; 3007276567aaSRichard Henderson dc->npc = dest + 4; 3008276567aaSRichard Henderson } else { 3009276567aaSRichard Henderson dc->pc = dc->npc; 3010276567aaSRichard Henderson dc->npc = dest; 3011276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 3012276567aaSRichard Henderson } 3013276567aaSRichard Henderson return true; 3014276567aaSRichard Henderson } 3015276567aaSRichard Henderson 30169d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 30179d4e2bc7SRichard Henderson bool annul, target_ulong dest) 3018276567aaSRichard Henderson { 30196b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 30206b3e4cc6SRichard Henderson 3021276567aaSRichard Henderson if (annul) { 30226b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 30236b3e4cc6SRichard Henderson 30249d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 30256b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 30266b3e4cc6SRichard Henderson gen_set_label(l1); 30276b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 30286b3e4cc6SRichard Henderson 30296b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 3030276567aaSRichard Henderson } else { 30316b3e4cc6SRichard Henderson if (npc & 3) { 30326b3e4cc6SRichard Henderson switch (npc) { 30336b3e4cc6SRichard Henderson case DYNAMIC_PC: 30346b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 30356b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 30366b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 30379d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 30389d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 30396b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 30406b3e4cc6SRichard Henderson dc->pc = npc; 30416b3e4cc6SRichard Henderson break; 30426b3e4cc6SRichard Henderson default: 30436b3e4cc6SRichard Henderson g_assert_not_reached(); 30446b3e4cc6SRichard Henderson } 30456b3e4cc6SRichard Henderson } else { 30466b3e4cc6SRichard Henderson dc->pc = npc; 30476b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 30486b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 30496b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 30509d4e2bc7SRichard Henderson if (cmp->is_bool) { 30519d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 30529d4e2bc7SRichard Henderson } else { 30539d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 30549d4e2bc7SRichard Henderson } 30556b3e4cc6SRichard Henderson } 3056276567aaSRichard Henderson } 3057276567aaSRichard Henderson return true; 3058276567aaSRichard Henderson } 3059276567aaSRichard Henderson 3060af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 3061af25071cSRichard Henderson { 3062af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 3063af25071cSRichard Henderson return true; 3064af25071cSRichard Henderson } 3065af25071cSRichard Henderson 3066276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3067276567aaSRichard Henderson { 3068276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 30691ea9c62aSRichard Henderson DisasCompare cmp; 3070276567aaSRichard Henderson 3071276567aaSRichard Henderson switch (a->cond) { 3072276567aaSRichard Henderson case 0x0: 3073276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3074276567aaSRichard Henderson case 0x8: 3075276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3076276567aaSRichard Henderson default: 3077276567aaSRichard Henderson flush_cond(dc); 30781ea9c62aSRichard Henderson 30791ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30809d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3081276567aaSRichard Henderson } 3082276567aaSRichard Henderson } 3083276567aaSRichard Henderson 3084276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3085276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3086276567aaSRichard Henderson 308745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 308845196ea4SRichard Henderson { 308945196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3090d5471936SRichard Henderson DisasCompare cmp; 309145196ea4SRichard Henderson 309245196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 309345196ea4SRichard Henderson return true; 309445196ea4SRichard Henderson } 309545196ea4SRichard Henderson switch (a->cond) { 309645196ea4SRichard Henderson case 0x0: 309745196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 309845196ea4SRichard Henderson case 0x8: 309945196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 310045196ea4SRichard Henderson default: 310145196ea4SRichard Henderson flush_cond(dc); 3102d5471936SRichard Henderson 3103d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 31049d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 310545196ea4SRichard Henderson } 310645196ea4SRichard Henderson } 310745196ea4SRichard Henderson 310845196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 310945196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 311045196ea4SRichard Henderson 3111ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3112ab9ffe98SRichard Henderson { 3113ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3114ab9ffe98SRichard Henderson DisasCompare cmp; 3115ab9ffe98SRichard Henderson 3116ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3117ab9ffe98SRichard Henderson return false; 3118ab9ffe98SRichard Henderson } 3119ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3120ab9ffe98SRichard Henderson return false; 3121ab9ffe98SRichard Henderson } 3122ab9ffe98SRichard Henderson 3123ab9ffe98SRichard Henderson flush_cond(dc); 3124ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 31259d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3126ab9ffe98SRichard Henderson } 3127ab9ffe98SRichard Henderson 312823ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 312923ada1b1SRichard Henderson { 313023ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 313123ada1b1SRichard Henderson 313223ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 313323ada1b1SRichard Henderson gen_mov_pc_npc(dc); 313423ada1b1SRichard Henderson dc->npc = target; 313523ada1b1SRichard Henderson return true; 313623ada1b1SRichard Henderson } 313723ada1b1SRichard Henderson 313845196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 313945196ea4SRichard Henderson { 314045196ea4SRichard Henderson /* 314145196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 314245196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 314345196ea4SRichard Henderson */ 314445196ea4SRichard Henderson #ifdef TARGET_SPARC64 314545196ea4SRichard Henderson return false; 314645196ea4SRichard Henderson #else 314745196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 314845196ea4SRichard Henderson return true; 314945196ea4SRichard Henderson #endif 315045196ea4SRichard Henderson } 315145196ea4SRichard Henderson 31526d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 31536d2a0768SRichard Henderson { 31546d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 31556d2a0768SRichard Henderson if (a->rd) { 31566d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 31576d2a0768SRichard Henderson } 31586d2a0768SRichard Henderson return advance_pc(dc); 31596d2a0768SRichard Henderson } 31606d2a0768SRichard Henderson 31610faef01bSRichard Henderson /* 31620faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 31630faef01bSRichard Henderson */ 31640faef01bSRichard Henderson 316530376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 316630376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 316730376636SRichard Henderson { 316830376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 316930376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 317030376636SRichard Henderson DisasCompare cmp; 317130376636SRichard Henderson TCGLabel *lab; 317230376636SRichard Henderson TCGv_i32 trap; 317330376636SRichard Henderson 317430376636SRichard Henderson /* Trap never. */ 317530376636SRichard Henderson if (cond == 0) { 317630376636SRichard Henderson return advance_pc(dc); 317730376636SRichard Henderson } 317830376636SRichard Henderson 317930376636SRichard Henderson /* 318030376636SRichard Henderson * Immediate traps are the most common case. Since this value is 318130376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 318230376636SRichard Henderson */ 318330376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 318430376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 318530376636SRichard Henderson } else { 318630376636SRichard Henderson trap = tcg_temp_new_i32(); 318730376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 318830376636SRichard Henderson if (imm) { 318930376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 319030376636SRichard Henderson } else { 319130376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 319230376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 319330376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 319430376636SRichard Henderson } 319530376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 319630376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 319730376636SRichard Henderson } 319830376636SRichard Henderson 319930376636SRichard Henderson /* Trap always. */ 320030376636SRichard Henderson if (cond == 8) { 320130376636SRichard Henderson save_state(dc); 320230376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 320330376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 320430376636SRichard Henderson return true; 320530376636SRichard Henderson } 320630376636SRichard Henderson 320730376636SRichard Henderson /* Conditional trap. */ 320830376636SRichard Henderson flush_cond(dc); 320930376636SRichard Henderson lab = delay_exceptionv(dc, trap); 321030376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 321130376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 321230376636SRichard Henderson 321330376636SRichard Henderson return advance_pc(dc); 321430376636SRichard Henderson } 321530376636SRichard Henderson 321630376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 321730376636SRichard Henderson { 321830376636SRichard Henderson if (avail_32(dc) && a->cc) { 321930376636SRichard Henderson return false; 322030376636SRichard Henderson } 322130376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 322230376636SRichard Henderson } 322330376636SRichard Henderson 322430376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 322530376636SRichard Henderson { 322630376636SRichard Henderson if (avail_64(dc)) { 322730376636SRichard Henderson return false; 322830376636SRichard Henderson } 322930376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 323030376636SRichard Henderson } 323130376636SRichard Henderson 323230376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 323330376636SRichard Henderson { 323430376636SRichard Henderson if (avail_32(dc)) { 323530376636SRichard Henderson return false; 323630376636SRichard Henderson } 323730376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 323830376636SRichard Henderson } 323930376636SRichard Henderson 3240af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3241af25071cSRichard Henderson { 3242af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3243af25071cSRichard Henderson return advance_pc(dc); 3244af25071cSRichard Henderson } 3245af25071cSRichard Henderson 3246af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3247af25071cSRichard Henderson { 3248af25071cSRichard Henderson if (avail_32(dc)) { 3249af25071cSRichard Henderson return false; 3250af25071cSRichard Henderson } 3251af25071cSRichard Henderson if (a->mmask) { 3252af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3253af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3254af25071cSRichard Henderson } 3255af25071cSRichard Henderson if (a->cmask) { 3256af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3257af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3258af25071cSRichard Henderson } 3259af25071cSRichard Henderson return advance_pc(dc); 3260af25071cSRichard Henderson } 3261af25071cSRichard Henderson 3262af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3263af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3264af25071cSRichard Henderson { 3265af25071cSRichard Henderson if (!priv) { 3266af25071cSRichard Henderson return raise_priv(dc); 3267af25071cSRichard Henderson } 3268af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3269af25071cSRichard Henderson return advance_pc(dc); 3270af25071cSRichard Henderson } 3271af25071cSRichard Henderson 3272af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3273af25071cSRichard Henderson { 3274af25071cSRichard Henderson return cpu_y; 3275af25071cSRichard Henderson } 3276af25071cSRichard Henderson 3277af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3278af25071cSRichard Henderson { 3279af25071cSRichard Henderson /* 3280af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3281af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3282af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3283af25071cSRichard Henderson */ 3284af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3285af25071cSRichard Henderson return false; 3286af25071cSRichard Henderson } 3287af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3288af25071cSRichard Henderson } 3289af25071cSRichard Henderson 3290af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3291af25071cSRichard Henderson { 3292af25071cSRichard Henderson uint32_t val; 3293af25071cSRichard Henderson 3294af25071cSRichard Henderson /* 3295af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3296af25071cSRichard Henderson * some of which are writable. 3297af25071cSRichard Henderson */ 3298af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3299af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3300af25071cSRichard Henderson 3301af25071cSRichard Henderson return tcg_constant_tl(val); 3302af25071cSRichard Henderson } 3303af25071cSRichard Henderson 3304af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3305af25071cSRichard Henderson 3306af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3307af25071cSRichard Henderson { 3308af25071cSRichard Henderson update_psr(dc); 3309af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3310af25071cSRichard Henderson return dst; 3311af25071cSRichard Henderson } 3312af25071cSRichard Henderson 3313af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3314af25071cSRichard Henderson 3315af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3316af25071cSRichard Henderson { 3317af25071cSRichard Henderson #ifdef TARGET_SPARC64 3318af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3319af25071cSRichard Henderson #else 3320af25071cSRichard Henderson qemu_build_not_reached(); 3321af25071cSRichard Henderson #endif 3322af25071cSRichard Henderson } 3323af25071cSRichard Henderson 3324af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3325af25071cSRichard Henderson 3326af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3327af25071cSRichard Henderson { 3328af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3329af25071cSRichard Henderson 3330af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3331af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3332af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3333af25071cSRichard Henderson } 3334af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3335af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3336af25071cSRichard Henderson return dst; 3337af25071cSRichard Henderson } 3338af25071cSRichard Henderson 3339af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3340af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3341af25071cSRichard Henderson 3342af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3343af25071cSRichard Henderson { 3344af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3345af25071cSRichard Henderson } 3346af25071cSRichard Henderson 3347af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3348af25071cSRichard Henderson 3349af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3350af25071cSRichard Henderson { 3351af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3352af25071cSRichard Henderson return dst; 3353af25071cSRichard Henderson } 3354af25071cSRichard Henderson 3355af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3356af25071cSRichard Henderson 3357af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3358af25071cSRichard Henderson { 3359af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3360af25071cSRichard Henderson return cpu_gsr; 3361af25071cSRichard Henderson } 3362af25071cSRichard Henderson 3363af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3364af25071cSRichard Henderson 3365af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3366af25071cSRichard Henderson { 3367af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3368af25071cSRichard Henderson return dst; 3369af25071cSRichard Henderson } 3370af25071cSRichard Henderson 3371af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3372af25071cSRichard Henderson 3373af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3374af25071cSRichard Henderson { 3375577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3376577efa45SRichard Henderson return dst; 3377af25071cSRichard Henderson } 3378af25071cSRichard Henderson 3379af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3380af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3381af25071cSRichard Henderson 3382af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3383af25071cSRichard Henderson { 3384af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3385af25071cSRichard Henderson 3386af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3387af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3388af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3389af25071cSRichard Henderson } 3390af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3391af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3392af25071cSRichard Henderson return dst; 3393af25071cSRichard Henderson } 3394af25071cSRichard Henderson 3395af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3396af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3397af25071cSRichard Henderson 3398af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3399af25071cSRichard Henderson { 3400577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3401577efa45SRichard Henderson return dst; 3402af25071cSRichard Henderson } 3403af25071cSRichard Henderson 3404af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3405af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3406af25071cSRichard Henderson 3407af25071cSRichard Henderson /* 3408af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3409af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3410af25071cSRichard Henderson * this ASR as impl. dep 3411af25071cSRichard Henderson */ 3412af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3413af25071cSRichard Henderson { 3414af25071cSRichard Henderson return tcg_constant_tl(1); 3415af25071cSRichard Henderson } 3416af25071cSRichard Henderson 3417af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3418af25071cSRichard Henderson 3419668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3420668bb9b7SRichard Henderson { 3421668bb9b7SRichard Henderson update_psr(dc); 3422668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3423668bb9b7SRichard Henderson return dst; 3424668bb9b7SRichard Henderson } 3425668bb9b7SRichard Henderson 3426668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3427668bb9b7SRichard Henderson 3428668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3429668bb9b7SRichard Henderson { 3430668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3431668bb9b7SRichard Henderson return dst; 3432668bb9b7SRichard Henderson } 3433668bb9b7SRichard Henderson 3434668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3435668bb9b7SRichard Henderson 3436668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3437668bb9b7SRichard Henderson { 3438668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3439668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3440668bb9b7SRichard Henderson 3441668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3442668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3443668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3444668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3445668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3446668bb9b7SRichard Henderson 3447668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3448668bb9b7SRichard Henderson return dst; 3449668bb9b7SRichard Henderson } 3450668bb9b7SRichard Henderson 3451668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3452668bb9b7SRichard Henderson 3453668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3454668bb9b7SRichard Henderson { 34552da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 34562da789deSRichard Henderson return dst; 3457668bb9b7SRichard Henderson } 3458668bb9b7SRichard Henderson 3459668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3460668bb9b7SRichard Henderson 3461668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3462668bb9b7SRichard Henderson { 34632da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 34642da789deSRichard Henderson return dst; 3465668bb9b7SRichard Henderson } 3466668bb9b7SRichard Henderson 3467668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3468668bb9b7SRichard Henderson 3469668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3470668bb9b7SRichard Henderson { 34712da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 34722da789deSRichard Henderson return dst; 3473668bb9b7SRichard Henderson } 3474668bb9b7SRichard Henderson 3475668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3476668bb9b7SRichard Henderson 3477668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3478668bb9b7SRichard Henderson { 3479577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3480577efa45SRichard Henderson return dst; 3481668bb9b7SRichard Henderson } 3482668bb9b7SRichard Henderson 3483668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3484668bb9b7SRichard Henderson do_rdhstick_cmpr) 3485668bb9b7SRichard Henderson 34865d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34875d617bfbSRichard Henderson { 3488cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3489cd6269f7SRichard Henderson return dst; 34905d617bfbSRichard Henderson } 34915d617bfbSRichard Henderson 34925d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34935d617bfbSRichard Henderson 34945d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34955d617bfbSRichard Henderson { 34965d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34975d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34985d617bfbSRichard Henderson 34995d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35005d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 35015d617bfbSRichard Henderson return dst; 35025d617bfbSRichard Henderson #else 35035d617bfbSRichard Henderson qemu_build_not_reached(); 35045d617bfbSRichard Henderson #endif 35055d617bfbSRichard Henderson } 35065d617bfbSRichard Henderson 35075d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 35085d617bfbSRichard Henderson 35095d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 35105d617bfbSRichard Henderson { 35115d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35125d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35135d617bfbSRichard Henderson 35145d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35155d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 35165d617bfbSRichard Henderson return dst; 35175d617bfbSRichard Henderson #else 35185d617bfbSRichard Henderson qemu_build_not_reached(); 35195d617bfbSRichard Henderson #endif 35205d617bfbSRichard Henderson } 35215d617bfbSRichard Henderson 35225d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 35235d617bfbSRichard Henderson 35245d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 35255d617bfbSRichard Henderson { 35265d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35275d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35285d617bfbSRichard Henderson 35295d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35305d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 35315d617bfbSRichard Henderson return dst; 35325d617bfbSRichard Henderson #else 35335d617bfbSRichard Henderson qemu_build_not_reached(); 35345d617bfbSRichard Henderson #endif 35355d617bfbSRichard Henderson } 35365d617bfbSRichard Henderson 35375d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 35385d617bfbSRichard Henderson 35395d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 35405d617bfbSRichard Henderson { 35415d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35425d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35435d617bfbSRichard Henderson 35445d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35455d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 35465d617bfbSRichard Henderson return dst; 35475d617bfbSRichard Henderson #else 35485d617bfbSRichard Henderson qemu_build_not_reached(); 35495d617bfbSRichard Henderson #endif 35505d617bfbSRichard Henderson } 35515d617bfbSRichard Henderson 35525d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 35535d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 35545d617bfbSRichard Henderson 35555d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 35565d617bfbSRichard Henderson { 35575d617bfbSRichard Henderson return cpu_tbr; 35585d617bfbSRichard Henderson } 35595d617bfbSRichard Henderson 3560e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35615d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35625d617bfbSRichard Henderson 35635d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 35645d617bfbSRichard Henderson { 35655d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 35665d617bfbSRichard Henderson return dst; 35675d617bfbSRichard Henderson } 35685d617bfbSRichard Henderson 35695d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 35705d617bfbSRichard Henderson 35715d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 35725d617bfbSRichard Henderson { 35735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 35745d617bfbSRichard Henderson return dst; 35755d617bfbSRichard Henderson } 35765d617bfbSRichard Henderson 35775d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35785d617bfbSRichard Henderson 35795d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35805d617bfbSRichard Henderson { 35815d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35825d617bfbSRichard Henderson return dst; 35835d617bfbSRichard Henderson } 35845d617bfbSRichard Henderson 35855d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35865d617bfbSRichard Henderson 35875d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35885d617bfbSRichard Henderson { 35895d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35905d617bfbSRichard Henderson return dst; 35915d617bfbSRichard Henderson } 35925d617bfbSRichard Henderson 35935d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35945d617bfbSRichard Henderson 35955d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35965d617bfbSRichard Henderson { 35975d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35985d617bfbSRichard Henderson return dst; 35995d617bfbSRichard Henderson } 36005d617bfbSRichard Henderson 36015d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 36025d617bfbSRichard Henderson 36035d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 36045d617bfbSRichard Henderson { 36055d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 36065d617bfbSRichard Henderson return dst; 36075d617bfbSRichard Henderson } 36085d617bfbSRichard Henderson 36095d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 36105d617bfbSRichard Henderson do_rdcanrestore) 36115d617bfbSRichard Henderson 36125d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 36135d617bfbSRichard Henderson { 36145d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 36155d617bfbSRichard Henderson return dst; 36165d617bfbSRichard Henderson } 36175d617bfbSRichard Henderson 36185d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 36195d617bfbSRichard Henderson 36205d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 36215d617bfbSRichard Henderson { 36225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 36235d617bfbSRichard Henderson return dst; 36245d617bfbSRichard Henderson } 36255d617bfbSRichard Henderson 36265d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 36275d617bfbSRichard Henderson 36285d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 36295d617bfbSRichard Henderson { 36305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 36315d617bfbSRichard Henderson return dst; 36325d617bfbSRichard Henderson } 36335d617bfbSRichard Henderson 36345d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 36355d617bfbSRichard Henderson 36365d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 36375d617bfbSRichard Henderson { 36385d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 36395d617bfbSRichard Henderson return dst; 36405d617bfbSRichard Henderson } 36415d617bfbSRichard Henderson 36425d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 36435d617bfbSRichard Henderson 36445d617bfbSRichard Henderson /* UA2005 strand status */ 36455d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 36465d617bfbSRichard Henderson { 36472da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 36482da789deSRichard Henderson return dst; 36495d617bfbSRichard Henderson } 36505d617bfbSRichard Henderson 36515d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 36525d617bfbSRichard Henderson 36535d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 36545d617bfbSRichard Henderson { 36552da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 36562da789deSRichard Henderson return dst; 36575d617bfbSRichard Henderson } 36585d617bfbSRichard Henderson 36595d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 36605d617bfbSRichard Henderson 3661e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3662e8325dc0SRichard Henderson { 3663e8325dc0SRichard Henderson if (avail_64(dc)) { 3664e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3665e8325dc0SRichard Henderson return advance_pc(dc); 3666e8325dc0SRichard Henderson } 3667e8325dc0SRichard Henderson return false; 3668e8325dc0SRichard Henderson } 3669e8325dc0SRichard Henderson 36700faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 36710faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 36720faef01bSRichard Henderson { 36730faef01bSRichard Henderson TCGv src; 36740faef01bSRichard Henderson 36750faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36760faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36770faef01bSRichard Henderson return false; 36780faef01bSRichard Henderson } 36790faef01bSRichard Henderson if (!priv) { 36800faef01bSRichard Henderson return raise_priv(dc); 36810faef01bSRichard Henderson } 36820faef01bSRichard Henderson 36830faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36840faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36850faef01bSRichard Henderson } else { 36860faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36870faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36880faef01bSRichard Henderson src = src1; 36890faef01bSRichard Henderson } else { 36900faef01bSRichard Henderson src = tcg_temp_new(); 36910faef01bSRichard Henderson if (a->imm) { 36920faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 36930faef01bSRichard Henderson } else { 36940faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 36950faef01bSRichard Henderson } 36960faef01bSRichard Henderson } 36970faef01bSRichard Henderson } 36980faef01bSRichard Henderson func(dc, src); 36990faef01bSRichard Henderson return advance_pc(dc); 37000faef01bSRichard Henderson } 37010faef01bSRichard Henderson 37020faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 37030faef01bSRichard Henderson { 37040faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 37050faef01bSRichard Henderson } 37060faef01bSRichard Henderson 37070faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 37080faef01bSRichard Henderson 37090faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 37100faef01bSRichard Henderson { 37110faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 37120faef01bSRichard Henderson } 37130faef01bSRichard Henderson 37140faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 37150faef01bSRichard Henderson 37160faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 37170faef01bSRichard Henderson { 37180faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 37190faef01bSRichard Henderson 37200faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 37210faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 37220faef01bSRichard Henderson /* End TB to notice changed ASI. */ 37230faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37240faef01bSRichard Henderson } 37250faef01bSRichard Henderson 37260faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 37270faef01bSRichard Henderson 37280faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 37290faef01bSRichard Henderson { 37300faef01bSRichard Henderson #ifdef TARGET_SPARC64 37310faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 37320faef01bSRichard Henderson dc->fprs_dirty = 0; 37330faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37340faef01bSRichard Henderson #else 37350faef01bSRichard Henderson qemu_build_not_reached(); 37360faef01bSRichard Henderson #endif 37370faef01bSRichard Henderson } 37380faef01bSRichard Henderson 37390faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 37400faef01bSRichard Henderson 37410faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 37420faef01bSRichard Henderson { 37430faef01bSRichard Henderson gen_trap_ifnofpu(dc); 37440faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 37450faef01bSRichard Henderson } 37460faef01bSRichard Henderson 37470faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 37480faef01bSRichard Henderson 37490faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 37500faef01bSRichard Henderson { 37510faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 37520faef01bSRichard Henderson } 37530faef01bSRichard Henderson 37540faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 37550faef01bSRichard Henderson 37560faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 37570faef01bSRichard Henderson { 37580faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 37590faef01bSRichard Henderson } 37600faef01bSRichard Henderson 37610faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 37620faef01bSRichard Henderson 37630faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 37640faef01bSRichard Henderson { 37650faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 37660faef01bSRichard Henderson } 37670faef01bSRichard Henderson 37680faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 37690faef01bSRichard Henderson 37700faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 37710faef01bSRichard Henderson { 37720faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37730faef01bSRichard Henderson 3774577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3775577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37760faef01bSRichard Henderson translator_io_start(&dc->base); 3777577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37780faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37790faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37800faef01bSRichard Henderson } 37810faef01bSRichard Henderson 37820faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37830faef01bSRichard Henderson 37840faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37850faef01bSRichard Henderson { 37860faef01bSRichard Henderson #ifdef TARGET_SPARC64 37870faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37880faef01bSRichard Henderson 37890faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37900faef01bSRichard Henderson translator_io_start(&dc->base); 37910faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37920faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37930faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37940faef01bSRichard Henderson #else 37950faef01bSRichard Henderson qemu_build_not_reached(); 37960faef01bSRichard Henderson #endif 37970faef01bSRichard Henderson } 37980faef01bSRichard Henderson 37990faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 38000faef01bSRichard Henderson 38010faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 38020faef01bSRichard Henderson { 38030faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38040faef01bSRichard Henderson 3805577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3806577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 38070faef01bSRichard Henderson translator_io_start(&dc->base); 3808577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 38090faef01bSRichard Henderson /* End TB to handle timer interrupt */ 38100faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38110faef01bSRichard Henderson } 38120faef01bSRichard Henderson 38130faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 38140faef01bSRichard Henderson 38150faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 38160faef01bSRichard Henderson { 38170faef01bSRichard Henderson save_state(dc); 38180faef01bSRichard Henderson gen_helper_power_down(tcg_env); 38190faef01bSRichard Henderson } 38200faef01bSRichard Henderson 38210faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 38220faef01bSRichard Henderson 382325524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 382425524734SRichard Henderson { 382525524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 382625524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 382725524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 382825524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 382925524734SRichard Henderson } 383025524734SRichard Henderson 383125524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 383225524734SRichard Henderson 38339422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 38349422278eSRichard Henderson { 38359422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3836cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3837cd6269f7SRichard Henderson 3838cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3839cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 38409422278eSRichard Henderson } 38419422278eSRichard Henderson 38429422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 38439422278eSRichard Henderson 38449422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 38459422278eSRichard Henderson { 38469422278eSRichard Henderson #ifdef TARGET_SPARC64 38479422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38489422278eSRichard Henderson 38499422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38509422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 38519422278eSRichard Henderson #else 38529422278eSRichard Henderson qemu_build_not_reached(); 38539422278eSRichard Henderson #endif 38549422278eSRichard Henderson } 38559422278eSRichard Henderson 38569422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 38579422278eSRichard Henderson 38589422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 38599422278eSRichard Henderson { 38609422278eSRichard Henderson #ifdef TARGET_SPARC64 38619422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38629422278eSRichard Henderson 38639422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38649422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 38659422278eSRichard Henderson #else 38669422278eSRichard Henderson qemu_build_not_reached(); 38679422278eSRichard Henderson #endif 38689422278eSRichard Henderson } 38699422278eSRichard Henderson 38709422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 38719422278eSRichard Henderson 38729422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 38739422278eSRichard Henderson { 38749422278eSRichard Henderson #ifdef TARGET_SPARC64 38759422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38769422278eSRichard Henderson 38779422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38789422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38799422278eSRichard Henderson #else 38809422278eSRichard Henderson qemu_build_not_reached(); 38819422278eSRichard Henderson #endif 38829422278eSRichard Henderson } 38839422278eSRichard Henderson 38849422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38859422278eSRichard Henderson 38869422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38879422278eSRichard Henderson { 38889422278eSRichard Henderson #ifdef TARGET_SPARC64 38899422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38909422278eSRichard Henderson 38919422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38929422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 38939422278eSRichard Henderson #else 38949422278eSRichard Henderson qemu_build_not_reached(); 38959422278eSRichard Henderson #endif 38969422278eSRichard Henderson } 38979422278eSRichard Henderson 38989422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 38999422278eSRichard Henderson 39009422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 39019422278eSRichard Henderson { 39029422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 39039422278eSRichard Henderson 39049422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 39059422278eSRichard Henderson translator_io_start(&dc->base); 39069422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 39079422278eSRichard Henderson /* End TB to handle timer interrupt */ 39089422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39099422278eSRichard Henderson } 39109422278eSRichard Henderson 39119422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 39129422278eSRichard Henderson 39139422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 39149422278eSRichard Henderson { 39159422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 39169422278eSRichard Henderson } 39179422278eSRichard Henderson 39189422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 39199422278eSRichard Henderson 39209422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 39219422278eSRichard Henderson { 39229422278eSRichard Henderson save_state(dc); 39239422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39249422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39259422278eSRichard Henderson } 39269422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 39279422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39289422278eSRichard Henderson } 39299422278eSRichard Henderson 39309422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 39319422278eSRichard Henderson 39329422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 39339422278eSRichard Henderson { 39349422278eSRichard Henderson save_state(dc); 39359422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 39369422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39379422278eSRichard Henderson } 39389422278eSRichard Henderson 39399422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 39409422278eSRichard Henderson 39419422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 39429422278eSRichard Henderson { 39439422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39449422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39459422278eSRichard Henderson } 39469422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 39479422278eSRichard Henderson } 39489422278eSRichard Henderson 39499422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 39509422278eSRichard Henderson 39519422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 39529422278eSRichard Henderson { 39539422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 39549422278eSRichard Henderson } 39559422278eSRichard Henderson 39569422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 39579422278eSRichard Henderson 39589422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 39599422278eSRichard Henderson { 39609422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 39619422278eSRichard Henderson } 39629422278eSRichard Henderson 39639422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 39649422278eSRichard Henderson 39659422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 39669422278eSRichard Henderson { 39679422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 39689422278eSRichard Henderson } 39699422278eSRichard Henderson 39709422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 39719422278eSRichard Henderson 39729422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 39739422278eSRichard Henderson { 39749422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39759422278eSRichard Henderson } 39769422278eSRichard Henderson 39779422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39789422278eSRichard Henderson 39799422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39809422278eSRichard Henderson { 39819422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39829422278eSRichard Henderson } 39839422278eSRichard Henderson 39849422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39859422278eSRichard Henderson 39869422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39879422278eSRichard Henderson { 39889422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39899422278eSRichard Henderson } 39909422278eSRichard Henderson 39919422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 39929422278eSRichard Henderson 39939422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 39949422278eSRichard Henderson { 39959422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 39969422278eSRichard Henderson } 39979422278eSRichard Henderson 39989422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 39999422278eSRichard Henderson 40009422278eSRichard Henderson /* UA2005 strand status */ 40019422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 40029422278eSRichard Henderson { 40032da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 40049422278eSRichard Henderson } 40059422278eSRichard Henderson 40069422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 40079422278eSRichard Henderson 4008bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 4009bb97f2f5SRichard Henderson 4010bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 4011bb97f2f5SRichard Henderson { 4012bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 4013bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4014bb97f2f5SRichard Henderson } 4015bb97f2f5SRichard Henderson 4016bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 4017bb97f2f5SRichard Henderson 4018bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 4019bb97f2f5SRichard Henderson { 4020bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 4021bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 4022bb97f2f5SRichard Henderson 4023bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 4024bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 4025bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 4026bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 4027bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 4028bb97f2f5SRichard Henderson 4029bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 4030bb97f2f5SRichard Henderson } 4031bb97f2f5SRichard Henderson 4032bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 4033bb97f2f5SRichard Henderson 4034bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 4035bb97f2f5SRichard Henderson { 40362da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 4037bb97f2f5SRichard Henderson } 4038bb97f2f5SRichard Henderson 4039bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 4040bb97f2f5SRichard Henderson 4041bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 4042bb97f2f5SRichard Henderson { 40432da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 4044bb97f2f5SRichard Henderson } 4045bb97f2f5SRichard Henderson 4046bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 4047bb97f2f5SRichard Henderson 4048bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 4049bb97f2f5SRichard Henderson { 4050bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 4051bb97f2f5SRichard Henderson 4052577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 4053bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 4054bb97f2f5SRichard Henderson translator_io_start(&dc->base); 4055577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 4056bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 4057bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4058bb97f2f5SRichard Henderson } 4059bb97f2f5SRichard Henderson 4060bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 4061bb97f2f5SRichard Henderson do_wrhstick_cmpr) 4062bb97f2f5SRichard Henderson 406325524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 406425524734SRichard Henderson { 406525524734SRichard Henderson if (!supervisor(dc)) { 406625524734SRichard Henderson return raise_priv(dc); 406725524734SRichard Henderson } 406825524734SRichard Henderson if (saved) { 406925524734SRichard Henderson gen_helper_saved(tcg_env); 407025524734SRichard Henderson } else { 407125524734SRichard Henderson gen_helper_restored(tcg_env); 407225524734SRichard Henderson } 407325524734SRichard Henderson return advance_pc(dc); 407425524734SRichard Henderson } 407525524734SRichard Henderson 407625524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 407725524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 407825524734SRichard Henderson 40790faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a) 40800faef01bSRichard Henderson { 40810faef01bSRichard Henderson /* 40820faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40830faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40840faef01bSRichard Henderson */ 40850faef01bSRichard Henderson if (avail_32(dc)) { 40860faef01bSRichard Henderson return advance_pc(dc); 40870faef01bSRichard Henderson } 40880faef01bSRichard Henderson return false; 40890faef01bSRichard Henderson } 40900faef01bSRichard Henderson 4091428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4092428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4093428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4094428881deSRichard Henderson { 4095428881deSRichard Henderson TCGv dst, src1; 4096428881deSRichard Henderson 4097428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4098428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4099428881deSRichard Henderson return false; 4100428881deSRichard Henderson } 4101428881deSRichard Henderson 4102428881deSRichard Henderson if (a->cc) { 4103428881deSRichard Henderson dst = cpu_cc_dst; 4104428881deSRichard Henderson } else { 4105428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4106428881deSRichard Henderson } 4107428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4108428881deSRichard Henderson 4109428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4110428881deSRichard Henderson if (funci) { 4111428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 4112428881deSRichard Henderson } else { 4113428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 4114428881deSRichard Henderson } 4115428881deSRichard Henderson } else { 4116428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 4117428881deSRichard Henderson } 4118428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 4119428881deSRichard Henderson 4120428881deSRichard Henderson if (a->cc) { 4121428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4122428881deSRichard Henderson dc->cc_op = cc_op; 4123428881deSRichard Henderson } 4124428881deSRichard Henderson return advance_pc(dc); 4125428881deSRichard Henderson } 4126428881deSRichard Henderson 4127428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4128428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4129428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4130428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4131428881deSRichard Henderson { 4132428881deSRichard Henderson if (a->cc) { 413322188d7dSRichard Henderson assert(cc_op >= 0); 4134428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4135428881deSRichard Henderson } 4136428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4137428881deSRichard Henderson } 4138428881deSRichard Henderson 4139428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4140428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4141428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4142428881deSRichard Henderson { 4143428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4144428881deSRichard Henderson } 4145428881deSRichard Henderson 4146428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4147428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4148428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4149428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4150428881deSRichard Henderson 4151a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4152a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4153a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4154a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4155a9aba13dSRichard Henderson 4156428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4157428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4158428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4159428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4160428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4161428881deSRichard Henderson 416222188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4163b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4164b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 416522188d7dSRichard Henderson 41664ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 41674ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4168c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4169c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 41704ee85ea9SRichard Henderson 41719c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 41729c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 41739c6ec5bcSRichard Henderson 4174428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4175428881deSRichard Henderson { 4176428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4177428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4178428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4179428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4180428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4181428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4182428881deSRichard Henderson return false; 4183428881deSRichard Henderson } else { 4184428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4185428881deSRichard Henderson } 4186428881deSRichard Henderson return advance_pc(dc); 4187428881deSRichard Henderson } 4188428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4189428881deSRichard Henderson } 4190428881deSRichard Henderson 4191420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4192420a187dSRichard Henderson { 4193420a187dSRichard Henderson switch (dc->cc_op) { 4194420a187dSRichard Henderson case CC_OP_DIV: 4195420a187dSRichard Henderson case CC_OP_LOGIC: 4196420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4197420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4198420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4199420a187dSRichard Henderson case CC_OP_ADD: 4200420a187dSRichard Henderson case CC_OP_TADD: 4201420a187dSRichard Henderson case CC_OP_TADDTV: 4202420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4203420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4204420a187dSRichard Henderson case CC_OP_SUB: 4205420a187dSRichard Henderson case CC_OP_TSUB: 4206420a187dSRichard Henderson case CC_OP_TSUBTV: 4207420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4208420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4209420a187dSRichard Henderson default: 4210420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4211420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4212420a187dSRichard Henderson } 4213420a187dSRichard Henderson } 4214420a187dSRichard Henderson 4215dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4216dfebb950SRichard Henderson { 4217dfebb950SRichard Henderson switch (dc->cc_op) { 4218dfebb950SRichard Henderson case CC_OP_DIV: 4219dfebb950SRichard Henderson case CC_OP_LOGIC: 4220dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4221dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4222dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4223dfebb950SRichard Henderson case CC_OP_ADD: 4224dfebb950SRichard Henderson case CC_OP_TADD: 4225dfebb950SRichard Henderson case CC_OP_TADDTV: 4226dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4227dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4228dfebb950SRichard Henderson case CC_OP_SUB: 4229dfebb950SRichard Henderson case CC_OP_TSUB: 4230dfebb950SRichard Henderson case CC_OP_TSUBTV: 4231dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4232dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4233dfebb950SRichard Henderson default: 4234dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4235dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4236dfebb950SRichard Henderson } 4237dfebb950SRichard Henderson } 4238dfebb950SRichard Henderson 4239a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4240a9aba13dSRichard Henderson { 4241a9aba13dSRichard Henderson update_psr(dc); 4242a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4243a9aba13dSRichard Henderson } 4244a9aba13dSRichard Henderson 42455fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42465fc546eeSRichard Henderson { 42475fc546eeSRichard Henderson TCGv dst, src1, src2; 42485fc546eeSRichard Henderson 42495fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42505fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42515fc546eeSRichard Henderson return false; 42525fc546eeSRichard Henderson } 42535fc546eeSRichard Henderson 42545fc546eeSRichard Henderson src2 = tcg_temp_new(); 42555fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42565fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42575fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42585fc546eeSRichard Henderson 42595fc546eeSRichard Henderson if (l) { 42605fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42615fc546eeSRichard Henderson if (!a->x) { 42625fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42635fc546eeSRichard Henderson } 42645fc546eeSRichard Henderson } else if (u) { 42655fc546eeSRichard Henderson if (!a->x) { 42665fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42675fc546eeSRichard Henderson src1 = dst; 42685fc546eeSRichard Henderson } 42695fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42705fc546eeSRichard Henderson } else { 42715fc546eeSRichard Henderson if (!a->x) { 42725fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42735fc546eeSRichard Henderson src1 = dst; 42745fc546eeSRichard Henderson } 42755fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42765fc546eeSRichard Henderson } 42775fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42785fc546eeSRichard Henderson return advance_pc(dc); 42795fc546eeSRichard Henderson } 42805fc546eeSRichard Henderson 42815fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42825fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42835fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42845fc546eeSRichard Henderson 42855fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42865fc546eeSRichard Henderson { 42875fc546eeSRichard Henderson TCGv dst, src1; 42885fc546eeSRichard Henderson 42895fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42905fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42915fc546eeSRichard Henderson return false; 42925fc546eeSRichard Henderson } 42935fc546eeSRichard Henderson 42945fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42955fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42965fc546eeSRichard Henderson 42975fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 42985fc546eeSRichard Henderson if (l) { 42995fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 43005fc546eeSRichard Henderson } else if (u) { 43015fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 43025fc546eeSRichard Henderson } else { 43035fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 43045fc546eeSRichard Henderson } 43055fc546eeSRichard Henderson } else { 43065fc546eeSRichard Henderson if (l) { 43075fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 43085fc546eeSRichard Henderson } else if (u) { 43095fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43105fc546eeSRichard Henderson } else { 43115fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43125fc546eeSRichard Henderson } 43135fc546eeSRichard Henderson } 43145fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43155fc546eeSRichard Henderson return advance_pc(dc); 43165fc546eeSRichard Henderson } 43175fc546eeSRichard Henderson 43185fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43195fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43205fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43215fc546eeSRichard Henderson 4322fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4323fb4ed7aaSRichard Henderson { 4324fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4325fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4326fb4ed7aaSRichard Henderson return NULL; 4327fb4ed7aaSRichard Henderson } 4328fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4329fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4330fb4ed7aaSRichard Henderson } else { 4331fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4332fb4ed7aaSRichard Henderson } 4333fb4ed7aaSRichard Henderson } 4334fb4ed7aaSRichard Henderson 4335fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4336fb4ed7aaSRichard Henderson { 4337fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4338fb4ed7aaSRichard Henderson 4339fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4340fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4341fb4ed7aaSRichard Henderson return advance_pc(dc); 4342fb4ed7aaSRichard Henderson } 4343fb4ed7aaSRichard Henderson 4344fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4345fb4ed7aaSRichard Henderson { 4346fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4347fb4ed7aaSRichard Henderson DisasCompare cmp; 4348fb4ed7aaSRichard Henderson 4349fb4ed7aaSRichard Henderson if (src2 == NULL) { 4350fb4ed7aaSRichard Henderson return false; 4351fb4ed7aaSRichard Henderson } 4352fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4353fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4354fb4ed7aaSRichard Henderson } 4355fb4ed7aaSRichard Henderson 4356fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4357fb4ed7aaSRichard Henderson { 4358fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4359fb4ed7aaSRichard Henderson DisasCompare cmp; 4360fb4ed7aaSRichard Henderson 4361fb4ed7aaSRichard Henderson if (src2 == NULL) { 4362fb4ed7aaSRichard Henderson return false; 4363fb4ed7aaSRichard Henderson } 4364fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4365fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4366fb4ed7aaSRichard Henderson } 4367fb4ed7aaSRichard Henderson 4368fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4369fb4ed7aaSRichard Henderson { 4370fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4371fb4ed7aaSRichard Henderson DisasCompare cmp; 4372fb4ed7aaSRichard Henderson 4373fb4ed7aaSRichard Henderson if (src2 == NULL) { 4374fb4ed7aaSRichard Henderson return false; 4375fb4ed7aaSRichard Henderson } 4376fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4377fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4378fb4ed7aaSRichard Henderson } 4379fb4ed7aaSRichard Henderson 4380fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4381fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4382fcf5ef2aSThomas Huth goto illegal_insn; 4383fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4384fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4385fcf5ef2aSThomas Huth goto nfpu_insn; 4386fcf5ef2aSThomas Huth 4387fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4388878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4389fcf5ef2aSThomas Huth { 4390fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4391fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 4392fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 4393fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 4394fcf5ef2aSThomas Huth target_long simm; 4395fcf5ef2aSThomas Huth 4396fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4397fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4398fcf5ef2aSThomas Huth 4399fcf5ef2aSThomas Huth switch (opc) { 44006d2a0768SRichard Henderson case 0: 44016d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 440223ada1b1SRichard Henderson case 1: 440323ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4404fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4405fcf5ef2aSThomas Huth { 4406af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 4407af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4408af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 4409fcf5ef2aSThomas Huth 4410af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4411fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4412fcf5ef2aSThomas Huth goto jmp_insn; 4413fcf5ef2aSThomas Huth } 4414fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4415fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4416fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4417fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4418fcf5ef2aSThomas Huth 4419fcf5ef2aSThomas Huth switch (xop) { 4420fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4421fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4422fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4423fcf5ef2aSThomas Huth break; 4424fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4425fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4426fcf5ef2aSThomas Huth break; 4427fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4428fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4429fcf5ef2aSThomas Huth break; 4430fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4431fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4432fcf5ef2aSThomas Huth break; 4433fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4434fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4435fcf5ef2aSThomas Huth break; 4436fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4437fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4438fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4439fcf5ef2aSThomas Huth break; 4440fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4441fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4442fcf5ef2aSThomas Huth break; 4443fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4444fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4445fcf5ef2aSThomas Huth break; 4446fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4447fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4448fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4449fcf5ef2aSThomas Huth break; 4450fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4451fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4452fcf5ef2aSThomas Huth break; 4453fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4454fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4455fcf5ef2aSThomas Huth break; 4456fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4457fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4458fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4459fcf5ef2aSThomas Huth break; 4460fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4461fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4462fcf5ef2aSThomas Huth break; 4463fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4464fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4465fcf5ef2aSThomas Huth break; 4466fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4467fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4468fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4469fcf5ef2aSThomas Huth break; 4470fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4471fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4472fcf5ef2aSThomas Huth break; 4473fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4474fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4475fcf5ef2aSThomas Huth break; 4476fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4477fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4478fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4479fcf5ef2aSThomas Huth break; 4480fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4481fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4482fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4483fcf5ef2aSThomas Huth break; 4484fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4485fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4486fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4487fcf5ef2aSThomas Huth break; 4488fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4489fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4490fcf5ef2aSThomas Huth break; 4491fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4492fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4493fcf5ef2aSThomas Huth break; 4494fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4495fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4496fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4497fcf5ef2aSThomas Huth break; 4498fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4499fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4500fcf5ef2aSThomas Huth break; 4501fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4502fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4503fcf5ef2aSThomas Huth break; 4504fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4505fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4506fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4507fcf5ef2aSThomas Huth break; 4508fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4509fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4510fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4511fcf5ef2aSThomas Huth break; 4512fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4513fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4514fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4515fcf5ef2aSThomas Huth break; 4516fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4517fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4518fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4519fcf5ef2aSThomas Huth break; 4520fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4521fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4522fcf5ef2aSThomas Huth break; 4523fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4524fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4525fcf5ef2aSThomas Huth break; 4526fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4527fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4528fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4529fcf5ef2aSThomas Huth break; 4530fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4531fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4532fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4533fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4534fcf5ef2aSThomas Huth break; 4535fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4536fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4537fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4538fcf5ef2aSThomas Huth break; 4539fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4540fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4541fcf5ef2aSThomas Huth break; 4542fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4543fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4544fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4545fcf5ef2aSThomas Huth break; 4546fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4547fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4548fcf5ef2aSThomas Huth break; 4549fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4550fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4551fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4552fcf5ef2aSThomas Huth break; 4553fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4554fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4555fcf5ef2aSThomas Huth break; 4556fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4557fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4558fcf5ef2aSThomas Huth break; 4559fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4560fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4561fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4562fcf5ef2aSThomas Huth break; 4563fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4564fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4565fcf5ef2aSThomas Huth break; 4566fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4567fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4568fcf5ef2aSThomas Huth break; 4569fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4570fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4571fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4572fcf5ef2aSThomas Huth break; 4573fcf5ef2aSThomas Huth #endif 4574fcf5ef2aSThomas Huth default: 4575fcf5ef2aSThomas Huth goto illegal_insn; 4576fcf5ef2aSThomas Huth } 4577fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4578fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4579fcf5ef2aSThomas Huth int cond; 4580fcf5ef2aSThomas Huth #endif 4581fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4582fcf5ef2aSThomas Huth goto jmp_insn; 4583fcf5ef2aSThomas Huth } 4584fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4585fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4586fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4587fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4588fcf5ef2aSThomas Huth 4589fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4590fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4591fcf5ef2aSThomas Huth do { \ 4592fcf5ef2aSThomas Huth DisasCompare cmp; \ 4593fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4594fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4595fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4596fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4597fcf5ef2aSThomas Huth } while (0) 4598fcf5ef2aSThomas Huth 4599fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4600fcf5ef2aSThomas Huth FMOVR(s); 4601fcf5ef2aSThomas Huth break; 4602fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4603fcf5ef2aSThomas Huth FMOVR(d); 4604fcf5ef2aSThomas Huth break; 4605fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4606fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4607fcf5ef2aSThomas Huth FMOVR(q); 4608fcf5ef2aSThomas Huth break; 4609fcf5ef2aSThomas Huth } 4610fcf5ef2aSThomas Huth #undef FMOVR 4611fcf5ef2aSThomas Huth #endif 4612fcf5ef2aSThomas Huth switch (xop) { 4613fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4614fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4615fcf5ef2aSThomas Huth do { \ 4616fcf5ef2aSThomas Huth DisasCompare cmp; \ 4617fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4618fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4619fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4620fcf5ef2aSThomas Huth } while (0) 4621fcf5ef2aSThomas Huth 4622fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4623fcf5ef2aSThomas Huth FMOVCC(0, s); 4624fcf5ef2aSThomas Huth break; 4625fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4626fcf5ef2aSThomas Huth FMOVCC(0, d); 4627fcf5ef2aSThomas Huth break; 4628fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4629fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4630fcf5ef2aSThomas Huth FMOVCC(0, q); 4631fcf5ef2aSThomas Huth break; 4632fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4633fcf5ef2aSThomas Huth FMOVCC(1, s); 4634fcf5ef2aSThomas Huth break; 4635fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4636fcf5ef2aSThomas Huth FMOVCC(1, d); 4637fcf5ef2aSThomas Huth break; 4638fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4639fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4640fcf5ef2aSThomas Huth FMOVCC(1, q); 4641fcf5ef2aSThomas Huth break; 4642fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4643fcf5ef2aSThomas Huth FMOVCC(2, s); 4644fcf5ef2aSThomas Huth break; 4645fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4646fcf5ef2aSThomas Huth FMOVCC(2, d); 4647fcf5ef2aSThomas Huth break; 4648fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4649fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4650fcf5ef2aSThomas Huth FMOVCC(2, q); 4651fcf5ef2aSThomas Huth break; 4652fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4653fcf5ef2aSThomas Huth FMOVCC(3, s); 4654fcf5ef2aSThomas Huth break; 4655fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4656fcf5ef2aSThomas Huth FMOVCC(3, d); 4657fcf5ef2aSThomas Huth break; 4658fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4659fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4660fcf5ef2aSThomas Huth FMOVCC(3, q); 4661fcf5ef2aSThomas Huth break; 4662fcf5ef2aSThomas Huth #undef FMOVCC 4663fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4664fcf5ef2aSThomas Huth do { \ 4665fcf5ef2aSThomas Huth DisasCompare cmp; \ 4666fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4667fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4668fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4669fcf5ef2aSThomas Huth } while (0) 4670fcf5ef2aSThomas Huth 4671fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4672fcf5ef2aSThomas Huth FMOVCC(0, s); 4673fcf5ef2aSThomas Huth break; 4674fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4675fcf5ef2aSThomas Huth FMOVCC(0, d); 4676fcf5ef2aSThomas Huth break; 4677fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4678fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4679fcf5ef2aSThomas Huth FMOVCC(0, q); 4680fcf5ef2aSThomas Huth break; 4681fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 4682fcf5ef2aSThomas Huth FMOVCC(1, s); 4683fcf5ef2aSThomas Huth break; 4684fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 4685fcf5ef2aSThomas Huth FMOVCC(1, d); 4686fcf5ef2aSThomas Huth break; 4687fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 4688fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4689fcf5ef2aSThomas Huth FMOVCC(1, q); 4690fcf5ef2aSThomas Huth break; 4691fcf5ef2aSThomas Huth #undef FMOVCC 4692fcf5ef2aSThomas Huth #endif 4693fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 4694fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4695fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4696fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 4697fcf5ef2aSThomas Huth break; 4698fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 4699fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4700fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4701fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 4702fcf5ef2aSThomas Huth break; 4703fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 4704fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4705fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4706fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4707fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 4708fcf5ef2aSThomas Huth break; 4709fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 4710fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4711fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4712fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 4713fcf5ef2aSThomas Huth break; 4714fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 4715fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4716fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4717fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 4718fcf5ef2aSThomas Huth break; 4719fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 4720fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4721fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4722fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4723fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 4724fcf5ef2aSThomas Huth break; 4725fcf5ef2aSThomas Huth default: 4726fcf5ef2aSThomas Huth goto illegal_insn; 4727fcf5ef2aSThomas Huth } 4728fcf5ef2aSThomas Huth } else if (xop < 0x36) { 47295fc546eeSRichard Henderson goto illegal_insn; /* in decodetree */ 4730*d3c7e8adSRichard Henderson } else if (xop == 0x36) { 4731fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4732*d3c7e8adSRichard Henderson /* VIS */ 4733fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4734fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4735fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4736fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4737fcf5ef2aSThomas Huth goto jmp_insn; 4738fcf5ef2aSThomas Huth } 4739fcf5ef2aSThomas Huth 4740fcf5ef2aSThomas Huth switch (opf) { 4741fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4742fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4743fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4744fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4745fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4746fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4747fcf5ef2aSThomas Huth break; 4748fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4749fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4750fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4751fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4752fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4753fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4754fcf5ef2aSThomas Huth break; 4755fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4756fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4757fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4758fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4759fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4760fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4761fcf5ef2aSThomas Huth break; 4762fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4763fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4764fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4765fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4766fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4767fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4768fcf5ef2aSThomas Huth break; 4769fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4770fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4771fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4772fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4773fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4774fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4775fcf5ef2aSThomas Huth break; 4776fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4777fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4778fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4779fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4780fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4781fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4782fcf5ef2aSThomas Huth break; 4783fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4784fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4785fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4786fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4787fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4788fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4789fcf5ef2aSThomas Huth break; 4790fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4791fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4792fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4793fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4794fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4795fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4796fcf5ef2aSThomas Huth break; 4797fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4798fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4799fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4800fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4801fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4802fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4803fcf5ef2aSThomas Huth break; 4804fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4805fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4806fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4807fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4808fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4809fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4810fcf5ef2aSThomas Huth break; 4811fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4812fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4813fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4814fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4815fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4816fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4817fcf5ef2aSThomas Huth break; 4818fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4819fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4820fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4821fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4822fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4823fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4824fcf5ef2aSThomas Huth break; 4825fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4826fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4827fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4828fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4829fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4830fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4831fcf5ef2aSThomas Huth break; 4832fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4834fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4835fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4836fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4837fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4838fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4839fcf5ef2aSThomas Huth break; 4840fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4841fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4842fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4843fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4844fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4845fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4846fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4847fcf5ef2aSThomas Huth break; 4848fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4849fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4850fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4851fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4852fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4853fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4854fcf5ef2aSThomas Huth break; 4855fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4856fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4857fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4858fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4859fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4860fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4861fcf5ef2aSThomas Huth break; 4862fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4863fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4864fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4865fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4866fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4867fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4868fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4872fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4873fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4874fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4875fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4876fcf5ef2aSThomas Huth break; 4877fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4878fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4879fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4880fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4881fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4882fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4883fcf5ef2aSThomas Huth break; 4884fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4885fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4886fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4887fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4888fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4889fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4890fcf5ef2aSThomas Huth break; 4891fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4892fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4893fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4894fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4895fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4896fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4897fcf5ef2aSThomas Huth break; 4898fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4899fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4900fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4901fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4902fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4903fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4904fcf5ef2aSThomas Huth break; 4905fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4906fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4907fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4908fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4909fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4910fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4914fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4915fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4916fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4917fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4918fcf5ef2aSThomas Huth break; 4919fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4920fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4921fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4922fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4923fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4924fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4927fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4928fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4932fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4933fcf5ef2aSThomas Huth break; 4934fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4935fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4936fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4937fcf5ef2aSThomas Huth break; 4938fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4939fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4940fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4941fcf5ef2aSThomas Huth break; 4942fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4943fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4944fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4945fcf5ef2aSThomas Huth break; 4946fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4947fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4948fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4949fcf5ef2aSThomas Huth break; 4950fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4951fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4952fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4953fcf5ef2aSThomas Huth break; 4954fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4955fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4956fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4957fcf5ef2aSThomas Huth break; 4958fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4959fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4960fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4961fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4962fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4963fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4964fcf5ef2aSThomas Huth break; 4965fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4966fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4967fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4968fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4969fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4970fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4973fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4974fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4977fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4978fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4982fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4986fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4990fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4999fcf5ef2aSThomas Huth break; 5000fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5001fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5002fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5005fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5006fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5009fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5010fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5013fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5014fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5015fcf5ef2aSThomas Huth break; 5016fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5017fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5018fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5019fcf5ef2aSThomas Huth break; 5020fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5021fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5022fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5025fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5026fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5027fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5028fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5031fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5032fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5033fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5034fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5035fcf5ef2aSThomas Huth break; 5036fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5037fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5038fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5039fcf5ef2aSThomas Huth break; 5040fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5041fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5042fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5043fcf5ef2aSThomas Huth break; 5044fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5045fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5046fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5047fcf5ef2aSThomas Huth break; 5048fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5049fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5050fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5051fcf5ef2aSThomas Huth break; 5052fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5053fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5054fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5055fcf5ef2aSThomas Huth break; 5056fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5057fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5058fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5059fcf5ef2aSThomas Huth break; 5060fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5061fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5062fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5063fcf5ef2aSThomas Huth break; 5064fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5065fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5066fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5067fcf5ef2aSThomas Huth break; 5068fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5069fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5070fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5071fcf5ef2aSThomas Huth break; 5072fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5073fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5074fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5077fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5078fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5079fcf5ef2aSThomas Huth break; 5080fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5081fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5082fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5083fcf5ef2aSThomas Huth break; 5084fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5085fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5086fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5090fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5094fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5095fcf5ef2aSThomas Huth break; 5096fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5097fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5098fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5099fcf5ef2aSThomas Huth break; 5100fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5101fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5102fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5105fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5106fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5107fcf5ef2aSThomas Huth break; 5108fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5109fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5110fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5111fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5112fcf5ef2aSThomas Huth break; 5113fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5114fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5115fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5116fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5119fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5120fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5121fcf5ef2aSThomas Huth break; 5122fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5123fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5124fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5125fcf5ef2aSThomas Huth break; 5126fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5127fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5128fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5129fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5130fcf5ef2aSThomas Huth break; 5131fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5132fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5133fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5134fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5135fcf5ef2aSThomas Huth break; 5136fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5137fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5138fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5139fcf5ef2aSThomas Huth break; 5140fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5141fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5142fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5145fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5146fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5149fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5150fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5151fcf5ef2aSThomas Huth break; 5152fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5153fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5154fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5155fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5156fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5157fcf5ef2aSThomas Huth break; 5158fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5159fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5160fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5161fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5162fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5165fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5166fcf5ef2aSThomas Huth // XXX 5167fcf5ef2aSThomas Huth goto illegal_insn; 5168fcf5ef2aSThomas Huth default: 5169fcf5ef2aSThomas Huth goto illegal_insn; 5170fcf5ef2aSThomas Huth } 5171fcf5ef2aSThomas Huth #else 5172*d3c7e8adSRichard Henderson g_assert_not_reached(); /* in decodetree */ 5173fcf5ef2aSThomas Huth #endif 5174*d3c7e8adSRichard Henderson } else if (xop == 0x37) { 5175*d3c7e8adSRichard Henderson /* V8 CPop2, V9 impdep2 */ 5176*d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5177fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5178fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5179fcf5ef2aSThomas Huth save_state(dc); 5180fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 518152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5182fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5183fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5184fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5185fcf5ef2aSThomas Huth } else { /* register */ 5186fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5187fcf5ef2aSThomas Huth if (rs2) { 5188fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5189fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5190fcf5ef2aSThomas Huth } else { 5191fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5192fcf5ef2aSThomas Huth } 5193fcf5ef2aSThomas Huth } 5194186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5195ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5196fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5197fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5198553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5199fcf5ef2aSThomas Huth goto jmp_insn; 5200fcf5ef2aSThomas Huth #endif 5201fcf5ef2aSThomas Huth } else { 5202fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 520352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5204fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5205fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5206fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5207fcf5ef2aSThomas Huth } else { /* register */ 5208fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5209fcf5ef2aSThomas Huth if (rs2) { 5210fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5211fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5212fcf5ef2aSThomas Huth } else { 5213fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5214fcf5ef2aSThomas Huth } 5215fcf5ef2aSThomas Huth } 5216fcf5ef2aSThomas Huth switch (xop) { 5217fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5218fcf5ef2aSThomas Huth { 5219186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5220186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5221fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5222fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5223fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5224831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5225fcf5ef2aSThomas Huth } 5226fcf5ef2aSThomas Huth goto jmp_insn; 5227fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5228fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5229fcf5ef2aSThomas Huth { 5230fcf5ef2aSThomas Huth if (!supervisor(dc)) 5231fcf5ef2aSThomas Huth goto priv_insn; 5232186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5233fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5234fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5235fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5236ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5237fcf5ef2aSThomas Huth } 5238fcf5ef2aSThomas Huth goto jmp_insn; 5239fcf5ef2aSThomas Huth #endif 5240fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5241fcf5ef2aSThomas Huth /* nop */ 5242fcf5ef2aSThomas Huth break; 5243fcf5ef2aSThomas Huth case 0x3c: /* save */ 5244ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5245fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5246fcf5ef2aSThomas Huth break; 5247fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5248ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5249fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5250fcf5ef2aSThomas Huth break; 5251fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5252fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5253fcf5ef2aSThomas Huth { 5254fcf5ef2aSThomas Huth switch (rd) { 5255fcf5ef2aSThomas Huth case 0: 5256fcf5ef2aSThomas Huth if (!supervisor(dc)) 5257fcf5ef2aSThomas Huth goto priv_insn; 5258fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5259fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5260dfd1b812SRichard Henderson translator_io_start(&dc->base); 5261ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5262fcf5ef2aSThomas Huth goto jmp_insn; 5263fcf5ef2aSThomas Huth case 1: 5264fcf5ef2aSThomas Huth if (!supervisor(dc)) 5265fcf5ef2aSThomas Huth goto priv_insn; 5266fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5267fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5268dfd1b812SRichard Henderson translator_io_start(&dc->base); 5269ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5270fcf5ef2aSThomas Huth goto jmp_insn; 5271fcf5ef2aSThomas Huth default: 5272fcf5ef2aSThomas Huth goto illegal_insn; 5273fcf5ef2aSThomas Huth } 5274fcf5ef2aSThomas Huth } 5275fcf5ef2aSThomas Huth break; 5276fcf5ef2aSThomas Huth #endif 5277fcf5ef2aSThomas Huth default: 5278fcf5ef2aSThomas Huth goto illegal_insn; 5279fcf5ef2aSThomas Huth } 5280fcf5ef2aSThomas Huth } 5281fcf5ef2aSThomas Huth break; 5282fcf5ef2aSThomas Huth } 5283fcf5ef2aSThomas Huth break; 5284fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5285fcf5ef2aSThomas Huth { 5286fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5287fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5288fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 528952123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5290fcf5ef2aSThomas Huth 5291fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5292fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5293fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5294fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5295fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5296fcf5ef2aSThomas Huth if (simm != 0) { 5297fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5298fcf5ef2aSThomas Huth } 5299fcf5ef2aSThomas Huth } else { /* register */ 5300fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5301fcf5ef2aSThomas Huth if (rs2 != 0) { 5302fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5303fcf5ef2aSThomas Huth } 5304fcf5ef2aSThomas Huth } 5305fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5306fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5307fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5308fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5309fcf5ef2aSThomas Huth 5310fcf5ef2aSThomas Huth switch (xop) { 5311fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5312fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 531308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5314316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5315fcf5ef2aSThomas Huth break; 5316fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5317fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 531808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 531908149118SRichard Henderson dc->mem_idx, MO_UB); 5320fcf5ef2aSThomas Huth break; 5321fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5322fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 532308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5324316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5325fcf5ef2aSThomas Huth break; 5326fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5327fcf5ef2aSThomas Huth if (rd & 1) 5328fcf5ef2aSThomas Huth goto illegal_insn; 5329fcf5ef2aSThomas Huth else { 5330fcf5ef2aSThomas Huth TCGv_i64 t64; 5331fcf5ef2aSThomas Huth 5332fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5333fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 533408149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5335316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5336fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5337fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5338fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5339fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5340fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5341fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5342fcf5ef2aSThomas Huth } 5343fcf5ef2aSThomas Huth break; 5344fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5345fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5347fcf5ef2aSThomas Huth break; 5348fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5349fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5351316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5352fcf5ef2aSThomas Huth break; 5353fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5354fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5355fcf5ef2aSThomas Huth break; 5356fcf5ef2aSThomas Huth case 0x0f: 5357fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5358fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5359fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5360fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5363fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5364fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5365fcf5ef2aSThomas Huth break; 5366fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5367fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5368fcf5ef2aSThomas Huth break; 5369fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5370fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5371fcf5ef2aSThomas Huth break; 5372fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5373fcf5ef2aSThomas Huth if (rd & 1) { 5374fcf5ef2aSThomas Huth goto illegal_insn; 5375fcf5ef2aSThomas Huth } 5376fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5377fcf5ef2aSThomas Huth goto skip_move; 5378fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5379fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5380fcf5ef2aSThomas Huth break; 5381fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5382fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5383fcf5ef2aSThomas Huth break; 5384fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5385fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5386fcf5ef2aSThomas Huth break; 5387fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5388fcf5ef2aSThomas Huth atomically */ 5389fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5390fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5391fcf5ef2aSThomas Huth break; 5392fcf5ef2aSThomas Huth #endif 5393fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5394fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5395fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 539608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5397316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5398fcf5ef2aSThomas Huth break; 5399fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5400fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 540108149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5402316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5403fcf5ef2aSThomas Huth break; 5404fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5405fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5406fcf5ef2aSThomas Huth break; 5407fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5408fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5409fcf5ef2aSThomas Huth break; 5410fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5411fcf5ef2aSThomas Huth goto skip_move; 5412fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5413fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5414fcf5ef2aSThomas Huth goto jmp_insn; 5415fcf5ef2aSThomas Huth } 5416fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5417fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5418fcf5ef2aSThomas Huth goto skip_move; 5419fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5420fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5421fcf5ef2aSThomas Huth goto jmp_insn; 5422fcf5ef2aSThomas Huth } 5423fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5424fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5425fcf5ef2aSThomas Huth goto skip_move; 5426fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5427fcf5ef2aSThomas Huth goto skip_move; 5428fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5429fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5430fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5431fcf5ef2aSThomas Huth goto jmp_insn; 5432fcf5ef2aSThomas Huth } 5433fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5434fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5435fcf5ef2aSThomas Huth goto skip_move; 5436fcf5ef2aSThomas Huth #endif 5437fcf5ef2aSThomas Huth default: 5438fcf5ef2aSThomas Huth goto illegal_insn; 5439fcf5ef2aSThomas Huth } 5440fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5441fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5442fcf5ef2aSThomas Huth skip_move: ; 5443fcf5ef2aSThomas Huth #endif 5444fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5445fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5446fcf5ef2aSThomas Huth goto jmp_insn; 5447fcf5ef2aSThomas Huth } 5448fcf5ef2aSThomas Huth switch (xop) { 5449fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5450fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5451fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5452fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5453316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5454fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5455fcf5ef2aSThomas Huth break; 5456fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5457fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5458fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5459fcf5ef2aSThomas Huth if (rd == 1) { 5460fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5461fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5462316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5463ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5464fcf5ef2aSThomas Huth break; 5465fcf5ef2aSThomas Huth } 5466fcf5ef2aSThomas Huth #endif 546736ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5468fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5469316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5470ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5471fcf5ef2aSThomas Huth break; 5472fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5473fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5474fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5475fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5476fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5477fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5478fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5479fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5480fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5481fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5482fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5483fcf5ef2aSThomas Huth break; 5484fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5485fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5486fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5487fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5488fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5489fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5490fcf5ef2aSThomas Huth break; 5491fcf5ef2aSThomas Huth default: 5492fcf5ef2aSThomas Huth goto illegal_insn; 5493fcf5ef2aSThomas Huth } 5494fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5495fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5496fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5497fcf5ef2aSThomas Huth 5498fcf5ef2aSThomas Huth switch (xop) { 5499fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5500fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 550108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5502316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5503fcf5ef2aSThomas Huth break; 5504fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5505fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 550608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5507fcf5ef2aSThomas Huth break; 5508fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5509fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 551008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5511316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5512fcf5ef2aSThomas Huth break; 5513fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5514fcf5ef2aSThomas Huth if (rd & 1) 5515fcf5ef2aSThomas Huth goto illegal_insn; 5516fcf5ef2aSThomas Huth else { 5517fcf5ef2aSThomas Huth TCGv_i64 t64; 5518fcf5ef2aSThomas Huth TCGv lo; 5519fcf5ef2aSThomas Huth 5520fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5521fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5522fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5523fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 552408149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5525316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5526fcf5ef2aSThomas Huth } 5527fcf5ef2aSThomas Huth break; 5528fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5529fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5530fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5531fcf5ef2aSThomas Huth break; 5532fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5533fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5534fcf5ef2aSThomas Huth break; 5535fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5536fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5537fcf5ef2aSThomas Huth break; 5538fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5539fcf5ef2aSThomas Huth if (rd & 1) { 5540fcf5ef2aSThomas Huth goto illegal_insn; 5541fcf5ef2aSThomas Huth } 5542fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5543fcf5ef2aSThomas Huth break; 5544fcf5ef2aSThomas Huth #endif 5545fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5546fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5547fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 554808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5549316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5550fcf5ef2aSThomas Huth break; 5551fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5552fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5553fcf5ef2aSThomas Huth break; 5554fcf5ef2aSThomas Huth #endif 5555fcf5ef2aSThomas Huth default: 5556fcf5ef2aSThomas Huth goto illegal_insn; 5557fcf5ef2aSThomas Huth } 5558fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5559fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5560fcf5ef2aSThomas Huth goto jmp_insn; 5561fcf5ef2aSThomas Huth } 5562fcf5ef2aSThomas Huth switch (xop) { 5563fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5564fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5565fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5566fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5567316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5568fcf5ef2aSThomas Huth break; 5569fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5570fcf5ef2aSThomas Huth { 5571fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5572fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5573fcf5ef2aSThomas Huth if (rd == 1) { 557408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5575316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5576fcf5ef2aSThomas Huth break; 5577fcf5ef2aSThomas Huth } 5578fcf5ef2aSThomas Huth #endif 557908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5580316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5581fcf5ef2aSThomas Huth } 5582fcf5ef2aSThomas Huth break; 5583fcf5ef2aSThomas Huth case 0x26: 5584fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5585fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5586fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5587fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5588fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5589fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5590fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5591fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5592fcf5ef2aSThomas Huth before performing the first write. */ 5593fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5594fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5595fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5596fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5597fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5598fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5599fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5600fcf5ef2aSThomas Huth break; 5601fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5602fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5603fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5604fcf5ef2aSThomas Huth goto illegal_insn; 5605fcf5ef2aSThomas Huth #else 5606fcf5ef2aSThomas Huth if (!supervisor(dc)) 5607fcf5ef2aSThomas Huth goto priv_insn; 5608fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5609fcf5ef2aSThomas Huth goto jmp_insn; 5610fcf5ef2aSThomas Huth } 5611fcf5ef2aSThomas Huth goto nfq_insn; 5612fcf5ef2aSThomas Huth #endif 5613fcf5ef2aSThomas Huth #endif 5614fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5615fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5616fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5617fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5618fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5619fcf5ef2aSThomas Huth break; 5620fcf5ef2aSThomas Huth default: 5621fcf5ef2aSThomas Huth goto illegal_insn; 5622fcf5ef2aSThomas Huth } 5623fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5624fcf5ef2aSThomas Huth switch (xop) { 5625fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5626fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5627fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5628fcf5ef2aSThomas Huth goto jmp_insn; 5629fcf5ef2aSThomas Huth } 5630fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5631fcf5ef2aSThomas Huth break; 5632fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5633fcf5ef2aSThomas Huth { 5634fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5635fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5636fcf5ef2aSThomas Huth goto jmp_insn; 5637fcf5ef2aSThomas Huth } 5638fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5639fcf5ef2aSThomas Huth } 5640fcf5ef2aSThomas Huth break; 5641fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5642fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5643fcf5ef2aSThomas Huth goto jmp_insn; 5644fcf5ef2aSThomas Huth } 5645fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5646fcf5ef2aSThomas Huth break; 5647fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5648fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5649fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5650fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5651fcf5ef2aSThomas Huth break; 5652fcf5ef2aSThomas Huth #endif 5653fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5654fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5655fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5656fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5657fcf5ef2aSThomas Huth #endif 5658fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5659fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5660fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5661fcf5ef2aSThomas Huth break; 5662fcf5ef2aSThomas Huth #endif 5663fcf5ef2aSThomas Huth default: 5664fcf5ef2aSThomas Huth goto illegal_insn; 5665fcf5ef2aSThomas Huth } 5666fcf5ef2aSThomas Huth } else { 5667fcf5ef2aSThomas Huth goto illegal_insn; 5668fcf5ef2aSThomas Huth } 5669fcf5ef2aSThomas Huth } 5670fcf5ef2aSThomas Huth break; 5671fcf5ef2aSThomas Huth } 5672878cc677SRichard Henderson advance_pc(dc); 5673fcf5ef2aSThomas Huth jmp_insn: 5674a6ca81cbSRichard Henderson return; 5675fcf5ef2aSThomas Huth illegal_insn: 5676fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5677a6ca81cbSRichard Henderson return; 5678fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5679fcf5ef2aSThomas Huth priv_insn: 5680fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5681a6ca81cbSRichard Henderson return; 5682fcf5ef2aSThomas Huth #endif 5683fcf5ef2aSThomas Huth nfpu_insn: 5684fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5685a6ca81cbSRichard Henderson return; 5686fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5687fcf5ef2aSThomas Huth nfq_insn: 5688fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5689a6ca81cbSRichard Henderson return; 5690fcf5ef2aSThomas Huth #endif 5691fcf5ef2aSThomas Huth } 5692fcf5ef2aSThomas Huth 56936e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5694fcf5ef2aSThomas Huth { 56956e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5696b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56976e61bc94SEmilio G. Cota int bound; 5698af00be49SEmilio G. Cota 5699af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 57006e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5701fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 57026e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5703576e1c4cSIgor Mammedov dc->def = &env->def; 57046e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 57056e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5706c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57076e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5708c9b459aaSArtyom Tarasenko #endif 5709fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5710fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 57116e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5712c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57136e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5714c9b459aaSArtyom Tarasenko #endif 5715fcf5ef2aSThomas Huth #endif 57166e61bc94SEmilio G. Cota /* 57176e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 57186e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 57196e61bc94SEmilio G. Cota */ 57206e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 57216e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5722af00be49SEmilio G. Cota } 5723fcf5ef2aSThomas Huth 57246e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 57256e61bc94SEmilio G. Cota { 57266e61bc94SEmilio G. Cota } 57276e61bc94SEmilio G. Cota 57286e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 57296e61bc94SEmilio G. Cota { 57306e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5731633c4283SRichard Henderson target_ulong npc = dc->npc; 57326e61bc94SEmilio G. Cota 5733633c4283SRichard Henderson if (npc & 3) { 5734633c4283SRichard Henderson switch (npc) { 5735633c4283SRichard Henderson case JUMP_PC: 5736fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5737633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5738633c4283SRichard Henderson break; 5739633c4283SRichard Henderson case DYNAMIC_PC: 5740633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5741633c4283SRichard Henderson npc = DYNAMIC_PC; 5742633c4283SRichard Henderson break; 5743633c4283SRichard Henderson default: 5744633c4283SRichard Henderson g_assert_not_reached(); 5745fcf5ef2aSThomas Huth } 57466e61bc94SEmilio G. Cota } 5747633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5748633c4283SRichard Henderson } 5749fcf5ef2aSThomas Huth 57506e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 57516e61bc94SEmilio G. Cota { 57526e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5753b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57546e61bc94SEmilio G. Cota unsigned int insn; 5755fcf5ef2aSThomas Huth 57564e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5757af00be49SEmilio G. Cota dc->base.pc_next += 4; 5758878cc677SRichard Henderson 5759878cc677SRichard Henderson if (!decode(dc, insn)) { 5760878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5761878cc677SRichard Henderson } 5762fcf5ef2aSThomas Huth 5763af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 57646e61bc94SEmilio G. Cota return; 5765c5e6ccdfSEmilio G. Cota } 5766af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 57676e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5768af00be49SEmilio G. Cota } 57696e61bc94SEmilio G. Cota } 5770fcf5ef2aSThomas Huth 57716e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 57726e61bc94SEmilio G. Cota { 57736e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5774186e7890SRichard Henderson DisasDelayException *e, *e_next; 5775633c4283SRichard Henderson bool may_lookup; 57766e61bc94SEmilio G. Cota 577746bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 577846bb0137SMark Cave-Ayland case DISAS_NEXT: 577946bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5780633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5781fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5782fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5783633c4283SRichard Henderson break; 5784fcf5ef2aSThomas Huth } 5785633c4283SRichard Henderson 5786930f1865SRichard Henderson may_lookup = true; 5787633c4283SRichard Henderson if (dc->pc & 3) { 5788633c4283SRichard Henderson switch (dc->pc) { 5789633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5790633c4283SRichard Henderson break; 5791633c4283SRichard Henderson case DYNAMIC_PC: 5792633c4283SRichard Henderson may_lookup = false; 5793633c4283SRichard Henderson break; 5794633c4283SRichard Henderson default: 5795633c4283SRichard Henderson g_assert_not_reached(); 5796633c4283SRichard Henderson } 5797633c4283SRichard Henderson } else { 5798633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5799633c4283SRichard Henderson } 5800633c4283SRichard Henderson 5801930f1865SRichard Henderson if (dc->npc & 3) { 5802930f1865SRichard Henderson switch (dc->npc) { 5803930f1865SRichard Henderson case JUMP_PC: 5804930f1865SRichard Henderson gen_generic_branch(dc); 5805930f1865SRichard Henderson break; 5806930f1865SRichard Henderson case DYNAMIC_PC: 5807930f1865SRichard Henderson may_lookup = false; 5808930f1865SRichard Henderson break; 5809930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5810930f1865SRichard Henderson break; 5811930f1865SRichard Henderson default: 5812930f1865SRichard Henderson g_assert_not_reached(); 5813930f1865SRichard Henderson } 5814930f1865SRichard Henderson } else { 5815930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5816930f1865SRichard Henderson } 5817633c4283SRichard Henderson if (may_lookup) { 5818633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5819633c4283SRichard Henderson } else { 582007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5821fcf5ef2aSThomas Huth } 582246bb0137SMark Cave-Ayland break; 582346bb0137SMark Cave-Ayland 582446bb0137SMark Cave-Ayland case DISAS_NORETURN: 582546bb0137SMark Cave-Ayland break; 582646bb0137SMark Cave-Ayland 582746bb0137SMark Cave-Ayland case DISAS_EXIT: 582846bb0137SMark Cave-Ayland /* Exit TB */ 582946bb0137SMark Cave-Ayland save_state(dc); 583046bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 583146bb0137SMark Cave-Ayland break; 583246bb0137SMark Cave-Ayland 583346bb0137SMark Cave-Ayland default: 583446bb0137SMark Cave-Ayland g_assert_not_reached(); 5835fcf5ef2aSThomas Huth } 5836186e7890SRichard Henderson 5837186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5838186e7890SRichard Henderson gen_set_label(e->lab); 5839186e7890SRichard Henderson 5840186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5841186e7890SRichard Henderson if (e->npc % 4 == 0) { 5842186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5843186e7890SRichard Henderson } 5844186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5845186e7890SRichard Henderson 5846186e7890SRichard Henderson e_next = e->next; 5847186e7890SRichard Henderson g_free(e); 5848186e7890SRichard Henderson } 5849fcf5ef2aSThomas Huth } 58506e61bc94SEmilio G. Cota 58518eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 58528eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 58536e61bc94SEmilio G. Cota { 58548eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 58558eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 58566e61bc94SEmilio G. Cota } 58576e61bc94SEmilio G. Cota 58586e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 58596e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 58606e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 58616e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 58626e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 58636e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 58646e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 58656e61bc94SEmilio G. Cota }; 58666e61bc94SEmilio G. Cota 5867597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5868306c8721SRichard Henderson target_ulong pc, void *host_pc) 58696e61bc94SEmilio G. Cota { 58706e61bc94SEmilio G. Cota DisasContext dc = {}; 58716e61bc94SEmilio G. Cota 5872306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5873fcf5ef2aSThomas Huth } 5874fcf5ef2aSThomas Huth 587555c3ceefSRichard Henderson void sparc_tcg_init(void) 5876fcf5ef2aSThomas Huth { 5877fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5878fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5879fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5880fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5881fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5882fcf5ef2aSThomas Huth }; 5883fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5884fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5885fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5886fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5887fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5888fcf5ef2aSThomas Huth }; 5889fcf5ef2aSThomas Huth 5890fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5891fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5892fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5893fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5894fcf5ef2aSThomas Huth #endif 5895fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5896fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5897fcf5ef2aSThomas Huth }; 5898fcf5ef2aSThomas Huth 5899fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5900fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5901fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5902fcf5ef2aSThomas Huth #endif 5903fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5904fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5905fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5906fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5907fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5908fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5909fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5910fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5911fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5912fcf5ef2aSThomas Huth }; 5913fcf5ef2aSThomas Huth 5914fcf5ef2aSThomas Huth unsigned int i; 5915fcf5ef2aSThomas Huth 5916ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5917fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5918fcf5ef2aSThomas Huth "regwptr"); 5919fcf5ef2aSThomas Huth 5920fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5921ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5922fcf5ef2aSThomas Huth } 5923fcf5ef2aSThomas Huth 5924fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5925ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5926fcf5ef2aSThomas Huth } 5927fcf5ef2aSThomas Huth 5928f764718dSRichard Henderson cpu_regs[0] = NULL; 5929fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5930ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5931fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5932fcf5ef2aSThomas Huth gregnames[i]); 5933fcf5ef2aSThomas Huth } 5934fcf5ef2aSThomas Huth 5935fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5936fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5937fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5938fcf5ef2aSThomas Huth gregnames[i]); 5939fcf5ef2aSThomas Huth } 5940fcf5ef2aSThomas Huth 5941fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5942ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5943fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5944fcf5ef2aSThomas Huth fregnames[i]); 5945fcf5ef2aSThomas Huth } 5946fcf5ef2aSThomas Huth } 5947fcf5ef2aSThomas Huth 5948f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5949f36aaa53SRichard Henderson const TranslationBlock *tb, 5950f36aaa53SRichard Henderson const uint64_t *data) 5951fcf5ef2aSThomas Huth { 5952f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5953f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5954fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5955fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5956fcf5ef2aSThomas Huth 5957fcf5ef2aSThomas Huth env->pc = pc; 5958fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5959fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5960fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5961fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5962fcf5ef2aSThomas Huth if (env->cond) { 5963fcf5ef2aSThomas Huth env->npc = npc & ~3; 5964fcf5ef2aSThomas Huth } else { 5965fcf5ef2aSThomas Huth env->npc = pc + 4; 5966fcf5ef2aSThomas Huth } 5967fcf5ef2aSThomas Huth } else { 5968fcf5ef2aSThomas Huth env->npc = npc; 5969fcf5ef2aSThomas Huth } 5970fcf5ef2aSThomas Huth } 5971