xref: /openbmc/qemu/target/sparc/translate.c (revision cd6269f7c966f8c8119abc0318dd6b60a8376989)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30fcf5ef2aSThomas Huth 
31c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
32fcf5ef2aSThomas Huth #include "exec/log.h"
33fcf5ef2aSThomas Huth #include "asi.h"
34fcf5ef2aSThomas Huth 
35d53106c9SRichard Henderson #define HELPER_H "helper.h"
36d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
37d53106c9SRichard Henderson #undef  HELPER_H
38fcf5ef2aSThomas Huth 
39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
45e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
46af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
4825524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
4925524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
500faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
51af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
529422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
53bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
540faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
559422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
569422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
570faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
589422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
599422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
60668bb9b7SRichard Henderson # define MAXTL_MASK                             0
61af25071cSRichard Henderson #endif
62af25071cSRichard Henderson 
63633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
64633c4283SRichard Henderson #define DYNAMIC_PC         1
65633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
66633c4283SRichard Henderson #define JUMP_PC            2
67633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
68633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
69fcf5ef2aSThomas Huth 
7046bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
7146bb0137SMark Cave-Ayland 
72fcf5ef2aSThomas Huth /* global register indexes */
73fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
74fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
75fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
76fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
77fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
78fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
79fcf5ef2aSThomas Huth static TCGv cpu_y;
80fcf5ef2aSThomas Huth static TCGv cpu_tbr;
81fcf5ef2aSThomas Huth static TCGv cpu_cond;
82fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
83fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
84fcf5ef2aSThomas Huth static TCGv cpu_gsr;
85fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr;
86fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver;
87fcf5ef2aSThomas Huth #else
88af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
89af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
90668bb9b7SRichard Henderson # define cpu_hintp              ({ qemu_build_not_reached(); (TCGv)NULL; })
91668bb9b7SRichard Henderson # define cpu_hstick_cmpr        ({ qemu_build_not_reached(); (TCGv)NULL; })
92668bb9b7SRichard Henderson # define cpu_htba               ({ qemu_build_not_reached(); (TCGv)NULL; })
93668bb9b7SRichard Henderson # define cpu_hver               ({ qemu_build_not_reached(); (TCGv)NULL; })
945d617bfbSRichard Henderson # define cpu_ssr                ({ qemu_build_not_reached(); (TCGv)NULL; })
95af25071cSRichard Henderson # define cpu_stick_cmpr         ({ qemu_build_not_reached(); (TCGv)NULL; })
96668bb9b7SRichard Henderson # define cpu_tick_cmpr          ({ qemu_build_not_reached(); (TCGv)NULL; })
975d617bfbSRichard Henderson # define cpu_ver                ({ qemu_build_not_reached(); (TCGv)NULL; })
98fcf5ef2aSThomas Huth #endif
99fcf5ef2aSThomas Huth /* Floating point registers */
100fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
101fcf5ef2aSThomas Huth 
102af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
103af25071cSRichard Henderson #ifdef TARGET_SPARC64
104*cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
105af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
106af25071cSRichard Henderson #else
107*cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
108af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
109af25071cSRichard Henderson #endif
110af25071cSRichard Henderson 
111186e7890SRichard Henderson typedef struct DisasDelayException {
112186e7890SRichard Henderson     struct DisasDelayException *next;
113186e7890SRichard Henderson     TCGLabel *lab;
114186e7890SRichard Henderson     TCGv_i32 excp;
115186e7890SRichard Henderson     /* Saved state at parent insn. */
116186e7890SRichard Henderson     target_ulong pc;
117186e7890SRichard Henderson     target_ulong npc;
118186e7890SRichard Henderson } DisasDelayException;
119186e7890SRichard Henderson 
120fcf5ef2aSThomas Huth typedef struct DisasContext {
121af00be49SEmilio G. Cota     DisasContextBase base;
122fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
123fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
124fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
125fcf5ef2aSThomas Huth     int mem_idx;
126c9b459aaSArtyom Tarasenko     bool fpu_enabled;
127c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
128c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
129c9b459aaSArtyom Tarasenko     bool supervisor;
130c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
131c9b459aaSArtyom Tarasenko     bool hypervisor;
132c9b459aaSArtyom Tarasenko #endif
133c9b459aaSArtyom Tarasenko #endif
134c9b459aaSArtyom Tarasenko 
135fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
136fcf5ef2aSThomas Huth     sparc_def_t *def;
137fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
138fcf5ef2aSThomas Huth     int fprs_dirty;
139fcf5ef2aSThomas Huth     int asi;
140fcf5ef2aSThomas Huth #endif
141186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
142fcf5ef2aSThomas Huth } DisasContext;
143fcf5ef2aSThomas Huth 
144fcf5ef2aSThomas Huth typedef struct {
145fcf5ef2aSThomas Huth     TCGCond cond;
146fcf5ef2aSThomas Huth     bool is_bool;
147fcf5ef2aSThomas Huth     TCGv c1, c2;
148fcf5ef2aSThomas Huth } DisasCompare;
149fcf5ef2aSThomas Huth 
150fcf5ef2aSThomas Huth // This function uses non-native bit order
151fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
152fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
155fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
156fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
159fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
160fcf5ef2aSThomas Huth 
161fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
162fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
163fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
164fcf5ef2aSThomas Huth #else
165fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
166fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
167fcf5ef2aSThomas Huth #endif
168fcf5ef2aSThomas Huth 
169fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
170fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth static int sign_extend(int x, int len)
173fcf5ef2aSThomas Huth {
174fcf5ef2aSThomas Huth     len = 32 - len;
175fcf5ef2aSThomas Huth     return (x << len) >> len;
176fcf5ef2aSThomas Huth }
177fcf5ef2aSThomas Huth 
178fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
179fcf5ef2aSThomas Huth 
1800c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
181fcf5ef2aSThomas Huth {
182fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
183fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
184fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
185fcf5ef2aSThomas Huth        we can avoid setting it again.  */
186fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
187fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
188fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
189fcf5ef2aSThomas Huth     }
190fcf5ef2aSThomas Huth #endif
191fcf5ef2aSThomas Huth }
192fcf5ef2aSThomas Huth 
193fcf5ef2aSThomas Huth /* floating point registers moves */
194fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
195fcf5ef2aSThomas Huth {
19636ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
197dc41aa7dSRichard Henderson     if (src & 1) {
198dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
199dc41aa7dSRichard Henderson     } else {
200dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
201fcf5ef2aSThomas Huth     }
202dc41aa7dSRichard Henderson     return ret;
203fcf5ef2aSThomas Huth }
204fcf5ef2aSThomas Huth 
205fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
206fcf5ef2aSThomas Huth {
2078e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2088e7bbc75SRichard Henderson 
2098e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
210fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
211fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
212fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
213fcf5ef2aSThomas Huth }
214fcf5ef2aSThomas Huth 
215fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
216fcf5ef2aSThomas Huth {
21736ab4623SRichard Henderson     return tcg_temp_new_i32();
218fcf5ef2aSThomas Huth }
219fcf5ef2aSThomas Huth 
220fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
221fcf5ef2aSThomas Huth {
222fcf5ef2aSThomas Huth     src = DFPREG(src);
223fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
224fcf5ef2aSThomas Huth }
225fcf5ef2aSThomas Huth 
226fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
227fcf5ef2aSThomas Huth {
228fcf5ef2aSThomas Huth     dst = DFPREG(dst);
229fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
230fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
231fcf5ef2aSThomas Huth }
232fcf5ef2aSThomas Huth 
233fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
234fcf5ef2aSThomas Huth {
235fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
236fcf5ef2aSThomas Huth }
237fcf5ef2aSThomas Huth 
238fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
239fcf5ef2aSThomas Huth {
240ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
241fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
242ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
243fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
244fcf5ef2aSThomas Huth }
245fcf5ef2aSThomas Huth 
246fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
247fcf5ef2aSThomas Huth {
248ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
249fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
250ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
251fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
252fcf5ef2aSThomas Huth }
253fcf5ef2aSThomas Huth 
254fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
255fcf5ef2aSThomas Huth {
256ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
257fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
258ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
259fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
260fcf5ef2aSThomas Huth }
261fcf5ef2aSThomas Huth 
262fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
263fcf5ef2aSThomas Huth                             TCGv_i64 v1, TCGv_i64 v2)
264fcf5ef2aSThomas Huth {
265fcf5ef2aSThomas Huth     dst = QFPREG(dst);
266fcf5ef2aSThomas Huth 
267fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
268fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
269fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
270fcf5ef2aSThomas Huth }
271fcf5ef2aSThomas Huth 
272fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
273fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
274fcf5ef2aSThomas Huth {
275fcf5ef2aSThomas Huth     src = QFPREG(src);
276fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
277fcf5ef2aSThomas Huth }
278fcf5ef2aSThomas Huth 
279fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
280fcf5ef2aSThomas Huth {
281fcf5ef2aSThomas Huth     src = QFPREG(src);
282fcf5ef2aSThomas Huth     return cpu_fpr[src / 2 + 1];
283fcf5ef2aSThomas Huth }
284fcf5ef2aSThomas Huth 
285fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
286fcf5ef2aSThomas Huth {
287fcf5ef2aSThomas Huth     rd = QFPREG(rd);
288fcf5ef2aSThomas Huth     rs = QFPREG(rs);
289fcf5ef2aSThomas Huth 
290fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
291fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
292fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
293fcf5ef2aSThomas Huth }
294fcf5ef2aSThomas Huth #endif
295fcf5ef2aSThomas Huth 
296fcf5ef2aSThomas Huth /* moves */
297fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
298fcf5ef2aSThomas Huth #define supervisor(dc) 0
299fcf5ef2aSThomas Huth #define hypervisor(dc) 0
300fcf5ef2aSThomas Huth #else
301fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
302c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
303c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
304fcf5ef2aSThomas Huth #else
305c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
306668bb9b7SRichard Henderson #define hypervisor(dc) 0
307fcf5ef2aSThomas Huth #endif
308fcf5ef2aSThomas Huth #endif
309fcf5ef2aSThomas Huth 
310b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
311b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
312b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
313b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
314b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
315b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
316fcf5ef2aSThomas Huth #else
317b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
318fcf5ef2aSThomas Huth #endif
319fcf5ef2aSThomas Huth 
3200c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
321fcf5ef2aSThomas Huth {
322b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
323fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
324b1bc09eaSRichard Henderson     }
325fcf5ef2aSThomas Huth }
326fcf5ef2aSThomas Huth 
32723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
32823ada1b1SRichard Henderson {
32923ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
33023ada1b1SRichard Henderson }
33123ada1b1SRichard Henderson 
3320c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
333fcf5ef2aSThomas Huth {
334fcf5ef2aSThomas Huth     if (reg > 0) {
335fcf5ef2aSThomas Huth         assert(reg < 32);
336fcf5ef2aSThomas Huth         return cpu_regs[reg];
337fcf5ef2aSThomas Huth     } else {
33852123f14SRichard Henderson         TCGv t = tcg_temp_new();
339fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
340fcf5ef2aSThomas Huth         return t;
341fcf5ef2aSThomas Huth     }
342fcf5ef2aSThomas Huth }
343fcf5ef2aSThomas Huth 
3440c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
345fcf5ef2aSThomas Huth {
346fcf5ef2aSThomas Huth     if (reg > 0) {
347fcf5ef2aSThomas Huth         assert(reg < 32);
348fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
349fcf5ef2aSThomas Huth     }
350fcf5ef2aSThomas Huth }
351fcf5ef2aSThomas Huth 
3520c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
353fcf5ef2aSThomas Huth {
354fcf5ef2aSThomas Huth     if (reg > 0) {
355fcf5ef2aSThomas Huth         assert(reg < 32);
356fcf5ef2aSThomas Huth         return cpu_regs[reg];
357fcf5ef2aSThomas Huth     } else {
35852123f14SRichard Henderson         return tcg_temp_new();
359fcf5ef2aSThomas Huth     }
360fcf5ef2aSThomas Huth }
361fcf5ef2aSThomas Huth 
3625645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
363fcf5ef2aSThomas Huth {
3645645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3655645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
366fcf5ef2aSThomas Huth }
367fcf5ef2aSThomas Huth 
3685645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
369fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
370fcf5ef2aSThomas Huth {
371fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
372fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
373fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
374fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
375fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
37607ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
377fcf5ef2aSThomas Huth     } else {
378f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
379fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
380fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
381f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
382fcf5ef2aSThomas Huth     }
383fcf5ef2aSThomas Huth }
384fcf5ef2aSThomas Huth 
385fcf5ef2aSThomas Huth // XXX suboptimal
3860c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
387fcf5ef2aSThomas Huth {
388fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3890b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
390fcf5ef2aSThomas Huth }
391fcf5ef2aSThomas Huth 
3920c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
393fcf5ef2aSThomas Huth {
394fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3950b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
396fcf5ef2aSThomas Huth }
397fcf5ef2aSThomas Huth 
3980c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
399fcf5ef2aSThomas Huth {
400fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
4010b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
402fcf5ef2aSThomas Huth }
403fcf5ef2aSThomas Huth 
4040c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
405fcf5ef2aSThomas Huth {
406fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
4070b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
408fcf5ef2aSThomas Huth }
409fcf5ef2aSThomas Huth 
4100c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
411fcf5ef2aSThomas Huth {
412fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
413fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
414fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
415fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
416fcf5ef2aSThomas Huth }
417fcf5ef2aSThomas Huth 
418fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
419fcf5ef2aSThomas Huth {
420fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
421fcf5ef2aSThomas Huth 
422fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
423fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
424fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
425fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
426fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
427fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
428fcf5ef2aSThomas Huth #else
429fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
430fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
431fcf5ef2aSThomas Huth #endif
432fcf5ef2aSThomas Huth 
433fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
434fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
435fcf5ef2aSThomas Huth 
436fcf5ef2aSThomas Huth     return carry_32;
437fcf5ef2aSThomas Huth }
438fcf5ef2aSThomas Huth 
439fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
440fcf5ef2aSThomas Huth {
441fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
442fcf5ef2aSThomas Huth 
443fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
444fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
445fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
446fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
447fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
448fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
449fcf5ef2aSThomas Huth #else
450fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
451fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
452fcf5ef2aSThomas Huth #endif
453fcf5ef2aSThomas Huth 
454fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
455fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
456fcf5ef2aSThomas Huth 
457fcf5ef2aSThomas Huth     return carry_32;
458fcf5ef2aSThomas Huth }
459fcf5ef2aSThomas Huth 
460fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1,
461fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
462fcf5ef2aSThomas Huth {
463fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
464fcf5ef2aSThomas Huth     TCGv carry;
465fcf5ef2aSThomas Huth 
466fcf5ef2aSThomas Huth     switch (dc->cc_op) {
467fcf5ef2aSThomas Huth     case CC_OP_DIV:
468fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
469fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain ADD.  */
470fcf5ef2aSThomas Huth         if (update_cc) {
471fcf5ef2aSThomas Huth             gen_op_add_cc(dst, src1, src2);
472fcf5ef2aSThomas Huth         } else {
473fcf5ef2aSThomas Huth             tcg_gen_add_tl(dst, src1, src2);
474fcf5ef2aSThomas Huth         }
475fcf5ef2aSThomas Huth         return;
476fcf5ef2aSThomas Huth 
477fcf5ef2aSThomas Huth     case CC_OP_ADD:
478fcf5ef2aSThomas Huth     case CC_OP_TADD:
479fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
480fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
481fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
482fcf5ef2aSThomas Huth                an ADD2 opcode.  We discard the low part of the output.
483fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
484fcf5ef2aSThomas Huth                generated the carry in the first place.  */
485fcf5ef2aSThomas Huth             carry = tcg_temp_new();
486fcf5ef2aSThomas Huth             tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
487fcf5ef2aSThomas Huth             goto add_done;
488fcf5ef2aSThomas Huth         }
489fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
490fcf5ef2aSThomas Huth         break;
491fcf5ef2aSThomas Huth 
492fcf5ef2aSThomas Huth     case CC_OP_SUB:
493fcf5ef2aSThomas Huth     case CC_OP_TSUB:
494fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
495fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
496fcf5ef2aSThomas Huth         break;
497fcf5ef2aSThomas Huth 
498fcf5ef2aSThomas Huth     default:
499fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
500fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
501ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
502fcf5ef2aSThomas Huth         break;
503fcf5ef2aSThomas Huth     }
504fcf5ef2aSThomas Huth 
505fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
506fcf5ef2aSThomas Huth     carry = tcg_temp_new();
507fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
508fcf5ef2aSThomas Huth #else
509fcf5ef2aSThomas Huth     carry = carry_32;
510fcf5ef2aSThomas Huth #endif
511fcf5ef2aSThomas Huth 
512fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
513fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, dst, carry);
514fcf5ef2aSThomas Huth 
515fcf5ef2aSThomas Huth  add_done:
516fcf5ef2aSThomas Huth     if (update_cc) {
517fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
518fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
519fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
520fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX);
521fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_ADDX;
522fcf5ef2aSThomas Huth     }
523fcf5ef2aSThomas Huth }
524fcf5ef2aSThomas Huth 
5250c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
526fcf5ef2aSThomas Huth {
527fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
528fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
529fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
530fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
531fcf5ef2aSThomas Huth }
532fcf5ef2aSThomas Huth 
533fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1,
534fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
535fcf5ef2aSThomas Huth {
536fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
537fcf5ef2aSThomas Huth     TCGv carry;
538fcf5ef2aSThomas Huth 
539fcf5ef2aSThomas Huth     switch (dc->cc_op) {
540fcf5ef2aSThomas Huth     case CC_OP_DIV:
541fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
542fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain SUB.  */
543fcf5ef2aSThomas Huth         if (update_cc) {
544fcf5ef2aSThomas Huth             gen_op_sub_cc(dst, src1, src2);
545fcf5ef2aSThomas Huth         } else {
546fcf5ef2aSThomas Huth             tcg_gen_sub_tl(dst, src1, src2);
547fcf5ef2aSThomas Huth         }
548fcf5ef2aSThomas Huth         return;
549fcf5ef2aSThomas Huth 
550fcf5ef2aSThomas Huth     case CC_OP_ADD:
551fcf5ef2aSThomas Huth     case CC_OP_TADD:
552fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
553fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
554fcf5ef2aSThomas Huth         break;
555fcf5ef2aSThomas Huth 
556fcf5ef2aSThomas Huth     case CC_OP_SUB:
557fcf5ef2aSThomas Huth     case CC_OP_TSUB:
558fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
559fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
560fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
561fcf5ef2aSThomas Huth                a SUB2 opcode.  We discard the low part of the output.
562fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
563fcf5ef2aSThomas Huth                generated the carry in the first place.  */
564fcf5ef2aSThomas Huth             carry = tcg_temp_new();
565fcf5ef2aSThomas Huth             tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
566fcf5ef2aSThomas Huth             goto sub_done;
567fcf5ef2aSThomas Huth         }
568fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
569fcf5ef2aSThomas Huth         break;
570fcf5ef2aSThomas Huth 
571fcf5ef2aSThomas Huth     default:
572fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
573fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
574ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
575fcf5ef2aSThomas Huth         break;
576fcf5ef2aSThomas Huth     }
577fcf5ef2aSThomas Huth 
578fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
579fcf5ef2aSThomas Huth     carry = tcg_temp_new();
580fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
581fcf5ef2aSThomas Huth #else
582fcf5ef2aSThomas Huth     carry = carry_32;
583fcf5ef2aSThomas Huth #endif
584fcf5ef2aSThomas Huth 
585fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
586fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
587fcf5ef2aSThomas Huth 
588fcf5ef2aSThomas Huth  sub_done:
589fcf5ef2aSThomas Huth     if (update_cc) {
590fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
591fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
592fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
593fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX);
594fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUBX;
595fcf5ef2aSThomas Huth     }
596fcf5ef2aSThomas Huth }
597fcf5ef2aSThomas Huth 
5980c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
599fcf5ef2aSThomas Huth {
600fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
601fcf5ef2aSThomas Huth 
602fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
603fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
604fcf5ef2aSThomas Huth 
605fcf5ef2aSThomas Huth     /* old op:
606fcf5ef2aSThomas Huth     if (!(env->y & 1))
607fcf5ef2aSThomas Huth         T1 = 0;
608fcf5ef2aSThomas Huth     */
60900ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
610fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
611fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
612fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
613fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
614fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
615fcf5ef2aSThomas Huth 
616fcf5ef2aSThomas Huth     // b2 = T0 & 1;
617fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6180b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
61908d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
620fcf5ef2aSThomas Huth 
621fcf5ef2aSThomas Huth     // b1 = N ^ V;
622fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
623fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
624fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
625fcf5ef2aSThomas Huth 
626fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
627fcf5ef2aSThomas Huth     // src1 = T0;
628fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
629fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
630fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
631fcf5ef2aSThomas Huth 
632fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
633fcf5ef2aSThomas Huth 
634fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
635fcf5ef2aSThomas Huth }
636fcf5ef2aSThomas Huth 
6370c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
638fcf5ef2aSThomas Huth {
639fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
640fcf5ef2aSThomas Huth     if (sign_ext) {
641fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
642fcf5ef2aSThomas Huth     } else {
643fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
644fcf5ef2aSThomas Huth     }
645fcf5ef2aSThomas Huth #else
646fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
647fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
648fcf5ef2aSThomas Huth 
649fcf5ef2aSThomas Huth     if (sign_ext) {
650fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
651fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
652fcf5ef2aSThomas Huth     } else {
653fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
654fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
655fcf5ef2aSThomas Huth     }
656fcf5ef2aSThomas Huth 
657fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
658fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
659fcf5ef2aSThomas Huth #endif
660fcf5ef2aSThomas Huth }
661fcf5ef2aSThomas Huth 
6620c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
663fcf5ef2aSThomas Huth {
664fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
665fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
666fcf5ef2aSThomas Huth }
667fcf5ef2aSThomas Huth 
6680c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
669fcf5ef2aSThomas Huth {
670fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
671fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
672fcf5ef2aSThomas Huth }
673fcf5ef2aSThomas Huth 
674fcf5ef2aSThomas Huth // 1
6750c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
676fcf5ef2aSThomas Huth {
677fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
678fcf5ef2aSThomas Huth }
679fcf5ef2aSThomas Huth 
680fcf5ef2aSThomas Huth // Z
6810c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
682fcf5ef2aSThomas Huth {
683fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
684fcf5ef2aSThomas Huth }
685fcf5ef2aSThomas Huth 
686fcf5ef2aSThomas Huth // Z | (N ^ V)
6870c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
688fcf5ef2aSThomas Huth {
689fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
690fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
691fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
692fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
693fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
694fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
695fcf5ef2aSThomas Huth }
696fcf5ef2aSThomas Huth 
697fcf5ef2aSThomas Huth // N ^ V
6980c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
699fcf5ef2aSThomas Huth {
700fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
701fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
702fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
703fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
704fcf5ef2aSThomas Huth }
705fcf5ef2aSThomas Huth 
706fcf5ef2aSThomas Huth // C | Z
7070c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
708fcf5ef2aSThomas Huth {
709fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
710fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
711fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
712fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
713fcf5ef2aSThomas Huth }
714fcf5ef2aSThomas Huth 
715fcf5ef2aSThomas Huth // C
7160c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
717fcf5ef2aSThomas Huth {
718fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
719fcf5ef2aSThomas Huth }
720fcf5ef2aSThomas Huth 
721fcf5ef2aSThomas Huth // V
7220c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
723fcf5ef2aSThomas Huth {
724fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
725fcf5ef2aSThomas Huth }
726fcf5ef2aSThomas Huth 
727fcf5ef2aSThomas Huth // 0
7280c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
729fcf5ef2aSThomas Huth {
730fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
731fcf5ef2aSThomas Huth }
732fcf5ef2aSThomas Huth 
733fcf5ef2aSThomas Huth // N
7340c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
735fcf5ef2aSThomas Huth {
736fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
737fcf5ef2aSThomas Huth }
738fcf5ef2aSThomas Huth 
739fcf5ef2aSThomas Huth // !Z
7400c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
741fcf5ef2aSThomas Huth {
742fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
743fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
744fcf5ef2aSThomas Huth }
745fcf5ef2aSThomas Huth 
746fcf5ef2aSThomas Huth // !(Z | (N ^ V))
7470c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
748fcf5ef2aSThomas Huth {
749fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
750fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
751fcf5ef2aSThomas Huth }
752fcf5ef2aSThomas Huth 
753fcf5ef2aSThomas Huth // !(N ^ V)
7540c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
755fcf5ef2aSThomas Huth {
756fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
757fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
758fcf5ef2aSThomas Huth }
759fcf5ef2aSThomas Huth 
760fcf5ef2aSThomas Huth // !(C | Z)
7610c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
762fcf5ef2aSThomas Huth {
763fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
764fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
765fcf5ef2aSThomas Huth }
766fcf5ef2aSThomas Huth 
767fcf5ef2aSThomas Huth // !C
7680c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
769fcf5ef2aSThomas Huth {
770fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
771fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
772fcf5ef2aSThomas Huth }
773fcf5ef2aSThomas Huth 
774fcf5ef2aSThomas Huth // !N
7750c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
776fcf5ef2aSThomas Huth {
777fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
778fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
779fcf5ef2aSThomas Huth }
780fcf5ef2aSThomas Huth 
781fcf5ef2aSThomas Huth // !V
7820c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
783fcf5ef2aSThomas Huth {
784fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
785fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
786fcf5ef2aSThomas Huth }
787fcf5ef2aSThomas Huth 
788fcf5ef2aSThomas Huth /*
789fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
790fcf5ef2aSThomas Huth    0 =
791fcf5ef2aSThomas Huth    1 <
792fcf5ef2aSThomas Huth    2 >
793fcf5ef2aSThomas Huth    3 unordered
794fcf5ef2aSThomas Huth */
7950c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
796fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
797fcf5ef2aSThomas Huth {
798fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
799fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
800fcf5ef2aSThomas Huth }
801fcf5ef2aSThomas Huth 
8020c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
803fcf5ef2aSThomas Huth {
804fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
805fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
806fcf5ef2aSThomas Huth }
807fcf5ef2aSThomas Huth 
808fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
8090c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
810fcf5ef2aSThomas Huth {
811fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
812fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
813fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
814fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
815fcf5ef2aSThomas Huth }
816fcf5ef2aSThomas Huth 
817fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
8180c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
819fcf5ef2aSThomas Huth {
820fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
821fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
822fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
823fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
824fcf5ef2aSThomas Huth }
825fcf5ef2aSThomas Huth 
826fcf5ef2aSThomas Huth // 1 or 3: FCC0
8270c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
828fcf5ef2aSThomas Huth {
829fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
830fcf5ef2aSThomas Huth }
831fcf5ef2aSThomas Huth 
832fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
8330c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
834fcf5ef2aSThomas Huth {
835fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
836fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
837fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
838fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
839fcf5ef2aSThomas Huth }
840fcf5ef2aSThomas Huth 
841fcf5ef2aSThomas Huth // 2 or 3: FCC1
8420c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
843fcf5ef2aSThomas Huth {
844fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
845fcf5ef2aSThomas Huth }
846fcf5ef2aSThomas Huth 
847fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
8480c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
849fcf5ef2aSThomas Huth {
850fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
851fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
852fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
853fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
854fcf5ef2aSThomas Huth }
855fcf5ef2aSThomas Huth 
856fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
8570c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
858fcf5ef2aSThomas Huth {
859fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
860fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
861fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
862fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
863fcf5ef2aSThomas Huth }
864fcf5ef2aSThomas Huth 
865fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
8660c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
867fcf5ef2aSThomas Huth {
868fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
869fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
870fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
871fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
872fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
873fcf5ef2aSThomas Huth }
874fcf5ef2aSThomas Huth 
875fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
8760c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
877fcf5ef2aSThomas Huth {
878fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
879fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
880fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
881fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
882fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
883fcf5ef2aSThomas Huth }
884fcf5ef2aSThomas Huth 
885fcf5ef2aSThomas Huth // 0 or 2: !FCC0
8860c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
887fcf5ef2aSThomas Huth {
888fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
889fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
890fcf5ef2aSThomas Huth }
891fcf5ef2aSThomas Huth 
892fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
8930c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
894fcf5ef2aSThomas Huth {
895fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
896fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
897fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
898fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
899fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
900fcf5ef2aSThomas Huth }
901fcf5ef2aSThomas Huth 
902fcf5ef2aSThomas Huth // 0 or 1: !FCC1
9030c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
904fcf5ef2aSThomas Huth {
905fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
906fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
907fcf5ef2aSThomas Huth }
908fcf5ef2aSThomas Huth 
909fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
9100c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
911fcf5ef2aSThomas Huth {
912fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
913fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
914fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
915fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
916fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
917fcf5ef2aSThomas Huth }
918fcf5ef2aSThomas Huth 
919fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
9200c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
921fcf5ef2aSThomas Huth {
922fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
923fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
924fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
925fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
926fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
927fcf5ef2aSThomas Huth }
928fcf5ef2aSThomas Huth 
9290c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
930fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
931fcf5ef2aSThomas Huth {
932fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
933fcf5ef2aSThomas Huth 
934fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
935fcf5ef2aSThomas Huth 
936fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
937fcf5ef2aSThomas Huth 
938fcf5ef2aSThomas Huth     gen_set_label(l1);
939fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
940fcf5ef2aSThomas Huth }
941fcf5ef2aSThomas Huth 
9420c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
943fcf5ef2aSThomas Huth {
94400ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
94500ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
94600ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
947fcf5ef2aSThomas Huth 
948fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
949fcf5ef2aSThomas Huth }
950fcf5ef2aSThomas Huth 
951fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
952fcf5ef2aSThomas Huth    have been set for a jump */
9530c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
954fcf5ef2aSThomas Huth {
955fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
956fcf5ef2aSThomas Huth         gen_generic_branch(dc);
95799c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
958fcf5ef2aSThomas Huth     }
959fcf5ef2aSThomas Huth }
960fcf5ef2aSThomas Huth 
9610c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
962fcf5ef2aSThomas Huth {
963633c4283SRichard Henderson     if (dc->npc & 3) {
964633c4283SRichard Henderson         switch (dc->npc) {
965633c4283SRichard Henderson         case JUMP_PC:
966fcf5ef2aSThomas Huth             gen_generic_branch(dc);
96799c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
968633c4283SRichard Henderson             break;
969633c4283SRichard Henderson         case DYNAMIC_PC:
970633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
971633c4283SRichard Henderson             break;
972633c4283SRichard Henderson         default:
973633c4283SRichard Henderson             g_assert_not_reached();
974633c4283SRichard Henderson         }
975633c4283SRichard Henderson     } else {
976fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
977fcf5ef2aSThomas Huth     }
978fcf5ef2aSThomas Huth }
979fcf5ef2aSThomas Huth 
9800c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
981fcf5ef2aSThomas Huth {
982fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
983fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
984ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
985fcf5ef2aSThomas Huth     }
986fcf5ef2aSThomas Huth }
987fcf5ef2aSThomas Huth 
9880c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
989fcf5ef2aSThomas Huth {
990fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
991fcf5ef2aSThomas Huth     save_npc(dc);
992fcf5ef2aSThomas Huth }
993fcf5ef2aSThomas Huth 
994fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
995fcf5ef2aSThomas Huth {
996fcf5ef2aSThomas Huth     save_state(dc);
997ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
998af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
999fcf5ef2aSThomas Huth }
1000fcf5ef2aSThomas Huth 
1001186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1002fcf5ef2aSThomas Huth {
1003186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1004186e7890SRichard Henderson 
1005186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1006186e7890SRichard Henderson     dc->delay_excp_list = e;
1007186e7890SRichard Henderson 
1008186e7890SRichard Henderson     e->lab = gen_new_label();
1009186e7890SRichard Henderson     e->excp = excp;
1010186e7890SRichard Henderson     e->pc = dc->pc;
1011186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1012186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1013186e7890SRichard Henderson     e->npc = dc->npc;
1014186e7890SRichard Henderson 
1015186e7890SRichard Henderson     return e->lab;
1016186e7890SRichard Henderson }
1017186e7890SRichard Henderson 
1018186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1019186e7890SRichard Henderson {
1020186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1021186e7890SRichard Henderson }
1022186e7890SRichard Henderson 
1023186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1024186e7890SRichard Henderson {
1025186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1026186e7890SRichard Henderson     TCGLabel *lab;
1027186e7890SRichard Henderson 
1028186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1029186e7890SRichard Henderson 
1030186e7890SRichard Henderson     flush_cond(dc);
1031186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1032186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1033fcf5ef2aSThomas Huth }
1034fcf5ef2aSThomas Huth 
10350c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1036fcf5ef2aSThomas Huth {
1037633c4283SRichard Henderson     if (dc->npc & 3) {
1038633c4283SRichard Henderson         switch (dc->npc) {
1039633c4283SRichard Henderson         case JUMP_PC:
1040fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1041fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
104299c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1043633c4283SRichard Henderson             break;
1044633c4283SRichard Henderson         case DYNAMIC_PC:
1045633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1046fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1047633c4283SRichard Henderson             dc->pc = dc->npc;
1048633c4283SRichard Henderson             break;
1049633c4283SRichard Henderson         default:
1050633c4283SRichard Henderson             g_assert_not_reached();
1051633c4283SRichard Henderson         }
1052fcf5ef2aSThomas Huth     } else {
1053fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1054fcf5ef2aSThomas Huth     }
1055fcf5ef2aSThomas Huth }
1056fcf5ef2aSThomas Huth 
10570c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1058fcf5ef2aSThomas Huth {
1059fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1060fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1061fcf5ef2aSThomas Huth }
1062fcf5ef2aSThomas Huth 
1063fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1064fcf5ef2aSThomas Huth                         DisasContext *dc)
1065fcf5ef2aSThomas Huth {
1066fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1067fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1068fcf5ef2aSThomas Huth         TCG_COND_EQ,
1069fcf5ef2aSThomas Huth         TCG_COND_LE,
1070fcf5ef2aSThomas Huth         TCG_COND_LT,
1071fcf5ef2aSThomas Huth         TCG_COND_LEU,
1072fcf5ef2aSThomas Huth         TCG_COND_LTU,
1073fcf5ef2aSThomas Huth         -1, /* neg */
1074fcf5ef2aSThomas Huth         -1, /* overflow */
1075fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1076fcf5ef2aSThomas Huth         TCG_COND_NE,
1077fcf5ef2aSThomas Huth         TCG_COND_GT,
1078fcf5ef2aSThomas Huth         TCG_COND_GE,
1079fcf5ef2aSThomas Huth         TCG_COND_GTU,
1080fcf5ef2aSThomas Huth         TCG_COND_GEU,
1081fcf5ef2aSThomas Huth         -1, /* pos */
1082fcf5ef2aSThomas Huth         -1, /* no overflow */
1083fcf5ef2aSThomas Huth     };
1084fcf5ef2aSThomas Huth 
1085fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1086fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1087fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1088fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1089fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1090fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1091fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1092fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1093fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1094fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1095fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1096fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1097fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1098fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1099fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1100fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1101fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1102fcf5ef2aSThomas Huth     };
1103fcf5ef2aSThomas Huth 
1104fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1105fcf5ef2aSThomas Huth     TCGv r_dst;
1106fcf5ef2aSThomas Huth 
1107fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1108fcf5ef2aSThomas Huth     if (xcc) {
1109fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1110fcf5ef2aSThomas Huth     } else {
1111fcf5ef2aSThomas Huth         r_src = cpu_psr;
1112fcf5ef2aSThomas Huth     }
1113fcf5ef2aSThomas Huth #else
1114fcf5ef2aSThomas Huth     r_src = cpu_psr;
1115fcf5ef2aSThomas Huth #endif
1116fcf5ef2aSThomas Huth 
1117fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1118fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1119fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1120fcf5ef2aSThomas Huth     do_compare_dst_0:
1121fcf5ef2aSThomas Huth         cmp->is_bool = false;
112200ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1123fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1124fcf5ef2aSThomas Huth         if (!xcc) {
1125fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1126fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1127fcf5ef2aSThomas Huth             break;
1128fcf5ef2aSThomas Huth         }
1129fcf5ef2aSThomas Huth #endif
1130fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1131fcf5ef2aSThomas Huth         break;
1132fcf5ef2aSThomas Huth 
1133fcf5ef2aSThomas Huth     case CC_OP_SUB:
1134fcf5ef2aSThomas Huth         switch (cond) {
1135fcf5ef2aSThomas Huth         case 6:  /* neg */
1136fcf5ef2aSThomas Huth         case 14: /* pos */
1137fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1138fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1139fcf5ef2aSThomas Huth 
1140fcf5ef2aSThomas Huth         case 7: /* overflow */
1141fcf5ef2aSThomas Huth         case 15: /* !overflow */
1142fcf5ef2aSThomas Huth             goto do_dynamic;
1143fcf5ef2aSThomas Huth 
1144fcf5ef2aSThomas Huth         default:
1145fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1146fcf5ef2aSThomas Huth             cmp->is_bool = false;
1147fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1148fcf5ef2aSThomas Huth             if (!xcc) {
1149fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1150fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1151fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1152fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1153fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1154fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1155fcf5ef2aSThomas Huth                 break;
1156fcf5ef2aSThomas Huth             }
1157fcf5ef2aSThomas Huth #endif
1158fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1159fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1160fcf5ef2aSThomas Huth             break;
1161fcf5ef2aSThomas Huth         }
1162fcf5ef2aSThomas Huth         break;
1163fcf5ef2aSThomas Huth 
1164fcf5ef2aSThomas Huth     default:
1165fcf5ef2aSThomas Huth     do_dynamic:
1166ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1167fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1168fcf5ef2aSThomas Huth         /* FALLTHRU */
1169fcf5ef2aSThomas Huth 
1170fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1171fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1172fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1173fcf5ef2aSThomas Huth         cmp->is_bool = true;
1174fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
117500ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1176fcf5ef2aSThomas Huth 
1177fcf5ef2aSThomas Huth         switch (cond) {
1178fcf5ef2aSThomas Huth         case 0x0:
1179fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1180fcf5ef2aSThomas Huth             break;
1181fcf5ef2aSThomas Huth         case 0x1:
1182fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1183fcf5ef2aSThomas Huth             break;
1184fcf5ef2aSThomas Huth         case 0x2:
1185fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1186fcf5ef2aSThomas Huth             break;
1187fcf5ef2aSThomas Huth         case 0x3:
1188fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1189fcf5ef2aSThomas Huth             break;
1190fcf5ef2aSThomas Huth         case 0x4:
1191fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1192fcf5ef2aSThomas Huth             break;
1193fcf5ef2aSThomas Huth         case 0x5:
1194fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1195fcf5ef2aSThomas Huth             break;
1196fcf5ef2aSThomas Huth         case 0x6:
1197fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1198fcf5ef2aSThomas Huth             break;
1199fcf5ef2aSThomas Huth         case 0x7:
1200fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1201fcf5ef2aSThomas Huth             break;
1202fcf5ef2aSThomas Huth         case 0x8:
1203fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1204fcf5ef2aSThomas Huth             break;
1205fcf5ef2aSThomas Huth         case 0x9:
1206fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1207fcf5ef2aSThomas Huth             break;
1208fcf5ef2aSThomas Huth         case 0xa:
1209fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1210fcf5ef2aSThomas Huth             break;
1211fcf5ef2aSThomas Huth         case 0xb:
1212fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1213fcf5ef2aSThomas Huth             break;
1214fcf5ef2aSThomas Huth         case 0xc:
1215fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1216fcf5ef2aSThomas Huth             break;
1217fcf5ef2aSThomas Huth         case 0xd:
1218fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1219fcf5ef2aSThomas Huth             break;
1220fcf5ef2aSThomas Huth         case 0xe:
1221fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1222fcf5ef2aSThomas Huth             break;
1223fcf5ef2aSThomas Huth         case 0xf:
1224fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1225fcf5ef2aSThomas Huth             break;
1226fcf5ef2aSThomas Huth         }
1227fcf5ef2aSThomas Huth         break;
1228fcf5ef2aSThomas Huth     }
1229fcf5ef2aSThomas Huth }
1230fcf5ef2aSThomas Huth 
1231fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1232fcf5ef2aSThomas Huth {
1233fcf5ef2aSThomas Huth     unsigned int offset;
1234fcf5ef2aSThomas Huth     TCGv r_dst;
1235fcf5ef2aSThomas Huth 
1236fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1237fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1238fcf5ef2aSThomas Huth     cmp->is_bool = true;
1239fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
124000ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1241fcf5ef2aSThomas Huth 
1242fcf5ef2aSThomas Huth     switch (cc) {
1243fcf5ef2aSThomas Huth     default:
1244fcf5ef2aSThomas Huth     case 0x0:
1245fcf5ef2aSThomas Huth         offset = 0;
1246fcf5ef2aSThomas Huth         break;
1247fcf5ef2aSThomas Huth     case 0x1:
1248fcf5ef2aSThomas Huth         offset = 32 - 10;
1249fcf5ef2aSThomas Huth         break;
1250fcf5ef2aSThomas Huth     case 0x2:
1251fcf5ef2aSThomas Huth         offset = 34 - 10;
1252fcf5ef2aSThomas Huth         break;
1253fcf5ef2aSThomas Huth     case 0x3:
1254fcf5ef2aSThomas Huth         offset = 36 - 10;
1255fcf5ef2aSThomas Huth         break;
1256fcf5ef2aSThomas Huth     }
1257fcf5ef2aSThomas Huth 
1258fcf5ef2aSThomas Huth     switch (cond) {
1259fcf5ef2aSThomas Huth     case 0x0:
1260fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1261fcf5ef2aSThomas Huth         break;
1262fcf5ef2aSThomas Huth     case 0x1:
1263fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1264fcf5ef2aSThomas Huth         break;
1265fcf5ef2aSThomas Huth     case 0x2:
1266fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1267fcf5ef2aSThomas Huth         break;
1268fcf5ef2aSThomas Huth     case 0x3:
1269fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1270fcf5ef2aSThomas Huth         break;
1271fcf5ef2aSThomas Huth     case 0x4:
1272fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1273fcf5ef2aSThomas Huth         break;
1274fcf5ef2aSThomas Huth     case 0x5:
1275fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1276fcf5ef2aSThomas Huth         break;
1277fcf5ef2aSThomas Huth     case 0x6:
1278fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1279fcf5ef2aSThomas Huth         break;
1280fcf5ef2aSThomas Huth     case 0x7:
1281fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1282fcf5ef2aSThomas Huth         break;
1283fcf5ef2aSThomas Huth     case 0x8:
1284fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1285fcf5ef2aSThomas Huth         break;
1286fcf5ef2aSThomas Huth     case 0x9:
1287fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1288fcf5ef2aSThomas Huth         break;
1289fcf5ef2aSThomas Huth     case 0xa:
1290fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1291fcf5ef2aSThomas Huth         break;
1292fcf5ef2aSThomas Huth     case 0xb:
1293fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1294fcf5ef2aSThomas Huth         break;
1295fcf5ef2aSThomas Huth     case 0xc:
1296fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1297fcf5ef2aSThomas Huth         break;
1298fcf5ef2aSThomas Huth     case 0xd:
1299fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1300fcf5ef2aSThomas Huth         break;
1301fcf5ef2aSThomas Huth     case 0xe:
1302fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1303fcf5ef2aSThomas Huth         break;
1304fcf5ef2aSThomas Huth     case 0xf:
1305fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1306fcf5ef2aSThomas Huth         break;
1307fcf5ef2aSThomas Huth     }
1308fcf5ef2aSThomas Huth }
1309fcf5ef2aSThomas Huth 
1310fcf5ef2aSThomas Huth // Inverted logic
1311ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1312ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1313fcf5ef2aSThomas Huth     TCG_COND_NE,
1314fcf5ef2aSThomas Huth     TCG_COND_GT,
1315fcf5ef2aSThomas Huth     TCG_COND_GE,
1316ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1317fcf5ef2aSThomas Huth     TCG_COND_EQ,
1318fcf5ef2aSThomas Huth     TCG_COND_LE,
1319fcf5ef2aSThomas Huth     TCG_COND_LT,
1320fcf5ef2aSThomas Huth };
1321fcf5ef2aSThomas Huth 
1322fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1323fcf5ef2aSThomas Huth {
1324fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1325fcf5ef2aSThomas Huth     cmp->is_bool = false;
1326fcf5ef2aSThomas Huth     cmp->c1 = r_src;
132700ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1328fcf5ef2aSThomas Huth }
1329fcf5ef2aSThomas Huth 
1330fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
13310c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1332fcf5ef2aSThomas Huth {
1333fcf5ef2aSThomas Huth     switch (fccno) {
1334fcf5ef2aSThomas Huth     case 0:
1335ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1336fcf5ef2aSThomas Huth         break;
1337fcf5ef2aSThomas Huth     case 1:
1338ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1339fcf5ef2aSThomas Huth         break;
1340fcf5ef2aSThomas Huth     case 2:
1341ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1342fcf5ef2aSThomas Huth         break;
1343fcf5ef2aSThomas Huth     case 3:
1344ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1345fcf5ef2aSThomas Huth         break;
1346fcf5ef2aSThomas Huth     }
1347fcf5ef2aSThomas Huth }
1348fcf5ef2aSThomas Huth 
13490c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1350fcf5ef2aSThomas Huth {
1351fcf5ef2aSThomas Huth     switch (fccno) {
1352fcf5ef2aSThomas Huth     case 0:
1353ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1354fcf5ef2aSThomas Huth         break;
1355fcf5ef2aSThomas Huth     case 1:
1356ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1357fcf5ef2aSThomas Huth         break;
1358fcf5ef2aSThomas Huth     case 2:
1359ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1360fcf5ef2aSThomas Huth         break;
1361fcf5ef2aSThomas Huth     case 3:
1362ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1363fcf5ef2aSThomas Huth         break;
1364fcf5ef2aSThomas Huth     }
1365fcf5ef2aSThomas Huth }
1366fcf5ef2aSThomas Huth 
13670c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1368fcf5ef2aSThomas Huth {
1369fcf5ef2aSThomas Huth     switch (fccno) {
1370fcf5ef2aSThomas Huth     case 0:
1371ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1372fcf5ef2aSThomas Huth         break;
1373fcf5ef2aSThomas Huth     case 1:
1374ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1375fcf5ef2aSThomas Huth         break;
1376fcf5ef2aSThomas Huth     case 2:
1377ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1378fcf5ef2aSThomas Huth         break;
1379fcf5ef2aSThomas Huth     case 3:
1380ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1381fcf5ef2aSThomas Huth         break;
1382fcf5ef2aSThomas Huth     }
1383fcf5ef2aSThomas Huth }
1384fcf5ef2aSThomas Huth 
13850c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1386fcf5ef2aSThomas Huth {
1387fcf5ef2aSThomas Huth     switch (fccno) {
1388fcf5ef2aSThomas Huth     case 0:
1389ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1390fcf5ef2aSThomas Huth         break;
1391fcf5ef2aSThomas Huth     case 1:
1392ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1393fcf5ef2aSThomas Huth         break;
1394fcf5ef2aSThomas Huth     case 2:
1395ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1396fcf5ef2aSThomas Huth         break;
1397fcf5ef2aSThomas Huth     case 3:
1398ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1399fcf5ef2aSThomas Huth         break;
1400fcf5ef2aSThomas Huth     }
1401fcf5ef2aSThomas Huth }
1402fcf5ef2aSThomas Huth 
14030c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1404fcf5ef2aSThomas Huth {
1405fcf5ef2aSThomas Huth     switch (fccno) {
1406fcf5ef2aSThomas Huth     case 0:
1407ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1408fcf5ef2aSThomas Huth         break;
1409fcf5ef2aSThomas Huth     case 1:
1410ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1411fcf5ef2aSThomas Huth         break;
1412fcf5ef2aSThomas Huth     case 2:
1413ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1414fcf5ef2aSThomas Huth         break;
1415fcf5ef2aSThomas Huth     case 3:
1416ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1417fcf5ef2aSThomas Huth         break;
1418fcf5ef2aSThomas Huth     }
1419fcf5ef2aSThomas Huth }
1420fcf5ef2aSThomas Huth 
14210c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1422fcf5ef2aSThomas Huth {
1423fcf5ef2aSThomas Huth     switch (fccno) {
1424fcf5ef2aSThomas Huth     case 0:
1425ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1426fcf5ef2aSThomas Huth         break;
1427fcf5ef2aSThomas Huth     case 1:
1428ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1429fcf5ef2aSThomas Huth         break;
1430fcf5ef2aSThomas Huth     case 2:
1431ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1432fcf5ef2aSThomas Huth         break;
1433fcf5ef2aSThomas Huth     case 3:
1434ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1435fcf5ef2aSThomas Huth         break;
1436fcf5ef2aSThomas Huth     }
1437fcf5ef2aSThomas Huth }
1438fcf5ef2aSThomas Huth 
1439fcf5ef2aSThomas Huth #else
1440fcf5ef2aSThomas Huth 
14410c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1442fcf5ef2aSThomas Huth {
1443ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1444fcf5ef2aSThomas Huth }
1445fcf5ef2aSThomas Huth 
14460c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1447fcf5ef2aSThomas Huth {
1448ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1449fcf5ef2aSThomas Huth }
1450fcf5ef2aSThomas Huth 
14510c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1452fcf5ef2aSThomas Huth {
1453ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1454fcf5ef2aSThomas Huth }
1455fcf5ef2aSThomas Huth 
14560c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1457fcf5ef2aSThomas Huth {
1458ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1459fcf5ef2aSThomas Huth }
1460fcf5ef2aSThomas Huth 
14610c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1462fcf5ef2aSThomas Huth {
1463ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1464fcf5ef2aSThomas Huth }
1465fcf5ef2aSThomas Huth 
14660c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1467fcf5ef2aSThomas Huth {
1468ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1469fcf5ef2aSThomas Huth }
1470fcf5ef2aSThomas Huth #endif
1471fcf5ef2aSThomas Huth 
1472fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1473fcf5ef2aSThomas Huth {
1474fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1475fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1476fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1477fcf5ef2aSThomas Huth }
1478fcf5ef2aSThomas Huth 
1479fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1480fcf5ef2aSThomas Huth {
1481fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1482fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1483fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1484fcf5ef2aSThomas Huth         return 1;
1485fcf5ef2aSThomas Huth     }
1486fcf5ef2aSThomas Huth #endif
1487fcf5ef2aSThomas Huth     return 0;
1488fcf5ef2aSThomas Huth }
1489fcf5ef2aSThomas Huth 
14900c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1491fcf5ef2aSThomas Huth {
1492fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1493fcf5ef2aSThomas Huth }
1494fcf5ef2aSThomas Huth 
14950c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs,
1496fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1497fcf5ef2aSThomas Huth {
1498fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1499fcf5ef2aSThomas Huth 
1500fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1501fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1502fcf5ef2aSThomas Huth 
1503ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1504ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1505fcf5ef2aSThomas Huth 
1506fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1507fcf5ef2aSThomas Huth }
1508fcf5ef2aSThomas Huth 
15090c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1510fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i32, TCGv_i32))
1511fcf5ef2aSThomas Huth {
1512fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1513fcf5ef2aSThomas Huth 
1514fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1515fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1516fcf5ef2aSThomas Huth 
1517fcf5ef2aSThomas Huth     gen(dst, src);
1518fcf5ef2aSThomas Huth 
1519fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1520fcf5ef2aSThomas Huth }
1521fcf5ef2aSThomas Huth 
15220c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1523fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1524fcf5ef2aSThomas Huth {
1525fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1526fcf5ef2aSThomas Huth 
1527fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1528fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1529fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1530fcf5ef2aSThomas Huth 
1531ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1532ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1533fcf5ef2aSThomas Huth 
1534fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1535fcf5ef2aSThomas Huth }
1536fcf5ef2aSThomas Huth 
1537fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15380c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1539fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1540fcf5ef2aSThomas Huth {
1541fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1542fcf5ef2aSThomas Huth 
1543fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1544fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1545fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1546fcf5ef2aSThomas Huth 
1547fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1548fcf5ef2aSThomas Huth 
1549fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1550fcf5ef2aSThomas Huth }
1551fcf5ef2aSThomas Huth #endif
1552fcf5ef2aSThomas Huth 
15530c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1554fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1555fcf5ef2aSThomas Huth {
1556fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1557fcf5ef2aSThomas Huth 
1558fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1559fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1560fcf5ef2aSThomas Huth 
1561ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1562ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1563fcf5ef2aSThomas Huth 
1564fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1565fcf5ef2aSThomas Huth }
1566fcf5ef2aSThomas Huth 
1567fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15680c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1569fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_i64))
1570fcf5ef2aSThomas Huth {
1571fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1572fcf5ef2aSThomas Huth 
1573fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1574fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1575fcf5ef2aSThomas Huth 
1576fcf5ef2aSThomas Huth     gen(dst, src);
1577fcf5ef2aSThomas Huth 
1578fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1579fcf5ef2aSThomas Huth }
1580fcf5ef2aSThomas Huth #endif
1581fcf5ef2aSThomas Huth 
15820c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1583fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1584fcf5ef2aSThomas Huth {
1585fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1586fcf5ef2aSThomas Huth 
1587fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1588fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1589fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1590fcf5ef2aSThomas Huth 
1591ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1592ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1593fcf5ef2aSThomas Huth 
1594fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1595fcf5ef2aSThomas Huth }
1596fcf5ef2aSThomas Huth 
1597fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15980c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1599fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1600fcf5ef2aSThomas Huth {
1601fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1602fcf5ef2aSThomas Huth 
1603fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1604fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1605fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1606fcf5ef2aSThomas Huth 
1607fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1608fcf5ef2aSThomas Huth 
1609fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1610fcf5ef2aSThomas Huth }
1611fcf5ef2aSThomas Huth 
16120c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1613fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1614fcf5ef2aSThomas Huth {
1615fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1616fcf5ef2aSThomas Huth 
1617fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1618fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1619fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1620fcf5ef2aSThomas Huth 
1621fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1622fcf5ef2aSThomas Huth 
1623fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1624fcf5ef2aSThomas Huth }
1625fcf5ef2aSThomas Huth 
16260c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1627fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1628fcf5ef2aSThomas Huth {
1629fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1630fcf5ef2aSThomas Huth 
1631fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1632fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1633fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1634fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1635fcf5ef2aSThomas Huth 
1636fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1637fcf5ef2aSThomas Huth 
1638fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1639fcf5ef2aSThomas Huth }
1640fcf5ef2aSThomas Huth #endif
1641fcf5ef2aSThomas Huth 
16420c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1643fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1644fcf5ef2aSThomas Huth {
1645fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1646fcf5ef2aSThomas Huth 
1647ad75a51eSRichard Henderson     gen(tcg_env);
1648ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1649fcf5ef2aSThomas Huth 
1650fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1651fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1652fcf5ef2aSThomas Huth }
1653fcf5ef2aSThomas Huth 
1654fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16550c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1656fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1657fcf5ef2aSThomas Huth {
1658fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1659fcf5ef2aSThomas Huth 
1660ad75a51eSRichard Henderson     gen(tcg_env);
1661fcf5ef2aSThomas Huth 
1662fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1663fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1664fcf5ef2aSThomas Huth }
1665fcf5ef2aSThomas Huth #endif
1666fcf5ef2aSThomas Huth 
16670c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1668fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1669fcf5ef2aSThomas Huth {
1670fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1671fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1672fcf5ef2aSThomas Huth 
1673ad75a51eSRichard Henderson     gen(tcg_env);
1674ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1675fcf5ef2aSThomas Huth 
1676fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1677fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1678fcf5ef2aSThomas Huth }
1679fcf5ef2aSThomas Huth 
16800c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1681fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1682fcf5ef2aSThomas Huth {
1683fcf5ef2aSThomas Huth     TCGv_i64 dst;
1684fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1685fcf5ef2aSThomas Huth 
1686fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1687fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1688fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1689fcf5ef2aSThomas Huth 
1690ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1691ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1692fcf5ef2aSThomas Huth 
1693fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1694fcf5ef2aSThomas Huth }
1695fcf5ef2aSThomas Huth 
16960c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1697fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1698fcf5ef2aSThomas Huth {
1699fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1700fcf5ef2aSThomas Huth 
1701fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1702fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1703fcf5ef2aSThomas Huth 
1704ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1705ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1706fcf5ef2aSThomas Huth 
1707fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1708fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1709fcf5ef2aSThomas Huth }
1710fcf5ef2aSThomas Huth 
1711fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17120c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1713fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1714fcf5ef2aSThomas Huth {
1715fcf5ef2aSThomas Huth     TCGv_i64 dst;
1716fcf5ef2aSThomas Huth     TCGv_i32 src;
1717fcf5ef2aSThomas Huth 
1718fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1719fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1720fcf5ef2aSThomas Huth 
1721ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1722ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1723fcf5ef2aSThomas Huth 
1724fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1725fcf5ef2aSThomas Huth }
1726fcf5ef2aSThomas Huth #endif
1727fcf5ef2aSThomas Huth 
17280c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1729fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1730fcf5ef2aSThomas Huth {
1731fcf5ef2aSThomas Huth     TCGv_i64 dst;
1732fcf5ef2aSThomas Huth     TCGv_i32 src;
1733fcf5ef2aSThomas Huth 
1734fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1735fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1736fcf5ef2aSThomas Huth 
1737ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1738fcf5ef2aSThomas Huth 
1739fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1740fcf5ef2aSThomas Huth }
1741fcf5ef2aSThomas Huth 
17420c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1743fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1744fcf5ef2aSThomas Huth {
1745fcf5ef2aSThomas Huth     TCGv_i32 dst;
1746fcf5ef2aSThomas Huth     TCGv_i64 src;
1747fcf5ef2aSThomas Huth 
1748fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1749fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1750fcf5ef2aSThomas Huth 
1751ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1752ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1753fcf5ef2aSThomas Huth 
1754fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1755fcf5ef2aSThomas Huth }
1756fcf5ef2aSThomas Huth 
17570c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1758fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1759fcf5ef2aSThomas Huth {
1760fcf5ef2aSThomas Huth     TCGv_i32 dst;
1761fcf5ef2aSThomas Huth 
1762fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1763fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1764fcf5ef2aSThomas Huth 
1765ad75a51eSRichard Henderson     gen(dst, tcg_env);
1766ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1767fcf5ef2aSThomas Huth 
1768fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1769fcf5ef2aSThomas Huth }
1770fcf5ef2aSThomas Huth 
17710c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1772fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1773fcf5ef2aSThomas Huth {
1774fcf5ef2aSThomas Huth     TCGv_i64 dst;
1775fcf5ef2aSThomas Huth 
1776fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1777fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1778fcf5ef2aSThomas Huth 
1779ad75a51eSRichard Henderson     gen(dst, tcg_env);
1780ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1781fcf5ef2aSThomas Huth 
1782fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1783fcf5ef2aSThomas Huth }
1784fcf5ef2aSThomas Huth 
17850c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1786fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1787fcf5ef2aSThomas Huth {
1788fcf5ef2aSThomas Huth     TCGv_i32 src;
1789fcf5ef2aSThomas Huth 
1790fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1791fcf5ef2aSThomas Huth 
1792ad75a51eSRichard Henderson     gen(tcg_env, src);
1793fcf5ef2aSThomas Huth 
1794fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1795fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1796fcf5ef2aSThomas Huth }
1797fcf5ef2aSThomas Huth 
17980c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1799fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1800fcf5ef2aSThomas Huth {
1801fcf5ef2aSThomas Huth     TCGv_i64 src;
1802fcf5ef2aSThomas Huth 
1803fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1804fcf5ef2aSThomas Huth 
1805ad75a51eSRichard Henderson     gen(tcg_env, src);
1806fcf5ef2aSThomas Huth 
1807fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1808fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1809fcf5ef2aSThomas Huth }
1810fcf5ef2aSThomas Huth 
1811fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
181214776ab5STony Nguyen                      TCGv addr, int mmu_idx, MemOp memop)
1813fcf5ef2aSThomas Huth {
1814fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1815316b6783SRichard Henderson     tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN);
1816fcf5ef2aSThomas Huth }
1817fcf5ef2aSThomas Huth 
1818fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
1819fcf5ef2aSThomas Huth {
182000ab7e61SRichard Henderson     TCGv m1 = tcg_constant_tl(0xff);
1821fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1822fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
1823fcf5ef2aSThomas Huth }
1824fcf5ef2aSThomas Huth 
1825fcf5ef2aSThomas Huth /* asi moves */
1826fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
1827fcf5ef2aSThomas Huth typedef enum {
1828fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1829fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1830fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1831fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1832fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1833fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1834fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1835fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1836fcf5ef2aSThomas Huth } ASIType;
1837fcf5ef2aSThomas Huth 
1838fcf5ef2aSThomas Huth typedef struct {
1839fcf5ef2aSThomas Huth     ASIType type;
1840fcf5ef2aSThomas Huth     int asi;
1841fcf5ef2aSThomas Huth     int mem_idx;
184214776ab5STony Nguyen     MemOp memop;
1843fcf5ef2aSThomas Huth } DisasASI;
1844fcf5ef2aSThomas Huth 
184514776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop)
1846fcf5ef2aSThomas Huth {
1847fcf5ef2aSThomas Huth     int asi = GET_FIELD(insn, 19, 26);
1848fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1849fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1850fcf5ef2aSThomas Huth 
1851fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1852fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1853fcf5ef2aSThomas Huth     if (IS_IMM) {
1854fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1855fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1856fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1857fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1858fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1859fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1860fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1861fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1862fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1863fcf5ef2aSThomas Huth         switch (asi) {
1864fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1865fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1866fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1867fcf5ef2aSThomas Huth             break;
1868fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1869fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1870fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1871fcf5ef2aSThomas Huth             break;
1872fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1873fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1874fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1875fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1876fcf5ef2aSThomas Huth             break;
1877fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1878fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1879fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1880fcf5ef2aSThomas Huth             break;
1881fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1882fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1883fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1884fcf5ef2aSThomas Huth             break;
1885fcf5ef2aSThomas Huth         }
18866e10f37cSKONRAD Frederic 
18876e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
18886e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
18896e10f37cSKONRAD Frederic          */
18906e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1891fcf5ef2aSThomas Huth     } else {
1892fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1893fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1894fcf5ef2aSThomas Huth     }
1895fcf5ef2aSThomas Huth #else
1896fcf5ef2aSThomas Huth     if (IS_IMM) {
1897fcf5ef2aSThomas Huth         asi = dc->asi;
1898fcf5ef2aSThomas Huth     }
1899fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1900fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1901fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1902fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1903fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1904fcf5ef2aSThomas Huth        done properly in the helper.  */
1905fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1906fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1907fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1908fcf5ef2aSThomas Huth     } else {
1909fcf5ef2aSThomas Huth         switch (asi) {
1910fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1911fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1912fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1913fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1914fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1915fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1916fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1917fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1918fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1919fcf5ef2aSThomas Huth             break;
1920fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1921fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1922fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1923fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1924fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1925fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
19269a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
192784f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
19289a10756dSArtyom Tarasenko             } else {
1929fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
19309a10756dSArtyom Tarasenko             }
1931fcf5ef2aSThomas Huth             break;
1932fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1933fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1934fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1935fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1936fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1937fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1938fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1939fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1940fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1941fcf5ef2aSThomas Huth             break;
1942fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1943fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1944fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1945fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1946fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1947fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1948fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1949fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1950fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1951fcf5ef2aSThomas Huth             break;
1952fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1953fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1954fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1955fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1956fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1957fcf5ef2aSThomas Huth         case ASI_BLK_S:
1958fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1959fcf5ef2aSThomas Huth         case ASI_FL8_S:
1960fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1961fcf5ef2aSThomas Huth         case ASI_FL16_S:
1962fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1963fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1964fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1965fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1966fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1967fcf5ef2aSThomas Huth             }
1968fcf5ef2aSThomas Huth             break;
1969fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1970fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1971fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1972fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1973fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1974fcf5ef2aSThomas Huth         case ASI_BLK_P:
1975fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1976fcf5ef2aSThomas Huth         case ASI_FL8_P:
1977fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1978fcf5ef2aSThomas Huth         case ASI_FL16_P:
1979fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1980fcf5ef2aSThomas Huth             break;
1981fcf5ef2aSThomas Huth         }
1982fcf5ef2aSThomas Huth         switch (asi) {
1983fcf5ef2aSThomas Huth         case ASI_REAL:
1984fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1985fcf5ef2aSThomas Huth         case ASI_REAL_L:
1986fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1987fcf5ef2aSThomas Huth         case ASI_N:
1988fcf5ef2aSThomas Huth         case ASI_NL:
1989fcf5ef2aSThomas Huth         case ASI_AIUP:
1990fcf5ef2aSThomas Huth         case ASI_AIUPL:
1991fcf5ef2aSThomas Huth         case ASI_AIUS:
1992fcf5ef2aSThomas Huth         case ASI_AIUSL:
1993fcf5ef2aSThomas Huth         case ASI_S:
1994fcf5ef2aSThomas Huth         case ASI_SL:
1995fcf5ef2aSThomas Huth         case ASI_P:
1996fcf5ef2aSThomas Huth         case ASI_PL:
1997fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1998fcf5ef2aSThomas Huth             break;
1999fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
2000fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
2001fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2002fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2003fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2004fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2005fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2006fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2007fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2008fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2009fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2010fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2011fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2012fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2013fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2014fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2015fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2016fcf5ef2aSThomas Huth             break;
2017fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2018fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2019fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2020fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2021fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2022fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2023fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2024fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2025fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2026fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2027fcf5ef2aSThomas Huth         case ASI_BLK_S:
2028fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2029fcf5ef2aSThomas Huth         case ASI_BLK_P:
2030fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2031fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2032fcf5ef2aSThomas Huth             break;
2033fcf5ef2aSThomas Huth         case ASI_FL8_S:
2034fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2035fcf5ef2aSThomas Huth         case ASI_FL8_P:
2036fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2037fcf5ef2aSThomas Huth             memop = MO_UB;
2038fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2039fcf5ef2aSThomas Huth             break;
2040fcf5ef2aSThomas Huth         case ASI_FL16_S:
2041fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2042fcf5ef2aSThomas Huth         case ASI_FL16_P:
2043fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2044fcf5ef2aSThomas Huth             memop = MO_TEUW;
2045fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2046fcf5ef2aSThomas Huth             break;
2047fcf5ef2aSThomas Huth         }
2048fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2049fcf5ef2aSThomas Huth         if (asi & 8) {
2050fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2051fcf5ef2aSThomas Huth         }
2052fcf5ef2aSThomas Huth     }
2053fcf5ef2aSThomas Huth #endif
2054fcf5ef2aSThomas Huth 
2055fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2056fcf5ef2aSThomas Huth }
2057fcf5ef2aSThomas Huth 
2058fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
205914776ab5STony Nguyen                        int insn, MemOp memop)
2060fcf5ef2aSThomas Huth {
2061fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2062fcf5ef2aSThomas Huth 
2063fcf5ef2aSThomas Huth     switch (da.type) {
2064fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2065fcf5ef2aSThomas Huth         break;
2066fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2067fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2068fcf5ef2aSThomas Huth         break;
2069fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2070fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2071316b6783SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN);
2072fcf5ef2aSThomas Huth         break;
2073fcf5ef2aSThomas Huth     default:
2074fcf5ef2aSThomas Huth         {
207500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2076316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2077fcf5ef2aSThomas Huth 
2078fcf5ef2aSThomas Huth             save_state(dc);
2079fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2080ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2081fcf5ef2aSThomas Huth #else
2082fcf5ef2aSThomas Huth             {
2083fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2084ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2085fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2086fcf5ef2aSThomas Huth             }
2087fcf5ef2aSThomas Huth #endif
2088fcf5ef2aSThomas Huth         }
2089fcf5ef2aSThomas Huth         break;
2090fcf5ef2aSThomas Huth     }
2091fcf5ef2aSThomas Huth }
2092fcf5ef2aSThomas Huth 
2093fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
209414776ab5STony Nguyen                        int insn, MemOp memop)
2095fcf5ef2aSThomas Huth {
2096fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2097fcf5ef2aSThomas Huth 
2098fcf5ef2aSThomas Huth     switch (da.type) {
2099fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2100fcf5ef2aSThomas Huth         break;
2101fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
21023390537bSArtyom Tarasenko #ifndef TARGET_SPARC64
2103fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2104fcf5ef2aSThomas Huth         break;
21053390537bSArtyom Tarasenko #else
21063390537bSArtyom Tarasenko         if (!(dc->def->features & CPU_FEATURE_HYPV)) {
21073390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
21083390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
21093390537bSArtyom Tarasenko             return;
21103390537bSArtyom Tarasenko         }
21113390537bSArtyom Tarasenko         /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
21123390537bSArtyom Tarasenko          * are ST_BLKINIT_ ASIs */
21133390537bSArtyom Tarasenko #endif
2114fc0cd867SChen Qun         /* fall through */
2115fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2116fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2117316b6783SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN);
2118fcf5ef2aSThomas Huth         break;
2119fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
2120fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2121fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2122fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2123fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2124fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2125fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2126fcf5ef2aSThomas Huth         {
2127fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2128fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
212900ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2130fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2131fcf5ef2aSThomas Huth             int i;
2132fcf5ef2aSThomas Huth 
2133fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2134fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2135fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2136fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2137fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2138fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
2139fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
2140fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2141fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2142fcf5ef2aSThomas Huth             }
2143fcf5ef2aSThomas Huth         }
2144fcf5ef2aSThomas Huth         break;
2145fcf5ef2aSThomas Huth #endif
2146fcf5ef2aSThomas Huth     default:
2147fcf5ef2aSThomas Huth         {
214800ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2149316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2150fcf5ef2aSThomas Huth 
2151fcf5ef2aSThomas Huth             save_state(dc);
2152fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2153ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2154fcf5ef2aSThomas Huth #else
2155fcf5ef2aSThomas Huth             {
2156fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2157fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2158ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2159fcf5ef2aSThomas Huth             }
2160fcf5ef2aSThomas Huth #endif
2161fcf5ef2aSThomas Huth 
2162fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2163fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2164fcf5ef2aSThomas Huth         }
2165fcf5ef2aSThomas Huth         break;
2166fcf5ef2aSThomas Huth     }
2167fcf5ef2aSThomas Huth }
2168fcf5ef2aSThomas Huth 
2169fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
2170fcf5ef2aSThomas Huth                          TCGv addr, int insn)
2171fcf5ef2aSThomas Huth {
2172fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2173fcf5ef2aSThomas Huth 
2174fcf5ef2aSThomas Huth     switch (da.type) {
2175fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2176fcf5ef2aSThomas Huth         break;
2177fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2178fcf5ef2aSThomas Huth         gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
2179fcf5ef2aSThomas Huth         break;
2180fcf5ef2aSThomas Huth     default:
2181fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2182fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2183fcf5ef2aSThomas Huth         break;
2184fcf5ef2aSThomas Huth     }
2185fcf5ef2aSThomas Huth }
2186fcf5ef2aSThomas Huth 
2187fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2188fcf5ef2aSThomas Huth                         int insn, int rd)
2189fcf5ef2aSThomas Huth {
2190fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2191fcf5ef2aSThomas Huth     TCGv oldv;
2192fcf5ef2aSThomas Huth 
2193fcf5ef2aSThomas Huth     switch (da.type) {
2194fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2195fcf5ef2aSThomas Huth         return;
2196fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2197fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2198fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2199316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2200fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2201fcf5ef2aSThomas Huth         break;
2202fcf5ef2aSThomas Huth     default:
2203fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2204fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2205fcf5ef2aSThomas Huth         break;
2206fcf5ef2aSThomas Huth     }
2207fcf5ef2aSThomas Huth }
2208fcf5ef2aSThomas Huth 
2209fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
2210fcf5ef2aSThomas Huth {
2211fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_UB);
2212fcf5ef2aSThomas Huth 
2213fcf5ef2aSThomas Huth     switch (da.type) {
2214fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2215fcf5ef2aSThomas Huth         break;
2216fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2217fcf5ef2aSThomas Huth         gen_ldstub(dc, dst, addr, da.mem_idx);
2218fcf5ef2aSThomas Huth         break;
2219fcf5ef2aSThomas Huth     default:
22203db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
22213db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2222af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2223ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
22243db010c3SRichard Henderson         } else {
222500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
222600ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
22273db010c3SRichard Henderson             TCGv_i64 s64, t64;
22283db010c3SRichard Henderson 
22293db010c3SRichard Henderson             save_state(dc);
22303db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2231ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
22323db010c3SRichard Henderson 
223300ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2234ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
22353db010c3SRichard Henderson 
22363db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
22373db010c3SRichard Henderson 
22383db010c3SRichard Henderson             /* End the TB.  */
22393db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
22403db010c3SRichard Henderson         }
2241fcf5ef2aSThomas Huth         break;
2242fcf5ef2aSThomas Huth     }
2243fcf5ef2aSThomas Huth }
2244fcf5ef2aSThomas Huth #endif
2245fcf5ef2aSThomas Huth 
2246fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2247fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr,
2248fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2249fcf5ef2aSThomas Huth {
2250fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2251fcf5ef2aSThomas Huth     TCGv_i32 d32;
2252fcf5ef2aSThomas Huth     TCGv_i64 d64;
2253fcf5ef2aSThomas Huth 
2254fcf5ef2aSThomas Huth     switch (da.type) {
2255fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2256fcf5ef2aSThomas Huth         break;
2257fcf5ef2aSThomas Huth 
2258fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2259fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2260fcf5ef2aSThomas Huth         switch (size) {
2261fcf5ef2aSThomas Huth         case 4:
2262fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
2263316b6783SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2264fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2265fcf5ef2aSThomas Huth             break;
2266fcf5ef2aSThomas Huth         case 8:
2267fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2268fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2269fcf5ef2aSThomas Huth             break;
2270fcf5ef2aSThomas Huth         case 16:
2271fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
2272fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2273fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2274fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
2275fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2276fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2277fcf5ef2aSThomas Huth             break;
2278fcf5ef2aSThomas Huth         default:
2279fcf5ef2aSThomas Huth             g_assert_not_reached();
2280fcf5ef2aSThomas Huth         }
2281fcf5ef2aSThomas Huth         break;
2282fcf5ef2aSThomas Huth 
2283fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2284fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
2285fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
228614776ab5STony Nguyen             MemOp memop;
2287fcf5ef2aSThomas Huth             TCGv eight;
2288fcf5ef2aSThomas Huth             int i;
2289fcf5ef2aSThomas Huth 
2290fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2291fcf5ef2aSThomas Huth 
2292fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2293fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
229400ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2295fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2296fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2297fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2298fcf5ef2aSThomas Huth                 if (i == 7) {
2299fcf5ef2aSThomas Huth                     break;
2300fcf5ef2aSThomas Huth                 }
2301fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2302fcf5ef2aSThomas Huth                 memop = da.memop;
2303fcf5ef2aSThomas Huth             }
2304fcf5ef2aSThomas Huth         } else {
2305fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2306fcf5ef2aSThomas Huth         }
2307fcf5ef2aSThomas Huth         break;
2308fcf5ef2aSThomas Huth 
2309fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2310fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
2311fcf5ef2aSThomas Huth         if (size == 8) {
2312fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2313316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2314316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2315fcf5ef2aSThomas Huth         } else {
2316fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2317fcf5ef2aSThomas Huth         }
2318fcf5ef2aSThomas Huth         break;
2319fcf5ef2aSThomas Huth 
2320fcf5ef2aSThomas Huth     default:
2321fcf5ef2aSThomas Huth         {
232200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2323316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN);
2324fcf5ef2aSThomas Huth 
2325fcf5ef2aSThomas Huth             save_state(dc);
2326fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2327fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2328fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2329fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2330fcf5ef2aSThomas Huth             switch (size) {
2331fcf5ef2aSThomas Huth             case 4:
2332fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2333ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2334fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2335fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2336fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2337fcf5ef2aSThomas Huth                 break;
2338fcf5ef2aSThomas Huth             case 8:
2339ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop);
2340fcf5ef2aSThomas Huth                 break;
2341fcf5ef2aSThomas Huth             case 16:
2342fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2343ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2344fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(addr, addr, 8);
2345ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop);
2346fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2347fcf5ef2aSThomas Huth                 break;
2348fcf5ef2aSThomas Huth             default:
2349fcf5ef2aSThomas Huth                 g_assert_not_reached();
2350fcf5ef2aSThomas Huth             }
2351fcf5ef2aSThomas Huth         }
2352fcf5ef2aSThomas Huth         break;
2353fcf5ef2aSThomas Huth     }
2354fcf5ef2aSThomas Huth }
2355fcf5ef2aSThomas Huth 
2356fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr,
2357fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2358fcf5ef2aSThomas Huth {
2359fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2360fcf5ef2aSThomas Huth     TCGv_i32 d32;
2361fcf5ef2aSThomas Huth 
2362fcf5ef2aSThomas Huth     switch (da.type) {
2363fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2364fcf5ef2aSThomas Huth         break;
2365fcf5ef2aSThomas Huth 
2366fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2367fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2368fcf5ef2aSThomas Huth         switch (size) {
2369fcf5ef2aSThomas Huth         case 4:
2370fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
2371316b6783SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2372fcf5ef2aSThomas Huth             break;
2373fcf5ef2aSThomas Huth         case 8:
2374fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2375fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2376fcf5ef2aSThomas Huth             break;
2377fcf5ef2aSThomas Huth         case 16:
2378fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2379fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2380fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2381fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2382fcf5ef2aSThomas Huth                write.  */
2383fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2384fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_16);
2385fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2386fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
2387fcf5ef2aSThomas Huth             break;
2388fcf5ef2aSThomas Huth         default:
2389fcf5ef2aSThomas Huth             g_assert_not_reached();
2390fcf5ef2aSThomas Huth         }
2391fcf5ef2aSThomas Huth         break;
2392fcf5ef2aSThomas Huth 
2393fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2394fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
2395fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
239614776ab5STony Nguyen             MemOp memop;
2397fcf5ef2aSThomas Huth             TCGv eight;
2398fcf5ef2aSThomas Huth             int i;
2399fcf5ef2aSThomas Huth 
2400fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2401fcf5ef2aSThomas Huth 
2402fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2403fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
240400ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2405fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2406fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2407fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2408fcf5ef2aSThomas Huth                 if (i == 7) {
2409fcf5ef2aSThomas Huth                     break;
2410fcf5ef2aSThomas Huth                 }
2411fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2412fcf5ef2aSThomas Huth                 memop = da.memop;
2413fcf5ef2aSThomas Huth             }
2414fcf5ef2aSThomas Huth         } else {
2415fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2416fcf5ef2aSThomas Huth         }
2417fcf5ef2aSThomas Huth         break;
2418fcf5ef2aSThomas Huth 
2419fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2420fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
2421fcf5ef2aSThomas Huth         if (size == 8) {
2422fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2423316b6783SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2424316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2425fcf5ef2aSThomas Huth         } else {
2426fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2427fcf5ef2aSThomas Huth         }
2428fcf5ef2aSThomas Huth         break;
2429fcf5ef2aSThomas Huth 
2430fcf5ef2aSThomas Huth     default:
2431fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2432fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2433fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2434fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2435fcf5ef2aSThomas Huth         break;
2436fcf5ef2aSThomas Huth     }
2437fcf5ef2aSThomas Huth }
2438fcf5ef2aSThomas Huth 
2439fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2440fcf5ef2aSThomas Huth {
2441fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2442fcf5ef2aSThomas Huth     TCGv_i64 hi = gen_dest_gpr(dc, rd);
2443fcf5ef2aSThomas Huth     TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
2444fcf5ef2aSThomas Huth 
2445fcf5ef2aSThomas Huth     switch (da.type) {
2446fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2447fcf5ef2aSThomas Huth         return;
2448fcf5ef2aSThomas Huth 
2449fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2450fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2451fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2452fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2453fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2454fcf5ef2aSThomas Huth         break;
2455fcf5ef2aSThomas Huth 
2456fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2457fcf5ef2aSThomas Huth         {
2458fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2459fcf5ef2aSThomas Huth 
2460fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2461316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN);
2462fcf5ef2aSThomas Huth 
2463fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2464fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2465fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2466fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2467fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2468fcf5ef2aSThomas Huth             } else {
2469fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2470fcf5ef2aSThomas Huth             }
2471fcf5ef2aSThomas Huth         }
2472fcf5ef2aSThomas Huth         break;
2473fcf5ef2aSThomas Huth 
2474fcf5ef2aSThomas Huth     default:
2475fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2476fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2477fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2478fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2479fcf5ef2aSThomas Huth         {
248000ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
248100ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2482fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2483fcf5ef2aSThomas Huth 
2484fcf5ef2aSThomas Huth             save_state(dc);
2485ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2486fcf5ef2aSThomas Huth 
2487fcf5ef2aSThomas Huth             /* See above.  */
2488fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2489fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2490fcf5ef2aSThomas Huth             } else {
2491fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2492fcf5ef2aSThomas Huth             }
2493fcf5ef2aSThomas Huth         }
2494fcf5ef2aSThomas Huth         break;
2495fcf5ef2aSThomas Huth     }
2496fcf5ef2aSThomas Huth 
2497fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2498fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2499fcf5ef2aSThomas Huth }
2500fcf5ef2aSThomas Huth 
2501fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2502fcf5ef2aSThomas Huth                          int insn, int rd)
2503fcf5ef2aSThomas Huth {
2504fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2505fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2506fcf5ef2aSThomas Huth 
2507fcf5ef2aSThomas Huth     switch (da.type) {
2508fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2509fcf5ef2aSThomas Huth         break;
2510fcf5ef2aSThomas Huth 
2511fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2512fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2513fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2514fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2515fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
2516fcf5ef2aSThomas Huth         break;
2517fcf5ef2aSThomas Huth 
2518fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2519fcf5ef2aSThomas Huth         {
2520fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2521fcf5ef2aSThomas Huth 
2522fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2523fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2524fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2525fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2526fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2527fcf5ef2aSThomas Huth             } else {
2528fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2529fcf5ef2aSThomas Huth             }
2530fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2531316b6783SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2532fcf5ef2aSThomas Huth         }
2533fcf5ef2aSThomas Huth         break;
2534fcf5ef2aSThomas Huth 
2535fcf5ef2aSThomas Huth     default:
2536fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2537fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2538fcf5ef2aSThomas Huth         {
253900ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
254000ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2541fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2542fcf5ef2aSThomas Huth 
2543fcf5ef2aSThomas Huth             /* See above.  */
2544fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2545fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2546fcf5ef2aSThomas Huth             } else {
2547fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2548fcf5ef2aSThomas Huth             }
2549fcf5ef2aSThomas Huth 
2550fcf5ef2aSThomas Huth             save_state(dc);
2551ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2552fcf5ef2aSThomas Huth         }
2553fcf5ef2aSThomas Huth         break;
2554fcf5ef2aSThomas Huth     }
2555fcf5ef2aSThomas Huth }
2556fcf5ef2aSThomas Huth 
2557fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2558fcf5ef2aSThomas Huth                          int insn, int rd)
2559fcf5ef2aSThomas Huth {
2560fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2561fcf5ef2aSThomas Huth     TCGv oldv;
2562fcf5ef2aSThomas Huth 
2563fcf5ef2aSThomas Huth     switch (da.type) {
2564fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2565fcf5ef2aSThomas Huth         return;
2566fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2567fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2568fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2569316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2570fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2571fcf5ef2aSThomas Huth         break;
2572fcf5ef2aSThomas Huth     default:
2573fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2574fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2575fcf5ef2aSThomas Huth         break;
2576fcf5ef2aSThomas Huth     }
2577fcf5ef2aSThomas Huth }
2578fcf5ef2aSThomas Huth 
2579fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY)
2580fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2581fcf5ef2aSThomas Huth {
2582fcf5ef2aSThomas Huth     /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
2583fcf5ef2aSThomas Huth        whereby "rd + 1" elicits "error: array subscript is above array".
2584fcf5ef2aSThomas Huth        Since we have already asserted that rd is even, the semantics
2585fcf5ef2aSThomas Huth        are unchanged.  */
2586fcf5ef2aSThomas Huth     TCGv lo = gen_dest_gpr(dc, rd | 1);
2587fcf5ef2aSThomas Huth     TCGv hi = gen_dest_gpr(dc, rd);
2588fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2589fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2590fcf5ef2aSThomas Huth 
2591fcf5ef2aSThomas Huth     switch (da.type) {
2592fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2593fcf5ef2aSThomas Huth         return;
2594fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2595fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2596316b6783SRichard Henderson         tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2597fcf5ef2aSThomas Huth         break;
2598fcf5ef2aSThomas Huth     default:
2599fcf5ef2aSThomas Huth         {
260000ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
260100ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2602fcf5ef2aSThomas Huth 
2603fcf5ef2aSThomas Huth             save_state(dc);
2604ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2605fcf5ef2aSThomas Huth         }
2606fcf5ef2aSThomas Huth         break;
2607fcf5ef2aSThomas Huth     }
2608fcf5ef2aSThomas Huth 
2609fcf5ef2aSThomas Huth     tcg_gen_extr_i64_i32(lo, hi, t64);
2610fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd | 1, lo);
2611fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2612fcf5ef2aSThomas Huth }
2613fcf5ef2aSThomas Huth 
2614fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2615fcf5ef2aSThomas Huth                          int insn, int rd)
2616fcf5ef2aSThomas Huth {
2617fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2618fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2619fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2620fcf5ef2aSThomas Huth 
2621fcf5ef2aSThomas Huth     tcg_gen_concat_tl_i64(t64, lo, hi);
2622fcf5ef2aSThomas Huth 
2623fcf5ef2aSThomas Huth     switch (da.type) {
2624fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2625fcf5ef2aSThomas Huth         break;
2626fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2627fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2628316b6783SRichard Henderson         tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2629fcf5ef2aSThomas Huth         break;
2630fcf5ef2aSThomas Huth     case GET_ASI_BFILL:
2631fcf5ef2aSThomas Huth         /* Store 32 bytes of T64 to ADDR.  */
2632fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 8-byte alignment, dropping
2633fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2634fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2635fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2636fcf5ef2aSThomas Huth         {
2637fcf5ef2aSThomas Huth             TCGv d_addr = tcg_temp_new();
263800ab7e61SRichard Henderson             TCGv eight = tcg_constant_tl(8);
2639fcf5ef2aSThomas Huth             int i;
2640fcf5ef2aSThomas Huth 
2641fcf5ef2aSThomas Huth             tcg_gen_andi_tl(d_addr, addr, -8);
2642fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 8) {
2643fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
2644fcf5ef2aSThomas Huth                 tcg_gen_add_tl(d_addr, d_addr, eight);
2645fcf5ef2aSThomas Huth             }
2646fcf5ef2aSThomas Huth         }
2647fcf5ef2aSThomas Huth         break;
2648fcf5ef2aSThomas Huth     default:
2649fcf5ef2aSThomas Huth         {
265000ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
265100ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2652fcf5ef2aSThomas Huth 
2653fcf5ef2aSThomas Huth             save_state(dc);
2654ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2655fcf5ef2aSThomas Huth         }
2656fcf5ef2aSThomas Huth         break;
2657fcf5ef2aSThomas Huth     }
2658fcf5ef2aSThomas Huth }
2659fcf5ef2aSThomas Huth #endif
2660fcf5ef2aSThomas Huth 
2661fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2662fcf5ef2aSThomas Huth {
2663fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2664fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2665fcf5ef2aSThomas Huth }
2666fcf5ef2aSThomas Huth 
2667fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn)
2668fcf5ef2aSThomas Huth {
2669fcf5ef2aSThomas Huth     if (IS_IMM) { /* immediate */
2670fcf5ef2aSThomas Huth         target_long simm = GET_FIELDs(insn, 19, 31);
267152123f14SRichard Henderson         TCGv t = tcg_temp_new();
2672fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, simm);
2673fcf5ef2aSThomas Huth         return t;
2674fcf5ef2aSThomas Huth     } else {      /* register */
2675fcf5ef2aSThomas Huth         unsigned int rs2 = GET_FIELD(insn, 27, 31);
2676fcf5ef2aSThomas Huth         return gen_load_gpr(dc, rs2);
2677fcf5ef2aSThomas Huth     }
2678fcf5ef2aSThomas Huth }
2679fcf5ef2aSThomas Huth 
2680fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2681fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2682fcf5ef2aSThomas Huth {
2683fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2684fcf5ef2aSThomas Huth 
2685fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2686fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2687fcf5ef2aSThomas Huth        the later.  */
2688fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2689fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2690fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2691fcf5ef2aSThomas Huth     } else {
2692fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2693fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2694fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2695fcf5ef2aSThomas Huth     }
2696fcf5ef2aSThomas Huth 
2697fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2698fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2699fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
270000ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2701fcf5ef2aSThomas Huth 
2702fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2703fcf5ef2aSThomas Huth 
2704fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2705fcf5ef2aSThomas Huth }
2706fcf5ef2aSThomas Huth 
2707fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2708fcf5ef2aSThomas Huth {
2709fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2710fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2711fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2712fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2713fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2714fcf5ef2aSThomas Huth }
2715fcf5ef2aSThomas Huth 
2716fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2717fcf5ef2aSThomas Huth {
2718fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2719fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2720fcf5ef2aSThomas Huth 
2721fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2722fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2723fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2724fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2725fcf5ef2aSThomas Huth 
2726fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2727fcf5ef2aSThomas Huth }
2728fcf5ef2aSThomas Huth 
27295d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2730fcf5ef2aSThomas Huth {
2731fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2732fcf5ef2aSThomas Huth 
2733fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2734ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2735fcf5ef2aSThomas Huth 
2736fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2737fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2738fcf5ef2aSThomas Huth 
2739fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2740fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2741ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2742fcf5ef2aSThomas Huth 
2743fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2744fcf5ef2aSThomas Huth     {
2745fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2746fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2747fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2748fcf5ef2aSThomas Huth     }
2749fcf5ef2aSThomas Huth }
2750fcf5ef2aSThomas Huth 
2751fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2752fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2753fcf5ef2aSThomas Huth {
2754905a83deSRichard Henderson     TCGv lo1, lo2;
2755fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2756fcf5ef2aSThomas Huth     int shift, imask, omask;
2757fcf5ef2aSThomas Huth 
2758fcf5ef2aSThomas Huth     if (cc) {
2759fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2760fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2761fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2762fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2763fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2764fcf5ef2aSThomas Huth     }
2765fcf5ef2aSThomas Huth 
2766fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2767fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2768fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2769fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2770fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2771fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2772fcf5ef2aSThomas Huth        the value we're looking for.  */
2773fcf5ef2aSThomas Huth     switch (width) {
2774fcf5ef2aSThomas Huth     case 8:
2775fcf5ef2aSThomas Huth         imask = 0x7;
2776fcf5ef2aSThomas Huth         shift = 3;
2777fcf5ef2aSThomas Huth         omask = 0xff;
2778fcf5ef2aSThomas Huth         if (left) {
2779fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2780fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2781fcf5ef2aSThomas Huth         } else {
2782fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2783fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2784fcf5ef2aSThomas Huth         }
2785fcf5ef2aSThomas Huth         break;
2786fcf5ef2aSThomas Huth     case 16:
2787fcf5ef2aSThomas Huth         imask = 0x6;
2788fcf5ef2aSThomas Huth         shift = 1;
2789fcf5ef2aSThomas Huth         omask = 0xf;
2790fcf5ef2aSThomas Huth         if (left) {
2791fcf5ef2aSThomas Huth             tabl = 0x8cef;
2792fcf5ef2aSThomas Huth             tabr = 0xf731;
2793fcf5ef2aSThomas Huth         } else {
2794fcf5ef2aSThomas Huth             tabl = 0x137f;
2795fcf5ef2aSThomas Huth             tabr = 0xfec8;
2796fcf5ef2aSThomas Huth         }
2797fcf5ef2aSThomas Huth         break;
2798fcf5ef2aSThomas Huth     case 32:
2799fcf5ef2aSThomas Huth         imask = 0x4;
2800fcf5ef2aSThomas Huth         shift = 0;
2801fcf5ef2aSThomas Huth         omask = 0x3;
2802fcf5ef2aSThomas Huth         if (left) {
2803fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2804fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2805fcf5ef2aSThomas Huth         } else {
2806fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2807fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2808fcf5ef2aSThomas Huth         }
2809fcf5ef2aSThomas Huth         break;
2810fcf5ef2aSThomas Huth     default:
2811fcf5ef2aSThomas Huth         abort();
2812fcf5ef2aSThomas Huth     }
2813fcf5ef2aSThomas Huth 
2814fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2815fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2816fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2817fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2818fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2819fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2820fcf5ef2aSThomas Huth 
2821905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2822905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2823e3ebbadeSRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
2824fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2825fcf5ef2aSThomas Huth 
2826fcf5ef2aSThomas Huth     amask = -8;
2827fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2828fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2829fcf5ef2aSThomas Huth     }
2830fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2831fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2832fcf5ef2aSThomas Huth 
2833e3ebbadeSRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
2834e3ebbadeSRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
2835e3ebbadeSRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
2836fcf5ef2aSThomas Huth }
2837fcf5ef2aSThomas Huth 
2838fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2839fcf5ef2aSThomas Huth {
2840fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2841fcf5ef2aSThomas Huth 
2842fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2843fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2844fcf5ef2aSThomas Huth     if (left) {
2845fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2846fcf5ef2aSThomas Huth     }
2847fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2848fcf5ef2aSThomas Huth }
2849fcf5ef2aSThomas Huth 
2850fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2851fcf5ef2aSThomas Huth {
2852fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2853fcf5ef2aSThomas Huth 
2854fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2855fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2856fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2857fcf5ef2aSThomas Huth 
2858fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2859fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2860fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2861fcf5ef2aSThomas Huth 
2862fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2863fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2864fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2865fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
2866fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
2867fcf5ef2aSThomas Huth 
2868fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
2869fcf5ef2aSThomas Huth }
2870fcf5ef2aSThomas Huth #endif
2871fcf5ef2aSThomas Huth 
2872878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2873878cc677SRichard Henderson #include "decode-insns.c.inc"
2874878cc677SRichard Henderson 
2875878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2876878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2877878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2878878cc677SRichard Henderson 
2879878cc677SRichard Henderson #define avail_ALL(C)      true
2880878cc677SRichard Henderson #ifdef TARGET_SPARC64
2881878cc677SRichard Henderson # define avail_32(C)      false
2882af25071cSRichard Henderson # define avail_ASR17(C)   false
28830faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2884878cc677SRichard Henderson # define avail_64(C)      true
28855d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2886af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2887878cc677SRichard Henderson #else
2888878cc677SRichard Henderson # define avail_32(C)      true
2889af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
28900faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2891878cc677SRichard Henderson # define avail_64(C)      false
28925d617bfbSRichard Henderson # define avail_GL(C)      false
2893af25071cSRichard Henderson # define avail_HYPV(C)    false
2894878cc677SRichard Henderson #endif
2895878cc677SRichard Henderson 
2896878cc677SRichard Henderson /* Default case for non jump instructions. */
2897878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2898878cc677SRichard Henderson {
2899878cc677SRichard Henderson     if (dc->npc & 3) {
2900878cc677SRichard Henderson         switch (dc->npc) {
2901878cc677SRichard Henderson         case DYNAMIC_PC:
2902878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2903878cc677SRichard Henderson             dc->pc = dc->npc;
2904878cc677SRichard Henderson             gen_op_next_insn();
2905878cc677SRichard Henderson             break;
2906878cc677SRichard Henderson         case JUMP_PC:
2907878cc677SRichard Henderson             /* we can do a static jump */
2908878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2909878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2910878cc677SRichard Henderson             break;
2911878cc677SRichard Henderson         default:
2912878cc677SRichard Henderson             g_assert_not_reached();
2913878cc677SRichard Henderson         }
2914878cc677SRichard Henderson     } else {
2915878cc677SRichard Henderson         dc->pc = dc->npc;
2916878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2917878cc677SRichard Henderson     }
2918878cc677SRichard Henderson     return true;
2919878cc677SRichard Henderson }
2920878cc677SRichard Henderson 
29216d2a0768SRichard Henderson /*
29226d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
29236d2a0768SRichard Henderson  */
29246d2a0768SRichard Henderson 
2925276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2926276567aaSRichard Henderson {
2927276567aaSRichard Henderson     if (annul) {
2928276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2929276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2930276567aaSRichard Henderson     } else {
2931276567aaSRichard Henderson         dc->pc = dc->npc;
2932276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2933276567aaSRichard Henderson     }
2934276567aaSRichard Henderson     return true;
2935276567aaSRichard Henderson }
2936276567aaSRichard Henderson 
2937276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2938276567aaSRichard Henderson                                        target_ulong dest)
2939276567aaSRichard Henderson {
2940276567aaSRichard Henderson     if (annul) {
2941276567aaSRichard Henderson         dc->pc = dest;
2942276567aaSRichard Henderson         dc->npc = dest + 4;
2943276567aaSRichard Henderson     } else {
2944276567aaSRichard Henderson         dc->pc = dc->npc;
2945276567aaSRichard Henderson         dc->npc = dest;
2946276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2947276567aaSRichard Henderson     }
2948276567aaSRichard Henderson     return true;
2949276567aaSRichard Henderson }
2950276567aaSRichard Henderson 
29519d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
29529d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2953276567aaSRichard Henderson {
29546b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
29556b3e4cc6SRichard Henderson 
2956276567aaSRichard Henderson     if (annul) {
29576b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
29586b3e4cc6SRichard Henderson 
29599d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
29606b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
29616b3e4cc6SRichard Henderson         gen_set_label(l1);
29626b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
29636b3e4cc6SRichard Henderson 
29646b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2965276567aaSRichard Henderson     } else {
29666b3e4cc6SRichard Henderson         if (npc & 3) {
29676b3e4cc6SRichard Henderson             switch (npc) {
29686b3e4cc6SRichard Henderson             case DYNAMIC_PC:
29696b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
29706b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
29716b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
29729d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
29739d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
29746b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
29756b3e4cc6SRichard Henderson                 dc->pc = npc;
29766b3e4cc6SRichard Henderson                 break;
29776b3e4cc6SRichard Henderson             default:
29786b3e4cc6SRichard Henderson                 g_assert_not_reached();
29796b3e4cc6SRichard Henderson             }
29806b3e4cc6SRichard Henderson         } else {
29816b3e4cc6SRichard Henderson             dc->pc = npc;
29826b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
29836b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
29846b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
29859d4e2bc7SRichard Henderson             if (cmp->is_bool) {
29869d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
29879d4e2bc7SRichard Henderson             } else {
29889d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
29899d4e2bc7SRichard Henderson             }
29906b3e4cc6SRichard Henderson         }
2991276567aaSRichard Henderson     }
2992276567aaSRichard Henderson     return true;
2993276567aaSRichard Henderson }
2994276567aaSRichard Henderson 
2995af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2996af25071cSRichard Henderson {
2997af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2998af25071cSRichard Henderson     return true;
2999af25071cSRichard Henderson }
3000af25071cSRichard Henderson 
3001276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
3002276567aaSRichard Henderson {
3003276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
30041ea9c62aSRichard Henderson     DisasCompare cmp;
3005276567aaSRichard Henderson 
3006276567aaSRichard Henderson     switch (a->cond) {
3007276567aaSRichard Henderson     case 0x0:
3008276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
3009276567aaSRichard Henderson     case 0x8:
3010276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
3011276567aaSRichard Henderson     default:
3012276567aaSRichard Henderson         flush_cond(dc);
30131ea9c62aSRichard Henderson 
30141ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
30159d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
3016276567aaSRichard Henderson     }
3017276567aaSRichard Henderson }
3018276567aaSRichard Henderson 
3019276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
3020276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
3021276567aaSRichard Henderson 
302245196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
302345196ea4SRichard Henderson {
302445196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3025d5471936SRichard Henderson     DisasCompare cmp;
302645196ea4SRichard Henderson 
302745196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
302845196ea4SRichard Henderson         return true;
302945196ea4SRichard Henderson     }
303045196ea4SRichard Henderson     switch (a->cond) {
303145196ea4SRichard Henderson     case 0x0:
303245196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
303345196ea4SRichard Henderson     case 0x8:
303445196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
303545196ea4SRichard Henderson     default:
303645196ea4SRichard Henderson         flush_cond(dc);
3037d5471936SRichard Henderson 
3038d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
30399d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
304045196ea4SRichard Henderson     }
304145196ea4SRichard Henderson }
304245196ea4SRichard Henderson 
304345196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
304445196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
304545196ea4SRichard Henderson 
3046ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
3047ab9ffe98SRichard Henderson {
3048ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3049ab9ffe98SRichard Henderson     DisasCompare cmp;
3050ab9ffe98SRichard Henderson 
3051ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
3052ab9ffe98SRichard Henderson         return false;
3053ab9ffe98SRichard Henderson     }
3054ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
3055ab9ffe98SRichard Henderson         return false;
3056ab9ffe98SRichard Henderson     }
3057ab9ffe98SRichard Henderson 
3058ab9ffe98SRichard Henderson     flush_cond(dc);
3059ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
30609d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
3061ab9ffe98SRichard Henderson }
3062ab9ffe98SRichard Henderson 
306323ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
306423ada1b1SRichard Henderson {
306523ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
306623ada1b1SRichard Henderson 
306723ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
306823ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
306923ada1b1SRichard Henderson     dc->npc = target;
307023ada1b1SRichard Henderson     return true;
307123ada1b1SRichard Henderson }
307223ada1b1SRichard Henderson 
307345196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
307445196ea4SRichard Henderson {
307545196ea4SRichard Henderson     /*
307645196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
307745196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
307845196ea4SRichard Henderson      */
307945196ea4SRichard Henderson #ifdef TARGET_SPARC64
308045196ea4SRichard Henderson     return false;
308145196ea4SRichard Henderson #else
308245196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
308345196ea4SRichard Henderson     return true;
308445196ea4SRichard Henderson #endif
308545196ea4SRichard Henderson }
308645196ea4SRichard Henderson 
30876d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
30886d2a0768SRichard Henderson {
30896d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
30906d2a0768SRichard Henderson     if (a->rd) {
30916d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
30926d2a0768SRichard Henderson     }
30936d2a0768SRichard Henderson     return advance_pc(dc);
30946d2a0768SRichard Henderson }
30956d2a0768SRichard Henderson 
30960faef01bSRichard Henderson /*
30970faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
30980faef01bSRichard Henderson  */
30990faef01bSRichard Henderson 
310030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
310130376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
310230376636SRichard Henderson {
310330376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
310430376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
310530376636SRichard Henderson     DisasCompare cmp;
310630376636SRichard Henderson     TCGLabel *lab;
310730376636SRichard Henderson     TCGv_i32 trap;
310830376636SRichard Henderson 
310930376636SRichard Henderson     /* Trap never.  */
311030376636SRichard Henderson     if (cond == 0) {
311130376636SRichard Henderson         return advance_pc(dc);
311230376636SRichard Henderson     }
311330376636SRichard Henderson 
311430376636SRichard Henderson     /*
311530376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
311630376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
311730376636SRichard Henderson      */
311830376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
311930376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
312030376636SRichard Henderson     } else {
312130376636SRichard Henderson         trap = tcg_temp_new_i32();
312230376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
312330376636SRichard Henderson         if (imm) {
312430376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
312530376636SRichard Henderson         } else {
312630376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
312730376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
312830376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
312930376636SRichard Henderson         }
313030376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
313130376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
313230376636SRichard Henderson     }
313330376636SRichard Henderson 
313430376636SRichard Henderson     /* Trap always.  */
313530376636SRichard Henderson     if (cond == 8) {
313630376636SRichard Henderson         save_state(dc);
313730376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
313830376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
313930376636SRichard Henderson         return true;
314030376636SRichard Henderson     }
314130376636SRichard Henderson 
314230376636SRichard Henderson     /* Conditional trap.  */
314330376636SRichard Henderson     flush_cond(dc);
314430376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
314530376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
314630376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
314730376636SRichard Henderson 
314830376636SRichard Henderson     return advance_pc(dc);
314930376636SRichard Henderson }
315030376636SRichard Henderson 
315130376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
315230376636SRichard Henderson {
315330376636SRichard Henderson     if (avail_32(dc) && a->cc) {
315430376636SRichard Henderson         return false;
315530376636SRichard Henderson     }
315630376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
315730376636SRichard Henderson }
315830376636SRichard Henderson 
315930376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
316030376636SRichard Henderson {
316130376636SRichard Henderson     if (avail_64(dc)) {
316230376636SRichard Henderson         return false;
316330376636SRichard Henderson     }
316430376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
316530376636SRichard Henderson }
316630376636SRichard Henderson 
316730376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
316830376636SRichard Henderson {
316930376636SRichard Henderson     if (avail_32(dc)) {
317030376636SRichard Henderson         return false;
317130376636SRichard Henderson     }
317230376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
317330376636SRichard Henderson }
317430376636SRichard Henderson 
3175af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
3176af25071cSRichard Henderson {
3177af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
3178af25071cSRichard Henderson     return advance_pc(dc);
3179af25071cSRichard Henderson }
3180af25071cSRichard Henderson 
3181af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
3182af25071cSRichard Henderson {
3183af25071cSRichard Henderson     if (avail_32(dc)) {
3184af25071cSRichard Henderson         return false;
3185af25071cSRichard Henderson     }
3186af25071cSRichard Henderson     if (a->mmask) {
3187af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
3188af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
3189af25071cSRichard Henderson     }
3190af25071cSRichard Henderson     if (a->cmask) {
3191af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
3192af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3193af25071cSRichard Henderson     }
3194af25071cSRichard Henderson     return advance_pc(dc);
3195af25071cSRichard Henderson }
3196af25071cSRichard Henderson 
3197af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
3198af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
3199af25071cSRichard Henderson {
3200af25071cSRichard Henderson     if (!priv) {
3201af25071cSRichard Henderson         return raise_priv(dc);
3202af25071cSRichard Henderson     }
3203af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
3204af25071cSRichard Henderson     return advance_pc(dc);
3205af25071cSRichard Henderson }
3206af25071cSRichard Henderson 
3207af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
3208af25071cSRichard Henderson {
3209af25071cSRichard Henderson     return cpu_y;
3210af25071cSRichard Henderson }
3211af25071cSRichard Henderson 
3212af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
3213af25071cSRichard Henderson {
3214af25071cSRichard Henderson     /*
3215af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
3216af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
3217af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
3218af25071cSRichard Henderson      */
3219af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
3220af25071cSRichard Henderson         return false;
3221af25071cSRichard Henderson     }
3222af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
3223af25071cSRichard Henderson }
3224af25071cSRichard Henderson 
3225af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
3226af25071cSRichard Henderson {
3227af25071cSRichard Henderson     uint32_t val;
3228af25071cSRichard Henderson 
3229af25071cSRichard Henderson     /*
3230af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
3231af25071cSRichard Henderson      * some of which are writable.
3232af25071cSRichard Henderson      */
3233af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
3234af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
3235af25071cSRichard Henderson 
3236af25071cSRichard Henderson     return tcg_constant_tl(val);
3237af25071cSRichard Henderson }
3238af25071cSRichard Henderson 
3239af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3240af25071cSRichard Henderson 
3241af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3242af25071cSRichard Henderson {
3243af25071cSRichard Henderson     update_psr(dc);
3244af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3245af25071cSRichard Henderson     return dst;
3246af25071cSRichard Henderson }
3247af25071cSRichard Henderson 
3248af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3249af25071cSRichard Henderson 
3250af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3251af25071cSRichard Henderson {
3252af25071cSRichard Henderson #ifdef TARGET_SPARC64
3253af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3254af25071cSRichard Henderson #else
3255af25071cSRichard Henderson     qemu_build_not_reached();
3256af25071cSRichard Henderson #endif
3257af25071cSRichard Henderson }
3258af25071cSRichard Henderson 
3259af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3260af25071cSRichard Henderson 
3261af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3262af25071cSRichard Henderson {
3263af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3264af25071cSRichard Henderson 
3265af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3266af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3267af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3268af25071cSRichard Henderson     }
3269af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3270af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3271af25071cSRichard Henderson     return dst;
3272af25071cSRichard Henderson }
3273af25071cSRichard Henderson 
3274af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3275af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3276af25071cSRichard Henderson 
3277af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3278af25071cSRichard Henderson {
3279af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3280af25071cSRichard Henderson }
3281af25071cSRichard Henderson 
3282af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3283af25071cSRichard Henderson 
3284af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3285af25071cSRichard Henderson {
3286af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3287af25071cSRichard Henderson     return dst;
3288af25071cSRichard Henderson }
3289af25071cSRichard Henderson 
3290af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3291af25071cSRichard Henderson 
3292af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3293af25071cSRichard Henderson {
3294af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3295af25071cSRichard Henderson     return cpu_gsr;
3296af25071cSRichard Henderson }
3297af25071cSRichard Henderson 
3298af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3299af25071cSRichard Henderson 
3300af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3301af25071cSRichard Henderson {
3302af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3303af25071cSRichard Henderson     return dst;
3304af25071cSRichard Henderson }
3305af25071cSRichard Henderson 
3306af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3307af25071cSRichard Henderson 
3308af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3309af25071cSRichard Henderson {
3310af25071cSRichard Henderson     return cpu_tick_cmpr;
3311af25071cSRichard Henderson }
3312af25071cSRichard Henderson 
3313af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3314af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3315af25071cSRichard Henderson 
3316af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3317af25071cSRichard Henderson {
3318af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3319af25071cSRichard Henderson 
3320af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3321af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3322af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3323af25071cSRichard Henderson     }
3324af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3325af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3326af25071cSRichard Henderson     return dst;
3327af25071cSRichard Henderson }
3328af25071cSRichard Henderson 
3329af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3330af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3331af25071cSRichard Henderson 
3332af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3333af25071cSRichard Henderson {
3334af25071cSRichard Henderson     return cpu_stick_cmpr;
3335af25071cSRichard Henderson }
3336af25071cSRichard Henderson 
3337af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3338af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3339af25071cSRichard Henderson 
3340af25071cSRichard Henderson /*
3341af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3342af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3343af25071cSRichard Henderson  * this ASR as impl. dep
3344af25071cSRichard Henderson  */
3345af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3346af25071cSRichard Henderson {
3347af25071cSRichard Henderson     return tcg_constant_tl(1);
3348af25071cSRichard Henderson }
3349af25071cSRichard Henderson 
3350af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3351af25071cSRichard Henderson 
3352668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3353668bb9b7SRichard Henderson {
3354668bb9b7SRichard Henderson     update_psr(dc);
3355668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3356668bb9b7SRichard Henderson     return dst;
3357668bb9b7SRichard Henderson }
3358668bb9b7SRichard Henderson 
3359668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3360668bb9b7SRichard Henderson 
3361668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3362668bb9b7SRichard Henderson {
3363668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3364668bb9b7SRichard Henderson     return dst;
3365668bb9b7SRichard Henderson }
3366668bb9b7SRichard Henderson 
3367668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3368668bb9b7SRichard Henderson 
3369668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3370668bb9b7SRichard Henderson {
3371668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3372668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3373668bb9b7SRichard Henderson 
3374668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3375668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3376668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3377668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3378668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3379668bb9b7SRichard Henderson 
3380668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3381668bb9b7SRichard Henderson     return dst;
3382668bb9b7SRichard Henderson }
3383668bb9b7SRichard Henderson 
3384668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3385668bb9b7SRichard Henderson 
3386668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3387668bb9b7SRichard Henderson {
3388668bb9b7SRichard Henderson     return cpu_hintp;
3389668bb9b7SRichard Henderson }
3390668bb9b7SRichard Henderson 
3391668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3392668bb9b7SRichard Henderson 
3393668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3394668bb9b7SRichard Henderson {
3395668bb9b7SRichard Henderson     return cpu_htba;
3396668bb9b7SRichard Henderson }
3397668bb9b7SRichard Henderson 
3398668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3399668bb9b7SRichard Henderson 
3400668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3401668bb9b7SRichard Henderson {
3402668bb9b7SRichard Henderson     return cpu_hver;
3403668bb9b7SRichard Henderson }
3404668bb9b7SRichard Henderson 
3405668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3406668bb9b7SRichard Henderson 
3407668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3408668bb9b7SRichard Henderson {
3409668bb9b7SRichard Henderson     return cpu_hstick_cmpr;
3410668bb9b7SRichard Henderson }
3411668bb9b7SRichard Henderson 
3412668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3413668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3414668bb9b7SRichard Henderson 
34155d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
34165d617bfbSRichard Henderson {
3417*cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3418*cd6269f7SRichard Henderson     return dst;
34195d617bfbSRichard Henderson }
34205d617bfbSRichard Henderson 
34215d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
34225d617bfbSRichard Henderson 
34235d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
34245d617bfbSRichard Henderson {
34255d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34265d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34275d617bfbSRichard Henderson 
34285d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34295d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
34305d617bfbSRichard Henderson     return dst;
34315d617bfbSRichard Henderson #else
34325d617bfbSRichard Henderson     qemu_build_not_reached();
34335d617bfbSRichard Henderson #endif
34345d617bfbSRichard Henderson }
34355d617bfbSRichard Henderson 
34365d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
34375d617bfbSRichard Henderson 
34385d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
34395d617bfbSRichard Henderson {
34405d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34415d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34425d617bfbSRichard Henderson 
34435d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34445d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
34455d617bfbSRichard Henderson     return dst;
34465d617bfbSRichard Henderson #else
34475d617bfbSRichard Henderson     qemu_build_not_reached();
34485d617bfbSRichard Henderson #endif
34495d617bfbSRichard Henderson }
34505d617bfbSRichard Henderson 
34515d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
34525d617bfbSRichard Henderson 
34535d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
34545d617bfbSRichard Henderson {
34555d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34565d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34575d617bfbSRichard Henderson 
34585d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34595d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
34605d617bfbSRichard Henderson     return dst;
34615d617bfbSRichard Henderson #else
34625d617bfbSRichard Henderson     qemu_build_not_reached();
34635d617bfbSRichard Henderson #endif
34645d617bfbSRichard Henderson }
34655d617bfbSRichard Henderson 
34665d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
34675d617bfbSRichard Henderson 
34685d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
34695d617bfbSRichard Henderson {
34705d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34715d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34725d617bfbSRichard Henderson 
34735d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34745d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
34755d617bfbSRichard Henderson     return dst;
34765d617bfbSRichard Henderson #else
34775d617bfbSRichard Henderson     qemu_build_not_reached();
34785d617bfbSRichard Henderson #endif
34795d617bfbSRichard Henderson }
34805d617bfbSRichard Henderson 
34815d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
34825d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
34835d617bfbSRichard Henderson 
34845d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
34855d617bfbSRichard Henderson {
34865d617bfbSRichard Henderson     return cpu_tbr;
34875d617bfbSRichard Henderson }
34885d617bfbSRichard Henderson 
3489e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
34905d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
34915d617bfbSRichard Henderson 
34925d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
34935d617bfbSRichard Henderson {
34945d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
34955d617bfbSRichard Henderson     return dst;
34965d617bfbSRichard Henderson }
34975d617bfbSRichard Henderson 
34985d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
34995d617bfbSRichard Henderson 
35005d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
35015d617bfbSRichard Henderson {
35025d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
35035d617bfbSRichard Henderson     return dst;
35045d617bfbSRichard Henderson }
35055d617bfbSRichard Henderson 
35065d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
35075d617bfbSRichard Henderson 
35085d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
35095d617bfbSRichard Henderson {
35105d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
35115d617bfbSRichard Henderson     return dst;
35125d617bfbSRichard Henderson }
35135d617bfbSRichard Henderson 
35145d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
35155d617bfbSRichard Henderson 
35165d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
35175d617bfbSRichard Henderson {
35185d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
35195d617bfbSRichard Henderson     return dst;
35205d617bfbSRichard Henderson }
35215d617bfbSRichard Henderson 
35225d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
35235d617bfbSRichard Henderson 
35245d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
35255d617bfbSRichard Henderson {
35265d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
35275d617bfbSRichard Henderson     return dst;
35285d617bfbSRichard Henderson }
35295d617bfbSRichard Henderson 
35305d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
35315d617bfbSRichard Henderson 
35325d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
35335d617bfbSRichard Henderson {
35345d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
35355d617bfbSRichard Henderson     return dst;
35365d617bfbSRichard Henderson }
35375d617bfbSRichard Henderson 
35385d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
35395d617bfbSRichard Henderson       do_rdcanrestore)
35405d617bfbSRichard Henderson 
35415d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
35425d617bfbSRichard Henderson {
35435d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
35445d617bfbSRichard Henderson     return dst;
35455d617bfbSRichard Henderson }
35465d617bfbSRichard Henderson 
35475d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
35485d617bfbSRichard Henderson 
35495d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
35505d617bfbSRichard Henderson {
35515d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
35525d617bfbSRichard Henderson     return dst;
35535d617bfbSRichard Henderson }
35545d617bfbSRichard Henderson 
35555d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
35565d617bfbSRichard Henderson 
35575d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
35585d617bfbSRichard Henderson {
35595d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
35605d617bfbSRichard Henderson     return dst;
35615d617bfbSRichard Henderson }
35625d617bfbSRichard Henderson 
35635d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
35645d617bfbSRichard Henderson 
35655d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
35665d617bfbSRichard Henderson {
35675d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
35685d617bfbSRichard Henderson     return dst;
35695d617bfbSRichard Henderson }
35705d617bfbSRichard Henderson 
35715d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
35725d617bfbSRichard Henderson 
35735d617bfbSRichard Henderson /* UA2005 strand status */
35745d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
35755d617bfbSRichard Henderson {
35765d617bfbSRichard Henderson     return cpu_ssr;
35775d617bfbSRichard Henderson }
35785d617bfbSRichard Henderson 
35795d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
35805d617bfbSRichard Henderson 
35815d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
35825d617bfbSRichard Henderson {
35835d617bfbSRichard Henderson     return cpu_ver;
35845d617bfbSRichard Henderson }
35855d617bfbSRichard Henderson 
35865d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
35875d617bfbSRichard Henderson 
3588e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3589e8325dc0SRichard Henderson {
3590e8325dc0SRichard Henderson     if (avail_64(dc)) {
3591e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3592e8325dc0SRichard Henderson         return advance_pc(dc);
3593e8325dc0SRichard Henderson     }
3594e8325dc0SRichard Henderson     return false;
3595e8325dc0SRichard Henderson }
3596e8325dc0SRichard Henderson 
35970faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
35980faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
35990faef01bSRichard Henderson {
36000faef01bSRichard Henderson     TCGv src;
36010faef01bSRichard Henderson 
36020faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
36030faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
36040faef01bSRichard Henderson         return false;
36050faef01bSRichard Henderson     }
36060faef01bSRichard Henderson     if (!priv) {
36070faef01bSRichard Henderson         return raise_priv(dc);
36080faef01bSRichard Henderson     }
36090faef01bSRichard Henderson 
36100faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
36110faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
36120faef01bSRichard Henderson     } else {
36130faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
36140faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
36150faef01bSRichard Henderson             src = src1;
36160faef01bSRichard Henderson         } else {
36170faef01bSRichard Henderson             src = tcg_temp_new();
36180faef01bSRichard Henderson             if (a->imm) {
36190faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
36200faef01bSRichard Henderson             } else {
36210faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
36220faef01bSRichard Henderson             }
36230faef01bSRichard Henderson         }
36240faef01bSRichard Henderson     }
36250faef01bSRichard Henderson     func(dc, src);
36260faef01bSRichard Henderson     return advance_pc(dc);
36270faef01bSRichard Henderson }
36280faef01bSRichard Henderson 
36290faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
36300faef01bSRichard Henderson {
36310faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
36320faef01bSRichard Henderson }
36330faef01bSRichard Henderson 
36340faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
36350faef01bSRichard Henderson 
36360faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
36370faef01bSRichard Henderson {
36380faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
36390faef01bSRichard Henderson }
36400faef01bSRichard Henderson 
36410faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
36420faef01bSRichard Henderson 
36430faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
36440faef01bSRichard Henderson {
36450faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
36460faef01bSRichard Henderson 
36470faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
36480faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
36490faef01bSRichard Henderson     /* End TB to notice changed ASI. */
36500faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36510faef01bSRichard Henderson }
36520faef01bSRichard Henderson 
36530faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
36540faef01bSRichard Henderson 
36550faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
36560faef01bSRichard Henderson {
36570faef01bSRichard Henderson #ifdef TARGET_SPARC64
36580faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
36590faef01bSRichard Henderson     dc->fprs_dirty = 0;
36600faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36610faef01bSRichard Henderson #else
36620faef01bSRichard Henderson     qemu_build_not_reached();
36630faef01bSRichard Henderson #endif
36640faef01bSRichard Henderson }
36650faef01bSRichard Henderson 
36660faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
36670faef01bSRichard Henderson 
36680faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
36690faef01bSRichard Henderson {
36700faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
36710faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
36720faef01bSRichard Henderson }
36730faef01bSRichard Henderson 
36740faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
36750faef01bSRichard Henderson 
36760faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
36770faef01bSRichard Henderson {
36780faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
36790faef01bSRichard Henderson }
36800faef01bSRichard Henderson 
36810faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
36820faef01bSRichard Henderson 
36830faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
36840faef01bSRichard Henderson {
36850faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
36860faef01bSRichard Henderson }
36870faef01bSRichard Henderson 
36880faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
36890faef01bSRichard Henderson 
36900faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
36910faef01bSRichard Henderson {
36920faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
36930faef01bSRichard Henderson }
36940faef01bSRichard Henderson 
36950faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
36960faef01bSRichard Henderson 
36970faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
36980faef01bSRichard Henderson {
36990faef01bSRichard Henderson #ifdef TARGET_SPARC64
37000faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37010faef01bSRichard Henderson 
37020faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_tick_cmpr, src);
37030faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, tick));
37040faef01bSRichard Henderson     translator_io_start(&dc->base);
37050faef01bSRichard Henderson     gen_helper_tick_set_limit(r_tickptr, cpu_tick_cmpr);
37060faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37070faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37080faef01bSRichard Henderson #else
37090faef01bSRichard Henderson     qemu_build_not_reached();
37100faef01bSRichard Henderson #endif
37110faef01bSRichard Henderson }
37120faef01bSRichard Henderson 
37130faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
37140faef01bSRichard Henderson 
37150faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
37160faef01bSRichard Henderson {
37170faef01bSRichard Henderson #ifdef TARGET_SPARC64
37180faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37190faef01bSRichard Henderson 
37200faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
37210faef01bSRichard Henderson     translator_io_start(&dc->base);
37220faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
37230faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37240faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37250faef01bSRichard Henderson #else
37260faef01bSRichard Henderson     qemu_build_not_reached();
37270faef01bSRichard Henderson #endif
37280faef01bSRichard Henderson }
37290faef01bSRichard Henderson 
37300faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
37310faef01bSRichard Henderson 
37320faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
37330faef01bSRichard Henderson {
37340faef01bSRichard Henderson #ifdef TARGET_SPARC64
37350faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37360faef01bSRichard Henderson 
37370faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_stick_cmpr, src);
37380faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
37390faef01bSRichard Henderson     translator_io_start(&dc->base);
37400faef01bSRichard Henderson     gen_helper_tick_set_limit(r_tickptr, cpu_stick_cmpr);
37410faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37420faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37430faef01bSRichard Henderson #else
37440faef01bSRichard Henderson     qemu_build_not_reached();
37450faef01bSRichard Henderson #endif
37460faef01bSRichard Henderson }
37470faef01bSRichard Henderson 
37480faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
37490faef01bSRichard Henderson 
37500faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
37510faef01bSRichard Henderson {
37520faef01bSRichard Henderson     save_state(dc);
37530faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
37540faef01bSRichard Henderson }
37550faef01bSRichard Henderson 
37560faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
37570faef01bSRichard Henderson 
375825524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
375925524734SRichard Henderson {
376025524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
376125524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
376225524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
376325524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
376425524734SRichard Henderson }
376525524734SRichard Henderson 
376625524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
376725524734SRichard Henderson 
37689422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
37699422278eSRichard Henderson {
37709422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3771*cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3772*cd6269f7SRichard Henderson 
3773*cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3774*cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
37759422278eSRichard Henderson }
37769422278eSRichard Henderson 
37779422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
37789422278eSRichard Henderson 
37799422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
37809422278eSRichard Henderson {
37819422278eSRichard Henderson #ifdef TARGET_SPARC64
37829422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
37839422278eSRichard Henderson 
37849422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37859422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
37869422278eSRichard Henderson #else
37879422278eSRichard Henderson     qemu_build_not_reached();
37889422278eSRichard Henderson #endif
37899422278eSRichard Henderson }
37909422278eSRichard Henderson 
37919422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
37929422278eSRichard Henderson 
37939422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
37949422278eSRichard Henderson {
37959422278eSRichard Henderson #ifdef TARGET_SPARC64
37969422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
37979422278eSRichard Henderson 
37989422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37999422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
38009422278eSRichard Henderson #else
38019422278eSRichard Henderson     qemu_build_not_reached();
38029422278eSRichard Henderson #endif
38039422278eSRichard Henderson }
38049422278eSRichard Henderson 
38059422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
38069422278eSRichard Henderson 
38079422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
38089422278eSRichard Henderson {
38099422278eSRichard Henderson #ifdef TARGET_SPARC64
38109422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38119422278eSRichard Henderson 
38129422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38139422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
38149422278eSRichard Henderson #else
38159422278eSRichard Henderson     qemu_build_not_reached();
38169422278eSRichard Henderson #endif
38179422278eSRichard Henderson }
38189422278eSRichard Henderson 
38199422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
38209422278eSRichard Henderson 
38219422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
38229422278eSRichard Henderson {
38239422278eSRichard Henderson #ifdef TARGET_SPARC64
38249422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38259422278eSRichard Henderson 
38269422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38279422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
38289422278eSRichard Henderson #else
38299422278eSRichard Henderson     qemu_build_not_reached();
38309422278eSRichard Henderson #endif
38319422278eSRichard Henderson }
38329422278eSRichard Henderson 
38339422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
38349422278eSRichard Henderson 
38359422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
38369422278eSRichard Henderson {
38379422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
38389422278eSRichard Henderson 
38399422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
38409422278eSRichard Henderson     translator_io_start(&dc->base);
38419422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
38429422278eSRichard Henderson     /* End TB to handle timer interrupt */
38439422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
38449422278eSRichard Henderson }
38459422278eSRichard Henderson 
38469422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
38479422278eSRichard Henderson 
38489422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
38499422278eSRichard Henderson {
38509422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
38519422278eSRichard Henderson }
38529422278eSRichard Henderson 
38539422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
38549422278eSRichard Henderson 
38559422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
38569422278eSRichard Henderson {
38579422278eSRichard Henderson     save_state(dc);
38589422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
38599422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
38609422278eSRichard Henderson     }
38619422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
38629422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
38639422278eSRichard Henderson }
38649422278eSRichard Henderson 
38659422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
38669422278eSRichard Henderson 
38679422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
38689422278eSRichard Henderson {
38699422278eSRichard Henderson     save_state(dc);
38709422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
38719422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
38729422278eSRichard Henderson }
38739422278eSRichard Henderson 
38749422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
38759422278eSRichard Henderson 
38769422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
38779422278eSRichard Henderson {
38789422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
38799422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
38809422278eSRichard Henderson     }
38819422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
38829422278eSRichard Henderson }
38839422278eSRichard Henderson 
38849422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
38859422278eSRichard Henderson 
38869422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
38879422278eSRichard Henderson {
38889422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
38899422278eSRichard Henderson }
38909422278eSRichard Henderson 
38919422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
38929422278eSRichard Henderson 
38939422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
38949422278eSRichard Henderson {
38959422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
38969422278eSRichard Henderson }
38979422278eSRichard Henderson 
38989422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
38999422278eSRichard Henderson 
39009422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
39019422278eSRichard Henderson {
39029422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
39039422278eSRichard Henderson }
39049422278eSRichard Henderson 
39059422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
39069422278eSRichard Henderson 
39079422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
39089422278eSRichard Henderson {
39099422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
39109422278eSRichard Henderson }
39119422278eSRichard Henderson 
39129422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
39139422278eSRichard Henderson 
39149422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
39159422278eSRichard Henderson {
39169422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
39179422278eSRichard Henderson }
39189422278eSRichard Henderson 
39199422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
39209422278eSRichard Henderson 
39219422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
39229422278eSRichard Henderson {
39239422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
39249422278eSRichard Henderson }
39259422278eSRichard Henderson 
39269422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
39279422278eSRichard Henderson 
39289422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
39299422278eSRichard Henderson {
39309422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
39319422278eSRichard Henderson }
39329422278eSRichard Henderson 
39339422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
39349422278eSRichard Henderson 
39359422278eSRichard Henderson /* UA2005 strand status */
39369422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
39379422278eSRichard Henderson {
39389422278eSRichard Henderson     tcg_gen_mov_tl(cpu_ssr, src);
39399422278eSRichard Henderson }
39409422278eSRichard Henderson 
39419422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
39429422278eSRichard Henderson 
3943bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3944bb97f2f5SRichard Henderson 
3945bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3946bb97f2f5SRichard Henderson {
3947bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3948bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3949bb97f2f5SRichard Henderson }
3950bb97f2f5SRichard Henderson 
3951bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3952bb97f2f5SRichard Henderson 
3953bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3954bb97f2f5SRichard Henderson {
3955bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3956bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3957bb97f2f5SRichard Henderson 
3958bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3959bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3960bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3961bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3962bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3963bb97f2f5SRichard Henderson 
3964bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3965bb97f2f5SRichard Henderson }
3966bb97f2f5SRichard Henderson 
3967bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3968bb97f2f5SRichard Henderson 
3969bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3970bb97f2f5SRichard Henderson {
3971bb97f2f5SRichard Henderson     tcg_gen_mov_tl(cpu_hintp, src);
3972bb97f2f5SRichard Henderson }
3973bb97f2f5SRichard Henderson 
3974bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3975bb97f2f5SRichard Henderson 
3976bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3977bb97f2f5SRichard Henderson {
3978bb97f2f5SRichard Henderson     tcg_gen_mov_tl(cpu_htba, src);
3979bb97f2f5SRichard Henderson }
3980bb97f2f5SRichard Henderson 
3981bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3982bb97f2f5SRichard Henderson 
3983bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3984bb97f2f5SRichard Henderson {
3985bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3986bb97f2f5SRichard Henderson 
3987bb97f2f5SRichard Henderson     tcg_gen_mov_tl(cpu_hstick_cmpr, src);
3988bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3989bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3990bb97f2f5SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, cpu_hstick_cmpr);
3991bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3992bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3993bb97f2f5SRichard Henderson }
3994bb97f2f5SRichard Henderson 
3995bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3996bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3997bb97f2f5SRichard Henderson 
399825524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
399925524734SRichard Henderson {
400025524734SRichard Henderson     if (!supervisor(dc)) {
400125524734SRichard Henderson         return raise_priv(dc);
400225524734SRichard Henderson     }
400325524734SRichard Henderson     if (saved) {
400425524734SRichard Henderson         gen_helper_saved(tcg_env);
400525524734SRichard Henderson     } else {
400625524734SRichard Henderson         gen_helper_restored(tcg_env);
400725524734SRichard Henderson     }
400825524734SRichard Henderson     return advance_pc(dc);
400925524734SRichard Henderson }
401025524734SRichard Henderson 
401125524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
401225524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
401325524734SRichard Henderson 
40140faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a)
40150faef01bSRichard Henderson {
40160faef01bSRichard Henderson     /*
40170faef01bSRichard Henderson      * TODO: Need a feature bit for sparcv8.
40180faef01bSRichard Henderson      * In the meantime, treat all 32-bit cpus like sparcv7.
40190faef01bSRichard Henderson      */
40200faef01bSRichard Henderson     if (avail_32(dc)) {
40210faef01bSRichard Henderson         return advance_pc(dc);
40220faef01bSRichard Henderson     }
40230faef01bSRichard Henderson     return false;
40240faef01bSRichard Henderson }
40250faef01bSRichard Henderson 
4026fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
4027fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4028fcf5ef2aSThomas Huth         goto illegal_insn;
4029fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
4030fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4031fcf5ef2aSThomas Huth         goto nfpu_insn;
4032fcf5ef2aSThomas Huth 
4033fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
4034878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
4035fcf5ef2aSThomas Huth {
4036fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
4037fcf5ef2aSThomas Huth     TCGv cpu_src1, cpu_src2;
4038fcf5ef2aSThomas Huth     TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
4039fcf5ef2aSThomas Huth     TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
4040fcf5ef2aSThomas Huth     target_long simm;
4041fcf5ef2aSThomas Huth 
4042fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
4043fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
4044fcf5ef2aSThomas Huth 
4045fcf5ef2aSThomas Huth     switch (opc) {
40466d2a0768SRichard Henderson     case 0:
40476d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
404823ada1b1SRichard Henderson     case 1:
404923ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
4050fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
4051fcf5ef2aSThomas Huth         {
4052af25071cSRichard Henderson             unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12);
4053af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
4054af25071cSRichard Henderson             TCGv cpu_tmp0 __attribute__((unused));
4055fcf5ef2aSThomas Huth 
4056af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
4057fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4058fcf5ef2aSThomas Huth                     goto jmp_insn;
4059fcf5ef2aSThomas Huth                 }
4060fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4061fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4062fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4063fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4064fcf5ef2aSThomas Huth 
4065fcf5ef2aSThomas Huth                 switch (xop) {
4066fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
4067fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
4068fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4069fcf5ef2aSThomas Huth                     break;
4070fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
4071fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
4072fcf5ef2aSThomas Huth                     break;
4073fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
4074fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
4075fcf5ef2aSThomas Huth                     break;
4076fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
4077fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
4078fcf5ef2aSThomas Huth                     break;
4079fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
4080fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
4081fcf5ef2aSThomas Huth                     break;
4082fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
4083fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4084fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
4085fcf5ef2aSThomas Huth                     break;
4086fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
4087fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
4088fcf5ef2aSThomas Huth                     break;
4089fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
4090fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
4091fcf5ef2aSThomas Huth                     break;
4092fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
4093fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4094fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
4095fcf5ef2aSThomas Huth                     break;
4096fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
4097fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
4098fcf5ef2aSThomas Huth                     break;
4099fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
4100fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
4101fcf5ef2aSThomas Huth                     break;
4102fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
4103fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4104fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
4105fcf5ef2aSThomas Huth                     break;
4106fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
4107fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
4108fcf5ef2aSThomas Huth                     break;
4109fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
4110fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
4111fcf5ef2aSThomas Huth                     break;
4112fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
4113fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4114fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
4115fcf5ef2aSThomas Huth                     break;
4116fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
4117fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
4118fcf5ef2aSThomas Huth                     break;
4119fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
4120fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
4121fcf5ef2aSThomas Huth                     break;
4122fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
4123fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4124fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
4125fcf5ef2aSThomas Huth                     break;
4126fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
4127fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
4128fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
4129fcf5ef2aSThomas Huth                     break;
4130fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
4131fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4132fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
4133fcf5ef2aSThomas Huth                     break;
4134fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
4135fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
4136fcf5ef2aSThomas Huth                     break;
4137fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
4138fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
4139fcf5ef2aSThomas Huth                     break;
4140fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
4141fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4142fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
4143fcf5ef2aSThomas Huth                     break;
4144fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
4145fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
4146fcf5ef2aSThomas Huth                     break;
4147fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
4148fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
4149fcf5ef2aSThomas Huth                     break;
4150fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
4151fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4152fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
4153fcf5ef2aSThomas Huth                     break;
4154fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
4155fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4156fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
4157fcf5ef2aSThomas Huth                     break;
4158fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
4159fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4160fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
4161fcf5ef2aSThomas Huth                     break;
4162fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
4163fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4164fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
4165fcf5ef2aSThomas Huth                     break;
4166fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
4167fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
4168fcf5ef2aSThomas Huth                     break;
4169fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
4170fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
4171fcf5ef2aSThomas Huth                     break;
4172fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
4173fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4174fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
4175fcf5ef2aSThomas Huth                     break;
4176fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4177fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
4178fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4179fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4180fcf5ef2aSThomas Huth                     break;
4181fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
4182fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4183fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
4184fcf5ef2aSThomas Huth                     break;
4185fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
4186fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
4187fcf5ef2aSThomas Huth                     break;
4188fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
4189fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4190fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
4191fcf5ef2aSThomas Huth                     break;
4192fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
4193fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
4194fcf5ef2aSThomas Huth                     break;
4195fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
4196fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4197fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
4198fcf5ef2aSThomas Huth                     break;
4199fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
4200fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
4201fcf5ef2aSThomas Huth                     break;
4202fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
4203fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
4204fcf5ef2aSThomas Huth                     break;
4205fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
4206fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4207fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
4208fcf5ef2aSThomas Huth                     break;
4209fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
4210fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
4211fcf5ef2aSThomas Huth                     break;
4212fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
4213fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
4214fcf5ef2aSThomas Huth                     break;
4215fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
4216fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4217fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
4218fcf5ef2aSThomas Huth                     break;
4219fcf5ef2aSThomas Huth #endif
4220fcf5ef2aSThomas Huth                 default:
4221fcf5ef2aSThomas Huth                     goto illegal_insn;
4222fcf5ef2aSThomas Huth                 }
4223fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
4224fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4225fcf5ef2aSThomas Huth                 int cond;
4226fcf5ef2aSThomas Huth #endif
4227fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4228fcf5ef2aSThomas Huth                     goto jmp_insn;
4229fcf5ef2aSThomas Huth                 }
4230fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4231fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4232fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4233fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4234fcf5ef2aSThomas Huth 
4235fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4236fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
4237fcf5ef2aSThomas Huth                 do {                                               \
4238fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
4239fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
4240fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
4241fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
4242fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
4243fcf5ef2aSThomas Huth                 } while (0)
4244fcf5ef2aSThomas Huth 
4245fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
4246fcf5ef2aSThomas Huth                     FMOVR(s);
4247fcf5ef2aSThomas Huth                     break;
4248fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
4249fcf5ef2aSThomas Huth                     FMOVR(d);
4250fcf5ef2aSThomas Huth                     break;
4251fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
4252fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4253fcf5ef2aSThomas Huth                     FMOVR(q);
4254fcf5ef2aSThomas Huth                     break;
4255fcf5ef2aSThomas Huth                 }
4256fcf5ef2aSThomas Huth #undef FMOVR
4257fcf5ef2aSThomas Huth #endif
4258fcf5ef2aSThomas Huth                 switch (xop) {
4259fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4260fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
4261fcf5ef2aSThomas Huth                     do {                                                \
4262fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4263fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4264fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
4265fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4266fcf5ef2aSThomas Huth                     } while (0)
4267fcf5ef2aSThomas Huth 
4268fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
4269fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4270fcf5ef2aSThomas Huth                         break;
4271fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
4272fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4273fcf5ef2aSThomas Huth                         break;
4274fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
4275fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4276fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4277fcf5ef2aSThomas Huth                         break;
4278fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
4279fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4280fcf5ef2aSThomas Huth                         break;
4281fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
4282fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4283fcf5ef2aSThomas Huth                         break;
4284fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
4285fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4286fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4287fcf5ef2aSThomas Huth                         break;
4288fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
4289fcf5ef2aSThomas Huth                         FMOVCC(2, s);
4290fcf5ef2aSThomas Huth                         break;
4291fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
4292fcf5ef2aSThomas Huth                         FMOVCC(2, d);
4293fcf5ef2aSThomas Huth                         break;
4294fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
4295fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4296fcf5ef2aSThomas Huth                         FMOVCC(2, q);
4297fcf5ef2aSThomas Huth                         break;
4298fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
4299fcf5ef2aSThomas Huth                         FMOVCC(3, s);
4300fcf5ef2aSThomas Huth                         break;
4301fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
4302fcf5ef2aSThomas Huth                         FMOVCC(3, d);
4303fcf5ef2aSThomas Huth                         break;
4304fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
4305fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4306fcf5ef2aSThomas Huth                         FMOVCC(3, q);
4307fcf5ef2aSThomas Huth                         break;
4308fcf5ef2aSThomas Huth #undef FMOVCC
4309fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
4310fcf5ef2aSThomas Huth                     do {                                                \
4311fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4312fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4313fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
4314fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4315fcf5ef2aSThomas Huth                     } while (0)
4316fcf5ef2aSThomas Huth 
4317fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
4318fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4319fcf5ef2aSThomas Huth                         break;
4320fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
4321fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4322fcf5ef2aSThomas Huth                         break;
4323fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
4324fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4325fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4326fcf5ef2aSThomas Huth                         break;
4327fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
4328fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4329fcf5ef2aSThomas Huth                         break;
4330fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
4331fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4332fcf5ef2aSThomas Huth                         break;
4333fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
4334fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4335fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4336fcf5ef2aSThomas Huth                         break;
4337fcf5ef2aSThomas Huth #undef FMOVCC
4338fcf5ef2aSThomas Huth #endif
4339fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
4340fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4341fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4342fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
4343fcf5ef2aSThomas Huth                         break;
4344fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
4345fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4346fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4347fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
4348fcf5ef2aSThomas Huth                         break;
4349fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
4350fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4351fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4352fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4353fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
4354fcf5ef2aSThomas Huth                         break;
4355fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
4356fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4357fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4358fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
4359fcf5ef2aSThomas Huth                         break;
4360fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
4361fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4362fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4363fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
4364fcf5ef2aSThomas Huth                         break;
4365fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
4366fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4367fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4368fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4369fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
4370fcf5ef2aSThomas Huth                         break;
4371fcf5ef2aSThomas Huth                     default:
4372fcf5ef2aSThomas Huth                         goto illegal_insn;
4373fcf5ef2aSThomas Huth                 }
4374fcf5ef2aSThomas Huth             } else if (xop == 0x2) {
4375fcf5ef2aSThomas Huth                 TCGv dst = gen_dest_gpr(dc, rd);
4376fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4377fcf5ef2aSThomas Huth                 if (rs1 == 0) {
4378fcf5ef2aSThomas Huth                     /* clr/mov shortcut : or %g0, x, y -> mov x, y */
4379fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
4380fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
4381fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(dst, simm);
4382fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
4383fcf5ef2aSThomas Huth                     } else {            /* register */
4384fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
4385fcf5ef2aSThomas Huth                         if (rs2 == 0) {
4386fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(dst, 0);
4387fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4388fcf5ef2aSThomas Huth                         } else {
4389fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
4390fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src2);
4391fcf5ef2aSThomas Huth                         }
4392fcf5ef2aSThomas Huth                     }
4393fcf5ef2aSThomas Huth                 } else {
4394fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4395fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
4396fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
4397fcf5ef2aSThomas Huth                         tcg_gen_ori_tl(dst, cpu_src1, simm);
4398fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
4399fcf5ef2aSThomas Huth                     } else {            /* register */
4400fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
4401fcf5ef2aSThomas Huth                         if (rs2 == 0) {
4402fcf5ef2aSThomas Huth                             /* mov shortcut:  or x, %g0, y -> mov x, y */
4403fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src1);
4404fcf5ef2aSThomas Huth                         } else {
4405fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
4406fcf5ef2aSThomas Huth                             tcg_gen_or_tl(dst, cpu_src1, cpu_src2);
4407fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4408fcf5ef2aSThomas Huth                         }
4409fcf5ef2aSThomas Huth                     }
4410fcf5ef2aSThomas Huth                 }
4411fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4412fcf5ef2aSThomas Huth             } else if (xop == 0x25) { /* sll, V9 sllx */
4413fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4414fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4415fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4416fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4417fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
4418fcf5ef2aSThomas Huth                     } else {
4419fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
4420fcf5ef2aSThomas Huth                     }
4421fcf5ef2aSThomas Huth                 } else {                /* register */
4422fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4423fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
442452123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4425fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4426fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4427fcf5ef2aSThomas Huth                     } else {
4428fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4429fcf5ef2aSThomas Huth                     }
4430fcf5ef2aSThomas Huth                     tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
4431fcf5ef2aSThomas Huth                 }
4432fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4433fcf5ef2aSThomas Huth             } else if (xop == 0x26) { /* srl, V9 srlx */
4434fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4435fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4436fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4437fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4438fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
4439fcf5ef2aSThomas Huth                     } else {
4440fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4441fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
4442fcf5ef2aSThomas Huth                     }
4443fcf5ef2aSThomas Huth                 } else {                /* register */
4444fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4445fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
444652123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4447fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4448fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4449fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
4450fcf5ef2aSThomas Huth                     } else {
4451fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4452fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4453fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
4454fcf5ef2aSThomas Huth                     }
4455fcf5ef2aSThomas Huth                 }
4456fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4457fcf5ef2aSThomas Huth             } else if (xop == 0x27) { /* sra, V9 srax */
4458fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4459fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4460fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4461fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4462fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
4463fcf5ef2aSThomas Huth                     } else {
4464fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4465fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
4466fcf5ef2aSThomas Huth                     }
4467fcf5ef2aSThomas Huth                 } else {                /* register */
4468fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4469fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
447052123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4471fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4472fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4473fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
4474fcf5ef2aSThomas Huth                     } else {
4475fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4476fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4477fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
4478fcf5ef2aSThomas Huth                     }
4479fcf5ef2aSThomas Huth                 }
4480fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4481fcf5ef2aSThomas Huth #endif
4482fcf5ef2aSThomas Huth             } else if (xop < 0x36) {
4483fcf5ef2aSThomas Huth                 if (xop < 0x20) {
4484fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4485fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4486fcf5ef2aSThomas Huth                     switch (xop & ~0x10) {
4487fcf5ef2aSThomas Huth                     case 0x0: /* add */
4488fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4489fcf5ef2aSThomas Huth                             gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4490fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4491fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_ADD;
4492fcf5ef2aSThomas Huth                         } else {
4493fcf5ef2aSThomas Huth                             tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4494fcf5ef2aSThomas Huth                         }
4495fcf5ef2aSThomas Huth                         break;
4496fcf5ef2aSThomas Huth                     case 0x1: /* and */
4497fcf5ef2aSThomas Huth                         tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2);
4498fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4499fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4500fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4501fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4502fcf5ef2aSThomas Huth                         }
4503fcf5ef2aSThomas Huth                         break;
4504fcf5ef2aSThomas Huth                     case 0x2: /* or */
4505fcf5ef2aSThomas Huth                         tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
4506fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4507fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4508fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4509fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4510fcf5ef2aSThomas Huth                         }
4511fcf5ef2aSThomas Huth                         break;
4512fcf5ef2aSThomas Huth                     case 0x3: /* xor */
4513fcf5ef2aSThomas Huth                         tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
4514fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4515fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4516fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4517fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4518fcf5ef2aSThomas Huth                         }
4519fcf5ef2aSThomas Huth                         break;
4520fcf5ef2aSThomas Huth                     case 0x4: /* sub */
4521fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4522fcf5ef2aSThomas Huth                             gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4523fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
4524fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_SUB;
4525fcf5ef2aSThomas Huth                         } else {
4526fcf5ef2aSThomas Huth                             tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2);
4527fcf5ef2aSThomas Huth                         }
4528fcf5ef2aSThomas Huth                         break;
4529fcf5ef2aSThomas Huth                     case 0x5: /* andn */
4530fcf5ef2aSThomas Huth                         tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2);
4531fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4532fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4533fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4534fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4535fcf5ef2aSThomas Huth                         }
4536fcf5ef2aSThomas Huth                         break;
4537fcf5ef2aSThomas Huth                     case 0x6: /* orn */
4538fcf5ef2aSThomas Huth                         tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2);
4539fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4540fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4541fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4542fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4543fcf5ef2aSThomas Huth                         }
4544fcf5ef2aSThomas Huth                         break;
4545fcf5ef2aSThomas Huth                     case 0x7: /* xorn */
4546fcf5ef2aSThomas Huth                         tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2);
4547fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4548fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4549fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4550fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4551fcf5ef2aSThomas Huth                         }
4552fcf5ef2aSThomas Huth                         break;
4553fcf5ef2aSThomas Huth                     case 0x8: /* addx, V9 addc */
4554fcf5ef2aSThomas Huth                         gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4555fcf5ef2aSThomas Huth                                         (xop & 0x10));
4556fcf5ef2aSThomas Huth                         break;
4557fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4558fcf5ef2aSThomas Huth                     case 0x9: /* V9 mulx */
4559fcf5ef2aSThomas Huth                         tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2);
4560fcf5ef2aSThomas Huth                         break;
4561fcf5ef2aSThomas Huth #endif
4562fcf5ef2aSThomas Huth                     case 0xa: /* umul */
4563fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4564fcf5ef2aSThomas Huth                         gen_op_umul(cpu_dst, cpu_src1, cpu_src2);
4565fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4566fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4567fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4568fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4569fcf5ef2aSThomas Huth                         }
4570fcf5ef2aSThomas Huth                         break;
4571fcf5ef2aSThomas Huth                     case 0xb: /* smul */
4572fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4573fcf5ef2aSThomas Huth                         gen_op_smul(cpu_dst, cpu_src1, cpu_src2);
4574fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4575fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4576fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4577fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4578fcf5ef2aSThomas Huth                         }
4579fcf5ef2aSThomas Huth                         break;
4580fcf5ef2aSThomas Huth                     case 0xc: /* subx, V9 subc */
4581fcf5ef2aSThomas Huth                         gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4582fcf5ef2aSThomas Huth                                         (xop & 0x10));
4583fcf5ef2aSThomas Huth                         break;
4584fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4585fcf5ef2aSThomas Huth                     case 0xd: /* V9 udivx */
4586ad75a51eSRichard Henderson                         gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4587fcf5ef2aSThomas Huth                         break;
4588fcf5ef2aSThomas Huth #endif
4589fcf5ef2aSThomas Huth                     case 0xe: /* udiv */
4590fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4591fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4592ad75a51eSRichard Henderson                             gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1,
4593fcf5ef2aSThomas Huth                                                cpu_src2);
4594fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4595fcf5ef2aSThomas Huth                         } else {
4596ad75a51eSRichard Henderson                             gen_helper_udiv(cpu_dst, tcg_env, cpu_src1,
4597fcf5ef2aSThomas Huth                                             cpu_src2);
4598fcf5ef2aSThomas Huth                         }
4599fcf5ef2aSThomas Huth                         break;
4600fcf5ef2aSThomas Huth                     case 0xf: /* sdiv */
4601fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4602fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4603ad75a51eSRichard Henderson                             gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1,
4604fcf5ef2aSThomas Huth                                                cpu_src2);
4605fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4606fcf5ef2aSThomas Huth                         } else {
4607ad75a51eSRichard Henderson                             gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1,
4608fcf5ef2aSThomas Huth                                             cpu_src2);
4609fcf5ef2aSThomas Huth                         }
4610fcf5ef2aSThomas Huth                         break;
4611fcf5ef2aSThomas Huth                     default:
4612fcf5ef2aSThomas Huth                         goto illegal_insn;
4613fcf5ef2aSThomas Huth                     }
4614fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4615fcf5ef2aSThomas Huth                 } else {
4616fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4617fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4618fcf5ef2aSThomas Huth                     switch (xop) {
4619fcf5ef2aSThomas Huth                     case 0x20: /* taddcc */
4620fcf5ef2aSThomas Huth                         gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4621fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4622fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
4623fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADD;
4624fcf5ef2aSThomas Huth                         break;
4625fcf5ef2aSThomas Huth                     case 0x21: /* tsubcc */
4626fcf5ef2aSThomas Huth                         gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4627fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4628fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
4629fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUB;
4630fcf5ef2aSThomas Huth                         break;
4631fcf5ef2aSThomas Huth                     case 0x22: /* taddcctv */
4632ad75a51eSRichard Henderson                         gen_helper_taddcctv(cpu_dst, tcg_env,
4633fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4634fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4635fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADDTV;
4636fcf5ef2aSThomas Huth                         break;
4637fcf5ef2aSThomas Huth                     case 0x23: /* tsubcctv */
4638ad75a51eSRichard Henderson                         gen_helper_tsubcctv(cpu_dst, tcg_env,
4639fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4640fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4641fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUBTV;
4642fcf5ef2aSThomas Huth                         break;
4643fcf5ef2aSThomas Huth                     case 0x24: /* mulscc */
4644fcf5ef2aSThomas Huth                         update_psr(dc);
4645fcf5ef2aSThomas Huth                         gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
4646fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4647fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4648fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_ADD;
4649fcf5ef2aSThomas Huth                         break;
4650fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4651fcf5ef2aSThomas Huth                     case 0x25:  /* sll */
4652fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4653fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4654fcf5ef2aSThomas Huth                             tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
4655fcf5ef2aSThomas Huth                         } else { /* register */
465652123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4657fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4658fcf5ef2aSThomas Huth                             tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
4659fcf5ef2aSThomas Huth                         }
4660fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4661fcf5ef2aSThomas Huth                         break;
4662fcf5ef2aSThomas Huth                     case 0x26:  /* srl */
4663fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4664fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4665fcf5ef2aSThomas Huth                             tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
4666fcf5ef2aSThomas Huth                         } else { /* register */
466752123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4668fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4669fcf5ef2aSThomas Huth                             tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
4670fcf5ef2aSThomas Huth                         }
4671fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4672fcf5ef2aSThomas Huth                         break;
4673fcf5ef2aSThomas Huth                     case 0x27:  /* sra */
4674fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4675fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4676fcf5ef2aSThomas Huth                             tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
4677fcf5ef2aSThomas Huth                         } else { /* register */
467852123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4679fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4680fcf5ef2aSThomas Huth                             tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
4681fcf5ef2aSThomas Huth                         }
4682fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4683fcf5ef2aSThomas Huth                         break;
4684fcf5ef2aSThomas Huth #endif
4685fcf5ef2aSThomas Huth                     case 0x30:
46860faef01bSRichard Henderson                         goto illegal_insn;  /* WRASR in decodetree */
46879422278eSRichard Henderson                     case 0x32:
46889422278eSRichard Henderson                         goto illegal_insn;  /* WRPR in decodetree */
4689fcf5ef2aSThomas Huth                     case 0x33: /* wrtbr, UA2005 wrhpr */
4690bb97f2f5SRichard Henderson                         goto illegal_insn;  /* WRTBR, WRHPR in decodetree */
4691fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4692fcf5ef2aSThomas Huth                     case 0x2c: /* V9 movcc */
4693fcf5ef2aSThomas Huth                         {
4694fcf5ef2aSThomas Huth                             int cc = GET_FIELD_SP(insn, 11, 12);
4695fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 14, 17);
4696fcf5ef2aSThomas Huth                             DisasCompare cmp;
4697fcf5ef2aSThomas Huth                             TCGv dst;
4698fcf5ef2aSThomas Huth 
4699fcf5ef2aSThomas Huth                             if (insn & (1 << 18)) {
4700fcf5ef2aSThomas Huth                                 if (cc == 0) {
4701fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 0, cond, dc);
4702fcf5ef2aSThomas Huth                                 } else if (cc == 2) {
4703fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 1, cond, dc);
4704fcf5ef2aSThomas Huth                                 } else {
4705fcf5ef2aSThomas Huth                                     goto illegal_insn;
4706fcf5ef2aSThomas Huth                                 }
4707fcf5ef2aSThomas Huth                             } else {
4708fcf5ef2aSThomas Huth                                 gen_fcompare(&cmp, cc, cond);
4709fcf5ef2aSThomas Huth                             }
4710fcf5ef2aSThomas Huth 
4711fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4712fcf5ef2aSThomas Huth                                immediate field, not the 11-bit field we have
4713fcf5ef2aSThomas Huth                                in movcc.  But it did handle the reg case.  */
4714fcf5ef2aSThomas Huth                             if (IS_IMM) {
4715fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 10);
4716fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4717fcf5ef2aSThomas Huth                             }
4718fcf5ef2aSThomas Huth 
4719fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4720fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4721fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4722fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4723fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4724fcf5ef2aSThomas Huth                             break;
4725fcf5ef2aSThomas Huth                         }
4726fcf5ef2aSThomas Huth                     case 0x2d: /* V9 sdivx */
4727ad75a51eSRichard Henderson                         gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4728fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4729fcf5ef2aSThomas Huth                         break;
4730fcf5ef2aSThomas Huth                     case 0x2e: /* V9 popc */
473108da3180SRichard Henderson                         tcg_gen_ctpop_tl(cpu_dst, cpu_src2);
4732fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4733fcf5ef2aSThomas Huth                         break;
4734fcf5ef2aSThomas Huth                     case 0x2f: /* V9 movr */
4735fcf5ef2aSThomas Huth                         {
4736fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 10, 12);
4737fcf5ef2aSThomas Huth                             DisasCompare cmp;
4738fcf5ef2aSThomas Huth                             TCGv dst;
4739fcf5ef2aSThomas Huth 
4740fcf5ef2aSThomas Huth                             gen_compare_reg(&cmp, cond, cpu_src1);
4741fcf5ef2aSThomas Huth 
4742fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4743fcf5ef2aSThomas Huth                                immediate field, not the 10-bit field we have
4744fcf5ef2aSThomas Huth                                in movr.  But it did handle the reg case.  */
4745fcf5ef2aSThomas Huth                             if (IS_IMM) {
4746fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 9);
4747fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4748fcf5ef2aSThomas Huth                             }
4749fcf5ef2aSThomas Huth 
4750fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4751fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4752fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4753fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4754fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4755fcf5ef2aSThomas Huth                             break;
4756fcf5ef2aSThomas Huth                         }
4757fcf5ef2aSThomas Huth #endif
4758fcf5ef2aSThomas Huth                     default:
4759fcf5ef2aSThomas Huth                         goto illegal_insn;
4760fcf5ef2aSThomas Huth                     }
4761fcf5ef2aSThomas Huth                 }
4762fcf5ef2aSThomas Huth             } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
4763fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4764fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
4765fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4766fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4767fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4768fcf5ef2aSThomas Huth                     goto jmp_insn;
4769fcf5ef2aSThomas Huth                 }
4770fcf5ef2aSThomas Huth 
4771fcf5ef2aSThomas Huth                 switch (opf) {
4772fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
4773fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4774fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4775fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4776fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4777fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4778fcf5ef2aSThomas Huth                     break;
4779fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
4780fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4781fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4782fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4783fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4784fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4785fcf5ef2aSThomas Huth                     break;
4786fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
4787fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4788fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4789fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4790fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4791fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4792fcf5ef2aSThomas Huth                     break;
4793fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
4794fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4795fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4796fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4797fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4798fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4799fcf5ef2aSThomas Huth                     break;
4800fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
4801fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4802fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4803fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4804fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4805fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4806fcf5ef2aSThomas Huth                     break;
4807fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
4808fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4809fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4810fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4811fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4812fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4813fcf5ef2aSThomas Huth                     break;
4814fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
4815fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4816fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4817fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4818fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4819fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4820fcf5ef2aSThomas Huth                     break;
4821fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
4822fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4823fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4824fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4825fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4826fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4827fcf5ef2aSThomas Huth                     break;
4828fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
4829fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4830fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4831fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4832fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4833fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4834fcf5ef2aSThomas Huth                     break;
4835fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
4836fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4837fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4838fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4839fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4840fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4841fcf5ef2aSThomas Huth                     break;
4842fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
4843fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4844fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4845fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4846fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4847fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4848fcf5ef2aSThomas Huth                     break;
4849fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
4850fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4851fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4852fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4853fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4854fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4855fcf5ef2aSThomas Huth                     break;
4856fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
4857fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4858fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4859fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4860fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4861fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4862fcf5ef2aSThomas Huth                     break;
4863fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
4864fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4865fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4866fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4867fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4868fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4869fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4870fcf5ef2aSThomas Huth                     break;
4871fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
4872fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4873fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4874fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4875fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4876fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4877fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4878fcf5ef2aSThomas Huth                     break;
4879fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
4880fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4881fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4882fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4883fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4884fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4885fcf5ef2aSThomas Huth                     break;
4886fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
4887fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4888fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4889fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4890fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4891fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4892fcf5ef2aSThomas Huth                     break;
4893fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
4894fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4895fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4896fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4897fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4898fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
4899fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4900fcf5ef2aSThomas Huth                     break;
4901fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
4902fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4903fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4904fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4905fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
4906fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4907fcf5ef2aSThomas Huth                     break;
4908fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
4909fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4910fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4911fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4912fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
4913fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4914fcf5ef2aSThomas Huth                     break;
4915fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
4916fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4917fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4918fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4919fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
4920fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4921fcf5ef2aSThomas Huth                     break;
4922fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
4923fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4924fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4925fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4926fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
4927fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4928fcf5ef2aSThomas Huth                     break;
4929fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
4930fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4931fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4932fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4933fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
4934fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4935fcf5ef2aSThomas Huth                     break;
4936fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
4937fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4938fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4939fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4940fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
4941fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4942fcf5ef2aSThomas Huth                     break;
4943fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
4944fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4945fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4946fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4947fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
4948fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4949fcf5ef2aSThomas Huth                     break;
4950fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
4951fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4952fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4953fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4954fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
4955fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4956fcf5ef2aSThomas Huth                     break;
4957fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
4958fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4959fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
4960fcf5ef2aSThomas Huth                     break;
4961fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
4962fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4963fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
4964fcf5ef2aSThomas Huth                     break;
4965fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
4966fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4967fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
4968fcf5ef2aSThomas Huth                     break;
4969fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
4970fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4971fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
4972fcf5ef2aSThomas Huth                     break;
4973fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
4974fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4975fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
4976fcf5ef2aSThomas Huth                     break;
4977fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
4978fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4979fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
4980fcf5ef2aSThomas Huth                     break;
4981fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
4982fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4983fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
4984fcf5ef2aSThomas Huth                     break;
4985fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
4986fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4987fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
4988fcf5ef2aSThomas Huth                     break;
4989fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
4990fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4991fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4992fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4993fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
4994fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4995fcf5ef2aSThomas Huth                     break;
4996fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
4997fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4998fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4999fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5000fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5001fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5002fcf5ef2aSThomas Huth                     break;
5003fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
5004fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5005fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
5006fcf5ef2aSThomas Huth                     break;
5007fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
5008fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5009fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
5010fcf5ef2aSThomas Huth                     break;
5011fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
5012fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5013fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
5014fcf5ef2aSThomas Huth                     break;
5015fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
5016fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5017fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
5018fcf5ef2aSThomas Huth                     break;
5019fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
5020fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5021fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
5022fcf5ef2aSThomas Huth                     break;
5023fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
5024fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5025fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
5026fcf5ef2aSThomas Huth                     break;
5027fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
5028fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5029fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
5030fcf5ef2aSThomas Huth                     break;
5031fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
5032fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5033fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
5034fcf5ef2aSThomas Huth                     break;
5035fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
5036fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5037fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
5038fcf5ef2aSThomas Huth                     break;
5039fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
5040fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5041fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
5042fcf5ef2aSThomas Huth                     break;
5043fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
5044fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5045fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
5046fcf5ef2aSThomas Huth                     break;
5047fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
5048fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5049fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
5050fcf5ef2aSThomas Huth                     break;
5051fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
5052fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5053fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
5054fcf5ef2aSThomas Huth                     break;
5055fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5056fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5057fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5058fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5059fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5060fcf5ef2aSThomas Huth                     break;
5061fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5062fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5063fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5064fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5065fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5066fcf5ef2aSThomas Huth                     break;
5067fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
5068fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5069fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
5070fcf5ef2aSThomas Huth                     break;
5071fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
5072fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5073fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
5074fcf5ef2aSThomas Huth                     break;
5075fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
5076fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5077fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
5078fcf5ef2aSThomas Huth                     break;
5079fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
5080fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5081fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
5082fcf5ef2aSThomas Huth                     break;
5083fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
5084fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5085fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
5086fcf5ef2aSThomas Huth                     break;
5087fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
5088fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5089fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
5090fcf5ef2aSThomas Huth                     break;
5091fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
5092fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5093fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
5094fcf5ef2aSThomas Huth                     break;
5095fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
5096fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5097fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
5098fcf5ef2aSThomas Huth                     break;
5099fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
5100fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5101fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
5102fcf5ef2aSThomas Huth                     break;
5103fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
5104fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5105fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
5106fcf5ef2aSThomas Huth                     break;
5107fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
5108fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5109fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
5110fcf5ef2aSThomas Huth                     break;
5111fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
5112fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5113fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
5114fcf5ef2aSThomas Huth                     break;
5115fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
5116fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5117fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
5118fcf5ef2aSThomas Huth                     break;
5119fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
5120fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5121fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
5122fcf5ef2aSThomas Huth                     break;
5123fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
5124fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5125fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
5126fcf5ef2aSThomas Huth                     break;
5127fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
5128fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5129fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
5130fcf5ef2aSThomas Huth                     break;
5131fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
5132fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5133fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
5134fcf5ef2aSThomas Huth                     break;
5135fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
5136fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5137fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
5138fcf5ef2aSThomas Huth                     break;
5139fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
5140fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5141fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5142fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5143fcf5ef2aSThomas Huth                     break;
5144fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
5145fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5146fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5147fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5148fcf5ef2aSThomas Huth                     break;
5149fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
5150fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5151fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
5152fcf5ef2aSThomas Huth                     break;
5153fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
5154fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5155fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
5156fcf5ef2aSThomas Huth                     break;
5157fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
5158fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5159fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5160fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5161fcf5ef2aSThomas Huth                     break;
5162fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
5163fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5164fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
5165fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5166fcf5ef2aSThomas Huth                     break;
5167fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
5168fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5169fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
5170fcf5ef2aSThomas Huth                     break;
5171fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
5172fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5173fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5174fcf5ef2aSThomas Huth                     break;
5175fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5176fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5177fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5178fcf5ef2aSThomas Huth                     break;
5179fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5180fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5181fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5182fcf5ef2aSThomas Huth                     break;
5183fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5184fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5185fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5186fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5187fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5188fcf5ef2aSThomas Huth                     break;
5189fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5190fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5191fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5192fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5193fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5194fcf5ef2aSThomas Huth                     break;
5195fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5196fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5197fcf5ef2aSThomas Huth                     // XXX
5198fcf5ef2aSThomas Huth                     goto illegal_insn;
5199fcf5ef2aSThomas Huth                 default:
5200fcf5ef2aSThomas Huth                     goto illegal_insn;
5201fcf5ef2aSThomas Huth                 }
5202fcf5ef2aSThomas Huth #else
5203fcf5ef2aSThomas Huth                 goto ncp_insn;
5204fcf5ef2aSThomas Huth #endif
5205fcf5ef2aSThomas Huth             } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
5206fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5207fcf5ef2aSThomas Huth                 goto illegal_insn;
5208fcf5ef2aSThomas Huth #else
5209fcf5ef2aSThomas Huth                 goto ncp_insn;
5210fcf5ef2aSThomas Huth #endif
5211fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5212fcf5ef2aSThomas Huth             } else if (xop == 0x39) { /* V9 return */
5213fcf5ef2aSThomas Huth                 save_state(dc);
5214fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
521552123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5216fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5217fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5218fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5219fcf5ef2aSThomas Huth                 } else {                /* register */
5220fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5221fcf5ef2aSThomas Huth                     if (rs2) {
5222fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5223fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5224fcf5ef2aSThomas Huth                     } else {
5225fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5226fcf5ef2aSThomas Huth                     }
5227fcf5ef2aSThomas Huth                 }
5228186e7890SRichard Henderson                 gen_check_align(dc, cpu_tmp0, 3);
5229ad75a51eSRichard Henderson                 gen_helper_restore(tcg_env);
5230fcf5ef2aSThomas Huth                 gen_mov_pc_npc(dc);
5231fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5232553338dcSRichard Henderson                 dc->npc = DYNAMIC_PC_LOOKUP;
5233fcf5ef2aSThomas Huth                 goto jmp_insn;
5234fcf5ef2aSThomas Huth #endif
5235fcf5ef2aSThomas Huth             } else {
5236fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
523752123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5238fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5239fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5240fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5241fcf5ef2aSThomas Huth                 } else {                /* register */
5242fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5243fcf5ef2aSThomas Huth                     if (rs2) {
5244fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5245fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5246fcf5ef2aSThomas Huth                     } else {
5247fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5248fcf5ef2aSThomas Huth                     }
5249fcf5ef2aSThomas Huth                 }
5250fcf5ef2aSThomas Huth                 switch (xop) {
5251fcf5ef2aSThomas Huth                 case 0x38:      /* jmpl */
5252fcf5ef2aSThomas Huth                     {
5253186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5254186e7890SRichard Henderson                         gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc));
5255fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5256fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_tmp0);
5257fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5258831543fcSRichard Henderson                         dc->npc = DYNAMIC_PC_LOOKUP;
5259fcf5ef2aSThomas Huth                     }
5260fcf5ef2aSThomas Huth                     goto jmp_insn;
5261fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5262fcf5ef2aSThomas Huth                 case 0x39:      /* rett, V9 return */
5263fcf5ef2aSThomas Huth                     {
5264fcf5ef2aSThomas Huth                         if (!supervisor(dc))
5265fcf5ef2aSThomas Huth                             goto priv_insn;
5266186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5267fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5268fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5269fcf5ef2aSThomas Huth                         dc->npc = DYNAMIC_PC;
5270ad75a51eSRichard Henderson                         gen_helper_rett(tcg_env);
5271fcf5ef2aSThomas Huth                     }
5272fcf5ef2aSThomas Huth                     goto jmp_insn;
5273fcf5ef2aSThomas Huth #endif
5274fcf5ef2aSThomas Huth                 case 0x3b: /* flush */
5275fcf5ef2aSThomas Huth                     /* nop */
5276fcf5ef2aSThomas Huth                     break;
5277fcf5ef2aSThomas Huth                 case 0x3c:      /* save */
5278ad75a51eSRichard Henderson                     gen_helper_save(tcg_env);
5279fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5280fcf5ef2aSThomas Huth                     break;
5281fcf5ef2aSThomas Huth                 case 0x3d:      /* restore */
5282ad75a51eSRichard Henderson                     gen_helper_restore(tcg_env);
5283fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5284fcf5ef2aSThomas Huth                     break;
5285fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
5286fcf5ef2aSThomas Huth                 case 0x3e:      /* V9 done/retry */
5287fcf5ef2aSThomas Huth                     {
5288fcf5ef2aSThomas Huth                         switch (rd) {
5289fcf5ef2aSThomas Huth                         case 0:
5290fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5291fcf5ef2aSThomas Huth                                 goto priv_insn;
5292fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5293fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5294dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5295ad75a51eSRichard Henderson                             gen_helper_done(tcg_env);
5296fcf5ef2aSThomas Huth                             goto jmp_insn;
5297fcf5ef2aSThomas Huth                         case 1:
5298fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5299fcf5ef2aSThomas Huth                                 goto priv_insn;
5300fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5301fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5302dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5303ad75a51eSRichard Henderson                             gen_helper_retry(tcg_env);
5304fcf5ef2aSThomas Huth                             goto jmp_insn;
5305fcf5ef2aSThomas Huth                         default:
5306fcf5ef2aSThomas Huth                             goto illegal_insn;
5307fcf5ef2aSThomas Huth                         }
5308fcf5ef2aSThomas Huth                     }
5309fcf5ef2aSThomas Huth                     break;
5310fcf5ef2aSThomas Huth #endif
5311fcf5ef2aSThomas Huth                 default:
5312fcf5ef2aSThomas Huth                     goto illegal_insn;
5313fcf5ef2aSThomas Huth                 }
5314fcf5ef2aSThomas Huth             }
5315fcf5ef2aSThomas Huth             break;
5316fcf5ef2aSThomas Huth         }
5317fcf5ef2aSThomas Huth         break;
5318fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
5319fcf5ef2aSThomas Huth         {
5320fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
5321fcf5ef2aSThomas Huth             /* ??? gen_address_mask prevents us from using a source
5322fcf5ef2aSThomas Huth                register directly.  Always generate a temporary.  */
532352123f14SRichard Henderson             TCGv cpu_addr = tcg_temp_new();
5324fcf5ef2aSThomas Huth 
5325fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
5326fcf5ef2aSThomas Huth             if (xop == 0x3c || xop == 0x3e) {
5327fcf5ef2aSThomas Huth                 /* V9 casa/casxa : no offset */
5328fcf5ef2aSThomas Huth             } else if (IS_IMM) {     /* immediate */
5329fcf5ef2aSThomas Huth                 simm = GET_FIELDs(insn, 19, 31);
5330fcf5ef2aSThomas Huth                 if (simm != 0) {
5331fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
5332fcf5ef2aSThomas Huth                 }
5333fcf5ef2aSThomas Huth             } else {            /* register */
5334fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5335fcf5ef2aSThomas Huth                 if (rs2 != 0) {
5336fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5337fcf5ef2aSThomas Huth                 }
5338fcf5ef2aSThomas Huth             }
5339fcf5ef2aSThomas Huth             if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
5340fcf5ef2aSThomas Huth                 (xop > 0x17 && xop <= 0x1d ) ||
5341fcf5ef2aSThomas Huth                 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5342fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_dest_gpr(dc, rd);
5343fcf5ef2aSThomas Huth 
5344fcf5ef2aSThomas Huth                 switch (xop) {
5345fcf5ef2aSThomas Huth                 case 0x0:       /* ld, V9 lduw, load unsigned word */
5346fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
534708149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5348316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5349fcf5ef2aSThomas Huth                     break;
5350fcf5ef2aSThomas Huth                 case 0x1:       /* ldub, load unsigned byte */
5351fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
535208149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
535308149118SRichard Henderson                                        dc->mem_idx, MO_UB);
5354fcf5ef2aSThomas Huth                     break;
5355fcf5ef2aSThomas Huth                 case 0x2:       /* lduh, load unsigned halfword */
5356fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
535708149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5358316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5359fcf5ef2aSThomas Huth                     break;
5360fcf5ef2aSThomas Huth                 case 0x3:       /* ldd, load double word */
5361fcf5ef2aSThomas Huth                     if (rd & 1)
5362fcf5ef2aSThomas Huth                         goto illegal_insn;
5363fcf5ef2aSThomas Huth                     else {
5364fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5365fcf5ef2aSThomas Huth 
5366fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5367fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
536808149118SRichard Henderson                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5369316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5370fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5371fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5372fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd + 1, cpu_val);
5373fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(t64, t64, 32);
5374fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5375fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5376fcf5ef2aSThomas Huth                     }
5377fcf5ef2aSThomas Huth                     break;
5378fcf5ef2aSThomas Huth                 case 0x9:       /* ldsb, load signed byte */
5379fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
538008149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB);
5381fcf5ef2aSThomas Huth                     break;
5382fcf5ef2aSThomas Huth                 case 0xa:       /* ldsh, load signed halfword */
5383fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
538408149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5385316b6783SRichard Henderson                                        dc->mem_idx, MO_TESW | MO_ALIGN);
5386fcf5ef2aSThomas Huth                     break;
5387fcf5ef2aSThomas Huth                 case 0xd:       /* ldstub */
5388fcf5ef2aSThomas Huth                     gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
5389fcf5ef2aSThomas Huth                     break;
5390fcf5ef2aSThomas Huth                 case 0x0f:
5391fcf5ef2aSThomas Huth                     /* swap, swap register with memory. Also atomically */
5392fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5393fcf5ef2aSThomas Huth                     gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
5394fcf5ef2aSThomas Huth                              dc->mem_idx, MO_TEUL);
5395fcf5ef2aSThomas Huth                     break;
5396fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5397fcf5ef2aSThomas Huth                 case 0x10:      /* lda, V9 lduwa, load word alternate */
5398fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5399fcf5ef2aSThomas Huth                     break;
5400fcf5ef2aSThomas Huth                 case 0x11:      /* lduba, load unsigned byte alternate */
5401fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5402fcf5ef2aSThomas Huth                     break;
5403fcf5ef2aSThomas Huth                 case 0x12:      /* lduha, load unsigned halfword alternate */
5404fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5405fcf5ef2aSThomas Huth                     break;
5406fcf5ef2aSThomas Huth                 case 0x13:      /* ldda, load double word alternate */
5407fcf5ef2aSThomas Huth                     if (rd & 1) {
5408fcf5ef2aSThomas Huth                         goto illegal_insn;
5409fcf5ef2aSThomas Huth                     }
5410fcf5ef2aSThomas Huth                     gen_ldda_asi(dc, cpu_addr, insn, rd);
5411fcf5ef2aSThomas Huth                     goto skip_move;
5412fcf5ef2aSThomas Huth                 case 0x19:      /* ldsba, load signed byte alternate */
5413fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
5414fcf5ef2aSThomas Huth                     break;
5415fcf5ef2aSThomas Huth                 case 0x1a:      /* ldsha, load signed halfword alternate */
5416fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
5417fcf5ef2aSThomas Huth                     break;
5418fcf5ef2aSThomas Huth                 case 0x1d:      /* ldstuba -- XXX: should be atomically */
5419fcf5ef2aSThomas Huth                     gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
5420fcf5ef2aSThomas Huth                     break;
5421fcf5ef2aSThomas Huth                 case 0x1f:      /* swapa, swap reg with alt. memory. Also
5422fcf5ef2aSThomas Huth                                    atomically */
5423fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5424fcf5ef2aSThomas Huth                     gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
5425fcf5ef2aSThomas Huth                     break;
5426fcf5ef2aSThomas Huth 
5427fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5428fcf5ef2aSThomas Huth                 case 0x30: /* ldc */
5429fcf5ef2aSThomas Huth                 case 0x31: /* ldcsr */
5430fcf5ef2aSThomas Huth                 case 0x33: /* lddc */
5431fcf5ef2aSThomas Huth                     goto ncp_insn;
5432fcf5ef2aSThomas Huth #endif
5433fcf5ef2aSThomas Huth #endif
5434fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5435fcf5ef2aSThomas Huth                 case 0x08: /* V9 ldsw */
5436fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
543708149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5438316b6783SRichard Henderson                                        dc->mem_idx, MO_TESL | MO_ALIGN);
5439fcf5ef2aSThomas Huth                     break;
5440fcf5ef2aSThomas Huth                 case 0x0b: /* V9 ldx */
5441fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
544208149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5443316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5444fcf5ef2aSThomas Huth                     break;
5445fcf5ef2aSThomas Huth                 case 0x18: /* V9 ldswa */
5446fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
5447fcf5ef2aSThomas Huth                     break;
5448fcf5ef2aSThomas Huth                 case 0x1b: /* V9 ldxa */
5449fc313c64SFrédéric Pétrot                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5450fcf5ef2aSThomas Huth                     break;
5451fcf5ef2aSThomas Huth                 case 0x2d: /* V9 prefetch, no effect */
5452fcf5ef2aSThomas Huth                     goto skip_move;
5453fcf5ef2aSThomas Huth                 case 0x30: /* V9 ldfa */
5454fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5455fcf5ef2aSThomas Huth                         goto jmp_insn;
5456fcf5ef2aSThomas Huth                     }
5457fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5458fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, rd);
5459fcf5ef2aSThomas Huth                     goto skip_move;
5460fcf5ef2aSThomas Huth                 case 0x33: /* V9 lddfa */
5461fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5462fcf5ef2aSThomas Huth                         goto jmp_insn;
5463fcf5ef2aSThomas Huth                     }
5464fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5465fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, DFPREG(rd));
5466fcf5ef2aSThomas Huth                     goto skip_move;
5467fcf5ef2aSThomas Huth                 case 0x3d: /* V9 prefetcha, no effect */
5468fcf5ef2aSThomas Huth                     goto skip_move;
5469fcf5ef2aSThomas Huth                 case 0x32: /* V9 ldqfa */
5470fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5471fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5472fcf5ef2aSThomas Huth                         goto jmp_insn;
5473fcf5ef2aSThomas Huth                     }
5474fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5475fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, QFPREG(rd));
5476fcf5ef2aSThomas Huth                     goto skip_move;
5477fcf5ef2aSThomas Huth #endif
5478fcf5ef2aSThomas Huth                 default:
5479fcf5ef2aSThomas Huth                     goto illegal_insn;
5480fcf5ef2aSThomas Huth                 }
5481fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_val);
5482fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5483fcf5ef2aSThomas Huth             skip_move: ;
5484fcf5ef2aSThomas Huth #endif
5485fcf5ef2aSThomas Huth             } else if (xop >= 0x20 && xop < 0x24) {
5486fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5487fcf5ef2aSThomas Huth                     goto jmp_insn;
5488fcf5ef2aSThomas Huth                 }
5489fcf5ef2aSThomas Huth                 switch (xop) {
5490fcf5ef2aSThomas Huth                 case 0x20:      /* ldf, load fpreg */
5491fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5492fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5493fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5494316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5495fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5496fcf5ef2aSThomas Huth                     break;
5497fcf5ef2aSThomas Huth                 case 0x21:      /* ldfsr, V9 ldxfsr */
5498fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5499fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5500fcf5ef2aSThomas Huth                     if (rd == 1) {
5501fcf5ef2aSThomas Huth                         TCGv_i64 t64 = tcg_temp_new_i64();
5502fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5503316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5504ad75a51eSRichard Henderson                         gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64);
5505fcf5ef2aSThomas Huth                         break;
5506fcf5ef2aSThomas Huth                     }
5507fcf5ef2aSThomas Huth #endif
550836ab4623SRichard Henderson                     cpu_dst_32 = tcg_temp_new_i32();
5509fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5510316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5511ad75a51eSRichard Henderson                     gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32);
5512fcf5ef2aSThomas Huth                     break;
5513fcf5ef2aSThomas Huth                 case 0x22:      /* ldqf, load quad fpreg */
5514fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5515fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5516fcf5ef2aSThomas Huth                     cpu_src1_64 = tcg_temp_new_i64();
5517fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5518fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5519fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5520fcf5ef2aSThomas Huth                     cpu_src2_64 = tcg_temp_new_i64();
5521fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
5522fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5523fcf5ef2aSThomas Huth                     gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
5524fcf5ef2aSThomas Huth                     break;
5525fcf5ef2aSThomas Huth                 case 0x23:      /* lddf, load double fpreg */
5526fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5527fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5528fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
5529fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5530fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5531fcf5ef2aSThomas Huth                     break;
5532fcf5ef2aSThomas Huth                 default:
5533fcf5ef2aSThomas Huth                     goto illegal_insn;
5534fcf5ef2aSThomas Huth                 }
5535fcf5ef2aSThomas Huth             } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
5536fcf5ef2aSThomas Huth                        xop == 0xe || xop == 0x1e) {
5537fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_load_gpr(dc, rd);
5538fcf5ef2aSThomas Huth 
5539fcf5ef2aSThomas Huth                 switch (xop) {
5540fcf5ef2aSThomas Huth                 case 0x4: /* st, store word */
5541fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
554208149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5543316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5544fcf5ef2aSThomas Huth                     break;
5545fcf5ef2aSThomas Huth                 case 0x5: /* stb, store byte */
5546fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
554708149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB);
5548fcf5ef2aSThomas Huth                     break;
5549fcf5ef2aSThomas Huth                 case 0x6: /* sth, store halfword */
5550fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
555108149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5552316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5553fcf5ef2aSThomas Huth                     break;
5554fcf5ef2aSThomas Huth                 case 0x7: /* std, store double word */
5555fcf5ef2aSThomas Huth                     if (rd & 1)
5556fcf5ef2aSThomas Huth                         goto illegal_insn;
5557fcf5ef2aSThomas Huth                     else {
5558fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5559fcf5ef2aSThomas Huth                         TCGv lo;
5560fcf5ef2aSThomas Huth 
5561fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5562fcf5ef2aSThomas Huth                         lo = gen_load_gpr(dc, rd + 1);
5563fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5564fcf5ef2aSThomas Huth                         tcg_gen_concat_tl_i64(t64, lo, cpu_val);
556508149118SRichard Henderson                         tcg_gen_qemu_st_i64(t64, cpu_addr,
5566316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5567fcf5ef2aSThomas Huth                     }
5568fcf5ef2aSThomas Huth                     break;
5569fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5570fcf5ef2aSThomas Huth                 case 0x14: /* sta, V9 stwa, store word alternate */
5571fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5572fcf5ef2aSThomas Huth                     break;
5573fcf5ef2aSThomas Huth                 case 0x15: /* stba, store byte alternate */
5574fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5575fcf5ef2aSThomas Huth                     break;
5576fcf5ef2aSThomas Huth                 case 0x16: /* stha, store halfword alternate */
5577fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5578fcf5ef2aSThomas Huth                     break;
5579fcf5ef2aSThomas Huth                 case 0x17: /* stda, store double word alternate */
5580fcf5ef2aSThomas Huth                     if (rd & 1) {
5581fcf5ef2aSThomas Huth                         goto illegal_insn;
5582fcf5ef2aSThomas Huth                     }
5583fcf5ef2aSThomas Huth                     gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
5584fcf5ef2aSThomas Huth                     break;
5585fcf5ef2aSThomas Huth #endif
5586fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5587fcf5ef2aSThomas Huth                 case 0x0e: /* V9 stx */
5588fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
558908149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5590316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5591fcf5ef2aSThomas Huth                     break;
5592fcf5ef2aSThomas Huth                 case 0x1e: /* V9 stxa */
5593fc313c64SFrédéric Pétrot                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5594fcf5ef2aSThomas Huth                     break;
5595fcf5ef2aSThomas Huth #endif
5596fcf5ef2aSThomas Huth                 default:
5597fcf5ef2aSThomas Huth                     goto illegal_insn;
5598fcf5ef2aSThomas Huth                 }
5599fcf5ef2aSThomas Huth             } else if (xop > 0x23 && xop < 0x28) {
5600fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5601fcf5ef2aSThomas Huth                     goto jmp_insn;
5602fcf5ef2aSThomas Huth                 }
5603fcf5ef2aSThomas Huth                 switch (xop) {
5604fcf5ef2aSThomas Huth                 case 0x24: /* stf, store fpreg */
5605fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5606fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rd);
5607fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
5608316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5609fcf5ef2aSThomas Huth                     break;
5610fcf5ef2aSThomas Huth                 case 0x25: /* stfsr, V9 stxfsr */
5611fcf5ef2aSThomas Huth                     {
5612fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5613fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5614fcf5ef2aSThomas Huth                         if (rd == 1) {
561508149118SRichard Henderson                             tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5616316b6783SRichard Henderson                                                dc->mem_idx, MO_TEUQ | MO_ALIGN);
5617fcf5ef2aSThomas Huth                             break;
5618fcf5ef2aSThomas Huth                         }
5619fcf5ef2aSThomas Huth #endif
562008149118SRichard Henderson                         tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5621316b6783SRichard Henderson                                            dc->mem_idx, MO_TEUL | MO_ALIGN);
5622fcf5ef2aSThomas Huth                     }
5623fcf5ef2aSThomas Huth                     break;
5624fcf5ef2aSThomas Huth                 case 0x26:
5625fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5626fcf5ef2aSThomas Huth                     /* V9 stqf, store quad fpreg */
5627fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5628fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5629fcf5ef2aSThomas Huth                     /* ??? While stqf only requires 4-byte alignment, it is
5630fcf5ef2aSThomas Huth                        legal for the cpu to signal the unaligned exception.
5631fcf5ef2aSThomas Huth                        The OS trap handler is then required to fix it up.
5632fcf5ef2aSThomas Huth                        For qemu, this avoids having to probe the second page
5633fcf5ef2aSThomas Huth                        before performing the first write.  */
5634fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
5635fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5636fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ | MO_ALIGN_16);
5637fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5638fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
5639fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5640fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ);
5641fcf5ef2aSThomas Huth                     break;
5642fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */
5643fcf5ef2aSThomas Huth                     /* stdfq, store floating point queue */
5644fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5645fcf5ef2aSThomas Huth                     goto illegal_insn;
5646fcf5ef2aSThomas Huth #else
5647fcf5ef2aSThomas Huth                     if (!supervisor(dc))
5648fcf5ef2aSThomas Huth                         goto priv_insn;
5649fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5650fcf5ef2aSThomas Huth                         goto jmp_insn;
5651fcf5ef2aSThomas Huth                     }
5652fcf5ef2aSThomas Huth                     goto nfq_insn;
5653fcf5ef2aSThomas Huth #endif
5654fcf5ef2aSThomas Huth #endif
5655fcf5ef2aSThomas Huth                 case 0x27: /* stdf, store double fpreg */
5656fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5657fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rd);
5658fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5659fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5660fcf5ef2aSThomas Huth                     break;
5661fcf5ef2aSThomas Huth                 default:
5662fcf5ef2aSThomas Huth                     goto illegal_insn;
5663fcf5ef2aSThomas Huth                 }
5664fcf5ef2aSThomas Huth             } else if (xop > 0x33 && xop < 0x3f) {
5665fcf5ef2aSThomas Huth                 switch (xop) {
5666fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5667fcf5ef2aSThomas Huth                 case 0x34: /* V9 stfa */
5668fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5669fcf5ef2aSThomas Huth                         goto jmp_insn;
5670fcf5ef2aSThomas Huth                     }
5671fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 4, rd);
5672fcf5ef2aSThomas Huth                     break;
5673fcf5ef2aSThomas Huth                 case 0x36: /* V9 stqfa */
5674fcf5ef2aSThomas Huth                     {
5675fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5676fcf5ef2aSThomas Huth                         if (gen_trap_ifnofpu(dc)) {
5677fcf5ef2aSThomas Huth                             goto jmp_insn;
5678fcf5ef2aSThomas Huth                         }
5679fcf5ef2aSThomas Huth                         gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5680fcf5ef2aSThomas Huth                     }
5681fcf5ef2aSThomas Huth                     break;
5682fcf5ef2aSThomas Huth                 case 0x37: /* V9 stdfa */
5683fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5684fcf5ef2aSThomas Huth                         goto jmp_insn;
5685fcf5ef2aSThomas Huth                     }
5686fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5687fcf5ef2aSThomas Huth                     break;
5688fcf5ef2aSThomas Huth                 case 0x3e: /* V9 casxa */
5689fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5690fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5691fcf5ef2aSThomas Huth                     gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
5692fcf5ef2aSThomas Huth                     break;
5693fcf5ef2aSThomas Huth #else
5694fcf5ef2aSThomas Huth                 case 0x34: /* stc */
5695fcf5ef2aSThomas Huth                 case 0x35: /* stcsr */
5696fcf5ef2aSThomas Huth                 case 0x36: /* stdcq */
5697fcf5ef2aSThomas Huth                 case 0x37: /* stdc */
5698fcf5ef2aSThomas Huth                     goto ncp_insn;
5699fcf5ef2aSThomas Huth #endif
5700fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5701fcf5ef2aSThomas Huth                 case 0x3c: /* V9 or LEON3 casa */
5702fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5703fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, CASA);
5704fcf5ef2aSThomas Huth #endif
5705fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5706fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5707fcf5ef2aSThomas Huth                     gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
5708fcf5ef2aSThomas Huth                     break;
5709fcf5ef2aSThomas Huth #endif
5710fcf5ef2aSThomas Huth                 default:
5711fcf5ef2aSThomas Huth                     goto illegal_insn;
5712fcf5ef2aSThomas Huth                 }
5713fcf5ef2aSThomas Huth             } else {
5714fcf5ef2aSThomas Huth                 goto illegal_insn;
5715fcf5ef2aSThomas Huth             }
5716fcf5ef2aSThomas Huth         }
5717fcf5ef2aSThomas Huth         break;
5718fcf5ef2aSThomas Huth     }
5719878cc677SRichard Henderson     advance_pc(dc);
5720fcf5ef2aSThomas Huth  jmp_insn:
5721a6ca81cbSRichard Henderson     return;
5722fcf5ef2aSThomas Huth  illegal_insn:
5723fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5724a6ca81cbSRichard Henderson     return;
5725fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
5726fcf5ef2aSThomas Huth  priv_insn:
5727fcf5ef2aSThomas Huth     gen_exception(dc, TT_PRIV_INSN);
5728a6ca81cbSRichard Henderson     return;
5729fcf5ef2aSThomas Huth #endif
5730fcf5ef2aSThomas Huth  nfpu_insn:
5731fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5732a6ca81cbSRichard Henderson     return;
5733fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5734fcf5ef2aSThomas Huth  nfq_insn:
5735fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5736a6ca81cbSRichard Henderson     return;
5737fcf5ef2aSThomas Huth #endif
5738fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5739fcf5ef2aSThomas Huth  ncp_insn:
5740fcf5ef2aSThomas Huth     gen_exception(dc, TT_NCP_INSN);
5741a6ca81cbSRichard Henderson     return;
5742fcf5ef2aSThomas Huth #endif
5743fcf5ef2aSThomas Huth }
5744fcf5ef2aSThomas Huth 
57456e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5746fcf5ef2aSThomas Huth {
57476e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5748b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57496e61bc94SEmilio G. Cota     int bound;
5750af00be49SEmilio G. Cota 
5751af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
57526e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5753fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
57546e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5755576e1c4cSIgor Mammedov     dc->def = &env->def;
57566e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
57576e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5758c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57596e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5760c9b459aaSArtyom Tarasenko #endif
5761fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5762fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
57636e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5764c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57656e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5766c9b459aaSArtyom Tarasenko #endif
5767fcf5ef2aSThomas Huth #endif
57686e61bc94SEmilio G. Cota     /*
57696e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
57706e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
57716e61bc94SEmilio G. Cota      */
57726e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
57736e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5774af00be49SEmilio G. Cota }
5775fcf5ef2aSThomas Huth 
57766e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
57776e61bc94SEmilio G. Cota {
57786e61bc94SEmilio G. Cota }
57796e61bc94SEmilio G. Cota 
57806e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
57816e61bc94SEmilio G. Cota {
57826e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5783633c4283SRichard Henderson     target_ulong npc = dc->npc;
57846e61bc94SEmilio G. Cota 
5785633c4283SRichard Henderson     if (npc & 3) {
5786633c4283SRichard Henderson         switch (npc) {
5787633c4283SRichard Henderson         case JUMP_PC:
5788fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5789633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5790633c4283SRichard Henderson             break;
5791633c4283SRichard Henderson         case DYNAMIC_PC:
5792633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5793633c4283SRichard Henderson             npc = DYNAMIC_PC;
5794633c4283SRichard Henderson             break;
5795633c4283SRichard Henderson         default:
5796633c4283SRichard Henderson             g_assert_not_reached();
5797fcf5ef2aSThomas Huth         }
57986e61bc94SEmilio G. Cota     }
5799633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5800633c4283SRichard Henderson }
5801fcf5ef2aSThomas Huth 
58026e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
58036e61bc94SEmilio G. Cota {
58046e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5805b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
58066e61bc94SEmilio G. Cota     unsigned int insn;
5807fcf5ef2aSThomas Huth 
58084e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5809af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5810878cc677SRichard Henderson 
5811878cc677SRichard Henderson     if (!decode(dc, insn)) {
5812878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5813878cc677SRichard Henderson     }
5814fcf5ef2aSThomas Huth 
5815af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
58166e61bc94SEmilio G. Cota         return;
5817c5e6ccdfSEmilio G. Cota     }
5818af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
58196e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5820af00be49SEmilio G. Cota     }
58216e61bc94SEmilio G. Cota }
5822fcf5ef2aSThomas Huth 
58236e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
58246e61bc94SEmilio G. Cota {
58256e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5826186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5827633c4283SRichard Henderson     bool may_lookup;
58286e61bc94SEmilio G. Cota 
582946bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
583046bb0137SMark Cave-Ayland     case DISAS_NEXT:
583146bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5832633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5833fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5834fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5835633c4283SRichard Henderson             break;
5836fcf5ef2aSThomas Huth         }
5837633c4283SRichard Henderson 
5838930f1865SRichard Henderson         may_lookup = true;
5839633c4283SRichard Henderson         if (dc->pc & 3) {
5840633c4283SRichard Henderson             switch (dc->pc) {
5841633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5842633c4283SRichard Henderson                 break;
5843633c4283SRichard Henderson             case DYNAMIC_PC:
5844633c4283SRichard Henderson                 may_lookup = false;
5845633c4283SRichard Henderson                 break;
5846633c4283SRichard Henderson             default:
5847633c4283SRichard Henderson                 g_assert_not_reached();
5848633c4283SRichard Henderson             }
5849633c4283SRichard Henderson         } else {
5850633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5851633c4283SRichard Henderson         }
5852633c4283SRichard Henderson 
5853930f1865SRichard Henderson         if (dc->npc & 3) {
5854930f1865SRichard Henderson             switch (dc->npc) {
5855930f1865SRichard Henderson             case JUMP_PC:
5856930f1865SRichard Henderson                 gen_generic_branch(dc);
5857930f1865SRichard Henderson                 break;
5858930f1865SRichard Henderson             case DYNAMIC_PC:
5859930f1865SRichard Henderson                 may_lookup = false;
5860930f1865SRichard Henderson                 break;
5861930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5862930f1865SRichard Henderson                 break;
5863930f1865SRichard Henderson             default:
5864930f1865SRichard Henderson                 g_assert_not_reached();
5865930f1865SRichard Henderson             }
5866930f1865SRichard Henderson         } else {
5867930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5868930f1865SRichard Henderson         }
5869633c4283SRichard Henderson         if (may_lookup) {
5870633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5871633c4283SRichard Henderson         } else {
587207ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5873fcf5ef2aSThomas Huth         }
587446bb0137SMark Cave-Ayland         break;
587546bb0137SMark Cave-Ayland 
587646bb0137SMark Cave-Ayland     case DISAS_NORETURN:
587746bb0137SMark Cave-Ayland        break;
587846bb0137SMark Cave-Ayland 
587946bb0137SMark Cave-Ayland     case DISAS_EXIT:
588046bb0137SMark Cave-Ayland         /* Exit TB */
588146bb0137SMark Cave-Ayland         save_state(dc);
588246bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
588346bb0137SMark Cave-Ayland         break;
588446bb0137SMark Cave-Ayland 
588546bb0137SMark Cave-Ayland     default:
588646bb0137SMark Cave-Ayland         g_assert_not_reached();
5887fcf5ef2aSThomas Huth     }
5888186e7890SRichard Henderson 
5889186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5890186e7890SRichard Henderson         gen_set_label(e->lab);
5891186e7890SRichard Henderson 
5892186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5893186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5894186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5895186e7890SRichard Henderson         }
5896186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5897186e7890SRichard Henderson 
5898186e7890SRichard Henderson         e_next = e->next;
5899186e7890SRichard Henderson         g_free(e);
5900186e7890SRichard Henderson     }
5901fcf5ef2aSThomas Huth }
59026e61bc94SEmilio G. Cota 
59038eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
59048eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
59056e61bc94SEmilio G. Cota {
59068eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
59078eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
59086e61bc94SEmilio G. Cota }
59096e61bc94SEmilio G. Cota 
59106e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
59116e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
59126e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
59136e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
59146e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
59156e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
59166e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
59176e61bc94SEmilio G. Cota };
59186e61bc94SEmilio G. Cota 
5919597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5920306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
59216e61bc94SEmilio G. Cota {
59226e61bc94SEmilio G. Cota     DisasContext dc = {};
59236e61bc94SEmilio G. Cota 
5924306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5925fcf5ef2aSThomas Huth }
5926fcf5ef2aSThomas Huth 
592755c3ceefSRichard Henderson void sparc_tcg_init(void)
5928fcf5ef2aSThomas Huth {
5929fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5930fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5931fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5932fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5933fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5934fcf5ef2aSThomas Huth     };
5935fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5936fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5937fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5938fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5939fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5940fcf5ef2aSThomas Huth     };
5941fcf5ef2aSThomas Huth 
5942fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5943fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5944fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5945fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5946fcf5ef2aSThomas Huth #endif
5947fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5948fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5949fcf5ef2aSThomas Huth     };
5950fcf5ef2aSThomas Huth 
5951fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5952fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5953fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5954fcf5ef2aSThomas Huth         { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" },
5955fcf5ef2aSThomas Huth         { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" },
5956fcf5ef2aSThomas Huth         { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr),
5957fcf5ef2aSThomas Huth           "hstick_cmpr" },
5958fcf5ef2aSThomas Huth         { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" },
5959fcf5ef2aSThomas Huth         { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" },
5960fcf5ef2aSThomas Huth         { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" },
5961fcf5ef2aSThomas Huth         { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" },
5962fcf5ef2aSThomas Huth         { &cpu_ver, offsetof(CPUSPARCState, version), "ver" },
5963fcf5ef2aSThomas Huth #endif
5964fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5965fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5966fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5967fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5968fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5969fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5970fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5971fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5972fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5973fcf5ef2aSThomas Huth     };
5974fcf5ef2aSThomas Huth 
5975fcf5ef2aSThomas Huth     unsigned int i;
5976fcf5ef2aSThomas Huth 
5977ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5978fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5979fcf5ef2aSThomas Huth                                          "regwptr");
5980fcf5ef2aSThomas Huth 
5981fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5982ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5983fcf5ef2aSThomas Huth     }
5984fcf5ef2aSThomas Huth 
5985fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5986ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5987fcf5ef2aSThomas Huth     }
5988fcf5ef2aSThomas Huth 
5989f764718dSRichard Henderson     cpu_regs[0] = NULL;
5990fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5991ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5992fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5993fcf5ef2aSThomas Huth                                          gregnames[i]);
5994fcf5ef2aSThomas Huth     }
5995fcf5ef2aSThomas Huth 
5996fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5997fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5998fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5999fcf5ef2aSThomas Huth                                          gregnames[i]);
6000fcf5ef2aSThomas Huth     }
6001fcf5ef2aSThomas Huth 
6002fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
6003ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
6004fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
6005fcf5ef2aSThomas Huth                                             fregnames[i]);
6006fcf5ef2aSThomas Huth     }
6007fcf5ef2aSThomas Huth }
6008fcf5ef2aSThomas Huth 
6009f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
6010f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
6011f36aaa53SRichard Henderson                                 const uint64_t *data)
6012fcf5ef2aSThomas Huth {
6013f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
6014f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
6015fcf5ef2aSThomas Huth     target_ulong pc = data[0];
6016fcf5ef2aSThomas Huth     target_ulong npc = data[1];
6017fcf5ef2aSThomas Huth 
6018fcf5ef2aSThomas Huth     env->pc = pc;
6019fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
6020fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
6021fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
6022fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
6023fcf5ef2aSThomas Huth         if (env->cond) {
6024fcf5ef2aSThomas Huth             env->npc = npc & ~3;
6025fcf5ef2aSThomas Huth         } else {
6026fcf5ef2aSThomas Huth             env->npc = pc + 4;
6027fcf5ef2aSThomas Huth         }
6028fcf5ef2aSThomas Huth     } else {
6029fcf5ef2aSThomas Huth         env->npc = npc;
6030fcf5ef2aSThomas Huth     }
6031fcf5ef2aSThomas Huth }
6032