1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 10fcf5ef2aSThomas Huth version 2 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27fcf5ef2aSThomas Huth #include "tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth #define DEBUG_DISAS 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 40fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 41fcf5ef2aSThomas Huth according to jump_pc[T2] */ 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth /* global register indexes */ 44fcf5ef2aSThomas Huth static TCGv_env cpu_env; 45fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 46fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 47fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 48fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 49fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 50fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 51fcf5ef2aSThomas Huth static TCGv cpu_y; 52fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 53fcf5ef2aSThomas Huth static TCGv cpu_tbr; 54fcf5ef2aSThomas Huth #endif 55fcf5ef2aSThomas Huth static TCGv cpu_cond; 56fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 57fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 58fcf5ef2aSThomas Huth static TCGv cpu_gsr; 59fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 60fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 61fcf5ef2aSThomas Huth #else 62fcf5ef2aSThomas Huth static TCGv cpu_wim; 63fcf5ef2aSThomas Huth #endif 64fcf5ef2aSThomas Huth /* Floating point registers */ 65fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 66fcf5ef2aSThomas Huth 67fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 68fcf5ef2aSThomas Huth 69fcf5ef2aSThomas Huth typedef struct DisasContext { 70fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 71fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 72fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 73fcf5ef2aSThomas Huth int is_br; 74fcf5ef2aSThomas Huth int mem_idx; 75*c9b459aaSArtyom Tarasenko bool fpu_enabled; 76*c9b459aaSArtyom Tarasenko bool address_mask_32bit; 77*c9b459aaSArtyom Tarasenko bool singlestep; 78*c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 79*c9b459aaSArtyom Tarasenko bool supervisor; 80*c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 81*c9b459aaSArtyom Tarasenko bool hypervisor; 82*c9b459aaSArtyom Tarasenko #endif 83*c9b459aaSArtyom Tarasenko #endif 84*c9b459aaSArtyom Tarasenko 85fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 86fcf5ef2aSThomas Huth struct TranslationBlock *tb; 87fcf5ef2aSThomas Huth sparc_def_t *def; 88fcf5ef2aSThomas Huth TCGv_i32 t32[3]; 89fcf5ef2aSThomas Huth TCGv ttl[5]; 90fcf5ef2aSThomas Huth int n_t32; 91fcf5ef2aSThomas Huth int n_ttl; 92fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 93fcf5ef2aSThomas Huth int fprs_dirty; 94fcf5ef2aSThomas Huth int asi; 95fcf5ef2aSThomas Huth #endif 96fcf5ef2aSThomas Huth } DisasContext; 97fcf5ef2aSThomas Huth 98fcf5ef2aSThomas Huth typedef struct { 99fcf5ef2aSThomas Huth TCGCond cond; 100fcf5ef2aSThomas Huth bool is_bool; 101fcf5ef2aSThomas Huth bool g1, g2; 102fcf5ef2aSThomas Huth TCGv c1, c2; 103fcf5ef2aSThomas Huth } DisasCompare; 104fcf5ef2aSThomas Huth 105fcf5ef2aSThomas Huth // This function uses non-native bit order 106fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 107fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 108fcf5ef2aSThomas Huth 109fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 110fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 111fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 112fcf5ef2aSThomas Huth 113fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 114fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 115fcf5ef2aSThomas Huth 116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 117fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 118fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 119fcf5ef2aSThomas Huth #else 120fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 121fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 122fcf5ef2aSThomas Huth #endif 123fcf5ef2aSThomas Huth 124fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 125fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 126fcf5ef2aSThomas Huth 127fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 128fcf5ef2aSThomas Huth { 129fcf5ef2aSThomas Huth len = 32 - len; 130fcf5ef2aSThomas Huth return (x << len) >> len; 131fcf5ef2aSThomas Huth } 132fcf5ef2aSThomas Huth 133fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 134fcf5ef2aSThomas Huth 135fcf5ef2aSThomas Huth static inline TCGv_i32 get_temp_i32(DisasContext *dc) 136fcf5ef2aSThomas Huth { 137fcf5ef2aSThomas Huth TCGv_i32 t; 138fcf5ef2aSThomas Huth assert(dc->n_t32 < ARRAY_SIZE(dc->t32)); 139fcf5ef2aSThomas Huth dc->t32[dc->n_t32++] = t = tcg_temp_new_i32(); 140fcf5ef2aSThomas Huth return t; 141fcf5ef2aSThomas Huth } 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth static inline TCGv get_temp_tl(DisasContext *dc) 144fcf5ef2aSThomas Huth { 145fcf5ef2aSThomas Huth TCGv t; 146fcf5ef2aSThomas Huth assert(dc->n_ttl < ARRAY_SIZE(dc->ttl)); 147fcf5ef2aSThomas Huth dc->ttl[dc->n_ttl++] = t = tcg_temp_new(); 148fcf5ef2aSThomas Huth return t; 149fcf5ef2aSThomas Huth } 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd) 152fcf5ef2aSThomas Huth { 153fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 154fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 155fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 156fcf5ef2aSThomas Huth we can avoid setting it again. */ 157fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 158fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 159fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 160fcf5ef2aSThomas Huth } 161fcf5ef2aSThomas Huth #endif 162fcf5ef2aSThomas Huth } 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth /* floating point registers moves */ 165fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 166fcf5ef2aSThomas Huth { 167fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 168fcf5ef2aSThomas Huth if (src & 1) { 169fcf5ef2aSThomas Huth return TCGV_LOW(cpu_fpr[src / 2]); 170fcf5ef2aSThomas Huth } else { 171fcf5ef2aSThomas Huth return TCGV_HIGH(cpu_fpr[src / 2]); 172fcf5ef2aSThomas Huth } 173fcf5ef2aSThomas Huth #else 174fcf5ef2aSThomas Huth if (src & 1) { 175fcf5ef2aSThomas Huth return MAKE_TCGV_I32(GET_TCGV_I64(cpu_fpr[src / 2])); 176fcf5ef2aSThomas Huth } else { 177fcf5ef2aSThomas Huth TCGv_i32 ret = get_temp_i32(dc); 178fcf5ef2aSThomas Huth TCGv_i64 t = tcg_temp_new_i64(); 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth tcg_gen_shri_i64(t, cpu_fpr[src / 2], 32); 181fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(ret, t); 182fcf5ef2aSThomas Huth tcg_temp_free_i64(t); 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth return ret; 185fcf5ef2aSThomas Huth } 186fcf5ef2aSThomas Huth #endif 187fcf5ef2aSThomas Huth } 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 190fcf5ef2aSThomas Huth { 191fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 192fcf5ef2aSThomas Huth if (dst & 1) { 193fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_LOW(cpu_fpr[dst / 2]), v); 194fcf5ef2aSThomas Huth } else { 195fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_HIGH(cpu_fpr[dst / 2]), v); 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth #else 198fcf5ef2aSThomas Huth TCGv_i64 t = MAKE_TCGV_I64(GET_TCGV_I32(v)); 199fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 200fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 201fcf5ef2aSThomas Huth #endif 202fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 203fcf5ef2aSThomas Huth } 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 206fcf5ef2aSThomas Huth { 207fcf5ef2aSThomas Huth return get_temp_i32(dc); 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 211fcf5ef2aSThomas Huth { 212fcf5ef2aSThomas Huth src = DFPREG(src); 213fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 214fcf5ef2aSThomas Huth } 215fcf5ef2aSThomas Huth 216fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 217fcf5ef2aSThomas Huth { 218fcf5ef2aSThomas Huth dst = DFPREG(dst); 219fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 220fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 229fcf5ef2aSThomas Huth { 230fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 231fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 232fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 234fcf5ef2aSThomas Huth } 235fcf5ef2aSThomas Huth 236fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 237fcf5ef2aSThomas Huth { 238fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 239fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 240fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 242fcf5ef2aSThomas Huth } 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 245fcf5ef2aSThomas Huth { 246fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 247fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 248fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 249fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 253fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 254fcf5ef2aSThomas Huth { 255fcf5ef2aSThomas Huth dst = QFPREG(dst); 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 258fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 259fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 260fcf5ef2aSThomas Huth } 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 263fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 264fcf5ef2aSThomas Huth { 265fcf5ef2aSThomas Huth src = QFPREG(src); 266fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 270fcf5ef2aSThomas Huth { 271fcf5ef2aSThomas Huth src = QFPREG(src); 272fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 273fcf5ef2aSThomas Huth } 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 276fcf5ef2aSThomas Huth { 277fcf5ef2aSThomas Huth rd = QFPREG(rd); 278fcf5ef2aSThomas Huth rs = QFPREG(rs); 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 281fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 282fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 283fcf5ef2aSThomas Huth } 284fcf5ef2aSThomas Huth #endif 285fcf5ef2aSThomas Huth 286fcf5ef2aSThomas Huth /* moves */ 287fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 288fcf5ef2aSThomas Huth #define supervisor(dc) 0 289fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 290fcf5ef2aSThomas Huth #define hypervisor(dc) 0 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth #else 293fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 294*c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 295*c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 296fcf5ef2aSThomas Huth #else 297*c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 298fcf5ef2aSThomas Huth #endif 299fcf5ef2aSThomas Huth #endif 300fcf5ef2aSThomas Huth 301fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 302fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 303fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 304fcf5ef2aSThomas Huth #else 305fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 306fcf5ef2aSThomas Huth #endif 307fcf5ef2aSThomas Huth #endif 308fcf5ef2aSThomas Huth 309fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr) 310fcf5ef2aSThomas Huth { 311fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 312fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 313fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 314fcf5ef2aSThomas Huth #endif 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth 317fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg) 318fcf5ef2aSThomas Huth { 319fcf5ef2aSThomas Huth if (reg > 0) { 320fcf5ef2aSThomas Huth assert(reg < 32); 321fcf5ef2aSThomas Huth return cpu_regs[reg]; 322fcf5ef2aSThomas Huth } else { 323fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 324fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 325fcf5ef2aSThomas Huth return t; 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 329fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 330fcf5ef2aSThomas Huth { 331fcf5ef2aSThomas Huth if (reg > 0) { 332fcf5ef2aSThomas Huth assert(reg < 32); 333fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 337fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth if (reg > 0) { 340fcf5ef2aSThomas Huth assert(reg < 32); 341fcf5ef2aSThomas Huth return cpu_regs[reg]; 342fcf5ef2aSThomas Huth } else { 343fcf5ef2aSThomas Huth return get_temp_tl(dc); 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 347fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *s, target_ulong pc, 348fcf5ef2aSThomas Huth target_ulong npc) 349fcf5ef2aSThomas Huth { 350fcf5ef2aSThomas Huth if (unlikely(s->singlestep)) { 351fcf5ef2aSThomas Huth return false; 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 354fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 355fcf5ef2aSThomas Huth return (pc & TARGET_PAGE_MASK) == (s->tb->pc & TARGET_PAGE_MASK) && 356fcf5ef2aSThomas Huth (npc & TARGET_PAGE_MASK) == (s->tb->pc & TARGET_PAGE_MASK); 357fcf5ef2aSThomas Huth #else 358fcf5ef2aSThomas Huth return true; 359fcf5ef2aSThomas Huth #endif 360fcf5ef2aSThomas Huth } 361fcf5ef2aSThomas Huth 362fcf5ef2aSThomas Huth static inline void gen_goto_tb(DisasContext *s, int tb_num, 363fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 364fcf5ef2aSThomas Huth { 365fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 366fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 367fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 368fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 369fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 370fcf5ef2aSThomas Huth tcg_gen_exit_tb((uintptr_t)s->tb + tb_num); 371fcf5ef2aSThomas Huth } else { 372fcf5ef2aSThomas Huth /* jump to another page: currently not optimized */ 373fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 374fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 375fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth // XXX suboptimal 380fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 381fcf5ef2aSThomas Huth { 382fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 383fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, reg, PSR_NEG_SHIFT); 384fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 385fcf5ef2aSThomas Huth } 386fcf5ef2aSThomas Huth 387fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 388fcf5ef2aSThomas Huth { 389fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 390fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, reg, PSR_ZERO_SHIFT); 391fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 392fcf5ef2aSThomas Huth } 393fcf5ef2aSThomas Huth 394fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 395fcf5ef2aSThomas Huth { 396fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 397fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, reg, PSR_OVF_SHIFT); 398fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 399fcf5ef2aSThomas Huth } 400fcf5ef2aSThomas Huth 401fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 402fcf5ef2aSThomas Huth { 403fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 404fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, reg, PSR_CARRY_SHIFT); 405fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 406fcf5ef2aSThomas Huth } 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 409fcf5ef2aSThomas Huth { 410fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 411fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 412fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 413fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 414fcf5ef2aSThomas Huth } 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 417fcf5ef2aSThomas Huth { 418fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 421fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 422fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 423fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 424fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 425fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 426fcf5ef2aSThomas Huth #else 427fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 428fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 429fcf5ef2aSThomas Huth #endif 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 432fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 433fcf5ef2aSThomas Huth 434fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 435fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 436fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 437fcf5ef2aSThomas Huth #endif 438fcf5ef2aSThomas Huth 439fcf5ef2aSThomas Huth return carry_32; 440fcf5ef2aSThomas Huth } 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 443fcf5ef2aSThomas Huth { 444fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 447fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 448fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 449fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 450fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 451fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 452fcf5ef2aSThomas Huth #else 453fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 454fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 455fcf5ef2aSThomas Huth #endif 456fcf5ef2aSThomas Huth 457fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 458fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 459fcf5ef2aSThomas Huth 460fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 461fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 462fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 463fcf5ef2aSThomas Huth #endif 464fcf5ef2aSThomas Huth 465fcf5ef2aSThomas Huth return carry_32; 466fcf5ef2aSThomas Huth } 467fcf5ef2aSThomas Huth 468fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 469fcf5ef2aSThomas Huth TCGv src2, int update_cc) 470fcf5ef2aSThomas Huth { 471fcf5ef2aSThomas Huth TCGv_i32 carry_32; 472fcf5ef2aSThomas Huth TCGv carry; 473fcf5ef2aSThomas Huth 474fcf5ef2aSThomas Huth switch (dc->cc_op) { 475fcf5ef2aSThomas Huth case CC_OP_DIV: 476fcf5ef2aSThomas Huth case CC_OP_LOGIC: 477fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 478fcf5ef2aSThomas Huth if (update_cc) { 479fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 480fcf5ef2aSThomas Huth } else { 481fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 482fcf5ef2aSThomas Huth } 483fcf5ef2aSThomas Huth return; 484fcf5ef2aSThomas Huth 485fcf5ef2aSThomas Huth case CC_OP_ADD: 486fcf5ef2aSThomas Huth case CC_OP_TADD: 487fcf5ef2aSThomas Huth case CC_OP_TADDTV: 488fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 489fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 490fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 491fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 492fcf5ef2aSThomas Huth generated the carry in the first place. */ 493fcf5ef2aSThomas Huth carry = tcg_temp_new(); 494fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 495fcf5ef2aSThomas Huth tcg_temp_free(carry); 496fcf5ef2aSThomas Huth goto add_done; 497fcf5ef2aSThomas Huth } 498fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 499fcf5ef2aSThomas Huth break; 500fcf5ef2aSThomas Huth 501fcf5ef2aSThomas Huth case CC_OP_SUB: 502fcf5ef2aSThomas Huth case CC_OP_TSUB: 503fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 504fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 505fcf5ef2aSThomas Huth break; 506fcf5ef2aSThomas Huth 507fcf5ef2aSThomas Huth default: 508fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 509fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 510fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 511fcf5ef2aSThomas Huth break; 512fcf5ef2aSThomas Huth } 513fcf5ef2aSThomas Huth 514fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 515fcf5ef2aSThomas Huth carry = tcg_temp_new(); 516fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 517fcf5ef2aSThomas Huth #else 518fcf5ef2aSThomas Huth carry = carry_32; 519fcf5ef2aSThomas Huth #endif 520fcf5ef2aSThomas Huth 521fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 522fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 523fcf5ef2aSThomas Huth 524fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 525fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 526fcf5ef2aSThomas Huth tcg_temp_free(carry); 527fcf5ef2aSThomas Huth #endif 528fcf5ef2aSThomas Huth 529fcf5ef2aSThomas Huth add_done: 530fcf5ef2aSThomas Huth if (update_cc) { 531fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 532fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 533fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 534fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 535fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 536fcf5ef2aSThomas Huth } 537fcf5ef2aSThomas Huth } 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 540fcf5ef2aSThomas Huth { 541fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 542fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 543fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 544fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth 547fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 548fcf5ef2aSThomas Huth TCGv src2, int update_cc) 549fcf5ef2aSThomas Huth { 550fcf5ef2aSThomas Huth TCGv_i32 carry_32; 551fcf5ef2aSThomas Huth TCGv carry; 552fcf5ef2aSThomas Huth 553fcf5ef2aSThomas Huth switch (dc->cc_op) { 554fcf5ef2aSThomas Huth case CC_OP_DIV: 555fcf5ef2aSThomas Huth case CC_OP_LOGIC: 556fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 557fcf5ef2aSThomas Huth if (update_cc) { 558fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 559fcf5ef2aSThomas Huth } else { 560fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth return; 563fcf5ef2aSThomas Huth 564fcf5ef2aSThomas Huth case CC_OP_ADD: 565fcf5ef2aSThomas Huth case CC_OP_TADD: 566fcf5ef2aSThomas Huth case CC_OP_TADDTV: 567fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 568fcf5ef2aSThomas Huth break; 569fcf5ef2aSThomas Huth 570fcf5ef2aSThomas Huth case CC_OP_SUB: 571fcf5ef2aSThomas Huth case CC_OP_TSUB: 572fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 573fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 574fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 575fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 576fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 577fcf5ef2aSThomas Huth generated the carry in the first place. */ 578fcf5ef2aSThomas Huth carry = tcg_temp_new(); 579fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 580fcf5ef2aSThomas Huth tcg_temp_free(carry); 581fcf5ef2aSThomas Huth goto sub_done; 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 584fcf5ef2aSThomas Huth break; 585fcf5ef2aSThomas Huth 586fcf5ef2aSThomas Huth default: 587fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 588fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 589fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 590fcf5ef2aSThomas Huth break; 591fcf5ef2aSThomas Huth } 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 594fcf5ef2aSThomas Huth carry = tcg_temp_new(); 595fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 596fcf5ef2aSThomas Huth #else 597fcf5ef2aSThomas Huth carry = carry_32; 598fcf5ef2aSThomas Huth #endif 599fcf5ef2aSThomas Huth 600fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 601fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 602fcf5ef2aSThomas Huth 603fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 604fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 605fcf5ef2aSThomas Huth tcg_temp_free(carry); 606fcf5ef2aSThomas Huth #endif 607fcf5ef2aSThomas Huth 608fcf5ef2aSThomas Huth sub_done: 609fcf5ef2aSThomas Huth if (update_cc) { 610fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 611fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 612fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 613fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 614fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 623fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 624fcf5ef2aSThomas Huth 625fcf5ef2aSThomas Huth /* old op: 626fcf5ef2aSThomas Huth if (!(env->y & 1)) 627fcf5ef2aSThomas Huth T1 = 0; 628fcf5ef2aSThomas Huth */ 629fcf5ef2aSThomas Huth zero = tcg_const_tl(0); 630fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 631fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 632fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 633fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 634fcf5ef2aSThomas Huth zero, cpu_cc_src2); 635fcf5ef2aSThomas Huth tcg_temp_free(zero); 636fcf5ef2aSThomas Huth 637fcf5ef2aSThomas Huth // b2 = T0 & 1; 638fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 639fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_cc_src, 0x1); 640fcf5ef2aSThomas Huth tcg_gen_shli_tl(r_temp, r_temp, 31); 641fcf5ef2aSThomas Huth tcg_gen_shri_tl(t0, cpu_y, 1); 642fcf5ef2aSThomas Huth tcg_gen_andi_tl(t0, t0, 0x7fffffff); 643fcf5ef2aSThomas Huth tcg_gen_or_tl(t0, t0, r_temp); 644fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, t0, 0xffffffff); 645fcf5ef2aSThomas Huth 646fcf5ef2aSThomas Huth // b1 = N ^ V; 647fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 648fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 649fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 650fcf5ef2aSThomas Huth tcg_temp_free(r_temp); 651fcf5ef2aSThomas Huth 652fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 653fcf5ef2aSThomas Huth // src1 = T0; 654fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 655fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 656fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 657fcf5ef2aSThomas Huth tcg_temp_free(t0); 658fcf5ef2aSThomas Huth 659fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 660fcf5ef2aSThomas Huth 661fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 662fcf5ef2aSThomas Huth } 663fcf5ef2aSThomas Huth 664fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 665fcf5ef2aSThomas Huth { 666fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 667fcf5ef2aSThomas Huth if (sign_ext) { 668fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 669fcf5ef2aSThomas Huth } else { 670fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 671fcf5ef2aSThomas Huth } 672fcf5ef2aSThomas Huth #else 673fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 674fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth if (sign_ext) { 677fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 678fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 679fcf5ef2aSThomas Huth } else { 680fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 681fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 684fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 685fcf5ef2aSThomas Huth tcg_temp_free(t0); 686fcf5ef2aSThomas Huth tcg_temp_free(t1); 687fcf5ef2aSThomas Huth 688fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 689fcf5ef2aSThomas Huth #endif 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth 692fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 693fcf5ef2aSThomas Huth { 694fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 695fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth 698fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 699fcf5ef2aSThomas Huth { 700fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 701fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 702fcf5ef2aSThomas Huth } 703fcf5ef2aSThomas Huth 704fcf5ef2aSThomas Huth // 1 705fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst) 706fcf5ef2aSThomas Huth { 707fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 708fcf5ef2aSThomas Huth } 709fcf5ef2aSThomas Huth 710fcf5ef2aSThomas Huth // Z 711fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src) 712fcf5ef2aSThomas Huth { 713fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 714fcf5ef2aSThomas Huth } 715fcf5ef2aSThomas Huth 716fcf5ef2aSThomas Huth // Z | (N ^ V) 717fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 718fcf5ef2aSThomas Huth { 719fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 720fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 721fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 722fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 723fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 724fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 725fcf5ef2aSThomas Huth tcg_temp_free(t0); 726fcf5ef2aSThomas Huth } 727fcf5ef2aSThomas Huth 728fcf5ef2aSThomas Huth // N ^ V 729fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 730fcf5ef2aSThomas Huth { 731fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 732fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 733fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 734fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 735fcf5ef2aSThomas Huth tcg_temp_free(t0); 736fcf5ef2aSThomas Huth } 737fcf5ef2aSThomas Huth 738fcf5ef2aSThomas Huth // C | Z 739fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 740fcf5ef2aSThomas Huth { 741fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 742fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 743fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 744fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 745fcf5ef2aSThomas Huth tcg_temp_free(t0); 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth 748fcf5ef2aSThomas Huth // C 749fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 750fcf5ef2aSThomas Huth { 751fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 754fcf5ef2aSThomas Huth // V 755fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 756fcf5ef2aSThomas Huth { 757fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 758fcf5ef2aSThomas Huth } 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth // 0 761fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst) 762fcf5ef2aSThomas Huth { 763fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth // N 767fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 768fcf5ef2aSThomas Huth { 769fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // !Z 773fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 776fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 777fcf5ef2aSThomas Huth } 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 780fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 781fcf5ef2aSThomas Huth { 782fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 783fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 784fcf5ef2aSThomas Huth } 785fcf5ef2aSThomas Huth 786fcf5ef2aSThomas Huth // !(N ^ V) 787fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 788fcf5ef2aSThomas Huth { 789fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 790fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // !(C | Z) 794fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 797fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 798fcf5ef2aSThomas Huth } 799fcf5ef2aSThomas Huth 800fcf5ef2aSThomas Huth // !C 801fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 802fcf5ef2aSThomas Huth { 803fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 804fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 805fcf5ef2aSThomas Huth } 806fcf5ef2aSThomas Huth 807fcf5ef2aSThomas Huth // !N 808fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 811fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 812fcf5ef2aSThomas Huth } 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth // !V 815fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 818fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 821fcf5ef2aSThomas Huth /* 822fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 823fcf5ef2aSThomas Huth 0 = 824fcf5ef2aSThomas Huth 1 < 825fcf5ef2aSThomas Huth 2 > 826fcf5ef2aSThomas Huth 3 unordered 827fcf5ef2aSThomas Huth */ 828fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src, 829fcf5ef2aSThomas Huth unsigned int fcc_offset) 830fcf5ef2aSThomas Huth { 831fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 832fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 833fcf5ef2aSThomas Huth } 834fcf5ef2aSThomas Huth 835fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src, 836fcf5ef2aSThomas Huth unsigned int fcc_offset) 837fcf5ef2aSThomas Huth { 838fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 839fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth 842fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 843fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src, 844fcf5ef2aSThomas Huth unsigned int fcc_offset) 845fcf5ef2aSThomas Huth { 846fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 847fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 848fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 849fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 850fcf5ef2aSThomas Huth tcg_temp_free(t0); 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 854fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src, 855fcf5ef2aSThomas Huth unsigned int fcc_offset) 856fcf5ef2aSThomas Huth { 857fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 858fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 859fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 860fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 861fcf5ef2aSThomas Huth tcg_temp_free(t0); 862fcf5ef2aSThomas Huth } 863fcf5ef2aSThomas Huth 864fcf5ef2aSThomas Huth // 1 or 3: FCC0 865fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src, 866fcf5ef2aSThomas Huth unsigned int fcc_offset) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 869fcf5ef2aSThomas Huth } 870fcf5ef2aSThomas Huth 871fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 872fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src, 873fcf5ef2aSThomas Huth unsigned int fcc_offset) 874fcf5ef2aSThomas Huth { 875fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 876fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 877fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 878fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 879fcf5ef2aSThomas Huth tcg_temp_free(t0); 880fcf5ef2aSThomas Huth } 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth // 2 or 3: FCC1 883fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src, 884fcf5ef2aSThomas Huth unsigned int fcc_offset) 885fcf5ef2aSThomas Huth { 886fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 887fcf5ef2aSThomas Huth } 888fcf5ef2aSThomas Huth 889fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 890fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src, 891fcf5ef2aSThomas Huth unsigned int fcc_offset) 892fcf5ef2aSThomas Huth { 893fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 894fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 895fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 896fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 897fcf5ef2aSThomas Huth tcg_temp_free(t0); 898fcf5ef2aSThomas Huth } 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 901fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src, 902fcf5ef2aSThomas Huth unsigned int fcc_offset) 903fcf5ef2aSThomas Huth { 904fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 905fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 906fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 907fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 908fcf5ef2aSThomas Huth tcg_temp_free(t0); 909fcf5ef2aSThomas Huth } 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 912fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src, 913fcf5ef2aSThomas Huth unsigned int fcc_offset) 914fcf5ef2aSThomas Huth { 915fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 916fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 917fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 918fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 919fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 920fcf5ef2aSThomas Huth tcg_temp_free(t0); 921fcf5ef2aSThomas Huth } 922fcf5ef2aSThomas Huth 923fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 924fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src, 925fcf5ef2aSThomas Huth unsigned int fcc_offset) 926fcf5ef2aSThomas Huth { 927fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 928fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 929fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 930fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 931fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 932fcf5ef2aSThomas Huth tcg_temp_free(t0); 933fcf5ef2aSThomas Huth } 934fcf5ef2aSThomas Huth 935fcf5ef2aSThomas Huth // 0 or 2: !FCC0 936fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src, 937fcf5ef2aSThomas Huth unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 940fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth 943fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 944fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src, 945fcf5ef2aSThomas Huth unsigned int fcc_offset) 946fcf5ef2aSThomas Huth { 947fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 948fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 949fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 950fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 951fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 952fcf5ef2aSThomas Huth tcg_temp_free(t0); 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth // 0 or 1: !FCC1 956fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src, 957fcf5ef2aSThomas Huth unsigned int fcc_offset) 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 960fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 961fcf5ef2aSThomas Huth } 962fcf5ef2aSThomas Huth 963fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 964fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src, 965fcf5ef2aSThomas Huth unsigned int fcc_offset) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 969fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 970fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 971fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 972fcf5ef2aSThomas Huth tcg_temp_free(t0); 973fcf5ef2aSThomas Huth } 974fcf5ef2aSThomas Huth 975fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 976fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src, 977fcf5ef2aSThomas Huth unsigned int fcc_offset) 978fcf5ef2aSThomas Huth { 979fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 980fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 981fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 982fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 983fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 984fcf5ef2aSThomas Huth tcg_temp_free(t0); 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1, 988fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 989fcf5ef2aSThomas Huth { 990fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 991fcf5ef2aSThomas Huth 992fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 993fcf5ef2aSThomas Huth 994fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 995fcf5ef2aSThomas Huth 996fcf5ef2aSThomas Huth gen_set_label(l1); 997fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 998fcf5ef2aSThomas Huth } 999fcf5ef2aSThomas Huth 1000fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 1001fcf5ef2aSThomas Huth { 1002fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1003fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 1004fcf5ef2aSThomas Huth 1005fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 1006fcf5ef2aSThomas Huth 1007fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 1008fcf5ef2aSThomas Huth 1009fcf5ef2aSThomas Huth gen_set_label(l1); 1010fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 1011fcf5ef2aSThomas Huth 1012fcf5ef2aSThomas Huth dc->is_br = 1; 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth 1015fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 1016fcf5ef2aSThomas Huth { 1017fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 1018fcf5ef2aSThomas Huth 1019fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 1020fcf5ef2aSThomas Huth dc->pc = npc; 1021fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 1022fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 1023fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 1024fcf5ef2aSThomas Huth } else { 1025fcf5ef2aSThomas Huth TCGv t, z; 1026fcf5ef2aSThomas Huth 1027fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1028fcf5ef2aSThomas Huth 1029fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1030fcf5ef2aSThomas Huth t = tcg_const_tl(pc1); 1031fcf5ef2aSThomas Huth z = tcg_const_tl(0); 1032fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 1033fcf5ef2aSThomas Huth tcg_temp_free(t); 1034fcf5ef2aSThomas Huth tcg_temp_free(z); 1035fcf5ef2aSThomas Huth 1036fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1037fcf5ef2aSThomas Huth } 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc) 1041fcf5ef2aSThomas Huth { 1042fcf5ef2aSThomas Huth TCGv npc0 = tcg_const_tl(dc->jump_pc[0]); 1043fcf5ef2aSThomas Huth TCGv npc1 = tcg_const_tl(dc->jump_pc[1]); 1044fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 1045fcf5ef2aSThomas Huth 1046fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1047fcf5ef2aSThomas Huth 1048fcf5ef2aSThomas Huth tcg_temp_free(npc0); 1049fcf5ef2aSThomas Huth tcg_temp_free(npc1); 1050fcf5ef2aSThomas Huth tcg_temp_free(zero); 1051fcf5ef2aSThomas Huth } 1052fcf5ef2aSThomas Huth 1053fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1054fcf5ef2aSThomas Huth have been set for a jump */ 1055fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc) 1056fcf5ef2aSThomas Huth { 1057fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1058fcf5ef2aSThomas Huth gen_generic_branch(dc); 1059fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1060fcf5ef2aSThomas Huth } 1061fcf5ef2aSThomas Huth } 1062fcf5ef2aSThomas Huth 1063fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc) 1064fcf5ef2aSThomas Huth { 1065fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1066fcf5ef2aSThomas Huth gen_generic_branch(dc); 1067fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1068fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 1069fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1070fcf5ef2aSThomas Huth } 1071fcf5ef2aSThomas Huth } 1072fcf5ef2aSThomas Huth 1073fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc) 1074fcf5ef2aSThomas Huth { 1075fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1076fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1077fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1078fcf5ef2aSThomas Huth } 1079fcf5ef2aSThomas Huth } 1080fcf5ef2aSThomas Huth 1081fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc) 1082fcf5ef2aSThomas Huth { 1083fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1084fcf5ef2aSThomas Huth save_npc(dc); 1085fcf5ef2aSThomas Huth } 1086fcf5ef2aSThomas Huth 1087fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1088fcf5ef2aSThomas Huth { 1089fcf5ef2aSThomas Huth TCGv_i32 t; 1090fcf5ef2aSThomas Huth 1091fcf5ef2aSThomas Huth save_state(dc); 1092fcf5ef2aSThomas Huth t = tcg_const_i32(which); 1093fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t); 1094fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 1095fcf5ef2aSThomas Huth dc->is_br = 1; 1096fcf5ef2aSThomas Huth } 1097fcf5ef2aSThomas Huth 1098fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 1099fcf5ef2aSThomas Huth { 1100fcf5ef2aSThomas Huth TCGv_i32 r_mask = tcg_const_i32(mask); 1101fcf5ef2aSThomas Huth gen_helper_check_align(cpu_env, addr, r_mask); 1102fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mask); 1103fcf5ef2aSThomas Huth } 1104fcf5ef2aSThomas Huth 1105fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc) 1106fcf5ef2aSThomas Huth { 1107fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1108fcf5ef2aSThomas Huth gen_generic_branch(dc); 1109fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1110fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1111fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 1112fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1113fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1114fcf5ef2aSThomas Huth } else { 1115fcf5ef2aSThomas Huth dc->pc = dc->npc; 1116fcf5ef2aSThomas Huth } 1117fcf5ef2aSThomas Huth } 1118fcf5ef2aSThomas Huth 1119fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void) 1120fcf5ef2aSThomas Huth { 1121fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1122fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1123fcf5ef2aSThomas Huth } 1124fcf5ef2aSThomas Huth 1125fcf5ef2aSThomas Huth static void free_compare(DisasCompare *cmp) 1126fcf5ef2aSThomas Huth { 1127fcf5ef2aSThomas Huth if (!cmp->g1) { 1128fcf5ef2aSThomas Huth tcg_temp_free(cmp->c1); 1129fcf5ef2aSThomas Huth } 1130fcf5ef2aSThomas Huth if (!cmp->g2) { 1131fcf5ef2aSThomas Huth tcg_temp_free(cmp->c2); 1132fcf5ef2aSThomas Huth } 1133fcf5ef2aSThomas Huth } 1134fcf5ef2aSThomas Huth 1135fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1136fcf5ef2aSThomas Huth DisasContext *dc) 1137fcf5ef2aSThomas Huth { 1138fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1139fcf5ef2aSThomas Huth TCG_COND_NEVER, 1140fcf5ef2aSThomas Huth TCG_COND_EQ, 1141fcf5ef2aSThomas Huth TCG_COND_LE, 1142fcf5ef2aSThomas Huth TCG_COND_LT, 1143fcf5ef2aSThomas Huth TCG_COND_LEU, 1144fcf5ef2aSThomas Huth TCG_COND_LTU, 1145fcf5ef2aSThomas Huth -1, /* neg */ 1146fcf5ef2aSThomas Huth -1, /* overflow */ 1147fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1148fcf5ef2aSThomas Huth TCG_COND_NE, 1149fcf5ef2aSThomas Huth TCG_COND_GT, 1150fcf5ef2aSThomas Huth TCG_COND_GE, 1151fcf5ef2aSThomas Huth TCG_COND_GTU, 1152fcf5ef2aSThomas Huth TCG_COND_GEU, 1153fcf5ef2aSThomas Huth -1, /* pos */ 1154fcf5ef2aSThomas Huth -1, /* no overflow */ 1155fcf5ef2aSThomas Huth }; 1156fcf5ef2aSThomas Huth 1157fcf5ef2aSThomas Huth static int logic_cond[16] = { 1158fcf5ef2aSThomas Huth TCG_COND_NEVER, 1159fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1160fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1161fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1162fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1163fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1164fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1165fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1166fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1167fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1168fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1169fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1170fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1171fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1172fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1173fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1174fcf5ef2aSThomas Huth }; 1175fcf5ef2aSThomas Huth 1176fcf5ef2aSThomas Huth TCGv_i32 r_src; 1177fcf5ef2aSThomas Huth TCGv r_dst; 1178fcf5ef2aSThomas Huth 1179fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1180fcf5ef2aSThomas Huth if (xcc) { 1181fcf5ef2aSThomas Huth r_src = cpu_xcc; 1182fcf5ef2aSThomas Huth } else { 1183fcf5ef2aSThomas Huth r_src = cpu_psr; 1184fcf5ef2aSThomas Huth } 1185fcf5ef2aSThomas Huth #else 1186fcf5ef2aSThomas Huth r_src = cpu_psr; 1187fcf5ef2aSThomas Huth #endif 1188fcf5ef2aSThomas Huth 1189fcf5ef2aSThomas Huth switch (dc->cc_op) { 1190fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1191fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1192fcf5ef2aSThomas Huth do_compare_dst_0: 1193fcf5ef2aSThomas Huth cmp->is_bool = false; 1194fcf5ef2aSThomas Huth cmp->g2 = false; 1195fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1196fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1197fcf5ef2aSThomas Huth if (!xcc) { 1198fcf5ef2aSThomas Huth cmp->g1 = false; 1199fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1200fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1201fcf5ef2aSThomas Huth break; 1202fcf5ef2aSThomas Huth } 1203fcf5ef2aSThomas Huth #endif 1204fcf5ef2aSThomas Huth cmp->g1 = true; 1205fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1206fcf5ef2aSThomas Huth break; 1207fcf5ef2aSThomas Huth 1208fcf5ef2aSThomas Huth case CC_OP_SUB: 1209fcf5ef2aSThomas Huth switch (cond) { 1210fcf5ef2aSThomas Huth case 6: /* neg */ 1211fcf5ef2aSThomas Huth case 14: /* pos */ 1212fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1213fcf5ef2aSThomas Huth goto do_compare_dst_0; 1214fcf5ef2aSThomas Huth 1215fcf5ef2aSThomas Huth case 7: /* overflow */ 1216fcf5ef2aSThomas Huth case 15: /* !overflow */ 1217fcf5ef2aSThomas Huth goto do_dynamic; 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth default: 1220fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1221fcf5ef2aSThomas Huth cmp->is_bool = false; 1222fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1223fcf5ef2aSThomas Huth if (!xcc) { 1224fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1225fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1226fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1227fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1228fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1229fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1230fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth } 1233fcf5ef2aSThomas Huth #endif 1234fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = true; 1235fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1236fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth } 1239fcf5ef2aSThomas Huth break; 1240fcf5ef2aSThomas Huth 1241fcf5ef2aSThomas Huth default: 1242fcf5ef2aSThomas Huth do_dynamic: 1243fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1244fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1245fcf5ef2aSThomas Huth /* FALLTHRU */ 1246fcf5ef2aSThomas Huth 1247fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1248fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1249fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1250fcf5ef2aSThomas Huth cmp->is_bool = true; 1251fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1252fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1253fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1254fcf5ef2aSThomas Huth 1255fcf5ef2aSThomas Huth switch (cond) { 1256fcf5ef2aSThomas Huth case 0x0: 1257fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0x1: 1260fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0x2: 1263fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0x3: 1266fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth case 0x4: 1269fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1270fcf5ef2aSThomas Huth break; 1271fcf5ef2aSThomas Huth case 0x5: 1272fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1273fcf5ef2aSThomas Huth break; 1274fcf5ef2aSThomas Huth case 0x6: 1275fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case 0x7: 1278fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth case 0x8: 1281fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth case 0x9: 1284fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0xa: 1287fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case 0xb: 1290fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth case 0xc: 1293fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1294fcf5ef2aSThomas Huth break; 1295fcf5ef2aSThomas Huth case 0xd: 1296fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth case 0xe: 1299fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1300fcf5ef2aSThomas Huth break; 1301fcf5ef2aSThomas Huth case 0xf: 1302fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth } 1305fcf5ef2aSThomas Huth break; 1306fcf5ef2aSThomas Huth } 1307fcf5ef2aSThomas Huth } 1308fcf5ef2aSThomas Huth 1309fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1310fcf5ef2aSThomas Huth { 1311fcf5ef2aSThomas Huth unsigned int offset; 1312fcf5ef2aSThomas Huth TCGv r_dst; 1313fcf5ef2aSThomas Huth 1314fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1315fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1316fcf5ef2aSThomas Huth cmp->is_bool = true; 1317fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1318fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1319fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1320fcf5ef2aSThomas Huth 1321fcf5ef2aSThomas Huth switch (cc) { 1322fcf5ef2aSThomas Huth default: 1323fcf5ef2aSThomas Huth case 0x0: 1324fcf5ef2aSThomas Huth offset = 0; 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth case 0x1: 1327fcf5ef2aSThomas Huth offset = 32 - 10; 1328fcf5ef2aSThomas Huth break; 1329fcf5ef2aSThomas Huth case 0x2: 1330fcf5ef2aSThomas Huth offset = 34 - 10; 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth case 0x3: 1333fcf5ef2aSThomas Huth offset = 36 - 10; 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth } 1336fcf5ef2aSThomas Huth 1337fcf5ef2aSThomas Huth switch (cond) { 1338fcf5ef2aSThomas Huth case 0x0: 1339fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 0x1: 1342fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 0x2: 1345fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 0x3: 1348fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth case 0x4: 1351fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1352fcf5ef2aSThomas Huth break; 1353fcf5ef2aSThomas Huth case 0x5: 1354fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case 0x6: 1357fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 0x7: 1360fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth case 0x8: 1363fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1364fcf5ef2aSThomas Huth break; 1365fcf5ef2aSThomas Huth case 0x9: 1366fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1367fcf5ef2aSThomas Huth break; 1368fcf5ef2aSThomas Huth case 0xa: 1369fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1370fcf5ef2aSThomas Huth break; 1371fcf5ef2aSThomas Huth case 0xb: 1372fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1373fcf5ef2aSThomas Huth break; 1374fcf5ef2aSThomas Huth case 0xc: 1375fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1376fcf5ef2aSThomas Huth break; 1377fcf5ef2aSThomas Huth case 0xd: 1378fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1379fcf5ef2aSThomas Huth break; 1380fcf5ef2aSThomas Huth case 0xe: 1381fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1382fcf5ef2aSThomas Huth break; 1383fcf5ef2aSThomas Huth case 0xf: 1384fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1385fcf5ef2aSThomas Huth break; 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth } 1388fcf5ef2aSThomas Huth 1389fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1390fcf5ef2aSThomas Huth DisasContext *dc) 1391fcf5ef2aSThomas Huth { 1392fcf5ef2aSThomas Huth DisasCompare cmp; 1393fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1394fcf5ef2aSThomas Huth 1395fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1396fcf5ef2aSThomas Huth if (cmp.is_bool) { 1397fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1398fcf5ef2aSThomas Huth } else { 1399fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1400fcf5ef2aSThomas Huth } 1401fcf5ef2aSThomas Huth 1402fcf5ef2aSThomas Huth free_compare(&cmp); 1403fcf5ef2aSThomas Huth } 1404fcf5ef2aSThomas Huth 1405fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1406fcf5ef2aSThomas Huth { 1407fcf5ef2aSThomas Huth DisasCompare cmp; 1408fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1409fcf5ef2aSThomas Huth 1410fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1411fcf5ef2aSThomas Huth if (cmp.is_bool) { 1412fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1413fcf5ef2aSThomas Huth } else { 1414fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth 1417fcf5ef2aSThomas Huth free_compare(&cmp); 1418fcf5ef2aSThomas Huth } 1419fcf5ef2aSThomas Huth 1420fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1421fcf5ef2aSThomas Huth // Inverted logic 1422fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1423fcf5ef2aSThomas Huth -1, 1424fcf5ef2aSThomas Huth TCG_COND_NE, 1425fcf5ef2aSThomas Huth TCG_COND_GT, 1426fcf5ef2aSThomas Huth TCG_COND_GE, 1427fcf5ef2aSThomas Huth -1, 1428fcf5ef2aSThomas Huth TCG_COND_EQ, 1429fcf5ef2aSThomas Huth TCG_COND_LE, 1430fcf5ef2aSThomas Huth TCG_COND_LT, 1431fcf5ef2aSThomas Huth }; 1432fcf5ef2aSThomas Huth 1433fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1434fcf5ef2aSThomas Huth { 1435fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1436fcf5ef2aSThomas Huth cmp->is_bool = false; 1437fcf5ef2aSThomas Huth cmp->g1 = true; 1438fcf5ef2aSThomas Huth cmp->g2 = false; 1439fcf5ef2aSThomas Huth cmp->c1 = r_src; 1440fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1441fcf5ef2aSThomas Huth } 1442fcf5ef2aSThomas Huth 1443fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1444fcf5ef2aSThomas Huth { 1445fcf5ef2aSThomas Huth DisasCompare cmp; 1446fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1447fcf5ef2aSThomas Huth 1448fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1449fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1450fcf5ef2aSThomas Huth 1451fcf5ef2aSThomas Huth free_compare(&cmp); 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth #endif 1454fcf5ef2aSThomas Huth 1455fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1456fcf5ef2aSThomas Huth { 1457fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1458fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1459fcf5ef2aSThomas Huth 1460fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1461fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1462fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1463fcf5ef2aSThomas Huth } 1464fcf5ef2aSThomas Huth #endif 1465fcf5ef2aSThomas Huth if (cond == 0x0) { 1466fcf5ef2aSThomas Huth /* unconditional not taken */ 1467fcf5ef2aSThomas Huth if (a) { 1468fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1469fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1470fcf5ef2aSThomas Huth } else { 1471fcf5ef2aSThomas Huth dc->pc = dc->npc; 1472fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1473fcf5ef2aSThomas Huth } 1474fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1475fcf5ef2aSThomas Huth /* unconditional taken */ 1476fcf5ef2aSThomas Huth if (a) { 1477fcf5ef2aSThomas Huth dc->pc = target; 1478fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1479fcf5ef2aSThomas Huth } else { 1480fcf5ef2aSThomas Huth dc->pc = dc->npc; 1481fcf5ef2aSThomas Huth dc->npc = target; 1482fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1483fcf5ef2aSThomas Huth } 1484fcf5ef2aSThomas Huth } else { 1485fcf5ef2aSThomas Huth flush_cond(dc); 1486fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1487fcf5ef2aSThomas Huth if (a) { 1488fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1489fcf5ef2aSThomas Huth } else { 1490fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1491fcf5ef2aSThomas Huth } 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth 1495fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1496fcf5ef2aSThomas Huth { 1497fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1498fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1499fcf5ef2aSThomas Huth 1500fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1501fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1502fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth #endif 1505fcf5ef2aSThomas Huth if (cond == 0x0) { 1506fcf5ef2aSThomas Huth /* unconditional not taken */ 1507fcf5ef2aSThomas Huth if (a) { 1508fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1509fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1510fcf5ef2aSThomas Huth } else { 1511fcf5ef2aSThomas Huth dc->pc = dc->npc; 1512fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1515fcf5ef2aSThomas Huth /* unconditional taken */ 1516fcf5ef2aSThomas Huth if (a) { 1517fcf5ef2aSThomas Huth dc->pc = target; 1518fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1519fcf5ef2aSThomas Huth } else { 1520fcf5ef2aSThomas Huth dc->pc = dc->npc; 1521fcf5ef2aSThomas Huth dc->npc = target; 1522fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth } else { 1525fcf5ef2aSThomas Huth flush_cond(dc); 1526fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1527fcf5ef2aSThomas Huth if (a) { 1528fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1529fcf5ef2aSThomas Huth } else { 1530fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1531fcf5ef2aSThomas Huth } 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth 1535fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1536fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1537fcf5ef2aSThomas Huth TCGv r_reg) 1538fcf5ef2aSThomas Huth { 1539fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1540fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1541fcf5ef2aSThomas Huth 1542fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1543fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1544fcf5ef2aSThomas Huth } 1545fcf5ef2aSThomas Huth flush_cond(dc); 1546fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1547fcf5ef2aSThomas Huth if (a) { 1548fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1549fcf5ef2aSThomas Huth } else { 1550fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth 1554fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth switch (fccno) { 1557fcf5ef2aSThomas Huth case 0: 1558fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1559fcf5ef2aSThomas Huth break; 1560fcf5ef2aSThomas Huth case 1: 1561fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1562fcf5ef2aSThomas Huth break; 1563fcf5ef2aSThomas Huth case 2: 1564fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1565fcf5ef2aSThomas Huth break; 1566fcf5ef2aSThomas Huth case 3: 1567fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1568fcf5ef2aSThomas Huth break; 1569fcf5ef2aSThomas Huth } 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth 1572fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1573fcf5ef2aSThomas Huth { 1574fcf5ef2aSThomas Huth switch (fccno) { 1575fcf5ef2aSThomas Huth case 0: 1576fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1577fcf5ef2aSThomas Huth break; 1578fcf5ef2aSThomas Huth case 1: 1579fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1580fcf5ef2aSThomas Huth break; 1581fcf5ef2aSThomas Huth case 2: 1582fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1583fcf5ef2aSThomas Huth break; 1584fcf5ef2aSThomas Huth case 3: 1585fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1586fcf5ef2aSThomas Huth break; 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth } 1589fcf5ef2aSThomas Huth 1590fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1591fcf5ef2aSThomas Huth { 1592fcf5ef2aSThomas Huth switch (fccno) { 1593fcf5ef2aSThomas Huth case 0: 1594fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1595fcf5ef2aSThomas Huth break; 1596fcf5ef2aSThomas Huth case 1: 1597fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1598fcf5ef2aSThomas Huth break; 1599fcf5ef2aSThomas Huth case 2: 1600fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1601fcf5ef2aSThomas Huth break; 1602fcf5ef2aSThomas Huth case 3: 1603fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1604fcf5ef2aSThomas Huth break; 1605fcf5ef2aSThomas Huth } 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1609fcf5ef2aSThomas Huth { 1610fcf5ef2aSThomas Huth switch (fccno) { 1611fcf5ef2aSThomas Huth case 0: 1612fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1613fcf5ef2aSThomas Huth break; 1614fcf5ef2aSThomas Huth case 1: 1615fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1616fcf5ef2aSThomas Huth break; 1617fcf5ef2aSThomas Huth case 2: 1618fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1619fcf5ef2aSThomas Huth break; 1620fcf5ef2aSThomas Huth case 3: 1621fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1622fcf5ef2aSThomas Huth break; 1623fcf5ef2aSThomas Huth } 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth 1626fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1627fcf5ef2aSThomas Huth { 1628fcf5ef2aSThomas Huth switch (fccno) { 1629fcf5ef2aSThomas Huth case 0: 1630fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1631fcf5ef2aSThomas Huth break; 1632fcf5ef2aSThomas Huth case 1: 1633fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1634fcf5ef2aSThomas Huth break; 1635fcf5ef2aSThomas Huth case 2: 1636fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1637fcf5ef2aSThomas Huth break; 1638fcf5ef2aSThomas Huth case 3: 1639fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1640fcf5ef2aSThomas Huth break; 1641fcf5ef2aSThomas Huth } 1642fcf5ef2aSThomas Huth } 1643fcf5ef2aSThomas Huth 1644fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1645fcf5ef2aSThomas Huth { 1646fcf5ef2aSThomas Huth switch (fccno) { 1647fcf5ef2aSThomas Huth case 0: 1648fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1649fcf5ef2aSThomas Huth break; 1650fcf5ef2aSThomas Huth case 1: 1651fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1652fcf5ef2aSThomas Huth break; 1653fcf5ef2aSThomas Huth case 2: 1654fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1655fcf5ef2aSThomas Huth break; 1656fcf5ef2aSThomas Huth case 3: 1657fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1658fcf5ef2aSThomas Huth break; 1659fcf5ef2aSThomas Huth } 1660fcf5ef2aSThomas Huth } 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth #else 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1665fcf5ef2aSThomas Huth { 1666fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1670fcf5ef2aSThomas Huth { 1671fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth 1674fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1675fcf5ef2aSThomas Huth { 1676fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1677fcf5ef2aSThomas Huth } 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1680fcf5ef2aSThomas Huth { 1681fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1682fcf5ef2aSThomas Huth } 1683fcf5ef2aSThomas Huth 1684fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1685fcf5ef2aSThomas Huth { 1686fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1687fcf5ef2aSThomas Huth } 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1690fcf5ef2aSThomas Huth { 1691fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1692fcf5ef2aSThomas Huth } 1693fcf5ef2aSThomas Huth #endif 1694fcf5ef2aSThomas Huth 1695fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1696fcf5ef2aSThomas Huth { 1697fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1698fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1699fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1700fcf5ef2aSThomas Huth } 1701fcf5ef2aSThomas Huth 1702fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1703fcf5ef2aSThomas Huth { 1704fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1705fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1706fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1707fcf5ef2aSThomas Huth return 1; 1708fcf5ef2aSThomas Huth } 1709fcf5ef2aSThomas Huth #endif 1710fcf5ef2aSThomas Huth return 0; 1711fcf5ef2aSThomas Huth } 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void) 1714fcf5ef2aSThomas Huth { 1715fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth 1718fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs, 1719fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1720fcf5ef2aSThomas Huth { 1721fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1722fcf5ef2aSThomas Huth 1723fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1724fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1727fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1733fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1734fcf5ef2aSThomas Huth { 1735fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1738fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth gen(dst, src); 1741fcf5ef2aSThomas Huth 1742fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1743fcf5ef2aSThomas Huth } 1744fcf5ef2aSThomas Huth 1745fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1746fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1747fcf5ef2aSThomas Huth { 1748fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1749fcf5ef2aSThomas Huth 1750fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1751fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1752fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1753fcf5ef2aSThomas Huth 1754fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1755fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1756fcf5ef2aSThomas Huth 1757fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1758fcf5ef2aSThomas Huth } 1759fcf5ef2aSThomas Huth 1760fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1761fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1762fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1763fcf5ef2aSThomas Huth { 1764fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1767fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1768fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth gen(dst, src1, src2); 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1773fcf5ef2aSThomas Huth } 1774fcf5ef2aSThomas Huth #endif 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs, 1777fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1778fcf5ef2aSThomas Huth { 1779fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1782fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1785fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1788fcf5ef2aSThomas Huth } 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1791fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1792fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1793fcf5ef2aSThomas Huth { 1794fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1795fcf5ef2aSThomas Huth 1796fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1797fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth gen(dst, src); 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1802fcf5ef2aSThomas Huth } 1803fcf5ef2aSThomas Huth #endif 1804fcf5ef2aSThomas Huth 1805fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1806fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1807fcf5ef2aSThomas Huth { 1808fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1811fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1812fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1815fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1818fcf5ef2aSThomas Huth } 1819fcf5ef2aSThomas Huth 1820fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1821fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1822fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1823fcf5ef2aSThomas Huth { 1824fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1827fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1828fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1829fcf5ef2aSThomas Huth 1830fcf5ef2aSThomas Huth gen(dst, src1, src2); 1831fcf5ef2aSThomas Huth 1832fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1833fcf5ef2aSThomas Huth } 1834fcf5ef2aSThomas Huth 1835fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1836fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1837fcf5ef2aSThomas Huth { 1838fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1841fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1842fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1843fcf5ef2aSThomas Huth 1844fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1845fcf5ef2aSThomas Huth 1846fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1847fcf5ef2aSThomas Huth } 1848fcf5ef2aSThomas Huth 1849fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1850fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1851fcf5ef2aSThomas Huth { 1852fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1855fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1856fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1857fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1860fcf5ef2aSThomas Huth 1861fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1862fcf5ef2aSThomas Huth } 1863fcf5ef2aSThomas Huth #endif 1864fcf5ef2aSThomas Huth 1865fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1866fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1867fcf5ef2aSThomas Huth { 1868fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1869fcf5ef2aSThomas Huth 1870fcf5ef2aSThomas Huth gen(cpu_env); 1871fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1872fcf5ef2aSThomas Huth 1873fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1874fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1875fcf5ef2aSThomas Huth } 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1878fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1879fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1880fcf5ef2aSThomas Huth { 1881fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1882fcf5ef2aSThomas Huth 1883fcf5ef2aSThomas Huth gen(cpu_env); 1884fcf5ef2aSThomas Huth 1885fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1886fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1887fcf5ef2aSThomas Huth } 1888fcf5ef2aSThomas Huth #endif 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1891fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1892fcf5ef2aSThomas Huth { 1893fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1894fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1895fcf5ef2aSThomas Huth 1896fcf5ef2aSThomas Huth gen(cpu_env); 1897fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1900fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1901fcf5ef2aSThomas Huth } 1902fcf5ef2aSThomas Huth 1903fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1904fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1905fcf5ef2aSThomas Huth { 1906fcf5ef2aSThomas Huth TCGv_i64 dst; 1907fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1908fcf5ef2aSThomas Huth 1909fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1910fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1911fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1912fcf5ef2aSThomas Huth 1913fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1914fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1915fcf5ef2aSThomas Huth 1916fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1917fcf5ef2aSThomas Huth } 1918fcf5ef2aSThomas Huth 1919fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1920fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1921fcf5ef2aSThomas Huth { 1922fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1923fcf5ef2aSThomas Huth 1924fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1925fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1926fcf5ef2aSThomas Huth 1927fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1928fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1929fcf5ef2aSThomas Huth 1930fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1931fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1932fcf5ef2aSThomas Huth } 1933fcf5ef2aSThomas Huth 1934fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1935fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs, 1936fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1937fcf5ef2aSThomas Huth { 1938fcf5ef2aSThomas Huth TCGv_i64 dst; 1939fcf5ef2aSThomas Huth TCGv_i32 src; 1940fcf5ef2aSThomas Huth 1941fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1942fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1943fcf5ef2aSThomas Huth 1944fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1945fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1946fcf5ef2aSThomas Huth 1947fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1948fcf5ef2aSThomas Huth } 1949fcf5ef2aSThomas Huth #endif 1950fcf5ef2aSThomas Huth 1951fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1952fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1953fcf5ef2aSThomas Huth { 1954fcf5ef2aSThomas Huth TCGv_i64 dst; 1955fcf5ef2aSThomas Huth TCGv_i32 src; 1956fcf5ef2aSThomas Huth 1957fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1958fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1959fcf5ef2aSThomas Huth 1960fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1961fcf5ef2aSThomas Huth 1962fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1963fcf5ef2aSThomas Huth } 1964fcf5ef2aSThomas Huth 1965fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs, 1966fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1967fcf5ef2aSThomas Huth { 1968fcf5ef2aSThomas Huth TCGv_i32 dst; 1969fcf5ef2aSThomas Huth TCGv_i64 src; 1970fcf5ef2aSThomas Huth 1971fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1972fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1973fcf5ef2aSThomas Huth 1974fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1975fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1976fcf5ef2aSThomas Huth 1977fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1978fcf5ef2aSThomas Huth } 1979fcf5ef2aSThomas Huth 1980fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1981fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1982fcf5ef2aSThomas Huth { 1983fcf5ef2aSThomas Huth TCGv_i32 dst; 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1986fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1987fcf5ef2aSThomas Huth 1988fcf5ef2aSThomas Huth gen(dst, cpu_env); 1989fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1990fcf5ef2aSThomas Huth 1991fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1992fcf5ef2aSThomas Huth } 1993fcf5ef2aSThomas Huth 1994fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1995fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1996fcf5ef2aSThomas Huth { 1997fcf5ef2aSThomas Huth TCGv_i64 dst; 1998fcf5ef2aSThomas Huth 1999fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 2000fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 2001fcf5ef2aSThomas Huth 2002fcf5ef2aSThomas Huth gen(dst, cpu_env); 2003fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 2004fcf5ef2aSThomas Huth 2005fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2006fcf5ef2aSThomas Huth } 2007fcf5ef2aSThomas Huth 2008fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 2009fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 2010fcf5ef2aSThomas Huth { 2011fcf5ef2aSThomas Huth TCGv_i32 src; 2012fcf5ef2aSThomas Huth 2013fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 2014fcf5ef2aSThomas Huth 2015fcf5ef2aSThomas Huth gen(cpu_env, src); 2016fcf5ef2aSThomas Huth 2017fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 2018fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 2019fcf5ef2aSThomas Huth } 2020fcf5ef2aSThomas Huth 2021fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 2022fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 2023fcf5ef2aSThomas Huth { 2024fcf5ef2aSThomas Huth TCGv_i64 src; 2025fcf5ef2aSThomas Huth 2026fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 2027fcf5ef2aSThomas Huth 2028fcf5ef2aSThomas Huth gen(cpu_env, src); 2029fcf5ef2aSThomas Huth 2030fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 2031fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 2032fcf5ef2aSThomas Huth } 2033fcf5ef2aSThomas Huth 2034fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 2035fcf5ef2aSThomas Huth TCGv addr, int mmu_idx, TCGMemOp memop) 2036fcf5ef2aSThomas Huth { 2037fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2038fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop); 2039fcf5ef2aSThomas Huth } 2040fcf5ef2aSThomas Huth 2041fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 2042fcf5ef2aSThomas Huth { 2043fcf5ef2aSThomas Huth TCGv m1 = tcg_const_tl(0xff); 2044fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2045fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 2046fcf5ef2aSThomas Huth tcg_temp_free(m1); 2047fcf5ef2aSThomas Huth } 2048fcf5ef2aSThomas Huth 2049fcf5ef2aSThomas Huth /* asi moves */ 2050fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 2051fcf5ef2aSThomas Huth typedef enum { 2052fcf5ef2aSThomas Huth GET_ASI_HELPER, 2053fcf5ef2aSThomas Huth GET_ASI_EXCP, 2054fcf5ef2aSThomas Huth GET_ASI_DIRECT, 2055fcf5ef2aSThomas Huth GET_ASI_DTWINX, 2056fcf5ef2aSThomas Huth GET_ASI_BLOCK, 2057fcf5ef2aSThomas Huth GET_ASI_SHORT, 2058fcf5ef2aSThomas Huth GET_ASI_BCOPY, 2059fcf5ef2aSThomas Huth GET_ASI_BFILL, 2060fcf5ef2aSThomas Huth } ASIType; 2061fcf5ef2aSThomas Huth 2062fcf5ef2aSThomas Huth typedef struct { 2063fcf5ef2aSThomas Huth ASIType type; 2064fcf5ef2aSThomas Huth int asi; 2065fcf5ef2aSThomas Huth int mem_idx; 2066fcf5ef2aSThomas Huth TCGMemOp memop; 2067fcf5ef2aSThomas Huth } DisasASI; 2068fcf5ef2aSThomas Huth 2069fcf5ef2aSThomas Huth static DisasASI get_asi(DisasContext *dc, int insn, TCGMemOp memop) 2070fcf5ef2aSThomas Huth { 2071fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 2072fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 2073fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 2074fcf5ef2aSThomas Huth 2075fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 2076fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 2077fcf5ef2aSThomas Huth if (IS_IMM) { 2078fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2079fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2080fcf5ef2aSThomas Huth } else if (supervisor(dc) 2081fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 2082fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 2083fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 2084fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 2085fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 2086fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 2087fcf5ef2aSThomas Huth switch (asi) { 2088fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 2089fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2090fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2091fcf5ef2aSThomas Huth break; 2092fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 2093fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2094fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2095fcf5ef2aSThomas Huth break; 2096fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 2097fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 2098fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2099fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2100fcf5ef2aSThomas Huth break; 2101fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 2102fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2103fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 2104fcf5ef2aSThomas Huth break; 2105fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 2106fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2107fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 2108fcf5ef2aSThomas Huth break; 2109fcf5ef2aSThomas Huth } 2110fcf5ef2aSThomas Huth } else { 2111fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 2112fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2113fcf5ef2aSThomas Huth } 2114fcf5ef2aSThomas Huth #else 2115fcf5ef2aSThomas Huth if (IS_IMM) { 2116fcf5ef2aSThomas Huth asi = dc->asi; 2117fcf5ef2aSThomas Huth } 2118fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 2119fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 2120fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 2121fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 2122fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 2123fcf5ef2aSThomas Huth done properly in the helper. */ 2124fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 2125fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 2126fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2127fcf5ef2aSThomas Huth } else { 2128fcf5ef2aSThomas Huth switch (asi) { 2129fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 2130fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2131fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2132fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2133fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2134fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2135fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2136fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2137fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2138fcf5ef2aSThomas Huth break; 2139fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2140fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2141fcf5ef2aSThomas Huth case ASI_TWINX_N: 2142fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2143fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2144fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2145fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 2146fcf5ef2aSThomas Huth break; 2147fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2148fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2149fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2150fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2151fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2152fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2153fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2154fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2155fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2158fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2159fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2160fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2161fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2162fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2163fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2164fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2165fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2166fcf5ef2aSThomas Huth break; 2167fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2168fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2169fcf5ef2aSThomas Huth case ASI_TWINX_S: 2170fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2171fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2172fcf5ef2aSThomas Huth case ASI_BLK_S: 2173fcf5ef2aSThomas Huth case ASI_BLK_SL: 2174fcf5ef2aSThomas Huth case ASI_FL8_S: 2175fcf5ef2aSThomas Huth case ASI_FL8_SL: 2176fcf5ef2aSThomas Huth case ASI_FL16_S: 2177fcf5ef2aSThomas Huth case ASI_FL16_SL: 2178fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2179fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2180fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2181fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2182fcf5ef2aSThomas Huth } 2183fcf5ef2aSThomas Huth break; 2184fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2185fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2186fcf5ef2aSThomas Huth case ASI_TWINX_P: 2187fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2188fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2189fcf5ef2aSThomas Huth case ASI_BLK_P: 2190fcf5ef2aSThomas Huth case ASI_BLK_PL: 2191fcf5ef2aSThomas Huth case ASI_FL8_P: 2192fcf5ef2aSThomas Huth case ASI_FL8_PL: 2193fcf5ef2aSThomas Huth case ASI_FL16_P: 2194fcf5ef2aSThomas Huth case ASI_FL16_PL: 2195fcf5ef2aSThomas Huth break; 2196fcf5ef2aSThomas Huth } 2197fcf5ef2aSThomas Huth switch (asi) { 2198fcf5ef2aSThomas Huth case ASI_REAL: 2199fcf5ef2aSThomas Huth case ASI_REAL_IO: 2200fcf5ef2aSThomas Huth case ASI_REAL_L: 2201fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2202fcf5ef2aSThomas Huth case ASI_N: 2203fcf5ef2aSThomas Huth case ASI_NL: 2204fcf5ef2aSThomas Huth case ASI_AIUP: 2205fcf5ef2aSThomas Huth case ASI_AIUPL: 2206fcf5ef2aSThomas Huth case ASI_AIUS: 2207fcf5ef2aSThomas Huth case ASI_AIUSL: 2208fcf5ef2aSThomas Huth case ASI_S: 2209fcf5ef2aSThomas Huth case ASI_SL: 2210fcf5ef2aSThomas Huth case ASI_P: 2211fcf5ef2aSThomas Huth case ASI_PL: 2212fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2213fcf5ef2aSThomas Huth break; 2214fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2215fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2216fcf5ef2aSThomas Huth case ASI_TWINX_N: 2217fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2218fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2219fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2220fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2221fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2222fcf5ef2aSThomas Huth case ASI_TWINX_P: 2223fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2224fcf5ef2aSThomas Huth case ASI_TWINX_S: 2225fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2226fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2227fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2228fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2229fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2230fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2231fcf5ef2aSThomas Huth break; 2232fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2233fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2234fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2235fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2236fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2237fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2238fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2239fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2240fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2241fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2242fcf5ef2aSThomas Huth case ASI_BLK_S: 2243fcf5ef2aSThomas Huth case ASI_BLK_SL: 2244fcf5ef2aSThomas Huth case ASI_BLK_P: 2245fcf5ef2aSThomas Huth case ASI_BLK_PL: 2246fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2247fcf5ef2aSThomas Huth break; 2248fcf5ef2aSThomas Huth case ASI_FL8_S: 2249fcf5ef2aSThomas Huth case ASI_FL8_SL: 2250fcf5ef2aSThomas Huth case ASI_FL8_P: 2251fcf5ef2aSThomas Huth case ASI_FL8_PL: 2252fcf5ef2aSThomas Huth memop = MO_UB; 2253fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2254fcf5ef2aSThomas Huth break; 2255fcf5ef2aSThomas Huth case ASI_FL16_S: 2256fcf5ef2aSThomas Huth case ASI_FL16_SL: 2257fcf5ef2aSThomas Huth case ASI_FL16_P: 2258fcf5ef2aSThomas Huth case ASI_FL16_PL: 2259fcf5ef2aSThomas Huth memop = MO_TEUW; 2260fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2261fcf5ef2aSThomas Huth break; 2262fcf5ef2aSThomas Huth } 2263fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2264fcf5ef2aSThomas Huth if (asi & 8) { 2265fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2266fcf5ef2aSThomas Huth } 2267fcf5ef2aSThomas Huth } 2268fcf5ef2aSThomas Huth #endif 2269fcf5ef2aSThomas Huth 2270fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2271fcf5ef2aSThomas Huth } 2272fcf5ef2aSThomas Huth 2273fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 2274fcf5ef2aSThomas Huth int insn, TCGMemOp memop) 2275fcf5ef2aSThomas Huth { 2276fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2277fcf5ef2aSThomas Huth 2278fcf5ef2aSThomas Huth switch (da.type) { 2279fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2280fcf5ef2aSThomas Huth break; 2281fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2282fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2283fcf5ef2aSThomas Huth break; 2284fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2285fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2286fcf5ef2aSThomas Huth tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop); 2287fcf5ef2aSThomas Huth break; 2288fcf5ef2aSThomas Huth default: 2289fcf5ef2aSThomas Huth { 2290fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2291fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop); 2292fcf5ef2aSThomas Huth 2293fcf5ef2aSThomas Huth save_state(dc); 2294fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2295fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2296fcf5ef2aSThomas Huth #else 2297fcf5ef2aSThomas Huth { 2298fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2299fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2300fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2301fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2302fcf5ef2aSThomas Huth } 2303fcf5ef2aSThomas Huth #endif 2304fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2305fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2306fcf5ef2aSThomas Huth } 2307fcf5ef2aSThomas Huth break; 2308fcf5ef2aSThomas Huth } 2309fcf5ef2aSThomas Huth } 2310fcf5ef2aSThomas Huth 2311fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 2312fcf5ef2aSThomas Huth int insn, TCGMemOp memop) 2313fcf5ef2aSThomas Huth { 2314fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2315fcf5ef2aSThomas Huth 2316fcf5ef2aSThomas Huth switch (da.type) { 2317fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2318fcf5ef2aSThomas Huth break; 2319fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2320fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2321fcf5ef2aSThomas Huth break; 2322fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2323fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2324fcf5ef2aSThomas Huth tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop); 2325fcf5ef2aSThomas Huth break; 2326fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2327fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2328fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2329fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2330fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2331fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2332fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2333fcf5ef2aSThomas Huth { 2334fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2335fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 2336fcf5ef2aSThomas Huth TCGv four = tcg_const_tl(4); 2337fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2338fcf5ef2aSThomas Huth int i; 2339fcf5ef2aSThomas Huth 2340fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2341fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2342fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2343fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2344fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2345fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2346fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2347fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2348fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2349fcf5ef2aSThomas Huth } 2350fcf5ef2aSThomas Huth 2351fcf5ef2aSThomas Huth tcg_temp_free(saddr); 2352fcf5ef2aSThomas Huth tcg_temp_free(daddr); 2353fcf5ef2aSThomas Huth tcg_temp_free(four); 2354fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 2355fcf5ef2aSThomas Huth } 2356fcf5ef2aSThomas Huth break; 2357fcf5ef2aSThomas Huth #endif 2358fcf5ef2aSThomas Huth default: 2359fcf5ef2aSThomas Huth { 2360fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2361fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop & MO_SIZE); 2362fcf5ef2aSThomas Huth 2363fcf5ef2aSThomas Huth save_state(dc); 2364fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2365fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2366fcf5ef2aSThomas Huth #else 2367fcf5ef2aSThomas Huth { 2368fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2369fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2370fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2371fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2372fcf5ef2aSThomas Huth } 2373fcf5ef2aSThomas Huth #endif 2374fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2375fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2376fcf5ef2aSThomas Huth 2377fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2378fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2379fcf5ef2aSThomas Huth } 2380fcf5ef2aSThomas Huth break; 2381fcf5ef2aSThomas Huth } 2382fcf5ef2aSThomas Huth } 2383fcf5ef2aSThomas Huth 2384fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2385fcf5ef2aSThomas Huth TCGv addr, int insn) 2386fcf5ef2aSThomas Huth { 2387fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2388fcf5ef2aSThomas Huth 2389fcf5ef2aSThomas Huth switch (da.type) { 2390fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2391fcf5ef2aSThomas Huth break; 2392fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2393fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2394fcf5ef2aSThomas Huth break; 2395fcf5ef2aSThomas Huth default: 2396fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2397fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2398fcf5ef2aSThomas Huth break; 2399fcf5ef2aSThomas Huth } 2400fcf5ef2aSThomas Huth } 2401fcf5ef2aSThomas Huth 2402fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2403fcf5ef2aSThomas Huth int insn, int rd) 2404fcf5ef2aSThomas Huth { 2405fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2406fcf5ef2aSThomas Huth TCGv oldv; 2407fcf5ef2aSThomas Huth 2408fcf5ef2aSThomas Huth switch (da.type) { 2409fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2410fcf5ef2aSThomas Huth return; 2411fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2412fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2413fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2414fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2415fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2416fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2417fcf5ef2aSThomas Huth break; 2418fcf5ef2aSThomas Huth default: 2419fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2420fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2421fcf5ef2aSThomas Huth break; 2422fcf5ef2aSThomas Huth } 2423fcf5ef2aSThomas Huth } 2424fcf5ef2aSThomas Huth 2425fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2426fcf5ef2aSThomas Huth { 2427fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2428fcf5ef2aSThomas Huth 2429fcf5ef2aSThomas Huth switch (da.type) { 2430fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2431fcf5ef2aSThomas Huth break; 2432fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2433fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2434fcf5ef2aSThomas Huth break; 2435fcf5ef2aSThomas Huth default: 2436fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2437fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2438fcf5ef2aSThomas Huth break; 2439fcf5ef2aSThomas Huth } 2440fcf5ef2aSThomas Huth } 2441fcf5ef2aSThomas Huth #endif 2442fcf5ef2aSThomas Huth 2443fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2444fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2445fcf5ef2aSThomas Huth int insn, int size, int rd) 2446fcf5ef2aSThomas Huth { 2447fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2448fcf5ef2aSThomas Huth TCGv_i32 d32; 2449fcf5ef2aSThomas Huth TCGv_i64 d64; 2450fcf5ef2aSThomas Huth 2451fcf5ef2aSThomas Huth switch (da.type) { 2452fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2453fcf5ef2aSThomas Huth break; 2454fcf5ef2aSThomas Huth 2455fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2456fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2457fcf5ef2aSThomas Huth switch (size) { 2458fcf5ef2aSThomas Huth case 4: 2459fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2460fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop); 2461fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2462fcf5ef2aSThomas Huth break; 2463fcf5ef2aSThomas Huth case 8: 2464fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2465fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2466fcf5ef2aSThomas Huth break; 2467fcf5ef2aSThomas Huth case 16: 2468fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2469fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2470fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2471fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2472fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2473fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2474fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2475fcf5ef2aSThomas Huth break; 2476fcf5ef2aSThomas Huth default: 2477fcf5ef2aSThomas Huth g_assert_not_reached(); 2478fcf5ef2aSThomas Huth } 2479fcf5ef2aSThomas Huth break; 2480fcf5ef2aSThomas Huth 2481fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2482fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2483fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 2484fcf5ef2aSThomas Huth TCGMemOp memop; 2485fcf5ef2aSThomas Huth TCGv eight; 2486fcf5ef2aSThomas Huth int i; 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2489fcf5ef2aSThomas Huth 2490fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2491fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2492fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2493fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2494fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2495fcf5ef2aSThomas Huth da.mem_idx, memop); 2496fcf5ef2aSThomas Huth if (i == 7) { 2497fcf5ef2aSThomas Huth break; 2498fcf5ef2aSThomas Huth } 2499fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2500fcf5ef2aSThomas Huth memop = da.memop; 2501fcf5ef2aSThomas Huth } 2502fcf5ef2aSThomas Huth tcg_temp_free(eight); 2503fcf5ef2aSThomas Huth } else { 2504fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2505fcf5ef2aSThomas Huth } 2506fcf5ef2aSThomas Huth break; 2507fcf5ef2aSThomas Huth 2508fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2509fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2510fcf5ef2aSThomas Huth if (size == 8) { 2511fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2512fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2513fcf5ef2aSThomas Huth } else { 2514fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2515fcf5ef2aSThomas Huth } 2516fcf5ef2aSThomas Huth break; 2517fcf5ef2aSThomas Huth 2518fcf5ef2aSThomas Huth default: 2519fcf5ef2aSThomas Huth { 2520fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2521fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2522fcf5ef2aSThomas Huth 2523fcf5ef2aSThomas Huth save_state(dc); 2524fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2525fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2526fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2527fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2528fcf5ef2aSThomas Huth switch (size) { 2529fcf5ef2aSThomas Huth case 4: 2530fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2531fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2532fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2533fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2534fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2535fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2536fcf5ef2aSThomas Huth break; 2537fcf5ef2aSThomas Huth case 8: 2538fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2539fcf5ef2aSThomas Huth break; 2540fcf5ef2aSThomas Huth case 16: 2541fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2542fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2543fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2544fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2545fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2546fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2547fcf5ef2aSThomas Huth break; 2548fcf5ef2aSThomas Huth default: 2549fcf5ef2aSThomas Huth g_assert_not_reached(); 2550fcf5ef2aSThomas Huth } 2551fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2552fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2553fcf5ef2aSThomas Huth } 2554fcf5ef2aSThomas Huth break; 2555fcf5ef2aSThomas Huth } 2556fcf5ef2aSThomas Huth } 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2559fcf5ef2aSThomas Huth int insn, int size, int rd) 2560fcf5ef2aSThomas Huth { 2561fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2562fcf5ef2aSThomas Huth TCGv_i32 d32; 2563fcf5ef2aSThomas Huth 2564fcf5ef2aSThomas Huth switch (da.type) { 2565fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2566fcf5ef2aSThomas Huth break; 2567fcf5ef2aSThomas Huth 2568fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2569fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2570fcf5ef2aSThomas Huth switch (size) { 2571fcf5ef2aSThomas Huth case 4: 2572fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2573fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop); 2574fcf5ef2aSThomas Huth break; 2575fcf5ef2aSThomas Huth case 8: 2576fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2577fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2578fcf5ef2aSThomas Huth break; 2579fcf5ef2aSThomas Huth case 16: 2580fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2581fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2582fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2583fcf5ef2aSThomas Huth having to probe the second page before performing the first 2584fcf5ef2aSThomas Huth write. */ 2585fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2586fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2587fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2588fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2589fcf5ef2aSThomas Huth break; 2590fcf5ef2aSThomas Huth default: 2591fcf5ef2aSThomas Huth g_assert_not_reached(); 2592fcf5ef2aSThomas Huth } 2593fcf5ef2aSThomas Huth break; 2594fcf5ef2aSThomas Huth 2595fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2596fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2597fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 2598fcf5ef2aSThomas Huth TCGMemOp memop; 2599fcf5ef2aSThomas Huth TCGv eight; 2600fcf5ef2aSThomas Huth int i; 2601fcf5ef2aSThomas Huth 2602fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2603fcf5ef2aSThomas Huth 2604fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2605fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2606fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2607fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2608fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2609fcf5ef2aSThomas Huth da.mem_idx, memop); 2610fcf5ef2aSThomas Huth if (i == 7) { 2611fcf5ef2aSThomas Huth break; 2612fcf5ef2aSThomas Huth } 2613fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2614fcf5ef2aSThomas Huth memop = da.memop; 2615fcf5ef2aSThomas Huth } 2616fcf5ef2aSThomas Huth tcg_temp_free(eight); 2617fcf5ef2aSThomas Huth } else { 2618fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2619fcf5ef2aSThomas Huth } 2620fcf5ef2aSThomas Huth break; 2621fcf5ef2aSThomas Huth 2622fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2623fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2624fcf5ef2aSThomas Huth if (size == 8) { 2625fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2626fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2627fcf5ef2aSThomas Huth } else { 2628fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2629fcf5ef2aSThomas Huth } 2630fcf5ef2aSThomas Huth break; 2631fcf5ef2aSThomas Huth 2632fcf5ef2aSThomas Huth default: 2633fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2634fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2635fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2636fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2637fcf5ef2aSThomas Huth break; 2638fcf5ef2aSThomas Huth } 2639fcf5ef2aSThomas Huth } 2640fcf5ef2aSThomas Huth 2641fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2642fcf5ef2aSThomas Huth { 2643fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2644fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2645fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2646fcf5ef2aSThomas Huth 2647fcf5ef2aSThomas Huth switch (da.type) { 2648fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2649fcf5ef2aSThomas Huth return; 2650fcf5ef2aSThomas Huth 2651fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2652fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2653fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2654fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2655fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2656fcf5ef2aSThomas Huth break; 2657fcf5ef2aSThomas Huth 2658fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2659fcf5ef2aSThomas Huth { 2660fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2661fcf5ef2aSThomas Huth 2662fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2663fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop); 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2666fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2667fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2668fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2669fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2670fcf5ef2aSThomas Huth } else { 2671fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2672fcf5ef2aSThomas Huth } 2673fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2674fcf5ef2aSThomas Huth } 2675fcf5ef2aSThomas Huth break; 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth default: 2678fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2679fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2680fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2681fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2682fcf5ef2aSThomas Huth { 2683fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2684fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2685fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2686fcf5ef2aSThomas Huth 2687fcf5ef2aSThomas Huth save_state(dc); 2688fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2689fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2690fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth /* See above. */ 2693fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2694fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2695fcf5ef2aSThomas Huth } else { 2696fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2697fcf5ef2aSThomas Huth } 2698fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2699fcf5ef2aSThomas Huth } 2700fcf5ef2aSThomas Huth break; 2701fcf5ef2aSThomas Huth } 2702fcf5ef2aSThomas Huth 2703fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2704fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2705fcf5ef2aSThomas Huth } 2706fcf5ef2aSThomas Huth 2707fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2708fcf5ef2aSThomas Huth int insn, int rd) 2709fcf5ef2aSThomas Huth { 2710fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2711fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2712fcf5ef2aSThomas Huth 2713fcf5ef2aSThomas Huth switch (da.type) { 2714fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2715fcf5ef2aSThomas Huth break; 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2718fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2719fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2720fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2721fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2722fcf5ef2aSThomas Huth break; 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2725fcf5ef2aSThomas Huth { 2726fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2727fcf5ef2aSThomas Huth 2728fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2729fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2730fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2731fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2732fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2733fcf5ef2aSThomas Huth } else { 2734fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2735fcf5ef2aSThomas Huth } 2736fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2737fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2738fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2739fcf5ef2aSThomas Huth } 2740fcf5ef2aSThomas Huth break; 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth default: 2743fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2744fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2745fcf5ef2aSThomas Huth { 2746fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2747fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2748fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2749fcf5ef2aSThomas Huth 2750fcf5ef2aSThomas Huth /* See above. */ 2751fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2752fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2753fcf5ef2aSThomas Huth } else { 2754fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2755fcf5ef2aSThomas Huth } 2756fcf5ef2aSThomas Huth 2757fcf5ef2aSThomas Huth save_state(dc); 2758fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2759fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2760fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2761fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2762fcf5ef2aSThomas Huth } 2763fcf5ef2aSThomas Huth break; 2764fcf5ef2aSThomas Huth } 2765fcf5ef2aSThomas Huth } 2766fcf5ef2aSThomas Huth 2767fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2768fcf5ef2aSThomas Huth int insn, int rd) 2769fcf5ef2aSThomas Huth { 2770fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2771fcf5ef2aSThomas Huth TCGv oldv; 2772fcf5ef2aSThomas Huth 2773fcf5ef2aSThomas Huth switch (da.type) { 2774fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2775fcf5ef2aSThomas Huth return; 2776fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2777fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2778fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2779fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2780fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2781fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2782fcf5ef2aSThomas Huth break; 2783fcf5ef2aSThomas Huth default: 2784fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2785fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2786fcf5ef2aSThomas Huth break; 2787fcf5ef2aSThomas Huth } 2788fcf5ef2aSThomas Huth } 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2791fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2792fcf5ef2aSThomas Huth { 2793fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2794fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2795fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2796fcf5ef2aSThomas Huth are unchanged. */ 2797fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2798fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2799fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2800fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2801fcf5ef2aSThomas Huth 2802fcf5ef2aSThomas Huth switch (da.type) { 2803fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2804fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2805fcf5ef2aSThomas Huth return; 2806fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2807fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2808fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop); 2809fcf5ef2aSThomas Huth break; 2810fcf5ef2aSThomas Huth default: 2811fcf5ef2aSThomas Huth { 2812fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2813fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2814fcf5ef2aSThomas Huth 2815fcf5ef2aSThomas Huth save_state(dc); 2816fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2817fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2818fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2819fcf5ef2aSThomas Huth } 2820fcf5ef2aSThomas Huth break; 2821fcf5ef2aSThomas Huth } 2822fcf5ef2aSThomas Huth 2823fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2824fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2825fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2826fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2827fcf5ef2aSThomas Huth } 2828fcf5ef2aSThomas Huth 2829fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2830fcf5ef2aSThomas Huth int insn, int rd) 2831fcf5ef2aSThomas Huth { 2832fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2833fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2834fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2835fcf5ef2aSThomas Huth 2836fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2837fcf5ef2aSThomas Huth 2838fcf5ef2aSThomas Huth switch (da.type) { 2839fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2840fcf5ef2aSThomas Huth break; 2841fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2842fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2843fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2844fcf5ef2aSThomas Huth break; 2845fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2846fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2847fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2848fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2849fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2850fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2851fcf5ef2aSThomas Huth { 2852fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 2853fcf5ef2aSThomas Huth TCGv eight = tcg_const_tl(8); 2854fcf5ef2aSThomas Huth int i; 2855fcf5ef2aSThomas Huth 2856fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2857fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2858fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2859fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2860fcf5ef2aSThomas Huth } 2861fcf5ef2aSThomas Huth 2862fcf5ef2aSThomas Huth tcg_temp_free(d_addr); 2863fcf5ef2aSThomas Huth tcg_temp_free(eight); 2864fcf5ef2aSThomas Huth } 2865fcf5ef2aSThomas Huth break; 2866fcf5ef2aSThomas Huth default: 2867fcf5ef2aSThomas Huth { 2868fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2869fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2870fcf5ef2aSThomas Huth 2871fcf5ef2aSThomas Huth save_state(dc); 2872fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2873fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2874fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2875fcf5ef2aSThomas Huth } 2876fcf5ef2aSThomas Huth break; 2877fcf5ef2aSThomas Huth } 2878fcf5ef2aSThomas Huth 2879fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2880fcf5ef2aSThomas Huth } 2881fcf5ef2aSThomas Huth #endif 2882fcf5ef2aSThomas Huth 2883fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2884fcf5ef2aSThomas Huth { 2885fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2886fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2887fcf5ef2aSThomas Huth } 2888fcf5ef2aSThomas Huth 2889fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2890fcf5ef2aSThomas Huth { 2891fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2892fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 2893fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 2894fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2895fcf5ef2aSThomas Huth return t; 2896fcf5ef2aSThomas Huth } else { /* register */ 2897fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2898fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2899fcf5ef2aSThomas Huth } 2900fcf5ef2aSThomas Huth } 2901fcf5ef2aSThomas Huth 2902fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2903fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2904fcf5ef2aSThomas Huth { 2905fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2906fcf5ef2aSThomas Huth 2907fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2908fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2909fcf5ef2aSThomas Huth the later. */ 2910fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2911fcf5ef2aSThomas Huth if (cmp->is_bool) { 2912fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2913fcf5ef2aSThomas Huth } else { 2914fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2915fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2916fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2917fcf5ef2aSThomas Huth tcg_temp_free_i64(c64); 2918fcf5ef2aSThomas Huth } 2919fcf5ef2aSThomas Huth 2920fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2921fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2922fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 2923fcf5ef2aSThomas Huth zero = tcg_const_i32(0); 2924fcf5ef2aSThomas Huth 2925fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2926fcf5ef2aSThomas Huth 2927fcf5ef2aSThomas Huth tcg_temp_free_i32(c32); 2928fcf5ef2aSThomas Huth tcg_temp_free_i32(zero); 2929fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2930fcf5ef2aSThomas Huth } 2931fcf5ef2aSThomas Huth 2932fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2933fcf5ef2aSThomas Huth { 2934fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2935fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2936fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2937fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2938fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2939fcf5ef2aSThomas Huth } 2940fcf5ef2aSThomas Huth 2941fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2942fcf5ef2aSThomas Huth { 2943fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2944fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2945fcf5ef2aSThomas Huth 2946fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2947fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2948fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2949fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2950fcf5ef2aSThomas Huth 2951fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2952fcf5ef2aSThomas Huth } 2953fcf5ef2aSThomas Huth 2954fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2955fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2956fcf5ef2aSThomas Huth { 2957fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2958fcf5ef2aSThomas Huth 2959fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2960fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2961fcf5ef2aSThomas Huth 2962fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2963fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2964fcf5ef2aSThomas Huth 2965fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2966fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2967fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2968fcf5ef2aSThomas Huth 2969fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2970fcf5ef2aSThomas Huth { 2971fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2972fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2973fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2974fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tl_tmp); 2975fcf5ef2aSThomas Huth } 2976fcf5ef2aSThomas Huth 2977fcf5ef2aSThomas Huth tcg_temp_free_i32(r_tl); 2978fcf5ef2aSThomas Huth } 2979fcf5ef2aSThomas Huth #endif 2980fcf5ef2aSThomas Huth 2981fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2982fcf5ef2aSThomas Huth int width, bool cc, bool left) 2983fcf5ef2aSThomas Huth { 2984fcf5ef2aSThomas Huth TCGv lo1, lo2, t1, t2; 2985fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2986fcf5ef2aSThomas Huth int shift, imask, omask; 2987fcf5ef2aSThomas Huth 2988fcf5ef2aSThomas Huth if (cc) { 2989fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2990fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2991fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2992fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2993fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2994fcf5ef2aSThomas Huth } 2995fcf5ef2aSThomas Huth 2996fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2997fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2998fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2999fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 3000fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 3001fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 3002fcf5ef2aSThomas Huth the value we're looking for. */ 3003fcf5ef2aSThomas Huth switch (width) { 3004fcf5ef2aSThomas Huth case 8: 3005fcf5ef2aSThomas Huth imask = 0x7; 3006fcf5ef2aSThomas Huth shift = 3; 3007fcf5ef2aSThomas Huth omask = 0xff; 3008fcf5ef2aSThomas Huth if (left) { 3009fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 3010fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 3011fcf5ef2aSThomas Huth } else { 3012fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 3013fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 3014fcf5ef2aSThomas Huth } 3015fcf5ef2aSThomas Huth break; 3016fcf5ef2aSThomas Huth case 16: 3017fcf5ef2aSThomas Huth imask = 0x6; 3018fcf5ef2aSThomas Huth shift = 1; 3019fcf5ef2aSThomas Huth omask = 0xf; 3020fcf5ef2aSThomas Huth if (left) { 3021fcf5ef2aSThomas Huth tabl = 0x8cef; 3022fcf5ef2aSThomas Huth tabr = 0xf731; 3023fcf5ef2aSThomas Huth } else { 3024fcf5ef2aSThomas Huth tabl = 0x137f; 3025fcf5ef2aSThomas Huth tabr = 0xfec8; 3026fcf5ef2aSThomas Huth } 3027fcf5ef2aSThomas Huth break; 3028fcf5ef2aSThomas Huth case 32: 3029fcf5ef2aSThomas Huth imask = 0x4; 3030fcf5ef2aSThomas Huth shift = 0; 3031fcf5ef2aSThomas Huth omask = 0x3; 3032fcf5ef2aSThomas Huth if (left) { 3033fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 3034fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 3035fcf5ef2aSThomas Huth } else { 3036fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 3037fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 3038fcf5ef2aSThomas Huth } 3039fcf5ef2aSThomas Huth break; 3040fcf5ef2aSThomas Huth default: 3041fcf5ef2aSThomas Huth abort(); 3042fcf5ef2aSThomas Huth } 3043fcf5ef2aSThomas Huth 3044fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 3045fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 3046fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 3047fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 3048fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 3049fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 3050fcf5ef2aSThomas Huth 3051fcf5ef2aSThomas Huth t1 = tcg_const_tl(tabl); 3052fcf5ef2aSThomas Huth t2 = tcg_const_tl(tabr); 3053fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo1, t1, lo1); 3054fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo2, t2, lo2); 3055fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 3056fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 3057fcf5ef2aSThomas Huth 3058fcf5ef2aSThomas Huth amask = -8; 3059fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 3060fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 3061fcf5ef2aSThomas Huth } 3062fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 3063fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 3064fcf5ef2aSThomas Huth 3065fcf5ef2aSThomas Huth /* We want to compute 3066fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 3067fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 3068fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 3069fcf5ef2aSThomas Huth Which we perform by 3070fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 3071fcf5ef2aSThomas Huth dst &= lo2 3072fcf5ef2aSThomas Huth */ 3073fcf5ef2aSThomas Huth tcg_gen_setcond_tl(TCG_COND_EQ, t1, s1, s2); 3074fcf5ef2aSThomas Huth tcg_gen_neg_tl(t1, t1); 3075fcf5ef2aSThomas Huth tcg_gen_or_tl(lo2, lo2, t1); 3076fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 3077fcf5ef2aSThomas Huth 3078fcf5ef2aSThomas Huth tcg_temp_free(lo1); 3079fcf5ef2aSThomas Huth tcg_temp_free(lo2); 3080fcf5ef2aSThomas Huth tcg_temp_free(t1); 3081fcf5ef2aSThomas Huth tcg_temp_free(t2); 3082fcf5ef2aSThomas Huth } 3083fcf5ef2aSThomas Huth 3084fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 3085fcf5ef2aSThomas Huth { 3086fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 3087fcf5ef2aSThomas Huth 3088fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 3089fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 3090fcf5ef2aSThomas Huth if (left) { 3091fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 3092fcf5ef2aSThomas Huth } 3093fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 3094fcf5ef2aSThomas Huth 3095fcf5ef2aSThomas Huth tcg_temp_free(tmp); 3096fcf5ef2aSThomas Huth } 3097fcf5ef2aSThomas Huth 3098fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 3099fcf5ef2aSThomas Huth { 3100fcf5ef2aSThomas Huth TCGv t1, t2, shift; 3101fcf5ef2aSThomas Huth 3102fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 3103fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 3104fcf5ef2aSThomas Huth shift = tcg_temp_new(); 3105fcf5ef2aSThomas Huth 3106fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 3107fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 3108fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 3109fcf5ef2aSThomas Huth 3110fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 3111fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 3112fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 3113fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 3114fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 3115fcf5ef2aSThomas Huth 3116fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 3117fcf5ef2aSThomas Huth 3118fcf5ef2aSThomas Huth tcg_temp_free(t1); 3119fcf5ef2aSThomas Huth tcg_temp_free(t2); 3120fcf5ef2aSThomas Huth tcg_temp_free(shift); 3121fcf5ef2aSThomas Huth } 3122fcf5ef2aSThomas Huth #endif 3123fcf5ef2aSThomas Huth 3124fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3125fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3126fcf5ef2aSThomas Huth goto illegal_insn; 3127fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3128fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3129fcf5ef2aSThomas Huth goto nfpu_insn; 3130fcf5ef2aSThomas Huth 3131fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3132fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 3133fcf5ef2aSThomas Huth { 3134fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3135fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3136fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3137fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3138fcf5ef2aSThomas Huth target_long simm; 3139fcf5ef2aSThomas Huth 3140fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3141fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3142fcf5ef2aSThomas Huth 3143fcf5ef2aSThomas Huth switch (opc) { 3144fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 3145fcf5ef2aSThomas Huth { 3146fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 3147fcf5ef2aSThomas Huth int32_t target; 3148fcf5ef2aSThomas Huth switch (xop) { 3149fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3150fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 3151fcf5ef2aSThomas Huth { 3152fcf5ef2aSThomas Huth int cc; 3153fcf5ef2aSThomas Huth 3154fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3155fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3156fcf5ef2aSThomas Huth target <<= 2; 3157fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3158fcf5ef2aSThomas Huth if (cc == 0) 3159fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3160fcf5ef2aSThomas Huth else if (cc == 2) 3161fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3162fcf5ef2aSThomas Huth else 3163fcf5ef2aSThomas Huth goto illegal_insn; 3164fcf5ef2aSThomas Huth goto jmp_insn; 3165fcf5ef2aSThomas Huth } 3166fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3167fcf5ef2aSThomas Huth { 3168fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3169fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3170fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3171fcf5ef2aSThomas Huth target <<= 2; 3172fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3173fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3174fcf5ef2aSThomas Huth goto jmp_insn; 3175fcf5ef2aSThomas Huth } 3176fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3177fcf5ef2aSThomas Huth { 3178fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3179fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3180fcf5ef2aSThomas Huth goto jmp_insn; 3181fcf5ef2aSThomas Huth } 3182fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3183fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3184fcf5ef2aSThomas Huth target <<= 2; 3185fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3186fcf5ef2aSThomas Huth goto jmp_insn; 3187fcf5ef2aSThomas Huth } 3188fcf5ef2aSThomas Huth #else 3189fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3190fcf5ef2aSThomas Huth { 3191fcf5ef2aSThomas Huth goto ncp_insn; 3192fcf5ef2aSThomas Huth } 3193fcf5ef2aSThomas Huth #endif 3194fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3195fcf5ef2aSThomas Huth { 3196fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3197fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3198fcf5ef2aSThomas Huth target <<= 2; 3199fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3200fcf5ef2aSThomas Huth goto jmp_insn; 3201fcf5ef2aSThomas Huth } 3202fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3203fcf5ef2aSThomas Huth { 3204fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3205fcf5ef2aSThomas Huth goto jmp_insn; 3206fcf5ef2aSThomas Huth } 3207fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3208fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3209fcf5ef2aSThomas Huth target <<= 2; 3210fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3211fcf5ef2aSThomas Huth goto jmp_insn; 3212fcf5ef2aSThomas Huth } 3213fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3214fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3215fcf5ef2aSThomas Huth if (rd) { 3216fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3217fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3218fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3219fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3220fcf5ef2aSThomas Huth } 3221fcf5ef2aSThomas Huth break; 3222fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3223fcf5ef2aSThomas Huth default: 3224fcf5ef2aSThomas Huth goto illegal_insn; 3225fcf5ef2aSThomas Huth } 3226fcf5ef2aSThomas Huth break; 3227fcf5ef2aSThomas Huth } 3228fcf5ef2aSThomas Huth break; 3229fcf5ef2aSThomas Huth case 1: /*CALL*/ 3230fcf5ef2aSThomas Huth { 3231fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3232fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3233fcf5ef2aSThomas Huth 3234fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3235fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3236fcf5ef2aSThomas Huth target += dc->pc; 3237fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3238fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3239fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3240fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3241fcf5ef2aSThomas Huth } 3242fcf5ef2aSThomas Huth #endif 3243fcf5ef2aSThomas Huth dc->npc = target; 3244fcf5ef2aSThomas Huth } 3245fcf5ef2aSThomas Huth goto jmp_insn; 3246fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3247fcf5ef2aSThomas Huth { 3248fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 3249fcf5ef2aSThomas Huth TCGv cpu_dst = get_temp_tl(dc); 3250fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3251fcf5ef2aSThomas Huth 3252fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3253fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3254fcf5ef2aSThomas Huth TCGv_i32 trap; 3255fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3256fcf5ef2aSThomas Huth int mask; 3257fcf5ef2aSThomas Huth 3258fcf5ef2aSThomas Huth if (cond == 0) { 3259fcf5ef2aSThomas Huth /* Trap never. */ 3260fcf5ef2aSThomas Huth break; 3261fcf5ef2aSThomas Huth } 3262fcf5ef2aSThomas Huth 3263fcf5ef2aSThomas Huth save_state(dc); 3264fcf5ef2aSThomas Huth 3265fcf5ef2aSThomas Huth if (cond != 8) { 3266fcf5ef2aSThomas Huth /* Conditional trap. */ 3267fcf5ef2aSThomas Huth DisasCompare cmp; 3268fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3269fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3270fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3271fcf5ef2aSThomas Huth if (cc == 0) { 3272fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3273fcf5ef2aSThomas Huth } else if (cc == 2) { 3274fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3275fcf5ef2aSThomas Huth } else { 3276fcf5ef2aSThomas Huth goto illegal_insn; 3277fcf5ef2aSThomas Huth } 3278fcf5ef2aSThomas Huth #else 3279fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3280fcf5ef2aSThomas Huth #endif 3281fcf5ef2aSThomas Huth l1 = gen_new_label(); 3282fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3283fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3284fcf5ef2aSThomas Huth free_compare(&cmp); 3285fcf5ef2aSThomas Huth } 3286fcf5ef2aSThomas Huth 3287fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3288fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3289fcf5ef2aSThomas Huth 3290fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3291fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3292fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3293fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3294fcf5ef2aSThomas Huth 3295fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3296fcf5ef2aSThomas Huth if (IS_IMM) { 3297fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 6); 3298fcf5ef2aSThomas Huth if (rs1 == 0) { 3299fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3300fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3301fcf5ef2aSThomas Huth mask = 0; 3302fcf5ef2aSThomas Huth } else { 3303fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3304fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3305fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3306fcf5ef2aSThomas Huth } 3307fcf5ef2aSThomas Huth } else { 3308fcf5ef2aSThomas Huth TCGv t1, t2; 3309fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3310fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3311fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3312fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3313fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3314fcf5ef2aSThomas Huth } 3315fcf5ef2aSThomas Huth if (mask != 0) { 3316fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3317fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3318fcf5ef2aSThomas Huth } 3319fcf5ef2aSThomas Huth 3320fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3321fcf5ef2aSThomas Huth tcg_temp_free_i32(trap); 3322fcf5ef2aSThomas Huth 3323fcf5ef2aSThomas Huth if (cond == 8) { 3324fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3325fcf5ef2aSThomas Huth dc->is_br = 1; 3326fcf5ef2aSThomas Huth goto jmp_insn; 3327fcf5ef2aSThomas Huth } else { 3328fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3329fcf5ef2aSThomas Huth gen_set_label(l1); 3330fcf5ef2aSThomas Huth break; 3331fcf5ef2aSThomas Huth } 3332fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3333fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3334fcf5ef2aSThomas Huth switch(rs1) { 3335fcf5ef2aSThomas Huth case 0: /* rdy */ 3336fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3337fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3338fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3339fcf5ef2aSThomas Huth II */ 3340fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3341fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3342fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3343fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3344fcf5ef2aSThomas Huth microSPARC II */ 3345fcf5ef2aSThomas Huth /* Read Asr17 */ 3346fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3347fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3348fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3349fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3350fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3351fcf5ef2aSThomas Huth break; 3352fcf5ef2aSThomas Huth } 3353fcf5ef2aSThomas Huth #endif 3354fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3355fcf5ef2aSThomas Huth break; 3356fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3357fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3358fcf5ef2aSThomas Huth update_psr(dc); 3359fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3360fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3361fcf5ef2aSThomas Huth break; 3362fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3364fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3365fcf5ef2aSThomas Huth break; 3366fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3367fcf5ef2aSThomas Huth { 3368fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3369fcf5ef2aSThomas Huth TCGv_i32 r_const; 3370fcf5ef2aSThomas Huth 3371fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3372fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3373fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3374fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3375fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3376fcf5ef2aSThomas Huth r_const); 3377fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3378fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3379fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3380fcf5ef2aSThomas Huth } 3381fcf5ef2aSThomas Huth break; 3382fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3383fcf5ef2aSThomas Huth { 3384fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3385fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3386fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3387fcf5ef2aSThomas Huth } else { 3388fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3389fcf5ef2aSThomas Huth } 3390fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3391fcf5ef2aSThomas Huth } 3392fcf5ef2aSThomas Huth break; 3393fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3394fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3395fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3396fcf5ef2aSThomas Huth break; 3397fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3398fcf5ef2aSThomas Huth break; /* no effect */ 3399fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3400fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3401fcf5ef2aSThomas Huth goto jmp_insn; 3402fcf5ef2aSThomas Huth } 3403fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3404fcf5ef2aSThomas Huth break; 3405fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3406fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3407fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3408fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3409fcf5ef2aSThomas Huth break; 3410fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3411fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3412fcf5ef2aSThomas Huth break; 3413fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3414fcf5ef2aSThomas Huth { 3415fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3416fcf5ef2aSThomas Huth TCGv_i32 r_const; 3417fcf5ef2aSThomas Huth 3418fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3419fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3420fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3421fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3422fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3423fcf5ef2aSThomas Huth r_const); 3424fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3425fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3426fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3427fcf5ef2aSThomas Huth } 3428fcf5ef2aSThomas Huth break; 3429fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3430fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3431fcf5ef2aSThomas Huth break; 3432fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3433fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3434fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3435fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3436fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3437fcf5ef2aSThomas Huth #endif 3438fcf5ef2aSThomas Huth default: 3439fcf5ef2aSThomas Huth goto illegal_insn; 3440fcf5ef2aSThomas Huth } 3441fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3442fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3443fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3444fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3445fcf5ef2aSThomas Huth goto priv_insn; 3446fcf5ef2aSThomas Huth } 3447fcf5ef2aSThomas Huth update_psr(dc); 3448fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3449fcf5ef2aSThomas Huth #else 3450fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3451fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3452fcf5ef2aSThomas Huth goto priv_insn; 3453fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3454fcf5ef2aSThomas Huth switch (rs1) { 3455fcf5ef2aSThomas Huth case 0: // hpstate 3456fcf5ef2aSThomas Huth // gen_op_rdhpstate(); 3457fcf5ef2aSThomas Huth break; 3458fcf5ef2aSThomas Huth case 1: // htstate 3459fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3460fcf5ef2aSThomas Huth break; 3461fcf5ef2aSThomas Huth case 3: // hintp 3462fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3463fcf5ef2aSThomas Huth break; 3464fcf5ef2aSThomas Huth case 5: // htba 3465fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3466fcf5ef2aSThomas Huth break; 3467fcf5ef2aSThomas Huth case 6: // hver 3468fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3469fcf5ef2aSThomas Huth break; 3470fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3471fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3472fcf5ef2aSThomas Huth break; 3473fcf5ef2aSThomas Huth default: 3474fcf5ef2aSThomas Huth goto illegal_insn; 3475fcf5ef2aSThomas Huth } 3476fcf5ef2aSThomas Huth #endif 3477fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3478fcf5ef2aSThomas Huth break; 3479fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3480fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3481fcf5ef2aSThomas Huth goto priv_insn; 3482fcf5ef2aSThomas Huth } 3483fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 3484fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3485fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3486fcf5ef2aSThomas Huth switch (rs1) { 3487fcf5ef2aSThomas Huth case 0: // tpc 3488fcf5ef2aSThomas Huth { 3489fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3490fcf5ef2aSThomas Huth 3491fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3492fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3493fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3494fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3495fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3496fcf5ef2aSThomas Huth } 3497fcf5ef2aSThomas Huth break; 3498fcf5ef2aSThomas Huth case 1: // tnpc 3499fcf5ef2aSThomas Huth { 3500fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3501fcf5ef2aSThomas Huth 3502fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3503fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3504fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3505fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3506fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3507fcf5ef2aSThomas Huth } 3508fcf5ef2aSThomas Huth break; 3509fcf5ef2aSThomas Huth case 2: // tstate 3510fcf5ef2aSThomas Huth { 3511fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3512fcf5ef2aSThomas Huth 3513fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3514fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3515fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3516fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3517fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3518fcf5ef2aSThomas Huth } 3519fcf5ef2aSThomas Huth break; 3520fcf5ef2aSThomas Huth case 3: // tt 3521fcf5ef2aSThomas Huth { 3522fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3523fcf5ef2aSThomas Huth 3524fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3525fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3526fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3527fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3528fcf5ef2aSThomas Huth } 3529fcf5ef2aSThomas Huth break; 3530fcf5ef2aSThomas Huth case 4: // tick 3531fcf5ef2aSThomas Huth { 3532fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3533fcf5ef2aSThomas Huth TCGv_i32 r_const; 3534fcf5ef2aSThomas Huth 3535fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3536fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3537fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3538fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3539fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3540fcf5ef2aSThomas Huth r_tickptr, r_const); 3541fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3542fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3543fcf5ef2aSThomas Huth } 3544fcf5ef2aSThomas Huth break; 3545fcf5ef2aSThomas Huth case 5: // tba 3546fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3547fcf5ef2aSThomas Huth break; 3548fcf5ef2aSThomas Huth case 6: // pstate 3549fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3550fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3551fcf5ef2aSThomas Huth break; 3552fcf5ef2aSThomas Huth case 7: // tl 3553fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3554fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3555fcf5ef2aSThomas Huth break; 3556fcf5ef2aSThomas Huth case 8: // pil 3557fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3558fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3559fcf5ef2aSThomas Huth break; 3560fcf5ef2aSThomas Huth case 9: // cwp 3561fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3562fcf5ef2aSThomas Huth break; 3563fcf5ef2aSThomas Huth case 10: // cansave 3564fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3565fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3566fcf5ef2aSThomas Huth break; 3567fcf5ef2aSThomas Huth case 11: // canrestore 3568fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3569fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3570fcf5ef2aSThomas Huth break; 3571fcf5ef2aSThomas Huth case 12: // cleanwin 3572fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3573fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3574fcf5ef2aSThomas Huth break; 3575fcf5ef2aSThomas Huth case 13: // otherwin 3576fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3577fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3578fcf5ef2aSThomas Huth break; 3579fcf5ef2aSThomas Huth case 14: // wstate 3580fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3581fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3582fcf5ef2aSThomas Huth break; 3583fcf5ef2aSThomas Huth case 16: // UA2005 gl 3584fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3585fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3586fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3587fcf5ef2aSThomas Huth break; 3588fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3589fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3590fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3591fcf5ef2aSThomas Huth goto priv_insn; 3592fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3593fcf5ef2aSThomas Huth break; 3594fcf5ef2aSThomas Huth case 31: // ver 3595fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3596fcf5ef2aSThomas Huth break; 3597fcf5ef2aSThomas Huth case 15: // fq 3598fcf5ef2aSThomas Huth default: 3599fcf5ef2aSThomas Huth goto illegal_insn; 3600fcf5ef2aSThomas Huth } 3601fcf5ef2aSThomas Huth #else 3602fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3603fcf5ef2aSThomas Huth #endif 3604fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3605fcf5ef2aSThomas Huth break; 3606fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3607fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3608fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3609fcf5ef2aSThomas Huth #else 3610fcf5ef2aSThomas Huth if (!supervisor(dc)) 3611fcf5ef2aSThomas Huth goto priv_insn; 3612fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3613fcf5ef2aSThomas Huth #endif 3614fcf5ef2aSThomas Huth break; 3615fcf5ef2aSThomas Huth #endif 3616fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3617fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3618fcf5ef2aSThomas Huth goto jmp_insn; 3619fcf5ef2aSThomas Huth } 3620fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3621fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3622fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3623fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3624fcf5ef2aSThomas Huth 3625fcf5ef2aSThomas Huth switch (xop) { 3626fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3627fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3628fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3629fcf5ef2aSThomas Huth break; 3630fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3631fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3632fcf5ef2aSThomas Huth break; 3633fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3634fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3635fcf5ef2aSThomas Huth break; 3636fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3637fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3638fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3639fcf5ef2aSThomas Huth break; 3640fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3641fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3642fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3643fcf5ef2aSThomas Huth break; 3644fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3645fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3646fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3647fcf5ef2aSThomas Huth break; 3648fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3649fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3650fcf5ef2aSThomas Huth break; 3651fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3652fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3653fcf5ef2aSThomas Huth break; 3654fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3655fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3656fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3657fcf5ef2aSThomas Huth break; 3658fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3659fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3660fcf5ef2aSThomas Huth break; 3661fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3662fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3663fcf5ef2aSThomas Huth break; 3664fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3665fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3666fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3667fcf5ef2aSThomas Huth break; 3668fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3669fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3670fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3671fcf5ef2aSThomas Huth break; 3672fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3673fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3674fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3675fcf5ef2aSThomas Huth break; 3676fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3677fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3678fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3679fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3680fcf5ef2aSThomas Huth break; 3681fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3682fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3683fcf5ef2aSThomas Huth break; 3684fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3685fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3686fcf5ef2aSThomas Huth break; 3687fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3688fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3689fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3690fcf5ef2aSThomas Huth break; 3691fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3692fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3693fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3694fcf5ef2aSThomas Huth break; 3695fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3696fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3697fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3698fcf5ef2aSThomas Huth break; 3699fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3700fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3701fcf5ef2aSThomas Huth break; 3702fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3703fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3704fcf5ef2aSThomas Huth break; 3705fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3706fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3707fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3708fcf5ef2aSThomas Huth break; 3709fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3710fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3711fcf5ef2aSThomas Huth break; 3712fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3713fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3714fcf5ef2aSThomas Huth break; 3715fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3716fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3717fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3718fcf5ef2aSThomas Huth break; 3719fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3720fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3721fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3722fcf5ef2aSThomas Huth break; 3723fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3724fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3725fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3726fcf5ef2aSThomas Huth break; 3727fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3728fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3729fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3730fcf5ef2aSThomas Huth break; 3731fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3732fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3733fcf5ef2aSThomas Huth break; 3734fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3735fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3736fcf5ef2aSThomas Huth break; 3737fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3738fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3739fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3740fcf5ef2aSThomas Huth break; 3741fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3742fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3743fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3744fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3745fcf5ef2aSThomas Huth break; 3746fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3747fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3748fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3749fcf5ef2aSThomas Huth break; 3750fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3751fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3752fcf5ef2aSThomas Huth break; 3753fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3754fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3755fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3756fcf5ef2aSThomas Huth break; 3757fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3758fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3759fcf5ef2aSThomas Huth break; 3760fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3761fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3762fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3763fcf5ef2aSThomas Huth break; 3764fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3765fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3766fcf5ef2aSThomas Huth break; 3767fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3768fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3769fcf5ef2aSThomas Huth break; 3770fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3771fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3772fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3773fcf5ef2aSThomas Huth break; 3774fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3775fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3776fcf5ef2aSThomas Huth break; 3777fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3778fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3779fcf5ef2aSThomas Huth break; 3780fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3781fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3782fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3783fcf5ef2aSThomas Huth break; 3784fcf5ef2aSThomas Huth #endif 3785fcf5ef2aSThomas Huth default: 3786fcf5ef2aSThomas Huth goto illegal_insn; 3787fcf5ef2aSThomas Huth } 3788fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3789fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3790fcf5ef2aSThomas Huth int cond; 3791fcf5ef2aSThomas Huth #endif 3792fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3793fcf5ef2aSThomas Huth goto jmp_insn; 3794fcf5ef2aSThomas Huth } 3795fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3796fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3797fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3798fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3799fcf5ef2aSThomas Huth 3800fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3801fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3802fcf5ef2aSThomas Huth do { \ 3803fcf5ef2aSThomas Huth DisasCompare cmp; \ 3804fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3805fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3806fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3807fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3808fcf5ef2aSThomas Huth free_compare(&cmp); \ 3809fcf5ef2aSThomas Huth } while (0) 3810fcf5ef2aSThomas Huth 3811fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3812fcf5ef2aSThomas Huth FMOVR(s); 3813fcf5ef2aSThomas Huth break; 3814fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3815fcf5ef2aSThomas Huth FMOVR(d); 3816fcf5ef2aSThomas Huth break; 3817fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3818fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3819fcf5ef2aSThomas Huth FMOVR(q); 3820fcf5ef2aSThomas Huth break; 3821fcf5ef2aSThomas Huth } 3822fcf5ef2aSThomas Huth #undef FMOVR 3823fcf5ef2aSThomas Huth #endif 3824fcf5ef2aSThomas Huth switch (xop) { 3825fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3826fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3827fcf5ef2aSThomas Huth do { \ 3828fcf5ef2aSThomas Huth DisasCompare cmp; \ 3829fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3830fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3831fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3832fcf5ef2aSThomas Huth free_compare(&cmp); \ 3833fcf5ef2aSThomas Huth } while (0) 3834fcf5ef2aSThomas Huth 3835fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3836fcf5ef2aSThomas Huth FMOVCC(0, s); 3837fcf5ef2aSThomas Huth break; 3838fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3839fcf5ef2aSThomas Huth FMOVCC(0, d); 3840fcf5ef2aSThomas Huth break; 3841fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3842fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3843fcf5ef2aSThomas Huth FMOVCC(0, q); 3844fcf5ef2aSThomas Huth break; 3845fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3846fcf5ef2aSThomas Huth FMOVCC(1, s); 3847fcf5ef2aSThomas Huth break; 3848fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3849fcf5ef2aSThomas Huth FMOVCC(1, d); 3850fcf5ef2aSThomas Huth break; 3851fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3852fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3853fcf5ef2aSThomas Huth FMOVCC(1, q); 3854fcf5ef2aSThomas Huth break; 3855fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3856fcf5ef2aSThomas Huth FMOVCC(2, s); 3857fcf5ef2aSThomas Huth break; 3858fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3859fcf5ef2aSThomas Huth FMOVCC(2, d); 3860fcf5ef2aSThomas Huth break; 3861fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3862fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3863fcf5ef2aSThomas Huth FMOVCC(2, q); 3864fcf5ef2aSThomas Huth break; 3865fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3866fcf5ef2aSThomas Huth FMOVCC(3, s); 3867fcf5ef2aSThomas Huth break; 3868fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3869fcf5ef2aSThomas Huth FMOVCC(3, d); 3870fcf5ef2aSThomas Huth break; 3871fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3872fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3873fcf5ef2aSThomas Huth FMOVCC(3, q); 3874fcf5ef2aSThomas Huth break; 3875fcf5ef2aSThomas Huth #undef FMOVCC 3876fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3877fcf5ef2aSThomas Huth do { \ 3878fcf5ef2aSThomas Huth DisasCompare cmp; \ 3879fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3880fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3881fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3882fcf5ef2aSThomas Huth free_compare(&cmp); \ 3883fcf5ef2aSThomas Huth } while (0) 3884fcf5ef2aSThomas Huth 3885fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3886fcf5ef2aSThomas Huth FMOVCC(0, s); 3887fcf5ef2aSThomas Huth break; 3888fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3889fcf5ef2aSThomas Huth FMOVCC(0, d); 3890fcf5ef2aSThomas Huth break; 3891fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3892fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3893fcf5ef2aSThomas Huth FMOVCC(0, q); 3894fcf5ef2aSThomas Huth break; 3895fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3896fcf5ef2aSThomas Huth FMOVCC(1, s); 3897fcf5ef2aSThomas Huth break; 3898fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3899fcf5ef2aSThomas Huth FMOVCC(1, d); 3900fcf5ef2aSThomas Huth break; 3901fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3902fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3903fcf5ef2aSThomas Huth FMOVCC(1, q); 3904fcf5ef2aSThomas Huth break; 3905fcf5ef2aSThomas Huth #undef FMOVCC 3906fcf5ef2aSThomas Huth #endif 3907fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3908fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3909fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3910fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3911fcf5ef2aSThomas Huth break; 3912fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3913fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3914fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3915fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3916fcf5ef2aSThomas Huth break; 3917fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3918fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3919fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3920fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3921fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3922fcf5ef2aSThomas Huth break; 3923fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3924fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3925fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3926fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3927fcf5ef2aSThomas Huth break; 3928fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3929fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3930fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3931fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3932fcf5ef2aSThomas Huth break; 3933fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3934fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3935fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3936fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3937fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3938fcf5ef2aSThomas Huth break; 3939fcf5ef2aSThomas Huth default: 3940fcf5ef2aSThomas Huth goto illegal_insn; 3941fcf5ef2aSThomas Huth } 3942fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3943fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3944fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3945fcf5ef2aSThomas Huth if (rs1 == 0) { 3946fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3947fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3948fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3949fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3950fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3951fcf5ef2aSThomas Huth } else { /* register */ 3952fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3953fcf5ef2aSThomas Huth if (rs2 == 0) { 3954fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3955fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3956fcf5ef2aSThomas Huth } else { 3957fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3958fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3959fcf5ef2aSThomas Huth } 3960fcf5ef2aSThomas Huth } 3961fcf5ef2aSThomas Huth } else { 3962fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3963fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3964fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3965fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3966fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3967fcf5ef2aSThomas Huth } else { /* register */ 3968fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3969fcf5ef2aSThomas Huth if (rs2 == 0) { 3970fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3971fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3972fcf5ef2aSThomas Huth } else { 3973fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3974fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3975fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3976fcf5ef2aSThomas Huth } 3977fcf5ef2aSThomas Huth } 3978fcf5ef2aSThomas Huth } 3979fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3980fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3981fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3982fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3983fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3984fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3985fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3986fcf5ef2aSThomas Huth } else { 3987fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3988fcf5ef2aSThomas Huth } 3989fcf5ef2aSThomas Huth } else { /* register */ 3990fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3991fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3992fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 3993fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3994fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3995fcf5ef2aSThomas Huth } else { 3996fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3997fcf5ef2aSThomas Huth } 3998fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3999fcf5ef2aSThomas Huth } 4000fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4001fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4002fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4003fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4004fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4005fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4006fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4007fcf5ef2aSThomas Huth } else { 4008fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4009fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4010fcf5ef2aSThomas Huth } 4011fcf5ef2aSThomas Huth } else { /* register */ 4012fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4013fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4014fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4015fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4016fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4017fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4018fcf5ef2aSThomas Huth } else { 4019fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4020fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4021fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4022fcf5ef2aSThomas Huth } 4023fcf5ef2aSThomas Huth } 4024fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4025fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4026fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4027fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4028fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4029fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4030fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4031fcf5ef2aSThomas Huth } else { 4032fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4033fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4034fcf5ef2aSThomas Huth } 4035fcf5ef2aSThomas Huth } else { /* register */ 4036fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4037fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4038fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4039fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4040fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4041fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4042fcf5ef2aSThomas Huth } else { 4043fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4044fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4045fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4046fcf5ef2aSThomas Huth } 4047fcf5ef2aSThomas Huth } 4048fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4049fcf5ef2aSThomas Huth #endif 4050fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4051fcf5ef2aSThomas Huth if (xop < 0x20) { 4052fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4053fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4054fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4055fcf5ef2aSThomas Huth case 0x0: /* add */ 4056fcf5ef2aSThomas Huth if (xop & 0x10) { 4057fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4058fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4059fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4060fcf5ef2aSThomas Huth } else { 4061fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4062fcf5ef2aSThomas Huth } 4063fcf5ef2aSThomas Huth break; 4064fcf5ef2aSThomas Huth case 0x1: /* and */ 4065fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4066fcf5ef2aSThomas Huth if (xop & 0x10) { 4067fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4068fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4069fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4070fcf5ef2aSThomas Huth } 4071fcf5ef2aSThomas Huth break; 4072fcf5ef2aSThomas Huth case 0x2: /* or */ 4073fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4074fcf5ef2aSThomas Huth if (xop & 0x10) { 4075fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4076fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4077fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4078fcf5ef2aSThomas Huth } 4079fcf5ef2aSThomas Huth break; 4080fcf5ef2aSThomas Huth case 0x3: /* xor */ 4081fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4082fcf5ef2aSThomas Huth if (xop & 0x10) { 4083fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4084fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4085fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4086fcf5ef2aSThomas Huth } 4087fcf5ef2aSThomas Huth break; 4088fcf5ef2aSThomas Huth case 0x4: /* sub */ 4089fcf5ef2aSThomas Huth if (xop & 0x10) { 4090fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4091fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4092fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4093fcf5ef2aSThomas Huth } else { 4094fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4095fcf5ef2aSThomas Huth } 4096fcf5ef2aSThomas Huth break; 4097fcf5ef2aSThomas Huth case 0x5: /* andn */ 4098fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4099fcf5ef2aSThomas Huth if (xop & 0x10) { 4100fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4101fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4102fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4103fcf5ef2aSThomas Huth } 4104fcf5ef2aSThomas Huth break; 4105fcf5ef2aSThomas Huth case 0x6: /* orn */ 4106fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4107fcf5ef2aSThomas Huth if (xop & 0x10) { 4108fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4109fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4110fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4111fcf5ef2aSThomas Huth } 4112fcf5ef2aSThomas Huth break; 4113fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4114fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4115fcf5ef2aSThomas Huth if (xop & 0x10) { 4116fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4117fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4118fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4119fcf5ef2aSThomas Huth } 4120fcf5ef2aSThomas Huth break; 4121fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4122fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4123fcf5ef2aSThomas Huth (xop & 0x10)); 4124fcf5ef2aSThomas Huth break; 4125fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4126fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4127fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4128fcf5ef2aSThomas Huth break; 4129fcf5ef2aSThomas Huth #endif 4130fcf5ef2aSThomas Huth case 0xa: /* umul */ 4131fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4132fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4133fcf5ef2aSThomas Huth if (xop & 0x10) { 4134fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4135fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4136fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4137fcf5ef2aSThomas Huth } 4138fcf5ef2aSThomas Huth break; 4139fcf5ef2aSThomas Huth case 0xb: /* smul */ 4140fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4141fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4142fcf5ef2aSThomas Huth if (xop & 0x10) { 4143fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4144fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4145fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4146fcf5ef2aSThomas Huth } 4147fcf5ef2aSThomas Huth break; 4148fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4149fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4150fcf5ef2aSThomas Huth (xop & 0x10)); 4151fcf5ef2aSThomas Huth break; 4152fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4153fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4154fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4155fcf5ef2aSThomas Huth break; 4156fcf5ef2aSThomas Huth #endif 4157fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4158fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4159fcf5ef2aSThomas Huth if (xop & 0x10) { 4160fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4161fcf5ef2aSThomas Huth cpu_src2); 4162fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4163fcf5ef2aSThomas Huth } else { 4164fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4165fcf5ef2aSThomas Huth cpu_src2); 4166fcf5ef2aSThomas Huth } 4167fcf5ef2aSThomas Huth break; 4168fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4169fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4170fcf5ef2aSThomas Huth if (xop & 0x10) { 4171fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4172fcf5ef2aSThomas Huth cpu_src2); 4173fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4174fcf5ef2aSThomas Huth } else { 4175fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4176fcf5ef2aSThomas Huth cpu_src2); 4177fcf5ef2aSThomas Huth } 4178fcf5ef2aSThomas Huth break; 4179fcf5ef2aSThomas Huth default: 4180fcf5ef2aSThomas Huth goto illegal_insn; 4181fcf5ef2aSThomas Huth } 4182fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4183fcf5ef2aSThomas Huth } else { 4184fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4185fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4186fcf5ef2aSThomas Huth switch (xop) { 4187fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4188fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4189fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4190fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4191fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4192fcf5ef2aSThomas Huth break; 4193fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4194fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4195fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4196fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4197fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4198fcf5ef2aSThomas Huth break; 4199fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4200fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4201fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4202fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4203fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4204fcf5ef2aSThomas Huth break; 4205fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4206fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4207fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4208fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4209fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4210fcf5ef2aSThomas Huth break; 4211fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4212fcf5ef2aSThomas Huth update_psr(dc); 4213fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4214fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4215fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4216fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4217fcf5ef2aSThomas Huth break; 4218fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4219fcf5ef2aSThomas Huth case 0x25: /* sll */ 4220fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4221fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4222fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4223fcf5ef2aSThomas Huth } else { /* register */ 4224fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4225fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4226fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4227fcf5ef2aSThomas Huth } 4228fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4229fcf5ef2aSThomas Huth break; 4230fcf5ef2aSThomas Huth case 0x26: /* srl */ 4231fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4232fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4233fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4234fcf5ef2aSThomas Huth } else { /* register */ 4235fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4236fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4237fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4238fcf5ef2aSThomas Huth } 4239fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4240fcf5ef2aSThomas Huth break; 4241fcf5ef2aSThomas Huth case 0x27: /* sra */ 4242fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4243fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4244fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4245fcf5ef2aSThomas Huth } else { /* register */ 4246fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4247fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4248fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4249fcf5ef2aSThomas Huth } 4250fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4251fcf5ef2aSThomas Huth break; 4252fcf5ef2aSThomas Huth #endif 4253fcf5ef2aSThomas Huth case 0x30: 4254fcf5ef2aSThomas Huth { 4255fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4256fcf5ef2aSThomas Huth switch(rd) { 4257fcf5ef2aSThomas Huth case 0: /* wry */ 4258fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4259fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4260fcf5ef2aSThomas Huth break; 4261fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4262fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4263fcf5ef2aSThomas Huth SPARCv8 manual, nop 4264fcf5ef2aSThomas Huth on the microSPARC 4265fcf5ef2aSThomas Huth II */ 4266fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4267fcf5ef2aSThomas Huth in the SPARCv8 4268fcf5ef2aSThomas Huth manual, nop on the 4269fcf5ef2aSThomas Huth microSPARC II */ 4270fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4271fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4272fcf5ef2aSThomas Huth /* LEON3 power-down */ 4273fcf5ef2aSThomas Huth save_state(dc); 4274fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4275fcf5ef2aSThomas Huth } 4276fcf5ef2aSThomas Huth break; 4277fcf5ef2aSThomas Huth #else 4278fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4279fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4280fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4281fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4282fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4283fcf5ef2aSThomas Huth break; 4284fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4285fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4286fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4287fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4288fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4289fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4290fcf5ef2aSThomas Huth save_state(dc); 4291fcf5ef2aSThomas Huth gen_op_next_insn(); 4292fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4293fcf5ef2aSThomas Huth dc->is_br = 1; 4294fcf5ef2aSThomas Huth break; 4295fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4296fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4297fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4298fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4299fcf5ef2aSThomas Huth save_state(dc); 4300fcf5ef2aSThomas Huth gen_op_next_insn(); 4301fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4302fcf5ef2aSThomas Huth dc->is_br = 1; 4303fcf5ef2aSThomas Huth break; 4304fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4305fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4306fcf5ef2aSThomas Huth if (supervisor(dc)) { 4307fcf5ef2aSThomas Huth ; // XXX 4308fcf5ef2aSThomas Huth } 4309fcf5ef2aSThomas Huth #endif 4310fcf5ef2aSThomas Huth break; 4311fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4312fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4313fcf5ef2aSThomas Huth goto jmp_insn; 4314fcf5ef2aSThomas Huth } 4315fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4316fcf5ef2aSThomas Huth break; 4317fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4318fcf5ef2aSThomas Huth if (!supervisor(dc)) 4319fcf5ef2aSThomas Huth goto illegal_insn; 4320fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4321fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4322fcf5ef2aSThomas Huth break; 4323fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4324fcf5ef2aSThomas Huth if (!supervisor(dc)) 4325fcf5ef2aSThomas Huth goto illegal_insn; 4326fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4327fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4328fcf5ef2aSThomas Huth break; 4329fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4330fcf5ef2aSThomas Huth if (!supervisor(dc)) 4331fcf5ef2aSThomas Huth goto illegal_insn; 4332fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4333fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4334fcf5ef2aSThomas Huth break; 4335fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4336fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4337fcf5ef2aSThomas Huth if (!supervisor(dc)) 4338fcf5ef2aSThomas Huth goto illegal_insn; 4339fcf5ef2aSThomas Huth #endif 4340fcf5ef2aSThomas Huth { 4341fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4342fcf5ef2aSThomas Huth 4343fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4344fcf5ef2aSThomas Huth cpu_src2); 4345fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4346fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4347fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4348fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4349fcf5ef2aSThomas Huth cpu_tick_cmpr); 4350fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4351fcf5ef2aSThomas Huth } 4352fcf5ef2aSThomas Huth break; 4353fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4354fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4355fcf5ef2aSThomas Huth if (!supervisor(dc)) 4356fcf5ef2aSThomas Huth goto illegal_insn; 4357fcf5ef2aSThomas Huth #endif 4358fcf5ef2aSThomas Huth { 4359fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4360fcf5ef2aSThomas Huth 4361fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4362fcf5ef2aSThomas Huth cpu_src2); 4363fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4364fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4365fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4366fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4367fcf5ef2aSThomas Huth cpu_tmp0); 4368fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4369fcf5ef2aSThomas Huth } 4370fcf5ef2aSThomas Huth break; 4371fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4372fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4373fcf5ef2aSThomas Huth if (!supervisor(dc)) 4374fcf5ef2aSThomas Huth goto illegal_insn; 4375fcf5ef2aSThomas Huth #endif 4376fcf5ef2aSThomas Huth { 4377fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4378fcf5ef2aSThomas Huth 4379fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4380fcf5ef2aSThomas Huth cpu_src2); 4381fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4382fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4383fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4384fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4385fcf5ef2aSThomas Huth cpu_stick_cmpr); 4386fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4387fcf5ef2aSThomas Huth } 4388fcf5ef2aSThomas Huth break; 4389fcf5ef2aSThomas Huth 4390fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4391fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4392fcf5ef2aSThomas Huth Counter */ 4393fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4394fcf5ef2aSThomas Huth #endif 4395fcf5ef2aSThomas Huth default: 4396fcf5ef2aSThomas Huth goto illegal_insn; 4397fcf5ef2aSThomas Huth } 4398fcf5ef2aSThomas Huth } 4399fcf5ef2aSThomas Huth break; 4400fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4401fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4402fcf5ef2aSThomas Huth { 4403fcf5ef2aSThomas Huth if (!supervisor(dc)) 4404fcf5ef2aSThomas Huth goto priv_insn; 4405fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4406fcf5ef2aSThomas Huth switch (rd) { 4407fcf5ef2aSThomas Huth case 0: 4408fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4409fcf5ef2aSThomas Huth break; 4410fcf5ef2aSThomas Huth case 1: 4411fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4412fcf5ef2aSThomas Huth break; 4413fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4414fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4415fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4416fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4417fcf5ef2aSThomas Huth // XXX 4418fcf5ef2aSThomas Huth default: 4419fcf5ef2aSThomas Huth goto illegal_insn; 4420fcf5ef2aSThomas Huth } 4421fcf5ef2aSThomas Huth #else 4422fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4423fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4424fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4425fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4426fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4427fcf5ef2aSThomas Huth save_state(dc); 4428fcf5ef2aSThomas Huth gen_op_next_insn(); 4429fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4430fcf5ef2aSThomas Huth dc->is_br = 1; 4431fcf5ef2aSThomas Huth #endif 4432fcf5ef2aSThomas Huth } 4433fcf5ef2aSThomas Huth break; 4434fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4435fcf5ef2aSThomas Huth { 4436fcf5ef2aSThomas Huth if (!supervisor(dc)) 4437fcf5ef2aSThomas Huth goto priv_insn; 4438fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4439fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4440fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4441fcf5ef2aSThomas Huth switch (rd) { 4442fcf5ef2aSThomas Huth case 0: // tpc 4443fcf5ef2aSThomas Huth { 4444fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4445fcf5ef2aSThomas Huth 4446fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4447fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4448fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4449fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4450fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4451fcf5ef2aSThomas Huth } 4452fcf5ef2aSThomas Huth break; 4453fcf5ef2aSThomas Huth case 1: // tnpc 4454fcf5ef2aSThomas Huth { 4455fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4456fcf5ef2aSThomas Huth 4457fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4458fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4459fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4460fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4461fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4462fcf5ef2aSThomas Huth } 4463fcf5ef2aSThomas Huth break; 4464fcf5ef2aSThomas Huth case 2: // tstate 4465fcf5ef2aSThomas Huth { 4466fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4467fcf5ef2aSThomas Huth 4468fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4469fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4470fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4471fcf5ef2aSThomas Huth offsetof(trap_state, 4472fcf5ef2aSThomas Huth tstate)); 4473fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4474fcf5ef2aSThomas Huth } 4475fcf5ef2aSThomas Huth break; 4476fcf5ef2aSThomas Huth case 3: // tt 4477fcf5ef2aSThomas Huth { 4478fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4479fcf5ef2aSThomas Huth 4480fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4481fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4482fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4483fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4484fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4485fcf5ef2aSThomas Huth } 4486fcf5ef2aSThomas Huth break; 4487fcf5ef2aSThomas Huth case 4: // tick 4488fcf5ef2aSThomas Huth { 4489fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4490fcf5ef2aSThomas Huth 4491fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4492fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4493fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4494fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4495fcf5ef2aSThomas Huth cpu_tmp0); 4496fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4497fcf5ef2aSThomas Huth } 4498fcf5ef2aSThomas Huth break; 4499fcf5ef2aSThomas Huth case 5: // tba 4500fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4501fcf5ef2aSThomas Huth break; 4502fcf5ef2aSThomas Huth case 6: // pstate 4503fcf5ef2aSThomas Huth save_state(dc); 4504fcf5ef2aSThomas Huth gen_helper_wrpstate(cpu_env, cpu_tmp0); 4505fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4506fcf5ef2aSThomas Huth break; 4507fcf5ef2aSThomas Huth case 7: // tl 4508fcf5ef2aSThomas Huth save_state(dc); 4509fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4510fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4511fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4512fcf5ef2aSThomas Huth break; 4513fcf5ef2aSThomas Huth case 8: // pil 4514fcf5ef2aSThomas Huth gen_helper_wrpil(cpu_env, cpu_tmp0); 4515fcf5ef2aSThomas Huth break; 4516fcf5ef2aSThomas Huth case 9: // cwp 4517fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4518fcf5ef2aSThomas Huth break; 4519fcf5ef2aSThomas Huth case 10: // cansave 4520fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4521fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4522fcf5ef2aSThomas Huth cansave)); 4523fcf5ef2aSThomas Huth break; 4524fcf5ef2aSThomas Huth case 11: // canrestore 4525fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4526fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4527fcf5ef2aSThomas Huth canrestore)); 4528fcf5ef2aSThomas Huth break; 4529fcf5ef2aSThomas Huth case 12: // cleanwin 4530fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4531fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4532fcf5ef2aSThomas Huth cleanwin)); 4533fcf5ef2aSThomas Huth break; 4534fcf5ef2aSThomas Huth case 13: // otherwin 4535fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4536fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4537fcf5ef2aSThomas Huth otherwin)); 4538fcf5ef2aSThomas Huth break; 4539fcf5ef2aSThomas Huth case 14: // wstate 4540fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4541fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4542fcf5ef2aSThomas Huth wstate)); 4543fcf5ef2aSThomas Huth break; 4544fcf5ef2aSThomas Huth case 16: // UA2005 gl 4545fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4546fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4547fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 4548fcf5ef2aSThomas Huth break; 4549fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4550fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4551fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4552fcf5ef2aSThomas Huth goto priv_insn; 4553fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4554fcf5ef2aSThomas Huth break; 4555fcf5ef2aSThomas Huth default: 4556fcf5ef2aSThomas Huth goto illegal_insn; 4557fcf5ef2aSThomas Huth } 4558fcf5ef2aSThomas Huth #else 4559fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4560fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4561fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4562fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4563fcf5ef2aSThomas Huth } 4564fcf5ef2aSThomas Huth #endif 4565fcf5ef2aSThomas Huth } 4566fcf5ef2aSThomas Huth break; 4567fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4568fcf5ef2aSThomas Huth { 4569fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4570fcf5ef2aSThomas Huth if (!supervisor(dc)) 4571fcf5ef2aSThomas Huth goto priv_insn; 4572fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4573fcf5ef2aSThomas Huth #else 4574fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4575fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4576fcf5ef2aSThomas Huth goto priv_insn; 4577fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4578fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4579fcf5ef2aSThomas Huth switch (rd) { 4580fcf5ef2aSThomas Huth case 0: // hpstate 4581fcf5ef2aSThomas Huth // XXX gen_op_wrhpstate(); 4582fcf5ef2aSThomas Huth save_state(dc); 4583fcf5ef2aSThomas Huth gen_op_next_insn(); 4584fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 4585fcf5ef2aSThomas Huth dc->is_br = 1; 4586fcf5ef2aSThomas Huth break; 4587fcf5ef2aSThomas Huth case 1: // htstate 4588fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4589fcf5ef2aSThomas Huth break; 4590fcf5ef2aSThomas Huth case 3: // hintp 4591fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4592fcf5ef2aSThomas Huth break; 4593fcf5ef2aSThomas Huth case 5: // htba 4594fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4595fcf5ef2aSThomas Huth break; 4596fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4597fcf5ef2aSThomas Huth { 4598fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4599fcf5ef2aSThomas Huth 4600fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4601fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4602fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4603fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4604fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4605fcf5ef2aSThomas Huth cpu_hstick_cmpr); 4606fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 4607fcf5ef2aSThomas Huth } 4608fcf5ef2aSThomas Huth break; 4609fcf5ef2aSThomas Huth case 6: // hver readonly 4610fcf5ef2aSThomas Huth default: 4611fcf5ef2aSThomas Huth goto illegal_insn; 4612fcf5ef2aSThomas Huth } 4613fcf5ef2aSThomas Huth #endif 4614fcf5ef2aSThomas Huth } 4615fcf5ef2aSThomas Huth break; 4616fcf5ef2aSThomas Huth #endif 4617fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4618fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4619fcf5ef2aSThomas Huth { 4620fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4621fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4622fcf5ef2aSThomas Huth DisasCompare cmp; 4623fcf5ef2aSThomas Huth TCGv dst; 4624fcf5ef2aSThomas Huth 4625fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4626fcf5ef2aSThomas Huth if (cc == 0) { 4627fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4628fcf5ef2aSThomas Huth } else if (cc == 2) { 4629fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4630fcf5ef2aSThomas Huth } else { 4631fcf5ef2aSThomas Huth goto illegal_insn; 4632fcf5ef2aSThomas Huth } 4633fcf5ef2aSThomas Huth } else { 4634fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4635fcf5ef2aSThomas Huth } 4636fcf5ef2aSThomas Huth 4637fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4638fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4639fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4640fcf5ef2aSThomas Huth if (IS_IMM) { 4641fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4642fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4643fcf5ef2aSThomas Huth } 4644fcf5ef2aSThomas Huth 4645fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4646fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4647fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4648fcf5ef2aSThomas Huth cpu_src2, dst); 4649fcf5ef2aSThomas Huth free_compare(&cmp); 4650fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4651fcf5ef2aSThomas Huth break; 4652fcf5ef2aSThomas Huth } 4653fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4654fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4655fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4656fcf5ef2aSThomas Huth break; 4657fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 465808da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4659fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4660fcf5ef2aSThomas Huth break; 4661fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4662fcf5ef2aSThomas Huth { 4663fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4664fcf5ef2aSThomas Huth DisasCompare cmp; 4665fcf5ef2aSThomas Huth TCGv dst; 4666fcf5ef2aSThomas Huth 4667fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4668fcf5ef2aSThomas Huth 4669fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4670fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4671fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4672fcf5ef2aSThomas Huth if (IS_IMM) { 4673fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4674fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4675fcf5ef2aSThomas Huth } 4676fcf5ef2aSThomas Huth 4677fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4678fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4679fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4680fcf5ef2aSThomas Huth cpu_src2, dst); 4681fcf5ef2aSThomas Huth free_compare(&cmp); 4682fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4683fcf5ef2aSThomas Huth break; 4684fcf5ef2aSThomas Huth } 4685fcf5ef2aSThomas Huth #endif 4686fcf5ef2aSThomas Huth default: 4687fcf5ef2aSThomas Huth goto illegal_insn; 4688fcf5ef2aSThomas Huth } 4689fcf5ef2aSThomas Huth } 4690fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4691fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4692fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4693fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4694fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4695fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4696fcf5ef2aSThomas Huth goto jmp_insn; 4697fcf5ef2aSThomas Huth } 4698fcf5ef2aSThomas Huth 4699fcf5ef2aSThomas Huth switch (opf) { 4700fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4701fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4702fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4703fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4704fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4705fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4706fcf5ef2aSThomas Huth break; 4707fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4708fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4709fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4710fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4711fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4712fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4713fcf5ef2aSThomas Huth break; 4714fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4715fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4716fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4717fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4718fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4719fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4720fcf5ef2aSThomas Huth break; 4721fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4722fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4723fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4724fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4725fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4726fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4727fcf5ef2aSThomas Huth break; 4728fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4729fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4730fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4731fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4732fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4733fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4734fcf5ef2aSThomas Huth break; 4735fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4736fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4737fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4738fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4739fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4740fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4741fcf5ef2aSThomas Huth break; 4742fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4743fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4744fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4745fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4746fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4747fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4748fcf5ef2aSThomas Huth break; 4749fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4750fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4751fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4752fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4753fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4754fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4755fcf5ef2aSThomas Huth break; 4756fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4757fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4758fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4759fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4760fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4761fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4762fcf5ef2aSThomas Huth break; 4763fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4764fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4765fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4766fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4767fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4768fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4769fcf5ef2aSThomas Huth break; 4770fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4771fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4772fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4773fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4774fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4775fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4776fcf5ef2aSThomas Huth break; 4777fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4778fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4779fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4780fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4781fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4782fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4783fcf5ef2aSThomas Huth break; 4784fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4785fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4786fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4787fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4788fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4789fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4790fcf5ef2aSThomas Huth break; 4791fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4792fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4793fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4794fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4795fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4796fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4797fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4798fcf5ef2aSThomas Huth break; 4799fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4800fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4801fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4802fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4803fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4804fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4805fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4806fcf5ef2aSThomas Huth break; 4807fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4808fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4809fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4810fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4811fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4812fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4813fcf5ef2aSThomas Huth break; 4814fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4815fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4816fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4817fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4818fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4819fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4820fcf5ef2aSThomas Huth break; 4821fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4822fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4823fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4824fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4825fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4826fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4827fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4828fcf5ef2aSThomas Huth break; 4829fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4830fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4831fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4832fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4833fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4834fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4835fcf5ef2aSThomas Huth break; 4836fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4837fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4838fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4839fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4840fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4841fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4842fcf5ef2aSThomas Huth break; 4843fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4844fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4845fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4846fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4847fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4848fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4849fcf5ef2aSThomas Huth break; 4850fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4851fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4852fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4853fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4854fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4855fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4856fcf5ef2aSThomas Huth break; 4857fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4858fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4859fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4860fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4861fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4862fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4863fcf5ef2aSThomas Huth break; 4864fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4865fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4866fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4867fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4868fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4869fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4870fcf5ef2aSThomas Huth break; 4871fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4872fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4873fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4874fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4875fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4876fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4877fcf5ef2aSThomas Huth break; 4878fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4879fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4880fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4881fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4882fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4883fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4884fcf5ef2aSThomas Huth break; 4885fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4886fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4887fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4888fcf5ef2aSThomas Huth break; 4889fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4890fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4891fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4892fcf5ef2aSThomas Huth break; 4893fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4894fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4895fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4896fcf5ef2aSThomas Huth break; 4897fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4898fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4899fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4900fcf5ef2aSThomas Huth break; 4901fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4902fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4903fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4904fcf5ef2aSThomas Huth break; 4905fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4906fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4907fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4908fcf5ef2aSThomas Huth break; 4909fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4910fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4911fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4912fcf5ef2aSThomas Huth break; 4913fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4914fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4915fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4916fcf5ef2aSThomas Huth break; 4917fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4918fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4919fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4920fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4921fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4922fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4923fcf5ef2aSThomas Huth break; 4924fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4925fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4926fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4927fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4928fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4929fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4930fcf5ef2aSThomas Huth break; 4931fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4932fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4933fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4934fcf5ef2aSThomas Huth break; 4935fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4936fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4937fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4938fcf5ef2aSThomas Huth break; 4939fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4940fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4941fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4942fcf5ef2aSThomas Huth break; 4943fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4944fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4945fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4946fcf5ef2aSThomas Huth break; 4947fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4948fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4949fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4950fcf5ef2aSThomas Huth break; 4951fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4952fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4953fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4954fcf5ef2aSThomas Huth break; 4955fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4956fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4957fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4961fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4962fcf5ef2aSThomas Huth break; 4963fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4964fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4965fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4966fcf5ef2aSThomas Huth break; 4967fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4968fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4969fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4970fcf5ef2aSThomas Huth break; 4971fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4972fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4973fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4974fcf5ef2aSThomas Huth break; 4975fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4976fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4977fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4978fcf5ef2aSThomas Huth break; 4979fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4980fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4981fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4982fcf5ef2aSThomas Huth break; 4983fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4984fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4985fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4986fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4987fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4988fcf5ef2aSThomas Huth break; 4989fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4990fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4991fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4992fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4993fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4994fcf5ef2aSThomas Huth break; 4995fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4996fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4997fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4998fcf5ef2aSThomas Huth break; 4999fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5000fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5001fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5002fcf5ef2aSThomas Huth break; 5003fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5004fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5005fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5006fcf5ef2aSThomas Huth break; 5007fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5008fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5009fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5010fcf5ef2aSThomas Huth break; 5011fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5012fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5013fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5014fcf5ef2aSThomas Huth break; 5015fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5016fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5017fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5018fcf5ef2aSThomas Huth break; 5019fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5020fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5021fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5022fcf5ef2aSThomas Huth break; 5023fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5024fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5025fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5026fcf5ef2aSThomas Huth break; 5027fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5028fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5029fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5030fcf5ef2aSThomas Huth break; 5031fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5032fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5033fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5034fcf5ef2aSThomas Huth break; 5035fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5036fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5037fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5038fcf5ef2aSThomas Huth break; 5039fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5040fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5041fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5042fcf5ef2aSThomas Huth break; 5043fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5044fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5045fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5046fcf5ef2aSThomas Huth break; 5047fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5048fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5049fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5050fcf5ef2aSThomas Huth break; 5051fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5052fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5053fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5054fcf5ef2aSThomas Huth break; 5055fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5056fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5057fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5058fcf5ef2aSThomas Huth break; 5059fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5060fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5061fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5062fcf5ef2aSThomas Huth break; 5063fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5064fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5065fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5066fcf5ef2aSThomas Huth break; 5067fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5068fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5069fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5070fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5071fcf5ef2aSThomas Huth break; 5072fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5073fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5074fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5075fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5076fcf5ef2aSThomas Huth break; 5077fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5078fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5079fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5080fcf5ef2aSThomas Huth break; 5081fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5082fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5083fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5084fcf5ef2aSThomas Huth break; 5085fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5086fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5087fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5088fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5089fcf5ef2aSThomas Huth break; 5090fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5091fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5092fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5093fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5094fcf5ef2aSThomas Huth break; 5095fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5096fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5097fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5098fcf5ef2aSThomas Huth break; 5099fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5100fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5101fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5102fcf5ef2aSThomas Huth break; 5103fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5104fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5105fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5106fcf5ef2aSThomas Huth break; 5107fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5108fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5109fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5110fcf5ef2aSThomas Huth break; 5111fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5112fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5113fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5114fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5115fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5116fcf5ef2aSThomas Huth break; 5117fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5118fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5119fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5120fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5121fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5122fcf5ef2aSThomas Huth break; 5123fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5124fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5125fcf5ef2aSThomas Huth // XXX 5126fcf5ef2aSThomas Huth goto illegal_insn; 5127fcf5ef2aSThomas Huth default: 5128fcf5ef2aSThomas Huth goto illegal_insn; 5129fcf5ef2aSThomas Huth } 5130fcf5ef2aSThomas Huth #else 5131fcf5ef2aSThomas Huth goto ncp_insn; 5132fcf5ef2aSThomas Huth #endif 5133fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5134fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5135fcf5ef2aSThomas Huth goto illegal_insn; 5136fcf5ef2aSThomas Huth #else 5137fcf5ef2aSThomas Huth goto ncp_insn; 5138fcf5ef2aSThomas Huth #endif 5139fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5140fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5141fcf5ef2aSThomas Huth save_state(dc); 5142fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5143fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5144fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5145fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5146fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5147fcf5ef2aSThomas Huth } else { /* register */ 5148fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5149fcf5ef2aSThomas Huth if (rs2) { 5150fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5151fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5152fcf5ef2aSThomas Huth } else { 5153fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5154fcf5ef2aSThomas Huth } 5155fcf5ef2aSThomas Huth } 5156fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5157fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5158fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5159fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5160fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5161fcf5ef2aSThomas Huth goto jmp_insn; 5162fcf5ef2aSThomas Huth #endif 5163fcf5ef2aSThomas Huth } else { 5164fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5165fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5166fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5167fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5168fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5169fcf5ef2aSThomas Huth } else { /* register */ 5170fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5171fcf5ef2aSThomas Huth if (rs2) { 5172fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5173fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5174fcf5ef2aSThomas Huth } else { 5175fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5176fcf5ef2aSThomas Huth } 5177fcf5ef2aSThomas Huth } 5178fcf5ef2aSThomas Huth switch (xop) { 5179fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5180fcf5ef2aSThomas Huth { 5181fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5182fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5183fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5184fcf5ef2aSThomas Huth 5185fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5186fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5187fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5188fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5189fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5190fcf5ef2aSThomas Huth } 5191fcf5ef2aSThomas Huth goto jmp_insn; 5192fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5193fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5194fcf5ef2aSThomas Huth { 5195fcf5ef2aSThomas Huth if (!supervisor(dc)) 5196fcf5ef2aSThomas Huth goto priv_insn; 5197fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5198fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5199fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5200fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5201fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5202fcf5ef2aSThomas Huth } 5203fcf5ef2aSThomas Huth goto jmp_insn; 5204fcf5ef2aSThomas Huth #endif 5205fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5206fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5207fcf5ef2aSThomas Huth goto unimp_flush; 5208fcf5ef2aSThomas Huth /* nop */ 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth case 0x3c: /* save */ 5211fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5212fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5213fcf5ef2aSThomas Huth break; 5214fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5215fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5216fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5217fcf5ef2aSThomas Huth break; 5218fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5219fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5220fcf5ef2aSThomas Huth { 5221fcf5ef2aSThomas Huth switch (rd) { 5222fcf5ef2aSThomas Huth case 0: 5223fcf5ef2aSThomas Huth if (!supervisor(dc)) 5224fcf5ef2aSThomas Huth goto priv_insn; 5225fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5226fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5227fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 5228fcf5ef2aSThomas Huth goto jmp_insn; 5229fcf5ef2aSThomas Huth case 1: 5230fcf5ef2aSThomas Huth if (!supervisor(dc)) 5231fcf5ef2aSThomas Huth goto priv_insn; 5232fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5233fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5234fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 5235fcf5ef2aSThomas Huth goto jmp_insn; 5236fcf5ef2aSThomas Huth default: 5237fcf5ef2aSThomas Huth goto illegal_insn; 5238fcf5ef2aSThomas Huth } 5239fcf5ef2aSThomas Huth } 5240fcf5ef2aSThomas Huth break; 5241fcf5ef2aSThomas Huth #endif 5242fcf5ef2aSThomas Huth default: 5243fcf5ef2aSThomas Huth goto illegal_insn; 5244fcf5ef2aSThomas Huth } 5245fcf5ef2aSThomas Huth } 5246fcf5ef2aSThomas Huth break; 5247fcf5ef2aSThomas Huth } 5248fcf5ef2aSThomas Huth break; 5249fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5250fcf5ef2aSThomas Huth { 5251fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5252fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5253fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 5254fcf5ef2aSThomas Huth TCGv cpu_addr = get_temp_tl(dc); 5255fcf5ef2aSThomas Huth 5256fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5257fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5258fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5259fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5260fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5261fcf5ef2aSThomas Huth if (simm != 0) { 5262fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5263fcf5ef2aSThomas Huth } 5264fcf5ef2aSThomas Huth } else { /* register */ 5265fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5266fcf5ef2aSThomas Huth if (rs2 != 0) { 5267fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5268fcf5ef2aSThomas Huth } 5269fcf5ef2aSThomas Huth } 5270fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5271fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5272fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5273fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5274fcf5ef2aSThomas Huth 5275fcf5ef2aSThomas Huth switch (xop) { 5276fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5277fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5278fcf5ef2aSThomas Huth tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx); 5279fcf5ef2aSThomas Huth break; 5280fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5281fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5282fcf5ef2aSThomas Huth tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx); 5283fcf5ef2aSThomas Huth break; 5284fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5285fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5286fcf5ef2aSThomas Huth tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx); 5287fcf5ef2aSThomas Huth break; 5288fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5289fcf5ef2aSThomas Huth if (rd & 1) 5290fcf5ef2aSThomas Huth goto illegal_insn; 5291fcf5ef2aSThomas Huth else { 5292fcf5ef2aSThomas Huth TCGv_i64 t64; 5293fcf5ef2aSThomas Huth 5294fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5295fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5296fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(t64, cpu_addr, dc->mem_idx); 5297fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5298fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5299fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5300fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5301fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5302fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5303fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5304fcf5ef2aSThomas Huth } 5305fcf5ef2aSThomas Huth break; 5306fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5307fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5308fcf5ef2aSThomas Huth tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx); 5309fcf5ef2aSThomas Huth break; 5310fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5311fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5312fcf5ef2aSThomas Huth tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx); 5313fcf5ef2aSThomas Huth break; 5314fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5315fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5316fcf5ef2aSThomas Huth break; 5317fcf5ef2aSThomas Huth case 0x0f: 5318fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5319fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5320fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5321fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5322fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5323fcf5ef2aSThomas Huth break; 5324fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5325fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5326fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5327fcf5ef2aSThomas Huth break; 5328fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5329fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5330fcf5ef2aSThomas Huth break; 5331fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5332fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5333fcf5ef2aSThomas Huth break; 5334fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5335fcf5ef2aSThomas Huth if (rd & 1) { 5336fcf5ef2aSThomas Huth goto illegal_insn; 5337fcf5ef2aSThomas Huth } 5338fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5339fcf5ef2aSThomas Huth goto skip_move; 5340fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5341fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5342fcf5ef2aSThomas Huth break; 5343fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5344fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5347fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5348fcf5ef2aSThomas Huth break; 5349fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5350fcf5ef2aSThomas Huth atomically */ 5351fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5352fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5353fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5354fcf5ef2aSThomas Huth break; 5355fcf5ef2aSThomas Huth 5356fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5357fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5358fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5359fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5360fcf5ef2aSThomas Huth goto ncp_insn; 5361fcf5ef2aSThomas Huth #endif 5362fcf5ef2aSThomas Huth #endif 5363fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5364fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5365fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5366fcf5ef2aSThomas Huth tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx); 5367fcf5ef2aSThomas Huth break; 5368fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5369fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5370fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx); 5371fcf5ef2aSThomas Huth break; 5372fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5373fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5374fcf5ef2aSThomas Huth break; 5375fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5376fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5379fcf5ef2aSThomas Huth goto skip_move; 5380fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5381fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5382fcf5ef2aSThomas Huth goto jmp_insn; 5383fcf5ef2aSThomas Huth } 5384fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5385fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5386fcf5ef2aSThomas Huth goto skip_move; 5387fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5388fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5389fcf5ef2aSThomas Huth goto jmp_insn; 5390fcf5ef2aSThomas Huth } 5391fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5392fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5393fcf5ef2aSThomas Huth goto skip_move; 5394fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5395fcf5ef2aSThomas Huth goto skip_move; 5396fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5397fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5398fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5399fcf5ef2aSThomas Huth goto jmp_insn; 5400fcf5ef2aSThomas Huth } 5401fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5402fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5403fcf5ef2aSThomas Huth goto skip_move; 5404fcf5ef2aSThomas Huth #endif 5405fcf5ef2aSThomas Huth default: 5406fcf5ef2aSThomas Huth goto illegal_insn; 5407fcf5ef2aSThomas Huth } 5408fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5409fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5410fcf5ef2aSThomas Huth skip_move: ; 5411fcf5ef2aSThomas Huth #endif 5412fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5413fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5414fcf5ef2aSThomas Huth goto jmp_insn; 5415fcf5ef2aSThomas Huth } 5416fcf5ef2aSThomas Huth switch (xop) { 5417fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5418fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5419fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5420fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5421fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5422fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5423fcf5ef2aSThomas Huth break; 5424fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5425fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5426fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5427fcf5ef2aSThomas Huth if (rd == 1) { 5428fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5429fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5430fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5431fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5432fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5433fcf5ef2aSThomas Huth break; 5434fcf5ef2aSThomas Huth } 5435fcf5ef2aSThomas Huth #endif 5436fcf5ef2aSThomas Huth cpu_dst_32 = get_temp_i32(dc); 5437fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5438fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5439fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5440fcf5ef2aSThomas Huth break; 5441fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5442fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5443fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5444fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5445fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5446fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5447fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5448fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5449fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5450fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5451fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5452fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src1_64); 5453fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src2_64); 5454fcf5ef2aSThomas Huth break; 5455fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5456fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5457fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5458fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5459fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5460fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5461fcf5ef2aSThomas Huth break; 5462fcf5ef2aSThomas Huth default: 5463fcf5ef2aSThomas Huth goto illegal_insn; 5464fcf5ef2aSThomas Huth } 5465fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5466fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5467fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5468fcf5ef2aSThomas Huth 5469fcf5ef2aSThomas Huth switch (xop) { 5470fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5471fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5472fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx); 5473fcf5ef2aSThomas Huth break; 5474fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5475fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5476fcf5ef2aSThomas Huth tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx); 5477fcf5ef2aSThomas Huth break; 5478fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5479fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5480fcf5ef2aSThomas Huth tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx); 5481fcf5ef2aSThomas Huth break; 5482fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5483fcf5ef2aSThomas Huth if (rd & 1) 5484fcf5ef2aSThomas Huth goto illegal_insn; 5485fcf5ef2aSThomas Huth else { 5486fcf5ef2aSThomas Huth TCGv_i64 t64; 5487fcf5ef2aSThomas Huth TCGv lo; 5488fcf5ef2aSThomas Huth 5489fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5490fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5491fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5492fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 5493fcf5ef2aSThomas Huth tcg_gen_qemu_st64(t64, cpu_addr, dc->mem_idx); 5494fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5495fcf5ef2aSThomas Huth } 5496fcf5ef2aSThomas Huth break; 5497fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5498fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5499fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5500fcf5ef2aSThomas Huth break; 5501fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5502fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5503fcf5ef2aSThomas Huth break; 5504fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5505fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5506fcf5ef2aSThomas Huth break; 5507fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5508fcf5ef2aSThomas Huth if (rd & 1) { 5509fcf5ef2aSThomas Huth goto illegal_insn; 5510fcf5ef2aSThomas Huth } 5511fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5512fcf5ef2aSThomas Huth break; 5513fcf5ef2aSThomas Huth #endif 5514fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5515fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5516fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5517fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx); 5518fcf5ef2aSThomas Huth break; 5519fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5520fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5521fcf5ef2aSThomas Huth break; 5522fcf5ef2aSThomas Huth #endif 5523fcf5ef2aSThomas Huth default: 5524fcf5ef2aSThomas Huth goto illegal_insn; 5525fcf5ef2aSThomas Huth } 5526fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5527fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5528fcf5ef2aSThomas Huth goto jmp_insn; 5529fcf5ef2aSThomas Huth } 5530fcf5ef2aSThomas Huth switch (xop) { 5531fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5532fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5533fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5534fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5535fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5536fcf5ef2aSThomas Huth break; 5537fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5538fcf5ef2aSThomas Huth { 5539fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5540fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5541fcf5ef2aSThomas Huth if (rd == 1) { 5542fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_fsr, cpu_addr, dc->mem_idx); 5543fcf5ef2aSThomas Huth break; 5544fcf5ef2aSThomas Huth } 5545fcf5ef2aSThomas Huth #endif 5546fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_fsr, cpu_addr, dc->mem_idx); 5547fcf5ef2aSThomas Huth } 5548fcf5ef2aSThomas Huth break; 5549fcf5ef2aSThomas Huth case 0x26: 5550fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5551fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5552fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5553fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5554fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5555fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5556fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5557fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5558fcf5ef2aSThomas Huth before performing the first write. */ 5559fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5560fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5561fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ | MO_ALIGN_16); 5562fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5563fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5564fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5565fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5566fcf5ef2aSThomas Huth break; 5567fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5568fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5569fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5570fcf5ef2aSThomas Huth goto illegal_insn; 5571fcf5ef2aSThomas Huth #else 5572fcf5ef2aSThomas Huth if (!supervisor(dc)) 5573fcf5ef2aSThomas Huth goto priv_insn; 5574fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5575fcf5ef2aSThomas Huth goto jmp_insn; 5576fcf5ef2aSThomas Huth } 5577fcf5ef2aSThomas Huth goto nfq_insn; 5578fcf5ef2aSThomas Huth #endif 5579fcf5ef2aSThomas Huth #endif 5580fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5581fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5582fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5583fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5584fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5585fcf5ef2aSThomas Huth break; 5586fcf5ef2aSThomas Huth default: 5587fcf5ef2aSThomas Huth goto illegal_insn; 5588fcf5ef2aSThomas Huth } 5589fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5590fcf5ef2aSThomas Huth switch (xop) { 5591fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5592fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5593fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5594fcf5ef2aSThomas Huth goto jmp_insn; 5595fcf5ef2aSThomas Huth } 5596fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5597fcf5ef2aSThomas Huth break; 5598fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5599fcf5ef2aSThomas Huth { 5600fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5601fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5602fcf5ef2aSThomas Huth goto jmp_insn; 5603fcf5ef2aSThomas Huth } 5604fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5605fcf5ef2aSThomas Huth } 5606fcf5ef2aSThomas Huth break; 5607fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5608fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5609fcf5ef2aSThomas Huth goto jmp_insn; 5610fcf5ef2aSThomas Huth } 5611fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5612fcf5ef2aSThomas Huth break; 5613fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5614fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5615fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5616fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5617fcf5ef2aSThomas Huth break; 5618fcf5ef2aSThomas Huth #else 5619fcf5ef2aSThomas Huth case 0x34: /* stc */ 5620fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5621fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5622fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5623fcf5ef2aSThomas Huth goto ncp_insn; 5624fcf5ef2aSThomas Huth #endif 5625fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5626fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5627fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5628fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5629fcf5ef2aSThomas Huth #endif 5630fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5631fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5632fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5633fcf5ef2aSThomas Huth break; 5634fcf5ef2aSThomas Huth #endif 5635fcf5ef2aSThomas Huth default: 5636fcf5ef2aSThomas Huth goto illegal_insn; 5637fcf5ef2aSThomas Huth } 5638fcf5ef2aSThomas Huth } else { 5639fcf5ef2aSThomas Huth goto illegal_insn; 5640fcf5ef2aSThomas Huth } 5641fcf5ef2aSThomas Huth } 5642fcf5ef2aSThomas Huth break; 5643fcf5ef2aSThomas Huth } 5644fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5645fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5646fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5647fcf5ef2aSThomas Huth gen_op_next_insn(); 5648fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5649fcf5ef2aSThomas Huth /* we can do a static jump */ 5650fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5651fcf5ef2aSThomas Huth dc->is_br = 1; 5652fcf5ef2aSThomas Huth } else { 5653fcf5ef2aSThomas Huth dc->pc = dc->npc; 5654fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5655fcf5ef2aSThomas Huth } 5656fcf5ef2aSThomas Huth jmp_insn: 5657fcf5ef2aSThomas Huth goto egress; 5658fcf5ef2aSThomas Huth illegal_insn: 5659fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5660fcf5ef2aSThomas Huth goto egress; 5661fcf5ef2aSThomas Huth unimp_flush: 5662fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5663fcf5ef2aSThomas Huth goto egress; 5664fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5665fcf5ef2aSThomas Huth priv_insn: 5666fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5667fcf5ef2aSThomas Huth goto egress; 5668fcf5ef2aSThomas Huth #endif 5669fcf5ef2aSThomas Huth nfpu_insn: 5670fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5671fcf5ef2aSThomas Huth goto egress; 5672fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5673fcf5ef2aSThomas Huth nfq_insn: 5674fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5675fcf5ef2aSThomas Huth goto egress; 5676fcf5ef2aSThomas Huth #endif 5677fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5678fcf5ef2aSThomas Huth ncp_insn: 5679fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5680fcf5ef2aSThomas Huth goto egress; 5681fcf5ef2aSThomas Huth #endif 5682fcf5ef2aSThomas Huth egress: 5683fcf5ef2aSThomas Huth if (dc->n_t32 != 0) { 5684fcf5ef2aSThomas Huth int i; 5685fcf5ef2aSThomas Huth for (i = dc->n_t32 - 1; i >= 0; --i) { 5686fcf5ef2aSThomas Huth tcg_temp_free_i32(dc->t32[i]); 5687fcf5ef2aSThomas Huth } 5688fcf5ef2aSThomas Huth dc->n_t32 = 0; 5689fcf5ef2aSThomas Huth } 5690fcf5ef2aSThomas Huth if (dc->n_ttl != 0) { 5691fcf5ef2aSThomas Huth int i; 5692fcf5ef2aSThomas Huth for (i = dc->n_ttl - 1; i >= 0; --i) { 5693fcf5ef2aSThomas Huth tcg_temp_free(dc->ttl[i]); 5694fcf5ef2aSThomas Huth } 5695fcf5ef2aSThomas Huth dc->n_ttl = 0; 5696fcf5ef2aSThomas Huth } 5697fcf5ef2aSThomas Huth } 5698fcf5ef2aSThomas Huth 5699fcf5ef2aSThomas Huth void gen_intermediate_code(CPUSPARCState * env, TranslationBlock * tb) 5700fcf5ef2aSThomas Huth { 5701fcf5ef2aSThomas Huth SPARCCPU *cpu = sparc_env_get_cpu(env); 5702fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 5703fcf5ef2aSThomas Huth target_ulong pc_start, last_pc; 5704fcf5ef2aSThomas Huth DisasContext dc1, *dc = &dc1; 5705fcf5ef2aSThomas Huth int num_insns; 5706fcf5ef2aSThomas Huth int max_insns; 5707fcf5ef2aSThomas Huth unsigned int insn; 5708fcf5ef2aSThomas Huth 5709fcf5ef2aSThomas Huth memset(dc, 0, sizeof(DisasContext)); 5710fcf5ef2aSThomas Huth dc->tb = tb; 5711fcf5ef2aSThomas Huth pc_start = tb->pc; 5712fcf5ef2aSThomas Huth dc->pc = pc_start; 5713fcf5ef2aSThomas Huth last_pc = dc->pc; 5714fcf5ef2aSThomas Huth dc->npc = (target_ulong) tb->cs_base; 5715fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 5716fcf5ef2aSThomas Huth dc->mem_idx = tb->flags & TB_FLAG_MMU_MASK; 5717fcf5ef2aSThomas Huth dc->def = env->def; 5718fcf5ef2aSThomas Huth dc->fpu_enabled = tb_fpu_enabled(tb->flags); 5719fcf5ef2aSThomas Huth dc->address_mask_32bit = tb_am_enabled(tb->flags); 5720fcf5ef2aSThomas Huth dc->singlestep = (cs->singlestep_enabled || singlestep); 5721*c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 5722*c9b459aaSArtyom Tarasenko dc->supervisor = (tb->flags & TB_FLAG_SUPER) != 0; 5723*c9b459aaSArtyom Tarasenko #endif 5724fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5725fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 5726fcf5ef2aSThomas Huth dc->asi = (tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5727*c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 5728*c9b459aaSArtyom Tarasenko dc->hypervisor = (tb->flags & TB_FLAG_HYPER) != 0; 5729*c9b459aaSArtyom Tarasenko #endif 5730fcf5ef2aSThomas Huth #endif 5731fcf5ef2aSThomas Huth 5732fcf5ef2aSThomas Huth num_insns = 0; 5733fcf5ef2aSThomas Huth max_insns = tb->cflags & CF_COUNT_MASK; 5734fcf5ef2aSThomas Huth if (max_insns == 0) { 5735fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 5736fcf5ef2aSThomas Huth } 5737fcf5ef2aSThomas Huth if (max_insns > TCG_MAX_INSNS) { 5738fcf5ef2aSThomas Huth max_insns = TCG_MAX_INSNS; 5739fcf5ef2aSThomas Huth } 5740fcf5ef2aSThomas Huth 5741fcf5ef2aSThomas Huth gen_tb_start(tb); 5742fcf5ef2aSThomas Huth do { 5743fcf5ef2aSThomas Huth if (dc->npc & JUMP_PC) { 5744fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5745fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5746fcf5ef2aSThomas Huth } else { 5747fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5748fcf5ef2aSThomas Huth } 5749fcf5ef2aSThomas Huth num_insns++; 5750fcf5ef2aSThomas Huth last_pc = dc->pc; 5751fcf5ef2aSThomas Huth 5752fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { 5753fcf5ef2aSThomas Huth if (dc->pc != pc_start) { 5754fcf5ef2aSThomas Huth save_state(dc); 5755fcf5ef2aSThomas Huth } 5756fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 5757fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 5758fcf5ef2aSThomas Huth dc->is_br = 1; 5759fcf5ef2aSThomas Huth goto exit_gen_loop; 5760fcf5ef2aSThomas Huth } 5761fcf5ef2aSThomas Huth 5762fcf5ef2aSThomas Huth if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) { 5763fcf5ef2aSThomas Huth gen_io_start(); 5764fcf5ef2aSThomas Huth } 5765fcf5ef2aSThomas Huth 5766fcf5ef2aSThomas Huth insn = cpu_ldl_code(env, dc->pc); 5767fcf5ef2aSThomas Huth 5768fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5769fcf5ef2aSThomas Huth 5770fcf5ef2aSThomas Huth if (dc->is_br) 5771fcf5ef2aSThomas Huth break; 5772fcf5ef2aSThomas Huth /* if the next PC is different, we abort now */ 5773fcf5ef2aSThomas Huth if (dc->pc != (last_pc + 4)) 5774fcf5ef2aSThomas Huth break; 5775fcf5ef2aSThomas Huth /* if we reach a page boundary, we stop generation so that the 5776fcf5ef2aSThomas Huth PC of a TT_TFAULT exception is always in the right page */ 5777fcf5ef2aSThomas Huth if ((dc->pc & (TARGET_PAGE_SIZE - 1)) == 0) 5778fcf5ef2aSThomas Huth break; 5779fcf5ef2aSThomas Huth /* if single step mode, we generate only one instruction and 5780fcf5ef2aSThomas Huth generate an exception */ 5781fcf5ef2aSThomas Huth if (dc->singlestep) { 5782fcf5ef2aSThomas Huth break; 5783fcf5ef2aSThomas Huth } 5784fcf5ef2aSThomas Huth } while (!tcg_op_buf_full() && 5785fcf5ef2aSThomas Huth (dc->pc - pc_start) < (TARGET_PAGE_SIZE - 32) && 5786fcf5ef2aSThomas Huth num_insns < max_insns); 5787fcf5ef2aSThomas Huth 5788fcf5ef2aSThomas Huth exit_gen_loop: 5789fcf5ef2aSThomas Huth if (tb->cflags & CF_LAST_IO) { 5790fcf5ef2aSThomas Huth gen_io_end(); 5791fcf5ef2aSThomas Huth } 5792fcf5ef2aSThomas Huth if (!dc->is_br) { 5793fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5794fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5795fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5796fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5797fcf5ef2aSThomas Huth } else { 5798fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5799fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5800fcf5ef2aSThomas Huth } 5801fcf5ef2aSThomas Huth save_npc(dc); 5802fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 5803fcf5ef2aSThomas Huth } 5804fcf5ef2aSThomas Huth } 5805fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 5806fcf5ef2aSThomas Huth 5807fcf5ef2aSThomas Huth tb->size = last_pc + 4 - pc_start; 5808fcf5ef2aSThomas Huth tb->icount = num_insns; 5809fcf5ef2aSThomas Huth 5810fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 5811fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 5812fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 5813fcf5ef2aSThomas Huth qemu_log_lock(); 5814fcf5ef2aSThomas Huth qemu_log("--------------\n"); 5815fcf5ef2aSThomas Huth qemu_log("IN: %s\n", lookup_symbol(pc_start)); 5816fcf5ef2aSThomas Huth log_target_disas(cs, pc_start, last_pc + 4 - pc_start, 0); 5817fcf5ef2aSThomas Huth qemu_log("\n"); 5818fcf5ef2aSThomas Huth qemu_log_unlock(); 5819fcf5ef2aSThomas Huth } 5820fcf5ef2aSThomas Huth #endif 5821fcf5ef2aSThomas Huth } 5822fcf5ef2aSThomas Huth 5823fcf5ef2aSThomas Huth void gen_intermediate_code_init(CPUSPARCState *env) 5824fcf5ef2aSThomas Huth { 5825fcf5ef2aSThomas Huth static int inited; 5826fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5827fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5828fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5829fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5830fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5831fcf5ef2aSThomas Huth }; 5832fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5833fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5834fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5835fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5836fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5837fcf5ef2aSThomas Huth }; 5838fcf5ef2aSThomas Huth 5839fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5840fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5841fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5842fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5843fcf5ef2aSThomas Huth #else 5844fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5845fcf5ef2aSThomas Huth #endif 5846fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5847fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5848fcf5ef2aSThomas Huth }; 5849fcf5ef2aSThomas Huth 5850fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5851fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5852fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5853fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5854fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5855fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5856fcf5ef2aSThomas Huth "hstick_cmpr" }, 5857fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5858fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5859fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5860fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5861fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5862fcf5ef2aSThomas Huth #endif 5863fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5864fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5865fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5866fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5867fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5868fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5869fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5870fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5871fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5872fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5873fcf5ef2aSThomas Huth #endif 5874fcf5ef2aSThomas Huth }; 5875fcf5ef2aSThomas Huth 5876fcf5ef2aSThomas Huth unsigned int i; 5877fcf5ef2aSThomas Huth 5878fcf5ef2aSThomas Huth /* init various static tables */ 5879fcf5ef2aSThomas Huth if (inited) { 5880fcf5ef2aSThomas Huth return; 5881fcf5ef2aSThomas Huth } 5882fcf5ef2aSThomas Huth inited = 1; 5883fcf5ef2aSThomas Huth 5884fcf5ef2aSThomas Huth cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); 5885fcf5ef2aSThomas Huth tcg_ctx.tcg_env = cpu_env; 5886fcf5ef2aSThomas Huth 5887fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 5888fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5889fcf5ef2aSThomas Huth "regwptr"); 5890fcf5ef2aSThomas Huth 5891fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5892fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 5893fcf5ef2aSThomas Huth } 5894fcf5ef2aSThomas Huth 5895fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5896fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 5897fcf5ef2aSThomas Huth } 5898fcf5ef2aSThomas Huth 5899fcf5ef2aSThomas Huth TCGV_UNUSED(cpu_regs[0]); 5900fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5901fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 5902fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5903fcf5ef2aSThomas Huth gregnames[i]); 5904fcf5ef2aSThomas Huth } 5905fcf5ef2aSThomas Huth 5906fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5907fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5908fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5909fcf5ef2aSThomas Huth gregnames[i]); 5910fcf5ef2aSThomas Huth } 5911fcf5ef2aSThomas Huth 5912fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5913fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 5914fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5915fcf5ef2aSThomas Huth fregnames[i]); 5916fcf5ef2aSThomas Huth } 5917fcf5ef2aSThomas Huth } 5918fcf5ef2aSThomas Huth 5919fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSPARCState *env, TranslationBlock *tb, 5920fcf5ef2aSThomas Huth target_ulong *data) 5921fcf5ef2aSThomas Huth { 5922fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5923fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5924fcf5ef2aSThomas Huth 5925fcf5ef2aSThomas Huth env->pc = pc; 5926fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5927fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5928fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5929fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5930fcf5ef2aSThomas Huth if (env->cond) { 5931fcf5ef2aSThomas Huth env->npc = npc & ~3; 5932fcf5ef2aSThomas Huth } else { 5933fcf5ef2aSThomas Huth env->npc = pc + 4; 5934fcf5ef2aSThomas Huth } 5935fcf5ef2aSThomas Huth } else { 5936fcf5ef2aSThomas Huth env->npc = npc; 5937fcf5ef2aSThomas Huth } 5938fcf5ef2aSThomas Huth } 5939