1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 314fd71d19SRichard Henderson #include "fpu/softfloat.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64*c973b4e8SRichard Henderson # define gen_helper_cmask8 ({ qemu_build_not_reached(); NULL; }) 65*c973b4e8SRichard Henderson # define gen_helper_cmask16 ({ qemu_build_not_reached(); NULL; }) 66*c973b4e8SRichard Henderson # define gen_helper_cmask32 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 74e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 758aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 811617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 82199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 838aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 847b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 85f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 86afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 87668bb9b7SRichard Henderson # define MAXTL_MASK 0 88af25071cSRichard Henderson #endif 89af25071cSRichard Henderson 90633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 91633c4283SRichard Henderson #define DYNAMIC_PC 1 92633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 93633c4283SRichard Henderson #define JUMP_PC 2 94633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 95633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 96fcf5ef2aSThomas Huth 9746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9846bb0137SMark Cave-Ayland 99fcf5ef2aSThomas Huth /* global register indexes */ 100fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 101c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 102fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 103fcf5ef2aSThomas Huth static TCGv cpu_y; 104fcf5ef2aSThomas Huth static TCGv cpu_tbr; 105fcf5ef2aSThomas Huth static TCGv cpu_cond; 1062a1905c7SRichard Henderson static TCGv cpu_cc_N; 1072a1905c7SRichard Henderson static TCGv cpu_cc_V; 1082a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1092a1905c7SRichard Henderson static TCGv cpu_icc_C; 110fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1112a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1122a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1132a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 114fcf5ef2aSThomas Huth static TCGv cpu_gsr; 115fcf5ef2aSThomas Huth #else 116af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 117af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 118fcf5ef2aSThomas Huth #endif 1192a1905c7SRichard Henderson 1202a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1212a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1222a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1232a1905c7SRichard Henderson #else 1242a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1252a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1262a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1272a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1282a1905c7SRichard Henderson #endif 1292a1905c7SRichard Henderson 1301210a036SRichard Henderson /* Floating point comparison registers */ 131d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 132fcf5ef2aSThomas Huth 133af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 134af25071cSRichard Henderson #ifdef TARGET_SPARC64 135cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 136af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 137af25071cSRichard Henderson #else 138cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 139af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 140af25071cSRichard Henderson #endif 141af25071cSRichard Henderson 142533f042fSRichard Henderson typedef struct DisasCompare { 143533f042fSRichard Henderson TCGCond cond; 144533f042fSRichard Henderson TCGv c1; 145533f042fSRichard Henderson int c2; 146533f042fSRichard Henderson } DisasCompare; 147533f042fSRichard Henderson 148186e7890SRichard Henderson typedef struct DisasDelayException { 149186e7890SRichard Henderson struct DisasDelayException *next; 150186e7890SRichard Henderson TCGLabel *lab; 151186e7890SRichard Henderson TCGv_i32 excp; 152186e7890SRichard Henderson /* Saved state at parent insn. */ 153186e7890SRichard Henderson target_ulong pc; 154186e7890SRichard Henderson target_ulong npc; 155186e7890SRichard Henderson } DisasDelayException; 156186e7890SRichard Henderson 157fcf5ef2aSThomas Huth typedef struct DisasContext { 158af00be49SEmilio G. Cota DisasContextBase base; 159fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 160fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 161533f042fSRichard Henderson 162533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 163533f042fSRichard Henderson DisasCompare jump; 164533f042fSRichard Henderson target_ulong jump_pc[2]; 165533f042fSRichard Henderson 166fcf5ef2aSThomas Huth int mem_idx; 16789527e3aSRichard Henderson bool cpu_cond_live; 168c9b459aaSArtyom Tarasenko bool fpu_enabled; 169c9b459aaSArtyom Tarasenko bool address_mask_32bit; 170c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 171c9b459aaSArtyom Tarasenko bool supervisor; 172c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 173c9b459aaSArtyom Tarasenko bool hypervisor; 174c9b459aaSArtyom Tarasenko #endif 175c9b459aaSArtyom Tarasenko #endif 176c9b459aaSArtyom Tarasenko 177fcf5ef2aSThomas Huth sparc_def_t *def; 178fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 179fcf5ef2aSThomas Huth int fprs_dirty; 180fcf5ef2aSThomas Huth int asi; 181fcf5ef2aSThomas Huth #endif 182186e7890SRichard Henderson DisasDelayException *delay_excp_list; 183fcf5ef2aSThomas Huth } DisasContext; 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth // This function uses non-native bit order 186fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 187fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 190fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 191fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 194fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 197fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 200fcf5ef2aSThomas Huth 2010c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 202fcf5ef2aSThomas Huth { 203fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 204fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 205fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 206fcf5ef2aSThomas Huth we can avoid setting it again. */ 207fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 208fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 209fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth #endif 212fcf5ef2aSThomas Huth } 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth /* floating point registers moves */ 2151210a036SRichard Henderson 2161210a036SRichard Henderson static int gen_offset_fpr_F(unsigned int reg) 2171210a036SRichard Henderson { 2181210a036SRichard Henderson int ret; 2191210a036SRichard Henderson 2201210a036SRichard Henderson tcg_debug_assert(reg < 32); 2211210a036SRichard Henderson ret= offsetof(CPUSPARCState, fpr[reg / 2]); 2221210a036SRichard Henderson if (reg & 1) { 2231210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.lower); 2241210a036SRichard Henderson } else { 2251210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.upper); 2261210a036SRichard Henderson } 2271210a036SRichard Henderson return ret; 2281210a036SRichard Henderson } 2291210a036SRichard Henderson 230fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 231fcf5ef2aSThomas Huth { 23236ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 2331210a036SRichard Henderson tcg_gen_ld_i32(ret, tcg_env, gen_offset_fpr_F(src)); 234dc41aa7dSRichard Henderson return ret; 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 238fcf5ef2aSThomas Huth { 2391210a036SRichard Henderson tcg_gen_st_i32(v, tcg_env, gen_offset_fpr_F(dst)); 240fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 2431210a036SRichard Henderson static int gen_offset_fpr_D(unsigned int reg) 2441210a036SRichard Henderson { 2451210a036SRichard Henderson tcg_debug_assert(reg < 64); 2461210a036SRichard Henderson tcg_debug_assert(reg % 2 == 0); 2471210a036SRichard Henderson return offsetof(CPUSPARCState, fpr[reg / 2]); 2481210a036SRichard Henderson } 2491210a036SRichard Henderson 250fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 251fcf5ef2aSThomas Huth { 2521210a036SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 2531210a036SRichard Henderson tcg_gen_ld_i64(ret, tcg_env, gen_offset_fpr_D(src)); 2541210a036SRichard Henderson return ret; 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 258fcf5ef2aSThomas Huth { 2591210a036SRichard Henderson tcg_gen_st_i64(v, tcg_env, gen_offset_fpr_D(dst)); 260fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 26333ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26433ec4245SRichard Henderson { 26533ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 2661210a036SRichard Henderson TCGv_i64 h = gen_load_fpr_D(dc, src); 2671210a036SRichard Henderson TCGv_i64 l = gen_load_fpr_D(dc, src + 2); 26833ec4245SRichard Henderson 2691210a036SRichard Henderson tcg_gen_concat_i64_i128(ret, l, h); 27033ec4245SRichard Henderson return ret; 27133ec4245SRichard Henderson } 27233ec4245SRichard Henderson 27333ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 27433ec4245SRichard Henderson { 2751210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 2761210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2771210a036SRichard Henderson 2781210a036SRichard Henderson tcg_gen_extr_i128_i64(l, h, v); 2791210a036SRichard Henderson gen_store_fpr_D(dc, dst, h); 2801210a036SRichard Henderson gen_store_fpr_D(dc, dst + 2, l); 28133ec4245SRichard Henderson } 28233ec4245SRichard Henderson 283fcf5ef2aSThomas Huth /* moves */ 284fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 285fcf5ef2aSThomas Huth #define supervisor(dc) 0 286fcf5ef2aSThomas Huth #define hypervisor(dc) 0 287fcf5ef2aSThomas Huth #else 288fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 289c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 290c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 291fcf5ef2aSThomas Huth #else 292c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 293668bb9b7SRichard Henderson #define hypervisor(dc) 0 294fcf5ef2aSThomas Huth #endif 295fcf5ef2aSThomas Huth #endif 296fcf5ef2aSThomas Huth 297b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 299b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 301b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 302b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 303fcf5ef2aSThomas Huth #else 304b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 305fcf5ef2aSThomas Huth #endif 306fcf5ef2aSThomas Huth 3070c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 308fcf5ef2aSThomas Huth { 309b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 310fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 311b1bc09eaSRichard Henderson } 312fcf5ef2aSThomas Huth } 313fcf5ef2aSThomas Huth 31423ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31523ada1b1SRichard Henderson { 31623ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31723ada1b1SRichard Henderson } 31823ada1b1SRichard Henderson 3190c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 320fcf5ef2aSThomas Huth { 321fcf5ef2aSThomas Huth if (reg > 0) { 322fcf5ef2aSThomas Huth assert(reg < 32); 323fcf5ef2aSThomas Huth return cpu_regs[reg]; 324fcf5ef2aSThomas Huth } else { 32552123f14SRichard Henderson TCGv t = tcg_temp_new(); 326fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 327fcf5ef2aSThomas Huth return t; 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 3310c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth if (reg > 0) { 334fcf5ef2aSThomas Huth assert(reg < 32); 335fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth } 338fcf5ef2aSThomas Huth 3390c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 340fcf5ef2aSThomas Huth { 341fcf5ef2aSThomas Huth if (reg > 0) { 342fcf5ef2aSThomas Huth assert(reg < 32); 343fcf5ef2aSThomas Huth return cpu_regs[reg]; 344fcf5ef2aSThomas Huth } else { 34552123f14SRichard Henderson return tcg_temp_new(); 346fcf5ef2aSThomas Huth } 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 3495645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 350fcf5ef2aSThomas Huth { 3515645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3525645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 3555645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 356fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 357fcf5ef2aSThomas Huth { 358fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 359fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 360fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 361fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36307ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 364fcf5ef2aSThomas Huth } else { 365f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 366fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 368f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth } 371fcf5ef2aSThomas Huth 372b989ce73SRichard Henderson static TCGv gen_carry32(void) 373fcf5ef2aSThomas Huth { 374b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 375b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 376b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 377b989ce73SRichard Henderson return t; 378b989ce73SRichard Henderson } 379b989ce73SRichard Henderson return cpu_icc_C; 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 382b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 383fcf5ef2aSThomas Huth { 384b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 385fcf5ef2aSThomas Huth 386b989ce73SRichard Henderson if (cin) { 387b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 388b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 389b989ce73SRichard Henderson } else { 390b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 391b989ce73SRichard Henderson } 392b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 393b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 394b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 395b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 396b989ce73SRichard Henderson /* 397b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 398b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 399b989ce73SRichard Henderson */ 400b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 401b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 402b989ce73SRichard Henderson } 403b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 404b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 405b989ce73SRichard Henderson } 406fcf5ef2aSThomas Huth 407b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 408b989ce73SRichard Henderson { 409b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 410b989ce73SRichard Henderson } 411fcf5ef2aSThomas Huth 412b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 413b989ce73SRichard Henderson { 414b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 415b989ce73SRichard Henderson 416b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 417b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 418b989ce73SRichard Henderson 419b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 420b989ce73SRichard Henderson 421b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 422b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 423b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 424b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 425b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 426b989ce73SRichard Henderson } 427b989ce73SRichard Henderson 428b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 429b989ce73SRichard Henderson { 430b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 431b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 432b989ce73SRichard Henderson } 433b989ce73SRichard Henderson 434b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 435b989ce73SRichard Henderson { 436b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 437fcf5ef2aSThomas Huth } 438fcf5ef2aSThomas Huth 439015fc6fcSRichard Henderson static void gen_op_addxc(TCGv dst, TCGv src1, TCGv src2) 440015fc6fcSRichard Henderson { 441015fc6fcSRichard Henderson tcg_gen_add_tl(dst, src1, src2); 442015fc6fcSRichard Henderson tcg_gen_add_tl(dst, dst, cpu_cc_C); 443015fc6fcSRichard Henderson } 444015fc6fcSRichard Henderson 445015fc6fcSRichard Henderson static void gen_op_addxccc(TCGv dst, TCGv src1, TCGv src2) 446015fc6fcSRichard Henderson { 447015fc6fcSRichard Henderson gen_op_addcc_int(dst, src1, src2, cpu_cc_C); 448015fc6fcSRichard Henderson } 449015fc6fcSRichard Henderson 450f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 451fcf5ef2aSThomas Huth { 452f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 453fcf5ef2aSThomas Huth 454f828df74SRichard Henderson if (cin) { 455f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 456f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 457f828df74SRichard Henderson } else { 458f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 459f828df74SRichard Henderson } 460f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 461f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 462f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 463f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 464f828df74SRichard Henderson #ifdef TARGET_SPARC64 465f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 466f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 467fcf5ef2aSThomas Huth #endif 468f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 469f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth 472f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 473fcf5ef2aSThomas Huth { 474f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 475fcf5ef2aSThomas Huth } 476fcf5ef2aSThomas Huth 477f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 478fcf5ef2aSThomas Huth { 479f828df74SRichard Henderson TCGv t = tcg_temp_new(); 480fcf5ef2aSThomas Huth 481f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 482f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 483fcf5ef2aSThomas Huth 484f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 485f828df74SRichard Henderson 486f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 487f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 488f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 489f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 490f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 491f828df74SRichard Henderson } 492f828df74SRichard Henderson 493f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 494f828df74SRichard Henderson { 495fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 496f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 497fcf5ef2aSThomas Huth } 498fcf5ef2aSThomas Huth 499f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 500dfebb950SRichard Henderson { 501f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 502dfebb950SRichard Henderson } 503dfebb950SRichard Henderson 5040c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 505fcf5ef2aSThomas Huth { 506b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 50750280618SRichard Henderson TCGv one = tcg_constant_tl(1); 508b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 509b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 510b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 511fcf5ef2aSThomas Huth 512b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 513b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 514fcf5ef2aSThomas Huth 515b989ce73SRichard Henderson /* 516b989ce73SRichard Henderson * if (!(env->y & 1)) 517b989ce73SRichard Henderson * src2 = 0; 518fcf5ef2aSThomas Huth */ 51950280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 520fcf5ef2aSThomas Huth 521b989ce73SRichard Henderson /* 522b989ce73SRichard Henderson * b2 = src1 & 1; 523b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 524b989ce73SRichard Henderson */ 5250b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 526b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 527fcf5ef2aSThomas Huth 528fcf5ef2aSThomas Huth // b1 = N ^ V; 5292a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 530fcf5ef2aSThomas Huth 531b989ce73SRichard Henderson /* 532b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 533b989ce73SRichard Henderson */ 5342a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 535b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 536b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 537fcf5ef2aSThomas Huth 538b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth 5410c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 542fcf5ef2aSThomas Huth { 543fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 544fcf5ef2aSThomas Huth if (sign_ext) { 545fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 546fcf5ef2aSThomas Huth } else { 547fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 548fcf5ef2aSThomas Huth } 549fcf5ef2aSThomas Huth #else 550fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 551fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 552fcf5ef2aSThomas Huth 553fcf5ef2aSThomas Huth if (sign_ext) { 554fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 555fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 556fcf5ef2aSThomas Huth } else { 557fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 558fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 562fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 563fcf5ef2aSThomas Huth #endif 564fcf5ef2aSThomas Huth } 565fcf5ef2aSThomas Huth 5660c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 567fcf5ef2aSThomas Huth { 568fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 569fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth 5720c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 573fcf5ef2aSThomas Huth { 574fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 575fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth 578c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 579c2636853SRichard Henderson { 58013260103SRichard Henderson #ifdef TARGET_SPARC64 581c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 58213260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 58313260103SRichard Henderson #else 58413260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 58513260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 58613260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 58713260103SRichard Henderson #endif 588c2636853SRichard Henderson } 589c2636853SRichard Henderson 590c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 591c2636853SRichard Henderson { 59213260103SRichard Henderson TCGv_i64 t64; 59313260103SRichard Henderson 59413260103SRichard Henderson #ifdef TARGET_SPARC64 59513260103SRichard Henderson t64 = cpu_cc_V; 59613260103SRichard Henderson #else 59713260103SRichard Henderson t64 = tcg_temp_new_i64(); 59813260103SRichard Henderson #endif 59913260103SRichard Henderson 60013260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 60113260103SRichard Henderson 60213260103SRichard Henderson #ifdef TARGET_SPARC64 60313260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 60413260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 60513260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 60613260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 60713260103SRichard Henderson #else 60813260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 60913260103SRichard Henderson #endif 61013260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 61113260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 61213260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 613c2636853SRichard Henderson } 614c2636853SRichard Henderson 615c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 616c2636853SRichard Henderson { 61713260103SRichard Henderson TCGv_i64 t64; 61813260103SRichard Henderson 61913260103SRichard Henderson #ifdef TARGET_SPARC64 62013260103SRichard Henderson t64 = cpu_cc_V; 62113260103SRichard Henderson #else 62213260103SRichard Henderson t64 = tcg_temp_new_i64(); 62313260103SRichard Henderson #endif 62413260103SRichard Henderson 62513260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 62613260103SRichard Henderson 62713260103SRichard Henderson #ifdef TARGET_SPARC64 62813260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 62913260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 63013260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 63113260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 63213260103SRichard Henderson #else 63313260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 63413260103SRichard Henderson #endif 63513260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 63613260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 63713260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 638c2636853SRichard Henderson } 639c2636853SRichard Henderson 640a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 641a9aba13dSRichard Henderson { 642a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 643a9aba13dSRichard Henderson } 644a9aba13dSRichard Henderson 645a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 646a9aba13dSRichard Henderson { 647a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 648a9aba13dSRichard Henderson } 649a9aba13dSRichard Henderson 6509c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6519c6ec5bcSRichard Henderson { 6529c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6539c6ec5bcSRichard Henderson } 6549c6ec5bcSRichard Henderson 65545bfed3bSRichard Henderson #ifndef TARGET_SPARC64 65645bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 65745bfed3bSRichard Henderson { 65845bfed3bSRichard Henderson g_assert_not_reached(); 65945bfed3bSRichard Henderson } 66045bfed3bSRichard Henderson #endif 66145bfed3bSRichard Henderson 66245bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 66345bfed3bSRichard Henderson { 66445bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 66545bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 66645bfed3bSRichard Henderson } 66745bfed3bSRichard Henderson 66845bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 66945bfed3bSRichard Henderson { 67045bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 67145bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 67245bfed3bSRichard Henderson } 67345bfed3bSRichard Henderson 6742f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6752f722641SRichard Henderson { 6762f722641SRichard Henderson #ifdef TARGET_SPARC64 6772f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6782f722641SRichard Henderson #else 6792f722641SRichard Henderson g_assert_not_reached(); 6802f722641SRichard Henderson #endif 6812f722641SRichard Henderson } 6822f722641SRichard Henderson 6832f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6842f722641SRichard Henderson { 6852f722641SRichard Henderson #ifdef TARGET_SPARC64 6862f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6872f722641SRichard Henderson #else 6882f722641SRichard Henderson g_assert_not_reached(); 6892f722641SRichard Henderson #endif 6902f722641SRichard Henderson } 6912f722641SRichard Henderson 6924b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6934b6edc0aSRichard Henderson { 6944b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6954b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6964b6edc0aSRichard Henderson #else 6974b6edc0aSRichard Henderson g_assert_not_reached(); 6984b6edc0aSRichard Henderson #endif 6994b6edc0aSRichard Henderson } 7004b6edc0aSRichard Henderson 7014b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7024b6edc0aSRichard Henderson { 7034b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7044b6edc0aSRichard Henderson TCGv t1, t2, shift; 7054b6edc0aSRichard Henderson 7064b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7074b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7084b6edc0aSRichard Henderson shift = tcg_temp_new(); 7094b6edc0aSRichard Henderson 7104b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7114b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7124b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7134b6edc0aSRichard Henderson 7144b6edc0aSRichard Henderson /* 7154b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7164b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7174b6edc0aSRichard Henderson */ 7184b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7194b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7204b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7214b6edc0aSRichard Henderson 7224b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7234b6edc0aSRichard Henderson #else 7244b6edc0aSRichard Henderson g_assert_not_reached(); 7254b6edc0aSRichard Henderson #endif 7264b6edc0aSRichard Henderson } 7274b6edc0aSRichard Henderson 7284b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7294b6edc0aSRichard Henderson { 7304b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7314b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7324b6edc0aSRichard Henderson #else 7334b6edc0aSRichard Henderson g_assert_not_reached(); 7344b6edc0aSRichard Henderson #endif 7354b6edc0aSRichard Henderson } 7364b6edc0aSRichard Henderson 737a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 738a859602cSRichard Henderson { 739a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 740a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 741a859602cSRichard Henderson } 742a859602cSRichard Henderson 743a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 744a859602cSRichard Henderson { 745a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 746a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 747a859602cSRichard Henderson } 748a859602cSRichard Henderson 749be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 750be8998e0SRichard Henderson { 751be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 752be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 753be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 754be8998e0SRichard Henderson 755be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 756be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 757be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 758be8998e0SRichard Henderson 759be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 760be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 761be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 762be8998e0SRichard Henderson 763be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 764be8998e0SRichard Henderson } 765be8998e0SRichard Henderson 766be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 767be8998e0SRichard Henderson { 768be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 769be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 770be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 771be8998e0SRichard Henderson 772be8998e0SRichard Henderson /* 773be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 774be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 775be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 776be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 777be8998e0SRichard Henderson */ 778be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 779be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 780be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 781be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 782be8998e0SRichard Henderson 783be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 784be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 785be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 786be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 787be8998e0SRichard Henderson 788be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 789be8998e0SRichard Henderson } 790be8998e0SRichard Henderson 79189527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 79289527e3aSRichard Henderson { 79389527e3aSRichard Henderson /* 79489527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 79589527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 79689527e3aSRichard Henderson * cpu_cond may be able to be elided. 79789527e3aSRichard Henderson */ 79889527e3aSRichard Henderson if (dc->cpu_cond_live) { 79989527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 80089527e3aSRichard Henderson dc->cpu_cond_live = false; 80189527e3aSRichard Henderson } 80289527e3aSRichard Henderson } 80389527e3aSRichard Henderson 8040c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 805fcf5ef2aSThomas Huth { 80600ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 80700ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 808533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 809fcf5ef2aSThomas Huth 810533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 811fcf5ef2aSThomas Huth } 812fcf5ef2aSThomas Huth 813fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 814fcf5ef2aSThomas Huth have been set for a jump */ 8150c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 818fcf5ef2aSThomas Huth gen_generic_branch(dc); 81999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth } 822fcf5ef2aSThomas Huth 8230c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 824fcf5ef2aSThomas Huth { 825633c4283SRichard Henderson if (dc->npc & 3) { 826633c4283SRichard Henderson switch (dc->npc) { 827633c4283SRichard Henderson case JUMP_PC: 828fcf5ef2aSThomas Huth gen_generic_branch(dc); 82999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 830633c4283SRichard Henderson break; 831633c4283SRichard Henderson case DYNAMIC_PC: 832633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 833633c4283SRichard Henderson break; 834633c4283SRichard Henderson default: 835633c4283SRichard Henderson g_assert_not_reached(); 836633c4283SRichard Henderson } 837633c4283SRichard Henderson } else { 838fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth 8420c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 843fcf5ef2aSThomas Huth { 844fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 845fcf5ef2aSThomas Huth save_npc(dc); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 849fcf5ef2aSThomas Huth { 85089527e3aSRichard Henderson finishing_insn(dc); 851fcf5ef2aSThomas Huth save_state(dc); 852ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 853af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 854fcf5ef2aSThomas Huth } 855fcf5ef2aSThomas Huth 856186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 857fcf5ef2aSThomas Huth { 858186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 859186e7890SRichard Henderson 860186e7890SRichard Henderson e->next = dc->delay_excp_list; 861186e7890SRichard Henderson dc->delay_excp_list = e; 862186e7890SRichard Henderson 863186e7890SRichard Henderson e->lab = gen_new_label(); 864186e7890SRichard Henderson e->excp = excp; 865186e7890SRichard Henderson e->pc = dc->pc; 866186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 867186e7890SRichard Henderson assert(e->npc != JUMP_PC); 868186e7890SRichard Henderson e->npc = dc->npc; 869186e7890SRichard Henderson 870186e7890SRichard Henderson return e->lab; 871186e7890SRichard Henderson } 872186e7890SRichard Henderson 873186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 874186e7890SRichard Henderson { 875186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 876186e7890SRichard Henderson } 877186e7890SRichard Henderson 878186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 879186e7890SRichard Henderson { 880186e7890SRichard Henderson TCGv t = tcg_temp_new(); 881186e7890SRichard Henderson TCGLabel *lab; 882186e7890SRichard Henderson 883186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 884186e7890SRichard Henderson 885186e7890SRichard Henderson flush_cond(dc); 886186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 887186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 888fcf5ef2aSThomas Huth } 889fcf5ef2aSThomas Huth 8900c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 891fcf5ef2aSThomas Huth { 89289527e3aSRichard Henderson finishing_insn(dc); 89389527e3aSRichard Henderson 894633c4283SRichard Henderson if (dc->npc & 3) { 895633c4283SRichard Henderson switch (dc->npc) { 896633c4283SRichard Henderson case JUMP_PC: 897fcf5ef2aSThomas Huth gen_generic_branch(dc); 898fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 89999c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 900633c4283SRichard Henderson break; 901633c4283SRichard Henderson case DYNAMIC_PC: 902633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 903fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 904633c4283SRichard Henderson dc->pc = dc->npc; 905633c4283SRichard Henderson break; 906633c4283SRichard Henderson default: 907633c4283SRichard Henderson g_assert_not_reached(); 908633c4283SRichard Henderson } 909fcf5ef2aSThomas Huth } else { 910fcf5ef2aSThomas Huth dc->pc = dc->npc; 911fcf5ef2aSThomas Huth } 912fcf5ef2aSThomas Huth } 913fcf5ef2aSThomas Huth 914fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 915fcf5ef2aSThomas Huth DisasContext *dc) 916fcf5ef2aSThomas Huth { 917b597eedcSRichard Henderson TCGv t1; 918fcf5ef2aSThomas Huth 9192a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 920c8507ebfSRichard Henderson cmp->c2 = 0; 9212a1905c7SRichard Henderson 9222a1905c7SRichard Henderson switch (cond & 7) { 9232a1905c7SRichard Henderson case 0x0: /* never */ 9242a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 925c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 926fcf5ef2aSThomas Huth break; 9272a1905c7SRichard Henderson 9282a1905c7SRichard Henderson case 0x1: /* eq: Z */ 9292a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9302a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9312a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 9322a1905c7SRichard Henderson } else { 9332a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 9342a1905c7SRichard Henderson } 9352a1905c7SRichard Henderson break; 9362a1905c7SRichard Henderson 9372a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 9382a1905c7SRichard Henderson /* 9392a1905c7SRichard Henderson * Simplify: 9402a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 9412a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 9422a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 9432a1905c7SRichard Henderson */ 9442a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9452a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9462a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 9472a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 9482a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9492a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9502a1905c7SRichard Henderson } 9512a1905c7SRichard Henderson break; 9522a1905c7SRichard Henderson 9532a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 9542a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9552a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9562a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9572a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 9582a1905c7SRichard Henderson } 9592a1905c7SRichard Henderson break; 9602a1905c7SRichard Henderson 9612a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 9622a1905c7SRichard Henderson /* 9632a1905c7SRichard Henderson * Simplify: 9642a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 9652a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 9662a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 9672a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 9682a1905c7SRichard Henderson */ 9692a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9702a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9712a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 9722a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 9732a1905c7SRichard Henderson } else { 9742a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9752a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 9762a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 9772a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9782a1905c7SRichard Henderson } 9792a1905c7SRichard Henderson break; 9802a1905c7SRichard Henderson 9812a1905c7SRichard Henderson case 0x5: /* ltu: C */ 9822a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 9832a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9842a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 9852a1905c7SRichard Henderson } else { 9862a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9872a1905c7SRichard Henderson } 9882a1905c7SRichard Henderson break; 9892a1905c7SRichard Henderson 9902a1905c7SRichard Henderson case 0x6: /* neg: N */ 9912a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9922a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9932a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 9942a1905c7SRichard Henderson } else { 9952a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 9962a1905c7SRichard Henderson } 9972a1905c7SRichard Henderson break; 9982a1905c7SRichard Henderson 9992a1905c7SRichard Henderson case 0x7: /* vs: V */ 10002a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10012a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10022a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 10032a1905c7SRichard Henderson } else { 10042a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 10052a1905c7SRichard Henderson } 10062a1905c7SRichard Henderson break; 10072a1905c7SRichard Henderson } 10082a1905c7SRichard Henderson if (cond & 8) { 10092a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1014fcf5ef2aSThomas Huth { 1015d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 1016d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 1017d8c5b92fSRichard Henderson int c2 = 0; 1018d8c5b92fSRichard Henderson TCGCond tcond; 1019fcf5ef2aSThomas Huth 1020d8c5b92fSRichard Henderson /* 1021d8c5b92fSRichard Henderson * FCC values: 1022d8c5b92fSRichard Henderson * 0 = 1023d8c5b92fSRichard Henderson * 1 < 1024d8c5b92fSRichard Henderson * 2 > 1025d8c5b92fSRichard Henderson * 3 unordered 1026d8c5b92fSRichard Henderson */ 1027d8c5b92fSRichard Henderson switch (cond & 7) { 1028d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1029d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1030fcf5ef2aSThomas Huth break; 1031d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1032d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1033fcf5ef2aSThomas Huth break; 1034d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1035d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1036d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1037d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1038d8c5b92fSRichard Henderson c2 = 1; 1039d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1040fcf5ef2aSThomas Huth break; 1041d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1042d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1043d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1044d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1045d8c5b92fSRichard Henderson break; 1046d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1047d8c5b92fSRichard Henderson c2 = 1; 1048d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1049d8c5b92fSRichard Henderson break; 1050d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1051d8c5b92fSRichard Henderson c2 = 2; 1052d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1053d8c5b92fSRichard Henderson break; 1054d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1055d8c5b92fSRichard Henderson c2 = 2; 1056d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1057d8c5b92fSRichard Henderson break; 1058d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1059d8c5b92fSRichard Henderson c2 = 3; 1060d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1061fcf5ef2aSThomas Huth break; 1062fcf5ef2aSThomas Huth } 1063d8c5b92fSRichard Henderson if (cond & 8) { 1064d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1065fcf5ef2aSThomas Huth } 1066d8c5b92fSRichard Henderson 1067d8c5b92fSRichard Henderson cmp->cond = tcond; 1068d8c5b92fSRichard Henderson cmp->c2 = c2; 1069d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1070d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1071fcf5ef2aSThomas Huth } 1072fcf5ef2aSThomas Huth 10732c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 10742c4f56c9SRichard Henderson { 10752c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1076ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1077fcf5ef2aSThomas Huth TCG_COND_EQ, 1078fcf5ef2aSThomas Huth TCG_COND_LE, 1079fcf5ef2aSThomas Huth TCG_COND_LT, 1080fcf5ef2aSThomas Huth }; 10812c4f56c9SRichard Henderson TCGCond tcond; 1082fcf5ef2aSThomas Huth 10832c4f56c9SRichard Henderson if ((cond & 3) == 0) { 10842c4f56c9SRichard Henderson return false; 10852c4f56c9SRichard Henderson } 10862c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 10872c4f56c9SRichard Henderson if (cond & 4) { 10882c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 10892c4f56c9SRichard Henderson } 10902c4f56c9SRichard Henderson 10912c4f56c9SRichard Henderson cmp->cond = tcond; 1092816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1093c8507ebfSRichard Henderson cmp->c2 = 0; 1094816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 10952c4f56c9SRichard Henderson return true; 1096fcf5ef2aSThomas Huth } 1097fcf5ef2aSThomas Huth 1098baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1099baf3dbf2SRichard Henderson { 11003590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 11013590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1102baf3dbf2SRichard Henderson } 1103baf3dbf2SRichard Henderson 1104baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1105baf3dbf2SRichard Henderson { 1106baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1107baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1108baf3dbf2SRichard Henderson } 1109baf3dbf2SRichard Henderson 1110baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1111baf3dbf2SRichard Henderson { 1112baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1113daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1114baf3dbf2SRichard Henderson } 1115baf3dbf2SRichard Henderson 1116baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1117baf3dbf2SRichard Henderson { 1118baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1119daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1120baf3dbf2SRichard Henderson } 1121baf3dbf2SRichard Henderson 1122c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1123c6d83e4fSRichard Henderson { 1124c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1125c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1126c6d83e4fSRichard Henderson } 1127c6d83e4fSRichard Henderson 1128c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1129c6d83e4fSRichard Henderson { 1130c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1131daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1132c6d83e4fSRichard Henderson } 1133c6d83e4fSRichard Henderson 1134c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1135c6d83e4fSRichard Henderson { 1136c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1137daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1138daf457d4SRichard Henderson } 1139daf457d4SRichard Henderson 1140daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1141daf457d4SRichard Henderson { 1142daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1143daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1144daf457d4SRichard Henderson 1145daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1146daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1147daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1148daf457d4SRichard Henderson } 1149daf457d4SRichard Henderson 1150daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1151daf457d4SRichard Henderson { 1152daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1153daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1154daf457d4SRichard Henderson 1155daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1156daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1157daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1158c6d83e4fSRichard Henderson } 1159c6d83e4fSRichard Henderson 11604fd71d19SRichard Henderson static void gen_op_fmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11614fd71d19SRichard Henderson { 11624fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 11634fd71d19SRichard Henderson } 11644fd71d19SRichard Henderson 11654fd71d19SRichard Henderson static void gen_op_fmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11664fd71d19SRichard Henderson { 11674fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 11684fd71d19SRichard Henderson } 11694fd71d19SRichard Henderson 11704fd71d19SRichard Henderson static void gen_op_fmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11714fd71d19SRichard Henderson { 11724fd71d19SRichard Henderson int op = float_muladd_negate_c; 11734fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11744fd71d19SRichard Henderson } 11754fd71d19SRichard Henderson 11764fd71d19SRichard Henderson static void gen_op_fmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11774fd71d19SRichard Henderson { 11784fd71d19SRichard Henderson int op = float_muladd_negate_c; 11794fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11804fd71d19SRichard Henderson } 11814fd71d19SRichard Henderson 11824fd71d19SRichard Henderson static void gen_op_fnmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11834fd71d19SRichard Henderson { 11844fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 11854fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11864fd71d19SRichard Henderson } 11874fd71d19SRichard Henderson 11884fd71d19SRichard Henderson static void gen_op_fnmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11894fd71d19SRichard Henderson { 11904fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 11914fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11924fd71d19SRichard Henderson } 11934fd71d19SRichard Henderson 11944fd71d19SRichard Henderson static void gen_op_fnmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11954fd71d19SRichard Henderson { 11964fd71d19SRichard Henderson int op = float_muladd_negate_result; 11974fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11984fd71d19SRichard Henderson } 11994fd71d19SRichard Henderson 12004fd71d19SRichard Henderson static void gen_op_fnmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 12014fd71d19SRichard Henderson { 12024fd71d19SRichard Henderson int op = float_muladd_negate_result; 12034fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12044fd71d19SRichard Henderson } 12054fd71d19SRichard Henderson 12063590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1207fcf5ef2aSThomas Huth { 12083590f01eSRichard Henderson /* 12093590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 12103590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 12113590f01eSRichard Henderson * Thus we can simply store FTT into this field. 12123590f01eSRichard Henderson */ 12133590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 12143590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1215fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth 1218fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1219fcf5ef2aSThomas Huth { 1220fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1221fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1222fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1223fcf5ef2aSThomas Huth return 1; 1224fcf5ef2aSThomas Huth } 1225fcf5ef2aSThomas Huth #endif 1226fcf5ef2aSThomas Huth return 0; 1227fcf5ef2aSThomas Huth } 1228fcf5ef2aSThomas Huth 1229fcf5ef2aSThomas Huth /* asi moves */ 1230fcf5ef2aSThomas Huth typedef enum { 1231fcf5ef2aSThomas Huth GET_ASI_HELPER, 1232fcf5ef2aSThomas Huth GET_ASI_EXCP, 1233fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1234fcf5ef2aSThomas Huth GET_ASI_DTWINX, 12352786a3f8SRichard Henderson GET_ASI_CODE, 1236fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1237fcf5ef2aSThomas Huth GET_ASI_SHORT, 1238fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1239fcf5ef2aSThomas Huth GET_ASI_BFILL, 1240fcf5ef2aSThomas Huth } ASIType; 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth typedef struct { 1243fcf5ef2aSThomas Huth ASIType type; 1244fcf5ef2aSThomas Huth int asi; 1245fcf5ef2aSThomas Huth int mem_idx; 124614776ab5STony Nguyen MemOp memop; 1247fcf5ef2aSThomas Huth } DisasASI; 1248fcf5ef2aSThomas Huth 1249811cc0b0SRichard Henderson /* 1250811cc0b0SRichard Henderson * Build DisasASI. 1251811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1252811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1253811cc0b0SRichard Henderson */ 1254811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1255fcf5ef2aSThomas Huth { 1256fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1257fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1258fcf5ef2aSThomas Huth 1259811cc0b0SRichard Henderson if (asi == -1) { 1260811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1261811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1262811cc0b0SRichard Henderson goto done; 1263811cc0b0SRichard Henderson } 1264811cc0b0SRichard Henderson 1265fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1266fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1267811cc0b0SRichard Henderson if (asi < 0) { 1268fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1269fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1270fcf5ef2aSThomas Huth } else if (supervisor(dc) 1271fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1272fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1273fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1274fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1275fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1276fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1277fcf5ef2aSThomas Huth switch (asi) { 1278fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1279fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1280fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1283fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1284fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1285fcf5ef2aSThomas Huth break; 12862786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 12872786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 12882786a3f8SRichard Henderson type = GET_ASI_CODE; 12892786a3f8SRichard Henderson break; 12902786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 12912786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 12922786a3f8SRichard Henderson type = GET_ASI_CODE; 12932786a3f8SRichard Henderson break; 1294fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1295fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1296fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1297fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1298fcf5ef2aSThomas Huth break; 1299fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1300fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1301fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1302fcf5ef2aSThomas Huth break; 1303fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1304fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1305fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1306fcf5ef2aSThomas Huth break; 1307fcf5ef2aSThomas Huth } 13086e10f37cSKONRAD Frederic 13096e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 13106e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 13116e10f37cSKONRAD Frederic */ 13126e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1313fcf5ef2aSThomas Huth } else { 1314fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1315fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1316fcf5ef2aSThomas Huth } 1317fcf5ef2aSThomas Huth #else 1318811cc0b0SRichard Henderson if (asi < 0) { 1319fcf5ef2aSThomas Huth asi = dc->asi; 1320fcf5ef2aSThomas Huth } 1321fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1322fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1323fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1324fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1325fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1326fcf5ef2aSThomas Huth done properly in the helper. */ 1327fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1328fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1329fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1330fcf5ef2aSThomas Huth } else { 1331fcf5ef2aSThomas Huth switch (asi) { 1332fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1333fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1334fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1335fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1336fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1337fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1338fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1339fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1340fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1343fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1344fcf5ef2aSThomas Huth case ASI_TWINX_N: 1345fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1346fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1347fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 13489a10756dSArtyom Tarasenko if (hypervisor(dc)) { 134984f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 13509a10756dSArtyom Tarasenko } else { 1351fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 13529a10756dSArtyom Tarasenko } 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1355fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1356fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1357fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1358fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1359fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1360fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1361fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1362fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1363fcf5ef2aSThomas Huth break; 1364fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1365fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1366fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1367fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1368fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1369fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1370fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1371fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1372fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1373fcf5ef2aSThomas Huth break; 1374fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1375fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1376fcf5ef2aSThomas Huth case ASI_TWINX_S: 1377fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1378fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1379fcf5ef2aSThomas Huth case ASI_BLK_S: 1380fcf5ef2aSThomas Huth case ASI_BLK_SL: 1381fcf5ef2aSThomas Huth case ASI_FL8_S: 1382fcf5ef2aSThomas Huth case ASI_FL8_SL: 1383fcf5ef2aSThomas Huth case ASI_FL16_S: 1384fcf5ef2aSThomas Huth case ASI_FL16_SL: 1385fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1386fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1387fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1388fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1389fcf5ef2aSThomas Huth } 1390fcf5ef2aSThomas Huth break; 1391fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1392fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1393fcf5ef2aSThomas Huth case ASI_TWINX_P: 1394fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1395fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1396fcf5ef2aSThomas Huth case ASI_BLK_P: 1397fcf5ef2aSThomas Huth case ASI_BLK_PL: 1398fcf5ef2aSThomas Huth case ASI_FL8_P: 1399fcf5ef2aSThomas Huth case ASI_FL8_PL: 1400fcf5ef2aSThomas Huth case ASI_FL16_P: 1401fcf5ef2aSThomas Huth case ASI_FL16_PL: 1402fcf5ef2aSThomas Huth break; 1403fcf5ef2aSThomas Huth } 1404fcf5ef2aSThomas Huth switch (asi) { 1405fcf5ef2aSThomas Huth case ASI_REAL: 1406fcf5ef2aSThomas Huth case ASI_REAL_IO: 1407fcf5ef2aSThomas Huth case ASI_REAL_L: 1408fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1409fcf5ef2aSThomas Huth case ASI_N: 1410fcf5ef2aSThomas Huth case ASI_NL: 1411fcf5ef2aSThomas Huth case ASI_AIUP: 1412fcf5ef2aSThomas Huth case ASI_AIUPL: 1413fcf5ef2aSThomas Huth case ASI_AIUS: 1414fcf5ef2aSThomas Huth case ASI_AIUSL: 1415fcf5ef2aSThomas Huth case ASI_S: 1416fcf5ef2aSThomas Huth case ASI_SL: 1417fcf5ef2aSThomas Huth case ASI_P: 1418fcf5ef2aSThomas Huth case ASI_PL: 1419fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1420fcf5ef2aSThomas Huth break; 1421fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1422fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1423fcf5ef2aSThomas Huth case ASI_TWINX_N: 1424fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1425fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1426fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1427fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1428fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1429fcf5ef2aSThomas Huth case ASI_TWINX_P: 1430fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1431fcf5ef2aSThomas Huth case ASI_TWINX_S: 1432fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1433fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1434fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1435fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1436fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1437fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1438fcf5ef2aSThomas Huth break; 1439fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1440fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1441fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1442fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1443fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1444fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1445fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1446fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1447fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1448fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1449fcf5ef2aSThomas Huth case ASI_BLK_S: 1450fcf5ef2aSThomas Huth case ASI_BLK_SL: 1451fcf5ef2aSThomas Huth case ASI_BLK_P: 1452fcf5ef2aSThomas Huth case ASI_BLK_PL: 1453fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1454fcf5ef2aSThomas Huth break; 1455fcf5ef2aSThomas Huth case ASI_FL8_S: 1456fcf5ef2aSThomas Huth case ASI_FL8_SL: 1457fcf5ef2aSThomas Huth case ASI_FL8_P: 1458fcf5ef2aSThomas Huth case ASI_FL8_PL: 1459fcf5ef2aSThomas Huth memop = MO_UB; 1460fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1461fcf5ef2aSThomas Huth break; 1462fcf5ef2aSThomas Huth case ASI_FL16_S: 1463fcf5ef2aSThomas Huth case ASI_FL16_SL: 1464fcf5ef2aSThomas Huth case ASI_FL16_P: 1465fcf5ef2aSThomas Huth case ASI_FL16_PL: 1466fcf5ef2aSThomas Huth memop = MO_TEUW; 1467fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1471fcf5ef2aSThomas Huth if (asi & 8) { 1472fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1473fcf5ef2aSThomas Huth } 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth #endif 1476fcf5ef2aSThomas Huth 1477811cc0b0SRichard Henderson done: 1478fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth 1481a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1482a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1483a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1484a76779eeSRichard Henderson { 1485a76779eeSRichard Henderson g_assert_not_reached(); 1486a76779eeSRichard Henderson } 1487a76779eeSRichard Henderson 1488a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1489a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1490a76779eeSRichard Henderson { 1491a76779eeSRichard Henderson g_assert_not_reached(); 1492a76779eeSRichard Henderson } 1493a76779eeSRichard Henderson #endif 1494a76779eeSRichard Henderson 149542071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1496fcf5ef2aSThomas Huth { 1497c03a0fd1SRichard Henderson switch (da->type) { 1498fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1499fcf5ef2aSThomas Huth break; 1500fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1501fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1502fcf5ef2aSThomas Huth break; 1503fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1504c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1505fcf5ef2aSThomas Huth break; 15062786a3f8SRichard Henderson 15072786a3f8SRichard Henderson case GET_ASI_CODE: 15082786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 15092786a3f8SRichard Henderson { 15102786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 15112786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 15122786a3f8SRichard Henderson 15132786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 15142786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 15152786a3f8SRichard Henderson } 15162786a3f8SRichard Henderson break; 15172786a3f8SRichard Henderson #else 15182786a3f8SRichard Henderson g_assert_not_reached(); 15192786a3f8SRichard Henderson #endif 15202786a3f8SRichard Henderson 1521fcf5ef2aSThomas Huth default: 1522fcf5ef2aSThomas Huth { 1523c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1524c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1525fcf5ef2aSThomas Huth 1526fcf5ef2aSThomas Huth save_state(dc); 1527fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1528ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1529fcf5ef2aSThomas Huth #else 1530fcf5ef2aSThomas Huth { 1531fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1532ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1533fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth #endif 1536fcf5ef2aSThomas Huth } 1537fcf5ef2aSThomas Huth break; 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth } 1540fcf5ef2aSThomas Huth 154142071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1542c03a0fd1SRichard Henderson { 1543c03a0fd1SRichard Henderson switch (da->type) { 1544fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1545fcf5ef2aSThomas Huth break; 1546c03a0fd1SRichard Henderson 1547fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1548c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1549fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1550fcf5ef2aSThomas Huth break; 1551c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 15523390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 15533390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1554fcf5ef2aSThomas Huth break; 1555c03a0fd1SRichard Henderson } 1556c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1557c03a0fd1SRichard Henderson /* fall through */ 1558c03a0fd1SRichard Henderson 1559c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1560c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1561c03a0fd1SRichard Henderson break; 1562c03a0fd1SRichard Henderson 1563fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1564c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 156598271007SRichard Henderson /* 156698271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 156798271007SRichard Henderson * 156898271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 156998271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 157098271007SRichard Henderson * 157198271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 157298271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 157398271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 157498271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 157598271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 157698271007SRichard Henderson * 157798271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 157898271007SRichard Henderson * in the host endianness. The copy need not be atomic. 157998271007SRichard Henderson */ 1580fcf5ef2aSThomas Huth { 158198271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1582fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1583fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 158498271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1585fcf5ef2aSThomas Huth 158698271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 158798271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 158898271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 158998271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 159098271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 159198271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 159298271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 159398271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1594fcf5ef2aSThomas Huth } 1595fcf5ef2aSThomas Huth break; 1596c03a0fd1SRichard Henderson 1597fcf5ef2aSThomas Huth default: 1598fcf5ef2aSThomas Huth { 1599c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1600c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth save_state(dc); 1603fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1604ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1605fcf5ef2aSThomas Huth #else 1606fcf5ef2aSThomas Huth { 1607fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1608fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1609ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth #endif 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1614fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1615fcf5ef2aSThomas Huth } 1616fcf5ef2aSThomas Huth break; 1617fcf5ef2aSThomas Huth } 1618fcf5ef2aSThomas Huth } 1619fcf5ef2aSThomas Huth 1620dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1621c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1622c03a0fd1SRichard Henderson { 1623c03a0fd1SRichard Henderson switch (da->type) { 1624c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1625c03a0fd1SRichard Henderson break; 1626c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1627dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1628dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1629c03a0fd1SRichard Henderson break; 1630c03a0fd1SRichard Henderson default: 1631c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1632c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1633c03a0fd1SRichard Henderson break; 1634c03a0fd1SRichard Henderson } 1635c03a0fd1SRichard Henderson } 1636c03a0fd1SRichard Henderson 1637d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1638c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1639c03a0fd1SRichard Henderson { 1640c03a0fd1SRichard Henderson switch (da->type) { 1641fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1642c03a0fd1SRichard Henderson return; 1643fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1644c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1645c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1646fcf5ef2aSThomas Huth break; 1647fcf5ef2aSThomas Huth default: 1648fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1649fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1650fcf5ef2aSThomas Huth break; 1651fcf5ef2aSThomas Huth } 1652fcf5ef2aSThomas Huth } 1653fcf5ef2aSThomas Huth 1654cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1655c03a0fd1SRichard Henderson { 1656c03a0fd1SRichard Henderson switch (da->type) { 1657fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1658fcf5ef2aSThomas Huth break; 1659fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1660cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1661cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1662fcf5ef2aSThomas Huth break; 1663fcf5ef2aSThomas Huth default: 16643db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 16653db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1666af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1667ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 16683db010c3SRichard Henderson } else { 1669c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 167000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 16713db010c3SRichard Henderson TCGv_i64 s64, t64; 16723db010c3SRichard Henderson 16733db010c3SRichard Henderson save_state(dc); 16743db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1675ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 16763db010c3SRichard Henderson 167700ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1678ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 16793db010c3SRichard Henderson 16803db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 16813db010c3SRichard Henderson 16823db010c3SRichard Henderson /* End the TB. */ 16833db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 16843db010c3SRichard Henderson } 1685fcf5ef2aSThomas Huth break; 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth } 1688fcf5ef2aSThomas Huth 1689287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 16903259b9e2SRichard Henderson TCGv addr, int rd) 1691fcf5ef2aSThomas Huth { 16923259b9e2SRichard Henderson MemOp memop = da->memop; 16933259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1694fcf5ef2aSThomas Huth TCGv_i32 d32; 16951210a036SRichard Henderson TCGv_i64 d64, l64; 1696287b1152SRichard Henderson TCGv addr_tmp; 1697fcf5ef2aSThomas Huth 16983259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 16993259b9e2SRichard Henderson if (size == MO_128) { 17003259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 17013259b9e2SRichard Henderson } 17023259b9e2SRichard Henderson 17033259b9e2SRichard Henderson switch (da->type) { 1704fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1705fcf5ef2aSThomas Huth break; 1706fcf5ef2aSThomas Huth 1707fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 17083259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1709fcf5ef2aSThomas Huth switch (size) { 17103259b9e2SRichard Henderson case MO_32: 1711388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 17123259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1713fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1714fcf5ef2aSThomas Huth break; 17153259b9e2SRichard Henderson 17163259b9e2SRichard Henderson case MO_64: 17171210a036SRichard Henderson d64 = tcg_temp_new_i64(); 17181210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 17191210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1720fcf5ef2aSThomas Huth break; 17213259b9e2SRichard Henderson 17223259b9e2SRichard Henderson case MO_128: 1723fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 17241210a036SRichard Henderson l64 = tcg_temp_new_i64(); 17253259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1726287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1727287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 17281210a036SRichard Henderson tcg_gen_qemu_ld_i64(l64, addr_tmp, da->mem_idx, memop); 17291210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 17301210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1731fcf5ef2aSThomas Huth break; 1732fcf5ef2aSThomas Huth default: 1733fcf5ef2aSThomas Huth g_assert_not_reached(); 1734fcf5ef2aSThomas Huth } 1735fcf5ef2aSThomas Huth break; 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1738fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 17393259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1740fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1741287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 17421210a036SRichard Henderson d64 = tcg_temp_new_i64(); 1743287b1152SRichard Henderson for (int i = 0; ; ++i) { 17441210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, 17453259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 17461210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2 * i, d64); 1747fcf5ef2aSThomas Huth if (i == 7) { 1748fcf5ef2aSThomas Huth break; 1749fcf5ef2aSThomas Huth } 1750287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1751287b1152SRichard Henderson addr = addr_tmp; 1752fcf5ef2aSThomas Huth } 1753fcf5ef2aSThomas Huth } else { 1754fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1755fcf5ef2aSThomas Huth } 1756fcf5ef2aSThomas Huth break; 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1759fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 17603259b9e2SRichard Henderson if (orig_size == MO_64) { 17611210a036SRichard Henderson d64 = tcg_temp_new_i64(); 17621210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 17631210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1764fcf5ef2aSThomas Huth } else { 1765fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth break; 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth default: 1770fcf5ef2aSThomas Huth { 17713259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 17723259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1773fcf5ef2aSThomas Huth 1774fcf5ef2aSThomas Huth save_state(dc); 1775fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1776fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1777fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1778fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1779fcf5ef2aSThomas Huth switch (size) { 17803259b9e2SRichard Henderson case MO_32: 1781fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1782ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1783388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1784fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1785fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1786fcf5ef2aSThomas Huth break; 17873259b9e2SRichard Henderson case MO_64: 17881210a036SRichard Henderson d64 = tcg_temp_new_i64(); 17891210a036SRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 17901210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1791fcf5ef2aSThomas Huth break; 17923259b9e2SRichard Henderson case MO_128: 1793fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 17941210a036SRichard Henderson l64 = tcg_temp_new_i64(); 1795ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1796287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1797287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 17981210a036SRichard Henderson gen_helper_ld_asi(l64, tcg_env, addr_tmp, r_asi, r_mop); 17991210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 18001210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1801fcf5ef2aSThomas Huth break; 1802fcf5ef2aSThomas Huth default: 1803fcf5ef2aSThomas Huth g_assert_not_reached(); 1804fcf5ef2aSThomas Huth } 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth break; 1807fcf5ef2aSThomas Huth } 1808fcf5ef2aSThomas Huth } 1809fcf5ef2aSThomas Huth 1810287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18113259b9e2SRichard Henderson TCGv addr, int rd) 18123259b9e2SRichard Henderson { 18133259b9e2SRichard Henderson MemOp memop = da->memop; 18143259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1815fcf5ef2aSThomas Huth TCGv_i32 d32; 18161210a036SRichard Henderson TCGv_i64 d64; 1817287b1152SRichard Henderson TCGv addr_tmp; 1818fcf5ef2aSThomas Huth 18193259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 18203259b9e2SRichard Henderson if (size == MO_128) { 18213259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 18223259b9e2SRichard Henderson } 18233259b9e2SRichard Henderson 18243259b9e2SRichard Henderson switch (da->type) { 1825fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1826fcf5ef2aSThomas Huth break; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 18293259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1830fcf5ef2aSThomas Huth switch (size) { 18313259b9e2SRichard Henderson case MO_32: 1832fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 18333259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1834fcf5ef2aSThomas Huth break; 18353259b9e2SRichard Henderson case MO_64: 18361210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 18371210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_4); 1838fcf5ef2aSThomas Huth break; 18393259b9e2SRichard Henderson case MO_128: 1840fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 1841fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 1842fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 1843fcf5ef2aSThomas Huth having to probe the second page before performing the first 1844fcf5ef2aSThomas Huth write. */ 18451210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 18461210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_16); 1847287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1848287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 18491210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2); 18501210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr_tmp, da->mem_idx, memop); 1851fcf5ef2aSThomas Huth break; 1852fcf5ef2aSThomas Huth default: 1853fcf5ef2aSThomas Huth g_assert_not_reached(); 1854fcf5ef2aSThomas Huth } 1855fcf5ef2aSThomas Huth break; 1856fcf5ef2aSThomas Huth 1857fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1858fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 18593259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1860fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1861287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1862287b1152SRichard Henderson for (int i = 0; ; ++i) { 18631210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2 * i); 18641210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, 18653259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1866fcf5ef2aSThomas Huth if (i == 7) { 1867fcf5ef2aSThomas Huth break; 1868fcf5ef2aSThomas Huth } 1869287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1870287b1152SRichard Henderson addr = addr_tmp; 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth } else { 1873fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1874fcf5ef2aSThomas Huth } 1875fcf5ef2aSThomas Huth break; 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1878fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 18793259b9e2SRichard Henderson if (orig_size == MO_64) { 18801210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 18811210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 1882fcf5ef2aSThomas Huth } else { 1883fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth break; 1886fcf5ef2aSThomas Huth 1887fcf5ef2aSThomas Huth default: 1888fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1889fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1890fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 1891fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1892fcf5ef2aSThomas Huth break; 1893fcf5ef2aSThomas Huth } 1894fcf5ef2aSThomas Huth } 1895fcf5ef2aSThomas Huth 189642071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1897fcf5ef2aSThomas Huth { 1898a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 1899a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 1900fcf5ef2aSThomas Huth 1901c03a0fd1SRichard Henderson switch (da->type) { 1902fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1903fcf5ef2aSThomas Huth return; 1904fcf5ef2aSThomas Huth 1905fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1906ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1907ebbbec92SRichard Henderson { 1908ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1909ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1910ebbbec92SRichard Henderson 1911ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 1912ebbbec92SRichard Henderson /* 1913ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1914ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 1915ebbbec92SRichard Henderson * the order of the writebacks. 1916ebbbec92SRichard Henderson */ 1917ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1918ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 1919ebbbec92SRichard Henderson } else { 1920ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 1921ebbbec92SRichard Henderson } 1922ebbbec92SRichard Henderson } 1923fcf5ef2aSThomas Huth break; 1924ebbbec92SRichard Henderson #else 1925ebbbec92SRichard Henderson g_assert_not_reached(); 1926ebbbec92SRichard Henderson #endif 1927fcf5ef2aSThomas Huth 1928fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1929fcf5ef2aSThomas Huth { 1930fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1931fcf5ef2aSThomas Huth 1932c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 1933fcf5ef2aSThomas Huth 1934fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 1935fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 1936fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 1937c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1938a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1939fcf5ef2aSThomas Huth } else { 1940a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1941fcf5ef2aSThomas Huth } 1942fcf5ef2aSThomas Huth } 1943fcf5ef2aSThomas Huth break; 1944fcf5ef2aSThomas Huth 19452786a3f8SRichard Henderson case GET_ASI_CODE: 19462786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 19472786a3f8SRichard Henderson { 19482786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 19492786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 19502786a3f8SRichard Henderson 19512786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 19522786a3f8SRichard Henderson 19532786a3f8SRichard Henderson /* See above. */ 19542786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 19552786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 19562786a3f8SRichard Henderson } else { 19572786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 19582786a3f8SRichard Henderson } 19592786a3f8SRichard Henderson } 19602786a3f8SRichard Henderson break; 19612786a3f8SRichard Henderson #else 19622786a3f8SRichard Henderson g_assert_not_reached(); 19632786a3f8SRichard Henderson #endif 19642786a3f8SRichard Henderson 1965fcf5ef2aSThomas Huth default: 1966fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1967fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 1968fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 1969fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 1970fcf5ef2aSThomas Huth { 1971c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1972c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1973fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1974fcf5ef2aSThomas Huth 1975fcf5ef2aSThomas Huth save_state(dc); 1976ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 1977fcf5ef2aSThomas Huth 1978fcf5ef2aSThomas Huth /* See above. */ 1979c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1980a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1981fcf5ef2aSThomas Huth } else { 1982a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1983fcf5ef2aSThomas Huth } 1984fcf5ef2aSThomas Huth } 1985fcf5ef2aSThomas Huth break; 1986fcf5ef2aSThomas Huth } 1987fcf5ef2aSThomas Huth 1988fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 1989fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 1990fcf5ef2aSThomas Huth } 1991fcf5ef2aSThomas Huth 199242071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1993c03a0fd1SRichard Henderson { 1994c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 1995fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 1996fcf5ef2aSThomas Huth 1997c03a0fd1SRichard Henderson switch (da->type) { 1998fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1999fcf5ef2aSThomas Huth break; 2000fcf5ef2aSThomas Huth 2001fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2002ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2003ebbbec92SRichard Henderson { 2004ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2005ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2006ebbbec92SRichard Henderson 2007ebbbec92SRichard Henderson /* 2008ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2009ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2010ebbbec92SRichard Henderson * the order of the construction. 2011ebbbec92SRichard Henderson */ 2012ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2013ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2014ebbbec92SRichard Henderson } else { 2015ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2016ebbbec92SRichard Henderson } 2017ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2018ebbbec92SRichard Henderson } 2019fcf5ef2aSThomas Huth break; 2020ebbbec92SRichard Henderson #else 2021ebbbec92SRichard Henderson g_assert_not_reached(); 2022ebbbec92SRichard Henderson #endif 2023fcf5ef2aSThomas Huth 2024fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2025fcf5ef2aSThomas Huth { 2026fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2027fcf5ef2aSThomas Huth 2028fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2029fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2030fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2031c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2032a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2033fcf5ef2aSThomas Huth } else { 2034a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2035fcf5ef2aSThomas Huth } 2036c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth break; 2039fcf5ef2aSThomas Huth 2040a76779eeSRichard Henderson case GET_ASI_BFILL: 2041a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 204254c3e953SRichard Henderson /* 204354c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 204454c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 204554c3e953SRichard Henderson */ 2046a76779eeSRichard Henderson { 204754c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 204854c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 204954c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 205054c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2051a76779eeSRichard Henderson 205254c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 205354c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 205454c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 205554c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 205654c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 205754c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2058a76779eeSRichard Henderson } 2059a76779eeSRichard Henderson break; 2060a76779eeSRichard Henderson 2061fcf5ef2aSThomas Huth default: 2062fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2063fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2064fcf5ef2aSThomas Huth { 2065c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2066c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2067fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2068fcf5ef2aSThomas Huth 2069fcf5ef2aSThomas Huth /* See above. */ 2070c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2071a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2072fcf5ef2aSThomas Huth } else { 2073a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2074fcf5ef2aSThomas Huth } 2075fcf5ef2aSThomas Huth 2076fcf5ef2aSThomas Huth save_state(dc); 2077ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2078fcf5ef2aSThomas Huth } 2079fcf5ef2aSThomas Huth break; 2080fcf5ef2aSThomas Huth } 2081fcf5ef2aSThomas Huth } 2082fcf5ef2aSThomas Huth 2083fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2084fcf5ef2aSThomas Huth { 2085f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2086fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2087dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2088fcf5ef2aSThomas Huth 2089fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2090fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2091fcf5ef2aSThomas Huth the later. */ 2092fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2093c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2094fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2095fcf5ef2aSThomas Huth 2096fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2097fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2098388a6465SRichard Henderson dst = tcg_temp_new_i32(); 209900ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2100fcf5ef2aSThomas Huth 2101fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2102fcf5ef2aSThomas Huth 2103fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2104f7ec8155SRichard Henderson #else 2105f7ec8155SRichard Henderson qemu_build_not_reached(); 2106f7ec8155SRichard Henderson #endif 2107fcf5ef2aSThomas Huth } 2108fcf5ef2aSThomas Huth 2109fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2110fcf5ef2aSThomas Huth { 2111f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 211252f46d46SRichard Henderson TCGv_i64 dst = tcg_temp_new_i64(); 2113c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2114fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2115fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2116fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2117f7ec8155SRichard Henderson #else 2118f7ec8155SRichard Henderson qemu_build_not_reached(); 2119f7ec8155SRichard Henderson #endif 2120fcf5ef2aSThomas Huth } 2121fcf5ef2aSThomas Huth 2122fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2123fcf5ef2aSThomas Huth { 2124f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2125c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 21261210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 21271210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2128fcf5ef2aSThomas Huth 21291210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, h, cmp->c1, c2, 21301210a036SRichard Henderson gen_load_fpr_D(dc, rs), 21311210a036SRichard Henderson gen_load_fpr_D(dc, rd)); 21321210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, l, cmp->c1, c2, 21331210a036SRichard Henderson gen_load_fpr_D(dc, rs + 2), 21341210a036SRichard Henderson gen_load_fpr_D(dc, rd + 2)); 21351210a036SRichard Henderson gen_store_fpr_D(dc, rd, h); 21361210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l); 2137f7ec8155SRichard Henderson #else 2138f7ec8155SRichard Henderson qemu_build_not_reached(); 2139f7ec8155SRichard Henderson #endif 2140fcf5ef2aSThomas Huth } 2141fcf5ef2aSThomas Huth 2142f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 21435d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2144fcf5ef2aSThomas Huth { 2145fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2146fcf5ef2aSThomas Huth 2147fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2148ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2149fcf5ef2aSThomas Huth 2150fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2151fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2152fcf5ef2aSThomas Huth 2153fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2154fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2155ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2156fcf5ef2aSThomas Huth 2157fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2158fcf5ef2aSThomas Huth { 2159fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2160fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2161fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2162fcf5ef2aSThomas Huth } 2163fcf5ef2aSThomas Huth } 2164fcf5ef2aSThomas Huth #endif 2165fcf5ef2aSThomas Huth 216606c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 216706c060d9SRichard Henderson { 21680bba7572SRichard Henderson int r = x & 0x1e; 21690bba7572SRichard Henderson #ifdef TARGET_SPARC64 21700bba7572SRichard Henderson r |= (x & 1) << 5; 21710bba7572SRichard Henderson #endif 21720bba7572SRichard Henderson return r; 217306c060d9SRichard Henderson } 217406c060d9SRichard Henderson 217506c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 217606c060d9SRichard Henderson { 21770bba7572SRichard Henderson int r = x & 0x1c; 21780bba7572SRichard Henderson #ifdef TARGET_SPARC64 21790bba7572SRichard Henderson r |= (x & 1) << 5; 21800bba7572SRichard Henderson #endif 21810bba7572SRichard Henderson return r; 218206c060d9SRichard Henderson } 218306c060d9SRichard Henderson 2184878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2185878cc677SRichard Henderson #include "decode-insns.c.inc" 2186878cc677SRichard Henderson 2187878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2188878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2189878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2190878cc677SRichard Henderson 2191878cc677SRichard Henderson #define avail_ALL(C) true 2192878cc677SRichard Henderson #ifdef TARGET_SPARC64 2193878cc677SRichard Henderson # define avail_32(C) false 2194af25071cSRichard Henderson # define avail_ASR17(C) false 2195d0a11d25SRichard Henderson # define avail_CASA(C) true 2196c2636853SRichard Henderson # define avail_DIV(C) true 2197b5372650SRichard Henderson # define avail_MUL(C) true 21980faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2199878cc677SRichard Henderson # define avail_64(C) true 22004fd71d19SRichard Henderson # define avail_FMAF(C) ((C)->def->features & CPU_FEATURE_FMAF) 22015d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2202af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2203b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2204b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 22053335a048SRichard Henderson # define avail_VIS3(C) ((C)->def->features & CPU_FEATURE_VIS3) 22063335a048SRichard Henderson # define avail_VIS3B(C) avail_VIS3(C) 2207878cc677SRichard Henderson #else 2208878cc677SRichard Henderson # define avail_32(C) true 2209af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2210d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2211c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2212b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 22130faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2214878cc677SRichard Henderson # define avail_64(C) false 22154fd71d19SRichard Henderson # define avail_FMAF(C) false 22165d617bfbSRichard Henderson # define avail_GL(C) false 2217af25071cSRichard Henderson # define avail_HYPV(C) false 2218b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2219b88ce6f2SRichard Henderson # define avail_VIS2(C) false 22203335a048SRichard Henderson # define avail_VIS3(C) false 22213335a048SRichard Henderson # define avail_VIS3B(C) false 2222878cc677SRichard Henderson #endif 2223878cc677SRichard Henderson 2224878cc677SRichard Henderson /* Default case for non jump instructions. */ 2225878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2226878cc677SRichard Henderson { 22274a8d145dSRichard Henderson TCGLabel *l1; 22284a8d145dSRichard Henderson 222989527e3aSRichard Henderson finishing_insn(dc); 223089527e3aSRichard Henderson 2231878cc677SRichard Henderson if (dc->npc & 3) { 2232878cc677SRichard Henderson switch (dc->npc) { 2233878cc677SRichard Henderson case DYNAMIC_PC: 2234878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2235878cc677SRichard Henderson dc->pc = dc->npc; 2236444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2237444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2238878cc677SRichard Henderson break; 22394a8d145dSRichard Henderson 2240878cc677SRichard Henderson case JUMP_PC: 2241878cc677SRichard Henderson /* we can do a static jump */ 22424a8d145dSRichard Henderson l1 = gen_new_label(); 2243533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 22444a8d145dSRichard Henderson 22454a8d145dSRichard Henderson /* jump not taken */ 22464a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 22474a8d145dSRichard Henderson 22484a8d145dSRichard Henderson /* jump taken */ 22494a8d145dSRichard Henderson gen_set_label(l1); 22504a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 22514a8d145dSRichard Henderson 2252878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2253878cc677SRichard Henderson break; 22544a8d145dSRichard Henderson 2255878cc677SRichard Henderson default: 2256878cc677SRichard Henderson g_assert_not_reached(); 2257878cc677SRichard Henderson } 2258878cc677SRichard Henderson } else { 2259878cc677SRichard Henderson dc->pc = dc->npc; 2260878cc677SRichard Henderson dc->npc = dc->npc + 4; 2261878cc677SRichard Henderson } 2262878cc677SRichard Henderson return true; 2263878cc677SRichard Henderson } 2264878cc677SRichard Henderson 22656d2a0768SRichard Henderson /* 22666d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 22676d2a0768SRichard Henderson */ 22686d2a0768SRichard Henderson 22699d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 22703951b7a8SRichard Henderson bool annul, int disp) 2271276567aaSRichard Henderson { 22723951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2273c76c8045SRichard Henderson target_ulong npc; 2274c76c8045SRichard Henderson 227589527e3aSRichard Henderson finishing_insn(dc); 227689527e3aSRichard Henderson 22772d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 22782d9bb237SRichard Henderson if (annul) { 22792d9bb237SRichard Henderson dc->pc = dest; 22802d9bb237SRichard Henderson dc->npc = dest + 4; 22812d9bb237SRichard Henderson } else { 22822d9bb237SRichard Henderson gen_mov_pc_npc(dc); 22832d9bb237SRichard Henderson dc->npc = dest; 22842d9bb237SRichard Henderson } 22852d9bb237SRichard Henderson return true; 22862d9bb237SRichard Henderson } 22872d9bb237SRichard Henderson 22882d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 22892d9bb237SRichard Henderson npc = dc->npc; 22902d9bb237SRichard Henderson if (npc & 3) { 22912d9bb237SRichard Henderson gen_mov_pc_npc(dc); 22922d9bb237SRichard Henderson if (annul) { 22932d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 22942d9bb237SRichard Henderson } 22952d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 22962d9bb237SRichard Henderson } else { 22972d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 22982d9bb237SRichard Henderson dc->npc = dc->pc + 4; 22992d9bb237SRichard Henderson } 23002d9bb237SRichard Henderson return true; 23012d9bb237SRichard Henderson } 23022d9bb237SRichard Henderson 2303c76c8045SRichard Henderson flush_cond(dc); 2304c76c8045SRichard Henderson npc = dc->npc; 23056b3e4cc6SRichard Henderson 2306276567aaSRichard Henderson if (annul) { 23076b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 23086b3e4cc6SRichard Henderson 2309c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 23106b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 23116b3e4cc6SRichard Henderson gen_set_label(l1); 23126b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 23136b3e4cc6SRichard Henderson 23146b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2315276567aaSRichard Henderson } else { 23166b3e4cc6SRichard Henderson if (npc & 3) { 23176b3e4cc6SRichard Henderson switch (npc) { 23186b3e4cc6SRichard Henderson case DYNAMIC_PC: 23196b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 23206b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 23216b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 23229d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2323c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 23246b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 23256b3e4cc6SRichard Henderson dc->pc = npc; 23266b3e4cc6SRichard Henderson break; 23276b3e4cc6SRichard Henderson default: 23286b3e4cc6SRichard Henderson g_assert_not_reached(); 23296b3e4cc6SRichard Henderson } 23306b3e4cc6SRichard Henderson } else { 23316b3e4cc6SRichard Henderson dc->pc = npc; 2332533f042fSRichard Henderson dc->npc = JUMP_PC; 2333533f042fSRichard Henderson dc->jump = *cmp; 23346b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 23356b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2336dd7dbfccSRichard Henderson 2337dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2338dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2339c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 23409d4e2bc7SRichard Henderson } else { 2341c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 23429d4e2bc7SRichard Henderson } 234389527e3aSRichard Henderson dc->cpu_cond_live = true; 23446b3e4cc6SRichard Henderson } 2345276567aaSRichard Henderson } 2346276567aaSRichard Henderson return true; 2347276567aaSRichard Henderson } 2348276567aaSRichard Henderson 2349af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2350af25071cSRichard Henderson { 2351af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2352af25071cSRichard Henderson return true; 2353af25071cSRichard Henderson } 2354af25071cSRichard Henderson 235506c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 235606c060d9SRichard Henderson { 235706c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 235806c060d9SRichard Henderson return true; 235906c060d9SRichard Henderson } 236006c060d9SRichard Henderson 236106c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 236206c060d9SRichard Henderson { 236306c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 236406c060d9SRichard Henderson return false; 236506c060d9SRichard Henderson } 236606c060d9SRichard Henderson return raise_unimpfpop(dc); 236706c060d9SRichard Henderson } 236806c060d9SRichard Henderson 2369276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2370276567aaSRichard Henderson { 23711ea9c62aSRichard Henderson DisasCompare cmp; 2372276567aaSRichard Henderson 23731ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 23743951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2375276567aaSRichard Henderson } 2376276567aaSRichard Henderson 2377276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2378276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2379276567aaSRichard Henderson 238045196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 238145196ea4SRichard Henderson { 2382d5471936SRichard Henderson DisasCompare cmp; 238345196ea4SRichard Henderson 238445196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 238545196ea4SRichard Henderson return true; 238645196ea4SRichard Henderson } 2387d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 23883951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 238945196ea4SRichard Henderson } 239045196ea4SRichard Henderson 239145196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 239245196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 239345196ea4SRichard Henderson 2394ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2395ab9ffe98SRichard Henderson { 2396ab9ffe98SRichard Henderson DisasCompare cmp; 2397ab9ffe98SRichard Henderson 2398ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2399ab9ffe98SRichard Henderson return false; 2400ab9ffe98SRichard Henderson } 24012c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2402ab9ffe98SRichard Henderson return false; 2403ab9ffe98SRichard Henderson } 24043951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2405ab9ffe98SRichard Henderson } 2406ab9ffe98SRichard Henderson 240723ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 240823ada1b1SRichard Henderson { 240923ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 241023ada1b1SRichard Henderson 241123ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 241223ada1b1SRichard Henderson gen_mov_pc_npc(dc); 241323ada1b1SRichard Henderson dc->npc = target; 241423ada1b1SRichard Henderson return true; 241523ada1b1SRichard Henderson } 241623ada1b1SRichard Henderson 241745196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 241845196ea4SRichard Henderson { 241945196ea4SRichard Henderson /* 242045196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 242145196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 242245196ea4SRichard Henderson */ 242345196ea4SRichard Henderson #ifdef TARGET_SPARC64 242445196ea4SRichard Henderson return false; 242545196ea4SRichard Henderson #else 242645196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 242745196ea4SRichard Henderson return true; 242845196ea4SRichard Henderson #endif 242945196ea4SRichard Henderson } 243045196ea4SRichard Henderson 24316d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 24326d2a0768SRichard Henderson { 24336d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 24346d2a0768SRichard Henderson if (a->rd) { 24356d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 24366d2a0768SRichard Henderson } 24376d2a0768SRichard Henderson return advance_pc(dc); 24386d2a0768SRichard Henderson } 24396d2a0768SRichard Henderson 24400faef01bSRichard Henderson /* 24410faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 24420faef01bSRichard Henderson */ 24430faef01bSRichard Henderson 244430376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 244530376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 244630376636SRichard Henderson { 244730376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 244830376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 244930376636SRichard Henderson DisasCompare cmp; 245030376636SRichard Henderson TCGLabel *lab; 245130376636SRichard Henderson TCGv_i32 trap; 245230376636SRichard Henderson 245330376636SRichard Henderson /* Trap never. */ 245430376636SRichard Henderson if (cond == 0) { 245530376636SRichard Henderson return advance_pc(dc); 245630376636SRichard Henderson } 245730376636SRichard Henderson 245830376636SRichard Henderson /* 245930376636SRichard Henderson * Immediate traps are the most common case. Since this value is 246030376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 246130376636SRichard Henderson */ 246230376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 246330376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 246430376636SRichard Henderson } else { 246530376636SRichard Henderson trap = tcg_temp_new_i32(); 246630376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 246730376636SRichard Henderson if (imm) { 246830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 246930376636SRichard Henderson } else { 247030376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 247130376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 247230376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 247330376636SRichard Henderson } 247430376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 247530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 247630376636SRichard Henderson } 247730376636SRichard Henderson 247889527e3aSRichard Henderson finishing_insn(dc); 247989527e3aSRichard Henderson 248030376636SRichard Henderson /* Trap always. */ 248130376636SRichard Henderson if (cond == 8) { 248230376636SRichard Henderson save_state(dc); 248330376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 248430376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 248530376636SRichard Henderson return true; 248630376636SRichard Henderson } 248730376636SRichard Henderson 248830376636SRichard Henderson /* Conditional trap. */ 248930376636SRichard Henderson flush_cond(dc); 249030376636SRichard Henderson lab = delay_exceptionv(dc, trap); 249130376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2492c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 249330376636SRichard Henderson 249430376636SRichard Henderson return advance_pc(dc); 249530376636SRichard Henderson } 249630376636SRichard Henderson 249730376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 249830376636SRichard Henderson { 249930376636SRichard Henderson if (avail_32(dc) && a->cc) { 250030376636SRichard Henderson return false; 250130376636SRichard Henderson } 250230376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 250330376636SRichard Henderson } 250430376636SRichard Henderson 250530376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 250630376636SRichard Henderson { 250730376636SRichard Henderson if (avail_64(dc)) { 250830376636SRichard Henderson return false; 250930376636SRichard Henderson } 251030376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 251130376636SRichard Henderson } 251230376636SRichard Henderson 251330376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 251430376636SRichard Henderson { 251530376636SRichard Henderson if (avail_32(dc)) { 251630376636SRichard Henderson return false; 251730376636SRichard Henderson } 251830376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 251930376636SRichard Henderson } 252030376636SRichard Henderson 2521af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2522af25071cSRichard Henderson { 2523af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2524af25071cSRichard Henderson return advance_pc(dc); 2525af25071cSRichard Henderson } 2526af25071cSRichard Henderson 2527af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2528af25071cSRichard Henderson { 2529af25071cSRichard Henderson if (avail_32(dc)) { 2530af25071cSRichard Henderson return false; 2531af25071cSRichard Henderson } 2532af25071cSRichard Henderson if (a->mmask) { 2533af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2534af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2535af25071cSRichard Henderson } 2536af25071cSRichard Henderson if (a->cmask) { 2537af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2538af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2539af25071cSRichard Henderson } 2540af25071cSRichard Henderson return advance_pc(dc); 2541af25071cSRichard Henderson } 2542af25071cSRichard Henderson 2543af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2544af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2545af25071cSRichard Henderson { 2546af25071cSRichard Henderson if (!priv) { 2547af25071cSRichard Henderson return raise_priv(dc); 2548af25071cSRichard Henderson } 2549af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2550af25071cSRichard Henderson return advance_pc(dc); 2551af25071cSRichard Henderson } 2552af25071cSRichard Henderson 2553af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2554af25071cSRichard Henderson { 2555af25071cSRichard Henderson return cpu_y; 2556af25071cSRichard Henderson } 2557af25071cSRichard Henderson 2558af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2559af25071cSRichard Henderson { 2560af25071cSRichard Henderson /* 2561af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2562af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2563af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2564af25071cSRichard Henderson */ 2565af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2566af25071cSRichard Henderson return false; 2567af25071cSRichard Henderson } 2568af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2569af25071cSRichard Henderson } 2570af25071cSRichard Henderson 2571af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2572af25071cSRichard Henderson { 2573c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2574c92948f2SClément Chigot return dst; 2575af25071cSRichard Henderson } 2576af25071cSRichard Henderson 2577af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2578af25071cSRichard Henderson 2579af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2580af25071cSRichard Henderson { 2581af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2582af25071cSRichard Henderson return dst; 2583af25071cSRichard Henderson } 2584af25071cSRichard Henderson 2585af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2586af25071cSRichard Henderson 2587af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2588af25071cSRichard Henderson { 2589af25071cSRichard Henderson #ifdef TARGET_SPARC64 2590af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2591af25071cSRichard Henderson #else 2592af25071cSRichard Henderson qemu_build_not_reached(); 2593af25071cSRichard Henderson #endif 2594af25071cSRichard Henderson } 2595af25071cSRichard Henderson 2596af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2597af25071cSRichard Henderson 2598af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2599af25071cSRichard Henderson { 2600af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2601af25071cSRichard Henderson 2602af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2603af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2604af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2605af25071cSRichard Henderson } 2606af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2607af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2608af25071cSRichard Henderson return dst; 2609af25071cSRichard Henderson } 2610af25071cSRichard Henderson 2611af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2612af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2613af25071cSRichard Henderson 2614af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2615af25071cSRichard Henderson { 2616af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2617af25071cSRichard Henderson } 2618af25071cSRichard Henderson 2619af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2620af25071cSRichard Henderson 2621af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2622af25071cSRichard Henderson { 2623af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2624af25071cSRichard Henderson return dst; 2625af25071cSRichard Henderson } 2626af25071cSRichard Henderson 2627af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2628af25071cSRichard Henderson 2629af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2630af25071cSRichard Henderson { 2631af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2632af25071cSRichard Henderson return cpu_gsr; 2633af25071cSRichard Henderson } 2634af25071cSRichard Henderson 2635af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2636af25071cSRichard Henderson 2637af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2638af25071cSRichard Henderson { 2639af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2640af25071cSRichard Henderson return dst; 2641af25071cSRichard Henderson } 2642af25071cSRichard Henderson 2643af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2644af25071cSRichard Henderson 2645af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2646af25071cSRichard Henderson { 2647577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2648577efa45SRichard Henderson return dst; 2649af25071cSRichard Henderson } 2650af25071cSRichard Henderson 2651af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2652af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2653af25071cSRichard Henderson 2654af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2655af25071cSRichard Henderson { 2656af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2657af25071cSRichard Henderson 2658af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2659af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2660af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2661af25071cSRichard Henderson } 2662af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2663af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2664af25071cSRichard Henderson return dst; 2665af25071cSRichard Henderson } 2666af25071cSRichard Henderson 2667af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2668af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2669af25071cSRichard Henderson 2670af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2671af25071cSRichard Henderson { 2672577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2673577efa45SRichard Henderson return dst; 2674af25071cSRichard Henderson } 2675af25071cSRichard Henderson 2676af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2677af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2678af25071cSRichard Henderson 2679af25071cSRichard Henderson /* 2680af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2681af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2682af25071cSRichard Henderson * this ASR as impl. dep 2683af25071cSRichard Henderson */ 2684af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2685af25071cSRichard Henderson { 2686af25071cSRichard Henderson return tcg_constant_tl(1); 2687af25071cSRichard Henderson } 2688af25071cSRichard Henderson 2689af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2690af25071cSRichard Henderson 2691668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2692668bb9b7SRichard Henderson { 2693668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2694668bb9b7SRichard Henderson return dst; 2695668bb9b7SRichard Henderson } 2696668bb9b7SRichard Henderson 2697668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2698668bb9b7SRichard Henderson 2699668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2700668bb9b7SRichard Henderson { 2701668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2702668bb9b7SRichard Henderson return dst; 2703668bb9b7SRichard Henderson } 2704668bb9b7SRichard Henderson 2705668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2706668bb9b7SRichard Henderson 2707668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2708668bb9b7SRichard Henderson { 2709668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2710668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2711668bb9b7SRichard Henderson 2712668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2713668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2714668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2715668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2716668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2717668bb9b7SRichard Henderson 2718668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2719668bb9b7SRichard Henderson return dst; 2720668bb9b7SRichard Henderson } 2721668bb9b7SRichard Henderson 2722668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2723668bb9b7SRichard Henderson 2724668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2725668bb9b7SRichard Henderson { 27262da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 27272da789deSRichard Henderson return dst; 2728668bb9b7SRichard Henderson } 2729668bb9b7SRichard Henderson 2730668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2731668bb9b7SRichard Henderson 2732668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2733668bb9b7SRichard Henderson { 27342da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 27352da789deSRichard Henderson return dst; 2736668bb9b7SRichard Henderson } 2737668bb9b7SRichard Henderson 2738668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2739668bb9b7SRichard Henderson 2740668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2741668bb9b7SRichard Henderson { 27422da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 27432da789deSRichard Henderson return dst; 2744668bb9b7SRichard Henderson } 2745668bb9b7SRichard Henderson 2746668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2747668bb9b7SRichard Henderson 2748668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2749668bb9b7SRichard Henderson { 2750577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2751577efa45SRichard Henderson return dst; 2752668bb9b7SRichard Henderson } 2753668bb9b7SRichard Henderson 2754668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2755668bb9b7SRichard Henderson do_rdhstick_cmpr) 2756668bb9b7SRichard Henderson 27575d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 27585d617bfbSRichard Henderson { 2759cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2760cd6269f7SRichard Henderson return dst; 27615d617bfbSRichard Henderson } 27625d617bfbSRichard Henderson 27635d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 27645d617bfbSRichard Henderson 27655d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 27665d617bfbSRichard Henderson { 27675d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27685d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27695d617bfbSRichard Henderson 27705d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27715d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 27725d617bfbSRichard Henderson return dst; 27735d617bfbSRichard Henderson #else 27745d617bfbSRichard Henderson qemu_build_not_reached(); 27755d617bfbSRichard Henderson #endif 27765d617bfbSRichard Henderson } 27775d617bfbSRichard Henderson 27785d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 27795d617bfbSRichard Henderson 27805d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 27815d617bfbSRichard Henderson { 27825d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27835d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27845d617bfbSRichard Henderson 27855d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27865d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 27875d617bfbSRichard Henderson return dst; 27885d617bfbSRichard Henderson #else 27895d617bfbSRichard Henderson qemu_build_not_reached(); 27905d617bfbSRichard Henderson #endif 27915d617bfbSRichard Henderson } 27925d617bfbSRichard Henderson 27935d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 27945d617bfbSRichard Henderson 27955d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 27965d617bfbSRichard Henderson { 27975d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27985d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27995d617bfbSRichard Henderson 28005d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 28015d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 28025d617bfbSRichard Henderson return dst; 28035d617bfbSRichard Henderson #else 28045d617bfbSRichard Henderson qemu_build_not_reached(); 28055d617bfbSRichard Henderson #endif 28065d617bfbSRichard Henderson } 28075d617bfbSRichard Henderson 28085d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 28095d617bfbSRichard Henderson 28105d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 28115d617bfbSRichard Henderson { 28125d617bfbSRichard Henderson #ifdef TARGET_SPARC64 28135d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 28145d617bfbSRichard Henderson 28155d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 28165d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 28175d617bfbSRichard Henderson return dst; 28185d617bfbSRichard Henderson #else 28195d617bfbSRichard Henderson qemu_build_not_reached(); 28205d617bfbSRichard Henderson #endif 28215d617bfbSRichard Henderson } 28225d617bfbSRichard Henderson 28235d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 28245d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 28255d617bfbSRichard Henderson 28265d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 28275d617bfbSRichard Henderson { 28285d617bfbSRichard Henderson return cpu_tbr; 28295d617bfbSRichard Henderson } 28305d617bfbSRichard Henderson 2831e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 28325d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 28335d617bfbSRichard Henderson 28345d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 28355d617bfbSRichard Henderson { 28365d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 28375d617bfbSRichard Henderson return dst; 28385d617bfbSRichard Henderson } 28395d617bfbSRichard Henderson 28405d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 28415d617bfbSRichard Henderson 28425d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 28435d617bfbSRichard Henderson { 28445d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 28455d617bfbSRichard Henderson return dst; 28465d617bfbSRichard Henderson } 28475d617bfbSRichard Henderson 28485d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 28495d617bfbSRichard Henderson 28505d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 28515d617bfbSRichard Henderson { 28525d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 28535d617bfbSRichard Henderson return dst; 28545d617bfbSRichard Henderson } 28555d617bfbSRichard Henderson 28565d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 28575d617bfbSRichard Henderson 28585d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 28595d617bfbSRichard Henderson { 28605d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 28615d617bfbSRichard Henderson return dst; 28625d617bfbSRichard Henderson } 28635d617bfbSRichard Henderson 28645d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 28655d617bfbSRichard Henderson 28665d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 28675d617bfbSRichard Henderson { 28685d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 28695d617bfbSRichard Henderson return dst; 28705d617bfbSRichard Henderson } 28715d617bfbSRichard Henderson 28725d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 28735d617bfbSRichard Henderson 28745d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 28755d617bfbSRichard Henderson { 28765d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 28775d617bfbSRichard Henderson return dst; 28785d617bfbSRichard Henderson } 28795d617bfbSRichard Henderson 28805d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 28815d617bfbSRichard Henderson do_rdcanrestore) 28825d617bfbSRichard Henderson 28835d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 28845d617bfbSRichard Henderson { 28855d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 28865d617bfbSRichard Henderson return dst; 28875d617bfbSRichard Henderson } 28885d617bfbSRichard Henderson 28895d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 28905d617bfbSRichard Henderson 28915d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 28925d617bfbSRichard Henderson { 28935d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 28945d617bfbSRichard Henderson return dst; 28955d617bfbSRichard Henderson } 28965d617bfbSRichard Henderson 28975d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 28985d617bfbSRichard Henderson 28995d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 29005d617bfbSRichard Henderson { 29015d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 29025d617bfbSRichard Henderson return dst; 29035d617bfbSRichard Henderson } 29045d617bfbSRichard Henderson 29055d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 29065d617bfbSRichard Henderson 29075d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 29085d617bfbSRichard Henderson { 29095d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 29105d617bfbSRichard Henderson return dst; 29115d617bfbSRichard Henderson } 29125d617bfbSRichard Henderson 29135d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 29145d617bfbSRichard Henderson 29155d617bfbSRichard Henderson /* UA2005 strand status */ 29165d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 29175d617bfbSRichard Henderson { 29182da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 29192da789deSRichard Henderson return dst; 29205d617bfbSRichard Henderson } 29215d617bfbSRichard Henderson 29225d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 29235d617bfbSRichard Henderson 29245d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 29255d617bfbSRichard Henderson { 29262da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 29272da789deSRichard Henderson return dst; 29285d617bfbSRichard Henderson } 29295d617bfbSRichard Henderson 29305d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 29315d617bfbSRichard Henderson 2932e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 2933e8325dc0SRichard Henderson { 2934e8325dc0SRichard Henderson if (avail_64(dc)) { 2935e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 2936e8325dc0SRichard Henderson return advance_pc(dc); 2937e8325dc0SRichard Henderson } 2938e8325dc0SRichard Henderson return false; 2939e8325dc0SRichard Henderson } 2940e8325dc0SRichard Henderson 29410faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 29420faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 29430faef01bSRichard Henderson { 29440faef01bSRichard Henderson TCGv src; 29450faef01bSRichard Henderson 29460faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 29470faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 29480faef01bSRichard Henderson return false; 29490faef01bSRichard Henderson } 29500faef01bSRichard Henderson if (!priv) { 29510faef01bSRichard Henderson return raise_priv(dc); 29520faef01bSRichard Henderson } 29530faef01bSRichard Henderson 29540faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 29550faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 29560faef01bSRichard Henderson } else { 29570faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 29580faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 29590faef01bSRichard Henderson src = src1; 29600faef01bSRichard Henderson } else { 29610faef01bSRichard Henderson src = tcg_temp_new(); 29620faef01bSRichard Henderson if (a->imm) { 29630faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 29640faef01bSRichard Henderson } else { 29650faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 29660faef01bSRichard Henderson } 29670faef01bSRichard Henderson } 29680faef01bSRichard Henderson } 29690faef01bSRichard Henderson func(dc, src); 29700faef01bSRichard Henderson return advance_pc(dc); 29710faef01bSRichard Henderson } 29720faef01bSRichard Henderson 29730faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 29740faef01bSRichard Henderson { 29750faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 29760faef01bSRichard Henderson } 29770faef01bSRichard Henderson 29780faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 29790faef01bSRichard Henderson 29800faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 29810faef01bSRichard Henderson { 29820faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 29830faef01bSRichard Henderson } 29840faef01bSRichard Henderson 29850faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 29860faef01bSRichard Henderson 29870faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 29880faef01bSRichard Henderson { 29890faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 29900faef01bSRichard Henderson 29910faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 29920faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 29930faef01bSRichard Henderson /* End TB to notice changed ASI. */ 29940faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29950faef01bSRichard Henderson } 29960faef01bSRichard Henderson 29970faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 29980faef01bSRichard Henderson 29990faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 30000faef01bSRichard Henderson { 30010faef01bSRichard Henderson #ifdef TARGET_SPARC64 30020faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 30030faef01bSRichard Henderson dc->fprs_dirty = 0; 30040faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30050faef01bSRichard Henderson #else 30060faef01bSRichard Henderson qemu_build_not_reached(); 30070faef01bSRichard Henderson #endif 30080faef01bSRichard Henderson } 30090faef01bSRichard Henderson 30100faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 30110faef01bSRichard Henderson 30120faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 30130faef01bSRichard Henderson { 30140faef01bSRichard Henderson gen_trap_ifnofpu(dc); 30150faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 30160faef01bSRichard Henderson } 30170faef01bSRichard Henderson 30180faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 30190faef01bSRichard Henderson 30200faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 30210faef01bSRichard Henderson { 30220faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 30230faef01bSRichard Henderson } 30240faef01bSRichard Henderson 30250faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 30260faef01bSRichard Henderson 30270faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 30280faef01bSRichard Henderson { 30290faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 30300faef01bSRichard Henderson } 30310faef01bSRichard Henderson 30320faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 30330faef01bSRichard Henderson 30340faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 30350faef01bSRichard Henderson { 30360faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 30370faef01bSRichard Henderson } 30380faef01bSRichard Henderson 30390faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 30400faef01bSRichard Henderson 30410faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 30420faef01bSRichard Henderson { 30430faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30440faef01bSRichard Henderson 3045577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3046577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 30470faef01bSRichard Henderson translator_io_start(&dc->base); 3048577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 30490faef01bSRichard Henderson /* End TB to handle timer interrupt */ 30500faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30510faef01bSRichard Henderson } 30520faef01bSRichard Henderson 30530faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 30540faef01bSRichard Henderson 30550faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 30560faef01bSRichard Henderson { 30570faef01bSRichard Henderson #ifdef TARGET_SPARC64 30580faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30590faef01bSRichard Henderson 30600faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 30610faef01bSRichard Henderson translator_io_start(&dc->base); 30620faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 30630faef01bSRichard Henderson /* End TB to handle timer interrupt */ 30640faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30650faef01bSRichard Henderson #else 30660faef01bSRichard Henderson qemu_build_not_reached(); 30670faef01bSRichard Henderson #endif 30680faef01bSRichard Henderson } 30690faef01bSRichard Henderson 30700faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 30710faef01bSRichard Henderson 30720faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 30730faef01bSRichard Henderson { 30740faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30750faef01bSRichard Henderson 3076577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3077577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 30780faef01bSRichard Henderson translator_io_start(&dc->base); 3079577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 30800faef01bSRichard Henderson /* End TB to handle timer interrupt */ 30810faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30820faef01bSRichard Henderson } 30830faef01bSRichard Henderson 30840faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 30850faef01bSRichard Henderson 30860faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 30870faef01bSRichard Henderson { 308889527e3aSRichard Henderson finishing_insn(dc); 30890faef01bSRichard Henderson save_state(dc); 30900faef01bSRichard Henderson gen_helper_power_down(tcg_env); 30910faef01bSRichard Henderson } 30920faef01bSRichard Henderson 30930faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 30940faef01bSRichard Henderson 309525524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 309625524734SRichard Henderson { 309725524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 309825524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 309925524734SRichard Henderson } 310025524734SRichard Henderson 310125524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 310225524734SRichard Henderson 31039422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 31049422278eSRichard Henderson { 31059422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3106cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3107cd6269f7SRichard Henderson 3108cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3109cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 31109422278eSRichard Henderson } 31119422278eSRichard Henderson 31129422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 31139422278eSRichard Henderson 31149422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 31159422278eSRichard Henderson { 31169422278eSRichard Henderson #ifdef TARGET_SPARC64 31179422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31189422278eSRichard Henderson 31199422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31209422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 31219422278eSRichard Henderson #else 31229422278eSRichard Henderson qemu_build_not_reached(); 31239422278eSRichard Henderson #endif 31249422278eSRichard Henderson } 31259422278eSRichard Henderson 31269422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 31279422278eSRichard Henderson 31289422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 31299422278eSRichard Henderson { 31309422278eSRichard Henderson #ifdef TARGET_SPARC64 31319422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31329422278eSRichard Henderson 31339422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31349422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 31359422278eSRichard Henderson #else 31369422278eSRichard Henderson qemu_build_not_reached(); 31379422278eSRichard Henderson #endif 31389422278eSRichard Henderson } 31399422278eSRichard Henderson 31409422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 31419422278eSRichard Henderson 31429422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 31439422278eSRichard Henderson { 31449422278eSRichard Henderson #ifdef TARGET_SPARC64 31459422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31469422278eSRichard Henderson 31479422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31489422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 31499422278eSRichard Henderson #else 31509422278eSRichard Henderson qemu_build_not_reached(); 31519422278eSRichard Henderson #endif 31529422278eSRichard Henderson } 31539422278eSRichard Henderson 31549422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 31559422278eSRichard Henderson 31569422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 31579422278eSRichard Henderson { 31589422278eSRichard Henderson #ifdef TARGET_SPARC64 31599422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31609422278eSRichard Henderson 31619422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31629422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 31639422278eSRichard Henderson #else 31649422278eSRichard Henderson qemu_build_not_reached(); 31659422278eSRichard Henderson #endif 31669422278eSRichard Henderson } 31679422278eSRichard Henderson 31689422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 31699422278eSRichard Henderson 31709422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 31719422278eSRichard Henderson { 31729422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 31739422278eSRichard Henderson 31749422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 31759422278eSRichard Henderson translator_io_start(&dc->base); 31769422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 31779422278eSRichard Henderson /* End TB to handle timer interrupt */ 31789422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31799422278eSRichard Henderson } 31809422278eSRichard Henderson 31819422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 31829422278eSRichard Henderson 31839422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 31849422278eSRichard Henderson { 31859422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 31869422278eSRichard Henderson } 31879422278eSRichard Henderson 31889422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 31899422278eSRichard Henderson 31909422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 31919422278eSRichard Henderson { 31929422278eSRichard Henderson save_state(dc); 31939422278eSRichard Henderson if (translator_io_start(&dc->base)) { 31949422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31959422278eSRichard Henderson } 31969422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 31979422278eSRichard Henderson dc->npc = DYNAMIC_PC; 31989422278eSRichard Henderson } 31999422278eSRichard Henderson 32009422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 32019422278eSRichard Henderson 32029422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 32039422278eSRichard Henderson { 32049422278eSRichard Henderson save_state(dc); 32059422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 32069422278eSRichard Henderson dc->npc = DYNAMIC_PC; 32079422278eSRichard Henderson } 32089422278eSRichard Henderson 32099422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 32109422278eSRichard Henderson 32119422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 32129422278eSRichard Henderson { 32139422278eSRichard Henderson if (translator_io_start(&dc->base)) { 32149422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32159422278eSRichard Henderson } 32169422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 32179422278eSRichard Henderson } 32189422278eSRichard Henderson 32199422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 32209422278eSRichard Henderson 32219422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 32229422278eSRichard Henderson { 32239422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 32249422278eSRichard Henderson } 32259422278eSRichard Henderson 32269422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 32279422278eSRichard Henderson 32289422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 32299422278eSRichard Henderson { 32309422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 32319422278eSRichard Henderson } 32329422278eSRichard Henderson 32339422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 32349422278eSRichard Henderson 32359422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 32369422278eSRichard Henderson { 32379422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 32389422278eSRichard Henderson } 32399422278eSRichard Henderson 32409422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 32419422278eSRichard Henderson 32429422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 32439422278eSRichard Henderson { 32449422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 32459422278eSRichard Henderson } 32469422278eSRichard Henderson 32479422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 32489422278eSRichard Henderson 32499422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 32509422278eSRichard Henderson { 32519422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 32529422278eSRichard Henderson } 32539422278eSRichard Henderson 32549422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 32559422278eSRichard Henderson 32569422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 32579422278eSRichard Henderson { 32589422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 32599422278eSRichard Henderson } 32609422278eSRichard Henderson 32619422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 32629422278eSRichard Henderson 32639422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 32649422278eSRichard Henderson { 32659422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 32669422278eSRichard Henderson } 32679422278eSRichard Henderson 32689422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 32699422278eSRichard Henderson 32709422278eSRichard Henderson /* UA2005 strand status */ 32719422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 32729422278eSRichard Henderson { 32732da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 32749422278eSRichard Henderson } 32759422278eSRichard Henderson 32769422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 32779422278eSRichard Henderson 3278bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3279bb97f2f5SRichard Henderson 3280bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3281bb97f2f5SRichard Henderson { 3282bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3283bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3284bb97f2f5SRichard Henderson } 3285bb97f2f5SRichard Henderson 3286bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3287bb97f2f5SRichard Henderson 3288bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3289bb97f2f5SRichard Henderson { 3290bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3291bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3292bb97f2f5SRichard Henderson 3293bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3294bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3295bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3296bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3297bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3298bb97f2f5SRichard Henderson 3299bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3300bb97f2f5SRichard Henderson } 3301bb97f2f5SRichard Henderson 3302bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3303bb97f2f5SRichard Henderson 3304bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3305bb97f2f5SRichard Henderson { 33062da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3307bb97f2f5SRichard Henderson } 3308bb97f2f5SRichard Henderson 3309bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3310bb97f2f5SRichard Henderson 3311bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3312bb97f2f5SRichard Henderson { 33132da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3314bb97f2f5SRichard Henderson } 3315bb97f2f5SRichard Henderson 3316bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3317bb97f2f5SRichard Henderson 3318bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3319bb97f2f5SRichard Henderson { 3320bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3321bb97f2f5SRichard Henderson 3322577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3323bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3324bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3325577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3326bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3327bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3328bb97f2f5SRichard Henderson } 3329bb97f2f5SRichard Henderson 3330bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3331bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3332bb97f2f5SRichard Henderson 333325524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 333425524734SRichard Henderson { 333525524734SRichard Henderson if (!supervisor(dc)) { 333625524734SRichard Henderson return raise_priv(dc); 333725524734SRichard Henderson } 333825524734SRichard Henderson if (saved) { 333925524734SRichard Henderson gen_helper_saved(tcg_env); 334025524734SRichard Henderson } else { 334125524734SRichard Henderson gen_helper_restored(tcg_env); 334225524734SRichard Henderson } 334325524734SRichard Henderson return advance_pc(dc); 334425524734SRichard Henderson } 334525524734SRichard Henderson 334625524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 334725524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 334825524734SRichard Henderson 3349d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3350d3825800SRichard Henderson { 3351d3825800SRichard Henderson return advance_pc(dc); 3352d3825800SRichard Henderson } 3353d3825800SRichard Henderson 33540faef01bSRichard Henderson /* 33550faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 33560faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 33570faef01bSRichard Henderson */ 33585458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 33595458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 33600faef01bSRichard Henderson 3361b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3362428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 33632a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 33642a45b736SRichard Henderson bool logic_cc) 3365428881deSRichard Henderson { 3366428881deSRichard Henderson TCGv dst, src1; 3367428881deSRichard Henderson 3368428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3369428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3370428881deSRichard Henderson return false; 3371428881deSRichard Henderson } 3372428881deSRichard Henderson 33732a45b736SRichard Henderson if (logic_cc) { 33742a45b736SRichard Henderson dst = cpu_cc_N; 3375428881deSRichard Henderson } else { 3376428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3377428881deSRichard Henderson } 3378428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3379428881deSRichard Henderson 3380428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3381428881deSRichard Henderson if (funci) { 3382428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3383428881deSRichard Henderson } else { 3384428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3385428881deSRichard Henderson } 3386428881deSRichard Henderson } else { 3387428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3388428881deSRichard Henderson } 33892a45b736SRichard Henderson 33902a45b736SRichard Henderson if (logic_cc) { 33912a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 33922a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 33932a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 33942a45b736SRichard Henderson } 33952a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 33962a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 33972a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 33982a45b736SRichard Henderson } 33992a45b736SRichard Henderson 3400428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3401428881deSRichard Henderson return advance_pc(dc); 3402428881deSRichard Henderson } 3403428881deSRichard Henderson 3404b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3405428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3406428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3407428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3408428881deSRichard Henderson { 3409428881deSRichard Henderson if (a->cc) { 3410b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3411428881deSRichard Henderson } 3412b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3413428881deSRichard Henderson } 3414428881deSRichard Henderson 3415428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3416428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3417428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3418428881deSRichard Henderson { 3419b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3420428881deSRichard Henderson } 3421428881deSRichard Henderson 3422b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3423b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3424b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3425b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3426428881deSRichard Henderson 3427b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3428b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3429b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3430b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3431a9aba13dSRichard Henderson 3432428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3433428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3434428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3435428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3436428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3437428881deSRichard Henderson 3438b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3439b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3440b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3441b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 344222188d7dSRichard Henderson 34433a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3444b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 34454ee85ea9SRichard Henderson 34469c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3447b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 34489c6ec5bcSRichard Henderson 3449428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3450428881deSRichard Henderson { 3451428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3452428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3453428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3454428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3455428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3456428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3457428881deSRichard Henderson return false; 3458428881deSRichard Henderson } else { 3459428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3460428881deSRichard Henderson } 3461428881deSRichard Henderson return advance_pc(dc); 3462428881deSRichard Henderson } 3463428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3464428881deSRichard Henderson } 3465428881deSRichard Henderson 34663a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 34673a6b8de3SRichard Henderson { 34683a6b8de3SRichard Henderson TCGv_i64 t1, t2; 34693a6b8de3SRichard Henderson TCGv dst; 34703a6b8de3SRichard Henderson 34713a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 34723a6b8de3SRichard Henderson return false; 34733a6b8de3SRichard Henderson } 34743a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 34753a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 34763a6b8de3SRichard Henderson return false; 34773a6b8de3SRichard Henderson } 34783a6b8de3SRichard Henderson 34793a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 34803a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 34813a6b8de3SRichard Henderson return true; 34823a6b8de3SRichard Henderson } 34833a6b8de3SRichard Henderson 34843a6b8de3SRichard Henderson if (a->imm) { 34853a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 34863a6b8de3SRichard Henderson } else { 34873a6b8de3SRichard Henderson TCGLabel *lab; 34883a6b8de3SRichard Henderson TCGv_i32 n2; 34893a6b8de3SRichard Henderson 34903a6b8de3SRichard Henderson finishing_insn(dc); 34913a6b8de3SRichard Henderson flush_cond(dc); 34923a6b8de3SRichard Henderson 34933a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 34943a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 34953a6b8de3SRichard Henderson 34963a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 34973a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 34983a6b8de3SRichard Henderson 34993a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 35003a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 35013a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 35023a6b8de3SRichard Henderson #else 35033a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 35043a6b8de3SRichard Henderson #endif 35053a6b8de3SRichard Henderson } 35063a6b8de3SRichard Henderson 35073a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 35083a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 35093a6b8de3SRichard Henderson 35103a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 35113a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 35123a6b8de3SRichard Henderson 35133a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 35143a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 35153a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 35163a6b8de3SRichard Henderson return advance_pc(dc); 35173a6b8de3SRichard Henderson } 35183a6b8de3SRichard Henderson 3519f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3520f3141174SRichard Henderson { 3521f3141174SRichard Henderson TCGv dst, src1, src2; 3522f3141174SRichard Henderson 3523f3141174SRichard Henderson if (!avail_64(dc)) { 3524f3141174SRichard Henderson return false; 3525f3141174SRichard Henderson } 3526f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3527f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3528f3141174SRichard Henderson return false; 3529f3141174SRichard Henderson } 3530f3141174SRichard Henderson 3531f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3532f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3533f3141174SRichard Henderson return true; 3534f3141174SRichard Henderson } 3535f3141174SRichard Henderson 3536f3141174SRichard Henderson if (a->imm) { 3537f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3538f3141174SRichard Henderson } else { 3539f3141174SRichard Henderson TCGLabel *lab; 3540f3141174SRichard Henderson 3541f3141174SRichard Henderson finishing_insn(dc); 3542f3141174SRichard Henderson flush_cond(dc); 3543f3141174SRichard Henderson 3544f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3545f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3546f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3547f3141174SRichard Henderson } 3548f3141174SRichard Henderson 3549f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3550f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3551f3141174SRichard Henderson 3552f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3553f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3554f3141174SRichard Henderson return advance_pc(dc); 3555f3141174SRichard Henderson } 3556f3141174SRichard Henderson 3557f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3558f3141174SRichard Henderson { 3559f3141174SRichard Henderson TCGv dst, src1, src2; 3560f3141174SRichard Henderson 3561f3141174SRichard Henderson if (!avail_64(dc)) { 3562f3141174SRichard Henderson return false; 3563f3141174SRichard Henderson } 3564f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3565f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3566f3141174SRichard Henderson return false; 3567f3141174SRichard Henderson } 3568f3141174SRichard Henderson 3569f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3570f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3571f3141174SRichard Henderson return true; 3572f3141174SRichard Henderson } 3573f3141174SRichard Henderson 3574f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3575f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3576f3141174SRichard Henderson 3577f3141174SRichard Henderson if (a->imm) { 3578f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3579f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3580f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3581f3141174SRichard Henderson return advance_pc(dc); 3582f3141174SRichard Henderson } 3583f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3584f3141174SRichard Henderson } else { 3585f3141174SRichard Henderson TCGLabel *lab; 3586f3141174SRichard Henderson TCGv t1, t2; 3587f3141174SRichard Henderson 3588f3141174SRichard Henderson finishing_insn(dc); 3589f3141174SRichard Henderson flush_cond(dc); 3590f3141174SRichard Henderson 3591f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3592f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3593f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3594f3141174SRichard Henderson 3595f3141174SRichard Henderson /* 3596f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3597f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3598f3141174SRichard Henderson */ 3599f3141174SRichard Henderson t1 = tcg_temp_new(); 3600f3141174SRichard Henderson t2 = tcg_temp_new(); 3601f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3602f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3603f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3604f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3605f3141174SRichard Henderson tcg_constant_tl(1), src2); 3606f3141174SRichard Henderson src2 = t1; 3607f3141174SRichard Henderson } 3608f3141174SRichard Henderson 3609f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3610f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3611f3141174SRichard Henderson return advance_pc(dc); 3612f3141174SRichard Henderson } 3613f3141174SRichard Henderson 3614b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 361543db5838SRichard Henderson int width, bool cc, bool little_endian) 3616b88ce6f2SRichard Henderson { 361743db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 361843db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3619b88ce6f2SRichard Henderson 3620b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3621b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3622b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3623b88ce6f2SRichard Henderson 3624b88ce6f2SRichard Henderson if (cc) { 3625f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3626b88ce6f2SRichard Henderson } 3627b88ce6f2SRichard Henderson 362843db5838SRichard Henderson l = tcg_temp_new(); 362943db5838SRichard Henderson r = tcg_temp_new(); 363043db5838SRichard Henderson t = tcg_temp_new(); 363143db5838SRichard Henderson 3632b88ce6f2SRichard Henderson switch (width) { 3633b88ce6f2SRichard Henderson case 8: 363443db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 363543db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 363643db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 363743db5838SRichard Henderson m = tcg_constant_tl(0xff); 3638b88ce6f2SRichard Henderson break; 3639b88ce6f2SRichard Henderson case 16: 364043db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 364143db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 364243db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 364343db5838SRichard Henderson m = tcg_constant_tl(0xf); 3644b88ce6f2SRichard Henderson break; 3645b88ce6f2SRichard Henderson case 32: 364643db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 364743db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 364843db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 364943db5838SRichard Henderson m = tcg_constant_tl(0x3); 3650b88ce6f2SRichard Henderson break; 3651b88ce6f2SRichard Henderson default: 3652b88ce6f2SRichard Henderson abort(); 3653b88ce6f2SRichard Henderson } 3654b88ce6f2SRichard Henderson 365543db5838SRichard Henderson /* Compute Left Edge */ 365643db5838SRichard Henderson if (little_endian) { 365743db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 365843db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 365943db5838SRichard Henderson } else { 366043db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 366143db5838SRichard Henderson } 366243db5838SRichard Henderson /* Compute Right Edge */ 366343db5838SRichard Henderson if (little_endian) { 366443db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 366543db5838SRichard Henderson } else { 366643db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 366743db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 366843db5838SRichard Henderson } 3669b88ce6f2SRichard Henderson 367043db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 367143db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 367243db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 367343db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3674b88ce6f2SRichard Henderson 3675b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3676b88ce6f2SRichard Henderson return advance_pc(dc); 3677b88ce6f2SRichard Henderson } 3678b88ce6f2SRichard Henderson 3679b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3680b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3681b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3682b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3683b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3684b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3685b88ce6f2SRichard Henderson 3686b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3687b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3688b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3689b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3690b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3691b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3692b88ce6f2SRichard Henderson 369345bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 369445bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 369545bfed3bSRichard Henderson { 369645bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 369745bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 369845bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 369945bfed3bSRichard Henderson 370045bfed3bSRichard Henderson func(dst, src1, src2); 370145bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 370245bfed3bSRichard Henderson return advance_pc(dc); 370345bfed3bSRichard Henderson } 370445bfed3bSRichard Henderson 370545bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 370645bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 370745bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 370845bfed3bSRichard Henderson 3709015fc6fcSRichard Henderson TRANS(ADDXC, VIS3, do_rrr, a, gen_op_addxc) 3710015fc6fcSRichard Henderson TRANS(ADDXCcc, VIS3, do_rrr, a, gen_op_addxccc) 3711015fc6fcSRichard Henderson 37129e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 37139e20ca94SRichard Henderson { 37149e20ca94SRichard Henderson #ifdef TARGET_SPARC64 37159e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 37169e20ca94SRichard Henderson 37179e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 37189e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 37199e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 37209e20ca94SRichard Henderson #else 37219e20ca94SRichard Henderson g_assert_not_reached(); 37229e20ca94SRichard Henderson #endif 37239e20ca94SRichard Henderson } 37249e20ca94SRichard Henderson 37259e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 37269e20ca94SRichard Henderson { 37279e20ca94SRichard Henderson #ifdef TARGET_SPARC64 37289e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 37299e20ca94SRichard Henderson 37309e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 37319e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 37329e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 37339e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 37349e20ca94SRichard Henderson #else 37359e20ca94SRichard Henderson g_assert_not_reached(); 37369e20ca94SRichard Henderson #endif 37379e20ca94SRichard Henderson } 37389e20ca94SRichard Henderson 37399e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 37409e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 37419e20ca94SRichard Henderson 374239ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 374339ca3490SRichard Henderson { 374439ca3490SRichard Henderson #ifdef TARGET_SPARC64 374539ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 374639ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 374739ca3490SRichard Henderson #else 374839ca3490SRichard Henderson g_assert_not_reached(); 374939ca3490SRichard Henderson #endif 375039ca3490SRichard Henderson } 375139ca3490SRichard Henderson 375239ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 375339ca3490SRichard Henderson 3754*c973b4e8SRichard Henderson static bool do_cmask(DisasContext *dc, int rs2, void (*func)(TCGv, TCGv, TCGv)) 3755*c973b4e8SRichard Henderson { 3756*c973b4e8SRichard Henderson func(cpu_gsr, cpu_gsr, gen_load_gpr(dc, rs2)); 3757*c973b4e8SRichard Henderson return true; 3758*c973b4e8SRichard Henderson } 3759*c973b4e8SRichard Henderson 3760*c973b4e8SRichard Henderson TRANS(CMASK8, VIS3, do_cmask, a->rs2, gen_helper_cmask8) 3761*c973b4e8SRichard Henderson TRANS(CMASK16, VIS3, do_cmask, a->rs2, gen_helper_cmask16) 3762*c973b4e8SRichard Henderson TRANS(CMASK32, VIS3, do_cmask, a->rs2, gen_helper_cmask32) 3763*c973b4e8SRichard Henderson 37645fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 37655fc546eeSRichard Henderson { 37665fc546eeSRichard Henderson TCGv dst, src1, src2; 37675fc546eeSRichard Henderson 37685fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 37695fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 37705fc546eeSRichard Henderson return false; 37715fc546eeSRichard Henderson } 37725fc546eeSRichard Henderson 37735fc546eeSRichard Henderson src2 = tcg_temp_new(); 37745fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 37755fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 37765fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 37775fc546eeSRichard Henderson 37785fc546eeSRichard Henderson if (l) { 37795fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 37805fc546eeSRichard Henderson if (!a->x) { 37815fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 37825fc546eeSRichard Henderson } 37835fc546eeSRichard Henderson } else if (u) { 37845fc546eeSRichard Henderson if (!a->x) { 37855fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 37865fc546eeSRichard Henderson src1 = dst; 37875fc546eeSRichard Henderson } 37885fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 37895fc546eeSRichard Henderson } else { 37905fc546eeSRichard Henderson if (!a->x) { 37915fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 37925fc546eeSRichard Henderson src1 = dst; 37935fc546eeSRichard Henderson } 37945fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 37955fc546eeSRichard Henderson } 37965fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 37975fc546eeSRichard Henderson return advance_pc(dc); 37985fc546eeSRichard Henderson } 37995fc546eeSRichard Henderson 38005fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 38015fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 38025fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 38035fc546eeSRichard Henderson 38045fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 38055fc546eeSRichard Henderson { 38065fc546eeSRichard Henderson TCGv dst, src1; 38075fc546eeSRichard Henderson 38085fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 38095fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 38105fc546eeSRichard Henderson return false; 38115fc546eeSRichard Henderson } 38125fc546eeSRichard Henderson 38135fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 38145fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 38155fc546eeSRichard Henderson 38165fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 38175fc546eeSRichard Henderson if (l) { 38185fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 38195fc546eeSRichard Henderson } else if (u) { 38205fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 38215fc546eeSRichard Henderson } else { 38225fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 38235fc546eeSRichard Henderson } 38245fc546eeSRichard Henderson } else { 38255fc546eeSRichard Henderson if (l) { 38265fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 38275fc546eeSRichard Henderson } else if (u) { 38285fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 38295fc546eeSRichard Henderson } else { 38305fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 38315fc546eeSRichard Henderson } 38325fc546eeSRichard Henderson } 38335fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 38345fc546eeSRichard Henderson return advance_pc(dc); 38355fc546eeSRichard Henderson } 38365fc546eeSRichard Henderson 38375fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 38385fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 38395fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 38405fc546eeSRichard Henderson 3841fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3842fb4ed7aaSRichard Henderson { 3843fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3844fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3845fb4ed7aaSRichard Henderson return NULL; 3846fb4ed7aaSRichard Henderson } 3847fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3848fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3849fb4ed7aaSRichard Henderson } else { 3850fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3851fb4ed7aaSRichard Henderson } 3852fb4ed7aaSRichard Henderson } 3853fb4ed7aaSRichard Henderson 3854fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 3855fb4ed7aaSRichard Henderson { 3856fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 3857c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 3858fb4ed7aaSRichard Henderson 3859c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 3860fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 3861fb4ed7aaSRichard Henderson return advance_pc(dc); 3862fb4ed7aaSRichard Henderson } 3863fb4ed7aaSRichard Henderson 3864fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 3865fb4ed7aaSRichard Henderson { 3866fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3867fb4ed7aaSRichard Henderson DisasCompare cmp; 3868fb4ed7aaSRichard Henderson 3869fb4ed7aaSRichard Henderson if (src2 == NULL) { 3870fb4ed7aaSRichard Henderson return false; 3871fb4ed7aaSRichard Henderson } 3872fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 3873fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3874fb4ed7aaSRichard Henderson } 3875fb4ed7aaSRichard Henderson 3876fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 3877fb4ed7aaSRichard Henderson { 3878fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3879fb4ed7aaSRichard Henderson DisasCompare cmp; 3880fb4ed7aaSRichard Henderson 3881fb4ed7aaSRichard Henderson if (src2 == NULL) { 3882fb4ed7aaSRichard Henderson return false; 3883fb4ed7aaSRichard Henderson } 3884fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 3885fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3886fb4ed7aaSRichard Henderson } 3887fb4ed7aaSRichard Henderson 3888fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 3889fb4ed7aaSRichard Henderson { 3890fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3891fb4ed7aaSRichard Henderson DisasCompare cmp; 3892fb4ed7aaSRichard Henderson 3893fb4ed7aaSRichard Henderson if (src2 == NULL) { 3894fb4ed7aaSRichard Henderson return false; 3895fb4ed7aaSRichard Henderson } 38962c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 38972c4f56c9SRichard Henderson return false; 38982c4f56c9SRichard Henderson } 3899fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3900fb4ed7aaSRichard Henderson } 3901fb4ed7aaSRichard Henderson 390286b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 390386b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 390486b82fe0SRichard Henderson { 390586b82fe0SRichard Henderson TCGv src1, sum; 390686b82fe0SRichard Henderson 390786b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 390886b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 390986b82fe0SRichard Henderson return false; 391086b82fe0SRichard Henderson } 391186b82fe0SRichard Henderson 391286b82fe0SRichard Henderson /* 391386b82fe0SRichard Henderson * Always load the sum into a new temporary. 391486b82fe0SRichard Henderson * This is required to capture the value across a window change, 391586b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 391686b82fe0SRichard Henderson */ 391786b82fe0SRichard Henderson sum = tcg_temp_new(); 391886b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 391986b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 392086b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 392186b82fe0SRichard Henderson } else { 392286b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 392386b82fe0SRichard Henderson } 392486b82fe0SRichard Henderson return func(dc, a->rd, sum); 392586b82fe0SRichard Henderson } 392686b82fe0SRichard Henderson 392786b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 392886b82fe0SRichard Henderson { 392986b82fe0SRichard Henderson /* 393086b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 393186b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 393286b82fe0SRichard Henderson */ 393386b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 393486b82fe0SRichard Henderson 393586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 393686b82fe0SRichard Henderson 393786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 393886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 393986b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 394086b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 394186b82fe0SRichard Henderson 394286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 394386b82fe0SRichard Henderson return true; 394486b82fe0SRichard Henderson } 394586b82fe0SRichard Henderson 394686b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 394786b82fe0SRichard Henderson 394886b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 394986b82fe0SRichard Henderson { 395086b82fe0SRichard Henderson if (!supervisor(dc)) { 395186b82fe0SRichard Henderson return raise_priv(dc); 395286b82fe0SRichard Henderson } 395386b82fe0SRichard Henderson 395486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 395586b82fe0SRichard Henderson 395686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 395786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 395886b82fe0SRichard Henderson gen_helper_rett(tcg_env); 395986b82fe0SRichard Henderson 396086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 396186b82fe0SRichard Henderson return true; 396286b82fe0SRichard Henderson } 396386b82fe0SRichard Henderson 396486b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 396586b82fe0SRichard Henderson 396686b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 396786b82fe0SRichard Henderson { 396886b82fe0SRichard Henderson gen_check_align(dc, src, 3); 39690dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 397086b82fe0SRichard Henderson 397186b82fe0SRichard Henderson gen_mov_pc_npc(dc); 397286b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 397386b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 397486b82fe0SRichard Henderson 397586b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 397686b82fe0SRichard Henderson return true; 397786b82fe0SRichard Henderson } 397886b82fe0SRichard Henderson 397986b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 398086b82fe0SRichard Henderson 3981d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 3982d3825800SRichard Henderson { 3983d3825800SRichard Henderson gen_helper_save(tcg_env); 3984d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3985d3825800SRichard Henderson return advance_pc(dc); 3986d3825800SRichard Henderson } 3987d3825800SRichard Henderson 3988d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 3989d3825800SRichard Henderson 3990d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 3991d3825800SRichard Henderson { 3992d3825800SRichard Henderson gen_helper_restore(tcg_env); 3993d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3994d3825800SRichard Henderson return advance_pc(dc); 3995d3825800SRichard Henderson } 3996d3825800SRichard Henderson 3997d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 3998d3825800SRichard Henderson 39998f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 40008f75b8a4SRichard Henderson { 40018f75b8a4SRichard Henderson if (!supervisor(dc)) { 40028f75b8a4SRichard Henderson return raise_priv(dc); 40038f75b8a4SRichard Henderson } 40048f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 40058f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 40068f75b8a4SRichard Henderson translator_io_start(&dc->base); 40078f75b8a4SRichard Henderson if (done) { 40088f75b8a4SRichard Henderson gen_helper_done(tcg_env); 40098f75b8a4SRichard Henderson } else { 40108f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 40118f75b8a4SRichard Henderson } 40128f75b8a4SRichard Henderson return true; 40138f75b8a4SRichard Henderson } 40148f75b8a4SRichard Henderson 40158f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 40168f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 40178f75b8a4SRichard Henderson 40180880d20bSRichard Henderson /* 40190880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 40200880d20bSRichard Henderson */ 40210880d20bSRichard Henderson 40220880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 40230880d20bSRichard Henderson { 40240880d20bSRichard Henderson TCGv addr, tmp = NULL; 40250880d20bSRichard Henderson 40260880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 40270880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 40280880d20bSRichard Henderson return NULL; 40290880d20bSRichard Henderson } 40300880d20bSRichard Henderson 40310880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 40320880d20bSRichard Henderson if (rs2_or_imm) { 40330880d20bSRichard Henderson tmp = tcg_temp_new(); 40340880d20bSRichard Henderson if (imm) { 40350880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 40360880d20bSRichard Henderson } else { 40370880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 40380880d20bSRichard Henderson } 40390880d20bSRichard Henderson addr = tmp; 40400880d20bSRichard Henderson } 40410880d20bSRichard Henderson if (AM_CHECK(dc)) { 40420880d20bSRichard Henderson if (!tmp) { 40430880d20bSRichard Henderson tmp = tcg_temp_new(); 40440880d20bSRichard Henderson } 40450880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 40460880d20bSRichard Henderson addr = tmp; 40470880d20bSRichard Henderson } 40480880d20bSRichard Henderson return addr; 40490880d20bSRichard Henderson } 40500880d20bSRichard Henderson 40510880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 40520880d20bSRichard Henderson { 40530880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40540880d20bSRichard Henderson DisasASI da; 40550880d20bSRichard Henderson 40560880d20bSRichard Henderson if (addr == NULL) { 40570880d20bSRichard Henderson return false; 40580880d20bSRichard Henderson } 40590880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 40600880d20bSRichard Henderson 40610880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 406242071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 40630880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 40640880d20bSRichard Henderson return advance_pc(dc); 40650880d20bSRichard Henderson } 40660880d20bSRichard Henderson 40670880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 40680880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 40690880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 40700880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 40710880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 40720880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 40730880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 40740880d20bSRichard Henderson 40750880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 40760880d20bSRichard Henderson { 40770880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40780880d20bSRichard Henderson DisasASI da; 40790880d20bSRichard Henderson 40800880d20bSRichard Henderson if (addr == NULL) { 40810880d20bSRichard Henderson return false; 40820880d20bSRichard Henderson } 40830880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 40840880d20bSRichard Henderson 40850880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 408642071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 40870880d20bSRichard Henderson return advance_pc(dc); 40880880d20bSRichard Henderson } 40890880d20bSRichard Henderson 40900880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 40910880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 40920880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 40930880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 40940880d20bSRichard Henderson 40950880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 40960880d20bSRichard Henderson { 40970880d20bSRichard Henderson TCGv addr; 40980880d20bSRichard Henderson DisasASI da; 40990880d20bSRichard Henderson 41000880d20bSRichard Henderson if (a->rd & 1) { 41010880d20bSRichard Henderson return false; 41020880d20bSRichard Henderson } 41030880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41040880d20bSRichard Henderson if (addr == NULL) { 41050880d20bSRichard Henderson return false; 41060880d20bSRichard Henderson } 41070880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 410842071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 41090880d20bSRichard Henderson return advance_pc(dc); 41100880d20bSRichard Henderson } 41110880d20bSRichard Henderson 41120880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 41130880d20bSRichard Henderson { 41140880d20bSRichard Henderson TCGv addr; 41150880d20bSRichard Henderson DisasASI da; 41160880d20bSRichard Henderson 41170880d20bSRichard Henderson if (a->rd & 1) { 41180880d20bSRichard Henderson return false; 41190880d20bSRichard Henderson } 41200880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41210880d20bSRichard Henderson if (addr == NULL) { 41220880d20bSRichard Henderson return false; 41230880d20bSRichard Henderson } 41240880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 412542071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 41260880d20bSRichard Henderson return advance_pc(dc); 41270880d20bSRichard Henderson } 41280880d20bSRichard Henderson 4129cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4130cf07cd1eSRichard Henderson { 4131cf07cd1eSRichard Henderson TCGv addr, reg; 4132cf07cd1eSRichard Henderson DisasASI da; 4133cf07cd1eSRichard Henderson 4134cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4135cf07cd1eSRichard Henderson if (addr == NULL) { 4136cf07cd1eSRichard Henderson return false; 4137cf07cd1eSRichard Henderson } 4138cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4139cf07cd1eSRichard Henderson 4140cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4141cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4142cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4143cf07cd1eSRichard Henderson return advance_pc(dc); 4144cf07cd1eSRichard Henderson } 4145cf07cd1eSRichard Henderson 4146dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4147dca544b9SRichard Henderson { 4148dca544b9SRichard Henderson TCGv addr, dst, src; 4149dca544b9SRichard Henderson DisasASI da; 4150dca544b9SRichard Henderson 4151dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4152dca544b9SRichard Henderson if (addr == NULL) { 4153dca544b9SRichard Henderson return false; 4154dca544b9SRichard Henderson } 4155dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4156dca544b9SRichard Henderson 4157dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4158dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4159dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4160dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4161dca544b9SRichard Henderson return advance_pc(dc); 4162dca544b9SRichard Henderson } 4163dca544b9SRichard Henderson 4164d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4165d0a11d25SRichard Henderson { 4166d0a11d25SRichard Henderson TCGv addr, o, n, c; 4167d0a11d25SRichard Henderson DisasASI da; 4168d0a11d25SRichard Henderson 4169d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4170d0a11d25SRichard Henderson if (addr == NULL) { 4171d0a11d25SRichard Henderson return false; 4172d0a11d25SRichard Henderson } 4173d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4174d0a11d25SRichard Henderson 4175d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4176d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4177d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4178d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4179d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4180d0a11d25SRichard Henderson return advance_pc(dc); 4181d0a11d25SRichard Henderson } 4182d0a11d25SRichard Henderson 4183d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4184d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4185d0a11d25SRichard Henderson 418606c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 418706c060d9SRichard Henderson { 418806c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 418906c060d9SRichard Henderson DisasASI da; 419006c060d9SRichard Henderson 419106c060d9SRichard Henderson if (addr == NULL) { 419206c060d9SRichard Henderson return false; 419306c060d9SRichard Henderson } 419406c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 419506c060d9SRichard Henderson return true; 419606c060d9SRichard Henderson } 419706c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 419806c060d9SRichard Henderson return true; 419906c060d9SRichard Henderson } 420006c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4201287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 420206c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 420306c060d9SRichard Henderson return advance_pc(dc); 420406c060d9SRichard Henderson } 420506c060d9SRichard Henderson 420606c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 420706c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 420806c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 420906c060d9SRichard Henderson 4210287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4211287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4212287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4213287b1152SRichard Henderson 421406c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 421506c060d9SRichard Henderson { 421606c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 421706c060d9SRichard Henderson DisasASI da; 421806c060d9SRichard Henderson 421906c060d9SRichard Henderson if (addr == NULL) { 422006c060d9SRichard Henderson return false; 422106c060d9SRichard Henderson } 422206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 422306c060d9SRichard Henderson return true; 422406c060d9SRichard Henderson } 422506c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 422606c060d9SRichard Henderson return true; 422706c060d9SRichard Henderson } 422806c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4229287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 423006c060d9SRichard Henderson return advance_pc(dc); 423106c060d9SRichard Henderson } 423206c060d9SRichard Henderson 423306c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 423406c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 423506c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 423606c060d9SRichard Henderson 4237287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4238287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4239287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4240287b1152SRichard Henderson 424106c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 424206c060d9SRichard Henderson { 424306c060d9SRichard Henderson if (!avail_32(dc)) { 424406c060d9SRichard Henderson return false; 424506c060d9SRichard Henderson } 424606c060d9SRichard Henderson if (!supervisor(dc)) { 424706c060d9SRichard Henderson return raise_priv(dc); 424806c060d9SRichard Henderson } 424906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 425006c060d9SRichard Henderson return true; 425106c060d9SRichard Henderson } 425206c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 425306c060d9SRichard Henderson return true; 425406c060d9SRichard Henderson } 425506c060d9SRichard Henderson 4256d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 42573d3c0673SRichard Henderson { 42583590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4259d8c5b92fSRichard Henderson TCGv_i32 tmp; 42603590f01eSRichard Henderson 42613d3c0673SRichard Henderson if (addr == NULL) { 42623d3c0673SRichard Henderson return false; 42633d3c0673SRichard Henderson } 42643d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42653d3c0673SRichard Henderson return true; 42663d3c0673SRichard Henderson } 4267d8c5b92fSRichard Henderson 4268d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4269d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4270d8c5b92fSRichard Henderson 4271d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4272d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4273d8c5b92fSRichard Henderson 4274d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 42753d3c0673SRichard Henderson return advance_pc(dc); 42763d3c0673SRichard Henderson } 42773d3c0673SRichard Henderson 4278d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4279d8c5b92fSRichard Henderson { 4280d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4281d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4282d8c5b92fSRichard Henderson TCGv_i64 t64; 4283d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4284d8c5b92fSRichard Henderson 4285d8c5b92fSRichard Henderson if (addr == NULL) { 4286d8c5b92fSRichard Henderson return false; 4287d8c5b92fSRichard Henderson } 4288d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4289d8c5b92fSRichard Henderson return true; 4290d8c5b92fSRichard Henderson } 4291d8c5b92fSRichard Henderson 4292d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4293d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4294d8c5b92fSRichard Henderson 4295d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4296d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4297d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4298d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4299d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4300d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4301d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4302d8c5b92fSRichard Henderson 4303d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4304d8c5b92fSRichard Henderson return advance_pc(dc); 4305d8c5b92fSRichard Henderson #else 4306d8c5b92fSRichard Henderson return false; 4307d8c5b92fSRichard Henderson #endif 4308d8c5b92fSRichard Henderson } 43093d3c0673SRichard Henderson 43103d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 43113d3c0673SRichard Henderson { 43123d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43131ccd6e13SRichard Henderson TCGv fsr; 43141ccd6e13SRichard Henderson 43153d3c0673SRichard Henderson if (addr == NULL) { 43163d3c0673SRichard Henderson return false; 43173d3c0673SRichard Henderson } 43183d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43193d3c0673SRichard Henderson return true; 43203d3c0673SRichard Henderson } 43211ccd6e13SRichard Henderson 43221ccd6e13SRichard Henderson fsr = tcg_temp_new(); 43231ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 43241ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 43253d3c0673SRichard Henderson return advance_pc(dc); 43263d3c0673SRichard Henderson } 43273d3c0673SRichard Henderson 43283d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 43293d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 43303d3c0673SRichard Henderson 43311210a036SRichard Henderson static bool do_fc(DisasContext *dc, int rd, int32_t c) 43323a38260eSRichard Henderson { 43333a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 43343a38260eSRichard Henderson return true; 43353a38260eSRichard Henderson } 43361210a036SRichard Henderson gen_store_fpr_F(dc, rd, tcg_constant_i32(c)); 43373a38260eSRichard Henderson return advance_pc(dc); 43383a38260eSRichard Henderson } 43393a38260eSRichard Henderson 43403a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 43411210a036SRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, -1) 43423a38260eSRichard Henderson 43433a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 43443a38260eSRichard Henderson { 43453a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 43463a38260eSRichard Henderson return true; 43473a38260eSRichard Henderson } 43481210a036SRichard Henderson gen_store_fpr_D(dc, rd, tcg_constant_i64(c)); 43493a38260eSRichard Henderson return advance_pc(dc); 43503a38260eSRichard Henderson } 43513a38260eSRichard Henderson 43523a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 43533a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 43543a38260eSRichard Henderson 4355baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4356baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4357baf3dbf2SRichard Henderson { 4358baf3dbf2SRichard Henderson TCGv_i32 tmp; 4359baf3dbf2SRichard Henderson 4360baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4361baf3dbf2SRichard Henderson return true; 4362baf3dbf2SRichard Henderson } 4363baf3dbf2SRichard Henderson 4364baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4365baf3dbf2SRichard Henderson func(tmp, tmp); 4366baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4367baf3dbf2SRichard Henderson return advance_pc(dc); 4368baf3dbf2SRichard Henderson } 4369baf3dbf2SRichard Henderson 4370baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4371baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4372baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4373baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4374baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4375baf3dbf2SRichard Henderson 43762f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 43772f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 43782f722641SRichard Henderson { 43792f722641SRichard Henderson TCGv_i32 dst; 43802f722641SRichard Henderson TCGv_i64 src; 43812f722641SRichard Henderson 43822f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43832f722641SRichard Henderson return true; 43842f722641SRichard Henderson } 43852f722641SRichard Henderson 4386388a6465SRichard Henderson dst = tcg_temp_new_i32(); 43872f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43882f722641SRichard Henderson func(dst, src); 43892f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 43902f722641SRichard Henderson return advance_pc(dc); 43912f722641SRichard Henderson } 43922f722641SRichard Henderson 43932f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 43942f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 43952f722641SRichard Henderson 4396119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4397119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4398119cb94fSRichard Henderson { 4399119cb94fSRichard Henderson TCGv_i32 tmp; 4400119cb94fSRichard Henderson 4401119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4402119cb94fSRichard Henderson return true; 4403119cb94fSRichard Henderson } 4404119cb94fSRichard Henderson 4405119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4406119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4407119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4408119cb94fSRichard Henderson return advance_pc(dc); 4409119cb94fSRichard Henderson } 4410119cb94fSRichard Henderson 4411119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4412119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4413119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4414119cb94fSRichard Henderson 44158c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 44168c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 44178c94bcd8SRichard Henderson { 44188c94bcd8SRichard Henderson TCGv_i32 dst; 44198c94bcd8SRichard Henderson TCGv_i64 src; 44208c94bcd8SRichard Henderson 44218c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44228c94bcd8SRichard Henderson return true; 44238c94bcd8SRichard Henderson } 44248c94bcd8SRichard Henderson 4425388a6465SRichard Henderson dst = tcg_temp_new_i32(); 44268c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 44278c94bcd8SRichard Henderson func(dst, tcg_env, src); 44288c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 44298c94bcd8SRichard Henderson return advance_pc(dc); 44308c94bcd8SRichard Henderson } 44318c94bcd8SRichard Henderson 44328c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 44338c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 44348c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 44358c94bcd8SRichard Henderson 4436c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4437c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4438c6d83e4fSRichard Henderson { 4439c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4440c6d83e4fSRichard Henderson 4441c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4442c6d83e4fSRichard Henderson return true; 4443c6d83e4fSRichard Henderson } 4444c6d83e4fSRichard Henderson 444552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4446c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4447c6d83e4fSRichard Henderson func(dst, src); 4448c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4449c6d83e4fSRichard Henderson return advance_pc(dc); 4450c6d83e4fSRichard Henderson } 4451c6d83e4fSRichard Henderson 4452c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4453c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4454c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4455c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4456c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4457c6d83e4fSRichard Henderson 44588aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 44598aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 44608aa418b3SRichard Henderson { 44618aa418b3SRichard Henderson TCGv_i64 dst, src; 44628aa418b3SRichard Henderson 44638aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44648aa418b3SRichard Henderson return true; 44658aa418b3SRichard Henderson } 44668aa418b3SRichard Henderson 446752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 44688aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 44698aa418b3SRichard Henderson func(dst, tcg_env, src); 44708aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 44718aa418b3SRichard Henderson return advance_pc(dc); 44728aa418b3SRichard Henderson } 44738aa418b3SRichard Henderson 44748aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 44758aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 44768aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 44778aa418b3SRichard Henderson 44787b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 44797b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 44807b616f36SRichard Henderson { 44817b616f36SRichard Henderson TCGv_i64 dst; 44827b616f36SRichard Henderson TCGv_i32 src; 44837b616f36SRichard Henderson 44847b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44857b616f36SRichard Henderson return true; 44867b616f36SRichard Henderson } 44877b616f36SRichard Henderson 44887b616f36SRichard Henderson dst = tcg_temp_new_i64(); 44897b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 44907b616f36SRichard Henderson func(dst, src); 44917b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 44927b616f36SRichard Henderson return advance_pc(dc); 44937b616f36SRichard Henderson } 44947b616f36SRichard Henderson 44957b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 44967b616f36SRichard Henderson 4497199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4498199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4499199d43efSRichard Henderson { 4500199d43efSRichard Henderson TCGv_i64 dst; 4501199d43efSRichard Henderson TCGv_i32 src; 4502199d43efSRichard Henderson 4503199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4504199d43efSRichard Henderson return true; 4505199d43efSRichard Henderson } 4506199d43efSRichard Henderson 450752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4508199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4509199d43efSRichard Henderson func(dst, tcg_env, src); 4510199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4511199d43efSRichard Henderson return advance_pc(dc); 4512199d43efSRichard Henderson } 4513199d43efSRichard Henderson 4514199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4515199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4516199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4517199d43efSRichard Henderson 4518daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4519daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4520f4e18df5SRichard Henderson { 452133ec4245SRichard Henderson TCGv_i128 t; 4522f4e18df5SRichard Henderson 4523f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4524f4e18df5SRichard Henderson return true; 4525f4e18df5SRichard Henderson } 4526f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4527f4e18df5SRichard Henderson return true; 4528f4e18df5SRichard Henderson } 4529f4e18df5SRichard Henderson 4530f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 453133ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4532daf457d4SRichard Henderson func(t, t); 453333ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4534f4e18df5SRichard Henderson return advance_pc(dc); 4535f4e18df5SRichard Henderson } 4536f4e18df5SRichard Henderson 4537daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4538daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4539daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4540f4e18df5SRichard Henderson 4541c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4542e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4543c995216bSRichard Henderson { 4544e41716beSRichard Henderson TCGv_i128 t; 4545e41716beSRichard Henderson 4546c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4547c995216bSRichard Henderson return true; 4548c995216bSRichard Henderson } 4549c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4550c995216bSRichard Henderson return true; 4551c995216bSRichard Henderson } 4552c995216bSRichard Henderson 4553e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4554e41716beSRichard Henderson func(t, tcg_env, t); 4555e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4556c995216bSRichard Henderson return advance_pc(dc); 4557c995216bSRichard Henderson } 4558c995216bSRichard Henderson 4559c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4560c995216bSRichard Henderson 4561bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4562d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4563bd9c5c42SRichard Henderson { 4564d81e3efeSRichard Henderson TCGv_i128 src; 4565bd9c5c42SRichard Henderson TCGv_i32 dst; 4566bd9c5c42SRichard Henderson 4567bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4568bd9c5c42SRichard Henderson return true; 4569bd9c5c42SRichard Henderson } 4570bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4571bd9c5c42SRichard Henderson return true; 4572bd9c5c42SRichard Henderson } 4573bd9c5c42SRichard Henderson 4574d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4575388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4576d81e3efeSRichard Henderson func(dst, tcg_env, src); 4577bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4578bd9c5c42SRichard Henderson return advance_pc(dc); 4579bd9c5c42SRichard Henderson } 4580bd9c5c42SRichard Henderson 4581bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4582bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4583bd9c5c42SRichard Henderson 45841617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 458525a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 45861617586fSRichard Henderson { 458725a5769eSRichard Henderson TCGv_i128 src; 45881617586fSRichard Henderson TCGv_i64 dst; 45891617586fSRichard Henderson 45901617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45911617586fSRichard Henderson return true; 45921617586fSRichard Henderson } 45931617586fSRichard Henderson if (gen_trap_float128(dc)) { 45941617586fSRichard Henderson return true; 45951617586fSRichard Henderson } 45961617586fSRichard Henderson 459725a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 459852f46d46SRichard Henderson dst = tcg_temp_new_i64(); 459925a5769eSRichard Henderson func(dst, tcg_env, src); 46001617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46011617586fSRichard Henderson return advance_pc(dc); 46021617586fSRichard Henderson } 46031617586fSRichard Henderson 46041617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 46051617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 46061617586fSRichard Henderson 460713ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 46080b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 460913ebcc77SRichard Henderson { 461013ebcc77SRichard Henderson TCGv_i32 src; 46110b2a61ccSRichard Henderson TCGv_i128 dst; 461213ebcc77SRichard Henderson 461313ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 461413ebcc77SRichard Henderson return true; 461513ebcc77SRichard Henderson } 461613ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 461713ebcc77SRichard Henderson return true; 461813ebcc77SRichard Henderson } 461913ebcc77SRichard Henderson 462013ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 46210b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 46220b2a61ccSRichard Henderson func(dst, tcg_env, src); 46230b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 462413ebcc77SRichard Henderson return advance_pc(dc); 462513ebcc77SRichard Henderson } 462613ebcc77SRichard Henderson 462713ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 462813ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 462913ebcc77SRichard Henderson 46307b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4631fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 46327b8e3e1aSRichard Henderson { 46337b8e3e1aSRichard Henderson TCGv_i64 src; 4634fdc50716SRichard Henderson TCGv_i128 dst; 46357b8e3e1aSRichard Henderson 46367b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46377b8e3e1aSRichard Henderson return true; 46387b8e3e1aSRichard Henderson } 46397b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 46407b8e3e1aSRichard Henderson return true; 46417b8e3e1aSRichard Henderson } 46427b8e3e1aSRichard Henderson 46437b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4644fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4645fdc50716SRichard Henderson func(dst, tcg_env, src); 4646fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 46477b8e3e1aSRichard Henderson return advance_pc(dc); 46487b8e3e1aSRichard Henderson } 46497b8e3e1aSRichard Henderson 46507b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 46517b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 46527b8e3e1aSRichard Henderson 46537f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 46547f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 46557f10b52fSRichard Henderson { 46567f10b52fSRichard Henderson TCGv_i32 src1, src2; 46577f10b52fSRichard Henderson 46587f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46597f10b52fSRichard Henderson return true; 46607f10b52fSRichard Henderson } 46617f10b52fSRichard Henderson 46627f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 46637f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 46647f10b52fSRichard Henderson func(src1, src1, src2); 46657f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 46667f10b52fSRichard Henderson return advance_pc(dc); 46677f10b52fSRichard Henderson } 46687f10b52fSRichard Henderson 46697f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 46707f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 46717f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 46727f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 46737f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 46747f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 46757f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 46767f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 46777f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 46787f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 46797f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 46807f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 46817f10b52fSRichard Henderson 4682c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4683c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4684c1514961SRichard Henderson { 4685c1514961SRichard Henderson TCGv_i32 src1, src2; 4686c1514961SRichard Henderson 4687c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4688c1514961SRichard Henderson return true; 4689c1514961SRichard Henderson } 4690c1514961SRichard Henderson 4691c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4692c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4693c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4694c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4695c1514961SRichard Henderson return advance_pc(dc); 4696c1514961SRichard Henderson } 4697c1514961SRichard Henderson 4698c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4699c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4700c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4701c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4702c1514961SRichard Henderson 4703a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4704a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4705a859602cSRichard Henderson { 4706a859602cSRichard Henderson TCGv_i64 dst; 4707a859602cSRichard Henderson TCGv_i32 src1, src2; 4708a859602cSRichard Henderson 4709a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4710a859602cSRichard Henderson return true; 4711a859602cSRichard Henderson } 4712a859602cSRichard Henderson 471352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4714a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4715a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4716a859602cSRichard Henderson func(dst, src1, src2); 4717a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4718a859602cSRichard Henderson return advance_pc(dc); 4719a859602cSRichard Henderson } 4720a859602cSRichard Henderson 4721a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4722a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4723be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4724be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4725d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4726a859602cSRichard Henderson 47279157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 47289157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 47299157dcccSRichard Henderson { 47309157dcccSRichard Henderson TCGv_i64 dst, src2; 47319157dcccSRichard Henderson TCGv_i32 src1; 47329157dcccSRichard Henderson 47339157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47349157dcccSRichard Henderson return true; 47359157dcccSRichard Henderson } 47369157dcccSRichard Henderson 473752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 47389157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 47399157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 47409157dcccSRichard Henderson func(dst, src1, src2); 47419157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47429157dcccSRichard Henderson return advance_pc(dc); 47439157dcccSRichard Henderson } 47449157dcccSRichard Henderson 47459157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 47469157dcccSRichard Henderson 474728c131a3SRichard Henderson static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece, 474828c131a3SRichard Henderson void (*func)(unsigned, uint32_t, uint32_t, 474928c131a3SRichard Henderson uint32_t, uint32_t, uint32_t)) 475028c131a3SRichard Henderson { 475128c131a3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 475228c131a3SRichard Henderson return true; 475328c131a3SRichard Henderson } 475428c131a3SRichard Henderson 475528c131a3SRichard Henderson func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1), 475628c131a3SRichard Henderson gen_offset_fpr_D(a->rs2), 8, 8); 475728c131a3SRichard Henderson return advance_pc(dc); 475828c131a3SRichard Henderson } 475928c131a3SRichard Henderson 476028c131a3SRichard Henderson TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add) 476128c131a3SRichard Henderson TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add) 476228c131a3SRichard Henderson TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub) 476328c131a3SRichard Henderson TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub) 476428c131a3SRichard Henderson 4765e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4766e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4767e06c9f83SRichard Henderson { 4768e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4769e06c9f83SRichard Henderson 4770e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4771e06c9f83SRichard Henderson return true; 4772e06c9f83SRichard Henderson } 4773e06c9f83SRichard Henderson 477452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4775e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4776e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4777e06c9f83SRichard Henderson func(dst, src1, src2); 4778e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4779e06c9f83SRichard Henderson return advance_pc(dc); 4780e06c9f83SRichard Henderson } 4781e06c9f83SRichard Henderson 4782e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4783e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4784e06c9f83SRichard Henderson 4785e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4786e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4787e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4788e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4789e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4790e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4791e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4792e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4793e06c9f83SRichard Henderson 47944b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 47954b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 47964b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 47974b6edc0aSRichard Henderson 4798e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4799e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4800e2fa6bd1SRichard Henderson { 4801e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4802e2fa6bd1SRichard Henderson TCGv dst; 4803e2fa6bd1SRichard Henderson 4804e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4805e2fa6bd1SRichard Henderson return true; 4806e2fa6bd1SRichard Henderson } 4807e2fa6bd1SRichard Henderson 4808e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4809e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4810e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4811e2fa6bd1SRichard Henderson func(dst, src1, src2); 4812e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4813e2fa6bd1SRichard Henderson return advance_pc(dc); 4814e2fa6bd1SRichard Henderson } 4815e2fa6bd1SRichard Henderson 4816e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4817e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4818e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4819e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4820e2fa6bd1SRichard Henderson 4821e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4822e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4823e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4824e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4825e2fa6bd1SRichard Henderson 4826f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4827f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4828f2a59b0aSRichard Henderson { 4829f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4830f2a59b0aSRichard Henderson 4831f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4832f2a59b0aSRichard Henderson return true; 4833f2a59b0aSRichard Henderson } 4834f2a59b0aSRichard Henderson 483552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4836f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4837f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4838f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4839f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4840f2a59b0aSRichard Henderson return advance_pc(dc); 4841f2a59b0aSRichard Henderson } 4842f2a59b0aSRichard Henderson 4843f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4844f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4845f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4846f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4847f2a59b0aSRichard Henderson 4848ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4849ff4c711bSRichard Henderson { 4850ff4c711bSRichard Henderson TCGv_i64 dst; 4851ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4852ff4c711bSRichard Henderson 4853ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4854ff4c711bSRichard Henderson return true; 4855ff4c711bSRichard Henderson } 4856ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4857ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4858ff4c711bSRichard Henderson } 4859ff4c711bSRichard Henderson 486052f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4861ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4862ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4863ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4864ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4865ff4c711bSRichard Henderson return advance_pc(dc); 4866ff4c711bSRichard Henderson } 4867ff4c711bSRichard Henderson 48684fd71d19SRichard Henderson static bool do_ffff(DisasContext *dc, arg_r_r_r_r *a, 48694fd71d19SRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32)) 48704fd71d19SRichard Henderson { 48714fd71d19SRichard Henderson TCGv_i32 dst, src1, src2, src3; 48724fd71d19SRichard Henderson 48734fd71d19SRichard Henderson if (gen_trap_ifnofpu(dc)) { 48744fd71d19SRichard Henderson return true; 48754fd71d19SRichard Henderson } 48764fd71d19SRichard Henderson 48774fd71d19SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48784fd71d19SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48794fd71d19SRichard Henderson src3 = gen_load_fpr_F(dc, a->rs3); 48804fd71d19SRichard Henderson dst = tcg_temp_new_i32(); 48814fd71d19SRichard Henderson func(dst, src1, src2, src3); 48824fd71d19SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 48834fd71d19SRichard Henderson return advance_pc(dc); 48844fd71d19SRichard Henderson } 48854fd71d19SRichard Henderson 48864fd71d19SRichard Henderson TRANS(FMADDs, FMAF, do_ffff, a, gen_op_fmadds) 48874fd71d19SRichard Henderson TRANS(FMSUBs, FMAF, do_ffff, a, gen_op_fmsubs) 48884fd71d19SRichard Henderson TRANS(FNMSUBs, FMAF, do_ffff, a, gen_op_fnmsubs) 48894fd71d19SRichard Henderson TRANS(FNMADDs, FMAF, do_ffff, a, gen_op_fnmadds) 48904fd71d19SRichard Henderson 48914fd71d19SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r_r *a, 4892afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4893afb04344SRichard Henderson { 48944fd71d19SRichard Henderson TCGv_i64 dst, src1, src2, src3; 4895afb04344SRichard Henderson 4896afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4897afb04344SRichard Henderson return true; 4898afb04344SRichard Henderson } 4899afb04344SRichard Henderson 490052f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4901afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4902afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 49034fd71d19SRichard Henderson src3 = gen_load_fpr_D(dc, a->rs3); 49044fd71d19SRichard Henderson func(dst, src1, src2, src3); 4905afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4906afb04344SRichard Henderson return advance_pc(dc); 4907afb04344SRichard Henderson } 4908afb04344SRichard Henderson 4909afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 49104fd71d19SRichard Henderson TRANS(FMADDd, FMAF, do_dddd, a, gen_op_fmaddd) 49114fd71d19SRichard Henderson TRANS(FMSUBd, FMAF, do_dddd, a, gen_op_fmsubd) 49124fd71d19SRichard Henderson TRANS(FNMSUBd, FMAF, do_dddd, a, gen_op_fnmsubd) 49134fd71d19SRichard Henderson TRANS(FNMADDd, FMAF, do_dddd, a, gen_op_fnmaddd) 4914afb04344SRichard Henderson 4915a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 491616bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 4917a4056239SRichard Henderson { 491816bedf89SRichard Henderson TCGv_i128 src1, src2; 491916bedf89SRichard Henderson 4920a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4921a4056239SRichard Henderson return true; 4922a4056239SRichard Henderson } 4923a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4924a4056239SRichard Henderson return true; 4925a4056239SRichard Henderson } 4926a4056239SRichard Henderson 492716bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 492816bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 492916bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 493016bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 4931a4056239SRichard Henderson return advance_pc(dc); 4932a4056239SRichard Henderson } 4933a4056239SRichard Henderson 4934a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4935a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4936a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4937a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4938a4056239SRichard Henderson 49395e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 49405e3b17bbSRichard Henderson { 49415e3b17bbSRichard Henderson TCGv_i64 src1, src2; 4942ba21dc99SRichard Henderson TCGv_i128 dst; 49435e3b17bbSRichard Henderson 49445e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49455e3b17bbSRichard Henderson return true; 49465e3b17bbSRichard Henderson } 49475e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 49485e3b17bbSRichard Henderson return true; 49495e3b17bbSRichard Henderson } 49505e3b17bbSRichard Henderson 49515e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 49525e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4953ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 4954ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 4955ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 49565e3b17bbSRichard Henderson return advance_pc(dc); 49575e3b17bbSRichard Henderson } 49585e3b17bbSRichard Henderson 4959f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 4960f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4961f7ec8155SRichard Henderson { 4962f7ec8155SRichard Henderson DisasCompare cmp; 4963f7ec8155SRichard Henderson 49642c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 49652c4f56c9SRichard Henderson return false; 49662c4f56c9SRichard Henderson } 4967f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4968f7ec8155SRichard Henderson return true; 4969f7ec8155SRichard Henderson } 4970f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4971f7ec8155SRichard Henderson return true; 4972f7ec8155SRichard Henderson } 4973f7ec8155SRichard Henderson 4974f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4975f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4976f7ec8155SRichard Henderson return advance_pc(dc); 4977f7ec8155SRichard Henderson } 4978f7ec8155SRichard Henderson 4979f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 4980f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 4981f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 4982f7ec8155SRichard Henderson 4983f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 4984f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4985f7ec8155SRichard Henderson { 4986f7ec8155SRichard Henderson DisasCompare cmp; 4987f7ec8155SRichard Henderson 4988f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4989f7ec8155SRichard Henderson return true; 4990f7ec8155SRichard Henderson } 4991f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4992f7ec8155SRichard Henderson return true; 4993f7ec8155SRichard Henderson } 4994f7ec8155SRichard Henderson 4995f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4996f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4997f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4998f7ec8155SRichard Henderson return advance_pc(dc); 4999f7ec8155SRichard Henderson } 5000f7ec8155SRichard Henderson 5001f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5002f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5003f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5004f7ec8155SRichard Henderson 5005f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5006f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5007f7ec8155SRichard Henderson { 5008f7ec8155SRichard Henderson DisasCompare cmp; 5009f7ec8155SRichard Henderson 5010f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5011f7ec8155SRichard Henderson return true; 5012f7ec8155SRichard Henderson } 5013f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5014f7ec8155SRichard Henderson return true; 5015f7ec8155SRichard Henderson } 5016f7ec8155SRichard Henderson 5017f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5018f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5019f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5020f7ec8155SRichard Henderson return advance_pc(dc); 5021f7ec8155SRichard Henderson } 5022f7ec8155SRichard Henderson 5023f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5024f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5025f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5026f7ec8155SRichard Henderson 502740f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 502840f9ad21SRichard Henderson { 502940f9ad21SRichard Henderson TCGv_i32 src1, src2; 503040f9ad21SRichard Henderson 503140f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 503240f9ad21SRichard Henderson return false; 503340f9ad21SRichard Henderson } 503440f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 503540f9ad21SRichard Henderson return true; 503640f9ad21SRichard Henderson } 503740f9ad21SRichard Henderson 503840f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 503940f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 504040f9ad21SRichard Henderson if (e) { 5041d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 504240f9ad21SRichard Henderson } else { 5043d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 504440f9ad21SRichard Henderson } 504540f9ad21SRichard Henderson return advance_pc(dc); 504640f9ad21SRichard Henderson } 504740f9ad21SRichard Henderson 504840f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 504940f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 505040f9ad21SRichard Henderson 505140f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 505240f9ad21SRichard Henderson { 505340f9ad21SRichard Henderson TCGv_i64 src1, src2; 505440f9ad21SRichard Henderson 505540f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 505640f9ad21SRichard Henderson return false; 505740f9ad21SRichard Henderson } 505840f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 505940f9ad21SRichard Henderson return true; 506040f9ad21SRichard Henderson } 506140f9ad21SRichard Henderson 506240f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 506340f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 506440f9ad21SRichard Henderson if (e) { 5065d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 506640f9ad21SRichard Henderson } else { 5067d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 506840f9ad21SRichard Henderson } 506940f9ad21SRichard Henderson return advance_pc(dc); 507040f9ad21SRichard Henderson } 507140f9ad21SRichard Henderson 507240f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 507340f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 507440f9ad21SRichard Henderson 507540f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 507640f9ad21SRichard Henderson { 5077f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5078f3ceafadSRichard Henderson 507940f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 508040f9ad21SRichard Henderson return false; 508140f9ad21SRichard Henderson } 508240f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 508340f9ad21SRichard Henderson return true; 508440f9ad21SRichard Henderson } 508540f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 508640f9ad21SRichard Henderson return true; 508740f9ad21SRichard Henderson } 508840f9ad21SRichard Henderson 5089f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5090f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 509140f9ad21SRichard Henderson if (e) { 5092d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 509340f9ad21SRichard Henderson } else { 5094d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 509540f9ad21SRichard Henderson } 509640f9ad21SRichard Henderson return advance_pc(dc); 509740f9ad21SRichard Henderson } 509840f9ad21SRichard Henderson 509940f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 510040f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 510140f9ad21SRichard Henderson 51026e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5103fcf5ef2aSThomas Huth { 51046e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 51056e61bc94SEmilio G. Cota int bound; 5106af00be49SEmilio G. Cota 5107af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 51086e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 51096e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 511077976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 51116e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 51126e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5113c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 51146e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5115c9b459aaSArtyom Tarasenko #endif 5116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5117fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 51186e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5119c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 51206e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5121c9b459aaSArtyom Tarasenko #endif 5122fcf5ef2aSThomas Huth #endif 51236e61bc94SEmilio G. Cota /* 51246e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 51256e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 51266e61bc94SEmilio G. Cota */ 51276e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 51286e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5129af00be49SEmilio G. Cota } 5130fcf5ef2aSThomas Huth 51316e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 51326e61bc94SEmilio G. Cota { 51336e61bc94SEmilio G. Cota } 51346e61bc94SEmilio G. Cota 51356e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 51366e61bc94SEmilio G. Cota { 51376e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5138633c4283SRichard Henderson target_ulong npc = dc->npc; 51396e61bc94SEmilio G. Cota 5140633c4283SRichard Henderson if (npc & 3) { 5141633c4283SRichard Henderson switch (npc) { 5142633c4283SRichard Henderson case JUMP_PC: 5143fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5144633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5145633c4283SRichard Henderson break; 5146633c4283SRichard Henderson case DYNAMIC_PC: 5147633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5148633c4283SRichard Henderson npc = DYNAMIC_PC; 5149633c4283SRichard Henderson break; 5150633c4283SRichard Henderson default: 5151633c4283SRichard Henderson g_assert_not_reached(); 5152fcf5ef2aSThomas Huth } 51536e61bc94SEmilio G. Cota } 5154633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5155633c4283SRichard Henderson } 5156fcf5ef2aSThomas Huth 51576e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 51586e61bc94SEmilio G. Cota { 51596e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 51606e61bc94SEmilio G. Cota unsigned int insn; 5161fcf5ef2aSThomas Huth 516277976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5163af00be49SEmilio G. Cota dc->base.pc_next += 4; 5164878cc677SRichard Henderson 5165878cc677SRichard Henderson if (!decode(dc, insn)) { 5166ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5167878cc677SRichard Henderson } 5168fcf5ef2aSThomas Huth 5169af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 51706e61bc94SEmilio G. Cota return; 5171c5e6ccdfSEmilio G. Cota } 5172af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 51736e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5174af00be49SEmilio G. Cota } 51756e61bc94SEmilio G. Cota } 5176fcf5ef2aSThomas Huth 51776e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 51786e61bc94SEmilio G. Cota { 51796e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5180186e7890SRichard Henderson DisasDelayException *e, *e_next; 5181633c4283SRichard Henderson bool may_lookup; 51826e61bc94SEmilio G. Cota 518389527e3aSRichard Henderson finishing_insn(dc); 518489527e3aSRichard Henderson 518546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 518646bb0137SMark Cave-Ayland case DISAS_NEXT: 518746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5188633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5189fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5190fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5191633c4283SRichard Henderson break; 5192fcf5ef2aSThomas Huth } 5193633c4283SRichard Henderson 5194930f1865SRichard Henderson may_lookup = true; 5195633c4283SRichard Henderson if (dc->pc & 3) { 5196633c4283SRichard Henderson switch (dc->pc) { 5197633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5198633c4283SRichard Henderson break; 5199633c4283SRichard Henderson case DYNAMIC_PC: 5200633c4283SRichard Henderson may_lookup = false; 5201633c4283SRichard Henderson break; 5202633c4283SRichard Henderson default: 5203633c4283SRichard Henderson g_assert_not_reached(); 5204633c4283SRichard Henderson } 5205633c4283SRichard Henderson } else { 5206633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5207633c4283SRichard Henderson } 5208633c4283SRichard Henderson 5209930f1865SRichard Henderson if (dc->npc & 3) { 5210930f1865SRichard Henderson switch (dc->npc) { 5211930f1865SRichard Henderson case JUMP_PC: 5212930f1865SRichard Henderson gen_generic_branch(dc); 5213930f1865SRichard Henderson break; 5214930f1865SRichard Henderson case DYNAMIC_PC: 5215930f1865SRichard Henderson may_lookup = false; 5216930f1865SRichard Henderson break; 5217930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5218930f1865SRichard Henderson break; 5219930f1865SRichard Henderson default: 5220930f1865SRichard Henderson g_assert_not_reached(); 5221930f1865SRichard Henderson } 5222930f1865SRichard Henderson } else { 5223930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5224930f1865SRichard Henderson } 5225633c4283SRichard Henderson if (may_lookup) { 5226633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5227633c4283SRichard Henderson } else { 522807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5229fcf5ef2aSThomas Huth } 523046bb0137SMark Cave-Ayland break; 523146bb0137SMark Cave-Ayland 523246bb0137SMark Cave-Ayland case DISAS_NORETURN: 523346bb0137SMark Cave-Ayland break; 523446bb0137SMark Cave-Ayland 523546bb0137SMark Cave-Ayland case DISAS_EXIT: 523646bb0137SMark Cave-Ayland /* Exit TB */ 523746bb0137SMark Cave-Ayland save_state(dc); 523846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 523946bb0137SMark Cave-Ayland break; 524046bb0137SMark Cave-Ayland 524146bb0137SMark Cave-Ayland default: 524246bb0137SMark Cave-Ayland g_assert_not_reached(); 5243fcf5ef2aSThomas Huth } 5244186e7890SRichard Henderson 5245186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5246186e7890SRichard Henderson gen_set_label(e->lab); 5247186e7890SRichard Henderson 5248186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5249186e7890SRichard Henderson if (e->npc % 4 == 0) { 5250186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5251186e7890SRichard Henderson } 5252186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5253186e7890SRichard Henderson 5254186e7890SRichard Henderson e_next = e->next; 5255186e7890SRichard Henderson g_free(e); 5256186e7890SRichard Henderson } 5257fcf5ef2aSThomas Huth } 52586e61bc94SEmilio G. Cota 52596e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 52606e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 52616e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 52626e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 52636e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 52646e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 52656e61bc94SEmilio G. Cota }; 52666e61bc94SEmilio G. Cota 5267597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 526832f0c394SAnton Johansson vaddr pc, void *host_pc) 52696e61bc94SEmilio G. Cota { 52706e61bc94SEmilio G. Cota DisasContext dc = {}; 52716e61bc94SEmilio G. Cota 5272306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5273fcf5ef2aSThomas Huth } 5274fcf5ef2aSThomas Huth 527555c3ceefSRichard Henderson void sparc_tcg_init(void) 5276fcf5ef2aSThomas Huth { 5277fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5278fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5279fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5280fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5281fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5282fcf5ef2aSThomas Huth }; 5283fcf5ef2aSThomas Huth 5284d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5285d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5286d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5287d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5288d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5289d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5290d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5291d8c5b92fSRichard Henderson #else 5292d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5293d8c5b92fSRichard Henderson #endif 5294d8c5b92fSRichard Henderson }; 5295d8c5b92fSRichard Henderson 5296fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5297fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5298fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 52992a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 53002a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5301fcf5ef2aSThomas Huth #endif 53022a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 53032a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 53042a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 53052a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5306fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5307fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5308fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5309fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5310fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5311fcf5ef2aSThomas Huth }; 5312fcf5ef2aSThomas Huth 5313fcf5ef2aSThomas Huth unsigned int i; 5314fcf5ef2aSThomas Huth 5315ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5316fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5317fcf5ef2aSThomas Huth "regwptr"); 5318fcf5ef2aSThomas Huth 5319d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5320d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5321d8c5b92fSRichard Henderson } 5322d8c5b92fSRichard Henderson 5323fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5324ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5325fcf5ef2aSThomas Huth } 5326fcf5ef2aSThomas Huth 5327f764718dSRichard Henderson cpu_regs[0] = NULL; 5328fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5329ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5330fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5331fcf5ef2aSThomas Huth gregnames[i]); 5332fcf5ef2aSThomas Huth } 5333fcf5ef2aSThomas Huth 5334fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5335fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5336fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5337fcf5ef2aSThomas Huth gregnames[i]); 5338fcf5ef2aSThomas Huth } 5339fcf5ef2aSThomas Huth } 5340fcf5ef2aSThomas Huth 5341f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5342f36aaa53SRichard Henderson const TranslationBlock *tb, 5343f36aaa53SRichard Henderson const uint64_t *data) 5344fcf5ef2aSThomas Huth { 534577976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5346fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5347fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5348fcf5ef2aSThomas Huth 5349fcf5ef2aSThomas Huth env->pc = pc; 5350fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5351fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5352fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5353fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5354fcf5ef2aSThomas Huth if (env->cond) { 5355fcf5ef2aSThomas Huth env->npc = npc & ~3; 5356fcf5ef2aSThomas Huth } else { 5357fcf5ef2aSThomas Huth env->npc = pc + 4; 5358fcf5ef2aSThomas Huth } 5359fcf5ef2aSThomas Huth } else { 5360fcf5ef2aSThomas Huth env->npc = npc; 5361fcf5ef2aSThomas Huth } 5362fcf5ef2aSThomas Huth } 5363