1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47*c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 48e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 49*c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 50af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 515d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 538f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5425524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 554ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 560faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 57af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 59bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 604ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 640faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 669422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 67da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 68da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 69668bb9b7SRichard Henderson # define MAXTL_MASK 0 70af25071cSRichard Henderson #endif 71af25071cSRichard Henderson 72633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 73633c4283SRichard Henderson #define DYNAMIC_PC 1 74633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 75633c4283SRichard Henderson #define JUMP_PC 2 76633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 77633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 78fcf5ef2aSThomas Huth 7946bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 8046bb0137SMark Cave-Ayland 81fcf5ef2aSThomas Huth /* global register indexes */ 82fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 83fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 84fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 85fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 86fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 87fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 88fcf5ef2aSThomas Huth static TCGv cpu_y; 89fcf5ef2aSThomas Huth static TCGv cpu_tbr; 90fcf5ef2aSThomas Huth static TCGv cpu_cond; 91fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 92fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 93fcf5ef2aSThomas Huth static TCGv cpu_gsr; 94fcf5ef2aSThomas Huth #else 95af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 96af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 97fcf5ef2aSThomas Huth #endif 98fcf5ef2aSThomas Huth /* Floating point registers */ 99fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 100fcf5ef2aSThomas Huth 101af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 102af25071cSRichard Henderson #ifdef TARGET_SPARC64 103cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 104af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 105af25071cSRichard Henderson #else 106cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 107af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 108af25071cSRichard Henderson #endif 109af25071cSRichard Henderson 110186e7890SRichard Henderson typedef struct DisasDelayException { 111186e7890SRichard Henderson struct DisasDelayException *next; 112186e7890SRichard Henderson TCGLabel *lab; 113186e7890SRichard Henderson TCGv_i32 excp; 114186e7890SRichard Henderson /* Saved state at parent insn. */ 115186e7890SRichard Henderson target_ulong pc; 116186e7890SRichard Henderson target_ulong npc; 117186e7890SRichard Henderson } DisasDelayException; 118186e7890SRichard Henderson 119fcf5ef2aSThomas Huth typedef struct DisasContext { 120af00be49SEmilio G. Cota DisasContextBase base; 121fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 122fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 123fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 124fcf5ef2aSThomas Huth int mem_idx; 125c9b459aaSArtyom Tarasenko bool fpu_enabled; 126c9b459aaSArtyom Tarasenko bool address_mask_32bit; 127c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 128c9b459aaSArtyom Tarasenko bool supervisor; 129c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 130c9b459aaSArtyom Tarasenko bool hypervisor; 131c9b459aaSArtyom Tarasenko #endif 132c9b459aaSArtyom Tarasenko #endif 133c9b459aaSArtyom Tarasenko 134fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 135fcf5ef2aSThomas Huth sparc_def_t *def; 136fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 137fcf5ef2aSThomas Huth int fprs_dirty; 138fcf5ef2aSThomas Huth int asi; 139fcf5ef2aSThomas Huth #endif 140186e7890SRichard Henderson DisasDelayException *delay_excp_list; 141fcf5ef2aSThomas Huth } DisasContext; 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth typedef struct { 144fcf5ef2aSThomas Huth TCGCond cond; 145fcf5ef2aSThomas Huth bool is_bool; 146fcf5ef2aSThomas Huth TCGv c1, c2; 147fcf5ef2aSThomas Huth } DisasCompare; 148fcf5ef2aSThomas Huth 149fcf5ef2aSThomas Huth // This function uses non-native bit order 150fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 151fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 154fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 155fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 158fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 161fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 162fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 163fcf5ef2aSThomas Huth #else 164fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 165fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 166fcf5ef2aSThomas Huth #endif 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 169fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 172fcf5ef2aSThomas Huth 1730c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 174fcf5ef2aSThomas Huth { 175fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 176fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 177fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 178fcf5ef2aSThomas Huth we can avoid setting it again. */ 179fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 180fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 181fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth #endif 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth /* floating point registers moves */ 187fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 188fcf5ef2aSThomas Huth { 18936ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 190dc41aa7dSRichard Henderson if (src & 1) { 191dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 192dc41aa7dSRichard Henderson } else { 193dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 194fcf5ef2aSThomas Huth } 195dc41aa7dSRichard Henderson return ret; 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 199fcf5ef2aSThomas Huth { 2008e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2018e7bbc75SRichard Henderson 2028e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 203fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 204fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 205fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 206fcf5ef2aSThomas Huth } 207fcf5ef2aSThomas Huth 208fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 209fcf5ef2aSThomas Huth { 21036ab4623SRichard Henderson return tcg_temp_new_i32(); 211fcf5ef2aSThomas Huth } 212fcf5ef2aSThomas Huth 213fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 214fcf5ef2aSThomas Huth { 215fcf5ef2aSThomas Huth src = DFPREG(src); 216fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 217fcf5ef2aSThomas Huth } 218fcf5ef2aSThomas Huth 219fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 220fcf5ef2aSThomas Huth { 221fcf5ef2aSThomas Huth dst = DFPREG(dst); 222fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 223fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 224fcf5ef2aSThomas Huth } 225fcf5ef2aSThomas Huth 226fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 227fcf5ef2aSThomas Huth { 228fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 232fcf5ef2aSThomas Huth { 233ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 234fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 235ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 236fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 240fcf5ef2aSThomas Huth { 241ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 242fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 243ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 244fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 245fcf5ef2aSThomas Huth } 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 248fcf5ef2aSThomas Huth { 249ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 250fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 251ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 252fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth 255fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 256fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 257fcf5ef2aSThomas Huth { 258fcf5ef2aSThomas Huth rd = QFPREG(rd); 259fcf5ef2aSThomas Huth rs = QFPREG(rs); 260fcf5ef2aSThomas Huth 261fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 262fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 263fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 264fcf5ef2aSThomas Huth } 265fcf5ef2aSThomas Huth #endif 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth /* moves */ 268fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 269fcf5ef2aSThomas Huth #define supervisor(dc) 0 270fcf5ef2aSThomas Huth #define hypervisor(dc) 0 271fcf5ef2aSThomas Huth #else 272fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 273c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 274c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 275fcf5ef2aSThomas Huth #else 276c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 277668bb9b7SRichard Henderson #define hypervisor(dc) 0 278fcf5ef2aSThomas Huth #endif 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth 281b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 282b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 283b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 284b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 285b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 286b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 287fcf5ef2aSThomas Huth #else 288b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 289fcf5ef2aSThomas Huth #endif 290fcf5ef2aSThomas Huth 2910c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 292fcf5ef2aSThomas Huth { 293b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 294fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 295b1bc09eaSRichard Henderson } 296fcf5ef2aSThomas Huth } 297fcf5ef2aSThomas Huth 29823ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 29923ada1b1SRichard Henderson { 30023ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 30123ada1b1SRichard Henderson } 30223ada1b1SRichard Henderson 3030c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 304fcf5ef2aSThomas Huth { 305fcf5ef2aSThomas Huth if (reg > 0) { 306fcf5ef2aSThomas Huth assert(reg < 32); 307fcf5ef2aSThomas Huth return cpu_regs[reg]; 308fcf5ef2aSThomas Huth } else { 30952123f14SRichard Henderson TCGv t = tcg_temp_new(); 310fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 311fcf5ef2aSThomas Huth return t; 312fcf5ef2aSThomas Huth } 313fcf5ef2aSThomas Huth } 314fcf5ef2aSThomas Huth 3150c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 316fcf5ef2aSThomas Huth { 317fcf5ef2aSThomas Huth if (reg > 0) { 318fcf5ef2aSThomas Huth assert(reg < 32); 319fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 3230c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 324fcf5ef2aSThomas Huth { 325fcf5ef2aSThomas Huth if (reg > 0) { 326fcf5ef2aSThomas Huth assert(reg < 32); 327fcf5ef2aSThomas Huth return cpu_regs[reg]; 328fcf5ef2aSThomas Huth } else { 32952123f14SRichard Henderson return tcg_temp_new(); 330fcf5ef2aSThomas Huth } 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth 3335645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 334fcf5ef2aSThomas Huth { 3355645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3365645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 337fcf5ef2aSThomas Huth } 338fcf5ef2aSThomas Huth 3395645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 340fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 341fcf5ef2aSThomas Huth { 342fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 343fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 344fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 345fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 346fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34707ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 348fcf5ef2aSThomas Huth } else { 349f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 350fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 351fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 352f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth } 355fcf5ef2aSThomas Huth 356fcf5ef2aSThomas Huth // XXX suboptimal 3570c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 358fcf5ef2aSThomas Huth { 359fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3600b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 361fcf5ef2aSThomas Huth } 362fcf5ef2aSThomas Huth 3630c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 364fcf5ef2aSThomas Huth { 365fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3660b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth 3690c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 370fcf5ef2aSThomas Huth { 371fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3720b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 373fcf5ef2aSThomas Huth } 374fcf5ef2aSThomas Huth 3750c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 376fcf5ef2aSThomas Huth { 377fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3780b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 379fcf5ef2aSThomas Huth } 380fcf5ef2aSThomas Huth 3810c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 382fcf5ef2aSThomas Huth { 383fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 384fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 385fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 386fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 387fcf5ef2aSThomas Huth } 388fcf5ef2aSThomas Huth 389fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 390fcf5ef2aSThomas Huth { 391fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 392fcf5ef2aSThomas Huth 393fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 394fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 395fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 396fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 397fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 398fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 399fcf5ef2aSThomas Huth #else 400fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 401fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 402fcf5ef2aSThomas Huth #endif 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 405fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth return carry_32; 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 411fcf5ef2aSThomas Huth { 412fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 415fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 416fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 417fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 418fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 419fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 420fcf5ef2aSThomas Huth #else 421fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 422fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 423fcf5ef2aSThomas Huth #endif 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 426fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth return carry_32; 429fcf5ef2aSThomas Huth } 430fcf5ef2aSThomas Huth 431420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 432420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 433fcf5ef2aSThomas Huth { 434fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 435fcf5ef2aSThomas Huth 436420a187dSRichard Henderson #ifdef TARGET_SPARC64 437420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 438420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 439420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 440fcf5ef2aSThomas Huth #else 441420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 442fcf5ef2aSThomas Huth #endif 443fcf5ef2aSThomas Huth 444fcf5ef2aSThomas Huth if (update_cc) { 445420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 446fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 447fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth } 450fcf5ef2aSThomas Huth 451420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 452420a187dSRichard Henderson { 453420a187dSRichard Henderson TCGv discard; 454420a187dSRichard Henderson 455420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 456420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 457420a187dSRichard Henderson return; 458420a187dSRichard Henderson } 459420a187dSRichard Henderson 460420a187dSRichard Henderson /* 461420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 462420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 463420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 464420a187dSRichard Henderson * generated the carry in the first place. 465420a187dSRichard Henderson */ 466420a187dSRichard Henderson discard = tcg_temp_new(); 467420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 468420a187dSRichard Henderson 469420a187dSRichard Henderson if (update_cc) { 470420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 471420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 472420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 473420a187dSRichard Henderson } 474420a187dSRichard Henderson } 475420a187dSRichard Henderson 476420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 477420a187dSRichard Henderson { 478420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 479420a187dSRichard Henderson } 480420a187dSRichard Henderson 481420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 482420a187dSRichard Henderson { 483420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 484420a187dSRichard Henderson } 485420a187dSRichard Henderson 486420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 487420a187dSRichard Henderson { 488420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 489420a187dSRichard Henderson } 490420a187dSRichard Henderson 491420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 492420a187dSRichard Henderson { 493420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 494420a187dSRichard Henderson } 495420a187dSRichard Henderson 496420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 497420a187dSRichard Henderson bool update_cc) 498420a187dSRichard Henderson { 499420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 500420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 501420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 502420a187dSRichard Henderson } 503420a187dSRichard Henderson 504420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 505420a187dSRichard Henderson { 506420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 507420a187dSRichard Henderson } 508420a187dSRichard Henderson 509420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 510420a187dSRichard Henderson { 511420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 512420a187dSRichard Henderson } 513420a187dSRichard Henderson 5140c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 515fcf5ef2aSThomas Huth { 516fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 517fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 518fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 519fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 520fcf5ef2aSThomas Huth } 521fcf5ef2aSThomas Huth 522dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 523dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 524fcf5ef2aSThomas Huth { 525fcf5ef2aSThomas Huth TCGv carry; 526fcf5ef2aSThomas Huth 527fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 528fcf5ef2aSThomas Huth carry = tcg_temp_new(); 529fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 530fcf5ef2aSThomas Huth #else 531fcf5ef2aSThomas Huth carry = carry_32; 532fcf5ef2aSThomas Huth #endif 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 535fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 536fcf5ef2aSThomas Huth 537fcf5ef2aSThomas Huth if (update_cc) { 538dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 539fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 540fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth } 543fcf5ef2aSThomas Huth 544dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 545dfebb950SRichard Henderson { 546dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 547dfebb950SRichard Henderson } 548dfebb950SRichard Henderson 549dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 550dfebb950SRichard Henderson { 551dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 552dfebb950SRichard Henderson } 553dfebb950SRichard Henderson 554dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 555dfebb950SRichard Henderson { 556dfebb950SRichard Henderson TCGv discard; 557dfebb950SRichard Henderson 558dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 559dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 560dfebb950SRichard Henderson return; 561dfebb950SRichard Henderson } 562dfebb950SRichard Henderson 563dfebb950SRichard Henderson /* 564dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 565dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 566dfebb950SRichard Henderson */ 567dfebb950SRichard Henderson discard = tcg_temp_new(); 568dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 569dfebb950SRichard Henderson 570dfebb950SRichard Henderson if (update_cc) { 571dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 572dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 573dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 574dfebb950SRichard Henderson } 575dfebb950SRichard Henderson } 576dfebb950SRichard Henderson 577dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 578dfebb950SRichard Henderson { 579dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 580dfebb950SRichard Henderson } 581dfebb950SRichard Henderson 582dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 583dfebb950SRichard Henderson { 584dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 585dfebb950SRichard Henderson } 586dfebb950SRichard Henderson 587dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 588dfebb950SRichard Henderson bool update_cc) 589dfebb950SRichard Henderson { 590dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 591dfebb950SRichard Henderson 592dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 593dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 594dfebb950SRichard Henderson } 595dfebb950SRichard Henderson 596dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 597dfebb950SRichard Henderson { 598dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 599dfebb950SRichard Henderson } 600dfebb950SRichard Henderson 601dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 602dfebb950SRichard Henderson { 603dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 604dfebb950SRichard Henderson } 605dfebb950SRichard Henderson 6060c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 607fcf5ef2aSThomas Huth { 608fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 611fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 612fcf5ef2aSThomas Huth 613fcf5ef2aSThomas Huth /* old op: 614fcf5ef2aSThomas Huth if (!(env->y & 1)) 615fcf5ef2aSThomas Huth T1 = 0; 616fcf5ef2aSThomas Huth */ 61700ab7e61SRichard Henderson zero = tcg_constant_tl(0); 618fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 619fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 620fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 621fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 622fcf5ef2aSThomas Huth zero, cpu_cc_src2); 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth // b2 = T0 & 1; 625fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6260b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62708d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 628fcf5ef2aSThomas Huth 629fcf5ef2aSThomas Huth // b1 = N ^ V; 630fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 631fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 632fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 633fcf5ef2aSThomas Huth 634fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 635fcf5ef2aSThomas Huth // src1 = T0; 636fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 637fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 638fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 643fcf5ef2aSThomas Huth } 644fcf5ef2aSThomas Huth 6450c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 646fcf5ef2aSThomas Huth { 647fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 648fcf5ef2aSThomas Huth if (sign_ext) { 649fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 650fcf5ef2aSThomas Huth } else { 651fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 652fcf5ef2aSThomas Huth } 653fcf5ef2aSThomas Huth #else 654fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 655fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 656fcf5ef2aSThomas Huth 657fcf5ef2aSThomas Huth if (sign_ext) { 658fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 659fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 660fcf5ef2aSThomas Huth } else { 661fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 662fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 663fcf5ef2aSThomas Huth } 664fcf5ef2aSThomas Huth 665fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 666fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 667fcf5ef2aSThomas Huth #endif 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 6700c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 671fcf5ef2aSThomas Huth { 672fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 673fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 6760c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 677fcf5ef2aSThomas Huth { 678fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 679fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 6824ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6834ee85ea9SRichard Henderson { 6844ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6854ee85ea9SRichard Henderson } 6864ee85ea9SRichard Henderson 6874ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6884ee85ea9SRichard Henderson { 6894ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6904ee85ea9SRichard Henderson } 6914ee85ea9SRichard Henderson 692c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 693c2636853SRichard Henderson { 694c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 695c2636853SRichard Henderson } 696c2636853SRichard Henderson 697c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 698c2636853SRichard Henderson { 699c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 700c2636853SRichard Henderson } 701c2636853SRichard Henderson 702c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 703c2636853SRichard Henderson { 704c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 705c2636853SRichard Henderson } 706c2636853SRichard Henderson 707c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 708c2636853SRichard Henderson { 709c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 710c2636853SRichard Henderson } 711c2636853SRichard Henderson 712a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 713a9aba13dSRichard Henderson { 714a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 715a9aba13dSRichard Henderson } 716a9aba13dSRichard Henderson 717a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 718a9aba13dSRichard Henderson { 719a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 720a9aba13dSRichard Henderson } 721a9aba13dSRichard Henderson 7229c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7239c6ec5bcSRichard Henderson { 7249c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7259c6ec5bcSRichard Henderson } 7269c6ec5bcSRichard Henderson 72745bfed3bSRichard Henderson #ifndef TARGET_SPARC64 72845bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 72945bfed3bSRichard Henderson { 73045bfed3bSRichard Henderson g_assert_not_reached(); 73145bfed3bSRichard Henderson } 73245bfed3bSRichard Henderson #endif 73345bfed3bSRichard Henderson 73445bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 73545bfed3bSRichard Henderson { 73645bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 73745bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 73845bfed3bSRichard Henderson } 73945bfed3bSRichard Henderson 74045bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 74145bfed3bSRichard Henderson { 74245bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74345bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 74445bfed3bSRichard Henderson } 74545bfed3bSRichard Henderson 746fcf5ef2aSThomas Huth // 1 7470c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 748fcf5ef2aSThomas Huth { 749fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth // Z 7530c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 756fcf5ef2aSThomas Huth } 757fcf5ef2aSThomas Huth 758fcf5ef2aSThomas Huth // Z | (N ^ V) 7590c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 760fcf5ef2aSThomas Huth { 761fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 762fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 763fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 764fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 765fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 766fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 767fcf5ef2aSThomas Huth } 768fcf5ef2aSThomas Huth 769fcf5ef2aSThomas Huth // N ^ V 7700c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 771fcf5ef2aSThomas Huth { 772fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 773fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 774fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 775fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // C | Z 7790c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 782fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 783fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 784fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // C 7880c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // V 7940c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 797fcf5ef2aSThomas Huth } 798fcf5ef2aSThomas Huth 799fcf5ef2aSThomas Huth // 0 8000c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 801fcf5ef2aSThomas Huth { 802fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 803fcf5ef2aSThomas Huth } 804fcf5ef2aSThomas Huth 805fcf5ef2aSThomas Huth // N 8060c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 807fcf5ef2aSThomas Huth { 808fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth // !Z 8120c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 815fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth 818fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8190c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 820fcf5ef2aSThomas Huth { 821fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 822fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth 825fcf5ef2aSThomas Huth // !(N ^ V) 8260c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 827fcf5ef2aSThomas Huth { 828fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 829fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 830fcf5ef2aSThomas Huth } 831fcf5ef2aSThomas Huth 832fcf5ef2aSThomas Huth // !(C | Z) 8330c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 834fcf5ef2aSThomas Huth { 835fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 836fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 837fcf5ef2aSThomas Huth } 838fcf5ef2aSThomas Huth 839fcf5ef2aSThomas Huth // !C 8400c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 841fcf5ef2aSThomas Huth { 842fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 843fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // !N 8470c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 850fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853fcf5ef2aSThomas Huth // !V 8540c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 855fcf5ef2aSThomas Huth { 856fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 857fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 858fcf5ef2aSThomas Huth } 859fcf5ef2aSThomas Huth 860fcf5ef2aSThomas Huth /* 861fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 862fcf5ef2aSThomas Huth 0 = 863fcf5ef2aSThomas Huth 1 < 864fcf5ef2aSThomas Huth 2 > 865fcf5ef2aSThomas Huth 3 unordered 866fcf5ef2aSThomas Huth */ 8670c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 868fcf5ef2aSThomas Huth unsigned int fcc_offset) 869fcf5ef2aSThomas Huth { 870fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 871fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 872fcf5ef2aSThomas Huth } 873fcf5ef2aSThomas Huth 8740c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 875fcf5ef2aSThomas Huth { 876fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 877fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 878fcf5ef2aSThomas Huth } 879fcf5ef2aSThomas Huth 880fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8810c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 882fcf5ef2aSThomas Huth { 883fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 884fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 885fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 886fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 887fcf5ef2aSThomas Huth } 888fcf5ef2aSThomas Huth 889fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8900c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 891fcf5ef2aSThomas Huth { 892fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 893fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 894fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 895fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 896fcf5ef2aSThomas Huth } 897fcf5ef2aSThomas Huth 898fcf5ef2aSThomas Huth // 1 or 3: FCC0 8990c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 902fcf5ef2aSThomas Huth } 903fcf5ef2aSThomas Huth 904fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9050c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 906fcf5ef2aSThomas Huth { 907fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 908fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 909fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 910fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 911fcf5ef2aSThomas Huth } 912fcf5ef2aSThomas Huth 913fcf5ef2aSThomas Huth // 2 or 3: FCC1 9140c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 915fcf5ef2aSThomas Huth { 916fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 917fcf5ef2aSThomas Huth } 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9200c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 921fcf5ef2aSThomas Huth { 922fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 923fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 924fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 925fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 926fcf5ef2aSThomas Huth } 927fcf5ef2aSThomas Huth 928fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9290c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 930fcf5ef2aSThomas Huth { 931fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 932fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 933fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 934fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth 937fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9380c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 939fcf5ef2aSThomas Huth { 940fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 942fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 943fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 944fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 945fcf5ef2aSThomas Huth } 946fcf5ef2aSThomas Huth 947fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9480c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 949fcf5ef2aSThomas Huth { 950fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 951fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 952fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 953fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 954fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9580c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 959fcf5ef2aSThomas Huth { 960fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 961fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9650c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 969fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 970fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 971fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9750c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 978fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth 981fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9820c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 983fcf5ef2aSThomas Huth { 984fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 985fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 986fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 987fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 988fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 989fcf5ef2aSThomas Huth } 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9920c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 993fcf5ef2aSThomas Huth { 994fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 995fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 996fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 997fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 998fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 999fcf5ef2aSThomas Huth } 1000fcf5ef2aSThomas Huth 10010c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1002fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1003fcf5ef2aSThomas Huth { 1004fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1007fcf5ef2aSThomas Huth 1008fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1009fcf5ef2aSThomas Huth 1010fcf5ef2aSThomas Huth gen_set_label(l1); 1011fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1012fcf5ef2aSThomas Huth } 1013fcf5ef2aSThomas Huth 10140c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1015fcf5ef2aSThomas Huth { 101600ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 101700ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 101800ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1021fcf5ef2aSThomas Huth } 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1024fcf5ef2aSThomas Huth have been set for a jump */ 10250c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1026fcf5ef2aSThomas Huth { 1027fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1028fcf5ef2aSThomas Huth gen_generic_branch(dc); 102999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1030fcf5ef2aSThomas Huth } 1031fcf5ef2aSThomas Huth } 1032fcf5ef2aSThomas Huth 10330c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1034fcf5ef2aSThomas Huth { 1035633c4283SRichard Henderson if (dc->npc & 3) { 1036633c4283SRichard Henderson switch (dc->npc) { 1037633c4283SRichard Henderson case JUMP_PC: 1038fcf5ef2aSThomas Huth gen_generic_branch(dc); 103999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1040633c4283SRichard Henderson break; 1041633c4283SRichard Henderson case DYNAMIC_PC: 1042633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1043633c4283SRichard Henderson break; 1044633c4283SRichard Henderson default: 1045633c4283SRichard Henderson g_assert_not_reached(); 1046633c4283SRichard Henderson } 1047633c4283SRichard Henderson } else { 1048fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth } 1051fcf5ef2aSThomas Huth 10520c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1053fcf5ef2aSThomas Huth { 1054fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1055fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1056ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1057fcf5ef2aSThomas Huth } 1058fcf5ef2aSThomas Huth } 1059fcf5ef2aSThomas Huth 10600c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1061fcf5ef2aSThomas Huth { 1062fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1063fcf5ef2aSThomas Huth save_npc(dc); 1064fcf5ef2aSThomas Huth } 1065fcf5ef2aSThomas Huth 1066fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1067fcf5ef2aSThomas Huth { 1068fcf5ef2aSThomas Huth save_state(dc); 1069ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1070af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1071fcf5ef2aSThomas Huth } 1072fcf5ef2aSThomas Huth 1073186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1074fcf5ef2aSThomas Huth { 1075186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1076186e7890SRichard Henderson 1077186e7890SRichard Henderson e->next = dc->delay_excp_list; 1078186e7890SRichard Henderson dc->delay_excp_list = e; 1079186e7890SRichard Henderson 1080186e7890SRichard Henderson e->lab = gen_new_label(); 1081186e7890SRichard Henderson e->excp = excp; 1082186e7890SRichard Henderson e->pc = dc->pc; 1083186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1084186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1085186e7890SRichard Henderson e->npc = dc->npc; 1086186e7890SRichard Henderson 1087186e7890SRichard Henderson return e->lab; 1088186e7890SRichard Henderson } 1089186e7890SRichard Henderson 1090186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1091186e7890SRichard Henderson { 1092186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1093186e7890SRichard Henderson } 1094186e7890SRichard Henderson 1095186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1096186e7890SRichard Henderson { 1097186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1098186e7890SRichard Henderson TCGLabel *lab; 1099186e7890SRichard Henderson 1100186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1101186e7890SRichard Henderson 1102186e7890SRichard Henderson flush_cond(dc); 1103186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1104186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1105fcf5ef2aSThomas Huth } 1106fcf5ef2aSThomas Huth 11070c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1108fcf5ef2aSThomas Huth { 1109633c4283SRichard Henderson if (dc->npc & 3) { 1110633c4283SRichard Henderson switch (dc->npc) { 1111633c4283SRichard Henderson case JUMP_PC: 1112fcf5ef2aSThomas Huth gen_generic_branch(dc); 1113fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 111499c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1115633c4283SRichard Henderson break; 1116633c4283SRichard Henderson case DYNAMIC_PC: 1117633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1118fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1119633c4283SRichard Henderson dc->pc = dc->npc; 1120633c4283SRichard Henderson break; 1121633c4283SRichard Henderson default: 1122633c4283SRichard Henderson g_assert_not_reached(); 1123633c4283SRichard Henderson } 1124fcf5ef2aSThomas Huth } else { 1125fcf5ef2aSThomas Huth dc->pc = dc->npc; 1126fcf5ef2aSThomas Huth } 1127fcf5ef2aSThomas Huth } 1128fcf5ef2aSThomas Huth 11290c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1130fcf5ef2aSThomas Huth { 1131fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1132fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1133fcf5ef2aSThomas Huth } 1134fcf5ef2aSThomas Huth 1135fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1136fcf5ef2aSThomas Huth DisasContext *dc) 1137fcf5ef2aSThomas Huth { 1138fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1139fcf5ef2aSThomas Huth TCG_COND_NEVER, 1140fcf5ef2aSThomas Huth TCG_COND_EQ, 1141fcf5ef2aSThomas Huth TCG_COND_LE, 1142fcf5ef2aSThomas Huth TCG_COND_LT, 1143fcf5ef2aSThomas Huth TCG_COND_LEU, 1144fcf5ef2aSThomas Huth TCG_COND_LTU, 1145fcf5ef2aSThomas Huth -1, /* neg */ 1146fcf5ef2aSThomas Huth -1, /* overflow */ 1147fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1148fcf5ef2aSThomas Huth TCG_COND_NE, 1149fcf5ef2aSThomas Huth TCG_COND_GT, 1150fcf5ef2aSThomas Huth TCG_COND_GE, 1151fcf5ef2aSThomas Huth TCG_COND_GTU, 1152fcf5ef2aSThomas Huth TCG_COND_GEU, 1153fcf5ef2aSThomas Huth -1, /* pos */ 1154fcf5ef2aSThomas Huth -1, /* no overflow */ 1155fcf5ef2aSThomas Huth }; 1156fcf5ef2aSThomas Huth 1157fcf5ef2aSThomas Huth static int logic_cond[16] = { 1158fcf5ef2aSThomas Huth TCG_COND_NEVER, 1159fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1160fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1161fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1162fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1163fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1164fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1165fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1166fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1167fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1168fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1169fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1170fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1171fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1172fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1173fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1174fcf5ef2aSThomas Huth }; 1175fcf5ef2aSThomas Huth 1176fcf5ef2aSThomas Huth TCGv_i32 r_src; 1177fcf5ef2aSThomas Huth TCGv r_dst; 1178fcf5ef2aSThomas Huth 1179fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1180fcf5ef2aSThomas Huth if (xcc) { 1181fcf5ef2aSThomas Huth r_src = cpu_xcc; 1182fcf5ef2aSThomas Huth } else { 1183fcf5ef2aSThomas Huth r_src = cpu_psr; 1184fcf5ef2aSThomas Huth } 1185fcf5ef2aSThomas Huth #else 1186fcf5ef2aSThomas Huth r_src = cpu_psr; 1187fcf5ef2aSThomas Huth #endif 1188fcf5ef2aSThomas Huth 1189fcf5ef2aSThomas Huth switch (dc->cc_op) { 1190fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1191fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1192fcf5ef2aSThomas Huth do_compare_dst_0: 1193fcf5ef2aSThomas Huth cmp->is_bool = false; 119400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1195fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1196fcf5ef2aSThomas Huth if (!xcc) { 1197fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1198fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1199fcf5ef2aSThomas Huth break; 1200fcf5ef2aSThomas Huth } 1201fcf5ef2aSThomas Huth #endif 1202fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1203fcf5ef2aSThomas Huth break; 1204fcf5ef2aSThomas Huth 1205fcf5ef2aSThomas Huth case CC_OP_SUB: 1206fcf5ef2aSThomas Huth switch (cond) { 1207fcf5ef2aSThomas Huth case 6: /* neg */ 1208fcf5ef2aSThomas Huth case 14: /* pos */ 1209fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1210fcf5ef2aSThomas Huth goto do_compare_dst_0; 1211fcf5ef2aSThomas Huth 1212fcf5ef2aSThomas Huth case 7: /* overflow */ 1213fcf5ef2aSThomas Huth case 15: /* !overflow */ 1214fcf5ef2aSThomas Huth goto do_dynamic; 1215fcf5ef2aSThomas Huth 1216fcf5ef2aSThomas Huth default: 1217fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1218fcf5ef2aSThomas Huth cmp->is_bool = false; 1219fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1220fcf5ef2aSThomas Huth if (!xcc) { 1221fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1222fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1223fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1224fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1225fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1226fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1227fcf5ef2aSThomas Huth break; 1228fcf5ef2aSThomas Huth } 1229fcf5ef2aSThomas Huth #endif 1230fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1231fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1232fcf5ef2aSThomas Huth break; 1233fcf5ef2aSThomas Huth } 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth 1236fcf5ef2aSThomas Huth default: 1237fcf5ef2aSThomas Huth do_dynamic: 1238ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1239fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1240fcf5ef2aSThomas Huth /* FALLTHRU */ 1241fcf5ef2aSThomas Huth 1242fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1243fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1244fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1245fcf5ef2aSThomas Huth cmp->is_bool = true; 1246fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1248fcf5ef2aSThomas Huth 1249fcf5ef2aSThomas Huth switch (cond) { 1250fcf5ef2aSThomas Huth case 0x0: 1251fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0x1: 1254fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0x2: 1257fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0x3: 1260fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0x4: 1263fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0x5: 1266fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth case 0x6: 1269fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1270fcf5ef2aSThomas Huth break; 1271fcf5ef2aSThomas Huth case 0x7: 1272fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1273fcf5ef2aSThomas Huth break; 1274fcf5ef2aSThomas Huth case 0x8: 1275fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case 0x9: 1278fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth case 0xa: 1281fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth case 0xb: 1284fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0xc: 1287fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case 0xd: 1290fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth case 0xe: 1293fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1294fcf5ef2aSThomas Huth break; 1295fcf5ef2aSThomas Huth case 0xf: 1296fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth } 1299fcf5ef2aSThomas Huth break; 1300fcf5ef2aSThomas Huth } 1301fcf5ef2aSThomas Huth } 1302fcf5ef2aSThomas Huth 1303fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1304fcf5ef2aSThomas Huth { 1305fcf5ef2aSThomas Huth unsigned int offset; 1306fcf5ef2aSThomas Huth TCGv r_dst; 1307fcf5ef2aSThomas Huth 1308fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1309fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1310fcf5ef2aSThomas Huth cmp->is_bool = true; 1311fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 131200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1313fcf5ef2aSThomas Huth 1314fcf5ef2aSThomas Huth switch (cc) { 1315fcf5ef2aSThomas Huth default: 1316fcf5ef2aSThomas Huth case 0x0: 1317fcf5ef2aSThomas Huth offset = 0; 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 0x1: 1320fcf5ef2aSThomas Huth offset = 32 - 10; 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 0x2: 1323fcf5ef2aSThomas Huth offset = 34 - 10; 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth case 0x3: 1326fcf5ef2aSThomas Huth offset = 36 - 10; 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth } 1329fcf5ef2aSThomas Huth 1330fcf5ef2aSThomas Huth switch (cond) { 1331fcf5ef2aSThomas Huth case 0x0: 1332fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0x1: 1335fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0x2: 1338fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 0x3: 1341fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0x4: 1344fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 0x5: 1347fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth case 0x6: 1350fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 0x7: 1353fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 0x8: 1356fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 0x9: 1359fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth case 0xa: 1362fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1363fcf5ef2aSThomas Huth break; 1364fcf5ef2aSThomas Huth case 0xb: 1365fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1366fcf5ef2aSThomas Huth break; 1367fcf5ef2aSThomas Huth case 0xc: 1368fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1369fcf5ef2aSThomas Huth break; 1370fcf5ef2aSThomas Huth case 0xd: 1371fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1372fcf5ef2aSThomas Huth break; 1373fcf5ef2aSThomas Huth case 0xe: 1374fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 0xf: 1377fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth } 1380fcf5ef2aSThomas Huth } 1381fcf5ef2aSThomas Huth 1382fcf5ef2aSThomas Huth // Inverted logic 1383ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1384ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1385fcf5ef2aSThomas Huth TCG_COND_NE, 1386fcf5ef2aSThomas Huth TCG_COND_GT, 1387fcf5ef2aSThomas Huth TCG_COND_GE, 1388ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1389fcf5ef2aSThomas Huth TCG_COND_EQ, 1390fcf5ef2aSThomas Huth TCG_COND_LE, 1391fcf5ef2aSThomas Huth TCG_COND_LT, 1392fcf5ef2aSThomas Huth }; 1393fcf5ef2aSThomas Huth 1394fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1395fcf5ef2aSThomas Huth { 1396fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1397fcf5ef2aSThomas Huth cmp->is_bool = false; 1398fcf5ef2aSThomas Huth cmp->c1 = r_src; 139900ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1400fcf5ef2aSThomas Huth } 1401fcf5ef2aSThomas Huth 1402baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1403baf3dbf2SRichard Henderson { 1404baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1405baf3dbf2SRichard Henderson } 1406baf3dbf2SRichard Henderson 1407baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1408baf3dbf2SRichard Henderson { 1409baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1410baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1411baf3dbf2SRichard Henderson } 1412baf3dbf2SRichard Henderson 1413baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1414baf3dbf2SRichard Henderson { 1415baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1416baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1417baf3dbf2SRichard Henderson } 1418baf3dbf2SRichard Henderson 1419baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1420baf3dbf2SRichard Henderson { 1421baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1422baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1423baf3dbf2SRichard Henderson } 1424baf3dbf2SRichard Henderson 1425*c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1426*c6d83e4fSRichard Henderson { 1427*c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1428*c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1429*c6d83e4fSRichard Henderson } 1430*c6d83e4fSRichard Henderson 1431*c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1432*c6d83e4fSRichard Henderson { 1433*c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1434*c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1435*c6d83e4fSRichard Henderson } 1436*c6d83e4fSRichard Henderson 1437*c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1438*c6d83e4fSRichard Henderson { 1439*c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1440*c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1441*c6d83e4fSRichard Henderson } 1442*c6d83e4fSRichard Henderson 1443fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14440c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1445fcf5ef2aSThomas Huth { 1446fcf5ef2aSThomas Huth switch (fccno) { 1447fcf5ef2aSThomas Huth case 0: 1448ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1449fcf5ef2aSThomas Huth break; 1450fcf5ef2aSThomas Huth case 1: 1451ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1452fcf5ef2aSThomas Huth break; 1453fcf5ef2aSThomas Huth case 2: 1454ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1455fcf5ef2aSThomas Huth break; 1456fcf5ef2aSThomas Huth case 3: 1457ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1458fcf5ef2aSThomas Huth break; 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth } 1461fcf5ef2aSThomas Huth 14620c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1463fcf5ef2aSThomas Huth { 1464fcf5ef2aSThomas Huth switch (fccno) { 1465fcf5ef2aSThomas Huth case 0: 1466ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1467fcf5ef2aSThomas Huth break; 1468fcf5ef2aSThomas Huth case 1: 1469ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1470fcf5ef2aSThomas Huth break; 1471fcf5ef2aSThomas Huth case 2: 1472ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1473fcf5ef2aSThomas Huth break; 1474fcf5ef2aSThomas Huth case 3: 1475ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1476fcf5ef2aSThomas Huth break; 1477fcf5ef2aSThomas Huth } 1478fcf5ef2aSThomas Huth } 1479fcf5ef2aSThomas Huth 14800c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1481fcf5ef2aSThomas Huth { 1482fcf5ef2aSThomas Huth switch (fccno) { 1483fcf5ef2aSThomas Huth case 0: 1484ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1485fcf5ef2aSThomas Huth break; 1486fcf5ef2aSThomas Huth case 1: 1487ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1488fcf5ef2aSThomas Huth break; 1489fcf5ef2aSThomas Huth case 2: 1490ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1491fcf5ef2aSThomas Huth break; 1492fcf5ef2aSThomas Huth case 3: 1493ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1494fcf5ef2aSThomas Huth break; 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth } 1497fcf5ef2aSThomas Huth 14980c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1499fcf5ef2aSThomas Huth { 1500fcf5ef2aSThomas Huth switch (fccno) { 1501fcf5ef2aSThomas Huth case 0: 1502ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1503fcf5ef2aSThomas Huth break; 1504fcf5ef2aSThomas Huth case 1: 1505ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1506fcf5ef2aSThomas Huth break; 1507fcf5ef2aSThomas Huth case 2: 1508ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1509fcf5ef2aSThomas Huth break; 1510fcf5ef2aSThomas Huth case 3: 1511ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1512fcf5ef2aSThomas Huth break; 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth } 1515fcf5ef2aSThomas Huth 15160c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1517fcf5ef2aSThomas Huth { 1518fcf5ef2aSThomas Huth switch (fccno) { 1519fcf5ef2aSThomas Huth case 0: 1520ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1521fcf5ef2aSThomas Huth break; 1522fcf5ef2aSThomas Huth case 1: 1523ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1524fcf5ef2aSThomas Huth break; 1525fcf5ef2aSThomas Huth case 2: 1526ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1527fcf5ef2aSThomas Huth break; 1528fcf5ef2aSThomas Huth case 3: 1529ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1530fcf5ef2aSThomas Huth break; 1531fcf5ef2aSThomas Huth } 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth 15340c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1535fcf5ef2aSThomas Huth { 1536fcf5ef2aSThomas Huth switch (fccno) { 1537fcf5ef2aSThomas Huth case 0: 1538ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1539fcf5ef2aSThomas Huth break; 1540fcf5ef2aSThomas Huth case 1: 1541ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1542fcf5ef2aSThomas Huth break; 1543fcf5ef2aSThomas Huth case 2: 1544ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1545fcf5ef2aSThomas Huth break; 1546fcf5ef2aSThomas Huth case 3: 1547ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1548fcf5ef2aSThomas Huth break; 1549fcf5ef2aSThomas Huth } 1550fcf5ef2aSThomas Huth } 1551fcf5ef2aSThomas Huth 1552fcf5ef2aSThomas Huth #else 1553fcf5ef2aSThomas Huth 15540c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1555fcf5ef2aSThomas Huth { 1556ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth 15590c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1560fcf5ef2aSThomas Huth { 1561ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1562fcf5ef2aSThomas Huth } 1563fcf5ef2aSThomas Huth 15640c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1565fcf5ef2aSThomas Huth { 1566ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1567fcf5ef2aSThomas Huth } 1568fcf5ef2aSThomas Huth 15690c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1570fcf5ef2aSThomas Huth { 1571ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1572fcf5ef2aSThomas Huth } 1573fcf5ef2aSThomas Huth 15740c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1575fcf5ef2aSThomas Huth { 1576ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1577fcf5ef2aSThomas Huth } 1578fcf5ef2aSThomas Huth 15790c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1580fcf5ef2aSThomas Huth { 1581ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth #endif 1584fcf5ef2aSThomas Huth 1585fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1586fcf5ef2aSThomas Huth { 1587fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1588fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1589fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1593fcf5ef2aSThomas Huth { 1594fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1595fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1596fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1597fcf5ef2aSThomas Huth return 1; 1598fcf5ef2aSThomas Huth } 1599fcf5ef2aSThomas Huth #endif 1600fcf5ef2aSThomas Huth return 0; 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth 16030c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1604fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1605fcf5ef2aSThomas Huth { 1606fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1609fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1610fcf5ef2aSThomas Huth 1611ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1612ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1613fcf5ef2aSThomas Huth 1614fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1615fcf5ef2aSThomas Huth } 1616fcf5ef2aSThomas Huth 16170c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1618fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1619fcf5ef2aSThomas Huth { 1620fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1623fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1624fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1625fcf5ef2aSThomas Huth 1626ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1627ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1628fcf5ef2aSThomas Huth 1629fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1630fcf5ef2aSThomas Huth } 1631fcf5ef2aSThomas Huth 1632fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16330c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1634fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1635fcf5ef2aSThomas Huth { 1636fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1639fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1640fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth gen(dst, src1, src2); 1643fcf5ef2aSThomas Huth 1644fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1645fcf5ef2aSThomas Huth } 1646fcf5ef2aSThomas Huth #endif 1647fcf5ef2aSThomas Huth 16480c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1649fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1650fcf5ef2aSThomas Huth { 1651fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1654fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1655fcf5ef2aSThomas Huth 1656ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1657ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1658fcf5ef2aSThomas Huth 1659fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1660fcf5ef2aSThomas Huth } 1661fcf5ef2aSThomas Huth 16620c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1663fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1664fcf5ef2aSThomas Huth { 1665fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1666fcf5ef2aSThomas Huth 1667fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1668fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1669fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1670fcf5ef2aSThomas Huth 1671ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1672ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1673fcf5ef2aSThomas Huth 1674fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1675fcf5ef2aSThomas Huth } 1676fcf5ef2aSThomas Huth 1677fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16780c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1679fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1680fcf5ef2aSThomas Huth { 1681fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1682fcf5ef2aSThomas Huth 1683fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1684fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1685fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1686fcf5ef2aSThomas Huth 1687fcf5ef2aSThomas Huth gen(dst, src1, src2); 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1690fcf5ef2aSThomas Huth } 1691fcf5ef2aSThomas Huth 16920c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1693fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1694fcf5ef2aSThomas Huth { 1695fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1698fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1699fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1704fcf5ef2aSThomas Huth } 1705fcf5ef2aSThomas Huth 17060c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1707fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1708fcf5ef2aSThomas Huth { 1709fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1710fcf5ef2aSThomas Huth 1711fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1712fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1713fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1714fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1715fcf5ef2aSThomas Huth 1716fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1717fcf5ef2aSThomas Huth 1718fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth #endif 1721fcf5ef2aSThomas Huth 17220c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1723fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1724fcf5ef2aSThomas Huth { 1725fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1726fcf5ef2aSThomas Huth 1727ad75a51eSRichard Henderson gen(tcg_env); 1728ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1729fcf5ef2aSThomas Huth 1730fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1731fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1732fcf5ef2aSThomas Huth } 1733fcf5ef2aSThomas Huth 1734fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17350c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1736fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1737fcf5ef2aSThomas Huth { 1738fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1739fcf5ef2aSThomas Huth 1740ad75a51eSRichard Henderson gen(tcg_env); 1741fcf5ef2aSThomas Huth 1742fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1743fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth #endif 1746fcf5ef2aSThomas Huth 17470c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1748fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1749fcf5ef2aSThomas Huth { 1750fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1751fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1752fcf5ef2aSThomas Huth 1753ad75a51eSRichard Henderson gen(tcg_env); 1754ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1755fcf5ef2aSThomas Huth 1756fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1757fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1758fcf5ef2aSThomas Huth } 1759fcf5ef2aSThomas Huth 17600c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1761fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1762fcf5ef2aSThomas Huth { 1763fcf5ef2aSThomas Huth TCGv_i64 dst; 1764fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1767fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1768fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1769fcf5ef2aSThomas Huth 1770ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1771ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1774fcf5ef2aSThomas Huth } 1775fcf5ef2aSThomas Huth 17760c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1777fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1778fcf5ef2aSThomas Huth { 1779fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1782fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1783fcf5ef2aSThomas Huth 1784ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1785ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1788fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1789fcf5ef2aSThomas Huth } 1790fcf5ef2aSThomas Huth 1791fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17920c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1793fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1794fcf5ef2aSThomas Huth { 1795fcf5ef2aSThomas Huth TCGv_i64 dst; 1796fcf5ef2aSThomas Huth TCGv_i32 src; 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1799fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1800fcf5ef2aSThomas Huth 1801ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1802ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1803fcf5ef2aSThomas Huth 1804fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth #endif 1807fcf5ef2aSThomas Huth 18080c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1809fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1810fcf5ef2aSThomas Huth { 1811fcf5ef2aSThomas Huth TCGv_i64 dst; 1812fcf5ef2aSThomas Huth TCGv_i32 src; 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1815fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1816fcf5ef2aSThomas Huth 1817ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1820fcf5ef2aSThomas Huth } 1821fcf5ef2aSThomas Huth 18220c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1823fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1824fcf5ef2aSThomas Huth { 1825fcf5ef2aSThomas Huth TCGv_i32 dst; 1826fcf5ef2aSThomas Huth TCGv_i64 src; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1829fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1830fcf5ef2aSThomas Huth 1831ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1832ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1835fcf5ef2aSThomas Huth } 1836fcf5ef2aSThomas Huth 18370c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1838fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1839fcf5ef2aSThomas Huth { 1840fcf5ef2aSThomas Huth TCGv_i32 dst; 1841fcf5ef2aSThomas Huth 1842fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1843fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1844fcf5ef2aSThomas Huth 1845ad75a51eSRichard Henderson gen(dst, tcg_env); 1846ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1847fcf5ef2aSThomas Huth 1848fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1849fcf5ef2aSThomas Huth } 1850fcf5ef2aSThomas Huth 18510c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1852fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1853fcf5ef2aSThomas Huth { 1854fcf5ef2aSThomas Huth TCGv_i64 dst; 1855fcf5ef2aSThomas Huth 1856fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1857fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1858fcf5ef2aSThomas Huth 1859ad75a51eSRichard Henderson gen(dst, tcg_env); 1860ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1863fcf5ef2aSThomas Huth } 1864fcf5ef2aSThomas Huth 18650c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1866fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1867fcf5ef2aSThomas Huth { 1868fcf5ef2aSThomas Huth TCGv_i32 src; 1869fcf5ef2aSThomas Huth 1870fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1871fcf5ef2aSThomas Huth 1872ad75a51eSRichard Henderson gen(tcg_env, src); 1873fcf5ef2aSThomas Huth 1874fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1875fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1876fcf5ef2aSThomas Huth } 1877fcf5ef2aSThomas Huth 18780c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1879fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1880fcf5ef2aSThomas Huth { 1881fcf5ef2aSThomas Huth TCGv_i64 src; 1882fcf5ef2aSThomas Huth 1883fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1884fcf5ef2aSThomas Huth 1885ad75a51eSRichard Henderson gen(tcg_env, src); 1886fcf5ef2aSThomas Huth 1887fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1888fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1889fcf5ef2aSThomas Huth } 1890fcf5ef2aSThomas Huth 1891fcf5ef2aSThomas Huth /* asi moves */ 1892fcf5ef2aSThomas Huth typedef enum { 1893fcf5ef2aSThomas Huth GET_ASI_HELPER, 1894fcf5ef2aSThomas Huth GET_ASI_EXCP, 1895fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1896fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1897fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1898fcf5ef2aSThomas Huth GET_ASI_SHORT, 1899fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1900fcf5ef2aSThomas Huth GET_ASI_BFILL, 1901fcf5ef2aSThomas Huth } ASIType; 1902fcf5ef2aSThomas Huth 1903fcf5ef2aSThomas Huth typedef struct { 1904fcf5ef2aSThomas Huth ASIType type; 1905fcf5ef2aSThomas Huth int asi; 1906fcf5ef2aSThomas Huth int mem_idx; 190714776ab5STony Nguyen MemOp memop; 1908fcf5ef2aSThomas Huth } DisasASI; 1909fcf5ef2aSThomas Huth 1910811cc0b0SRichard Henderson /* 1911811cc0b0SRichard Henderson * Build DisasASI. 1912811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1913811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1914811cc0b0SRichard Henderson */ 1915811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1916fcf5ef2aSThomas Huth { 1917fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1918fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1919fcf5ef2aSThomas Huth 1920811cc0b0SRichard Henderson if (asi == -1) { 1921811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1922811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1923811cc0b0SRichard Henderson goto done; 1924811cc0b0SRichard Henderson } 1925811cc0b0SRichard Henderson 1926fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1927fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1928811cc0b0SRichard Henderson if (asi < 0) { 1929fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1930fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1931fcf5ef2aSThomas Huth } else if (supervisor(dc) 1932fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1933fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1934fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1935fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1936fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1937fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1938fcf5ef2aSThomas Huth switch (asi) { 1939fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1940fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1941fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1942fcf5ef2aSThomas Huth break; 1943fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1944fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1945fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1946fcf5ef2aSThomas Huth break; 1947fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1948fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1949fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1950fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1951fcf5ef2aSThomas Huth break; 1952fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1953fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1954fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1955fcf5ef2aSThomas Huth break; 1956fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1957fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1958fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1959fcf5ef2aSThomas Huth break; 1960fcf5ef2aSThomas Huth } 19616e10f37cSKONRAD Frederic 19626e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19636e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19646e10f37cSKONRAD Frederic */ 19656e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1966fcf5ef2aSThomas Huth } else { 1967fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1968fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth #else 1971811cc0b0SRichard Henderson if (asi < 0) { 1972fcf5ef2aSThomas Huth asi = dc->asi; 1973fcf5ef2aSThomas Huth } 1974fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1975fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1976fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1977fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1978fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1979fcf5ef2aSThomas Huth done properly in the helper. */ 1980fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1981fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1982fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1983fcf5ef2aSThomas Huth } else { 1984fcf5ef2aSThomas Huth switch (asi) { 1985fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1986fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1987fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1988fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1989fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1990fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1991fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1992fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1993fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1994fcf5ef2aSThomas Huth break; 1995fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1996fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1997fcf5ef2aSThomas Huth case ASI_TWINX_N: 1998fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1999fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2000fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20019a10756dSArtyom Tarasenko if (hypervisor(dc)) { 200284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20039a10756dSArtyom Tarasenko } else { 2004fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20059a10756dSArtyom Tarasenko } 2006fcf5ef2aSThomas Huth break; 2007fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2008fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2009fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2010fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2011fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2012fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2013fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2014fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2015fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2016fcf5ef2aSThomas Huth break; 2017fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2018fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2019fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2020fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2021fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2022fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2023fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2024fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2025fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2026fcf5ef2aSThomas Huth break; 2027fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2028fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2029fcf5ef2aSThomas Huth case ASI_TWINX_S: 2030fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2031fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2032fcf5ef2aSThomas Huth case ASI_BLK_S: 2033fcf5ef2aSThomas Huth case ASI_BLK_SL: 2034fcf5ef2aSThomas Huth case ASI_FL8_S: 2035fcf5ef2aSThomas Huth case ASI_FL8_SL: 2036fcf5ef2aSThomas Huth case ASI_FL16_S: 2037fcf5ef2aSThomas Huth case ASI_FL16_SL: 2038fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2039fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2040fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2041fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2042fcf5ef2aSThomas Huth } 2043fcf5ef2aSThomas Huth break; 2044fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2045fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2046fcf5ef2aSThomas Huth case ASI_TWINX_P: 2047fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2048fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2049fcf5ef2aSThomas Huth case ASI_BLK_P: 2050fcf5ef2aSThomas Huth case ASI_BLK_PL: 2051fcf5ef2aSThomas Huth case ASI_FL8_P: 2052fcf5ef2aSThomas Huth case ASI_FL8_PL: 2053fcf5ef2aSThomas Huth case ASI_FL16_P: 2054fcf5ef2aSThomas Huth case ASI_FL16_PL: 2055fcf5ef2aSThomas Huth break; 2056fcf5ef2aSThomas Huth } 2057fcf5ef2aSThomas Huth switch (asi) { 2058fcf5ef2aSThomas Huth case ASI_REAL: 2059fcf5ef2aSThomas Huth case ASI_REAL_IO: 2060fcf5ef2aSThomas Huth case ASI_REAL_L: 2061fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2062fcf5ef2aSThomas Huth case ASI_N: 2063fcf5ef2aSThomas Huth case ASI_NL: 2064fcf5ef2aSThomas Huth case ASI_AIUP: 2065fcf5ef2aSThomas Huth case ASI_AIUPL: 2066fcf5ef2aSThomas Huth case ASI_AIUS: 2067fcf5ef2aSThomas Huth case ASI_AIUSL: 2068fcf5ef2aSThomas Huth case ASI_S: 2069fcf5ef2aSThomas Huth case ASI_SL: 2070fcf5ef2aSThomas Huth case ASI_P: 2071fcf5ef2aSThomas Huth case ASI_PL: 2072fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2073fcf5ef2aSThomas Huth break; 2074fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2075fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2076fcf5ef2aSThomas Huth case ASI_TWINX_N: 2077fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2078fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2079fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2080fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2081fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2082fcf5ef2aSThomas Huth case ASI_TWINX_P: 2083fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2084fcf5ef2aSThomas Huth case ASI_TWINX_S: 2085fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2086fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2087fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2088fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2089fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2090fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2091fcf5ef2aSThomas Huth break; 2092fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2093fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2094fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2095fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2096fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2097fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2098fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2099fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2100fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2101fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2102fcf5ef2aSThomas Huth case ASI_BLK_S: 2103fcf5ef2aSThomas Huth case ASI_BLK_SL: 2104fcf5ef2aSThomas Huth case ASI_BLK_P: 2105fcf5ef2aSThomas Huth case ASI_BLK_PL: 2106fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2107fcf5ef2aSThomas Huth break; 2108fcf5ef2aSThomas Huth case ASI_FL8_S: 2109fcf5ef2aSThomas Huth case ASI_FL8_SL: 2110fcf5ef2aSThomas Huth case ASI_FL8_P: 2111fcf5ef2aSThomas Huth case ASI_FL8_PL: 2112fcf5ef2aSThomas Huth memop = MO_UB; 2113fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2114fcf5ef2aSThomas Huth break; 2115fcf5ef2aSThomas Huth case ASI_FL16_S: 2116fcf5ef2aSThomas Huth case ASI_FL16_SL: 2117fcf5ef2aSThomas Huth case ASI_FL16_P: 2118fcf5ef2aSThomas Huth case ASI_FL16_PL: 2119fcf5ef2aSThomas Huth memop = MO_TEUW; 2120fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2121fcf5ef2aSThomas Huth break; 2122fcf5ef2aSThomas Huth } 2123fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2124fcf5ef2aSThomas Huth if (asi & 8) { 2125fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2126fcf5ef2aSThomas Huth } 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth #endif 2129fcf5ef2aSThomas Huth 2130811cc0b0SRichard Henderson done: 2131fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2132fcf5ef2aSThomas Huth } 2133fcf5ef2aSThomas Huth 2134a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2135a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2136a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2137a76779eeSRichard Henderson { 2138a76779eeSRichard Henderson g_assert_not_reached(); 2139a76779eeSRichard Henderson } 2140a76779eeSRichard Henderson 2141a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2142a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2143a76779eeSRichard Henderson { 2144a76779eeSRichard Henderson g_assert_not_reached(); 2145a76779eeSRichard Henderson } 2146a76779eeSRichard Henderson #endif 2147a76779eeSRichard Henderson 214842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2149fcf5ef2aSThomas Huth { 2150c03a0fd1SRichard Henderson switch (da->type) { 2151fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2152fcf5ef2aSThomas Huth break; 2153fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2154fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2155fcf5ef2aSThomas Huth break; 2156fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2157c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2158fcf5ef2aSThomas Huth break; 2159fcf5ef2aSThomas Huth default: 2160fcf5ef2aSThomas Huth { 2161c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2162c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2163fcf5ef2aSThomas Huth 2164fcf5ef2aSThomas Huth save_state(dc); 2165fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2166ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2167fcf5ef2aSThomas Huth #else 2168fcf5ef2aSThomas Huth { 2169fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2170ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2171fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2172fcf5ef2aSThomas Huth } 2173fcf5ef2aSThomas Huth #endif 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth break; 2176fcf5ef2aSThomas Huth } 2177fcf5ef2aSThomas Huth } 2178fcf5ef2aSThomas Huth 217942071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2180c03a0fd1SRichard Henderson { 2181c03a0fd1SRichard Henderson switch (da->type) { 2182fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2183fcf5ef2aSThomas Huth break; 2184c03a0fd1SRichard Henderson 2185fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2186c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2187fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2188fcf5ef2aSThomas Huth break; 2189c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21903390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21913390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2192fcf5ef2aSThomas Huth break; 2193c03a0fd1SRichard Henderson } 2194c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2195c03a0fd1SRichard Henderson /* fall through */ 2196c03a0fd1SRichard Henderson 2197c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2198c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2199c03a0fd1SRichard Henderson break; 2200c03a0fd1SRichard Henderson 2201fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2202c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2203fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2204fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2205fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2206fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2207fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2208fcf5ef2aSThomas Huth { 2209fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2210fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 221100ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2212fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2213fcf5ef2aSThomas Huth int i; 2214fcf5ef2aSThomas Huth 2215fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2216fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2217fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2218fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2219fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2220c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2221c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2222fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2223fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2224fcf5ef2aSThomas Huth } 2225fcf5ef2aSThomas Huth } 2226fcf5ef2aSThomas Huth break; 2227c03a0fd1SRichard Henderson 2228fcf5ef2aSThomas Huth default: 2229fcf5ef2aSThomas Huth { 2230c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2231c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2232fcf5ef2aSThomas Huth 2233fcf5ef2aSThomas Huth save_state(dc); 2234fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2235ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2236fcf5ef2aSThomas Huth #else 2237fcf5ef2aSThomas Huth { 2238fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2239fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2240ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2241fcf5ef2aSThomas Huth } 2242fcf5ef2aSThomas Huth #endif 2243fcf5ef2aSThomas Huth 2244fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2245fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2246fcf5ef2aSThomas Huth } 2247fcf5ef2aSThomas Huth break; 2248fcf5ef2aSThomas Huth } 2249fcf5ef2aSThomas Huth } 2250fcf5ef2aSThomas Huth 2251dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2252c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2253c03a0fd1SRichard Henderson { 2254c03a0fd1SRichard Henderson switch (da->type) { 2255c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2256c03a0fd1SRichard Henderson break; 2257c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2258dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2259dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2260c03a0fd1SRichard Henderson break; 2261c03a0fd1SRichard Henderson default: 2262c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2263c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2264c03a0fd1SRichard Henderson break; 2265c03a0fd1SRichard Henderson } 2266c03a0fd1SRichard Henderson } 2267c03a0fd1SRichard Henderson 2268d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2269c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2270c03a0fd1SRichard Henderson { 2271c03a0fd1SRichard Henderson switch (da->type) { 2272fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2273c03a0fd1SRichard Henderson return; 2274fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2275c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2276c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2277fcf5ef2aSThomas Huth break; 2278fcf5ef2aSThomas Huth default: 2279fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2280fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2281fcf5ef2aSThomas Huth break; 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth } 2284fcf5ef2aSThomas Huth 2285cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2286c03a0fd1SRichard Henderson { 2287c03a0fd1SRichard Henderson switch (da->type) { 2288fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2289fcf5ef2aSThomas Huth break; 2290fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2291cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2292cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2293fcf5ef2aSThomas Huth break; 2294fcf5ef2aSThomas Huth default: 22953db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22963db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2297af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2298ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22993db010c3SRichard Henderson } else { 2300c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 230100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23023db010c3SRichard Henderson TCGv_i64 s64, t64; 23033db010c3SRichard Henderson 23043db010c3SRichard Henderson save_state(dc); 23053db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2306ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 23073db010c3SRichard Henderson 230800ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2309ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 23103db010c3SRichard Henderson 23113db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23123db010c3SRichard Henderson 23133db010c3SRichard Henderson /* End the TB. */ 23143db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23153db010c3SRichard Henderson } 2316fcf5ef2aSThomas Huth break; 2317fcf5ef2aSThomas Huth } 2318fcf5ef2aSThomas Huth } 2319fcf5ef2aSThomas Huth 2320287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 23213259b9e2SRichard Henderson TCGv addr, int rd) 2322fcf5ef2aSThomas Huth { 23233259b9e2SRichard Henderson MemOp memop = da->memop; 23243259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2325fcf5ef2aSThomas Huth TCGv_i32 d32; 2326fcf5ef2aSThomas Huth TCGv_i64 d64; 2327287b1152SRichard Henderson TCGv addr_tmp; 2328fcf5ef2aSThomas Huth 23293259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23303259b9e2SRichard Henderson if (size == MO_128) { 23313259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23323259b9e2SRichard Henderson } 23333259b9e2SRichard Henderson 23343259b9e2SRichard Henderson switch (da->type) { 2335fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2336fcf5ef2aSThomas Huth break; 2337fcf5ef2aSThomas Huth 2338fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23393259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2340fcf5ef2aSThomas Huth switch (size) { 23413259b9e2SRichard Henderson case MO_32: 2342fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23433259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2344fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2345fcf5ef2aSThomas Huth break; 23463259b9e2SRichard Henderson 23473259b9e2SRichard Henderson case MO_64: 23483259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2349fcf5ef2aSThomas Huth break; 23503259b9e2SRichard Henderson 23513259b9e2SRichard Henderson case MO_128: 2352fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23533259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2354287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2355287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2356287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2357fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2358fcf5ef2aSThomas Huth break; 2359fcf5ef2aSThomas Huth default: 2360fcf5ef2aSThomas Huth g_assert_not_reached(); 2361fcf5ef2aSThomas Huth } 2362fcf5ef2aSThomas Huth break; 2363fcf5ef2aSThomas Huth 2364fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2365fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23663259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2367fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2368287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2369287b1152SRichard Henderson for (int i = 0; ; ++i) { 23703259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23713259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2372fcf5ef2aSThomas Huth if (i == 7) { 2373fcf5ef2aSThomas Huth break; 2374fcf5ef2aSThomas Huth } 2375287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2376287b1152SRichard Henderson addr = addr_tmp; 2377fcf5ef2aSThomas Huth } 2378fcf5ef2aSThomas Huth } else { 2379fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2380fcf5ef2aSThomas Huth } 2381fcf5ef2aSThomas Huth break; 2382fcf5ef2aSThomas Huth 2383fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2384fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23853259b9e2SRichard Henderson if (orig_size == MO_64) { 23863259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23873259b9e2SRichard Henderson memop | MO_ALIGN); 2388fcf5ef2aSThomas Huth } else { 2389fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2390fcf5ef2aSThomas Huth } 2391fcf5ef2aSThomas Huth break; 2392fcf5ef2aSThomas Huth 2393fcf5ef2aSThomas Huth default: 2394fcf5ef2aSThomas Huth { 23953259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23963259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2397fcf5ef2aSThomas Huth 2398fcf5ef2aSThomas Huth save_state(dc); 2399fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2400fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2401fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2402fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2403fcf5ef2aSThomas Huth switch (size) { 24043259b9e2SRichard Henderson case MO_32: 2405fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2406ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2407fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2408fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2409fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2410fcf5ef2aSThomas Huth break; 24113259b9e2SRichard Henderson case MO_64: 24123259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 24133259b9e2SRichard Henderson r_asi, r_mop); 2414fcf5ef2aSThomas Huth break; 24153259b9e2SRichard Henderson case MO_128: 2416fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2417ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2418287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2419287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2420287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 24213259b9e2SRichard Henderson r_asi, r_mop); 2422fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2423fcf5ef2aSThomas Huth break; 2424fcf5ef2aSThomas Huth default: 2425fcf5ef2aSThomas Huth g_assert_not_reached(); 2426fcf5ef2aSThomas Huth } 2427fcf5ef2aSThomas Huth } 2428fcf5ef2aSThomas Huth break; 2429fcf5ef2aSThomas Huth } 2430fcf5ef2aSThomas Huth } 2431fcf5ef2aSThomas Huth 2432287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 24333259b9e2SRichard Henderson TCGv addr, int rd) 24343259b9e2SRichard Henderson { 24353259b9e2SRichard Henderson MemOp memop = da->memop; 24363259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2437fcf5ef2aSThomas Huth TCGv_i32 d32; 2438287b1152SRichard Henderson TCGv addr_tmp; 2439fcf5ef2aSThomas Huth 24403259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24413259b9e2SRichard Henderson if (size == MO_128) { 24423259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24433259b9e2SRichard Henderson } 24443259b9e2SRichard Henderson 24453259b9e2SRichard Henderson switch (da->type) { 2446fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2447fcf5ef2aSThomas Huth break; 2448fcf5ef2aSThomas Huth 2449fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24503259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2451fcf5ef2aSThomas Huth switch (size) { 24523259b9e2SRichard Henderson case MO_32: 2453fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24543259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2455fcf5ef2aSThomas Huth break; 24563259b9e2SRichard Henderson case MO_64: 24573259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24583259b9e2SRichard Henderson memop | MO_ALIGN_4); 2459fcf5ef2aSThomas Huth break; 24603259b9e2SRichard Henderson case MO_128: 2461fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2462fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2463fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2464fcf5ef2aSThomas Huth having to probe the second page before performing the first 2465fcf5ef2aSThomas Huth write. */ 24663259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24673259b9e2SRichard Henderson memop | MO_ALIGN_16); 2468287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2469287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2470287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2471fcf5ef2aSThomas Huth break; 2472fcf5ef2aSThomas Huth default: 2473fcf5ef2aSThomas Huth g_assert_not_reached(); 2474fcf5ef2aSThomas Huth } 2475fcf5ef2aSThomas Huth break; 2476fcf5ef2aSThomas Huth 2477fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2478fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24793259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2480fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2481287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2482287b1152SRichard Henderson for (int i = 0; ; ++i) { 24833259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24843259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2485fcf5ef2aSThomas Huth if (i == 7) { 2486fcf5ef2aSThomas Huth break; 2487fcf5ef2aSThomas Huth } 2488287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2489287b1152SRichard Henderson addr = addr_tmp; 2490fcf5ef2aSThomas Huth } 2491fcf5ef2aSThomas Huth } else { 2492fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2493fcf5ef2aSThomas Huth } 2494fcf5ef2aSThomas Huth break; 2495fcf5ef2aSThomas Huth 2496fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2497fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24983259b9e2SRichard Henderson if (orig_size == MO_64) { 24993259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 25003259b9e2SRichard Henderson memop | MO_ALIGN); 2501fcf5ef2aSThomas Huth } else { 2502fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2503fcf5ef2aSThomas Huth } 2504fcf5ef2aSThomas Huth break; 2505fcf5ef2aSThomas Huth 2506fcf5ef2aSThomas Huth default: 2507fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2508fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2509fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2510fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2511fcf5ef2aSThomas Huth break; 2512fcf5ef2aSThomas Huth } 2513fcf5ef2aSThomas Huth } 2514fcf5ef2aSThomas Huth 251542071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2516fcf5ef2aSThomas Huth { 2517a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2518a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2519fcf5ef2aSThomas Huth 2520c03a0fd1SRichard Henderson switch (da->type) { 2521fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2522fcf5ef2aSThomas Huth return; 2523fcf5ef2aSThomas Huth 2524fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2525ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2526ebbbec92SRichard Henderson { 2527ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2528ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2529ebbbec92SRichard Henderson 2530ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2531ebbbec92SRichard Henderson /* 2532ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2533ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2534ebbbec92SRichard Henderson * the order of the writebacks. 2535ebbbec92SRichard Henderson */ 2536ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2537ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2538ebbbec92SRichard Henderson } else { 2539ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2540ebbbec92SRichard Henderson } 2541ebbbec92SRichard Henderson } 2542fcf5ef2aSThomas Huth break; 2543ebbbec92SRichard Henderson #else 2544ebbbec92SRichard Henderson g_assert_not_reached(); 2545ebbbec92SRichard Henderson #endif 2546fcf5ef2aSThomas Huth 2547fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2548fcf5ef2aSThomas Huth { 2549fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2550fcf5ef2aSThomas Huth 2551c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2552fcf5ef2aSThomas Huth 2553fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2554fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2555fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2556c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2557a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2558fcf5ef2aSThomas Huth } else { 2559a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth } 2562fcf5ef2aSThomas Huth break; 2563fcf5ef2aSThomas Huth 2564fcf5ef2aSThomas Huth default: 2565fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2566fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2567fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2568fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2569fcf5ef2aSThomas Huth { 2570c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2571c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2572fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2573fcf5ef2aSThomas Huth 2574fcf5ef2aSThomas Huth save_state(dc); 2575ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2576fcf5ef2aSThomas Huth 2577fcf5ef2aSThomas Huth /* See above. */ 2578c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2579a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2580fcf5ef2aSThomas Huth } else { 2581a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2582fcf5ef2aSThomas Huth } 2583fcf5ef2aSThomas Huth } 2584fcf5ef2aSThomas Huth break; 2585fcf5ef2aSThomas Huth } 2586fcf5ef2aSThomas Huth 2587fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2588fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2589fcf5ef2aSThomas Huth } 2590fcf5ef2aSThomas Huth 259142071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2592c03a0fd1SRichard Henderson { 2593c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2594fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2595fcf5ef2aSThomas Huth 2596c03a0fd1SRichard Henderson switch (da->type) { 2597fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2598fcf5ef2aSThomas Huth break; 2599fcf5ef2aSThomas Huth 2600fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2601ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2602ebbbec92SRichard Henderson { 2603ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2604ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2605ebbbec92SRichard Henderson 2606ebbbec92SRichard Henderson /* 2607ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2608ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2609ebbbec92SRichard Henderson * the order of the construction. 2610ebbbec92SRichard Henderson */ 2611ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2612ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2613ebbbec92SRichard Henderson } else { 2614ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2615ebbbec92SRichard Henderson } 2616ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2617ebbbec92SRichard Henderson } 2618fcf5ef2aSThomas Huth break; 2619ebbbec92SRichard Henderson #else 2620ebbbec92SRichard Henderson g_assert_not_reached(); 2621ebbbec92SRichard Henderson #endif 2622fcf5ef2aSThomas Huth 2623fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2624fcf5ef2aSThomas Huth { 2625fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2626fcf5ef2aSThomas Huth 2627fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2628fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2629fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2630c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2631a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2632fcf5ef2aSThomas Huth } else { 2633a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2634fcf5ef2aSThomas Huth } 2635c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2636fcf5ef2aSThomas Huth } 2637fcf5ef2aSThomas Huth break; 2638fcf5ef2aSThomas Huth 2639a76779eeSRichard Henderson case GET_ASI_BFILL: 2640a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2641a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2642a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2643a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2644a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2645a76779eeSRichard Henderson as a cacheline-style operation. */ 2646a76779eeSRichard Henderson { 2647a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2648a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2649a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2650a76779eeSRichard Henderson int i; 2651a76779eeSRichard Henderson 2652a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2653a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2654a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2655c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2656a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2657a76779eeSRichard Henderson } 2658a76779eeSRichard Henderson } 2659a76779eeSRichard Henderson break; 2660a76779eeSRichard Henderson 2661fcf5ef2aSThomas Huth default: 2662fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2663fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2664fcf5ef2aSThomas Huth { 2665c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2666c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2667fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2668fcf5ef2aSThomas Huth 2669fcf5ef2aSThomas Huth /* See above. */ 2670c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2671a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2672fcf5ef2aSThomas Huth } else { 2673a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2674fcf5ef2aSThomas Huth } 2675fcf5ef2aSThomas Huth 2676fcf5ef2aSThomas Huth save_state(dc); 2677ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2678fcf5ef2aSThomas Huth } 2679fcf5ef2aSThomas Huth break; 2680fcf5ef2aSThomas Huth } 2681fcf5ef2aSThomas Huth } 2682fcf5ef2aSThomas Huth 26833d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2684fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2685fcf5ef2aSThomas Huth { 2686fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2687fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2688fcf5ef2aSThomas Huth } 2689fcf5ef2aSThomas Huth 2690fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2691fcf5ef2aSThomas Huth { 2692fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2693fcf5ef2aSThomas Huth 2694fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2695fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2696fcf5ef2aSThomas Huth the later. */ 2697fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2698fcf5ef2aSThomas Huth if (cmp->is_bool) { 2699fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2700fcf5ef2aSThomas Huth } else { 2701fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2702fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2703fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2704fcf5ef2aSThomas Huth } 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2707fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2708fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 270900ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2712fcf5ef2aSThomas Huth 2713fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2714fcf5ef2aSThomas Huth } 2715fcf5ef2aSThomas Huth 2716fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2717fcf5ef2aSThomas Huth { 2718fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2719fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2720fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2721fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2722fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2723fcf5ef2aSThomas Huth } 2724fcf5ef2aSThomas Huth 2725fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2726fcf5ef2aSThomas Huth { 2727fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2728fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2729fcf5ef2aSThomas Huth 2730fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2731fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2732fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2733fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2734fcf5ef2aSThomas Huth 2735fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2736fcf5ef2aSThomas Huth } 2737fcf5ef2aSThomas Huth 27385d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2739fcf5ef2aSThomas Huth { 2740fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2743ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2744fcf5ef2aSThomas Huth 2745fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2746fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2747fcf5ef2aSThomas Huth 2748fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2749fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2750ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2751fcf5ef2aSThomas Huth 2752fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2753fcf5ef2aSThomas Huth { 2754fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2755fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2756fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2757fcf5ef2aSThomas Huth } 2758fcf5ef2aSThomas Huth } 2759fcf5ef2aSThomas Huth 2760fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2761fcf5ef2aSThomas Huth { 2762fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2763fcf5ef2aSThomas Huth 2764fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2765fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2766fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2767fcf5ef2aSThomas Huth 2768fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2769fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2770fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2771fcf5ef2aSThomas Huth 2772fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2773fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2774fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2775fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2776fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2777fcf5ef2aSThomas Huth 2778fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2779fcf5ef2aSThomas Huth } 2780fcf5ef2aSThomas Huth #endif 2781fcf5ef2aSThomas Huth 278206c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 278306c060d9SRichard Henderson { 278406c060d9SRichard Henderson return DFPREG(x); 278506c060d9SRichard Henderson } 278606c060d9SRichard Henderson 278706c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 278806c060d9SRichard Henderson { 278906c060d9SRichard Henderson return QFPREG(x); 279006c060d9SRichard Henderson } 279106c060d9SRichard Henderson 2792878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2793878cc677SRichard Henderson #include "decode-insns.c.inc" 2794878cc677SRichard Henderson 2795878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2796878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2797878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2798878cc677SRichard Henderson 2799878cc677SRichard Henderson #define avail_ALL(C) true 2800878cc677SRichard Henderson #ifdef TARGET_SPARC64 2801878cc677SRichard Henderson # define avail_32(C) false 2802af25071cSRichard Henderson # define avail_ASR17(C) false 2803d0a11d25SRichard Henderson # define avail_CASA(C) true 2804c2636853SRichard Henderson # define avail_DIV(C) true 2805b5372650SRichard Henderson # define avail_MUL(C) true 28060faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2807878cc677SRichard Henderson # define avail_64(C) true 28085d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2809af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2810b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2811b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2812878cc677SRichard Henderson #else 2813878cc677SRichard Henderson # define avail_32(C) true 2814af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2815d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2816c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2817b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 28180faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2819878cc677SRichard Henderson # define avail_64(C) false 28205d617bfbSRichard Henderson # define avail_GL(C) false 2821af25071cSRichard Henderson # define avail_HYPV(C) false 2822b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2823b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2824878cc677SRichard Henderson #endif 2825878cc677SRichard Henderson 2826878cc677SRichard Henderson /* Default case for non jump instructions. */ 2827878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2828878cc677SRichard Henderson { 2829878cc677SRichard Henderson if (dc->npc & 3) { 2830878cc677SRichard Henderson switch (dc->npc) { 2831878cc677SRichard Henderson case DYNAMIC_PC: 2832878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2833878cc677SRichard Henderson dc->pc = dc->npc; 2834878cc677SRichard Henderson gen_op_next_insn(); 2835878cc677SRichard Henderson break; 2836878cc677SRichard Henderson case JUMP_PC: 2837878cc677SRichard Henderson /* we can do a static jump */ 2838878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2839878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2840878cc677SRichard Henderson break; 2841878cc677SRichard Henderson default: 2842878cc677SRichard Henderson g_assert_not_reached(); 2843878cc677SRichard Henderson } 2844878cc677SRichard Henderson } else { 2845878cc677SRichard Henderson dc->pc = dc->npc; 2846878cc677SRichard Henderson dc->npc = dc->npc + 4; 2847878cc677SRichard Henderson } 2848878cc677SRichard Henderson return true; 2849878cc677SRichard Henderson } 2850878cc677SRichard Henderson 28516d2a0768SRichard Henderson /* 28526d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28536d2a0768SRichard Henderson */ 28546d2a0768SRichard Henderson 2855276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2856276567aaSRichard Henderson { 2857276567aaSRichard Henderson if (annul) { 2858276567aaSRichard Henderson dc->pc = dc->npc + 4; 2859276567aaSRichard Henderson dc->npc = dc->pc + 4; 2860276567aaSRichard Henderson } else { 2861276567aaSRichard Henderson dc->pc = dc->npc; 2862276567aaSRichard Henderson dc->npc = dc->pc + 4; 2863276567aaSRichard Henderson } 2864276567aaSRichard Henderson return true; 2865276567aaSRichard Henderson } 2866276567aaSRichard Henderson 2867276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2868276567aaSRichard Henderson target_ulong dest) 2869276567aaSRichard Henderson { 2870276567aaSRichard Henderson if (annul) { 2871276567aaSRichard Henderson dc->pc = dest; 2872276567aaSRichard Henderson dc->npc = dest + 4; 2873276567aaSRichard Henderson } else { 2874276567aaSRichard Henderson dc->pc = dc->npc; 2875276567aaSRichard Henderson dc->npc = dest; 2876276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2877276567aaSRichard Henderson } 2878276567aaSRichard Henderson return true; 2879276567aaSRichard Henderson } 2880276567aaSRichard Henderson 28819d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 28829d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2883276567aaSRichard Henderson { 28846b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 28856b3e4cc6SRichard Henderson 2886276567aaSRichard Henderson if (annul) { 28876b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 28886b3e4cc6SRichard Henderson 28899d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 28906b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 28916b3e4cc6SRichard Henderson gen_set_label(l1); 28926b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 28936b3e4cc6SRichard Henderson 28946b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2895276567aaSRichard Henderson } else { 28966b3e4cc6SRichard Henderson if (npc & 3) { 28976b3e4cc6SRichard Henderson switch (npc) { 28986b3e4cc6SRichard Henderson case DYNAMIC_PC: 28996b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29006b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29016b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29029d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29039d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29046b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29056b3e4cc6SRichard Henderson dc->pc = npc; 29066b3e4cc6SRichard Henderson break; 29076b3e4cc6SRichard Henderson default: 29086b3e4cc6SRichard Henderson g_assert_not_reached(); 29096b3e4cc6SRichard Henderson } 29106b3e4cc6SRichard Henderson } else { 29116b3e4cc6SRichard Henderson dc->pc = npc; 29126b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29136b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29146b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29159d4e2bc7SRichard Henderson if (cmp->is_bool) { 29169d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29179d4e2bc7SRichard Henderson } else { 29189d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29199d4e2bc7SRichard Henderson } 29206b3e4cc6SRichard Henderson } 2921276567aaSRichard Henderson } 2922276567aaSRichard Henderson return true; 2923276567aaSRichard Henderson } 2924276567aaSRichard Henderson 2925af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2926af25071cSRichard Henderson { 2927af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2928af25071cSRichard Henderson return true; 2929af25071cSRichard Henderson } 2930af25071cSRichard Henderson 293106c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 293206c060d9SRichard Henderson { 293306c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 293406c060d9SRichard Henderson return true; 293506c060d9SRichard Henderson } 293606c060d9SRichard Henderson 293706c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 293806c060d9SRichard Henderson { 293906c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 294006c060d9SRichard Henderson return false; 294106c060d9SRichard Henderson } 294206c060d9SRichard Henderson return raise_unimpfpop(dc); 294306c060d9SRichard Henderson } 294406c060d9SRichard Henderson 2945276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2946276567aaSRichard Henderson { 2947276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29481ea9c62aSRichard Henderson DisasCompare cmp; 2949276567aaSRichard Henderson 2950276567aaSRichard Henderson switch (a->cond) { 2951276567aaSRichard Henderson case 0x0: 2952276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2953276567aaSRichard Henderson case 0x8: 2954276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2955276567aaSRichard Henderson default: 2956276567aaSRichard Henderson flush_cond(dc); 29571ea9c62aSRichard Henderson 29581ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29599d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2960276567aaSRichard Henderson } 2961276567aaSRichard Henderson } 2962276567aaSRichard Henderson 2963276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2964276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2965276567aaSRichard Henderson 296645196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 296745196ea4SRichard Henderson { 296845196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2969d5471936SRichard Henderson DisasCompare cmp; 297045196ea4SRichard Henderson 297145196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 297245196ea4SRichard Henderson return true; 297345196ea4SRichard Henderson } 297445196ea4SRichard Henderson switch (a->cond) { 297545196ea4SRichard Henderson case 0x0: 297645196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 297745196ea4SRichard Henderson case 0x8: 297845196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 297945196ea4SRichard Henderson default: 298045196ea4SRichard Henderson flush_cond(dc); 2981d5471936SRichard Henderson 2982d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29839d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 298445196ea4SRichard Henderson } 298545196ea4SRichard Henderson } 298645196ea4SRichard Henderson 298745196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 298845196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 298945196ea4SRichard Henderson 2990ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2991ab9ffe98SRichard Henderson { 2992ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2993ab9ffe98SRichard Henderson DisasCompare cmp; 2994ab9ffe98SRichard Henderson 2995ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2996ab9ffe98SRichard Henderson return false; 2997ab9ffe98SRichard Henderson } 2998ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2999ab9ffe98SRichard Henderson return false; 3000ab9ffe98SRichard Henderson } 3001ab9ffe98SRichard Henderson 3002ab9ffe98SRichard Henderson flush_cond(dc); 3003ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30049d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3005ab9ffe98SRichard Henderson } 3006ab9ffe98SRichard Henderson 300723ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 300823ada1b1SRichard Henderson { 300923ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 301023ada1b1SRichard Henderson 301123ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 301223ada1b1SRichard Henderson gen_mov_pc_npc(dc); 301323ada1b1SRichard Henderson dc->npc = target; 301423ada1b1SRichard Henderson return true; 301523ada1b1SRichard Henderson } 301623ada1b1SRichard Henderson 301745196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 301845196ea4SRichard Henderson { 301945196ea4SRichard Henderson /* 302045196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 302145196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 302245196ea4SRichard Henderson */ 302345196ea4SRichard Henderson #ifdef TARGET_SPARC64 302445196ea4SRichard Henderson return false; 302545196ea4SRichard Henderson #else 302645196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 302745196ea4SRichard Henderson return true; 302845196ea4SRichard Henderson #endif 302945196ea4SRichard Henderson } 303045196ea4SRichard Henderson 30316d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30326d2a0768SRichard Henderson { 30336d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30346d2a0768SRichard Henderson if (a->rd) { 30356d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30366d2a0768SRichard Henderson } 30376d2a0768SRichard Henderson return advance_pc(dc); 30386d2a0768SRichard Henderson } 30396d2a0768SRichard Henderson 30400faef01bSRichard Henderson /* 30410faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 30420faef01bSRichard Henderson */ 30430faef01bSRichard Henderson 304430376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 304530376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 304630376636SRichard Henderson { 304730376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 304830376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 304930376636SRichard Henderson DisasCompare cmp; 305030376636SRichard Henderson TCGLabel *lab; 305130376636SRichard Henderson TCGv_i32 trap; 305230376636SRichard Henderson 305330376636SRichard Henderson /* Trap never. */ 305430376636SRichard Henderson if (cond == 0) { 305530376636SRichard Henderson return advance_pc(dc); 305630376636SRichard Henderson } 305730376636SRichard Henderson 305830376636SRichard Henderson /* 305930376636SRichard Henderson * Immediate traps are the most common case. Since this value is 306030376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 306130376636SRichard Henderson */ 306230376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 306330376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 306430376636SRichard Henderson } else { 306530376636SRichard Henderson trap = tcg_temp_new_i32(); 306630376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 306730376636SRichard Henderson if (imm) { 306830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 306930376636SRichard Henderson } else { 307030376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 307130376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 307230376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 307330376636SRichard Henderson } 307430376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 307530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 307630376636SRichard Henderson } 307730376636SRichard Henderson 307830376636SRichard Henderson /* Trap always. */ 307930376636SRichard Henderson if (cond == 8) { 308030376636SRichard Henderson save_state(dc); 308130376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 308230376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 308330376636SRichard Henderson return true; 308430376636SRichard Henderson } 308530376636SRichard Henderson 308630376636SRichard Henderson /* Conditional trap. */ 308730376636SRichard Henderson flush_cond(dc); 308830376636SRichard Henderson lab = delay_exceptionv(dc, trap); 308930376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 309030376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 309130376636SRichard Henderson 309230376636SRichard Henderson return advance_pc(dc); 309330376636SRichard Henderson } 309430376636SRichard Henderson 309530376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 309630376636SRichard Henderson { 309730376636SRichard Henderson if (avail_32(dc) && a->cc) { 309830376636SRichard Henderson return false; 309930376636SRichard Henderson } 310030376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 310130376636SRichard Henderson } 310230376636SRichard Henderson 310330376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 310430376636SRichard Henderson { 310530376636SRichard Henderson if (avail_64(dc)) { 310630376636SRichard Henderson return false; 310730376636SRichard Henderson } 310830376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 310930376636SRichard Henderson } 311030376636SRichard Henderson 311130376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 311230376636SRichard Henderson { 311330376636SRichard Henderson if (avail_32(dc)) { 311430376636SRichard Henderson return false; 311530376636SRichard Henderson } 311630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 311730376636SRichard Henderson } 311830376636SRichard Henderson 3119af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3120af25071cSRichard Henderson { 3121af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3122af25071cSRichard Henderson return advance_pc(dc); 3123af25071cSRichard Henderson } 3124af25071cSRichard Henderson 3125af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3126af25071cSRichard Henderson { 3127af25071cSRichard Henderson if (avail_32(dc)) { 3128af25071cSRichard Henderson return false; 3129af25071cSRichard Henderson } 3130af25071cSRichard Henderson if (a->mmask) { 3131af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3132af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3133af25071cSRichard Henderson } 3134af25071cSRichard Henderson if (a->cmask) { 3135af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3136af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3137af25071cSRichard Henderson } 3138af25071cSRichard Henderson return advance_pc(dc); 3139af25071cSRichard Henderson } 3140af25071cSRichard Henderson 3141af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3142af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3143af25071cSRichard Henderson { 3144af25071cSRichard Henderson if (!priv) { 3145af25071cSRichard Henderson return raise_priv(dc); 3146af25071cSRichard Henderson } 3147af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3148af25071cSRichard Henderson return advance_pc(dc); 3149af25071cSRichard Henderson } 3150af25071cSRichard Henderson 3151af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3152af25071cSRichard Henderson { 3153af25071cSRichard Henderson return cpu_y; 3154af25071cSRichard Henderson } 3155af25071cSRichard Henderson 3156af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3157af25071cSRichard Henderson { 3158af25071cSRichard Henderson /* 3159af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3160af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3161af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3162af25071cSRichard Henderson */ 3163af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3164af25071cSRichard Henderson return false; 3165af25071cSRichard Henderson } 3166af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3167af25071cSRichard Henderson } 3168af25071cSRichard Henderson 3169af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3170af25071cSRichard Henderson { 3171af25071cSRichard Henderson uint32_t val; 3172af25071cSRichard Henderson 3173af25071cSRichard Henderson /* 3174af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3175af25071cSRichard Henderson * some of which are writable. 3176af25071cSRichard Henderson */ 3177af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3178af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3179af25071cSRichard Henderson 3180af25071cSRichard Henderson return tcg_constant_tl(val); 3181af25071cSRichard Henderson } 3182af25071cSRichard Henderson 3183af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3184af25071cSRichard Henderson 3185af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3186af25071cSRichard Henderson { 3187af25071cSRichard Henderson update_psr(dc); 3188af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3189af25071cSRichard Henderson return dst; 3190af25071cSRichard Henderson } 3191af25071cSRichard Henderson 3192af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3193af25071cSRichard Henderson 3194af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3195af25071cSRichard Henderson { 3196af25071cSRichard Henderson #ifdef TARGET_SPARC64 3197af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3198af25071cSRichard Henderson #else 3199af25071cSRichard Henderson qemu_build_not_reached(); 3200af25071cSRichard Henderson #endif 3201af25071cSRichard Henderson } 3202af25071cSRichard Henderson 3203af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3204af25071cSRichard Henderson 3205af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3206af25071cSRichard Henderson { 3207af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3208af25071cSRichard Henderson 3209af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3210af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3211af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3212af25071cSRichard Henderson } 3213af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3214af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3215af25071cSRichard Henderson return dst; 3216af25071cSRichard Henderson } 3217af25071cSRichard Henderson 3218af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3219af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3220af25071cSRichard Henderson 3221af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3222af25071cSRichard Henderson { 3223af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3224af25071cSRichard Henderson } 3225af25071cSRichard Henderson 3226af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3227af25071cSRichard Henderson 3228af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3229af25071cSRichard Henderson { 3230af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3231af25071cSRichard Henderson return dst; 3232af25071cSRichard Henderson } 3233af25071cSRichard Henderson 3234af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3235af25071cSRichard Henderson 3236af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3237af25071cSRichard Henderson { 3238af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3239af25071cSRichard Henderson return cpu_gsr; 3240af25071cSRichard Henderson } 3241af25071cSRichard Henderson 3242af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3243af25071cSRichard Henderson 3244af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3245af25071cSRichard Henderson { 3246af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3247af25071cSRichard Henderson return dst; 3248af25071cSRichard Henderson } 3249af25071cSRichard Henderson 3250af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3251af25071cSRichard Henderson 3252af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3253af25071cSRichard Henderson { 3254577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3255577efa45SRichard Henderson return dst; 3256af25071cSRichard Henderson } 3257af25071cSRichard Henderson 3258af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3259af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3260af25071cSRichard Henderson 3261af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3262af25071cSRichard Henderson { 3263af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3264af25071cSRichard Henderson 3265af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3266af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3267af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3268af25071cSRichard Henderson } 3269af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3270af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3271af25071cSRichard Henderson return dst; 3272af25071cSRichard Henderson } 3273af25071cSRichard Henderson 3274af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3275af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3276af25071cSRichard Henderson 3277af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3278af25071cSRichard Henderson { 3279577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3280577efa45SRichard Henderson return dst; 3281af25071cSRichard Henderson } 3282af25071cSRichard Henderson 3283af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3284af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3285af25071cSRichard Henderson 3286af25071cSRichard Henderson /* 3287af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3288af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3289af25071cSRichard Henderson * this ASR as impl. dep 3290af25071cSRichard Henderson */ 3291af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3292af25071cSRichard Henderson { 3293af25071cSRichard Henderson return tcg_constant_tl(1); 3294af25071cSRichard Henderson } 3295af25071cSRichard Henderson 3296af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3297af25071cSRichard Henderson 3298668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3299668bb9b7SRichard Henderson { 3300668bb9b7SRichard Henderson update_psr(dc); 3301668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3302668bb9b7SRichard Henderson return dst; 3303668bb9b7SRichard Henderson } 3304668bb9b7SRichard Henderson 3305668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3306668bb9b7SRichard Henderson 3307668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3308668bb9b7SRichard Henderson { 3309668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3310668bb9b7SRichard Henderson return dst; 3311668bb9b7SRichard Henderson } 3312668bb9b7SRichard Henderson 3313668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3314668bb9b7SRichard Henderson 3315668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3316668bb9b7SRichard Henderson { 3317668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3318668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3319668bb9b7SRichard Henderson 3320668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3321668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3322668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3323668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3324668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3325668bb9b7SRichard Henderson 3326668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3327668bb9b7SRichard Henderson return dst; 3328668bb9b7SRichard Henderson } 3329668bb9b7SRichard Henderson 3330668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3331668bb9b7SRichard Henderson 3332668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3333668bb9b7SRichard Henderson { 33342da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 33352da789deSRichard Henderson return dst; 3336668bb9b7SRichard Henderson } 3337668bb9b7SRichard Henderson 3338668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3339668bb9b7SRichard Henderson 3340668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3341668bb9b7SRichard Henderson { 33422da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 33432da789deSRichard Henderson return dst; 3344668bb9b7SRichard Henderson } 3345668bb9b7SRichard Henderson 3346668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3347668bb9b7SRichard Henderson 3348668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3349668bb9b7SRichard Henderson { 33502da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 33512da789deSRichard Henderson return dst; 3352668bb9b7SRichard Henderson } 3353668bb9b7SRichard Henderson 3354668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3355668bb9b7SRichard Henderson 3356668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3357668bb9b7SRichard Henderson { 3358577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3359577efa45SRichard Henderson return dst; 3360668bb9b7SRichard Henderson } 3361668bb9b7SRichard Henderson 3362668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3363668bb9b7SRichard Henderson do_rdhstick_cmpr) 3364668bb9b7SRichard Henderson 33655d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33665d617bfbSRichard Henderson { 3367cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3368cd6269f7SRichard Henderson return dst; 33695d617bfbSRichard Henderson } 33705d617bfbSRichard Henderson 33715d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 33725d617bfbSRichard Henderson 33735d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 33745d617bfbSRichard Henderson { 33755d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33765d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33775d617bfbSRichard Henderson 33785d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33795d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 33805d617bfbSRichard Henderson return dst; 33815d617bfbSRichard Henderson #else 33825d617bfbSRichard Henderson qemu_build_not_reached(); 33835d617bfbSRichard Henderson #endif 33845d617bfbSRichard Henderson } 33855d617bfbSRichard Henderson 33865d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 33875d617bfbSRichard Henderson 33885d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 33895d617bfbSRichard Henderson { 33905d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33915d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33925d617bfbSRichard Henderson 33935d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33945d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 33955d617bfbSRichard Henderson return dst; 33965d617bfbSRichard Henderson #else 33975d617bfbSRichard Henderson qemu_build_not_reached(); 33985d617bfbSRichard Henderson #endif 33995d617bfbSRichard Henderson } 34005d617bfbSRichard Henderson 34015d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34025d617bfbSRichard Henderson 34035d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 34045d617bfbSRichard Henderson { 34055d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34065d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34075d617bfbSRichard Henderson 34085d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34095d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 34105d617bfbSRichard Henderson return dst; 34115d617bfbSRichard Henderson #else 34125d617bfbSRichard Henderson qemu_build_not_reached(); 34135d617bfbSRichard Henderson #endif 34145d617bfbSRichard Henderson } 34155d617bfbSRichard Henderson 34165d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34175d617bfbSRichard Henderson 34185d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34195d617bfbSRichard Henderson { 34205d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34215d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34225d617bfbSRichard Henderson 34235d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34245d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34255d617bfbSRichard Henderson return dst; 34265d617bfbSRichard Henderson #else 34275d617bfbSRichard Henderson qemu_build_not_reached(); 34285d617bfbSRichard Henderson #endif 34295d617bfbSRichard Henderson } 34305d617bfbSRichard Henderson 34315d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34325d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34335d617bfbSRichard Henderson 34345d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34355d617bfbSRichard Henderson { 34365d617bfbSRichard Henderson return cpu_tbr; 34375d617bfbSRichard Henderson } 34385d617bfbSRichard Henderson 3439e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34405d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34415d617bfbSRichard Henderson 34425d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34435d617bfbSRichard Henderson { 34445d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34455d617bfbSRichard Henderson return dst; 34465d617bfbSRichard Henderson } 34475d617bfbSRichard Henderson 34485d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34495d617bfbSRichard Henderson 34505d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34515d617bfbSRichard Henderson { 34525d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34535d617bfbSRichard Henderson return dst; 34545d617bfbSRichard Henderson } 34555d617bfbSRichard Henderson 34565d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34575d617bfbSRichard Henderson 34585d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34595d617bfbSRichard Henderson { 34605d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34615d617bfbSRichard Henderson return dst; 34625d617bfbSRichard Henderson } 34635d617bfbSRichard Henderson 34645d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34655d617bfbSRichard Henderson 34665d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34675d617bfbSRichard Henderson { 34685d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34695d617bfbSRichard Henderson return dst; 34705d617bfbSRichard Henderson } 34715d617bfbSRichard Henderson 34725d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 34735d617bfbSRichard Henderson 34745d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 34755d617bfbSRichard Henderson { 34765d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 34775d617bfbSRichard Henderson return dst; 34785d617bfbSRichard Henderson } 34795d617bfbSRichard Henderson 34805d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 34815d617bfbSRichard Henderson 34825d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 34835d617bfbSRichard Henderson { 34845d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 34855d617bfbSRichard Henderson return dst; 34865d617bfbSRichard Henderson } 34875d617bfbSRichard Henderson 34885d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 34895d617bfbSRichard Henderson do_rdcanrestore) 34905d617bfbSRichard Henderson 34915d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 34925d617bfbSRichard Henderson { 34935d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 34945d617bfbSRichard Henderson return dst; 34955d617bfbSRichard Henderson } 34965d617bfbSRichard Henderson 34975d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34985d617bfbSRichard Henderson 34995d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 35005d617bfbSRichard Henderson { 35015d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35025d617bfbSRichard Henderson return dst; 35035d617bfbSRichard Henderson } 35045d617bfbSRichard Henderson 35055d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 35065d617bfbSRichard Henderson 35075d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 35085d617bfbSRichard Henderson { 35095d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 35105d617bfbSRichard Henderson return dst; 35115d617bfbSRichard Henderson } 35125d617bfbSRichard Henderson 35135d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 35145d617bfbSRichard Henderson 35155d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 35165d617bfbSRichard Henderson { 35175d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35185d617bfbSRichard Henderson return dst; 35195d617bfbSRichard Henderson } 35205d617bfbSRichard Henderson 35215d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35225d617bfbSRichard Henderson 35235d617bfbSRichard Henderson /* UA2005 strand status */ 35245d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35255d617bfbSRichard Henderson { 35262da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 35272da789deSRichard Henderson return dst; 35285d617bfbSRichard Henderson } 35295d617bfbSRichard Henderson 35305d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35315d617bfbSRichard Henderson 35325d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35335d617bfbSRichard Henderson { 35342da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 35352da789deSRichard Henderson return dst; 35365d617bfbSRichard Henderson } 35375d617bfbSRichard Henderson 35385d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35395d617bfbSRichard Henderson 3540e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3541e8325dc0SRichard Henderson { 3542e8325dc0SRichard Henderson if (avail_64(dc)) { 3543e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3544e8325dc0SRichard Henderson return advance_pc(dc); 3545e8325dc0SRichard Henderson } 3546e8325dc0SRichard Henderson return false; 3547e8325dc0SRichard Henderson } 3548e8325dc0SRichard Henderson 35490faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 35500faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 35510faef01bSRichard Henderson { 35520faef01bSRichard Henderson TCGv src; 35530faef01bSRichard Henderson 35540faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35550faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 35560faef01bSRichard Henderson return false; 35570faef01bSRichard Henderson } 35580faef01bSRichard Henderson if (!priv) { 35590faef01bSRichard Henderson return raise_priv(dc); 35600faef01bSRichard Henderson } 35610faef01bSRichard Henderson 35620faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 35630faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 35640faef01bSRichard Henderson } else { 35650faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 35660faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 35670faef01bSRichard Henderson src = src1; 35680faef01bSRichard Henderson } else { 35690faef01bSRichard Henderson src = tcg_temp_new(); 35700faef01bSRichard Henderson if (a->imm) { 35710faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 35720faef01bSRichard Henderson } else { 35730faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 35740faef01bSRichard Henderson } 35750faef01bSRichard Henderson } 35760faef01bSRichard Henderson } 35770faef01bSRichard Henderson func(dc, src); 35780faef01bSRichard Henderson return advance_pc(dc); 35790faef01bSRichard Henderson } 35800faef01bSRichard Henderson 35810faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 35820faef01bSRichard Henderson { 35830faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 35840faef01bSRichard Henderson } 35850faef01bSRichard Henderson 35860faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 35870faef01bSRichard Henderson 35880faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 35890faef01bSRichard Henderson { 35900faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 35910faef01bSRichard Henderson } 35920faef01bSRichard Henderson 35930faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 35940faef01bSRichard Henderson 35950faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35960faef01bSRichard Henderson { 35970faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35980faef01bSRichard Henderson 35990faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 36000faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 36010faef01bSRichard Henderson /* End TB to notice changed ASI. */ 36020faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36030faef01bSRichard Henderson } 36040faef01bSRichard Henderson 36050faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 36060faef01bSRichard Henderson 36070faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 36080faef01bSRichard Henderson { 36090faef01bSRichard Henderson #ifdef TARGET_SPARC64 36100faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 36110faef01bSRichard Henderson dc->fprs_dirty = 0; 36120faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36130faef01bSRichard Henderson #else 36140faef01bSRichard Henderson qemu_build_not_reached(); 36150faef01bSRichard Henderson #endif 36160faef01bSRichard Henderson } 36170faef01bSRichard Henderson 36180faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 36190faef01bSRichard Henderson 36200faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 36210faef01bSRichard Henderson { 36220faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36230faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36240faef01bSRichard Henderson } 36250faef01bSRichard Henderson 36260faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36270faef01bSRichard Henderson 36280faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36290faef01bSRichard Henderson { 36300faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 36310faef01bSRichard Henderson } 36320faef01bSRichard Henderson 36330faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 36340faef01bSRichard Henderson 36350faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 36360faef01bSRichard Henderson { 36370faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 36380faef01bSRichard Henderson } 36390faef01bSRichard Henderson 36400faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 36410faef01bSRichard Henderson 36420faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 36430faef01bSRichard Henderson { 36440faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 36450faef01bSRichard Henderson } 36460faef01bSRichard Henderson 36470faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 36480faef01bSRichard Henderson 36490faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 36500faef01bSRichard Henderson { 36510faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36520faef01bSRichard Henderson 3653577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3654577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36550faef01bSRichard Henderson translator_io_start(&dc->base); 3656577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36570faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36580faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36590faef01bSRichard Henderson } 36600faef01bSRichard Henderson 36610faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 36620faef01bSRichard Henderson 36630faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 36640faef01bSRichard Henderson { 36650faef01bSRichard Henderson #ifdef TARGET_SPARC64 36660faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36670faef01bSRichard Henderson 36680faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 36690faef01bSRichard Henderson translator_io_start(&dc->base); 36700faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36710faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36720faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36730faef01bSRichard Henderson #else 36740faef01bSRichard Henderson qemu_build_not_reached(); 36750faef01bSRichard Henderson #endif 36760faef01bSRichard Henderson } 36770faef01bSRichard Henderson 36780faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 36790faef01bSRichard Henderson 36800faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 36810faef01bSRichard Henderson { 36820faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36830faef01bSRichard Henderson 3684577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3685577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 36860faef01bSRichard Henderson translator_io_start(&dc->base); 3687577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36880faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36890faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36900faef01bSRichard Henderson } 36910faef01bSRichard Henderson 36920faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 36930faef01bSRichard Henderson 36940faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 36950faef01bSRichard Henderson { 36960faef01bSRichard Henderson save_state(dc); 36970faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36980faef01bSRichard Henderson } 36990faef01bSRichard Henderson 37000faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 37010faef01bSRichard Henderson 370225524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 370325524734SRichard Henderson { 370425524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 370525524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 370625524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 370725524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 370825524734SRichard Henderson } 370925524734SRichard Henderson 371025524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 371125524734SRichard Henderson 37129422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 37139422278eSRichard Henderson { 37149422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3715cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3716cd6269f7SRichard Henderson 3717cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3718cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 37199422278eSRichard Henderson } 37209422278eSRichard Henderson 37219422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37229422278eSRichard Henderson 37239422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37249422278eSRichard Henderson { 37259422278eSRichard Henderson #ifdef TARGET_SPARC64 37269422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37279422278eSRichard Henderson 37289422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37299422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 37309422278eSRichard Henderson #else 37319422278eSRichard Henderson qemu_build_not_reached(); 37329422278eSRichard Henderson #endif 37339422278eSRichard Henderson } 37349422278eSRichard Henderson 37359422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 37369422278eSRichard Henderson 37379422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 37389422278eSRichard Henderson { 37399422278eSRichard Henderson #ifdef TARGET_SPARC64 37409422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37419422278eSRichard Henderson 37429422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37439422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 37449422278eSRichard Henderson #else 37459422278eSRichard Henderson qemu_build_not_reached(); 37469422278eSRichard Henderson #endif 37479422278eSRichard Henderson } 37489422278eSRichard Henderson 37499422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 37509422278eSRichard Henderson 37519422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 37529422278eSRichard Henderson { 37539422278eSRichard Henderson #ifdef TARGET_SPARC64 37549422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37559422278eSRichard Henderson 37569422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37579422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 37589422278eSRichard Henderson #else 37599422278eSRichard Henderson qemu_build_not_reached(); 37609422278eSRichard Henderson #endif 37619422278eSRichard Henderson } 37629422278eSRichard Henderson 37639422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 37649422278eSRichard Henderson 37659422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 37669422278eSRichard Henderson { 37679422278eSRichard Henderson #ifdef TARGET_SPARC64 37689422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37699422278eSRichard Henderson 37709422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37719422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 37729422278eSRichard Henderson #else 37739422278eSRichard Henderson qemu_build_not_reached(); 37749422278eSRichard Henderson #endif 37759422278eSRichard Henderson } 37769422278eSRichard Henderson 37779422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 37789422278eSRichard Henderson 37799422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 37809422278eSRichard Henderson { 37819422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37829422278eSRichard Henderson 37839422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37849422278eSRichard Henderson translator_io_start(&dc->base); 37859422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37869422278eSRichard Henderson /* End TB to handle timer interrupt */ 37879422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37889422278eSRichard Henderson } 37899422278eSRichard Henderson 37909422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 37919422278eSRichard Henderson 37929422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 37939422278eSRichard Henderson { 37949422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 37959422278eSRichard Henderson } 37969422278eSRichard Henderson 37979422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37989422278eSRichard Henderson 37999422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 38009422278eSRichard Henderson { 38019422278eSRichard Henderson save_state(dc); 38029422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38039422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38049422278eSRichard Henderson } 38059422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 38069422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38079422278eSRichard Henderson } 38089422278eSRichard Henderson 38099422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 38109422278eSRichard Henderson 38119422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 38129422278eSRichard Henderson { 38139422278eSRichard Henderson save_state(dc); 38149422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 38159422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38169422278eSRichard Henderson } 38179422278eSRichard Henderson 38189422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 38199422278eSRichard Henderson 38209422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 38219422278eSRichard Henderson { 38229422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38239422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38249422278eSRichard Henderson } 38259422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38269422278eSRichard Henderson } 38279422278eSRichard Henderson 38289422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38299422278eSRichard Henderson 38309422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 38319422278eSRichard Henderson { 38329422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 38339422278eSRichard Henderson } 38349422278eSRichard Henderson 38359422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 38369422278eSRichard Henderson 38379422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 38389422278eSRichard Henderson { 38399422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 38409422278eSRichard Henderson } 38419422278eSRichard Henderson 38429422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 38439422278eSRichard Henderson 38449422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 38459422278eSRichard Henderson { 38469422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 38479422278eSRichard Henderson } 38489422278eSRichard Henderson 38499422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 38509422278eSRichard Henderson 38519422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 38529422278eSRichard Henderson { 38539422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 38549422278eSRichard Henderson } 38559422278eSRichard Henderson 38569422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 38579422278eSRichard Henderson 38589422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 38599422278eSRichard Henderson { 38609422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 38619422278eSRichard Henderson } 38629422278eSRichard Henderson 38639422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 38649422278eSRichard Henderson 38659422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 38669422278eSRichard Henderson { 38679422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 38689422278eSRichard Henderson } 38699422278eSRichard Henderson 38709422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 38719422278eSRichard Henderson 38729422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 38739422278eSRichard Henderson { 38749422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 38759422278eSRichard Henderson } 38769422278eSRichard Henderson 38779422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 38789422278eSRichard Henderson 38799422278eSRichard Henderson /* UA2005 strand status */ 38809422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 38819422278eSRichard Henderson { 38822da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 38839422278eSRichard Henderson } 38849422278eSRichard Henderson 38859422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 38869422278eSRichard Henderson 3887bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3888bb97f2f5SRichard Henderson 3889bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3890bb97f2f5SRichard Henderson { 3891bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3892bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3893bb97f2f5SRichard Henderson } 3894bb97f2f5SRichard Henderson 3895bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3896bb97f2f5SRichard Henderson 3897bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3898bb97f2f5SRichard Henderson { 3899bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3900bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3901bb97f2f5SRichard Henderson 3902bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3903bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3904bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3905bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3906bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3907bb97f2f5SRichard Henderson 3908bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3909bb97f2f5SRichard Henderson } 3910bb97f2f5SRichard Henderson 3911bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3912bb97f2f5SRichard Henderson 3913bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3914bb97f2f5SRichard Henderson { 39152da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3916bb97f2f5SRichard Henderson } 3917bb97f2f5SRichard Henderson 3918bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3919bb97f2f5SRichard Henderson 3920bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3921bb97f2f5SRichard Henderson { 39222da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3923bb97f2f5SRichard Henderson } 3924bb97f2f5SRichard Henderson 3925bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3926bb97f2f5SRichard Henderson 3927bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3928bb97f2f5SRichard Henderson { 3929bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3930bb97f2f5SRichard Henderson 3931577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3932bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3933bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3934577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3935bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3936bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3937bb97f2f5SRichard Henderson } 3938bb97f2f5SRichard Henderson 3939bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3940bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3941bb97f2f5SRichard Henderson 394225524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 394325524734SRichard Henderson { 394425524734SRichard Henderson if (!supervisor(dc)) { 394525524734SRichard Henderson return raise_priv(dc); 394625524734SRichard Henderson } 394725524734SRichard Henderson if (saved) { 394825524734SRichard Henderson gen_helper_saved(tcg_env); 394925524734SRichard Henderson } else { 395025524734SRichard Henderson gen_helper_restored(tcg_env); 395125524734SRichard Henderson } 395225524734SRichard Henderson return advance_pc(dc); 395325524734SRichard Henderson } 395425524734SRichard Henderson 395525524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 395625524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 395725524734SRichard Henderson 3958d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3959d3825800SRichard Henderson { 3960d3825800SRichard Henderson return advance_pc(dc); 3961d3825800SRichard Henderson } 3962d3825800SRichard Henderson 39630faef01bSRichard Henderson /* 39640faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 39650faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 39660faef01bSRichard Henderson */ 39675458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 39685458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 39690faef01bSRichard Henderson 3970428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3971428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3972428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3973428881deSRichard Henderson { 3974428881deSRichard Henderson TCGv dst, src1; 3975428881deSRichard Henderson 3976428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3977428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3978428881deSRichard Henderson return false; 3979428881deSRichard Henderson } 3980428881deSRichard Henderson 3981428881deSRichard Henderson if (a->cc) { 3982428881deSRichard Henderson dst = cpu_cc_dst; 3983428881deSRichard Henderson } else { 3984428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3985428881deSRichard Henderson } 3986428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3987428881deSRichard Henderson 3988428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3989428881deSRichard Henderson if (funci) { 3990428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3991428881deSRichard Henderson } else { 3992428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3993428881deSRichard Henderson } 3994428881deSRichard Henderson } else { 3995428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3996428881deSRichard Henderson } 3997428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3998428881deSRichard Henderson 3999428881deSRichard Henderson if (a->cc) { 4000428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4001428881deSRichard Henderson dc->cc_op = cc_op; 4002428881deSRichard Henderson } 4003428881deSRichard Henderson return advance_pc(dc); 4004428881deSRichard Henderson } 4005428881deSRichard Henderson 4006428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4007428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4008428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4009428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4010428881deSRichard Henderson { 4011428881deSRichard Henderson if (a->cc) { 401222188d7dSRichard Henderson assert(cc_op >= 0); 4013428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4014428881deSRichard Henderson } 4015428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4016428881deSRichard Henderson } 4017428881deSRichard Henderson 4018428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4019428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4020428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4021428881deSRichard Henderson { 4022428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4023428881deSRichard Henderson } 4024428881deSRichard Henderson 4025428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4026428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4027428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4028428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4029428881deSRichard Henderson 4030a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4031a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4032a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4033a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4034a9aba13dSRichard Henderson 4035428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4036428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4037428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4038428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4039428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4040428881deSRichard Henderson 404122188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4042b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4043b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 404422188d7dSRichard Henderson 40454ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 40464ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4047c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4048c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 40494ee85ea9SRichard Henderson 40509c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 40519c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 40529c6ec5bcSRichard Henderson 4053428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4054428881deSRichard Henderson { 4055428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4056428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4057428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4058428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4059428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4060428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4061428881deSRichard Henderson return false; 4062428881deSRichard Henderson } else { 4063428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4064428881deSRichard Henderson } 4065428881deSRichard Henderson return advance_pc(dc); 4066428881deSRichard Henderson } 4067428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4068428881deSRichard Henderson } 4069428881deSRichard Henderson 4070420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4071420a187dSRichard Henderson { 4072420a187dSRichard Henderson switch (dc->cc_op) { 4073420a187dSRichard Henderson case CC_OP_DIV: 4074420a187dSRichard Henderson case CC_OP_LOGIC: 4075420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4076420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4077420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4078420a187dSRichard Henderson case CC_OP_ADD: 4079420a187dSRichard Henderson case CC_OP_TADD: 4080420a187dSRichard Henderson case CC_OP_TADDTV: 4081420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4082420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4083420a187dSRichard Henderson case CC_OP_SUB: 4084420a187dSRichard Henderson case CC_OP_TSUB: 4085420a187dSRichard Henderson case CC_OP_TSUBTV: 4086420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4087420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4088420a187dSRichard Henderson default: 4089420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4090420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4091420a187dSRichard Henderson } 4092420a187dSRichard Henderson } 4093420a187dSRichard Henderson 4094dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4095dfebb950SRichard Henderson { 4096dfebb950SRichard Henderson switch (dc->cc_op) { 4097dfebb950SRichard Henderson case CC_OP_DIV: 4098dfebb950SRichard Henderson case CC_OP_LOGIC: 4099dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4100dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4101dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4102dfebb950SRichard Henderson case CC_OP_ADD: 4103dfebb950SRichard Henderson case CC_OP_TADD: 4104dfebb950SRichard Henderson case CC_OP_TADDTV: 4105dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4106dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4107dfebb950SRichard Henderson case CC_OP_SUB: 4108dfebb950SRichard Henderson case CC_OP_TSUB: 4109dfebb950SRichard Henderson case CC_OP_TSUBTV: 4110dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4111dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4112dfebb950SRichard Henderson default: 4113dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4114dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4115dfebb950SRichard Henderson } 4116dfebb950SRichard Henderson } 4117dfebb950SRichard Henderson 4118a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4119a9aba13dSRichard Henderson { 4120a9aba13dSRichard Henderson update_psr(dc); 4121a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4122a9aba13dSRichard Henderson } 4123a9aba13dSRichard Henderson 4124b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4125b88ce6f2SRichard Henderson int width, bool cc, bool left) 4126b88ce6f2SRichard Henderson { 4127b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4128b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4129b88ce6f2SRichard Henderson int shift, imask, omask; 4130b88ce6f2SRichard Henderson 4131b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4132b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4133b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4134b88ce6f2SRichard Henderson 4135b88ce6f2SRichard Henderson if (cc) { 4136b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4137b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4138b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4139b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4140b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4141b88ce6f2SRichard Henderson } 4142b88ce6f2SRichard Henderson 4143b88ce6f2SRichard Henderson /* 4144b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4145b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4146b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4147b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4148b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4149b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4150b88ce6f2SRichard Henderson * the value we're looking for. 4151b88ce6f2SRichard Henderson */ 4152b88ce6f2SRichard Henderson switch (width) { 4153b88ce6f2SRichard Henderson case 8: 4154b88ce6f2SRichard Henderson imask = 0x7; 4155b88ce6f2SRichard Henderson shift = 3; 4156b88ce6f2SRichard Henderson omask = 0xff; 4157b88ce6f2SRichard Henderson if (left) { 4158b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4159b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4160b88ce6f2SRichard Henderson } else { 4161b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4162b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4163b88ce6f2SRichard Henderson } 4164b88ce6f2SRichard Henderson break; 4165b88ce6f2SRichard Henderson case 16: 4166b88ce6f2SRichard Henderson imask = 0x6; 4167b88ce6f2SRichard Henderson shift = 1; 4168b88ce6f2SRichard Henderson omask = 0xf; 4169b88ce6f2SRichard Henderson if (left) { 4170b88ce6f2SRichard Henderson tabl = 0x8cef; 4171b88ce6f2SRichard Henderson tabr = 0xf731; 4172b88ce6f2SRichard Henderson } else { 4173b88ce6f2SRichard Henderson tabl = 0x137f; 4174b88ce6f2SRichard Henderson tabr = 0xfec8; 4175b88ce6f2SRichard Henderson } 4176b88ce6f2SRichard Henderson break; 4177b88ce6f2SRichard Henderson case 32: 4178b88ce6f2SRichard Henderson imask = 0x4; 4179b88ce6f2SRichard Henderson shift = 0; 4180b88ce6f2SRichard Henderson omask = 0x3; 4181b88ce6f2SRichard Henderson if (left) { 4182b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4183b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4184b88ce6f2SRichard Henderson } else { 4185b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4186b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4187b88ce6f2SRichard Henderson } 4188b88ce6f2SRichard Henderson break; 4189b88ce6f2SRichard Henderson default: 4190b88ce6f2SRichard Henderson abort(); 4191b88ce6f2SRichard Henderson } 4192b88ce6f2SRichard Henderson 4193b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4194b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4195b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4196b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4197b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4198b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4199b88ce6f2SRichard Henderson 4200b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4201b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4202b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4203b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4204b88ce6f2SRichard Henderson 4205b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4206b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4207b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4208b88ce6f2SRichard Henderson 4209b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4210b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4211b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4212b88ce6f2SRichard Henderson 4213b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4214b88ce6f2SRichard Henderson return advance_pc(dc); 4215b88ce6f2SRichard Henderson } 4216b88ce6f2SRichard Henderson 4217b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4218b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4219b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4220b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4221b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4222b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4223b88ce6f2SRichard Henderson 4224b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4225b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4226b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4227b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4228b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4229b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4230b88ce6f2SRichard Henderson 423145bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 423245bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 423345bfed3bSRichard Henderson { 423445bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 423545bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 423645bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 423745bfed3bSRichard Henderson 423845bfed3bSRichard Henderson func(dst, src1, src2); 423945bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 424045bfed3bSRichard Henderson return advance_pc(dc); 424145bfed3bSRichard Henderson } 424245bfed3bSRichard Henderson 424345bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 424445bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 424545bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 424645bfed3bSRichard Henderson 42479e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 42489e20ca94SRichard Henderson { 42499e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42509e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42519e20ca94SRichard Henderson 42529e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42539e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42549e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42559e20ca94SRichard Henderson #else 42569e20ca94SRichard Henderson g_assert_not_reached(); 42579e20ca94SRichard Henderson #endif 42589e20ca94SRichard Henderson } 42599e20ca94SRichard Henderson 42609e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 42619e20ca94SRichard Henderson { 42629e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42639e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42649e20ca94SRichard Henderson 42659e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42669e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42679e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 42689e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42699e20ca94SRichard Henderson #else 42709e20ca94SRichard Henderson g_assert_not_reached(); 42719e20ca94SRichard Henderson #endif 42729e20ca94SRichard Henderson } 42739e20ca94SRichard Henderson 42749e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 42759e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 42769e20ca94SRichard Henderson 427739ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 427839ca3490SRichard Henderson { 427939ca3490SRichard Henderson #ifdef TARGET_SPARC64 428039ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 428139ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 428239ca3490SRichard Henderson #else 428339ca3490SRichard Henderson g_assert_not_reached(); 428439ca3490SRichard Henderson #endif 428539ca3490SRichard Henderson } 428639ca3490SRichard Henderson 428739ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 428839ca3490SRichard Henderson 42895fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42905fc546eeSRichard Henderson { 42915fc546eeSRichard Henderson TCGv dst, src1, src2; 42925fc546eeSRichard Henderson 42935fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42945fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42955fc546eeSRichard Henderson return false; 42965fc546eeSRichard Henderson } 42975fc546eeSRichard Henderson 42985fc546eeSRichard Henderson src2 = tcg_temp_new(); 42995fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 43005fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 43015fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 43025fc546eeSRichard Henderson 43035fc546eeSRichard Henderson if (l) { 43045fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 43055fc546eeSRichard Henderson if (!a->x) { 43065fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 43075fc546eeSRichard Henderson } 43085fc546eeSRichard Henderson } else if (u) { 43095fc546eeSRichard Henderson if (!a->x) { 43105fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 43115fc546eeSRichard Henderson src1 = dst; 43125fc546eeSRichard Henderson } 43135fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 43145fc546eeSRichard Henderson } else { 43155fc546eeSRichard Henderson if (!a->x) { 43165fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 43175fc546eeSRichard Henderson src1 = dst; 43185fc546eeSRichard Henderson } 43195fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 43205fc546eeSRichard Henderson } 43215fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43225fc546eeSRichard Henderson return advance_pc(dc); 43235fc546eeSRichard Henderson } 43245fc546eeSRichard Henderson 43255fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 43265fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 43275fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 43285fc546eeSRichard Henderson 43295fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 43305fc546eeSRichard Henderson { 43315fc546eeSRichard Henderson TCGv dst, src1; 43325fc546eeSRichard Henderson 43335fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 43345fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 43355fc546eeSRichard Henderson return false; 43365fc546eeSRichard Henderson } 43375fc546eeSRichard Henderson 43385fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 43395fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 43405fc546eeSRichard Henderson 43415fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 43425fc546eeSRichard Henderson if (l) { 43435fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 43445fc546eeSRichard Henderson } else if (u) { 43455fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 43465fc546eeSRichard Henderson } else { 43475fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 43485fc546eeSRichard Henderson } 43495fc546eeSRichard Henderson } else { 43505fc546eeSRichard Henderson if (l) { 43515fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 43525fc546eeSRichard Henderson } else if (u) { 43535fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43545fc546eeSRichard Henderson } else { 43555fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43565fc546eeSRichard Henderson } 43575fc546eeSRichard Henderson } 43585fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43595fc546eeSRichard Henderson return advance_pc(dc); 43605fc546eeSRichard Henderson } 43615fc546eeSRichard Henderson 43625fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43635fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43645fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43655fc546eeSRichard Henderson 4366fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4367fb4ed7aaSRichard Henderson { 4368fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4369fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4370fb4ed7aaSRichard Henderson return NULL; 4371fb4ed7aaSRichard Henderson } 4372fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4373fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4374fb4ed7aaSRichard Henderson } else { 4375fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4376fb4ed7aaSRichard Henderson } 4377fb4ed7aaSRichard Henderson } 4378fb4ed7aaSRichard Henderson 4379fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4380fb4ed7aaSRichard Henderson { 4381fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4382fb4ed7aaSRichard Henderson 4383fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4384fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4385fb4ed7aaSRichard Henderson return advance_pc(dc); 4386fb4ed7aaSRichard Henderson } 4387fb4ed7aaSRichard Henderson 4388fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4389fb4ed7aaSRichard Henderson { 4390fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4391fb4ed7aaSRichard Henderson DisasCompare cmp; 4392fb4ed7aaSRichard Henderson 4393fb4ed7aaSRichard Henderson if (src2 == NULL) { 4394fb4ed7aaSRichard Henderson return false; 4395fb4ed7aaSRichard Henderson } 4396fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4397fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4398fb4ed7aaSRichard Henderson } 4399fb4ed7aaSRichard Henderson 4400fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4401fb4ed7aaSRichard Henderson { 4402fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4403fb4ed7aaSRichard Henderson DisasCompare cmp; 4404fb4ed7aaSRichard Henderson 4405fb4ed7aaSRichard Henderson if (src2 == NULL) { 4406fb4ed7aaSRichard Henderson return false; 4407fb4ed7aaSRichard Henderson } 4408fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4409fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4410fb4ed7aaSRichard Henderson } 4411fb4ed7aaSRichard Henderson 4412fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4413fb4ed7aaSRichard Henderson { 4414fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4415fb4ed7aaSRichard Henderson DisasCompare cmp; 4416fb4ed7aaSRichard Henderson 4417fb4ed7aaSRichard Henderson if (src2 == NULL) { 4418fb4ed7aaSRichard Henderson return false; 4419fb4ed7aaSRichard Henderson } 4420fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4421fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4422fb4ed7aaSRichard Henderson } 4423fb4ed7aaSRichard Henderson 442486b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 442586b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 442686b82fe0SRichard Henderson { 442786b82fe0SRichard Henderson TCGv src1, sum; 442886b82fe0SRichard Henderson 442986b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 443086b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 443186b82fe0SRichard Henderson return false; 443286b82fe0SRichard Henderson } 443386b82fe0SRichard Henderson 443486b82fe0SRichard Henderson /* 443586b82fe0SRichard Henderson * Always load the sum into a new temporary. 443686b82fe0SRichard Henderson * This is required to capture the value across a window change, 443786b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 443886b82fe0SRichard Henderson */ 443986b82fe0SRichard Henderson sum = tcg_temp_new(); 444086b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 444186b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 444286b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 444386b82fe0SRichard Henderson } else { 444486b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 444586b82fe0SRichard Henderson } 444686b82fe0SRichard Henderson return func(dc, a->rd, sum); 444786b82fe0SRichard Henderson } 444886b82fe0SRichard Henderson 444986b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 445086b82fe0SRichard Henderson { 445186b82fe0SRichard Henderson /* 445286b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 445386b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 445486b82fe0SRichard Henderson */ 445586b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 445686b82fe0SRichard Henderson 445786b82fe0SRichard Henderson gen_check_align(dc, src, 3); 445886b82fe0SRichard Henderson 445986b82fe0SRichard Henderson gen_mov_pc_npc(dc); 446086b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 446186b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 446286b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 446386b82fe0SRichard Henderson 446486b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 446586b82fe0SRichard Henderson return true; 446686b82fe0SRichard Henderson } 446786b82fe0SRichard Henderson 446886b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 446986b82fe0SRichard Henderson 447086b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 447186b82fe0SRichard Henderson { 447286b82fe0SRichard Henderson if (!supervisor(dc)) { 447386b82fe0SRichard Henderson return raise_priv(dc); 447486b82fe0SRichard Henderson } 447586b82fe0SRichard Henderson 447686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 447786b82fe0SRichard Henderson 447886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 447986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 448086b82fe0SRichard Henderson gen_helper_rett(tcg_env); 448186b82fe0SRichard Henderson 448286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 448386b82fe0SRichard Henderson return true; 448486b82fe0SRichard Henderson } 448586b82fe0SRichard Henderson 448686b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 448786b82fe0SRichard Henderson 448886b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 448986b82fe0SRichard Henderson { 449086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 449186b82fe0SRichard Henderson 449286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 449386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 449486b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 449586b82fe0SRichard Henderson 449686b82fe0SRichard Henderson gen_helper_restore(tcg_env); 449786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 449886b82fe0SRichard Henderson return true; 449986b82fe0SRichard Henderson } 450086b82fe0SRichard Henderson 450186b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 450286b82fe0SRichard Henderson 4503d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4504d3825800SRichard Henderson { 4505d3825800SRichard Henderson gen_helper_save(tcg_env); 4506d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4507d3825800SRichard Henderson return advance_pc(dc); 4508d3825800SRichard Henderson } 4509d3825800SRichard Henderson 4510d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4511d3825800SRichard Henderson 4512d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4513d3825800SRichard Henderson { 4514d3825800SRichard Henderson gen_helper_restore(tcg_env); 4515d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4516d3825800SRichard Henderson return advance_pc(dc); 4517d3825800SRichard Henderson } 4518d3825800SRichard Henderson 4519d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4520d3825800SRichard Henderson 45218f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 45228f75b8a4SRichard Henderson { 45238f75b8a4SRichard Henderson if (!supervisor(dc)) { 45248f75b8a4SRichard Henderson return raise_priv(dc); 45258f75b8a4SRichard Henderson } 45268f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 45278f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 45288f75b8a4SRichard Henderson translator_io_start(&dc->base); 45298f75b8a4SRichard Henderson if (done) { 45308f75b8a4SRichard Henderson gen_helper_done(tcg_env); 45318f75b8a4SRichard Henderson } else { 45328f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 45338f75b8a4SRichard Henderson } 45348f75b8a4SRichard Henderson return true; 45358f75b8a4SRichard Henderson } 45368f75b8a4SRichard Henderson 45378f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 45388f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 45398f75b8a4SRichard Henderson 45400880d20bSRichard Henderson /* 45410880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 45420880d20bSRichard Henderson */ 45430880d20bSRichard Henderson 45440880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 45450880d20bSRichard Henderson { 45460880d20bSRichard Henderson TCGv addr, tmp = NULL; 45470880d20bSRichard Henderson 45480880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 45490880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 45500880d20bSRichard Henderson return NULL; 45510880d20bSRichard Henderson } 45520880d20bSRichard Henderson 45530880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 45540880d20bSRichard Henderson if (rs2_or_imm) { 45550880d20bSRichard Henderson tmp = tcg_temp_new(); 45560880d20bSRichard Henderson if (imm) { 45570880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 45580880d20bSRichard Henderson } else { 45590880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 45600880d20bSRichard Henderson } 45610880d20bSRichard Henderson addr = tmp; 45620880d20bSRichard Henderson } 45630880d20bSRichard Henderson if (AM_CHECK(dc)) { 45640880d20bSRichard Henderson if (!tmp) { 45650880d20bSRichard Henderson tmp = tcg_temp_new(); 45660880d20bSRichard Henderson } 45670880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 45680880d20bSRichard Henderson addr = tmp; 45690880d20bSRichard Henderson } 45700880d20bSRichard Henderson return addr; 45710880d20bSRichard Henderson } 45720880d20bSRichard Henderson 45730880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45740880d20bSRichard Henderson { 45750880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45760880d20bSRichard Henderson DisasASI da; 45770880d20bSRichard Henderson 45780880d20bSRichard Henderson if (addr == NULL) { 45790880d20bSRichard Henderson return false; 45800880d20bSRichard Henderson } 45810880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45820880d20bSRichard Henderson 45830880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 458442071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45850880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45860880d20bSRichard Henderson return advance_pc(dc); 45870880d20bSRichard Henderson } 45880880d20bSRichard Henderson 45890880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45900880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45910880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45920880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45930880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45940880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45950880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45960880d20bSRichard Henderson 45970880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45980880d20bSRichard Henderson { 45990880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46000880d20bSRichard Henderson DisasASI da; 46010880d20bSRichard Henderson 46020880d20bSRichard Henderson if (addr == NULL) { 46030880d20bSRichard Henderson return false; 46040880d20bSRichard Henderson } 46050880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 46060880d20bSRichard Henderson 46070880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 460842071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 46090880d20bSRichard Henderson return advance_pc(dc); 46100880d20bSRichard Henderson } 46110880d20bSRichard Henderson 46120880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 46130880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 46140880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 46150880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 46160880d20bSRichard Henderson 46170880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 46180880d20bSRichard Henderson { 46190880d20bSRichard Henderson TCGv addr; 46200880d20bSRichard Henderson DisasASI da; 46210880d20bSRichard Henderson 46220880d20bSRichard Henderson if (a->rd & 1) { 46230880d20bSRichard Henderson return false; 46240880d20bSRichard Henderson } 46250880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46260880d20bSRichard Henderson if (addr == NULL) { 46270880d20bSRichard Henderson return false; 46280880d20bSRichard Henderson } 46290880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 463042071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 46310880d20bSRichard Henderson return advance_pc(dc); 46320880d20bSRichard Henderson } 46330880d20bSRichard Henderson 46340880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 46350880d20bSRichard Henderson { 46360880d20bSRichard Henderson TCGv addr; 46370880d20bSRichard Henderson DisasASI da; 46380880d20bSRichard Henderson 46390880d20bSRichard Henderson if (a->rd & 1) { 46400880d20bSRichard Henderson return false; 46410880d20bSRichard Henderson } 46420880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46430880d20bSRichard Henderson if (addr == NULL) { 46440880d20bSRichard Henderson return false; 46450880d20bSRichard Henderson } 46460880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 464742071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 46480880d20bSRichard Henderson return advance_pc(dc); 46490880d20bSRichard Henderson } 46500880d20bSRichard Henderson 4651cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4652cf07cd1eSRichard Henderson { 4653cf07cd1eSRichard Henderson TCGv addr, reg; 4654cf07cd1eSRichard Henderson DisasASI da; 4655cf07cd1eSRichard Henderson 4656cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4657cf07cd1eSRichard Henderson if (addr == NULL) { 4658cf07cd1eSRichard Henderson return false; 4659cf07cd1eSRichard Henderson } 4660cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4661cf07cd1eSRichard Henderson 4662cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4663cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4664cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4665cf07cd1eSRichard Henderson return advance_pc(dc); 4666cf07cd1eSRichard Henderson } 4667cf07cd1eSRichard Henderson 4668dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4669dca544b9SRichard Henderson { 4670dca544b9SRichard Henderson TCGv addr, dst, src; 4671dca544b9SRichard Henderson DisasASI da; 4672dca544b9SRichard Henderson 4673dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4674dca544b9SRichard Henderson if (addr == NULL) { 4675dca544b9SRichard Henderson return false; 4676dca544b9SRichard Henderson } 4677dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4678dca544b9SRichard Henderson 4679dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4680dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4681dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4682dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4683dca544b9SRichard Henderson return advance_pc(dc); 4684dca544b9SRichard Henderson } 4685dca544b9SRichard Henderson 4686d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4687d0a11d25SRichard Henderson { 4688d0a11d25SRichard Henderson TCGv addr, o, n, c; 4689d0a11d25SRichard Henderson DisasASI da; 4690d0a11d25SRichard Henderson 4691d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4692d0a11d25SRichard Henderson if (addr == NULL) { 4693d0a11d25SRichard Henderson return false; 4694d0a11d25SRichard Henderson } 4695d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4696d0a11d25SRichard Henderson 4697d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4698d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4699d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4700d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4701d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4702d0a11d25SRichard Henderson return advance_pc(dc); 4703d0a11d25SRichard Henderson } 4704d0a11d25SRichard Henderson 4705d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4706d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4707d0a11d25SRichard Henderson 470806c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 470906c060d9SRichard Henderson { 471006c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 471106c060d9SRichard Henderson DisasASI da; 471206c060d9SRichard Henderson 471306c060d9SRichard Henderson if (addr == NULL) { 471406c060d9SRichard Henderson return false; 471506c060d9SRichard Henderson } 471606c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 471706c060d9SRichard Henderson return true; 471806c060d9SRichard Henderson } 471906c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 472006c060d9SRichard Henderson return true; 472106c060d9SRichard Henderson } 472206c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4723287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 472406c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 472506c060d9SRichard Henderson return advance_pc(dc); 472606c060d9SRichard Henderson } 472706c060d9SRichard Henderson 472806c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 472906c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 473006c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 473106c060d9SRichard Henderson 4732287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4733287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4734287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4735287b1152SRichard Henderson 473606c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 473706c060d9SRichard Henderson { 473806c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 473906c060d9SRichard Henderson DisasASI da; 474006c060d9SRichard Henderson 474106c060d9SRichard Henderson if (addr == NULL) { 474206c060d9SRichard Henderson return false; 474306c060d9SRichard Henderson } 474406c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 474506c060d9SRichard Henderson return true; 474606c060d9SRichard Henderson } 474706c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 474806c060d9SRichard Henderson return true; 474906c060d9SRichard Henderson } 475006c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4751287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 475206c060d9SRichard Henderson return advance_pc(dc); 475306c060d9SRichard Henderson } 475406c060d9SRichard Henderson 475506c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 475606c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 475706c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 475806c060d9SRichard Henderson 4759287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4760287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4761287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4762287b1152SRichard Henderson 476306c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 476406c060d9SRichard Henderson { 476506c060d9SRichard Henderson if (!avail_32(dc)) { 476606c060d9SRichard Henderson return false; 476706c060d9SRichard Henderson } 476806c060d9SRichard Henderson if (!supervisor(dc)) { 476906c060d9SRichard Henderson return raise_priv(dc); 477006c060d9SRichard Henderson } 477106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 477206c060d9SRichard Henderson return true; 477306c060d9SRichard Henderson } 477406c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 477506c060d9SRichard Henderson return true; 477606c060d9SRichard Henderson } 477706c060d9SRichard Henderson 4778da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4779da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 47803d3c0673SRichard Henderson { 4781da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47823d3c0673SRichard Henderson if (addr == NULL) { 47833d3c0673SRichard Henderson return false; 47843d3c0673SRichard Henderson } 47853d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47863d3c0673SRichard Henderson return true; 47873d3c0673SRichard Henderson } 4788da681406SRichard Henderson tmp = tcg_temp_new(); 4789da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4790da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4791da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4792da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4793da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 47943d3c0673SRichard Henderson return advance_pc(dc); 47953d3c0673SRichard Henderson } 47963d3c0673SRichard Henderson 4797da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4798da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47993d3c0673SRichard Henderson 48003d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 48013d3c0673SRichard Henderson { 48023d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 48033d3c0673SRichard Henderson if (addr == NULL) { 48043d3c0673SRichard Henderson return false; 48053d3c0673SRichard Henderson } 48063d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 48073d3c0673SRichard Henderson return true; 48083d3c0673SRichard Henderson } 48093d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 48103d3c0673SRichard Henderson return advance_pc(dc); 48113d3c0673SRichard Henderson } 48123d3c0673SRichard Henderson 48133d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 48143d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 48153d3c0673SRichard Henderson 4816baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4817baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4818baf3dbf2SRichard Henderson { 4819baf3dbf2SRichard Henderson TCGv_i32 tmp; 4820baf3dbf2SRichard Henderson 4821baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4822baf3dbf2SRichard Henderson return true; 4823baf3dbf2SRichard Henderson } 4824baf3dbf2SRichard Henderson 4825baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4826baf3dbf2SRichard Henderson func(tmp, tmp); 4827baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4828baf3dbf2SRichard Henderson return advance_pc(dc); 4829baf3dbf2SRichard Henderson } 4830baf3dbf2SRichard Henderson 4831baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4832baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4833baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4834baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4835baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4836baf3dbf2SRichard Henderson 4837*c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4838*c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4839*c6d83e4fSRichard Henderson { 4840*c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4841*c6d83e4fSRichard Henderson 4842*c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4843*c6d83e4fSRichard Henderson return true; 4844*c6d83e4fSRichard Henderson } 4845*c6d83e4fSRichard Henderson 4846*c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4847*c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4848*c6d83e4fSRichard Henderson func(dst, src); 4849*c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4850*c6d83e4fSRichard Henderson return advance_pc(dc); 4851*c6d83e4fSRichard Henderson } 4852*c6d83e4fSRichard Henderson 4853*c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4854*c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4855*c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4856*c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4857*c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4858*c6d83e4fSRichard Henderson 4859fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4860fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4861fcf5ef2aSThomas Huth goto illegal_insn; 4862fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4863fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4864fcf5ef2aSThomas Huth goto nfpu_insn; 4865fcf5ef2aSThomas Huth 4866fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4867878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4868fcf5ef2aSThomas Huth { 4869fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4870dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 48713d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 487206c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 48733d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 487406c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4875fcf5ef2aSThomas Huth 4876fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4877fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4878fcf5ef2aSThomas Huth 4879fcf5ef2aSThomas Huth switch (opc) { 48806d2a0768SRichard Henderson case 0: 48816d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 488223ada1b1SRichard Henderson case 1: 488323ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4884fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4885fcf5ef2aSThomas Huth { 48868f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4887af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4888fcf5ef2aSThomas Huth 4889af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4890fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4891fcf5ef2aSThomas Huth goto jmp_insn; 4892fcf5ef2aSThomas Huth } 4893fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4894fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4895fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4896fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4897fcf5ef2aSThomas Huth 4898fcf5ef2aSThomas Huth switch (xop) { 4899fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4900fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4901fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4902*c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 4903*c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 4904*c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 4905baf3dbf2SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4906fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4907fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4908fcf5ef2aSThomas Huth break; 4909fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4910fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4914fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4915fcf5ef2aSThomas Huth break; 4916fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4917fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4918fcf5ef2aSThomas Huth break; 4919fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4920fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4921fcf5ef2aSThomas Huth break; 4922fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4923fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4924fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4927fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4928fcf5ef2aSThomas Huth break; 4929fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4930fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4931fcf5ef2aSThomas Huth break; 4932fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4933fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4934fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4937fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4938fcf5ef2aSThomas Huth break; 4939fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4940fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4941fcf5ef2aSThomas Huth break; 4942fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4943fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4944fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4945fcf5ef2aSThomas Huth break; 4946fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4947fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4950fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4954fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4957fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4958fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4959fcf5ef2aSThomas Huth break; 4960fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4961fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4962fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4963fcf5ef2aSThomas Huth break; 4964fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4965fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4966fcf5ef2aSThomas Huth break; 4967fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4968fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4969fcf5ef2aSThomas Huth break; 4970fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4971fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4972fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4973fcf5ef2aSThomas Huth break; 4974fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4975fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4976fcf5ef2aSThomas Huth break; 4977fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4978fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4982fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4986fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4990fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4994fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4997fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4998fcf5ef2aSThomas Huth break; 4999fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 5000fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 5003fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5004fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 5005fcf5ef2aSThomas Huth break; 5006fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5007fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5008fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5009fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5010fcf5ef2aSThomas Huth break; 5011fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5012fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5013fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5014fcf5ef2aSThomas Huth break; 5015fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5016fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5017fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5018fcf5ef2aSThomas Huth break; 5019fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5020fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5021fcf5ef2aSThomas Huth break; 5022fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 5023fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 5024fcf5ef2aSThomas Huth break; 5025fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5026fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5027fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5028fcf5ef2aSThomas Huth break; 5029fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 5030fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 5031fcf5ef2aSThomas Huth break; 5032fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 5033fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 5034fcf5ef2aSThomas Huth break; 5035fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5036fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5037fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5038fcf5ef2aSThomas Huth break; 5039fcf5ef2aSThomas Huth #endif 5040fcf5ef2aSThomas Huth default: 5041fcf5ef2aSThomas Huth goto illegal_insn; 5042fcf5ef2aSThomas Huth } 5043fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5044fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5045fcf5ef2aSThomas Huth int cond; 5046fcf5ef2aSThomas Huth #endif 5047fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5048fcf5ef2aSThomas Huth goto jmp_insn; 5049fcf5ef2aSThomas Huth } 5050fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5051fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5052fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5053fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5054fcf5ef2aSThomas Huth 5055fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5056fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5057fcf5ef2aSThomas Huth do { \ 5058fcf5ef2aSThomas Huth DisasCompare cmp; \ 5059fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5060fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5061fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5062fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5063fcf5ef2aSThomas Huth } while (0) 5064fcf5ef2aSThomas Huth 5065fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5066fcf5ef2aSThomas Huth FMOVR(s); 5067fcf5ef2aSThomas Huth break; 5068fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5069fcf5ef2aSThomas Huth FMOVR(d); 5070fcf5ef2aSThomas Huth break; 5071fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5072fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5073fcf5ef2aSThomas Huth FMOVR(q); 5074fcf5ef2aSThomas Huth break; 5075fcf5ef2aSThomas Huth } 5076fcf5ef2aSThomas Huth #undef FMOVR 5077fcf5ef2aSThomas Huth #endif 5078fcf5ef2aSThomas Huth switch (xop) { 5079fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5080fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5081fcf5ef2aSThomas Huth do { \ 5082fcf5ef2aSThomas Huth DisasCompare cmp; \ 5083fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5084fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5085fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5086fcf5ef2aSThomas Huth } while (0) 5087fcf5ef2aSThomas Huth 5088fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5089fcf5ef2aSThomas Huth FMOVCC(0, s); 5090fcf5ef2aSThomas Huth break; 5091fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5092fcf5ef2aSThomas Huth FMOVCC(0, d); 5093fcf5ef2aSThomas Huth break; 5094fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5095fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5096fcf5ef2aSThomas Huth FMOVCC(0, q); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5099fcf5ef2aSThomas Huth FMOVCC(1, s); 5100fcf5ef2aSThomas Huth break; 5101fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5102fcf5ef2aSThomas Huth FMOVCC(1, d); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5105fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5106fcf5ef2aSThomas Huth FMOVCC(1, q); 5107fcf5ef2aSThomas Huth break; 5108fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5109fcf5ef2aSThomas Huth FMOVCC(2, s); 5110fcf5ef2aSThomas Huth break; 5111fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5112fcf5ef2aSThomas Huth FMOVCC(2, d); 5113fcf5ef2aSThomas Huth break; 5114fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5115fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5116fcf5ef2aSThomas Huth FMOVCC(2, q); 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5119fcf5ef2aSThomas Huth FMOVCC(3, s); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5122fcf5ef2aSThomas Huth FMOVCC(3, d); 5123fcf5ef2aSThomas Huth break; 5124fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5125fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5126fcf5ef2aSThomas Huth FMOVCC(3, q); 5127fcf5ef2aSThomas Huth break; 5128fcf5ef2aSThomas Huth #undef FMOVCC 5129fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5130fcf5ef2aSThomas Huth do { \ 5131fcf5ef2aSThomas Huth DisasCompare cmp; \ 5132fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5133fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5134fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5135fcf5ef2aSThomas Huth } while (0) 5136fcf5ef2aSThomas Huth 5137fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5138fcf5ef2aSThomas Huth FMOVCC(0, s); 5139fcf5ef2aSThomas Huth break; 5140fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5141fcf5ef2aSThomas Huth FMOVCC(0, d); 5142fcf5ef2aSThomas Huth break; 5143fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5144fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5145fcf5ef2aSThomas Huth FMOVCC(0, q); 5146fcf5ef2aSThomas Huth break; 5147fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5148fcf5ef2aSThomas Huth FMOVCC(1, s); 5149fcf5ef2aSThomas Huth break; 5150fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5151fcf5ef2aSThomas Huth FMOVCC(1, d); 5152fcf5ef2aSThomas Huth break; 5153fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5154fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5155fcf5ef2aSThomas Huth FMOVCC(1, q); 5156fcf5ef2aSThomas Huth break; 5157fcf5ef2aSThomas Huth #undef FMOVCC 5158fcf5ef2aSThomas Huth #endif 5159fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5160fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5161fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5162fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5165fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5166fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5167fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5168fcf5ef2aSThomas Huth break; 5169fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5170fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5171fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5172fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5173fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5174fcf5ef2aSThomas Huth break; 5175fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5176fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5177fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5178fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5179fcf5ef2aSThomas Huth break; 5180fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5181fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5182fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5183fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5184fcf5ef2aSThomas Huth break; 5185fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5186fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5187fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5188fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5189fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5190fcf5ef2aSThomas Huth break; 5191fcf5ef2aSThomas Huth default: 5192fcf5ef2aSThomas Huth goto illegal_insn; 5193fcf5ef2aSThomas Huth } 5194d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5195fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5196d3c7e8adSRichard Henderson /* VIS */ 5197fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5198fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5199fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5200fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5201fcf5ef2aSThomas Huth goto jmp_insn; 5202fcf5ef2aSThomas Huth } 5203fcf5ef2aSThomas Huth 5204fcf5ef2aSThomas Huth switch (opf) { 5205fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5206fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5207fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5208fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5209fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5210fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5211fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5212fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5213fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5214fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5215fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5216fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5217fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5218fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5219fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5220fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5221fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5222fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5223baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5224baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5225baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5226baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5227*c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5228*c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5229*c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5230*c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 523139ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5232fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5233fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5234fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5235fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5236fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5237fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5240fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5241fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5242fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5243fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5244fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5245fcf5ef2aSThomas Huth break; 5246fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5247fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5248fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5249fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5250fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5251fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5252fcf5ef2aSThomas Huth break; 5253fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5254fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5255fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5256fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5257fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5258fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5259fcf5ef2aSThomas Huth break; 5260fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5261fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5262fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5263fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5264fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5265fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5266fcf5ef2aSThomas Huth break; 5267fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5268fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5269fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5270fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5271fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5272fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5273fcf5ef2aSThomas Huth break; 5274fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5275fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5276fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5277fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5278fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5279fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5280fcf5ef2aSThomas Huth break; 5281fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5282fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5283fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5284fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5285fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5286fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5287fcf5ef2aSThomas Huth break; 5288fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 5289fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5290fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 5291fcf5ef2aSThomas Huth break; 5292fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 5293fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5294fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5295fcf5ef2aSThomas Huth break; 5296fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5297fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5298fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5299fcf5ef2aSThomas Huth break; 5300fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5301fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5302fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5303fcf5ef2aSThomas Huth break; 5304fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5305fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5306fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5307fcf5ef2aSThomas Huth break; 5308fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5309fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5310fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5311fcf5ef2aSThomas Huth break; 5312fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5313fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5314fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5315fcf5ef2aSThomas Huth break; 5316fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5317fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5318fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5319fcf5ef2aSThomas Huth break; 5320fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5321fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5322fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5323fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5324fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5325fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5326fcf5ef2aSThomas Huth break; 5327fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5328fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5329fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5330fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5331fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5332fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5333fcf5ef2aSThomas Huth break; 5334fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5335fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5336fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5337fcf5ef2aSThomas Huth break; 5338fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5339fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5340fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5341fcf5ef2aSThomas Huth break; 5342fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5343fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5344fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5347fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5348fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5349fcf5ef2aSThomas Huth break; 5350fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5351fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5352fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5353fcf5ef2aSThomas Huth break; 5354fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5355fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5356fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5359fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5360fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5363fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5364fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5365fcf5ef2aSThomas Huth break; 5366fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5367fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5368fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5369fcf5ef2aSThomas Huth break; 5370fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5371fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5372fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5373fcf5ef2aSThomas Huth break; 5374fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5375fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5376fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5379fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5380fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5381fcf5ef2aSThomas Huth break; 5382fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5383fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5384fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5385fcf5ef2aSThomas Huth break; 5386fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5387fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5388fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5389fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5390fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5391fcf5ef2aSThomas Huth break; 5392fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5393fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5394fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5395fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5396fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5397fcf5ef2aSThomas Huth break; 5398fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5399fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5400fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5401fcf5ef2aSThomas Huth break; 5402fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5403fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5404fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5405fcf5ef2aSThomas Huth break; 5406fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5407fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5408fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5409fcf5ef2aSThomas Huth break; 5410fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5411fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5412fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5413fcf5ef2aSThomas Huth break; 5414fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5415fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5416fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5417fcf5ef2aSThomas Huth break; 5418fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5419fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5420fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5421fcf5ef2aSThomas Huth break; 5422fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5423fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5424fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5427fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5428fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5429fcf5ef2aSThomas Huth break; 5430fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5431fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5432fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5433fcf5ef2aSThomas Huth break; 5434fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5435fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5436fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5437fcf5ef2aSThomas Huth break; 5438fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5439fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5440fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5443fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5444fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5445fcf5ef2aSThomas Huth break; 5446fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5447fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5448fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5449fcf5ef2aSThomas Huth break; 5450fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5451fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5452fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5453fcf5ef2aSThomas Huth break; 5454fcf5ef2aSThomas Huth break; 5455fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5456fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5457fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5458fcf5ef2aSThomas Huth break; 5459fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5460fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5461fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5462fcf5ef2aSThomas Huth break; 5463fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5464fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5465fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5466fcf5ef2aSThomas Huth break; 5467fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5468fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5469fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5470fcf5ef2aSThomas Huth break; 5471fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5472fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5473fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5474fcf5ef2aSThomas Huth break; 5475fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5476fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5477fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5478fcf5ef2aSThomas Huth break; 5479fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5480fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5481fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5482fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5483fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5484fcf5ef2aSThomas Huth break; 5485fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5486fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5487fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5488fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5489fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5490fcf5ef2aSThomas Huth break; 5491fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5492fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5493fcf5ef2aSThomas Huth // XXX 5494fcf5ef2aSThomas Huth goto illegal_insn; 5495fcf5ef2aSThomas Huth default: 5496fcf5ef2aSThomas Huth goto illegal_insn; 5497fcf5ef2aSThomas Huth } 5498fcf5ef2aSThomas Huth #endif 54998f75b8a4SRichard Henderson } else { 5500d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5501fcf5ef2aSThomas Huth } 5502fcf5ef2aSThomas Huth } 5503fcf5ef2aSThomas Huth break; 5504fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 55050880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5506fcf5ef2aSThomas Huth } 5507878cc677SRichard Henderson advance_pc(dc); 5508fcf5ef2aSThomas Huth jmp_insn: 5509a6ca81cbSRichard Henderson return; 5510fcf5ef2aSThomas Huth illegal_insn: 5511fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5512a6ca81cbSRichard Henderson return; 5513fcf5ef2aSThomas Huth nfpu_insn: 5514fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5515a6ca81cbSRichard Henderson return; 5516fcf5ef2aSThomas Huth } 5517fcf5ef2aSThomas Huth 55186e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5519fcf5ef2aSThomas Huth { 55206e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5521b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55226e61bc94SEmilio G. Cota int bound; 5523af00be49SEmilio G. Cota 5524af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55256e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5526fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55276e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5528576e1c4cSIgor Mammedov dc->def = &env->def; 55296e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55306e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5531c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55326e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5533c9b459aaSArtyom Tarasenko #endif 5534fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5535fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55366e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5537c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55386e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5539c9b459aaSArtyom Tarasenko #endif 5540fcf5ef2aSThomas Huth #endif 55416e61bc94SEmilio G. Cota /* 55426e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55436e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55446e61bc94SEmilio G. Cota */ 55456e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55466e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5547af00be49SEmilio G. Cota } 5548fcf5ef2aSThomas Huth 55496e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55506e61bc94SEmilio G. Cota { 55516e61bc94SEmilio G. Cota } 55526e61bc94SEmilio G. Cota 55536e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55546e61bc94SEmilio G. Cota { 55556e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5556633c4283SRichard Henderson target_ulong npc = dc->npc; 55576e61bc94SEmilio G. Cota 5558633c4283SRichard Henderson if (npc & 3) { 5559633c4283SRichard Henderson switch (npc) { 5560633c4283SRichard Henderson case JUMP_PC: 5561fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5562633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5563633c4283SRichard Henderson break; 5564633c4283SRichard Henderson case DYNAMIC_PC: 5565633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5566633c4283SRichard Henderson npc = DYNAMIC_PC; 5567633c4283SRichard Henderson break; 5568633c4283SRichard Henderson default: 5569633c4283SRichard Henderson g_assert_not_reached(); 5570fcf5ef2aSThomas Huth } 55716e61bc94SEmilio G. Cota } 5572633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5573633c4283SRichard Henderson } 5574fcf5ef2aSThomas Huth 55756e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55766e61bc94SEmilio G. Cota { 55776e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5578b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55796e61bc94SEmilio G. Cota unsigned int insn; 5580fcf5ef2aSThomas Huth 55814e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5582af00be49SEmilio G. Cota dc->base.pc_next += 4; 5583878cc677SRichard Henderson 5584878cc677SRichard Henderson if (!decode(dc, insn)) { 5585878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5586878cc677SRichard Henderson } 5587fcf5ef2aSThomas Huth 5588af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55896e61bc94SEmilio G. Cota return; 5590c5e6ccdfSEmilio G. Cota } 5591af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55926e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5593af00be49SEmilio G. Cota } 55946e61bc94SEmilio G. Cota } 5595fcf5ef2aSThomas Huth 55966e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55976e61bc94SEmilio G. Cota { 55986e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5599186e7890SRichard Henderson DisasDelayException *e, *e_next; 5600633c4283SRichard Henderson bool may_lookup; 56016e61bc94SEmilio G. Cota 560246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 560346bb0137SMark Cave-Ayland case DISAS_NEXT: 560446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5605633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5606fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5607fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5608633c4283SRichard Henderson break; 5609fcf5ef2aSThomas Huth } 5610633c4283SRichard Henderson 5611930f1865SRichard Henderson may_lookup = true; 5612633c4283SRichard Henderson if (dc->pc & 3) { 5613633c4283SRichard Henderson switch (dc->pc) { 5614633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5615633c4283SRichard Henderson break; 5616633c4283SRichard Henderson case DYNAMIC_PC: 5617633c4283SRichard Henderson may_lookup = false; 5618633c4283SRichard Henderson break; 5619633c4283SRichard Henderson default: 5620633c4283SRichard Henderson g_assert_not_reached(); 5621633c4283SRichard Henderson } 5622633c4283SRichard Henderson } else { 5623633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5624633c4283SRichard Henderson } 5625633c4283SRichard Henderson 5626930f1865SRichard Henderson if (dc->npc & 3) { 5627930f1865SRichard Henderson switch (dc->npc) { 5628930f1865SRichard Henderson case JUMP_PC: 5629930f1865SRichard Henderson gen_generic_branch(dc); 5630930f1865SRichard Henderson break; 5631930f1865SRichard Henderson case DYNAMIC_PC: 5632930f1865SRichard Henderson may_lookup = false; 5633930f1865SRichard Henderson break; 5634930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5635930f1865SRichard Henderson break; 5636930f1865SRichard Henderson default: 5637930f1865SRichard Henderson g_assert_not_reached(); 5638930f1865SRichard Henderson } 5639930f1865SRichard Henderson } else { 5640930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5641930f1865SRichard Henderson } 5642633c4283SRichard Henderson if (may_lookup) { 5643633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5644633c4283SRichard Henderson } else { 564507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5646fcf5ef2aSThomas Huth } 564746bb0137SMark Cave-Ayland break; 564846bb0137SMark Cave-Ayland 564946bb0137SMark Cave-Ayland case DISAS_NORETURN: 565046bb0137SMark Cave-Ayland break; 565146bb0137SMark Cave-Ayland 565246bb0137SMark Cave-Ayland case DISAS_EXIT: 565346bb0137SMark Cave-Ayland /* Exit TB */ 565446bb0137SMark Cave-Ayland save_state(dc); 565546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 565646bb0137SMark Cave-Ayland break; 565746bb0137SMark Cave-Ayland 565846bb0137SMark Cave-Ayland default: 565946bb0137SMark Cave-Ayland g_assert_not_reached(); 5660fcf5ef2aSThomas Huth } 5661186e7890SRichard Henderson 5662186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5663186e7890SRichard Henderson gen_set_label(e->lab); 5664186e7890SRichard Henderson 5665186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5666186e7890SRichard Henderson if (e->npc % 4 == 0) { 5667186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5668186e7890SRichard Henderson } 5669186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5670186e7890SRichard Henderson 5671186e7890SRichard Henderson e_next = e->next; 5672186e7890SRichard Henderson g_free(e); 5673186e7890SRichard Henderson } 5674fcf5ef2aSThomas Huth } 56756e61bc94SEmilio G. Cota 56768eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56778eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56786e61bc94SEmilio G. Cota { 56798eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56808eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56816e61bc94SEmilio G. Cota } 56826e61bc94SEmilio G. Cota 56836e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56846e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56856e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56866e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56876e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56886e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56896e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56906e61bc94SEmilio G. Cota }; 56916e61bc94SEmilio G. Cota 5692597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5693306c8721SRichard Henderson target_ulong pc, void *host_pc) 56946e61bc94SEmilio G. Cota { 56956e61bc94SEmilio G. Cota DisasContext dc = {}; 56966e61bc94SEmilio G. Cota 5697306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5698fcf5ef2aSThomas Huth } 5699fcf5ef2aSThomas Huth 570055c3ceefSRichard Henderson void sparc_tcg_init(void) 5701fcf5ef2aSThomas Huth { 5702fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5703fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5704fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5705fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5706fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5707fcf5ef2aSThomas Huth }; 5708fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5709fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5710fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5711fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5712fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5713fcf5ef2aSThomas Huth }; 5714fcf5ef2aSThomas Huth 5715fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5716fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5717fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5718fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5719fcf5ef2aSThomas Huth #endif 5720fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5721fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5722fcf5ef2aSThomas Huth }; 5723fcf5ef2aSThomas Huth 5724fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5725fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5726fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5727fcf5ef2aSThomas Huth #endif 5728fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5729fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5730fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5731fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5732fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5733fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5734fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5735fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5736fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5737fcf5ef2aSThomas Huth }; 5738fcf5ef2aSThomas Huth 5739fcf5ef2aSThomas Huth unsigned int i; 5740fcf5ef2aSThomas Huth 5741ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5742fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5743fcf5ef2aSThomas Huth "regwptr"); 5744fcf5ef2aSThomas Huth 5745fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5746ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5747fcf5ef2aSThomas Huth } 5748fcf5ef2aSThomas Huth 5749fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5750ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5751fcf5ef2aSThomas Huth } 5752fcf5ef2aSThomas Huth 5753f764718dSRichard Henderson cpu_regs[0] = NULL; 5754fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5755ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5756fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5757fcf5ef2aSThomas Huth gregnames[i]); 5758fcf5ef2aSThomas Huth } 5759fcf5ef2aSThomas Huth 5760fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5761fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5762fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5763fcf5ef2aSThomas Huth gregnames[i]); 5764fcf5ef2aSThomas Huth } 5765fcf5ef2aSThomas Huth 5766fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5767ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5768fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5769fcf5ef2aSThomas Huth fregnames[i]); 5770fcf5ef2aSThomas Huth } 5771fcf5ef2aSThomas Huth } 5772fcf5ef2aSThomas Huth 5773f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5774f36aaa53SRichard Henderson const TranslationBlock *tb, 5775f36aaa53SRichard Henderson const uint64_t *data) 5776fcf5ef2aSThomas Huth { 5777f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5778f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5779fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5780fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5781fcf5ef2aSThomas Huth 5782fcf5ef2aSThomas Huth env->pc = pc; 5783fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5784fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5785fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5786fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5787fcf5ef2aSThomas Huth if (env->cond) { 5788fcf5ef2aSThomas Huth env->npc = npc & ~3; 5789fcf5ef2aSThomas Huth } else { 5790fcf5ef2aSThomas Huth env->npc = pc + 4; 5791fcf5ef2aSThomas Huth } 5792fcf5ef2aSThomas Huth } else { 5793fcf5ef2aSThomas Huth env->npc = npc; 5794fcf5ef2aSThomas Huth } 5795fcf5ef2aSThomas Huth } 5796