1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 518f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 534ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 584ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 620faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 65da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 66da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 67668bb9b7SRichard Henderson # define MAXTL_MASK 0 68af25071cSRichard Henderson #endif 69af25071cSRichard Henderson 70633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 71633c4283SRichard Henderson #define DYNAMIC_PC 1 72633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 73633c4283SRichard Henderson #define JUMP_PC 2 74633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 75633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 76fcf5ef2aSThomas Huth 7746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7846bb0137SMark Cave-Ayland 79fcf5ef2aSThomas Huth /* global register indexes */ 80fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 81fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 82fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 83fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 84fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 85fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 86fcf5ef2aSThomas Huth static TCGv cpu_y; 87fcf5ef2aSThomas Huth static TCGv cpu_tbr; 88fcf5ef2aSThomas Huth static TCGv cpu_cond; 89fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 90fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 91fcf5ef2aSThomas Huth static TCGv cpu_gsr; 92fcf5ef2aSThomas Huth #else 93af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 94af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 95fcf5ef2aSThomas Huth #endif 96fcf5ef2aSThomas Huth /* Floating point registers */ 97fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 98fcf5ef2aSThomas Huth 99af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 100af25071cSRichard Henderson #ifdef TARGET_SPARC64 101cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 102af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 103af25071cSRichard Henderson #else 104cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 105af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 106af25071cSRichard Henderson #endif 107af25071cSRichard Henderson 108186e7890SRichard Henderson typedef struct DisasDelayException { 109186e7890SRichard Henderson struct DisasDelayException *next; 110186e7890SRichard Henderson TCGLabel *lab; 111186e7890SRichard Henderson TCGv_i32 excp; 112186e7890SRichard Henderson /* Saved state at parent insn. */ 113186e7890SRichard Henderson target_ulong pc; 114186e7890SRichard Henderson target_ulong npc; 115186e7890SRichard Henderson } DisasDelayException; 116186e7890SRichard Henderson 117fcf5ef2aSThomas Huth typedef struct DisasContext { 118af00be49SEmilio G. Cota DisasContextBase base; 119fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 120fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 121fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 122fcf5ef2aSThomas Huth int mem_idx; 123c9b459aaSArtyom Tarasenko bool fpu_enabled; 124c9b459aaSArtyom Tarasenko bool address_mask_32bit; 125c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 126c9b459aaSArtyom Tarasenko bool supervisor; 127c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 128c9b459aaSArtyom Tarasenko bool hypervisor; 129c9b459aaSArtyom Tarasenko #endif 130c9b459aaSArtyom Tarasenko #endif 131c9b459aaSArtyom Tarasenko 132fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 133fcf5ef2aSThomas Huth sparc_def_t *def; 134fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 135fcf5ef2aSThomas Huth int fprs_dirty; 136fcf5ef2aSThomas Huth int asi; 137fcf5ef2aSThomas Huth #endif 138186e7890SRichard Henderson DisasDelayException *delay_excp_list; 139fcf5ef2aSThomas Huth } DisasContext; 140fcf5ef2aSThomas Huth 141fcf5ef2aSThomas Huth typedef struct { 142fcf5ef2aSThomas Huth TCGCond cond; 143fcf5ef2aSThomas Huth bool is_bool; 144fcf5ef2aSThomas Huth TCGv c1, c2; 145fcf5ef2aSThomas Huth } DisasCompare; 146fcf5ef2aSThomas Huth 147fcf5ef2aSThomas Huth // This function uses non-native bit order 148fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 149fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 152fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 153fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 156fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 159fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 160fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 161fcf5ef2aSThomas Huth #else 162fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 163fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 164fcf5ef2aSThomas Huth #endif 165fcf5ef2aSThomas Huth 166fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 167fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 168fcf5ef2aSThomas Huth 169fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 170fcf5ef2aSThomas Huth 1710c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 172fcf5ef2aSThomas Huth { 173fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 174fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 175fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 176fcf5ef2aSThomas Huth we can avoid setting it again. */ 177fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 178fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 179fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 180fcf5ef2aSThomas Huth } 181fcf5ef2aSThomas Huth #endif 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth /* floating point registers moves */ 185fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 186fcf5ef2aSThomas Huth { 18736ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 188dc41aa7dSRichard Henderson if (src & 1) { 189dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 190dc41aa7dSRichard Henderson } else { 191dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 192fcf5ef2aSThomas Huth } 193dc41aa7dSRichard Henderson return ret; 194fcf5ef2aSThomas Huth } 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 197fcf5ef2aSThomas Huth { 1988e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1998e7bbc75SRichard Henderson 2008e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 201fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 202fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 203fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 207fcf5ef2aSThomas Huth { 20836ab4623SRichard Henderson return tcg_temp_new_i32(); 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 212fcf5ef2aSThomas Huth { 213fcf5ef2aSThomas Huth src = DFPREG(src); 214fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 218fcf5ef2aSThomas Huth { 219fcf5ef2aSThomas Huth dst = DFPREG(dst); 220fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 221fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 222fcf5ef2aSThomas Huth } 223fcf5ef2aSThomas Huth 224fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 225fcf5ef2aSThomas Huth { 226fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 227fcf5ef2aSThomas Huth } 228fcf5ef2aSThomas Huth 229fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 230fcf5ef2aSThomas Huth { 231ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 232fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 233ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 234fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 238fcf5ef2aSThomas Huth { 239ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 240fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 241ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 242fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 246fcf5ef2aSThomas Huth { 247ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 248fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 249ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 250fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 251fcf5ef2aSThomas Huth } 252fcf5ef2aSThomas Huth 253fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 254fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 255fcf5ef2aSThomas Huth { 256fcf5ef2aSThomas Huth rd = QFPREG(rd); 257fcf5ef2aSThomas Huth rs = QFPREG(rs); 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 260fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 261fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth #endif 264fcf5ef2aSThomas Huth 265fcf5ef2aSThomas Huth /* moves */ 266fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 267fcf5ef2aSThomas Huth #define supervisor(dc) 0 268fcf5ef2aSThomas Huth #define hypervisor(dc) 0 269fcf5ef2aSThomas Huth #else 270fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 271c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 272c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 273fcf5ef2aSThomas Huth #else 274c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 275668bb9b7SRichard Henderson #define hypervisor(dc) 0 276fcf5ef2aSThomas Huth #endif 277fcf5ef2aSThomas Huth #endif 278fcf5ef2aSThomas Huth 279b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 280b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 281b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 282b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 283b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 284b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 285fcf5ef2aSThomas Huth #else 286b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 287fcf5ef2aSThomas Huth #endif 288fcf5ef2aSThomas Huth 2890c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 290fcf5ef2aSThomas Huth { 291b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 292fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 293b1bc09eaSRichard Henderson } 294fcf5ef2aSThomas Huth } 295fcf5ef2aSThomas Huth 29623ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 29723ada1b1SRichard Henderson { 29823ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 29923ada1b1SRichard Henderson } 30023ada1b1SRichard Henderson 3010c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 302fcf5ef2aSThomas Huth { 303fcf5ef2aSThomas Huth if (reg > 0) { 304fcf5ef2aSThomas Huth assert(reg < 32); 305fcf5ef2aSThomas Huth return cpu_regs[reg]; 306fcf5ef2aSThomas Huth } else { 30752123f14SRichard Henderson TCGv t = tcg_temp_new(); 308fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 309fcf5ef2aSThomas Huth return t; 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 314fcf5ef2aSThomas Huth { 315fcf5ef2aSThomas Huth if (reg > 0) { 316fcf5ef2aSThomas Huth assert(reg < 32); 317fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth } 320fcf5ef2aSThomas Huth 3210c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 322fcf5ef2aSThomas Huth { 323fcf5ef2aSThomas Huth if (reg > 0) { 324fcf5ef2aSThomas Huth assert(reg < 32); 325fcf5ef2aSThomas Huth return cpu_regs[reg]; 326fcf5ef2aSThomas Huth } else { 32752123f14SRichard Henderson return tcg_temp_new(); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 3315645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 332fcf5ef2aSThomas Huth { 3335645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3345645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3375645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 338fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 339fcf5ef2aSThomas Huth { 340fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 341fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 342fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 343fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 344fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34507ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 346fcf5ef2aSThomas Huth } else { 347f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 348fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 349fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 350f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 354fcf5ef2aSThomas Huth // XXX suboptimal 3550c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 356fcf5ef2aSThomas Huth { 357fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3580b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 3610c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3640b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth 3670c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 368fcf5ef2aSThomas Huth { 369fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3700b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 371fcf5ef2aSThomas Huth } 372fcf5ef2aSThomas Huth 3730c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 374fcf5ef2aSThomas Huth { 375fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3760b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 3790c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 380fcf5ef2aSThomas Huth { 381fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 382fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 383fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 384fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 385fcf5ef2aSThomas Huth } 386fcf5ef2aSThomas Huth 387fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 388fcf5ef2aSThomas Huth { 389fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 390fcf5ef2aSThomas Huth 391fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 392fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 393fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 394fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 395fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 396fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 397fcf5ef2aSThomas Huth #else 398fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 399fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 400fcf5ef2aSThomas Huth #endif 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 403fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 404fcf5ef2aSThomas Huth 405fcf5ef2aSThomas Huth return carry_32; 406fcf5ef2aSThomas Huth } 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 409fcf5ef2aSThomas Huth { 410fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 413fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 414fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 415fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 417fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 418fcf5ef2aSThomas Huth #else 419fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 420fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 421fcf5ef2aSThomas Huth #endif 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 424fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 425fcf5ef2aSThomas Huth 426fcf5ef2aSThomas Huth return carry_32; 427fcf5ef2aSThomas Huth } 428fcf5ef2aSThomas Huth 429420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 430420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 431fcf5ef2aSThomas Huth { 432fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 433fcf5ef2aSThomas Huth 434420a187dSRichard Henderson #ifdef TARGET_SPARC64 435420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 436420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 437420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 438fcf5ef2aSThomas Huth #else 439420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 440fcf5ef2aSThomas Huth #endif 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth if (update_cc) { 443420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 444fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 445fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 446fcf5ef2aSThomas Huth } 447fcf5ef2aSThomas Huth } 448fcf5ef2aSThomas Huth 449420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 450420a187dSRichard Henderson { 451420a187dSRichard Henderson TCGv discard; 452420a187dSRichard Henderson 453420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 454420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 455420a187dSRichard Henderson return; 456420a187dSRichard Henderson } 457420a187dSRichard Henderson 458420a187dSRichard Henderson /* 459420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 460420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 461420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 462420a187dSRichard Henderson * generated the carry in the first place. 463420a187dSRichard Henderson */ 464420a187dSRichard Henderson discard = tcg_temp_new(); 465420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 466420a187dSRichard Henderson 467420a187dSRichard Henderson if (update_cc) { 468420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 469420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 470420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 471420a187dSRichard Henderson } 472420a187dSRichard Henderson } 473420a187dSRichard Henderson 474420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 475420a187dSRichard Henderson { 476420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 477420a187dSRichard Henderson } 478420a187dSRichard Henderson 479420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 480420a187dSRichard Henderson { 481420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 482420a187dSRichard Henderson } 483420a187dSRichard Henderson 484420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 485420a187dSRichard Henderson { 486420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 487420a187dSRichard Henderson } 488420a187dSRichard Henderson 489420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 490420a187dSRichard Henderson { 491420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 492420a187dSRichard Henderson } 493420a187dSRichard Henderson 494420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 495420a187dSRichard Henderson bool update_cc) 496420a187dSRichard Henderson { 497420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 498420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 499420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 500420a187dSRichard Henderson } 501420a187dSRichard Henderson 502420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 503420a187dSRichard Henderson { 504420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 505420a187dSRichard Henderson } 506420a187dSRichard Henderson 507420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 508420a187dSRichard Henderson { 509420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 510420a187dSRichard Henderson } 511420a187dSRichard Henderson 5120c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 513fcf5ef2aSThomas Huth { 514fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 515fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 516fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 517fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 518fcf5ef2aSThomas Huth } 519fcf5ef2aSThomas Huth 520dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 521dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 522fcf5ef2aSThomas Huth { 523fcf5ef2aSThomas Huth TCGv carry; 524fcf5ef2aSThomas Huth 525fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 526fcf5ef2aSThomas Huth carry = tcg_temp_new(); 527fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 528fcf5ef2aSThomas Huth #else 529fcf5ef2aSThomas Huth carry = carry_32; 530fcf5ef2aSThomas Huth #endif 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 533fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 534fcf5ef2aSThomas Huth 535fcf5ef2aSThomas Huth if (update_cc) { 536dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 537fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth } 541fcf5ef2aSThomas Huth 542dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 543dfebb950SRichard Henderson { 544dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 545dfebb950SRichard Henderson } 546dfebb950SRichard Henderson 547dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 548dfebb950SRichard Henderson { 549dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 550dfebb950SRichard Henderson } 551dfebb950SRichard Henderson 552dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 553dfebb950SRichard Henderson { 554dfebb950SRichard Henderson TCGv discard; 555dfebb950SRichard Henderson 556dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 557dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 558dfebb950SRichard Henderson return; 559dfebb950SRichard Henderson } 560dfebb950SRichard Henderson 561dfebb950SRichard Henderson /* 562dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 563dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 564dfebb950SRichard Henderson */ 565dfebb950SRichard Henderson discard = tcg_temp_new(); 566dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 567dfebb950SRichard Henderson 568dfebb950SRichard Henderson if (update_cc) { 569dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 570dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 571dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 572dfebb950SRichard Henderson } 573dfebb950SRichard Henderson } 574dfebb950SRichard Henderson 575dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 576dfebb950SRichard Henderson { 577dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 578dfebb950SRichard Henderson } 579dfebb950SRichard Henderson 580dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 581dfebb950SRichard Henderson { 582dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 583dfebb950SRichard Henderson } 584dfebb950SRichard Henderson 585dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 586dfebb950SRichard Henderson bool update_cc) 587dfebb950SRichard Henderson { 588dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 589dfebb950SRichard Henderson 590dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 591dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 592dfebb950SRichard Henderson } 593dfebb950SRichard Henderson 594dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 595dfebb950SRichard Henderson { 596dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 597dfebb950SRichard Henderson } 598dfebb950SRichard Henderson 599dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 600dfebb950SRichard Henderson { 601dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 602dfebb950SRichard Henderson } 603dfebb950SRichard Henderson 6040c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 605fcf5ef2aSThomas Huth { 606fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 607fcf5ef2aSThomas Huth 608fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 609fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 610fcf5ef2aSThomas Huth 611fcf5ef2aSThomas Huth /* old op: 612fcf5ef2aSThomas Huth if (!(env->y & 1)) 613fcf5ef2aSThomas Huth T1 = 0; 614fcf5ef2aSThomas Huth */ 61500ab7e61SRichard Henderson zero = tcg_constant_tl(0); 616fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 617fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 618fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 619fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 620fcf5ef2aSThomas Huth zero, cpu_cc_src2); 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth // b2 = T0 & 1; 623fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6240b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62508d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 626fcf5ef2aSThomas Huth 627fcf5ef2aSThomas Huth // b1 = N ^ V; 628fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 629fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 630fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 631fcf5ef2aSThomas Huth 632fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 633fcf5ef2aSThomas Huth // src1 = T0; 634fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 635fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 636fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 637fcf5ef2aSThomas Huth 638fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 641fcf5ef2aSThomas Huth } 642fcf5ef2aSThomas Huth 6430c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 644fcf5ef2aSThomas Huth { 645fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 646fcf5ef2aSThomas Huth if (sign_ext) { 647fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 648fcf5ef2aSThomas Huth } else { 649fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 650fcf5ef2aSThomas Huth } 651fcf5ef2aSThomas Huth #else 652fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 653fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 654fcf5ef2aSThomas Huth 655fcf5ef2aSThomas Huth if (sign_ext) { 656fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 657fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 658fcf5ef2aSThomas Huth } else { 659fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 660fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 661fcf5ef2aSThomas Huth } 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 664fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 665fcf5ef2aSThomas Huth #endif 666fcf5ef2aSThomas Huth } 667fcf5ef2aSThomas Huth 6680c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 669fcf5ef2aSThomas Huth { 670fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 671fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth 6740c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 675fcf5ef2aSThomas Huth { 676fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 677fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 678fcf5ef2aSThomas Huth } 679fcf5ef2aSThomas Huth 6804ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6814ee85ea9SRichard Henderson { 6824ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6834ee85ea9SRichard Henderson } 6844ee85ea9SRichard Henderson 6854ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6864ee85ea9SRichard Henderson { 6874ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6884ee85ea9SRichard Henderson } 6894ee85ea9SRichard Henderson 690c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 691c2636853SRichard Henderson { 692c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 693c2636853SRichard Henderson } 694c2636853SRichard Henderson 695c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 696c2636853SRichard Henderson { 697c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 698c2636853SRichard Henderson } 699c2636853SRichard Henderson 700c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 701c2636853SRichard Henderson { 702c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 703c2636853SRichard Henderson } 704c2636853SRichard Henderson 705c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 706c2636853SRichard Henderson { 707c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 708c2636853SRichard Henderson } 709c2636853SRichard Henderson 710a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 711a9aba13dSRichard Henderson { 712a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 713a9aba13dSRichard Henderson } 714a9aba13dSRichard Henderson 715a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 716a9aba13dSRichard Henderson { 717a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 718a9aba13dSRichard Henderson } 719a9aba13dSRichard Henderson 7209c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7219c6ec5bcSRichard Henderson { 7229c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7239c6ec5bcSRichard Henderson } 7249c6ec5bcSRichard Henderson 72545bfed3bSRichard Henderson #ifndef TARGET_SPARC64 72645bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 72745bfed3bSRichard Henderson { 72845bfed3bSRichard Henderson g_assert_not_reached(); 72945bfed3bSRichard Henderson } 73045bfed3bSRichard Henderson #endif 73145bfed3bSRichard Henderson 73245bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 73345bfed3bSRichard Henderson { 73445bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 73545bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 73645bfed3bSRichard Henderson } 73745bfed3bSRichard Henderson 73845bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 73945bfed3bSRichard Henderson { 74045bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74145bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 74245bfed3bSRichard Henderson } 74345bfed3bSRichard Henderson 744fcf5ef2aSThomas Huth // 1 7450c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 746fcf5ef2aSThomas Huth { 747fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 748fcf5ef2aSThomas Huth } 749fcf5ef2aSThomas Huth 750fcf5ef2aSThomas Huth // Z 7510c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 752fcf5ef2aSThomas Huth { 753fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 754fcf5ef2aSThomas Huth } 755fcf5ef2aSThomas Huth 756fcf5ef2aSThomas Huth // Z | (N ^ V) 7570c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 758fcf5ef2aSThomas Huth { 759fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 760fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 761fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 762fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 763fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 764fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 765fcf5ef2aSThomas Huth } 766fcf5ef2aSThomas Huth 767fcf5ef2aSThomas Huth // N ^ V 7680c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 769fcf5ef2aSThomas Huth { 770fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 771fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 772fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 773fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 774fcf5ef2aSThomas Huth } 775fcf5ef2aSThomas Huth 776fcf5ef2aSThomas Huth // C | Z 7770c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 778fcf5ef2aSThomas Huth { 779fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 780fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 781fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 782fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 783fcf5ef2aSThomas Huth } 784fcf5ef2aSThomas Huth 785fcf5ef2aSThomas Huth // C 7860c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 787fcf5ef2aSThomas Huth { 788fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 789fcf5ef2aSThomas Huth } 790fcf5ef2aSThomas Huth 791fcf5ef2aSThomas Huth // V 7920c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 793fcf5ef2aSThomas Huth { 794fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 795fcf5ef2aSThomas Huth } 796fcf5ef2aSThomas Huth 797fcf5ef2aSThomas Huth // 0 7980c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 799fcf5ef2aSThomas Huth { 800fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 801fcf5ef2aSThomas Huth } 802fcf5ef2aSThomas Huth 803fcf5ef2aSThomas Huth // N 8040c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 805fcf5ef2aSThomas Huth { 806fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 807fcf5ef2aSThomas Huth } 808fcf5ef2aSThomas Huth 809fcf5ef2aSThomas Huth // !Z 8100c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 811fcf5ef2aSThomas Huth { 812fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 813fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth 816fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8170c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 818fcf5ef2aSThomas Huth { 819fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 820fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 821fcf5ef2aSThomas Huth } 822fcf5ef2aSThomas Huth 823fcf5ef2aSThomas Huth // !(N ^ V) 8240c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 825fcf5ef2aSThomas Huth { 826fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 827fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 828fcf5ef2aSThomas Huth } 829fcf5ef2aSThomas Huth 830fcf5ef2aSThomas Huth // !(C | Z) 8310c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 832fcf5ef2aSThomas Huth { 833fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 834fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 835fcf5ef2aSThomas Huth } 836fcf5ef2aSThomas Huth 837fcf5ef2aSThomas Huth // !C 8380c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 839fcf5ef2aSThomas Huth { 840fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 841fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 842fcf5ef2aSThomas Huth } 843fcf5ef2aSThomas Huth 844fcf5ef2aSThomas Huth // !N 8450c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 846fcf5ef2aSThomas Huth { 847fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 848fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 849fcf5ef2aSThomas Huth } 850fcf5ef2aSThomas Huth 851fcf5ef2aSThomas Huth // !V 8520c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 853fcf5ef2aSThomas Huth { 854fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 855fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 856fcf5ef2aSThomas Huth } 857fcf5ef2aSThomas Huth 858fcf5ef2aSThomas Huth /* 859fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 860fcf5ef2aSThomas Huth 0 = 861fcf5ef2aSThomas Huth 1 < 862fcf5ef2aSThomas Huth 2 > 863fcf5ef2aSThomas Huth 3 unordered 864fcf5ef2aSThomas Huth */ 8650c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 866fcf5ef2aSThomas Huth unsigned int fcc_offset) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 869fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 870fcf5ef2aSThomas Huth } 871fcf5ef2aSThomas Huth 8720c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 873fcf5ef2aSThomas Huth { 874fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 875fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 876fcf5ef2aSThomas Huth } 877fcf5ef2aSThomas Huth 878fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8790c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 880fcf5ef2aSThomas Huth { 881fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 882fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 883fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 884fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8880c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 891fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 893fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth 896fcf5ef2aSThomas Huth // 1 or 3: FCC0 8970c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 898fcf5ef2aSThomas Huth { 899fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 900fcf5ef2aSThomas Huth } 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9030c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 906fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 907fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 908fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 909fcf5ef2aSThomas Huth } 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth // 2 or 3: FCC1 9120c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 913fcf5ef2aSThomas Huth { 914fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 915fcf5ef2aSThomas Huth } 916fcf5ef2aSThomas Huth 917fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9180c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 919fcf5ef2aSThomas Huth { 920fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 921fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 922fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 923fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 924fcf5ef2aSThomas Huth } 925fcf5ef2aSThomas Huth 926fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9270c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 928fcf5ef2aSThomas Huth { 929fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 930fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 931fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 932fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 933fcf5ef2aSThomas Huth } 934fcf5ef2aSThomas Huth 935fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9360c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 937fcf5ef2aSThomas Huth { 938fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 939fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 940fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 941fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 942fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9460c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 947fcf5ef2aSThomas Huth { 948fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 949fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 951fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 952fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9560c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 957fcf5ef2aSThomas Huth { 958fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 959fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 960fcf5ef2aSThomas Huth } 961fcf5ef2aSThomas Huth 962fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9630c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 964fcf5ef2aSThomas Huth { 965fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 966fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 967fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 968fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 969fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 970fcf5ef2aSThomas Huth } 971fcf5ef2aSThomas Huth 972fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9730c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 974fcf5ef2aSThomas Huth { 975fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 976fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 977fcf5ef2aSThomas Huth } 978fcf5ef2aSThomas Huth 979fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9800c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 981fcf5ef2aSThomas Huth { 982fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 983fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 984fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 985fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 986fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 987fcf5ef2aSThomas Huth } 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9900c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 991fcf5ef2aSThomas Huth { 992fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 993fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 994fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 995fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 996fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 997fcf5ef2aSThomas Huth } 998fcf5ef2aSThomas Huth 9990c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1000fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1001fcf5ef2aSThomas Huth { 1002fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1003fcf5ef2aSThomas Huth 1004fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1007fcf5ef2aSThomas Huth 1008fcf5ef2aSThomas Huth gen_set_label(l1); 1009fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth 10120c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1013fcf5ef2aSThomas Huth { 101400ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 101500ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 101600ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1017fcf5ef2aSThomas Huth 1018fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1019fcf5ef2aSThomas Huth } 1020fcf5ef2aSThomas Huth 1021fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1022fcf5ef2aSThomas Huth have been set for a jump */ 10230c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1024fcf5ef2aSThomas Huth { 1025fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1026fcf5ef2aSThomas Huth gen_generic_branch(dc); 102799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1028fcf5ef2aSThomas Huth } 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth 10310c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1032fcf5ef2aSThomas Huth { 1033633c4283SRichard Henderson if (dc->npc & 3) { 1034633c4283SRichard Henderson switch (dc->npc) { 1035633c4283SRichard Henderson case JUMP_PC: 1036fcf5ef2aSThomas Huth gen_generic_branch(dc); 103799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1038633c4283SRichard Henderson break; 1039633c4283SRichard Henderson case DYNAMIC_PC: 1040633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1041633c4283SRichard Henderson break; 1042633c4283SRichard Henderson default: 1043633c4283SRichard Henderson g_assert_not_reached(); 1044633c4283SRichard Henderson } 1045633c4283SRichard Henderson } else { 1046fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth 10500c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1051fcf5ef2aSThomas Huth { 1052fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1053fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1054ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth } 1057fcf5ef2aSThomas Huth 10580c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1059fcf5ef2aSThomas Huth { 1060fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1061fcf5ef2aSThomas Huth save_npc(dc); 1062fcf5ef2aSThomas Huth } 1063fcf5ef2aSThomas Huth 1064fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1065fcf5ef2aSThomas Huth { 1066fcf5ef2aSThomas Huth save_state(dc); 1067ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1068af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1069fcf5ef2aSThomas Huth } 1070fcf5ef2aSThomas Huth 1071186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1072fcf5ef2aSThomas Huth { 1073186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1074186e7890SRichard Henderson 1075186e7890SRichard Henderson e->next = dc->delay_excp_list; 1076186e7890SRichard Henderson dc->delay_excp_list = e; 1077186e7890SRichard Henderson 1078186e7890SRichard Henderson e->lab = gen_new_label(); 1079186e7890SRichard Henderson e->excp = excp; 1080186e7890SRichard Henderson e->pc = dc->pc; 1081186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1082186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1083186e7890SRichard Henderson e->npc = dc->npc; 1084186e7890SRichard Henderson 1085186e7890SRichard Henderson return e->lab; 1086186e7890SRichard Henderson } 1087186e7890SRichard Henderson 1088186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1089186e7890SRichard Henderson { 1090186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1091186e7890SRichard Henderson } 1092186e7890SRichard Henderson 1093186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1094186e7890SRichard Henderson { 1095186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1096186e7890SRichard Henderson TCGLabel *lab; 1097186e7890SRichard Henderson 1098186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1099186e7890SRichard Henderson 1100186e7890SRichard Henderson flush_cond(dc); 1101186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1102186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1103fcf5ef2aSThomas Huth } 1104fcf5ef2aSThomas Huth 11050c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1106fcf5ef2aSThomas Huth { 1107633c4283SRichard Henderson if (dc->npc & 3) { 1108633c4283SRichard Henderson switch (dc->npc) { 1109633c4283SRichard Henderson case JUMP_PC: 1110fcf5ef2aSThomas Huth gen_generic_branch(dc); 1111fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 111299c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1113633c4283SRichard Henderson break; 1114633c4283SRichard Henderson case DYNAMIC_PC: 1115633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1116fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1117633c4283SRichard Henderson dc->pc = dc->npc; 1118633c4283SRichard Henderson break; 1119633c4283SRichard Henderson default: 1120633c4283SRichard Henderson g_assert_not_reached(); 1121633c4283SRichard Henderson } 1122fcf5ef2aSThomas Huth } else { 1123fcf5ef2aSThomas Huth dc->pc = dc->npc; 1124fcf5ef2aSThomas Huth } 1125fcf5ef2aSThomas Huth } 1126fcf5ef2aSThomas Huth 11270c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1128fcf5ef2aSThomas Huth { 1129fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1130fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1131fcf5ef2aSThomas Huth } 1132fcf5ef2aSThomas Huth 1133fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1134fcf5ef2aSThomas Huth DisasContext *dc) 1135fcf5ef2aSThomas Huth { 1136fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1137fcf5ef2aSThomas Huth TCG_COND_NEVER, 1138fcf5ef2aSThomas Huth TCG_COND_EQ, 1139fcf5ef2aSThomas Huth TCG_COND_LE, 1140fcf5ef2aSThomas Huth TCG_COND_LT, 1141fcf5ef2aSThomas Huth TCG_COND_LEU, 1142fcf5ef2aSThomas Huth TCG_COND_LTU, 1143fcf5ef2aSThomas Huth -1, /* neg */ 1144fcf5ef2aSThomas Huth -1, /* overflow */ 1145fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1146fcf5ef2aSThomas Huth TCG_COND_NE, 1147fcf5ef2aSThomas Huth TCG_COND_GT, 1148fcf5ef2aSThomas Huth TCG_COND_GE, 1149fcf5ef2aSThomas Huth TCG_COND_GTU, 1150fcf5ef2aSThomas Huth TCG_COND_GEU, 1151fcf5ef2aSThomas Huth -1, /* pos */ 1152fcf5ef2aSThomas Huth -1, /* no overflow */ 1153fcf5ef2aSThomas Huth }; 1154fcf5ef2aSThomas Huth 1155fcf5ef2aSThomas Huth static int logic_cond[16] = { 1156fcf5ef2aSThomas Huth TCG_COND_NEVER, 1157fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1158fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1159fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1160fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1161fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1162fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1163fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1164fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1165fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1166fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1167fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1168fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1169fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1170fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1171fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1172fcf5ef2aSThomas Huth }; 1173fcf5ef2aSThomas Huth 1174fcf5ef2aSThomas Huth TCGv_i32 r_src; 1175fcf5ef2aSThomas Huth TCGv r_dst; 1176fcf5ef2aSThomas Huth 1177fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1178fcf5ef2aSThomas Huth if (xcc) { 1179fcf5ef2aSThomas Huth r_src = cpu_xcc; 1180fcf5ef2aSThomas Huth } else { 1181fcf5ef2aSThomas Huth r_src = cpu_psr; 1182fcf5ef2aSThomas Huth } 1183fcf5ef2aSThomas Huth #else 1184fcf5ef2aSThomas Huth r_src = cpu_psr; 1185fcf5ef2aSThomas Huth #endif 1186fcf5ef2aSThomas Huth 1187fcf5ef2aSThomas Huth switch (dc->cc_op) { 1188fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1189fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1190fcf5ef2aSThomas Huth do_compare_dst_0: 1191fcf5ef2aSThomas Huth cmp->is_bool = false; 119200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1193fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1194fcf5ef2aSThomas Huth if (!xcc) { 1195fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1196fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1197fcf5ef2aSThomas Huth break; 1198fcf5ef2aSThomas Huth } 1199fcf5ef2aSThomas Huth #endif 1200fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1201fcf5ef2aSThomas Huth break; 1202fcf5ef2aSThomas Huth 1203fcf5ef2aSThomas Huth case CC_OP_SUB: 1204fcf5ef2aSThomas Huth switch (cond) { 1205fcf5ef2aSThomas Huth case 6: /* neg */ 1206fcf5ef2aSThomas Huth case 14: /* pos */ 1207fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1208fcf5ef2aSThomas Huth goto do_compare_dst_0; 1209fcf5ef2aSThomas Huth 1210fcf5ef2aSThomas Huth case 7: /* overflow */ 1211fcf5ef2aSThomas Huth case 15: /* !overflow */ 1212fcf5ef2aSThomas Huth goto do_dynamic; 1213fcf5ef2aSThomas Huth 1214fcf5ef2aSThomas Huth default: 1215fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1216fcf5ef2aSThomas Huth cmp->is_bool = false; 1217fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1218fcf5ef2aSThomas Huth if (!xcc) { 1219fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1220fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1221fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1222fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1223fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1224fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth } 1227fcf5ef2aSThomas Huth #endif 1228fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1229fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1230fcf5ef2aSThomas Huth break; 1231fcf5ef2aSThomas Huth } 1232fcf5ef2aSThomas Huth break; 1233fcf5ef2aSThomas Huth 1234fcf5ef2aSThomas Huth default: 1235fcf5ef2aSThomas Huth do_dynamic: 1236ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1237fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1238fcf5ef2aSThomas Huth /* FALLTHRU */ 1239fcf5ef2aSThomas Huth 1240fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1241fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1242fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1243fcf5ef2aSThomas Huth cmp->is_bool = true; 1244fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1246fcf5ef2aSThomas Huth 1247fcf5ef2aSThomas Huth switch (cond) { 1248fcf5ef2aSThomas Huth case 0x0: 1249fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0x1: 1252fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0x2: 1255fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth case 0x3: 1258fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case 0x4: 1261fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth case 0x5: 1264fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1265fcf5ef2aSThomas Huth break; 1266fcf5ef2aSThomas Huth case 0x6: 1267fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 0x7: 1270fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 0x8: 1273fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 0x9: 1276fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth case 0xa: 1279fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1280fcf5ef2aSThomas Huth break; 1281fcf5ef2aSThomas Huth case 0xb: 1282fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1283fcf5ef2aSThomas Huth break; 1284fcf5ef2aSThomas Huth case 0xc: 1285fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1286fcf5ef2aSThomas Huth break; 1287fcf5ef2aSThomas Huth case 0xd: 1288fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1289fcf5ef2aSThomas Huth break; 1290fcf5ef2aSThomas Huth case 0xe: 1291fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1292fcf5ef2aSThomas Huth break; 1293fcf5ef2aSThomas Huth case 0xf: 1294fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1295fcf5ef2aSThomas Huth break; 1296fcf5ef2aSThomas Huth } 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth } 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth 1301fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1302fcf5ef2aSThomas Huth { 1303fcf5ef2aSThomas Huth unsigned int offset; 1304fcf5ef2aSThomas Huth TCGv r_dst; 1305fcf5ef2aSThomas Huth 1306fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1307fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1308fcf5ef2aSThomas Huth cmp->is_bool = true; 1309fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 131000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth switch (cc) { 1313fcf5ef2aSThomas Huth default: 1314fcf5ef2aSThomas Huth case 0x0: 1315fcf5ef2aSThomas Huth offset = 0; 1316fcf5ef2aSThomas Huth break; 1317fcf5ef2aSThomas Huth case 0x1: 1318fcf5ef2aSThomas Huth offset = 32 - 10; 1319fcf5ef2aSThomas Huth break; 1320fcf5ef2aSThomas Huth case 0x2: 1321fcf5ef2aSThomas Huth offset = 34 - 10; 1322fcf5ef2aSThomas Huth break; 1323fcf5ef2aSThomas Huth case 0x3: 1324fcf5ef2aSThomas Huth offset = 36 - 10; 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth } 1327fcf5ef2aSThomas Huth 1328fcf5ef2aSThomas Huth switch (cond) { 1329fcf5ef2aSThomas Huth case 0x0: 1330fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth case 0x1: 1333fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case 0x2: 1336fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth case 0x3: 1339fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 0x4: 1342fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 0x5: 1345fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 0x6: 1348fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth case 0x7: 1351fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1352fcf5ef2aSThomas Huth break; 1353fcf5ef2aSThomas Huth case 0x8: 1354fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case 0x9: 1357fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 0xa: 1360fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth case 0xb: 1363fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1364fcf5ef2aSThomas Huth break; 1365fcf5ef2aSThomas Huth case 0xc: 1366fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1367fcf5ef2aSThomas Huth break; 1368fcf5ef2aSThomas Huth case 0xd: 1369fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1370fcf5ef2aSThomas Huth break; 1371fcf5ef2aSThomas Huth case 0xe: 1372fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1373fcf5ef2aSThomas Huth break; 1374fcf5ef2aSThomas Huth case 0xf: 1375fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1376fcf5ef2aSThomas Huth break; 1377fcf5ef2aSThomas Huth } 1378fcf5ef2aSThomas Huth } 1379fcf5ef2aSThomas Huth 1380fcf5ef2aSThomas Huth // Inverted logic 1381ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1382ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1383fcf5ef2aSThomas Huth TCG_COND_NE, 1384fcf5ef2aSThomas Huth TCG_COND_GT, 1385fcf5ef2aSThomas Huth TCG_COND_GE, 1386ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1387fcf5ef2aSThomas Huth TCG_COND_EQ, 1388fcf5ef2aSThomas Huth TCG_COND_LE, 1389fcf5ef2aSThomas Huth TCG_COND_LT, 1390fcf5ef2aSThomas Huth }; 1391fcf5ef2aSThomas Huth 1392fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1393fcf5ef2aSThomas Huth { 1394fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1395fcf5ef2aSThomas Huth cmp->is_bool = false; 1396fcf5ef2aSThomas Huth cmp->c1 = r_src; 139700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1398fcf5ef2aSThomas Huth } 1399fcf5ef2aSThomas Huth 1400*baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1401*baf3dbf2SRichard Henderson { 1402*baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1403*baf3dbf2SRichard Henderson } 1404*baf3dbf2SRichard Henderson 1405*baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1406*baf3dbf2SRichard Henderson { 1407*baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1408*baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1409*baf3dbf2SRichard Henderson } 1410*baf3dbf2SRichard Henderson 1411*baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1412*baf3dbf2SRichard Henderson { 1413*baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1414*baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1415*baf3dbf2SRichard Henderson } 1416*baf3dbf2SRichard Henderson 1417*baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1418*baf3dbf2SRichard Henderson { 1419*baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1420*baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1421*baf3dbf2SRichard Henderson } 1422*baf3dbf2SRichard Henderson 1423fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14240c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1425fcf5ef2aSThomas Huth { 1426fcf5ef2aSThomas Huth switch (fccno) { 1427fcf5ef2aSThomas Huth case 0: 1428ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case 1: 1431ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth case 2: 1434ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1435fcf5ef2aSThomas Huth break; 1436fcf5ef2aSThomas Huth case 3: 1437ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1438fcf5ef2aSThomas Huth break; 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth } 1441fcf5ef2aSThomas Huth 14420c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1443fcf5ef2aSThomas Huth { 1444fcf5ef2aSThomas Huth switch (fccno) { 1445fcf5ef2aSThomas Huth case 0: 1446ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1447fcf5ef2aSThomas Huth break; 1448fcf5ef2aSThomas Huth case 1: 1449ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1450fcf5ef2aSThomas Huth break; 1451fcf5ef2aSThomas Huth case 2: 1452ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1453fcf5ef2aSThomas Huth break; 1454fcf5ef2aSThomas Huth case 3: 1455ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1456fcf5ef2aSThomas Huth break; 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth } 1459fcf5ef2aSThomas Huth 14600c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1461fcf5ef2aSThomas Huth { 1462fcf5ef2aSThomas Huth switch (fccno) { 1463fcf5ef2aSThomas Huth case 0: 1464ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth case 1: 1467ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth case 2: 1470ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1471fcf5ef2aSThomas Huth break; 1472fcf5ef2aSThomas Huth case 3: 1473ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1474fcf5ef2aSThomas Huth break; 1475fcf5ef2aSThomas Huth } 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth 14780c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1479fcf5ef2aSThomas Huth { 1480fcf5ef2aSThomas Huth switch (fccno) { 1481fcf5ef2aSThomas Huth case 0: 1482ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1483fcf5ef2aSThomas Huth break; 1484fcf5ef2aSThomas Huth case 1: 1485ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1486fcf5ef2aSThomas Huth break; 1487fcf5ef2aSThomas Huth case 2: 1488ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1489fcf5ef2aSThomas Huth break; 1490fcf5ef2aSThomas Huth case 3: 1491ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1492fcf5ef2aSThomas Huth break; 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth } 1495fcf5ef2aSThomas Huth 14960c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1497fcf5ef2aSThomas Huth { 1498fcf5ef2aSThomas Huth switch (fccno) { 1499fcf5ef2aSThomas Huth case 0: 1500ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1501fcf5ef2aSThomas Huth break; 1502fcf5ef2aSThomas Huth case 1: 1503ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1504fcf5ef2aSThomas Huth break; 1505fcf5ef2aSThomas Huth case 2: 1506ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1507fcf5ef2aSThomas Huth break; 1508fcf5ef2aSThomas Huth case 3: 1509ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1510fcf5ef2aSThomas Huth break; 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth } 1513fcf5ef2aSThomas Huth 15140c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1515fcf5ef2aSThomas Huth { 1516fcf5ef2aSThomas Huth switch (fccno) { 1517fcf5ef2aSThomas Huth case 0: 1518ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1519fcf5ef2aSThomas Huth break; 1520fcf5ef2aSThomas Huth case 1: 1521ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1522fcf5ef2aSThomas Huth break; 1523fcf5ef2aSThomas Huth case 2: 1524ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1525fcf5ef2aSThomas Huth break; 1526fcf5ef2aSThomas Huth case 3: 1527ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1528fcf5ef2aSThomas Huth break; 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth } 1531fcf5ef2aSThomas Huth 1532fcf5ef2aSThomas Huth #else 1533fcf5ef2aSThomas Huth 15340c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1535fcf5ef2aSThomas Huth { 1536ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1537fcf5ef2aSThomas Huth } 1538fcf5ef2aSThomas Huth 15390c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1540fcf5ef2aSThomas Huth { 1541ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1542fcf5ef2aSThomas Huth } 1543fcf5ef2aSThomas Huth 15440c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1545fcf5ef2aSThomas Huth { 1546ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1547fcf5ef2aSThomas Huth } 1548fcf5ef2aSThomas Huth 15490c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1550fcf5ef2aSThomas Huth { 1551ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth 15540c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1555fcf5ef2aSThomas Huth { 1556ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth 15590c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1560fcf5ef2aSThomas Huth { 1561ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1562fcf5ef2aSThomas Huth } 1563fcf5ef2aSThomas Huth #endif 1564fcf5ef2aSThomas Huth 1565fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1566fcf5ef2aSThomas Huth { 1567fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1568fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1569fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth 1572fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1573fcf5ef2aSThomas Huth { 1574fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1575fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1576fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1577fcf5ef2aSThomas Huth return 1; 1578fcf5ef2aSThomas Huth } 1579fcf5ef2aSThomas Huth #endif 1580fcf5ef2aSThomas Huth return 0; 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth 15830c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1584fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1589fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1590fcf5ef2aSThomas Huth 1591ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1592ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1595fcf5ef2aSThomas Huth } 1596fcf5ef2aSThomas Huth 15970c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1598fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1599fcf5ef2aSThomas Huth { 1600fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1603fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1604fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1605fcf5ef2aSThomas Huth 1606ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1607ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth 1612fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16130c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1614fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1615fcf5ef2aSThomas Huth { 1616fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1619fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1620fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth gen(dst, src1, src2); 1623fcf5ef2aSThomas Huth 1624fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1625fcf5ef2aSThomas Huth } 1626fcf5ef2aSThomas Huth #endif 1627fcf5ef2aSThomas Huth 16280c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1629fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1630fcf5ef2aSThomas Huth { 1631fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1634fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1635fcf5ef2aSThomas Huth 1636ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1637ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1640fcf5ef2aSThomas Huth } 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16430c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1644fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1645fcf5ef2aSThomas Huth { 1646fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1649fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth gen(dst, src); 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth #endif 1656fcf5ef2aSThomas Huth 16570c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1658fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1659fcf5ef2aSThomas Huth { 1660fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1663fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1664fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1665fcf5ef2aSThomas Huth 1666ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1667ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1670fcf5ef2aSThomas Huth } 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16730c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1674fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1675fcf5ef2aSThomas Huth { 1676fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1679fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1680fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth gen(dst, src1, src2); 1683fcf5ef2aSThomas Huth 1684fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1685fcf5ef2aSThomas Huth } 1686fcf5ef2aSThomas Huth 16870c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1688fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1689fcf5ef2aSThomas Huth { 1690fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1693fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1694fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 17010c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1702fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1703fcf5ef2aSThomas Huth { 1704fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1705fcf5ef2aSThomas Huth 1706fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1707fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1708fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1709fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1710fcf5ef2aSThomas Huth 1711fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1714fcf5ef2aSThomas Huth } 1715fcf5ef2aSThomas Huth #endif 1716fcf5ef2aSThomas Huth 17170c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1718fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1719fcf5ef2aSThomas Huth { 1720fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1721fcf5ef2aSThomas Huth 1722ad75a51eSRichard Henderson gen(tcg_env); 1723ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1726fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17300c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1731fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1732fcf5ef2aSThomas Huth { 1733fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1734fcf5ef2aSThomas Huth 1735ad75a51eSRichard Henderson gen(tcg_env); 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1738fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1739fcf5ef2aSThomas Huth } 1740fcf5ef2aSThomas Huth #endif 1741fcf5ef2aSThomas Huth 17420c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1743fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1744fcf5ef2aSThomas Huth { 1745fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1746fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1747fcf5ef2aSThomas Huth 1748ad75a51eSRichard Henderson gen(tcg_env); 1749ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1752fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1753fcf5ef2aSThomas Huth } 1754fcf5ef2aSThomas Huth 17550c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1756fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1757fcf5ef2aSThomas Huth { 1758fcf5ef2aSThomas Huth TCGv_i64 dst; 1759fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1762fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1763fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1764fcf5ef2aSThomas Huth 1765ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1766ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1769fcf5ef2aSThomas Huth } 1770fcf5ef2aSThomas Huth 17710c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1772fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1773fcf5ef2aSThomas Huth { 1774fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1777fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1778fcf5ef2aSThomas Huth 1779ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1780ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1783fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth 1786fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17870c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1788fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1789fcf5ef2aSThomas Huth { 1790fcf5ef2aSThomas Huth TCGv_i64 dst; 1791fcf5ef2aSThomas Huth TCGv_i32 src; 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1794fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1795fcf5ef2aSThomas Huth 1796ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1797ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1800fcf5ef2aSThomas Huth } 1801fcf5ef2aSThomas Huth #endif 1802fcf5ef2aSThomas Huth 18030c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1804fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1805fcf5ef2aSThomas Huth { 1806fcf5ef2aSThomas Huth TCGv_i64 dst; 1807fcf5ef2aSThomas Huth TCGv_i32 src; 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1810fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1811fcf5ef2aSThomas Huth 1812ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1815fcf5ef2aSThomas Huth } 1816fcf5ef2aSThomas Huth 18170c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1818fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1819fcf5ef2aSThomas Huth { 1820fcf5ef2aSThomas Huth TCGv_i32 dst; 1821fcf5ef2aSThomas Huth TCGv_i64 src; 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1824fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1825fcf5ef2aSThomas Huth 1826ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1827ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1830fcf5ef2aSThomas Huth } 1831fcf5ef2aSThomas Huth 18320c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1833fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1834fcf5ef2aSThomas Huth { 1835fcf5ef2aSThomas Huth TCGv_i32 dst; 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1838fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1839fcf5ef2aSThomas Huth 1840ad75a51eSRichard Henderson gen(dst, tcg_env); 1841ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1842fcf5ef2aSThomas Huth 1843fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1844fcf5ef2aSThomas Huth } 1845fcf5ef2aSThomas Huth 18460c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1847fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1848fcf5ef2aSThomas Huth { 1849fcf5ef2aSThomas Huth TCGv_i64 dst; 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1852fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1853fcf5ef2aSThomas Huth 1854ad75a51eSRichard Henderson gen(dst, tcg_env); 1855ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1856fcf5ef2aSThomas Huth 1857fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1858fcf5ef2aSThomas Huth } 1859fcf5ef2aSThomas Huth 18600c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1861fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1862fcf5ef2aSThomas Huth { 1863fcf5ef2aSThomas Huth TCGv_i32 src; 1864fcf5ef2aSThomas Huth 1865fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1866fcf5ef2aSThomas Huth 1867ad75a51eSRichard Henderson gen(tcg_env, src); 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1870fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth 18730c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1874fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1875fcf5ef2aSThomas Huth { 1876fcf5ef2aSThomas Huth TCGv_i64 src; 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1879fcf5ef2aSThomas Huth 1880ad75a51eSRichard Henderson gen(tcg_env, src); 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1883fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth /* asi moves */ 1887fcf5ef2aSThomas Huth typedef enum { 1888fcf5ef2aSThomas Huth GET_ASI_HELPER, 1889fcf5ef2aSThomas Huth GET_ASI_EXCP, 1890fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1891fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1892fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1893fcf5ef2aSThomas Huth GET_ASI_SHORT, 1894fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1895fcf5ef2aSThomas Huth GET_ASI_BFILL, 1896fcf5ef2aSThomas Huth } ASIType; 1897fcf5ef2aSThomas Huth 1898fcf5ef2aSThomas Huth typedef struct { 1899fcf5ef2aSThomas Huth ASIType type; 1900fcf5ef2aSThomas Huth int asi; 1901fcf5ef2aSThomas Huth int mem_idx; 190214776ab5STony Nguyen MemOp memop; 1903fcf5ef2aSThomas Huth } DisasASI; 1904fcf5ef2aSThomas Huth 1905811cc0b0SRichard Henderson /* 1906811cc0b0SRichard Henderson * Build DisasASI. 1907811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1908811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1909811cc0b0SRichard Henderson */ 1910811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1911fcf5ef2aSThomas Huth { 1912fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1913fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1914fcf5ef2aSThomas Huth 1915811cc0b0SRichard Henderson if (asi == -1) { 1916811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1917811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1918811cc0b0SRichard Henderson goto done; 1919811cc0b0SRichard Henderson } 1920811cc0b0SRichard Henderson 1921fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1922fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1923811cc0b0SRichard Henderson if (asi < 0) { 1924fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1925fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1926fcf5ef2aSThomas Huth } else if (supervisor(dc) 1927fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1928fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1929fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1930fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1931fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1932fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1933fcf5ef2aSThomas Huth switch (asi) { 1934fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1935fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1936fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1937fcf5ef2aSThomas Huth break; 1938fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1939fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1940fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1941fcf5ef2aSThomas Huth break; 1942fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1943fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1944fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1945fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1946fcf5ef2aSThomas Huth break; 1947fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1948fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1949fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1950fcf5ef2aSThomas Huth break; 1951fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1952fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1953fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1954fcf5ef2aSThomas Huth break; 1955fcf5ef2aSThomas Huth } 19566e10f37cSKONRAD Frederic 19576e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19586e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19596e10f37cSKONRAD Frederic */ 19606e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1961fcf5ef2aSThomas Huth } else { 1962fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1963fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1964fcf5ef2aSThomas Huth } 1965fcf5ef2aSThomas Huth #else 1966811cc0b0SRichard Henderson if (asi < 0) { 1967fcf5ef2aSThomas Huth asi = dc->asi; 1968fcf5ef2aSThomas Huth } 1969fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1970fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1971fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1972fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1973fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1974fcf5ef2aSThomas Huth done properly in the helper. */ 1975fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1976fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1977fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1978fcf5ef2aSThomas Huth } else { 1979fcf5ef2aSThomas Huth switch (asi) { 1980fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1981fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1982fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1983fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1984fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1985fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1986fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1987fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1988fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1989fcf5ef2aSThomas Huth break; 1990fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1991fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1992fcf5ef2aSThomas Huth case ASI_TWINX_N: 1993fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1994fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1995fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19969a10756dSArtyom Tarasenko if (hypervisor(dc)) { 199784f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19989a10756dSArtyom Tarasenko } else { 1999fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20009a10756dSArtyom Tarasenko } 2001fcf5ef2aSThomas Huth break; 2002fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2003fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2004fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2005fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2006fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2007fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2008fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2009fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2010fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2011fcf5ef2aSThomas Huth break; 2012fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2013fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2014fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2015fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2016fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2017fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2018fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2019fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2020fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2021fcf5ef2aSThomas Huth break; 2022fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2023fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2024fcf5ef2aSThomas Huth case ASI_TWINX_S: 2025fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2026fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2027fcf5ef2aSThomas Huth case ASI_BLK_S: 2028fcf5ef2aSThomas Huth case ASI_BLK_SL: 2029fcf5ef2aSThomas Huth case ASI_FL8_S: 2030fcf5ef2aSThomas Huth case ASI_FL8_SL: 2031fcf5ef2aSThomas Huth case ASI_FL16_S: 2032fcf5ef2aSThomas Huth case ASI_FL16_SL: 2033fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2034fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2035fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2036fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth break; 2039fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2040fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2041fcf5ef2aSThomas Huth case ASI_TWINX_P: 2042fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2043fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2044fcf5ef2aSThomas Huth case ASI_BLK_P: 2045fcf5ef2aSThomas Huth case ASI_BLK_PL: 2046fcf5ef2aSThomas Huth case ASI_FL8_P: 2047fcf5ef2aSThomas Huth case ASI_FL8_PL: 2048fcf5ef2aSThomas Huth case ASI_FL16_P: 2049fcf5ef2aSThomas Huth case ASI_FL16_PL: 2050fcf5ef2aSThomas Huth break; 2051fcf5ef2aSThomas Huth } 2052fcf5ef2aSThomas Huth switch (asi) { 2053fcf5ef2aSThomas Huth case ASI_REAL: 2054fcf5ef2aSThomas Huth case ASI_REAL_IO: 2055fcf5ef2aSThomas Huth case ASI_REAL_L: 2056fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2057fcf5ef2aSThomas Huth case ASI_N: 2058fcf5ef2aSThomas Huth case ASI_NL: 2059fcf5ef2aSThomas Huth case ASI_AIUP: 2060fcf5ef2aSThomas Huth case ASI_AIUPL: 2061fcf5ef2aSThomas Huth case ASI_AIUS: 2062fcf5ef2aSThomas Huth case ASI_AIUSL: 2063fcf5ef2aSThomas Huth case ASI_S: 2064fcf5ef2aSThomas Huth case ASI_SL: 2065fcf5ef2aSThomas Huth case ASI_P: 2066fcf5ef2aSThomas Huth case ASI_PL: 2067fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2068fcf5ef2aSThomas Huth break; 2069fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2070fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2071fcf5ef2aSThomas Huth case ASI_TWINX_N: 2072fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2073fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2074fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2075fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2076fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2077fcf5ef2aSThomas Huth case ASI_TWINX_P: 2078fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2079fcf5ef2aSThomas Huth case ASI_TWINX_S: 2080fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2081fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2082fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2083fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2084fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2085fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2086fcf5ef2aSThomas Huth break; 2087fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2088fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2089fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2090fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2091fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2092fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2093fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2094fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2095fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2096fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2097fcf5ef2aSThomas Huth case ASI_BLK_S: 2098fcf5ef2aSThomas Huth case ASI_BLK_SL: 2099fcf5ef2aSThomas Huth case ASI_BLK_P: 2100fcf5ef2aSThomas Huth case ASI_BLK_PL: 2101fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2102fcf5ef2aSThomas Huth break; 2103fcf5ef2aSThomas Huth case ASI_FL8_S: 2104fcf5ef2aSThomas Huth case ASI_FL8_SL: 2105fcf5ef2aSThomas Huth case ASI_FL8_P: 2106fcf5ef2aSThomas Huth case ASI_FL8_PL: 2107fcf5ef2aSThomas Huth memop = MO_UB; 2108fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2109fcf5ef2aSThomas Huth break; 2110fcf5ef2aSThomas Huth case ASI_FL16_S: 2111fcf5ef2aSThomas Huth case ASI_FL16_SL: 2112fcf5ef2aSThomas Huth case ASI_FL16_P: 2113fcf5ef2aSThomas Huth case ASI_FL16_PL: 2114fcf5ef2aSThomas Huth memop = MO_TEUW; 2115fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2116fcf5ef2aSThomas Huth break; 2117fcf5ef2aSThomas Huth } 2118fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2119fcf5ef2aSThomas Huth if (asi & 8) { 2120fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2121fcf5ef2aSThomas Huth } 2122fcf5ef2aSThomas Huth } 2123fcf5ef2aSThomas Huth #endif 2124fcf5ef2aSThomas Huth 2125811cc0b0SRichard Henderson done: 2126fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth 2129a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2130a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2131a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2132a76779eeSRichard Henderson { 2133a76779eeSRichard Henderson g_assert_not_reached(); 2134a76779eeSRichard Henderson } 2135a76779eeSRichard Henderson 2136a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2137a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2138a76779eeSRichard Henderson { 2139a76779eeSRichard Henderson g_assert_not_reached(); 2140a76779eeSRichard Henderson } 2141a76779eeSRichard Henderson #endif 2142a76779eeSRichard Henderson 214342071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2144fcf5ef2aSThomas Huth { 2145c03a0fd1SRichard Henderson switch (da->type) { 2146fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2147fcf5ef2aSThomas Huth break; 2148fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2149fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2150fcf5ef2aSThomas Huth break; 2151fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2152c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2153fcf5ef2aSThomas Huth break; 2154fcf5ef2aSThomas Huth default: 2155fcf5ef2aSThomas Huth { 2156c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2157c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth save_state(dc); 2160fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2161ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2162fcf5ef2aSThomas Huth #else 2163fcf5ef2aSThomas Huth { 2164fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2165ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2166fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2167fcf5ef2aSThomas Huth } 2168fcf5ef2aSThomas Huth #endif 2169fcf5ef2aSThomas Huth } 2170fcf5ef2aSThomas Huth break; 2171fcf5ef2aSThomas Huth } 2172fcf5ef2aSThomas Huth } 2173fcf5ef2aSThomas Huth 217442071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2175c03a0fd1SRichard Henderson { 2176c03a0fd1SRichard Henderson switch (da->type) { 2177fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2178fcf5ef2aSThomas Huth break; 2179c03a0fd1SRichard Henderson 2180fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2181c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2182fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2183fcf5ef2aSThomas Huth break; 2184c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21853390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21863390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2187fcf5ef2aSThomas Huth break; 2188c03a0fd1SRichard Henderson } 2189c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2190c03a0fd1SRichard Henderson /* fall through */ 2191c03a0fd1SRichard Henderson 2192c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2193c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2194c03a0fd1SRichard Henderson break; 2195c03a0fd1SRichard Henderson 2196fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2197c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2198fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2199fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2200fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2201fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2202fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2203fcf5ef2aSThomas Huth { 2204fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2205fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 220600ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2207fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2208fcf5ef2aSThomas Huth int i; 2209fcf5ef2aSThomas Huth 2210fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2211fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2212fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2213fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2214fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2215c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2216c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2217fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2218fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2219fcf5ef2aSThomas Huth } 2220fcf5ef2aSThomas Huth } 2221fcf5ef2aSThomas Huth break; 2222c03a0fd1SRichard Henderson 2223fcf5ef2aSThomas Huth default: 2224fcf5ef2aSThomas Huth { 2225c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2226c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2227fcf5ef2aSThomas Huth 2228fcf5ef2aSThomas Huth save_state(dc); 2229fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2230ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2231fcf5ef2aSThomas Huth #else 2232fcf5ef2aSThomas Huth { 2233fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2234fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2235ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2236fcf5ef2aSThomas Huth } 2237fcf5ef2aSThomas Huth #endif 2238fcf5ef2aSThomas Huth 2239fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2240fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2241fcf5ef2aSThomas Huth } 2242fcf5ef2aSThomas Huth break; 2243fcf5ef2aSThomas Huth } 2244fcf5ef2aSThomas Huth } 2245fcf5ef2aSThomas Huth 2246dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2247c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2248c03a0fd1SRichard Henderson { 2249c03a0fd1SRichard Henderson switch (da->type) { 2250c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2251c03a0fd1SRichard Henderson break; 2252c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2253dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2254dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2255c03a0fd1SRichard Henderson break; 2256c03a0fd1SRichard Henderson default: 2257c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2258c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2259c03a0fd1SRichard Henderson break; 2260c03a0fd1SRichard Henderson } 2261c03a0fd1SRichard Henderson } 2262c03a0fd1SRichard Henderson 2263d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2264c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2265c03a0fd1SRichard Henderson { 2266c03a0fd1SRichard Henderson switch (da->type) { 2267fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2268c03a0fd1SRichard Henderson return; 2269fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2270c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2271c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2272fcf5ef2aSThomas Huth break; 2273fcf5ef2aSThomas Huth default: 2274fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2275fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2276fcf5ef2aSThomas Huth break; 2277fcf5ef2aSThomas Huth } 2278fcf5ef2aSThomas Huth } 2279fcf5ef2aSThomas Huth 2280cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2281c03a0fd1SRichard Henderson { 2282c03a0fd1SRichard Henderson switch (da->type) { 2283fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2284fcf5ef2aSThomas Huth break; 2285fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2286cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2287cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2288fcf5ef2aSThomas Huth break; 2289fcf5ef2aSThomas Huth default: 22903db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22913db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2292af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2293ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22943db010c3SRichard Henderson } else { 2295c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 229600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22973db010c3SRichard Henderson TCGv_i64 s64, t64; 22983db010c3SRichard Henderson 22993db010c3SRichard Henderson save_state(dc); 23003db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2301ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 23023db010c3SRichard Henderson 230300ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2304ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 23053db010c3SRichard Henderson 23063db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23073db010c3SRichard Henderson 23083db010c3SRichard Henderson /* End the TB. */ 23093db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23103db010c3SRichard Henderson } 2311fcf5ef2aSThomas Huth break; 2312fcf5ef2aSThomas Huth } 2313fcf5ef2aSThomas Huth } 2314fcf5ef2aSThomas Huth 2315287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 23163259b9e2SRichard Henderson TCGv addr, int rd) 2317fcf5ef2aSThomas Huth { 23183259b9e2SRichard Henderson MemOp memop = da->memop; 23193259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2320fcf5ef2aSThomas Huth TCGv_i32 d32; 2321fcf5ef2aSThomas Huth TCGv_i64 d64; 2322287b1152SRichard Henderson TCGv addr_tmp; 2323fcf5ef2aSThomas Huth 23243259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23253259b9e2SRichard Henderson if (size == MO_128) { 23263259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23273259b9e2SRichard Henderson } 23283259b9e2SRichard Henderson 23293259b9e2SRichard Henderson switch (da->type) { 2330fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2331fcf5ef2aSThomas Huth break; 2332fcf5ef2aSThomas Huth 2333fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23343259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2335fcf5ef2aSThomas Huth switch (size) { 23363259b9e2SRichard Henderson case MO_32: 2337fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23383259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2339fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2340fcf5ef2aSThomas Huth break; 23413259b9e2SRichard Henderson 23423259b9e2SRichard Henderson case MO_64: 23433259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2344fcf5ef2aSThomas Huth break; 23453259b9e2SRichard Henderson 23463259b9e2SRichard Henderson case MO_128: 2347fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23483259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2349287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2350287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2351287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2352fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2353fcf5ef2aSThomas Huth break; 2354fcf5ef2aSThomas Huth default: 2355fcf5ef2aSThomas Huth g_assert_not_reached(); 2356fcf5ef2aSThomas Huth } 2357fcf5ef2aSThomas Huth break; 2358fcf5ef2aSThomas Huth 2359fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2360fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23613259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2362fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2363287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2364287b1152SRichard Henderson for (int i = 0; ; ++i) { 23653259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23663259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2367fcf5ef2aSThomas Huth if (i == 7) { 2368fcf5ef2aSThomas Huth break; 2369fcf5ef2aSThomas Huth } 2370287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2371287b1152SRichard Henderson addr = addr_tmp; 2372fcf5ef2aSThomas Huth } 2373fcf5ef2aSThomas Huth } else { 2374fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2375fcf5ef2aSThomas Huth } 2376fcf5ef2aSThomas Huth break; 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2379fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23803259b9e2SRichard Henderson if (orig_size == MO_64) { 23813259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23823259b9e2SRichard Henderson memop | MO_ALIGN); 2383fcf5ef2aSThomas Huth } else { 2384fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2385fcf5ef2aSThomas Huth } 2386fcf5ef2aSThomas Huth break; 2387fcf5ef2aSThomas Huth 2388fcf5ef2aSThomas Huth default: 2389fcf5ef2aSThomas Huth { 23903259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23913259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2392fcf5ef2aSThomas Huth 2393fcf5ef2aSThomas Huth save_state(dc); 2394fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2395fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2396fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2397fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2398fcf5ef2aSThomas Huth switch (size) { 23993259b9e2SRichard Henderson case MO_32: 2400fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2401ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2402fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2403fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2404fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2405fcf5ef2aSThomas Huth break; 24063259b9e2SRichard Henderson case MO_64: 24073259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 24083259b9e2SRichard Henderson r_asi, r_mop); 2409fcf5ef2aSThomas Huth break; 24103259b9e2SRichard Henderson case MO_128: 2411fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2412ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2413287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2414287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2415287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 24163259b9e2SRichard Henderson r_asi, r_mop); 2417fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2418fcf5ef2aSThomas Huth break; 2419fcf5ef2aSThomas Huth default: 2420fcf5ef2aSThomas Huth g_assert_not_reached(); 2421fcf5ef2aSThomas Huth } 2422fcf5ef2aSThomas Huth } 2423fcf5ef2aSThomas Huth break; 2424fcf5ef2aSThomas Huth } 2425fcf5ef2aSThomas Huth } 2426fcf5ef2aSThomas Huth 2427287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 24283259b9e2SRichard Henderson TCGv addr, int rd) 24293259b9e2SRichard Henderson { 24303259b9e2SRichard Henderson MemOp memop = da->memop; 24313259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2432fcf5ef2aSThomas Huth TCGv_i32 d32; 2433287b1152SRichard Henderson TCGv addr_tmp; 2434fcf5ef2aSThomas Huth 24353259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24363259b9e2SRichard Henderson if (size == MO_128) { 24373259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24383259b9e2SRichard Henderson } 24393259b9e2SRichard Henderson 24403259b9e2SRichard Henderson switch (da->type) { 2441fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2442fcf5ef2aSThomas Huth break; 2443fcf5ef2aSThomas Huth 2444fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24453259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2446fcf5ef2aSThomas Huth switch (size) { 24473259b9e2SRichard Henderson case MO_32: 2448fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24493259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2450fcf5ef2aSThomas Huth break; 24513259b9e2SRichard Henderson case MO_64: 24523259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24533259b9e2SRichard Henderson memop | MO_ALIGN_4); 2454fcf5ef2aSThomas Huth break; 24553259b9e2SRichard Henderson case MO_128: 2456fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2457fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2458fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2459fcf5ef2aSThomas Huth having to probe the second page before performing the first 2460fcf5ef2aSThomas Huth write. */ 24613259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24623259b9e2SRichard Henderson memop | MO_ALIGN_16); 2463287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2464287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2465287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2466fcf5ef2aSThomas Huth break; 2467fcf5ef2aSThomas Huth default: 2468fcf5ef2aSThomas Huth g_assert_not_reached(); 2469fcf5ef2aSThomas Huth } 2470fcf5ef2aSThomas Huth break; 2471fcf5ef2aSThomas Huth 2472fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2473fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24743259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2475fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2476287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2477287b1152SRichard Henderson for (int i = 0; ; ++i) { 24783259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24793259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2480fcf5ef2aSThomas Huth if (i == 7) { 2481fcf5ef2aSThomas Huth break; 2482fcf5ef2aSThomas Huth } 2483287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2484287b1152SRichard Henderson addr = addr_tmp; 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth } else { 2487fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2488fcf5ef2aSThomas Huth } 2489fcf5ef2aSThomas Huth break; 2490fcf5ef2aSThomas Huth 2491fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2492fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24933259b9e2SRichard Henderson if (orig_size == MO_64) { 24943259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24953259b9e2SRichard Henderson memop | MO_ALIGN); 2496fcf5ef2aSThomas Huth } else { 2497fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2498fcf5ef2aSThomas Huth } 2499fcf5ef2aSThomas Huth break; 2500fcf5ef2aSThomas Huth 2501fcf5ef2aSThomas Huth default: 2502fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2503fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2504fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2505fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2506fcf5ef2aSThomas Huth break; 2507fcf5ef2aSThomas Huth } 2508fcf5ef2aSThomas Huth } 2509fcf5ef2aSThomas Huth 251042071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2511fcf5ef2aSThomas Huth { 2512a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2513a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2514fcf5ef2aSThomas Huth 2515c03a0fd1SRichard Henderson switch (da->type) { 2516fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2517fcf5ef2aSThomas Huth return; 2518fcf5ef2aSThomas Huth 2519fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2520ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2521ebbbec92SRichard Henderson { 2522ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2523ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2524ebbbec92SRichard Henderson 2525ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2526ebbbec92SRichard Henderson /* 2527ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2528ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2529ebbbec92SRichard Henderson * the order of the writebacks. 2530ebbbec92SRichard Henderson */ 2531ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2532ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2533ebbbec92SRichard Henderson } else { 2534ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2535ebbbec92SRichard Henderson } 2536ebbbec92SRichard Henderson } 2537fcf5ef2aSThomas Huth break; 2538ebbbec92SRichard Henderson #else 2539ebbbec92SRichard Henderson g_assert_not_reached(); 2540ebbbec92SRichard Henderson #endif 2541fcf5ef2aSThomas Huth 2542fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2543fcf5ef2aSThomas Huth { 2544fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2545fcf5ef2aSThomas Huth 2546c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2547fcf5ef2aSThomas Huth 2548fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2549fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2550fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2551c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2552a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2553fcf5ef2aSThomas Huth } else { 2554a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2555fcf5ef2aSThomas Huth } 2556fcf5ef2aSThomas Huth } 2557fcf5ef2aSThomas Huth break; 2558fcf5ef2aSThomas Huth 2559fcf5ef2aSThomas Huth default: 2560fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2561fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2562fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2563fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2564fcf5ef2aSThomas Huth { 2565c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2566c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2567fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2568fcf5ef2aSThomas Huth 2569fcf5ef2aSThomas Huth save_state(dc); 2570ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2571fcf5ef2aSThomas Huth 2572fcf5ef2aSThomas Huth /* See above. */ 2573c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2574a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2575fcf5ef2aSThomas Huth } else { 2576a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2577fcf5ef2aSThomas Huth } 2578fcf5ef2aSThomas Huth } 2579fcf5ef2aSThomas Huth break; 2580fcf5ef2aSThomas Huth } 2581fcf5ef2aSThomas Huth 2582fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2583fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2584fcf5ef2aSThomas Huth } 2585fcf5ef2aSThomas Huth 258642071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2587c03a0fd1SRichard Henderson { 2588c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2589fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2590fcf5ef2aSThomas Huth 2591c03a0fd1SRichard Henderson switch (da->type) { 2592fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2593fcf5ef2aSThomas Huth break; 2594fcf5ef2aSThomas Huth 2595fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2596ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2597ebbbec92SRichard Henderson { 2598ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2599ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2600ebbbec92SRichard Henderson 2601ebbbec92SRichard Henderson /* 2602ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2603ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2604ebbbec92SRichard Henderson * the order of the construction. 2605ebbbec92SRichard Henderson */ 2606ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2607ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2608ebbbec92SRichard Henderson } else { 2609ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2610ebbbec92SRichard Henderson } 2611ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2612ebbbec92SRichard Henderson } 2613fcf5ef2aSThomas Huth break; 2614ebbbec92SRichard Henderson #else 2615ebbbec92SRichard Henderson g_assert_not_reached(); 2616ebbbec92SRichard Henderson #endif 2617fcf5ef2aSThomas Huth 2618fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2619fcf5ef2aSThomas Huth { 2620fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2621fcf5ef2aSThomas Huth 2622fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2623fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2624fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2625c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2626a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2627fcf5ef2aSThomas Huth } else { 2628a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2629fcf5ef2aSThomas Huth } 2630c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2631fcf5ef2aSThomas Huth } 2632fcf5ef2aSThomas Huth break; 2633fcf5ef2aSThomas Huth 2634a76779eeSRichard Henderson case GET_ASI_BFILL: 2635a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2636a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2637a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2638a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2639a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2640a76779eeSRichard Henderson as a cacheline-style operation. */ 2641a76779eeSRichard Henderson { 2642a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2643a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2644a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2645a76779eeSRichard Henderson int i; 2646a76779eeSRichard Henderson 2647a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2648a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2649a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2650c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2651a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2652a76779eeSRichard Henderson } 2653a76779eeSRichard Henderson } 2654a76779eeSRichard Henderson break; 2655a76779eeSRichard Henderson 2656fcf5ef2aSThomas Huth default: 2657fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2658fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2659fcf5ef2aSThomas Huth { 2660c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2661c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2662fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2663fcf5ef2aSThomas Huth 2664fcf5ef2aSThomas Huth /* See above. */ 2665c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2666a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2667fcf5ef2aSThomas Huth } else { 2668a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2669fcf5ef2aSThomas Huth } 2670fcf5ef2aSThomas Huth 2671fcf5ef2aSThomas Huth save_state(dc); 2672ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2673fcf5ef2aSThomas Huth } 2674fcf5ef2aSThomas Huth break; 2675fcf5ef2aSThomas Huth } 2676fcf5ef2aSThomas Huth } 2677fcf5ef2aSThomas Huth 26783d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2679fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2680fcf5ef2aSThomas Huth { 2681fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2682fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2683fcf5ef2aSThomas Huth } 2684fcf5ef2aSThomas Huth 2685fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2686fcf5ef2aSThomas Huth { 2687fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2690fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2691fcf5ef2aSThomas Huth the later. */ 2692fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2693fcf5ef2aSThomas Huth if (cmp->is_bool) { 2694fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2695fcf5ef2aSThomas Huth } else { 2696fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2697fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2698fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2699fcf5ef2aSThomas Huth } 2700fcf5ef2aSThomas Huth 2701fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2702fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2703fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 270400ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2707fcf5ef2aSThomas Huth 2708fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2709fcf5ef2aSThomas Huth } 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2712fcf5ef2aSThomas Huth { 2713fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2714fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2715fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2716fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2717fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2718fcf5ef2aSThomas Huth } 2719fcf5ef2aSThomas Huth 2720fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2721fcf5ef2aSThomas Huth { 2722fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2723fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2724fcf5ef2aSThomas Huth 2725fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2726fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2727fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2728fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2729fcf5ef2aSThomas Huth 2730fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2731fcf5ef2aSThomas Huth } 2732fcf5ef2aSThomas Huth 27335d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2734fcf5ef2aSThomas Huth { 2735fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2738ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2739fcf5ef2aSThomas Huth 2740fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2741fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2742fcf5ef2aSThomas Huth 2743fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2744fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2745ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2748fcf5ef2aSThomas Huth { 2749fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2750fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2751fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2752fcf5ef2aSThomas Huth } 2753fcf5ef2aSThomas Huth } 2754fcf5ef2aSThomas Huth 2755fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2756fcf5ef2aSThomas Huth { 2757fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2758fcf5ef2aSThomas Huth 2759fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2760fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2761fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2762fcf5ef2aSThomas Huth 2763fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2764fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2765fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2766fcf5ef2aSThomas Huth 2767fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2768fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2769fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2770fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2771fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2772fcf5ef2aSThomas Huth 2773fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2774fcf5ef2aSThomas Huth } 2775fcf5ef2aSThomas Huth #endif 2776fcf5ef2aSThomas Huth 277706c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 277806c060d9SRichard Henderson { 277906c060d9SRichard Henderson return DFPREG(x); 278006c060d9SRichard Henderson } 278106c060d9SRichard Henderson 278206c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 278306c060d9SRichard Henderson { 278406c060d9SRichard Henderson return QFPREG(x); 278506c060d9SRichard Henderson } 278606c060d9SRichard Henderson 2787878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2788878cc677SRichard Henderson #include "decode-insns.c.inc" 2789878cc677SRichard Henderson 2790878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2791878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2792878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2793878cc677SRichard Henderson 2794878cc677SRichard Henderson #define avail_ALL(C) true 2795878cc677SRichard Henderson #ifdef TARGET_SPARC64 2796878cc677SRichard Henderson # define avail_32(C) false 2797af25071cSRichard Henderson # define avail_ASR17(C) false 2798d0a11d25SRichard Henderson # define avail_CASA(C) true 2799c2636853SRichard Henderson # define avail_DIV(C) true 2800b5372650SRichard Henderson # define avail_MUL(C) true 28010faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2802878cc677SRichard Henderson # define avail_64(C) true 28035d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2804af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2805b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2806b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2807878cc677SRichard Henderson #else 2808878cc677SRichard Henderson # define avail_32(C) true 2809af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2810d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2811c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2812b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 28130faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2814878cc677SRichard Henderson # define avail_64(C) false 28155d617bfbSRichard Henderson # define avail_GL(C) false 2816af25071cSRichard Henderson # define avail_HYPV(C) false 2817b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2818b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2819878cc677SRichard Henderson #endif 2820878cc677SRichard Henderson 2821878cc677SRichard Henderson /* Default case for non jump instructions. */ 2822878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2823878cc677SRichard Henderson { 2824878cc677SRichard Henderson if (dc->npc & 3) { 2825878cc677SRichard Henderson switch (dc->npc) { 2826878cc677SRichard Henderson case DYNAMIC_PC: 2827878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2828878cc677SRichard Henderson dc->pc = dc->npc; 2829878cc677SRichard Henderson gen_op_next_insn(); 2830878cc677SRichard Henderson break; 2831878cc677SRichard Henderson case JUMP_PC: 2832878cc677SRichard Henderson /* we can do a static jump */ 2833878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2834878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2835878cc677SRichard Henderson break; 2836878cc677SRichard Henderson default: 2837878cc677SRichard Henderson g_assert_not_reached(); 2838878cc677SRichard Henderson } 2839878cc677SRichard Henderson } else { 2840878cc677SRichard Henderson dc->pc = dc->npc; 2841878cc677SRichard Henderson dc->npc = dc->npc + 4; 2842878cc677SRichard Henderson } 2843878cc677SRichard Henderson return true; 2844878cc677SRichard Henderson } 2845878cc677SRichard Henderson 28466d2a0768SRichard Henderson /* 28476d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28486d2a0768SRichard Henderson */ 28496d2a0768SRichard Henderson 2850276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2851276567aaSRichard Henderson { 2852276567aaSRichard Henderson if (annul) { 2853276567aaSRichard Henderson dc->pc = dc->npc + 4; 2854276567aaSRichard Henderson dc->npc = dc->pc + 4; 2855276567aaSRichard Henderson } else { 2856276567aaSRichard Henderson dc->pc = dc->npc; 2857276567aaSRichard Henderson dc->npc = dc->pc + 4; 2858276567aaSRichard Henderson } 2859276567aaSRichard Henderson return true; 2860276567aaSRichard Henderson } 2861276567aaSRichard Henderson 2862276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2863276567aaSRichard Henderson target_ulong dest) 2864276567aaSRichard Henderson { 2865276567aaSRichard Henderson if (annul) { 2866276567aaSRichard Henderson dc->pc = dest; 2867276567aaSRichard Henderson dc->npc = dest + 4; 2868276567aaSRichard Henderson } else { 2869276567aaSRichard Henderson dc->pc = dc->npc; 2870276567aaSRichard Henderson dc->npc = dest; 2871276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2872276567aaSRichard Henderson } 2873276567aaSRichard Henderson return true; 2874276567aaSRichard Henderson } 2875276567aaSRichard Henderson 28769d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 28779d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2878276567aaSRichard Henderson { 28796b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 28806b3e4cc6SRichard Henderson 2881276567aaSRichard Henderson if (annul) { 28826b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 28836b3e4cc6SRichard Henderson 28849d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 28856b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 28866b3e4cc6SRichard Henderson gen_set_label(l1); 28876b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 28886b3e4cc6SRichard Henderson 28896b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2890276567aaSRichard Henderson } else { 28916b3e4cc6SRichard Henderson if (npc & 3) { 28926b3e4cc6SRichard Henderson switch (npc) { 28936b3e4cc6SRichard Henderson case DYNAMIC_PC: 28946b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 28956b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 28966b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 28979d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 28989d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 28996b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29006b3e4cc6SRichard Henderson dc->pc = npc; 29016b3e4cc6SRichard Henderson break; 29026b3e4cc6SRichard Henderson default: 29036b3e4cc6SRichard Henderson g_assert_not_reached(); 29046b3e4cc6SRichard Henderson } 29056b3e4cc6SRichard Henderson } else { 29066b3e4cc6SRichard Henderson dc->pc = npc; 29076b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29086b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29096b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29109d4e2bc7SRichard Henderson if (cmp->is_bool) { 29119d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29129d4e2bc7SRichard Henderson } else { 29139d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29149d4e2bc7SRichard Henderson } 29156b3e4cc6SRichard Henderson } 2916276567aaSRichard Henderson } 2917276567aaSRichard Henderson return true; 2918276567aaSRichard Henderson } 2919276567aaSRichard Henderson 2920af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2921af25071cSRichard Henderson { 2922af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2923af25071cSRichard Henderson return true; 2924af25071cSRichard Henderson } 2925af25071cSRichard Henderson 292606c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 292706c060d9SRichard Henderson { 292806c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 292906c060d9SRichard Henderson return true; 293006c060d9SRichard Henderson } 293106c060d9SRichard Henderson 293206c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 293306c060d9SRichard Henderson { 293406c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 293506c060d9SRichard Henderson return false; 293606c060d9SRichard Henderson } 293706c060d9SRichard Henderson return raise_unimpfpop(dc); 293806c060d9SRichard Henderson } 293906c060d9SRichard Henderson 2940276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2941276567aaSRichard Henderson { 2942276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29431ea9c62aSRichard Henderson DisasCompare cmp; 2944276567aaSRichard Henderson 2945276567aaSRichard Henderson switch (a->cond) { 2946276567aaSRichard Henderson case 0x0: 2947276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2948276567aaSRichard Henderson case 0x8: 2949276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2950276567aaSRichard Henderson default: 2951276567aaSRichard Henderson flush_cond(dc); 29521ea9c62aSRichard Henderson 29531ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29549d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2955276567aaSRichard Henderson } 2956276567aaSRichard Henderson } 2957276567aaSRichard Henderson 2958276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2959276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2960276567aaSRichard Henderson 296145196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 296245196ea4SRichard Henderson { 296345196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2964d5471936SRichard Henderson DisasCompare cmp; 296545196ea4SRichard Henderson 296645196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 296745196ea4SRichard Henderson return true; 296845196ea4SRichard Henderson } 296945196ea4SRichard Henderson switch (a->cond) { 297045196ea4SRichard Henderson case 0x0: 297145196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 297245196ea4SRichard Henderson case 0x8: 297345196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 297445196ea4SRichard Henderson default: 297545196ea4SRichard Henderson flush_cond(dc); 2976d5471936SRichard Henderson 2977d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29789d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 297945196ea4SRichard Henderson } 298045196ea4SRichard Henderson } 298145196ea4SRichard Henderson 298245196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 298345196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 298445196ea4SRichard Henderson 2985ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2986ab9ffe98SRichard Henderson { 2987ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2988ab9ffe98SRichard Henderson DisasCompare cmp; 2989ab9ffe98SRichard Henderson 2990ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2991ab9ffe98SRichard Henderson return false; 2992ab9ffe98SRichard Henderson } 2993ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2994ab9ffe98SRichard Henderson return false; 2995ab9ffe98SRichard Henderson } 2996ab9ffe98SRichard Henderson 2997ab9ffe98SRichard Henderson flush_cond(dc); 2998ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 29999d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3000ab9ffe98SRichard Henderson } 3001ab9ffe98SRichard Henderson 300223ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 300323ada1b1SRichard Henderson { 300423ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 300523ada1b1SRichard Henderson 300623ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 300723ada1b1SRichard Henderson gen_mov_pc_npc(dc); 300823ada1b1SRichard Henderson dc->npc = target; 300923ada1b1SRichard Henderson return true; 301023ada1b1SRichard Henderson } 301123ada1b1SRichard Henderson 301245196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 301345196ea4SRichard Henderson { 301445196ea4SRichard Henderson /* 301545196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 301645196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 301745196ea4SRichard Henderson */ 301845196ea4SRichard Henderson #ifdef TARGET_SPARC64 301945196ea4SRichard Henderson return false; 302045196ea4SRichard Henderson #else 302145196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 302245196ea4SRichard Henderson return true; 302345196ea4SRichard Henderson #endif 302445196ea4SRichard Henderson } 302545196ea4SRichard Henderson 30266d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30276d2a0768SRichard Henderson { 30286d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30296d2a0768SRichard Henderson if (a->rd) { 30306d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30316d2a0768SRichard Henderson } 30326d2a0768SRichard Henderson return advance_pc(dc); 30336d2a0768SRichard Henderson } 30346d2a0768SRichard Henderson 30350faef01bSRichard Henderson /* 30360faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 30370faef01bSRichard Henderson */ 30380faef01bSRichard Henderson 303930376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 304030376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 304130376636SRichard Henderson { 304230376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 304330376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 304430376636SRichard Henderson DisasCompare cmp; 304530376636SRichard Henderson TCGLabel *lab; 304630376636SRichard Henderson TCGv_i32 trap; 304730376636SRichard Henderson 304830376636SRichard Henderson /* Trap never. */ 304930376636SRichard Henderson if (cond == 0) { 305030376636SRichard Henderson return advance_pc(dc); 305130376636SRichard Henderson } 305230376636SRichard Henderson 305330376636SRichard Henderson /* 305430376636SRichard Henderson * Immediate traps are the most common case. Since this value is 305530376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 305630376636SRichard Henderson */ 305730376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 305830376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 305930376636SRichard Henderson } else { 306030376636SRichard Henderson trap = tcg_temp_new_i32(); 306130376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 306230376636SRichard Henderson if (imm) { 306330376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 306430376636SRichard Henderson } else { 306530376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 306630376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 306730376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 306830376636SRichard Henderson } 306930376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 307030376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 307130376636SRichard Henderson } 307230376636SRichard Henderson 307330376636SRichard Henderson /* Trap always. */ 307430376636SRichard Henderson if (cond == 8) { 307530376636SRichard Henderson save_state(dc); 307630376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 307730376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 307830376636SRichard Henderson return true; 307930376636SRichard Henderson } 308030376636SRichard Henderson 308130376636SRichard Henderson /* Conditional trap. */ 308230376636SRichard Henderson flush_cond(dc); 308330376636SRichard Henderson lab = delay_exceptionv(dc, trap); 308430376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 308530376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 308630376636SRichard Henderson 308730376636SRichard Henderson return advance_pc(dc); 308830376636SRichard Henderson } 308930376636SRichard Henderson 309030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 309130376636SRichard Henderson { 309230376636SRichard Henderson if (avail_32(dc) && a->cc) { 309330376636SRichard Henderson return false; 309430376636SRichard Henderson } 309530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 309630376636SRichard Henderson } 309730376636SRichard Henderson 309830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 309930376636SRichard Henderson { 310030376636SRichard Henderson if (avail_64(dc)) { 310130376636SRichard Henderson return false; 310230376636SRichard Henderson } 310330376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 310430376636SRichard Henderson } 310530376636SRichard Henderson 310630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 310730376636SRichard Henderson { 310830376636SRichard Henderson if (avail_32(dc)) { 310930376636SRichard Henderson return false; 311030376636SRichard Henderson } 311130376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 311230376636SRichard Henderson } 311330376636SRichard Henderson 3114af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3115af25071cSRichard Henderson { 3116af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3117af25071cSRichard Henderson return advance_pc(dc); 3118af25071cSRichard Henderson } 3119af25071cSRichard Henderson 3120af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3121af25071cSRichard Henderson { 3122af25071cSRichard Henderson if (avail_32(dc)) { 3123af25071cSRichard Henderson return false; 3124af25071cSRichard Henderson } 3125af25071cSRichard Henderson if (a->mmask) { 3126af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3127af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3128af25071cSRichard Henderson } 3129af25071cSRichard Henderson if (a->cmask) { 3130af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3131af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3132af25071cSRichard Henderson } 3133af25071cSRichard Henderson return advance_pc(dc); 3134af25071cSRichard Henderson } 3135af25071cSRichard Henderson 3136af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3137af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3138af25071cSRichard Henderson { 3139af25071cSRichard Henderson if (!priv) { 3140af25071cSRichard Henderson return raise_priv(dc); 3141af25071cSRichard Henderson } 3142af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3143af25071cSRichard Henderson return advance_pc(dc); 3144af25071cSRichard Henderson } 3145af25071cSRichard Henderson 3146af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3147af25071cSRichard Henderson { 3148af25071cSRichard Henderson return cpu_y; 3149af25071cSRichard Henderson } 3150af25071cSRichard Henderson 3151af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3152af25071cSRichard Henderson { 3153af25071cSRichard Henderson /* 3154af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3155af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3156af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3157af25071cSRichard Henderson */ 3158af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3159af25071cSRichard Henderson return false; 3160af25071cSRichard Henderson } 3161af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3162af25071cSRichard Henderson } 3163af25071cSRichard Henderson 3164af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3165af25071cSRichard Henderson { 3166af25071cSRichard Henderson uint32_t val; 3167af25071cSRichard Henderson 3168af25071cSRichard Henderson /* 3169af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3170af25071cSRichard Henderson * some of which are writable. 3171af25071cSRichard Henderson */ 3172af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3173af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3174af25071cSRichard Henderson 3175af25071cSRichard Henderson return tcg_constant_tl(val); 3176af25071cSRichard Henderson } 3177af25071cSRichard Henderson 3178af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3179af25071cSRichard Henderson 3180af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3181af25071cSRichard Henderson { 3182af25071cSRichard Henderson update_psr(dc); 3183af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3184af25071cSRichard Henderson return dst; 3185af25071cSRichard Henderson } 3186af25071cSRichard Henderson 3187af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3188af25071cSRichard Henderson 3189af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3190af25071cSRichard Henderson { 3191af25071cSRichard Henderson #ifdef TARGET_SPARC64 3192af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3193af25071cSRichard Henderson #else 3194af25071cSRichard Henderson qemu_build_not_reached(); 3195af25071cSRichard Henderson #endif 3196af25071cSRichard Henderson } 3197af25071cSRichard Henderson 3198af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3199af25071cSRichard Henderson 3200af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3201af25071cSRichard Henderson { 3202af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3203af25071cSRichard Henderson 3204af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3205af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3206af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3207af25071cSRichard Henderson } 3208af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3209af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3210af25071cSRichard Henderson return dst; 3211af25071cSRichard Henderson } 3212af25071cSRichard Henderson 3213af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3214af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3215af25071cSRichard Henderson 3216af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3217af25071cSRichard Henderson { 3218af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3219af25071cSRichard Henderson } 3220af25071cSRichard Henderson 3221af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3222af25071cSRichard Henderson 3223af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3224af25071cSRichard Henderson { 3225af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3226af25071cSRichard Henderson return dst; 3227af25071cSRichard Henderson } 3228af25071cSRichard Henderson 3229af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3230af25071cSRichard Henderson 3231af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3232af25071cSRichard Henderson { 3233af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3234af25071cSRichard Henderson return cpu_gsr; 3235af25071cSRichard Henderson } 3236af25071cSRichard Henderson 3237af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3238af25071cSRichard Henderson 3239af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3240af25071cSRichard Henderson { 3241af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3242af25071cSRichard Henderson return dst; 3243af25071cSRichard Henderson } 3244af25071cSRichard Henderson 3245af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3246af25071cSRichard Henderson 3247af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3248af25071cSRichard Henderson { 3249577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3250577efa45SRichard Henderson return dst; 3251af25071cSRichard Henderson } 3252af25071cSRichard Henderson 3253af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3254af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3255af25071cSRichard Henderson 3256af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3257af25071cSRichard Henderson { 3258af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3259af25071cSRichard Henderson 3260af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3261af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3262af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3263af25071cSRichard Henderson } 3264af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3265af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3266af25071cSRichard Henderson return dst; 3267af25071cSRichard Henderson } 3268af25071cSRichard Henderson 3269af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3270af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3271af25071cSRichard Henderson 3272af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3273af25071cSRichard Henderson { 3274577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3275577efa45SRichard Henderson return dst; 3276af25071cSRichard Henderson } 3277af25071cSRichard Henderson 3278af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3279af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3280af25071cSRichard Henderson 3281af25071cSRichard Henderson /* 3282af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3283af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3284af25071cSRichard Henderson * this ASR as impl. dep 3285af25071cSRichard Henderson */ 3286af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3287af25071cSRichard Henderson { 3288af25071cSRichard Henderson return tcg_constant_tl(1); 3289af25071cSRichard Henderson } 3290af25071cSRichard Henderson 3291af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3292af25071cSRichard Henderson 3293668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3294668bb9b7SRichard Henderson { 3295668bb9b7SRichard Henderson update_psr(dc); 3296668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3297668bb9b7SRichard Henderson return dst; 3298668bb9b7SRichard Henderson } 3299668bb9b7SRichard Henderson 3300668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3301668bb9b7SRichard Henderson 3302668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3303668bb9b7SRichard Henderson { 3304668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3305668bb9b7SRichard Henderson return dst; 3306668bb9b7SRichard Henderson } 3307668bb9b7SRichard Henderson 3308668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3309668bb9b7SRichard Henderson 3310668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3311668bb9b7SRichard Henderson { 3312668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3313668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3314668bb9b7SRichard Henderson 3315668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3316668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3317668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3318668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3319668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3320668bb9b7SRichard Henderson 3321668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3322668bb9b7SRichard Henderson return dst; 3323668bb9b7SRichard Henderson } 3324668bb9b7SRichard Henderson 3325668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3326668bb9b7SRichard Henderson 3327668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3328668bb9b7SRichard Henderson { 33292da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 33302da789deSRichard Henderson return dst; 3331668bb9b7SRichard Henderson } 3332668bb9b7SRichard Henderson 3333668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3334668bb9b7SRichard Henderson 3335668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3336668bb9b7SRichard Henderson { 33372da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 33382da789deSRichard Henderson return dst; 3339668bb9b7SRichard Henderson } 3340668bb9b7SRichard Henderson 3341668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3342668bb9b7SRichard Henderson 3343668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3344668bb9b7SRichard Henderson { 33452da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 33462da789deSRichard Henderson return dst; 3347668bb9b7SRichard Henderson } 3348668bb9b7SRichard Henderson 3349668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3350668bb9b7SRichard Henderson 3351668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3352668bb9b7SRichard Henderson { 3353577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3354577efa45SRichard Henderson return dst; 3355668bb9b7SRichard Henderson } 3356668bb9b7SRichard Henderson 3357668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3358668bb9b7SRichard Henderson do_rdhstick_cmpr) 3359668bb9b7SRichard Henderson 33605d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33615d617bfbSRichard Henderson { 3362cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3363cd6269f7SRichard Henderson return dst; 33645d617bfbSRichard Henderson } 33655d617bfbSRichard Henderson 33665d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 33675d617bfbSRichard Henderson 33685d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 33695d617bfbSRichard Henderson { 33705d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33715d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33725d617bfbSRichard Henderson 33735d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33745d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 33755d617bfbSRichard Henderson return dst; 33765d617bfbSRichard Henderson #else 33775d617bfbSRichard Henderson qemu_build_not_reached(); 33785d617bfbSRichard Henderson #endif 33795d617bfbSRichard Henderson } 33805d617bfbSRichard Henderson 33815d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 33825d617bfbSRichard Henderson 33835d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 33845d617bfbSRichard Henderson { 33855d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33865d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33875d617bfbSRichard Henderson 33885d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33895d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 33905d617bfbSRichard Henderson return dst; 33915d617bfbSRichard Henderson #else 33925d617bfbSRichard Henderson qemu_build_not_reached(); 33935d617bfbSRichard Henderson #endif 33945d617bfbSRichard Henderson } 33955d617bfbSRichard Henderson 33965d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 33975d617bfbSRichard Henderson 33985d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 33995d617bfbSRichard Henderson { 34005d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34015d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34025d617bfbSRichard Henderson 34035d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34045d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 34055d617bfbSRichard Henderson return dst; 34065d617bfbSRichard Henderson #else 34075d617bfbSRichard Henderson qemu_build_not_reached(); 34085d617bfbSRichard Henderson #endif 34095d617bfbSRichard Henderson } 34105d617bfbSRichard Henderson 34115d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34125d617bfbSRichard Henderson 34135d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34145d617bfbSRichard Henderson { 34155d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34165d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34175d617bfbSRichard Henderson 34185d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34195d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34205d617bfbSRichard Henderson return dst; 34215d617bfbSRichard Henderson #else 34225d617bfbSRichard Henderson qemu_build_not_reached(); 34235d617bfbSRichard Henderson #endif 34245d617bfbSRichard Henderson } 34255d617bfbSRichard Henderson 34265d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34275d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34285d617bfbSRichard Henderson 34295d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34305d617bfbSRichard Henderson { 34315d617bfbSRichard Henderson return cpu_tbr; 34325d617bfbSRichard Henderson } 34335d617bfbSRichard Henderson 3434e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34355d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34365d617bfbSRichard Henderson 34375d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34385d617bfbSRichard Henderson { 34395d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34405d617bfbSRichard Henderson return dst; 34415d617bfbSRichard Henderson } 34425d617bfbSRichard Henderson 34435d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34445d617bfbSRichard Henderson 34455d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34465d617bfbSRichard Henderson { 34475d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34485d617bfbSRichard Henderson return dst; 34495d617bfbSRichard Henderson } 34505d617bfbSRichard Henderson 34515d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34525d617bfbSRichard Henderson 34535d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34545d617bfbSRichard Henderson { 34555d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34565d617bfbSRichard Henderson return dst; 34575d617bfbSRichard Henderson } 34585d617bfbSRichard Henderson 34595d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34605d617bfbSRichard Henderson 34615d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34625d617bfbSRichard Henderson { 34635d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34645d617bfbSRichard Henderson return dst; 34655d617bfbSRichard Henderson } 34665d617bfbSRichard Henderson 34675d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 34685d617bfbSRichard Henderson 34695d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 34705d617bfbSRichard Henderson { 34715d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 34725d617bfbSRichard Henderson return dst; 34735d617bfbSRichard Henderson } 34745d617bfbSRichard Henderson 34755d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 34765d617bfbSRichard Henderson 34775d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 34785d617bfbSRichard Henderson { 34795d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 34805d617bfbSRichard Henderson return dst; 34815d617bfbSRichard Henderson } 34825d617bfbSRichard Henderson 34835d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 34845d617bfbSRichard Henderson do_rdcanrestore) 34855d617bfbSRichard Henderson 34865d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 34875d617bfbSRichard Henderson { 34885d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 34895d617bfbSRichard Henderson return dst; 34905d617bfbSRichard Henderson } 34915d617bfbSRichard Henderson 34925d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34935d617bfbSRichard Henderson 34945d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 34955d617bfbSRichard Henderson { 34965d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 34975d617bfbSRichard Henderson return dst; 34985d617bfbSRichard Henderson } 34995d617bfbSRichard Henderson 35005d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 35015d617bfbSRichard Henderson 35025d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 35035d617bfbSRichard Henderson { 35045d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 35055d617bfbSRichard Henderson return dst; 35065d617bfbSRichard Henderson } 35075d617bfbSRichard Henderson 35085d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 35095d617bfbSRichard Henderson 35105d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 35115d617bfbSRichard Henderson { 35125d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35135d617bfbSRichard Henderson return dst; 35145d617bfbSRichard Henderson } 35155d617bfbSRichard Henderson 35165d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35175d617bfbSRichard Henderson 35185d617bfbSRichard Henderson /* UA2005 strand status */ 35195d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35205d617bfbSRichard Henderson { 35212da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 35222da789deSRichard Henderson return dst; 35235d617bfbSRichard Henderson } 35245d617bfbSRichard Henderson 35255d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35265d617bfbSRichard Henderson 35275d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35285d617bfbSRichard Henderson { 35292da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 35302da789deSRichard Henderson return dst; 35315d617bfbSRichard Henderson } 35325d617bfbSRichard Henderson 35335d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35345d617bfbSRichard Henderson 3535e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3536e8325dc0SRichard Henderson { 3537e8325dc0SRichard Henderson if (avail_64(dc)) { 3538e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3539e8325dc0SRichard Henderson return advance_pc(dc); 3540e8325dc0SRichard Henderson } 3541e8325dc0SRichard Henderson return false; 3542e8325dc0SRichard Henderson } 3543e8325dc0SRichard Henderson 35440faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 35450faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 35460faef01bSRichard Henderson { 35470faef01bSRichard Henderson TCGv src; 35480faef01bSRichard Henderson 35490faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35500faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 35510faef01bSRichard Henderson return false; 35520faef01bSRichard Henderson } 35530faef01bSRichard Henderson if (!priv) { 35540faef01bSRichard Henderson return raise_priv(dc); 35550faef01bSRichard Henderson } 35560faef01bSRichard Henderson 35570faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 35580faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 35590faef01bSRichard Henderson } else { 35600faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 35610faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 35620faef01bSRichard Henderson src = src1; 35630faef01bSRichard Henderson } else { 35640faef01bSRichard Henderson src = tcg_temp_new(); 35650faef01bSRichard Henderson if (a->imm) { 35660faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 35670faef01bSRichard Henderson } else { 35680faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 35690faef01bSRichard Henderson } 35700faef01bSRichard Henderson } 35710faef01bSRichard Henderson } 35720faef01bSRichard Henderson func(dc, src); 35730faef01bSRichard Henderson return advance_pc(dc); 35740faef01bSRichard Henderson } 35750faef01bSRichard Henderson 35760faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 35770faef01bSRichard Henderson { 35780faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 35790faef01bSRichard Henderson } 35800faef01bSRichard Henderson 35810faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 35820faef01bSRichard Henderson 35830faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 35840faef01bSRichard Henderson { 35850faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 35860faef01bSRichard Henderson } 35870faef01bSRichard Henderson 35880faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 35890faef01bSRichard Henderson 35900faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35910faef01bSRichard Henderson { 35920faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35930faef01bSRichard Henderson 35940faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 35950faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 35960faef01bSRichard Henderson /* End TB to notice changed ASI. */ 35970faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35980faef01bSRichard Henderson } 35990faef01bSRichard Henderson 36000faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 36010faef01bSRichard Henderson 36020faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 36030faef01bSRichard Henderson { 36040faef01bSRichard Henderson #ifdef TARGET_SPARC64 36050faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 36060faef01bSRichard Henderson dc->fprs_dirty = 0; 36070faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36080faef01bSRichard Henderson #else 36090faef01bSRichard Henderson qemu_build_not_reached(); 36100faef01bSRichard Henderson #endif 36110faef01bSRichard Henderson } 36120faef01bSRichard Henderson 36130faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 36140faef01bSRichard Henderson 36150faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 36160faef01bSRichard Henderson { 36170faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36180faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36190faef01bSRichard Henderson } 36200faef01bSRichard Henderson 36210faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36220faef01bSRichard Henderson 36230faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36240faef01bSRichard Henderson { 36250faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 36260faef01bSRichard Henderson } 36270faef01bSRichard Henderson 36280faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 36290faef01bSRichard Henderson 36300faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 36310faef01bSRichard Henderson { 36320faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 36330faef01bSRichard Henderson } 36340faef01bSRichard Henderson 36350faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 36360faef01bSRichard Henderson 36370faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 36380faef01bSRichard Henderson { 36390faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 36400faef01bSRichard Henderson } 36410faef01bSRichard Henderson 36420faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 36430faef01bSRichard Henderson 36440faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 36450faef01bSRichard Henderson { 36460faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36470faef01bSRichard Henderson 3648577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3649577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36500faef01bSRichard Henderson translator_io_start(&dc->base); 3651577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36520faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36530faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36540faef01bSRichard Henderson } 36550faef01bSRichard Henderson 36560faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 36570faef01bSRichard Henderson 36580faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 36590faef01bSRichard Henderson { 36600faef01bSRichard Henderson #ifdef TARGET_SPARC64 36610faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36620faef01bSRichard Henderson 36630faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 36640faef01bSRichard Henderson translator_io_start(&dc->base); 36650faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36660faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36670faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36680faef01bSRichard Henderson #else 36690faef01bSRichard Henderson qemu_build_not_reached(); 36700faef01bSRichard Henderson #endif 36710faef01bSRichard Henderson } 36720faef01bSRichard Henderson 36730faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 36740faef01bSRichard Henderson 36750faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 36760faef01bSRichard Henderson { 36770faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36780faef01bSRichard Henderson 3679577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3680577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 36810faef01bSRichard Henderson translator_io_start(&dc->base); 3682577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36830faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36840faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36850faef01bSRichard Henderson } 36860faef01bSRichard Henderson 36870faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 36880faef01bSRichard Henderson 36890faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 36900faef01bSRichard Henderson { 36910faef01bSRichard Henderson save_state(dc); 36920faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36930faef01bSRichard Henderson } 36940faef01bSRichard Henderson 36950faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 36960faef01bSRichard Henderson 369725524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 369825524734SRichard Henderson { 369925524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 370025524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 370125524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 370225524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 370325524734SRichard Henderson } 370425524734SRichard Henderson 370525524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 370625524734SRichard Henderson 37079422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 37089422278eSRichard Henderson { 37099422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3710cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3711cd6269f7SRichard Henderson 3712cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3713cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 37149422278eSRichard Henderson } 37159422278eSRichard Henderson 37169422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37179422278eSRichard Henderson 37189422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37199422278eSRichard Henderson { 37209422278eSRichard Henderson #ifdef TARGET_SPARC64 37219422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37229422278eSRichard Henderson 37239422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37249422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 37259422278eSRichard Henderson #else 37269422278eSRichard Henderson qemu_build_not_reached(); 37279422278eSRichard Henderson #endif 37289422278eSRichard Henderson } 37299422278eSRichard Henderson 37309422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 37319422278eSRichard Henderson 37329422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 37339422278eSRichard Henderson { 37349422278eSRichard Henderson #ifdef TARGET_SPARC64 37359422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37369422278eSRichard Henderson 37379422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37389422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 37399422278eSRichard Henderson #else 37409422278eSRichard Henderson qemu_build_not_reached(); 37419422278eSRichard Henderson #endif 37429422278eSRichard Henderson } 37439422278eSRichard Henderson 37449422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 37459422278eSRichard Henderson 37469422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 37479422278eSRichard Henderson { 37489422278eSRichard Henderson #ifdef TARGET_SPARC64 37499422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37509422278eSRichard Henderson 37519422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37529422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 37539422278eSRichard Henderson #else 37549422278eSRichard Henderson qemu_build_not_reached(); 37559422278eSRichard Henderson #endif 37569422278eSRichard Henderson } 37579422278eSRichard Henderson 37589422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 37599422278eSRichard Henderson 37609422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 37619422278eSRichard Henderson { 37629422278eSRichard Henderson #ifdef TARGET_SPARC64 37639422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37649422278eSRichard Henderson 37659422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37669422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 37679422278eSRichard Henderson #else 37689422278eSRichard Henderson qemu_build_not_reached(); 37699422278eSRichard Henderson #endif 37709422278eSRichard Henderson } 37719422278eSRichard Henderson 37729422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 37739422278eSRichard Henderson 37749422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 37759422278eSRichard Henderson { 37769422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37779422278eSRichard Henderson 37789422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37799422278eSRichard Henderson translator_io_start(&dc->base); 37809422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37819422278eSRichard Henderson /* End TB to handle timer interrupt */ 37829422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37839422278eSRichard Henderson } 37849422278eSRichard Henderson 37859422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 37869422278eSRichard Henderson 37879422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 37889422278eSRichard Henderson { 37899422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 37909422278eSRichard Henderson } 37919422278eSRichard Henderson 37929422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37939422278eSRichard Henderson 37949422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 37959422278eSRichard Henderson { 37969422278eSRichard Henderson save_state(dc); 37979422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37989422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37999422278eSRichard Henderson } 38009422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 38019422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38029422278eSRichard Henderson } 38039422278eSRichard Henderson 38049422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 38059422278eSRichard Henderson 38069422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 38079422278eSRichard Henderson { 38089422278eSRichard Henderson save_state(dc); 38099422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 38109422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38119422278eSRichard Henderson } 38129422278eSRichard Henderson 38139422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 38149422278eSRichard Henderson 38159422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 38169422278eSRichard Henderson { 38179422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38189422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38199422278eSRichard Henderson } 38209422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38219422278eSRichard Henderson } 38229422278eSRichard Henderson 38239422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38249422278eSRichard Henderson 38259422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 38269422278eSRichard Henderson { 38279422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 38289422278eSRichard Henderson } 38299422278eSRichard Henderson 38309422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 38319422278eSRichard Henderson 38329422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 38339422278eSRichard Henderson { 38349422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 38359422278eSRichard Henderson } 38369422278eSRichard Henderson 38379422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 38389422278eSRichard Henderson 38399422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 38409422278eSRichard Henderson { 38419422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 38429422278eSRichard Henderson } 38439422278eSRichard Henderson 38449422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 38459422278eSRichard Henderson 38469422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 38479422278eSRichard Henderson { 38489422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 38499422278eSRichard Henderson } 38509422278eSRichard Henderson 38519422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 38529422278eSRichard Henderson 38539422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 38549422278eSRichard Henderson { 38559422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 38569422278eSRichard Henderson } 38579422278eSRichard Henderson 38589422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 38599422278eSRichard Henderson 38609422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 38619422278eSRichard Henderson { 38629422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 38639422278eSRichard Henderson } 38649422278eSRichard Henderson 38659422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 38669422278eSRichard Henderson 38679422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 38689422278eSRichard Henderson { 38699422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 38709422278eSRichard Henderson } 38719422278eSRichard Henderson 38729422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 38739422278eSRichard Henderson 38749422278eSRichard Henderson /* UA2005 strand status */ 38759422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 38769422278eSRichard Henderson { 38772da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 38789422278eSRichard Henderson } 38799422278eSRichard Henderson 38809422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 38819422278eSRichard Henderson 3882bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3883bb97f2f5SRichard Henderson 3884bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3885bb97f2f5SRichard Henderson { 3886bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3887bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3888bb97f2f5SRichard Henderson } 3889bb97f2f5SRichard Henderson 3890bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3891bb97f2f5SRichard Henderson 3892bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3893bb97f2f5SRichard Henderson { 3894bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3895bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3896bb97f2f5SRichard Henderson 3897bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3898bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3899bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3900bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3901bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3902bb97f2f5SRichard Henderson 3903bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3904bb97f2f5SRichard Henderson } 3905bb97f2f5SRichard Henderson 3906bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3907bb97f2f5SRichard Henderson 3908bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3909bb97f2f5SRichard Henderson { 39102da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3911bb97f2f5SRichard Henderson } 3912bb97f2f5SRichard Henderson 3913bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3914bb97f2f5SRichard Henderson 3915bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3916bb97f2f5SRichard Henderson { 39172da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3918bb97f2f5SRichard Henderson } 3919bb97f2f5SRichard Henderson 3920bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3921bb97f2f5SRichard Henderson 3922bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3923bb97f2f5SRichard Henderson { 3924bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3925bb97f2f5SRichard Henderson 3926577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3927bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3928bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3929577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3930bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3931bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3932bb97f2f5SRichard Henderson } 3933bb97f2f5SRichard Henderson 3934bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3935bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3936bb97f2f5SRichard Henderson 393725524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 393825524734SRichard Henderson { 393925524734SRichard Henderson if (!supervisor(dc)) { 394025524734SRichard Henderson return raise_priv(dc); 394125524734SRichard Henderson } 394225524734SRichard Henderson if (saved) { 394325524734SRichard Henderson gen_helper_saved(tcg_env); 394425524734SRichard Henderson } else { 394525524734SRichard Henderson gen_helper_restored(tcg_env); 394625524734SRichard Henderson } 394725524734SRichard Henderson return advance_pc(dc); 394825524734SRichard Henderson } 394925524734SRichard Henderson 395025524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 395125524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 395225524734SRichard Henderson 3953d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3954d3825800SRichard Henderson { 3955d3825800SRichard Henderson return advance_pc(dc); 3956d3825800SRichard Henderson } 3957d3825800SRichard Henderson 39580faef01bSRichard Henderson /* 39590faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 39600faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 39610faef01bSRichard Henderson */ 39625458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 39635458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 39640faef01bSRichard Henderson 3965428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3966428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3967428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3968428881deSRichard Henderson { 3969428881deSRichard Henderson TCGv dst, src1; 3970428881deSRichard Henderson 3971428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3972428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3973428881deSRichard Henderson return false; 3974428881deSRichard Henderson } 3975428881deSRichard Henderson 3976428881deSRichard Henderson if (a->cc) { 3977428881deSRichard Henderson dst = cpu_cc_dst; 3978428881deSRichard Henderson } else { 3979428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3980428881deSRichard Henderson } 3981428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3982428881deSRichard Henderson 3983428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3984428881deSRichard Henderson if (funci) { 3985428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3986428881deSRichard Henderson } else { 3987428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3988428881deSRichard Henderson } 3989428881deSRichard Henderson } else { 3990428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3991428881deSRichard Henderson } 3992428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3993428881deSRichard Henderson 3994428881deSRichard Henderson if (a->cc) { 3995428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3996428881deSRichard Henderson dc->cc_op = cc_op; 3997428881deSRichard Henderson } 3998428881deSRichard Henderson return advance_pc(dc); 3999428881deSRichard Henderson } 4000428881deSRichard Henderson 4001428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4002428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4003428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4004428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4005428881deSRichard Henderson { 4006428881deSRichard Henderson if (a->cc) { 400722188d7dSRichard Henderson assert(cc_op >= 0); 4008428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4009428881deSRichard Henderson } 4010428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4011428881deSRichard Henderson } 4012428881deSRichard Henderson 4013428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4014428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4015428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4016428881deSRichard Henderson { 4017428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4018428881deSRichard Henderson } 4019428881deSRichard Henderson 4020428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4021428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4022428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4023428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4024428881deSRichard Henderson 4025a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4026a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4027a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4028a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4029a9aba13dSRichard Henderson 4030428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4031428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4032428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4033428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4034428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4035428881deSRichard Henderson 403622188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4037b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4038b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 403922188d7dSRichard Henderson 40404ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 40414ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4042c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4043c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 40444ee85ea9SRichard Henderson 40459c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 40469c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 40479c6ec5bcSRichard Henderson 4048428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4049428881deSRichard Henderson { 4050428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4051428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4052428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4053428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4054428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4055428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4056428881deSRichard Henderson return false; 4057428881deSRichard Henderson } else { 4058428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4059428881deSRichard Henderson } 4060428881deSRichard Henderson return advance_pc(dc); 4061428881deSRichard Henderson } 4062428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4063428881deSRichard Henderson } 4064428881deSRichard Henderson 4065420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4066420a187dSRichard Henderson { 4067420a187dSRichard Henderson switch (dc->cc_op) { 4068420a187dSRichard Henderson case CC_OP_DIV: 4069420a187dSRichard Henderson case CC_OP_LOGIC: 4070420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4071420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4072420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4073420a187dSRichard Henderson case CC_OP_ADD: 4074420a187dSRichard Henderson case CC_OP_TADD: 4075420a187dSRichard Henderson case CC_OP_TADDTV: 4076420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4077420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4078420a187dSRichard Henderson case CC_OP_SUB: 4079420a187dSRichard Henderson case CC_OP_TSUB: 4080420a187dSRichard Henderson case CC_OP_TSUBTV: 4081420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4082420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4083420a187dSRichard Henderson default: 4084420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4085420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4086420a187dSRichard Henderson } 4087420a187dSRichard Henderson } 4088420a187dSRichard Henderson 4089dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4090dfebb950SRichard Henderson { 4091dfebb950SRichard Henderson switch (dc->cc_op) { 4092dfebb950SRichard Henderson case CC_OP_DIV: 4093dfebb950SRichard Henderson case CC_OP_LOGIC: 4094dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4095dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4096dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4097dfebb950SRichard Henderson case CC_OP_ADD: 4098dfebb950SRichard Henderson case CC_OP_TADD: 4099dfebb950SRichard Henderson case CC_OP_TADDTV: 4100dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4101dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4102dfebb950SRichard Henderson case CC_OP_SUB: 4103dfebb950SRichard Henderson case CC_OP_TSUB: 4104dfebb950SRichard Henderson case CC_OP_TSUBTV: 4105dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4106dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4107dfebb950SRichard Henderson default: 4108dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4109dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4110dfebb950SRichard Henderson } 4111dfebb950SRichard Henderson } 4112dfebb950SRichard Henderson 4113a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4114a9aba13dSRichard Henderson { 4115a9aba13dSRichard Henderson update_psr(dc); 4116a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4117a9aba13dSRichard Henderson } 4118a9aba13dSRichard Henderson 4119b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4120b88ce6f2SRichard Henderson int width, bool cc, bool left) 4121b88ce6f2SRichard Henderson { 4122b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4123b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4124b88ce6f2SRichard Henderson int shift, imask, omask; 4125b88ce6f2SRichard Henderson 4126b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4127b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4128b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4129b88ce6f2SRichard Henderson 4130b88ce6f2SRichard Henderson if (cc) { 4131b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4132b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4133b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4134b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4135b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4136b88ce6f2SRichard Henderson } 4137b88ce6f2SRichard Henderson 4138b88ce6f2SRichard Henderson /* 4139b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4140b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4141b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4142b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4143b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4144b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4145b88ce6f2SRichard Henderson * the value we're looking for. 4146b88ce6f2SRichard Henderson */ 4147b88ce6f2SRichard Henderson switch (width) { 4148b88ce6f2SRichard Henderson case 8: 4149b88ce6f2SRichard Henderson imask = 0x7; 4150b88ce6f2SRichard Henderson shift = 3; 4151b88ce6f2SRichard Henderson omask = 0xff; 4152b88ce6f2SRichard Henderson if (left) { 4153b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4154b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4155b88ce6f2SRichard Henderson } else { 4156b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4157b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4158b88ce6f2SRichard Henderson } 4159b88ce6f2SRichard Henderson break; 4160b88ce6f2SRichard Henderson case 16: 4161b88ce6f2SRichard Henderson imask = 0x6; 4162b88ce6f2SRichard Henderson shift = 1; 4163b88ce6f2SRichard Henderson omask = 0xf; 4164b88ce6f2SRichard Henderson if (left) { 4165b88ce6f2SRichard Henderson tabl = 0x8cef; 4166b88ce6f2SRichard Henderson tabr = 0xf731; 4167b88ce6f2SRichard Henderson } else { 4168b88ce6f2SRichard Henderson tabl = 0x137f; 4169b88ce6f2SRichard Henderson tabr = 0xfec8; 4170b88ce6f2SRichard Henderson } 4171b88ce6f2SRichard Henderson break; 4172b88ce6f2SRichard Henderson case 32: 4173b88ce6f2SRichard Henderson imask = 0x4; 4174b88ce6f2SRichard Henderson shift = 0; 4175b88ce6f2SRichard Henderson omask = 0x3; 4176b88ce6f2SRichard Henderson if (left) { 4177b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4178b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4179b88ce6f2SRichard Henderson } else { 4180b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4181b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4182b88ce6f2SRichard Henderson } 4183b88ce6f2SRichard Henderson break; 4184b88ce6f2SRichard Henderson default: 4185b88ce6f2SRichard Henderson abort(); 4186b88ce6f2SRichard Henderson } 4187b88ce6f2SRichard Henderson 4188b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4189b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4190b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4191b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4192b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4193b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4194b88ce6f2SRichard Henderson 4195b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4196b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4197b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4198b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4199b88ce6f2SRichard Henderson 4200b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4201b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4202b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4203b88ce6f2SRichard Henderson 4204b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4205b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4206b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4207b88ce6f2SRichard Henderson 4208b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4209b88ce6f2SRichard Henderson return advance_pc(dc); 4210b88ce6f2SRichard Henderson } 4211b88ce6f2SRichard Henderson 4212b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4213b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4214b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4215b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4216b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4217b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4218b88ce6f2SRichard Henderson 4219b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4220b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4221b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4222b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4223b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4224b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4225b88ce6f2SRichard Henderson 422645bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 422745bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 422845bfed3bSRichard Henderson { 422945bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 423045bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 423145bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 423245bfed3bSRichard Henderson 423345bfed3bSRichard Henderson func(dst, src1, src2); 423445bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 423545bfed3bSRichard Henderson return advance_pc(dc); 423645bfed3bSRichard Henderson } 423745bfed3bSRichard Henderson 423845bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 423945bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 424045bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 424145bfed3bSRichard Henderson 42429e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 42439e20ca94SRichard Henderson { 42449e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42459e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42469e20ca94SRichard Henderson 42479e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42489e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42499e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42509e20ca94SRichard Henderson #else 42519e20ca94SRichard Henderson g_assert_not_reached(); 42529e20ca94SRichard Henderson #endif 42539e20ca94SRichard Henderson } 42549e20ca94SRichard Henderson 42559e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 42569e20ca94SRichard Henderson { 42579e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42589e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42599e20ca94SRichard Henderson 42609e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42619e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42629e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 42639e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42649e20ca94SRichard Henderson #else 42659e20ca94SRichard Henderson g_assert_not_reached(); 42669e20ca94SRichard Henderson #endif 42679e20ca94SRichard Henderson } 42689e20ca94SRichard Henderson 42699e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 42709e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 42719e20ca94SRichard Henderson 427239ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 427339ca3490SRichard Henderson { 427439ca3490SRichard Henderson #ifdef TARGET_SPARC64 427539ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 427639ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 427739ca3490SRichard Henderson #else 427839ca3490SRichard Henderson g_assert_not_reached(); 427939ca3490SRichard Henderson #endif 428039ca3490SRichard Henderson } 428139ca3490SRichard Henderson 428239ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 428339ca3490SRichard Henderson 42845fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42855fc546eeSRichard Henderson { 42865fc546eeSRichard Henderson TCGv dst, src1, src2; 42875fc546eeSRichard Henderson 42885fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42895fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42905fc546eeSRichard Henderson return false; 42915fc546eeSRichard Henderson } 42925fc546eeSRichard Henderson 42935fc546eeSRichard Henderson src2 = tcg_temp_new(); 42945fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42955fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42965fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42975fc546eeSRichard Henderson 42985fc546eeSRichard Henderson if (l) { 42995fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 43005fc546eeSRichard Henderson if (!a->x) { 43015fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 43025fc546eeSRichard Henderson } 43035fc546eeSRichard Henderson } else if (u) { 43045fc546eeSRichard Henderson if (!a->x) { 43055fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 43065fc546eeSRichard Henderson src1 = dst; 43075fc546eeSRichard Henderson } 43085fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 43095fc546eeSRichard Henderson } else { 43105fc546eeSRichard Henderson if (!a->x) { 43115fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 43125fc546eeSRichard Henderson src1 = dst; 43135fc546eeSRichard Henderson } 43145fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 43155fc546eeSRichard Henderson } 43165fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43175fc546eeSRichard Henderson return advance_pc(dc); 43185fc546eeSRichard Henderson } 43195fc546eeSRichard Henderson 43205fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 43215fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 43225fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 43235fc546eeSRichard Henderson 43245fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 43255fc546eeSRichard Henderson { 43265fc546eeSRichard Henderson TCGv dst, src1; 43275fc546eeSRichard Henderson 43285fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 43295fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 43305fc546eeSRichard Henderson return false; 43315fc546eeSRichard Henderson } 43325fc546eeSRichard Henderson 43335fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 43345fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 43355fc546eeSRichard Henderson 43365fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 43375fc546eeSRichard Henderson if (l) { 43385fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 43395fc546eeSRichard Henderson } else if (u) { 43405fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 43415fc546eeSRichard Henderson } else { 43425fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 43435fc546eeSRichard Henderson } 43445fc546eeSRichard Henderson } else { 43455fc546eeSRichard Henderson if (l) { 43465fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 43475fc546eeSRichard Henderson } else if (u) { 43485fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43495fc546eeSRichard Henderson } else { 43505fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43515fc546eeSRichard Henderson } 43525fc546eeSRichard Henderson } 43535fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43545fc546eeSRichard Henderson return advance_pc(dc); 43555fc546eeSRichard Henderson } 43565fc546eeSRichard Henderson 43575fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43585fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43595fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43605fc546eeSRichard Henderson 4361fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4362fb4ed7aaSRichard Henderson { 4363fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4364fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4365fb4ed7aaSRichard Henderson return NULL; 4366fb4ed7aaSRichard Henderson } 4367fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4368fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4369fb4ed7aaSRichard Henderson } else { 4370fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4371fb4ed7aaSRichard Henderson } 4372fb4ed7aaSRichard Henderson } 4373fb4ed7aaSRichard Henderson 4374fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4375fb4ed7aaSRichard Henderson { 4376fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4377fb4ed7aaSRichard Henderson 4378fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4379fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4380fb4ed7aaSRichard Henderson return advance_pc(dc); 4381fb4ed7aaSRichard Henderson } 4382fb4ed7aaSRichard Henderson 4383fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4384fb4ed7aaSRichard Henderson { 4385fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4386fb4ed7aaSRichard Henderson DisasCompare cmp; 4387fb4ed7aaSRichard Henderson 4388fb4ed7aaSRichard Henderson if (src2 == NULL) { 4389fb4ed7aaSRichard Henderson return false; 4390fb4ed7aaSRichard Henderson } 4391fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4392fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4393fb4ed7aaSRichard Henderson } 4394fb4ed7aaSRichard Henderson 4395fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4396fb4ed7aaSRichard Henderson { 4397fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4398fb4ed7aaSRichard Henderson DisasCompare cmp; 4399fb4ed7aaSRichard Henderson 4400fb4ed7aaSRichard Henderson if (src2 == NULL) { 4401fb4ed7aaSRichard Henderson return false; 4402fb4ed7aaSRichard Henderson } 4403fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4404fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4405fb4ed7aaSRichard Henderson } 4406fb4ed7aaSRichard Henderson 4407fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4408fb4ed7aaSRichard Henderson { 4409fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4410fb4ed7aaSRichard Henderson DisasCompare cmp; 4411fb4ed7aaSRichard Henderson 4412fb4ed7aaSRichard Henderson if (src2 == NULL) { 4413fb4ed7aaSRichard Henderson return false; 4414fb4ed7aaSRichard Henderson } 4415fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4416fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4417fb4ed7aaSRichard Henderson } 4418fb4ed7aaSRichard Henderson 441986b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 442086b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 442186b82fe0SRichard Henderson { 442286b82fe0SRichard Henderson TCGv src1, sum; 442386b82fe0SRichard Henderson 442486b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 442586b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 442686b82fe0SRichard Henderson return false; 442786b82fe0SRichard Henderson } 442886b82fe0SRichard Henderson 442986b82fe0SRichard Henderson /* 443086b82fe0SRichard Henderson * Always load the sum into a new temporary. 443186b82fe0SRichard Henderson * This is required to capture the value across a window change, 443286b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 443386b82fe0SRichard Henderson */ 443486b82fe0SRichard Henderson sum = tcg_temp_new(); 443586b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 443686b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 443786b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 443886b82fe0SRichard Henderson } else { 443986b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 444086b82fe0SRichard Henderson } 444186b82fe0SRichard Henderson return func(dc, a->rd, sum); 444286b82fe0SRichard Henderson } 444386b82fe0SRichard Henderson 444486b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 444586b82fe0SRichard Henderson { 444686b82fe0SRichard Henderson /* 444786b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 444886b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 444986b82fe0SRichard Henderson */ 445086b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 445186b82fe0SRichard Henderson 445286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 445386b82fe0SRichard Henderson 445486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 445586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 445686b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 445786b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 445886b82fe0SRichard Henderson 445986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 446086b82fe0SRichard Henderson return true; 446186b82fe0SRichard Henderson } 446286b82fe0SRichard Henderson 446386b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 446486b82fe0SRichard Henderson 446586b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 446686b82fe0SRichard Henderson { 446786b82fe0SRichard Henderson if (!supervisor(dc)) { 446886b82fe0SRichard Henderson return raise_priv(dc); 446986b82fe0SRichard Henderson } 447086b82fe0SRichard Henderson 447186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 447286b82fe0SRichard Henderson 447386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 447486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 447586b82fe0SRichard Henderson gen_helper_rett(tcg_env); 447686b82fe0SRichard Henderson 447786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 447886b82fe0SRichard Henderson return true; 447986b82fe0SRichard Henderson } 448086b82fe0SRichard Henderson 448186b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 448286b82fe0SRichard Henderson 448386b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 448486b82fe0SRichard Henderson { 448586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 448686b82fe0SRichard Henderson 448786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 448886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 448986b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 449086b82fe0SRichard Henderson 449186b82fe0SRichard Henderson gen_helper_restore(tcg_env); 449286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 449386b82fe0SRichard Henderson return true; 449486b82fe0SRichard Henderson } 449586b82fe0SRichard Henderson 449686b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 449786b82fe0SRichard Henderson 4498d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4499d3825800SRichard Henderson { 4500d3825800SRichard Henderson gen_helper_save(tcg_env); 4501d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4502d3825800SRichard Henderson return advance_pc(dc); 4503d3825800SRichard Henderson } 4504d3825800SRichard Henderson 4505d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4506d3825800SRichard Henderson 4507d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4508d3825800SRichard Henderson { 4509d3825800SRichard Henderson gen_helper_restore(tcg_env); 4510d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4511d3825800SRichard Henderson return advance_pc(dc); 4512d3825800SRichard Henderson } 4513d3825800SRichard Henderson 4514d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4515d3825800SRichard Henderson 45168f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 45178f75b8a4SRichard Henderson { 45188f75b8a4SRichard Henderson if (!supervisor(dc)) { 45198f75b8a4SRichard Henderson return raise_priv(dc); 45208f75b8a4SRichard Henderson } 45218f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 45228f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 45238f75b8a4SRichard Henderson translator_io_start(&dc->base); 45248f75b8a4SRichard Henderson if (done) { 45258f75b8a4SRichard Henderson gen_helper_done(tcg_env); 45268f75b8a4SRichard Henderson } else { 45278f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 45288f75b8a4SRichard Henderson } 45298f75b8a4SRichard Henderson return true; 45308f75b8a4SRichard Henderson } 45318f75b8a4SRichard Henderson 45328f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 45338f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 45348f75b8a4SRichard Henderson 45350880d20bSRichard Henderson /* 45360880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 45370880d20bSRichard Henderson */ 45380880d20bSRichard Henderson 45390880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 45400880d20bSRichard Henderson { 45410880d20bSRichard Henderson TCGv addr, tmp = NULL; 45420880d20bSRichard Henderson 45430880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 45440880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 45450880d20bSRichard Henderson return NULL; 45460880d20bSRichard Henderson } 45470880d20bSRichard Henderson 45480880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 45490880d20bSRichard Henderson if (rs2_or_imm) { 45500880d20bSRichard Henderson tmp = tcg_temp_new(); 45510880d20bSRichard Henderson if (imm) { 45520880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 45530880d20bSRichard Henderson } else { 45540880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 45550880d20bSRichard Henderson } 45560880d20bSRichard Henderson addr = tmp; 45570880d20bSRichard Henderson } 45580880d20bSRichard Henderson if (AM_CHECK(dc)) { 45590880d20bSRichard Henderson if (!tmp) { 45600880d20bSRichard Henderson tmp = tcg_temp_new(); 45610880d20bSRichard Henderson } 45620880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 45630880d20bSRichard Henderson addr = tmp; 45640880d20bSRichard Henderson } 45650880d20bSRichard Henderson return addr; 45660880d20bSRichard Henderson } 45670880d20bSRichard Henderson 45680880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45690880d20bSRichard Henderson { 45700880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45710880d20bSRichard Henderson DisasASI da; 45720880d20bSRichard Henderson 45730880d20bSRichard Henderson if (addr == NULL) { 45740880d20bSRichard Henderson return false; 45750880d20bSRichard Henderson } 45760880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45770880d20bSRichard Henderson 45780880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 457942071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45800880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45810880d20bSRichard Henderson return advance_pc(dc); 45820880d20bSRichard Henderson } 45830880d20bSRichard Henderson 45840880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45850880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45860880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45870880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45880880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45890880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45900880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45910880d20bSRichard Henderson 45920880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45930880d20bSRichard Henderson { 45940880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45950880d20bSRichard Henderson DisasASI da; 45960880d20bSRichard Henderson 45970880d20bSRichard Henderson if (addr == NULL) { 45980880d20bSRichard Henderson return false; 45990880d20bSRichard Henderson } 46000880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 46010880d20bSRichard Henderson 46020880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 460342071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 46040880d20bSRichard Henderson return advance_pc(dc); 46050880d20bSRichard Henderson } 46060880d20bSRichard Henderson 46070880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 46080880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 46090880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 46100880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 46110880d20bSRichard Henderson 46120880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 46130880d20bSRichard Henderson { 46140880d20bSRichard Henderson TCGv addr; 46150880d20bSRichard Henderson DisasASI da; 46160880d20bSRichard Henderson 46170880d20bSRichard Henderson if (a->rd & 1) { 46180880d20bSRichard Henderson return false; 46190880d20bSRichard Henderson } 46200880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46210880d20bSRichard Henderson if (addr == NULL) { 46220880d20bSRichard Henderson return false; 46230880d20bSRichard Henderson } 46240880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 462542071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 46260880d20bSRichard Henderson return advance_pc(dc); 46270880d20bSRichard Henderson } 46280880d20bSRichard Henderson 46290880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 46300880d20bSRichard Henderson { 46310880d20bSRichard Henderson TCGv addr; 46320880d20bSRichard Henderson DisasASI da; 46330880d20bSRichard Henderson 46340880d20bSRichard Henderson if (a->rd & 1) { 46350880d20bSRichard Henderson return false; 46360880d20bSRichard Henderson } 46370880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46380880d20bSRichard Henderson if (addr == NULL) { 46390880d20bSRichard Henderson return false; 46400880d20bSRichard Henderson } 46410880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 464242071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 46430880d20bSRichard Henderson return advance_pc(dc); 46440880d20bSRichard Henderson } 46450880d20bSRichard Henderson 4646cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4647cf07cd1eSRichard Henderson { 4648cf07cd1eSRichard Henderson TCGv addr, reg; 4649cf07cd1eSRichard Henderson DisasASI da; 4650cf07cd1eSRichard Henderson 4651cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4652cf07cd1eSRichard Henderson if (addr == NULL) { 4653cf07cd1eSRichard Henderson return false; 4654cf07cd1eSRichard Henderson } 4655cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4656cf07cd1eSRichard Henderson 4657cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4658cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4659cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4660cf07cd1eSRichard Henderson return advance_pc(dc); 4661cf07cd1eSRichard Henderson } 4662cf07cd1eSRichard Henderson 4663dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4664dca544b9SRichard Henderson { 4665dca544b9SRichard Henderson TCGv addr, dst, src; 4666dca544b9SRichard Henderson DisasASI da; 4667dca544b9SRichard Henderson 4668dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4669dca544b9SRichard Henderson if (addr == NULL) { 4670dca544b9SRichard Henderson return false; 4671dca544b9SRichard Henderson } 4672dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4673dca544b9SRichard Henderson 4674dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4675dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4676dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4677dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4678dca544b9SRichard Henderson return advance_pc(dc); 4679dca544b9SRichard Henderson } 4680dca544b9SRichard Henderson 4681d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4682d0a11d25SRichard Henderson { 4683d0a11d25SRichard Henderson TCGv addr, o, n, c; 4684d0a11d25SRichard Henderson DisasASI da; 4685d0a11d25SRichard Henderson 4686d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4687d0a11d25SRichard Henderson if (addr == NULL) { 4688d0a11d25SRichard Henderson return false; 4689d0a11d25SRichard Henderson } 4690d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4691d0a11d25SRichard Henderson 4692d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4693d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4694d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4695d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4696d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4697d0a11d25SRichard Henderson return advance_pc(dc); 4698d0a11d25SRichard Henderson } 4699d0a11d25SRichard Henderson 4700d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4701d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4702d0a11d25SRichard Henderson 470306c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 470406c060d9SRichard Henderson { 470506c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 470606c060d9SRichard Henderson DisasASI da; 470706c060d9SRichard Henderson 470806c060d9SRichard Henderson if (addr == NULL) { 470906c060d9SRichard Henderson return false; 471006c060d9SRichard Henderson } 471106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 471206c060d9SRichard Henderson return true; 471306c060d9SRichard Henderson } 471406c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 471506c060d9SRichard Henderson return true; 471606c060d9SRichard Henderson } 471706c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4718287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 471906c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 472006c060d9SRichard Henderson return advance_pc(dc); 472106c060d9SRichard Henderson } 472206c060d9SRichard Henderson 472306c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 472406c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 472506c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 472606c060d9SRichard Henderson 4727287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4728287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4729287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4730287b1152SRichard Henderson 473106c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 473206c060d9SRichard Henderson { 473306c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 473406c060d9SRichard Henderson DisasASI da; 473506c060d9SRichard Henderson 473606c060d9SRichard Henderson if (addr == NULL) { 473706c060d9SRichard Henderson return false; 473806c060d9SRichard Henderson } 473906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 474006c060d9SRichard Henderson return true; 474106c060d9SRichard Henderson } 474206c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 474306c060d9SRichard Henderson return true; 474406c060d9SRichard Henderson } 474506c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4746287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 474706c060d9SRichard Henderson return advance_pc(dc); 474806c060d9SRichard Henderson } 474906c060d9SRichard Henderson 475006c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 475106c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 475206c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 475306c060d9SRichard Henderson 4754287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4755287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4756287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4757287b1152SRichard Henderson 475806c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 475906c060d9SRichard Henderson { 476006c060d9SRichard Henderson if (!avail_32(dc)) { 476106c060d9SRichard Henderson return false; 476206c060d9SRichard Henderson } 476306c060d9SRichard Henderson if (!supervisor(dc)) { 476406c060d9SRichard Henderson return raise_priv(dc); 476506c060d9SRichard Henderson } 476606c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 476706c060d9SRichard Henderson return true; 476806c060d9SRichard Henderson } 476906c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 477006c060d9SRichard Henderson return true; 477106c060d9SRichard Henderson } 477206c060d9SRichard Henderson 4773da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4774da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 47753d3c0673SRichard Henderson { 4776da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47773d3c0673SRichard Henderson if (addr == NULL) { 47783d3c0673SRichard Henderson return false; 47793d3c0673SRichard Henderson } 47803d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47813d3c0673SRichard Henderson return true; 47823d3c0673SRichard Henderson } 4783da681406SRichard Henderson tmp = tcg_temp_new(); 4784da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4785da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4786da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4787da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4788da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 47893d3c0673SRichard Henderson return advance_pc(dc); 47903d3c0673SRichard Henderson } 47913d3c0673SRichard Henderson 4792da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4793da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47943d3c0673SRichard Henderson 47953d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 47963d3c0673SRichard Henderson { 47973d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47983d3c0673SRichard Henderson if (addr == NULL) { 47993d3c0673SRichard Henderson return false; 48003d3c0673SRichard Henderson } 48013d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 48023d3c0673SRichard Henderson return true; 48033d3c0673SRichard Henderson } 48043d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 48053d3c0673SRichard Henderson return advance_pc(dc); 48063d3c0673SRichard Henderson } 48073d3c0673SRichard Henderson 48083d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 48093d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 48103d3c0673SRichard Henderson 4811*baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4812*baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4813*baf3dbf2SRichard Henderson { 4814*baf3dbf2SRichard Henderson TCGv_i32 tmp; 4815*baf3dbf2SRichard Henderson 4816*baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4817*baf3dbf2SRichard Henderson return true; 4818*baf3dbf2SRichard Henderson } 4819*baf3dbf2SRichard Henderson 4820*baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4821*baf3dbf2SRichard Henderson func(tmp, tmp); 4822*baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4823*baf3dbf2SRichard Henderson return advance_pc(dc); 4824*baf3dbf2SRichard Henderson } 4825*baf3dbf2SRichard Henderson 4826*baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4827*baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4828*baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4829*baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4830*baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4831*baf3dbf2SRichard Henderson 4832fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4833fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4834fcf5ef2aSThomas Huth goto illegal_insn; 4835fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4836fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4837fcf5ef2aSThomas Huth goto nfpu_insn; 4838fcf5ef2aSThomas Huth 4839fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4840878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4841fcf5ef2aSThomas Huth { 4842fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4843dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 48443d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 484506c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 48463d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 484706c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4848fcf5ef2aSThomas Huth 4849fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4850fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4851fcf5ef2aSThomas Huth 4852fcf5ef2aSThomas Huth switch (opc) { 48536d2a0768SRichard Henderson case 0: 48546d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 485523ada1b1SRichard Henderson case 1: 485623ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4857fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4858fcf5ef2aSThomas Huth { 48598f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4860af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4861fcf5ef2aSThomas Huth 4862af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4863fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4864fcf5ef2aSThomas Huth goto jmp_insn; 4865fcf5ef2aSThomas Huth } 4866fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4867fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4868fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4869fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4870fcf5ef2aSThomas Huth 4871fcf5ef2aSThomas Huth switch (xop) { 4872fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4873fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4874fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4875*baf3dbf2SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4876fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4877fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4878fcf5ef2aSThomas Huth break; 4879fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4880fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4881fcf5ef2aSThomas Huth break; 4882fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4883fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4884fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4885fcf5ef2aSThomas Huth break; 4886fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4887fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4888fcf5ef2aSThomas Huth break; 4889fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4890fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4891fcf5ef2aSThomas Huth break; 4892fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4893fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4894fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4895fcf5ef2aSThomas Huth break; 4896fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4897fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4898fcf5ef2aSThomas Huth break; 4899fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4900fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4901fcf5ef2aSThomas Huth break; 4902fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4903fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4904fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4905fcf5ef2aSThomas Huth break; 4906fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4907fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4908fcf5ef2aSThomas Huth break; 4909fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4910fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4914fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4915fcf5ef2aSThomas Huth break; 4916fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4917fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4918fcf5ef2aSThomas Huth break; 4919fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4920fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4921fcf5ef2aSThomas Huth break; 4922fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4923fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4924fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4927fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4928fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4932fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4933fcf5ef2aSThomas Huth break; 4934fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4935fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4936fcf5ef2aSThomas Huth break; 4937fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4938fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4939fcf5ef2aSThomas Huth break; 4940fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4941fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4942fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4945fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4946fcf5ef2aSThomas Huth break; 4947fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4948fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4949fcf5ef2aSThomas Huth break; 4950fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4951fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4952fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4953fcf5ef2aSThomas Huth break; 4954fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4955fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4956fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4957fcf5ef2aSThomas Huth break; 4958fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4959fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4960fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4961fcf5ef2aSThomas Huth break; 4962fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4963fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4964fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4967fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4968fcf5ef2aSThomas Huth break; 4969fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4970fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4973fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4974fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4977fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4978fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4979fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4980fcf5ef2aSThomas Huth break; 4981fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4982fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4983fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4984fcf5ef2aSThomas Huth break; 4985fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4986fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4990fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4993fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4994fcf5ef2aSThomas Huth break; 4995fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4996fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4997fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4998fcf5ef2aSThomas Huth break; 4999fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5000fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 5003fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5006fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5007fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5008fcf5ef2aSThomas Huth break; 5009fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 5010fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 5013fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 5014fcf5ef2aSThomas Huth break; 5015fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5016fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5017fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5018fcf5ef2aSThomas Huth break; 5019fcf5ef2aSThomas Huth #endif 5020fcf5ef2aSThomas Huth default: 5021fcf5ef2aSThomas Huth goto illegal_insn; 5022fcf5ef2aSThomas Huth } 5023fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5024fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5025fcf5ef2aSThomas Huth int cond; 5026fcf5ef2aSThomas Huth #endif 5027fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5028fcf5ef2aSThomas Huth goto jmp_insn; 5029fcf5ef2aSThomas Huth } 5030fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5031fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5032fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5033fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5034fcf5ef2aSThomas Huth 5035fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5036fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5037fcf5ef2aSThomas Huth do { \ 5038fcf5ef2aSThomas Huth DisasCompare cmp; \ 5039fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5040fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5041fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5042fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5043fcf5ef2aSThomas Huth } while (0) 5044fcf5ef2aSThomas Huth 5045fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5046fcf5ef2aSThomas Huth FMOVR(s); 5047fcf5ef2aSThomas Huth break; 5048fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5049fcf5ef2aSThomas Huth FMOVR(d); 5050fcf5ef2aSThomas Huth break; 5051fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5052fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5053fcf5ef2aSThomas Huth FMOVR(q); 5054fcf5ef2aSThomas Huth break; 5055fcf5ef2aSThomas Huth } 5056fcf5ef2aSThomas Huth #undef FMOVR 5057fcf5ef2aSThomas Huth #endif 5058fcf5ef2aSThomas Huth switch (xop) { 5059fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5060fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5061fcf5ef2aSThomas Huth do { \ 5062fcf5ef2aSThomas Huth DisasCompare cmp; \ 5063fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5064fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5065fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5066fcf5ef2aSThomas Huth } while (0) 5067fcf5ef2aSThomas Huth 5068fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5069fcf5ef2aSThomas Huth FMOVCC(0, s); 5070fcf5ef2aSThomas Huth break; 5071fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5072fcf5ef2aSThomas Huth FMOVCC(0, d); 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5075fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5076fcf5ef2aSThomas Huth FMOVCC(0, q); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5079fcf5ef2aSThomas Huth FMOVCC(1, s); 5080fcf5ef2aSThomas Huth break; 5081fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5082fcf5ef2aSThomas Huth FMOVCC(1, d); 5083fcf5ef2aSThomas Huth break; 5084fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5085fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5086fcf5ef2aSThomas Huth FMOVCC(1, q); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5089fcf5ef2aSThomas Huth FMOVCC(2, s); 5090fcf5ef2aSThomas Huth break; 5091fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5092fcf5ef2aSThomas Huth FMOVCC(2, d); 5093fcf5ef2aSThomas Huth break; 5094fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5095fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5096fcf5ef2aSThomas Huth FMOVCC(2, q); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5099fcf5ef2aSThomas Huth FMOVCC(3, s); 5100fcf5ef2aSThomas Huth break; 5101fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5102fcf5ef2aSThomas Huth FMOVCC(3, d); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5105fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5106fcf5ef2aSThomas Huth FMOVCC(3, q); 5107fcf5ef2aSThomas Huth break; 5108fcf5ef2aSThomas Huth #undef FMOVCC 5109fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5110fcf5ef2aSThomas Huth do { \ 5111fcf5ef2aSThomas Huth DisasCompare cmp; \ 5112fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5113fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5114fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5115fcf5ef2aSThomas Huth } while (0) 5116fcf5ef2aSThomas Huth 5117fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5118fcf5ef2aSThomas Huth FMOVCC(0, s); 5119fcf5ef2aSThomas Huth break; 5120fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5121fcf5ef2aSThomas Huth FMOVCC(0, d); 5122fcf5ef2aSThomas Huth break; 5123fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5124fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5125fcf5ef2aSThomas Huth FMOVCC(0, q); 5126fcf5ef2aSThomas Huth break; 5127fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5128fcf5ef2aSThomas Huth FMOVCC(1, s); 5129fcf5ef2aSThomas Huth break; 5130fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5131fcf5ef2aSThomas Huth FMOVCC(1, d); 5132fcf5ef2aSThomas Huth break; 5133fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5134fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5135fcf5ef2aSThomas Huth FMOVCC(1, q); 5136fcf5ef2aSThomas Huth break; 5137fcf5ef2aSThomas Huth #undef FMOVCC 5138fcf5ef2aSThomas Huth #endif 5139fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5140fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5141fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5142fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5145fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5146fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5147fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5148fcf5ef2aSThomas Huth break; 5149fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5150fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5151fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5152fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5153fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5154fcf5ef2aSThomas Huth break; 5155fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5156fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5157fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5158fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5161fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5162fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5163fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5164fcf5ef2aSThomas Huth break; 5165fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5166fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5167fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5168fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5169fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5170fcf5ef2aSThomas Huth break; 5171fcf5ef2aSThomas Huth default: 5172fcf5ef2aSThomas Huth goto illegal_insn; 5173fcf5ef2aSThomas Huth } 5174d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5175fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5176d3c7e8adSRichard Henderson /* VIS */ 5177fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5178fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5179fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5180fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5181fcf5ef2aSThomas Huth goto jmp_insn; 5182fcf5ef2aSThomas Huth } 5183fcf5ef2aSThomas Huth 5184fcf5ef2aSThomas Huth switch (opf) { 5185fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5186fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5187fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5188fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5189fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5190fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5191fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5192fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5193fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5194fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5195fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5196fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5197fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5198fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5199fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5200fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5201fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5202fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5203*baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5204*baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5205*baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5206*baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 520739ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5208fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5209fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5210fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5211fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5212fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5213fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5214fcf5ef2aSThomas Huth break; 5215fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5216fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5217fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5218fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5219fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5220fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5221fcf5ef2aSThomas Huth break; 5222fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5223fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5224fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5225fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5226fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5227fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5228fcf5ef2aSThomas Huth break; 5229fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5230fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5231fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5232fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5233fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5234fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5235fcf5ef2aSThomas Huth break; 5236fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5237fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5238fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5239fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5240fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5241fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5242fcf5ef2aSThomas Huth break; 5243fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5244fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5245fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5246fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5247fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5248fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5249fcf5ef2aSThomas Huth break; 5250fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5251fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5252fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5253fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5254fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5255fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5256fcf5ef2aSThomas Huth break; 5257fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5258fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5259fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5260fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5261fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5262fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5263fcf5ef2aSThomas Huth break; 5264fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 5265fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5266fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 5267fcf5ef2aSThomas Huth break; 5268fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 5269fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5270fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5271fcf5ef2aSThomas Huth break; 5272fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5273fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5274fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5275fcf5ef2aSThomas Huth break; 5276fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5277fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5278fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5279fcf5ef2aSThomas Huth break; 5280fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5281fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5282fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5283fcf5ef2aSThomas Huth break; 5284fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5285fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5286fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5287fcf5ef2aSThomas Huth break; 5288fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5289fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5290fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5291fcf5ef2aSThomas Huth break; 5292fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5293fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5294fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5295fcf5ef2aSThomas Huth break; 5296fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5297fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5298fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5299fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5300fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5301fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5302fcf5ef2aSThomas Huth break; 5303fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5304fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5305fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5306fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5307fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5308fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5309fcf5ef2aSThomas Huth break; 5310fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5311fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5312fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5313fcf5ef2aSThomas Huth break; 5314fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5315fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5316fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5317fcf5ef2aSThomas Huth break; 5318fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5319fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5320fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5321fcf5ef2aSThomas Huth break; 5322fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5323fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5324fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5325fcf5ef2aSThomas Huth break; 5326fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5327fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5328fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5329fcf5ef2aSThomas Huth break; 5330fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5331fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5332fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5333fcf5ef2aSThomas Huth break; 5334fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5335fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5336fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5337fcf5ef2aSThomas Huth break; 5338fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5339fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5340fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5341fcf5ef2aSThomas Huth break; 5342fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5343fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5344fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5347fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5348fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5349fcf5ef2aSThomas Huth break; 5350fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5351fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5352fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5353fcf5ef2aSThomas Huth break; 5354fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5355fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5356fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5359fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5360fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5363fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5364fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5365fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5366fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5367fcf5ef2aSThomas Huth break; 5368fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5369fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5370fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5371fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5372fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5373fcf5ef2aSThomas Huth break; 5374fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5375fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5376fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5379fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5380fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5381fcf5ef2aSThomas Huth break; 5382fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5383fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5384fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5385fcf5ef2aSThomas Huth break; 5386fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5387fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5388fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5389fcf5ef2aSThomas Huth break; 5390fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5391fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5392fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5395fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5396fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5397fcf5ef2aSThomas Huth break; 5398fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5399fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5400fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5401fcf5ef2aSThomas Huth break; 5402fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5403fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5404fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5405fcf5ef2aSThomas Huth break; 5406fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5407fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5408fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5409fcf5ef2aSThomas Huth break; 5410fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5411fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5412fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5413fcf5ef2aSThomas Huth break; 5414fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5415fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5416fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5417fcf5ef2aSThomas Huth break; 5418fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5419fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5420fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5421fcf5ef2aSThomas Huth break; 5422fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5423fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5424fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5427fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5428fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5429fcf5ef2aSThomas Huth break; 5430fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5431fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5432fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5433fcf5ef2aSThomas Huth break; 5434fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5435fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5436fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5437fcf5ef2aSThomas Huth break; 5438fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5439fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5440fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5441fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5442fcf5ef2aSThomas Huth break; 5443fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5444fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5445fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5446fcf5ef2aSThomas Huth break; 5447fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5448fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5449fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5450fcf5ef2aSThomas Huth break; 5451fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5452fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5453fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5454fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5455fcf5ef2aSThomas Huth break; 5456fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5457fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5458fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5459fcf5ef2aSThomas Huth break; 5460fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5461fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5462fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5463fcf5ef2aSThomas Huth break; 5464fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5465fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5466fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5467fcf5ef2aSThomas Huth break; 5468fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5469fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5470fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5471fcf5ef2aSThomas Huth break; 5472fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5473fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5474fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5475fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5476fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5477fcf5ef2aSThomas Huth break; 5478fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5479fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5480fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5481fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5482fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5483fcf5ef2aSThomas Huth break; 5484fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5485fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5486fcf5ef2aSThomas Huth // XXX 5487fcf5ef2aSThomas Huth goto illegal_insn; 5488fcf5ef2aSThomas Huth default: 5489fcf5ef2aSThomas Huth goto illegal_insn; 5490fcf5ef2aSThomas Huth } 5491fcf5ef2aSThomas Huth #endif 54928f75b8a4SRichard Henderson } else { 5493d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5494fcf5ef2aSThomas Huth } 5495fcf5ef2aSThomas Huth } 5496fcf5ef2aSThomas Huth break; 5497fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54980880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5499fcf5ef2aSThomas Huth } 5500878cc677SRichard Henderson advance_pc(dc); 5501fcf5ef2aSThomas Huth jmp_insn: 5502a6ca81cbSRichard Henderson return; 5503fcf5ef2aSThomas Huth illegal_insn: 5504fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5505a6ca81cbSRichard Henderson return; 5506fcf5ef2aSThomas Huth nfpu_insn: 5507fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5508a6ca81cbSRichard Henderson return; 5509fcf5ef2aSThomas Huth } 5510fcf5ef2aSThomas Huth 55116e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5512fcf5ef2aSThomas Huth { 55136e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5514b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55156e61bc94SEmilio G. Cota int bound; 5516af00be49SEmilio G. Cota 5517af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55186e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5519fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55206e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5521576e1c4cSIgor Mammedov dc->def = &env->def; 55226e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55236e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5524c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55256e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5526c9b459aaSArtyom Tarasenko #endif 5527fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5528fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55296e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5530c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55316e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5532c9b459aaSArtyom Tarasenko #endif 5533fcf5ef2aSThomas Huth #endif 55346e61bc94SEmilio G. Cota /* 55356e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55366e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55376e61bc94SEmilio G. Cota */ 55386e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55396e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5540af00be49SEmilio G. Cota } 5541fcf5ef2aSThomas Huth 55426e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55436e61bc94SEmilio G. Cota { 55446e61bc94SEmilio G. Cota } 55456e61bc94SEmilio G. Cota 55466e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55476e61bc94SEmilio G. Cota { 55486e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5549633c4283SRichard Henderson target_ulong npc = dc->npc; 55506e61bc94SEmilio G. Cota 5551633c4283SRichard Henderson if (npc & 3) { 5552633c4283SRichard Henderson switch (npc) { 5553633c4283SRichard Henderson case JUMP_PC: 5554fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5555633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5556633c4283SRichard Henderson break; 5557633c4283SRichard Henderson case DYNAMIC_PC: 5558633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5559633c4283SRichard Henderson npc = DYNAMIC_PC; 5560633c4283SRichard Henderson break; 5561633c4283SRichard Henderson default: 5562633c4283SRichard Henderson g_assert_not_reached(); 5563fcf5ef2aSThomas Huth } 55646e61bc94SEmilio G. Cota } 5565633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5566633c4283SRichard Henderson } 5567fcf5ef2aSThomas Huth 55686e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55696e61bc94SEmilio G. Cota { 55706e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5571b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55726e61bc94SEmilio G. Cota unsigned int insn; 5573fcf5ef2aSThomas Huth 55744e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5575af00be49SEmilio G. Cota dc->base.pc_next += 4; 5576878cc677SRichard Henderson 5577878cc677SRichard Henderson if (!decode(dc, insn)) { 5578878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5579878cc677SRichard Henderson } 5580fcf5ef2aSThomas Huth 5581af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55826e61bc94SEmilio G. Cota return; 5583c5e6ccdfSEmilio G. Cota } 5584af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55856e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5586af00be49SEmilio G. Cota } 55876e61bc94SEmilio G. Cota } 5588fcf5ef2aSThomas Huth 55896e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55906e61bc94SEmilio G. Cota { 55916e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5592186e7890SRichard Henderson DisasDelayException *e, *e_next; 5593633c4283SRichard Henderson bool may_lookup; 55946e61bc94SEmilio G. Cota 559546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 559646bb0137SMark Cave-Ayland case DISAS_NEXT: 559746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5598633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5599fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5600fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5601633c4283SRichard Henderson break; 5602fcf5ef2aSThomas Huth } 5603633c4283SRichard Henderson 5604930f1865SRichard Henderson may_lookup = true; 5605633c4283SRichard Henderson if (dc->pc & 3) { 5606633c4283SRichard Henderson switch (dc->pc) { 5607633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5608633c4283SRichard Henderson break; 5609633c4283SRichard Henderson case DYNAMIC_PC: 5610633c4283SRichard Henderson may_lookup = false; 5611633c4283SRichard Henderson break; 5612633c4283SRichard Henderson default: 5613633c4283SRichard Henderson g_assert_not_reached(); 5614633c4283SRichard Henderson } 5615633c4283SRichard Henderson } else { 5616633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5617633c4283SRichard Henderson } 5618633c4283SRichard Henderson 5619930f1865SRichard Henderson if (dc->npc & 3) { 5620930f1865SRichard Henderson switch (dc->npc) { 5621930f1865SRichard Henderson case JUMP_PC: 5622930f1865SRichard Henderson gen_generic_branch(dc); 5623930f1865SRichard Henderson break; 5624930f1865SRichard Henderson case DYNAMIC_PC: 5625930f1865SRichard Henderson may_lookup = false; 5626930f1865SRichard Henderson break; 5627930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5628930f1865SRichard Henderson break; 5629930f1865SRichard Henderson default: 5630930f1865SRichard Henderson g_assert_not_reached(); 5631930f1865SRichard Henderson } 5632930f1865SRichard Henderson } else { 5633930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5634930f1865SRichard Henderson } 5635633c4283SRichard Henderson if (may_lookup) { 5636633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5637633c4283SRichard Henderson } else { 563807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5639fcf5ef2aSThomas Huth } 564046bb0137SMark Cave-Ayland break; 564146bb0137SMark Cave-Ayland 564246bb0137SMark Cave-Ayland case DISAS_NORETURN: 564346bb0137SMark Cave-Ayland break; 564446bb0137SMark Cave-Ayland 564546bb0137SMark Cave-Ayland case DISAS_EXIT: 564646bb0137SMark Cave-Ayland /* Exit TB */ 564746bb0137SMark Cave-Ayland save_state(dc); 564846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 564946bb0137SMark Cave-Ayland break; 565046bb0137SMark Cave-Ayland 565146bb0137SMark Cave-Ayland default: 565246bb0137SMark Cave-Ayland g_assert_not_reached(); 5653fcf5ef2aSThomas Huth } 5654186e7890SRichard Henderson 5655186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5656186e7890SRichard Henderson gen_set_label(e->lab); 5657186e7890SRichard Henderson 5658186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5659186e7890SRichard Henderson if (e->npc % 4 == 0) { 5660186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5661186e7890SRichard Henderson } 5662186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5663186e7890SRichard Henderson 5664186e7890SRichard Henderson e_next = e->next; 5665186e7890SRichard Henderson g_free(e); 5666186e7890SRichard Henderson } 5667fcf5ef2aSThomas Huth } 56686e61bc94SEmilio G. Cota 56698eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56708eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56716e61bc94SEmilio G. Cota { 56728eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56738eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56746e61bc94SEmilio G. Cota } 56756e61bc94SEmilio G. Cota 56766e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56776e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56786e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56796e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56806e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56816e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56826e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56836e61bc94SEmilio G. Cota }; 56846e61bc94SEmilio G. Cota 5685597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5686306c8721SRichard Henderson target_ulong pc, void *host_pc) 56876e61bc94SEmilio G. Cota { 56886e61bc94SEmilio G. Cota DisasContext dc = {}; 56896e61bc94SEmilio G. Cota 5690306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5691fcf5ef2aSThomas Huth } 5692fcf5ef2aSThomas Huth 569355c3ceefSRichard Henderson void sparc_tcg_init(void) 5694fcf5ef2aSThomas Huth { 5695fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5696fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5697fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5698fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5699fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5700fcf5ef2aSThomas Huth }; 5701fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5702fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5703fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5704fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5705fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5706fcf5ef2aSThomas Huth }; 5707fcf5ef2aSThomas Huth 5708fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5709fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5710fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5711fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5712fcf5ef2aSThomas Huth #endif 5713fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5714fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5715fcf5ef2aSThomas Huth }; 5716fcf5ef2aSThomas Huth 5717fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5718fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5719fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5720fcf5ef2aSThomas Huth #endif 5721fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5722fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5723fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5724fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5725fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5726fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5727fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5728fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5729fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5730fcf5ef2aSThomas Huth }; 5731fcf5ef2aSThomas Huth 5732fcf5ef2aSThomas Huth unsigned int i; 5733fcf5ef2aSThomas Huth 5734ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5735fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5736fcf5ef2aSThomas Huth "regwptr"); 5737fcf5ef2aSThomas Huth 5738fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5739ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5740fcf5ef2aSThomas Huth } 5741fcf5ef2aSThomas Huth 5742fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5743ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5744fcf5ef2aSThomas Huth } 5745fcf5ef2aSThomas Huth 5746f764718dSRichard Henderson cpu_regs[0] = NULL; 5747fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5748ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5749fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5750fcf5ef2aSThomas Huth gregnames[i]); 5751fcf5ef2aSThomas Huth } 5752fcf5ef2aSThomas Huth 5753fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5754fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5755fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5756fcf5ef2aSThomas Huth gregnames[i]); 5757fcf5ef2aSThomas Huth } 5758fcf5ef2aSThomas Huth 5759fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5760ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5761fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5762fcf5ef2aSThomas Huth fregnames[i]); 5763fcf5ef2aSThomas Huth } 5764fcf5ef2aSThomas Huth } 5765fcf5ef2aSThomas Huth 5766f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5767f36aaa53SRichard Henderson const TranslationBlock *tb, 5768f36aaa53SRichard Henderson const uint64_t *data) 5769fcf5ef2aSThomas Huth { 5770f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5771f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5772fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5773fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5774fcf5ef2aSThomas Huth 5775fcf5ef2aSThomas Huth env->pc = pc; 5776fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5777fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5778fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5779fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5780fcf5ef2aSThomas Huth if (env->cond) { 5781fcf5ef2aSThomas Huth env->npc = npc & ~3; 5782fcf5ef2aSThomas Huth } else { 5783fcf5ef2aSThomas Huth env->npc = pc + 4; 5784fcf5ef2aSThomas Huth } 5785fcf5ef2aSThomas Huth } else { 5786fcf5ef2aSThomas Huth env->npc = npc; 5787fcf5ef2aSThomas Huth } 5788fcf5ef2aSThomas Huth } 5789