xref: /openbmc/qemu/target/sparc/translate.c (revision ba21dc991be87ee8e15d124a80b27ce626a77b14)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
31fcf5ef2aSThomas Huth #include "exec/log.h"
32fcf5ef2aSThomas Huth #include "asi.h"
33fcf5ef2aSThomas Huth 
34d53106c9SRichard Henderson #define HELPER_H "helper.h"
35d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
36d53106c9SRichard Henderson #undef  HELPER_H
37fcf5ef2aSThomas Huth 
38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4086b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
458f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
46e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
47af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
485d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
4925524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
508f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5125524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
520faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
53af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
549422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
55bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
560faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
579422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
589422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
590faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
609422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
62e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16             ({ qemu_build_not_reached(); NULL; })
63e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32             ({ qemu_build_not_reached(); NULL; })
64e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16             ({ qemu_build_not_reached(); NULL; })
65e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32             ({ qemu_build_not_reached(); NULL; })
66e2fa6bd1SRichard Henderson # define gen_helper_fcmple16             ({ qemu_build_not_reached(); NULL; })
67e2fa6bd1SRichard Henderson # define gen_helper_fcmple32             ({ qemu_build_not_reached(); NULL; })
68e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16             ({ qemu_build_not_reached(); NULL; })
69e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32             ({ qemu_build_not_reached(); NULL; })
708aa418b3SRichard Henderson # define gen_helper_fdtox                ({ qemu_build_not_reached(); NULL; })
71e06c9f83SRichard Henderson # define gen_helper_fexpand              ({ qemu_build_not_reached(); NULL; })
72e06c9f83SRichard Henderson # define gen_helper_fmul8sux16           ({ qemu_build_not_reached(); NULL; })
73e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16           ({ qemu_build_not_reached(); NULL; })
74e06c9f83SRichard Henderson # define gen_helper_fmul8x16al           ({ qemu_build_not_reached(); NULL; })
75e06c9f83SRichard Henderson # define gen_helper_fmul8x16au           ({ qemu_build_not_reached(); NULL; })
76e06c9f83SRichard Henderson # define gen_helper_fmul8x16             ({ qemu_build_not_reached(); NULL; })
77e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16          ({ qemu_build_not_reached(); NULL; })
78e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16          ({ qemu_build_not_reached(); NULL; })
79e06c9f83SRichard Henderson # define gen_helper_fpmerge              ({ qemu_build_not_reached(); NULL; })
801617586fSRichard Henderson # define gen_helper_fqtox                ({ qemu_build_not_reached(); NULL; })
81199d43efSRichard Henderson # define gen_helper_fstox                ({ qemu_build_not_reached(); NULL; })
828aa418b3SRichard Henderson # define gen_helper_fxtod                ({ qemu_build_not_reached(); NULL; })
837b8e3e1aSRichard Henderson # define gen_helper_fxtoq                ({ qemu_build_not_reached(); NULL; })
84f4e18df5SRichard Henderson # define gen_helper_fxtos                ({ qemu_build_not_reached(); NULL; })
85afb04344SRichard Henderson # define gen_helper_pdist                ({ qemu_build_not_reached(); NULL; })
86da681406SRichard Henderson # define FSR_LDXFSR_MASK                        0
87da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK                     0
88668bb9b7SRichard Henderson # define MAXTL_MASK                             0
89af25071cSRichard Henderson #endif
90af25071cSRichard Henderson 
91633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
92633c4283SRichard Henderson #define DYNAMIC_PC         1
93633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
94633c4283SRichard Henderson #define JUMP_PC            2
95633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
96633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
97fcf5ef2aSThomas Huth 
9846bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
9946bb0137SMark Cave-Ayland 
100fcf5ef2aSThomas Huth /* global register indexes */
101fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
102fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
103fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
104fcf5ef2aSThomas Huth static TCGv cpu_y;
105fcf5ef2aSThomas Huth static TCGv cpu_tbr;
106fcf5ef2aSThomas Huth static TCGv cpu_cond;
1072a1905c7SRichard Henderson static TCGv cpu_cc_N;
1082a1905c7SRichard Henderson static TCGv cpu_cc_V;
1092a1905c7SRichard Henderson static TCGv cpu_icc_Z;
1102a1905c7SRichard Henderson static TCGv cpu_icc_C;
111fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1122a1905c7SRichard Henderson static TCGv cpu_xcc_Z;
1132a1905c7SRichard Henderson static TCGv cpu_xcc_C;
1142a1905c7SRichard Henderson static TCGv_i32 cpu_fprs;
115fcf5ef2aSThomas Huth static TCGv cpu_gsr;
116fcf5ef2aSThomas Huth #else
117af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
118af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
119fcf5ef2aSThomas Huth #endif
1202a1905c7SRichard Henderson 
1212a1905c7SRichard Henderson #ifdef TARGET_SPARC64
1222a1905c7SRichard Henderson #define cpu_cc_Z  cpu_xcc_Z
1232a1905c7SRichard Henderson #define cpu_cc_C  cpu_xcc_C
1242a1905c7SRichard Henderson #else
1252a1905c7SRichard Henderson #define cpu_cc_Z  cpu_icc_Z
1262a1905c7SRichard Henderson #define cpu_cc_C  cpu_icc_C
1272a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; })
1282a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; })
1292a1905c7SRichard Henderson #endif
1302a1905c7SRichard Henderson 
131fcf5ef2aSThomas Huth /* Floating point registers */
132fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
133fcf5ef2aSThomas Huth 
134af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
135af25071cSRichard Henderson #ifdef TARGET_SPARC64
136cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
137af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
138af25071cSRichard Henderson #else
139cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
140af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
141af25071cSRichard Henderson #endif
142af25071cSRichard Henderson 
143533f042fSRichard Henderson typedef struct DisasCompare {
144533f042fSRichard Henderson     TCGCond cond;
145533f042fSRichard Henderson     TCGv c1;
146533f042fSRichard Henderson     int c2;
147533f042fSRichard Henderson } DisasCompare;
148533f042fSRichard Henderson 
149186e7890SRichard Henderson typedef struct DisasDelayException {
150186e7890SRichard Henderson     struct DisasDelayException *next;
151186e7890SRichard Henderson     TCGLabel *lab;
152186e7890SRichard Henderson     TCGv_i32 excp;
153186e7890SRichard Henderson     /* Saved state at parent insn. */
154186e7890SRichard Henderson     target_ulong pc;
155186e7890SRichard Henderson     target_ulong npc;
156186e7890SRichard Henderson } DisasDelayException;
157186e7890SRichard Henderson 
158fcf5ef2aSThomas Huth typedef struct DisasContext {
159af00be49SEmilio G. Cota     DisasContextBase base;
160fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
161fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
162533f042fSRichard Henderson 
163533f042fSRichard Henderson     /* Used when JUMP_PC value is used. */
164533f042fSRichard Henderson     DisasCompare jump;
165533f042fSRichard Henderson     target_ulong jump_pc[2];
166533f042fSRichard Henderson 
167fcf5ef2aSThomas Huth     int mem_idx;
16889527e3aSRichard Henderson     bool cpu_cond_live;
169c9b459aaSArtyom Tarasenko     bool fpu_enabled;
170c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
171c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
172c9b459aaSArtyom Tarasenko     bool supervisor;
173c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
174c9b459aaSArtyom Tarasenko     bool hypervisor;
175c9b459aaSArtyom Tarasenko #endif
176c9b459aaSArtyom Tarasenko #endif
177c9b459aaSArtyom Tarasenko 
178fcf5ef2aSThomas Huth     sparc_def_t *def;
179fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
180fcf5ef2aSThomas Huth     int fprs_dirty;
181fcf5ef2aSThomas Huth     int asi;
182fcf5ef2aSThomas Huth #endif
183186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
184fcf5ef2aSThomas Huth } DisasContext;
185fcf5ef2aSThomas Huth 
186fcf5ef2aSThomas Huth // This function uses non-native bit order
187fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
188fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
189fcf5ef2aSThomas Huth 
190fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
191fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
192fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
193fcf5ef2aSThomas Huth 
194fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
195fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
196fcf5ef2aSThomas Huth 
197fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
198fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
199fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
200fcf5ef2aSThomas Huth #else
201fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
202fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
203fcf5ef2aSThomas Huth #endif
204fcf5ef2aSThomas Huth 
205fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
206fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
207fcf5ef2aSThomas Huth 
208fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
209fcf5ef2aSThomas Huth 
2100c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
211fcf5ef2aSThomas Huth {
212fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
213fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
214fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
215fcf5ef2aSThomas Huth        we can avoid setting it again.  */
216fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
217fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
218fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
219fcf5ef2aSThomas Huth     }
220fcf5ef2aSThomas Huth #endif
221fcf5ef2aSThomas Huth }
222fcf5ef2aSThomas Huth 
223fcf5ef2aSThomas Huth /* floating point registers moves */
224fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
225fcf5ef2aSThomas Huth {
22636ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
227dc41aa7dSRichard Henderson     if (src & 1) {
228dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
229dc41aa7dSRichard Henderson     } else {
230dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
231fcf5ef2aSThomas Huth     }
232dc41aa7dSRichard Henderson     return ret;
233fcf5ef2aSThomas Huth }
234fcf5ef2aSThomas Huth 
235fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
236fcf5ef2aSThomas Huth {
2378e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2388e7bbc75SRichard Henderson 
2398e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
240fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
241fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
242fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
243fcf5ef2aSThomas Huth }
244fcf5ef2aSThomas Huth 
245fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
246fcf5ef2aSThomas Huth {
247fcf5ef2aSThomas Huth     src = DFPREG(src);
248fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
249fcf5ef2aSThomas Huth }
250fcf5ef2aSThomas Huth 
251fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
252fcf5ef2aSThomas Huth {
253fcf5ef2aSThomas Huth     dst = DFPREG(dst);
254fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
255fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
256fcf5ef2aSThomas Huth }
257fcf5ef2aSThomas Huth 
258fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
259fcf5ef2aSThomas Huth {
260fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
261fcf5ef2aSThomas Huth }
262fcf5ef2aSThomas Huth 
26333ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src)
26433ec4245SRichard Henderson {
26533ec4245SRichard Henderson     TCGv_i128 ret = tcg_temp_new_i128();
26633ec4245SRichard Henderson 
26733ec4245SRichard Henderson     src = QFPREG(src);
26833ec4245SRichard Henderson     tcg_gen_concat_i64_i128(ret, cpu_fpr[src / 2 + 1], cpu_fpr[src / 2]);
26933ec4245SRichard Henderson     return ret;
27033ec4245SRichard Henderson }
27133ec4245SRichard Henderson 
27233ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v)
27333ec4245SRichard Henderson {
27433ec4245SRichard Henderson     dst = DFPREG(dst);
27533ec4245SRichard Henderson     tcg_gen_extr_i128_i64(cpu_fpr[dst / 2 + 1], cpu_fpr[dst / 2], v);
27633ec4245SRichard Henderson     gen_update_fprs_dirty(dc, dst);
27733ec4245SRichard Henderson }
27833ec4245SRichard Henderson 
279fcf5ef2aSThomas Huth /* moves */
280fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
281fcf5ef2aSThomas Huth #define supervisor(dc) 0
282fcf5ef2aSThomas Huth #define hypervisor(dc) 0
283fcf5ef2aSThomas Huth #else
284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
285c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
286c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
287fcf5ef2aSThomas Huth #else
288c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
289668bb9b7SRichard Henderson #define hypervisor(dc) 0
290fcf5ef2aSThomas Huth #endif
291fcf5ef2aSThomas Huth #endif
292fcf5ef2aSThomas Huth 
293b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
294b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
295b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
296b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
297b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
298b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
299fcf5ef2aSThomas Huth #else
300b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
301fcf5ef2aSThomas Huth #endif
302fcf5ef2aSThomas Huth 
3030c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
304fcf5ef2aSThomas Huth {
305b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
306fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
307b1bc09eaSRichard Henderson     }
308fcf5ef2aSThomas Huth }
309fcf5ef2aSThomas Huth 
31023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
31123ada1b1SRichard Henderson {
31223ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
31323ada1b1SRichard Henderson }
31423ada1b1SRichard Henderson 
3150c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
316fcf5ef2aSThomas Huth {
317fcf5ef2aSThomas Huth     if (reg > 0) {
318fcf5ef2aSThomas Huth         assert(reg < 32);
319fcf5ef2aSThomas Huth         return cpu_regs[reg];
320fcf5ef2aSThomas Huth     } else {
32152123f14SRichard Henderson         TCGv t = tcg_temp_new();
322fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
323fcf5ef2aSThomas Huth         return t;
324fcf5ef2aSThomas Huth     }
325fcf5ef2aSThomas Huth }
326fcf5ef2aSThomas Huth 
3270c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
328fcf5ef2aSThomas Huth {
329fcf5ef2aSThomas Huth     if (reg > 0) {
330fcf5ef2aSThomas Huth         assert(reg < 32);
331fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
332fcf5ef2aSThomas Huth     }
333fcf5ef2aSThomas Huth }
334fcf5ef2aSThomas Huth 
3350c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
336fcf5ef2aSThomas Huth {
337fcf5ef2aSThomas Huth     if (reg > 0) {
338fcf5ef2aSThomas Huth         assert(reg < 32);
339fcf5ef2aSThomas Huth         return cpu_regs[reg];
340fcf5ef2aSThomas Huth     } else {
34152123f14SRichard Henderson         return tcg_temp_new();
342fcf5ef2aSThomas Huth     }
343fcf5ef2aSThomas Huth }
344fcf5ef2aSThomas Huth 
3455645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
346fcf5ef2aSThomas Huth {
3475645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3485645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
349fcf5ef2aSThomas Huth }
350fcf5ef2aSThomas Huth 
3515645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
352fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
353fcf5ef2aSThomas Huth {
354fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
355fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
356fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
357fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
358fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
35907ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
360fcf5ef2aSThomas Huth     } else {
361f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
362fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
363fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
364f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
365fcf5ef2aSThomas Huth     }
366fcf5ef2aSThomas Huth }
367fcf5ef2aSThomas Huth 
368b989ce73SRichard Henderson static TCGv gen_carry32(void)
369fcf5ef2aSThomas Huth {
370b989ce73SRichard Henderson     if (TARGET_LONG_BITS == 64) {
371b989ce73SRichard Henderson         TCGv t = tcg_temp_new();
372b989ce73SRichard Henderson         tcg_gen_extract_tl(t, cpu_icc_C, 32, 1);
373b989ce73SRichard Henderson         return t;
374b989ce73SRichard Henderson     }
375b989ce73SRichard Henderson     return cpu_icc_C;
376fcf5ef2aSThomas Huth }
377fcf5ef2aSThomas Huth 
378b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin)
379fcf5ef2aSThomas Huth {
380b989ce73SRichard Henderson     TCGv z = tcg_constant_tl(0);
381fcf5ef2aSThomas Huth 
382b989ce73SRichard Henderson     if (cin) {
383b989ce73SRichard Henderson         tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z);
384b989ce73SRichard Henderson         tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z);
385b989ce73SRichard Henderson     } else {
386b989ce73SRichard Henderson         tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z);
387b989ce73SRichard Henderson     }
388b989ce73SRichard Henderson     tcg_gen_xor_tl(cpu_cc_Z, src1, src2);
389b989ce73SRichard Henderson     tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2);
390b989ce73SRichard Henderson     tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z);
391b989ce73SRichard Henderson     if (TARGET_LONG_BITS == 64) {
392b989ce73SRichard Henderson         /*
393b989ce73SRichard Henderson          * Carry-in to bit 32 is result ^ src1 ^ src2.
394b989ce73SRichard Henderson          * We already have the src xor term in Z, from computation of V.
395b989ce73SRichard Henderson          */
396b989ce73SRichard Henderson         tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N);
397b989ce73SRichard Henderson         tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N);
398b989ce73SRichard Henderson     }
399b989ce73SRichard Henderson     tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N);
400b989ce73SRichard Henderson     tcg_gen_mov_tl(dst, cpu_cc_N);
401b989ce73SRichard Henderson }
402fcf5ef2aSThomas Huth 
403b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2)
404b989ce73SRichard Henderson {
405b989ce73SRichard Henderson     gen_op_addcc_int(dst, src1, src2, NULL);
406b989ce73SRichard Henderson }
407fcf5ef2aSThomas Huth 
408b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2)
409b989ce73SRichard Henderson {
410b989ce73SRichard Henderson     TCGv t = tcg_temp_new();
411b989ce73SRichard Henderson 
412b989ce73SRichard Henderson     /* Save the tag bits around modification of dst. */
413b989ce73SRichard Henderson     tcg_gen_or_tl(t, src1, src2);
414b989ce73SRichard Henderson 
415b989ce73SRichard Henderson     gen_op_addcc(dst, src1, src2);
416b989ce73SRichard Henderson 
417b989ce73SRichard Henderson     /* Incorprate tag bits into icc.V */
418b989ce73SRichard Henderson     tcg_gen_andi_tl(t, t, 3);
419b989ce73SRichard Henderson     tcg_gen_neg_tl(t, t);
420b989ce73SRichard Henderson     tcg_gen_ext32u_tl(t, t);
421b989ce73SRichard Henderson     tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t);
422b989ce73SRichard Henderson }
423b989ce73SRichard Henderson 
424b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2)
425b989ce73SRichard Henderson {
426b989ce73SRichard Henderson     tcg_gen_add_tl(dst, src1, src2);
427b989ce73SRichard Henderson     tcg_gen_add_tl(dst, dst, gen_carry32());
428b989ce73SRichard Henderson }
429b989ce73SRichard Henderson 
430b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2)
431b989ce73SRichard Henderson {
432b989ce73SRichard Henderson     gen_op_addcc_int(dst, src1, src2, gen_carry32());
433fcf5ef2aSThomas Huth }
434fcf5ef2aSThomas Huth 
435f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin)
436fcf5ef2aSThomas Huth {
437f828df74SRichard Henderson     TCGv z = tcg_constant_tl(0);
438fcf5ef2aSThomas Huth 
439f828df74SRichard Henderson     if (cin) {
440f828df74SRichard Henderson         tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z);
441f828df74SRichard Henderson         tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z);
442f828df74SRichard Henderson     } else {
443f828df74SRichard Henderson         tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z);
444f828df74SRichard Henderson     }
445f828df74SRichard Henderson     tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C);
446f828df74SRichard Henderson     tcg_gen_xor_tl(cpu_cc_Z, src1, src2);
447f828df74SRichard Henderson     tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1);
448f828df74SRichard Henderson     tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z);
449f828df74SRichard Henderson #ifdef TARGET_SPARC64
450f828df74SRichard Henderson     tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N);
451f828df74SRichard Henderson     tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N);
452fcf5ef2aSThomas Huth #endif
453f828df74SRichard Henderson     tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N);
454f828df74SRichard Henderson     tcg_gen_mov_tl(dst, cpu_cc_N);
455fcf5ef2aSThomas Huth }
456fcf5ef2aSThomas Huth 
457f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2)
458fcf5ef2aSThomas Huth {
459f828df74SRichard Henderson     gen_op_subcc_int(dst, src1, src2, NULL);
460fcf5ef2aSThomas Huth }
461fcf5ef2aSThomas Huth 
462f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2)
463fcf5ef2aSThomas Huth {
464f828df74SRichard Henderson     TCGv t = tcg_temp_new();
465fcf5ef2aSThomas Huth 
466f828df74SRichard Henderson     /* Save the tag bits around modification of dst. */
467f828df74SRichard Henderson     tcg_gen_or_tl(t, src1, src2);
468fcf5ef2aSThomas Huth 
469f828df74SRichard Henderson     gen_op_subcc(dst, src1, src2);
470f828df74SRichard Henderson 
471f828df74SRichard Henderson     /* Incorprate tag bits into icc.V */
472f828df74SRichard Henderson     tcg_gen_andi_tl(t, t, 3);
473f828df74SRichard Henderson     tcg_gen_neg_tl(t, t);
474f828df74SRichard Henderson     tcg_gen_ext32u_tl(t, t);
475f828df74SRichard Henderson     tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t);
476f828df74SRichard Henderson }
477f828df74SRichard Henderson 
478f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2)
479f828df74SRichard Henderson {
480fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
481f828df74SRichard Henderson     tcg_gen_sub_tl(dst, dst, gen_carry32());
482fcf5ef2aSThomas Huth }
483fcf5ef2aSThomas Huth 
484f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2)
485dfebb950SRichard Henderson {
486f828df74SRichard Henderson     gen_op_subcc_int(dst, src1, src2, gen_carry32());
487dfebb950SRichard Henderson }
488dfebb950SRichard Henderson 
4890c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
490fcf5ef2aSThomas Huth {
491b989ce73SRichard Henderson     TCGv zero = tcg_constant_tl(0);
492b989ce73SRichard Henderson     TCGv t_src1 = tcg_temp_new();
493b989ce73SRichard Henderson     TCGv t_src2 = tcg_temp_new();
494b989ce73SRichard Henderson     TCGv t0 = tcg_temp_new();
495fcf5ef2aSThomas Huth 
496b989ce73SRichard Henderson     tcg_gen_ext32u_tl(t_src1, src1);
497b989ce73SRichard Henderson     tcg_gen_ext32u_tl(t_src2, src2);
498fcf5ef2aSThomas Huth 
499b989ce73SRichard Henderson     /*
500b989ce73SRichard Henderson      * if (!(env->y & 1))
501b989ce73SRichard Henderson      *   src2 = 0;
502fcf5ef2aSThomas Huth      */
503b989ce73SRichard Henderson     tcg_gen_andi_tl(t0, cpu_y, 0x1);
504b989ce73SRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, t_src2, t0, zero, zero, t_src2);
505fcf5ef2aSThomas Huth 
506b989ce73SRichard Henderson     /*
507b989ce73SRichard Henderson      * b2 = src1 & 1;
508b989ce73SRichard Henderson      * y = (b2 << 31) | (y >> 1);
509b989ce73SRichard Henderson      */
5100b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
511b989ce73SRichard Henderson     tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1);
512fcf5ef2aSThomas Huth 
513fcf5ef2aSThomas Huth     // b1 = N ^ V;
5142a1905c7SRichard Henderson     tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V);
515fcf5ef2aSThomas Huth 
516b989ce73SRichard Henderson     /*
517b989ce73SRichard Henderson      * src1 = (b1 << 31) | (src1 >> 1)
518b989ce73SRichard Henderson      */
5192a1905c7SRichard Henderson     tcg_gen_andi_tl(t0, t0, 1u << 31);
520b989ce73SRichard Henderson     tcg_gen_shri_tl(t_src1, t_src1, 1);
521b989ce73SRichard Henderson     tcg_gen_or_tl(t_src1, t_src1, t0);
522fcf5ef2aSThomas Huth 
523b989ce73SRichard Henderson     gen_op_addcc(dst, t_src1, t_src2);
524fcf5ef2aSThomas Huth }
525fcf5ef2aSThomas Huth 
5260c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
527fcf5ef2aSThomas Huth {
528fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
529fcf5ef2aSThomas Huth     if (sign_ext) {
530fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
531fcf5ef2aSThomas Huth     } else {
532fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
533fcf5ef2aSThomas Huth     }
534fcf5ef2aSThomas Huth #else
535fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
536fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
537fcf5ef2aSThomas Huth 
538fcf5ef2aSThomas Huth     if (sign_ext) {
539fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
540fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
541fcf5ef2aSThomas Huth     } else {
542fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
543fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
544fcf5ef2aSThomas Huth     }
545fcf5ef2aSThomas Huth 
546fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
547fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
548fcf5ef2aSThomas Huth #endif
549fcf5ef2aSThomas Huth }
550fcf5ef2aSThomas Huth 
5510c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
552fcf5ef2aSThomas Huth {
553fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
554fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
555fcf5ef2aSThomas Huth }
556fcf5ef2aSThomas Huth 
5570c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
558fcf5ef2aSThomas Huth {
559fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
560fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
561fcf5ef2aSThomas Huth }
562fcf5ef2aSThomas Huth 
563c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
564c2636853SRichard Henderson {
56513260103SRichard Henderson #ifdef TARGET_SPARC64
566c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
56713260103SRichard Henderson     tcg_gen_ext32s_tl(dst, dst);
56813260103SRichard Henderson #else
56913260103SRichard Henderson     TCGv_i64 t64 = tcg_temp_new_i64();
57013260103SRichard Henderson     gen_helper_sdiv(t64, tcg_env, src1, src2);
57113260103SRichard Henderson     tcg_gen_trunc_i64_tl(dst, t64);
57213260103SRichard Henderson #endif
573c2636853SRichard Henderson }
574c2636853SRichard Henderson 
575c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
576c2636853SRichard Henderson {
57713260103SRichard Henderson     TCGv_i64 t64;
57813260103SRichard Henderson 
57913260103SRichard Henderson #ifdef TARGET_SPARC64
58013260103SRichard Henderson     t64 = cpu_cc_V;
58113260103SRichard Henderson #else
58213260103SRichard Henderson     t64 = tcg_temp_new_i64();
58313260103SRichard Henderson #endif
58413260103SRichard Henderson 
58513260103SRichard Henderson     gen_helper_udiv(t64, tcg_env, src1, src2);
58613260103SRichard Henderson 
58713260103SRichard Henderson #ifdef TARGET_SPARC64
58813260103SRichard Henderson     tcg_gen_ext32u_tl(cpu_cc_N, t64);
58913260103SRichard Henderson     tcg_gen_shri_tl(cpu_cc_V, t64, 32);
59013260103SRichard Henderson     tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N);
59113260103SRichard Henderson     tcg_gen_movi_tl(cpu_icc_C, 0);
59213260103SRichard Henderson #else
59313260103SRichard Henderson     tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64);
59413260103SRichard Henderson #endif
59513260103SRichard Henderson     tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N);
59613260103SRichard Henderson     tcg_gen_movi_tl(cpu_cc_C, 0);
59713260103SRichard Henderson     tcg_gen_mov_tl(dst, cpu_cc_N);
598c2636853SRichard Henderson }
599c2636853SRichard Henderson 
600c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
601c2636853SRichard Henderson {
60213260103SRichard Henderson     TCGv_i64 t64;
60313260103SRichard Henderson 
60413260103SRichard Henderson #ifdef TARGET_SPARC64
60513260103SRichard Henderson     t64 = cpu_cc_V;
60613260103SRichard Henderson #else
60713260103SRichard Henderson     t64 = tcg_temp_new_i64();
60813260103SRichard Henderson #endif
60913260103SRichard Henderson 
61013260103SRichard Henderson     gen_helper_sdiv(t64, tcg_env, src1, src2);
61113260103SRichard Henderson 
61213260103SRichard Henderson #ifdef TARGET_SPARC64
61313260103SRichard Henderson     tcg_gen_ext32s_tl(cpu_cc_N, t64);
61413260103SRichard Henderson     tcg_gen_shri_tl(cpu_cc_V, t64, 32);
61513260103SRichard Henderson     tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N);
61613260103SRichard Henderson     tcg_gen_movi_tl(cpu_icc_C, 0);
61713260103SRichard Henderson #else
61813260103SRichard Henderson     tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64);
61913260103SRichard Henderson #endif
62013260103SRichard Henderson     tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N);
62113260103SRichard Henderson     tcg_gen_movi_tl(cpu_cc_C, 0);
62213260103SRichard Henderson     tcg_gen_mov_tl(dst, cpu_cc_N);
623c2636853SRichard Henderson }
624c2636853SRichard Henderson 
625a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
626a9aba13dSRichard Henderson {
627a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
628a9aba13dSRichard Henderson }
629a9aba13dSRichard Henderson 
630a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
631a9aba13dSRichard Henderson {
632a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
633a9aba13dSRichard Henderson }
634a9aba13dSRichard Henderson 
6359c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
6369c6ec5bcSRichard Henderson {
6379c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
6389c6ec5bcSRichard Henderson }
6399c6ec5bcSRichard Henderson 
64045bfed3bSRichard Henderson #ifndef TARGET_SPARC64
64145bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2)
64245bfed3bSRichard Henderson {
64345bfed3bSRichard Henderson     g_assert_not_reached();
64445bfed3bSRichard Henderson }
64545bfed3bSRichard Henderson #endif
64645bfed3bSRichard Henderson 
64745bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2)
64845bfed3bSRichard Henderson {
64945bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
65045bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 1);
65145bfed3bSRichard Henderson }
65245bfed3bSRichard Henderson 
65345bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2)
65445bfed3bSRichard Henderson {
65545bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
65645bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 2);
65745bfed3bSRichard Henderson }
65845bfed3bSRichard Henderson 
6592f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src)
6602f722641SRichard Henderson {
6612f722641SRichard Henderson #ifdef TARGET_SPARC64
6622f722641SRichard Henderson     gen_helper_fpack16(dst, cpu_gsr, src);
6632f722641SRichard Henderson #else
6642f722641SRichard Henderson     g_assert_not_reached();
6652f722641SRichard Henderson #endif
6662f722641SRichard Henderson }
6672f722641SRichard Henderson 
6682f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src)
6692f722641SRichard Henderson {
6702f722641SRichard Henderson #ifdef TARGET_SPARC64
6712f722641SRichard Henderson     gen_helper_fpackfix(dst, cpu_gsr, src);
6722f722641SRichard Henderson #else
6732f722641SRichard Henderson     g_assert_not_reached();
6742f722641SRichard Henderson #endif
6752f722641SRichard Henderson }
6762f722641SRichard Henderson 
6774b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
6784b6edc0aSRichard Henderson {
6794b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
6804b6edc0aSRichard Henderson     gen_helper_fpack32(dst, cpu_gsr, src1, src2);
6814b6edc0aSRichard Henderson #else
6824b6edc0aSRichard Henderson     g_assert_not_reached();
6834b6edc0aSRichard Henderson #endif
6844b6edc0aSRichard Henderson }
6854b6edc0aSRichard Henderson 
6864b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2)
6874b6edc0aSRichard Henderson {
6884b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
6894b6edc0aSRichard Henderson     TCGv t1, t2, shift;
6904b6edc0aSRichard Henderson 
6914b6edc0aSRichard Henderson     t1 = tcg_temp_new();
6924b6edc0aSRichard Henderson     t2 = tcg_temp_new();
6934b6edc0aSRichard Henderson     shift = tcg_temp_new();
6944b6edc0aSRichard Henderson 
6954b6edc0aSRichard Henderson     tcg_gen_andi_tl(shift, cpu_gsr, 7);
6964b6edc0aSRichard Henderson     tcg_gen_shli_tl(shift, shift, 3);
6974b6edc0aSRichard Henderson     tcg_gen_shl_tl(t1, s1, shift);
6984b6edc0aSRichard Henderson 
6994b6edc0aSRichard Henderson     /*
7004b6edc0aSRichard Henderson      * A shift of 64 does not produce 0 in TCG.  Divide this into a
7014b6edc0aSRichard Henderson      * shift of (up to 63) followed by a constant shift of 1.
7024b6edc0aSRichard Henderson      */
7034b6edc0aSRichard Henderson     tcg_gen_xori_tl(shift, shift, 63);
7044b6edc0aSRichard Henderson     tcg_gen_shr_tl(t2, s2, shift);
7054b6edc0aSRichard Henderson     tcg_gen_shri_tl(t2, t2, 1);
7064b6edc0aSRichard Henderson 
7074b6edc0aSRichard Henderson     tcg_gen_or_tl(dst, t1, t2);
7084b6edc0aSRichard Henderson #else
7094b6edc0aSRichard Henderson     g_assert_not_reached();
7104b6edc0aSRichard Henderson #endif
7114b6edc0aSRichard Henderson }
7124b6edc0aSRichard Henderson 
7134b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7144b6edc0aSRichard Henderson {
7154b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7164b6edc0aSRichard Henderson     gen_helper_bshuffle(dst, cpu_gsr, src1, src2);
7174b6edc0aSRichard Henderson #else
7184b6edc0aSRichard Henderson     g_assert_not_reached();
7194b6edc0aSRichard Henderson #endif
7204b6edc0aSRichard Henderson }
7214b6edc0aSRichard Henderson 
722fcf5ef2aSThomas Huth // 1
7230c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
724fcf5ef2aSThomas Huth {
725fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
726fcf5ef2aSThomas Huth }
727fcf5ef2aSThomas Huth 
728fcf5ef2aSThomas Huth // 0
7290c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
730fcf5ef2aSThomas Huth {
731fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
732fcf5ef2aSThomas Huth }
733fcf5ef2aSThomas Huth 
734fcf5ef2aSThomas Huth /*
735fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
736fcf5ef2aSThomas Huth    0 =
737fcf5ef2aSThomas Huth    1 <
738fcf5ef2aSThomas Huth    2 >
739fcf5ef2aSThomas Huth    3 unordered
740fcf5ef2aSThomas Huth */
7410c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
742fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
743fcf5ef2aSThomas Huth {
744fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
745fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
746fcf5ef2aSThomas Huth }
747fcf5ef2aSThomas Huth 
7480c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
749fcf5ef2aSThomas Huth {
750fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
751fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
752fcf5ef2aSThomas Huth }
753fcf5ef2aSThomas Huth 
754fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
7550c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
756fcf5ef2aSThomas Huth {
757fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
758fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
759fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
760fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
761fcf5ef2aSThomas Huth }
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
7640c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
765fcf5ef2aSThomas Huth {
766fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
767fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
768fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
769fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
770fcf5ef2aSThomas Huth }
771fcf5ef2aSThomas Huth 
772fcf5ef2aSThomas Huth // 1 or 3: FCC0
7730c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
774fcf5ef2aSThomas Huth {
775fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
776fcf5ef2aSThomas Huth }
777fcf5ef2aSThomas Huth 
778fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
7790c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
780fcf5ef2aSThomas Huth {
781fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
782fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
783fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
784fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
785fcf5ef2aSThomas Huth }
786fcf5ef2aSThomas Huth 
787fcf5ef2aSThomas Huth // 2 or 3: FCC1
7880c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
789fcf5ef2aSThomas Huth {
790fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
791fcf5ef2aSThomas Huth }
792fcf5ef2aSThomas Huth 
793fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
7940c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
795fcf5ef2aSThomas Huth {
796fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
797fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
798fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
799fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
800fcf5ef2aSThomas Huth }
801fcf5ef2aSThomas Huth 
802fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
8030c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
804fcf5ef2aSThomas Huth {
805fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
806fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
807fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
808fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
809fcf5ef2aSThomas Huth }
810fcf5ef2aSThomas Huth 
811fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
8120c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
813fcf5ef2aSThomas Huth {
814fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
815fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
816fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
817fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
818fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
819fcf5ef2aSThomas Huth }
820fcf5ef2aSThomas Huth 
821fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
8220c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
823fcf5ef2aSThomas Huth {
824fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
825fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
826fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
827fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
828fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
829fcf5ef2aSThomas Huth }
830fcf5ef2aSThomas Huth 
831fcf5ef2aSThomas Huth // 0 or 2: !FCC0
8320c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
833fcf5ef2aSThomas Huth {
834fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
835fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
836fcf5ef2aSThomas Huth }
837fcf5ef2aSThomas Huth 
838fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
8390c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
840fcf5ef2aSThomas Huth {
841fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
842fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
843fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
844fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
845fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
846fcf5ef2aSThomas Huth }
847fcf5ef2aSThomas Huth 
848fcf5ef2aSThomas Huth // 0 or 1: !FCC1
8490c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
850fcf5ef2aSThomas Huth {
851fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
852fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
853fcf5ef2aSThomas Huth }
854fcf5ef2aSThomas Huth 
855fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
8560c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
857fcf5ef2aSThomas Huth {
858fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
859fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
860fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
861fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
862fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
863fcf5ef2aSThomas Huth }
864fcf5ef2aSThomas Huth 
865fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
8660c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
867fcf5ef2aSThomas Huth {
868fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
869fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
870fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
871fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
872fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
873fcf5ef2aSThomas Huth }
874fcf5ef2aSThomas Huth 
87589527e3aSRichard Henderson static void finishing_insn(DisasContext *dc)
87689527e3aSRichard Henderson {
87789527e3aSRichard Henderson     /*
87889527e3aSRichard Henderson      * From here, there is no future path through an unwinding exception.
87989527e3aSRichard Henderson      * If the current insn cannot raise an exception, the computation of
88089527e3aSRichard Henderson      * cpu_cond may be able to be elided.
88189527e3aSRichard Henderson      */
88289527e3aSRichard Henderson     if (dc->cpu_cond_live) {
88389527e3aSRichard Henderson         tcg_gen_discard_tl(cpu_cond);
88489527e3aSRichard Henderson         dc->cpu_cond_live = false;
88589527e3aSRichard Henderson     }
88689527e3aSRichard Henderson }
88789527e3aSRichard Henderson 
8880c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
889fcf5ef2aSThomas Huth {
89000ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
89100ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
892533f042fSRichard Henderson     TCGv c2 = tcg_constant_tl(dc->jump.c2);
893fcf5ef2aSThomas Huth 
894533f042fSRichard Henderson     tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1);
895fcf5ef2aSThomas Huth }
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
898fcf5ef2aSThomas Huth    have been set for a jump */
8990c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
900fcf5ef2aSThomas Huth {
901fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
902fcf5ef2aSThomas Huth         gen_generic_branch(dc);
90399c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
904fcf5ef2aSThomas Huth     }
905fcf5ef2aSThomas Huth }
906fcf5ef2aSThomas Huth 
9070c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
908fcf5ef2aSThomas Huth {
909633c4283SRichard Henderson     if (dc->npc & 3) {
910633c4283SRichard Henderson         switch (dc->npc) {
911633c4283SRichard Henderson         case JUMP_PC:
912fcf5ef2aSThomas Huth             gen_generic_branch(dc);
91399c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
914633c4283SRichard Henderson             break;
915633c4283SRichard Henderson         case DYNAMIC_PC:
916633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
917633c4283SRichard Henderson             break;
918633c4283SRichard Henderson         default:
919633c4283SRichard Henderson             g_assert_not_reached();
920633c4283SRichard Henderson         }
921633c4283SRichard Henderson     } else {
922fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
923fcf5ef2aSThomas Huth     }
924fcf5ef2aSThomas Huth }
925fcf5ef2aSThomas Huth 
9260c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
927fcf5ef2aSThomas Huth {
928fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
929fcf5ef2aSThomas Huth     save_npc(dc);
930fcf5ef2aSThomas Huth }
931fcf5ef2aSThomas Huth 
932fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
933fcf5ef2aSThomas Huth {
93489527e3aSRichard Henderson     finishing_insn(dc);
935fcf5ef2aSThomas Huth     save_state(dc);
936ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
937af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
938fcf5ef2aSThomas Huth }
939fcf5ef2aSThomas Huth 
940186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
941fcf5ef2aSThomas Huth {
942186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
943186e7890SRichard Henderson 
944186e7890SRichard Henderson     e->next = dc->delay_excp_list;
945186e7890SRichard Henderson     dc->delay_excp_list = e;
946186e7890SRichard Henderson 
947186e7890SRichard Henderson     e->lab = gen_new_label();
948186e7890SRichard Henderson     e->excp = excp;
949186e7890SRichard Henderson     e->pc = dc->pc;
950186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
951186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
952186e7890SRichard Henderson     e->npc = dc->npc;
953186e7890SRichard Henderson 
954186e7890SRichard Henderson     return e->lab;
955186e7890SRichard Henderson }
956186e7890SRichard Henderson 
957186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
958186e7890SRichard Henderson {
959186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
960186e7890SRichard Henderson }
961186e7890SRichard Henderson 
962186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
963186e7890SRichard Henderson {
964186e7890SRichard Henderson     TCGv t = tcg_temp_new();
965186e7890SRichard Henderson     TCGLabel *lab;
966186e7890SRichard Henderson 
967186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
968186e7890SRichard Henderson 
969186e7890SRichard Henderson     flush_cond(dc);
970186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
971186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
972fcf5ef2aSThomas Huth }
973fcf5ef2aSThomas Huth 
9740c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
975fcf5ef2aSThomas Huth {
97689527e3aSRichard Henderson     finishing_insn(dc);
97789527e3aSRichard Henderson 
978633c4283SRichard Henderson     if (dc->npc & 3) {
979633c4283SRichard Henderson         switch (dc->npc) {
980633c4283SRichard Henderson         case JUMP_PC:
981fcf5ef2aSThomas Huth             gen_generic_branch(dc);
982fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
98399c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
984633c4283SRichard Henderson             break;
985633c4283SRichard Henderson         case DYNAMIC_PC:
986633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
987fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
988633c4283SRichard Henderson             dc->pc = dc->npc;
989633c4283SRichard Henderson             break;
990633c4283SRichard Henderson         default:
991633c4283SRichard Henderson             g_assert_not_reached();
992633c4283SRichard Henderson         }
993fcf5ef2aSThomas Huth     } else {
994fcf5ef2aSThomas Huth         dc->pc = dc->npc;
995fcf5ef2aSThomas Huth     }
996fcf5ef2aSThomas Huth }
997fcf5ef2aSThomas Huth 
998fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
999fcf5ef2aSThomas Huth                         DisasContext *dc)
1000fcf5ef2aSThomas Huth {
1001b597eedcSRichard Henderson     TCGv t1;
1002fcf5ef2aSThomas Huth 
10032a1905c7SRichard Henderson     cmp->c1 = t1 = tcg_temp_new();
1004c8507ebfSRichard Henderson     cmp->c2 = 0;
10052a1905c7SRichard Henderson 
10062a1905c7SRichard Henderson     switch (cond & 7) {
10072a1905c7SRichard Henderson     case 0x0: /* never */
10082a1905c7SRichard Henderson         cmp->cond = TCG_COND_NEVER;
1009c8507ebfSRichard Henderson         cmp->c1 = tcg_constant_tl(0);
1010fcf5ef2aSThomas Huth         break;
10112a1905c7SRichard Henderson 
10122a1905c7SRichard Henderson     case 0x1: /* eq: Z */
10132a1905c7SRichard Henderson         cmp->cond = TCG_COND_EQ;
10142a1905c7SRichard Henderson         if (TARGET_LONG_BITS == 32 || xcc) {
10152a1905c7SRichard Henderson             tcg_gen_mov_tl(t1, cpu_cc_Z);
10162a1905c7SRichard Henderson         } else {
10172a1905c7SRichard Henderson             tcg_gen_ext32u_tl(t1, cpu_icc_Z);
10182a1905c7SRichard Henderson         }
10192a1905c7SRichard Henderson         break;
10202a1905c7SRichard Henderson 
10212a1905c7SRichard Henderson     case 0x2: /* le: Z | (N ^ V) */
10222a1905c7SRichard Henderson         /*
10232a1905c7SRichard Henderson          * Simplify:
10242a1905c7SRichard Henderson          *   cc_Z || (N ^ V) < 0        NE
10252a1905c7SRichard Henderson          *   cc_Z && !((N ^ V) < 0)     EQ
10262a1905c7SRichard Henderson          *   cc_Z & ~((N ^ V) >> TLB)   EQ
10272a1905c7SRichard Henderson          */
10282a1905c7SRichard Henderson         cmp->cond = TCG_COND_EQ;
10292a1905c7SRichard Henderson         tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V);
10302a1905c7SRichard Henderson         tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1);
10312a1905c7SRichard Henderson         tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1);
10322a1905c7SRichard Henderson         if (TARGET_LONG_BITS == 64 && !xcc) {
10332a1905c7SRichard Henderson             tcg_gen_ext32u_tl(t1, t1);
10342a1905c7SRichard Henderson         }
10352a1905c7SRichard Henderson         break;
10362a1905c7SRichard Henderson 
10372a1905c7SRichard Henderson     case 0x3: /* lt: N ^ V */
10382a1905c7SRichard Henderson         cmp->cond = TCG_COND_LT;
10392a1905c7SRichard Henderson         tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V);
10402a1905c7SRichard Henderson         if (TARGET_LONG_BITS == 64 && !xcc) {
10412a1905c7SRichard Henderson             tcg_gen_ext32s_tl(t1, t1);
10422a1905c7SRichard Henderson         }
10432a1905c7SRichard Henderson         break;
10442a1905c7SRichard Henderson 
10452a1905c7SRichard Henderson     case 0x4: /* leu: Z | C */
10462a1905c7SRichard Henderson         /*
10472a1905c7SRichard Henderson          * Simplify:
10482a1905c7SRichard Henderson          *   cc_Z == 0 || cc_C != 0     NE
10492a1905c7SRichard Henderson          *   cc_Z != 0 && cc_C == 0     EQ
10502a1905c7SRichard Henderson          *   cc_Z & (cc_C ? 0 : -1)     EQ
10512a1905c7SRichard Henderson          *   cc_Z & (cc_C - 1)          EQ
10522a1905c7SRichard Henderson          */
10532a1905c7SRichard Henderson         cmp->cond = TCG_COND_EQ;
10542a1905c7SRichard Henderson         if (TARGET_LONG_BITS == 32 || xcc) {
10552a1905c7SRichard Henderson             tcg_gen_subi_tl(t1, cpu_cc_C, 1);
10562a1905c7SRichard Henderson             tcg_gen_and_tl(t1, t1, cpu_cc_Z);
10572a1905c7SRichard Henderson         } else {
10582a1905c7SRichard Henderson             tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1);
10592a1905c7SRichard Henderson             tcg_gen_subi_tl(t1, t1, 1);
10602a1905c7SRichard Henderson             tcg_gen_and_tl(t1, t1, cpu_icc_Z);
10612a1905c7SRichard Henderson             tcg_gen_ext32u_tl(t1, t1);
10622a1905c7SRichard Henderson         }
10632a1905c7SRichard Henderson         break;
10642a1905c7SRichard Henderson 
10652a1905c7SRichard Henderson     case 0x5: /* ltu: C */
10662a1905c7SRichard Henderson         cmp->cond = TCG_COND_NE;
10672a1905c7SRichard Henderson         if (TARGET_LONG_BITS == 32 || xcc) {
10682a1905c7SRichard Henderson             tcg_gen_mov_tl(t1, cpu_cc_C);
10692a1905c7SRichard Henderson         } else {
10702a1905c7SRichard Henderson             tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1);
10712a1905c7SRichard Henderson         }
10722a1905c7SRichard Henderson         break;
10732a1905c7SRichard Henderson 
10742a1905c7SRichard Henderson     case 0x6: /* neg: N */
10752a1905c7SRichard Henderson         cmp->cond = TCG_COND_LT;
10762a1905c7SRichard Henderson         if (TARGET_LONG_BITS == 32 || xcc) {
10772a1905c7SRichard Henderson             tcg_gen_mov_tl(t1, cpu_cc_N);
10782a1905c7SRichard Henderson         } else {
10792a1905c7SRichard Henderson             tcg_gen_ext32s_tl(t1, cpu_cc_N);
10802a1905c7SRichard Henderson         }
10812a1905c7SRichard Henderson         break;
10822a1905c7SRichard Henderson 
10832a1905c7SRichard Henderson     case 0x7: /* vs: V */
10842a1905c7SRichard Henderson         cmp->cond = TCG_COND_LT;
10852a1905c7SRichard Henderson         if (TARGET_LONG_BITS == 32 || xcc) {
10862a1905c7SRichard Henderson             tcg_gen_mov_tl(t1, cpu_cc_V);
10872a1905c7SRichard Henderson         } else {
10882a1905c7SRichard Henderson             tcg_gen_ext32s_tl(t1, cpu_cc_V);
10892a1905c7SRichard Henderson         }
10902a1905c7SRichard Henderson         break;
10912a1905c7SRichard Henderson     }
10922a1905c7SRichard Henderson     if (cond & 8) {
10932a1905c7SRichard Henderson         cmp->cond = tcg_invert_cond(cmp->cond);
1094fcf5ef2aSThomas Huth     }
1095fcf5ef2aSThomas Huth }
1096fcf5ef2aSThomas Huth 
1097fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1098fcf5ef2aSThomas Huth {
1099fcf5ef2aSThomas Huth     unsigned int offset;
1100fcf5ef2aSThomas Huth     TCGv r_dst;
1101fcf5ef2aSThomas Huth 
1102fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1103fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1104fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
1105c8507ebfSRichard Henderson     cmp->c2 = 0;
1106fcf5ef2aSThomas Huth 
1107fcf5ef2aSThomas Huth     switch (cc) {
1108fcf5ef2aSThomas Huth     default:
1109fcf5ef2aSThomas Huth     case 0x0:
1110fcf5ef2aSThomas Huth         offset = 0;
1111fcf5ef2aSThomas Huth         break;
1112fcf5ef2aSThomas Huth     case 0x1:
1113fcf5ef2aSThomas Huth         offset = 32 - 10;
1114fcf5ef2aSThomas Huth         break;
1115fcf5ef2aSThomas Huth     case 0x2:
1116fcf5ef2aSThomas Huth         offset = 34 - 10;
1117fcf5ef2aSThomas Huth         break;
1118fcf5ef2aSThomas Huth     case 0x3:
1119fcf5ef2aSThomas Huth         offset = 36 - 10;
1120fcf5ef2aSThomas Huth         break;
1121fcf5ef2aSThomas Huth     }
1122fcf5ef2aSThomas Huth 
1123fcf5ef2aSThomas Huth     switch (cond) {
1124fcf5ef2aSThomas Huth     case 0x0:
1125fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1126fcf5ef2aSThomas Huth         break;
1127fcf5ef2aSThomas Huth     case 0x1:
1128fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1129fcf5ef2aSThomas Huth         break;
1130fcf5ef2aSThomas Huth     case 0x2:
1131fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1132fcf5ef2aSThomas Huth         break;
1133fcf5ef2aSThomas Huth     case 0x3:
1134fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1135fcf5ef2aSThomas Huth         break;
1136fcf5ef2aSThomas Huth     case 0x4:
1137fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1138fcf5ef2aSThomas Huth         break;
1139fcf5ef2aSThomas Huth     case 0x5:
1140fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1141fcf5ef2aSThomas Huth         break;
1142fcf5ef2aSThomas Huth     case 0x6:
1143fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1144fcf5ef2aSThomas Huth         break;
1145fcf5ef2aSThomas Huth     case 0x7:
1146fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1147fcf5ef2aSThomas Huth         break;
1148fcf5ef2aSThomas Huth     case 0x8:
1149fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1150fcf5ef2aSThomas Huth         break;
1151fcf5ef2aSThomas Huth     case 0x9:
1152fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1153fcf5ef2aSThomas Huth         break;
1154fcf5ef2aSThomas Huth     case 0xa:
1155fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1156fcf5ef2aSThomas Huth         break;
1157fcf5ef2aSThomas Huth     case 0xb:
1158fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1159fcf5ef2aSThomas Huth         break;
1160fcf5ef2aSThomas Huth     case 0xc:
1161fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1162fcf5ef2aSThomas Huth         break;
1163fcf5ef2aSThomas Huth     case 0xd:
1164fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1165fcf5ef2aSThomas Huth         break;
1166fcf5ef2aSThomas Huth     case 0xe:
1167fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1168fcf5ef2aSThomas Huth         break;
1169fcf5ef2aSThomas Huth     case 0xf:
1170fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1171fcf5ef2aSThomas Huth         break;
1172fcf5ef2aSThomas Huth     }
1173fcf5ef2aSThomas Huth }
1174fcf5ef2aSThomas Huth 
11752c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
11762c4f56c9SRichard Henderson {
11772c4f56c9SRichard Henderson     static const TCGCond cond_reg[4] = {
1178ab9ffe98SRichard Henderson         TCG_COND_NEVER,  /* reserved */
1179fcf5ef2aSThomas Huth         TCG_COND_EQ,
1180fcf5ef2aSThomas Huth         TCG_COND_LE,
1181fcf5ef2aSThomas Huth         TCG_COND_LT,
1182fcf5ef2aSThomas Huth     };
11832c4f56c9SRichard Henderson     TCGCond tcond;
1184fcf5ef2aSThomas Huth 
11852c4f56c9SRichard Henderson     if ((cond & 3) == 0) {
11862c4f56c9SRichard Henderson         return false;
11872c4f56c9SRichard Henderson     }
11882c4f56c9SRichard Henderson     tcond = cond_reg[cond & 3];
11892c4f56c9SRichard Henderson     if (cond & 4) {
11902c4f56c9SRichard Henderson         tcond = tcg_invert_cond(tcond);
11912c4f56c9SRichard Henderson     }
11922c4f56c9SRichard Henderson 
11932c4f56c9SRichard Henderson     cmp->cond = tcond;
1194816f89b7SRichard Henderson     cmp->c1 = tcg_temp_new();
1195c8507ebfSRichard Henderson     cmp->c2 = 0;
1196816f89b7SRichard Henderson     tcg_gen_mov_tl(cmp->c1, r_src);
11972c4f56c9SRichard Henderson     return true;
1198fcf5ef2aSThomas Huth }
1199fcf5ef2aSThomas Huth 
1200baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1201baf3dbf2SRichard Henderson {
1202baf3dbf2SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1203baf3dbf2SRichard Henderson }
1204baf3dbf2SRichard Henderson 
1205baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src)
1206baf3dbf2SRichard Henderson {
1207baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1208baf3dbf2SRichard Henderson     tcg_gen_mov_i32(dst, src);
1209baf3dbf2SRichard Henderson }
1210baf3dbf2SRichard Henderson 
1211baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src)
1212baf3dbf2SRichard Henderson {
1213baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1214daf457d4SRichard Henderson     tcg_gen_xori_i32(dst, src, 1u << 31);
1215baf3dbf2SRichard Henderson }
1216baf3dbf2SRichard Henderson 
1217baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src)
1218baf3dbf2SRichard Henderson {
1219baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1220daf457d4SRichard Henderson     tcg_gen_andi_i32(dst, src, ~(1u << 31));
1221baf3dbf2SRichard Henderson }
1222baf3dbf2SRichard Henderson 
1223c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src)
1224c6d83e4fSRichard Henderson {
1225c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1226c6d83e4fSRichard Henderson     tcg_gen_mov_i64(dst, src);
1227c6d83e4fSRichard Henderson }
1228c6d83e4fSRichard Henderson 
1229c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src)
1230c6d83e4fSRichard Henderson {
1231c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1232daf457d4SRichard Henderson     tcg_gen_xori_i64(dst, src, 1ull << 63);
1233c6d83e4fSRichard Henderson }
1234c6d83e4fSRichard Henderson 
1235c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src)
1236c6d83e4fSRichard Henderson {
1237c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1238daf457d4SRichard Henderson     tcg_gen_andi_i64(dst, src, ~(1ull << 63));
1239daf457d4SRichard Henderson }
1240daf457d4SRichard Henderson 
1241daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src)
1242daf457d4SRichard Henderson {
1243daf457d4SRichard Henderson     TCGv_i64 l = tcg_temp_new_i64();
1244daf457d4SRichard Henderson     TCGv_i64 h = tcg_temp_new_i64();
1245daf457d4SRichard Henderson 
1246daf457d4SRichard Henderson     tcg_gen_extr_i128_i64(l, h, src);
1247daf457d4SRichard Henderson     tcg_gen_xori_i64(h, h, 1ull << 63);
1248daf457d4SRichard Henderson     tcg_gen_concat_i64_i128(dst, l, h);
1249daf457d4SRichard Henderson }
1250daf457d4SRichard Henderson 
1251daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src)
1252daf457d4SRichard Henderson {
1253daf457d4SRichard Henderson     TCGv_i64 l = tcg_temp_new_i64();
1254daf457d4SRichard Henderson     TCGv_i64 h = tcg_temp_new_i64();
1255daf457d4SRichard Henderson 
1256daf457d4SRichard Henderson     tcg_gen_extr_i128_i64(l, h, src);
1257daf457d4SRichard Henderson     tcg_gen_andi_i64(h, h, ~(1ull << 63));
1258daf457d4SRichard Henderson     tcg_gen_concat_i64_i128(dst, l, h);
1259c6d83e4fSRichard Henderson }
1260c6d83e4fSRichard Henderson 
1261fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
12620c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1263fcf5ef2aSThomas Huth {
1264fcf5ef2aSThomas Huth     switch (fccno) {
1265fcf5ef2aSThomas Huth     case 0:
1266ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1267fcf5ef2aSThomas Huth         break;
1268fcf5ef2aSThomas Huth     case 1:
1269ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1270fcf5ef2aSThomas Huth         break;
1271fcf5ef2aSThomas Huth     case 2:
1272ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1273fcf5ef2aSThomas Huth         break;
1274fcf5ef2aSThomas Huth     case 3:
1275ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1276fcf5ef2aSThomas Huth         break;
1277fcf5ef2aSThomas Huth     }
1278fcf5ef2aSThomas Huth }
1279fcf5ef2aSThomas Huth 
12800c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1281fcf5ef2aSThomas Huth {
1282fcf5ef2aSThomas Huth     switch (fccno) {
1283fcf5ef2aSThomas Huth     case 0:
1284ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1285fcf5ef2aSThomas Huth         break;
1286fcf5ef2aSThomas Huth     case 1:
1287ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1288fcf5ef2aSThomas Huth         break;
1289fcf5ef2aSThomas Huth     case 2:
1290ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1291fcf5ef2aSThomas Huth         break;
1292fcf5ef2aSThomas Huth     case 3:
1293ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1294fcf5ef2aSThomas Huth         break;
1295fcf5ef2aSThomas Huth     }
1296fcf5ef2aSThomas Huth }
1297fcf5ef2aSThomas Huth 
1298f3ceafadSRichard Henderson static void gen_op_fcmpq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2)
1299fcf5ef2aSThomas Huth {
1300fcf5ef2aSThomas Huth     switch (fccno) {
1301fcf5ef2aSThomas Huth     case 0:
1302f3ceafadSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env, r_rs1, r_rs2);
1303fcf5ef2aSThomas Huth         break;
1304fcf5ef2aSThomas Huth     case 1:
1305f3ceafadSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1306fcf5ef2aSThomas Huth         break;
1307fcf5ef2aSThomas Huth     case 2:
1308f3ceafadSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1309fcf5ef2aSThomas Huth         break;
1310fcf5ef2aSThomas Huth     case 3:
1311f3ceafadSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1312fcf5ef2aSThomas Huth         break;
1313fcf5ef2aSThomas Huth     }
1314fcf5ef2aSThomas Huth }
1315fcf5ef2aSThomas Huth 
13160c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1317fcf5ef2aSThomas Huth {
1318fcf5ef2aSThomas Huth     switch (fccno) {
1319fcf5ef2aSThomas Huth     case 0:
1320ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1321fcf5ef2aSThomas Huth         break;
1322fcf5ef2aSThomas Huth     case 1:
1323ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1324fcf5ef2aSThomas Huth         break;
1325fcf5ef2aSThomas Huth     case 2:
1326ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1327fcf5ef2aSThomas Huth         break;
1328fcf5ef2aSThomas Huth     case 3:
1329ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1330fcf5ef2aSThomas Huth         break;
1331fcf5ef2aSThomas Huth     }
1332fcf5ef2aSThomas Huth }
1333fcf5ef2aSThomas Huth 
13340c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1335fcf5ef2aSThomas Huth {
1336fcf5ef2aSThomas Huth     switch (fccno) {
1337fcf5ef2aSThomas Huth     case 0:
1338ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1339fcf5ef2aSThomas Huth         break;
1340fcf5ef2aSThomas Huth     case 1:
1341ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1342fcf5ef2aSThomas Huth         break;
1343fcf5ef2aSThomas Huth     case 2:
1344ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1345fcf5ef2aSThomas Huth         break;
1346fcf5ef2aSThomas Huth     case 3:
1347ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1348fcf5ef2aSThomas Huth         break;
1349fcf5ef2aSThomas Huth     }
1350fcf5ef2aSThomas Huth }
1351fcf5ef2aSThomas Huth 
1352f3ceafadSRichard Henderson static void gen_op_fcmpeq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2)
1353fcf5ef2aSThomas Huth {
1354fcf5ef2aSThomas Huth     switch (fccno) {
1355fcf5ef2aSThomas Huth     case 0:
1356f3ceafadSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env, r_rs1, r_rs2);
1357fcf5ef2aSThomas Huth         break;
1358fcf5ef2aSThomas Huth     case 1:
1359f3ceafadSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1360fcf5ef2aSThomas Huth         break;
1361fcf5ef2aSThomas Huth     case 2:
1362f3ceafadSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1363fcf5ef2aSThomas Huth         break;
1364fcf5ef2aSThomas Huth     case 3:
1365f3ceafadSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1366fcf5ef2aSThomas Huth         break;
1367fcf5ef2aSThomas Huth     }
1368fcf5ef2aSThomas Huth }
1369fcf5ef2aSThomas Huth 
1370fcf5ef2aSThomas Huth #else
1371fcf5ef2aSThomas Huth 
13720c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1373fcf5ef2aSThomas Huth {
1374ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1375fcf5ef2aSThomas Huth }
1376fcf5ef2aSThomas Huth 
13770c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1378fcf5ef2aSThomas Huth {
1379ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1380fcf5ef2aSThomas Huth }
1381fcf5ef2aSThomas Huth 
1382f3ceafadSRichard Henderson static void gen_op_fcmpq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2)
1383fcf5ef2aSThomas Huth {
1384f3ceafadSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env, r_rs1, r_rs2);
1385fcf5ef2aSThomas Huth }
1386fcf5ef2aSThomas Huth 
13870c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1388fcf5ef2aSThomas Huth {
1389ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1390fcf5ef2aSThomas Huth }
1391fcf5ef2aSThomas Huth 
13920c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1393fcf5ef2aSThomas Huth {
1394ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1395fcf5ef2aSThomas Huth }
1396fcf5ef2aSThomas Huth 
1397f3ceafadSRichard Henderson static void gen_op_fcmpeq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2)
1398fcf5ef2aSThomas Huth {
1399f3ceafadSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env, r_rs1, r_rs2);
1400fcf5ef2aSThomas Huth }
1401fcf5ef2aSThomas Huth #endif
1402fcf5ef2aSThomas Huth 
1403fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1404fcf5ef2aSThomas Huth {
1405fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1406fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1407fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1408fcf5ef2aSThomas Huth }
1409fcf5ef2aSThomas Huth 
1410fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1411fcf5ef2aSThomas Huth {
1412fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1413fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1414fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1415fcf5ef2aSThomas Huth         return 1;
1416fcf5ef2aSThomas Huth     }
1417fcf5ef2aSThomas Huth #endif
1418fcf5ef2aSThomas Huth     return 0;
1419fcf5ef2aSThomas Huth }
1420fcf5ef2aSThomas Huth 
1421fcf5ef2aSThomas Huth /* asi moves */
1422fcf5ef2aSThomas Huth typedef enum {
1423fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1424fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1425fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1426fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1427fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1428fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1429fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1430fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1431fcf5ef2aSThomas Huth } ASIType;
1432fcf5ef2aSThomas Huth 
1433fcf5ef2aSThomas Huth typedef struct {
1434fcf5ef2aSThomas Huth     ASIType type;
1435fcf5ef2aSThomas Huth     int asi;
1436fcf5ef2aSThomas Huth     int mem_idx;
143714776ab5STony Nguyen     MemOp memop;
1438fcf5ef2aSThomas Huth } DisasASI;
1439fcf5ef2aSThomas Huth 
1440811cc0b0SRichard Henderson /*
1441811cc0b0SRichard Henderson  * Build DisasASI.
1442811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1443811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1444811cc0b0SRichard Henderson  */
1445811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1446fcf5ef2aSThomas Huth {
1447fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1448fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1449fcf5ef2aSThomas Huth 
1450811cc0b0SRichard Henderson     if (asi == -1) {
1451811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1452811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1453811cc0b0SRichard Henderson         goto done;
1454811cc0b0SRichard Henderson     }
1455811cc0b0SRichard Henderson 
1456fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1457fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1458811cc0b0SRichard Henderson     if (asi < 0) {
1459fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1460fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1461fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1462fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1463fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1464fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1465fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1466fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1467fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1468fcf5ef2aSThomas Huth         switch (asi) {
1469fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1470fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1471fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1472fcf5ef2aSThomas Huth             break;
1473fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1474fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1475fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1476fcf5ef2aSThomas Huth             break;
1477fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1478fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1479fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1480fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1481fcf5ef2aSThomas Huth             break;
1482fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1483fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1484fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1485fcf5ef2aSThomas Huth             break;
1486fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1487fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1488fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1489fcf5ef2aSThomas Huth             break;
1490fcf5ef2aSThomas Huth         }
14916e10f37cSKONRAD Frederic 
14926e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
14936e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
14946e10f37cSKONRAD Frederic          */
14956e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1496fcf5ef2aSThomas Huth     } else {
1497fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1498fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1499fcf5ef2aSThomas Huth     }
1500fcf5ef2aSThomas Huth #else
1501811cc0b0SRichard Henderson     if (asi < 0) {
1502fcf5ef2aSThomas Huth         asi = dc->asi;
1503fcf5ef2aSThomas Huth     }
1504fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1505fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1506fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1507fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1508fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1509fcf5ef2aSThomas Huth        done properly in the helper.  */
1510fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1511fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1512fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1513fcf5ef2aSThomas Huth     } else {
1514fcf5ef2aSThomas Huth         switch (asi) {
1515fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1516fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1517fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1518fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1519fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1520fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1521fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1522fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1523fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1524fcf5ef2aSThomas Huth             break;
1525fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1526fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1527fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1528fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1529fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1530fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
15319a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
153284f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
15339a10756dSArtyom Tarasenko             } else {
1534fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
15359a10756dSArtyom Tarasenko             }
1536fcf5ef2aSThomas Huth             break;
1537fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1538fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1539fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1540fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1541fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1542fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1543fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1544fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1545fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1546fcf5ef2aSThomas Huth             break;
1547fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1548fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1549fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1550fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1551fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1552fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1553fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1554fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1555fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1556fcf5ef2aSThomas Huth             break;
1557fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1558fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1559fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1560fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1561fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1562fcf5ef2aSThomas Huth         case ASI_BLK_S:
1563fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1564fcf5ef2aSThomas Huth         case ASI_FL8_S:
1565fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1566fcf5ef2aSThomas Huth         case ASI_FL16_S:
1567fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1568fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1569fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1570fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1571fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1572fcf5ef2aSThomas Huth             }
1573fcf5ef2aSThomas Huth             break;
1574fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1575fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1576fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1577fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1578fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1579fcf5ef2aSThomas Huth         case ASI_BLK_P:
1580fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1581fcf5ef2aSThomas Huth         case ASI_FL8_P:
1582fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1583fcf5ef2aSThomas Huth         case ASI_FL16_P:
1584fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1585fcf5ef2aSThomas Huth             break;
1586fcf5ef2aSThomas Huth         }
1587fcf5ef2aSThomas Huth         switch (asi) {
1588fcf5ef2aSThomas Huth         case ASI_REAL:
1589fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1590fcf5ef2aSThomas Huth         case ASI_REAL_L:
1591fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1592fcf5ef2aSThomas Huth         case ASI_N:
1593fcf5ef2aSThomas Huth         case ASI_NL:
1594fcf5ef2aSThomas Huth         case ASI_AIUP:
1595fcf5ef2aSThomas Huth         case ASI_AIUPL:
1596fcf5ef2aSThomas Huth         case ASI_AIUS:
1597fcf5ef2aSThomas Huth         case ASI_AIUSL:
1598fcf5ef2aSThomas Huth         case ASI_S:
1599fcf5ef2aSThomas Huth         case ASI_SL:
1600fcf5ef2aSThomas Huth         case ASI_P:
1601fcf5ef2aSThomas Huth         case ASI_PL:
1602fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1603fcf5ef2aSThomas Huth             break;
1604fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
1605fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
1606fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1607fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1608fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1609fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1610fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1611fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1612fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1613fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1614fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1615fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1616fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1617fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1618fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1619fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
1620fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
1621fcf5ef2aSThomas Huth             break;
1622fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1623fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1624fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1625fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1626fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1627fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1628fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1629fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1630fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1631fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1632fcf5ef2aSThomas Huth         case ASI_BLK_S:
1633fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1634fcf5ef2aSThomas Huth         case ASI_BLK_P:
1635fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1636fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
1637fcf5ef2aSThomas Huth             break;
1638fcf5ef2aSThomas Huth         case ASI_FL8_S:
1639fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1640fcf5ef2aSThomas Huth         case ASI_FL8_P:
1641fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1642fcf5ef2aSThomas Huth             memop = MO_UB;
1643fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1644fcf5ef2aSThomas Huth             break;
1645fcf5ef2aSThomas Huth         case ASI_FL16_S:
1646fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1647fcf5ef2aSThomas Huth         case ASI_FL16_P:
1648fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1649fcf5ef2aSThomas Huth             memop = MO_TEUW;
1650fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1651fcf5ef2aSThomas Huth             break;
1652fcf5ef2aSThomas Huth         }
1653fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
1654fcf5ef2aSThomas Huth         if (asi & 8) {
1655fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
1656fcf5ef2aSThomas Huth         }
1657fcf5ef2aSThomas Huth     }
1658fcf5ef2aSThomas Huth #endif
1659fcf5ef2aSThomas Huth 
1660811cc0b0SRichard Henderson  done:
1661fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
1662fcf5ef2aSThomas Huth }
1663fcf5ef2aSThomas Huth 
1664a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
1665a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a,
1666a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1667a76779eeSRichard Henderson {
1668a76779eeSRichard Henderson     g_assert_not_reached();
1669a76779eeSRichard Henderson }
1670a76779eeSRichard Henderson 
1671a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r,
1672a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1673a76779eeSRichard Henderson {
1674a76779eeSRichard Henderson     g_assert_not_reached();
1675a76779eeSRichard Henderson }
1676a76779eeSRichard Henderson #endif
1677a76779eeSRichard Henderson 
167842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
1679fcf5ef2aSThomas Huth {
1680c03a0fd1SRichard Henderson     switch (da->type) {
1681fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1682fcf5ef2aSThomas Huth         break;
1683fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
1684fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1685fcf5ef2aSThomas Huth         break;
1686fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
1687c03a0fd1SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN);
1688fcf5ef2aSThomas Huth         break;
1689fcf5ef2aSThomas Huth     default:
1690fcf5ef2aSThomas Huth         {
1691c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
1692c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
1693fcf5ef2aSThomas Huth 
1694fcf5ef2aSThomas Huth             save_state(dc);
1695fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1696ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
1697fcf5ef2aSThomas Huth #else
1698fcf5ef2aSThomas Huth             {
1699fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
1700ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
1701fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
1702fcf5ef2aSThomas Huth             }
1703fcf5ef2aSThomas Huth #endif
1704fcf5ef2aSThomas Huth         }
1705fcf5ef2aSThomas Huth         break;
1706fcf5ef2aSThomas Huth     }
1707fcf5ef2aSThomas Huth }
1708fcf5ef2aSThomas Huth 
170942071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr)
1710c03a0fd1SRichard Henderson {
1711c03a0fd1SRichard Henderson     switch (da->type) {
1712fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1713fcf5ef2aSThomas Huth         break;
1714c03a0fd1SRichard Henderson 
1715fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
1716c03a0fd1SRichard Henderson         if (TARGET_LONG_BITS == 32) {
1717fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
1718fcf5ef2aSThomas Huth             break;
1719c03a0fd1SRichard Henderson         } else if (!(dc->def->features & CPU_FEATURE_HYPV)) {
17203390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
17213390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
1722fcf5ef2aSThomas Huth             break;
1723c03a0fd1SRichard Henderson         }
1724c03a0fd1SRichard Henderson         /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */
1725c03a0fd1SRichard Henderson         /* fall through */
1726c03a0fd1SRichard Henderson 
1727c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
1728c03a0fd1SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN);
1729c03a0fd1SRichard Henderson         break;
1730c03a0fd1SRichard Henderson 
1731fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
1732c03a0fd1SRichard Henderson         assert(TARGET_LONG_BITS == 32);
173398271007SRichard Henderson         /*
173498271007SRichard Henderson          * Copy 32 bytes from the address in SRC to ADDR.
173598271007SRichard Henderson          *
173698271007SRichard Henderson          * From Ross RT625 hyperSPARC manual, section 4.6:
173798271007SRichard Henderson          * "Block Copy and Block Fill will work only on cache line boundaries."
173898271007SRichard Henderson          *
173998271007SRichard Henderson          * It does not specify if an unaliged address is truncated or trapped.
174098271007SRichard Henderson          * Previous qemu behaviour was to truncate to 4 byte alignment, which
174198271007SRichard Henderson          * is obviously wrong.  The only place I can see this used is in the
174298271007SRichard Henderson          * Linux kernel which begins with page alignment, advancing by 32,
174398271007SRichard Henderson          * so is always aligned.  Assume truncation as the simpler option.
174498271007SRichard Henderson          *
174598271007SRichard Henderson          * Since the loads and stores are paired, allow the copy to happen
174698271007SRichard Henderson          * in the host endianness.  The copy need not be atomic.
174798271007SRichard Henderson          */
1748fcf5ef2aSThomas Huth         {
174998271007SRichard Henderson             MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR;
1750fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
1751fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
175298271007SRichard Henderson             TCGv_i128 tmp = tcg_temp_new_i128();
1753fcf5ef2aSThomas Huth 
175498271007SRichard Henderson             tcg_gen_andi_tl(saddr, src, -32);
175598271007SRichard Henderson             tcg_gen_andi_tl(daddr, addr, -32);
175698271007SRichard Henderson             tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop);
175798271007SRichard Henderson             tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop);
175898271007SRichard Henderson             tcg_gen_addi_tl(saddr, saddr, 16);
175998271007SRichard Henderson             tcg_gen_addi_tl(daddr, daddr, 16);
176098271007SRichard Henderson             tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop);
176198271007SRichard Henderson             tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop);
1762fcf5ef2aSThomas Huth         }
1763fcf5ef2aSThomas Huth         break;
1764c03a0fd1SRichard Henderson 
1765fcf5ef2aSThomas Huth     default:
1766fcf5ef2aSThomas Huth         {
1767c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
1768c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
1769fcf5ef2aSThomas Huth 
1770fcf5ef2aSThomas Huth             save_state(dc);
1771fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1772ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
1773fcf5ef2aSThomas Huth #else
1774fcf5ef2aSThomas Huth             {
1775fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
1776fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
1777ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
1778fcf5ef2aSThomas Huth             }
1779fcf5ef2aSThomas Huth #endif
1780fcf5ef2aSThomas Huth 
1781fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
1782fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
1783fcf5ef2aSThomas Huth         }
1784fcf5ef2aSThomas Huth         break;
1785fcf5ef2aSThomas Huth     }
1786fcf5ef2aSThomas Huth }
1787fcf5ef2aSThomas Huth 
1788dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da,
1789c03a0fd1SRichard Henderson                          TCGv dst, TCGv src, TCGv addr)
1790c03a0fd1SRichard Henderson {
1791c03a0fd1SRichard Henderson     switch (da->type) {
1792c03a0fd1SRichard Henderson     case GET_ASI_EXCP:
1793c03a0fd1SRichard Henderson         break;
1794c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
1795dca544b9SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, src,
1796dca544b9SRichard Henderson                                da->mem_idx, da->memop | MO_ALIGN);
1797c03a0fd1SRichard Henderson         break;
1798c03a0fd1SRichard Henderson     default:
1799c03a0fd1SRichard Henderson         /* ??? Should be DAE_invalid_asi.  */
1800c03a0fd1SRichard Henderson         gen_exception(dc, TT_DATA_ACCESS);
1801c03a0fd1SRichard Henderson         break;
1802c03a0fd1SRichard Henderson     }
1803c03a0fd1SRichard Henderson }
1804c03a0fd1SRichard Henderson 
1805d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da,
1806c03a0fd1SRichard Henderson                         TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr)
1807c03a0fd1SRichard Henderson {
1808c03a0fd1SRichard Henderson     switch (da->type) {
1809fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1810c03a0fd1SRichard Henderson         return;
1811fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
1812c03a0fd1SRichard Henderson         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv,
1813c03a0fd1SRichard Henderson                                   da->mem_idx, da->memop | MO_ALIGN);
1814fcf5ef2aSThomas Huth         break;
1815fcf5ef2aSThomas Huth     default:
1816fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
1817fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
1818fcf5ef2aSThomas Huth         break;
1819fcf5ef2aSThomas Huth     }
1820fcf5ef2aSThomas Huth }
1821fcf5ef2aSThomas Huth 
1822cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
1823c03a0fd1SRichard Henderson {
1824c03a0fd1SRichard Henderson     switch (da->type) {
1825fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1826fcf5ef2aSThomas Huth         break;
1827fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
1828cf07cd1eSRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff),
1829cf07cd1eSRichard Henderson                                da->mem_idx, MO_UB);
1830fcf5ef2aSThomas Huth         break;
1831fcf5ef2aSThomas Huth     default:
18323db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
18333db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
1834af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
1835ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
18363db010c3SRichard Henderson         } else {
1837c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
183800ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
18393db010c3SRichard Henderson             TCGv_i64 s64, t64;
18403db010c3SRichard Henderson 
18413db010c3SRichard Henderson             save_state(dc);
18423db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
1843ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
18443db010c3SRichard Henderson 
184500ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
1846ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
18473db010c3SRichard Henderson 
18483db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
18493db010c3SRichard Henderson 
18503db010c3SRichard Henderson             /* End the TB.  */
18513db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
18523db010c3SRichard Henderson         }
1853fcf5ef2aSThomas Huth         break;
1854fcf5ef2aSThomas Huth     }
1855fcf5ef2aSThomas Huth }
1856fcf5ef2aSThomas Huth 
1857287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
18583259b9e2SRichard Henderson                         TCGv addr, int rd)
1859fcf5ef2aSThomas Huth {
18603259b9e2SRichard Henderson     MemOp memop = da->memop;
18613259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
1862fcf5ef2aSThomas Huth     TCGv_i32 d32;
1863fcf5ef2aSThomas Huth     TCGv_i64 d64;
1864287b1152SRichard Henderson     TCGv addr_tmp;
1865fcf5ef2aSThomas Huth 
18663259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
18673259b9e2SRichard Henderson     if (size == MO_128) {
18683259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
18693259b9e2SRichard Henderson     }
18703259b9e2SRichard Henderson 
18713259b9e2SRichard Henderson     switch (da->type) {
1872fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1873fcf5ef2aSThomas Huth         break;
1874fcf5ef2aSThomas Huth 
1875fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
18763259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
1877fcf5ef2aSThomas Huth         switch (size) {
18783259b9e2SRichard Henderson         case MO_32:
1879388a6465SRichard Henderson             d32 = tcg_temp_new_i32();
18803259b9e2SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop);
1881fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
1882fcf5ef2aSThomas Huth             break;
18833259b9e2SRichard Henderson 
18843259b9e2SRichard Henderson         case MO_64:
18853259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop);
1886fcf5ef2aSThomas Huth             break;
18873259b9e2SRichard Henderson 
18883259b9e2SRichard Henderson         case MO_128:
1889fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
18903259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop);
1891287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
1892287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
1893287b1152SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
1894fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
1895fcf5ef2aSThomas Huth             break;
1896fcf5ef2aSThomas Huth         default:
1897fcf5ef2aSThomas Huth             g_assert_not_reached();
1898fcf5ef2aSThomas Huth         }
1899fcf5ef2aSThomas Huth         break;
1900fcf5ef2aSThomas Huth 
1901fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
1902fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
19033259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
1904fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
1905287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
1906287b1152SRichard Henderson             for (int i = 0; ; ++i) {
19073259b9e2SRichard Henderson                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
19083259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
1909fcf5ef2aSThomas Huth                 if (i == 7) {
1910fcf5ef2aSThomas Huth                     break;
1911fcf5ef2aSThomas Huth                 }
1912287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
1913287b1152SRichard Henderson                 addr = addr_tmp;
1914fcf5ef2aSThomas Huth             }
1915fcf5ef2aSThomas Huth         } else {
1916fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
1917fcf5ef2aSThomas Huth         }
1918fcf5ef2aSThomas Huth         break;
1919fcf5ef2aSThomas Huth 
1920fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
1921fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
19223259b9e2SRichard Henderson         if (orig_size == MO_64) {
19233259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
19243259b9e2SRichard Henderson                                 memop | MO_ALIGN);
1925fcf5ef2aSThomas Huth         } else {
1926fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
1927fcf5ef2aSThomas Huth         }
1928fcf5ef2aSThomas Huth         break;
1929fcf5ef2aSThomas Huth 
1930fcf5ef2aSThomas Huth     default:
1931fcf5ef2aSThomas Huth         {
19323259b9e2SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
19333259b9e2SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
1934fcf5ef2aSThomas Huth 
1935fcf5ef2aSThomas Huth             save_state(dc);
1936fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
1937fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
1938fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
1939fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
1940fcf5ef2aSThomas Huth             switch (size) {
19413259b9e2SRichard Henderson             case MO_32:
1942fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
1943ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
1944388a6465SRichard Henderson                 d32 = tcg_temp_new_i32();
1945fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
1946fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
1947fcf5ef2aSThomas Huth                 break;
19483259b9e2SRichard Henderson             case MO_64:
19493259b9e2SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr,
19503259b9e2SRichard Henderson                                   r_asi, r_mop);
1951fcf5ef2aSThomas Huth                 break;
19523259b9e2SRichard Henderson             case MO_128:
1953fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
1954ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
1955287b1152SRichard Henderson                 addr_tmp = tcg_temp_new();
1956287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
1957287b1152SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp,
19583259b9e2SRichard Henderson                                   r_asi, r_mop);
1959fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
1960fcf5ef2aSThomas Huth                 break;
1961fcf5ef2aSThomas Huth             default:
1962fcf5ef2aSThomas Huth                 g_assert_not_reached();
1963fcf5ef2aSThomas Huth             }
1964fcf5ef2aSThomas Huth         }
1965fcf5ef2aSThomas Huth         break;
1966fcf5ef2aSThomas Huth     }
1967fcf5ef2aSThomas Huth }
1968fcf5ef2aSThomas Huth 
1969287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
19703259b9e2SRichard Henderson                         TCGv addr, int rd)
19713259b9e2SRichard Henderson {
19723259b9e2SRichard Henderson     MemOp memop = da->memop;
19733259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
1974fcf5ef2aSThomas Huth     TCGv_i32 d32;
1975287b1152SRichard Henderson     TCGv addr_tmp;
1976fcf5ef2aSThomas Huth 
19773259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
19783259b9e2SRichard Henderson     if (size == MO_128) {
19793259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
19803259b9e2SRichard Henderson     }
19813259b9e2SRichard Henderson 
19823259b9e2SRichard Henderson     switch (da->type) {
1983fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1984fcf5ef2aSThomas Huth         break;
1985fcf5ef2aSThomas Huth 
1986fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
19873259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
1988fcf5ef2aSThomas Huth         switch (size) {
19893259b9e2SRichard Henderson         case MO_32:
1990fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
19913259b9e2SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN);
1992fcf5ef2aSThomas Huth             break;
19933259b9e2SRichard Henderson         case MO_64:
19943259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
19953259b9e2SRichard Henderson                                 memop | MO_ALIGN_4);
1996fcf5ef2aSThomas Huth             break;
19973259b9e2SRichard Henderson         case MO_128:
1998fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
1999fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2000fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2001fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2002fcf5ef2aSThomas Huth                write.  */
20033259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
20043259b9e2SRichard Henderson                                 memop | MO_ALIGN_16);
2005287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2006287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2007287b1152SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2008fcf5ef2aSThomas Huth             break;
2009fcf5ef2aSThomas Huth         default:
2010fcf5ef2aSThomas Huth             g_assert_not_reached();
2011fcf5ef2aSThomas Huth         }
2012fcf5ef2aSThomas Huth         break;
2013fcf5ef2aSThomas Huth 
2014fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2015fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
20163259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2017fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2018287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2019287b1152SRichard Henderson             for (int i = 0; ; ++i) {
20203259b9e2SRichard Henderson                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
20213259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2022fcf5ef2aSThomas Huth                 if (i == 7) {
2023fcf5ef2aSThomas Huth                     break;
2024fcf5ef2aSThomas Huth                 }
2025287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2026287b1152SRichard Henderson                 addr = addr_tmp;
2027fcf5ef2aSThomas Huth             }
2028fcf5ef2aSThomas Huth         } else {
2029fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2030fcf5ef2aSThomas Huth         }
2031fcf5ef2aSThomas Huth         break;
2032fcf5ef2aSThomas Huth 
2033fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2034fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
20353259b9e2SRichard Henderson         if (orig_size == MO_64) {
20363259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
20373259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2038fcf5ef2aSThomas Huth         } else {
2039fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2040fcf5ef2aSThomas Huth         }
2041fcf5ef2aSThomas Huth         break;
2042fcf5ef2aSThomas Huth 
2043fcf5ef2aSThomas Huth     default:
2044fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2045fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2046fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2047fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2048fcf5ef2aSThomas Huth         break;
2049fcf5ef2aSThomas Huth     }
2050fcf5ef2aSThomas Huth }
2051fcf5ef2aSThomas Huth 
205242071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2053fcf5ef2aSThomas Huth {
2054a76779eeSRichard Henderson     TCGv hi = gen_dest_gpr(dc, rd);
2055a76779eeSRichard Henderson     TCGv lo = gen_dest_gpr(dc, rd + 1);
2056fcf5ef2aSThomas Huth 
2057c03a0fd1SRichard Henderson     switch (da->type) {
2058fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2059fcf5ef2aSThomas Huth         return;
2060fcf5ef2aSThomas Huth 
2061fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2062ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2063ebbbec92SRichard Henderson         {
2064ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2065ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2066ebbbec92SRichard Henderson 
2067ebbbec92SRichard Henderson             tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop);
2068ebbbec92SRichard Henderson             /*
2069ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2070ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE load, so must swap
2071ebbbec92SRichard Henderson              * the order of the writebacks.
2072ebbbec92SRichard Henderson              */
2073ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2074ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(lo, hi, t);
2075ebbbec92SRichard Henderson             } else {
2076ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(hi, lo, t);
2077ebbbec92SRichard Henderson             }
2078ebbbec92SRichard Henderson         }
2079fcf5ef2aSThomas Huth         break;
2080ebbbec92SRichard Henderson #else
2081ebbbec92SRichard Henderson         g_assert_not_reached();
2082ebbbec92SRichard Henderson #endif
2083fcf5ef2aSThomas Huth 
2084fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2085fcf5ef2aSThomas Huth         {
2086fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2087fcf5ef2aSThomas Huth 
2088c03a0fd1SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN);
2089fcf5ef2aSThomas Huth 
2090fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2091fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2092fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2093c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2094a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2095fcf5ef2aSThomas Huth             } else {
2096a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2097fcf5ef2aSThomas Huth             }
2098fcf5ef2aSThomas Huth         }
2099fcf5ef2aSThomas Huth         break;
2100fcf5ef2aSThomas Huth 
2101fcf5ef2aSThomas Huth     default:
2102fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2103fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2104fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2105fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2106fcf5ef2aSThomas Huth         {
2107c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2108c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2109fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2110fcf5ef2aSThomas Huth 
2111fcf5ef2aSThomas Huth             save_state(dc);
2112ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2113fcf5ef2aSThomas Huth 
2114fcf5ef2aSThomas Huth             /* See above.  */
2115c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2116a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2117fcf5ef2aSThomas Huth             } else {
2118a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2119fcf5ef2aSThomas Huth             }
2120fcf5ef2aSThomas Huth         }
2121fcf5ef2aSThomas Huth         break;
2122fcf5ef2aSThomas Huth     }
2123fcf5ef2aSThomas Huth 
2124fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2125fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2126fcf5ef2aSThomas Huth }
2127fcf5ef2aSThomas Huth 
212842071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2129c03a0fd1SRichard Henderson {
2130c03a0fd1SRichard Henderson     TCGv hi = gen_load_gpr(dc, rd);
2131fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2132fcf5ef2aSThomas Huth 
2133c03a0fd1SRichard Henderson     switch (da->type) {
2134fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2135fcf5ef2aSThomas Huth         break;
2136fcf5ef2aSThomas Huth 
2137fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2138ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2139ebbbec92SRichard Henderson         {
2140ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2141ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2142ebbbec92SRichard Henderson 
2143ebbbec92SRichard Henderson             /*
2144ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2145ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE store, so must swap
2146ebbbec92SRichard Henderson              * the order of the construction.
2147ebbbec92SRichard Henderson              */
2148ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2149ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, lo, hi);
2150ebbbec92SRichard Henderson             } else {
2151ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, hi, lo);
2152ebbbec92SRichard Henderson             }
2153ebbbec92SRichard Henderson             tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop);
2154ebbbec92SRichard Henderson         }
2155fcf5ef2aSThomas Huth         break;
2156ebbbec92SRichard Henderson #else
2157ebbbec92SRichard Henderson         g_assert_not_reached();
2158ebbbec92SRichard Henderson #endif
2159fcf5ef2aSThomas Huth 
2160fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2161fcf5ef2aSThomas Huth         {
2162fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2163fcf5ef2aSThomas Huth 
2164fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2165fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2166fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2167c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2168a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2169fcf5ef2aSThomas Huth             } else {
2170a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2171fcf5ef2aSThomas Huth             }
2172c03a0fd1SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN);
2173fcf5ef2aSThomas Huth         }
2174fcf5ef2aSThomas Huth         break;
2175fcf5ef2aSThomas Huth 
2176a76779eeSRichard Henderson     case GET_ASI_BFILL:
2177a76779eeSRichard Henderson         assert(TARGET_LONG_BITS == 32);
217854c3e953SRichard Henderson         /*
217954c3e953SRichard Henderson          * Store 32 bytes of [rd:rd+1] to ADDR.
218054c3e953SRichard Henderson          * See comments for GET_ASI_COPY above.
218154c3e953SRichard Henderson          */
2182a76779eeSRichard Henderson         {
218354c3e953SRichard Henderson             MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR;
218454c3e953SRichard Henderson             TCGv_i64 t8 = tcg_temp_new_i64();
218554c3e953SRichard Henderson             TCGv_i128 t16 = tcg_temp_new_i128();
218654c3e953SRichard Henderson             TCGv daddr = tcg_temp_new();
2187a76779eeSRichard Henderson 
218854c3e953SRichard Henderson             tcg_gen_concat_tl_i64(t8, lo, hi);
218954c3e953SRichard Henderson             tcg_gen_concat_i64_i128(t16, t8, t8);
219054c3e953SRichard Henderson             tcg_gen_andi_tl(daddr, addr, -32);
219154c3e953SRichard Henderson             tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop);
219254c3e953SRichard Henderson             tcg_gen_addi_tl(daddr, daddr, 16);
219354c3e953SRichard Henderson             tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop);
2194a76779eeSRichard Henderson         }
2195a76779eeSRichard Henderson         break;
2196a76779eeSRichard Henderson 
2197fcf5ef2aSThomas Huth     default:
2198fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2199fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2200fcf5ef2aSThomas Huth         {
2201c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2202c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2203fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2204fcf5ef2aSThomas Huth 
2205fcf5ef2aSThomas Huth             /* See above.  */
2206c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2207a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2208fcf5ef2aSThomas Huth             } else {
2209a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2210fcf5ef2aSThomas Huth             }
2211fcf5ef2aSThomas Huth 
2212fcf5ef2aSThomas Huth             save_state(dc);
2213ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2214fcf5ef2aSThomas Huth         }
2215fcf5ef2aSThomas Huth         break;
2216fcf5ef2aSThomas Huth     }
2217fcf5ef2aSThomas Huth }
2218fcf5ef2aSThomas Huth 
2219fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2220fcf5ef2aSThomas Huth {
2221f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
2222fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2223dd7dbfccSRichard Henderson     TCGv_i64 c64 = tcg_temp_new_i64();
2224fcf5ef2aSThomas Huth 
2225fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2226fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2227fcf5ef2aSThomas Huth        the later.  */
2228fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2229c8507ebfSRichard Henderson     tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2230fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(c32, c64);
2231fcf5ef2aSThomas Huth 
2232fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2233fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2234388a6465SRichard Henderson     dst = tcg_temp_new_i32();
223500ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2236fcf5ef2aSThomas Huth 
2237fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2238fcf5ef2aSThomas Huth 
2239fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2240f7ec8155SRichard Henderson #else
2241f7ec8155SRichard Henderson     qemu_build_not_reached();
2242f7ec8155SRichard Henderson #endif
2243fcf5ef2aSThomas Huth }
2244fcf5ef2aSThomas Huth 
2245fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2246fcf5ef2aSThomas Huth {
2247f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
2248fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2249c8507ebfSRichard Henderson     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2),
2250fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2251fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2252fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2253f7ec8155SRichard Henderson #else
2254f7ec8155SRichard Henderson     qemu_build_not_reached();
2255f7ec8155SRichard Henderson #endif
2256fcf5ef2aSThomas Huth }
2257fcf5ef2aSThomas Huth 
2258fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2259fcf5ef2aSThomas Huth {
2260f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
2261fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2262fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2263c8507ebfSRichard Henderson     TCGv c2 = tcg_constant_tl(cmp->c2);
2264fcf5ef2aSThomas Huth 
2265c8507ebfSRichard Henderson     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, c2,
2266fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2267c8507ebfSRichard Henderson     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, c2,
2268fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2269fcf5ef2aSThomas Huth 
2270fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2271f7ec8155SRichard Henderson #else
2272f7ec8155SRichard Henderson     qemu_build_not_reached();
2273f7ec8155SRichard Henderson #endif
2274fcf5ef2aSThomas Huth }
2275fcf5ef2aSThomas Huth 
2276f7ec8155SRichard Henderson #ifdef TARGET_SPARC64
22775d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2278fcf5ef2aSThomas Huth {
2279fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2280fcf5ef2aSThomas Huth 
2281fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2282ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2283fcf5ef2aSThomas Huth 
2284fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2285fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2286fcf5ef2aSThomas Huth 
2287fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2288fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2289ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2290fcf5ef2aSThomas Huth 
2291fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2292fcf5ef2aSThomas Huth     {
2293fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2294fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2295fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2296fcf5ef2aSThomas Huth     }
2297fcf5ef2aSThomas Huth }
2298fcf5ef2aSThomas Huth #endif
2299fcf5ef2aSThomas Huth 
230006c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x)
230106c060d9SRichard Henderson {
230206c060d9SRichard Henderson     return DFPREG(x);
230306c060d9SRichard Henderson }
230406c060d9SRichard Henderson 
230506c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x)
230606c060d9SRichard Henderson {
230706c060d9SRichard Henderson     return QFPREG(x);
230806c060d9SRichard Henderson }
230906c060d9SRichard Henderson 
2310878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2311878cc677SRichard Henderson #include "decode-insns.c.inc"
2312878cc677SRichard Henderson 
2313878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2314878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2315878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2316878cc677SRichard Henderson 
2317878cc677SRichard Henderson #define avail_ALL(C)      true
2318878cc677SRichard Henderson #ifdef TARGET_SPARC64
2319878cc677SRichard Henderson # define avail_32(C)      false
2320af25071cSRichard Henderson # define avail_ASR17(C)   false
2321d0a11d25SRichard Henderson # define avail_CASA(C)    true
2322c2636853SRichard Henderson # define avail_DIV(C)     true
2323b5372650SRichard Henderson # define avail_MUL(C)     true
23240faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2325878cc677SRichard Henderson # define avail_64(C)      true
23265d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2327af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2328b88ce6f2SRichard Henderson # define avail_VIS1(C)    ((C)->def->features & CPU_FEATURE_VIS1)
2329b88ce6f2SRichard Henderson # define avail_VIS2(C)    ((C)->def->features & CPU_FEATURE_VIS2)
2330878cc677SRichard Henderson #else
2331878cc677SRichard Henderson # define avail_32(C)      true
2332af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2333d0a11d25SRichard Henderson # define avail_CASA(C)    ((C)->def->features & CPU_FEATURE_CASA)
2334c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2335b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
23360faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2337878cc677SRichard Henderson # define avail_64(C)      false
23385d617bfbSRichard Henderson # define avail_GL(C)      false
2339af25071cSRichard Henderson # define avail_HYPV(C)    false
2340b88ce6f2SRichard Henderson # define avail_VIS1(C)    false
2341b88ce6f2SRichard Henderson # define avail_VIS2(C)    false
2342878cc677SRichard Henderson #endif
2343878cc677SRichard Henderson 
2344878cc677SRichard Henderson /* Default case for non jump instructions. */
2345878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2346878cc677SRichard Henderson {
23474a8d145dSRichard Henderson     TCGLabel *l1;
23484a8d145dSRichard Henderson 
234989527e3aSRichard Henderson     finishing_insn(dc);
235089527e3aSRichard Henderson 
2351878cc677SRichard Henderson     if (dc->npc & 3) {
2352878cc677SRichard Henderson         switch (dc->npc) {
2353878cc677SRichard Henderson         case DYNAMIC_PC:
2354878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2355878cc677SRichard Henderson             dc->pc = dc->npc;
2356444d8b30SRichard Henderson             tcg_gen_mov_tl(cpu_pc, cpu_npc);
2357444d8b30SRichard Henderson             tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
2358878cc677SRichard Henderson             break;
23594a8d145dSRichard Henderson 
2360878cc677SRichard Henderson         case JUMP_PC:
2361878cc677SRichard Henderson             /* we can do a static jump */
23624a8d145dSRichard Henderson             l1 = gen_new_label();
2363533f042fSRichard Henderson             tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1);
23644a8d145dSRichard Henderson 
23654a8d145dSRichard Henderson             /* jump not taken */
23664a8d145dSRichard Henderson             gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4);
23674a8d145dSRichard Henderson 
23684a8d145dSRichard Henderson             /* jump taken */
23694a8d145dSRichard Henderson             gen_set_label(l1);
23704a8d145dSRichard Henderson             gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4);
23714a8d145dSRichard Henderson 
2372878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2373878cc677SRichard Henderson             break;
23744a8d145dSRichard Henderson 
2375878cc677SRichard Henderson         default:
2376878cc677SRichard Henderson             g_assert_not_reached();
2377878cc677SRichard Henderson         }
2378878cc677SRichard Henderson     } else {
2379878cc677SRichard Henderson         dc->pc = dc->npc;
2380878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2381878cc677SRichard Henderson     }
2382878cc677SRichard Henderson     return true;
2383878cc677SRichard Henderson }
2384878cc677SRichard Henderson 
23856d2a0768SRichard Henderson /*
23866d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
23876d2a0768SRichard Henderson  */
23886d2a0768SRichard Henderson 
23899d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
23903951b7a8SRichard Henderson                               bool annul, int disp)
2391276567aaSRichard Henderson {
23923951b7a8SRichard Henderson     target_ulong dest = address_mask_i(dc, dc->pc + disp * 4);
2393c76c8045SRichard Henderson     target_ulong npc;
2394c76c8045SRichard Henderson 
239589527e3aSRichard Henderson     finishing_insn(dc);
239689527e3aSRichard Henderson 
23972d9bb237SRichard Henderson     if (cmp->cond == TCG_COND_ALWAYS) {
23982d9bb237SRichard Henderson         if (annul) {
23992d9bb237SRichard Henderson             dc->pc = dest;
24002d9bb237SRichard Henderson             dc->npc = dest + 4;
24012d9bb237SRichard Henderson         } else {
24022d9bb237SRichard Henderson             gen_mov_pc_npc(dc);
24032d9bb237SRichard Henderson             dc->npc = dest;
24042d9bb237SRichard Henderson         }
24052d9bb237SRichard Henderson         return true;
24062d9bb237SRichard Henderson     }
24072d9bb237SRichard Henderson 
24082d9bb237SRichard Henderson     if (cmp->cond == TCG_COND_NEVER) {
24092d9bb237SRichard Henderson         npc = dc->npc;
24102d9bb237SRichard Henderson         if (npc & 3) {
24112d9bb237SRichard Henderson             gen_mov_pc_npc(dc);
24122d9bb237SRichard Henderson             if (annul) {
24132d9bb237SRichard Henderson                 tcg_gen_addi_tl(cpu_pc, cpu_pc, 4);
24142d9bb237SRichard Henderson             }
24152d9bb237SRichard Henderson             tcg_gen_addi_tl(cpu_npc, cpu_pc, 4);
24162d9bb237SRichard Henderson         } else {
24172d9bb237SRichard Henderson             dc->pc = npc + (annul ? 4 : 0);
24182d9bb237SRichard Henderson             dc->npc = dc->pc + 4;
24192d9bb237SRichard Henderson         }
24202d9bb237SRichard Henderson         return true;
24212d9bb237SRichard Henderson     }
24222d9bb237SRichard Henderson 
2423c76c8045SRichard Henderson     flush_cond(dc);
2424c76c8045SRichard Henderson     npc = dc->npc;
24256b3e4cc6SRichard Henderson 
2426276567aaSRichard Henderson     if (annul) {
24276b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
24286b3e4cc6SRichard Henderson 
2429c8507ebfSRichard Henderson         tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
24306b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
24316b3e4cc6SRichard Henderson         gen_set_label(l1);
24326b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
24336b3e4cc6SRichard Henderson 
24346b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2435276567aaSRichard Henderson     } else {
24366b3e4cc6SRichard Henderson         if (npc & 3) {
24376b3e4cc6SRichard Henderson             switch (npc) {
24386b3e4cc6SRichard Henderson             case DYNAMIC_PC:
24396b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
24406b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
24416b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
24429d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
2443c8507ebfSRichard Henderson                                    cmp->c1, tcg_constant_tl(cmp->c2),
24446b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
24456b3e4cc6SRichard Henderson                 dc->pc = npc;
24466b3e4cc6SRichard Henderson                 break;
24476b3e4cc6SRichard Henderson             default:
24486b3e4cc6SRichard Henderson                 g_assert_not_reached();
24496b3e4cc6SRichard Henderson             }
24506b3e4cc6SRichard Henderson         } else {
24516b3e4cc6SRichard Henderson             dc->pc = npc;
2452533f042fSRichard Henderson             dc->npc = JUMP_PC;
2453533f042fSRichard Henderson             dc->jump = *cmp;
24546b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
24556b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
2456dd7dbfccSRichard Henderson 
2457dd7dbfccSRichard Henderson             /* The condition for cpu_cond is always NE -- normalize. */
2458dd7dbfccSRichard Henderson             if (cmp->cond == TCG_COND_NE) {
2459c8507ebfSRichard Henderson                 tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2);
24609d4e2bc7SRichard Henderson             } else {
2461c8507ebfSRichard Henderson                 tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
24629d4e2bc7SRichard Henderson             }
246389527e3aSRichard Henderson             dc->cpu_cond_live = true;
24646b3e4cc6SRichard Henderson         }
2465276567aaSRichard Henderson     }
2466276567aaSRichard Henderson     return true;
2467276567aaSRichard Henderson }
2468276567aaSRichard Henderson 
2469af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2470af25071cSRichard Henderson {
2471af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2472af25071cSRichard Henderson     return true;
2473af25071cSRichard Henderson }
2474af25071cSRichard Henderson 
247506c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc)
247606c060d9SRichard Henderson {
247706c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
247806c060d9SRichard Henderson     return true;
247906c060d9SRichard Henderson }
248006c060d9SRichard Henderson 
248106c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc)
248206c060d9SRichard Henderson {
248306c060d9SRichard Henderson     if (dc->def->features & CPU_FEATURE_FLOAT128) {
248406c060d9SRichard Henderson         return false;
248506c060d9SRichard Henderson     }
248606c060d9SRichard Henderson     return raise_unimpfpop(dc);
248706c060d9SRichard Henderson }
248806c060d9SRichard Henderson 
2489276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2490276567aaSRichard Henderson {
24911ea9c62aSRichard Henderson     DisasCompare cmp;
2492276567aaSRichard Henderson 
24931ea9c62aSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
24943951b7a8SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, a->i);
2495276567aaSRichard Henderson }
2496276567aaSRichard Henderson 
2497276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
2498276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
2499276567aaSRichard Henderson 
250045196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
250145196ea4SRichard Henderson {
2502d5471936SRichard Henderson     DisasCompare cmp;
250345196ea4SRichard Henderson 
250445196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
250545196ea4SRichard Henderson         return true;
250645196ea4SRichard Henderson     }
2507d5471936SRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
25083951b7a8SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, a->i);
250945196ea4SRichard Henderson }
251045196ea4SRichard Henderson 
251145196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
251245196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
251345196ea4SRichard Henderson 
2514ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
2515ab9ffe98SRichard Henderson {
2516ab9ffe98SRichard Henderson     DisasCompare cmp;
2517ab9ffe98SRichard Henderson 
2518ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
2519ab9ffe98SRichard Henderson         return false;
2520ab9ffe98SRichard Henderson     }
25212c4f56c9SRichard Henderson     if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) {
2522ab9ffe98SRichard Henderson         return false;
2523ab9ffe98SRichard Henderson     }
25243951b7a8SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, a->i);
2525ab9ffe98SRichard Henderson }
2526ab9ffe98SRichard Henderson 
252723ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
252823ada1b1SRichard Henderson {
252923ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
253023ada1b1SRichard Henderson 
253123ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
253223ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
253323ada1b1SRichard Henderson     dc->npc = target;
253423ada1b1SRichard Henderson     return true;
253523ada1b1SRichard Henderson }
253623ada1b1SRichard Henderson 
253745196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
253845196ea4SRichard Henderson {
253945196ea4SRichard Henderson     /*
254045196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
254145196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
254245196ea4SRichard Henderson      */
254345196ea4SRichard Henderson #ifdef TARGET_SPARC64
254445196ea4SRichard Henderson     return false;
254545196ea4SRichard Henderson #else
254645196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
254745196ea4SRichard Henderson     return true;
254845196ea4SRichard Henderson #endif
254945196ea4SRichard Henderson }
255045196ea4SRichard Henderson 
25516d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
25526d2a0768SRichard Henderson {
25536d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
25546d2a0768SRichard Henderson     if (a->rd) {
25556d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
25566d2a0768SRichard Henderson     }
25576d2a0768SRichard Henderson     return advance_pc(dc);
25586d2a0768SRichard Henderson }
25596d2a0768SRichard Henderson 
25600faef01bSRichard Henderson /*
25610faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
25620faef01bSRichard Henderson  */
25630faef01bSRichard Henderson 
256430376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
256530376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
256630376636SRichard Henderson {
256730376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
256830376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
256930376636SRichard Henderson     DisasCompare cmp;
257030376636SRichard Henderson     TCGLabel *lab;
257130376636SRichard Henderson     TCGv_i32 trap;
257230376636SRichard Henderson 
257330376636SRichard Henderson     /* Trap never.  */
257430376636SRichard Henderson     if (cond == 0) {
257530376636SRichard Henderson         return advance_pc(dc);
257630376636SRichard Henderson     }
257730376636SRichard Henderson 
257830376636SRichard Henderson     /*
257930376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
258030376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
258130376636SRichard Henderson      */
258230376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
258330376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
258430376636SRichard Henderson     } else {
258530376636SRichard Henderson         trap = tcg_temp_new_i32();
258630376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
258730376636SRichard Henderson         if (imm) {
258830376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
258930376636SRichard Henderson         } else {
259030376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
259130376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
259230376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
259330376636SRichard Henderson         }
259430376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
259530376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
259630376636SRichard Henderson     }
259730376636SRichard Henderson 
259889527e3aSRichard Henderson     finishing_insn(dc);
259989527e3aSRichard Henderson 
260030376636SRichard Henderson     /* Trap always.  */
260130376636SRichard Henderson     if (cond == 8) {
260230376636SRichard Henderson         save_state(dc);
260330376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
260430376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
260530376636SRichard Henderson         return true;
260630376636SRichard Henderson     }
260730376636SRichard Henderson 
260830376636SRichard Henderson     /* Conditional trap.  */
260930376636SRichard Henderson     flush_cond(dc);
261030376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
261130376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
2612c8507ebfSRichard Henderson     tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab);
261330376636SRichard Henderson 
261430376636SRichard Henderson     return advance_pc(dc);
261530376636SRichard Henderson }
261630376636SRichard Henderson 
261730376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
261830376636SRichard Henderson {
261930376636SRichard Henderson     if (avail_32(dc) && a->cc) {
262030376636SRichard Henderson         return false;
262130376636SRichard Henderson     }
262230376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
262330376636SRichard Henderson }
262430376636SRichard Henderson 
262530376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
262630376636SRichard Henderson {
262730376636SRichard Henderson     if (avail_64(dc)) {
262830376636SRichard Henderson         return false;
262930376636SRichard Henderson     }
263030376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
263130376636SRichard Henderson }
263230376636SRichard Henderson 
263330376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
263430376636SRichard Henderson {
263530376636SRichard Henderson     if (avail_32(dc)) {
263630376636SRichard Henderson         return false;
263730376636SRichard Henderson     }
263830376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
263930376636SRichard Henderson }
264030376636SRichard Henderson 
2641af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
2642af25071cSRichard Henderson {
2643af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
2644af25071cSRichard Henderson     return advance_pc(dc);
2645af25071cSRichard Henderson }
2646af25071cSRichard Henderson 
2647af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
2648af25071cSRichard Henderson {
2649af25071cSRichard Henderson     if (avail_32(dc)) {
2650af25071cSRichard Henderson         return false;
2651af25071cSRichard Henderson     }
2652af25071cSRichard Henderson     if (a->mmask) {
2653af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
2654af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
2655af25071cSRichard Henderson     }
2656af25071cSRichard Henderson     if (a->cmask) {
2657af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
2658af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2659af25071cSRichard Henderson     }
2660af25071cSRichard Henderson     return advance_pc(dc);
2661af25071cSRichard Henderson }
2662af25071cSRichard Henderson 
2663af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
2664af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
2665af25071cSRichard Henderson {
2666af25071cSRichard Henderson     if (!priv) {
2667af25071cSRichard Henderson         return raise_priv(dc);
2668af25071cSRichard Henderson     }
2669af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
2670af25071cSRichard Henderson     return advance_pc(dc);
2671af25071cSRichard Henderson }
2672af25071cSRichard Henderson 
2673af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
2674af25071cSRichard Henderson {
2675af25071cSRichard Henderson     return cpu_y;
2676af25071cSRichard Henderson }
2677af25071cSRichard Henderson 
2678af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
2679af25071cSRichard Henderson {
2680af25071cSRichard Henderson     /*
2681af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
2682af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
2683af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
2684af25071cSRichard Henderson      */
2685af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
2686af25071cSRichard Henderson         return false;
2687af25071cSRichard Henderson     }
2688af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
2689af25071cSRichard Henderson }
2690af25071cSRichard Henderson 
2691af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
2692af25071cSRichard Henderson {
2693af25071cSRichard Henderson     uint32_t val;
2694af25071cSRichard Henderson 
2695af25071cSRichard Henderson     /*
2696af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
2697af25071cSRichard Henderson      * some of which are writable.
2698af25071cSRichard Henderson      */
2699af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
2700af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
2701af25071cSRichard Henderson 
2702af25071cSRichard Henderson     return tcg_constant_tl(val);
2703af25071cSRichard Henderson }
2704af25071cSRichard Henderson 
2705af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
2706af25071cSRichard Henderson 
2707af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
2708af25071cSRichard Henderson {
2709af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
2710af25071cSRichard Henderson     return dst;
2711af25071cSRichard Henderson }
2712af25071cSRichard Henderson 
2713af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
2714af25071cSRichard Henderson 
2715af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
2716af25071cSRichard Henderson {
2717af25071cSRichard Henderson #ifdef TARGET_SPARC64
2718af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
2719af25071cSRichard Henderson #else
2720af25071cSRichard Henderson     qemu_build_not_reached();
2721af25071cSRichard Henderson #endif
2722af25071cSRichard Henderson }
2723af25071cSRichard Henderson 
2724af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
2725af25071cSRichard Henderson 
2726af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
2727af25071cSRichard Henderson {
2728af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
2729af25071cSRichard Henderson 
2730af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
2731af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
2732af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2733af25071cSRichard Henderson     }
2734af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
2735af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
2736af25071cSRichard Henderson     return dst;
2737af25071cSRichard Henderson }
2738af25071cSRichard Henderson 
2739af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
2740af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
2741af25071cSRichard Henderson 
2742af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
2743af25071cSRichard Henderson {
2744af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
2745af25071cSRichard Henderson }
2746af25071cSRichard Henderson 
2747af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
2748af25071cSRichard Henderson 
2749af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
2750af25071cSRichard Henderson {
2751af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
2752af25071cSRichard Henderson     return dst;
2753af25071cSRichard Henderson }
2754af25071cSRichard Henderson 
2755af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
2756af25071cSRichard Henderson 
2757af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
2758af25071cSRichard Henderson {
2759af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
2760af25071cSRichard Henderson     return cpu_gsr;
2761af25071cSRichard Henderson }
2762af25071cSRichard Henderson 
2763af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
2764af25071cSRichard Henderson 
2765af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
2766af25071cSRichard Henderson {
2767af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
2768af25071cSRichard Henderson     return dst;
2769af25071cSRichard Henderson }
2770af25071cSRichard Henderson 
2771af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
2772af25071cSRichard Henderson 
2773af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
2774af25071cSRichard Henderson {
2775577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
2776577efa45SRichard Henderson     return dst;
2777af25071cSRichard Henderson }
2778af25071cSRichard Henderson 
2779af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
2780af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
2781af25071cSRichard Henderson 
2782af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
2783af25071cSRichard Henderson {
2784af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
2785af25071cSRichard Henderson 
2786af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
2787af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
2788af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2789af25071cSRichard Henderson     }
2790af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
2791af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
2792af25071cSRichard Henderson     return dst;
2793af25071cSRichard Henderson }
2794af25071cSRichard Henderson 
2795af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
2796af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
2797af25071cSRichard Henderson 
2798af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
2799af25071cSRichard Henderson {
2800577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
2801577efa45SRichard Henderson     return dst;
2802af25071cSRichard Henderson }
2803af25071cSRichard Henderson 
2804af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
2805af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
2806af25071cSRichard Henderson 
2807af25071cSRichard Henderson /*
2808af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
2809af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
2810af25071cSRichard Henderson  * this ASR as impl. dep
2811af25071cSRichard Henderson  */
2812af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
2813af25071cSRichard Henderson {
2814af25071cSRichard Henderson     return tcg_constant_tl(1);
2815af25071cSRichard Henderson }
2816af25071cSRichard Henderson 
2817af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
2818af25071cSRichard Henderson 
2819668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
2820668bb9b7SRichard Henderson {
2821668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
2822668bb9b7SRichard Henderson     return dst;
2823668bb9b7SRichard Henderson }
2824668bb9b7SRichard Henderson 
2825668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
2826668bb9b7SRichard Henderson 
2827668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
2828668bb9b7SRichard Henderson {
2829668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
2830668bb9b7SRichard Henderson     return dst;
2831668bb9b7SRichard Henderson }
2832668bb9b7SRichard Henderson 
2833668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
2834668bb9b7SRichard Henderson 
2835668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
2836668bb9b7SRichard Henderson {
2837668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
2838668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
2839668bb9b7SRichard Henderson 
2840668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
2841668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
2842668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
2843668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
2844668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
2845668bb9b7SRichard Henderson 
2846668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
2847668bb9b7SRichard Henderson     return dst;
2848668bb9b7SRichard Henderson }
2849668bb9b7SRichard Henderson 
2850668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
2851668bb9b7SRichard Henderson 
2852668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
2853668bb9b7SRichard Henderson {
28542da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
28552da789deSRichard Henderson     return dst;
2856668bb9b7SRichard Henderson }
2857668bb9b7SRichard Henderson 
2858668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
2859668bb9b7SRichard Henderson 
2860668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
2861668bb9b7SRichard Henderson {
28622da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
28632da789deSRichard Henderson     return dst;
2864668bb9b7SRichard Henderson }
2865668bb9b7SRichard Henderson 
2866668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
2867668bb9b7SRichard Henderson 
2868668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
2869668bb9b7SRichard Henderson {
28702da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
28712da789deSRichard Henderson     return dst;
2872668bb9b7SRichard Henderson }
2873668bb9b7SRichard Henderson 
2874668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
2875668bb9b7SRichard Henderson 
2876668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
2877668bb9b7SRichard Henderson {
2878577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
2879577efa45SRichard Henderson     return dst;
2880668bb9b7SRichard Henderson }
2881668bb9b7SRichard Henderson 
2882668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
2883668bb9b7SRichard Henderson       do_rdhstick_cmpr)
2884668bb9b7SRichard Henderson 
28855d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
28865d617bfbSRichard Henderson {
2887cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
2888cd6269f7SRichard Henderson     return dst;
28895d617bfbSRichard Henderson }
28905d617bfbSRichard Henderson 
28915d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
28925d617bfbSRichard Henderson 
28935d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
28945d617bfbSRichard Henderson {
28955d617bfbSRichard Henderson #ifdef TARGET_SPARC64
28965d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
28975d617bfbSRichard Henderson 
28985d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
28995d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
29005d617bfbSRichard Henderson     return dst;
29015d617bfbSRichard Henderson #else
29025d617bfbSRichard Henderson     qemu_build_not_reached();
29035d617bfbSRichard Henderson #endif
29045d617bfbSRichard Henderson }
29055d617bfbSRichard Henderson 
29065d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
29075d617bfbSRichard Henderson 
29085d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
29095d617bfbSRichard Henderson {
29105d617bfbSRichard Henderson #ifdef TARGET_SPARC64
29115d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
29125d617bfbSRichard Henderson 
29135d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
29145d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
29155d617bfbSRichard Henderson     return dst;
29165d617bfbSRichard Henderson #else
29175d617bfbSRichard Henderson     qemu_build_not_reached();
29185d617bfbSRichard Henderson #endif
29195d617bfbSRichard Henderson }
29205d617bfbSRichard Henderson 
29215d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
29225d617bfbSRichard Henderson 
29235d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
29245d617bfbSRichard Henderson {
29255d617bfbSRichard Henderson #ifdef TARGET_SPARC64
29265d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
29275d617bfbSRichard Henderson 
29285d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
29295d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
29305d617bfbSRichard Henderson     return dst;
29315d617bfbSRichard Henderson #else
29325d617bfbSRichard Henderson     qemu_build_not_reached();
29335d617bfbSRichard Henderson #endif
29345d617bfbSRichard Henderson }
29355d617bfbSRichard Henderson 
29365d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
29375d617bfbSRichard Henderson 
29385d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
29395d617bfbSRichard Henderson {
29405d617bfbSRichard Henderson #ifdef TARGET_SPARC64
29415d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
29425d617bfbSRichard Henderson 
29435d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
29445d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
29455d617bfbSRichard Henderson     return dst;
29465d617bfbSRichard Henderson #else
29475d617bfbSRichard Henderson     qemu_build_not_reached();
29485d617bfbSRichard Henderson #endif
29495d617bfbSRichard Henderson }
29505d617bfbSRichard Henderson 
29515d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
29525d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
29535d617bfbSRichard Henderson 
29545d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
29555d617bfbSRichard Henderson {
29565d617bfbSRichard Henderson     return cpu_tbr;
29575d617bfbSRichard Henderson }
29585d617bfbSRichard Henderson 
2959e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
29605d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
29615d617bfbSRichard Henderson 
29625d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
29635d617bfbSRichard Henderson {
29645d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
29655d617bfbSRichard Henderson     return dst;
29665d617bfbSRichard Henderson }
29675d617bfbSRichard Henderson 
29685d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
29695d617bfbSRichard Henderson 
29705d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
29715d617bfbSRichard Henderson {
29725d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
29735d617bfbSRichard Henderson     return dst;
29745d617bfbSRichard Henderson }
29755d617bfbSRichard Henderson 
29765d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
29775d617bfbSRichard Henderson 
29785d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
29795d617bfbSRichard Henderson {
29805d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
29815d617bfbSRichard Henderson     return dst;
29825d617bfbSRichard Henderson }
29835d617bfbSRichard Henderson 
29845d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
29855d617bfbSRichard Henderson 
29865d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
29875d617bfbSRichard Henderson {
29885d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
29895d617bfbSRichard Henderson     return dst;
29905d617bfbSRichard Henderson }
29915d617bfbSRichard Henderson 
29925d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
29935d617bfbSRichard Henderson 
29945d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
29955d617bfbSRichard Henderson {
29965d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
29975d617bfbSRichard Henderson     return dst;
29985d617bfbSRichard Henderson }
29995d617bfbSRichard Henderson 
30005d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
30015d617bfbSRichard Henderson 
30025d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
30035d617bfbSRichard Henderson {
30045d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
30055d617bfbSRichard Henderson     return dst;
30065d617bfbSRichard Henderson }
30075d617bfbSRichard Henderson 
30085d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
30095d617bfbSRichard Henderson       do_rdcanrestore)
30105d617bfbSRichard Henderson 
30115d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
30125d617bfbSRichard Henderson {
30135d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
30145d617bfbSRichard Henderson     return dst;
30155d617bfbSRichard Henderson }
30165d617bfbSRichard Henderson 
30175d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
30185d617bfbSRichard Henderson 
30195d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
30205d617bfbSRichard Henderson {
30215d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
30225d617bfbSRichard Henderson     return dst;
30235d617bfbSRichard Henderson }
30245d617bfbSRichard Henderson 
30255d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
30265d617bfbSRichard Henderson 
30275d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
30285d617bfbSRichard Henderson {
30295d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
30305d617bfbSRichard Henderson     return dst;
30315d617bfbSRichard Henderson }
30325d617bfbSRichard Henderson 
30335d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
30345d617bfbSRichard Henderson 
30355d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
30365d617bfbSRichard Henderson {
30375d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
30385d617bfbSRichard Henderson     return dst;
30395d617bfbSRichard Henderson }
30405d617bfbSRichard Henderson 
30415d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
30425d617bfbSRichard Henderson 
30435d617bfbSRichard Henderson /* UA2005 strand status */
30445d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
30455d617bfbSRichard Henderson {
30462da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
30472da789deSRichard Henderson     return dst;
30485d617bfbSRichard Henderson }
30495d617bfbSRichard Henderson 
30505d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
30515d617bfbSRichard Henderson 
30525d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
30535d617bfbSRichard Henderson {
30542da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
30552da789deSRichard Henderson     return dst;
30565d617bfbSRichard Henderson }
30575d617bfbSRichard Henderson 
30585d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
30595d617bfbSRichard Henderson 
3060e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3061e8325dc0SRichard Henderson {
3062e8325dc0SRichard Henderson     if (avail_64(dc)) {
3063e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3064e8325dc0SRichard Henderson         return advance_pc(dc);
3065e8325dc0SRichard Henderson     }
3066e8325dc0SRichard Henderson     return false;
3067e8325dc0SRichard Henderson }
3068e8325dc0SRichard Henderson 
30690faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
30700faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
30710faef01bSRichard Henderson {
30720faef01bSRichard Henderson     TCGv src;
30730faef01bSRichard Henderson 
30740faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
30750faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
30760faef01bSRichard Henderson         return false;
30770faef01bSRichard Henderson     }
30780faef01bSRichard Henderson     if (!priv) {
30790faef01bSRichard Henderson         return raise_priv(dc);
30800faef01bSRichard Henderson     }
30810faef01bSRichard Henderson 
30820faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
30830faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
30840faef01bSRichard Henderson     } else {
30850faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
30860faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
30870faef01bSRichard Henderson             src = src1;
30880faef01bSRichard Henderson         } else {
30890faef01bSRichard Henderson             src = tcg_temp_new();
30900faef01bSRichard Henderson             if (a->imm) {
30910faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
30920faef01bSRichard Henderson             } else {
30930faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
30940faef01bSRichard Henderson             }
30950faef01bSRichard Henderson         }
30960faef01bSRichard Henderson     }
30970faef01bSRichard Henderson     func(dc, src);
30980faef01bSRichard Henderson     return advance_pc(dc);
30990faef01bSRichard Henderson }
31000faef01bSRichard Henderson 
31010faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
31020faef01bSRichard Henderson {
31030faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
31040faef01bSRichard Henderson }
31050faef01bSRichard Henderson 
31060faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
31070faef01bSRichard Henderson 
31080faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
31090faef01bSRichard Henderson {
31100faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
31110faef01bSRichard Henderson }
31120faef01bSRichard Henderson 
31130faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
31140faef01bSRichard Henderson 
31150faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
31160faef01bSRichard Henderson {
31170faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
31180faef01bSRichard Henderson 
31190faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
31200faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
31210faef01bSRichard Henderson     /* End TB to notice changed ASI. */
31220faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
31230faef01bSRichard Henderson }
31240faef01bSRichard Henderson 
31250faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
31260faef01bSRichard Henderson 
31270faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
31280faef01bSRichard Henderson {
31290faef01bSRichard Henderson #ifdef TARGET_SPARC64
31300faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
31310faef01bSRichard Henderson     dc->fprs_dirty = 0;
31320faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
31330faef01bSRichard Henderson #else
31340faef01bSRichard Henderson     qemu_build_not_reached();
31350faef01bSRichard Henderson #endif
31360faef01bSRichard Henderson }
31370faef01bSRichard Henderson 
31380faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
31390faef01bSRichard Henderson 
31400faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
31410faef01bSRichard Henderson {
31420faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
31430faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
31440faef01bSRichard Henderson }
31450faef01bSRichard Henderson 
31460faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
31470faef01bSRichard Henderson 
31480faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
31490faef01bSRichard Henderson {
31500faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
31510faef01bSRichard Henderson }
31520faef01bSRichard Henderson 
31530faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
31540faef01bSRichard Henderson 
31550faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
31560faef01bSRichard Henderson {
31570faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
31580faef01bSRichard Henderson }
31590faef01bSRichard Henderson 
31600faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
31610faef01bSRichard Henderson 
31620faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
31630faef01bSRichard Henderson {
31640faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
31650faef01bSRichard Henderson }
31660faef01bSRichard Henderson 
31670faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
31680faef01bSRichard Henderson 
31690faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
31700faef01bSRichard Henderson {
31710faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
31720faef01bSRichard Henderson 
3173577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3174577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
31750faef01bSRichard Henderson     translator_io_start(&dc->base);
3176577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
31770faef01bSRichard Henderson     /* End TB to handle timer interrupt */
31780faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
31790faef01bSRichard Henderson }
31800faef01bSRichard Henderson 
31810faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
31820faef01bSRichard Henderson 
31830faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
31840faef01bSRichard Henderson {
31850faef01bSRichard Henderson #ifdef TARGET_SPARC64
31860faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
31870faef01bSRichard Henderson 
31880faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
31890faef01bSRichard Henderson     translator_io_start(&dc->base);
31900faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
31910faef01bSRichard Henderson     /* End TB to handle timer interrupt */
31920faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
31930faef01bSRichard Henderson #else
31940faef01bSRichard Henderson     qemu_build_not_reached();
31950faef01bSRichard Henderson #endif
31960faef01bSRichard Henderson }
31970faef01bSRichard Henderson 
31980faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
31990faef01bSRichard Henderson 
32000faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
32010faef01bSRichard Henderson {
32020faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
32030faef01bSRichard Henderson 
3204577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3205577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
32060faef01bSRichard Henderson     translator_io_start(&dc->base);
3207577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
32080faef01bSRichard Henderson     /* End TB to handle timer interrupt */
32090faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
32100faef01bSRichard Henderson }
32110faef01bSRichard Henderson 
32120faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
32130faef01bSRichard Henderson 
32140faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
32150faef01bSRichard Henderson {
321689527e3aSRichard Henderson     finishing_insn(dc);
32170faef01bSRichard Henderson     save_state(dc);
32180faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
32190faef01bSRichard Henderson }
32200faef01bSRichard Henderson 
32210faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
32220faef01bSRichard Henderson 
322325524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
322425524734SRichard Henderson {
322525524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
322625524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
322725524734SRichard Henderson }
322825524734SRichard Henderson 
322925524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
323025524734SRichard Henderson 
32319422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
32329422278eSRichard Henderson {
32339422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3234cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3235cd6269f7SRichard Henderson 
3236cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3237cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
32389422278eSRichard Henderson }
32399422278eSRichard Henderson 
32409422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
32419422278eSRichard Henderson 
32429422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
32439422278eSRichard Henderson {
32449422278eSRichard Henderson #ifdef TARGET_SPARC64
32459422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
32469422278eSRichard Henderson 
32479422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
32489422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
32499422278eSRichard Henderson #else
32509422278eSRichard Henderson     qemu_build_not_reached();
32519422278eSRichard Henderson #endif
32529422278eSRichard Henderson }
32539422278eSRichard Henderson 
32549422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
32559422278eSRichard Henderson 
32569422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
32579422278eSRichard Henderson {
32589422278eSRichard Henderson #ifdef TARGET_SPARC64
32599422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
32609422278eSRichard Henderson 
32619422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
32629422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
32639422278eSRichard Henderson #else
32649422278eSRichard Henderson     qemu_build_not_reached();
32659422278eSRichard Henderson #endif
32669422278eSRichard Henderson }
32679422278eSRichard Henderson 
32689422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
32699422278eSRichard Henderson 
32709422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
32719422278eSRichard Henderson {
32729422278eSRichard Henderson #ifdef TARGET_SPARC64
32739422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
32749422278eSRichard Henderson 
32759422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
32769422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
32779422278eSRichard Henderson #else
32789422278eSRichard Henderson     qemu_build_not_reached();
32799422278eSRichard Henderson #endif
32809422278eSRichard Henderson }
32819422278eSRichard Henderson 
32829422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
32839422278eSRichard Henderson 
32849422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
32859422278eSRichard Henderson {
32869422278eSRichard Henderson #ifdef TARGET_SPARC64
32879422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
32889422278eSRichard Henderson 
32899422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
32909422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
32919422278eSRichard Henderson #else
32929422278eSRichard Henderson     qemu_build_not_reached();
32939422278eSRichard Henderson #endif
32949422278eSRichard Henderson }
32959422278eSRichard Henderson 
32969422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
32979422278eSRichard Henderson 
32989422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
32999422278eSRichard Henderson {
33009422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
33019422278eSRichard Henderson 
33029422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
33039422278eSRichard Henderson     translator_io_start(&dc->base);
33049422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
33059422278eSRichard Henderson     /* End TB to handle timer interrupt */
33069422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
33079422278eSRichard Henderson }
33089422278eSRichard Henderson 
33099422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
33109422278eSRichard Henderson 
33119422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
33129422278eSRichard Henderson {
33139422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
33149422278eSRichard Henderson }
33159422278eSRichard Henderson 
33169422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
33179422278eSRichard Henderson 
33189422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
33199422278eSRichard Henderson {
33209422278eSRichard Henderson     save_state(dc);
33219422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
33229422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
33239422278eSRichard Henderson     }
33249422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
33259422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
33269422278eSRichard Henderson }
33279422278eSRichard Henderson 
33289422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
33299422278eSRichard Henderson 
33309422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
33319422278eSRichard Henderson {
33329422278eSRichard Henderson     save_state(dc);
33339422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
33349422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
33359422278eSRichard Henderson }
33369422278eSRichard Henderson 
33379422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
33389422278eSRichard Henderson 
33399422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
33409422278eSRichard Henderson {
33419422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
33429422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
33439422278eSRichard Henderson     }
33449422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
33459422278eSRichard Henderson }
33469422278eSRichard Henderson 
33479422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
33489422278eSRichard Henderson 
33499422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
33509422278eSRichard Henderson {
33519422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
33529422278eSRichard Henderson }
33539422278eSRichard Henderson 
33549422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
33559422278eSRichard Henderson 
33569422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
33579422278eSRichard Henderson {
33589422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
33599422278eSRichard Henderson }
33609422278eSRichard Henderson 
33619422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
33629422278eSRichard Henderson 
33639422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
33649422278eSRichard Henderson {
33659422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
33669422278eSRichard Henderson }
33679422278eSRichard Henderson 
33689422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
33699422278eSRichard Henderson 
33709422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
33719422278eSRichard Henderson {
33729422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
33739422278eSRichard Henderson }
33749422278eSRichard Henderson 
33759422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
33769422278eSRichard Henderson 
33779422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
33789422278eSRichard Henderson {
33799422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
33809422278eSRichard Henderson }
33819422278eSRichard Henderson 
33829422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
33839422278eSRichard Henderson 
33849422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
33859422278eSRichard Henderson {
33869422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
33879422278eSRichard Henderson }
33889422278eSRichard Henderson 
33899422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
33909422278eSRichard Henderson 
33919422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
33929422278eSRichard Henderson {
33939422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
33949422278eSRichard Henderson }
33959422278eSRichard Henderson 
33969422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
33979422278eSRichard Henderson 
33989422278eSRichard Henderson /* UA2005 strand status */
33999422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
34009422278eSRichard Henderson {
34012da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
34029422278eSRichard Henderson }
34039422278eSRichard Henderson 
34049422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
34059422278eSRichard Henderson 
3406bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3407bb97f2f5SRichard Henderson 
3408bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3409bb97f2f5SRichard Henderson {
3410bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3411bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3412bb97f2f5SRichard Henderson }
3413bb97f2f5SRichard Henderson 
3414bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3415bb97f2f5SRichard Henderson 
3416bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3417bb97f2f5SRichard Henderson {
3418bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3419bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3420bb97f2f5SRichard Henderson 
3421bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3422bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3423bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3424bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3425bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3426bb97f2f5SRichard Henderson 
3427bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3428bb97f2f5SRichard Henderson }
3429bb97f2f5SRichard Henderson 
3430bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3431bb97f2f5SRichard Henderson 
3432bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3433bb97f2f5SRichard Henderson {
34342da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
3435bb97f2f5SRichard Henderson }
3436bb97f2f5SRichard Henderson 
3437bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3438bb97f2f5SRichard Henderson 
3439bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3440bb97f2f5SRichard Henderson {
34412da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
3442bb97f2f5SRichard Henderson }
3443bb97f2f5SRichard Henderson 
3444bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3445bb97f2f5SRichard Henderson 
3446bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3447bb97f2f5SRichard Henderson {
3448bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3449bb97f2f5SRichard Henderson 
3450577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3451bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3452bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3453577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
3454bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3455bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3456bb97f2f5SRichard Henderson }
3457bb97f2f5SRichard Henderson 
3458bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3459bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3460bb97f2f5SRichard Henderson 
346125524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
346225524734SRichard Henderson {
346325524734SRichard Henderson     if (!supervisor(dc)) {
346425524734SRichard Henderson         return raise_priv(dc);
346525524734SRichard Henderson     }
346625524734SRichard Henderson     if (saved) {
346725524734SRichard Henderson         gen_helper_saved(tcg_env);
346825524734SRichard Henderson     } else {
346925524734SRichard Henderson         gen_helper_restored(tcg_env);
347025524734SRichard Henderson     }
347125524734SRichard Henderson     return advance_pc(dc);
347225524734SRichard Henderson }
347325524734SRichard Henderson 
347425524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
347525524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
347625524734SRichard Henderson 
3477d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
3478d3825800SRichard Henderson {
3479d3825800SRichard Henderson     return advance_pc(dc);
3480d3825800SRichard Henderson }
3481d3825800SRichard Henderson 
34820faef01bSRichard Henderson /*
34830faef01bSRichard Henderson  * TODO: Need a feature bit for sparcv8.
34840faef01bSRichard Henderson  * In the meantime, treat all 32-bit cpus like sparcv7.
34850faef01bSRichard Henderson  */
34865458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a)
34875458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a)
34880faef01bSRichard Henderson 
3489b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a,
3490428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
34912a45b736SRichard Henderson                          void (*funci)(TCGv, TCGv, target_long),
34922a45b736SRichard Henderson                          bool logic_cc)
3493428881deSRichard Henderson {
3494428881deSRichard Henderson     TCGv dst, src1;
3495428881deSRichard Henderson 
3496428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3497428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3498428881deSRichard Henderson         return false;
3499428881deSRichard Henderson     }
3500428881deSRichard Henderson 
35012a45b736SRichard Henderson     if (logic_cc) {
35022a45b736SRichard Henderson         dst = cpu_cc_N;
3503428881deSRichard Henderson     } else {
3504428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
3505428881deSRichard Henderson     }
3506428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3507428881deSRichard Henderson 
3508428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
3509428881deSRichard Henderson         if (funci) {
3510428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
3511428881deSRichard Henderson         } else {
3512428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
3513428881deSRichard Henderson         }
3514428881deSRichard Henderson     } else {
3515428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
3516428881deSRichard Henderson     }
35172a45b736SRichard Henderson 
35182a45b736SRichard Henderson     if (logic_cc) {
35192a45b736SRichard Henderson         if (TARGET_LONG_BITS == 64) {
35202a45b736SRichard Henderson             tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N);
35212a45b736SRichard Henderson             tcg_gen_movi_tl(cpu_icc_C, 0);
35222a45b736SRichard Henderson         }
35232a45b736SRichard Henderson         tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N);
35242a45b736SRichard Henderson         tcg_gen_movi_tl(cpu_cc_C, 0);
35252a45b736SRichard Henderson         tcg_gen_movi_tl(cpu_cc_V, 0);
35262a45b736SRichard Henderson     }
35272a45b736SRichard Henderson 
3528428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3529428881deSRichard Henderson     return advance_pc(dc);
3530428881deSRichard Henderson }
3531428881deSRichard Henderson 
3532b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a,
3533428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3534428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
3535428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
3536428881deSRichard Henderson {
3537428881deSRichard Henderson     if (a->cc) {
3538b597eedcSRichard Henderson         return do_arith_int(dc, a, func_cc, NULL, false);
3539428881deSRichard Henderson     }
3540b597eedcSRichard Henderson     return do_arith_int(dc, a, func, funci, false);
3541428881deSRichard Henderson }
3542428881deSRichard Henderson 
3543428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
3544428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3545428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
3546428881deSRichard Henderson {
3547b597eedcSRichard Henderson     return do_arith_int(dc, a, func, funci, a->cc);
3548428881deSRichard Henderson }
3549428881deSRichard Henderson 
3550b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc)
3551b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc)
3552b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc)
3553b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc)
3554428881deSRichard Henderson 
3555b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc)
3556b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc)
3557b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv)
3558b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv)
3559a9aba13dSRichard Henderson 
3560428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
3561428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
3562428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
3563428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
3564428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
3565428881deSRichard Henderson 
3566b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
3567b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
3568b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
3569b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc)
357022188d7dSRichard Henderson 
35713a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc)
3572b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc)
35734ee85ea9SRichard Henderson 
35749c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
3575b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL)
35769c6ec5bcSRichard Henderson 
3577428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
3578428881deSRichard Henderson {
3579428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
3580428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
3581428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
3582428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
3583428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
3584428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
3585428881deSRichard Henderson             return false;
3586428881deSRichard Henderson         } else {
3587428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
3588428881deSRichard Henderson         }
3589428881deSRichard Henderson         return advance_pc(dc);
3590428881deSRichard Henderson     }
3591428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
3592428881deSRichard Henderson }
3593428881deSRichard Henderson 
35943a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a)
35953a6b8de3SRichard Henderson {
35963a6b8de3SRichard Henderson     TCGv_i64 t1, t2;
35973a6b8de3SRichard Henderson     TCGv dst;
35983a6b8de3SRichard Henderson 
35993a6b8de3SRichard Henderson     if (!avail_DIV(dc)) {
36003a6b8de3SRichard Henderson         return false;
36013a6b8de3SRichard Henderson     }
36023a6b8de3SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
36033a6b8de3SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
36043a6b8de3SRichard Henderson         return false;
36053a6b8de3SRichard Henderson     }
36063a6b8de3SRichard Henderson 
36073a6b8de3SRichard Henderson     if (unlikely(a->rs2_or_imm == 0)) {
36083a6b8de3SRichard Henderson         gen_exception(dc, TT_DIV_ZERO);
36093a6b8de3SRichard Henderson         return true;
36103a6b8de3SRichard Henderson     }
36113a6b8de3SRichard Henderson 
36123a6b8de3SRichard Henderson     if (a->imm) {
36133a6b8de3SRichard Henderson         t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm);
36143a6b8de3SRichard Henderson     } else {
36153a6b8de3SRichard Henderson         TCGLabel *lab;
36163a6b8de3SRichard Henderson         TCGv_i32 n2;
36173a6b8de3SRichard Henderson 
36183a6b8de3SRichard Henderson         finishing_insn(dc);
36193a6b8de3SRichard Henderson         flush_cond(dc);
36203a6b8de3SRichard Henderson 
36213a6b8de3SRichard Henderson         n2 = tcg_temp_new_i32();
36223a6b8de3SRichard Henderson         tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]);
36233a6b8de3SRichard Henderson 
36243a6b8de3SRichard Henderson         lab = delay_exception(dc, TT_DIV_ZERO);
36253a6b8de3SRichard Henderson         tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab);
36263a6b8de3SRichard Henderson 
36273a6b8de3SRichard Henderson         t2 = tcg_temp_new_i64();
36283a6b8de3SRichard Henderson #ifdef TARGET_SPARC64
36293a6b8de3SRichard Henderson         tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]);
36303a6b8de3SRichard Henderson #else
36313a6b8de3SRichard Henderson         tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]);
36323a6b8de3SRichard Henderson #endif
36333a6b8de3SRichard Henderson     }
36343a6b8de3SRichard Henderson 
36353a6b8de3SRichard Henderson     t1 = tcg_temp_new_i64();
36363a6b8de3SRichard Henderson     tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y);
36373a6b8de3SRichard Henderson 
36383a6b8de3SRichard Henderson     tcg_gen_divu_i64(t1, t1, t2);
36393a6b8de3SRichard Henderson     tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX));
36403a6b8de3SRichard Henderson 
36413a6b8de3SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
36423a6b8de3SRichard Henderson     tcg_gen_trunc_i64_tl(dst, t1);
36433a6b8de3SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
36443a6b8de3SRichard Henderson     return advance_pc(dc);
36453a6b8de3SRichard Henderson }
36463a6b8de3SRichard Henderson 
3647f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a)
3648f3141174SRichard Henderson {
3649f3141174SRichard Henderson     TCGv dst, src1, src2;
3650f3141174SRichard Henderson 
3651f3141174SRichard Henderson     if (!avail_64(dc)) {
3652f3141174SRichard Henderson         return false;
3653f3141174SRichard Henderson     }
3654f3141174SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3655f3141174SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3656f3141174SRichard Henderson         return false;
3657f3141174SRichard Henderson     }
3658f3141174SRichard Henderson 
3659f3141174SRichard Henderson     if (unlikely(a->rs2_or_imm == 0)) {
3660f3141174SRichard Henderson         gen_exception(dc, TT_DIV_ZERO);
3661f3141174SRichard Henderson         return true;
3662f3141174SRichard Henderson     }
3663f3141174SRichard Henderson 
3664f3141174SRichard Henderson     if (a->imm) {
3665f3141174SRichard Henderson         src2 = tcg_constant_tl(a->rs2_or_imm);
3666f3141174SRichard Henderson     } else {
3667f3141174SRichard Henderson         TCGLabel *lab;
3668f3141174SRichard Henderson 
3669f3141174SRichard Henderson         finishing_insn(dc);
3670f3141174SRichard Henderson         flush_cond(dc);
3671f3141174SRichard Henderson 
3672f3141174SRichard Henderson         lab = delay_exception(dc, TT_DIV_ZERO);
3673f3141174SRichard Henderson         src2 = cpu_regs[a->rs2_or_imm];
3674f3141174SRichard Henderson         tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab);
3675f3141174SRichard Henderson     }
3676f3141174SRichard Henderson 
3677f3141174SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
3678f3141174SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3679f3141174SRichard Henderson 
3680f3141174SRichard Henderson     tcg_gen_divu_tl(dst, src1, src2);
3681f3141174SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3682f3141174SRichard Henderson     return advance_pc(dc);
3683f3141174SRichard Henderson }
3684f3141174SRichard Henderson 
3685f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a)
3686f3141174SRichard Henderson {
3687f3141174SRichard Henderson     TCGv dst, src1, src2;
3688f3141174SRichard Henderson 
3689f3141174SRichard Henderson     if (!avail_64(dc)) {
3690f3141174SRichard Henderson         return false;
3691f3141174SRichard Henderson     }
3692f3141174SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3693f3141174SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3694f3141174SRichard Henderson         return false;
3695f3141174SRichard Henderson     }
3696f3141174SRichard Henderson 
3697f3141174SRichard Henderson     if (unlikely(a->rs2_or_imm == 0)) {
3698f3141174SRichard Henderson         gen_exception(dc, TT_DIV_ZERO);
3699f3141174SRichard Henderson         return true;
3700f3141174SRichard Henderson     }
3701f3141174SRichard Henderson 
3702f3141174SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
3703f3141174SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3704f3141174SRichard Henderson 
3705f3141174SRichard Henderson     if (a->imm) {
3706f3141174SRichard Henderson         if (unlikely(a->rs2_or_imm == -1)) {
3707f3141174SRichard Henderson             tcg_gen_neg_tl(dst, src1);
3708f3141174SRichard Henderson             gen_store_gpr(dc, a->rd, dst);
3709f3141174SRichard Henderson             return advance_pc(dc);
3710f3141174SRichard Henderson         }
3711f3141174SRichard Henderson         src2 = tcg_constant_tl(a->rs2_or_imm);
3712f3141174SRichard Henderson     } else {
3713f3141174SRichard Henderson         TCGLabel *lab;
3714f3141174SRichard Henderson         TCGv t1, t2;
3715f3141174SRichard Henderson 
3716f3141174SRichard Henderson         finishing_insn(dc);
3717f3141174SRichard Henderson         flush_cond(dc);
3718f3141174SRichard Henderson 
3719f3141174SRichard Henderson         lab = delay_exception(dc, TT_DIV_ZERO);
3720f3141174SRichard Henderson         src2 = cpu_regs[a->rs2_or_imm];
3721f3141174SRichard Henderson         tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab);
3722f3141174SRichard Henderson 
3723f3141174SRichard Henderson         /*
3724f3141174SRichard Henderson          * Need to avoid INT64_MIN / -1, which will trap on x86 host.
3725f3141174SRichard Henderson          * Set SRC2 to 1 as a new divisor, to produce the correct result.
3726f3141174SRichard Henderson          */
3727f3141174SRichard Henderson         t1 = tcg_temp_new();
3728f3141174SRichard Henderson         t2 = tcg_temp_new();
3729f3141174SRichard Henderson         tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN);
3730f3141174SRichard Henderson         tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1);
3731f3141174SRichard Henderson         tcg_gen_and_tl(t1, t1, t2);
3732f3141174SRichard Henderson         tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0),
3733f3141174SRichard Henderson                            tcg_constant_tl(1), src2);
3734f3141174SRichard Henderson         src2 = t1;
3735f3141174SRichard Henderson     }
3736f3141174SRichard Henderson 
3737f3141174SRichard Henderson     tcg_gen_div_tl(dst, src1, src2);
3738f3141174SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3739f3141174SRichard Henderson     return advance_pc(dc);
3740f3141174SRichard Henderson }
3741f3141174SRichard Henderson 
3742b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a,
3743b88ce6f2SRichard Henderson                      int width, bool cc, bool left)
3744b88ce6f2SRichard Henderson {
3745b88ce6f2SRichard Henderson     TCGv dst, s1, s2, lo1, lo2;
3746b88ce6f2SRichard Henderson     uint64_t amask, tabl, tabr;
3747b88ce6f2SRichard Henderson     int shift, imask, omask;
3748b88ce6f2SRichard Henderson 
3749b88ce6f2SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
3750b88ce6f2SRichard Henderson     s1 = gen_load_gpr(dc, a->rs1);
3751b88ce6f2SRichard Henderson     s2 = gen_load_gpr(dc, a->rs2);
3752b88ce6f2SRichard Henderson 
3753b88ce6f2SRichard Henderson     if (cc) {
3754f828df74SRichard Henderson         gen_op_subcc(cpu_cc_N, s1, s2);
3755b88ce6f2SRichard Henderson     }
3756b88ce6f2SRichard Henderson 
3757b88ce6f2SRichard Henderson     /*
3758b88ce6f2SRichard Henderson      * Theory of operation: there are two tables, left and right (not to
3759b88ce6f2SRichard Henderson      * be confused with the left and right versions of the opcode).  These
3760b88ce6f2SRichard Henderson      * are indexed by the low 3 bits of the inputs.  To make things "easy",
3761b88ce6f2SRichard Henderson      * these tables are loaded into two constants, TABL and TABR below.
3762b88ce6f2SRichard Henderson      * The operation index = (input & imask) << shift calculates the index
3763b88ce6f2SRichard Henderson      * into the constant, while val = (table >> index) & omask calculates
3764b88ce6f2SRichard Henderson      * the value we're looking for.
3765b88ce6f2SRichard Henderson      */
3766b88ce6f2SRichard Henderson     switch (width) {
3767b88ce6f2SRichard Henderson     case 8:
3768b88ce6f2SRichard Henderson         imask = 0x7;
3769b88ce6f2SRichard Henderson         shift = 3;
3770b88ce6f2SRichard Henderson         omask = 0xff;
3771b88ce6f2SRichard Henderson         if (left) {
3772b88ce6f2SRichard Henderson             tabl = 0x80c0e0f0f8fcfeffULL;
3773b88ce6f2SRichard Henderson             tabr = 0xff7f3f1f0f070301ULL;
3774b88ce6f2SRichard Henderson         } else {
3775b88ce6f2SRichard Henderson             tabl = 0x0103070f1f3f7fffULL;
3776b88ce6f2SRichard Henderson             tabr = 0xfffefcf8f0e0c080ULL;
3777b88ce6f2SRichard Henderson         }
3778b88ce6f2SRichard Henderson         break;
3779b88ce6f2SRichard Henderson     case 16:
3780b88ce6f2SRichard Henderson         imask = 0x6;
3781b88ce6f2SRichard Henderson         shift = 1;
3782b88ce6f2SRichard Henderson         omask = 0xf;
3783b88ce6f2SRichard Henderson         if (left) {
3784b88ce6f2SRichard Henderson             tabl = 0x8cef;
3785b88ce6f2SRichard Henderson             tabr = 0xf731;
3786b88ce6f2SRichard Henderson         } else {
3787b88ce6f2SRichard Henderson             tabl = 0x137f;
3788b88ce6f2SRichard Henderson             tabr = 0xfec8;
3789b88ce6f2SRichard Henderson         }
3790b88ce6f2SRichard Henderson         break;
3791b88ce6f2SRichard Henderson     case 32:
3792b88ce6f2SRichard Henderson         imask = 0x4;
3793b88ce6f2SRichard Henderson         shift = 0;
3794b88ce6f2SRichard Henderson         omask = 0x3;
3795b88ce6f2SRichard Henderson         if (left) {
3796b88ce6f2SRichard Henderson             tabl = (2 << 2) | 3;
3797b88ce6f2SRichard Henderson             tabr = (3 << 2) | 1;
3798b88ce6f2SRichard Henderson         } else {
3799b88ce6f2SRichard Henderson             tabl = (1 << 2) | 3;
3800b88ce6f2SRichard Henderson             tabr = (3 << 2) | 2;
3801b88ce6f2SRichard Henderson         }
3802b88ce6f2SRichard Henderson         break;
3803b88ce6f2SRichard Henderson     default:
3804b88ce6f2SRichard Henderson         abort();
3805b88ce6f2SRichard Henderson     }
3806b88ce6f2SRichard Henderson 
3807b88ce6f2SRichard Henderson     lo1 = tcg_temp_new();
3808b88ce6f2SRichard Henderson     lo2 = tcg_temp_new();
3809b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, s1, imask);
3810b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, s2, imask);
3811b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo1, lo1, shift);
3812b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo2, lo2, shift);
3813b88ce6f2SRichard Henderson 
3814b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
3815b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
3816b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
3817b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, lo2, omask);
3818b88ce6f2SRichard Henderson 
3819b88ce6f2SRichard Henderson     amask = address_mask_i(dc, -8);
3820b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s1, s1, amask);
3821b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s2, s2, amask);
3822b88ce6f2SRichard Henderson 
3823b88ce6f2SRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
3824b88ce6f2SRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
3825b88ce6f2SRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
3826b88ce6f2SRichard Henderson 
3827b88ce6f2SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3828b88ce6f2SRichard Henderson     return advance_pc(dc);
3829b88ce6f2SRichard Henderson }
3830b88ce6f2SRichard Henderson 
3831b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0)
3832b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1)
3833b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0)
3834b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1)
3835b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0)
3836b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1)
3837b88ce6f2SRichard Henderson 
3838b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0)
3839b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1)
3840b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0)
3841b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1)
3842b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0)
3843b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1)
3844b88ce6f2SRichard Henderson 
384545bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a,
384645bfed3bSRichard Henderson                    void (*func)(TCGv, TCGv, TCGv))
384745bfed3bSRichard Henderson {
384845bfed3bSRichard Henderson     TCGv dst = gen_dest_gpr(dc, a->rd);
384945bfed3bSRichard Henderson     TCGv src1 = gen_load_gpr(dc, a->rs1);
385045bfed3bSRichard Henderson     TCGv src2 = gen_load_gpr(dc, a->rs2);
385145bfed3bSRichard Henderson 
385245bfed3bSRichard Henderson     func(dst, src1, src2);
385345bfed3bSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
385445bfed3bSRichard Henderson     return advance_pc(dc);
385545bfed3bSRichard Henderson }
385645bfed3bSRichard Henderson 
385745bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8)
385845bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16)
385945bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32)
386045bfed3bSRichard Henderson 
38619e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2)
38629e20ca94SRichard Henderson {
38639e20ca94SRichard Henderson #ifdef TARGET_SPARC64
38649e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
38659e20ca94SRichard Henderson 
38669e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
38679e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
38689e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
38699e20ca94SRichard Henderson #else
38709e20ca94SRichard Henderson     g_assert_not_reached();
38719e20ca94SRichard Henderson #endif
38729e20ca94SRichard Henderson }
38739e20ca94SRichard Henderson 
38749e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2)
38759e20ca94SRichard Henderson {
38769e20ca94SRichard Henderson #ifdef TARGET_SPARC64
38779e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
38789e20ca94SRichard Henderson 
38799e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
38809e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
38819e20ca94SRichard Henderson     tcg_gen_neg_tl(tmp, tmp);
38829e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
38839e20ca94SRichard Henderson #else
38849e20ca94SRichard Henderson     g_assert_not_reached();
38859e20ca94SRichard Henderson #endif
38869e20ca94SRichard Henderson }
38879e20ca94SRichard Henderson 
38889e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr)
38899e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl)
38909e20ca94SRichard Henderson 
389139ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2)
389239ca3490SRichard Henderson {
389339ca3490SRichard Henderson #ifdef TARGET_SPARC64
389439ca3490SRichard Henderson     tcg_gen_add_tl(dst, s1, s2);
389539ca3490SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32);
389639ca3490SRichard Henderson #else
389739ca3490SRichard Henderson     g_assert_not_reached();
389839ca3490SRichard Henderson #endif
389939ca3490SRichard Henderson }
390039ca3490SRichard Henderson 
390139ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask)
390239ca3490SRichard Henderson 
39035fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
39045fc546eeSRichard Henderson {
39055fc546eeSRichard Henderson     TCGv dst, src1, src2;
39065fc546eeSRichard Henderson 
39075fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
39085fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
39095fc546eeSRichard Henderson         return false;
39105fc546eeSRichard Henderson     }
39115fc546eeSRichard Henderson 
39125fc546eeSRichard Henderson     src2 = tcg_temp_new();
39135fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
39145fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
39155fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
39165fc546eeSRichard Henderson 
39175fc546eeSRichard Henderson     if (l) {
39185fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
39195fc546eeSRichard Henderson         if (!a->x) {
39205fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
39215fc546eeSRichard Henderson         }
39225fc546eeSRichard Henderson     } else if (u) {
39235fc546eeSRichard Henderson         if (!a->x) {
39245fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
39255fc546eeSRichard Henderson             src1 = dst;
39265fc546eeSRichard Henderson         }
39275fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
39285fc546eeSRichard Henderson     } else {
39295fc546eeSRichard Henderson         if (!a->x) {
39305fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
39315fc546eeSRichard Henderson             src1 = dst;
39325fc546eeSRichard Henderson         }
39335fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
39345fc546eeSRichard Henderson     }
39355fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
39365fc546eeSRichard Henderson     return advance_pc(dc);
39375fc546eeSRichard Henderson }
39385fc546eeSRichard Henderson 
39395fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
39405fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
39415fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
39425fc546eeSRichard Henderson 
39435fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
39445fc546eeSRichard Henderson {
39455fc546eeSRichard Henderson     TCGv dst, src1;
39465fc546eeSRichard Henderson 
39475fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
39485fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
39495fc546eeSRichard Henderson         return false;
39505fc546eeSRichard Henderson     }
39515fc546eeSRichard Henderson 
39525fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
39535fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
39545fc546eeSRichard Henderson 
39555fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
39565fc546eeSRichard Henderson         if (l) {
39575fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
39585fc546eeSRichard Henderson         } else if (u) {
39595fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
39605fc546eeSRichard Henderson         } else {
39615fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
39625fc546eeSRichard Henderson         }
39635fc546eeSRichard Henderson     } else {
39645fc546eeSRichard Henderson         if (l) {
39655fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
39665fc546eeSRichard Henderson         } else if (u) {
39675fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
39685fc546eeSRichard Henderson         } else {
39695fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
39705fc546eeSRichard Henderson         }
39715fc546eeSRichard Henderson     }
39725fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
39735fc546eeSRichard Henderson     return advance_pc(dc);
39745fc546eeSRichard Henderson }
39755fc546eeSRichard Henderson 
39765fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
39775fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
39785fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
39795fc546eeSRichard Henderson 
3980fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
3981fb4ed7aaSRichard Henderson {
3982fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3983fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
3984fb4ed7aaSRichard Henderson         return NULL;
3985fb4ed7aaSRichard Henderson     }
3986fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
3987fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
3988fb4ed7aaSRichard Henderson     } else {
3989fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
3990fb4ed7aaSRichard Henderson     }
3991fb4ed7aaSRichard Henderson }
3992fb4ed7aaSRichard Henderson 
3993fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
3994fb4ed7aaSRichard Henderson {
3995fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
3996c8507ebfSRichard Henderson     TCGv c2 = tcg_constant_tl(cmp->c2);
3997fb4ed7aaSRichard Henderson 
3998c8507ebfSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst);
3999fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4000fb4ed7aaSRichard Henderson     return advance_pc(dc);
4001fb4ed7aaSRichard Henderson }
4002fb4ed7aaSRichard Henderson 
4003fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4004fb4ed7aaSRichard Henderson {
4005fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4006fb4ed7aaSRichard Henderson     DisasCompare cmp;
4007fb4ed7aaSRichard Henderson 
4008fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4009fb4ed7aaSRichard Henderson         return false;
4010fb4ed7aaSRichard Henderson     }
4011fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4012fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4013fb4ed7aaSRichard Henderson }
4014fb4ed7aaSRichard Henderson 
4015fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4016fb4ed7aaSRichard Henderson {
4017fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4018fb4ed7aaSRichard Henderson     DisasCompare cmp;
4019fb4ed7aaSRichard Henderson 
4020fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4021fb4ed7aaSRichard Henderson         return false;
4022fb4ed7aaSRichard Henderson     }
4023fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4024fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4025fb4ed7aaSRichard Henderson }
4026fb4ed7aaSRichard Henderson 
4027fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4028fb4ed7aaSRichard Henderson {
4029fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4030fb4ed7aaSRichard Henderson     DisasCompare cmp;
4031fb4ed7aaSRichard Henderson 
4032fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4033fb4ed7aaSRichard Henderson         return false;
4034fb4ed7aaSRichard Henderson     }
40352c4f56c9SRichard Henderson     if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) {
40362c4f56c9SRichard Henderson         return false;
40372c4f56c9SRichard Henderson     }
4038fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4039fb4ed7aaSRichard Henderson }
4040fb4ed7aaSRichard Henderson 
404186b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
404286b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
404386b82fe0SRichard Henderson {
404486b82fe0SRichard Henderson     TCGv src1, sum;
404586b82fe0SRichard Henderson 
404686b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
404786b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
404886b82fe0SRichard Henderson         return false;
404986b82fe0SRichard Henderson     }
405086b82fe0SRichard Henderson 
405186b82fe0SRichard Henderson     /*
405286b82fe0SRichard Henderson      * Always load the sum into a new temporary.
405386b82fe0SRichard Henderson      * This is required to capture the value across a window change,
405486b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
405586b82fe0SRichard Henderson      */
405686b82fe0SRichard Henderson     sum = tcg_temp_new();
405786b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
405886b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
405986b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
406086b82fe0SRichard Henderson     } else {
406186b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
406286b82fe0SRichard Henderson     }
406386b82fe0SRichard Henderson     return func(dc, a->rd, sum);
406486b82fe0SRichard Henderson }
406586b82fe0SRichard Henderson 
406686b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
406786b82fe0SRichard Henderson {
406886b82fe0SRichard Henderson     /*
406986b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
407086b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
407186b82fe0SRichard Henderson      */
407286b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
407386b82fe0SRichard Henderson 
407486b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
407586b82fe0SRichard Henderson 
407686b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
407786b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
407886b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
407986b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
408086b82fe0SRichard Henderson 
408186b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
408286b82fe0SRichard Henderson     return true;
408386b82fe0SRichard Henderson }
408486b82fe0SRichard Henderson 
408586b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
408686b82fe0SRichard Henderson 
408786b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
408886b82fe0SRichard Henderson {
408986b82fe0SRichard Henderson     if (!supervisor(dc)) {
409086b82fe0SRichard Henderson         return raise_priv(dc);
409186b82fe0SRichard Henderson     }
409286b82fe0SRichard Henderson 
409386b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
409486b82fe0SRichard Henderson 
409586b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
409686b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
409786b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
409886b82fe0SRichard Henderson 
409986b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
410086b82fe0SRichard Henderson     return true;
410186b82fe0SRichard Henderson }
410286b82fe0SRichard Henderson 
410386b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
410486b82fe0SRichard Henderson 
410586b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
410686b82fe0SRichard Henderson {
410786b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
41080dfae4f9SRichard Henderson     gen_helper_restore(tcg_env);
410986b82fe0SRichard Henderson 
411086b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
411186b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
411286b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
411386b82fe0SRichard Henderson 
411486b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
411586b82fe0SRichard Henderson     return true;
411686b82fe0SRichard Henderson }
411786b82fe0SRichard Henderson 
411886b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
411986b82fe0SRichard Henderson 
4120d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4121d3825800SRichard Henderson {
4122d3825800SRichard Henderson     gen_helper_save(tcg_env);
4123d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4124d3825800SRichard Henderson     return advance_pc(dc);
4125d3825800SRichard Henderson }
4126d3825800SRichard Henderson 
4127d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4128d3825800SRichard Henderson 
4129d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4130d3825800SRichard Henderson {
4131d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4132d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4133d3825800SRichard Henderson     return advance_pc(dc);
4134d3825800SRichard Henderson }
4135d3825800SRichard Henderson 
4136d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4137d3825800SRichard Henderson 
41388f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
41398f75b8a4SRichard Henderson {
41408f75b8a4SRichard Henderson     if (!supervisor(dc)) {
41418f75b8a4SRichard Henderson         return raise_priv(dc);
41428f75b8a4SRichard Henderson     }
41438f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
41448f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
41458f75b8a4SRichard Henderson     translator_io_start(&dc->base);
41468f75b8a4SRichard Henderson     if (done) {
41478f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
41488f75b8a4SRichard Henderson     } else {
41498f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
41508f75b8a4SRichard Henderson     }
41518f75b8a4SRichard Henderson     return true;
41528f75b8a4SRichard Henderson }
41538f75b8a4SRichard Henderson 
41548f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
41558f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
41568f75b8a4SRichard Henderson 
41570880d20bSRichard Henderson /*
41580880d20bSRichard Henderson  * Major opcode 11 -- load and store instructions
41590880d20bSRichard Henderson  */
41600880d20bSRichard Henderson 
41610880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm)
41620880d20bSRichard Henderson {
41630880d20bSRichard Henderson     TCGv addr, tmp = NULL;
41640880d20bSRichard Henderson 
41650880d20bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
41660880d20bSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
41670880d20bSRichard Henderson         return NULL;
41680880d20bSRichard Henderson     }
41690880d20bSRichard Henderson 
41700880d20bSRichard Henderson     addr = gen_load_gpr(dc, rs1);
41710880d20bSRichard Henderson     if (rs2_or_imm) {
41720880d20bSRichard Henderson         tmp = tcg_temp_new();
41730880d20bSRichard Henderson         if (imm) {
41740880d20bSRichard Henderson             tcg_gen_addi_tl(tmp, addr, rs2_or_imm);
41750880d20bSRichard Henderson         } else {
41760880d20bSRichard Henderson             tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]);
41770880d20bSRichard Henderson         }
41780880d20bSRichard Henderson         addr = tmp;
41790880d20bSRichard Henderson     }
41800880d20bSRichard Henderson     if (AM_CHECK(dc)) {
41810880d20bSRichard Henderson         if (!tmp) {
41820880d20bSRichard Henderson             tmp = tcg_temp_new();
41830880d20bSRichard Henderson         }
41840880d20bSRichard Henderson         tcg_gen_ext32u_tl(tmp, addr);
41850880d20bSRichard Henderson         addr = tmp;
41860880d20bSRichard Henderson     }
41870880d20bSRichard Henderson     return addr;
41880880d20bSRichard Henderson }
41890880d20bSRichard Henderson 
41900880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
41910880d20bSRichard Henderson {
41920880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
41930880d20bSRichard Henderson     DisasASI da;
41940880d20bSRichard Henderson 
41950880d20bSRichard Henderson     if (addr == NULL) {
41960880d20bSRichard Henderson         return false;
41970880d20bSRichard Henderson     }
41980880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
41990880d20bSRichard Henderson 
42000880d20bSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
420142071fc1SRichard Henderson     gen_ld_asi(dc, &da, reg, addr);
42020880d20bSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
42030880d20bSRichard Henderson     return advance_pc(dc);
42040880d20bSRichard Henderson }
42050880d20bSRichard Henderson 
42060880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL)
42070880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB)
42080880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW)
42090880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB)
42100880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW)
42110880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL)
42120880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ)
42130880d20bSRichard Henderson 
42140880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
42150880d20bSRichard Henderson {
42160880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
42170880d20bSRichard Henderson     DisasASI da;
42180880d20bSRichard Henderson 
42190880d20bSRichard Henderson     if (addr == NULL) {
42200880d20bSRichard Henderson         return false;
42210880d20bSRichard Henderson     }
42220880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
42230880d20bSRichard Henderson 
42240880d20bSRichard Henderson     reg = gen_load_gpr(dc, a->rd);
422542071fc1SRichard Henderson     gen_st_asi(dc, &da, reg, addr);
42260880d20bSRichard Henderson     return advance_pc(dc);
42270880d20bSRichard Henderson }
42280880d20bSRichard Henderson 
42290880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL)
42300880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB)
42310880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW)
42320880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ)
42330880d20bSRichard Henderson 
42340880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a)
42350880d20bSRichard Henderson {
42360880d20bSRichard Henderson     TCGv addr;
42370880d20bSRichard Henderson     DisasASI da;
42380880d20bSRichard Henderson 
42390880d20bSRichard Henderson     if (a->rd & 1) {
42400880d20bSRichard Henderson         return false;
42410880d20bSRichard Henderson     }
42420880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
42430880d20bSRichard Henderson     if (addr == NULL) {
42440880d20bSRichard Henderson         return false;
42450880d20bSRichard Henderson     }
42460880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
424742071fc1SRichard Henderson     gen_ldda_asi(dc, &da, addr, a->rd);
42480880d20bSRichard Henderson     return advance_pc(dc);
42490880d20bSRichard Henderson }
42500880d20bSRichard Henderson 
42510880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a)
42520880d20bSRichard Henderson {
42530880d20bSRichard Henderson     TCGv addr;
42540880d20bSRichard Henderson     DisasASI da;
42550880d20bSRichard Henderson 
42560880d20bSRichard Henderson     if (a->rd & 1) {
42570880d20bSRichard Henderson         return false;
42580880d20bSRichard Henderson     }
42590880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
42600880d20bSRichard Henderson     if (addr == NULL) {
42610880d20bSRichard Henderson         return false;
42620880d20bSRichard Henderson     }
42630880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
426442071fc1SRichard Henderson     gen_stda_asi(dc, &da, addr, a->rd);
42650880d20bSRichard Henderson     return advance_pc(dc);
42660880d20bSRichard Henderson }
42670880d20bSRichard Henderson 
4268cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a)
4269cf07cd1eSRichard Henderson {
4270cf07cd1eSRichard Henderson     TCGv addr, reg;
4271cf07cd1eSRichard Henderson     DisasASI da;
4272cf07cd1eSRichard Henderson 
4273cf07cd1eSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4274cf07cd1eSRichard Henderson     if (addr == NULL) {
4275cf07cd1eSRichard Henderson         return false;
4276cf07cd1eSRichard Henderson     }
4277cf07cd1eSRichard Henderson     da = resolve_asi(dc, a->asi, MO_UB);
4278cf07cd1eSRichard Henderson 
4279cf07cd1eSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
4280cf07cd1eSRichard Henderson     gen_ldstub_asi(dc, &da, reg, addr);
4281cf07cd1eSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
4282cf07cd1eSRichard Henderson     return advance_pc(dc);
4283cf07cd1eSRichard Henderson }
4284cf07cd1eSRichard Henderson 
4285dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a)
4286dca544b9SRichard Henderson {
4287dca544b9SRichard Henderson     TCGv addr, dst, src;
4288dca544b9SRichard Henderson     DisasASI da;
4289dca544b9SRichard Henderson 
4290dca544b9SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4291dca544b9SRichard Henderson     if (addr == NULL) {
4292dca544b9SRichard Henderson         return false;
4293dca544b9SRichard Henderson     }
4294dca544b9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUL);
4295dca544b9SRichard Henderson 
4296dca544b9SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4297dca544b9SRichard Henderson     src = gen_load_gpr(dc, a->rd);
4298dca544b9SRichard Henderson     gen_swap_asi(dc, &da, dst, src, addr);
4299dca544b9SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4300dca544b9SRichard Henderson     return advance_pc(dc);
4301dca544b9SRichard Henderson }
4302dca544b9SRichard Henderson 
4303d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
4304d0a11d25SRichard Henderson {
4305d0a11d25SRichard Henderson     TCGv addr, o, n, c;
4306d0a11d25SRichard Henderson     DisasASI da;
4307d0a11d25SRichard Henderson 
4308d0a11d25SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, true, 0);
4309d0a11d25SRichard Henderson     if (addr == NULL) {
4310d0a11d25SRichard Henderson         return false;
4311d0a11d25SRichard Henderson     }
4312d0a11d25SRichard Henderson     da = resolve_asi(dc, a->asi, mop);
4313d0a11d25SRichard Henderson 
4314d0a11d25SRichard Henderson     o = gen_dest_gpr(dc, a->rd);
4315d0a11d25SRichard Henderson     n = gen_load_gpr(dc, a->rd);
4316d0a11d25SRichard Henderson     c = gen_load_gpr(dc, a->rs2_or_imm);
4317d0a11d25SRichard Henderson     gen_cas_asi(dc, &da, o, n, c, addr);
4318d0a11d25SRichard Henderson     gen_store_gpr(dc, a->rd, o);
4319d0a11d25SRichard Henderson     return advance_pc(dc);
4320d0a11d25SRichard Henderson }
4321d0a11d25SRichard Henderson 
4322d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL)
4323d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ)
4324d0a11d25SRichard Henderson 
432506c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
432606c060d9SRichard Henderson {
432706c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
432806c060d9SRichard Henderson     DisasASI da;
432906c060d9SRichard Henderson 
433006c060d9SRichard Henderson     if (addr == NULL) {
433106c060d9SRichard Henderson         return false;
433206c060d9SRichard Henderson     }
433306c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
433406c060d9SRichard Henderson         return true;
433506c060d9SRichard Henderson     }
433606c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
433706c060d9SRichard Henderson         return true;
433806c060d9SRichard Henderson     }
433906c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4340287b1152SRichard Henderson     gen_ldf_asi(dc, &da, sz, addr, a->rd);
434106c060d9SRichard Henderson     gen_update_fprs_dirty(dc, a->rd);
434206c060d9SRichard Henderson     return advance_pc(dc);
434306c060d9SRichard Henderson }
434406c060d9SRichard Henderson 
434506c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32)
434606c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64)
434706c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128)
434806c060d9SRichard Henderson 
4349287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32)
4350287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64)
4351287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128)
4352287b1152SRichard Henderson 
435306c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
435406c060d9SRichard Henderson {
435506c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
435606c060d9SRichard Henderson     DisasASI da;
435706c060d9SRichard Henderson 
435806c060d9SRichard Henderson     if (addr == NULL) {
435906c060d9SRichard Henderson         return false;
436006c060d9SRichard Henderson     }
436106c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
436206c060d9SRichard Henderson         return true;
436306c060d9SRichard Henderson     }
436406c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
436506c060d9SRichard Henderson         return true;
436606c060d9SRichard Henderson     }
436706c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4368287b1152SRichard Henderson     gen_stf_asi(dc, &da, sz, addr, a->rd);
436906c060d9SRichard Henderson     return advance_pc(dc);
437006c060d9SRichard Henderson }
437106c060d9SRichard Henderson 
437206c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32)
437306c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64)
437406c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128)
437506c060d9SRichard Henderson 
4376287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32)
4377287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64)
4378287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128)
4379287b1152SRichard Henderson 
438006c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a)
438106c060d9SRichard Henderson {
438206c060d9SRichard Henderson     if (!avail_32(dc)) {
438306c060d9SRichard Henderson         return false;
438406c060d9SRichard Henderson     }
438506c060d9SRichard Henderson     if (!supervisor(dc)) {
438606c060d9SRichard Henderson         return raise_priv(dc);
438706c060d9SRichard Henderson     }
438806c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
438906c060d9SRichard Henderson         return true;
439006c060d9SRichard Henderson     }
439106c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
439206c060d9SRichard Henderson     return true;
439306c060d9SRichard Henderson }
439406c060d9SRichard Henderson 
4395da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop,
4396da681406SRichard Henderson                      target_ulong new_mask, target_ulong old_mask)
43973d3c0673SRichard Henderson {
4398da681406SRichard Henderson     TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43993d3c0673SRichard Henderson     if (addr == NULL) {
44003d3c0673SRichard Henderson         return false;
44013d3c0673SRichard Henderson     }
44023d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
44033d3c0673SRichard Henderson         return true;
44043d3c0673SRichard Henderson     }
4405da681406SRichard Henderson     tmp = tcg_temp_new();
4406da681406SRichard Henderson     tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN);
4407da681406SRichard Henderson     tcg_gen_andi_tl(tmp, tmp, new_mask);
4408da681406SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask);
4409da681406SRichard Henderson     tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp);
4410da681406SRichard Henderson     gen_helper_set_fsr(tcg_env, cpu_fsr);
44113d3c0673SRichard Henderson     return advance_pc(dc);
44123d3c0673SRichard Henderson }
44133d3c0673SRichard Henderson 
4414da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK)
4415da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK)
44163d3c0673SRichard Henderson 
44173d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop)
44183d3c0673SRichard Henderson {
44193d3c0673SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
44203d3c0673SRichard Henderson     if (addr == NULL) {
44213d3c0673SRichard Henderson         return false;
44223d3c0673SRichard Henderson     }
44233d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
44243d3c0673SRichard Henderson         return true;
44253d3c0673SRichard Henderson     }
44263d3c0673SRichard Henderson     tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN);
44273d3c0673SRichard Henderson     return advance_pc(dc);
44283d3c0673SRichard Henderson }
44293d3c0673SRichard Henderson 
44303d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL)
44313d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ)
44323d3c0673SRichard Henderson 
44333a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c)
44343a38260eSRichard Henderson {
44353a38260eSRichard Henderson     uint64_t mask;
44363a38260eSRichard Henderson 
44373a38260eSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
44383a38260eSRichard Henderson         return true;
44393a38260eSRichard Henderson     }
44403a38260eSRichard Henderson 
44413a38260eSRichard Henderson     if (rd & 1) {
44423a38260eSRichard Henderson         mask = MAKE_64BIT_MASK(0, 32);
44433a38260eSRichard Henderson     } else {
44443a38260eSRichard Henderson         mask = MAKE_64BIT_MASK(32, 32);
44453a38260eSRichard Henderson     }
44463a38260eSRichard Henderson     if (c) {
44473a38260eSRichard Henderson         tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask);
44483a38260eSRichard Henderson     } else {
44493a38260eSRichard Henderson         tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask);
44503a38260eSRichard Henderson     }
44513a38260eSRichard Henderson     gen_update_fprs_dirty(dc, rd);
44523a38260eSRichard Henderson     return advance_pc(dc);
44533a38260eSRichard Henderson }
44543a38260eSRichard Henderson 
44553a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0)
44563a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1)
44573a38260eSRichard Henderson 
44583a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c)
44593a38260eSRichard Henderson {
44603a38260eSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
44613a38260eSRichard Henderson         return true;
44623a38260eSRichard Henderson     }
44633a38260eSRichard Henderson 
44643a38260eSRichard Henderson     tcg_gen_movi_i64(cpu_fpr[rd / 2], c);
44653a38260eSRichard Henderson     gen_update_fprs_dirty(dc, rd);
44663a38260eSRichard Henderson     return advance_pc(dc);
44673a38260eSRichard Henderson }
44683a38260eSRichard Henderson 
44693a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0)
44703a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1)
44713a38260eSRichard Henderson 
4472baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a,
4473baf3dbf2SRichard Henderson                   void (*func)(TCGv_i32, TCGv_i32))
4474baf3dbf2SRichard Henderson {
4475baf3dbf2SRichard Henderson     TCGv_i32 tmp;
4476baf3dbf2SRichard Henderson 
4477baf3dbf2SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4478baf3dbf2SRichard Henderson         return true;
4479baf3dbf2SRichard Henderson     }
4480baf3dbf2SRichard Henderson 
4481baf3dbf2SRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4482baf3dbf2SRichard Henderson     func(tmp, tmp);
4483baf3dbf2SRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4484baf3dbf2SRichard Henderson     return advance_pc(dc);
4485baf3dbf2SRichard Henderson }
4486baf3dbf2SRichard Henderson 
4487baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs)
4488baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs)
4489baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss)
4490baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32)
4491baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32)
4492baf3dbf2SRichard Henderson 
44932f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a,
44942f722641SRichard Henderson                   void (*func)(TCGv_i32, TCGv_i64))
44952f722641SRichard Henderson {
44962f722641SRichard Henderson     TCGv_i32 dst;
44972f722641SRichard Henderson     TCGv_i64 src;
44982f722641SRichard Henderson 
44992f722641SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45002f722641SRichard Henderson         return true;
45012f722641SRichard Henderson     }
45022f722641SRichard Henderson 
4503388a6465SRichard Henderson     dst = tcg_temp_new_i32();
45042f722641SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
45052f722641SRichard Henderson     func(dst, src);
45062f722641SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
45072f722641SRichard Henderson     return advance_pc(dc);
45082f722641SRichard Henderson }
45092f722641SRichard Henderson 
45102f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16)
45112f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix)
45122f722641SRichard Henderson 
4513119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a,
4514119cb94fSRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
4515119cb94fSRichard Henderson {
4516119cb94fSRichard Henderson     TCGv_i32 tmp;
4517119cb94fSRichard Henderson 
4518119cb94fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4519119cb94fSRichard Henderson         return true;
4520119cb94fSRichard Henderson     }
4521119cb94fSRichard Henderson 
4522119cb94fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4523119cb94fSRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4524119cb94fSRichard Henderson     func(tmp, tcg_env, tmp);
4525119cb94fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4526119cb94fSRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4527119cb94fSRichard Henderson     return advance_pc(dc);
4528119cb94fSRichard Henderson }
4529119cb94fSRichard Henderson 
4530119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts)
4531119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos)
4532119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi)
4533119cb94fSRichard Henderson 
45348c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a,
45358c94bcd8SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
45368c94bcd8SRichard Henderson {
45378c94bcd8SRichard Henderson     TCGv_i32 dst;
45388c94bcd8SRichard Henderson     TCGv_i64 src;
45398c94bcd8SRichard Henderson 
45408c94bcd8SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45418c94bcd8SRichard Henderson         return true;
45428c94bcd8SRichard Henderson     }
45438c94bcd8SRichard Henderson 
45448c94bcd8SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4545388a6465SRichard Henderson     dst = tcg_temp_new_i32();
45468c94bcd8SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
45478c94bcd8SRichard Henderson     func(dst, tcg_env, src);
45488c94bcd8SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
45498c94bcd8SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
45508c94bcd8SRichard Henderson     return advance_pc(dc);
45518c94bcd8SRichard Henderson }
45528c94bcd8SRichard Henderson 
45538c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos)
45548c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi)
45558c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos)
45568c94bcd8SRichard Henderson 
4557c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a,
4558c6d83e4fSRichard Henderson                   void (*func)(TCGv_i64, TCGv_i64))
4559c6d83e4fSRichard Henderson {
4560c6d83e4fSRichard Henderson     TCGv_i64 dst, src;
4561c6d83e4fSRichard Henderson 
4562c6d83e4fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4563c6d83e4fSRichard Henderson         return true;
4564c6d83e4fSRichard Henderson     }
4565c6d83e4fSRichard Henderson 
4566c6d83e4fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4567c6d83e4fSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4568c6d83e4fSRichard Henderson     func(dst, src);
4569c6d83e4fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4570c6d83e4fSRichard Henderson     return advance_pc(dc);
4571c6d83e4fSRichard Henderson }
4572c6d83e4fSRichard Henderson 
4573c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd)
4574c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd)
4575c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd)
4576c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64)
4577c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64)
4578c6d83e4fSRichard Henderson 
45798aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a,
45808aa418b3SRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
45818aa418b3SRichard Henderson {
45828aa418b3SRichard Henderson     TCGv_i64 dst, src;
45838aa418b3SRichard Henderson 
45848aa418b3SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45858aa418b3SRichard Henderson         return true;
45868aa418b3SRichard Henderson     }
45878aa418b3SRichard Henderson 
45888aa418b3SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
45898aa418b3SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
45908aa418b3SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
45918aa418b3SRichard Henderson     func(dst, tcg_env, src);
45928aa418b3SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
45938aa418b3SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
45948aa418b3SRichard Henderson     return advance_pc(dc);
45958aa418b3SRichard Henderson }
45968aa418b3SRichard Henderson 
45978aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd)
45988aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod)
45998aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox)
46008aa418b3SRichard Henderson 
4601199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a,
4602199d43efSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
4603199d43efSRichard Henderson {
4604199d43efSRichard Henderson     TCGv_i64 dst;
4605199d43efSRichard Henderson     TCGv_i32 src;
4606199d43efSRichard Henderson 
4607199d43efSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4608199d43efSRichard Henderson         return true;
4609199d43efSRichard Henderson     }
4610199d43efSRichard Henderson 
4611199d43efSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4612199d43efSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4613199d43efSRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
4614199d43efSRichard Henderson     func(dst, tcg_env, src);
4615199d43efSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4616199d43efSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4617199d43efSRichard Henderson     return advance_pc(dc);
4618199d43efSRichard Henderson }
4619199d43efSRichard Henderson 
4620199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod)
4621199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod)
4622199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox)
4623199d43efSRichard Henderson 
4624daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a,
4625daf457d4SRichard Henderson                   void (*func)(TCGv_i128, TCGv_i128))
4626f4e18df5SRichard Henderson {
462733ec4245SRichard Henderson     TCGv_i128 t;
4628f4e18df5SRichard Henderson 
4629f4e18df5SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4630f4e18df5SRichard Henderson         return true;
4631f4e18df5SRichard Henderson     }
4632f4e18df5SRichard Henderson     if (gen_trap_float128(dc)) {
4633f4e18df5SRichard Henderson         return true;
4634f4e18df5SRichard Henderson     }
4635f4e18df5SRichard Henderson 
4636f4e18df5SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
463733ec4245SRichard Henderson     t = gen_load_fpr_Q(dc, a->rs);
4638daf457d4SRichard Henderson     func(t, t);
463933ec4245SRichard Henderson     gen_store_fpr_Q(dc, a->rd, t);
4640f4e18df5SRichard Henderson     return advance_pc(dc);
4641f4e18df5SRichard Henderson }
4642f4e18df5SRichard Henderson 
4643daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128)
4644daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq)
4645daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq)
4646f4e18df5SRichard Henderson 
4647c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a,
4648e41716beSRichard Henderson                       void (*func)(TCGv_i128, TCGv_env, TCGv_i128))
4649c995216bSRichard Henderson {
4650e41716beSRichard Henderson     TCGv_i128 t;
4651e41716beSRichard Henderson 
4652c995216bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4653c995216bSRichard Henderson         return true;
4654c995216bSRichard Henderson     }
4655c995216bSRichard Henderson     if (gen_trap_float128(dc)) {
4656c995216bSRichard Henderson         return true;
4657c995216bSRichard Henderson     }
4658c995216bSRichard Henderson 
4659c995216bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4660e41716beSRichard Henderson 
4661e41716beSRichard Henderson     t = gen_load_fpr_Q(dc, a->rs);
4662e41716beSRichard Henderson     func(t, tcg_env, t);
4663c995216bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4664e41716beSRichard Henderson     gen_store_fpr_Q(dc, a->rd, t);
4665c995216bSRichard Henderson     return advance_pc(dc);
4666c995216bSRichard Henderson }
4667c995216bSRichard Henderson 
4668c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq)
4669c995216bSRichard Henderson 
4670bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a,
4671d81e3efeSRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i128))
4672bd9c5c42SRichard Henderson {
4673d81e3efeSRichard Henderson     TCGv_i128 src;
4674bd9c5c42SRichard Henderson     TCGv_i32 dst;
4675bd9c5c42SRichard Henderson 
4676bd9c5c42SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4677bd9c5c42SRichard Henderson         return true;
4678bd9c5c42SRichard Henderson     }
4679bd9c5c42SRichard Henderson     if (gen_trap_float128(dc)) {
4680bd9c5c42SRichard Henderson         return true;
4681bd9c5c42SRichard Henderson     }
4682bd9c5c42SRichard Henderson 
4683bd9c5c42SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4684d81e3efeSRichard Henderson     src = gen_load_fpr_Q(dc, a->rs);
4685388a6465SRichard Henderson     dst = tcg_temp_new_i32();
4686d81e3efeSRichard Henderson     func(dst, tcg_env, src);
4687bd9c5c42SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4688bd9c5c42SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
4689bd9c5c42SRichard Henderson     return advance_pc(dc);
4690bd9c5c42SRichard Henderson }
4691bd9c5c42SRichard Henderson 
4692bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos)
4693bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi)
4694bd9c5c42SRichard Henderson 
46951617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a,
469625a5769eSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i128))
46971617586fSRichard Henderson {
469825a5769eSRichard Henderson     TCGv_i128 src;
46991617586fSRichard Henderson     TCGv_i64 dst;
47001617586fSRichard Henderson 
47011617586fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47021617586fSRichard Henderson         return true;
47031617586fSRichard Henderson     }
47041617586fSRichard Henderson     if (gen_trap_float128(dc)) {
47051617586fSRichard Henderson         return true;
47061617586fSRichard Henderson     }
47071617586fSRichard Henderson 
47081617586fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
470925a5769eSRichard Henderson     src = gen_load_fpr_Q(dc, a->rs);
47101617586fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
471125a5769eSRichard Henderson     func(dst, tcg_env, src);
47121617586fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
47131617586fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
47141617586fSRichard Henderson     return advance_pc(dc);
47151617586fSRichard Henderson }
47161617586fSRichard Henderson 
47171617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod)
47181617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox)
47191617586fSRichard Henderson 
472013ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a,
47210b2a61ccSRichard Henderson                       void (*func)(TCGv_i128, TCGv_env, TCGv_i32))
472213ebcc77SRichard Henderson {
472313ebcc77SRichard Henderson     TCGv_i32 src;
47240b2a61ccSRichard Henderson     TCGv_i128 dst;
472513ebcc77SRichard Henderson 
472613ebcc77SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
472713ebcc77SRichard Henderson         return true;
472813ebcc77SRichard Henderson     }
472913ebcc77SRichard Henderson     if (gen_trap_float128(dc)) {
473013ebcc77SRichard Henderson         return true;
473113ebcc77SRichard Henderson     }
473213ebcc77SRichard Henderson 
473313ebcc77SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
473413ebcc77SRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
47350b2a61ccSRichard Henderson     dst = tcg_temp_new_i128();
47360b2a61ccSRichard Henderson     func(dst, tcg_env, src);
47370b2a61ccSRichard Henderson     gen_store_fpr_Q(dc, a->rd, dst);
473813ebcc77SRichard Henderson     return advance_pc(dc);
473913ebcc77SRichard Henderson }
474013ebcc77SRichard Henderson 
474113ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq)
474213ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq)
474313ebcc77SRichard Henderson 
47447b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a,
4745fdc50716SRichard Henderson                       void (*func)(TCGv_i128, TCGv_env, TCGv_i64))
47467b8e3e1aSRichard Henderson {
47477b8e3e1aSRichard Henderson     TCGv_i64 src;
4748fdc50716SRichard Henderson     TCGv_i128 dst;
47497b8e3e1aSRichard Henderson 
47507b8e3e1aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47517b8e3e1aSRichard Henderson         return true;
47527b8e3e1aSRichard Henderson     }
47537b8e3e1aSRichard Henderson     if (gen_trap_float128(dc)) {
47547b8e3e1aSRichard Henderson         return true;
47557b8e3e1aSRichard Henderson     }
47567b8e3e1aSRichard Henderson 
47577b8e3e1aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
47587b8e3e1aSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4759fdc50716SRichard Henderson     dst = tcg_temp_new_i128();
4760fdc50716SRichard Henderson     func(dst, tcg_env, src);
4761fdc50716SRichard Henderson     gen_store_fpr_Q(dc, a->rd, dst);
47627b8e3e1aSRichard Henderson     return advance_pc(dc);
47637b8e3e1aSRichard Henderson }
47647b8e3e1aSRichard Henderson 
47657b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq)
47667b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq)
47677b8e3e1aSRichard Henderson 
47687f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a,
47697f10b52fSRichard Henderson                    void (*func)(TCGv_i32, TCGv_i32, TCGv_i32))
47707f10b52fSRichard Henderson {
47717f10b52fSRichard Henderson     TCGv_i32 src1, src2;
47727f10b52fSRichard Henderson 
47737f10b52fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47747f10b52fSRichard Henderson         return true;
47757f10b52fSRichard Henderson     }
47767f10b52fSRichard Henderson 
47777f10b52fSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
47787f10b52fSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
47797f10b52fSRichard Henderson     func(src1, src1, src2);
47807f10b52fSRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
47817f10b52fSRichard Henderson     return advance_pc(dc);
47827f10b52fSRichard Henderson }
47837f10b52fSRichard Henderson 
47847f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32)
47857f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32)
47867f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32)
47877f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32)
47887f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32)
47897f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32)
47907f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32)
47917f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32)
47927f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32)
47937f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32)
47947f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32)
47957f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32)
47967f10b52fSRichard Henderson 
4797c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a,
4798c1514961SRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
4799c1514961SRichard Henderson {
4800c1514961SRichard Henderson     TCGv_i32 src1, src2;
4801c1514961SRichard Henderson 
4802c1514961SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4803c1514961SRichard Henderson         return true;
4804c1514961SRichard Henderson     }
4805c1514961SRichard Henderson 
4806c1514961SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4807c1514961SRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4808c1514961SRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4809c1514961SRichard Henderson     func(src1, tcg_env, src1, src2);
4810c1514961SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4811c1514961SRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
4812c1514961SRichard Henderson     return advance_pc(dc);
4813c1514961SRichard Henderson }
4814c1514961SRichard Henderson 
4815c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds)
4816c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs)
4817c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls)
4818c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs)
4819c1514961SRichard Henderson 
4820e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
4821e06c9f83SRichard Henderson                    void (*func)(TCGv_i64, TCGv_i64, TCGv_i64))
4822e06c9f83SRichard Henderson {
4823e06c9f83SRichard Henderson     TCGv_i64 dst, src1, src2;
4824e06c9f83SRichard Henderson 
4825e06c9f83SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4826e06c9f83SRichard Henderson         return true;
4827e06c9f83SRichard Henderson     }
4828e06c9f83SRichard Henderson 
4829e06c9f83SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4830e06c9f83SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4831e06c9f83SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4832e06c9f83SRichard Henderson     func(dst, src1, src2);
4833e06c9f83SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4834e06c9f83SRichard Henderson     return advance_pc(dc);
4835e06c9f83SRichard Henderson }
4836e06c9f83SRichard Henderson 
4837e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16)
4838e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au)
4839e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al)
4840e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16)
4841e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16)
4842e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16)
4843e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16)
4844e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge)
4845e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand)
4846e06c9f83SRichard Henderson 
4847e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64)
4848e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64)
4849e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64)
4850e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64)
4851e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64)
4852e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64)
4853e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64)
4854e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64)
4855e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64)
4856e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64)
4857e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64)
4858e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64)
4859e06c9f83SRichard Henderson 
48604b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32)
48614b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata)
48624b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle)
48634b6edc0aSRichard Henderson 
4864e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a,
4865e2fa6bd1SRichard Henderson                    void (*func)(TCGv, TCGv_i64, TCGv_i64))
4866e2fa6bd1SRichard Henderson {
4867e2fa6bd1SRichard Henderson     TCGv_i64 src1, src2;
4868e2fa6bd1SRichard Henderson     TCGv dst;
4869e2fa6bd1SRichard Henderson 
4870e2fa6bd1SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4871e2fa6bd1SRichard Henderson         return true;
4872e2fa6bd1SRichard Henderson     }
4873e2fa6bd1SRichard Henderson 
4874e2fa6bd1SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4875e2fa6bd1SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4876e2fa6bd1SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4877e2fa6bd1SRichard Henderson     func(dst, src1, src2);
4878e2fa6bd1SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4879e2fa6bd1SRichard Henderson     return advance_pc(dc);
4880e2fa6bd1SRichard Henderson }
4881e2fa6bd1SRichard Henderson 
4882e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16)
4883e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16)
4884e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16)
4885e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16)
4886e2fa6bd1SRichard Henderson 
4887e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32)
4888e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32)
4889e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32)
4890e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32)
4891e2fa6bd1SRichard Henderson 
4892f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a,
4893f2a59b0aSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
4894f2a59b0aSRichard Henderson {
4895f2a59b0aSRichard Henderson     TCGv_i64 dst, src1, src2;
4896f2a59b0aSRichard Henderson 
4897f2a59b0aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4898f2a59b0aSRichard Henderson         return true;
4899f2a59b0aSRichard Henderson     }
4900f2a59b0aSRichard Henderson 
4901f2a59b0aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4902f2a59b0aSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4903f2a59b0aSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4904f2a59b0aSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4905f2a59b0aSRichard Henderson     func(dst, tcg_env, src1, src2);
4906f2a59b0aSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4907f2a59b0aSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4908f2a59b0aSRichard Henderson     return advance_pc(dc);
4909f2a59b0aSRichard Henderson }
4910f2a59b0aSRichard Henderson 
4911f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd)
4912f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd)
4913f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld)
4914f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd)
4915f2a59b0aSRichard Henderson 
4916ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a)
4917ff4c711bSRichard Henderson {
4918ff4c711bSRichard Henderson     TCGv_i64 dst;
4919ff4c711bSRichard Henderson     TCGv_i32 src1, src2;
4920ff4c711bSRichard Henderson 
4921ff4c711bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4922ff4c711bSRichard Henderson         return true;
4923ff4c711bSRichard Henderson     }
4924ff4c711bSRichard Henderson     if (!(dc->def->features & CPU_FEATURE_FSMULD)) {
4925ff4c711bSRichard Henderson         return raise_unimpfpop(dc);
4926ff4c711bSRichard Henderson     }
4927ff4c711bSRichard Henderson 
4928ff4c711bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4929ff4c711bSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4930ff4c711bSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4931ff4c711bSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4932ff4c711bSRichard Henderson     gen_helper_fsmuld(dst, tcg_env, src1, src2);
4933ff4c711bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4934ff4c711bSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4935ff4c711bSRichard Henderson     return advance_pc(dc);
4936ff4c711bSRichard Henderson }
4937ff4c711bSRichard Henderson 
4938afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a,
4939afb04344SRichard Henderson                     void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
4940afb04344SRichard Henderson {
4941afb04344SRichard Henderson     TCGv_i64 dst, src0, src1, src2;
4942afb04344SRichard Henderson 
4943afb04344SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4944afb04344SRichard Henderson         return true;
4945afb04344SRichard Henderson     }
4946afb04344SRichard Henderson 
4947afb04344SRichard Henderson     dst  = gen_dest_fpr_D(dc, a->rd);
4948afb04344SRichard Henderson     src0 = gen_load_fpr_D(dc, a->rd);
4949afb04344SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4950afb04344SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4951afb04344SRichard Henderson     func(dst, src0, src1, src2);
4952afb04344SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4953afb04344SRichard Henderson     return advance_pc(dc);
4954afb04344SRichard Henderson }
4955afb04344SRichard Henderson 
4956afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist)
4957afb04344SRichard Henderson 
4958a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a,
495916bedf89SRichard Henderson                        void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128))
4960a4056239SRichard Henderson {
496116bedf89SRichard Henderson     TCGv_i128 src1, src2;
496216bedf89SRichard Henderson 
4963a4056239SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4964a4056239SRichard Henderson         return true;
4965a4056239SRichard Henderson     }
4966a4056239SRichard Henderson     if (gen_trap_float128(dc)) {
4967a4056239SRichard Henderson         return true;
4968a4056239SRichard Henderson     }
4969a4056239SRichard Henderson 
4970a4056239SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
497116bedf89SRichard Henderson     src1 = gen_load_fpr_Q(dc, a->rs1);
497216bedf89SRichard Henderson     src2 = gen_load_fpr_Q(dc, a->rs2);
497316bedf89SRichard Henderson     func(src1, tcg_env, src1, src2);
4974a4056239SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
497516bedf89SRichard Henderson     gen_store_fpr_Q(dc, a->rd, src1);
4976a4056239SRichard Henderson     return advance_pc(dc);
4977a4056239SRichard Henderson }
4978a4056239SRichard Henderson 
4979a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq)
4980a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq)
4981a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq)
4982a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq)
4983a4056239SRichard Henderson 
49845e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a)
49855e3b17bbSRichard Henderson {
49865e3b17bbSRichard Henderson     TCGv_i64 src1, src2;
4987*ba21dc99SRichard Henderson     TCGv_i128 dst;
49885e3b17bbSRichard Henderson 
49895e3b17bbSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
49905e3b17bbSRichard Henderson         return true;
49915e3b17bbSRichard Henderson     }
49925e3b17bbSRichard Henderson     if (gen_trap_float128(dc)) {
49935e3b17bbSRichard Henderson         return true;
49945e3b17bbSRichard Henderson     }
49955e3b17bbSRichard Henderson 
49965e3b17bbSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
49975e3b17bbSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
49985e3b17bbSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4999*ba21dc99SRichard Henderson     dst = tcg_temp_new_i128();
5000*ba21dc99SRichard Henderson     gen_helper_fdmulq(dst, tcg_env, src1, src2);
50015e3b17bbSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
5002*ba21dc99SRichard Henderson     gen_store_fpr_Q(dc, a->rd, dst);
50035e3b17bbSRichard Henderson     return advance_pc(dc);
50045e3b17bbSRichard Henderson }
50055e3b17bbSRichard Henderson 
5006f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128,
5007f7ec8155SRichard Henderson                      void (*func)(DisasContext *, DisasCompare *, int, int))
5008f7ec8155SRichard Henderson {
5009f7ec8155SRichard Henderson     DisasCompare cmp;
5010f7ec8155SRichard Henderson 
50112c4f56c9SRichard Henderson     if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) {
50122c4f56c9SRichard Henderson         return false;
50132c4f56c9SRichard Henderson     }
5014f7ec8155SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5015f7ec8155SRichard Henderson         return true;
5016f7ec8155SRichard Henderson     }
5017f7ec8155SRichard Henderson     if (is_128 && gen_trap_float128(dc)) {
5018f7ec8155SRichard Henderson         return true;
5019f7ec8155SRichard Henderson     }
5020f7ec8155SRichard Henderson 
5021f7ec8155SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5022f7ec8155SRichard Henderson     func(dc, &cmp, a->rd, a->rs2);
5023f7ec8155SRichard Henderson     return advance_pc(dc);
5024f7ec8155SRichard Henderson }
5025f7ec8155SRichard Henderson 
5026f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs)
5027f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd)
5028f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq)
5029f7ec8155SRichard Henderson 
5030f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128,
5031f7ec8155SRichard Henderson                       void (*func)(DisasContext *, DisasCompare *, int, int))
5032f7ec8155SRichard Henderson {
5033f7ec8155SRichard Henderson     DisasCompare cmp;
5034f7ec8155SRichard Henderson 
5035f7ec8155SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5036f7ec8155SRichard Henderson         return true;
5037f7ec8155SRichard Henderson     }
5038f7ec8155SRichard Henderson     if (is_128 && gen_trap_float128(dc)) {
5039f7ec8155SRichard Henderson         return true;
5040f7ec8155SRichard Henderson     }
5041f7ec8155SRichard Henderson 
5042f7ec8155SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5043f7ec8155SRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
5044f7ec8155SRichard Henderson     func(dc, &cmp, a->rd, a->rs2);
5045f7ec8155SRichard Henderson     return advance_pc(dc);
5046f7ec8155SRichard Henderson }
5047f7ec8155SRichard Henderson 
5048f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs)
5049f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd)
5050f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq)
5051f7ec8155SRichard Henderson 
5052f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128,
5053f7ec8155SRichard Henderson                        void (*func)(DisasContext *, DisasCompare *, int, int))
5054f7ec8155SRichard Henderson {
5055f7ec8155SRichard Henderson     DisasCompare cmp;
5056f7ec8155SRichard Henderson 
5057f7ec8155SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
5058f7ec8155SRichard Henderson         return true;
5059f7ec8155SRichard Henderson     }
5060f7ec8155SRichard Henderson     if (is_128 && gen_trap_float128(dc)) {
5061f7ec8155SRichard Henderson         return true;
5062f7ec8155SRichard Henderson     }
5063f7ec8155SRichard Henderson 
5064f7ec8155SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5065f7ec8155SRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
5066f7ec8155SRichard Henderson     func(dc, &cmp, a->rd, a->rs2);
5067f7ec8155SRichard Henderson     return advance_pc(dc);
5068f7ec8155SRichard Henderson }
5069f7ec8155SRichard Henderson 
5070f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs)
5071f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd)
5072f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq)
5073f7ec8155SRichard Henderson 
507440f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e)
507540f9ad21SRichard Henderson {
507640f9ad21SRichard Henderson     TCGv_i32 src1, src2;
507740f9ad21SRichard Henderson 
507840f9ad21SRichard Henderson     if (avail_32(dc) && a->cc != 0) {
507940f9ad21SRichard Henderson         return false;
508040f9ad21SRichard Henderson     }
508140f9ad21SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
508240f9ad21SRichard Henderson         return true;
508340f9ad21SRichard Henderson     }
508440f9ad21SRichard Henderson 
508540f9ad21SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
508640f9ad21SRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
508740f9ad21SRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
508840f9ad21SRichard Henderson     if (e) {
508940f9ad21SRichard Henderson         gen_op_fcmpes(a->cc, src1, src2);
509040f9ad21SRichard Henderson     } else {
509140f9ad21SRichard Henderson         gen_op_fcmps(a->cc, src1, src2);
509240f9ad21SRichard Henderson     }
509340f9ad21SRichard Henderson     return advance_pc(dc);
509440f9ad21SRichard Henderson }
509540f9ad21SRichard Henderson 
509640f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false)
509740f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true)
509840f9ad21SRichard Henderson 
509940f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e)
510040f9ad21SRichard Henderson {
510140f9ad21SRichard Henderson     TCGv_i64 src1, src2;
510240f9ad21SRichard Henderson 
510340f9ad21SRichard Henderson     if (avail_32(dc) && a->cc != 0) {
510440f9ad21SRichard Henderson         return false;
510540f9ad21SRichard Henderson     }
510640f9ad21SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
510740f9ad21SRichard Henderson         return true;
510840f9ad21SRichard Henderson     }
510940f9ad21SRichard Henderson 
511040f9ad21SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
511140f9ad21SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
511240f9ad21SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
511340f9ad21SRichard Henderson     if (e) {
511440f9ad21SRichard Henderson         gen_op_fcmped(a->cc, src1, src2);
511540f9ad21SRichard Henderson     } else {
511640f9ad21SRichard Henderson         gen_op_fcmpd(a->cc, src1, src2);
511740f9ad21SRichard Henderson     }
511840f9ad21SRichard Henderson     return advance_pc(dc);
511940f9ad21SRichard Henderson }
512040f9ad21SRichard Henderson 
512140f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false)
512240f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true)
512340f9ad21SRichard Henderson 
512440f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e)
512540f9ad21SRichard Henderson {
5126f3ceafadSRichard Henderson     TCGv_i128 src1, src2;
5127f3ceafadSRichard Henderson 
512840f9ad21SRichard Henderson     if (avail_32(dc) && a->cc != 0) {
512940f9ad21SRichard Henderson         return false;
513040f9ad21SRichard Henderson     }
513140f9ad21SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
513240f9ad21SRichard Henderson         return true;
513340f9ad21SRichard Henderson     }
513440f9ad21SRichard Henderson     if (gen_trap_float128(dc)) {
513540f9ad21SRichard Henderson         return true;
513640f9ad21SRichard Henderson     }
513740f9ad21SRichard Henderson 
513840f9ad21SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5139f3ceafadSRichard Henderson     src1 = gen_load_fpr_Q(dc, a->rs1);
5140f3ceafadSRichard Henderson     src2 = gen_load_fpr_Q(dc, a->rs2);
514140f9ad21SRichard Henderson     if (e) {
5142f3ceafadSRichard Henderson         gen_op_fcmpeq(a->cc, src1, src2);
514340f9ad21SRichard Henderson     } else {
5144f3ceafadSRichard Henderson         gen_op_fcmpq(a->cc, src1, src2);
514540f9ad21SRichard Henderson     }
514640f9ad21SRichard Henderson     return advance_pc(dc);
514740f9ad21SRichard Henderson }
514840f9ad21SRichard Henderson 
514940f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false)
515040f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true)
515140f9ad21SRichard Henderson 
51526e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5153fcf5ef2aSThomas Huth {
51546e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5155b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
51566e61bc94SEmilio G. Cota     int bound;
5157af00be49SEmilio G. Cota 
5158af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
51596e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
51606e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5161576e1c4cSIgor Mammedov     dc->def = &env->def;
51626e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
51636e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5164c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
51656e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5166c9b459aaSArtyom Tarasenko #endif
5167fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5168fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
51696e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5170c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
51716e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5172c9b459aaSArtyom Tarasenko #endif
5173fcf5ef2aSThomas Huth #endif
51746e61bc94SEmilio G. Cota     /*
51756e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
51766e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
51776e61bc94SEmilio G. Cota      */
51786e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
51796e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5180af00be49SEmilio G. Cota }
5181fcf5ef2aSThomas Huth 
51826e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
51836e61bc94SEmilio G. Cota {
51846e61bc94SEmilio G. Cota }
51856e61bc94SEmilio G. Cota 
51866e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
51876e61bc94SEmilio G. Cota {
51886e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5189633c4283SRichard Henderson     target_ulong npc = dc->npc;
51906e61bc94SEmilio G. Cota 
5191633c4283SRichard Henderson     if (npc & 3) {
5192633c4283SRichard Henderson         switch (npc) {
5193633c4283SRichard Henderson         case JUMP_PC:
5194fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5195633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5196633c4283SRichard Henderson             break;
5197633c4283SRichard Henderson         case DYNAMIC_PC:
5198633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5199633c4283SRichard Henderson             npc = DYNAMIC_PC;
5200633c4283SRichard Henderson             break;
5201633c4283SRichard Henderson         default:
5202633c4283SRichard Henderson             g_assert_not_reached();
5203fcf5ef2aSThomas Huth         }
52046e61bc94SEmilio G. Cota     }
5205633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5206633c4283SRichard Henderson }
5207fcf5ef2aSThomas Huth 
52086e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
52096e61bc94SEmilio G. Cota {
52106e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5211b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
52126e61bc94SEmilio G. Cota     unsigned int insn;
5213fcf5ef2aSThomas Huth 
52144e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5215af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5216878cc677SRichard Henderson 
5217878cc677SRichard Henderson     if (!decode(dc, insn)) {
5218ba9c09b4SRichard Henderson         gen_exception(dc, TT_ILL_INSN);
5219878cc677SRichard Henderson     }
5220fcf5ef2aSThomas Huth 
5221af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
52226e61bc94SEmilio G. Cota         return;
5223c5e6ccdfSEmilio G. Cota     }
5224af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
52256e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5226af00be49SEmilio G. Cota     }
52276e61bc94SEmilio G. Cota }
5228fcf5ef2aSThomas Huth 
52296e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
52306e61bc94SEmilio G. Cota {
52316e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5232186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5233633c4283SRichard Henderson     bool may_lookup;
52346e61bc94SEmilio G. Cota 
523589527e3aSRichard Henderson     finishing_insn(dc);
523689527e3aSRichard Henderson 
523746bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
523846bb0137SMark Cave-Ayland     case DISAS_NEXT:
523946bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5240633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5241fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5242fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5243633c4283SRichard Henderson             break;
5244fcf5ef2aSThomas Huth         }
5245633c4283SRichard Henderson 
5246930f1865SRichard Henderson         may_lookup = true;
5247633c4283SRichard Henderson         if (dc->pc & 3) {
5248633c4283SRichard Henderson             switch (dc->pc) {
5249633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5250633c4283SRichard Henderson                 break;
5251633c4283SRichard Henderson             case DYNAMIC_PC:
5252633c4283SRichard Henderson                 may_lookup = false;
5253633c4283SRichard Henderson                 break;
5254633c4283SRichard Henderson             default:
5255633c4283SRichard Henderson                 g_assert_not_reached();
5256633c4283SRichard Henderson             }
5257633c4283SRichard Henderson         } else {
5258633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5259633c4283SRichard Henderson         }
5260633c4283SRichard Henderson 
5261930f1865SRichard Henderson         if (dc->npc & 3) {
5262930f1865SRichard Henderson             switch (dc->npc) {
5263930f1865SRichard Henderson             case JUMP_PC:
5264930f1865SRichard Henderson                 gen_generic_branch(dc);
5265930f1865SRichard Henderson                 break;
5266930f1865SRichard Henderson             case DYNAMIC_PC:
5267930f1865SRichard Henderson                 may_lookup = false;
5268930f1865SRichard Henderson                 break;
5269930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5270930f1865SRichard Henderson                 break;
5271930f1865SRichard Henderson             default:
5272930f1865SRichard Henderson                 g_assert_not_reached();
5273930f1865SRichard Henderson             }
5274930f1865SRichard Henderson         } else {
5275930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5276930f1865SRichard Henderson         }
5277633c4283SRichard Henderson         if (may_lookup) {
5278633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5279633c4283SRichard Henderson         } else {
528007ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5281fcf5ef2aSThomas Huth         }
528246bb0137SMark Cave-Ayland         break;
528346bb0137SMark Cave-Ayland 
528446bb0137SMark Cave-Ayland     case DISAS_NORETURN:
528546bb0137SMark Cave-Ayland        break;
528646bb0137SMark Cave-Ayland 
528746bb0137SMark Cave-Ayland     case DISAS_EXIT:
528846bb0137SMark Cave-Ayland         /* Exit TB */
528946bb0137SMark Cave-Ayland         save_state(dc);
529046bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
529146bb0137SMark Cave-Ayland         break;
529246bb0137SMark Cave-Ayland 
529346bb0137SMark Cave-Ayland     default:
529446bb0137SMark Cave-Ayland         g_assert_not_reached();
5295fcf5ef2aSThomas Huth     }
5296186e7890SRichard Henderson 
5297186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5298186e7890SRichard Henderson         gen_set_label(e->lab);
5299186e7890SRichard Henderson 
5300186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5301186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5302186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5303186e7890SRichard Henderson         }
5304186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5305186e7890SRichard Henderson 
5306186e7890SRichard Henderson         e_next = e->next;
5307186e7890SRichard Henderson         g_free(e);
5308186e7890SRichard Henderson     }
5309fcf5ef2aSThomas Huth }
53106e61bc94SEmilio G. Cota 
53118eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
53128eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
53136e61bc94SEmilio G. Cota {
53148eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
53158eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
53166e61bc94SEmilio G. Cota }
53176e61bc94SEmilio G. Cota 
53186e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
53196e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
53206e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
53216e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
53226e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
53236e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
53246e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
53256e61bc94SEmilio G. Cota };
53266e61bc94SEmilio G. Cota 
5327597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
532832f0c394SAnton Johansson                            vaddr pc, void *host_pc)
53296e61bc94SEmilio G. Cota {
53306e61bc94SEmilio G. Cota     DisasContext dc = {};
53316e61bc94SEmilio G. Cota 
5332306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5333fcf5ef2aSThomas Huth }
5334fcf5ef2aSThomas Huth 
533555c3ceefSRichard Henderson void sparc_tcg_init(void)
5336fcf5ef2aSThomas Huth {
5337fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5338fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5339fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5340fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5341fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5342fcf5ef2aSThomas Huth     };
5343fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5344fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5345fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5346fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5347fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5348fcf5ef2aSThomas Huth     };
5349fcf5ef2aSThomas Huth 
5350fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5351fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5352fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
53532a1905c7SRichard Henderson         { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" },
53542a1905c7SRichard Henderson         { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" },
5355fcf5ef2aSThomas Huth #endif
53562a1905c7SRichard Henderson         { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" },
53572a1905c7SRichard Henderson         { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" },
53582a1905c7SRichard Henderson         { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" },
53592a1905c7SRichard Henderson         { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" },
5360fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5361fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5362fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5363fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5364fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5365fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5366fcf5ef2aSThomas Huth     };
5367fcf5ef2aSThomas Huth 
5368fcf5ef2aSThomas Huth     unsigned int i;
5369fcf5ef2aSThomas Huth 
5370ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5371fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5372fcf5ef2aSThomas Huth                                          "regwptr");
5373fcf5ef2aSThomas Huth 
5374fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5375ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5376fcf5ef2aSThomas Huth     }
5377fcf5ef2aSThomas Huth 
5378f764718dSRichard Henderson     cpu_regs[0] = NULL;
5379fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5380ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5381fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5382fcf5ef2aSThomas Huth                                          gregnames[i]);
5383fcf5ef2aSThomas Huth     }
5384fcf5ef2aSThomas Huth 
5385fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5386fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5387fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5388fcf5ef2aSThomas Huth                                          gregnames[i]);
5389fcf5ef2aSThomas Huth     }
5390fcf5ef2aSThomas Huth 
5391fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5392ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5393fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5394fcf5ef2aSThomas Huth                                             fregnames[i]);
5395fcf5ef2aSThomas Huth     }
5396b597eedcSRichard Henderson 
5397b597eedcSRichard Henderson #ifdef TARGET_SPARC64
5398b597eedcSRichard Henderson     cpu_fprs = tcg_global_mem_new_i32(tcg_env,
5399b597eedcSRichard Henderson                                       offsetof(CPUSPARCState, fprs), "fprs");
5400b597eedcSRichard Henderson #endif
5401fcf5ef2aSThomas Huth }
5402fcf5ef2aSThomas Huth 
5403f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5404f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5405f36aaa53SRichard Henderson                                 const uint64_t *data)
5406fcf5ef2aSThomas Huth {
5407f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5408f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5409fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5410fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5411fcf5ef2aSThomas Huth 
5412fcf5ef2aSThomas Huth     env->pc = pc;
5413fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5414fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5415fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5416fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5417fcf5ef2aSThomas Huth         if (env->cond) {
5418fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5419fcf5ef2aSThomas Huth         } else {
5420fcf5ef2aSThomas Huth             env->npc = pc + 4;
5421fcf5ef2aSThomas Huth         }
5422fcf5ef2aSThomas Huth     } else {
5423fcf5ef2aSThomas Huth         env->npc = npc;
5424fcf5ef2aSThomas Huth     }
5425fcf5ef2aSThomas Huth }
5426