1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 66f4e18df5SRichard Henderson # define gen_helper_fabsq ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 74e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 758aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 81e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 82e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 83e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 84f4e18df5SRichard Henderson # define gen_helper_fnegq ({ qemu_build_not_reached(); NULL; }) 85e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 861617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 87199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 888aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 897b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 90f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 91afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 92da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 93da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 94668bb9b7SRichard Henderson # define MAXTL_MASK 0 95af25071cSRichard Henderson #endif 96af25071cSRichard Henderson 97633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 98633c4283SRichard Henderson #define DYNAMIC_PC 1 99633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 100633c4283SRichard Henderson #define JUMP_PC 2 101633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 102633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 103fcf5ef2aSThomas Huth 10446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 10546bb0137SMark Cave-Ayland 106fcf5ef2aSThomas Huth /* global register indexes */ 107fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 108fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 109fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 110fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 111fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 112fcf5ef2aSThomas Huth static TCGv cpu_y; 113fcf5ef2aSThomas Huth static TCGv cpu_tbr; 114fcf5ef2aSThomas Huth static TCGv cpu_cond; 1152a1905c7SRichard Henderson static TCGv cpu_cc_N; 1162a1905c7SRichard Henderson static TCGv cpu_cc_V; 1172a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1182a1905c7SRichard Henderson static TCGv cpu_icc_C; 119fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1202a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1212a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1222a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 123fcf5ef2aSThomas Huth static TCGv cpu_gsr; 124fcf5ef2aSThomas Huth #else 125af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 126af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 127fcf5ef2aSThomas Huth #endif 1282a1905c7SRichard Henderson 1292a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1302a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1312a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1322a1905c7SRichard Henderson #else 1332a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1342a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1352a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1362a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1372a1905c7SRichard Henderson #endif 1382a1905c7SRichard Henderson 139fcf5ef2aSThomas Huth /* Floating point registers */ 140fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 141fcf5ef2aSThomas Huth 142af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 143af25071cSRichard Henderson #ifdef TARGET_SPARC64 144cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 145af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 146af25071cSRichard Henderson #else 147cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 148af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 149af25071cSRichard Henderson #endif 150af25071cSRichard Henderson 151186e7890SRichard Henderson typedef struct DisasDelayException { 152186e7890SRichard Henderson struct DisasDelayException *next; 153186e7890SRichard Henderson TCGLabel *lab; 154186e7890SRichard Henderson TCGv_i32 excp; 155186e7890SRichard Henderson /* Saved state at parent insn. */ 156186e7890SRichard Henderson target_ulong pc; 157186e7890SRichard Henderson target_ulong npc; 158186e7890SRichard Henderson } DisasDelayException; 159186e7890SRichard Henderson 160fcf5ef2aSThomas Huth typedef struct DisasContext { 161af00be49SEmilio G. Cota DisasContextBase base; 162fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 163fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 164fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 165fcf5ef2aSThomas Huth int mem_idx; 166c9b459aaSArtyom Tarasenko bool fpu_enabled; 167c9b459aaSArtyom Tarasenko bool address_mask_32bit; 168c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 169c9b459aaSArtyom Tarasenko bool supervisor; 170c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 171c9b459aaSArtyom Tarasenko bool hypervisor; 172c9b459aaSArtyom Tarasenko #endif 173c9b459aaSArtyom Tarasenko #endif 174c9b459aaSArtyom Tarasenko 175fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 176fcf5ef2aSThomas Huth sparc_def_t *def; 177fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 178fcf5ef2aSThomas Huth int fprs_dirty; 179fcf5ef2aSThomas Huth int asi; 180fcf5ef2aSThomas Huth #endif 181186e7890SRichard Henderson DisasDelayException *delay_excp_list; 182fcf5ef2aSThomas Huth } DisasContext; 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth typedef struct { 185fcf5ef2aSThomas Huth TCGCond cond; 186fcf5ef2aSThomas Huth bool is_bool; 187fcf5ef2aSThomas Huth TCGv c1, c2; 188fcf5ef2aSThomas Huth } DisasCompare; 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth // This function uses non-native bit order 191fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 192fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 195fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 196fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 199fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 202fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 203fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 204fcf5ef2aSThomas Huth #else 205fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 206fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 207fcf5ef2aSThomas Huth #endif 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 210fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 213fcf5ef2aSThomas Huth 2140c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 215fcf5ef2aSThomas Huth { 216fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 217fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 218fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 219fcf5ef2aSThomas Huth we can avoid setting it again. */ 220fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 221fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 222fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth #endif 225fcf5ef2aSThomas Huth } 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth /* floating point registers moves */ 228fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 229fcf5ef2aSThomas Huth { 23036ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 231dc41aa7dSRichard Henderson if (src & 1) { 232dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 233dc41aa7dSRichard Henderson } else { 234dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 235fcf5ef2aSThomas Huth } 236dc41aa7dSRichard Henderson return ret; 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 240fcf5ef2aSThomas Huth { 2418e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2428e7bbc75SRichard Henderson 2438e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 244fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 245fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 246fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 249fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 250fcf5ef2aSThomas Huth { 25136ab4623SRichard Henderson return tcg_temp_new_i32(); 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 255fcf5ef2aSThomas Huth { 256fcf5ef2aSThomas Huth src = DFPREG(src); 257fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 258fcf5ef2aSThomas Huth } 259fcf5ef2aSThomas Huth 260fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 261fcf5ef2aSThomas Huth { 262fcf5ef2aSThomas Huth dst = DFPREG(dst); 263fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 264fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 265fcf5ef2aSThomas Huth } 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 268fcf5ef2aSThomas Huth { 269fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 270fcf5ef2aSThomas Huth } 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 273fcf5ef2aSThomas Huth { 274ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 275fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 276ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 277fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 278fcf5ef2aSThomas Huth } 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 281fcf5ef2aSThomas Huth { 282ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 283fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 284ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 285fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth 288fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 289fcf5ef2aSThomas Huth { 290ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 291fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 292ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 293fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 294fcf5ef2aSThomas Huth } 295fcf5ef2aSThomas Huth 296fcf5ef2aSThomas Huth /* moves */ 297fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 298fcf5ef2aSThomas Huth #define supervisor(dc) 0 299fcf5ef2aSThomas Huth #define hypervisor(dc) 0 300fcf5ef2aSThomas Huth #else 301fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 302c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 303c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 304fcf5ef2aSThomas Huth #else 305c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 306668bb9b7SRichard Henderson #define hypervisor(dc) 0 307fcf5ef2aSThomas Huth #endif 308fcf5ef2aSThomas Huth #endif 309fcf5ef2aSThomas Huth 310b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 311b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 312b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 313b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 314b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 315b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 316fcf5ef2aSThomas Huth #else 317b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 318fcf5ef2aSThomas Huth #endif 319fcf5ef2aSThomas Huth 3200c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 321fcf5ef2aSThomas Huth { 322b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 323fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 324b1bc09eaSRichard Henderson } 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth 32723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32823ada1b1SRichard Henderson { 32923ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 33023ada1b1SRichard Henderson } 33123ada1b1SRichard Henderson 3320c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 333fcf5ef2aSThomas Huth { 334fcf5ef2aSThomas Huth if (reg > 0) { 335fcf5ef2aSThomas Huth assert(reg < 32); 336fcf5ef2aSThomas Huth return cpu_regs[reg]; 337fcf5ef2aSThomas Huth } else { 33852123f14SRichard Henderson TCGv t = tcg_temp_new(); 339fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 340fcf5ef2aSThomas Huth return t; 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3440c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 345fcf5ef2aSThomas Huth { 346fcf5ef2aSThomas Huth if (reg > 0) { 347fcf5ef2aSThomas Huth assert(reg < 32); 348fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 3520c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 353fcf5ef2aSThomas Huth { 354fcf5ef2aSThomas Huth if (reg > 0) { 355fcf5ef2aSThomas Huth assert(reg < 32); 356fcf5ef2aSThomas Huth return cpu_regs[reg]; 357fcf5ef2aSThomas Huth } else { 35852123f14SRichard Henderson return tcg_temp_new(); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth } 361fcf5ef2aSThomas Huth 3625645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 363fcf5ef2aSThomas Huth { 3645645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3655645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth 3685645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 369fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 370fcf5ef2aSThomas Huth { 371fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 372fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 373fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 374fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 375fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 37607ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 377fcf5ef2aSThomas Huth } else { 378f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 379fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 380fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 381f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth } 384fcf5ef2aSThomas Huth 385*b989ce73SRichard Henderson static TCGv gen_carry32(void) 386fcf5ef2aSThomas Huth { 387*b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 388*b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 389*b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 390*b989ce73SRichard Henderson return t; 391*b989ce73SRichard Henderson } 392*b989ce73SRichard Henderson return cpu_icc_C; 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 395*b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 396fcf5ef2aSThomas Huth { 397*b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 398fcf5ef2aSThomas Huth 399*b989ce73SRichard Henderson if (cin) { 400*b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 401*b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 402*b989ce73SRichard Henderson } else { 403*b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 404*b989ce73SRichard Henderson } 405*b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 406*b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 407*b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 408*b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 409*b989ce73SRichard Henderson /* 410*b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 411*b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 412*b989ce73SRichard Henderson */ 413*b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 414*b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 415*b989ce73SRichard Henderson } 416*b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 417*b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 418*b989ce73SRichard Henderson } 419fcf5ef2aSThomas Huth 420*b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 421*b989ce73SRichard Henderson { 422*b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 423*b989ce73SRichard Henderson } 424fcf5ef2aSThomas Huth 425*b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 426*b989ce73SRichard Henderson { 427*b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 428*b989ce73SRichard Henderson 429*b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 430*b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 431*b989ce73SRichard Henderson 432*b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 433*b989ce73SRichard Henderson 434*b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 435*b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 436*b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 437*b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 438*b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 439*b989ce73SRichard Henderson } 440*b989ce73SRichard Henderson 441*b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 442*b989ce73SRichard Henderson { 443*b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 444*b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 445*b989ce73SRichard Henderson } 446*b989ce73SRichard Henderson 447*b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 448*b989ce73SRichard Henderson { 449*b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 450fcf5ef2aSThomas Huth } 451fcf5ef2aSThomas Huth 452fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 453fcf5ef2aSThomas Huth { 454fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 457fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 458fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 459fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 460fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 461fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 462fcf5ef2aSThomas Huth #else 463fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 464fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 465fcf5ef2aSThomas Huth #endif 466fcf5ef2aSThomas Huth 467fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 468fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 469fcf5ef2aSThomas Huth 470fcf5ef2aSThomas Huth return carry_32; 471fcf5ef2aSThomas Huth } 472fcf5ef2aSThomas Huth 4730c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 474fcf5ef2aSThomas Huth { 475fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 476fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 477fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 478fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 479fcf5ef2aSThomas Huth } 480fcf5ef2aSThomas Huth 481dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 482dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 483fcf5ef2aSThomas Huth { 484fcf5ef2aSThomas Huth TCGv carry; 485fcf5ef2aSThomas Huth 486fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 487fcf5ef2aSThomas Huth carry = tcg_temp_new(); 488fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 489fcf5ef2aSThomas Huth #else 490fcf5ef2aSThomas Huth carry = carry_32; 491fcf5ef2aSThomas Huth #endif 492fcf5ef2aSThomas Huth 493fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 494fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 495fcf5ef2aSThomas Huth 496fcf5ef2aSThomas Huth if (update_cc) { 497dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 498fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 499fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 500fcf5ef2aSThomas Huth } 501fcf5ef2aSThomas Huth } 502fcf5ef2aSThomas Huth 503dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 504dfebb950SRichard Henderson { 505dfebb950SRichard Henderson TCGv discard; 506dfebb950SRichard Henderson 507dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 508dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 509dfebb950SRichard Henderson return; 510dfebb950SRichard Henderson } 511dfebb950SRichard Henderson 512dfebb950SRichard Henderson /* 513dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 514dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 515dfebb950SRichard Henderson */ 516dfebb950SRichard Henderson discard = tcg_temp_new(); 517dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 518dfebb950SRichard Henderson 519dfebb950SRichard Henderson if (update_cc) { 520dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 521dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 522dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 523dfebb950SRichard Henderson } 524dfebb950SRichard Henderson } 525dfebb950SRichard Henderson 526dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 527dfebb950SRichard Henderson { 528dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 529dfebb950SRichard Henderson } 530dfebb950SRichard Henderson 531dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 532dfebb950SRichard Henderson { 533dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 534dfebb950SRichard Henderson } 535dfebb950SRichard Henderson 536dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 537dfebb950SRichard Henderson bool update_cc) 538dfebb950SRichard Henderson { 539dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 540dfebb950SRichard Henderson 541dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 542dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 543dfebb950SRichard Henderson } 544dfebb950SRichard Henderson 545dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 546dfebb950SRichard Henderson { 547dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 548dfebb950SRichard Henderson } 549dfebb950SRichard Henderson 550dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 551dfebb950SRichard Henderson { 552dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 553dfebb950SRichard Henderson } 554dfebb950SRichard Henderson 5550c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 556fcf5ef2aSThomas Huth { 557*b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 558*b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 559*b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 560*b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 561fcf5ef2aSThomas Huth 562*b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 563*b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 564fcf5ef2aSThomas Huth 565*b989ce73SRichard Henderson /* 566*b989ce73SRichard Henderson * if (!(env->y & 1)) 567*b989ce73SRichard Henderson * src2 = 0; 568fcf5ef2aSThomas Huth */ 569*b989ce73SRichard Henderson tcg_gen_andi_tl(t0, cpu_y, 0x1); 570*b989ce73SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, t_src2, t0, zero, zero, t_src2); 571fcf5ef2aSThomas Huth 572*b989ce73SRichard Henderson /* 573*b989ce73SRichard Henderson * b2 = src1 & 1; 574*b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 575*b989ce73SRichard Henderson */ 5760b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 577*b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 578fcf5ef2aSThomas Huth 579fcf5ef2aSThomas Huth // b1 = N ^ V; 5802a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 581fcf5ef2aSThomas Huth 582*b989ce73SRichard Henderson /* 583*b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 584*b989ce73SRichard Henderson */ 5852a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 586*b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 587*b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 588fcf5ef2aSThomas Huth 589*b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 590fcf5ef2aSThomas Huth } 591fcf5ef2aSThomas Huth 5920c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 593fcf5ef2aSThomas Huth { 594fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 595fcf5ef2aSThomas Huth if (sign_ext) { 596fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 597fcf5ef2aSThomas Huth } else { 598fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 599fcf5ef2aSThomas Huth } 600fcf5ef2aSThomas Huth #else 601fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 602fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 603fcf5ef2aSThomas Huth 604fcf5ef2aSThomas Huth if (sign_ext) { 605fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 606fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 607fcf5ef2aSThomas Huth } else { 608fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 609fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 610fcf5ef2aSThomas Huth } 611fcf5ef2aSThomas Huth 612fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 613fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 614fcf5ef2aSThomas Huth #endif 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth 6170c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 618fcf5ef2aSThomas Huth { 619fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 620fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth 6230c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 624fcf5ef2aSThomas Huth { 625fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 626fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 627fcf5ef2aSThomas Huth } 628fcf5ef2aSThomas Huth 6294ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6304ee85ea9SRichard Henderson { 6314ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6324ee85ea9SRichard Henderson } 6334ee85ea9SRichard Henderson 6344ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6354ee85ea9SRichard Henderson { 6364ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6374ee85ea9SRichard Henderson } 6384ee85ea9SRichard Henderson 639c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 640c2636853SRichard Henderson { 64113260103SRichard Henderson #ifdef TARGET_SPARC64 642c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 64313260103SRichard Henderson tcg_gen_ext32u_tl(dst, dst); 64413260103SRichard Henderson #else 64513260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 64613260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 64713260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 64813260103SRichard Henderson #endif 649c2636853SRichard Henderson } 650c2636853SRichard Henderson 651c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 652c2636853SRichard Henderson { 65313260103SRichard Henderson #ifdef TARGET_SPARC64 654c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 65513260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 65613260103SRichard Henderson #else 65713260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 65813260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 65913260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 66013260103SRichard Henderson #endif 661c2636853SRichard Henderson } 662c2636853SRichard Henderson 663c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 664c2636853SRichard Henderson { 66513260103SRichard Henderson TCGv_i64 t64; 66613260103SRichard Henderson 66713260103SRichard Henderson #ifdef TARGET_SPARC64 66813260103SRichard Henderson t64 = cpu_cc_V; 66913260103SRichard Henderson #else 67013260103SRichard Henderson t64 = tcg_temp_new_i64(); 67113260103SRichard Henderson #endif 67213260103SRichard Henderson 67313260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 67413260103SRichard Henderson 67513260103SRichard Henderson #ifdef TARGET_SPARC64 67613260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 67713260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 67813260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 67913260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 68013260103SRichard Henderson #else 68113260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 68213260103SRichard Henderson #endif 68313260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 68413260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 68513260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 686c2636853SRichard Henderson } 687c2636853SRichard Henderson 688c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 689c2636853SRichard Henderson { 69013260103SRichard Henderson TCGv_i64 t64; 69113260103SRichard Henderson 69213260103SRichard Henderson #ifdef TARGET_SPARC64 69313260103SRichard Henderson t64 = cpu_cc_V; 69413260103SRichard Henderson #else 69513260103SRichard Henderson t64 = tcg_temp_new_i64(); 69613260103SRichard Henderson #endif 69713260103SRichard Henderson 69813260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 69913260103SRichard Henderson 70013260103SRichard Henderson #ifdef TARGET_SPARC64 70113260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 70213260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 70313260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 70413260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 70513260103SRichard Henderson #else 70613260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 70713260103SRichard Henderson #endif 70813260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 70913260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 71013260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 711c2636853SRichard Henderson } 712c2636853SRichard Henderson 713a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 714a9aba13dSRichard Henderson { 715a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 716a9aba13dSRichard Henderson } 717a9aba13dSRichard Henderson 718a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 719a9aba13dSRichard Henderson { 720a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 721a9aba13dSRichard Henderson } 722a9aba13dSRichard Henderson 7239c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7249c6ec5bcSRichard Henderson { 7259c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7269c6ec5bcSRichard Henderson } 7279c6ec5bcSRichard Henderson 72845bfed3bSRichard Henderson #ifndef TARGET_SPARC64 72945bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 73045bfed3bSRichard Henderson { 73145bfed3bSRichard Henderson g_assert_not_reached(); 73245bfed3bSRichard Henderson } 73345bfed3bSRichard Henderson #endif 73445bfed3bSRichard Henderson 73545bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 73645bfed3bSRichard Henderson { 73745bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 73845bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 73945bfed3bSRichard Henderson } 74045bfed3bSRichard Henderson 74145bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 74245bfed3bSRichard Henderson { 74345bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74445bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 74545bfed3bSRichard Henderson } 74645bfed3bSRichard Henderson 7472f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 7482f722641SRichard Henderson { 7492f722641SRichard Henderson #ifdef TARGET_SPARC64 7502f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 7512f722641SRichard Henderson #else 7522f722641SRichard Henderson g_assert_not_reached(); 7532f722641SRichard Henderson #endif 7542f722641SRichard Henderson } 7552f722641SRichard Henderson 7562f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 7572f722641SRichard Henderson { 7582f722641SRichard Henderson #ifdef TARGET_SPARC64 7592f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 7602f722641SRichard Henderson #else 7612f722641SRichard Henderson g_assert_not_reached(); 7622f722641SRichard Henderson #endif 7632f722641SRichard Henderson } 7642f722641SRichard Henderson 7654b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7664b6edc0aSRichard Henderson { 7674b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7684b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7694b6edc0aSRichard Henderson #else 7704b6edc0aSRichard Henderson g_assert_not_reached(); 7714b6edc0aSRichard Henderson #endif 7724b6edc0aSRichard Henderson } 7734b6edc0aSRichard Henderson 7744b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7754b6edc0aSRichard Henderson { 7764b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7774b6edc0aSRichard Henderson TCGv t1, t2, shift; 7784b6edc0aSRichard Henderson 7794b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7804b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7814b6edc0aSRichard Henderson shift = tcg_temp_new(); 7824b6edc0aSRichard Henderson 7834b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7844b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7854b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7864b6edc0aSRichard Henderson 7874b6edc0aSRichard Henderson /* 7884b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7894b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7904b6edc0aSRichard Henderson */ 7914b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7924b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7934b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7944b6edc0aSRichard Henderson 7954b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7964b6edc0aSRichard Henderson #else 7974b6edc0aSRichard Henderson g_assert_not_reached(); 7984b6edc0aSRichard Henderson #endif 7994b6edc0aSRichard Henderson } 8004b6edc0aSRichard Henderson 8014b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8024b6edc0aSRichard Henderson { 8034b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8044b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8054b6edc0aSRichard Henderson #else 8064b6edc0aSRichard Henderson g_assert_not_reached(); 8074b6edc0aSRichard Henderson #endif 8084b6edc0aSRichard Henderson } 8094b6edc0aSRichard Henderson 810fcf5ef2aSThomas Huth // 1 8110c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 812fcf5ef2aSThomas Huth { 813fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth 816fcf5ef2aSThomas Huth // 0 8170c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 818fcf5ef2aSThomas Huth { 819fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth 822fcf5ef2aSThomas Huth /* 823fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 824fcf5ef2aSThomas Huth 0 = 825fcf5ef2aSThomas Huth 1 < 826fcf5ef2aSThomas Huth 2 > 827fcf5ef2aSThomas Huth 3 unordered 828fcf5ef2aSThomas Huth */ 8290c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 830fcf5ef2aSThomas Huth unsigned int fcc_offset) 831fcf5ef2aSThomas Huth { 832fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 833fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 8360c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 837fcf5ef2aSThomas Huth { 838fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 839fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth 842fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8430c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 844fcf5ef2aSThomas Huth { 845fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 846fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 847fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 848fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 849fcf5ef2aSThomas Huth } 850fcf5ef2aSThomas Huth 851fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8520c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 853fcf5ef2aSThomas Huth { 854fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 855fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 856fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 857fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 858fcf5ef2aSThomas Huth } 859fcf5ef2aSThomas Huth 860fcf5ef2aSThomas Huth // 1 or 3: FCC0 8610c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 862fcf5ef2aSThomas Huth { 863fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 864fcf5ef2aSThomas Huth } 865fcf5ef2aSThomas Huth 866fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8670c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 868fcf5ef2aSThomas Huth { 869fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 870fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 871fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 872fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth // 2 or 3: FCC1 8760c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 877fcf5ef2aSThomas Huth { 878fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 879fcf5ef2aSThomas Huth } 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8820c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 883fcf5ef2aSThomas Huth { 884fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 885fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 886fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 887fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 888fcf5ef2aSThomas Huth } 889fcf5ef2aSThomas Huth 890fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8910c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 892fcf5ef2aSThomas Huth { 893fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 894fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 895fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 896fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 897fcf5ef2aSThomas Huth } 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9000c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 901fcf5ef2aSThomas Huth { 902fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 903fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 904fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 905fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 906fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 907fcf5ef2aSThomas Huth } 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9100c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 911fcf5ef2aSThomas Huth { 912fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 913fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 914fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 915fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 916fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 917fcf5ef2aSThomas Huth } 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9200c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 921fcf5ef2aSThomas Huth { 922fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 923fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 924fcf5ef2aSThomas Huth } 925fcf5ef2aSThomas Huth 926fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9270c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 928fcf5ef2aSThomas Huth { 929fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 930fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 931fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 932fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 933fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9370c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 940fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth 943fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9440c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 945fcf5ef2aSThomas Huth { 946fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 947fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 948fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 949fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 950fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 951fcf5ef2aSThomas Huth } 952fcf5ef2aSThomas Huth 953fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9540c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 955fcf5ef2aSThomas Huth { 956fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 957fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 958fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 959fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 960fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 961fcf5ef2aSThomas Huth } 962fcf5ef2aSThomas Huth 9630c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 964fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 965fcf5ef2aSThomas Huth { 966fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 967fcf5ef2aSThomas Huth 968fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 969fcf5ef2aSThomas Huth 970fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 971fcf5ef2aSThomas Huth 972fcf5ef2aSThomas Huth gen_set_label(l1); 973fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 974fcf5ef2aSThomas Huth } 975fcf5ef2aSThomas Huth 9760c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 977fcf5ef2aSThomas Huth { 97800ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 97900ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 98000ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 981fcf5ef2aSThomas Huth 982fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 983fcf5ef2aSThomas Huth } 984fcf5ef2aSThomas Huth 985fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 986fcf5ef2aSThomas Huth have been set for a jump */ 9870c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 988fcf5ef2aSThomas Huth { 989fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 990fcf5ef2aSThomas Huth gen_generic_branch(dc); 99199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 992fcf5ef2aSThomas Huth } 993fcf5ef2aSThomas Huth } 994fcf5ef2aSThomas Huth 9950c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 996fcf5ef2aSThomas Huth { 997633c4283SRichard Henderson if (dc->npc & 3) { 998633c4283SRichard Henderson switch (dc->npc) { 999633c4283SRichard Henderson case JUMP_PC: 1000fcf5ef2aSThomas Huth gen_generic_branch(dc); 100199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1002633c4283SRichard Henderson break; 1003633c4283SRichard Henderson case DYNAMIC_PC: 1004633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1005633c4283SRichard Henderson break; 1006633c4283SRichard Henderson default: 1007633c4283SRichard Henderson g_assert_not_reached(); 1008633c4283SRichard Henderson } 1009633c4283SRichard Henderson } else { 1010fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth } 1013fcf5ef2aSThomas Huth 10140c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1015fcf5ef2aSThomas Huth { 1016fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1017fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1018ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1019fcf5ef2aSThomas Huth } 1020fcf5ef2aSThomas Huth } 1021fcf5ef2aSThomas Huth 10220c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1023fcf5ef2aSThomas Huth { 1024fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1025fcf5ef2aSThomas Huth save_npc(dc); 1026fcf5ef2aSThomas Huth } 1027fcf5ef2aSThomas Huth 1028fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1029fcf5ef2aSThomas Huth { 1030fcf5ef2aSThomas Huth save_state(dc); 1031ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1032af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth 1035186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1036fcf5ef2aSThomas Huth { 1037186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1038186e7890SRichard Henderson 1039186e7890SRichard Henderson e->next = dc->delay_excp_list; 1040186e7890SRichard Henderson dc->delay_excp_list = e; 1041186e7890SRichard Henderson 1042186e7890SRichard Henderson e->lab = gen_new_label(); 1043186e7890SRichard Henderson e->excp = excp; 1044186e7890SRichard Henderson e->pc = dc->pc; 1045186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1046186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1047186e7890SRichard Henderson e->npc = dc->npc; 1048186e7890SRichard Henderson 1049186e7890SRichard Henderson return e->lab; 1050186e7890SRichard Henderson } 1051186e7890SRichard Henderson 1052186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1053186e7890SRichard Henderson { 1054186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1055186e7890SRichard Henderson } 1056186e7890SRichard Henderson 1057186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1058186e7890SRichard Henderson { 1059186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1060186e7890SRichard Henderson TCGLabel *lab; 1061186e7890SRichard Henderson 1062186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1063186e7890SRichard Henderson 1064186e7890SRichard Henderson flush_cond(dc); 1065186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1066186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1067fcf5ef2aSThomas Huth } 1068fcf5ef2aSThomas Huth 10690c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1070fcf5ef2aSThomas Huth { 1071633c4283SRichard Henderson if (dc->npc & 3) { 1072633c4283SRichard Henderson switch (dc->npc) { 1073633c4283SRichard Henderson case JUMP_PC: 1074fcf5ef2aSThomas Huth gen_generic_branch(dc); 1075fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 107699c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1077633c4283SRichard Henderson break; 1078633c4283SRichard Henderson case DYNAMIC_PC: 1079633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1080fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1081633c4283SRichard Henderson dc->pc = dc->npc; 1082633c4283SRichard Henderson break; 1083633c4283SRichard Henderson default: 1084633c4283SRichard Henderson g_assert_not_reached(); 1085633c4283SRichard Henderson } 1086fcf5ef2aSThomas Huth } else { 1087fcf5ef2aSThomas Huth dc->pc = dc->npc; 1088fcf5ef2aSThomas Huth } 1089fcf5ef2aSThomas Huth } 1090fcf5ef2aSThomas Huth 10910c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1092fcf5ef2aSThomas Huth { 1093fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1094fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1095fcf5ef2aSThomas Huth } 1096fcf5ef2aSThomas Huth 1097fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1098fcf5ef2aSThomas Huth DisasContext *dc) 1099fcf5ef2aSThomas Huth { 1100fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1101fcf5ef2aSThomas Huth TCG_COND_NEVER, 1102fcf5ef2aSThomas Huth TCG_COND_EQ, 1103fcf5ef2aSThomas Huth TCG_COND_LE, 1104fcf5ef2aSThomas Huth TCG_COND_LT, 1105fcf5ef2aSThomas Huth TCG_COND_LEU, 1106fcf5ef2aSThomas Huth TCG_COND_LTU, 1107fcf5ef2aSThomas Huth -1, /* neg */ 1108fcf5ef2aSThomas Huth -1, /* overflow */ 1109fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1110fcf5ef2aSThomas Huth TCG_COND_NE, 1111fcf5ef2aSThomas Huth TCG_COND_GT, 1112fcf5ef2aSThomas Huth TCG_COND_GE, 1113fcf5ef2aSThomas Huth TCG_COND_GTU, 1114fcf5ef2aSThomas Huth TCG_COND_GEU, 1115fcf5ef2aSThomas Huth -1, /* pos */ 1116fcf5ef2aSThomas Huth -1, /* no overflow */ 1117fcf5ef2aSThomas Huth }; 1118fcf5ef2aSThomas Huth 11192a1905c7SRichard Henderson TCGv t1, t2; 1120fcf5ef2aSThomas Huth 11212a1905c7SRichard Henderson cmp->is_bool = false; 1122fcf5ef2aSThomas Huth 1123fcf5ef2aSThomas Huth switch (dc->cc_op) { 11242a45b736SRichard Henderson case CC_OP_SUB: 11252a45b736SRichard Henderson switch (cond) { 11262a45b736SRichard Henderson case 6: /* neg */ 11272a45b736SRichard Henderson case 14: /* pos */ 11282a45b736SRichard Henderson cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 112900ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 11302a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 1131fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 11322a1905c7SRichard Henderson } else { 11332a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 11342a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_dst); 11352a1905c7SRichard Henderson } 11362a1905c7SRichard Henderson return; 1137fcf5ef2aSThomas Huth 1138fcf5ef2aSThomas Huth case 7: /* overflow */ 1139fcf5ef2aSThomas Huth case 15: /* !overflow */ 11402a1905c7SRichard Henderson break; 1141fcf5ef2aSThomas Huth 1142fcf5ef2aSThomas Huth default: 1143fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 11442a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 1145fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1146fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 11472a1905c7SRichard Henderson } else { 11482a1905c7SRichard Henderson /* Note that sign-extension works for unsigned compares as 11492a1905c7SRichard Henderson long as both operands are sign-extended. */ 11502a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 11512a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_src); 11522a1905c7SRichard Henderson cmp->c2 = t2 = tcg_temp_new(); 11532a1905c7SRichard Henderson tcg_gen_ext32s_tl(t2, cpu_cc_src2); 11542a1905c7SRichard Henderson } 11552a1905c7SRichard Henderson return; 1156fcf5ef2aSThomas Huth } 1157fcf5ef2aSThomas Huth break; 1158fcf5ef2aSThomas Huth 1159fcf5ef2aSThomas Huth default: 1160ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1161fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 11622a1905c7SRichard Henderson break; 1163fcf5ef2aSThomas Huth 1164fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1165fcf5ef2aSThomas Huth break; 1166fcf5ef2aSThomas Huth } 11672a1905c7SRichard Henderson 11682a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 11692a1905c7SRichard Henderson cmp->c2 = tcg_constant_tl(0); 11702a1905c7SRichard Henderson 11712a1905c7SRichard Henderson switch (cond & 7) { 11722a1905c7SRichard Henderson case 0x0: /* never */ 11732a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 11742a1905c7SRichard Henderson cmp->c1 = cmp->c2; 1175fcf5ef2aSThomas Huth break; 11762a1905c7SRichard Henderson 11772a1905c7SRichard Henderson case 0x1: /* eq: Z */ 11782a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 11792a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11802a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 11812a1905c7SRichard Henderson } else { 11822a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 11832a1905c7SRichard Henderson } 11842a1905c7SRichard Henderson break; 11852a1905c7SRichard Henderson 11862a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 11872a1905c7SRichard Henderson /* 11882a1905c7SRichard Henderson * Simplify: 11892a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 11902a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 11912a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 11922a1905c7SRichard Henderson */ 11932a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 11942a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 11952a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 11962a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 11972a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 11982a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 11992a1905c7SRichard Henderson } 12002a1905c7SRichard Henderson break; 12012a1905c7SRichard Henderson 12022a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 12032a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 12042a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 12052a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 12062a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 12072a1905c7SRichard Henderson } 12082a1905c7SRichard Henderson break; 12092a1905c7SRichard Henderson 12102a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 12112a1905c7SRichard Henderson /* 12122a1905c7SRichard Henderson * Simplify: 12132a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 12142a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 12152a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 12162a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 12172a1905c7SRichard Henderson */ 12182a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 12192a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12202a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 12212a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 12222a1905c7SRichard Henderson } else { 12232a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 12242a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 12252a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 12262a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 12272a1905c7SRichard Henderson } 12282a1905c7SRichard Henderson break; 12292a1905c7SRichard Henderson 12302a1905c7SRichard Henderson case 0x5: /* ltu: C */ 12312a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 12322a1905c7SRichard Henderson cmp->is_bool = true; 12332a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12342a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 12352a1905c7SRichard Henderson } else { 12362a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 12372a1905c7SRichard Henderson } 12382a1905c7SRichard Henderson break; 12392a1905c7SRichard Henderson 12402a1905c7SRichard Henderson case 0x6: /* neg: N */ 12412a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 12422a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12432a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 12442a1905c7SRichard Henderson } else { 12452a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 12462a1905c7SRichard Henderson } 12472a1905c7SRichard Henderson break; 12482a1905c7SRichard Henderson 12492a1905c7SRichard Henderson case 0x7: /* vs: V */ 12502a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 12512a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12522a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 12532a1905c7SRichard Henderson } else { 12542a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 12552a1905c7SRichard Henderson } 12562a1905c7SRichard Henderson break; 12572a1905c7SRichard Henderson } 12582a1905c7SRichard Henderson if (cond & 8) { 12592a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 12602a1905c7SRichard Henderson cmp->is_bool = false; 1261fcf5ef2aSThomas Huth } 1262fcf5ef2aSThomas Huth } 1263fcf5ef2aSThomas Huth 1264fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1265fcf5ef2aSThomas Huth { 1266fcf5ef2aSThomas Huth unsigned int offset; 1267fcf5ef2aSThomas Huth TCGv r_dst; 1268fcf5ef2aSThomas Huth 1269fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1270fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1271fcf5ef2aSThomas Huth cmp->is_bool = true; 1272fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 127300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1274fcf5ef2aSThomas Huth 1275fcf5ef2aSThomas Huth switch (cc) { 1276fcf5ef2aSThomas Huth default: 1277fcf5ef2aSThomas Huth case 0x0: 1278fcf5ef2aSThomas Huth offset = 0; 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth case 0x1: 1281fcf5ef2aSThomas Huth offset = 32 - 10; 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth case 0x2: 1284fcf5ef2aSThomas Huth offset = 34 - 10; 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0x3: 1287fcf5ef2aSThomas Huth offset = 36 - 10; 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth } 1290fcf5ef2aSThomas Huth 1291fcf5ef2aSThomas Huth switch (cond) { 1292fcf5ef2aSThomas Huth case 0x0: 1293fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1294fcf5ef2aSThomas Huth break; 1295fcf5ef2aSThomas Huth case 0x1: 1296fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth case 0x2: 1299fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1300fcf5ef2aSThomas Huth break; 1301fcf5ef2aSThomas Huth case 0x3: 1302fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth case 0x4: 1305fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1306fcf5ef2aSThomas Huth break; 1307fcf5ef2aSThomas Huth case 0x5: 1308fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1309fcf5ef2aSThomas Huth break; 1310fcf5ef2aSThomas Huth case 0x6: 1311fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1312fcf5ef2aSThomas Huth break; 1313fcf5ef2aSThomas Huth case 0x7: 1314fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1315fcf5ef2aSThomas Huth break; 1316fcf5ef2aSThomas Huth case 0x8: 1317fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 0x9: 1320fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 0xa: 1323fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth case 0xb: 1326fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 0xc: 1329fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth case 0xd: 1332fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0xe: 1335fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0xf: 1338fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth } 1341fcf5ef2aSThomas Huth } 1342fcf5ef2aSThomas Huth 1343fcf5ef2aSThomas Huth // Inverted logic 1344ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1345ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1346fcf5ef2aSThomas Huth TCG_COND_NE, 1347fcf5ef2aSThomas Huth TCG_COND_GT, 1348fcf5ef2aSThomas Huth TCG_COND_GE, 1349ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1350fcf5ef2aSThomas Huth TCG_COND_EQ, 1351fcf5ef2aSThomas Huth TCG_COND_LE, 1352fcf5ef2aSThomas Huth TCG_COND_LT, 1353fcf5ef2aSThomas Huth }; 1354fcf5ef2aSThomas Huth 1355fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1356fcf5ef2aSThomas Huth { 1357fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1358fcf5ef2aSThomas Huth cmp->is_bool = false; 1359fcf5ef2aSThomas Huth cmp->c1 = r_src; 136000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1361fcf5ef2aSThomas Huth } 1362fcf5ef2aSThomas Huth 1363baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1364baf3dbf2SRichard Henderson { 1365baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1366baf3dbf2SRichard Henderson } 1367baf3dbf2SRichard Henderson 1368baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1369baf3dbf2SRichard Henderson { 1370baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1371baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1372baf3dbf2SRichard Henderson } 1373baf3dbf2SRichard Henderson 1374baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1375baf3dbf2SRichard Henderson { 1376baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1377baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1378baf3dbf2SRichard Henderson } 1379baf3dbf2SRichard Henderson 1380baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1381baf3dbf2SRichard Henderson { 1382baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1383baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1384baf3dbf2SRichard Henderson } 1385baf3dbf2SRichard Henderson 1386c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1387c6d83e4fSRichard Henderson { 1388c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1389c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1390c6d83e4fSRichard Henderson } 1391c6d83e4fSRichard Henderson 1392c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1393c6d83e4fSRichard Henderson { 1394c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1395c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1396c6d83e4fSRichard Henderson } 1397c6d83e4fSRichard Henderson 1398c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1399c6d83e4fSRichard Henderson { 1400c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1401c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1402c6d83e4fSRichard Henderson } 1403c6d83e4fSRichard Henderson 1404fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14050c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1406fcf5ef2aSThomas Huth { 1407fcf5ef2aSThomas Huth switch (fccno) { 1408fcf5ef2aSThomas Huth case 0: 1409ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1410fcf5ef2aSThomas Huth break; 1411fcf5ef2aSThomas Huth case 1: 1412ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1413fcf5ef2aSThomas Huth break; 1414fcf5ef2aSThomas Huth case 2: 1415ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth case 3: 1418ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1419fcf5ef2aSThomas Huth break; 1420fcf5ef2aSThomas Huth } 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth 14230c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1424fcf5ef2aSThomas Huth { 1425fcf5ef2aSThomas Huth switch (fccno) { 1426fcf5ef2aSThomas Huth case 0: 1427ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1428fcf5ef2aSThomas Huth break; 1429fcf5ef2aSThomas Huth case 1: 1430ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1431fcf5ef2aSThomas Huth break; 1432fcf5ef2aSThomas Huth case 2: 1433ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth case 3: 1436ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1437fcf5ef2aSThomas Huth break; 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth 14410c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1442fcf5ef2aSThomas Huth { 1443fcf5ef2aSThomas Huth switch (fccno) { 1444fcf5ef2aSThomas Huth case 0: 1445ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1446fcf5ef2aSThomas Huth break; 1447fcf5ef2aSThomas Huth case 1: 1448ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1449fcf5ef2aSThomas Huth break; 1450fcf5ef2aSThomas Huth case 2: 1451ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1452fcf5ef2aSThomas Huth break; 1453fcf5ef2aSThomas Huth case 3: 1454ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1455fcf5ef2aSThomas Huth break; 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth 14590c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1460fcf5ef2aSThomas Huth { 1461fcf5ef2aSThomas Huth switch (fccno) { 1462fcf5ef2aSThomas Huth case 0: 1463ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1464fcf5ef2aSThomas Huth break; 1465fcf5ef2aSThomas Huth case 1: 1466ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1467fcf5ef2aSThomas Huth break; 1468fcf5ef2aSThomas Huth case 2: 1469ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1470fcf5ef2aSThomas Huth break; 1471fcf5ef2aSThomas Huth case 3: 1472ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1473fcf5ef2aSThomas Huth break; 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth } 1476fcf5ef2aSThomas Huth 14770c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1478fcf5ef2aSThomas Huth { 1479fcf5ef2aSThomas Huth switch (fccno) { 1480fcf5ef2aSThomas Huth case 0: 1481ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1482fcf5ef2aSThomas Huth break; 1483fcf5ef2aSThomas Huth case 1: 1484ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1485fcf5ef2aSThomas Huth break; 1486fcf5ef2aSThomas Huth case 2: 1487ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1488fcf5ef2aSThomas Huth break; 1489fcf5ef2aSThomas Huth case 3: 1490ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1491fcf5ef2aSThomas Huth break; 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth 14950c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1496fcf5ef2aSThomas Huth { 1497fcf5ef2aSThomas Huth switch (fccno) { 1498fcf5ef2aSThomas Huth case 0: 1499ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1500fcf5ef2aSThomas Huth break; 1501fcf5ef2aSThomas Huth case 1: 1502ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1503fcf5ef2aSThomas Huth break; 1504fcf5ef2aSThomas Huth case 2: 1505ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1506fcf5ef2aSThomas Huth break; 1507fcf5ef2aSThomas Huth case 3: 1508ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1509fcf5ef2aSThomas Huth break; 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth 1513fcf5ef2aSThomas Huth #else 1514fcf5ef2aSThomas Huth 15150c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1516fcf5ef2aSThomas Huth { 1517ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1518fcf5ef2aSThomas Huth } 1519fcf5ef2aSThomas Huth 15200c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1521fcf5ef2aSThomas Huth { 1522ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth 15250c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1526fcf5ef2aSThomas Huth { 1527ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1528fcf5ef2aSThomas Huth } 1529fcf5ef2aSThomas Huth 15300c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1531fcf5ef2aSThomas Huth { 1532ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth 15350c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1536fcf5ef2aSThomas Huth { 1537ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth 15400c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1541fcf5ef2aSThomas Huth { 1542ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1543fcf5ef2aSThomas Huth } 1544fcf5ef2aSThomas Huth #endif 1545fcf5ef2aSThomas Huth 1546fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1547fcf5ef2aSThomas Huth { 1548fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1549fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1550fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth 1553fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1554fcf5ef2aSThomas Huth { 1555fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1556fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1557fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1558fcf5ef2aSThomas Huth return 1; 1559fcf5ef2aSThomas Huth } 1560fcf5ef2aSThomas Huth #endif 1561fcf5ef2aSThomas Huth return 0; 1562fcf5ef2aSThomas Huth } 1563fcf5ef2aSThomas Huth 1564fcf5ef2aSThomas Huth /* asi moves */ 1565fcf5ef2aSThomas Huth typedef enum { 1566fcf5ef2aSThomas Huth GET_ASI_HELPER, 1567fcf5ef2aSThomas Huth GET_ASI_EXCP, 1568fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1569fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1570fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1571fcf5ef2aSThomas Huth GET_ASI_SHORT, 1572fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1573fcf5ef2aSThomas Huth GET_ASI_BFILL, 1574fcf5ef2aSThomas Huth } ASIType; 1575fcf5ef2aSThomas Huth 1576fcf5ef2aSThomas Huth typedef struct { 1577fcf5ef2aSThomas Huth ASIType type; 1578fcf5ef2aSThomas Huth int asi; 1579fcf5ef2aSThomas Huth int mem_idx; 158014776ab5STony Nguyen MemOp memop; 1581fcf5ef2aSThomas Huth } DisasASI; 1582fcf5ef2aSThomas Huth 1583811cc0b0SRichard Henderson /* 1584811cc0b0SRichard Henderson * Build DisasASI. 1585811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1586811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1587811cc0b0SRichard Henderson */ 1588811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1589fcf5ef2aSThomas Huth { 1590fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1591fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1592fcf5ef2aSThomas Huth 1593811cc0b0SRichard Henderson if (asi == -1) { 1594811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1595811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1596811cc0b0SRichard Henderson goto done; 1597811cc0b0SRichard Henderson } 1598811cc0b0SRichard Henderson 1599fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1600fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1601811cc0b0SRichard Henderson if (asi < 0) { 1602fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1603fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1604fcf5ef2aSThomas Huth } else if (supervisor(dc) 1605fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1606fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1607fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1608fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1609fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1610fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1611fcf5ef2aSThomas Huth switch (asi) { 1612fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1613fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1614fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1615fcf5ef2aSThomas Huth break; 1616fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1617fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1618fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1619fcf5ef2aSThomas Huth break; 1620fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1621fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1622fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1623fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1624fcf5ef2aSThomas Huth break; 1625fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1626fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1627fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1628fcf5ef2aSThomas Huth break; 1629fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1630fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1631fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1632fcf5ef2aSThomas Huth break; 1633fcf5ef2aSThomas Huth } 16346e10f37cSKONRAD Frederic 16356e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 16366e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 16376e10f37cSKONRAD Frederic */ 16386e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1639fcf5ef2aSThomas Huth } else { 1640fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1641fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1642fcf5ef2aSThomas Huth } 1643fcf5ef2aSThomas Huth #else 1644811cc0b0SRichard Henderson if (asi < 0) { 1645fcf5ef2aSThomas Huth asi = dc->asi; 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1648fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1649fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1650fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1651fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1652fcf5ef2aSThomas Huth done properly in the helper. */ 1653fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1654fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1655fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1656fcf5ef2aSThomas Huth } else { 1657fcf5ef2aSThomas Huth switch (asi) { 1658fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1659fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1660fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1661fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1662fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1663fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1664fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1665fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1666fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1667fcf5ef2aSThomas Huth break; 1668fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1669fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1670fcf5ef2aSThomas Huth case ASI_TWINX_N: 1671fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1672fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1673fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 16749a10756dSArtyom Tarasenko if (hypervisor(dc)) { 167584f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 16769a10756dSArtyom Tarasenko } else { 1677fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 16789a10756dSArtyom Tarasenko } 1679fcf5ef2aSThomas Huth break; 1680fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1681fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1682fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1683fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1684fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1685fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1686fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1687fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1688fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1689fcf5ef2aSThomas Huth break; 1690fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1691fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1692fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1693fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1694fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1695fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1696fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1697fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1698fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1699fcf5ef2aSThomas Huth break; 1700fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1701fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1702fcf5ef2aSThomas Huth case ASI_TWINX_S: 1703fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1704fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1705fcf5ef2aSThomas Huth case ASI_BLK_S: 1706fcf5ef2aSThomas Huth case ASI_BLK_SL: 1707fcf5ef2aSThomas Huth case ASI_FL8_S: 1708fcf5ef2aSThomas Huth case ASI_FL8_SL: 1709fcf5ef2aSThomas Huth case ASI_FL16_S: 1710fcf5ef2aSThomas Huth case ASI_FL16_SL: 1711fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1712fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1713fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1714fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1715fcf5ef2aSThomas Huth } 1716fcf5ef2aSThomas Huth break; 1717fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1718fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1719fcf5ef2aSThomas Huth case ASI_TWINX_P: 1720fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1721fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1722fcf5ef2aSThomas Huth case ASI_BLK_P: 1723fcf5ef2aSThomas Huth case ASI_BLK_PL: 1724fcf5ef2aSThomas Huth case ASI_FL8_P: 1725fcf5ef2aSThomas Huth case ASI_FL8_PL: 1726fcf5ef2aSThomas Huth case ASI_FL16_P: 1727fcf5ef2aSThomas Huth case ASI_FL16_PL: 1728fcf5ef2aSThomas Huth break; 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth switch (asi) { 1731fcf5ef2aSThomas Huth case ASI_REAL: 1732fcf5ef2aSThomas Huth case ASI_REAL_IO: 1733fcf5ef2aSThomas Huth case ASI_REAL_L: 1734fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1735fcf5ef2aSThomas Huth case ASI_N: 1736fcf5ef2aSThomas Huth case ASI_NL: 1737fcf5ef2aSThomas Huth case ASI_AIUP: 1738fcf5ef2aSThomas Huth case ASI_AIUPL: 1739fcf5ef2aSThomas Huth case ASI_AIUS: 1740fcf5ef2aSThomas Huth case ASI_AIUSL: 1741fcf5ef2aSThomas Huth case ASI_S: 1742fcf5ef2aSThomas Huth case ASI_SL: 1743fcf5ef2aSThomas Huth case ASI_P: 1744fcf5ef2aSThomas Huth case ASI_PL: 1745fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1746fcf5ef2aSThomas Huth break; 1747fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1748fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1749fcf5ef2aSThomas Huth case ASI_TWINX_N: 1750fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1751fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1752fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1753fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1754fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1755fcf5ef2aSThomas Huth case ASI_TWINX_P: 1756fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1757fcf5ef2aSThomas Huth case ASI_TWINX_S: 1758fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1759fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1760fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1761fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1762fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1763fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1764fcf5ef2aSThomas Huth break; 1765fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1766fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1767fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1768fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1769fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1770fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1771fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1772fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1773fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1774fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1775fcf5ef2aSThomas Huth case ASI_BLK_S: 1776fcf5ef2aSThomas Huth case ASI_BLK_SL: 1777fcf5ef2aSThomas Huth case ASI_BLK_P: 1778fcf5ef2aSThomas Huth case ASI_BLK_PL: 1779fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1780fcf5ef2aSThomas Huth break; 1781fcf5ef2aSThomas Huth case ASI_FL8_S: 1782fcf5ef2aSThomas Huth case ASI_FL8_SL: 1783fcf5ef2aSThomas Huth case ASI_FL8_P: 1784fcf5ef2aSThomas Huth case ASI_FL8_PL: 1785fcf5ef2aSThomas Huth memop = MO_UB; 1786fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1787fcf5ef2aSThomas Huth break; 1788fcf5ef2aSThomas Huth case ASI_FL16_S: 1789fcf5ef2aSThomas Huth case ASI_FL16_SL: 1790fcf5ef2aSThomas Huth case ASI_FL16_P: 1791fcf5ef2aSThomas Huth case ASI_FL16_PL: 1792fcf5ef2aSThomas Huth memop = MO_TEUW; 1793fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1794fcf5ef2aSThomas Huth break; 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1797fcf5ef2aSThomas Huth if (asi & 8) { 1798fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1799fcf5ef2aSThomas Huth } 1800fcf5ef2aSThomas Huth } 1801fcf5ef2aSThomas Huth #endif 1802fcf5ef2aSThomas Huth 1803811cc0b0SRichard Henderson done: 1804fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth 1807a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1808a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1809a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1810a76779eeSRichard Henderson { 1811a76779eeSRichard Henderson g_assert_not_reached(); 1812a76779eeSRichard Henderson } 1813a76779eeSRichard Henderson 1814a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1815a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1816a76779eeSRichard Henderson { 1817a76779eeSRichard Henderson g_assert_not_reached(); 1818a76779eeSRichard Henderson } 1819a76779eeSRichard Henderson #endif 1820a76779eeSRichard Henderson 182142071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1822fcf5ef2aSThomas Huth { 1823c03a0fd1SRichard Henderson switch (da->type) { 1824fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1825fcf5ef2aSThomas Huth break; 1826fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1827fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1828fcf5ef2aSThomas Huth break; 1829fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1830c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1831fcf5ef2aSThomas Huth break; 1832fcf5ef2aSThomas Huth default: 1833fcf5ef2aSThomas Huth { 1834c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1835c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth save_state(dc); 1838fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1839ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1840fcf5ef2aSThomas Huth #else 1841fcf5ef2aSThomas Huth { 1842fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1843ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1844fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1845fcf5ef2aSThomas Huth } 1846fcf5ef2aSThomas Huth #endif 1847fcf5ef2aSThomas Huth } 1848fcf5ef2aSThomas Huth break; 1849fcf5ef2aSThomas Huth } 1850fcf5ef2aSThomas Huth } 1851fcf5ef2aSThomas Huth 185242071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1853c03a0fd1SRichard Henderson { 1854c03a0fd1SRichard Henderson switch (da->type) { 1855fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1856fcf5ef2aSThomas Huth break; 1857c03a0fd1SRichard Henderson 1858fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1859c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1860fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1861fcf5ef2aSThomas Huth break; 1862c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 18633390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 18643390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1865fcf5ef2aSThomas Huth break; 1866c03a0fd1SRichard Henderson } 1867c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1868c03a0fd1SRichard Henderson /* fall through */ 1869c03a0fd1SRichard Henderson 1870c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1871c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1872c03a0fd1SRichard Henderson break; 1873c03a0fd1SRichard Henderson 1874fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1875c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 1876fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 1877fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 1878fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 1879fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 1880fcf5ef2aSThomas Huth as a cacheline-style operation. */ 1881fcf5ef2aSThomas Huth { 1882fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1883fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 188400ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 1885fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 1886fcf5ef2aSThomas Huth int i; 1887fcf5ef2aSThomas Huth 1888fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 1889fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 1890fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 1891fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 1892fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 1893c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 1894c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 1895fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 1896fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 1897fcf5ef2aSThomas Huth } 1898fcf5ef2aSThomas Huth } 1899fcf5ef2aSThomas Huth break; 1900c03a0fd1SRichard Henderson 1901fcf5ef2aSThomas Huth default: 1902fcf5ef2aSThomas Huth { 1903c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1904c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1905fcf5ef2aSThomas Huth 1906fcf5ef2aSThomas Huth save_state(dc); 1907fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1908ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1909fcf5ef2aSThomas Huth #else 1910fcf5ef2aSThomas Huth { 1911fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1912fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1913ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1914fcf5ef2aSThomas Huth } 1915fcf5ef2aSThomas Huth #endif 1916fcf5ef2aSThomas Huth 1917fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1918fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1919fcf5ef2aSThomas Huth } 1920fcf5ef2aSThomas Huth break; 1921fcf5ef2aSThomas Huth } 1922fcf5ef2aSThomas Huth } 1923fcf5ef2aSThomas Huth 1924dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1925c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1926c03a0fd1SRichard Henderson { 1927c03a0fd1SRichard Henderson switch (da->type) { 1928c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1929c03a0fd1SRichard Henderson break; 1930c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1931dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1932dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1933c03a0fd1SRichard Henderson break; 1934c03a0fd1SRichard Henderson default: 1935c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1936c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1937c03a0fd1SRichard Henderson break; 1938c03a0fd1SRichard Henderson } 1939c03a0fd1SRichard Henderson } 1940c03a0fd1SRichard Henderson 1941d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1942c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1943c03a0fd1SRichard Henderson { 1944c03a0fd1SRichard Henderson switch (da->type) { 1945fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1946c03a0fd1SRichard Henderson return; 1947fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1948c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1949c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1950fcf5ef2aSThomas Huth break; 1951fcf5ef2aSThomas Huth default: 1952fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1953fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1954fcf5ef2aSThomas Huth break; 1955fcf5ef2aSThomas Huth } 1956fcf5ef2aSThomas Huth } 1957fcf5ef2aSThomas Huth 1958cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1959c03a0fd1SRichard Henderson { 1960c03a0fd1SRichard Henderson switch (da->type) { 1961fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1962fcf5ef2aSThomas Huth break; 1963fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1964cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1965cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1966fcf5ef2aSThomas Huth break; 1967fcf5ef2aSThomas Huth default: 19683db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 19693db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1970af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1971ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 19723db010c3SRichard Henderson } else { 1973c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 197400ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 19753db010c3SRichard Henderson TCGv_i64 s64, t64; 19763db010c3SRichard Henderson 19773db010c3SRichard Henderson save_state(dc); 19783db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1979ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 19803db010c3SRichard Henderson 198100ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1982ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 19833db010c3SRichard Henderson 19843db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 19853db010c3SRichard Henderson 19863db010c3SRichard Henderson /* End the TB. */ 19873db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 19883db010c3SRichard Henderson } 1989fcf5ef2aSThomas Huth break; 1990fcf5ef2aSThomas Huth } 1991fcf5ef2aSThomas Huth } 1992fcf5ef2aSThomas Huth 1993287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 19943259b9e2SRichard Henderson TCGv addr, int rd) 1995fcf5ef2aSThomas Huth { 19963259b9e2SRichard Henderson MemOp memop = da->memop; 19973259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1998fcf5ef2aSThomas Huth TCGv_i32 d32; 1999fcf5ef2aSThomas Huth TCGv_i64 d64; 2000287b1152SRichard Henderson TCGv addr_tmp; 2001fcf5ef2aSThomas Huth 20023259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 20033259b9e2SRichard Henderson if (size == MO_128) { 20043259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 20053259b9e2SRichard Henderson } 20063259b9e2SRichard Henderson 20073259b9e2SRichard Henderson switch (da->type) { 2008fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2009fcf5ef2aSThomas Huth break; 2010fcf5ef2aSThomas Huth 2011fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 20123259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2013fcf5ef2aSThomas Huth switch (size) { 20143259b9e2SRichard Henderson case MO_32: 2015fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 20163259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2017fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2018fcf5ef2aSThomas Huth break; 20193259b9e2SRichard Henderson 20203259b9e2SRichard Henderson case MO_64: 20213259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2022fcf5ef2aSThomas Huth break; 20233259b9e2SRichard Henderson 20243259b9e2SRichard Henderson case MO_128: 2025fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 20263259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2027287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2028287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2029287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2030fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2031fcf5ef2aSThomas Huth break; 2032fcf5ef2aSThomas Huth default: 2033fcf5ef2aSThomas Huth g_assert_not_reached(); 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth break; 2036fcf5ef2aSThomas Huth 2037fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2038fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 20393259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2040fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2041287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2042287b1152SRichard Henderson for (int i = 0; ; ++i) { 20433259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 20443259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2045fcf5ef2aSThomas Huth if (i == 7) { 2046fcf5ef2aSThomas Huth break; 2047fcf5ef2aSThomas Huth } 2048287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2049287b1152SRichard Henderson addr = addr_tmp; 2050fcf5ef2aSThomas Huth } 2051fcf5ef2aSThomas Huth } else { 2052fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2053fcf5ef2aSThomas Huth } 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth 2056fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2057fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 20583259b9e2SRichard Henderson if (orig_size == MO_64) { 20593259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 20603259b9e2SRichard Henderson memop | MO_ALIGN); 2061fcf5ef2aSThomas Huth } else { 2062fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2063fcf5ef2aSThomas Huth } 2064fcf5ef2aSThomas Huth break; 2065fcf5ef2aSThomas Huth 2066fcf5ef2aSThomas Huth default: 2067fcf5ef2aSThomas Huth { 20683259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 20693259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2070fcf5ef2aSThomas Huth 2071fcf5ef2aSThomas Huth save_state(dc); 2072fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2073fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2074fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2075fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2076fcf5ef2aSThomas Huth switch (size) { 20773259b9e2SRichard Henderson case MO_32: 2078fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2079ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2080fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2081fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2082fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2083fcf5ef2aSThomas Huth break; 20843259b9e2SRichard Henderson case MO_64: 20853259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 20863259b9e2SRichard Henderson r_asi, r_mop); 2087fcf5ef2aSThomas Huth break; 20883259b9e2SRichard Henderson case MO_128: 2089fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2090ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2091287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2092287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2093287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 20943259b9e2SRichard Henderson r_asi, r_mop); 2095fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2096fcf5ef2aSThomas Huth break; 2097fcf5ef2aSThomas Huth default: 2098fcf5ef2aSThomas Huth g_assert_not_reached(); 2099fcf5ef2aSThomas Huth } 2100fcf5ef2aSThomas Huth } 2101fcf5ef2aSThomas Huth break; 2102fcf5ef2aSThomas Huth } 2103fcf5ef2aSThomas Huth } 2104fcf5ef2aSThomas Huth 2105287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 21063259b9e2SRichard Henderson TCGv addr, int rd) 21073259b9e2SRichard Henderson { 21083259b9e2SRichard Henderson MemOp memop = da->memop; 21093259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2110fcf5ef2aSThomas Huth TCGv_i32 d32; 2111287b1152SRichard Henderson TCGv addr_tmp; 2112fcf5ef2aSThomas Huth 21133259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 21143259b9e2SRichard Henderson if (size == MO_128) { 21153259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 21163259b9e2SRichard Henderson } 21173259b9e2SRichard Henderson 21183259b9e2SRichard Henderson switch (da->type) { 2119fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2120fcf5ef2aSThomas Huth break; 2121fcf5ef2aSThomas Huth 2122fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 21233259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2124fcf5ef2aSThomas Huth switch (size) { 21253259b9e2SRichard Henderson case MO_32: 2126fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 21273259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2128fcf5ef2aSThomas Huth break; 21293259b9e2SRichard Henderson case MO_64: 21303259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21313259b9e2SRichard Henderson memop | MO_ALIGN_4); 2132fcf5ef2aSThomas Huth break; 21333259b9e2SRichard Henderson case MO_128: 2134fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2135fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2136fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2137fcf5ef2aSThomas Huth having to probe the second page before performing the first 2138fcf5ef2aSThomas Huth write. */ 21393259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21403259b9e2SRichard Henderson memop | MO_ALIGN_16); 2141287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2142287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2143287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2144fcf5ef2aSThomas Huth break; 2145fcf5ef2aSThomas Huth default: 2146fcf5ef2aSThomas Huth g_assert_not_reached(); 2147fcf5ef2aSThomas Huth } 2148fcf5ef2aSThomas Huth break; 2149fcf5ef2aSThomas Huth 2150fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2151fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 21523259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2153fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2154287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2155287b1152SRichard Henderson for (int i = 0; ; ++i) { 21563259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 21573259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2158fcf5ef2aSThomas Huth if (i == 7) { 2159fcf5ef2aSThomas Huth break; 2160fcf5ef2aSThomas Huth } 2161287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2162287b1152SRichard Henderson addr = addr_tmp; 2163fcf5ef2aSThomas Huth } 2164fcf5ef2aSThomas Huth } else { 2165fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2166fcf5ef2aSThomas Huth } 2167fcf5ef2aSThomas Huth break; 2168fcf5ef2aSThomas Huth 2169fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2170fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 21713259b9e2SRichard Henderson if (orig_size == MO_64) { 21723259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21733259b9e2SRichard Henderson memop | MO_ALIGN); 2174fcf5ef2aSThomas Huth } else { 2175fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2176fcf5ef2aSThomas Huth } 2177fcf5ef2aSThomas Huth break; 2178fcf5ef2aSThomas Huth 2179fcf5ef2aSThomas Huth default: 2180fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2181fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2182fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2183fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2184fcf5ef2aSThomas Huth break; 2185fcf5ef2aSThomas Huth } 2186fcf5ef2aSThomas Huth } 2187fcf5ef2aSThomas Huth 218842071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2189fcf5ef2aSThomas Huth { 2190a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2191a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2192fcf5ef2aSThomas Huth 2193c03a0fd1SRichard Henderson switch (da->type) { 2194fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2195fcf5ef2aSThomas Huth return; 2196fcf5ef2aSThomas Huth 2197fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2198ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2199ebbbec92SRichard Henderson { 2200ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2201ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2202ebbbec92SRichard Henderson 2203ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2204ebbbec92SRichard Henderson /* 2205ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2206ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2207ebbbec92SRichard Henderson * the order of the writebacks. 2208ebbbec92SRichard Henderson */ 2209ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2210ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2211ebbbec92SRichard Henderson } else { 2212ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2213ebbbec92SRichard Henderson } 2214ebbbec92SRichard Henderson } 2215fcf5ef2aSThomas Huth break; 2216ebbbec92SRichard Henderson #else 2217ebbbec92SRichard Henderson g_assert_not_reached(); 2218ebbbec92SRichard Henderson #endif 2219fcf5ef2aSThomas Huth 2220fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2221fcf5ef2aSThomas Huth { 2222fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2223fcf5ef2aSThomas Huth 2224c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2225fcf5ef2aSThomas Huth 2226fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2227fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2228fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2229c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2230a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2231fcf5ef2aSThomas Huth } else { 2232a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2233fcf5ef2aSThomas Huth } 2234fcf5ef2aSThomas Huth } 2235fcf5ef2aSThomas Huth break; 2236fcf5ef2aSThomas Huth 2237fcf5ef2aSThomas Huth default: 2238fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2239fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2240fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2241fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2242fcf5ef2aSThomas Huth { 2243c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2244c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2245fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2246fcf5ef2aSThomas Huth 2247fcf5ef2aSThomas Huth save_state(dc); 2248ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2249fcf5ef2aSThomas Huth 2250fcf5ef2aSThomas Huth /* See above. */ 2251c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2252a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2253fcf5ef2aSThomas Huth } else { 2254a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2255fcf5ef2aSThomas Huth } 2256fcf5ef2aSThomas Huth } 2257fcf5ef2aSThomas Huth break; 2258fcf5ef2aSThomas Huth } 2259fcf5ef2aSThomas Huth 2260fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2261fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2262fcf5ef2aSThomas Huth } 2263fcf5ef2aSThomas Huth 226442071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2265c03a0fd1SRichard Henderson { 2266c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2267fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2268fcf5ef2aSThomas Huth 2269c03a0fd1SRichard Henderson switch (da->type) { 2270fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2271fcf5ef2aSThomas Huth break; 2272fcf5ef2aSThomas Huth 2273fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2274ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2275ebbbec92SRichard Henderson { 2276ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2277ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2278ebbbec92SRichard Henderson 2279ebbbec92SRichard Henderson /* 2280ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2281ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2282ebbbec92SRichard Henderson * the order of the construction. 2283ebbbec92SRichard Henderson */ 2284ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2285ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2286ebbbec92SRichard Henderson } else { 2287ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2288ebbbec92SRichard Henderson } 2289ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2290ebbbec92SRichard Henderson } 2291fcf5ef2aSThomas Huth break; 2292ebbbec92SRichard Henderson #else 2293ebbbec92SRichard Henderson g_assert_not_reached(); 2294ebbbec92SRichard Henderson #endif 2295fcf5ef2aSThomas Huth 2296fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2297fcf5ef2aSThomas Huth { 2298fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2299fcf5ef2aSThomas Huth 2300fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2301fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2302fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2303c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2304a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2305fcf5ef2aSThomas Huth } else { 2306a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2307fcf5ef2aSThomas Huth } 2308c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2309fcf5ef2aSThomas Huth } 2310fcf5ef2aSThomas Huth break; 2311fcf5ef2aSThomas Huth 2312a76779eeSRichard Henderson case GET_ASI_BFILL: 2313a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2314a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2315a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2316a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2317a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2318a76779eeSRichard Henderson as a cacheline-style operation. */ 2319a76779eeSRichard Henderson { 2320a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2321a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2322a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2323a76779eeSRichard Henderson int i; 2324a76779eeSRichard Henderson 2325a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2326a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2327a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2328c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2329a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2330a76779eeSRichard Henderson } 2331a76779eeSRichard Henderson } 2332a76779eeSRichard Henderson break; 2333a76779eeSRichard Henderson 2334fcf5ef2aSThomas Huth default: 2335fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2336fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2337fcf5ef2aSThomas Huth { 2338c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2339c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2340fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2341fcf5ef2aSThomas Huth 2342fcf5ef2aSThomas Huth /* See above. */ 2343c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2344a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2345fcf5ef2aSThomas Huth } else { 2346a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2347fcf5ef2aSThomas Huth } 2348fcf5ef2aSThomas Huth 2349fcf5ef2aSThomas Huth save_state(dc); 2350ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2351fcf5ef2aSThomas Huth } 2352fcf5ef2aSThomas Huth break; 2353fcf5ef2aSThomas Huth } 2354fcf5ef2aSThomas Huth } 2355fcf5ef2aSThomas Huth 2356fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2357fcf5ef2aSThomas Huth { 2358f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2359fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2360fcf5ef2aSThomas Huth 2361fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2362fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2363fcf5ef2aSThomas Huth the later. */ 2364fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2365fcf5ef2aSThomas Huth if (cmp->is_bool) { 2366fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2367fcf5ef2aSThomas Huth } else { 2368fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2369fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2370fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2371fcf5ef2aSThomas Huth } 2372fcf5ef2aSThomas Huth 2373fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2374fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2375fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 237600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2379fcf5ef2aSThomas Huth 2380fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2381f7ec8155SRichard Henderson #else 2382f7ec8155SRichard Henderson qemu_build_not_reached(); 2383f7ec8155SRichard Henderson #endif 2384fcf5ef2aSThomas Huth } 2385fcf5ef2aSThomas Huth 2386fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2387fcf5ef2aSThomas Huth { 2388f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2389fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2390fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2391fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2392fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2393fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2394f7ec8155SRichard Henderson #else 2395f7ec8155SRichard Henderson qemu_build_not_reached(); 2396f7ec8155SRichard Henderson #endif 2397fcf5ef2aSThomas Huth } 2398fcf5ef2aSThomas Huth 2399fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2400fcf5ef2aSThomas Huth { 2401f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2402fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2403fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2404fcf5ef2aSThomas Huth 2405fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2406fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2407fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2408fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2409fcf5ef2aSThomas Huth 2410fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2411f7ec8155SRichard Henderson #else 2412f7ec8155SRichard Henderson qemu_build_not_reached(); 2413f7ec8155SRichard Henderson #endif 2414fcf5ef2aSThomas Huth } 2415fcf5ef2aSThomas Huth 2416f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 24175d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2418fcf5ef2aSThomas Huth { 2419fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2420fcf5ef2aSThomas Huth 2421fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2422ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2423fcf5ef2aSThomas Huth 2424fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2425fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2426fcf5ef2aSThomas Huth 2427fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2428fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2429ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2430fcf5ef2aSThomas Huth 2431fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2432fcf5ef2aSThomas Huth { 2433fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2434fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2435fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2436fcf5ef2aSThomas Huth } 2437fcf5ef2aSThomas Huth } 2438fcf5ef2aSThomas Huth #endif 2439fcf5ef2aSThomas Huth 244006c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 244106c060d9SRichard Henderson { 244206c060d9SRichard Henderson return DFPREG(x); 244306c060d9SRichard Henderson } 244406c060d9SRichard Henderson 244506c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 244606c060d9SRichard Henderson { 244706c060d9SRichard Henderson return QFPREG(x); 244806c060d9SRichard Henderson } 244906c060d9SRichard Henderson 2450878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2451878cc677SRichard Henderson #include "decode-insns.c.inc" 2452878cc677SRichard Henderson 2453878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2454878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2455878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2456878cc677SRichard Henderson 2457878cc677SRichard Henderson #define avail_ALL(C) true 2458878cc677SRichard Henderson #ifdef TARGET_SPARC64 2459878cc677SRichard Henderson # define avail_32(C) false 2460af25071cSRichard Henderson # define avail_ASR17(C) false 2461d0a11d25SRichard Henderson # define avail_CASA(C) true 2462c2636853SRichard Henderson # define avail_DIV(C) true 2463b5372650SRichard Henderson # define avail_MUL(C) true 24640faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2465878cc677SRichard Henderson # define avail_64(C) true 24665d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2467af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2468b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2469b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2470878cc677SRichard Henderson #else 2471878cc677SRichard Henderson # define avail_32(C) true 2472af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2473d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2474c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2475b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 24760faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2477878cc677SRichard Henderson # define avail_64(C) false 24785d617bfbSRichard Henderson # define avail_GL(C) false 2479af25071cSRichard Henderson # define avail_HYPV(C) false 2480b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2481b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2482878cc677SRichard Henderson #endif 2483878cc677SRichard Henderson 2484878cc677SRichard Henderson /* Default case for non jump instructions. */ 2485878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2486878cc677SRichard Henderson { 2487878cc677SRichard Henderson if (dc->npc & 3) { 2488878cc677SRichard Henderson switch (dc->npc) { 2489878cc677SRichard Henderson case DYNAMIC_PC: 2490878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2491878cc677SRichard Henderson dc->pc = dc->npc; 2492878cc677SRichard Henderson gen_op_next_insn(); 2493878cc677SRichard Henderson break; 2494878cc677SRichard Henderson case JUMP_PC: 2495878cc677SRichard Henderson /* we can do a static jump */ 2496878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2497878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2498878cc677SRichard Henderson break; 2499878cc677SRichard Henderson default: 2500878cc677SRichard Henderson g_assert_not_reached(); 2501878cc677SRichard Henderson } 2502878cc677SRichard Henderson } else { 2503878cc677SRichard Henderson dc->pc = dc->npc; 2504878cc677SRichard Henderson dc->npc = dc->npc + 4; 2505878cc677SRichard Henderson } 2506878cc677SRichard Henderson return true; 2507878cc677SRichard Henderson } 2508878cc677SRichard Henderson 25096d2a0768SRichard Henderson /* 25106d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 25116d2a0768SRichard Henderson */ 25126d2a0768SRichard Henderson 2513276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2514276567aaSRichard Henderson { 2515276567aaSRichard Henderson if (annul) { 2516276567aaSRichard Henderson dc->pc = dc->npc + 4; 2517276567aaSRichard Henderson dc->npc = dc->pc + 4; 2518276567aaSRichard Henderson } else { 2519276567aaSRichard Henderson dc->pc = dc->npc; 2520276567aaSRichard Henderson dc->npc = dc->pc + 4; 2521276567aaSRichard Henderson } 2522276567aaSRichard Henderson return true; 2523276567aaSRichard Henderson } 2524276567aaSRichard Henderson 2525276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2526276567aaSRichard Henderson target_ulong dest) 2527276567aaSRichard Henderson { 2528276567aaSRichard Henderson if (annul) { 2529276567aaSRichard Henderson dc->pc = dest; 2530276567aaSRichard Henderson dc->npc = dest + 4; 2531276567aaSRichard Henderson } else { 2532276567aaSRichard Henderson dc->pc = dc->npc; 2533276567aaSRichard Henderson dc->npc = dest; 2534276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2535276567aaSRichard Henderson } 2536276567aaSRichard Henderson return true; 2537276567aaSRichard Henderson } 2538276567aaSRichard Henderson 25399d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 25409d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2541276567aaSRichard Henderson { 25426b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 25436b3e4cc6SRichard Henderson 2544276567aaSRichard Henderson if (annul) { 25456b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 25466b3e4cc6SRichard Henderson 25479d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 25486b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 25496b3e4cc6SRichard Henderson gen_set_label(l1); 25506b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 25516b3e4cc6SRichard Henderson 25526b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2553276567aaSRichard Henderson } else { 25546b3e4cc6SRichard Henderson if (npc & 3) { 25556b3e4cc6SRichard Henderson switch (npc) { 25566b3e4cc6SRichard Henderson case DYNAMIC_PC: 25576b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 25586b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 25596b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 25609d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 25619d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 25626b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 25636b3e4cc6SRichard Henderson dc->pc = npc; 25646b3e4cc6SRichard Henderson break; 25656b3e4cc6SRichard Henderson default: 25666b3e4cc6SRichard Henderson g_assert_not_reached(); 25676b3e4cc6SRichard Henderson } 25686b3e4cc6SRichard Henderson } else { 25696b3e4cc6SRichard Henderson dc->pc = npc; 25706b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 25716b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 25726b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 25739d4e2bc7SRichard Henderson if (cmp->is_bool) { 25749d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 25759d4e2bc7SRichard Henderson } else { 25769d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 25779d4e2bc7SRichard Henderson } 25786b3e4cc6SRichard Henderson } 2579276567aaSRichard Henderson } 2580276567aaSRichard Henderson return true; 2581276567aaSRichard Henderson } 2582276567aaSRichard Henderson 2583af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2584af25071cSRichard Henderson { 2585af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2586af25071cSRichard Henderson return true; 2587af25071cSRichard Henderson } 2588af25071cSRichard Henderson 258906c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 259006c060d9SRichard Henderson { 259106c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 259206c060d9SRichard Henderson return true; 259306c060d9SRichard Henderson } 259406c060d9SRichard Henderson 259506c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 259606c060d9SRichard Henderson { 259706c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 259806c060d9SRichard Henderson return false; 259906c060d9SRichard Henderson } 260006c060d9SRichard Henderson return raise_unimpfpop(dc); 260106c060d9SRichard Henderson } 260206c060d9SRichard Henderson 2603276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2604276567aaSRichard Henderson { 2605276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 26061ea9c62aSRichard Henderson DisasCompare cmp; 2607276567aaSRichard Henderson 2608276567aaSRichard Henderson switch (a->cond) { 2609276567aaSRichard Henderson case 0x0: 2610276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2611276567aaSRichard Henderson case 0x8: 2612276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2613276567aaSRichard Henderson default: 2614276567aaSRichard Henderson flush_cond(dc); 26151ea9c62aSRichard Henderson 26161ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 26179d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2618276567aaSRichard Henderson } 2619276567aaSRichard Henderson } 2620276567aaSRichard Henderson 2621276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2622276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2623276567aaSRichard Henderson 262445196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 262545196ea4SRichard Henderson { 262645196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2627d5471936SRichard Henderson DisasCompare cmp; 262845196ea4SRichard Henderson 262945196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 263045196ea4SRichard Henderson return true; 263145196ea4SRichard Henderson } 263245196ea4SRichard Henderson switch (a->cond) { 263345196ea4SRichard Henderson case 0x0: 263445196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 263545196ea4SRichard Henderson case 0x8: 263645196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 263745196ea4SRichard Henderson default: 263845196ea4SRichard Henderson flush_cond(dc); 2639d5471936SRichard Henderson 2640d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 26419d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 264245196ea4SRichard Henderson } 264345196ea4SRichard Henderson } 264445196ea4SRichard Henderson 264545196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 264645196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 264745196ea4SRichard Henderson 2648ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2649ab9ffe98SRichard Henderson { 2650ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2651ab9ffe98SRichard Henderson DisasCompare cmp; 2652ab9ffe98SRichard Henderson 2653ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2654ab9ffe98SRichard Henderson return false; 2655ab9ffe98SRichard Henderson } 2656ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2657ab9ffe98SRichard Henderson return false; 2658ab9ffe98SRichard Henderson } 2659ab9ffe98SRichard Henderson 2660ab9ffe98SRichard Henderson flush_cond(dc); 2661ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 26629d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2663ab9ffe98SRichard Henderson } 2664ab9ffe98SRichard Henderson 266523ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 266623ada1b1SRichard Henderson { 266723ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 266823ada1b1SRichard Henderson 266923ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 267023ada1b1SRichard Henderson gen_mov_pc_npc(dc); 267123ada1b1SRichard Henderson dc->npc = target; 267223ada1b1SRichard Henderson return true; 267323ada1b1SRichard Henderson } 267423ada1b1SRichard Henderson 267545196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 267645196ea4SRichard Henderson { 267745196ea4SRichard Henderson /* 267845196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 267945196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 268045196ea4SRichard Henderson */ 268145196ea4SRichard Henderson #ifdef TARGET_SPARC64 268245196ea4SRichard Henderson return false; 268345196ea4SRichard Henderson #else 268445196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 268545196ea4SRichard Henderson return true; 268645196ea4SRichard Henderson #endif 268745196ea4SRichard Henderson } 268845196ea4SRichard Henderson 26896d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 26906d2a0768SRichard Henderson { 26916d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 26926d2a0768SRichard Henderson if (a->rd) { 26936d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 26946d2a0768SRichard Henderson } 26956d2a0768SRichard Henderson return advance_pc(dc); 26966d2a0768SRichard Henderson } 26976d2a0768SRichard Henderson 26980faef01bSRichard Henderson /* 26990faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 27000faef01bSRichard Henderson */ 27010faef01bSRichard Henderson 270230376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 270330376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 270430376636SRichard Henderson { 270530376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 270630376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 270730376636SRichard Henderson DisasCompare cmp; 270830376636SRichard Henderson TCGLabel *lab; 270930376636SRichard Henderson TCGv_i32 trap; 271030376636SRichard Henderson 271130376636SRichard Henderson /* Trap never. */ 271230376636SRichard Henderson if (cond == 0) { 271330376636SRichard Henderson return advance_pc(dc); 271430376636SRichard Henderson } 271530376636SRichard Henderson 271630376636SRichard Henderson /* 271730376636SRichard Henderson * Immediate traps are the most common case. Since this value is 271830376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 271930376636SRichard Henderson */ 272030376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 272130376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 272230376636SRichard Henderson } else { 272330376636SRichard Henderson trap = tcg_temp_new_i32(); 272430376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 272530376636SRichard Henderson if (imm) { 272630376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 272730376636SRichard Henderson } else { 272830376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 272930376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 273030376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 273130376636SRichard Henderson } 273230376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 273330376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 273430376636SRichard Henderson } 273530376636SRichard Henderson 273630376636SRichard Henderson /* Trap always. */ 273730376636SRichard Henderson if (cond == 8) { 273830376636SRichard Henderson save_state(dc); 273930376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 274030376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 274130376636SRichard Henderson return true; 274230376636SRichard Henderson } 274330376636SRichard Henderson 274430376636SRichard Henderson /* Conditional trap. */ 274530376636SRichard Henderson flush_cond(dc); 274630376636SRichard Henderson lab = delay_exceptionv(dc, trap); 274730376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 274830376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 274930376636SRichard Henderson 275030376636SRichard Henderson return advance_pc(dc); 275130376636SRichard Henderson } 275230376636SRichard Henderson 275330376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 275430376636SRichard Henderson { 275530376636SRichard Henderson if (avail_32(dc) && a->cc) { 275630376636SRichard Henderson return false; 275730376636SRichard Henderson } 275830376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 275930376636SRichard Henderson } 276030376636SRichard Henderson 276130376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 276230376636SRichard Henderson { 276330376636SRichard Henderson if (avail_64(dc)) { 276430376636SRichard Henderson return false; 276530376636SRichard Henderson } 276630376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 276730376636SRichard Henderson } 276830376636SRichard Henderson 276930376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 277030376636SRichard Henderson { 277130376636SRichard Henderson if (avail_32(dc)) { 277230376636SRichard Henderson return false; 277330376636SRichard Henderson } 277430376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 277530376636SRichard Henderson } 277630376636SRichard Henderson 2777af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2778af25071cSRichard Henderson { 2779af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2780af25071cSRichard Henderson return advance_pc(dc); 2781af25071cSRichard Henderson } 2782af25071cSRichard Henderson 2783af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2784af25071cSRichard Henderson { 2785af25071cSRichard Henderson if (avail_32(dc)) { 2786af25071cSRichard Henderson return false; 2787af25071cSRichard Henderson } 2788af25071cSRichard Henderson if (a->mmask) { 2789af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2790af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2791af25071cSRichard Henderson } 2792af25071cSRichard Henderson if (a->cmask) { 2793af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2794af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2795af25071cSRichard Henderson } 2796af25071cSRichard Henderson return advance_pc(dc); 2797af25071cSRichard Henderson } 2798af25071cSRichard Henderson 2799af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2800af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2801af25071cSRichard Henderson { 2802af25071cSRichard Henderson if (!priv) { 2803af25071cSRichard Henderson return raise_priv(dc); 2804af25071cSRichard Henderson } 2805af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2806af25071cSRichard Henderson return advance_pc(dc); 2807af25071cSRichard Henderson } 2808af25071cSRichard Henderson 2809af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2810af25071cSRichard Henderson { 2811af25071cSRichard Henderson return cpu_y; 2812af25071cSRichard Henderson } 2813af25071cSRichard Henderson 2814af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2815af25071cSRichard Henderson { 2816af25071cSRichard Henderson /* 2817af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2818af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2819af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2820af25071cSRichard Henderson */ 2821af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2822af25071cSRichard Henderson return false; 2823af25071cSRichard Henderson } 2824af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2825af25071cSRichard Henderson } 2826af25071cSRichard Henderson 2827af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2828af25071cSRichard Henderson { 2829af25071cSRichard Henderson uint32_t val; 2830af25071cSRichard Henderson 2831af25071cSRichard Henderson /* 2832af25071cSRichard Henderson * TODO: There are many more fields to be filled, 2833af25071cSRichard Henderson * some of which are writable. 2834af25071cSRichard Henderson */ 2835af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 2836af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 2837af25071cSRichard Henderson 2838af25071cSRichard Henderson return tcg_constant_tl(val); 2839af25071cSRichard Henderson } 2840af25071cSRichard Henderson 2841af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2842af25071cSRichard Henderson 2843af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2844af25071cSRichard Henderson { 2845af25071cSRichard Henderson update_psr(dc); 2846af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2847af25071cSRichard Henderson return dst; 2848af25071cSRichard Henderson } 2849af25071cSRichard Henderson 2850af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2851af25071cSRichard Henderson 2852af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2853af25071cSRichard Henderson { 2854af25071cSRichard Henderson #ifdef TARGET_SPARC64 2855af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2856af25071cSRichard Henderson #else 2857af25071cSRichard Henderson qemu_build_not_reached(); 2858af25071cSRichard Henderson #endif 2859af25071cSRichard Henderson } 2860af25071cSRichard Henderson 2861af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2862af25071cSRichard Henderson 2863af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2864af25071cSRichard Henderson { 2865af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2866af25071cSRichard Henderson 2867af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2868af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2869af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2870af25071cSRichard Henderson } 2871af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2872af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2873af25071cSRichard Henderson return dst; 2874af25071cSRichard Henderson } 2875af25071cSRichard Henderson 2876af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2877af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2878af25071cSRichard Henderson 2879af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2880af25071cSRichard Henderson { 2881af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2882af25071cSRichard Henderson } 2883af25071cSRichard Henderson 2884af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2885af25071cSRichard Henderson 2886af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2887af25071cSRichard Henderson { 2888af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2889af25071cSRichard Henderson return dst; 2890af25071cSRichard Henderson } 2891af25071cSRichard Henderson 2892af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2893af25071cSRichard Henderson 2894af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2895af25071cSRichard Henderson { 2896af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2897af25071cSRichard Henderson return cpu_gsr; 2898af25071cSRichard Henderson } 2899af25071cSRichard Henderson 2900af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2901af25071cSRichard Henderson 2902af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2903af25071cSRichard Henderson { 2904af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2905af25071cSRichard Henderson return dst; 2906af25071cSRichard Henderson } 2907af25071cSRichard Henderson 2908af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2909af25071cSRichard Henderson 2910af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2911af25071cSRichard Henderson { 2912577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2913577efa45SRichard Henderson return dst; 2914af25071cSRichard Henderson } 2915af25071cSRichard Henderson 2916af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2917af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2918af25071cSRichard Henderson 2919af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2920af25071cSRichard Henderson { 2921af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2922af25071cSRichard Henderson 2923af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2924af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2925af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2926af25071cSRichard Henderson } 2927af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2928af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2929af25071cSRichard Henderson return dst; 2930af25071cSRichard Henderson } 2931af25071cSRichard Henderson 2932af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2933af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2934af25071cSRichard Henderson 2935af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2936af25071cSRichard Henderson { 2937577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2938577efa45SRichard Henderson return dst; 2939af25071cSRichard Henderson } 2940af25071cSRichard Henderson 2941af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2942af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2943af25071cSRichard Henderson 2944af25071cSRichard Henderson /* 2945af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2946af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2947af25071cSRichard Henderson * this ASR as impl. dep 2948af25071cSRichard Henderson */ 2949af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2950af25071cSRichard Henderson { 2951af25071cSRichard Henderson return tcg_constant_tl(1); 2952af25071cSRichard Henderson } 2953af25071cSRichard Henderson 2954af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2955af25071cSRichard Henderson 2956668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2957668bb9b7SRichard Henderson { 2958668bb9b7SRichard Henderson update_psr(dc); 2959668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2960668bb9b7SRichard Henderson return dst; 2961668bb9b7SRichard Henderson } 2962668bb9b7SRichard Henderson 2963668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2964668bb9b7SRichard Henderson 2965668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2966668bb9b7SRichard Henderson { 2967668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2968668bb9b7SRichard Henderson return dst; 2969668bb9b7SRichard Henderson } 2970668bb9b7SRichard Henderson 2971668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2972668bb9b7SRichard Henderson 2973668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2974668bb9b7SRichard Henderson { 2975668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2976668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2977668bb9b7SRichard Henderson 2978668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2979668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2980668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2981668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2982668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2983668bb9b7SRichard Henderson 2984668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2985668bb9b7SRichard Henderson return dst; 2986668bb9b7SRichard Henderson } 2987668bb9b7SRichard Henderson 2988668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2989668bb9b7SRichard Henderson 2990668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2991668bb9b7SRichard Henderson { 29922da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 29932da789deSRichard Henderson return dst; 2994668bb9b7SRichard Henderson } 2995668bb9b7SRichard Henderson 2996668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2997668bb9b7SRichard Henderson 2998668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2999668bb9b7SRichard Henderson { 30002da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 30012da789deSRichard Henderson return dst; 3002668bb9b7SRichard Henderson } 3003668bb9b7SRichard Henderson 3004668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3005668bb9b7SRichard Henderson 3006668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3007668bb9b7SRichard Henderson { 30082da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 30092da789deSRichard Henderson return dst; 3010668bb9b7SRichard Henderson } 3011668bb9b7SRichard Henderson 3012668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3013668bb9b7SRichard Henderson 3014668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3015668bb9b7SRichard Henderson { 3016577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3017577efa45SRichard Henderson return dst; 3018668bb9b7SRichard Henderson } 3019668bb9b7SRichard Henderson 3020668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3021668bb9b7SRichard Henderson do_rdhstick_cmpr) 3022668bb9b7SRichard Henderson 30235d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 30245d617bfbSRichard Henderson { 3025cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3026cd6269f7SRichard Henderson return dst; 30275d617bfbSRichard Henderson } 30285d617bfbSRichard Henderson 30295d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 30305d617bfbSRichard Henderson 30315d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 30325d617bfbSRichard Henderson { 30335d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30345d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30355d617bfbSRichard Henderson 30365d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30375d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 30385d617bfbSRichard Henderson return dst; 30395d617bfbSRichard Henderson #else 30405d617bfbSRichard Henderson qemu_build_not_reached(); 30415d617bfbSRichard Henderson #endif 30425d617bfbSRichard Henderson } 30435d617bfbSRichard Henderson 30445d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 30455d617bfbSRichard Henderson 30465d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 30475d617bfbSRichard Henderson { 30485d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30495d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30505d617bfbSRichard Henderson 30515d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30525d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 30535d617bfbSRichard Henderson return dst; 30545d617bfbSRichard Henderson #else 30555d617bfbSRichard Henderson qemu_build_not_reached(); 30565d617bfbSRichard Henderson #endif 30575d617bfbSRichard Henderson } 30585d617bfbSRichard Henderson 30595d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 30605d617bfbSRichard Henderson 30615d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 30625d617bfbSRichard Henderson { 30635d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30645d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30655d617bfbSRichard Henderson 30665d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30675d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 30685d617bfbSRichard Henderson return dst; 30695d617bfbSRichard Henderson #else 30705d617bfbSRichard Henderson qemu_build_not_reached(); 30715d617bfbSRichard Henderson #endif 30725d617bfbSRichard Henderson } 30735d617bfbSRichard Henderson 30745d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 30755d617bfbSRichard Henderson 30765d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 30775d617bfbSRichard Henderson { 30785d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30795d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30805d617bfbSRichard Henderson 30815d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30825d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 30835d617bfbSRichard Henderson return dst; 30845d617bfbSRichard Henderson #else 30855d617bfbSRichard Henderson qemu_build_not_reached(); 30865d617bfbSRichard Henderson #endif 30875d617bfbSRichard Henderson } 30885d617bfbSRichard Henderson 30895d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 30905d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 30915d617bfbSRichard Henderson 30925d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 30935d617bfbSRichard Henderson { 30945d617bfbSRichard Henderson return cpu_tbr; 30955d617bfbSRichard Henderson } 30965d617bfbSRichard Henderson 3097e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30985d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30995d617bfbSRichard Henderson 31005d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 31015d617bfbSRichard Henderson { 31025d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 31035d617bfbSRichard Henderson return dst; 31045d617bfbSRichard Henderson } 31055d617bfbSRichard Henderson 31065d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 31075d617bfbSRichard Henderson 31085d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 31095d617bfbSRichard Henderson { 31105d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 31115d617bfbSRichard Henderson return dst; 31125d617bfbSRichard Henderson } 31135d617bfbSRichard Henderson 31145d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 31155d617bfbSRichard Henderson 31165d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 31175d617bfbSRichard Henderson { 31185d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 31195d617bfbSRichard Henderson return dst; 31205d617bfbSRichard Henderson } 31215d617bfbSRichard Henderson 31225d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 31235d617bfbSRichard Henderson 31245d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 31255d617bfbSRichard Henderson { 31265d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 31275d617bfbSRichard Henderson return dst; 31285d617bfbSRichard Henderson } 31295d617bfbSRichard Henderson 31305d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 31315d617bfbSRichard Henderson 31325d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 31335d617bfbSRichard Henderson { 31345d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 31355d617bfbSRichard Henderson return dst; 31365d617bfbSRichard Henderson } 31375d617bfbSRichard Henderson 31385d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 31395d617bfbSRichard Henderson 31405d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 31415d617bfbSRichard Henderson { 31425d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 31435d617bfbSRichard Henderson return dst; 31445d617bfbSRichard Henderson } 31455d617bfbSRichard Henderson 31465d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 31475d617bfbSRichard Henderson do_rdcanrestore) 31485d617bfbSRichard Henderson 31495d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 31505d617bfbSRichard Henderson { 31515d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 31525d617bfbSRichard Henderson return dst; 31535d617bfbSRichard Henderson } 31545d617bfbSRichard Henderson 31555d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 31565d617bfbSRichard Henderson 31575d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 31585d617bfbSRichard Henderson { 31595d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 31605d617bfbSRichard Henderson return dst; 31615d617bfbSRichard Henderson } 31625d617bfbSRichard Henderson 31635d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 31645d617bfbSRichard Henderson 31655d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 31665d617bfbSRichard Henderson { 31675d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 31685d617bfbSRichard Henderson return dst; 31695d617bfbSRichard Henderson } 31705d617bfbSRichard Henderson 31715d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 31725d617bfbSRichard Henderson 31735d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 31745d617bfbSRichard Henderson { 31755d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 31765d617bfbSRichard Henderson return dst; 31775d617bfbSRichard Henderson } 31785d617bfbSRichard Henderson 31795d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 31805d617bfbSRichard Henderson 31815d617bfbSRichard Henderson /* UA2005 strand status */ 31825d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 31835d617bfbSRichard Henderson { 31842da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 31852da789deSRichard Henderson return dst; 31865d617bfbSRichard Henderson } 31875d617bfbSRichard Henderson 31885d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 31895d617bfbSRichard Henderson 31905d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 31915d617bfbSRichard Henderson { 31922da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 31932da789deSRichard Henderson return dst; 31945d617bfbSRichard Henderson } 31955d617bfbSRichard Henderson 31965d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 31975d617bfbSRichard Henderson 3198e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3199e8325dc0SRichard Henderson { 3200e8325dc0SRichard Henderson if (avail_64(dc)) { 3201e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3202e8325dc0SRichard Henderson return advance_pc(dc); 3203e8325dc0SRichard Henderson } 3204e8325dc0SRichard Henderson return false; 3205e8325dc0SRichard Henderson } 3206e8325dc0SRichard Henderson 32070faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 32080faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 32090faef01bSRichard Henderson { 32100faef01bSRichard Henderson TCGv src; 32110faef01bSRichard Henderson 32120faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 32130faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 32140faef01bSRichard Henderson return false; 32150faef01bSRichard Henderson } 32160faef01bSRichard Henderson if (!priv) { 32170faef01bSRichard Henderson return raise_priv(dc); 32180faef01bSRichard Henderson } 32190faef01bSRichard Henderson 32200faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 32210faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 32220faef01bSRichard Henderson } else { 32230faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 32240faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 32250faef01bSRichard Henderson src = src1; 32260faef01bSRichard Henderson } else { 32270faef01bSRichard Henderson src = tcg_temp_new(); 32280faef01bSRichard Henderson if (a->imm) { 32290faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 32300faef01bSRichard Henderson } else { 32310faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 32320faef01bSRichard Henderson } 32330faef01bSRichard Henderson } 32340faef01bSRichard Henderson } 32350faef01bSRichard Henderson func(dc, src); 32360faef01bSRichard Henderson return advance_pc(dc); 32370faef01bSRichard Henderson } 32380faef01bSRichard Henderson 32390faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 32400faef01bSRichard Henderson { 32410faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 32420faef01bSRichard Henderson } 32430faef01bSRichard Henderson 32440faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 32450faef01bSRichard Henderson 32460faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 32470faef01bSRichard Henderson { 32480faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 32490faef01bSRichard Henderson } 32500faef01bSRichard Henderson 32510faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 32520faef01bSRichard Henderson 32530faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 32540faef01bSRichard Henderson { 32550faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 32560faef01bSRichard Henderson 32570faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 32580faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 32590faef01bSRichard Henderson /* End TB to notice changed ASI. */ 32600faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32610faef01bSRichard Henderson } 32620faef01bSRichard Henderson 32630faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 32640faef01bSRichard Henderson 32650faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 32660faef01bSRichard Henderson { 32670faef01bSRichard Henderson #ifdef TARGET_SPARC64 32680faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 32690faef01bSRichard Henderson dc->fprs_dirty = 0; 32700faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32710faef01bSRichard Henderson #else 32720faef01bSRichard Henderson qemu_build_not_reached(); 32730faef01bSRichard Henderson #endif 32740faef01bSRichard Henderson } 32750faef01bSRichard Henderson 32760faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 32770faef01bSRichard Henderson 32780faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 32790faef01bSRichard Henderson { 32800faef01bSRichard Henderson gen_trap_ifnofpu(dc); 32810faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 32820faef01bSRichard Henderson } 32830faef01bSRichard Henderson 32840faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 32850faef01bSRichard Henderson 32860faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 32870faef01bSRichard Henderson { 32880faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 32890faef01bSRichard Henderson } 32900faef01bSRichard Henderson 32910faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 32920faef01bSRichard Henderson 32930faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 32940faef01bSRichard Henderson { 32950faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 32960faef01bSRichard Henderson } 32970faef01bSRichard Henderson 32980faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 32990faef01bSRichard Henderson 33000faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 33010faef01bSRichard Henderson { 33020faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 33030faef01bSRichard Henderson } 33040faef01bSRichard Henderson 33050faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 33060faef01bSRichard Henderson 33070faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 33080faef01bSRichard Henderson { 33090faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33100faef01bSRichard Henderson 3311577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3312577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 33130faef01bSRichard Henderson translator_io_start(&dc->base); 3314577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 33150faef01bSRichard Henderson /* End TB to handle timer interrupt */ 33160faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33170faef01bSRichard Henderson } 33180faef01bSRichard Henderson 33190faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 33200faef01bSRichard Henderson 33210faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 33220faef01bSRichard Henderson { 33230faef01bSRichard Henderson #ifdef TARGET_SPARC64 33240faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33250faef01bSRichard Henderson 33260faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 33270faef01bSRichard Henderson translator_io_start(&dc->base); 33280faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 33290faef01bSRichard Henderson /* End TB to handle timer interrupt */ 33300faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33310faef01bSRichard Henderson #else 33320faef01bSRichard Henderson qemu_build_not_reached(); 33330faef01bSRichard Henderson #endif 33340faef01bSRichard Henderson } 33350faef01bSRichard Henderson 33360faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 33370faef01bSRichard Henderson 33380faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 33390faef01bSRichard Henderson { 33400faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33410faef01bSRichard Henderson 3342577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3343577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 33440faef01bSRichard Henderson translator_io_start(&dc->base); 3345577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 33460faef01bSRichard Henderson /* End TB to handle timer interrupt */ 33470faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33480faef01bSRichard Henderson } 33490faef01bSRichard Henderson 33500faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 33510faef01bSRichard Henderson 33520faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 33530faef01bSRichard Henderson { 33540faef01bSRichard Henderson save_state(dc); 33550faef01bSRichard Henderson gen_helper_power_down(tcg_env); 33560faef01bSRichard Henderson } 33570faef01bSRichard Henderson 33580faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 33590faef01bSRichard Henderson 336025524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 336125524734SRichard Henderson { 336225524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 336325524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 336425524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 336525524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 336625524734SRichard Henderson } 336725524734SRichard Henderson 336825524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 336925524734SRichard Henderson 33709422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 33719422278eSRichard Henderson { 33729422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3373cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3374cd6269f7SRichard Henderson 3375cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3376cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 33779422278eSRichard Henderson } 33789422278eSRichard Henderson 33799422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 33809422278eSRichard Henderson 33819422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 33829422278eSRichard Henderson { 33839422278eSRichard Henderson #ifdef TARGET_SPARC64 33849422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33859422278eSRichard Henderson 33869422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33879422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 33889422278eSRichard Henderson #else 33899422278eSRichard Henderson qemu_build_not_reached(); 33909422278eSRichard Henderson #endif 33919422278eSRichard Henderson } 33929422278eSRichard Henderson 33939422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 33949422278eSRichard Henderson 33959422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 33969422278eSRichard Henderson { 33979422278eSRichard Henderson #ifdef TARGET_SPARC64 33989422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33999422278eSRichard Henderson 34009422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34019422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 34029422278eSRichard Henderson #else 34039422278eSRichard Henderson qemu_build_not_reached(); 34049422278eSRichard Henderson #endif 34059422278eSRichard Henderson } 34069422278eSRichard Henderson 34079422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 34089422278eSRichard Henderson 34099422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 34109422278eSRichard Henderson { 34119422278eSRichard Henderson #ifdef TARGET_SPARC64 34129422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34139422278eSRichard Henderson 34149422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34159422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 34169422278eSRichard Henderson #else 34179422278eSRichard Henderson qemu_build_not_reached(); 34189422278eSRichard Henderson #endif 34199422278eSRichard Henderson } 34209422278eSRichard Henderson 34219422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 34229422278eSRichard Henderson 34239422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 34249422278eSRichard Henderson { 34259422278eSRichard Henderson #ifdef TARGET_SPARC64 34269422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34279422278eSRichard Henderson 34289422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34299422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 34309422278eSRichard Henderson #else 34319422278eSRichard Henderson qemu_build_not_reached(); 34329422278eSRichard Henderson #endif 34339422278eSRichard Henderson } 34349422278eSRichard Henderson 34359422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 34369422278eSRichard Henderson 34379422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 34389422278eSRichard Henderson { 34399422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34409422278eSRichard Henderson 34419422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 34429422278eSRichard Henderson translator_io_start(&dc->base); 34439422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 34449422278eSRichard Henderson /* End TB to handle timer interrupt */ 34459422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34469422278eSRichard Henderson } 34479422278eSRichard Henderson 34489422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 34499422278eSRichard Henderson 34509422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 34519422278eSRichard Henderson { 34529422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 34539422278eSRichard Henderson } 34549422278eSRichard Henderson 34559422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 34569422278eSRichard Henderson 34579422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 34589422278eSRichard Henderson { 34599422278eSRichard Henderson save_state(dc); 34609422278eSRichard Henderson if (translator_io_start(&dc->base)) { 34619422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34629422278eSRichard Henderson } 34639422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 34649422278eSRichard Henderson dc->npc = DYNAMIC_PC; 34659422278eSRichard Henderson } 34669422278eSRichard Henderson 34679422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 34689422278eSRichard Henderson 34699422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 34709422278eSRichard Henderson { 34719422278eSRichard Henderson save_state(dc); 34729422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 34739422278eSRichard Henderson dc->npc = DYNAMIC_PC; 34749422278eSRichard Henderson } 34759422278eSRichard Henderson 34769422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 34779422278eSRichard Henderson 34789422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 34799422278eSRichard Henderson { 34809422278eSRichard Henderson if (translator_io_start(&dc->base)) { 34819422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34829422278eSRichard Henderson } 34839422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 34849422278eSRichard Henderson } 34859422278eSRichard Henderson 34869422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 34879422278eSRichard Henderson 34889422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 34899422278eSRichard Henderson { 34909422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 34919422278eSRichard Henderson } 34929422278eSRichard Henderson 34939422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 34949422278eSRichard Henderson 34959422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 34969422278eSRichard Henderson { 34979422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 34989422278eSRichard Henderson } 34999422278eSRichard Henderson 35009422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 35019422278eSRichard Henderson 35029422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 35039422278eSRichard Henderson { 35049422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 35059422278eSRichard Henderson } 35069422278eSRichard Henderson 35079422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 35089422278eSRichard Henderson 35099422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 35109422278eSRichard Henderson { 35119422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 35129422278eSRichard Henderson } 35139422278eSRichard Henderson 35149422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 35159422278eSRichard Henderson 35169422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 35179422278eSRichard Henderson { 35189422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 35199422278eSRichard Henderson } 35209422278eSRichard Henderson 35219422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 35229422278eSRichard Henderson 35239422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 35249422278eSRichard Henderson { 35259422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 35269422278eSRichard Henderson } 35279422278eSRichard Henderson 35289422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 35299422278eSRichard Henderson 35309422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 35319422278eSRichard Henderson { 35329422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 35339422278eSRichard Henderson } 35349422278eSRichard Henderson 35359422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 35369422278eSRichard Henderson 35379422278eSRichard Henderson /* UA2005 strand status */ 35389422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 35399422278eSRichard Henderson { 35402da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 35419422278eSRichard Henderson } 35429422278eSRichard Henderson 35439422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 35449422278eSRichard Henderson 3545bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3546bb97f2f5SRichard Henderson 3547bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3548bb97f2f5SRichard Henderson { 3549bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3550bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3551bb97f2f5SRichard Henderson } 3552bb97f2f5SRichard Henderson 3553bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3554bb97f2f5SRichard Henderson 3555bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3556bb97f2f5SRichard Henderson { 3557bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3558bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3559bb97f2f5SRichard Henderson 3560bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3561bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3562bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3563bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3564bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3565bb97f2f5SRichard Henderson 3566bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3567bb97f2f5SRichard Henderson } 3568bb97f2f5SRichard Henderson 3569bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3570bb97f2f5SRichard Henderson 3571bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3572bb97f2f5SRichard Henderson { 35732da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3574bb97f2f5SRichard Henderson } 3575bb97f2f5SRichard Henderson 3576bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3577bb97f2f5SRichard Henderson 3578bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3579bb97f2f5SRichard Henderson { 35802da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3581bb97f2f5SRichard Henderson } 3582bb97f2f5SRichard Henderson 3583bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3584bb97f2f5SRichard Henderson 3585bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3586bb97f2f5SRichard Henderson { 3587bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3588bb97f2f5SRichard Henderson 3589577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3590bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3591bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3592577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3593bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3594bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3595bb97f2f5SRichard Henderson } 3596bb97f2f5SRichard Henderson 3597bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3598bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3599bb97f2f5SRichard Henderson 360025524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 360125524734SRichard Henderson { 360225524734SRichard Henderson if (!supervisor(dc)) { 360325524734SRichard Henderson return raise_priv(dc); 360425524734SRichard Henderson } 360525524734SRichard Henderson if (saved) { 360625524734SRichard Henderson gen_helper_saved(tcg_env); 360725524734SRichard Henderson } else { 360825524734SRichard Henderson gen_helper_restored(tcg_env); 360925524734SRichard Henderson } 361025524734SRichard Henderson return advance_pc(dc); 361125524734SRichard Henderson } 361225524734SRichard Henderson 361325524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 361425524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 361525524734SRichard Henderson 3616d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3617d3825800SRichard Henderson { 3618d3825800SRichard Henderson return advance_pc(dc); 3619d3825800SRichard Henderson } 3620d3825800SRichard Henderson 36210faef01bSRichard Henderson /* 36220faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 36230faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 36240faef01bSRichard Henderson */ 36255458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 36265458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 36270faef01bSRichard Henderson 3628428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3629428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 36302a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 36312a45b736SRichard Henderson bool logic_cc) 3632428881deSRichard Henderson { 3633428881deSRichard Henderson TCGv dst, src1; 3634428881deSRichard Henderson 3635428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3636428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3637428881deSRichard Henderson return false; 3638428881deSRichard Henderson } 3639428881deSRichard Henderson 36402a45b736SRichard Henderson if (logic_cc) { 36412a45b736SRichard Henderson dst = cpu_cc_N; 36422a45b736SRichard Henderson } else if (a->cc && cc_op > CC_OP_FLAGS) { 3643428881deSRichard Henderson dst = cpu_cc_dst; 3644428881deSRichard Henderson } else { 3645428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3646428881deSRichard Henderson } 3647428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3648428881deSRichard Henderson 3649428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3650428881deSRichard Henderson if (funci) { 3651428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3652428881deSRichard Henderson } else { 3653428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3654428881deSRichard Henderson } 3655428881deSRichard Henderson } else { 3656428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3657428881deSRichard Henderson } 36582a45b736SRichard Henderson 36592a45b736SRichard Henderson if (logic_cc) { 36602a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 36612a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 36622a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 36632a45b736SRichard Henderson } 36642a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 36652a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 36662a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 36672a45b736SRichard Henderson } 36682a45b736SRichard Henderson 3669428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3670428881deSRichard Henderson 3671428881deSRichard Henderson if (a->cc) { 3672428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3673428881deSRichard Henderson dc->cc_op = cc_op; 3674428881deSRichard Henderson } 3675428881deSRichard Henderson return advance_pc(dc); 3676428881deSRichard Henderson } 3677428881deSRichard Henderson 3678428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3679428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3680428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3681428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3682428881deSRichard Henderson { 3683428881deSRichard Henderson if (a->cc) { 368422188d7dSRichard Henderson assert(cc_op >= 0); 36852a45b736SRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL, false); 3686428881deSRichard Henderson } 36872a45b736SRichard Henderson return do_arith_int(dc, a, cc_op, func, funci, false); 3688428881deSRichard Henderson } 3689428881deSRichard Henderson 3690428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3691428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3692428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3693428881deSRichard Henderson { 36942a45b736SRichard Henderson return do_arith_int(dc, a, CC_OP_FLAGS, func, funci, a->cc); 3695428881deSRichard Henderson } 3696428881deSRichard Henderson 3697*b989ce73SRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_FLAGS, 3698*b989ce73SRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3699428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3700428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3701428881deSRichard Henderson 3702*b989ce73SRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_FLAGS, NULL, NULL, gen_op_taddcc) 3703a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3704a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3705a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3706a9aba13dSRichard Henderson 3707428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3708428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3709428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3710428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3711428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3712428881deSRichard Henderson 371322188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3714b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3715b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 371622188d7dSRichard Henderson 37174ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 37184ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 371913260103SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_FLAGS, gen_op_udiv, NULL, gen_op_udivcc) 372013260103SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_FLAGS, gen_op_sdiv, NULL, gen_op_sdivcc) 37214ee85ea9SRichard Henderson 37229c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 37239c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 37249c6ec5bcSRichard Henderson 3725428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3726428881deSRichard Henderson { 3727428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3728428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3729428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3730428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3731428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3732428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3733428881deSRichard Henderson return false; 3734428881deSRichard Henderson } else { 3735428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3736428881deSRichard Henderson } 3737428881deSRichard Henderson return advance_pc(dc); 3738428881deSRichard Henderson } 3739428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3740428881deSRichard Henderson } 3741428881deSRichard Henderson 3742420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 3743420a187dSRichard Henderson { 3744*b989ce73SRichard Henderson update_psr(dc); 3745*b989ce73SRichard Henderson return do_arith(dc, a, CC_OP_FLAGS, gen_op_addc, NULL, gen_op_addccc); 3746420a187dSRichard Henderson } 3747420a187dSRichard Henderson 3748dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 3749dfebb950SRichard Henderson { 3750dfebb950SRichard Henderson switch (dc->cc_op) { 3751dfebb950SRichard Henderson case CC_OP_SUB: 3752dfebb950SRichard Henderson case CC_OP_TSUB: 3753dfebb950SRichard Henderson case CC_OP_TSUBTV: 3754dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3755dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 3756dfebb950SRichard Henderson default: 3757dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3758dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 3759dfebb950SRichard Henderson } 3760dfebb950SRichard Henderson } 3761dfebb950SRichard Henderson 3762a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 3763a9aba13dSRichard Henderson { 3764a9aba13dSRichard Henderson update_psr(dc); 3765*b989ce73SRichard Henderson return do_arith(dc, a, CC_OP_FLAGS, NULL, NULL, gen_op_mulscc); 3766a9aba13dSRichard Henderson } 3767a9aba13dSRichard Henderson 3768b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3769b88ce6f2SRichard Henderson int width, bool cc, bool left) 3770b88ce6f2SRichard Henderson { 3771b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3772b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3773b88ce6f2SRichard Henderson int shift, imask, omask; 3774b88ce6f2SRichard Henderson 3775b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3776b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3777b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3778b88ce6f2SRichard Henderson 3779b88ce6f2SRichard Henderson if (cc) { 3780b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 3781b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 3782b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3783b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3784b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 3785b88ce6f2SRichard Henderson } 3786b88ce6f2SRichard Henderson 3787b88ce6f2SRichard Henderson /* 3788b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3789b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3790b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3791b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3792b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3793b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3794b88ce6f2SRichard Henderson * the value we're looking for. 3795b88ce6f2SRichard Henderson */ 3796b88ce6f2SRichard Henderson switch (width) { 3797b88ce6f2SRichard Henderson case 8: 3798b88ce6f2SRichard Henderson imask = 0x7; 3799b88ce6f2SRichard Henderson shift = 3; 3800b88ce6f2SRichard Henderson omask = 0xff; 3801b88ce6f2SRichard Henderson if (left) { 3802b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 3803b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 3804b88ce6f2SRichard Henderson } else { 3805b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 3806b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 3807b88ce6f2SRichard Henderson } 3808b88ce6f2SRichard Henderson break; 3809b88ce6f2SRichard Henderson case 16: 3810b88ce6f2SRichard Henderson imask = 0x6; 3811b88ce6f2SRichard Henderson shift = 1; 3812b88ce6f2SRichard Henderson omask = 0xf; 3813b88ce6f2SRichard Henderson if (left) { 3814b88ce6f2SRichard Henderson tabl = 0x8cef; 3815b88ce6f2SRichard Henderson tabr = 0xf731; 3816b88ce6f2SRichard Henderson } else { 3817b88ce6f2SRichard Henderson tabl = 0x137f; 3818b88ce6f2SRichard Henderson tabr = 0xfec8; 3819b88ce6f2SRichard Henderson } 3820b88ce6f2SRichard Henderson break; 3821b88ce6f2SRichard Henderson case 32: 3822b88ce6f2SRichard Henderson imask = 0x4; 3823b88ce6f2SRichard Henderson shift = 0; 3824b88ce6f2SRichard Henderson omask = 0x3; 3825b88ce6f2SRichard Henderson if (left) { 3826b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 3827b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 3828b88ce6f2SRichard Henderson } else { 3829b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 3830b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 3831b88ce6f2SRichard Henderson } 3832b88ce6f2SRichard Henderson break; 3833b88ce6f2SRichard Henderson default: 3834b88ce6f2SRichard Henderson abort(); 3835b88ce6f2SRichard Henderson } 3836b88ce6f2SRichard Henderson 3837b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 3838b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 3839b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 3840b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 3841b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 3842b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 3843b88ce6f2SRichard Henderson 3844b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 3845b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 3846b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 3847b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 3848b88ce6f2SRichard Henderson 3849b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 3850b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 3851b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 3852b88ce6f2SRichard Henderson 3853b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 3854b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 3855b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 3856b88ce6f2SRichard Henderson 3857b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3858b88ce6f2SRichard Henderson return advance_pc(dc); 3859b88ce6f2SRichard Henderson } 3860b88ce6f2SRichard Henderson 3861b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3862b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3863b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3864b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3865b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3866b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3867b88ce6f2SRichard Henderson 3868b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3869b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3870b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3871b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3872b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3873b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3874b88ce6f2SRichard Henderson 387545bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 387645bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 387745bfed3bSRichard Henderson { 387845bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 387945bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 388045bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 388145bfed3bSRichard Henderson 388245bfed3bSRichard Henderson func(dst, src1, src2); 388345bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 388445bfed3bSRichard Henderson return advance_pc(dc); 388545bfed3bSRichard Henderson } 388645bfed3bSRichard Henderson 388745bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 388845bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 388945bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 389045bfed3bSRichard Henderson 38919e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 38929e20ca94SRichard Henderson { 38939e20ca94SRichard Henderson #ifdef TARGET_SPARC64 38949e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 38959e20ca94SRichard Henderson 38969e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 38979e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 38989e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 38999e20ca94SRichard Henderson #else 39009e20ca94SRichard Henderson g_assert_not_reached(); 39019e20ca94SRichard Henderson #endif 39029e20ca94SRichard Henderson } 39039e20ca94SRichard Henderson 39049e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 39059e20ca94SRichard Henderson { 39069e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39079e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39089e20ca94SRichard Henderson 39099e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39109e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39119e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 39129e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39139e20ca94SRichard Henderson #else 39149e20ca94SRichard Henderson g_assert_not_reached(); 39159e20ca94SRichard Henderson #endif 39169e20ca94SRichard Henderson } 39179e20ca94SRichard Henderson 39189e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 39199e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 39209e20ca94SRichard Henderson 392139ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 392239ca3490SRichard Henderson { 392339ca3490SRichard Henderson #ifdef TARGET_SPARC64 392439ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 392539ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 392639ca3490SRichard Henderson #else 392739ca3490SRichard Henderson g_assert_not_reached(); 392839ca3490SRichard Henderson #endif 392939ca3490SRichard Henderson } 393039ca3490SRichard Henderson 393139ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 393239ca3490SRichard Henderson 39335fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 39345fc546eeSRichard Henderson { 39355fc546eeSRichard Henderson TCGv dst, src1, src2; 39365fc546eeSRichard Henderson 39375fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39385fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 39395fc546eeSRichard Henderson return false; 39405fc546eeSRichard Henderson } 39415fc546eeSRichard Henderson 39425fc546eeSRichard Henderson src2 = tcg_temp_new(); 39435fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 39445fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39455fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39465fc546eeSRichard Henderson 39475fc546eeSRichard Henderson if (l) { 39485fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 39495fc546eeSRichard Henderson if (!a->x) { 39505fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 39515fc546eeSRichard Henderson } 39525fc546eeSRichard Henderson } else if (u) { 39535fc546eeSRichard Henderson if (!a->x) { 39545fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 39555fc546eeSRichard Henderson src1 = dst; 39565fc546eeSRichard Henderson } 39575fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 39585fc546eeSRichard Henderson } else { 39595fc546eeSRichard Henderson if (!a->x) { 39605fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 39615fc546eeSRichard Henderson src1 = dst; 39625fc546eeSRichard Henderson } 39635fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 39645fc546eeSRichard Henderson } 39655fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 39665fc546eeSRichard Henderson return advance_pc(dc); 39675fc546eeSRichard Henderson } 39685fc546eeSRichard Henderson 39695fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 39705fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 39715fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 39725fc546eeSRichard Henderson 39735fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 39745fc546eeSRichard Henderson { 39755fc546eeSRichard Henderson TCGv dst, src1; 39765fc546eeSRichard Henderson 39775fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39785fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 39795fc546eeSRichard Henderson return false; 39805fc546eeSRichard Henderson } 39815fc546eeSRichard Henderson 39825fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39835fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39845fc546eeSRichard Henderson 39855fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 39865fc546eeSRichard Henderson if (l) { 39875fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 39885fc546eeSRichard Henderson } else if (u) { 39895fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 39905fc546eeSRichard Henderson } else { 39915fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 39925fc546eeSRichard Henderson } 39935fc546eeSRichard Henderson } else { 39945fc546eeSRichard Henderson if (l) { 39955fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 39965fc546eeSRichard Henderson } else if (u) { 39975fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 39985fc546eeSRichard Henderson } else { 39995fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 40005fc546eeSRichard Henderson } 40015fc546eeSRichard Henderson } 40025fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40035fc546eeSRichard Henderson return advance_pc(dc); 40045fc546eeSRichard Henderson } 40055fc546eeSRichard Henderson 40065fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 40075fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 40085fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 40095fc546eeSRichard Henderson 4010fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4011fb4ed7aaSRichard Henderson { 4012fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4013fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4014fb4ed7aaSRichard Henderson return NULL; 4015fb4ed7aaSRichard Henderson } 4016fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4017fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4018fb4ed7aaSRichard Henderson } else { 4019fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4020fb4ed7aaSRichard Henderson } 4021fb4ed7aaSRichard Henderson } 4022fb4ed7aaSRichard Henderson 4023fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4024fb4ed7aaSRichard Henderson { 4025fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4026fb4ed7aaSRichard Henderson 4027fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4028fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4029fb4ed7aaSRichard Henderson return advance_pc(dc); 4030fb4ed7aaSRichard Henderson } 4031fb4ed7aaSRichard Henderson 4032fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4033fb4ed7aaSRichard Henderson { 4034fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4035fb4ed7aaSRichard Henderson DisasCompare cmp; 4036fb4ed7aaSRichard Henderson 4037fb4ed7aaSRichard Henderson if (src2 == NULL) { 4038fb4ed7aaSRichard Henderson return false; 4039fb4ed7aaSRichard Henderson } 4040fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4041fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4042fb4ed7aaSRichard Henderson } 4043fb4ed7aaSRichard Henderson 4044fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4045fb4ed7aaSRichard Henderson { 4046fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4047fb4ed7aaSRichard Henderson DisasCompare cmp; 4048fb4ed7aaSRichard Henderson 4049fb4ed7aaSRichard Henderson if (src2 == NULL) { 4050fb4ed7aaSRichard Henderson return false; 4051fb4ed7aaSRichard Henderson } 4052fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4053fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4054fb4ed7aaSRichard Henderson } 4055fb4ed7aaSRichard Henderson 4056fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4057fb4ed7aaSRichard Henderson { 4058fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4059fb4ed7aaSRichard Henderson DisasCompare cmp; 4060fb4ed7aaSRichard Henderson 4061fb4ed7aaSRichard Henderson if (src2 == NULL) { 4062fb4ed7aaSRichard Henderson return false; 4063fb4ed7aaSRichard Henderson } 4064fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4065fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4066fb4ed7aaSRichard Henderson } 4067fb4ed7aaSRichard Henderson 406886b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 406986b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 407086b82fe0SRichard Henderson { 407186b82fe0SRichard Henderson TCGv src1, sum; 407286b82fe0SRichard Henderson 407386b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 407486b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 407586b82fe0SRichard Henderson return false; 407686b82fe0SRichard Henderson } 407786b82fe0SRichard Henderson 407886b82fe0SRichard Henderson /* 407986b82fe0SRichard Henderson * Always load the sum into a new temporary. 408086b82fe0SRichard Henderson * This is required to capture the value across a window change, 408186b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 408286b82fe0SRichard Henderson */ 408386b82fe0SRichard Henderson sum = tcg_temp_new(); 408486b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 408586b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 408686b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 408786b82fe0SRichard Henderson } else { 408886b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 408986b82fe0SRichard Henderson } 409086b82fe0SRichard Henderson return func(dc, a->rd, sum); 409186b82fe0SRichard Henderson } 409286b82fe0SRichard Henderson 409386b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 409486b82fe0SRichard Henderson { 409586b82fe0SRichard Henderson /* 409686b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 409786b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 409886b82fe0SRichard Henderson */ 409986b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 410086b82fe0SRichard Henderson 410186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 410286b82fe0SRichard Henderson 410386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 410486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 410586b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 410686b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 410786b82fe0SRichard Henderson 410886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 410986b82fe0SRichard Henderson return true; 411086b82fe0SRichard Henderson } 411186b82fe0SRichard Henderson 411286b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 411386b82fe0SRichard Henderson 411486b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 411586b82fe0SRichard Henderson { 411686b82fe0SRichard Henderson if (!supervisor(dc)) { 411786b82fe0SRichard Henderson return raise_priv(dc); 411886b82fe0SRichard Henderson } 411986b82fe0SRichard Henderson 412086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 412186b82fe0SRichard Henderson 412286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 412386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 412486b82fe0SRichard Henderson gen_helper_rett(tcg_env); 412586b82fe0SRichard Henderson 412686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 412786b82fe0SRichard Henderson return true; 412886b82fe0SRichard Henderson } 412986b82fe0SRichard Henderson 413086b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 413186b82fe0SRichard Henderson 413286b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 413386b82fe0SRichard Henderson { 413486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 413586b82fe0SRichard Henderson 413686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 413786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 413886b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 413986b82fe0SRichard Henderson 414086b82fe0SRichard Henderson gen_helper_restore(tcg_env); 414186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 414286b82fe0SRichard Henderson return true; 414386b82fe0SRichard Henderson } 414486b82fe0SRichard Henderson 414586b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 414686b82fe0SRichard Henderson 4147d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4148d3825800SRichard Henderson { 4149d3825800SRichard Henderson gen_helper_save(tcg_env); 4150d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4151d3825800SRichard Henderson return advance_pc(dc); 4152d3825800SRichard Henderson } 4153d3825800SRichard Henderson 4154d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4155d3825800SRichard Henderson 4156d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4157d3825800SRichard Henderson { 4158d3825800SRichard Henderson gen_helper_restore(tcg_env); 4159d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4160d3825800SRichard Henderson return advance_pc(dc); 4161d3825800SRichard Henderson } 4162d3825800SRichard Henderson 4163d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4164d3825800SRichard Henderson 41658f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 41668f75b8a4SRichard Henderson { 41678f75b8a4SRichard Henderson if (!supervisor(dc)) { 41688f75b8a4SRichard Henderson return raise_priv(dc); 41698f75b8a4SRichard Henderson } 41708f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 41718f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 41728f75b8a4SRichard Henderson translator_io_start(&dc->base); 41738f75b8a4SRichard Henderson if (done) { 41748f75b8a4SRichard Henderson gen_helper_done(tcg_env); 41758f75b8a4SRichard Henderson } else { 41768f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 41778f75b8a4SRichard Henderson } 41788f75b8a4SRichard Henderson return true; 41798f75b8a4SRichard Henderson } 41808f75b8a4SRichard Henderson 41818f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 41828f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 41838f75b8a4SRichard Henderson 41840880d20bSRichard Henderson /* 41850880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 41860880d20bSRichard Henderson */ 41870880d20bSRichard Henderson 41880880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 41890880d20bSRichard Henderson { 41900880d20bSRichard Henderson TCGv addr, tmp = NULL; 41910880d20bSRichard Henderson 41920880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 41930880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 41940880d20bSRichard Henderson return NULL; 41950880d20bSRichard Henderson } 41960880d20bSRichard Henderson 41970880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 41980880d20bSRichard Henderson if (rs2_or_imm) { 41990880d20bSRichard Henderson tmp = tcg_temp_new(); 42000880d20bSRichard Henderson if (imm) { 42010880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 42020880d20bSRichard Henderson } else { 42030880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 42040880d20bSRichard Henderson } 42050880d20bSRichard Henderson addr = tmp; 42060880d20bSRichard Henderson } 42070880d20bSRichard Henderson if (AM_CHECK(dc)) { 42080880d20bSRichard Henderson if (!tmp) { 42090880d20bSRichard Henderson tmp = tcg_temp_new(); 42100880d20bSRichard Henderson } 42110880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 42120880d20bSRichard Henderson addr = tmp; 42130880d20bSRichard Henderson } 42140880d20bSRichard Henderson return addr; 42150880d20bSRichard Henderson } 42160880d20bSRichard Henderson 42170880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42180880d20bSRichard Henderson { 42190880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42200880d20bSRichard Henderson DisasASI da; 42210880d20bSRichard Henderson 42220880d20bSRichard Henderson if (addr == NULL) { 42230880d20bSRichard Henderson return false; 42240880d20bSRichard Henderson } 42250880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42260880d20bSRichard Henderson 42270880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 422842071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 42290880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 42300880d20bSRichard Henderson return advance_pc(dc); 42310880d20bSRichard Henderson } 42320880d20bSRichard Henderson 42330880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 42340880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 42350880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 42360880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 42370880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 42380880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 42390880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 42400880d20bSRichard Henderson 42410880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42420880d20bSRichard Henderson { 42430880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42440880d20bSRichard Henderson DisasASI da; 42450880d20bSRichard Henderson 42460880d20bSRichard Henderson if (addr == NULL) { 42470880d20bSRichard Henderson return false; 42480880d20bSRichard Henderson } 42490880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42500880d20bSRichard Henderson 42510880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 425242071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 42530880d20bSRichard Henderson return advance_pc(dc); 42540880d20bSRichard Henderson } 42550880d20bSRichard Henderson 42560880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 42570880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 42580880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 42590880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 42600880d20bSRichard Henderson 42610880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 42620880d20bSRichard Henderson { 42630880d20bSRichard Henderson TCGv addr; 42640880d20bSRichard Henderson DisasASI da; 42650880d20bSRichard Henderson 42660880d20bSRichard Henderson if (a->rd & 1) { 42670880d20bSRichard Henderson return false; 42680880d20bSRichard Henderson } 42690880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42700880d20bSRichard Henderson if (addr == NULL) { 42710880d20bSRichard Henderson return false; 42720880d20bSRichard Henderson } 42730880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 427442071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 42750880d20bSRichard Henderson return advance_pc(dc); 42760880d20bSRichard Henderson } 42770880d20bSRichard Henderson 42780880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 42790880d20bSRichard Henderson { 42800880d20bSRichard Henderson TCGv addr; 42810880d20bSRichard Henderson DisasASI da; 42820880d20bSRichard Henderson 42830880d20bSRichard Henderson if (a->rd & 1) { 42840880d20bSRichard Henderson return false; 42850880d20bSRichard Henderson } 42860880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42870880d20bSRichard Henderson if (addr == NULL) { 42880880d20bSRichard Henderson return false; 42890880d20bSRichard Henderson } 42900880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 429142071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 42920880d20bSRichard Henderson return advance_pc(dc); 42930880d20bSRichard Henderson } 42940880d20bSRichard Henderson 4295cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4296cf07cd1eSRichard Henderson { 4297cf07cd1eSRichard Henderson TCGv addr, reg; 4298cf07cd1eSRichard Henderson DisasASI da; 4299cf07cd1eSRichard Henderson 4300cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4301cf07cd1eSRichard Henderson if (addr == NULL) { 4302cf07cd1eSRichard Henderson return false; 4303cf07cd1eSRichard Henderson } 4304cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4305cf07cd1eSRichard Henderson 4306cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4307cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4308cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4309cf07cd1eSRichard Henderson return advance_pc(dc); 4310cf07cd1eSRichard Henderson } 4311cf07cd1eSRichard Henderson 4312dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4313dca544b9SRichard Henderson { 4314dca544b9SRichard Henderson TCGv addr, dst, src; 4315dca544b9SRichard Henderson DisasASI da; 4316dca544b9SRichard Henderson 4317dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4318dca544b9SRichard Henderson if (addr == NULL) { 4319dca544b9SRichard Henderson return false; 4320dca544b9SRichard Henderson } 4321dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4322dca544b9SRichard Henderson 4323dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4324dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4325dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4326dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4327dca544b9SRichard Henderson return advance_pc(dc); 4328dca544b9SRichard Henderson } 4329dca544b9SRichard Henderson 4330d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4331d0a11d25SRichard Henderson { 4332d0a11d25SRichard Henderson TCGv addr, o, n, c; 4333d0a11d25SRichard Henderson DisasASI da; 4334d0a11d25SRichard Henderson 4335d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4336d0a11d25SRichard Henderson if (addr == NULL) { 4337d0a11d25SRichard Henderson return false; 4338d0a11d25SRichard Henderson } 4339d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4340d0a11d25SRichard Henderson 4341d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4342d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4343d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4344d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4345d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4346d0a11d25SRichard Henderson return advance_pc(dc); 4347d0a11d25SRichard Henderson } 4348d0a11d25SRichard Henderson 4349d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4350d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4351d0a11d25SRichard Henderson 435206c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 435306c060d9SRichard Henderson { 435406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 435506c060d9SRichard Henderson DisasASI da; 435606c060d9SRichard Henderson 435706c060d9SRichard Henderson if (addr == NULL) { 435806c060d9SRichard Henderson return false; 435906c060d9SRichard Henderson } 436006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 436106c060d9SRichard Henderson return true; 436206c060d9SRichard Henderson } 436306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 436406c060d9SRichard Henderson return true; 436506c060d9SRichard Henderson } 436606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4367287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 436806c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 436906c060d9SRichard Henderson return advance_pc(dc); 437006c060d9SRichard Henderson } 437106c060d9SRichard Henderson 437206c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 437306c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 437406c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 437506c060d9SRichard Henderson 4376287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4377287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4378287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4379287b1152SRichard Henderson 438006c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 438106c060d9SRichard Henderson { 438206c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 438306c060d9SRichard Henderson DisasASI da; 438406c060d9SRichard Henderson 438506c060d9SRichard Henderson if (addr == NULL) { 438606c060d9SRichard Henderson return false; 438706c060d9SRichard Henderson } 438806c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 438906c060d9SRichard Henderson return true; 439006c060d9SRichard Henderson } 439106c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 439206c060d9SRichard Henderson return true; 439306c060d9SRichard Henderson } 439406c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4395287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 439606c060d9SRichard Henderson return advance_pc(dc); 439706c060d9SRichard Henderson } 439806c060d9SRichard Henderson 439906c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 440006c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 440106c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 440206c060d9SRichard Henderson 4403287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4404287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4405287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4406287b1152SRichard Henderson 440706c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 440806c060d9SRichard Henderson { 440906c060d9SRichard Henderson if (!avail_32(dc)) { 441006c060d9SRichard Henderson return false; 441106c060d9SRichard Henderson } 441206c060d9SRichard Henderson if (!supervisor(dc)) { 441306c060d9SRichard Henderson return raise_priv(dc); 441406c060d9SRichard Henderson } 441506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 441606c060d9SRichard Henderson return true; 441706c060d9SRichard Henderson } 441806c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 441906c060d9SRichard Henderson return true; 442006c060d9SRichard Henderson } 442106c060d9SRichard Henderson 4422da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4423da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 44243d3c0673SRichard Henderson { 4425da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44263d3c0673SRichard Henderson if (addr == NULL) { 44273d3c0673SRichard Henderson return false; 44283d3c0673SRichard Henderson } 44293d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44303d3c0673SRichard Henderson return true; 44313d3c0673SRichard Henderson } 4432da681406SRichard Henderson tmp = tcg_temp_new(); 4433da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4434da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4435da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4436da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4437da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 44383d3c0673SRichard Henderson return advance_pc(dc); 44393d3c0673SRichard Henderson } 44403d3c0673SRichard Henderson 4441da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4442da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 44433d3c0673SRichard Henderson 44443d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 44453d3c0673SRichard Henderson { 44463d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44473d3c0673SRichard Henderson if (addr == NULL) { 44483d3c0673SRichard Henderson return false; 44493d3c0673SRichard Henderson } 44503d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44513d3c0673SRichard Henderson return true; 44523d3c0673SRichard Henderson } 44533d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 44543d3c0673SRichard Henderson return advance_pc(dc); 44553d3c0673SRichard Henderson } 44563d3c0673SRichard Henderson 44573d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 44583d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 44593d3c0673SRichard Henderson 44603a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c) 44613a38260eSRichard Henderson { 44623a38260eSRichard Henderson uint64_t mask; 44633a38260eSRichard Henderson 44643a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44653a38260eSRichard Henderson return true; 44663a38260eSRichard Henderson } 44673a38260eSRichard Henderson 44683a38260eSRichard Henderson if (rd & 1) { 44693a38260eSRichard Henderson mask = MAKE_64BIT_MASK(0, 32); 44703a38260eSRichard Henderson } else { 44713a38260eSRichard Henderson mask = MAKE_64BIT_MASK(32, 32); 44723a38260eSRichard Henderson } 44733a38260eSRichard Henderson if (c) { 44743a38260eSRichard Henderson tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask); 44753a38260eSRichard Henderson } else { 44763a38260eSRichard Henderson tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask); 44773a38260eSRichard Henderson } 44783a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 44793a38260eSRichard Henderson return advance_pc(dc); 44803a38260eSRichard Henderson } 44813a38260eSRichard Henderson 44823a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 44833a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1) 44843a38260eSRichard Henderson 44853a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 44863a38260eSRichard Henderson { 44873a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44883a38260eSRichard Henderson return true; 44893a38260eSRichard Henderson } 44903a38260eSRichard Henderson 44913a38260eSRichard Henderson tcg_gen_movi_i64(cpu_fpr[rd / 2], c); 44923a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 44933a38260eSRichard Henderson return advance_pc(dc); 44943a38260eSRichard Henderson } 44953a38260eSRichard Henderson 44963a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 44973a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 44983a38260eSRichard Henderson 4499baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4500baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4501baf3dbf2SRichard Henderson { 4502baf3dbf2SRichard Henderson TCGv_i32 tmp; 4503baf3dbf2SRichard Henderson 4504baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4505baf3dbf2SRichard Henderson return true; 4506baf3dbf2SRichard Henderson } 4507baf3dbf2SRichard Henderson 4508baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4509baf3dbf2SRichard Henderson func(tmp, tmp); 4510baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4511baf3dbf2SRichard Henderson return advance_pc(dc); 4512baf3dbf2SRichard Henderson } 4513baf3dbf2SRichard Henderson 4514baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4515baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4516baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4517baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4518baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4519baf3dbf2SRichard Henderson 45202f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 45212f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 45222f722641SRichard Henderson { 45232f722641SRichard Henderson TCGv_i32 dst; 45242f722641SRichard Henderson TCGv_i64 src; 45252f722641SRichard Henderson 45262f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45272f722641SRichard Henderson return true; 45282f722641SRichard Henderson } 45292f722641SRichard Henderson 45302f722641SRichard Henderson dst = gen_dest_fpr_F(dc); 45312f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45322f722641SRichard Henderson func(dst, src); 45332f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45342f722641SRichard Henderson return advance_pc(dc); 45352f722641SRichard Henderson } 45362f722641SRichard Henderson 45372f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 45382f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 45392f722641SRichard Henderson 4540119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4541119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4542119cb94fSRichard Henderson { 4543119cb94fSRichard Henderson TCGv_i32 tmp; 4544119cb94fSRichard Henderson 4545119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4546119cb94fSRichard Henderson return true; 4547119cb94fSRichard Henderson } 4548119cb94fSRichard Henderson 4549119cb94fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4550119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4551119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4552119cb94fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4553119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4554119cb94fSRichard Henderson return advance_pc(dc); 4555119cb94fSRichard Henderson } 4556119cb94fSRichard Henderson 4557119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4558119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4559119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4560119cb94fSRichard Henderson 45618c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 45628c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 45638c94bcd8SRichard Henderson { 45648c94bcd8SRichard Henderson TCGv_i32 dst; 45658c94bcd8SRichard Henderson TCGv_i64 src; 45668c94bcd8SRichard Henderson 45678c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45688c94bcd8SRichard Henderson return true; 45698c94bcd8SRichard Henderson } 45708c94bcd8SRichard Henderson 45718c94bcd8SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 45728c94bcd8SRichard Henderson dst = gen_dest_fpr_F(dc); 45738c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45748c94bcd8SRichard Henderson func(dst, tcg_env, src); 45758c94bcd8SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 45768c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45778c94bcd8SRichard Henderson return advance_pc(dc); 45788c94bcd8SRichard Henderson } 45798c94bcd8SRichard Henderson 45808c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 45818c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 45828c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 45838c94bcd8SRichard Henderson 4584c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4585c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4586c6d83e4fSRichard Henderson { 4587c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4588c6d83e4fSRichard Henderson 4589c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4590c6d83e4fSRichard Henderson return true; 4591c6d83e4fSRichard Henderson } 4592c6d83e4fSRichard Henderson 4593c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4594c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4595c6d83e4fSRichard Henderson func(dst, src); 4596c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4597c6d83e4fSRichard Henderson return advance_pc(dc); 4598c6d83e4fSRichard Henderson } 4599c6d83e4fSRichard Henderson 4600c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4601c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4602c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4603c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4604c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4605c6d83e4fSRichard Henderson 46068aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46078aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46088aa418b3SRichard Henderson { 46098aa418b3SRichard Henderson TCGv_i64 dst, src; 46108aa418b3SRichard Henderson 46118aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46128aa418b3SRichard Henderson return true; 46138aa418b3SRichard Henderson } 46148aa418b3SRichard Henderson 46158aa418b3SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 46168aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 46178aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46188aa418b3SRichard Henderson func(dst, tcg_env, src); 46198aa418b3SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 46208aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46218aa418b3SRichard Henderson return advance_pc(dc); 46228aa418b3SRichard Henderson } 46238aa418b3SRichard Henderson 46248aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 46258aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 46268aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 46278aa418b3SRichard Henderson 4628199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4629199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4630199d43efSRichard Henderson { 4631199d43efSRichard Henderson TCGv_i64 dst; 4632199d43efSRichard Henderson TCGv_i32 src; 4633199d43efSRichard Henderson 4634199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4635199d43efSRichard Henderson return true; 4636199d43efSRichard Henderson } 4637199d43efSRichard Henderson 4638199d43efSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4639199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4640199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4641199d43efSRichard Henderson func(dst, tcg_env, src); 4642199d43efSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4643199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4644199d43efSRichard Henderson return advance_pc(dc); 4645199d43efSRichard Henderson } 4646199d43efSRichard Henderson 4647199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4648199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4649199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4650199d43efSRichard Henderson 4651f4e18df5SRichard Henderson static bool trans_FMOVq(DisasContext *dc, arg_FMOVq *a) 4652f4e18df5SRichard Henderson { 4653f4e18df5SRichard Henderson int rd, rs; 4654f4e18df5SRichard Henderson 4655f4e18df5SRichard Henderson if (!avail_64(dc)) { 4656f4e18df5SRichard Henderson return false; 4657f4e18df5SRichard Henderson } 4658f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4659f4e18df5SRichard Henderson return true; 4660f4e18df5SRichard Henderson } 4661f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4662f4e18df5SRichard Henderson return true; 4663f4e18df5SRichard Henderson } 4664f4e18df5SRichard Henderson 4665f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4666f4e18df5SRichard Henderson rd = QFPREG(a->rd); 4667f4e18df5SRichard Henderson rs = QFPREG(a->rs); 4668f4e18df5SRichard Henderson tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 4669f4e18df5SRichard Henderson tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 4670f4e18df5SRichard Henderson gen_update_fprs_dirty(dc, rd); 4671f4e18df5SRichard Henderson return advance_pc(dc); 4672f4e18df5SRichard Henderson } 4673f4e18df5SRichard Henderson 4674f4e18df5SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4675f4e18df5SRichard Henderson void (*func)(TCGv_env)) 4676f4e18df5SRichard Henderson { 4677f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4678f4e18df5SRichard Henderson return true; 4679f4e18df5SRichard Henderson } 4680f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4681f4e18df5SRichard Henderson return true; 4682f4e18df5SRichard Henderson } 4683f4e18df5SRichard Henderson 4684f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4685f4e18df5SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4686f4e18df5SRichard Henderson func(tcg_env); 4687f4e18df5SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4688f4e18df5SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4689f4e18df5SRichard Henderson return advance_pc(dc); 4690f4e18df5SRichard Henderson } 4691f4e18df5SRichard Henderson 4692f4e18df5SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_helper_fnegq) 4693f4e18df5SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_helper_fabsq) 4694f4e18df5SRichard Henderson 4695c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4696c995216bSRichard Henderson void (*func)(TCGv_env)) 4697c995216bSRichard Henderson { 4698c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4699c995216bSRichard Henderson return true; 4700c995216bSRichard Henderson } 4701c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4702c995216bSRichard Henderson return true; 4703c995216bSRichard Henderson } 4704c995216bSRichard Henderson 4705c995216bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4706c995216bSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4707c995216bSRichard Henderson func(tcg_env); 4708c995216bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4709c995216bSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4710c995216bSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4711c995216bSRichard Henderson return advance_pc(dc); 4712c995216bSRichard Henderson } 4713c995216bSRichard Henderson 4714c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4715c995216bSRichard Henderson 4716bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4717bd9c5c42SRichard Henderson void (*func)(TCGv_i32, TCGv_env)) 4718bd9c5c42SRichard Henderson { 4719bd9c5c42SRichard Henderson TCGv_i32 dst; 4720bd9c5c42SRichard Henderson 4721bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4722bd9c5c42SRichard Henderson return true; 4723bd9c5c42SRichard Henderson } 4724bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4725bd9c5c42SRichard Henderson return true; 4726bd9c5c42SRichard Henderson } 4727bd9c5c42SRichard Henderson 4728bd9c5c42SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4729bd9c5c42SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4730bd9c5c42SRichard Henderson dst = gen_dest_fpr_F(dc); 4731bd9c5c42SRichard Henderson func(dst, tcg_env); 4732bd9c5c42SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4733bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4734bd9c5c42SRichard Henderson return advance_pc(dc); 4735bd9c5c42SRichard Henderson } 4736bd9c5c42SRichard Henderson 4737bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4738bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4739bd9c5c42SRichard Henderson 47401617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 47411617586fSRichard Henderson void (*func)(TCGv_i64, TCGv_env)) 47421617586fSRichard Henderson { 47431617586fSRichard Henderson TCGv_i64 dst; 47441617586fSRichard Henderson 47451617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47461617586fSRichard Henderson return true; 47471617586fSRichard Henderson } 47481617586fSRichard Henderson if (gen_trap_float128(dc)) { 47491617586fSRichard Henderson return true; 47501617586fSRichard Henderson } 47511617586fSRichard Henderson 47521617586fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 47531617586fSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 47541617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 47551617586fSRichard Henderson func(dst, tcg_env); 47561617586fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 47571617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47581617586fSRichard Henderson return advance_pc(dc); 47591617586fSRichard Henderson } 47601617586fSRichard Henderson 47611617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 47621617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 47631617586fSRichard Henderson 476413ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 476513ebcc77SRichard Henderson void (*func)(TCGv_env, TCGv_i32)) 476613ebcc77SRichard Henderson { 476713ebcc77SRichard Henderson TCGv_i32 src; 476813ebcc77SRichard Henderson 476913ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 477013ebcc77SRichard Henderson return true; 477113ebcc77SRichard Henderson } 477213ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 477313ebcc77SRichard Henderson return true; 477413ebcc77SRichard Henderson } 477513ebcc77SRichard Henderson 477613ebcc77SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 477713ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 477813ebcc77SRichard Henderson func(tcg_env, src); 477913ebcc77SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 478013ebcc77SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 478113ebcc77SRichard Henderson return advance_pc(dc); 478213ebcc77SRichard Henderson } 478313ebcc77SRichard Henderson 478413ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 478513ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 478613ebcc77SRichard Henderson 47877b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 47887b8e3e1aSRichard Henderson void (*func)(TCGv_env, TCGv_i64)) 47897b8e3e1aSRichard Henderson { 47907b8e3e1aSRichard Henderson TCGv_i64 src; 47917b8e3e1aSRichard Henderson 47927b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47937b8e3e1aSRichard Henderson return true; 47947b8e3e1aSRichard Henderson } 47957b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 47967b8e3e1aSRichard Henderson return true; 47977b8e3e1aSRichard Henderson } 47987b8e3e1aSRichard Henderson 47997b8e3e1aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 48007b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 48017b8e3e1aSRichard Henderson func(tcg_env, src); 48027b8e3e1aSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 48037b8e3e1aSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 48047b8e3e1aSRichard Henderson return advance_pc(dc); 48057b8e3e1aSRichard Henderson } 48067b8e3e1aSRichard Henderson 48077b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 48087b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 48097b8e3e1aSRichard Henderson 48107f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48117f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48127f10b52fSRichard Henderson { 48137f10b52fSRichard Henderson TCGv_i32 src1, src2; 48147f10b52fSRichard Henderson 48157f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48167f10b52fSRichard Henderson return true; 48177f10b52fSRichard Henderson } 48187f10b52fSRichard Henderson 48197f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48207f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48217f10b52fSRichard Henderson func(src1, src1, src2); 48227f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48237f10b52fSRichard Henderson return advance_pc(dc); 48247f10b52fSRichard Henderson } 48257f10b52fSRichard Henderson 48267f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48277f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48287f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48297f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48307f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48317f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48327f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48337f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48347f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48357f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48367f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48377f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48387f10b52fSRichard Henderson 4839c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4840c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4841c1514961SRichard Henderson { 4842c1514961SRichard Henderson TCGv_i32 src1, src2; 4843c1514961SRichard Henderson 4844c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4845c1514961SRichard Henderson return true; 4846c1514961SRichard Henderson } 4847c1514961SRichard Henderson 4848c1514961SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4849c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4850c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4851c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4852c1514961SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4853c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4854c1514961SRichard Henderson return advance_pc(dc); 4855c1514961SRichard Henderson } 4856c1514961SRichard Henderson 4857c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4858c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4859c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4860c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4861c1514961SRichard Henderson 4862e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4863e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4864e06c9f83SRichard Henderson { 4865e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4866e06c9f83SRichard Henderson 4867e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4868e06c9f83SRichard Henderson return true; 4869e06c9f83SRichard Henderson } 4870e06c9f83SRichard Henderson 4871e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4872e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4873e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4874e06c9f83SRichard Henderson func(dst, src1, src2); 4875e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4876e06c9f83SRichard Henderson return advance_pc(dc); 4877e06c9f83SRichard Henderson } 4878e06c9f83SRichard Henderson 4879e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4880e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4881e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4882e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4883e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4884e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4885e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4886e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4887e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4888e06c9f83SRichard Henderson 4889e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4890e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4891e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4892e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4893e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4894e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4895e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4896e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4897e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4898e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4899e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4900e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4901e06c9f83SRichard Henderson 49024b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 49034b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 49044b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 49054b6edc0aSRichard Henderson 4906e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4907e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4908e2fa6bd1SRichard Henderson { 4909e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4910e2fa6bd1SRichard Henderson TCGv dst; 4911e2fa6bd1SRichard Henderson 4912e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4913e2fa6bd1SRichard Henderson return true; 4914e2fa6bd1SRichard Henderson } 4915e2fa6bd1SRichard Henderson 4916e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4917e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4918e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4919e2fa6bd1SRichard Henderson func(dst, src1, src2); 4920e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4921e2fa6bd1SRichard Henderson return advance_pc(dc); 4922e2fa6bd1SRichard Henderson } 4923e2fa6bd1SRichard Henderson 4924e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4925e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4926e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4927e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4928e2fa6bd1SRichard Henderson 4929e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4930e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4931e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4932e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4933e2fa6bd1SRichard Henderson 4934f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4935f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4936f2a59b0aSRichard Henderson { 4937f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4938f2a59b0aSRichard Henderson 4939f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4940f2a59b0aSRichard Henderson return true; 4941f2a59b0aSRichard Henderson } 4942f2a59b0aSRichard Henderson 4943f2a59b0aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4944f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4945f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4946f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4947f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4948f2a59b0aSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4949f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4950f2a59b0aSRichard Henderson return advance_pc(dc); 4951f2a59b0aSRichard Henderson } 4952f2a59b0aSRichard Henderson 4953f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4954f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4955f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4956f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4957f2a59b0aSRichard Henderson 4958ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4959ff4c711bSRichard Henderson { 4960ff4c711bSRichard Henderson TCGv_i64 dst; 4961ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4962ff4c711bSRichard Henderson 4963ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4964ff4c711bSRichard Henderson return true; 4965ff4c711bSRichard Henderson } 4966ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4967ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4968ff4c711bSRichard Henderson } 4969ff4c711bSRichard Henderson 4970ff4c711bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4971ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4972ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4973ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4974ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4975ff4c711bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4976ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4977ff4c711bSRichard Henderson return advance_pc(dc); 4978ff4c711bSRichard Henderson } 4979ff4c711bSRichard Henderson 4980afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4981afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4982afb04344SRichard Henderson { 4983afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4984afb04344SRichard Henderson 4985afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4986afb04344SRichard Henderson return true; 4987afb04344SRichard Henderson } 4988afb04344SRichard Henderson 4989afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4990afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4991afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4992afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4993afb04344SRichard Henderson func(dst, src0, src1, src2); 4994afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4995afb04344SRichard Henderson return advance_pc(dc); 4996afb04344SRichard Henderson } 4997afb04344SRichard Henderson 4998afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4999afb04344SRichard Henderson 5000a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 5001a4056239SRichard Henderson void (*func)(TCGv_env)) 5002a4056239SRichard Henderson { 5003a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5004a4056239SRichard Henderson return true; 5005a4056239SRichard Henderson } 5006a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5007a4056239SRichard Henderson return true; 5008a4056239SRichard Henderson } 5009a4056239SRichard Henderson 5010a4056239SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5011a4056239SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 5012a4056239SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 5013a4056239SRichard Henderson func(tcg_env); 5014a4056239SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 5015a4056239SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 5016a4056239SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 5017a4056239SRichard Henderson return advance_pc(dc); 5018a4056239SRichard Henderson } 5019a4056239SRichard Henderson 5020a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5021a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5022a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5023a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5024a4056239SRichard Henderson 50255e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 50265e3b17bbSRichard Henderson { 50275e3b17bbSRichard Henderson TCGv_i64 src1, src2; 50285e3b17bbSRichard Henderson 50295e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 50305e3b17bbSRichard Henderson return true; 50315e3b17bbSRichard Henderson } 50325e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 50335e3b17bbSRichard Henderson return true; 50345e3b17bbSRichard Henderson } 50355e3b17bbSRichard Henderson 50365e3b17bbSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 50375e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 50385e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 50395e3b17bbSRichard Henderson gen_helper_fdmulq(tcg_env, src1, src2); 50405e3b17bbSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 50415e3b17bbSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 50425e3b17bbSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 50435e3b17bbSRichard Henderson return advance_pc(dc); 50445e3b17bbSRichard Henderson } 50455e3b17bbSRichard Henderson 5046f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5047f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5048f7ec8155SRichard Henderson { 5049f7ec8155SRichard Henderson DisasCompare cmp; 5050f7ec8155SRichard Henderson 5051f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5052f7ec8155SRichard Henderson return true; 5053f7ec8155SRichard Henderson } 5054f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5055f7ec8155SRichard Henderson return true; 5056f7ec8155SRichard Henderson } 5057f7ec8155SRichard Henderson 5058f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5059f7ec8155SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 5060f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5061f7ec8155SRichard Henderson return advance_pc(dc); 5062f7ec8155SRichard Henderson } 5063f7ec8155SRichard Henderson 5064f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5065f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5066f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5067f7ec8155SRichard Henderson 5068f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5069f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5070f7ec8155SRichard Henderson { 5071f7ec8155SRichard Henderson DisasCompare cmp; 5072f7ec8155SRichard Henderson 5073f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5074f7ec8155SRichard Henderson return true; 5075f7ec8155SRichard Henderson } 5076f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5077f7ec8155SRichard Henderson return true; 5078f7ec8155SRichard Henderson } 5079f7ec8155SRichard Henderson 5080f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5081f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5082f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5083f7ec8155SRichard Henderson return advance_pc(dc); 5084f7ec8155SRichard Henderson } 5085f7ec8155SRichard Henderson 5086f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5087f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5088f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5089f7ec8155SRichard Henderson 5090f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5091f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5092f7ec8155SRichard Henderson { 5093f7ec8155SRichard Henderson DisasCompare cmp; 5094f7ec8155SRichard Henderson 5095f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5096f7ec8155SRichard Henderson return true; 5097f7ec8155SRichard Henderson } 5098f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5099f7ec8155SRichard Henderson return true; 5100f7ec8155SRichard Henderson } 5101f7ec8155SRichard Henderson 5102f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5103f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5104f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5105f7ec8155SRichard Henderson return advance_pc(dc); 5106f7ec8155SRichard Henderson } 5107f7ec8155SRichard Henderson 5108f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5109f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5110f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5111f7ec8155SRichard Henderson 511240f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 511340f9ad21SRichard Henderson { 511440f9ad21SRichard Henderson TCGv_i32 src1, src2; 511540f9ad21SRichard Henderson 511640f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 511740f9ad21SRichard Henderson return false; 511840f9ad21SRichard Henderson } 511940f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 512040f9ad21SRichard Henderson return true; 512140f9ad21SRichard Henderson } 512240f9ad21SRichard Henderson 512340f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 512440f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 512540f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 512640f9ad21SRichard Henderson if (e) { 512740f9ad21SRichard Henderson gen_op_fcmpes(a->cc, src1, src2); 512840f9ad21SRichard Henderson } else { 512940f9ad21SRichard Henderson gen_op_fcmps(a->cc, src1, src2); 513040f9ad21SRichard Henderson } 513140f9ad21SRichard Henderson return advance_pc(dc); 513240f9ad21SRichard Henderson } 513340f9ad21SRichard Henderson 513440f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 513540f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 513640f9ad21SRichard Henderson 513740f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 513840f9ad21SRichard Henderson { 513940f9ad21SRichard Henderson TCGv_i64 src1, src2; 514040f9ad21SRichard Henderson 514140f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 514240f9ad21SRichard Henderson return false; 514340f9ad21SRichard Henderson } 514440f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 514540f9ad21SRichard Henderson return true; 514640f9ad21SRichard Henderson } 514740f9ad21SRichard Henderson 514840f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 514940f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 515040f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 515140f9ad21SRichard Henderson if (e) { 515240f9ad21SRichard Henderson gen_op_fcmped(a->cc, src1, src2); 515340f9ad21SRichard Henderson } else { 515440f9ad21SRichard Henderson gen_op_fcmpd(a->cc, src1, src2); 515540f9ad21SRichard Henderson } 515640f9ad21SRichard Henderson return advance_pc(dc); 515740f9ad21SRichard Henderson } 515840f9ad21SRichard Henderson 515940f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 516040f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 516140f9ad21SRichard Henderson 516240f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 516340f9ad21SRichard Henderson { 516440f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 516540f9ad21SRichard Henderson return false; 516640f9ad21SRichard Henderson } 516740f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 516840f9ad21SRichard Henderson return true; 516940f9ad21SRichard Henderson } 517040f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 517140f9ad21SRichard Henderson return true; 517240f9ad21SRichard Henderson } 517340f9ad21SRichard Henderson 517440f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 517540f9ad21SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 517640f9ad21SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 517740f9ad21SRichard Henderson if (e) { 517840f9ad21SRichard Henderson gen_op_fcmpeq(a->cc); 517940f9ad21SRichard Henderson } else { 518040f9ad21SRichard Henderson gen_op_fcmpq(a->cc); 518140f9ad21SRichard Henderson } 518240f9ad21SRichard Henderson return advance_pc(dc); 518340f9ad21SRichard Henderson } 518440f9ad21SRichard Henderson 518540f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 518640f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 518740f9ad21SRichard Henderson 51886e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5189fcf5ef2aSThomas Huth { 51906e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5191b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 51926e61bc94SEmilio G. Cota int bound; 5193af00be49SEmilio G. Cota 5194af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 51956e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5196fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 51976e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5198576e1c4cSIgor Mammedov dc->def = &env->def; 51996e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 52006e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5201c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 52026e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5203c9b459aaSArtyom Tarasenko #endif 5204fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5205fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 52066e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5207c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 52086e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5209c9b459aaSArtyom Tarasenko #endif 5210fcf5ef2aSThomas Huth #endif 52116e61bc94SEmilio G. Cota /* 52126e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 52136e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 52146e61bc94SEmilio G. Cota */ 52156e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 52166e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5217af00be49SEmilio G. Cota } 5218fcf5ef2aSThomas Huth 52196e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 52206e61bc94SEmilio G. Cota { 52216e61bc94SEmilio G. Cota } 52226e61bc94SEmilio G. Cota 52236e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 52246e61bc94SEmilio G. Cota { 52256e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5226633c4283SRichard Henderson target_ulong npc = dc->npc; 52276e61bc94SEmilio G. Cota 5228633c4283SRichard Henderson if (npc & 3) { 5229633c4283SRichard Henderson switch (npc) { 5230633c4283SRichard Henderson case JUMP_PC: 5231fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5232633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5233633c4283SRichard Henderson break; 5234633c4283SRichard Henderson case DYNAMIC_PC: 5235633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5236633c4283SRichard Henderson npc = DYNAMIC_PC; 5237633c4283SRichard Henderson break; 5238633c4283SRichard Henderson default: 5239633c4283SRichard Henderson g_assert_not_reached(); 5240fcf5ef2aSThomas Huth } 52416e61bc94SEmilio G. Cota } 5242633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5243633c4283SRichard Henderson } 5244fcf5ef2aSThomas Huth 52456e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 52466e61bc94SEmilio G. Cota { 52476e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5248b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 52496e61bc94SEmilio G. Cota unsigned int insn; 5250fcf5ef2aSThomas Huth 52514e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5252af00be49SEmilio G. Cota dc->base.pc_next += 4; 5253878cc677SRichard Henderson 5254878cc677SRichard Henderson if (!decode(dc, insn)) { 5255ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5256878cc677SRichard Henderson } 5257fcf5ef2aSThomas Huth 5258af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 52596e61bc94SEmilio G. Cota return; 5260c5e6ccdfSEmilio G. Cota } 5261af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 52626e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5263af00be49SEmilio G. Cota } 52646e61bc94SEmilio G. Cota } 5265fcf5ef2aSThomas Huth 52666e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 52676e61bc94SEmilio G. Cota { 52686e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5269186e7890SRichard Henderson DisasDelayException *e, *e_next; 5270633c4283SRichard Henderson bool may_lookup; 52716e61bc94SEmilio G. Cota 527246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 527346bb0137SMark Cave-Ayland case DISAS_NEXT: 527446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5275633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5276fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5277fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5278633c4283SRichard Henderson break; 5279fcf5ef2aSThomas Huth } 5280633c4283SRichard Henderson 5281930f1865SRichard Henderson may_lookup = true; 5282633c4283SRichard Henderson if (dc->pc & 3) { 5283633c4283SRichard Henderson switch (dc->pc) { 5284633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5285633c4283SRichard Henderson break; 5286633c4283SRichard Henderson case DYNAMIC_PC: 5287633c4283SRichard Henderson may_lookup = false; 5288633c4283SRichard Henderson break; 5289633c4283SRichard Henderson default: 5290633c4283SRichard Henderson g_assert_not_reached(); 5291633c4283SRichard Henderson } 5292633c4283SRichard Henderson } else { 5293633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5294633c4283SRichard Henderson } 5295633c4283SRichard Henderson 5296930f1865SRichard Henderson if (dc->npc & 3) { 5297930f1865SRichard Henderson switch (dc->npc) { 5298930f1865SRichard Henderson case JUMP_PC: 5299930f1865SRichard Henderson gen_generic_branch(dc); 5300930f1865SRichard Henderson break; 5301930f1865SRichard Henderson case DYNAMIC_PC: 5302930f1865SRichard Henderson may_lookup = false; 5303930f1865SRichard Henderson break; 5304930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5305930f1865SRichard Henderson break; 5306930f1865SRichard Henderson default: 5307930f1865SRichard Henderson g_assert_not_reached(); 5308930f1865SRichard Henderson } 5309930f1865SRichard Henderson } else { 5310930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5311930f1865SRichard Henderson } 5312633c4283SRichard Henderson if (may_lookup) { 5313633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5314633c4283SRichard Henderson } else { 531507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5316fcf5ef2aSThomas Huth } 531746bb0137SMark Cave-Ayland break; 531846bb0137SMark Cave-Ayland 531946bb0137SMark Cave-Ayland case DISAS_NORETURN: 532046bb0137SMark Cave-Ayland break; 532146bb0137SMark Cave-Ayland 532246bb0137SMark Cave-Ayland case DISAS_EXIT: 532346bb0137SMark Cave-Ayland /* Exit TB */ 532446bb0137SMark Cave-Ayland save_state(dc); 532546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 532646bb0137SMark Cave-Ayland break; 532746bb0137SMark Cave-Ayland 532846bb0137SMark Cave-Ayland default: 532946bb0137SMark Cave-Ayland g_assert_not_reached(); 5330fcf5ef2aSThomas Huth } 5331186e7890SRichard Henderson 5332186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5333186e7890SRichard Henderson gen_set_label(e->lab); 5334186e7890SRichard Henderson 5335186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5336186e7890SRichard Henderson if (e->npc % 4 == 0) { 5337186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5338186e7890SRichard Henderson } 5339186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5340186e7890SRichard Henderson 5341186e7890SRichard Henderson e_next = e->next; 5342186e7890SRichard Henderson g_free(e); 5343186e7890SRichard Henderson } 5344fcf5ef2aSThomas Huth } 53456e61bc94SEmilio G. Cota 53468eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 53478eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 53486e61bc94SEmilio G. Cota { 53498eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 53508eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 53516e61bc94SEmilio G. Cota } 53526e61bc94SEmilio G. Cota 53536e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 53546e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 53556e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 53566e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 53576e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 53586e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 53596e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 53606e61bc94SEmilio G. Cota }; 53616e61bc94SEmilio G. Cota 5362597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5363306c8721SRichard Henderson target_ulong pc, void *host_pc) 53646e61bc94SEmilio G. Cota { 53656e61bc94SEmilio G. Cota DisasContext dc = {}; 53666e61bc94SEmilio G. Cota 5367306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5368fcf5ef2aSThomas Huth } 5369fcf5ef2aSThomas Huth 537055c3ceefSRichard Henderson void sparc_tcg_init(void) 5371fcf5ef2aSThomas Huth { 5372fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5373fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5374fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5375fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5376fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5377fcf5ef2aSThomas Huth }; 5378fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5379fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5380fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5381fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5382fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5383fcf5ef2aSThomas Huth }; 5384fcf5ef2aSThomas Huth 5385fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5386fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5387fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5388fcf5ef2aSThomas Huth #endif 5389fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5390fcf5ef2aSThomas Huth }; 5391fcf5ef2aSThomas Huth 5392fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5393fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5394fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 53952a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 53962a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5397fcf5ef2aSThomas Huth #endif 53982a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 53992a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 54002a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 54012a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5402fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5403fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5404fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5405fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5406fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5407fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5408fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5409fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5410fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5411fcf5ef2aSThomas Huth }; 5412fcf5ef2aSThomas Huth 5413fcf5ef2aSThomas Huth unsigned int i; 5414fcf5ef2aSThomas Huth 5415ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5416fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5417fcf5ef2aSThomas Huth "regwptr"); 5418fcf5ef2aSThomas Huth 5419fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5420ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5421fcf5ef2aSThomas Huth } 5422fcf5ef2aSThomas Huth 5423fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5424ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5425fcf5ef2aSThomas Huth } 5426fcf5ef2aSThomas Huth 5427f764718dSRichard Henderson cpu_regs[0] = NULL; 5428fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5429ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5430fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5431fcf5ef2aSThomas Huth gregnames[i]); 5432fcf5ef2aSThomas Huth } 5433fcf5ef2aSThomas Huth 5434fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5435fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5436fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5437fcf5ef2aSThomas Huth gregnames[i]); 5438fcf5ef2aSThomas Huth } 5439fcf5ef2aSThomas Huth 5440fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5441ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5442fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5443fcf5ef2aSThomas Huth fregnames[i]); 5444fcf5ef2aSThomas Huth } 5445fcf5ef2aSThomas Huth } 5446fcf5ef2aSThomas Huth 5447f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5448f36aaa53SRichard Henderson const TranslationBlock *tb, 5449f36aaa53SRichard Henderson const uint64_t *data) 5450fcf5ef2aSThomas Huth { 5451f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5452f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5453fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5454fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5455fcf5ef2aSThomas Huth 5456fcf5ef2aSThomas Huth env->pc = pc; 5457fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5458fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5459fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5460fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5461fcf5ef2aSThomas Huth if (env->cond) { 5462fcf5ef2aSThomas Huth env->npc = npc & ~3; 5463fcf5ef2aSThomas Huth } else { 5464fcf5ef2aSThomas Huth env->npc = pc + 4; 5465fcf5ef2aSThomas Huth } 5466fcf5ef2aSThomas Huth } else { 5467fcf5ef2aSThomas Huth env->npc = npc; 5468fcf5ef2aSThomas Huth } 5469fcf5ef2aSThomas Huth } 5470