1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 518f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 534ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 584ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 620faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 65da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 66da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 67668bb9b7SRichard Henderson # define MAXTL_MASK 0 68af25071cSRichard Henderson #endif 69af25071cSRichard Henderson 70633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 71633c4283SRichard Henderson #define DYNAMIC_PC 1 72633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 73633c4283SRichard Henderson #define JUMP_PC 2 74633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 75633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 76fcf5ef2aSThomas Huth 7746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7846bb0137SMark Cave-Ayland 79fcf5ef2aSThomas Huth /* global register indexes */ 80fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 81fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 82fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 83fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 84fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 85fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 86fcf5ef2aSThomas Huth static TCGv cpu_y; 87fcf5ef2aSThomas Huth static TCGv cpu_tbr; 88fcf5ef2aSThomas Huth static TCGv cpu_cond; 89fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 90fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 91fcf5ef2aSThomas Huth static TCGv cpu_gsr; 92fcf5ef2aSThomas Huth #else 93af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 94af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 95fcf5ef2aSThomas Huth #endif 96fcf5ef2aSThomas Huth /* Floating point registers */ 97fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 98fcf5ef2aSThomas Huth 99af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 100af25071cSRichard Henderson #ifdef TARGET_SPARC64 101cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 102af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 103af25071cSRichard Henderson #else 104cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 105af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 106af25071cSRichard Henderson #endif 107af25071cSRichard Henderson 108186e7890SRichard Henderson typedef struct DisasDelayException { 109186e7890SRichard Henderson struct DisasDelayException *next; 110186e7890SRichard Henderson TCGLabel *lab; 111186e7890SRichard Henderson TCGv_i32 excp; 112186e7890SRichard Henderson /* Saved state at parent insn. */ 113186e7890SRichard Henderson target_ulong pc; 114186e7890SRichard Henderson target_ulong npc; 115186e7890SRichard Henderson } DisasDelayException; 116186e7890SRichard Henderson 117fcf5ef2aSThomas Huth typedef struct DisasContext { 118af00be49SEmilio G. Cota DisasContextBase base; 119fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 120fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 121fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 122fcf5ef2aSThomas Huth int mem_idx; 123c9b459aaSArtyom Tarasenko bool fpu_enabled; 124c9b459aaSArtyom Tarasenko bool address_mask_32bit; 125c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 126c9b459aaSArtyom Tarasenko bool supervisor; 127c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 128c9b459aaSArtyom Tarasenko bool hypervisor; 129c9b459aaSArtyom Tarasenko #endif 130c9b459aaSArtyom Tarasenko #endif 131c9b459aaSArtyom Tarasenko 132fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 133fcf5ef2aSThomas Huth sparc_def_t *def; 134fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 135fcf5ef2aSThomas Huth int fprs_dirty; 136fcf5ef2aSThomas Huth int asi; 137fcf5ef2aSThomas Huth #endif 138186e7890SRichard Henderson DisasDelayException *delay_excp_list; 139fcf5ef2aSThomas Huth } DisasContext; 140fcf5ef2aSThomas Huth 141fcf5ef2aSThomas Huth typedef struct { 142fcf5ef2aSThomas Huth TCGCond cond; 143fcf5ef2aSThomas Huth bool is_bool; 144fcf5ef2aSThomas Huth TCGv c1, c2; 145fcf5ef2aSThomas Huth } DisasCompare; 146fcf5ef2aSThomas Huth 147fcf5ef2aSThomas Huth // This function uses non-native bit order 148fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 149fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 152fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 153fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 156fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 159fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 160fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 161fcf5ef2aSThomas Huth #else 162fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 163fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 164fcf5ef2aSThomas Huth #endif 165fcf5ef2aSThomas Huth 166fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 167fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 168fcf5ef2aSThomas Huth 169fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 170fcf5ef2aSThomas Huth 1710c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 172fcf5ef2aSThomas Huth { 173fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 174fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 175fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 176fcf5ef2aSThomas Huth we can avoid setting it again. */ 177fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 178fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 179fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 180fcf5ef2aSThomas Huth } 181fcf5ef2aSThomas Huth #endif 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth /* floating point registers moves */ 185fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 186fcf5ef2aSThomas Huth { 18736ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 188dc41aa7dSRichard Henderson if (src & 1) { 189dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 190dc41aa7dSRichard Henderson } else { 191dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 192fcf5ef2aSThomas Huth } 193dc41aa7dSRichard Henderson return ret; 194fcf5ef2aSThomas Huth } 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 197fcf5ef2aSThomas Huth { 1988e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1998e7bbc75SRichard Henderson 2008e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 201fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 202fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 203fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 207fcf5ef2aSThomas Huth { 20836ab4623SRichard Henderson return tcg_temp_new_i32(); 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 212fcf5ef2aSThomas Huth { 213fcf5ef2aSThomas Huth src = DFPREG(src); 214fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 218fcf5ef2aSThomas Huth { 219fcf5ef2aSThomas Huth dst = DFPREG(dst); 220fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 221fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 222fcf5ef2aSThomas Huth } 223fcf5ef2aSThomas Huth 224fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 225fcf5ef2aSThomas Huth { 226fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 227fcf5ef2aSThomas Huth } 228fcf5ef2aSThomas Huth 229fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 230fcf5ef2aSThomas Huth { 231ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 232fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 233ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 234fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 238fcf5ef2aSThomas Huth { 239ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 240fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 241ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 242fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 246fcf5ef2aSThomas Huth { 247ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 248fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 249ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 250fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 251fcf5ef2aSThomas Huth } 252fcf5ef2aSThomas Huth 253fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 254fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 255fcf5ef2aSThomas Huth { 256fcf5ef2aSThomas Huth rd = QFPREG(rd); 257fcf5ef2aSThomas Huth rs = QFPREG(rs); 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 260fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 261fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth #endif 264fcf5ef2aSThomas Huth 265fcf5ef2aSThomas Huth /* moves */ 266fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 267fcf5ef2aSThomas Huth #define supervisor(dc) 0 268fcf5ef2aSThomas Huth #define hypervisor(dc) 0 269fcf5ef2aSThomas Huth #else 270fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 271c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 272c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 273fcf5ef2aSThomas Huth #else 274c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 275668bb9b7SRichard Henderson #define hypervisor(dc) 0 276fcf5ef2aSThomas Huth #endif 277fcf5ef2aSThomas Huth #endif 278fcf5ef2aSThomas Huth 279b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 280b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 281b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 282b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 283b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 284b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 285fcf5ef2aSThomas Huth #else 286b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 287fcf5ef2aSThomas Huth #endif 288fcf5ef2aSThomas Huth 2890c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 290fcf5ef2aSThomas Huth { 291b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 292fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 293b1bc09eaSRichard Henderson } 294fcf5ef2aSThomas Huth } 295fcf5ef2aSThomas Huth 29623ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 29723ada1b1SRichard Henderson { 29823ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 29923ada1b1SRichard Henderson } 30023ada1b1SRichard Henderson 3010c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 302fcf5ef2aSThomas Huth { 303fcf5ef2aSThomas Huth if (reg > 0) { 304fcf5ef2aSThomas Huth assert(reg < 32); 305fcf5ef2aSThomas Huth return cpu_regs[reg]; 306fcf5ef2aSThomas Huth } else { 30752123f14SRichard Henderson TCGv t = tcg_temp_new(); 308fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 309fcf5ef2aSThomas Huth return t; 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 314fcf5ef2aSThomas Huth { 315fcf5ef2aSThomas Huth if (reg > 0) { 316fcf5ef2aSThomas Huth assert(reg < 32); 317fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth } 320fcf5ef2aSThomas Huth 3210c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 322fcf5ef2aSThomas Huth { 323fcf5ef2aSThomas Huth if (reg > 0) { 324fcf5ef2aSThomas Huth assert(reg < 32); 325fcf5ef2aSThomas Huth return cpu_regs[reg]; 326fcf5ef2aSThomas Huth } else { 32752123f14SRichard Henderson return tcg_temp_new(); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 3315645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 332fcf5ef2aSThomas Huth { 3335645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3345645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3375645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 338fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 339fcf5ef2aSThomas Huth { 340fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 341fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 342fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 343fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 344fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34507ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 346fcf5ef2aSThomas Huth } else { 347f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 348fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 349fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 350f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 354fcf5ef2aSThomas Huth // XXX suboptimal 3550c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 356fcf5ef2aSThomas Huth { 357fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3580b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 3610c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3640b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth 3670c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 368fcf5ef2aSThomas Huth { 369fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3700b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 371fcf5ef2aSThomas Huth } 372fcf5ef2aSThomas Huth 3730c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 374fcf5ef2aSThomas Huth { 375fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3760b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 3790c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 380fcf5ef2aSThomas Huth { 381fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 382fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 383fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 384fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 385fcf5ef2aSThomas Huth } 386fcf5ef2aSThomas Huth 387fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 388fcf5ef2aSThomas Huth { 389fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 390fcf5ef2aSThomas Huth 391fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 392fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 393fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 394fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 395fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 396fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 397fcf5ef2aSThomas Huth #else 398fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 399fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 400fcf5ef2aSThomas Huth #endif 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 403fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 404fcf5ef2aSThomas Huth 405fcf5ef2aSThomas Huth return carry_32; 406fcf5ef2aSThomas Huth } 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 409fcf5ef2aSThomas Huth { 410fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 413fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 414fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 415fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 417fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 418fcf5ef2aSThomas Huth #else 419fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 420fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 421fcf5ef2aSThomas Huth #endif 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 424fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 425fcf5ef2aSThomas Huth 426fcf5ef2aSThomas Huth return carry_32; 427fcf5ef2aSThomas Huth } 428fcf5ef2aSThomas Huth 429420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 430420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 431fcf5ef2aSThomas Huth { 432fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 433fcf5ef2aSThomas Huth 434420a187dSRichard Henderson #ifdef TARGET_SPARC64 435420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 436420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 437420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 438fcf5ef2aSThomas Huth #else 439420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 440fcf5ef2aSThomas Huth #endif 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth if (update_cc) { 443420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 444fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 445fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 446fcf5ef2aSThomas Huth } 447fcf5ef2aSThomas Huth } 448fcf5ef2aSThomas Huth 449420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 450420a187dSRichard Henderson { 451420a187dSRichard Henderson TCGv discard; 452420a187dSRichard Henderson 453420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 454420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 455420a187dSRichard Henderson return; 456420a187dSRichard Henderson } 457420a187dSRichard Henderson 458420a187dSRichard Henderson /* 459420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 460420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 461420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 462420a187dSRichard Henderson * generated the carry in the first place. 463420a187dSRichard Henderson */ 464420a187dSRichard Henderson discard = tcg_temp_new(); 465420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 466420a187dSRichard Henderson 467420a187dSRichard Henderson if (update_cc) { 468420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 469420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 470420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 471420a187dSRichard Henderson } 472420a187dSRichard Henderson } 473420a187dSRichard Henderson 474420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 475420a187dSRichard Henderson { 476420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 477420a187dSRichard Henderson } 478420a187dSRichard Henderson 479420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 480420a187dSRichard Henderson { 481420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 482420a187dSRichard Henderson } 483420a187dSRichard Henderson 484420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 485420a187dSRichard Henderson { 486420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 487420a187dSRichard Henderson } 488420a187dSRichard Henderson 489420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 490420a187dSRichard Henderson { 491420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 492420a187dSRichard Henderson } 493420a187dSRichard Henderson 494420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 495420a187dSRichard Henderson bool update_cc) 496420a187dSRichard Henderson { 497420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 498420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 499420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 500420a187dSRichard Henderson } 501420a187dSRichard Henderson 502420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 503420a187dSRichard Henderson { 504420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 505420a187dSRichard Henderson } 506420a187dSRichard Henderson 507420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 508420a187dSRichard Henderson { 509420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 510420a187dSRichard Henderson } 511420a187dSRichard Henderson 5120c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 513fcf5ef2aSThomas Huth { 514fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 515fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 516fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 517fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 518fcf5ef2aSThomas Huth } 519fcf5ef2aSThomas Huth 520dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 521dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 522fcf5ef2aSThomas Huth { 523fcf5ef2aSThomas Huth TCGv carry; 524fcf5ef2aSThomas Huth 525fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 526fcf5ef2aSThomas Huth carry = tcg_temp_new(); 527fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 528fcf5ef2aSThomas Huth #else 529fcf5ef2aSThomas Huth carry = carry_32; 530fcf5ef2aSThomas Huth #endif 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 533fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 534fcf5ef2aSThomas Huth 535fcf5ef2aSThomas Huth if (update_cc) { 536dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 537fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth } 541fcf5ef2aSThomas Huth 542dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 543dfebb950SRichard Henderson { 544dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 545dfebb950SRichard Henderson } 546dfebb950SRichard Henderson 547dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 548dfebb950SRichard Henderson { 549dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 550dfebb950SRichard Henderson } 551dfebb950SRichard Henderson 552dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 553dfebb950SRichard Henderson { 554dfebb950SRichard Henderson TCGv discard; 555dfebb950SRichard Henderson 556dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 557dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 558dfebb950SRichard Henderson return; 559dfebb950SRichard Henderson } 560dfebb950SRichard Henderson 561dfebb950SRichard Henderson /* 562dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 563dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 564dfebb950SRichard Henderson */ 565dfebb950SRichard Henderson discard = tcg_temp_new(); 566dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 567dfebb950SRichard Henderson 568dfebb950SRichard Henderson if (update_cc) { 569dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 570dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 571dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 572dfebb950SRichard Henderson } 573dfebb950SRichard Henderson } 574dfebb950SRichard Henderson 575dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 576dfebb950SRichard Henderson { 577dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 578dfebb950SRichard Henderson } 579dfebb950SRichard Henderson 580dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 581dfebb950SRichard Henderson { 582dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 583dfebb950SRichard Henderson } 584dfebb950SRichard Henderson 585dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 586dfebb950SRichard Henderson bool update_cc) 587dfebb950SRichard Henderson { 588dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 589dfebb950SRichard Henderson 590dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 591dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 592dfebb950SRichard Henderson } 593dfebb950SRichard Henderson 594dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 595dfebb950SRichard Henderson { 596dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 597dfebb950SRichard Henderson } 598dfebb950SRichard Henderson 599dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 600dfebb950SRichard Henderson { 601dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 602dfebb950SRichard Henderson } 603dfebb950SRichard Henderson 6040c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 605fcf5ef2aSThomas Huth { 606fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 607fcf5ef2aSThomas Huth 608fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 609fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 610fcf5ef2aSThomas Huth 611fcf5ef2aSThomas Huth /* old op: 612fcf5ef2aSThomas Huth if (!(env->y & 1)) 613fcf5ef2aSThomas Huth T1 = 0; 614fcf5ef2aSThomas Huth */ 61500ab7e61SRichard Henderson zero = tcg_constant_tl(0); 616fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 617fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 618fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 619fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 620fcf5ef2aSThomas Huth zero, cpu_cc_src2); 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth // b2 = T0 & 1; 623fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6240b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62508d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 626fcf5ef2aSThomas Huth 627fcf5ef2aSThomas Huth // b1 = N ^ V; 628fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 629fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 630fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 631fcf5ef2aSThomas Huth 632fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 633fcf5ef2aSThomas Huth // src1 = T0; 634fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 635fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 636fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 637fcf5ef2aSThomas Huth 638fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 641fcf5ef2aSThomas Huth } 642fcf5ef2aSThomas Huth 6430c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 644fcf5ef2aSThomas Huth { 645fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 646fcf5ef2aSThomas Huth if (sign_ext) { 647fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 648fcf5ef2aSThomas Huth } else { 649fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 650fcf5ef2aSThomas Huth } 651fcf5ef2aSThomas Huth #else 652fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 653fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 654fcf5ef2aSThomas Huth 655fcf5ef2aSThomas Huth if (sign_ext) { 656fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 657fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 658fcf5ef2aSThomas Huth } else { 659fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 660fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 661fcf5ef2aSThomas Huth } 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 664fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 665fcf5ef2aSThomas Huth #endif 666fcf5ef2aSThomas Huth } 667fcf5ef2aSThomas Huth 6680c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 669fcf5ef2aSThomas Huth { 670fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 671fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth 6740c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 675fcf5ef2aSThomas Huth { 676fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 677fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 678fcf5ef2aSThomas Huth } 679fcf5ef2aSThomas Huth 6804ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6814ee85ea9SRichard Henderson { 6824ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6834ee85ea9SRichard Henderson } 6844ee85ea9SRichard Henderson 6854ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6864ee85ea9SRichard Henderson { 6874ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6884ee85ea9SRichard Henderson } 6894ee85ea9SRichard Henderson 690c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 691c2636853SRichard Henderson { 692c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 693c2636853SRichard Henderson } 694c2636853SRichard Henderson 695c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 696c2636853SRichard Henderson { 697c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 698c2636853SRichard Henderson } 699c2636853SRichard Henderson 700c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 701c2636853SRichard Henderson { 702c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 703c2636853SRichard Henderson } 704c2636853SRichard Henderson 705c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 706c2636853SRichard Henderson { 707c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 708c2636853SRichard Henderson } 709c2636853SRichard Henderson 710a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 711a9aba13dSRichard Henderson { 712a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 713a9aba13dSRichard Henderson } 714a9aba13dSRichard Henderson 715a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 716a9aba13dSRichard Henderson { 717a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 718a9aba13dSRichard Henderson } 719a9aba13dSRichard Henderson 7209c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7219c6ec5bcSRichard Henderson { 7229c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7239c6ec5bcSRichard Henderson } 7249c6ec5bcSRichard Henderson 725fcf5ef2aSThomas Huth // 1 7260c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 727fcf5ef2aSThomas Huth { 728fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 729fcf5ef2aSThomas Huth } 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth // Z 7320c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 733fcf5ef2aSThomas Huth { 734fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 735fcf5ef2aSThomas Huth } 736fcf5ef2aSThomas Huth 737fcf5ef2aSThomas Huth // Z | (N ^ V) 7380c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 739fcf5ef2aSThomas Huth { 740fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 741fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 742fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 743fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 744fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 745fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth 748fcf5ef2aSThomas Huth // N ^ V 7490c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 750fcf5ef2aSThomas Huth { 751fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 752fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 753fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 754fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 755fcf5ef2aSThomas Huth } 756fcf5ef2aSThomas Huth 757fcf5ef2aSThomas Huth // C | Z 7580c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 759fcf5ef2aSThomas Huth { 760fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 761fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 762fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 763fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth // C 7670c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 768fcf5ef2aSThomas Huth { 769fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // V 7730c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // 0 7790c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 782fcf5ef2aSThomas Huth } 783fcf5ef2aSThomas Huth 784fcf5ef2aSThomas Huth // N 7850c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 786fcf5ef2aSThomas Huth { 787fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 788fcf5ef2aSThomas Huth } 789fcf5ef2aSThomas Huth 790fcf5ef2aSThomas Huth // !Z 7910c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 792fcf5ef2aSThomas Huth { 793fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 794fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 795fcf5ef2aSThomas Huth } 796fcf5ef2aSThomas Huth 797fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7980c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 799fcf5ef2aSThomas Huth { 800fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 801fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 802fcf5ef2aSThomas Huth } 803fcf5ef2aSThomas Huth 804fcf5ef2aSThomas Huth // !(N ^ V) 8050c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 806fcf5ef2aSThomas Huth { 807fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 808fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth // !(C | Z) 8120c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 815fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth 818fcf5ef2aSThomas Huth // !C 8190c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 820fcf5ef2aSThomas Huth { 821fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 822fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth 825fcf5ef2aSThomas Huth // !N 8260c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 827fcf5ef2aSThomas Huth { 828fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 829fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 830fcf5ef2aSThomas Huth } 831fcf5ef2aSThomas Huth 832fcf5ef2aSThomas Huth // !V 8330c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 834fcf5ef2aSThomas Huth { 835fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 836fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 837fcf5ef2aSThomas Huth } 838fcf5ef2aSThomas Huth 839fcf5ef2aSThomas Huth /* 840fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 841fcf5ef2aSThomas Huth 0 = 842fcf5ef2aSThomas Huth 1 < 843fcf5ef2aSThomas Huth 2 > 844fcf5ef2aSThomas Huth 3 unordered 845fcf5ef2aSThomas Huth */ 8460c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 847fcf5ef2aSThomas Huth unsigned int fcc_offset) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 850fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 8530c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 854fcf5ef2aSThomas Huth { 855fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 856fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 857fcf5ef2aSThomas Huth } 858fcf5ef2aSThomas Huth 859fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8600c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 861fcf5ef2aSThomas Huth { 862fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 863fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 864fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 865fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 866fcf5ef2aSThomas Huth } 867fcf5ef2aSThomas Huth 868fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8690c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 870fcf5ef2aSThomas Huth { 871fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 872fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 873fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 874fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth // 1 or 3: FCC0 8780c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 879fcf5ef2aSThomas Huth { 880fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth 883fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8840c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 885fcf5ef2aSThomas Huth { 886fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 887fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 888fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 889fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 890fcf5ef2aSThomas Huth } 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth // 2 or 3: FCC1 8930c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 894fcf5ef2aSThomas Huth { 895fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 896fcf5ef2aSThomas Huth } 897fcf5ef2aSThomas Huth 898fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8990c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 902fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 903fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 904fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 905fcf5ef2aSThomas Huth } 906fcf5ef2aSThomas Huth 907fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9080c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 909fcf5ef2aSThomas Huth { 910fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 911fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 912fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 913fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 914fcf5ef2aSThomas Huth } 915fcf5ef2aSThomas Huth 916fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9170c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 918fcf5ef2aSThomas Huth { 919fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 920fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 921fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 922fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 923fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 924fcf5ef2aSThomas Huth } 925fcf5ef2aSThomas Huth 926fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9270c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 928fcf5ef2aSThomas Huth { 929fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 930fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 931fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 932fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 933fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9370c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 940fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth 943fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9440c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 945fcf5ef2aSThomas Huth { 946fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 947fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 948fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 949fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 950fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 951fcf5ef2aSThomas Huth } 952fcf5ef2aSThomas Huth 953fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9540c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 955fcf5ef2aSThomas Huth { 956fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 957fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 958fcf5ef2aSThomas Huth } 959fcf5ef2aSThomas Huth 960fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9610c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 962fcf5ef2aSThomas Huth { 963fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 964fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 965fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 966fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 967fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 968fcf5ef2aSThomas Huth } 969fcf5ef2aSThomas Huth 970fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9710c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 972fcf5ef2aSThomas Huth { 973fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 974fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 975fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 976fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 977fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 978fcf5ef2aSThomas Huth } 979fcf5ef2aSThomas Huth 9800c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 981fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 982fcf5ef2aSThomas Huth { 983fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 984fcf5ef2aSThomas Huth 985fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth gen_set_label(l1); 990fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 991fcf5ef2aSThomas Huth } 992fcf5ef2aSThomas Huth 9930c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 994fcf5ef2aSThomas Huth { 99500ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 99600ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 99700ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 998fcf5ef2aSThomas Huth 999fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1000fcf5ef2aSThomas Huth } 1001fcf5ef2aSThomas Huth 1002fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1003fcf5ef2aSThomas Huth have been set for a jump */ 10040c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1005fcf5ef2aSThomas Huth { 1006fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1007fcf5ef2aSThomas Huth gen_generic_branch(dc); 100899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1009fcf5ef2aSThomas Huth } 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth 10120c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1013fcf5ef2aSThomas Huth { 1014633c4283SRichard Henderson if (dc->npc & 3) { 1015633c4283SRichard Henderson switch (dc->npc) { 1016633c4283SRichard Henderson case JUMP_PC: 1017fcf5ef2aSThomas Huth gen_generic_branch(dc); 101899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1019633c4283SRichard Henderson break; 1020633c4283SRichard Henderson case DYNAMIC_PC: 1021633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1022633c4283SRichard Henderson break; 1023633c4283SRichard Henderson default: 1024633c4283SRichard Henderson g_assert_not_reached(); 1025633c4283SRichard Henderson } 1026633c4283SRichard Henderson } else { 1027fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1028fcf5ef2aSThomas Huth } 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth 10310c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1032fcf5ef2aSThomas Huth { 1033fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1034fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1035ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1036fcf5ef2aSThomas Huth } 1037fcf5ef2aSThomas Huth } 1038fcf5ef2aSThomas Huth 10390c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1040fcf5ef2aSThomas Huth { 1041fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1042fcf5ef2aSThomas Huth save_npc(dc); 1043fcf5ef2aSThomas Huth } 1044fcf5ef2aSThomas Huth 1045fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1046fcf5ef2aSThomas Huth { 1047fcf5ef2aSThomas Huth save_state(dc); 1048ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1049af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1050fcf5ef2aSThomas Huth } 1051fcf5ef2aSThomas Huth 1052186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1053fcf5ef2aSThomas Huth { 1054186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1055186e7890SRichard Henderson 1056186e7890SRichard Henderson e->next = dc->delay_excp_list; 1057186e7890SRichard Henderson dc->delay_excp_list = e; 1058186e7890SRichard Henderson 1059186e7890SRichard Henderson e->lab = gen_new_label(); 1060186e7890SRichard Henderson e->excp = excp; 1061186e7890SRichard Henderson e->pc = dc->pc; 1062186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1063186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1064186e7890SRichard Henderson e->npc = dc->npc; 1065186e7890SRichard Henderson 1066186e7890SRichard Henderson return e->lab; 1067186e7890SRichard Henderson } 1068186e7890SRichard Henderson 1069186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1070186e7890SRichard Henderson { 1071186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1072186e7890SRichard Henderson } 1073186e7890SRichard Henderson 1074186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1075186e7890SRichard Henderson { 1076186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1077186e7890SRichard Henderson TCGLabel *lab; 1078186e7890SRichard Henderson 1079186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1080186e7890SRichard Henderson 1081186e7890SRichard Henderson flush_cond(dc); 1082186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1083186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1084fcf5ef2aSThomas Huth } 1085fcf5ef2aSThomas Huth 10860c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1087fcf5ef2aSThomas Huth { 1088633c4283SRichard Henderson if (dc->npc & 3) { 1089633c4283SRichard Henderson switch (dc->npc) { 1090633c4283SRichard Henderson case JUMP_PC: 1091fcf5ef2aSThomas Huth gen_generic_branch(dc); 1092fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 109399c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1094633c4283SRichard Henderson break; 1095633c4283SRichard Henderson case DYNAMIC_PC: 1096633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1097fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1098633c4283SRichard Henderson dc->pc = dc->npc; 1099633c4283SRichard Henderson break; 1100633c4283SRichard Henderson default: 1101633c4283SRichard Henderson g_assert_not_reached(); 1102633c4283SRichard Henderson } 1103fcf5ef2aSThomas Huth } else { 1104fcf5ef2aSThomas Huth dc->pc = dc->npc; 1105fcf5ef2aSThomas Huth } 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth 11080c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1109fcf5ef2aSThomas Huth { 1110fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1111fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1112fcf5ef2aSThomas Huth } 1113fcf5ef2aSThomas Huth 1114fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1115fcf5ef2aSThomas Huth DisasContext *dc) 1116fcf5ef2aSThomas Huth { 1117fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1118fcf5ef2aSThomas Huth TCG_COND_NEVER, 1119fcf5ef2aSThomas Huth TCG_COND_EQ, 1120fcf5ef2aSThomas Huth TCG_COND_LE, 1121fcf5ef2aSThomas Huth TCG_COND_LT, 1122fcf5ef2aSThomas Huth TCG_COND_LEU, 1123fcf5ef2aSThomas Huth TCG_COND_LTU, 1124fcf5ef2aSThomas Huth -1, /* neg */ 1125fcf5ef2aSThomas Huth -1, /* overflow */ 1126fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1127fcf5ef2aSThomas Huth TCG_COND_NE, 1128fcf5ef2aSThomas Huth TCG_COND_GT, 1129fcf5ef2aSThomas Huth TCG_COND_GE, 1130fcf5ef2aSThomas Huth TCG_COND_GTU, 1131fcf5ef2aSThomas Huth TCG_COND_GEU, 1132fcf5ef2aSThomas Huth -1, /* pos */ 1133fcf5ef2aSThomas Huth -1, /* no overflow */ 1134fcf5ef2aSThomas Huth }; 1135fcf5ef2aSThomas Huth 1136fcf5ef2aSThomas Huth static int logic_cond[16] = { 1137fcf5ef2aSThomas Huth TCG_COND_NEVER, 1138fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1139fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1140fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1141fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1142fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1143fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1144fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1145fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1146fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1147fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1148fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1149fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1150fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1151fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1152fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1153fcf5ef2aSThomas Huth }; 1154fcf5ef2aSThomas Huth 1155fcf5ef2aSThomas Huth TCGv_i32 r_src; 1156fcf5ef2aSThomas Huth TCGv r_dst; 1157fcf5ef2aSThomas Huth 1158fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1159fcf5ef2aSThomas Huth if (xcc) { 1160fcf5ef2aSThomas Huth r_src = cpu_xcc; 1161fcf5ef2aSThomas Huth } else { 1162fcf5ef2aSThomas Huth r_src = cpu_psr; 1163fcf5ef2aSThomas Huth } 1164fcf5ef2aSThomas Huth #else 1165fcf5ef2aSThomas Huth r_src = cpu_psr; 1166fcf5ef2aSThomas Huth #endif 1167fcf5ef2aSThomas Huth 1168fcf5ef2aSThomas Huth switch (dc->cc_op) { 1169fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1170fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1171fcf5ef2aSThomas Huth do_compare_dst_0: 1172fcf5ef2aSThomas Huth cmp->is_bool = false; 117300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1174fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1175fcf5ef2aSThomas Huth if (!xcc) { 1176fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1177fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1178fcf5ef2aSThomas Huth break; 1179fcf5ef2aSThomas Huth } 1180fcf5ef2aSThomas Huth #endif 1181fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1182fcf5ef2aSThomas Huth break; 1183fcf5ef2aSThomas Huth 1184fcf5ef2aSThomas Huth case CC_OP_SUB: 1185fcf5ef2aSThomas Huth switch (cond) { 1186fcf5ef2aSThomas Huth case 6: /* neg */ 1187fcf5ef2aSThomas Huth case 14: /* pos */ 1188fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1189fcf5ef2aSThomas Huth goto do_compare_dst_0; 1190fcf5ef2aSThomas Huth 1191fcf5ef2aSThomas Huth case 7: /* overflow */ 1192fcf5ef2aSThomas Huth case 15: /* !overflow */ 1193fcf5ef2aSThomas Huth goto do_dynamic; 1194fcf5ef2aSThomas Huth 1195fcf5ef2aSThomas Huth default: 1196fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1197fcf5ef2aSThomas Huth cmp->is_bool = false; 1198fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1199fcf5ef2aSThomas Huth if (!xcc) { 1200fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1201fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1202fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1203fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1204fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1205fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1206fcf5ef2aSThomas Huth break; 1207fcf5ef2aSThomas Huth } 1208fcf5ef2aSThomas Huth #endif 1209fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1210fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1211fcf5ef2aSThomas Huth break; 1212fcf5ef2aSThomas Huth } 1213fcf5ef2aSThomas Huth break; 1214fcf5ef2aSThomas Huth 1215fcf5ef2aSThomas Huth default: 1216fcf5ef2aSThomas Huth do_dynamic: 1217ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1218fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1219fcf5ef2aSThomas Huth /* FALLTHRU */ 1220fcf5ef2aSThomas Huth 1221fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1222fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1223fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1224fcf5ef2aSThomas Huth cmp->is_bool = true; 1225fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 122600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1227fcf5ef2aSThomas Huth 1228fcf5ef2aSThomas Huth switch (cond) { 1229fcf5ef2aSThomas Huth case 0x0: 1230fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth case 0x1: 1233fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth case 0x2: 1236fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case 0x3: 1239fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth case 0x4: 1242fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1243fcf5ef2aSThomas Huth break; 1244fcf5ef2aSThomas Huth case 0x5: 1245fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1246fcf5ef2aSThomas Huth break; 1247fcf5ef2aSThomas Huth case 0x6: 1248fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0x7: 1251fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0x8: 1254fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0x9: 1257fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0xa: 1260fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0xb: 1263fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0xc: 1266fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth case 0xd: 1269fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1270fcf5ef2aSThomas Huth break; 1271fcf5ef2aSThomas Huth case 0xe: 1272fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1273fcf5ef2aSThomas Huth break; 1274fcf5ef2aSThomas Huth case 0xf: 1275fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth } 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth } 1280fcf5ef2aSThomas Huth } 1281fcf5ef2aSThomas Huth 1282fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1283fcf5ef2aSThomas Huth { 1284fcf5ef2aSThomas Huth unsigned int offset; 1285fcf5ef2aSThomas Huth TCGv r_dst; 1286fcf5ef2aSThomas Huth 1287fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1288fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1289fcf5ef2aSThomas Huth cmp->is_bool = true; 1290fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 129100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1292fcf5ef2aSThomas Huth 1293fcf5ef2aSThomas Huth switch (cc) { 1294fcf5ef2aSThomas Huth default: 1295fcf5ef2aSThomas Huth case 0x0: 1296fcf5ef2aSThomas Huth offset = 0; 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth case 0x1: 1299fcf5ef2aSThomas Huth offset = 32 - 10; 1300fcf5ef2aSThomas Huth break; 1301fcf5ef2aSThomas Huth case 0x2: 1302fcf5ef2aSThomas Huth offset = 34 - 10; 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth case 0x3: 1305fcf5ef2aSThomas Huth offset = 36 - 10; 1306fcf5ef2aSThomas Huth break; 1307fcf5ef2aSThomas Huth } 1308fcf5ef2aSThomas Huth 1309fcf5ef2aSThomas Huth switch (cond) { 1310fcf5ef2aSThomas Huth case 0x0: 1311fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1312fcf5ef2aSThomas Huth break; 1313fcf5ef2aSThomas Huth case 0x1: 1314fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1315fcf5ef2aSThomas Huth break; 1316fcf5ef2aSThomas Huth case 0x2: 1317fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 0x3: 1320fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 0x4: 1323fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth case 0x5: 1326fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 0x6: 1329fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth case 0x7: 1332fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0x8: 1335fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0x9: 1338fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 0xa: 1341fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0xb: 1344fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 0xc: 1347fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth case 0xd: 1350fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 0xe: 1353fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 0xf: 1356fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth } 1359fcf5ef2aSThomas Huth } 1360fcf5ef2aSThomas Huth 1361fcf5ef2aSThomas Huth // Inverted logic 1362ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1363ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1364fcf5ef2aSThomas Huth TCG_COND_NE, 1365fcf5ef2aSThomas Huth TCG_COND_GT, 1366fcf5ef2aSThomas Huth TCG_COND_GE, 1367ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1368fcf5ef2aSThomas Huth TCG_COND_EQ, 1369fcf5ef2aSThomas Huth TCG_COND_LE, 1370fcf5ef2aSThomas Huth TCG_COND_LT, 1371fcf5ef2aSThomas Huth }; 1372fcf5ef2aSThomas Huth 1373fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1374fcf5ef2aSThomas Huth { 1375fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1376fcf5ef2aSThomas Huth cmp->is_bool = false; 1377fcf5ef2aSThomas Huth cmp->c1 = r_src; 137800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1379fcf5ef2aSThomas Huth } 1380fcf5ef2aSThomas Huth 1381fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13820c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1383fcf5ef2aSThomas Huth { 1384fcf5ef2aSThomas Huth switch (fccno) { 1385fcf5ef2aSThomas Huth case 0: 1386ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1387fcf5ef2aSThomas Huth break; 1388fcf5ef2aSThomas Huth case 1: 1389ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1390fcf5ef2aSThomas Huth break; 1391fcf5ef2aSThomas Huth case 2: 1392ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1393fcf5ef2aSThomas Huth break; 1394fcf5ef2aSThomas Huth case 3: 1395ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth } 1399fcf5ef2aSThomas Huth 14000c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1401fcf5ef2aSThomas Huth { 1402fcf5ef2aSThomas Huth switch (fccno) { 1403fcf5ef2aSThomas Huth case 0: 1404ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1405fcf5ef2aSThomas Huth break; 1406fcf5ef2aSThomas Huth case 1: 1407ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1408fcf5ef2aSThomas Huth break; 1409fcf5ef2aSThomas Huth case 2: 1410ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth case 3: 1413ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1414fcf5ef2aSThomas Huth break; 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth } 1417fcf5ef2aSThomas Huth 14180c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1419fcf5ef2aSThomas Huth { 1420fcf5ef2aSThomas Huth switch (fccno) { 1421fcf5ef2aSThomas Huth case 0: 1422ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1423fcf5ef2aSThomas Huth break; 1424fcf5ef2aSThomas Huth case 1: 1425ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1426fcf5ef2aSThomas Huth break; 1427fcf5ef2aSThomas Huth case 2: 1428ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case 3: 1431ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth } 1434fcf5ef2aSThomas Huth } 1435fcf5ef2aSThomas Huth 14360c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1437fcf5ef2aSThomas Huth { 1438fcf5ef2aSThomas Huth switch (fccno) { 1439fcf5ef2aSThomas Huth case 0: 1440ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1441fcf5ef2aSThomas Huth break; 1442fcf5ef2aSThomas Huth case 1: 1443ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1444fcf5ef2aSThomas Huth break; 1445fcf5ef2aSThomas Huth case 2: 1446ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1447fcf5ef2aSThomas Huth break; 1448fcf5ef2aSThomas Huth case 3: 1449ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1450fcf5ef2aSThomas Huth break; 1451fcf5ef2aSThomas Huth } 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth 14540c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1455fcf5ef2aSThomas Huth { 1456fcf5ef2aSThomas Huth switch (fccno) { 1457fcf5ef2aSThomas Huth case 0: 1458ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1459fcf5ef2aSThomas Huth break; 1460fcf5ef2aSThomas Huth case 1: 1461ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1462fcf5ef2aSThomas Huth break; 1463fcf5ef2aSThomas Huth case 2: 1464ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth case 3: 1467ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth 14720c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1473fcf5ef2aSThomas Huth { 1474fcf5ef2aSThomas Huth switch (fccno) { 1475fcf5ef2aSThomas Huth case 0: 1476ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1477fcf5ef2aSThomas Huth break; 1478fcf5ef2aSThomas Huth case 1: 1479ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1480fcf5ef2aSThomas Huth break; 1481fcf5ef2aSThomas Huth case 2: 1482ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1483fcf5ef2aSThomas Huth break; 1484fcf5ef2aSThomas Huth case 3: 1485ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1486fcf5ef2aSThomas Huth break; 1487fcf5ef2aSThomas Huth } 1488fcf5ef2aSThomas Huth } 1489fcf5ef2aSThomas Huth 1490fcf5ef2aSThomas Huth #else 1491fcf5ef2aSThomas Huth 14920c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1493fcf5ef2aSThomas Huth { 1494ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth 14970c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1498fcf5ef2aSThomas Huth { 1499ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth 15020c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1503fcf5ef2aSThomas Huth { 1504ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1505fcf5ef2aSThomas Huth } 1506fcf5ef2aSThomas Huth 15070c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1508fcf5ef2aSThomas Huth { 1509ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth 15120c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1513fcf5ef2aSThomas Huth { 1514ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1515fcf5ef2aSThomas Huth } 1516fcf5ef2aSThomas Huth 15170c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1518fcf5ef2aSThomas Huth { 1519ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1520fcf5ef2aSThomas Huth } 1521fcf5ef2aSThomas Huth #endif 1522fcf5ef2aSThomas Huth 1523fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1524fcf5ef2aSThomas Huth { 1525fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1526fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1527fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1528fcf5ef2aSThomas Huth } 1529fcf5ef2aSThomas Huth 1530fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1531fcf5ef2aSThomas Huth { 1532fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1533fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1534fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1535fcf5ef2aSThomas Huth return 1; 1536fcf5ef2aSThomas Huth } 1537fcf5ef2aSThomas Huth #endif 1538fcf5ef2aSThomas Huth return 0; 1539fcf5ef2aSThomas Huth } 1540fcf5ef2aSThomas Huth 15410c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1542fcf5ef2aSThomas Huth { 1543fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1544fcf5ef2aSThomas Huth } 1545fcf5ef2aSThomas Huth 15460c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1547fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1548fcf5ef2aSThomas Huth { 1549fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1550fcf5ef2aSThomas Huth 1551fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1552fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1553fcf5ef2aSThomas Huth 1554ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1555ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1556fcf5ef2aSThomas Huth 1557fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1558fcf5ef2aSThomas Huth } 1559fcf5ef2aSThomas Huth 15600c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1561fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1562fcf5ef2aSThomas Huth { 1563fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1564fcf5ef2aSThomas Huth 1565fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1566fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1567fcf5ef2aSThomas Huth 1568fcf5ef2aSThomas Huth gen(dst, src); 1569fcf5ef2aSThomas Huth 1570fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth 15730c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1574fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1575fcf5ef2aSThomas Huth { 1576fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1577fcf5ef2aSThomas Huth 1578fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1579fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1580fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1581fcf5ef2aSThomas Huth 1582ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1583ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1584fcf5ef2aSThomas Huth 1585fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15890c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1590fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1591fcf5ef2aSThomas Huth { 1592fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1595fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1596fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1597fcf5ef2aSThomas Huth 1598fcf5ef2aSThomas Huth gen(dst, src1, src2); 1599fcf5ef2aSThomas Huth 1600fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth #endif 1603fcf5ef2aSThomas Huth 16040c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1605fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1606fcf5ef2aSThomas Huth { 1607fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1610fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1611fcf5ef2aSThomas Huth 1612ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1613ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1616fcf5ef2aSThomas Huth } 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16190c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1620fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1621fcf5ef2aSThomas Huth { 1622fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1623fcf5ef2aSThomas Huth 1624fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1625fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1626fcf5ef2aSThomas Huth 1627fcf5ef2aSThomas Huth gen(dst, src); 1628fcf5ef2aSThomas Huth 1629fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1630fcf5ef2aSThomas Huth } 1631fcf5ef2aSThomas Huth #endif 1632fcf5ef2aSThomas Huth 16330c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1634fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1635fcf5ef2aSThomas Huth { 1636fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1639fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1640fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1641fcf5ef2aSThomas Huth 1642ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1643ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1644fcf5ef2aSThomas Huth 1645fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16490c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1650fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1651fcf5ef2aSThomas Huth { 1652fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1653fcf5ef2aSThomas Huth 1654fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1655fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1656fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth gen(dst, src1, src2); 1659fcf5ef2aSThomas Huth 1660fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1661fcf5ef2aSThomas Huth } 1662fcf5ef2aSThomas Huth 16630c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1664fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1665fcf5ef2aSThomas Huth { 1666fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1669fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1670fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1673fcf5ef2aSThomas Huth 1674fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1675fcf5ef2aSThomas Huth } 1676fcf5ef2aSThomas Huth 16770c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1678fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1679fcf5ef2aSThomas Huth { 1680fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1683fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1684fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1685fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1686fcf5ef2aSThomas Huth 1687fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1690fcf5ef2aSThomas Huth } 1691fcf5ef2aSThomas Huth #endif 1692fcf5ef2aSThomas Huth 16930c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1694fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1695fcf5ef2aSThomas Huth { 1696fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1697fcf5ef2aSThomas Huth 1698ad75a51eSRichard Henderson gen(tcg_env); 1699ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1702fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1703fcf5ef2aSThomas Huth } 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17060c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1707fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1708fcf5ef2aSThomas Huth { 1709fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1710fcf5ef2aSThomas Huth 1711ad75a51eSRichard Henderson gen(tcg_env); 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1714fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1715fcf5ef2aSThomas Huth } 1716fcf5ef2aSThomas Huth #endif 1717fcf5ef2aSThomas Huth 17180c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1719fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1720fcf5ef2aSThomas Huth { 1721fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1722fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1723fcf5ef2aSThomas Huth 1724ad75a51eSRichard Henderson gen(tcg_env); 1725ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1726fcf5ef2aSThomas Huth 1727fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1728fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth 17310c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1732fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1733fcf5ef2aSThomas Huth { 1734fcf5ef2aSThomas Huth TCGv_i64 dst; 1735fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1738fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1739fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1740fcf5ef2aSThomas Huth 1741ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1742ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1745fcf5ef2aSThomas Huth } 1746fcf5ef2aSThomas Huth 17470c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1748fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1749fcf5ef2aSThomas Huth { 1750fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1751fcf5ef2aSThomas Huth 1752fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1753fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1754fcf5ef2aSThomas Huth 1755ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1756ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1759fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1760fcf5ef2aSThomas Huth } 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17630c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1764fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1765fcf5ef2aSThomas Huth { 1766fcf5ef2aSThomas Huth TCGv_i64 dst; 1767fcf5ef2aSThomas Huth TCGv_i32 src; 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1770fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1771fcf5ef2aSThomas Huth 1772ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1773ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1774fcf5ef2aSThomas Huth 1775fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1776fcf5ef2aSThomas Huth } 1777fcf5ef2aSThomas Huth #endif 1778fcf5ef2aSThomas Huth 17790c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1780fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1781fcf5ef2aSThomas Huth { 1782fcf5ef2aSThomas Huth TCGv_i64 dst; 1783fcf5ef2aSThomas Huth TCGv_i32 src; 1784fcf5ef2aSThomas Huth 1785fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1786fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1787fcf5ef2aSThomas Huth 1788ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1791fcf5ef2aSThomas Huth } 1792fcf5ef2aSThomas Huth 17930c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1794fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1795fcf5ef2aSThomas Huth { 1796fcf5ef2aSThomas Huth TCGv_i32 dst; 1797fcf5ef2aSThomas Huth TCGv_i64 src; 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1800fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1801fcf5ef2aSThomas Huth 1802ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1803ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1804fcf5ef2aSThomas Huth 1805fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1806fcf5ef2aSThomas Huth } 1807fcf5ef2aSThomas Huth 18080c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1809fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1810fcf5ef2aSThomas Huth { 1811fcf5ef2aSThomas Huth TCGv_i32 dst; 1812fcf5ef2aSThomas Huth 1813fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1814fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1815fcf5ef2aSThomas Huth 1816ad75a51eSRichard Henderson gen(dst, tcg_env); 1817ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1820fcf5ef2aSThomas Huth } 1821fcf5ef2aSThomas Huth 18220c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1823fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1824fcf5ef2aSThomas Huth { 1825fcf5ef2aSThomas Huth TCGv_i64 dst; 1826fcf5ef2aSThomas Huth 1827fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1828fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1829fcf5ef2aSThomas Huth 1830ad75a51eSRichard Henderson gen(dst, tcg_env); 1831ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1834fcf5ef2aSThomas Huth } 1835fcf5ef2aSThomas Huth 18360c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1837fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1838fcf5ef2aSThomas Huth { 1839fcf5ef2aSThomas Huth TCGv_i32 src; 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1842fcf5ef2aSThomas Huth 1843ad75a51eSRichard Henderson gen(tcg_env, src); 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1846fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1847fcf5ef2aSThomas Huth } 1848fcf5ef2aSThomas Huth 18490c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1850fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1851fcf5ef2aSThomas Huth { 1852fcf5ef2aSThomas Huth TCGv_i64 src; 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1855fcf5ef2aSThomas Huth 1856ad75a51eSRichard Henderson gen(tcg_env, src); 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1859fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1860fcf5ef2aSThomas Huth } 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth /* asi moves */ 1863fcf5ef2aSThomas Huth typedef enum { 1864fcf5ef2aSThomas Huth GET_ASI_HELPER, 1865fcf5ef2aSThomas Huth GET_ASI_EXCP, 1866fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1867fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1868fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1869fcf5ef2aSThomas Huth GET_ASI_SHORT, 1870fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1871fcf5ef2aSThomas Huth GET_ASI_BFILL, 1872fcf5ef2aSThomas Huth } ASIType; 1873fcf5ef2aSThomas Huth 1874fcf5ef2aSThomas Huth typedef struct { 1875fcf5ef2aSThomas Huth ASIType type; 1876fcf5ef2aSThomas Huth int asi; 1877fcf5ef2aSThomas Huth int mem_idx; 187814776ab5STony Nguyen MemOp memop; 1879fcf5ef2aSThomas Huth } DisasASI; 1880fcf5ef2aSThomas Huth 1881811cc0b0SRichard Henderson /* 1882811cc0b0SRichard Henderson * Build DisasASI. 1883811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1884811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1885811cc0b0SRichard Henderson */ 1886811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1887fcf5ef2aSThomas Huth { 1888fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1889fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1890fcf5ef2aSThomas Huth 1891811cc0b0SRichard Henderson if (asi == -1) { 1892811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1893811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1894811cc0b0SRichard Henderson goto done; 1895811cc0b0SRichard Henderson } 1896811cc0b0SRichard Henderson 1897fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1898fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1899811cc0b0SRichard Henderson if (asi < 0) { 1900fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1901fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1902fcf5ef2aSThomas Huth } else if (supervisor(dc) 1903fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1904fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1905fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1906fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1907fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1908fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1909fcf5ef2aSThomas Huth switch (asi) { 1910fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1911fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1912fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1913fcf5ef2aSThomas Huth break; 1914fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1915fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1916fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1917fcf5ef2aSThomas Huth break; 1918fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1919fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1920fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1921fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1922fcf5ef2aSThomas Huth break; 1923fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1924fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1925fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1926fcf5ef2aSThomas Huth break; 1927fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1928fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1929fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1930fcf5ef2aSThomas Huth break; 1931fcf5ef2aSThomas Huth } 19326e10f37cSKONRAD Frederic 19336e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19346e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19356e10f37cSKONRAD Frederic */ 19366e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1937fcf5ef2aSThomas Huth } else { 1938fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1939fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1940fcf5ef2aSThomas Huth } 1941fcf5ef2aSThomas Huth #else 1942811cc0b0SRichard Henderson if (asi < 0) { 1943fcf5ef2aSThomas Huth asi = dc->asi; 1944fcf5ef2aSThomas Huth } 1945fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1946fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1947fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1948fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1949fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1950fcf5ef2aSThomas Huth done properly in the helper. */ 1951fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1952fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1953fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1954fcf5ef2aSThomas Huth } else { 1955fcf5ef2aSThomas Huth switch (asi) { 1956fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1957fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1958fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1959fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1960fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1961fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1962fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1963fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1964fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1965fcf5ef2aSThomas Huth break; 1966fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1967fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1968fcf5ef2aSThomas Huth case ASI_TWINX_N: 1969fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1970fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1971fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19729a10756dSArtyom Tarasenko if (hypervisor(dc)) { 197384f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19749a10756dSArtyom Tarasenko } else { 1975fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19769a10756dSArtyom Tarasenko } 1977fcf5ef2aSThomas Huth break; 1978fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1979fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1980fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1981fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1982fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1983fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1984fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1985fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1986fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1987fcf5ef2aSThomas Huth break; 1988fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1989fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1990fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1991fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1992fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1993fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1994fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1995fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1996fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1997fcf5ef2aSThomas Huth break; 1998fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1999fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2000fcf5ef2aSThomas Huth case ASI_TWINX_S: 2001fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2002fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2003fcf5ef2aSThomas Huth case ASI_BLK_S: 2004fcf5ef2aSThomas Huth case ASI_BLK_SL: 2005fcf5ef2aSThomas Huth case ASI_FL8_S: 2006fcf5ef2aSThomas Huth case ASI_FL8_SL: 2007fcf5ef2aSThomas Huth case ASI_FL16_S: 2008fcf5ef2aSThomas Huth case ASI_FL16_SL: 2009fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2010fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2011fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2012fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2013fcf5ef2aSThomas Huth } 2014fcf5ef2aSThomas Huth break; 2015fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2016fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2017fcf5ef2aSThomas Huth case ASI_TWINX_P: 2018fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2019fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2020fcf5ef2aSThomas Huth case ASI_BLK_P: 2021fcf5ef2aSThomas Huth case ASI_BLK_PL: 2022fcf5ef2aSThomas Huth case ASI_FL8_P: 2023fcf5ef2aSThomas Huth case ASI_FL8_PL: 2024fcf5ef2aSThomas Huth case ASI_FL16_P: 2025fcf5ef2aSThomas Huth case ASI_FL16_PL: 2026fcf5ef2aSThomas Huth break; 2027fcf5ef2aSThomas Huth } 2028fcf5ef2aSThomas Huth switch (asi) { 2029fcf5ef2aSThomas Huth case ASI_REAL: 2030fcf5ef2aSThomas Huth case ASI_REAL_IO: 2031fcf5ef2aSThomas Huth case ASI_REAL_L: 2032fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2033fcf5ef2aSThomas Huth case ASI_N: 2034fcf5ef2aSThomas Huth case ASI_NL: 2035fcf5ef2aSThomas Huth case ASI_AIUP: 2036fcf5ef2aSThomas Huth case ASI_AIUPL: 2037fcf5ef2aSThomas Huth case ASI_AIUS: 2038fcf5ef2aSThomas Huth case ASI_AIUSL: 2039fcf5ef2aSThomas Huth case ASI_S: 2040fcf5ef2aSThomas Huth case ASI_SL: 2041fcf5ef2aSThomas Huth case ASI_P: 2042fcf5ef2aSThomas Huth case ASI_PL: 2043fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2044fcf5ef2aSThomas Huth break; 2045fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2046fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2047fcf5ef2aSThomas Huth case ASI_TWINX_N: 2048fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2049fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2050fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2051fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2052fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2053fcf5ef2aSThomas Huth case ASI_TWINX_P: 2054fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2055fcf5ef2aSThomas Huth case ASI_TWINX_S: 2056fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2057fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2058fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2059fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2060fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2061fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2062fcf5ef2aSThomas Huth break; 2063fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2064fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2065fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2066fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2067fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2068fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2069fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2070fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2071fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2072fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2073fcf5ef2aSThomas Huth case ASI_BLK_S: 2074fcf5ef2aSThomas Huth case ASI_BLK_SL: 2075fcf5ef2aSThomas Huth case ASI_BLK_P: 2076fcf5ef2aSThomas Huth case ASI_BLK_PL: 2077fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2078fcf5ef2aSThomas Huth break; 2079fcf5ef2aSThomas Huth case ASI_FL8_S: 2080fcf5ef2aSThomas Huth case ASI_FL8_SL: 2081fcf5ef2aSThomas Huth case ASI_FL8_P: 2082fcf5ef2aSThomas Huth case ASI_FL8_PL: 2083fcf5ef2aSThomas Huth memop = MO_UB; 2084fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2085fcf5ef2aSThomas Huth break; 2086fcf5ef2aSThomas Huth case ASI_FL16_S: 2087fcf5ef2aSThomas Huth case ASI_FL16_SL: 2088fcf5ef2aSThomas Huth case ASI_FL16_P: 2089fcf5ef2aSThomas Huth case ASI_FL16_PL: 2090fcf5ef2aSThomas Huth memop = MO_TEUW; 2091fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2092fcf5ef2aSThomas Huth break; 2093fcf5ef2aSThomas Huth } 2094fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2095fcf5ef2aSThomas Huth if (asi & 8) { 2096fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2097fcf5ef2aSThomas Huth } 2098fcf5ef2aSThomas Huth } 2099fcf5ef2aSThomas Huth #endif 2100fcf5ef2aSThomas Huth 2101811cc0b0SRichard Henderson done: 2102fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2103fcf5ef2aSThomas Huth } 2104fcf5ef2aSThomas Huth 2105a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2106a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2107a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2108a76779eeSRichard Henderson { 2109a76779eeSRichard Henderson g_assert_not_reached(); 2110a76779eeSRichard Henderson } 2111a76779eeSRichard Henderson 2112a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2113a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2114a76779eeSRichard Henderson { 2115a76779eeSRichard Henderson g_assert_not_reached(); 2116a76779eeSRichard Henderson } 2117a76779eeSRichard Henderson #endif 2118a76779eeSRichard Henderson 211942071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2120fcf5ef2aSThomas Huth { 2121c03a0fd1SRichard Henderson switch (da->type) { 2122fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2123fcf5ef2aSThomas Huth break; 2124fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2125fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2126fcf5ef2aSThomas Huth break; 2127fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2128c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2129fcf5ef2aSThomas Huth break; 2130fcf5ef2aSThomas Huth default: 2131fcf5ef2aSThomas Huth { 2132c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2133c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2134fcf5ef2aSThomas Huth 2135fcf5ef2aSThomas Huth save_state(dc); 2136fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2137ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2138fcf5ef2aSThomas Huth #else 2139fcf5ef2aSThomas Huth { 2140fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2141ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2142fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2143fcf5ef2aSThomas Huth } 2144fcf5ef2aSThomas Huth #endif 2145fcf5ef2aSThomas Huth } 2146fcf5ef2aSThomas Huth break; 2147fcf5ef2aSThomas Huth } 2148fcf5ef2aSThomas Huth } 2149fcf5ef2aSThomas Huth 215042071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2151c03a0fd1SRichard Henderson { 2152c03a0fd1SRichard Henderson switch (da->type) { 2153fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2154fcf5ef2aSThomas Huth break; 2155c03a0fd1SRichard Henderson 2156fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2157c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2158fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2159fcf5ef2aSThomas Huth break; 2160c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21613390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21623390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2163fcf5ef2aSThomas Huth break; 2164c03a0fd1SRichard Henderson } 2165c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2166c03a0fd1SRichard Henderson /* fall through */ 2167c03a0fd1SRichard Henderson 2168c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2169c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2170c03a0fd1SRichard Henderson break; 2171c03a0fd1SRichard Henderson 2172fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2173c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2174fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2175fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2176fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2177fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2178fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2179fcf5ef2aSThomas Huth { 2180fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2181fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 218200ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2183fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2184fcf5ef2aSThomas Huth int i; 2185fcf5ef2aSThomas Huth 2186fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2187fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2188fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2189fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2190fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2191c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2192c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2193fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2194fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2195fcf5ef2aSThomas Huth } 2196fcf5ef2aSThomas Huth } 2197fcf5ef2aSThomas Huth break; 2198c03a0fd1SRichard Henderson 2199fcf5ef2aSThomas Huth default: 2200fcf5ef2aSThomas Huth { 2201c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2202c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2203fcf5ef2aSThomas Huth 2204fcf5ef2aSThomas Huth save_state(dc); 2205fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2206ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2207fcf5ef2aSThomas Huth #else 2208fcf5ef2aSThomas Huth { 2209fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2210fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2211ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2212fcf5ef2aSThomas Huth } 2213fcf5ef2aSThomas Huth #endif 2214fcf5ef2aSThomas Huth 2215fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2216fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2217fcf5ef2aSThomas Huth } 2218fcf5ef2aSThomas Huth break; 2219fcf5ef2aSThomas Huth } 2220fcf5ef2aSThomas Huth } 2221fcf5ef2aSThomas Huth 2222dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2223c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2224c03a0fd1SRichard Henderson { 2225c03a0fd1SRichard Henderson switch (da->type) { 2226c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2227c03a0fd1SRichard Henderson break; 2228c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2229dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2230dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2231c03a0fd1SRichard Henderson break; 2232c03a0fd1SRichard Henderson default: 2233c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2234c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2235c03a0fd1SRichard Henderson break; 2236c03a0fd1SRichard Henderson } 2237c03a0fd1SRichard Henderson } 2238c03a0fd1SRichard Henderson 2239d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2240c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2241c03a0fd1SRichard Henderson { 2242c03a0fd1SRichard Henderson switch (da->type) { 2243fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2244c03a0fd1SRichard Henderson return; 2245fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2246c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2247c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2248fcf5ef2aSThomas Huth break; 2249fcf5ef2aSThomas Huth default: 2250fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2251fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2252fcf5ef2aSThomas Huth break; 2253fcf5ef2aSThomas Huth } 2254fcf5ef2aSThomas Huth } 2255fcf5ef2aSThomas Huth 2256cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2257c03a0fd1SRichard Henderson { 2258c03a0fd1SRichard Henderson switch (da->type) { 2259fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2260fcf5ef2aSThomas Huth break; 2261fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2262cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2263cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2264fcf5ef2aSThomas Huth break; 2265fcf5ef2aSThomas Huth default: 22663db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22673db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2268af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2269ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22703db010c3SRichard Henderson } else { 2271c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 227200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22733db010c3SRichard Henderson TCGv_i64 s64, t64; 22743db010c3SRichard Henderson 22753db010c3SRichard Henderson save_state(dc); 22763db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2277ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22783db010c3SRichard Henderson 227900ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2280ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22813db010c3SRichard Henderson 22823db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22833db010c3SRichard Henderson 22843db010c3SRichard Henderson /* End the TB. */ 22853db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22863db010c3SRichard Henderson } 2287fcf5ef2aSThomas Huth break; 2288fcf5ef2aSThomas Huth } 2289fcf5ef2aSThomas Huth } 2290fcf5ef2aSThomas Huth 2291287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22923259b9e2SRichard Henderson TCGv addr, int rd) 2293fcf5ef2aSThomas Huth { 22943259b9e2SRichard Henderson MemOp memop = da->memop; 22953259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2296fcf5ef2aSThomas Huth TCGv_i32 d32; 2297fcf5ef2aSThomas Huth TCGv_i64 d64; 2298287b1152SRichard Henderson TCGv addr_tmp; 2299fcf5ef2aSThomas Huth 23003259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23013259b9e2SRichard Henderson if (size == MO_128) { 23023259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23033259b9e2SRichard Henderson } 23043259b9e2SRichard Henderson 23053259b9e2SRichard Henderson switch (da->type) { 2306fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2307fcf5ef2aSThomas Huth break; 2308fcf5ef2aSThomas Huth 2309fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23103259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2311fcf5ef2aSThomas Huth switch (size) { 23123259b9e2SRichard Henderson case MO_32: 2313fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23143259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2315fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2316fcf5ef2aSThomas Huth break; 23173259b9e2SRichard Henderson 23183259b9e2SRichard Henderson case MO_64: 23193259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2320fcf5ef2aSThomas Huth break; 23213259b9e2SRichard Henderson 23223259b9e2SRichard Henderson case MO_128: 2323fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23243259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2325287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2326287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2327287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2328fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2329fcf5ef2aSThomas Huth break; 2330fcf5ef2aSThomas Huth default: 2331fcf5ef2aSThomas Huth g_assert_not_reached(); 2332fcf5ef2aSThomas Huth } 2333fcf5ef2aSThomas Huth break; 2334fcf5ef2aSThomas Huth 2335fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2336fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23373259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2338fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2339287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2340287b1152SRichard Henderson for (int i = 0; ; ++i) { 23413259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23423259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2343fcf5ef2aSThomas Huth if (i == 7) { 2344fcf5ef2aSThomas Huth break; 2345fcf5ef2aSThomas Huth } 2346287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2347287b1152SRichard Henderson addr = addr_tmp; 2348fcf5ef2aSThomas Huth } 2349fcf5ef2aSThomas Huth } else { 2350fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2351fcf5ef2aSThomas Huth } 2352fcf5ef2aSThomas Huth break; 2353fcf5ef2aSThomas Huth 2354fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2355fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23563259b9e2SRichard Henderson if (orig_size == MO_64) { 23573259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23583259b9e2SRichard Henderson memop | MO_ALIGN); 2359fcf5ef2aSThomas Huth } else { 2360fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2361fcf5ef2aSThomas Huth } 2362fcf5ef2aSThomas Huth break; 2363fcf5ef2aSThomas Huth 2364fcf5ef2aSThomas Huth default: 2365fcf5ef2aSThomas Huth { 23663259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23673259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2368fcf5ef2aSThomas Huth 2369fcf5ef2aSThomas Huth save_state(dc); 2370fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2371fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2372fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2373fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2374fcf5ef2aSThomas Huth switch (size) { 23753259b9e2SRichard Henderson case MO_32: 2376fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2377ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2378fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2379fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2380fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2381fcf5ef2aSThomas Huth break; 23823259b9e2SRichard Henderson case MO_64: 23833259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 23843259b9e2SRichard Henderson r_asi, r_mop); 2385fcf5ef2aSThomas Huth break; 23863259b9e2SRichard Henderson case MO_128: 2387fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2388ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2389287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2390287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2391287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 23923259b9e2SRichard Henderson r_asi, r_mop); 2393fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2394fcf5ef2aSThomas Huth break; 2395fcf5ef2aSThomas Huth default: 2396fcf5ef2aSThomas Huth g_assert_not_reached(); 2397fcf5ef2aSThomas Huth } 2398fcf5ef2aSThomas Huth } 2399fcf5ef2aSThomas Huth break; 2400fcf5ef2aSThomas Huth } 2401fcf5ef2aSThomas Huth } 2402fcf5ef2aSThomas Huth 2403287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 24043259b9e2SRichard Henderson TCGv addr, int rd) 24053259b9e2SRichard Henderson { 24063259b9e2SRichard Henderson MemOp memop = da->memop; 24073259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2408fcf5ef2aSThomas Huth TCGv_i32 d32; 2409287b1152SRichard Henderson TCGv addr_tmp; 2410fcf5ef2aSThomas Huth 24113259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24123259b9e2SRichard Henderson if (size == MO_128) { 24133259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24143259b9e2SRichard Henderson } 24153259b9e2SRichard Henderson 24163259b9e2SRichard Henderson switch (da->type) { 2417fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2418fcf5ef2aSThomas Huth break; 2419fcf5ef2aSThomas Huth 2420fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24213259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2422fcf5ef2aSThomas Huth switch (size) { 24233259b9e2SRichard Henderson case MO_32: 2424fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24253259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2426fcf5ef2aSThomas Huth break; 24273259b9e2SRichard Henderson case MO_64: 24283259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24293259b9e2SRichard Henderson memop | MO_ALIGN_4); 2430fcf5ef2aSThomas Huth break; 24313259b9e2SRichard Henderson case MO_128: 2432fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2433fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2434fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2435fcf5ef2aSThomas Huth having to probe the second page before performing the first 2436fcf5ef2aSThomas Huth write. */ 24373259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24383259b9e2SRichard Henderson memop | MO_ALIGN_16); 2439287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2440287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2441287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2442fcf5ef2aSThomas Huth break; 2443fcf5ef2aSThomas Huth default: 2444fcf5ef2aSThomas Huth g_assert_not_reached(); 2445fcf5ef2aSThomas Huth } 2446fcf5ef2aSThomas Huth break; 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2449fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24503259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2451fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2452287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2453287b1152SRichard Henderson for (int i = 0; ; ++i) { 24543259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24553259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2456fcf5ef2aSThomas Huth if (i == 7) { 2457fcf5ef2aSThomas Huth break; 2458fcf5ef2aSThomas Huth } 2459287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2460287b1152SRichard Henderson addr = addr_tmp; 2461fcf5ef2aSThomas Huth } 2462fcf5ef2aSThomas Huth } else { 2463fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2464fcf5ef2aSThomas Huth } 2465fcf5ef2aSThomas Huth break; 2466fcf5ef2aSThomas Huth 2467fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2468fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24693259b9e2SRichard Henderson if (orig_size == MO_64) { 24703259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24713259b9e2SRichard Henderson memop | MO_ALIGN); 2472fcf5ef2aSThomas Huth } else { 2473fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2474fcf5ef2aSThomas Huth } 2475fcf5ef2aSThomas Huth break; 2476fcf5ef2aSThomas Huth 2477fcf5ef2aSThomas Huth default: 2478fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2479fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2480fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2481fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2482fcf5ef2aSThomas Huth break; 2483fcf5ef2aSThomas Huth } 2484fcf5ef2aSThomas Huth } 2485fcf5ef2aSThomas Huth 248642071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2487fcf5ef2aSThomas Huth { 2488a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2489a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2490fcf5ef2aSThomas Huth 2491c03a0fd1SRichard Henderson switch (da->type) { 2492fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2493fcf5ef2aSThomas Huth return; 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2496ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2497ebbbec92SRichard Henderson { 2498ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2499ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2500ebbbec92SRichard Henderson 2501ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2502ebbbec92SRichard Henderson /* 2503ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2504ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2505ebbbec92SRichard Henderson * the order of the writebacks. 2506ebbbec92SRichard Henderson */ 2507ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2508ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2509ebbbec92SRichard Henderson } else { 2510ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2511ebbbec92SRichard Henderson } 2512ebbbec92SRichard Henderson } 2513fcf5ef2aSThomas Huth break; 2514ebbbec92SRichard Henderson #else 2515ebbbec92SRichard Henderson g_assert_not_reached(); 2516ebbbec92SRichard Henderson #endif 2517fcf5ef2aSThomas Huth 2518fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2519fcf5ef2aSThomas Huth { 2520fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2521fcf5ef2aSThomas Huth 2522c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2523fcf5ef2aSThomas Huth 2524fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2525fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2526fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2527c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2528a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2529fcf5ef2aSThomas Huth } else { 2530a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2531fcf5ef2aSThomas Huth } 2532fcf5ef2aSThomas Huth } 2533fcf5ef2aSThomas Huth break; 2534fcf5ef2aSThomas Huth 2535fcf5ef2aSThomas Huth default: 2536fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2537fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2538fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2539fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2540fcf5ef2aSThomas Huth { 2541c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2542c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2543fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2544fcf5ef2aSThomas Huth 2545fcf5ef2aSThomas Huth save_state(dc); 2546ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2547fcf5ef2aSThomas Huth 2548fcf5ef2aSThomas Huth /* See above. */ 2549c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2550a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2551fcf5ef2aSThomas Huth } else { 2552a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2553fcf5ef2aSThomas Huth } 2554fcf5ef2aSThomas Huth } 2555fcf5ef2aSThomas Huth break; 2556fcf5ef2aSThomas Huth } 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2559fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth 256242071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2563c03a0fd1SRichard Henderson { 2564c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2565fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2566fcf5ef2aSThomas Huth 2567c03a0fd1SRichard Henderson switch (da->type) { 2568fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2569fcf5ef2aSThomas Huth break; 2570fcf5ef2aSThomas Huth 2571fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2572ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2573ebbbec92SRichard Henderson { 2574ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2575ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2576ebbbec92SRichard Henderson 2577ebbbec92SRichard Henderson /* 2578ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2579ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2580ebbbec92SRichard Henderson * the order of the construction. 2581ebbbec92SRichard Henderson */ 2582ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2583ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2584ebbbec92SRichard Henderson } else { 2585ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2586ebbbec92SRichard Henderson } 2587ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2588ebbbec92SRichard Henderson } 2589fcf5ef2aSThomas Huth break; 2590ebbbec92SRichard Henderson #else 2591ebbbec92SRichard Henderson g_assert_not_reached(); 2592ebbbec92SRichard Henderson #endif 2593fcf5ef2aSThomas Huth 2594fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2595fcf5ef2aSThomas Huth { 2596fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2597fcf5ef2aSThomas Huth 2598fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2599fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2600fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2601c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2602a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2603fcf5ef2aSThomas Huth } else { 2604a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2605fcf5ef2aSThomas Huth } 2606c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2607fcf5ef2aSThomas Huth } 2608fcf5ef2aSThomas Huth break; 2609fcf5ef2aSThomas Huth 2610a76779eeSRichard Henderson case GET_ASI_BFILL: 2611a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2612a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2613a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2614a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2615a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2616a76779eeSRichard Henderson as a cacheline-style operation. */ 2617a76779eeSRichard Henderson { 2618a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2619a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2620a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2621a76779eeSRichard Henderson int i; 2622a76779eeSRichard Henderson 2623a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2624a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2625a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2626c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2627a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2628a76779eeSRichard Henderson } 2629a76779eeSRichard Henderson } 2630a76779eeSRichard Henderson break; 2631a76779eeSRichard Henderson 2632fcf5ef2aSThomas Huth default: 2633fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2634fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2635fcf5ef2aSThomas Huth { 2636c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2637c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2638fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2639fcf5ef2aSThomas Huth 2640fcf5ef2aSThomas Huth /* See above. */ 2641c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2642a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2643fcf5ef2aSThomas Huth } else { 2644a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2645fcf5ef2aSThomas Huth } 2646fcf5ef2aSThomas Huth 2647fcf5ef2aSThomas Huth save_state(dc); 2648ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2649fcf5ef2aSThomas Huth } 2650fcf5ef2aSThomas Huth break; 2651fcf5ef2aSThomas Huth } 2652fcf5ef2aSThomas Huth } 2653fcf5ef2aSThomas Huth 26543d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2655fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2656fcf5ef2aSThomas Huth { 2657fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2658fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2659fcf5ef2aSThomas Huth } 2660fcf5ef2aSThomas Huth 2661fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2662fcf5ef2aSThomas Huth { 2663fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2666fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2667fcf5ef2aSThomas Huth the later. */ 2668fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2669fcf5ef2aSThomas Huth if (cmp->is_bool) { 2670fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2671fcf5ef2aSThomas Huth } else { 2672fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2673fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2674fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2675fcf5ef2aSThomas Huth } 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2678fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2679fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 268000ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2681fcf5ef2aSThomas Huth 2682fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2683fcf5ef2aSThomas Huth 2684fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2685fcf5ef2aSThomas Huth } 2686fcf5ef2aSThomas Huth 2687fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2688fcf5ef2aSThomas Huth { 2689fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2690fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2691fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2692fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2693fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2694fcf5ef2aSThomas Huth } 2695fcf5ef2aSThomas Huth 2696fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2697fcf5ef2aSThomas Huth { 2698fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2699fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2700fcf5ef2aSThomas Huth 2701fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2702fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2703fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2704fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2707fcf5ef2aSThomas Huth } 2708fcf5ef2aSThomas Huth 27095d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2710fcf5ef2aSThomas Huth { 2711fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2712fcf5ef2aSThomas Huth 2713fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2714ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2715fcf5ef2aSThomas Huth 2716fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2717fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2718fcf5ef2aSThomas Huth 2719fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2720fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2721ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2722fcf5ef2aSThomas Huth 2723fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2724fcf5ef2aSThomas Huth { 2725fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2726fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2727fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2728fcf5ef2aSThomas Huth } 2729fcf5ef2aSThomas Huth } 2730fcf5ef2aSThomas Huth 2731fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2732fcf5ef2aSThomas Huth { 2733fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2734fcf5ef2aSThomas Huth 2735fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2736fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2737fcf5ef2aSThomas Huth if (left) { 2738fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2739fcf5ef2aSThomas Huth } 2740fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2741fcf5ef2aSThomas Huth } 2742fcf5ef2aSThomas Huth 2743fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2744fcf5ef2aSThomas Huth { 2745fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2748fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2749fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2750fcf5ef2aSThomas Huth 2751fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2752fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2753fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2754fcf5ef2aSThomas Huth 2755fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2756fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2757fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2758fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2759fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2760fcf5ef2aSThomas Huth 2761fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2762fcf5ef2aSThomas Huth } 2763fcf5ef2aSThomas Huth #endif 2764fcf5ef2aSThomas Huth 276506c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 276606c060d9SRichard Henderson { 276706c060d9SRichard Henderson return DFPREG(x); 276806c060d9SRichard Henderson } 276906c060d9SRichard Henderson 277006c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 277106c060d9SRichard Henderson { 277206c060d9SRichard Henderson return QFPREG(x); 277306c060d9SRichard Henderson } 277406c060d9SRichard Henderson 2775878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2776878cc677SRichard Henderson #include "decode-insns.c.inc" 2777878cc677SRichard Henderson 2778878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2779878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2780878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2781878cc677SRichard Henderson 2782878cc677SRichard Henderson #define avail_ALL(C) true 2783878cc677SRichard Henderson #ifdef TARGET_SPARC64 2784878cc677SRichard Henderson # define avail_32(C) false 2785af25071cSRichard Henderson # define avail_ASR17(C) false 2786d0a11d25SRichard Henderson # define avail_CASA(C) true 2787c2636853SRichard Henderson # define avail_DIV(C) true 2788b5372650SRichard Henderson # define avail_MUL(C) true 27890faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2790878cc677SRichard Henderson # define avail_64(C) true 27915d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2792af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2793*b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2794*b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2795878cc677SRichard Henderson #else 2796878cc677SRichard Henderson # define avail_32(C) true 2797af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2798d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2799c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2800b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 28010faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2802878cc677SRichard Henderson # define avail_64(C) false 28035d617bfbSRichard Henderson # define avail_GL(C) false 2804af25071cSRichard Henderson # define avail_HYPV(C) false 2805*b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2806*b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2807878cc677SRichard Henderson #endif 2808878cc677SRichard Henderson 2809878cc677SRichard Henderson /* Default case for non jump instructions. */ 2810878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2811878cc677SRichard Henderson { 2812878cc677SRichard Henderson if (dc->npc & 3) { 2813878cc677SRichard Henderson switch (dc->npc) { 2814878cc677SRichard Henderson case DYNAMIC_PC: 2815878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2816878cc677SRichard Henderson dc->pc = dc->npc; 2817878cc677SRichard Henderson gen_op_next_insn(); 2818878cc677SRichard Henderson break; 2819878cc677SRichard Henderson case JUMP_PC: 2820878cc677SRichard Henderson /* we can do a static jump */ 2821878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2822878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2823878cc677SRichard Henderson break; 2824878cc677SRichard Henderson default: 2825878cc677SRichard Henderson g_assert_not_reached(); 2826878cc677SRichard Henderson } 2827878cc677SRichard Henderson } else { 2828878cc677SRichard Henderson dc->pc = dc->npc; 2829878cc677SRichard Henderson dc->npc = dc->npc + 4; 2830878cc677SRichard Henderson } 2831878cc677SRichard Henderson return true; 2832878cc677SRichard Henderson } 2833878cc677SRichard Henderson 28346d2a0768SRichard Henderson /* 28356d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28366d2a0768SRichard Henderson */ 28376d2a0768SRichard Henderson 2838276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2839276567aaSRichard Henderson { 2840276567aaSRichard Henderson if (annul) { 2841276567aaSRichard Henderson dc->pc = dc->npc + 4; 2842276567aaSRichard Henderson dc->npc = dc->pc + 4; 2843276567aaSRichard Henderson } else { 2844276567aaSRichard Henderson dc->pc = dc->npc; 2845276567aaSRichard Henderson dc->npc = dc->pc + 4; 2846276567aaSRichard Henderson } 2847276567aaSRichard Henderson return true; 2848276567aaSRichard Henderson } 2849276567aaSRichard Henderson 2850276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2851276567aaSRichard Henderson target_ulong dest) 2852276567aaSRichard Henderson { 2853276567aaSRichard Henderson if (annul) { 2854276567aaSRichard Henderson dc->pc = dest; 2855276567aaSRichard Henderson dc->npc = dest + 4; 2856276567aaSRichard Henderson } else { 2857276567aaSRichard Henderson dc->pc = dc->npc; 2858276567aaSRichard Henderson dc->npc = dest; 2859276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2860276567aaSRichard Henderson } 2861276567aaSRichard Henderson return true; 2862276567aaSRichard Henderson } 2863276567aaSRichard Henderson 28649d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 28659d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2866276567aaSRichard Henderson { 28676b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 28686b3e4cc6SRichard Henderson 2869276567aaSRichard Henderson if (annul) { 28706b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 28716b3e4cc6SRichard Henderson 28729d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 28736b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 28746b3e4cc6SRichard Henderson gen_set_label(l1); 28756b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 28766b3e4cc6SRichard Henderson 28776b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2878276567aaSRichard Henderson } else { 28796b3e4cc6SRichard Henderson if (npc & 3) { 28806b3e4cc6SRichard Henderson switch (npc) { 28816b3e4cc6SRichard Henderson case DYNAMIC_PC: 28826b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 28836b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 28846b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 28859d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 28869d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 28876b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 28886b3e4cc6SRichard Henderson dc->pc = npc; 28896b3e4cc6SRichard Henderson break; 28906b3e4cc6SRichard Henderson default: 28916b3e4cc6SRichard Henderson g_assert_not_reached(); 28926b3e4cc6SRichard Henderson } 28936b3e4cc6SRichard Henderson } else { 28946b3e4cc6SRichard Henderson dc->pc = npc; 28956b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 28966b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 28976b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 28989d4e2bc7SRichard Henderson if (cmp->is_bool) { 28999d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29009d4e2bc7SRichard Henderson } else { 29019d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29029d4e2bc7SRichard Henderson } 29036b3e4cc6SRichard Henderson } 2904276567aaSRichard Henderson } 2905276567aaSRichard Henderson return true; 2906276567aaSRichard Henderson } 2907276567aaSRichard Henderson 2908af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2909af25071cSRichard Henderson { 2910af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2911af25071cSRichard Henderson return true; 2912af25071cSRichard Henderson } 2913af25071cSRichard Henderson 291406c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 291506c060d9SRichard Henderson { 291606c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 291706c060d9SRichard Henderson return true; 291806c060d9SRichard Henderson } 291906c060d9SRichard Henderson 292006c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 292106c060d9SRichard Henderson { 292206c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 292306c060d9SRichard Henderson return false; 292406c060d9SRichard Henderson } 292506c060d9SRichard Henderson return raise_unimpfpop(dc); 292606c060d9SRichard Henderson } 292706c060d9SRichard Henderson 2928276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2929276567aaSRichard Henderson { 2930276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29311ea9c62aSRichard Henderson DisasCompare cmp; 2932276567aaSRichard Henderson 2933276567aaSRichard Henderson switch (a->cond) { 2934276567aaSRichard Henderson case 0x0: 2935276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2936276567aaSRichard Henderson case 0x8: 2937276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2938276567aaSRichard Henderson default: 2939276567aaSRichard Henderson flush_cond(dc); 29401ea9c62aSRichard Henderson 29411ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29429d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2943276567aaSRichard Henderson } 2944276567aaSRichard Henderson } 2945276567aaSRichard Henderson 2946276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2947276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2948276567aaSRichard Henderson 294945196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 295045196ea4SRichard Henderson { 295145196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2952d5471936SRichard Henderson DisasCompare cmp; 295345196ea4SRichard Henderson 295445196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 295545196ea4SRichard Henderson return true; 295645196ea4SRichard Henderson } 295745196ea4SRichard Henderson switch (a->cond) { 295845196ea4SRichard Henderson case 0x0: 295945196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 296045196ea4SRichard Henderson case 0x8: 296145196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 296245196ea4SRichard Henderson default: 296345196ea4SRichard Henderson flush_cond(dc); 2964d5471936SRichard Henderson 2965d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29669d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 296745196ea4SRichard Henderson } 296845196ea4SRichard Henderson } 296945196ea4SRichard Henderson 297045196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 297145196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 297245196ea4SRichard Henderson 2973ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2974ab9ffe98SRichard Henderson { 2975ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2976ab9ffe98SRichard Henderson DisasCompare cmp; 2977ab9ffe98SRichard Henderson 2978ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2979ab9ffe98SRichard Henderson return false; 2980ab9ffe98SRichard Henderson } 2981ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2982ab9ffe98SRichard Henderson return false; 2983ab9ffe98SRichard Henderson } 2984ab9ffe98SRichard Henderson 2985ab9ffe98SRichard Henderson flush_cond(dc); 2986ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 29879d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2988ab9ffe98SRichard Henderson } 2989ab9ffe98SRichard Henderson 299023ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 299123ada1b1SRichard Henderson { 299223ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 299323ada1b1SRichard Henderson 299423ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 299523ada1b1SRichard Henderson gen_mov_pc_npc(dc); 299623ada1b1SRichard Henderson dc->npc = target; 299723ada1b1SRichard Henderson return true; 299823ada1b1SRichard Henderson } 299923ada1b1SRichard Henderson 300045196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 300145196ea4SRichard Henderson { 300245196ea4SRichard Henderson /* 300345196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 300445196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 300545196ea4SRichard Henderson */ 300645196ea4SRichard Henderson #ifdef TARGET_SPARC64 300745196ea4SRichard Henderson return false; 300845196ea4SRichard Henderson #else 300945196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 301045196ea4SRichard Henderson return true; 301145196ea4SRichard Henderson #endif 301245196ea4SRichard Henderson } 301345196ea4SRichard Henderson 30146d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30156d2a0768SRichard Henderson { 30166d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30176d2a0768SRichard Henderson if (a->rd) { 30186d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30196d2a0768SRichard Henderson } 30206d2a0768SRichard Henderson return advance_pc(dc); 30216d2a0768SRichard Henderson } 30226d2a0768SRichard Henderson 30230faef01bSRichard Henderson /* 30240faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 30250faef01bSRichard Henderson */ 30260faef01bSRichard Henderson 302730376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 302830376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 302930376636SRichard Henderson { 303030376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 303130376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 303230376636SRichard Henderson DisasCompare cmp; 303330376636SRichard Henderson TCGLabel *lab; 303430376636SRichard Henderson TCGv_i32 trap; 303530376636SRichard Henderson 303630376636SRichard Henderson /* Trap never. */ 303730376636SRichard Henderson if (cond == 0) { 303830376636SRichard Henderson return advance_pc(dc); 303930376636SRichard Henderson } 304030376636SRichard Henderson 304130376636SRichard Henderson /* 304230376636SRichard Henderson * Immediate traps are the most common case. Since this value is 304330376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 304430376636SRichard Henderson */ 304530376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 304630376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 304730376636SRichard Henderson } else { 304830376636SRichard Henderson trap = tcg_temp_new_i32(); 304930376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 305030376636SRichard Henderson if (imm) { 305130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 305230376636SRichard Henderson } else { 305330376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 305430376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 305530376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 305630376636SRichard Henderson } 305730376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 305830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 305930376636SRichard Henderson } 306030376636SRichard Henderson 306130376636SRichard Henderson /* Trap always. */ 306230376636SRichard Henderson if (cond == 8) { 306330376636SRichard Henderson save_state(dc); 306430376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 306530376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 306630376636SRichard Henderson return true; 306730376636SRichard Henderson } 306830376636SRichard Henderson 306930376636SRichard Henderson /* Conditional trap. */ 307030376636SRichard Henderson flush_cond(dc); 307130376636SRichard Henderson lab = delay_exceptionv(dc, trap); 307230376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 307330376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 307430376636SRichard Henderson 307530376636SRichard Henderson return advance_pc(dc); 307630376636SRichard Henderson } 307730376636SRichard Henderson 307830376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 307930376636SRichard Henderson { 308030376636SRichard Henderson if (avail_32(dc) && a->cc) { 308130376636SRichard Henderson return false; 308230376636SRichard Henderson } 308330376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 308430376636SRichard Henderson } 308530376636SRichard Henderson 308630376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 308730376636SRichard Henderson { 308830376636SRichard Henderson if (avail_64(dc)) { 308930376636SRichard Henderson return false; 309030376636SRichard Henderson } 309130376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 309230376636SRichard Henderson } 309330376636SRichard Henderson 309430376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 309530376636SRichard Henderson { 309630376636SRichard Henderson if (avail_32(dc)) { 309730376636SRichard Henderson return false; 309830376636SRichard Henderson } 309930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 310030376636SRichard Henderson } 310130376636SRichard Henderson 3102af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3103af25071cSRichard Henderson { 3104af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3105af25071cSRichard Henderson return advance_pc(dc); 3106af25071cSRichard Henderson } 3107af25071cSRichard Henderson 3108af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3109af25071cSRichard Henderson { 3110af25071cSRichard Henderson if (avail_32(dc)) { 3111af25071cSRichard Henderson return false; 3112af25071cSRichard Henderson } 3113af25071cSRichard Henderson if (a->mmask) { 3114af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3115af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3116af25071cSRichard Henderson } 3117af25071cSRichard Henderson if (a->cmask) { 3118af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3119af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3120af25071cSRichard Henderson } 3121af25071cSRichard Henderson return advance_pc(dc); 3122af25071cSRichard Henderson } 3123af25071cSRichard Henderson 3124af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3125af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3126af25071cSRichard Henderson { 3127af25071cSRichard Henderson if (!priv) { 3128af25071cSRichard Henderson return raise_priv(dc); 3129af25071cSRichard Henderson } 3130af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3131af25071cSRichard Henderson return advance_pc(dc); 3132af25071cSRichard Henderson } 3133af25071cSRichard Henderson 3134af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3135af25071cSRichard Henderson { 3136af25071cSRichard Henderson return cpu_y; 3137af25071cSRichard Henderson } 3138af25071cSRichard Henderson 3139af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3140af25071cSRichard Henderson { 3141af25071cSRichard Henderson /* 3142af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3143af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3144af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3145af25071cSRichard Henderson */ 3146af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3147af25071cSRichard Henderson return false; 3148af25071cSRichard Henderson } 3149af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3150af25071cSRichard Henderson } 3151af25071cSRichard Henderson 3152af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3153af25071cSRichard Henderson { 3154af25071cSRichard Henderson uint32_t val; 3155af25071cSRichard Henderson 3156af25071cSRichard Henderson /* 3157af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3158af25071cSRichard Henderson * some of which are writable. 3159af25071cSRichard Henderson */ 3160af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3161af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3162af25071cSRichard Henderson 3163af25071cSRichard Henderson return tcg_constant_tl(val); 3164af25071cSRichard Henderson } 3165af25071cSRichard Henderson 3166af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3167af25071cSRichard Henderson 3168af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3169af25071cSRichard Henderson { 3170af25071cSRichard Henderson update_psr(dc); 3171af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3172af25071cSRichard Henderson return dst; 3173af25071cSRichard Henderson } 3174af25071cSRichard Henderson 3175af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3176af25071cSRichard Henderson 3177af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3178af25071cSRichard Henderson { 3179af25071cSRichard Henderson #ifdef TARGET_SPARC64 3180af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3181af25071cSRichard Henderson #else 3182af25071cSRichard Henderson qemu_build_not_reached(); 3183af25071cSRichard Henderson #endif 3184af25071cSRichard Henderson } 3185af25071cSRichard Henderson 3186af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3187af25071cSRichard Henderson 3188af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3189af25071cSRichard Henderson { 3190af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3191af25071cSRichard Henderson 3192af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3193af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3194af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3195af25071cSRichard Henderson } 3196af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3197af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3198af25071cSRichard Henderson return dst; 3199af25071cSRichard Henderson } 3200af25071cSRichard Henderson 3201af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3202af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3203af25071cSRichard Henderson 3204af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3205af25071cSRichard Henderson { 3206af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3207af25071cSRichard Henderson } 3208af25071cSRichard Henderson 3209af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3210af25071cSRichard Henderson 3211af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3212af25071cSRichard Henderson { 3213af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3214af25071cSRichard Henderson return dst; 3215af25071cSRichard Henderson } 3216af25071cSRichard Henderson 3217af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3218af25071cSRichard Henderson 3219af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3220af25071cSRichard Henderson { 3221af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3222af25071cSRichard Henderson return cpu_gsr; 3223af25071cSRichard Henderson } 3224af25071cSRichard Henderson 3225af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3226af25071cSRichard Henderson 3227af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3228af25071cSRichard Henderson { 3229af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3230af25071cSRichard Henderson return dst; 3231af25071cSRichard Henderson } 3232af25071cSRichard Henderson 3233af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3234af25071cSRichard Henderson 3235af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3236af25071cSRichard Henderson { 3237577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3238577efa45SRichard Henderson return dst; 3239af25071cSRichard Henderson } 3240af25071cSRichard Henderson 3241af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3242af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3243af25071cSRichard Henderson 3244af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3245af25071cSRichard Henderson { 3246af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3247af25071cSRichard Henderson 3248af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3249af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3250af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3251af25071cSRichard Henderson } 3252af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3253af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3254af25071cSRichard Henderson return dst; 3255af25071cSRichard Henderson } 3256af25071cSRichard Henderson 3257af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3258af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3259af25071cSRichard Henderson 3260af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3261af25071cSRichard Henderson { 3262577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3263577efa45SRichard Henderson return dst; 3264af25071cSRichard Henderson } 3265af25071cSRichard Henderson 3266af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3267af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3268af25071cSRichard Henderson 3269af25071cSRichard Henderson /* 3270af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3271af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3272af25071cSRichard Henderson * this ASR as impl. dep 3273af25071cSRichard Henderson */ 3274af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3275af25071cSRichard Henderson { 3276af25071cSRichard Henderson return tcg_constant_tl(1); 3277af25071cSRichard Henderson } 3278af25071cSRichard Henderson 3279af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3280af25071cSRichard Henderson 3281668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3282668bb9b7SRichard Henderson { 3283668bb9b7SRichard Henderson update_psr(dc); 3284668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3285668bb9b7SRichard Henderson return dst; 3286668bb9b7SRichard Henderson } 3287668bb9b7SRichard Henderson 3288668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3289668bb9b7SRichard Henderson 3290668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3291668bb9b7SRichard Henderson { 3292668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3293668bb9b7SRichard Henderson return dst; 3294668bb9b7SRichard Henderson } 3295668bb9b7SRichard Henderson 3296668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3297668bb9b7SRichard Henderson 3298668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3299668bb9b7SRichard Henderson { 3300668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3301668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3302668bb9b7SRichard Henderson 3303668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3304668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3305668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3306668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3307668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3308668bb9b7SRichard Henderson 3309668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3310668bb9b7SRichard Henderson return dst; 3311668bb9b7SRichard Henderson } 3312668bb9b7SRichard Henderson 3313668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3314668bb9b7SRichard Henderson 3315668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3316668bb9b7SRichard Henderson { 33172da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 33182da789deSRichard Henderson return dst; 3319668bb9b7SRichard Henderson } 3320668bb9b7SRichard Henderson 3321668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3322668bb9b7SRichard Henderson 3323668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3324668bb9b7SRichard Henderson { 33252da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 33262da789deSRichard Henderson return dst; 3327668bb9b7SRichard Henderson } 3328668bb9b7SRichard Henderson 3329668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3330668bb9b7SRichard Henderson 3331668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3332668bb9b7SRichard Henderson { 33332da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 33342da789deSRichard Henderson return dst; 3335668bb9b7SRichard Henderson } 3336668bb9b7SRichard Henderson 3337668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3338668bb9b7SRichard Henderson 3339668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3340668bb9b7SRichard Henderson { 3341577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3342577efa45SRichard Henderson return dst; 3343668bb9b7SRichard Henderson } 3344668bb9b7SRichard Henderson 3345668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3346668bb9b7SRichard Henderson do_rdhstick_cmpr) 3347668bb9b7SRichard Henderson 33485d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33495d617bfbSRichard Henderson { 3350cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3351cd6269f7SRichard Henderson return dst; 33525d617bfbSRichard Henderson } 33535d617bfbSRichard Henderson 33545d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 33555d617bfbSRichard Henderson 33565d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 33575d617bfbSRichard Henderson { 33585d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33595d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33605d617bfbSRichard Henderson 33615d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33625d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 33635d617bfbSRichard Henderson return dst; 33645d617bfbSRichard Henderson #else 33655d617bfbSRichard Henderson qemu_build_not_reached(); 33665d617bfbSRichard Henderson #endif 33675d617bfbSRichard Henderson } 33685d617bfbSRichard Henderson 33695d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 33705d617bfbSRichard Henderson 33715d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 33725d617bfbSRichard Henderson { 33735d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33745d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33755d617bfbSRichard Henderson 33765d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33775d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 33785d617bfbSRichard Henderson return dst; 33795d617bfbSRichard Henderson #else 33805d617bfbSRichard Henderson qemu_build_not_reached(); 33815d617bfbSRichard Henderson #endif 33825d617bfbSRichard Henderson } 33835d617bfbSRichard Henderson 33845d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 33855d617bfbSRichard Henderson 33865d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 33875d617bfbSRichard Henderson { 33885d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33895d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33905d617bfbSRichard Henderson 33915d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33925d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 33935d617bfbSRichard Henderson return dst; 33945d617bfbSRichard Henderson #else 33955d617bfbSRichard Henderson qemu_build_not_reached(); 33965d617bfbSRichard Henderson #endif 33975d617bfbSRichard Henderson } 33985d617bfbSRichard Henderson 33995d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34005d617bfbSRichard Henderson 34015d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34025d617bfbSRichard Henderson { 34035d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34045d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34055d617bfbSRichard Henderson 34065d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34075d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34085d617bfbSRichard Henderson return dst; 34095d617bfbSRichard Henderson #else 34105d617bfbSRichard Henderson qemu_build_not_reached(); 34115d617bfbSRichard Henderson #endif 34125d617bfbSRichard Henderson } 34135d617bfbSRichard Henderson 34145d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34155d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34165d617bfbSRichard Henderson 34175d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34185d617bfbSRichard Henderson { 34195d617bfbSRichard Henderson return cpu_tbr; 34205d617bfbSRichard Henderson } 34215d617bfbSRichard Henderson 3422e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34235d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34245d617bfbSRichard Henderson 34255d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34265d617bfbSRichard Henderson { 34275d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34285d617bfbSRichard Henderson return dst; 34295d617bfbSRichard Henderson } 34305d617bfbSRichard Henderson 34315d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34325d617bfbSRichard Henderson 34335d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34345d617bfbSRichard Henderson { 34355d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34365d617bfbSRichard Henderson return dst; 34375d617bfbSRichard Henderson } 34385d617bfbSRichard Henderson 34395d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34405d617bfbSRichard Henderson 34415d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34425d617bfbSRichard Henderson { 34435d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34445d617bfbSRichard Henderson return dst; 34455d617bfbSRichard Henderson } 34465d617bfbSRichard Henderson 34475d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34485d617bfbSRichard Henderson 34495d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34505d617bfbSRichard Henderson { 34515d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34525d617bfbSRichard Henderson return dst; 34535d617bfbSRichard Henderson } 34545d617bfbSRichard Henderson 34555d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 34565d617bfbSRichard Henderson 34575d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 34585d617bfbSRichard Henderson { 34595d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 34605d617bfbSRichard Henderson return dst; 34615d617bfbSRichard Henderson } 34625d617bfbSRichard Henderson 34635d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 34645d617bfbSRichard Henderson 34655d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 34665d617bfbSRichard Henderson { 34675d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 34685d617bfbSRichard Henderson return dst; 34695d617bfbSRichard Henderson } 34705d617bfbSRichard Henderson 34715d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 34725d617bfbSRichard Henderson do_rdcanrestore) 34735d617bfbSRichard Henderson 34745d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 34755d617bfbSRichard Henderson { 34765d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 34775d617bfbSRichard Henderson return dst; 34785d617bfbSRichard Henderson } 34795d617bfbSRichard Henderson 34805d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34815d617bfbSRichard Henderson 34825d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 34835d617bfbSRichard Henderson { 34845d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 34855d617bfbSRichard Henderson return dst; 34865d617bfbSRichard Henderson } 34875d617bfbSRichard Henderson 34885d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 34895d617bfbSRichard Henderson 34905d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 34915d617bfbSRichard Henderson { 34925d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 34935d617bfbSRichard Henderson return dst; 34945d617bfbSRichard Henderson } 34955d617bfbSRichard Henderson 34965d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 34975d617bfbSRichard Henderson 34985d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 34995d617bfbSRichard Henderson { 35005d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35015d617bfbSRichard Henderson return dst; 35025d617bfbSRichard Henderson } 35035d617bfbSRichard Henderson 35045d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35055d617bfbSRichard Henderson 35065d617bfbSRichard Henderson /* UA2005 strand status */ 35075d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35085d617bfbSRichard Henderson { 35092da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 35102da789deSRichard Henderson return dst; 35115d617bfbSRichard Henderson } 35125d617bfbSRichard Henderson 35135d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35145d617bfbSRichard Henderson 35155d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35165d617bfbSRichard Henderson { 35172da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 35182da789deSRichard Henderson return dst; 35195d617bfbSRichard Henderson } 35205d617bfbSRichard Henderson 35215d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35225d617bfbSRichard Henderson 3523e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3524e8325dc0SRichard Henderson { 3525e8325dc0SRichard Henderson if (avail_64(dc)) { 3526e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3527e8325dc0SRichard Henderson return advance_pc(dc); 3528e8325dc0SRichard Henderson } 3529e8325dc0SRichard Henderson return false; 3530e8325dc0SRichard Henderson } 3531e8325dc0SRichard Henderson 35320faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 35330faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 35340faef01bSRichard Henderson { 35350faef01bSRichard Henderson TCGv src; 35360faef01bSRichard Henderson 35370faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35380faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 35390faef01bSRichard Henderson return false; 35400faef01bSRichard Henderson } 35410faef01bSRichard Henderson if (!priv) { 35420faef01bSRichard Henderson return raise_priv(dc); 35430faef01bSRichard Henderson } 35440faef01bSRichard Henderson 35450faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 35460faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 35470faef01bSRichard Henderson } else { 35480faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 35490faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 35500faef01bSRichard Henderson src = src1; 35510faef01bSRichard Henderson } else { 35520faef01bSRichard Henderson src = tcg_temp_new(); 35530faef01bSRichard Henderson if (a->imm) { 35540faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 35550faef01bSRichard Henderson } else { 35560faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 35570faef01bSRichard Henderson } 35580faef01bSRichard Henderson } 35590faef01bSRichard Henderson } 35600faef01bSRichard Henderson func(dc, src); 35610faef01bSRichard Henderson return advance_pc(dc); 35620faef01bSRichard Henderson } 35630faef01bSRichard Henderson 35640faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 35650faef01bSRichard Henderson { 35660faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 35670faef01bSRichard Henderson } 35680faef01bSRichard Henderson 35690faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 35700faef01bSRichard Henderson 35710faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 35720faef01bSRichard Henderson { 35730faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 35740faef01bSRichard Henderson } 35750faef01bSRichard Henderson 35760faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 35770faef01bSRichard Henderson 35780faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35790faef01bSRichard Henderson { 35800faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35810faef01bSRichard Henderson 35820faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 35830faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 35840faef01bSRichard Henderson /* End TB to notice changed ASI. */ 35850faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35860faef01bSRichard Henderson } 35870faef01bSRichard Henderson 35880faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 35890faef01bSRichard Henderson 35900faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 35910faef01bSRichard Henderson { 35920faef01bSRichard Henderson #ifdef TARGET_SPARC64 35930faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 35940faef01bSRichard Henderson dc->fprs_dirty = 0; 35950faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35960faef01bSRichard Henderson #else 35970faef01bSRichard Henderson qemu_build_not_reached(); 35980faef01bSRichard Henderson #endif 35990faef01bSRichard Henderson } 36000faef01bSRichard Henderson 36010faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 36020faef01bSRichard Henderson 36030faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 36040faef01bSRichard Henderson { 36050faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36060faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36070faef01bSRichard Henderson } 36080faef01bSRichard Henderson 36090faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36100faef01bSRichard Henderson 36110faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36120faef01bSRichard Henderson { 36130faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 36140faef01bSRichard Henderson } 36150faef01bSRichard Henderson 36160faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 36170faef01bSRichard Henderson 36180faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 36190faef01bSRichard Henderson { 36200faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 36210faef01bSRichard Henderson } 36220faef01bSRichard Henderson 36230faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 36240faef01bSRichard Henderson 36250faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 36260faef01bSRichard Henderson { 36270faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 36280faef01bSRichard Henderson } 36290faef01bSRichard Henderson 36300faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 36310faef01bSRichard Henderson 36320faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 36330faef01bSRichard Henderson { 36340faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36350faef01bSRichard Henderson 3636577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3637577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36380faef01bSRichard Henderson translator_io_start(&dc->base); 3639577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36400faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36410faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36420faef01bSRichard Henderson } 36430faef01bSRichard Henderson 36440faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 36450faef01bSRichard Henderson 36460faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 36470faef01bSRichard Henderson { 36480faef01bSRichard Henderson #ifdef TARGET_SPARC64 36490faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36500faef01bSRichard Henderson 36510faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 36520faef01bSRichard Henderson translator_io_start(&dc->base); 36530faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36540faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36550faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36560faef01bSRichard Henderson #else 36570faef01bSRichard Henderson qemu_build_not_reached(); 36580faef01bSRichard Henderson #endif 36590faef01bSRichard Henderson } 36600faef01bSRichard Henderson 36610faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 36620faef01bSRichard Henderson 36630faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 36640faef01bSRichard Henderson { 36650faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36660faef01bSRichard Henderson 3667577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3668577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 36690faef01bSRichard Henderson translator_io_start(&dc->base); 3670577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36710faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36720faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36730faef01bSRichard Henderson } 36740faef01bSRichard Henderson 36750faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 36760faef01bSRichard Henderson 36770faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 36780faef01bSRichard Henderson { 36790faef01bSRichard Henderson save_state(dc); 36800faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36810faef01bSRichard Henderson } 36820faef01bSRichard Henderson 36830faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 36840faef01bSRichard Henderson 368525524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 368625524734SRichard Henderson { 368725524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 368825524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 368925524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 369025524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 369125524734SRichard Henderson } 369225524734SRichard Henderson 369325524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 369425524734SRichard Henderson 36959422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 36969422278eSRichard Henderson { 36979422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3698cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3699cd6269f7SRichard Henderson 3700cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3701cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 37029422278eSRichard Henderson } 37039422278eSRichard Henderson 37049422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37059422278eSRichard Henderson 37069422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37079422278eSRichard Henderson { 37089422278eSRichard Henderson #ifdef TARGET_SPARC64 37099422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37109422278eSRichard Henderson 37119422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37129422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 37139422278eSRichard Henderson #else 37149422278eSRichard Henderson qemu_build_not_reached(); 37159422278eSRichard Henderson #endif 37169422278eSRichard Henderson } 37179422278eSRichard Henderson 37189422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 37199422278eSRichard Henderson 37209422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 37219422278eSRichard Henderson { 37229422278eSRichard Henderson #ifdef TARGET_SPARC64 37239422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37249422278eSRichard Henderson 37259422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37269422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 37279422278eSRichard Henderson #else 37289422278eSRichard Henderson qemu_build_not_reached(); 37299422278eSRichard Henderson #endif 37309422278eSRichard Henderson } 37319422278eSRichard Henderson 37329422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 37339422278eSRichard Henderson 37349422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 37359422278eSRichard Henderson { 37369422278eSRichard Henderson #ifdef TARGET_SPARC64 37379422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37389422278eSRichard Henderson 37399422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37409422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 37419422278eSRichard Henderson #else 37429422278eSRichard Henderson qemu_build_not_reached(); 37439422278eSRichard Henderson #endif 37449422278eSRichard Henderson } 37459422278eSRichard Henderson 37469422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 37479422278eSRichard Henderson 37489422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 37499422278eSRichard Henderson { 37509422278eSRichard Henderson #ifdef TARGET_SPARC64 37519422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37529422278eSRichard Henderson 37539422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37549422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 37559422278eSRichard Henderson #else 37569422278eSRichard Henderson qemu_build_not_reached(); 37579422278eSRichard Henderson #endif 37589422278eSRichard Henderson } 37599422278eSRichard Henderson 37609422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 37619422278eSRichard Henderson 37629422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 37639422278eSRichard Henderson { 37649422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37659422278eSRichard Henderson 37669422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37679422278eSRichard Henderson translator_io_start(&dc->base); 37689422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37699422278eSRichard Henderson /* End TB to handle timer interrupt */ 37709422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37719422278eSRichard Henderson } 37729422278eSRichard Henderson 37739422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 37749422278eSRichard Henderson 37759422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 37769422278eSRichard Henderson { 37779422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 37789422278eSRichard Henderson } 37799422278eSRichard Henderson 37809422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37819422278eSRichard Henderson 37829422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 37839422278eSRichard Henderson { 37849422278eSRichard Henderson save_state(dc); 37859422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37869422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37879422278eSRichard Henderson } 37889422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 37899422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37909422278eSRichard Henderson } 37919422278eSRichard Henderson 37929422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 37939422278eSRichard Henderson 37949422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 37959422278eSRichard Henderson { 37969422278eSRichard Henderson save_state(dc); 37979422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 37989422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37999422278eSRichard Henderson } 38009422278eSRichard Henderson 38019422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 38029422278eSRichard Henderson 38039422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 38049422278eSRichard Henderson { 38059422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38069422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38079422278eSRichard Henderson } 38089422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38099422278eSRichard Henderson } 38109422278eSRichard Henderson 38119422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38129422278eSRichard Henderson 38139422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 38149422278eSRichard Henderson { 38159422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 38169422278eSRichard Henderson } 38179422278eSRichard Henderson 38189422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 38199422278eSRichard Henderson 38209422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 38219422278eSRichard Henderson { 38229422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 38239422278eSRichard Henderson } 38249422278eSRichard Henderson 38259422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 38269422278eSRichard Henderson 38279422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 38289422278eSRichard Henderson { 38299422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 38309422278eSRichard Henderson } 38319422278eSRichard Henderson 38329422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 38339422278eSRichard Henderson 38349422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 38359422278eSRichard Henderson { 38369422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 38379422278eSRichard Henderson } 38389422278eSRichard Henderson 38399422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 38409422278eSRichard Henderson 38419422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 38429422278eSRichard Henderson { 38439422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 38449422278eSRichard Henderson } 38459422278eSRichard Henderson 38469422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 38479422278eSRichard Henderson 38489422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 38499422278eSRichard Henderson { 38509422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 38519422278eSRichard Henderson } 38529422278eSRichard Henderson 38539422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 38549422278eSRichard Henderson 38559422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 38569422278eSRichard Henderson { 38579422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 38589422278eSRichard Henderson } 38599422278eSRichard Henderson 38609422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 38619422278eSRichard Henderson 38629422278eSRichard Henderson /* UA2005 strand status */ 38639422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 38649422278eSRichard Henderson { 38652da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 38669422278eSRichard Henderson } 38679422278eSRichard Henderson 38689422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 38699422278eSRichard Henderson 3870bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3871bb97f2f5SRichard Henderson 3872bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3873bb97f2f5SRichard Henderson { 3874bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3875bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3876bb97f2f5SRichard Henderson } 3877bb97f2f5SRichard Henderson 3878bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3879bb97f2f5SRichard Henderson 3880bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3881bb97f2f5SRichard Henderson { 3882bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3883bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3884bb97f2f5SRichard Henderson 3885bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3886bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3887bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3888bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3889bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3890bb97f2f5SRichard Henderson 3891bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3892bb97f2f5SRichard Henderson } 3893bb97f2f5SRichard Henderson 3894bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3895bb97f2f5SRichard Henderson 3896bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3897bb97f2f5SRichard Henderson { 38982da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3899bb97f2f5SRichard Henderson } 3900bb97f2f5SRichard Henderson 3901bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3902bb97f2f5SRichard Henderson 3903bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3904bb97f2f5SRichard Henderson { 39052da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3906bb97f2f5SRichard Henderson } 3907bb97f2f5SRichard Henderson 3908bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3909bb97f2f5SRichard Henderson 3910bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3911bb97f2f5SRichard Henderson { 3912bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3913bb97f2f5SRichard Henderson 3914577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3915bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3916bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3917577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3918bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3919bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3920bb97f2f5SRichard Henderson } 3921bb97f2f5SRichard Henderson 3922bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3923bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3924bb97f2f5SRichard Henderson 392525524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 392625524734SRichard Henderson { 392725524734SRichard Henderson if (!supervisor(dc)) { 392825524734SRichard Henderson return raise_priv(dc); 392925524734SRichard Henderson } 393025524734SRichard Henderson if (saved) { 393125524734SRichard Henderson gen_helper_saved(tcg_env); 393225524734SRichard Henderson } else { 393325524734SRichard Henderson gen_helper_restored(tcg_env); 393425524734SRichard Henderson } 393525524734SRichard Henderson return advance_pc(dc); 393625524734SRichard Henderson } 393725524734SRichard Henderson 393825524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 393925524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 394025524734SRichard Henderson 3941d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3942d3825800SRichard Henderson { 3943d3825800SRichard Henderson return advance_pc(dc); 3944d3825800SRichard Henderson } 3945d3825800SRichard Henderson 39460faef01bSRichard Henderson /* 39470faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 39480faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 39490faef01bSRichard Henderson */ 39505458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 39515458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 39520faef01bSRichard Henderson 3953428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3954428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3955428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3956428881deSRichard Henderson { 3957428881deSRichard Henderson TCGv dst, src1; 3958428881deSRichard Henderson 3959428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3960428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3961428881deSRichard Henderson return false; 3962428881deSRichard Henderson } 3963428881deSRichard Henderson 3964428881deSRichard Henderson if (a->cc) { 3965428881deSRichard Henderson dst = cpu_cc_dst; 3966428881deSRichard Henderson } else { 3967428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3968428881deSRichard Henderson } 3969428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3970428881deSRichard Henderson 3971428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3972428881deSRichard Henderson if (funci) { 3973428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3974428881deSRichard Henderson } else { 3975428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3976428881deSRichard Henderson } 3977428881deSRichard Henderson } else { 3978428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3979428881deSRichard Henderson } 3980428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3981428881deSRichard Henderson 3982428881deSRichard Henderson if (a->cc) { 3983428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3984428881deSRichard Henderson dc->cc_op = cc_op; 3985428881deSRichard Henderson } 3986428881deSRichard Henderson return advance_pc(dc); 3987428881deSRichard Henderson } 3988428881deSRichard Henderson 3989428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3990428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3991428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3992428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3993428881deSRichard Henderson { 3994428881deSRichard Henderson if (a->cc) { 399522188d7dSRichard Henderson assert(cc_op >= 0); 3996428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3997428881deSRichard Henderson } 3998428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3999428881deSRichard Henderson } 4000428881deSRichard Henderson 4001428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4002428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4003428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4004428881deSRichard Henderson { 4005428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4006428881deSRichard Henderson } 4007428881deSRichard Henderson 4008428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4009428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4010428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4011428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4012428881deSRichard Henderson 4013a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4014a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4015a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4016a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4017a9aba13dSRichard Henderson 4018428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4019428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4020428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4021428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4022428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4023428881deSRichard Henderson 402422188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4025b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4026b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 402722188d7dSRichard Henderson 40284ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 40294ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4030c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4031c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 40324ee85ea9SRichard Henderson 40339c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 40349c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 40359c6ec5bcSRichard Henderson 4036428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4037428881deSRichard Henderson { 4038428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4039428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4040428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4041428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4042428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4043428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4044428881deSRichard Henderson return false; 4045428881deSRichard Henderson } else { 4046428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4047428881deSRichard Henderson } 4048428881deSRichard Henderson return advance_pc(dc); 4049428881deSRichard Henderson } 4050428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4051428881deSRichard Henderson } 4052428881deSRichard Henderson 4053420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4054420a187dSRichard Henderson { 4055420a187dSRichard Henderson switch (dc->cc_op) { 4056420a187dSRichard Henderson case CC_OP_DIV: 4057420a187dSRichard Henderson case CC_OP_LOGIC: 4058420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4059420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4060420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4061420a187dSRichard Henderson case CC_OP_ADD: 4062420a187dSRichard Henderson case CC_OP_TADD: 4063420a187dSRichard Henderson case CC_OP_TADDTV: 4064420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4065420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4066420a187dSRichard Henderson case CC_OP_SUB: 4067420a187dSRichard Henderson case CC_OP_TSUB: 4068420a187dSRichard Henderson case CC_OP_TSUBTV: 4069420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4070420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4071420a187dSRichard Henderson default: 4072420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4073420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4074420a187dSRichard Henderson } 4075420a187dSRichard Henderson } 4076420a187dSRichard Henderson 4077dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4078dfebb950SRichard Henderson { 4079dfebb950SRichard Henderson switch (dc->cc_op) { 4080dfebb950SRichard Henderson case CC_OP_DIV: 4081dfebb950SRichard Henderson case CC_OP_LOGIC: 4082dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4083dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4084dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4085dfebb950SRichard Henderson case CC_OP_ADD: 4086dfebb950SRichard Henderson case CC_OP_TADD: 4087dfebb950SRichard Henderson case CC_OP_TADDTV: 4088dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4089dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4090dfebb950SRichard Henderson case CC_OP_SUB: 4091dfebb950SRichard Henderson case CC_OP_TSUB: 4092dfebb950SRichard Henderson case CC_OP_TSUBTV: 4093dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4094dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4095dfebb950SRichard Henderson default: 4096dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4097dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4098dfebb950SRichard Henderson } 4099dfebb950SRichard Henderson } 4100dfebb950SRichard Henderson 4101a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4102a9aba13dSRichard Henderson { 4103a9aba13dSRichard Henderson update_psr(dc); 4104a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4105a9aba13dSRichard Henderson } 4106a9aba13dSRichard Henderson 4107*b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4108*b88ce6f2SRichard Henderson int width, bool cc, bool left) 4109*b88ce6f2SRichard Henderson { 4110*b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4111*b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4112*b88ce6f2SRichard Henderson int shift, imask, omask; 4113*b88ce6f2SRichard Henderson 4114*b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4115*b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4116*b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4117*b88ce6f2SRichard Henderson 4118*b88ce6f2SRichard Henderson if (cc) { 4119*b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4120*b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4121*b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4122*b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4123*b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4124*b88ce6f2SRichard Henderson } 4125*b88ce6f2SRichard Henderson 4126*b88ce6f2SRichard Henderson /* 4127*b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4128*b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4129*b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4130*b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4131*b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4132*b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4133*b88ce6f2SRichard Henderson * the value we're looking for. 4134*b88ce6f2SRichard Henderson */ 4135*b88ce6f2SRichard Henderson switch (width) { 4136*b88ce6f2SRichard Henderson case 8: 4137*b88ce6f2SRichard Henderson imask = 0x7; 4138*b88ce6f2SRichard Henderson shift = 3; 4139*b88ce6f2SRichard Henderson omask = 0xff; 4140*b88ce6f2SRichard Henderson if (left) { 4141*b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4142*b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4143*b88ce6f2SRichard Henderson } else { 4144*b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4145*b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4146*b88ce6f2SRichard Henderson } 4147*b88ce6f2SRichard Henderson break; 4148*b88ce6f2SRichard Henderson case 16: 4149*b88ce6f2SRichard Henderson imask = 0x6; 4150*b88ce6f2SRichard Henderson shift = 1; 4151*b88ce6f2SRichard Henderson omask = 0xf; 4152*b88ce6f2SRichard Henderson if (left) { 4153*b88ce6f2SRichard Henderson tabl = 0x8cef; 4154*b88ce6f2SRichard Henderson tabr = 0xf731; 4155*b88ce6f2SRichard Henderson } else { 4156*b88ce6f2SRichard Henderson tabl = 0x137f; 4157*b88ce6f2SRichard Henderson tabr = 0xfec8; 4158*b88ce6f2SRichard Henderson } 4159*b88ce6f2SRichard Henderson break; 4160*b88ce6f2SRichard Henderson case 32: 4161*b88ce6f2SRichard Henderson imask = 0x4; 4162*b88ce6f2SRichard Henderson shift = 0; 4163*b88ce6f2SRichard Henderson omask = 0x3; 4164*b88ce6f2SRichard Henderson if (left) { 4165*b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4166*b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4167*b88ce6f2SRichard Henderson } else { 4168*b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4169*b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4170*b88ce6f2SRichard Henderson } 4171*b88ce6f2SRichard Henderson break; 4172*b88ce6f2SRichard Henderson default: 4173*b88ce6f2SRichard Henderson abort(); 4174*b88ce6f2SRichard Henderson } 4175*b88ce6f2SRichard Henderson 4176*b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4177*b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4178*b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4179*b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4180*b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4181*b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4182*b88ce6f2SRichard Henderson 4183*b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4184*b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4185*b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4186*b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4187*b88ce6f2SRichard Henderson 4188*b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4189*b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4190*b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4191*b88ce6f2SRichard Henderson 4192*b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4193*b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4194*b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4195*b88ce6f2SRichard Henderson 4196*b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4197*b88ce6f2SRichard Henderson return advance_pc(dc); 4198*b88ce6f2SRichard Henderson } 4199*b88ce6f2SRichard Henderson 4200*b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4201*b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4202*b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4203*b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4204*b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4205*b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4206*b88ce6f2SRichard Henderson 4207*b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4208*b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4209*b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4210*b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4211*b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4212*b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4213*b88ce6f2SRichard Henderson 42145fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42155fc546eeSRichard Henderson { 42165fc546eeSRichard Henderson TCGv dst, src1, src2; 42175fc546eeSRichard Henderson 42185fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42195fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42205fc546eeSRichard Henderson return false; 42215fc546eeSRichard Henderson } 42225fc546eeSRichard Henderson 42235fc546eeSRichard Henderson src2 = tcg_temp_new(); 42245fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42255fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42265fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42275fc546eeSRichard Henderson 42285fc546eeSRichard Henderson if (l) { 42295fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42305fc546eeSRichard Henderson if (!a->x) { 42315fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42325fc546eeSRichard Henderson } 42335fc546eeSRichard Henderson } else if (u) { 42345fc546eeSRichard Henderson if (!a->x) { 42355fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42365fc546eeSRichard Henderson src1 = dst; 42375fc546eeSRichard Henderson } 42385fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42395fc546eeSRichard Henderson } else { 42405fc546eeSRichard Henderson if (!a->x) { 42415fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42425fc546eeSRichard Henderson src1 = dst; 42435fc546eeSRichard Henderson } 42445fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42455fc546eeSRichard Henderson } 42465fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42475fc546eeSRichard Henderson return advance_pc(dc); 42485fc546eeSRichard Henderson } 42495fc546eeSRichard Henderson 42505fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42515fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42525fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42535fc546eeSRichard Henderson 42545fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42555fc546eeSRichard Henderson { 42565fc546eeSRichard Henderson TCGv dst, src1; 42575fc546eeSRichard Henderson 42585fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42595fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42605fc546eeSRichard Henderson return false; 42615fc546eeSRichard Henderson } 42625fc546eeSRichard Henderson 42635fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42645fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42655fc546eeSRichard Henderson 42665fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 42675fc546eeSRichard Henderson if (l) { 42685fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 42695fc546eeSRichard Henderson } else if (u) { 42705fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 42715fc546eeSRichard Henderson } else { 42725fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 42735fc546eeSRichard Henderson } 42745fc546eeSRichard Henderson } else { 42755fc546eeSRichard Henderson if (l) { 42765fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 42775fc546eeSRichard Henderson } else if (u) { 42785fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 42795fc546eeSRichard Henderson } else { 42805fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 42815fc546eeSRichard Henderson } 42825fc546eeSRichard Henderson } 42835fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42845fc546eeSRichard Henderson return advance_pc(dc); 42855fc546eeSRichard Henderson } 42865fc546eeSRichard Henderson 42875fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 42885fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 42895fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 42905fc546eeSRichard Henderson 4291fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4292fb4ed7aaSRichard Henderson { 4293fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4294fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4295fb4ed7aaSRichard Henderson return NULL; 4296fb4ed7aaSRichard Henderson } 4297fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4298fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4299fb4ed7aaSRichard Henderson } else { 4300fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4301fb4ed7aaSRichard Henderson } 4302fb4ed7aaSRichard Henderson } 4303fb4ed7aaSRichard Henderson 4304fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4305fb4ed7aaSRichard Henderson { 4306fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4307fb4ed7aaSRichard Henderson 4308fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4309fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4310fb4ed7aaSRichard Henderson return advance_pc(dc); 4311fb4ed7aaSRichard Henderson } 4312fb4ed7aaSRichard Henderson 4313fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4314fb4ed7aaSRichard Henderson { 4315fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4316fb4ed7aaSRichard Henderson DisasCompare cmp; 4317fb4ed7aaSRichard Henderson 4318fb4ed7aaSRichard Henderson if (src2 == NULL) { 4319fb4ed7aaSRichard Henderson return false; 4320fb4ed7aaSRichard Henderson } 4321fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4322fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4323fb4ed7aaSRichard Henderson } 4324fb4ed7aaSRichard Henderson 4325fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4326fb4ed7aaSRichard Henderson { 4327fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4328fb4ed7aaSRichard Henderson DisasCompare cmp; 4329fb4ed7aaSRichard Henderson 4330fb4ed7aaSRichard Henderson if (src2 == NULL) { 4331fb4ed7aaSRichard Henderson return false; 4332fb4ed7aaSRichard Henderson } 4333fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4334fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4335fb4ed7aaSRichard Henderson } 4336fb4ed7aaSRichard Henderson 4337fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4338fb4ed7aaSRichard Henderson { 4339fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4340fb4ed7aaSRichard Henderson DisasCompare cmp; 4341fb4ed7aaSRichard Henderson 4342fb4ed7aaSRichard Henderson if (src2 == NULL) { 4343fb4ed7aaSRichard Henderson return false; 4344fb4ed7aaSRichard Henderson } 4345fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4346fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4347fb4ed7aaSRichard Henderson } 4348fb4ed7aaSRichard Henderson 434986b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 435086b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 435186b82fe0SRichard Henderson { 435286b82fe0SRichard Henderson TCGv src1, sum; 435386b82fe0SRichard Henderson 435486b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 435586b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 435686b82fe0SRichard Henderson return false; 435786b82fe0SRichard Henderson } 435886b82fe0SRichard Henderson 435986b82fe0SRichard Henderson /* 436086b82fe0SRichard Henderson * Always load the sum into a new temporary. 436186b82fe0SRichard Henderson * This is required to capture the value across a window change, 436286b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 436386b82fe0SRichard Henderson */ 436486b82fe0SRichard Henderson sum = tcg_temp_new(); 436586b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 436686b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 436786b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 436886b82fe0SRichard Henderson } else { 436986b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 437086b82fe0SRichard Henderson } 437186b82fe0SRichard Henderson return func(dc, a->rd, sum); 437286b82fe0SRichard Henderson } 437386b82fe0SRichard Henderson 437486b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 437586b82fe0SRichard Henderson { 437686b82fe0SRichard Henderson /* 437786b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 437886b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 437986b82fe0SRichard Henderson */ 438086b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 438186b82fe0SRichard Henderson 438286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 438386b82fe0SRichard Henderson 438486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 438586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 438686b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 438786b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 438886b82fe0SRichard Henderson 438986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 439086b82fe0SRichard Henderson return true; 439186b82fe0SRichard Henderson } 439286b82fe0SRichard Henderson 439386b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 439486b82fe0SRichard Henderson 439586b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 439686b82fe0SRichard Henderson { 439786b82fe0SRichard Henderson if (!supervisor(dc)) { 439886b82fe0SRichard Henderson return raise_priv(dc); 439986b82fe0SRichard Henderson } 440086b82fe0SRichard Henderson 440186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 440286b82fe0SRichard Henderson 440386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 440486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 440586b82fe0SRichard Henderson gen_helper_rett(tcg_env); 440686b82fe0SRichard Henderson 440786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 440886b82fe0SRichard Henderson return true; 440986b82fe0SRichard Henderson } 441086b82fe0SRichard Henderson 441186b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 441286b82fe0SRichard Henderson 441386b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 441486b82fe0SRichard Henderson { 441586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 441686b82fe0SRichard Henderson 441786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 441886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 441986b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 442086b82fe0SRichard Henderson 442186b82fe0SRichard Henderson gen_helper_restore(tcg_env); 442286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 442386b82fe0SRichard Henderson return true; 442486b82fe0SRichard Henderson } 442586b82fe0SRichard Henderson 442686b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 442786b82fe0SRichard Henderson 4428d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4429d3825800SRichard Henderson { 4430d3825800SRichard Henderson gen_helper_save(tcg_env); 4431d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4432d3825800SRichard Henderson return advance_pc(dc); 4433d3825800SRichard Henderson } 4434d3825800SRichard Henderson 4435d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4436d3825800SRichard Henderson 4437d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4438d3825800SRichard Henderson { 4439d3825800SRichard Henderson gen_helper_restore(tcg_env); 4440d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4441d3825800SRichard Henderson return advance_pc(dc); 4442d3825800SRichard Henderson } 4443d3825800SRichard Henderson 4444d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4445d3825800SRichard Henderson 44468f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 44478f75b8a4SRichard Henderson { 44488f75b8a4SRichard Henderson if (!supervisor(dc)) { 44498f75b8a4SRichard Henderson return raise_priv(dc); 44508f75b8a4SRichard Henderson } 44518f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 44528f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 44538f75b8a4SRichard Henderson translator_io_start(&dc->base); 44548f75b8a4SRichard Henderson if (done) { 44558f75b8a4SRichard Henderson gen_helper_done(tcg_env); 44568f75b8a4SRichard Henderson } else { 44578f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 44588f75b8a4SRichard Henderson } 44598f75b8a4SRichard Henderson return true; 44608f75b8a4SRichard Henderson } 44618f75b8a4SRichard Henderson 44628f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 44638f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 44648f75b8a4SRichard Henderson 44650880d20bSRichard Henderson /* 44660880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 44670880d20bSRichard Henderson */ 44680880d20bSRichard Henderson 44690880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 44700880d20bSRichard Henderson { 44710880d20bSRichard Henderson TCGv addr, tmp = NULL; 44720880d20bSRichard Henderson 44730880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 44740880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 44750880d20bSRichard Henderson return NULL; 44760880d20bSRichard Henderson } 44770880d20bSRichard Henderson 44780880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 44790880d20bSRichard Henderson if (rs2_or_imm) { 44800880d20bSRichard Henderson tmp = tcg_temp_new(); 44810880d20bSRichard Henderson if (imm) { 44820880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 44830880d20bSRichard Henderson } else { 44840880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 44850880d20bSRichard Henderson } 44860880d20bSRichard Henderson addr = tmp; 44870880d20bSRichard Henderson } 44880880d20bSRichard Henderson if (AM_CHECK(dc)) { 44890880d20bSRichard Henderson if (!tmp) { 44900880d20bSRichard Henderson tmp = tcg_temp_new(); 44910880d20bSRichard Henderson } 44920880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 44930880d20bSRichard Henderson addr = tmp; 44940880d20bSRichard Henderson } 44950880d20bSRichard Henderson return addr; 44960880d20bSRichard Henderson } 44970880d20bSRichard Henderson 44980880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 44990880d20bSRichard Henderson { 45000880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45010880d20bSRichard Henderson DisasASI da; 45020880d20bSRichard Henderson 45030880d20bSRichard Henderson if (addr == NULL) { 45040880d20bSRichard Henderson return false; 45050880d20bSRichard Henderson } 45060880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45070880d20bSRichard Henderson 45080880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 450942071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45100880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45110880d20bSRichard Henderson return advance_pc(dc); 45120880d20bSRichard Henderson } 45130880d20bSRichard Henderson 45140880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45150880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45160880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45170880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45180880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45190880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45200880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45210880d20bSRichard Henderson 45220880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45230880d20bSRichard Henderson { 45240880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45250880d20bSRichard Henderson DisasASI da; 45260880d20bSRichard Henderson 45270880d20bSRichard Henderson if (addr == NULL) { 45280880d20bSRichard Henderson return false; 45290880d20bSRichard Henderson } 45300880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45310880d20bSRichard Henderson 45320880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 453342071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 45340880d20bSRichard Henderson return advance_pc(dc); 45350880d20bSRichard Henderson } 45360880d20bSRichard Henderson 45370880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 45380880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 45390880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 45400880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 45410880d20bSRichard Henderson 45420880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 45430880d20bSRichard Henderson { 45440880d20bSRichard Henderson TCGv addr; 45450880d20bSRichard Henderson DisasASI da; 45460880d20bSRichard Henderson 45470880d20bSRichard Henderson if (a->rd & 1) { 45480880d20bSRichard Henderson return false; 45490880d20bSRichard Henderson } 45500880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45510880d20bSRichard Henderson if (addr == NULL) { 45520880d20bSRichard Henderson return false; 45530880d20bSRichard Henderson } 45540880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 455542071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 45560880d20bSRichard Henderson return advance_pc(dc); 45570880d20bSRichard Henderson } 45580880d20bSRichard Henderson 45590880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 45600880d20bSRichard Henderson { 45610880d20bSRichard Henderson TCGv addr; 45620880d20bSRichard Henderson DisasASI da; 45630880d20bSRichard Henderson 45640880d20bSRichard Henderson if (a->rd & 1) { 45650880d20bSRichard Henderson return false; 45660880d20bSRichard Henderson } 45670880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45680880d20bSRichard Henderson if (addr == NULL) { 45690880d20bSRichard Henderson return false; 45700880d20bSRichard Henderson } 45710880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 457242071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 45730880d20bSRichard Henderson return advance_pc(dc); 45740880d20bSRichard Henderson } 45750880d20bSRichard Henderson 4576cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4577cf07cd1eSRichard Henderson { 4578cf07cd1eSRichard Henderson TCGv addr, reg; 4579cf07cd1eSRichard Henderson DisasASI da; 4580cf07cd1eSRichard Henderson 4581cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4582cf07cd1eSRichard Henderson if (addr == NULL) { 4583cf07cd1eSRichard Henderson return false; 4584cf07cd1eSRichard Henderson } 4585cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4586cf07cd1eSRichard Henderson 4587cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4588cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4589cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4590cf07cd1eSRichard Henderson return advance_pc(dc); 4591cf07cd1eSRichard Henderson } 4592cf07cd1eSRichard Henderson 4593dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4594dca544b9SRichard Henderson { 4595dca544b9SRichard Henderson TCGv addr, dst, src; 4596dca544b9SRichard Henderson DisasASI da; 4597dca544b9SRichard Henderson 4598dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4599dca544b9SRichard Henderson if (addr == NULL) { 4600dca544b9SRichard Henderson return false; 4601dca544b9SRichard Henderson } 4602dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4603dca544b9SRichard Henderson 4604dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4605dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4606dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4607dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4608dca544b9SRichard Henderson return advance_pc(dc); 4609dca544b9SRichard Henderson } 4610dca544b9SRichard Henderson 4611d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4612d0a11d25SRichard Henderson { 4613d0a11d25SRichard Henderson TCGv addr, o, n, c; 4614d0a11d25SRichard Henderson DisasASI da; 4615d0a11d25SRichard Henderson 4616d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4617d0a11d25SRichard Henderson if (addr == NULL) { 4618d0a11d25SRichard Henderson return false; 4619d0a11d25SRichard Henderson } 4620d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4621d0a11d25SRichard Henderson 4622d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4623d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4624d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4625d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4626d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4627d0a11d25SRichard Henderson return advance_pc(dc); 4628d0a11d25SRichard Henderson } 4629d0a11d25SRichard Henderson 4630d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4631d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4632d0a11d25SRichard Henderson 463306c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 463406c060d9SRichard Henderson { 463506c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 463606c060d9SRichard Henderson DisasASI da; 463706c060d9SRichard Henderson 463806c060d9SRichard Henderson if (addr == NULL) { 463906c060d9SRichard Henderson return false; 464006c060d9SRichard Henderson } 464106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 464206c060d9SRichard Henderson return true; 464306c060d9SRichard Henderson } 464406c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 464506c060d9SRichard Henderson return true; 464606c060d9SRichard Henderson } 464706c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4648287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 464906c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 465006c060d9SRichard Henderson return advance_pc(dc); 465106c060d9SRichard Henderson } 465206c060d9SRichard Henderson 465306c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 465406c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 465506c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 465606c060d9SRichard Henderson 4657287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4658287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4659287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4660287b1152SRichard Henderson 466106c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 466206c060d9SRichard Henderson { 466306c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 466406c060d9SRichard Henderson DisasASI da; 466506c060d9SRichard Henderson 466606c060d9SRichard Henderson if (addr == NULL) { 466706c060d9SRichard Henderson return false; 466806c060d9SRichard Henderson } 466906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 467006c060d9SRichard Henderson return true; 467106c060d9SRichard Henderson } 467206c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 467306c060d9SRichard Henderson return true; 467406c060d9SRichard Henderson } 467506c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4676287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 467706c060d9SRichard Henderson return advance_pc(dc); 467806c060d9SRichard Henderson } 467906c060d9SRichard Henderson 468006c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 468106c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 468206c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 468306c060d9SRichard Henderson 4684287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4685287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4686287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4687287b1152SRichard Henderson 468806c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 468906c060d9SRichard Henderson { 469006c060d9SRichard Henderson if (!avail_32(dc)) { 469106c060d9SRichard Henderson return false; 469206c060d9SRichard Henderson } 469306c060d9SRichard Henderson if (!supervisor(dc)) { 469406c060d9SRichard Henderson return raise_priv(dc); 469506c060d9SRichard Henderson } 469606c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 469706c060d9SRichard Henderson return true; 469806c060d9SRichard Henderson } 469906c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 470006c060d9SRichard Henderson return true; 470106c060d9SRichard Henderson } 470206c060d9SRichard Henderson 4703da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4704da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 47053d3c0673SRichard Henderson { 4706da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47073d3c0673SRichard Henderson if (addr == NULL) { 47083d3c0673SRichard Henderson return false; 47093d3c0673SRichard Henderson } 47103d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47113d3c0673SRichard Henderson return true; 47123d3c0673SRichard Henderson } 4713da681406SRichard Henderson tmp = tcg_temp_new(); 4714da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4715da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4716da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4717da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4718da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 47193d3c0673SRichard Henderson return advance_pc(dc); 47203d3c0673SRichard Henderson } 47213d3c0673SRichard Henderson 4722da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4723da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47243d3c0673SRichard Henderson 47253d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 47263d3c0673SRichard Henderson { 47273d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47283d3c0673SRichard Henderson if (addr == NULL) { 47293d3c0673SRichard Henderson return false; 47303d3c0673SRichard Henderson } 47313d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47323d3c0673SRichard Henderson return true; 47333d3c0673SRichard Henderson } 47343d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 47353d3c0673SRichard Henderson return advance_pc(dc); 47363d3c0673SRichard Henderson } 47373d3c0673SRichard Henderson 47383d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 47393d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 47403d3c0673SRichard Henderson 4741fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4742fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4743fcf5ef2aSThomas Huth goto illegal_insn; 4744fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4745fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4746fcf5ef2aSThomas Huth goto nfpu_insn; 4747fcf5ef2aSThomas Huth 4748fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4749878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4750fcf5ef2aSThomas Huth { 4751fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4752dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 47538f75b8a4SRichard Henderson TCGv cpu_src2 __attribute__((unused)); 47543d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 475506c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 47563d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 475706c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4758fcf5ef2aSThomas Huth 4759fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4760fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4761fcf5ef2aSThomas Huth 4762fcf5ef2aSThomas Huth switch (opc) { 47636d2a0768SRichard Henderson case 0: 47646d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 476523ada1b1SRichard Henderson case 1: 476623ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4767fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4768fcf5ef2aSThomas Huth { 47698f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4770af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4771fcf5ef2aSThomas Huth 4772af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4773fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4774fcf5ef2aSThomas Huth goto jmp_insn; 4775fcf5ef2aSThomas Huth } 4776fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4777fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4778fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4779fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4780fcf5ef2aSThomas Huth 4781fcf5ef2aSThomas Huth switch (xop) { 4782fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4783fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4784fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4785fcf5ef2aSThomas Huth break; 4786fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4787fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4788fcf5ef2aSThomas Huth break; 4789fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4790fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4791fcf5ef2aSThomas Huth break; 4792fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4793fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4794fcf5ef2aSThomas Huth break; 4795fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4796fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4797fcf5ef2aSThomas Huth break; 4798fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4799fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4800fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4801fcf5ef2aSThomas Huth break; 4802fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4803fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4804fcf5ef2aSThomas Huth break; 4805fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4806fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4807fcf5ef2aSThomas Huth break; 4808fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4809fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4810fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4811fcf5ef2aSThomas Huth break; 4812fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4813fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4814fcf5ef2aSThomas Huth break; 4815fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4816fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4817fcf5ef2aSThomas Huth break; 4818fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4819fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4820fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4821fcf5ef2aSThomas Huth break; 4822fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4823fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4824fcf5ef2aSThomas Huth break; 4825fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4826fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4830fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4831fcf5ef2aSThomas Huth break; 4832fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4833fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4834fcf5ef2aSThomas Huth break; 4835fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4836fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4837fcf5ef2aSThomas Huth break; 4838fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4839fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4840fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4841fcf5ef2aSThomas Huth break; 4842fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4843fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4844fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4845fcf5ef2aSThomas Huth break; 4846fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4847fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4848fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4849fcf5ef2aSThomas Huth break; 4850fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4851fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4852fcf5ef2aSThomas Huth break; 4853fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4854fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4858fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4859fcf5ef2aSThomas Huth break; 4860fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4861fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4862fcf5ef2aSThomas Huth break; 4863fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4864fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4865fcf5ef2aSThomas Huth break; 4866fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4867fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4868fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4872fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4873fcf5ef2aSThomas Huth break; 4874fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4875fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4876fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4877fcf5ef2aSThomas Huth break; 4878fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4879fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4880fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4881fcf5ef2aSThomas Huth break; 4882fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4883fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4884fcf5ef2aSThomas Huth break; 4885fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4886fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4887fcf5ef2aSThomas Huth break; 4888fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4889fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4890fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4891fcf5ef2aSThomas Huth break; 4892fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4893fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4894fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4895fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4896fcf5ef2aSThomas Huth break; 4897fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4898fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4899fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4900fcf5ef2aSThomas Huth break; 4901fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4902fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4903fcf5ef2aSThomas Huth break; 4904fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4905fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4906fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4909fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4910fcf5ef2aSThomas Huth break; 4911fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4912fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4913fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4916fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4917fcf5ef2aSThomas Huth break; 4918fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4919fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4920fcf5ef2aSThomas Huth break; 4921fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4922fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4923fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4924fcf5ef2aSThomas Huth break; 4925fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4926fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4929fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4930fcf5ef2aSThomas Huth break; 4931fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4932fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4933fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4934fcf5ef2aSThomas Huth break; 4935fcf5ef2aSThomas Huth #endif 4936fcf5ef2aSThomas Huth default: 4937fcf5ef2aSThomas Huth goto illegal_insn; 4938fcf5ef2aSThomas Huth } 4939fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4940fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4941fcf5ef2aSThomas Huth int cond; 4942fcf5ef2aSThomas Huth #endif 4943fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4944fcf5ef2aSThomas Huth goto jmp_insn; 4945fcf5ef2aSThomas Huth } 4946fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4947fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4948fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4949fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4950fcf5ef2aSThomas Huth 4951fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4952fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4953fcf5ef2aSThomas Huth do { \ 4954fcf5ef2aSThomas Huth DisasCompare cmp; \ 4955fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4956fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4957fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4958fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4959fcf5ef2aSThomas Huth } while (0) 4960fcf5ef2aSThomas Huth 4961fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4962fcf5ef2aSThomas Huth FMOVR(s); 4963fcf5ef2aSThomas Huth break; 4964fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4965fcf5ef2aSThomas Huth FMOVR(d); 4966fcf5ef2aSThomas Huth break; 4967fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4968fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4969fcf5ef2aSThomas Huth FMOVR(q); 4970fcf5ef2aSThomas Huth break; 4971fcf5ef2aSThomas Huth } 4972fcf5ef2aSThomas Huth #undef FMOVR 4973fcf5ef2aSThomas Huth #endif 4974fcf5ef2aSThomas Huth switch (xop) { 4975fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4976fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4977fcf5ef2aSThomas Huth do { \ 4978fcf5ef2aSThomas Huth DisasCompare cmp; \ 4979fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4980fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4981fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4982fcf5ef2aSThomas Huth } while (0) 4983fcf5ef2aSThomas Huth 4984fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4985fcf5ef2aSThomas Huth FMOVCC(0, s); 4986fcf5ef2aSThomas Huth break; 4987fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4988fcf5ef2aSThomas Huth FMOVCC(0, d); 4989fcf5ef2aSThomas Huth break; 4990fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4991fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4992fcf5ef2aSThomas Huth FMOVCC(0, q); 4993fcf5ef2aSThomas Huth break; 4994fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4995fcf5ef2aSThomas Huth FMOVCC(1, s); 4996fcf5ef2aSThomas Huth break; 4997fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4998fcf5ef2aSThomas Huth FMOVCC(1, d); 4999fcf5ef2aSThomas Huth break; 5000fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5001fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5002fcf5ef2aSThomas Huth FMOVCC(1, q); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5005fcf5ef2aSThomas Huth FMOVCC(2, s); 5006fcf5ef2aSThomas Huth break; 5007fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5008fcf5ef2aSThomas Huth FMOVCC(2, d); 5009fcf5ef2aSThomas Huth break; 5010fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5011fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5012fcf5ef2aSThomas Huth FMOVCC(2, q); 5013fcf5ef2aSThomas Huth break; 5014fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5015fcf5ef2aSThomas Huth FMOVCC(3, s); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5018fcf5ef2aSThomas Huth FMOVCC(3, d); 5019fcf5ef2aSThomas Huth break; 5020fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5021fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5022fcf5ef2aSThomas Huth FMOVCC(3, q); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth #undef FMOVCC 5025fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5026fcf5ef2aSThomas Huth do { \ 5027fcf5ef2aSThomas Huth DisasCompare cmp; \ 5028fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5029fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5030fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5031fcf5ef2aSThomas Huth } while (0) 5032fcf5ef2aSThomas Huth 5033fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5034fcf5ef2aSThomas Huth FMOVCC(0, s); 5035fcf5ef2aSThomas Huth break; 5036fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5037fcf5ef2aSThomas Huth FMOVCC(0, d); 5038fcf5ef2aSThomas Huth break; 5039fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5040fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5041fcf5ef2aSThomas Huth FMOVCC(0, q); 5042fcf5ef2aSThomas Huth break; 5043fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5044fcf5ef2aSThomas Huth FMOVCC(1, s); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5047fcf5ef2aSThomas Huth FMOVCC(1, d); 5048fcf5ef2aSThomas Huth break; 5049fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5050fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5051fcf5ef2aSThomas Huth FMOVCC(1, q); 5052fcf5ef2aSThomas Huth break; 5053fcf5ef2aSThomas Huth #undef FMOVCC 5054fcf5ef2aSThomas Huth #endif 5055fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5056fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5057fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5058fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5059fcf5ef2aSThomas Huth break; 5060fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5061fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5062fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5063fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5064fcf5ef2aSThomas Huth break; 5065fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5066fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5067fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5068fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5069fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5070fcf5ef2aSThomas Huth break; 5071fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5072fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5073fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5074fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5077fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5078fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5079fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5080fcf5ef2aSThomas Huth break; 5081fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5082fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5083fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5084fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5085fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5086fcf5ef2aSThomas Huth break; 5087fcf5ef2aSThomas Huth default: 5088fcf5ef2aSThomas Huth goto illegal_insn; 5089fcf5ef2aSThomas Huth } 5090d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5091fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5092d3c7e8adSRichard Henderson /* VIS */ 5093fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5094fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5095fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5096fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5097fcf5ef2aSThomas Huth goto jmp_insn; 5098fcf5ef2aSThomas Huth } 5099fcf5ef2aSThomas Huth 5100fcf5ef2aSThomas Huth switch (opf) { 5101fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5102fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5103fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5104fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5105fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5106fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5107fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5108fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5109fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5110fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5111fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5112fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5113*b88ce6f2SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5114fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5115fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5116fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5117fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5118fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5119fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5122fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5123fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5124fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5125fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5126fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 5127fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5128fcf5ef2aSThomas Huth break; 5129fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5130fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5131fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5132fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5133fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5134fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 5135fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5136fcf5ef2aSThomas Huth break; 5137fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5138fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5139fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5140fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5141fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 5142fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5145fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5146fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5147fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5148fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 5149fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5150fcf5ef2aSThomas Huth break; 5151fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5152fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5153fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5154fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5155fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 5156fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 5157fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5158fcf5ef2aSThomas Huth break; 5159fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5160fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5161fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5162fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5163fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5164fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5165fcf5ef2aSThomas Huth break; 5166fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5167fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5168fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5169fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5170fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5171fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5172fcf5ef2aSThomas Huth break; 5173fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5174fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5175fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5176fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5177fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5178fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5179fcf5ef2aSThomas Huth break; 5180fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5181fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5182fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5183fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5184fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5185fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5186fcf5ef2aSThomas Huth break; 5187fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5188fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5189fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5190fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5191fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5192fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5195fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5196fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5197fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5198fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5199fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5200fcf5ef2aSThomas Huth break; 5201fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5202fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5203fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5204fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5205fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5206fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5207fcf5ef2aSThomas Huth break; 5208fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5209fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5210fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5211fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5212fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5213fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5214fcf5ef2aSThomas Huth break; 5215fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 5216fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5217fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 5218fcf5ef2aSThomas Huth break; 5219fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 5220fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5221fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5222fcf5ef2aSThomas Huth break; 5223fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5224fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5225fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5226fcf5ef2aSThomas Huth break; 5227fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5228fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5229fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5230fcf5ef2aSThomas Huth break; 5231fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5232fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5233fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5234fcf5ef2aSThomas Huth break; 5235fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5236fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5237fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5240fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5241fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5242fcf5ef2aSThomas Huth break; 5243fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5244fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5245fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5246fcf5ef2aSThomas Huth break; 5247fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5248fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5249fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5250fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5251fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5252fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5253fcf5ef2aSThomas Huth break; 5254fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5255fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5256fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5257fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5258fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5259fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5260fcf5ef2aSThomas Huth break; 5261fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5262fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5263fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5264fcf5ef2aSThomas Huth break; 5265fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5266fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5267fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5268fcf5ef2aSThomas Huth break; 5269fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5270fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5271fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5272fcf5ef2aSThomas Huth break; 5273fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5274fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5275fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5276fcf5ef2aSThomas Huth break; 5277fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5278fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5279fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5280fcf5ef2aSThomas Huth break; 5281fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5282fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5283fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5284fcf5ef2aSThomas Huth break; 5285fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5286fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5287fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5288fcf5ef2aSThomas Huth break; 5289fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5290fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5291fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5292fcf5ef2aSThomas Huth break; 5293fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5294fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5295fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5296fcf5ef2aSThomas Huth break; 5297fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5298fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5299fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5300fcf5ef2aSThomas Huth break; 5301fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5302fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5303fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5304fcf5ef2aSThomas Huth break; 5305fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5306fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5307fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5308fcf5ef2aSThomas Huth break; 5309fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5310fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5311fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5312fcf5ef2aSThomas Huth break; 5313fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5314fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5315fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5316fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5317fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5318fcf5ef2aSThomas Huth break; 5319fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5320fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5321fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5322fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5323fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5324fcf5ef2aSThomas Huth break; 5325fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5326fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5327fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5328fcf5ef2aSThomas Huth break; 5329fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5330fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5331fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5332fcf5ef2aSThomas Huth break; 5333fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5334fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5335fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5336fcf5ef2aSThomas Huth break; 5337fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5338fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5339fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5340fcf5ef2aSThomas Huth break; 5341fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5342fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5343fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5344fcf5ef2aSThomas Huth break; 5345fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5346fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5347fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5348fcf5ef2aSThomas Huth break; 5349fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5350fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5351fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5352fcf5ef2aSThomas Huth break; 5353fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5354fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5355fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5356fcf5ef2aSThomas Huth break; 5357fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5358fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5359fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5360fcf5ef2aSThomas Huth break; 5361fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5362fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5363fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5364fcf5ef2aSThomas Huth break; 5365fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5366fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5367fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5368fcf5ef2aSThomas Huth break; 5369fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5370fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5371fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5372fcf5ef2aSThomas Huth break; 5373fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5374fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5375fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5376fcf5ef2aSThomas Huth break; 5377fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5378fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5379fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5380fcf5ef2aSThomas Huth break; 5381fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5382fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5383fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5384fcf5ef2aSThomas Huth break; 5385fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5386fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5387fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5388fcf5ef2aSThomas Huth break; 5389fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5390fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5391fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5392fcf5ef2aSThomas Huth break; 5393fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5394fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5395fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5396fcf5ef2aSThomas Huth break; 5397fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5398fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5399fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5400fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5401fcf5ef2aSThomas Huth break; 5402fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5403fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5404fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5405fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5406fcf5ef2aSThomas Huth break; 5407fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5408fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5409fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5410fcf5ef2aSThomas Huth break; 5411fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5412fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5413fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5414fcf5ef2aSThomas Huth break; 5415fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5416fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5417fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5418fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5419fcf5ef2aSThomas Huth break; 5420fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5421fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5422fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5423fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5424fcf5ef2aSThomas Huth break; 5425fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5426fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5427fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5428fcf5ef2aSThomas Huth break; 5429fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5430fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5431fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5432fcf5ef2aSThomas Huth break; 5433fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5434fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5435fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5436fcf5ef2aSThomas Huth break; 5437fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5438fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5439fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5440fcf5ef2aSThomas Huth break; 5441fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5442fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5443fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5444fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5445fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5446fcf5ef2aSThomas Huth break; 5447fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5448fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5449fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5450fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5451fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5452fcf5ef2aSThomas Huth break; 5453fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5454fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5455fcf5ef2aSThomas Huth // XXX 5456fcf5ef2aSThomas Huth goto illegal_insn; 5457fcf5ef2aSThomas Huth default: 5458fcf5ef2aSThomas Huth goto illegal_insn; 5459fcf5ef2aSThomas Huth } 5460fcf5ef2aSThomas Huth #endif 54618f75b8a4SRichard Henderson } else { 5462d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5463fcf5ef2aSThomas Huth } 5464fcf5ef2aSThomas Huth } 5465fcf5ef2aSThomas Huth break; 5466fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54670880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5468fcf5ef2aSThomas Huth } 5469878cc677SRichard Henderson advance_pc(dc); 5470fcf5ef2aSThomas Huth jmp_insn: 5471a6ca81cbSRichard Henderson return; 5472fcf5ef2aSThomas Huth illegal_insn: 5473fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5474a6ca81cbSRichard Henderson return; 5475fcf5ef2aSThomas Huth nfpu_insn: 5476fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5477a6ca81cbSRichard Henderson return; 5478fcf5ef2aSThomas Huth } 5479fcf5ef2aSThomas Huth 54806e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5481fcf5ef2aSThomas Huth { 54826e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5483b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54846e61bc94SEmilio G. Cota int bound; 5485af00be49SEmilio G. Cota 5486af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54876e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5488fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54896e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5490576e1c4cSIgor Mammedov dc->def = &env->def; 54916e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54926e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5493c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54946e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5495c9b459aaSArtyom Tarasenko #endif 5496fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5497fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54986e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5499c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55006e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5501c9b459aaSArtyom Tarasenko #endif 5502fcf5ef2aSThomas Huth #endif 55036e61bc94SEmilio G. Cota /* 55046e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55056e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55066e61bc94SEmilio G. Cota */ 55076e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55086e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5509af00be49SEmilio G. Cota } 5510fcf5ef2aSThomas Huth 55116e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55126e61bc94SEmilio G. Cota { 55136e61bc94SEmilio G. Cota } 55146e61bc94SEmilio G. Cota 55156e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55166e61bc94SEmilio G. Cota { 55176e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5518633c4283SRichard Henderson target_ulong npc = dc->npc; 55196e61bc94SEmilio G. Cota 5520633c4283SRichard Henderson if (npc & 3) { 5521633c4283SRichard Henderson switch (npc) { 5522633c4283SRichard Henderson case JUMP_PC: 5523fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5524633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5525633c4283SRichard Henderson break; 5526633c4283SRichard Henderson case DYNAMIC_PC: 5527633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5528633c4283SRichard Henderson npc = DYNAMIC_PC; 5529633c4283SRichard Henderson break; 5530633c4283SRichard Henderson default: 5531633c4283SRichard Henderson g_assert_not_reached(); 5532fcf5ef2aSThomas Huth } 55336e61bc94SEmilio G. Cota } 5534633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5535633c4283SRichard Henderson } 5536fcf5ef2aSThomas Huth 55376e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55386e61bc94SEmilio G. Cota { 55396e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5540b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55416e61bc94SEmilio G. Cota unsigned int insn; 5542fcf5ef2aSThomas Huth 55434e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5544af00be49SEmilio G. Cota dc->base.pc_next += 4; 5545878cc677SRichard Henderson 5546878cc677SRichard Henderson if (!decode(dc, insn)) { 5547878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5548878cc677SRichard Henderson } 5549fcf5ef2aSThomas Huth 5550af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55516e61bc94SEmilio G. Cota return; 5552c5e6ccdfSEmilio G. Cota } 5553af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55546e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5555af00be49SEmilio G. Cota } 55566e61bc94SEmilio G. Cota } 5557fcf5ef2aSThomas Huth 55586e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55596e61bc94SEmilio G. Cota { 55606e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5561186e7890SRichard Henderson DisasDelayException *e, *e_next; 5562633c4283SRichard Henderson bool may_lookup; 55636e61bc94SEmilio G. Cota 556446bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 556546bb0137SMark Cave-Ayland case DISAS_NEXT: 556646bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5567633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5568fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5569fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5570633c4283SRichard Henderson break; 5571fcf5ef2aSThomas Huth } 5572633c4283SRichard Henderson 5573930f1865SRichard Henderson may_lookup = true; 5574633c4283SRichard Henderson if (dc->pc & 3) { 5575633c4283SRichard Henderson switch (dc->pc) { 5576633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5577633c4283SRichard Henderson break; 5578633c4283SRichard Henderson case DYNAMIC_PC: 5579633c4283SRichard Henderson may_lookup = false; 5580633c4283SRichard Henderson break; 5581633c4283SRichard Henderson default: 5582633c4283SRichard Henderson g_assert_not_reached(); 5583633c4283SRichard Henderson } 5584633c4283SRichard Henderson } else { 5585633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5586633c4283SRichard Henderson } 5587633c4283SRichard Henderson 5588930f1865SRichard Henderson if (dc->npc & 3) { 5589930f1865SRichard Henderson switch (dc->npc) { 5590930f1865SRichard Henderson case JUMP_PC: 5591930f1865SRichard Henderson gen_generic_branch(dc); 5592930f1865SRichard Henderson break; 5593930f1865SRichard Henderson case DYNAMIC_PC: 5594930f1865SRichard Henderson may_lookup = false; 5595930f1865SRichard Henderson break; 5596930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5597930f1865SRichard Henderson break; 5598930f1865SRichard Henderson default: 5599930f1865SRichard Henderson g_assert_not_reached(); 5600930f1865SRichard Henderson } 5601930f1865SRichard Henderson } else { 5602930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5603930f1865SRichard Henderson } 5604633c4283SRichard Henderson if (may_lookup) { 5605633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5606633c4283SRichard Henderson } else { 560707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5608fcf5ef2aSThomas Huth } 560946bb0137SMark Cave-Ayland break; 561046bb0137SMark Cave-Ayland 561146bb0137SMark Cave-Ayland case DISAS_NORETURN: 561246bb0137SMark Cave-Ayland break; 561346bb0137SMark Cave-Ayland 561446bb0137SMark Cave-Ayland case DISAS_EXIT: 561546bb0137SMark Cave-Ayland /* Exit TB */ 561646bb0137SMark Cave-Ayland save_state(dc); 561746bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 561846bb0137SMark Cave-Ayland break; 561946bb0137SMark Cave-Ayland 562046bb0137SMark Cave-Ayland default: 562146bb0137SMark Cave-Ayland g_assert_not_reached(); 5622fcf5ef2aSThomas Huth } 5623186e7890SRichard Henderson 5624186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5625186e7890SRichard Henderson gen_set_label(e->lab); 5626186e7890SRichard Henderson 5627186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5628186e7890SRichard Henderson if (e->npc % 4 == 0) { 5629186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5630186e7890SRichard Henderson } 5631186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5632186e7890SRichard Henderson 5633186e7890SRichard Henderson e_next = e->next; 5634186e7890SRichard Henderson g_free(e); 5635186e7890SRichard Henderson } 5636fcf5ef2aSThomas Huth } 56376e61bc94SEmilio G. Cota 56388eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56398eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56406e61bc94SEmilio G. Cota { 56418eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56428eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56436e61bc94SEmilio G. Cota } 56446e61bc94SEmilio G. Cota 56456e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56466e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56476e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56486e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56496e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56506e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56516e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56526e61bc94SEmilio G. Cota }; 56536e61bc94SEmilio G. Cota 5654597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5655306c8721SRichard Henderson target_ulong pc, void *host_pc) 56566e61bc94SEmilio G. Cota { 56576e61bc94SEmilio G. Cota DisasContext dc = {}; 56586e61bc94SEmilio G. Cota 5659306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5660fcf5ef2aSThomas Huth } 5661fcf5ef2aSThomas Huth 566255c3ceefSRichard Henderson void sparc_tcg_init(void) 5663fcf5ef2aSThomas Huth { 5664fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5665fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5666fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5667fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5668fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5669fcf5ef2aSThomas Huth }; 5670fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5671fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5672fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5673fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5674fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5675fcf5ef2aSThomas Huth }; 5676fcf5ef2aSThomas Huth 5677fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5678fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5679fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5680fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5681fcf5ef2aSThomas Huth #endif 5682fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5683fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5684fcf5ef2aSThomas Huth }; 5685fcf5ef2aSThomas Huth 5686fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5687fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5688fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5689fcf5ef2aSThomas Huth #endif 5690fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5691fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5692fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5693fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5694fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5695fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5696fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5697fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5698fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5699fcf5ef2aSThomas Huth }; 5700fcf5ef2aSThomas Huth 5701fcf5ef2aSThomas Huth unsigned int i; 5702fcf5ef2aSThomas Huth 5703ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5704fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5705fcf5ef2aSThomas Huth "regwptr"); 5706fcf5ef2aSThomas Huth 5707fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5708ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5709fcf5ef2aSThomas Huth } 5710fcf5ef2aSThomas Huth 5711fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5712ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5713fcf5ef2aSThomas Huth } 5714fcf5ef2aSThomas Huth 5715f764718dSRichard Henderson cpu_regs[0] = NULL; 5716fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5717ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5718fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5719fcf5ef2aSThomas Huth gregnames[i]); 5720fcf5ef2aSThomas Huth } 5721fcf5ef2aSThomas Huth 5722fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5723fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5724fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5725fcf5ef2aSThomas Huth gregnames[i]); 5726fcf5ef2aSThomas Huth } 5727fcf5ef2aSThomas Huth 5728fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5729ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5730fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5731fcf5ef2aSThomas Huth fregnames[i]); 5732fcf5ef2aSThomas Huth } 5733fcf5ef2aSThomas Huth } 5734fcf5ef2aSThomas Huth 5735f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5736f36aaa53SRichard Henderson const TranslationBlock *tb, 5737f36aaa53SRichard Henderson const uint64_t *data) 5738fcf5ef2aSThomas Huth { 5739f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5740f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5741fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5742fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5743fcf5ef2aSThomas Huth 5744fcf5ef2aSThomas Huth env->pc = pc; 5745fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5746fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5747fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5748fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5749fcf5ef2aSThomas Huth if (env->cond) { 5750fcf5ef2aSThomas Huth env->npc = npc & ~3; 5751fcf5ef2aSThomas Huth } else { 5752fcf5ef2aSThomas Huth env->npc = pc + 4; 5753fcf5ef2aSThomas Huth } 5754fcf5ef2aSThomas Huth } else { 5755fcf5ef2aSThomas Huth env->npc = npc; 5756fcf5ef2aSThomas Huth } 5757fcf5ef2aSThomas Huth } 5758