1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 66e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 67e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 68e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 69e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 70e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 71e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 75*afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 76da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 77da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 78668bb9b7SRichard Henderson # define MAXTL_MASK 0 79af25071cSRichard Henderson #endif 80af25071cSRichard Henderson 81633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 82633c4283SRichard Henderson #define DYNAMIC_PC 1 83633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 84633c4283SRichard Henderson #define JUMP_PC 2 85633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 86633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 87fcf5ef2aSThomas Huth 8846bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 8946bb0137SMark Cave-Ayland 90fcf5ef2aSThomas Huth /* global register indexes */ 91fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 92fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 93fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 94fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 95fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 96fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 97fcf5ef2aSThomas Huth static TCGv cpu_y; 98fcf5ef2aSThomas Huth static TCGv cpu_tbr; 99fcf5ef2aSThomas Huth static TCGv cpu_cond; 100fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 101fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 102fcf5ef2aSThomas Huth static TCGv cpu_gsr; 103fcf5ef2aSThomas Huth #else 104af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 105af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 106fcf5ef2aSThomas Huth #endif 107fcf5ef2aSThomas Huth /* Floating point registers */ 108fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 109fcf5ef2aSThomas Huth 110af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 111af25071cSRichard Henderson #ifdef TARGET_SPARC64 112cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 113af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 114af25071cSRichard Henderson #else 115cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 116af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 117af25071cSRichard Henderson #endif 118af25071cSRichard Henderson 119186e7890SRichard Henderson typedef struct DisasDelayException { 120186e7890SRichard Henderson struct DisasDelayException *next; 121186e7890SRichard Henderson TCGLabel *lab; 122186e7890SRichard Henderson TCGv_i32 excp; 123186e7890SRichard Henderson /* Saved state at parent insn. */ 124186e7890SRichard Henderson target_ulong pc; 125186e7890SRichard Henderson target_ulong npc; 126186e7890SRichard Henderson } DisasDelayException; 127186e7890SRichard Henderson 128fcf5ef2aSThomas Huth typedef struct DisasContext { 129af00be49SEmilio G. Cota DisasContextBase base; 130fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 131fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 132fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 133fcf5ef2aSThomas Huth int mem_idx; 134c9b459aaSArtyom Tarasenko bool fpu_enabled; 135c9b459aaSArtyom Tarasenko bool address_mask_32bit; 136c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 137c9b459aaSArtyom Tarasenko bool supervisor; 138c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 139c9b459aaSArtyom Tarasenko bool hypervisor; 140c9b459aaSArtyom Tarasenko #endif 141c9b459aaSArtyom Tarasenko #endif 142c9b459aaSArtyom Tarasenko 143fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 144fcf5ef2aSThomas Huth sparc_def_t *def; 145fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 146fcf5ef2aSThomas Huth int fprs_dirty; 147fcf5ef2aSThomas Huth int asi; 148fcf5ef2aSThomas Huth #endif 149186e7890SRichard Henderson DisasDelayException *delay_excp_list; 150fcf5ef2aSThomas Huth } DisasContext; 151fcf5ef2aSThomas Huth 152fcf5ef2aSThomas Huth typedef struct { 153fcf5ef2aSThomas Huth TCGCond cond; 154fcf5ef2aSThomas Huth bool is_bool; 155fcf5ef2aSThomas Huth TCGv c1, c2; 156fcf5ef2aSThomas Huth } DisasCompare; 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth // This function uses non-native bit order 159fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 160fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 163fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 164fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 165fcf5ef2aSThomas Huth 166fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 167fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 168fcf5ef2aSThomas Huth 169fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 170fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 171fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 172fcf5ef2aSThomas Huth #else 173fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 174fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 175fcf5ef2aSThomas Huth #endif 176fcf5ef2aSThomas Huth 177fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 178fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 181fcf5ef2aSThomas Huth 1820c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 183fcf5ef2aSThomas Huth { 184fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 185fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 186fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 187fcf5ef2aSThomas Huth we can avoid setting it again. */ 188fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 189fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 190fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 191fcf5ef2aSThomas Huth } 192fcf5ef2aSThomas Huth #endif 193fcf5ef2aSThomas Huth } 194fcf5ef2aSThomas Huth 195fcf5ef2aSThomas Huth /* floating point registers moves */ 196fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 197fcf5ef2aSThomas Huth { 19836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 199dc41aa7dSRichard Henderson if (src & 1) { 200dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 201dc41aa7dSRichard Henderson } else { 202dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 203fcf5ef2aSThomas Huth } 204dc41aa7dSRichard Henderson return ret; 205fcf5ef2aSThomas Huth } 206fcf5ef2aSThomas Huth 207fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 208fcf5ef2aSThomas Huth { 2098e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2108e7bbc75SRichard Henderson 2118e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 212fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 213fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 214fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 218fcf5ef2aSThomas Huth { 21936ab4623SRichard Henderson return tcg_temp_new_i32(); 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 223fcf5ef2aSThomas Huth { 224fcf5ef2aSThomas Huth src = DFPREG(src); 225fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 229fcf5ef2aSThomas Huth { 230fcf5ef2aSThomas Huth dst = DFPREG(dst); 231fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 232fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 236fcf5ef2aSThomas Huth { 237fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 238fcf5ef2aSThomas Huth } 239fcf5ef2aSThomas Huth 240fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 241fcf5ef2aSThomas Huth { 242ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 244ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 245fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 246fcf5ef2aSThomas Huth } 247fcf5ef2aSThomas Huth 248fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 249fcf5ef2aSThomas Huth { 250ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 251fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 252ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 253fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 257fcf5ef2aSThomas Huth { 258ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 259fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 260ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 261fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth 264fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 265fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 266fcf5ef2aSThomas Huth { 267fcf5ef2aSThomas Huth rd = QFPREG(rd); 268fcf5ef2aSThomas Huth rs = QFPREG(rs); 269fcf5ef2aSThomas Huth 270fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 271fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 272fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 273fcf5ef2aSThomas Huth } 274fcf5ef2aSThomas Huth #endif 275fcf5ef2aSThomas Huth 276fcf5ef2aSThomas Huth /* moves */ 277fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 278fcf5ef2aSThomas Huth #define supervisor(dc) 0 279fcf5ef2aSThomas Huth #define hypervisor(dc) 0 280fcf5ef2aSThomas Huth #else 281fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 282c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 283c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 284fcf5ef2aSThomas Huth #else 285c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 286668bb9b7SRichard Henderson #define hypervisor(dc) 0 287fcf5ef2aSThomas Huth #endif 288fcf5ef2aSThomas Huth #endif 289fcf5ef2aSThomas Huth 290b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 291b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 292b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 293b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 294b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 295b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 296fcf5ef2aSThomas Huth #else 297b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 298fcf5ef2aSThomas Huth #endif 299fcf5ef2aSThomas Huth 3000c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 301fcf5ef2aSThomas Huth { 302b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 303fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 304b1bc09eaSRichard Henderson } 305fcf5ef2aSThomas Huth } 306fcf5ef2aSThomas Huth 30723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 30823ada1b1SRichard Henderson { 30923ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31023ada1b1SRichard Henderson } 31123ada1b1SRichard Henderson 3120c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 313fcf5ef2aSThomas Huth { 314fcf5ef2aSThomas Huth if (reg > 0) { 315fcf5ef2aSThomas Huth assert(reg < 32); 316fcf5ef2aSThomas Huth return cpu_regs[reg]; 317fcf5ef2aSThomas Huth } else { 31852123f14SRichard Henderson TCGv t = tcg_temp_new(); 319fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 320fcf5ef2aSThomas Huth return t; 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth } 323fcf5ef2aSThomas Huth 3240c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 325fcf5ef2aSThomas Huth { 326fcf5ef2aSThomas Huth if (reg > 0) { 327fcf5ef2aSThomas Huth assert(reg < 32); 328fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth } 331fcf5ef2aSThomas Huth 3320c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 333fcf5ef2aSThomas Huth { 334fcf5ef2aSThomas Huth if (reg > 0) { 335fcf5ef2aSThomas Huth assert(reg < 32); 336fcf5ef2aSThomas Huth return cpu_regs[reg]; 337fcf5ef2aSThomas Huth } else { 33852123f14SRichard Henderson return tcg_temp_new(); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth } 341fcf5ef2aSThomas Huth 3425645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 343fcf5ef2aSThomas Huth { 3445645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3455645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 346fcf5ef2aSThomas Huth } 347fcf5ef2aSThomas Huth 3485645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 349fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 350fcf5ef2aSThomas Huth { 351fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 352fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 353fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 354fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 355fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35607ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 357fcf5ef2aSThomas Huth } else { 358f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 360fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 361f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 362fcf5ef2aSThomas Huth } 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 365fcf5ef2aSThomas Huth // XXX suboptimal 3660c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 367fcf5ef2aSThomas Huth { 368fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3690b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 370fcf5ef2aSThomas Huth } 371fcf5ef2aSThomas Huth 3720c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 373fcf5ef2aSThomas Huth { 374fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3750b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 3780c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 379fcf5ef2aSThomas Huth { 380fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3810b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 3840c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3870b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 388fcf5ef2aSThomas Huth } 389fcf5ef2aSThomas Huth 3900c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 391fcf5ef2aSThomas Huth { 392fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 393fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 394fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 395fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 396fcf5ef2aSThomas Huth } 397fcf5ef2aSThomas Huth 398fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 399fcf5ef2aSThomas Huth { 400fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 403fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 404fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 405fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 406fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 407fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 408fcf5ef2aSThomas Huth #else 409fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 410fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 411fcf5ef2aSThomas Huth #endif 412fcf5ef2aSThomas Huth 413fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 414fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth return carry_32; 417fcf5ef2aSThomas Huth } 418fcf5ef2aSThomas Huth 419fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 420fcf5ef2aSThomas Huth { 421fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 424fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 425fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 426fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 427fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 428fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 429fcf5ef2aSThomas Huth #else 430fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 431fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 432fcf5ef2aSThomas Huth #endif 433fcf5ef2aSThomas Huth 434fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 435fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 436fcf5ef2aSThomas Huth 437fcf5ef2aSThomas Huth return carry_32; 438fcf5ef2aSThomas Huth } 439fcf5ef2aSThomas Huth 440420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 441420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 442fcf5ef2aSThomas Huth { 443fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 444fcf5ef2aSThomas Huth 445420a187dSRichard Henderson #ifdef TARGET_SPARC64 446420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 447420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 448420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 449fcf5ef2aSThomas Huth #else 450420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 451fcf5ef2aSThomas Huth #endif 452fcf5ef2aSThomas Huth 453fcf5ef2aSThomas Huth if (update_cc) { 454420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 455fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 456fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 457fcf5ef2aSThomas Huth } 458fcf5ef2aSThomas Huth } 459fcf5ef2aSThomas Huth 460420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 461420a187dSRichard Henderson { 462420a187dSRichard Henderson TCGv discard; 463420a187dSRichard Henderson 464420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 465420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 466420a187dSRichard Henderson return; 467420a187dSRichard Henderson } 468420a187dSRichard Henderson 469420a187dSRichard Henderson /* 470420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 471420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 472420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 473420a187dSRichard Henderson * generated the carry in the first place. 474420a187dSRichard Henderson */ 475420a187dSRichard Henderson discard = tcg_temp_new(); 476420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 477420a187dSRichard Henderson 478420a187dSRichard Henderson if (update_cc) { 479420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 480420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 481420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 482420a187dSRichard Henderson } 483420a187dSRichard Henderson } 484420a187dSRichard Henderson 485420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 486420a187dSRichard Henderson { 487420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 488420a187dSRichard Henderson } 489420a187dSRichard Henderson 490420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 491420a187dSRichard Henderson { 492420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 493420a187dSRichard Henderson } 494420a187dSRichard Henderson 495420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 496420a187dSRichard Henderson { 497420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 498420a187dSRichard Henderson } 499420a187dSRichard Henderson 500420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 501420a187dSRichard Henderson { 502420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 503420a187dSRichard Henderson } 504420a187dSRichard Henderson 505420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 506420a187dSRichard Henderson bool update_cc) 507420a187dSRichard Henderson { 508420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 509420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 510420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 511420a187dSRichard Henderson } 512420a187dSRichard Henderson 513420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 514420a187dSRichard Henderson { 515420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 516420a187dSRichard Henderson } 517420a187dSRichard Henderson 518420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 519420a187dSRichard Henderson { 520420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 521420a187dSRichard Henderson } 522420a187dSRichard Henderson 5230c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 524fcf5ef2aSThomas Huth { 525fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 526fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 527fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 528fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 529fcf5ef2aSThomas Huth } 530fcf5ef2aSThomas Huth 531dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 532dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 533fcf5ef2aSThomas Huth { 534fcf5ef2aSThomas Huth TCGv carry; 535fcf5ef2aSThomas Huth 536fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 537fcf5ef2aSThomas Huth carry = tcg_temp_new(); 538fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 539fcf5ef2aSThomas Huth #else 540fcf5ef2aSThomas Huth carry = carry_32; 541fcf5ef2aSThomas Huth #endif 542fcf5ef2aSThomas Huth 543fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 544fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth if (update_cc) { 547dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 548fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 549fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 550fcf5ef2aSThomas Huth } 551fcf5ef2aSThomas Huth } 552fcf5ef2aSThomas Huth 553dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 554dfebb950SRichard Henderson { 555dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 556dfebb950SRichard Henderson } 557dfebb950SRichard Henderson 558dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 559dfebb950SRichard Henderson { 560dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 561dfebb950SRichard Henderson } 562dfebb950SRichard Henderson 563dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 564dfebb950SRichard Henderson { 565dfebb950SRichard Henderson TCGv discard; 566dfebb950SRichard Henderson 567dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 568dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 569dfebb950SRichard Henderson return; 570dfebb950SRichard Henderson } 571dfebb950SRichard Henderson 572dfebb950SRichard Henderson /* 573dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 574dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 575dfebb950SRichard Henderson */ 576dfebb950SRichard Henderson discard = tcg_temp_new(); 577dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 578dfebb950SRichard Henderson 579dfebb950SRichard Henderson if (update_cc) { 580dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 581dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 582dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 583dfebb950SRichard Henderson } 584dfebb950SRichard Henderson } 585dfebb950SRichard Henderson 586dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 587dfebb950SRichard Henderson { 588dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 589dfebb950SRichard Henderson } 590dfebb950SRichard Henderson 591dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 592dfebb950SRichard Henderson { 593dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 594dfebb950SRichard Henderson } 595dfebb950SRichard Henderson 596dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 597dfebb950SRichard Henderson bool update_cc) 598dfebb950SRichard Henderson { 599dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 600dfebb950SRichard Henderson 601dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 602dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 603dfebb950SRichard Henderson } 604dfebb950SRichard Henderson 605dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 606dfebb950SRichard Henderson { 607dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 608dfebb950SRichard Henderson } 609dfebb950SRichard Henderson 610dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 611dfebb950SRichard Henderson { 612dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 613dfebb950SRichard Henderson } 614dfebb950SRichard Henderson 6150c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 616fcf5ef2aSThomas Huth { 617fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 618fcf5ef2aSThomas Huth 619fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 620fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth /* old op: 623fcf5ef2aSThomas Huth if (!(env->y & 1)) 624fcf5ef2aSThomas Huth T1 = 0; 625fcf5ef2aSThomas Huth */ 62600ab7e61SRichard Henderson zero = tcg_constant_tl(0); 627fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 628fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 629fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 630fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 631fcf5ef2aSThomas Huth zero, cpu_cc_src2); 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth // b2 = T0 & 1; 634fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6350b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63608d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 637fcf5ef2aSThomas Huth 638fcf5ef2aSThomas Huth // b1 = N ^ V; 639fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 640fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 641fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 642fcf5ef2aSThomas Huth 643fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 644fcf5ef2aSThomas Huth // src1 = T0; 645fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 646fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 647fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 648fcf5ef2aSThomas Huth 649fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 650fcf5ef2aSThomas Huth 651fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 652fcf5ef2aSThomas Huth } 653fcf5ef2aSThomas Huth 6540c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 655fcf5ef2aSThomas Huth { 656fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 657fcf5ef2aSThomas Huth if (sign_ext) { 658fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 659fcf5ef2aSThomas Huth } else { 660fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 661fcf5ef2aSThomas Huth } 662fcf5ef2aSThomas Huth #else 663fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 664fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 665fcf5ef2aSThomas Huth 666fcf5ef2aSThomas Huth if (sign_ext) { 667fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 668fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 669fcf5ef2aSThomas Huth } else { 670fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 671fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth 674fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 675fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 676fcf5ef2aSThomas Huth #endif 677fcf5ef2aSThomas Huth } 678fcf5ef2aSThomas Huth 6790c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 680fcf5ef2aSThomas Huth { 681fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 682fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 683fcf5ef2aSThomas Huth } 684fcf5ef2aSThomas Huth 6850c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 686fcf5ef2aSThomas Huth { 687fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 688fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 6914ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6924ee85ea9SRichard Henderson { 6934ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6944ee85ea9SRichard Henderson } 6954ee85ea9SRichard Henderson 6964ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6974ee85ea9SRichard Henderson { 6984ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6994ee85ea9SRichard Henderson } 7004ee85ea9SRichard Henderson 701c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 702c2636853SRichard Henderson { 703c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 704c2636853SRichard Henderson } 705c2636853SRichard Henderson 706c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 707c2636853SRichard Henderson { 708c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 709c2636853SRichard Henderson } 710c2636853SRichard Henderson 711c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 712c2636853SRichard Henderson { 713c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 714c2636853SRichard Henderson } 715c2636853SRichard Henderson 716c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 717c2636853SRichard Henderson { 718c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 719c2636853SRichard Henderson } 720c2636853SRichard Henderson 721a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 722a9aba13dSRichard Henderson { 723a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 724a9aba13dSRichard Henderson } 725a9aba13dSRichard Henderson 726a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 727a9aba13dSRichard Henderson { 728a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 729a9aba13dSRichard Henderson } 730a9aba13dSRichard Henderson 7319c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7329c6ec5bcSRichard Henderson { 7339c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7349c6ec5bcSRichard Henderson } 7359c6ec5bcSRichard Henderson 73645bfed3bSRichard Henderson #ifndef TARGET_SPARC64 73745bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 73845bfed3bSRichard Henderson { 73945bfed3bSRichard Henderson g_assert_not_reached(); 74045bfed3bSRichard Henderson } 74145bfed3bSRichard Henderson #endif 74245bfed3bSRichard Henderson 74345bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 74445bfed3bSRichard Henderson { 74545bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74645bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 74745bfed3bSRichard Henderson } 74845bfed3bSRichard Henderson 74945bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 75045bfed3bSRichard Henderson { 75145bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75245bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 75345bfed3bSRichard Henderson } 75445bfed3bSRichard Henderson 755fcf5ef2aSThomas Huth // 1 7560c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 757fcf5ef2aSThomas Huth { 758fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 759fcf5ef2aSThomas Huth } 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth // Z 7620c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 763fcf5ef2aSThomas Huth { 764fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 765fcf5ef2aSThomas Huth } 766fcf5ef2aSThomas Huth 767fcf5ef2aSThomas Huth // Z | (N ^ V) 7680c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 769fcf5ef2aSThomas Huth { 770fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 771fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 772fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 773fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 774fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 775fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // N ^ V 7790c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 782fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 783fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 784fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // C | Z 7880c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 791fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 792fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 793fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 794fcf5ef2aSThomas Huth } 795fcf5ef2aSThomas Huth 796fcf5ef2aSThomas Huth // C 7970c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 798fcf5ef2aSThomas Huth { 799fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // V 8030c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // 0 8090c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 812fcf5ef2aSThomas Huth } 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth // N 8150c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 818fcf5ef2aSThomas Huth } 819fcf5ef2aSThomas Huth 820fcf5ef2aSThomas Huth // !Z 8210c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 822fcf5ef2aSThomas Huth { 823fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 824fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 825fcf5ef2aSThomas Huth } 826fcf5ef2aSThomas Huth 827fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8280c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 829fcf5ef2aSThomas Huth { 830fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 831fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834fcf5ef2aSThomas Huth // !(N ^ V) 8350c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 836fcf5ef2aSThomas Huth { 837fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 838fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth 841fcf5ef2aSThomas Huth // !(C | Z) 8420c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 843fcf5ef2aSThomas Huth { 844fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 845fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth // !C 8490c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 850fcf5ef2aSThomas Huth { 851fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 852fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // !N 8560c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 859fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 860fcf5ef2aSThomas Huth } 861fcf5ef2aSThomas Huth 862fcf5ef2aSThomas Huth // !V 8630c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 864fcf5ef2aSThomas Huth { 865fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 866fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 867fcf5ef2aSThomas Huth } 868fcf5ef2aSThomas Huth 869fcf5ef2aSThomas Huth /* 870fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 871fcf5ef2aSThomas Huth 0 = 872fcf5ef2aSThomas Huth 1 < 873fcf5ef2aSThomas Huth 2 > 874fcf5ef2aSThomas Huth 3 unordered 875fcf5ef2aSThomas Huth */ 8760c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 877fcf5ef2aSThomas Huth unsigned int fcc_offset) 878fcf5ef2aSThomas Huth { 879fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 880fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth 8830c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 884fcf5ef2aSThomas Huth { 885fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 886fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 887fcf5ef2aSThomas Huth } 888fcf5ef2aSThomas Huth 889fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8900c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 891fcf5ef2aSThomas Huth { 892fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 893fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 894fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 895fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 896fcf5ef2aSThomas Huth } 897fcf5ef2aSThomas Huth 898fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8990c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 902fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 903fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 904fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 905fcf5ef2aSThomas Huth } 906fcf5ef2aSThomas Huth 907fcf5ef2aSThomas Huth // 1 or 3: FCC0 9080c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 909fcf5ef2aSThomas Huth { 910fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 911fcf5ef2aSThomas Huth } 912fcf5ef2aSThomas Huth 913fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9140c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 915fcf5ef2aSThomas Huth { 916fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 917fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 918fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 919fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth 922fcf5ef2aSThomas Huth // 2 or 3: FCC1 9230c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 924fcf5ef2aSThomas Huth { 925fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 926fcf5ef2aSThomas Huth } 927fcf5ef2aSThomas Huth 928fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9290c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 930fcf5ef2aSThomas Huth { 931fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 932fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 933fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 934fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth 937fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9380c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 939fcf5ef2aSThomas Huth { 940fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 942fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 943fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 944fcf5ef2aSThomas Huth } 945fcf5ef2aSThomas Huth 946fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9470c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 948fcf5ef2aSThomas Huth { 949fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 951fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 952fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 953fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 954fcf5ef2aSThomas Huth } 955fcf5ef2aSThomas Huth 956fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9570c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 960fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 961fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 962fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 963fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth 966fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9670c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 968fcf5ef2aSThomas Huth { 969fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 970fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9740c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 975fcf5ef2aSThomas Huth { 976fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 977fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 978fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 979fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 980fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 981fcf5ef2aSThomas Huth } 982fcf5ef2aSThomas Huth 983fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9840c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 985fcf5ef2aSThomas Huth { 986fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 987fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 988fcf5ef2aSThomas Huth } 989fcf5ef2aSThomas Huth 990fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9910c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 992fcf5ef2aSThomas Huth { 993fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 994fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 995fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 996fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 997fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 998fcf5ef2aSThomas Huth } 999fcf5ef2aSThomas Huth 1000fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10010c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1002fcf5ef2aSThomas Huth { 1003fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1004fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1005fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1006fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1007fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1008fcf5ef2aSThomas Huth } 1009fcf5ef2aSThomas Huth 10100c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1011fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1012fcf5ef2aSThomas Huth { 1013fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1014fcf5ef2aSThomas Huth 1015fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1016fcf5ef2aSThomas Huth 1017fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1018fcf5ef2aSThomas Huth 1019fcf5ef2aSThomas Huth gen_set_label(l1); 1020fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1021fcf5ef2aSThomas Huth } 1022fcf5ef2aSThomas Huth 10230c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1024fcf5ef2aSThomas Huth { 102500ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 102600ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 102700ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1028fcf5ef2aSThomas Huth 1029fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1030fcf5ef2aSThomas Huth } 1031fcf5ef2aSThomas Huth 1032fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1033fcf5ef2aSThomas Huth have been set for a jump */ 10340c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1035fcf5ef2aSThomas Huth { 1036fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1037fcf5ef2aSThomas Huth gen_generic_branch(dc); 103899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1039fcf5ef2aSThomas Huth } 1040fcf5ef2aSThomas Huth } 1041fcf5ef2aSThomas Huth 10420c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1043fcf5ef2aSThomas Huth { 1044633c4283SRichard Henderson if (dc->npc & 3) { 1045633c4283SRichard Henderson switch (dc->npc) { 1046633c4283SRichard Henderson case JUMP_PC: 1047fcf5ef2aSThomas Huth gen_generic_branch(dc); 104899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1049633c4283SRichard Henderson break; 1050633c4283SRichard Henderson case DYNAMIC_PC: 1051633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1052633c4283SRichard Henderson break; 1053633c4283SRichard Henderson default: 1054633c4283SRichard Henderson g_assert_not_reached(); 1055633c4283SRichard Henderson } 1056633c4283SRichard Henderson } else { 1057fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1058fcf5ef2aSThomas Huth } 1059fcf5ef2aSThomas Huth } 1060fcf5ef2aSThomas Huth 10610c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1062fcf5ef2aSThomas Huth { 1063fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1064fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1065ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1066fcf5ef2aSThomas Huth } 1067fcf5ef2aSThomas Huth } 1068fcf5ef2aSThomas Huth 10690c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1070fcf5ef2aSThomas Huth { 1071fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1072fcf5ef2aSThomas Huth save_npc(dc); 1073fcf5ef2aSThomas Huth } 1074fcf5ef2aSThomas Huth 1075fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1076fcf5ef2aSThomas Huth { 1077fcf5ef2aSThomas Huth save_state(dc); 1078ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1079af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1080fcf5ef2aSThomas Huth } 1081fcf5ef2aSThomas Huth 1082186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1083fcf5ef2aSThomas Huth { 1084186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1085186e7890SRichard Henderson 1086186e7890SRichard Henderson e->next = dc->delay_excp_list; 1087186e7890SRichard Henderson dc->delay_excp_list = e; 1088186e7890SRichard Henderson 1089186e7890SRichard Henderson e->lab = gen_new_label(); 1090186e7890SRichard Henderson e->excp = excp; 1091186e7890SRichard Henderson e->pc = dc->pc; 1092186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1093186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1094186e7890SRichard Henderson e->npc = dc->npc; 1095186e7890SRichard Henderson 1096186e7890SRichard Henderson return e->lab; 1097186e7890SRichard Henderson } 1098186e7890SRichard Henderson 1099186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1100186e7890SRichard Henderson { 1101186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1102186e7890SRichard Henderson } 1103186e7890SRichard Henderson 1104186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1105186e7890SRichard Henderson { 1106186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1107186e7890SRichard Henderson TCGLabel *lab; 1108186e7890SRichard Henderson 1109186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1110186e7890SRichard Henderson 1111186e7890SRichard Henderson flush_cond(dc); 1112186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1113186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth 11160c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1117fcf5ef2aSThomas Huth { 1118633c4283SRichard Henderson if (dc->npc & 3) { 1119633c4283SRichard Henderson switch (dc->npc) { 1120633c4283SRichard Henderson case JUMP_PC: 1121fcf5ef2aSThomas Huth gen_generic_branch(dc); 1122fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 112399c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1124633c4283SRichard Henderson break; 1125633c4283SRichard Henderson case DYNAMIC_PC: 1126633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1127fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1128633c4283SRichard Henderson dc->pc = dc->npc; 1129633c4283SRichard Henderson break; 1130633c4283SRichard Henderson default: 1131633c4283SRichard Henderson g_assert_not_reached(); 1132633c4283SRichard Henderson } 1133fcf5ef2aSThomas Huth } else { 1134fcf5ef2aSThomas Huth dc->pc = dc->npc; 1135fcf5ef2aSThomas Huth } 1136fcf5ef2aSThomas Huth } 1137fcf5ef2aSThomas Huth 11380c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1139fcf5ef2aSThomas Huth { 1140fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1141fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1142fcf5ef2aSThomas Huth } 1143fcf5ef2aSThomas Huth 1144fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1145fcf5ef2aSThomas Huth DisasContext *dc) 1146fcf5ef2aSThomas Huth { 1147fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1148fcf5ef2aSThomas Huth TCG_COND_NEVER, 1149fcf5ef2aSThomas Huth TCG_COND_EQ, 1150fcf5ef2aSThomas Huth TCG_COND_LE, 1151fcf5ef2aSThomas Huth TCG_COND_LT, 1152fcf5ef2aSThomas Huth TCG_COND_LEU, 1153fcf5ef2aSThomas Huth TCG_COND_LTU, 1154fcf5ef2aSThomas Huth -1, /* neg */ 1155fcf5ef2aSThomas Huth -1, /* overflow */ 1156fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1157fcf5ef2aSThomas Huth TCG_COND_NE, 1158fcf5ef2aSThomas Huth TCG_COND_GT, 1159fcf5ef2aSThomas Huth TCG_COND_GE, 1160fcf5ef2aSThomas Huth TCG_COND_GTU, 1161fcf5ef2aSThomas Huth TCG_COND_GEU, 1162fcf5ef2aSThomas Huth -1, /* pos */ 1163fcf5ef2aSThomas Huth -1, /* no overflow */ 1164fcf5ef2aSThomas Huth }; 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth static int logic_cond[16] = { 1167fcf5ef2aSThomas Huth TCG_COND_NEVER, 1168fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1169fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1170fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1171fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1172fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1173fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1174fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1175fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1176fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1177fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1178fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1179fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1180fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1181fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1182fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1183fcf5ef2aSThomas Huth }; 1184fcf5ef2aSThomas Huth 1185fcf5ef2aSThomas Huth TCGv_i32 r_src; 1186fcf5ef2aSThomas Huth TCGv r_dst; 1187fcf5ef2aSThomas Huth 1188fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1189fcf5ef2aSThomas Huth if (xcc) { 1190fcf5ef2aSThomas Huth r_src = cpu_xcc; 1191fcf5ef2aSThomas Huth } else { 1192fcf5ef2aSThomas Huth r_src = cpu_psr; 1193fcf5ef2aSThomas Huth } 1194fcf5ef2aSThomas Huth #else 1195fcf5ef2aSThomas Huth r_src = cpu_psr; 1196fcf5ef2aSThomas Huth #endif 1197fcf5ef2aSThomas Huth 1198fcf5ef2aSThomas Huth switch (dc->cc_op) { 1199fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1200fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1201fcf5ef2aSThomas Huth do_compare_dst_0: 1202fcf5ef2aSThomas Huth cmp->is_bool = false; 120300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1204fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1205fcf5ef2aSThomas Huth if (!xcc) { 1206fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1207fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1208fcf5ef2aSThomas Huth break; 1209fcf5ef2aSThomas Huth } 1210fcf5ef2aSThomas Huth #endif 1211fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1212fcf5ef2aSThomas Huth break; 1213fcf5ef2aSThomas Huth 1214fcf5ef2aSThomas Huth case CC_OP_SUB: 1215fcf5ef2aSThomas Huth switch (cond) { 1216fcf5ef2aSThomas Huth case 6: /* neg */ 1217fcf5ef2aSThomas Huth case 14: /* pos */ 1218fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1219fcf5ef2aSThomas Huth goto do_compare_dst_0; 1220fcf5ef2aSThomas Huth 1221fcf5ef2aSThomas Huth case 7: /* overflow */ 1222fcf5ef2aSThomas Huth case 15: /* !overflow */ 1223fcf5ef2aSThomas Huth goto do_dynamic; 1224fcf5ef2aSThomas Huth 1225fcf5ef2aSThomas Huth default: 1226fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1227fcf5ef2aSThomas Huth cmp->is_bool = false; 1228fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1229fcf5ef2aSThomas Huth if (!xcc) { 1230fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1231fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1232fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1233fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1234fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1235fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1236fcf5ef2aSThomas Huth break; 1237fcf5ef2aSThomas Huth } 1238fcf5ef2aSThomas Huth #endif 1239fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1240fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth } 1243fcf5ef2aSThomas Huth break; 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth default: 1246fcf5ef2aSThomas Huth do_dynamic: 1247ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1248fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1249fcf5ef2aSThomas Huth /* FALLTHRU */ 1250fcf5ef2aSThomas Huth 1251fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1252fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1253fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1254fcf5ef2aSThomas Huth cmp->is_bool = true; 1255fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 125600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1257fcf5ef2aSThomas Huth 1258fcf5ef2aSThomas Huth switch (cond) { 1259fcf5ef2aSThomas Huth case 0x0: 1260fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0x1: 1263fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0x2: 1266fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth case 0x3: 1269fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1270fcf5ef2aSThomas Huth break; 1271fcf5ef2aSThomas Huth case 0x4: 1272fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1273fcf5ef2aSThomas Huth break; 1274fcf5ef2aSThomas Huth case 0x5: 1275fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case 0x6: 1278fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth case 0x7: 1281fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth case 0x8: 1284fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0x9: 1287fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case 0xa: 1290fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth case 0xb: 1293fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1294fcf5ef2aSThomas Huth break; 1295fcf5ef2aSThomas Huth case 0xc: 1296fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth case 0xd: 1299fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1300fcf5ef2aSThomas Huth break; 1301fcf5ef2aSThomas Huth case 0xe: 1302fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth case 0xf: 1305fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1306fcf5ef2aSThomas Huth break; 1307fcf5ef2aSThomas Huth } 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth } 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1313fcf5ef2aSThomas Huth { 1314fcf5ef2aSThomas Huth unsigned int offset; 1315fcf5ef2aSThomas Huth TCGv r_dst; 1316fcf5ef2aSThomas Huth 1317fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1318fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1319fcf5ef2aSThomas Huth cmp->is_bool = true; 1320fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 132100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1322fcf5ef2aSThomas Huth 1323fcf5ef2aSThomas Huth switch (cc) { 1324fcf5ef2aSThomas Huth default: 1325fcf5ef2aSThomas Huth case 0x0: 1326fcf5ef2aSThomas Huth offset = 0; 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 0x1: 1329fcf5ef2aSThomas Huth offset = 32 - 10; 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth case 0x2: 1332fcf5ef2aSThomas Huth offset = 34 - 10; 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0x3: 1335fcf5ef2aSThomas Huth offset = 36 - 10; 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth } 1338fcf5ef2aSThomas Huth 1339fcf5ef2aSThomas Huth switch (cond) { 1340fcf5ef2aSThomas Huth case 0x0: 1341fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0x1: 1344fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 0x2: 1347fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth case 0x3: 1350fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 0x4: 1353fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 0x5: 1356fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 0x6: 1359fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth case 0x7: 1362fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1363fcf5ef2aSThomas Huth break; 1364fcf5ef2aSThomas Huth case 0x8: 1365fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1366fcf5ef2aSThomas Huth break; 1367fcf5ef2aSThomas Huth case 0x9: 1368fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1369fcf5ef2aSThomas Huth break; 1370fcf5ef2aSThomas Huth case 0xa: 1371fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1372fcf5ef2aSThomas Huth break; 1373fcf5ef2aSThomas Huth case 0xb: 1374fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 0xc: 1377fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth case 0xd: 1380fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1381fcf5ef2aSThomas Huth break; 1382fcf5ef2aSThomas Huth case 0xe: 1383fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1384fcf5ef2aSThomas Huth break; 1385fcf5ef2aSThomas Huth case 0xf: 1386fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1387fcf5ef2aSThomas Huth break; 1388fcf5ef2aSThomas Huth } 1389fcf5ef2aSThomas Huth } 1390fcf5ef2aSThomas Huth 1391fcf5ef2aSThomas Huth // Inverted logic 1392ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1393ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1394fcf5ef2aSThomas Huth TCG_COND_NE, 1395fcf5ef2aSThomas Huth TCG_COND_GT, 1396fcf5ef2aSThomas Huth TCG_COND_GE, 1397ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1398fcf5ef2aSThomas Huth TCG_COND_EQ, 1399fcf5ef2aSThomas Huth TCG_COND_LE, 1400fcf5ef2aSThomas Huth TCG_COND_LT, 1401fcf5ef2aSThomas Huth }; 1402fcf5ef2aSThomas Huth 1403fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1404fcf5ef2aSThomas Huth { 1405fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1406fcf5ef2aSThomas Huth cmp->is_bool = false; 1407fcf5ef2aSThomas Huth cmp->c1 = r_src; 140800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1409fcf5ef2aSThomas Huth } 1410fcf5ef2aSThomas Huth 1411baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1412baf3dbf2SRichard Henderson { 1413baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1414baf3dbf2SRichard Henderson } 1415baf3dbf2SRichard Henderson 1416baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1417baf3dbf2SRichard Henderson { 1418baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1419baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1420baf3dbf2SRichard Henderson } 1421baf3dbf2SRichard Henderson 1422baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1423baf3dbf2SRichard Henderson { 1424baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1425baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1426baf3dbf2SRichard Henderson } 1427baf3dbf2SRichard Henderson 1428baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1429baf3dbf2SRichard Henderson { 1430baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1431baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1432baf3dbf2SRichard Henderson } 1433baf3dbf2SRichard Henderson 1434c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1435c6d83e4fSRichard Henderson { 1436c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1437c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1438c6d83e4fSRichard Henderson } 1439c6d83e4fSRichard Henderson 1440c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1441c6d83e4fSRichard Henderson { 1442c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1443c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1444c6d83e4fSRichard Henderson } 1445c6d83e4fSRichard Henderson 1446c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1447c6d83e4fSRichard Henderson { 1448c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1449c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1450c6d83e4fSRichard Henderson } 1451c6d83e4fSRichard Henderson 1452fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14530c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1454fcf5ef2aSThomas Huth { 1455fcf5ef2aSThomas Huth switch (fccno) { 1456fcf5ef2aSThomas Huth case 0: 1457ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1458fcf5ef2aSThomas Huth break; 1459fcf5ef2aSThomas Huth case 1: 1460ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1461fcf5ef2aSThomas Huth break; 1462fcf5ef2aSThomas Huth case 2: 1463ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1464fcf5ef2aSThomas Huth break; 1465fcf5ef2aSThomas Huth case 3: 1466ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1467fcf5ef2aSThomas Huth break; 1468fcf5ef2aSThomas Huth } 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth 14710c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1472fcf5ef2aSThomas Huth { 1473fcf5ef2aSThomas Huth switch (fccno) { 1474fcf5ef2aSThomas Huth case 0: 1475ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1476fcf5ef2aSThomas Huth break; 1477fcf5ef2aSThomas Huth case 1: 1478ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1479fcf5ef2aSThomas Huth break; 1480fcf5ef2aSThomas Huth case 2: 1481ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1482fcf5ef2aSThomas Huth break; 1483fcf5ef2aSThomas Huth case 3: 1484ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1485fcf5ef2aSThomas Huth break; 1486fcf5ef2aSThomas Huth } 1487fcf5ef2aSThomas Huth } 1488fcf5ef2aSThomas Huth 14890c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1490fcf5ef2aSThomas Huth { 1491fcf5ef2aSThomas Huth switch (fccno) { 1492fcf5ef2aSThomas Huth case 0: 1493ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1494fcf5ef2aSThomas Huth break; 1495fcf5ef2aSThomas Huth case 1: 1496ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1497fcf5ef2aSThomas Huth break; 1498fcf5ef2aSThomas Huth case 2: 1499ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1500fcf5ef2aSThomas Huth break; 1501fcf5ef2aSThomas Huth case 3: 1502ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1503fcf5ef2aSThomas Huth break; 1504fcf5ef2aSThomas Huth } 1505fcf5ef2aSThomas Huth } 1506fcf5ef2aSThomas Huth 15070c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1508fcf5ef2aSThomas Huth { 1509fcf5ef2aSThomas Huth switch (fccno) { 1510fcf5ef2aSThomas Huth case 0: 1511ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1512fcf5ef2aSThomas Huth break; 1513fcf5ef2aSThomas Huth case 1: 1514ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1515fcf5ef2aSThomas Huth break; 1516fcf5ef2aSThomas Huth case 2: 1517ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1518fcf5ef2aSThomas Huth break; 1519fcf5ef2aSThomas Huth case 3: 1520ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1521fcf5ef2aSThomas Huth break; 1522fcf5ef2aSThomas Huth } 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth 15250c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1526fcf5ef2aSThomas Huth { 1527fcf5ef2aSThomas Huth switch (fccno) { 1528fcf5ef2aSThomas Huth case 0: 1529ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1530fcf5ef2aSThomas Huth break; 1531fcf5ef2aSThomas Huth case 1: 1532ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1533fcf5ef2aSThomas Huth break; 1534fcf5ef2aSThomas Huth case 2: 1535ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1536fcf5ef2aSThomas Huth break; 1537fcf5ef2aSThomas Huth case 3: 1538ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1539fcf5ef2aSThomas Huth break; 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth } 1542fcf5ef2aSThomas Huth 15430c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1544fcf5ef2aSThomas Huth { 1545fcf5ef2aSThomas Huth switch (fccno) { 1546fcf5ef2aSThomas Huth case 0: 1547ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1548fcf5ef2aSThomas Huth break; 1549fcf5ef2aSThomas Huth case 1: 1550ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1551fcf5ef2aSThomas Huth break; 1552fcf5ef2aSThomas Huth case 2: 1553ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1554fcf5ef2aSThomas Huth break; 1555fcf5ef2aSThomas Huth case 3: 1556ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1557fcf5ef2aSThomas Huth break; 1558fcf5ef2aSThomas Huth } 1559fcf5ef2aSThomas Huth } 1560fcf5ef2aSThomas Huth 1561fcf5ef2aSThomas Huth #else 1562fcf5ef2aSThomas Huth 15630c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1564fcf5ef2aSThomas Huth { 1565ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1566fcf5ef2aSThomas Huth } 1567fcf5ef2aSThomas Huth 15680c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1569fcf5ef2aSThomas Huth { 1570ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth 15730c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1574fcf5ef2aSThomas Huth { 1575ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1576fcf5ef2aSThomas Huth } 1577fcf5ef2aSThomas Huth 15780c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1579fcf5ef2aSThomas Huth { 1580ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth 15830c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1584fcf5ef2aSThomas Huth { 1585ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth 15880c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1589fcf5ef2aSThomas Huth { 1590ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth #endif 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1595fcf5ef2aSThomas Huth { 1596fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1597fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1598fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1599fcf5ef2aSThomas Huth } 1600fcf5ef2aSThomas Huth 1601fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1602fcf5ef2aSThomas Huth { 1603fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1604fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1605fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1606fcf5ef2aSThomas Huth return 1; 1607fcf5ef2aSThomas Huth } 1608fcf5ef2aSThomas Huth #endif 1609fcf5ef2aSThomas Huth return 0; 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth 16120c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1613fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1614fcf5ef2aSThomas Huth { 1615fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1616fcf5ef2aSThomas Huth 1617fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1618fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1619fcf5ef2aSThomas Huth 1620ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1621ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth 16260c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1627fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1628fcf5ef2aSThomas Huth { 1629fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1632fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1633fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1634fcf5ef2aSThomas Huth 1635ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1636ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth 16410c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1642fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1647fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1648fcf5ef2aSThomas Huth 1649ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1650ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1653fcf5ef2aSThomas Huth } 1654fcf5ef2aSThomas Huth 16550c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1656fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1657fcf5ef2aSThomas Huth { 1658fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1659fcf5ef2aSThomas Huth 1660fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1661fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1662fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1663fcf5ef2aSThomas Huth 1664ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1665ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1666fcf5ef2aSThomas Huth 1667fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1668fcf5ef2aSThomas Huth } 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16710c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1672fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1673fcf5ef2aSThomas Huth { 1674fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1677fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1678fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1679fcf5ef2aSThomas Huth 1680fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth #endif 1685fcf5ef2aSThomas Huth 16860c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1687fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1688fcf5ef2aSThomas Huth { 1689fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1690fcf5ef2aSThomas Huth 1691ad75a51eSRichard Henderson gen(tcg_env); 1692ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1693fcf5ef2aSThomas Huth 1694fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1695fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1696fcf5ef2aSThomas Huth } 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16990c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1700fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1701fcf5ef2aSThomas Huth { 1702fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1703fcf5ef2aSThomas Huth 1704ad75a51eSRichard Henderson gen(tcg_env); 1705fcf5ef2aSThomas Huth 1706fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1707fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1708fcf5ef2aSThomas Huth } 1709fcf5ef2aSThomas Huth #endif 1710fcf5ef2aSThomas Huth 17110c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1712fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1713fcf5ef2aSThomas Huth { 1714fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1715fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1716fcf5ef2aSThomas Huth 1717ad75a51eSRichard Henderson gen(tcg_env); 1718ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1719fcf5ef2aSThomas Huth 1720fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1721fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth 17240c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1725fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1726fcf5ef2aSThomas Huth { 1727fcf5ef2aSThomas Huth TCGv_i64 dst; 1728fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1729fcf5ef2aSThomas Huth 1730fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1731fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1732fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1733fcf5ef2aSThomas Huth 1734ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1735ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1738fcf5ef2aSThomas Huth } 1739fcf5ef2aSThomas Huth 17400c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1741fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1742fcf5ef2aSThomas Huth { 1743fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1744fcf5ef2aSThomas Huth 1745fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1746fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1747fcf5ef2aSThomas Huth 1748ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1749ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1752fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1753fcf5ef2aSThomas Huth } 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17560c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1757fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1758fcf5ef2aSThomas Huth { 1759fcf5ef2aSThomas Huth TCGv_i64 dst; 1760fcf5ef2aSThomas Huth TCGv_i32 src; 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1763fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1764fcf5ef2aSThomas Huth 1765ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1766ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1769fcf5ef2aSThomas Huth } 1770fcf5ef2aSThomas Huth #endif 1771fcf5ef2aSThomas Huth 17720c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1773fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1774fcf5ef2aSThomas Huth { 1775fcf5ef2aSThomas Huth TCGv_i64 dst; 1776fcf5ef2aSThomas Huth TCGv_i32 src; 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1779fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1780fcf5ef2aSThomas Huth 1781ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1782fcf5ef2aSThomas Huth 1783fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth 17860c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1787fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1788fcf5ef2aSThomas Huth { 1789fcf5ef2aSThomas Huth TCGv_i32 dst; 1790fcf5ef2aSThomas Huth TCGv_i64 src; 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1793fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1794fcf5ef2aSThomas Huth 1795ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1796ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1799fcf5ef2aSThomas Huth } 1800fcf5ef2aSThomas Huth 18010c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1802fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1803fcf5ef2aSThomas Huth { 1804fcf5ef2aSThomas Huth TCGv_i32 dst; 1805fcf5ef2aSThomas Huth 1806fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1807fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1808fcf5ef2aSThomas Huth 1809ad75a51eSRichard Henderson gen(dst, tcg_env); 1810ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1813fcf5ef2aSThomas Huth } 1814fcf5ef2aSThomas Huth 18150c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1816fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1817fcf5ef2aSThomas Huth { 1818fcf5ef2aSThomas Huth TCGv_i64 dst; 1819fcf5ef2aSThomas Huth 1820fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1821fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1822fcf5ef2aSThomas Huth 1823ad75a51eSRichard Henderson gen(dst, tcg_env); 1824ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1827fcf5ef2aSThomas Huth } 1828fcf5ef2aSThomas Huth 18290c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1830fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1831fcf5ef2aSThomas Huth { 1832fcf5ef2aSThomas Huth TCGv_i32 src; 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1835fcf5ef2aSThomas Huth 1836ad75a51eSRichard Henderson gen(tcg_env, src); 1837fcf5ef2aSThomas Huth 1838fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1839fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1840fcf5ef2aSThomas Huth } 1841fcf5ef2aSThomas Huth 18420c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1843fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1844fcf5ef2aSThomas Huth { 1845fcf5ef2aSThomas Huth TCGv_i64 src; 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1848fcf5ef2aSThomas Huth 1849ad75a51eSRichard Henderson gen(tcg_env, src); 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1852fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1853fcf5ef2aSThomas Huth } 1854fcf5ef2aSThomas Huth 1855fcf5ef2aSThomas Huth /* asi moves */ 1856fcf5ef2aSThomas Huth typedef enum { 1857fcf5ef2aSThomas Huth GET_ASI_HELPER, 1858fcf5ef2aSThomas Huth GET_ASI_EXCP, 1859fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1860fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1861fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1862fcf5ef2aSThomas Huth GET_ASI_SHORT, 1863fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1864fcf5ef2aSThomas Huth GET_ASI_BFILL, 1865fcf5ef2aSThomas Huth } ASIType; 1866fcf5ef2aSThomas Huth 1867fcf5ef2aSThomas Huth typedef struct { 1868fcf5ef2aSThomas Huth ASIType type; 1869fcf5ef2aSThomas Huth int asi; 1870fcf5ef2aSThomas Huth int mem_idx; 187114776ab5STony Nguyen MemOp memop; 1872fcf5ef2aSThomas Huth } DisasASI; 1873fcf5ef2aSThomas Huth 1874811cc0b0SRichard Henderson /* 1875811cc0b0SRichard Henderson * Build DisasASI. 1876811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1877811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1878811cc0b0SRichard Henderson */ 1879811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1880fcf5ef2aSThomas Huth { 1881fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1882fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1883fcf5ef2aSThomas Huth 1884811cc0b0SRichard Henderson if (asi == -1) { 1885811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1886811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1887811cc0b0SRichard Henderson goto done; 1888811cc0b0SRichard Henderson } 1889811cc0b0SRichard Henderson 1890fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1891fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1892811cc0b0SRichard Henderson if (asi < 0) { 1893fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1894fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1895fcf5ef2aSThomas Huth } else if (supervisor(dc) 1896fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1897fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1898fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1899fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1900fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1901fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1902fcf5ef2aSThomas Huth switch (asi) { 1903fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1904fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1905fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1906fcf5ef2aSThomas Huth break; 1907fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1908fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1909fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1910fcf5ef2aSThomas Huth break; 1911fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1912fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1913fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1914fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1915fcf5ef2aSThomas Huth break; 1916fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1917fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1918fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1919fcf5ef2aSThomas Huth break; 1920fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1921fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1922fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1923fcf5ef2aSThomas Huth break; 1924fcf5ef2aSThomas Huth } 19256e10f37cSKONRAD Frederic 19266e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19276e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19286e10f37cSKONRAD Frederic */ 19296e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1930fcf5ef2aSThomas Huth } else { 1931fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1932fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1933fcf5ef2aSThomas Huth } 1934fcf5ef2aSThomas Huth #else 1935811cc0b0SRichard Henderson if (asi < 0) { 1936fcf5ef2aSThomas Huth asi = dc->asi; 1937fcf5ef2aSThomas Huth } 1938fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1939fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1940fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1941fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1942fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1943fcf5ef2aSThomas Huth done properly in the helper. */ 1944fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1945fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1946fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1947fcf5ef2aSThomas Huth } else { 1948fcf5ef2aSThomas Huth switch (asi) { 1949fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1950fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1951fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1952fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1953fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1954fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1955fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1956fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1957fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1958fcf5ef2aSThomas Huth break; 1959fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1960fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1961fcf5ef2aSThomas Huth case ASI_TWINX_N: 1962fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1963fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1964fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19659a10756dSArtyom Tarasenko if (hypervisor(dc)) { 196684f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19679a10756dSArtyom Tarasenko } else { 1968fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19699a10756dSArtyom Tarasenko } 1970fcf5ef2aSThomas Huth break; 1971fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1972fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1973fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1974fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1975fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1976fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1977fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1978fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1979fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1980fcf5ef2aSThomas Huth break; 1981fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1982fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1983fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1984fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1985fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1986fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1987fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1988fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1989fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1990fcf5ef2aSThomas Huth break; 1991fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1992fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1993fcf5ef2aSThomas Huth case ASI_TWINX_S: 1994fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1995fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1996fcf5ef2aSThomas Huth case ASI_BLK_S: 1997fcf5ef2aSThomas Huth case ASI_BLK_SL: 1998fcf5ef2aSThomas Huth case ASI_FL8_S: 1999fcf5ef2aSThomas Huth case ASI_FL8_SL: 2000fcf5ef2aSThomas Huth case ASI_FL16_S: 2001fcf5ef2aSThomas Huth case ASI_FL16_SL: 2002fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2003fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2004fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2005fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2006fcf5ef2aSThomas Huth } 2007fcf5ef2aSThomas Huth break; 2008fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2009fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2010fcf5ef2aSThomas Huth case ASI_TWINX_P: 2011fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2012fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2013fcf5ef2aSThomas Huth case ASI_BLK_P: 2014fcf5ef2aSThomas Huth case ASI_BLK_PL: 2015fcf5ef2aSThomas Huth case ASI_FL8_P: 2016fcf5ef2aSThomas Huth case ASI_FL8_PL: 2017fcf5ef2aSThomas Huth case ASI_FL16_P: 2018fcf5ef2aSThomas Huth case ASI_FL16_PL: 2019fcf5ef2aSThomas Huth break; 2020fcf5ef2aSThomas Huth } 2021fcf5ef2aSThomas Huth switch (asi) { 2022fcf5ef2aSThomas Huth case ASI_REAL: 2023fcf5ef2aSThomas Huth case ASI_REAL_IO: 2024fcf5ef2aSThomas Huth case ASI_REAL_L: 2025fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2026fcf5ef2aSThomas Huth case ASI_N: 2027fcf5ef2aSThomas Huth case ASI_NL: 2028fcf5ef2aSThomas Huth case ASI_AIUP: 2029fcf5ef2aSThomas Huth case ASI_AIUPL: 2030fcf5ef2aSThomas Huth case ASI_AIUS: 2031fcf5ef2aSThomas Huth case ASI_AIUSL: 2032fcf5ef2aSThomas Huth case ASI_S: 2033fcf5ef2aSThomas Huth case ASI_SL: 2034fcf5ef2aSThomas Huth case ASI_P: 2035fcf5ef2aSThomas Huth case ASI_PL: 2036fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2037fcf5ef2aSThomas Huth break; 2038fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2039fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2040fcf5ef2aSThomas Huth case ASI_TWINX_N: 2041fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2042fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2043fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2044fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2045fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2046fcf5ef2aSThomas Huth case ASI_TWINX_P: 2047fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2048fcf5ef2aSThomas Huth case ASI_TWINX_S: 2049fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2050fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2051fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2052fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2053fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2054fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2055fcf5ef2aSThomas Huth break; 2056fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2057fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2058fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2059fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2060fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2061fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2062fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2063fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2064fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2065fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2066fcf5ef2aSThomas Huth case ASI_BLK_S: 2067fcf5ef2aSThomas Huth case ASI_BLK_SL: 2068fcf5ef2aSThomas Huth case ASI_BLK_P: 2069fcf5ef2aSThomas Huth case ASI_BLK_PL: 2070fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2071fcf5ef2aSThomas Huth break; 2072fcf5ef2aSThomas Huth case ASI_FL8_S: 2073fcf5ef2aSThomas Huth case ASI_FL8_SL: 2074fcf5ef2aSThomas Huth case ASI_FL8_P: 2075fcf5ef2aSThomas Huth case ASI_FL8_PL: 2076fcf5ef2aSThomas Huth memop = MO_UB; 2077fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2078fcf5ef2aSThomas Huth break; 2079fcf5ef2aSThomas Huth case ASI_FL16_S: 2080fcf5ef2aSThomas Huth case ASI_FL16_SL: 2081fcf5ef2aSThomas Huth case ASI_FL16_P: 2082fcf5ef2aSThomas Huth case ASI_FL16_PL: 2083fcf5ef2aSThomas Huth memop = MO_TEUW; 2084fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2085fcf5ef2aSThomas Huth break; 2086fcf5ef2aSThomas Huth } 2087fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2088fcf5ef2aSThomas Huth if (asi & 8) { 2089fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2090fcf5ef2aSThomas Huth } 2091fcf5ef2aSThomas Huth } 2092fcf5ef2aSThomas Huth #endif 2093fcf5ef2aSThomas Huth 2094811cc0b0SRichard Henderson done: 2095fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2096fcf5ef2aSThomas Huth } 2097fcf5ef2aSThomas Huth 2098a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2099a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2100a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2101a76779eeSRichard Henderson { 2102a76779eeSRichard Henderson g_assert_not_reached(); 2103a76779eeSRichard Henderson } 2104a76779eeSRichard Henderson 2105a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2106a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2107a76779eeSRichard Henderson { 2108a76779eeSRichard Henderson g_assert_not_reached(); 2109a76779eeSRichard Henderson } 2110a76779eeSRichard Henderson #endif 2111a76779eeSRichard Henderson 211242071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2113fcf5ef2aSThomas Huth { 2114c03a0fd1SRichard Henderson switch (da->type) { 2115fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2116fcf5ef2aSThomas Huth break; 2117fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2118fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2119fcf5ef2aSThomas Huth break; 2120fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2121c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2122fcf5ef2aSThomas Huth break; 2123fcf5ef2aSThomas Huth default: 2124fcf5ef2aSThomas Huth { 2125c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2126c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2127fcf5ef2aSThomas Huth 2128fcf5ef2aSThomas Huth save_state(dc); 2129fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2130ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2131fcf5ef2aSThomas Huth #else 2132fcf5ef2aSThomas Huth { 2133fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2134ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2135fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2136fcf5ef2aSThomas Huth } 2137fcf5ef2aSThomas Huth #endif 2138fcf5ef2aSThomas Huth } 2139fcf5ef2aSThomas Huth break; 2140fcf5ef2aSThomas Huth } 2141fcf5ef2aSThomas Huth } 2142fcf5ef2aSThomas Huth 214342071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2144c03a0fd1SRichard Henderson { 2145c03a0fd1SRichard Henderson switch (da->type) { 2146fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2147fcf5ef2aSThomas Huth break; 2148c03a0fd1SRichard Henderson 2149fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2150c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2151fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2152fcf5ef2aSThomas Huth break; 2153c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21543390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21553390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2156fcf5ef2aSThomas Huth break; 2157c03a0fd1SRichard Henderson } 2158c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2159c03a0fd1SRichard Henderson /* fall through */ 2160c03a0fd1SRichard Henderson 2161c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2162c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2163c03a0fd1SRichard Henderson break; 2164c03a0fd1SRichard Henderson 2165fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2166c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2167fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2168fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2169fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2170fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2171fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2172fcf5ef2aSThomas Huth { 2173fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2174fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 217500ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2176fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2177fcf5ef2aSThomas Huth int i; 2178fcf5ef2aSThomas Huth 2179fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2180fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2181fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2182fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2183fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2184c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2185c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2186fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2187fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2188fcf5ef2aSThomas Huth } 2189fcf5ef2aSThomas Huth } 2190fcf5ef2aSThomas Huth break; 2191c03a0fd1SRichard Henderson 2192fcf5ef2aSThomas Huth default: 2193fcf5ef2aSThomas Huth { 2194c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2195c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2196fcf5ef2aSThomas Huth 2197fcf5ef2aSThomas Huth save_state(dc); 2198fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2199ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2200fcf5ef2aSThomas Huth #else 2201fcf5ef2aSThomas Huth { 2202fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2203fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2204ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2205fcf5ef2aSThomas Huth } 2206fcf5ef2aSThomas Huth #endif 2207fcf5ef2aSThomas Huth 2208fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2209fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2210fcf5ef2aSThomas Huth } 2211fcf5ef2aSThomas Huth break; 2212fcf5ef2aSThomas Huth } 2213fcf5ef2aSThomas Huth } 2214fcf5ef2aSThomas Huth 2215dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2216c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2217c03a0fd1SRichard Henderson { 2218c03a0fd1SRichard Henderson switch (da->type) { 2219c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2220c03a0fd1SRichard Henderson break; 2221c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2222dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2223dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2224c03a0fd1SRichard Henderson break; 2225c03a0fd1SRichard Henderson default: 2226c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2227c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2228c03a0fd1SRichard Henderson break; 2229c03a0fd1SRichard Henderson } 2230c03a0fd1SRichard Henderson } 2231c03a0fd1SRichard Henderson 2232d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2233c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2234c03a0fd1SRichard Henderson { 2235c03a0fd1SRichard Henderson switch (da->type) { 2236fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2237c03a0fd1SRichard Henderson return; 2238fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2239c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2240c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2241fcf5ef2aSThomas Huth break; 2242fcf5ef2aSThomas Huth default: 2243fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2244fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2245fcf5ef2aSThomas Huth break; 2246fcf5ef2aSThomas Huth } 2247fcf5ef2aSThomas Huth } 2248fcf5ef2aSThomas Huth 2249cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2250c03a0fd1SRichard Henderson { 2251c03a0fd1SRichard Henderson switch (da->type) { 2252fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2253fcf5ef2aSThomas Huth break; 2254fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2255cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2256cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2257fcf5ef2aSThomas Huth break; 2258fcf5ef2aSThomas Huth default: 22593db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22603db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2261af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2262ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22633db010c3SRichard Henderson } else { 2264c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 226500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22663db010c3SRichard Henderson TCGv_i64 s64, t64; 22673db010c3SRichard Henderson 22683db010c3SRichard Henderson save_state(dc); 22693db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2270ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22713db010c3SRichard Henderson 227200ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2273ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22743db010c3SRichard Henderson 22753db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22763db010c3SRichard Henderson 22773db010c3SRichard Henderson /* End the TB. */ 22783db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22793db010c3SRichard Henderson } 2280fcf5ef2aSThomas Huth break; 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth 2284287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22853259b9e2SRichard Henderson TCGv addr, int rd) 2286fcf5ef2aSThomas Huth { 22873259b9e2SRichard Henderson MemOp memop = da->memop; 22883259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2289fcf5ef2aSThomas Huth TCGv_i32 d32; 2290fcf5ef2aSThomas Huth TCGv_i64 d64; 2291287b1152SRichard Henderson TCGv addr_tmp; 2292fcf5ef2aSThomas Huth 22933259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 22943259b9e2SRichard Henderson if (size == MO_128) { 22953259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 22963259b9e2SRichard Henderson } 22973259b9e2SRichard Henderson 22983259b9e2SRichard Henderson switch (da->type) { 2299fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2300fcf5ef2aSThomas Huth break; 2301fcf5ef2aSThomas Huth 2302fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23033259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2304fcf5ef2aSThomas Huth switch (size) { 23053259b9e2SRichard Henderson case MO_32: 2306fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23073259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2308fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2309fcf5ef2aSThomas Huth break; 23103259b9e2SRichard Henderson 23113259b9e2SRichard Henderson case MO_64: 23123259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2313fcf5ef2aSThomas Huth break; 23143259b9e2SRichard Henderson 23153259b9e2SRichard Henderson case MO_128: 2316fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23173259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2318287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2319287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2320287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2321fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2322fcf5ef2aSThomas Huth break; 2323fcf5ef2aSThomas Huth default: 2324fcf5ef2aSThomas Huth g_assert_not_reached(); 2325fcf5ef2aSThomas Huth } 2326fcf5ef2aSThomas Huth break; 2327fcf5ef2aSThomas Huth 2328fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2329fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23303259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2331fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2332287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2333287b1152SRichard Henderson for (int i = 0; ; ++i) { 23343259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23353259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2336fcf5ef2aSThomas Huth if (i == 7) { 2337fcf5ef2aSThomas Huth break; 2338fcf5ef2aSThomas Huth } 2339287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2340287b1152SRichard Henderson addr = addr_tmp; 2341fcf5ef2aSThomas Huth } 2342fcf5ef2aSThomas Huth } else { 2343fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2344fcf5ef2aSThomas Huth } 2345fcf5ef2aSThomas Huth break; 2346fcf5ef2aSThomas Huth 2347fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2348fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23493259b9e2SRichard Henderson if (orig_size == MO_64) { 23503259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23513259b9e2SRichard Henderson memop | MO_ALIGN); 2352fcf5ef2aSThomas Huth } else { 2353fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2354fcf5ef2aSThomas Huth } 2355fcf5ef2aSThomas Huth break; 2356fcf5ef2aSThomas Huth 2357fcf5ef2aSThomas Huth default: 2358fcf5ef2aSThomas Huth { 23593259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23603259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2361fcf5ef2aSThomas Huth 2362fcf5ef2aSThomas Huth save_state(dc); 2363fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2364fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2365fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2366fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2367fcf5ef2aSThomas Huth switch (size) { 23683259b9e2SRichard Henderson case MO_32: 2369fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2370ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2371fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2372fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2373fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2374fcf5ef2aSThomas Huth break; 23753259b9e2SRichard Henderson case MO_64: 23763259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 23773259b9e2SRichard Henderson r_asi, r_mop); 2378fcf5ef2aSThomas Huth break; 23793259b9e2SRichard Henderson case MO_128: 2380fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2381ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2382287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2383287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2384287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 23853259b9e2SRichard Henderson r_asi, r_mop); 2386fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2387fcf5ef2aSThomas Huth break; 2388fcf5ef2aSThomas Huth default: 2389fcf5ef2aSThomas Huth g_assert_not_reached(); 2390fcf5ef2aSThomas Huth } 2391fcf5ef2aSThomas Huth } 2392fcf5ef2aSThomas Huth break; 2393fcf5ef2aSThomas Huth } 2394fcf5ef2aSThomas Huth } 2395fcf5ef2aSThomas Huth 2396287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 23973259b9e2SRichard Henderson TCGv addr, int rd) 23983259b9e2SRichard Henderson { 23993259b9e2SRichard Henderson MemOp memop = da->memop; 24003259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2401fcf5ef2aSThomas Huth TCGv_i32 d32; 2402287b1152SRichard Henderson TCGv addr_tmp; 2403fcf5ef2aSThomas Huth 24043259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24053259b9e2SRichard Henderson if (size == MO_128) { 24063259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24073259b9e2SRichard Henderson } 24083259b9e2SRichard Henderson 24093259b9e2SRichard Henderson switch (da->type) { 2410fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2411fcf5ef2aSThomas Huth break; 2412fcf5ef2aSThomas Huth 2413fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24143259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2415fcf5ef2aSThomas Huth switch (size) { 24163259b9e2SRichard Henderson case MO_32: 2417fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24183259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2419fcf5ef2aSThomas Huth break; 24203259b9e2SRichard Henderson case MO_64: 24213259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24223259b9e2SRichard Henderson memop | MO_ALIGN_4); 2423fcf5ef2aSThomas Huth break; 24243259b9e2SRichard Henderson case MO_128: 2425fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2426fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2427fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2428fcf5ef2aSThomas Huth having to probe the second page before performing the first 2429fcf5ef2aSThomas Huth write. */ 24303259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24313259b9e2SRichard Henderson memop | MO_ALIGN_16); 2432287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2433287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2434287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2435fcf5ef2aSThomas Huth break; 2436fcf5ef2aSThomas Huth default: 2437fcf5ef2aSThomas Huth g_assert_not_reached(); 2438fcf5ef2aSThomas Huth } 2439fcf5ef2aSThomas Huth break; 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2442fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24433259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2444fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2445287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2446287b1152SRichard Henderson for (int i = 0; ; ++i) { 24473259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24483259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2449fcf5ef2aSThomas Huth if (i == 7) { 2450fcf5ef2aSThomas Huth break; 2451fcf5ef2aSThomas Huth } 2452287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2453287b1152SRichard Henderson addr = addr_tmp; 2454fcf5ef2aSThomas Huth } 2455fcf5ef2aSThomas Huth } else { 2456fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2457fcf5ef2aSThomas Huth } 2458fcf5ef2aSThomas Huth break; 2459fcf5ef2aSThomas Huth 2460fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2461fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24623259b9e2SRichard Henderson if (orig_size == MO_64) { 24633259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24643259b9e2SRichard Henderson memop | MO_ALIGN); 2465fcf5ef2aSThomas Huth } else { 2466fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2467fcf5ef2aSThomas Huth } 2468fcf5ef2aSThomas Huth break; 2469fcf5ef2aSThomas Huth 2470fcf5ef2aSThomas Huth default: 2471fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2472fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2473fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2474fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2475fcf5ef2aSThomas Huth break; 2476fcf5ef2aSThomas Huth } 2477fcf5ef2aSThomas Huth } 2478fcf5ef2aSThomas Huth 247942071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2480fcf5ef2aSThomas Huth { 2481a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2482a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2483fcf5ef2aSThomas Huth 2484c03a0fd1SRichard Henderson switch (da->type) { 2485fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2486fcf5ef2aSThomas Huth return; 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2489ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2490ebbbec92SRichard Henderson { 2491ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2492ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2493ebbbec92SRichard Henderson 2494ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2495ebbbec92SRichard Henderson /* 2496ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2497ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2498ebbbec92SRichard Henderson * the order of the writebacks. 2499ebbbec92SRichard Henderson */ 2500ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2501ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2502ebbbec92SRichard Henderson } else { 2503ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2504ebbbec92SRichard Henderson } 2505ebbbec92SRichard Henderson } 2506fcf5ef2aSThomas Huth break; 2507ebbbec92SRichard Henderson #else 2508ebbbec92SRichard Henderson g_assert_not_reached(); 2509ebbbec92SRichard Henderson #endif 2510fcf5ef2aSThomas Huth 2511fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2512fcf5ef2aSThomas Huth { 2513fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2514fcf5ef2aSThomas Huth 2515c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2516fcf5ef2aSThomas Huth 2517fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2518fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2519fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2520c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2521a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2522fcf5ef2aSThomas Huth } else { 2523a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2524fcf5ef2aSThomas Huth } 2525fcf5ef2aSThomas Huth } 2526fcf5ef2aSThomas Huth break; 2527fcf5ef2aSThomas Huth 2528fcf5ef2aSThomas Huth default: 2529fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2530fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2531fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2532fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2533fcf5ef2aSThomas Huth { 2534c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2535c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2536fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2537fcf5ef2aSThomas Huth 2538fcf5ef2aSThomas Huth save_state(dc); 2539ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2540fcf5ef2aSThomas Huth 2541fcf5ef2aSThomas Huth /* See above. */ 2542c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2543a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2544fcf5ef2aSThomas Huth } else { 2545a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2546fcf5ef2aSThomas Huth } 2547fcf5ef2aSThomas Huth } 2548fcf5ef2aSThomas Huth break; 2549fcf5ef2aSThomas Huth } 2550fcf5ef2aSThomas Huth 2551fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2552fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2553fcf5ef2aSThomas Huth } 2554fcf5ef2aSThomas Huth 255542071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2556c03a0fd1SRichard Henderson { 2557c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2558fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2559fcf5ef2aSThomas Huth 2560c03a0fd1SRichard Henderson switch (da->type) { 2561fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2562fcf5ef2aSThomas Huth break; 2563fcf5ef2aSThomas Huth 2564fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2565ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2566ebbbec92SRichard Henderson { 2567ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2568ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2569ebbbec92SRichard Henderson 2570ebbbec92SRichard Henderson /* 2571ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2572ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2573ebbbec92SRichard Henderson * the order of the construction. 2574ebbbec92SRichard Henderson */ 2575ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2576ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2577ebbbec92SRichard Henderson } else { 2578ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2579ebbbec92SRichard Henderson } 2580ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2581ebbbec92SRichard Henderson } 2582fcf5ef2aSThomas Huth break; 2583ebbbec92SRichard Henderson #else 2584ebbbec92SRichard Henderson g_assert_not_reached(); 2585ebbbec92SRichard Henderson #endif 2586fcf5ef2aSThomas Huth 2587fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2588fcf5ef2aSThomas Huth { 2589fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2590fcf5ef2aSThomas Huth 2591fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2592fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2593fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2594c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2595a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2596fcf5ef2aSThomas Huth } else { 2597a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2598fcf5ef2aSThomas Huth } 2599c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2600fcf5ef2aSThomas Huth } 2601fcf5ef2aSThomas Huth break; 2602fcf5ef2aSThomas Huth 2603a76779eeSRichard Henderson case GET_ASI_BFILL: 2604a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2605a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2606a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2607a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2608a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2609a76779eeSRichard Henderson as a cacheline-style operation. */ 2610a76779eeSRichard Henderson { 2611a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2612a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2613a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2614a76779eeSRichard Henderson int i; 2615a76779eeSRichard Henderson 2616a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2617a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2618a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2619c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2620a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2621a76779eeSRichard Henderson } 2622a76779eeSRichard Henderson } 2623a76779eeSRichard Henderson break; 2624a76779eeSRichard Henderson 2625fcf5ef2aSThomas Huth default: 2626fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2627fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2628fcf5ef2aSThomas Huth { 2629c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2630c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2631fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2632fcf5ef2aSThomas Huth 2633fcf5ef2aSThomas Huth /* See above. */ 2634c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2635a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2636fcf5ef2aSThomas Huth } else { 2637a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2638fcf5ef2aSThomas Huth } 2639fcf5ef2aSThomas Huth 2640fcf5ef2aSThomas Huth save_state(dc); 2641ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2642fcf5ef2aSThomas Huth } 2643fcf5ef2aSThomas Huth break; 2644fcf5ef2aSThomas Huth } 2645fcf5ef2aSThomas Huth } 2646fcf5ef2aSThomas Huth 26473d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2648fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2649fcf5ef2aSThomas Huth { 2650fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2651fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2652fcf5ef2aSThomas Huth } 2653fcf5ef2aSThomas Huth 2654fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2655fcf5ef2aSThomas Huth { 2656fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2657fcf5ef2aSThomas Huth 2658fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2659fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2660fcf5ef2aSThomas Huth the later. */ 2661fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2662fcf5ef2aSThomas Huth if (cmp->is_bool) { 2663fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2664fcf5ef2aSThomas Huth } else { 2665fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2666fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2667fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2668fcf5ef2aSThomas Huth } 2669fcf5ef2aSThomas Huth 2670fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2671fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2672fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 267300ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2674fcf5ef2aSThomas Huth 2675fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2678fcf5ef2aSThomas Huth } 2679fcf5ef2aSThomas Huth 2680fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2681fcf5ef2aSThomas Huth { 2682fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2683fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2684fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2685fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2686fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2687fcf5ef2aSThomas Huth } 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2690fcf5ef2aSThomas Huth { 2691fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2692fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2693fcf5ef2aSThomas Huth 2694fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2695fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2696fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2697fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2698fcf5ef2aSThomas Huth 2699fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2700fcf5ef2aSThomas Huth } 2701fcf5ef2aSThomas Huth 27025d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2703fcf5ef2aSThomas Huth { 2704fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2707ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2708fcf5ef2aSThomas Huth 2709fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2710fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2713fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2714ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2715fcf5ef2aSThomas Huth 2716fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2717fcf5ef2aSThomas Huth { 2718fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2719fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2720fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2721fcf5ef2aSThomas Huth } 2722fcf5ef2aSThomas Huth } 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2725fcf5ef2aSThomas Huth { 2726fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2727fcf5ef2aSThomas Huth 2728fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2729fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2730fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2731fcf5ef2aSThomas Huth 2732fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2733fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2734fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2735fcf5ef2aSThomas Huth 2736fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2737fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2738fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2739fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2740fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2743fcf5ef2aSThomas Huth } 2744fcf5ef2aSThomas Huth #endif 2745fcf5ef2aSThomas Huth 274606c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 274706c060d9SRichard Henderson { 274806c060d9SRichard Henderson return DFPREG(x); 274906c060d9SRichard Henderson } 275006c060d9SRichard Henderson 275106c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 275206c060d9SRichard Henderson { 275306c060d9SRichard Henderson return QFPREG(x); 275406c060d9SRichard Henderson } 275506c060d9SRichard Henderson 2756878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2757878cc677SRichard Henderson #include "decode-insns.c.inc" 2758878cc677SRichard Henderson 2759878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2760878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2761878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2762878cc677SRichard Henderson 2763878cc677SRichard Henderson #define avail_ALL(C) true 2764878cc677SRichard Henderson #ifdef TARGET_SPARC64 2765878cc677SRichard Henderson # define avail_32(C) false 2766af25071cSRichard Henderson # define avail_ASR17(C) false 2767d0a11d25SRichard Henderson # define avail_CASA(C) true 2768c2636853SRichard Henderson # define avail_DIV(C) true 2769b5372650SRichard Henderson # define avail_MUL(C) true 27700faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2771878cc677SRichard Henderson # define avail_64(C) true 27725d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2773af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2774b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2775b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2776878cc677SRichard Henderson #else 2777878cc677SRichard Henderson # define avail_32(C) true 2778af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2779d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2780c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2781b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 27820faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2783878cc677SRichard Henderson # define avail_64(C) false 27845d617bfbSRichard Henderson # define avail_GL(C) false 2785af25071cSRichard Henderson # define avail_HYPV(C) false 2786b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2787b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2788878cc677SRichard Henderson #endif 2789878cc677SRichard Henderson 2790878cc677SRichard Henderson /* Default case for non jump instructions. */ 2791878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2792878cc677SRichard Henderson { 2793878cc677SRichard Henderson if (dc->npc & 3) { 2794878cc677SRichard Henderson switch (dc->npc) { 2795878cc677SRichard Henderson case DYNAMIC_PC: 2796878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2797878cc677SRichard Henderson dc->pc = dc->npc; 2798878cc677SRichard Henderson gen_op_next_insn(); 2799878cc677SRichard Henderson break; 2800878cc677SRichard Henderson case JUMP_PC: 2801878cc677SRichard Henderson /* we can do a static jump */ 2802878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2803878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2804878cc677SRichard Henderson break; 2805878cc677SRichard Henderson default: 2806878cc677SRichard Henderson g_assert_not_reached(); 2807878cc677SRichard Henderson } 2808878cc677SRichard Henderson } else { 2809878cc677SRichard Henderson dc->pc = dc->npc; 2810878cc677SRichard Henderson dc->npc = dc->npc + 4; 2811878cc677SRichard Henderson } 2812878cc677SRichard Henderson return true; 2813878cc677SRichard Henderson } 2814878cc677SRichard Henderson 28156d2a0768SRichard Henderson /* 28166d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28176d2a0768SRichard Henderson */ 28186d2a0768SRichard Henderson 2819276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2820276567aaSRichard Henderson { 2821276567aaSRichard Henderson if (annul) { 2822276567aaSRichard Henderson dc->pc = dc->npc + 4; 2823276567aaSRichard Henderson dc->npc = dc->pc + 4; 2824276567aaSRichard Henderson } else { 2825276567aaSRichard Henderson dc->pc = dc->npc; 2826276567aaSRichard Henderson dc->npc = dc->pc + 4; 2827276567aaSRichard Henderson } 2828276567aaSRichard Henderson return true; 2829276567aaSRichard Henderson } 2830276567aaSRichard Henderson 2831276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2832276567aaSRichard Henderson target_ulong dest) 2833276567aaSRichard Henderson { 2834276567aaSRichard Henderson if (annul) { 2835276567aaSRichard Henderson dc->pc = dest; 2836276567aaSRichard Henderson dc->npc = dest + 4; 2837276567aaSRichard Henderson } else { 2838276567aaSRichard Henderson dc->pc = dc->npc; 2839276567aaSRichard Henderson dc->npc = dest; 2840276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2841276567aaSRichard Henderson } 2842276567aaSRichard Henderson return true; 2843276567aaSRichard Henderson } 2844276567aaSRichard Henderson 28459d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 28469d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2847276567aaSRichard Henderson { 28486b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 28496b3e4cc6SRichard Henderson 2850276567aaSRichard Henderson if (annul) { 28516b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 28526b3e4cc6SRichard Henderson 28539d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 28546b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 28556b3e4cc6SRichard Henderson gen_set_label(l1); 28566b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 28576b3e4cc6SRichard Henderson 28586b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2859276567aaSRichard Henderson } else { 28606b3e4cc6SRichard Henderson if (npc & 3) { 28616b3e4cc6SRichard Henderson switch (npc) { 28626b3e4cc6SRichard Henderson case DYNAMIC_PC: 28636b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 28646b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 28656b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 28669d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 28679d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 28686b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 28696b3e4cc6SRichard Henderson dc->pc = npc; 28706b3e4cc6SRichard Henderson break; 28716b3e4cc6SRichard Henderson default: 28726b3e4cc6SRichard Henderson g_assert_not_reached(); 28736b3e4cc6SRichard Henderson } 28746b3e4cc6SRichard Henderson } else { 28756b3e4cc6SRichard Henderson dc->pc = npc; 28766b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 28776b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 28786b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 28799d4e2bc7SRichard Henderson if (cmp->is_bool) { 28809d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 28819d4e2bc7SRichard Henderson } else { 28829d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 28839d4e2bc7SRichard Henderson } 28846b3e4cc6SRichard Henderson } 2885276567aaSRichard Henderson } 2886276567aaSRichard Henderson return true; 2887276567aaSRichard Henderson } 2888276567aaSRichard Henderson 2889af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2890af25071cSRichard Henderson { 2891af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2892af25071cSRichard Henderson return true; 2893af25071cSRichard Henderson } 2894af25071cSRichard Henderson 289506c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 289606c060d9SRichard Henderson { 289706c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 289806c060d9SRichard Henderson return true; 289906c060d9SRichard Henderson } 290006c060d9SRichard Henderson 290106c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 290206c060d9SRichard Henderson { 290306c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 290406c060d9SRichard Henderson return false; 290506c060d9SRichard Henderson } 290606c060d9SRichard Henderson return raise_unimpfpop(dc); 290706c060d9SRichard Henderson } 290806c060d9SRichard Henderson 2909276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2910276567aaSRichard Henderson { 2911276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29121ea9c62aSRichard Henderson DisasCompare cmp; 2913276567aaSRichard Henderson 2914276567aaSRichard Henderson switch (a->cond) { 2915276567aaSRichard Henderson case 0x0: 2916276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2917276567aaSRichard Henderson case 0x8: 2918276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2919276567aaSRichard Henderson default: 2920276567aaSRichard Henderson flush_cond(dc); 29211ea9c62aSRichard Henderson 29221ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29239d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2924276567aaSRichard Henderson } 2925276567aaSRichard Henderson } 2926276567aaSRichard Henderson 2927276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2928276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2929276567aaSRichard Henderson 293045196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 293145196ea4SRichard Henderson { 293245196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2933d5471936SRichard Henderson DisasCompare cmp; 293445196ea4SRichard Henderson 293545196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 293645196ea4SRichard Henderson return true; 293745196ea4SRichard Henderson } 293845196ea4SRichard Henderson switch (a->cond) { 293945196ea4SRichard Henderson case 0x0: 294045196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 294145196ea4SRichard Henderson case 0x8: 294245196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 294345196ea4SRichard Henderson default: 294445196ea4SRichard Henderson flush_cond(dc); 2945d5471936SRichard Henderson 2946d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29479d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 294845196ea4SRichard Henderson } 294945196ea4SRichard Henderson } 295045196ea4SRichard Henderson 295145196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 295245196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 295345196ea4SRichard Henderson 2954ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2955ab9ffe98SRichard Henderson { 2956ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2957ab9ffe98SRichard Henderson DisasCompare cmp; 2958ab9ffe98SRichard Henderson 2959ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2960ab9ffe98SRichard Henderson return false; 2961ab9ffe98SRichard Henderson } 2962ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2963ab9ffe98SRichard Henderson return false; 2964ab9ffe98SRichard Henderson } 2965ab9ffe98SRichard Henderson 2966ab9ffe98SRichard Henderson flush_cond(dc); 2967ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 29689d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2969ab9ffe98SRichard Henderson } 2970ab9ffe98SRichard Henderson 297123ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 297223ada1b1SRichard Henderson { 297323ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 297423ada1b1SRichard Henderson 297523ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 297623ada1b1SRichard Henderson gen_mov_pc_npc(dc); 297723ada1b1SRichard Henderson dc->npc = target; 297823ada1b1SRichard Henderson return true; 297923ada1b1SRichard Henderson } 298023ada1b1SRichard Henderson 298145196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 298245196ea4SRichard Henderson { 298345196ea4SRichard Henderson /* 298445196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 298545196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 298645196ea4SRichard Henderson */ 298745196ea4SRichard Henderson #ifdef TARGET_SPARC64 298845196ea4SRichard Henderson return false; 298945196ea4SRichard Henderson #else 299045196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 299145196ea4SRichard Henderson return true; 299245196ea4SRichard Henderson #endif 299345196ea4SRichard Henderson } 299445196ea4SRichard Henderson 29956d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 29966d2a0768SRichard Henderson { 29976d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 29986d2a0768SRichard Henderson if (a->rd) { 29996d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30006d2a0768SRichard Henderson } 30016d2a0768SRichard Henderson return advance_pc(dc); 30026d2a0768SRichard Henderson } 30036d2a0768SRichard Henderson 30040faef01bSRichard Henderson /* 30050faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 30060faef01bSRichard Henderson */ 30070faef01bSRichard Henderson 300830376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 300930376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 301030376636SRichard Henderson { 301130376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 301230376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 301330376636SRichard Henderson DisasCompare cmp; 301430376636SRichard Henderson TCGLabel *lab; 301530376636SRichard Henderson TCGv_i32 trap; 301630376636SRichard Henderson 301730376636SRichard Henderson /* Trap never. */ 301830376636SRichard Henderson if (cond == 0) { 301930376636SRichard Henderson return advance_pc(dc); 302030376636SRichard Henderson } 302130376636SRichard Henderson 302230376636SRichard Henderson /* 302330376636SRichard Henderson * Immediate traps are the most common case. Since this value is 302430376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 302530376636SRichard Henderson */ 302630376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 302730376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 302830376636SRichard Henderson } else { 302930376636SRichard Henderson trap = tcg_temp_new_i32(); 303030376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 303130376636SRichard Henderson if (imm) { 303230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 303330376636SRichard Henderson } else { 303430376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 303530376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 303630376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 303730376636SRichard Henderson } 303830376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 303930376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 304030376636SRichard Henderson } 304130376636SRichard Henderson 304230376636SRichard Henderson /* Trap always. */ 304330376636SRichard Henderson if (cond == 8) { 304430376636SRichard Henderson save_state(dc); 304530376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 304630376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 304730376636SRichard Henderson return true; 304830376636SRichard Henderson } 304930376636SRichard Henderson 305030376636SRichard Henderson /* Conditional trap. */ 305130376636SRichard Henderson flush_cond(dc); 305230376636SRichard Henderson lab = delay_exceptionv(dc, trap); 305330376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 305430376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 305530376636SRichard Henderson 305630376636SRichard Henderson return advance_pc(dc); 305730376636SRichard Henderson } 305830376636SRichard Henderson 305930376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 306030376636SRichard Henderson { 306130376636SRichard Henderson if (avail_32(dc) && a->cc) { 306230376636SRichard Henderson return false; 306330376636SRichard Henderson } 306430376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 306530376636SRichard Henderson } 306630376636SRichard Henderson 306730376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 306830376636SRichard Henderson { 306930376636SRichard Henderson if (avail_64(dc)) { 307030376636SRichard Henderson return false; 307130376636SRichard Henderson } 307230376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 307330376636SRichard Henderson } 307430376636SRichard Henderson 307530376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 307630376636SRichard Henderson { 307730376636SRichard Henderson if (avail_32(dc)) { 307830376636SRichard Henderson return false; 307930376636SRichard Henderson } 308030376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 308130376636SRichard Henderson } 308230376636SRichard Henderson 3083af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3084af25071cSRichard Henderson { 3085af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3086af25071cSRichard Henderson return advance_pc(dc); 3087af25071cSRichard Henderson } 3088af25071cSRichard Henderson 3089af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3090af25071cSRichard Henderson { 3091af25071cSRichard Henderson if (avail_32(dc)) { 3092af25071cSRichard Henderson return false; 3093af25071cSRichard Henderson } 3094af25071cSRichard Henderson if (a->mmask) { 3095af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3096af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3097af25071cSRichard Henderson } 3098af25071cSRichard Henderson if (a->cmask) { 3099af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3100af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3101af25071cSRichard Henderson } 3102af25071cSRichard Henderson return advance_pc(dc); 3103af25071cSRichard Henderson } 3104af25071cSRichard Henderson 3105af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3106af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3107af25071cSRichard Henderson { 3108af25071cSRichard Henderson if (!priv) { 3109af25071cSRichard Henderson return raise_priv(dc); 3110af25071cSRichard Henderson } 3111af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3112af25071cSRichard Henderson return advance_pc(dc); 3113af25071cSRichard Henderson } 3114af25071cSRichard Henderson 3115af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3116af25071cSRichard Henderson { 3117af25071cSRichard Henderson return cpu_y; 3118af25071cSRichard Henderson } 3119af25071cSRichard Henderson 3120af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3121af25071cSRichard Henderson { 3122af25071cSRichard Henderson /* 3123af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3124af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3125af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3126af25071cSRichard Henderson */ 3127af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3128af25071cSRichard Henderson return false; 3129af25071cSRichard Henderson } 3130af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3131af25071cSRichard Henderson } 3132af25071cSRichard Henderson 3133af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3134af25071cSRichard Henderson { 3135af25071cSRichard Henderson uint32_t val; 3136af25071cSRichard Henderson 3137af25071cSRichard Henderson /* 3138af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3139af25071cSRichard Henderson * some of which are writable. 3140af25071cSRichard Henderson */ 3141af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3142af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3143af25071cSRichard Henderson 3144af25071cSRichard Henderson return tcg_constant_tl(val); 3145af25071cSRichard Henderson } 3146af25071cSRichard Henderson 3147af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3148af25071cSRichard Henderson 3149af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3150af25071cSRichard Henderson { 3151af25071cSRichard Henderson update_psr(dc); 3152af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3153af25071cSRichard Henderson return dst; 3154af25071cSRichard Henderson } 3155af25071cSRichard Henderson 3156af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3157af25071cSRichard Henderson 3158af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3159af25071cSRichard Henderson { 3160af25071cSRichard Henderson #ifdef TARGET_SPARC64 3161af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3162af25071cSRichard Henderson #else 3163af25071cSRichard Henderson qemu_build_not_reached(); 3164af25071cSRichard Henderson #endif 3165af25071cSRichard Henderson } 3166af25071cSRichard Henderson 3167af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3168af25071cSRichard Henderson 3169af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3170af25071cSRichard Henderson { 3171af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3172af25071cSRichard Henderson 3173af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3174af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3175af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3176af25071cSRichard Henderson } 3177af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3178af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3179af25071cSRichard Henderson return dst; 3180af25071cSRichard Henderson } 3181af25071cSRichard Henderson 3182af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3183af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3184af25071cSRichard Henderson 3185af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3186af25071cSRichard Henderson { 3187af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3188af25071cSRichard Henderson } 3189af25071cSRichard Henderson 3190af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3191af25071cSRichard Henderson 3192af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3193af25071cSRichard Henderson { 3194af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3195af25071cSRichard Henderson return dst; 3196af25071cSRichard Henderson } 3197af25071cSRichard Henderson 3198af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3199af25071cSRichard Henderson 3200af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3201af25071cSRichard Henderson { 3202af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3203af25071cSRichard Henderson return cpu_gsr; 3204af25071cSRichard Henderson } 3205af25071cSRichard Henderson 3206af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3207af25071cSRichard Henderson 3208af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3209af25071cSRichard Henderson { 3210af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3211af25071cSRichard Henderson return dst; 3212af25071cSRichard Henderson } 3213af25071cSRichard Henderson 3214af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3215af25071cSRichard Henderson 3216af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3217af25071cSRichard Henderson { 3218577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3219577efa45SRichard Henderson return dst; 3220af25071cSRichard Henderson } 3221af25071cSRichard Henderson 3222af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3223af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3224af25071cSRichard Henderson 3225af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3226af25071cSRichard Henderson { 3227af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3228af25071cSRichard Henderson 3229af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3230af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3231af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3232af25071cSRichard Henderson } 3233af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3234af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3235af25071cSRichard Henderson return dst; 3236af25071cSRichard Henderson } 3237af25071cSRichard Henderson 3238af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3239af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3240af25071cSRichard Henderson 3241af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3242af25071cSRichard Henderson { 3243577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3244577efa45SRichard Henderson return dst; 3245af25071cSRichard Henderson } 3246af25071cSRichard Henderson 3247af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3248af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3249af25071cSRichard Henderson 3250af25071cSRichard Henderson /* 3251af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3252af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3253af25071cSRichard Henderson * this ASR as impl. dep 3254af25071cSRichard Henderson */ 3255af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3256af25071cSRichard Henderson { 3257af25071cSRichard Henderson return tcg_constant_tl(1); 3258af25071cSRichard Henderson } 3259af25071cSRichard Henderson 3260af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3261af25071cSRichard Henderson 3262668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3263668bb9b7SRichard Henderson { 3264668bb9b7SRichard Henderson update_psr(dc); 3265668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3266668bb9b7SRichard Henderson return dst; 3267668bb9b7SRichard Henderson } 3268668bb9b7SRichard Henderson 3269668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3270668bb9b7SRichard Henderson 3271668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3272668bb9b7SRichard Henderson { 3273668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3274668bb9b7SRichard Henderson return dst; 3275668bb9b7SRichard Henderson } 3276668bb9b7SRichard Henderson 3277668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3278668bb9b7SRichard Henderson 3279668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3280668bb9b7SRichard Henderson { 3281668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3282668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3283668bb9b7SRichard Henderson 3284668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3285668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3286668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3287668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3288668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3289668bb9b7SRichard Henderson 3290668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3291668bb9b7SRichard Henderson return dst; 3292668bb9b7SRichard Henderson } 3293668bb9b7SRichard Henderson 3294668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3295668bb9b7SRichard Henderson 3296668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3297668bb9b7SRichard Henderson { 32982da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 32992da789deSRichard Henderson return dst; 3300668bb9b7SRichard Henderson } 3301668bb9b7SRichard Henderson 3302668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3303668bb9b7SRichard Henderson 3304668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3305668bb9b7SRichard Henderson { 33062da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 33072da789deSRichard Henderson return dst; 3308668bb9b7SRichard Henderson } 3309668bb9b7SRichard Henderson 3310668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3311668bb9b7SRichard Henderson 3312668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3313668bb9b7SRichard Henderson { 33142da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 33152da789deSRichard Henderson return dst; 3316668bb9b7SRichard Henderson } 3317668bb9b7SRichard Henderson 3318668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3319668bb9b7SRichard Henderson 3320668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3321668bb9b7SRichard Henderson { 3322577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3323577efa45SRichard Henderson return dst; 3324668bb9b7SRichard Henderson } 3325668bb9b7SRichard Henderson 3326668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3327668bb9b7SRichard Henderson do_rdhstick_cmpr) 3328668bb9b7SRichard Henderson 33295d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33305d617bfbSRichard Henderson { 3331cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3332cd6269f7SRichard Henderson return dst; 33335d617bfbSRichard Henderson } 33345d617bfbSRichard Henderson 33355d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 33365d617bfbSRichard Henderson 33375d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 33385d617bfbSRichard Henderson { 33395d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33405d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33415d617bfbSRichard Henderson 33425d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33435d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 33445d617bfbSRichard Henderson return dst; 33455d617bfbSRichard Henderson #else 33465d617bfbSRichard Henderson qemu_build_not_reached(); 33475d617bfbSRichard Henderson #endif 33485d617bfbSRichard Henderson } 33495d617bfbSRichard Henderson 33505d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 33515d617bfbSRichard Henderson 33525d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 33535d617bfbSRichard Henderson { 33545d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33555d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33565d617bfbSRichard Henderson 33575d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33585d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 33595d617bfbSRichard Henderson return dst; 33605d617bfbSRichard Henderson #else 33615d617bfbSRichard Henderson qemu_build_not_reached(); 33625d617bfbSRichard Henderson #endif 33635d617bfbSRichard Henderson } 33645d617bfbSRichard Henderson 33655d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 33665d617bfbSRichard Henderson 33675d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 33685d617bfbSRichard Henderson { 33695d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33705d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33715d617bfbSRichard Henderson 33725d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33735d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 33745d617bfbSRichard Henderson return dst; 33755d617bfbSRichard Henderson #else 33765d617bfbSRichard Henderson qemu_build_not_reached(); 33775d617bfbSRichard Henderson #endif 33785d617bfbSRichard Henderson } 33795d617bfbSRichard Henderson 33805d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 33815d617bfbSRichard Henderson 33825d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 33835d617bfbSRichard Henderson { 33845d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33855d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33865d617bfbSRichard Henderson 33875d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33885d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 33895d617bfbSRichard Henderson return dst; 33905d617bfbSRichard Henderson #else 33915d617bfbSRichard Henderson qemu_build_not_reached(); 33925d617bfbSRichard Henderson #endif 33935d617bfbSRichard Henderson } 33945d617bfbSRichard Henderson 33955d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 33965d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 33975d617bfbSRichard Henderson 33985d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 33995d617bfbSRichard Henderson { 34005d617bfbSRichard Henderson return cpu_tbr; 34015d617bfbSRichard Henderson } 34025d617bfbSRichard Henderson 3403e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34045d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34055d617bfbSRichard Henderson 34065d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34075d617bfbSRichard Henderson { 34085d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34095d617bfbSRichard Henderson return dst; 34105d617bfbSRichard Henderson } 34115d617bfbSRichard Henderson 34125d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34135d617bfbSRichard Henderson 34145d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34155d617bfbSRichard Henderson { 34165d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34175d617bfbSRichard Henderson return dst; 34185d617bfbSRichard Henderson } 34195d617bfbSRichard Henderson 34205d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34215d617bfbSRichard Henderson 34225d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34235d617bfbSRichard Henderson { 34245d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34255d617bfbSRichard Henderson return dst; 34265d617bfbSRichard Henderson } 34275d617bfbSRichard Henderson 34285d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34295d617bfbSRichard Henderson 34305d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34315d617bfbSRichard Henderson { 34325d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34335d617bfbSRichard Henderson return dst; 34345d617bfbSRichard Henderson } 34355d617bfbSRichard Henderson 34365d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 34375d617bfbSRichard Henderson 34385d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 34395d617bfbSRichard Henderson { 34405d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 34415d617bfbSRichard Henderson return dst; 34425d617bfbSRichard Henderson } 34435d617bfbSRichard Henderson 34445d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 34455d617bfbSRichard Henderson 34465d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 34475d617bfbSRichard Henderson { 34485d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 34495d617bfbSRichard Henderson return dst; 34505d617bfbSRichard Henderson } 34515d617bfbSRichard Henderson 34525d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 34535d617bfbSRichard Henderson do_rdcanrestore) 34545d617bfbSRichard Henderson 34555d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 34565d617bfbSRichard Henderson { 34575d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 34585d617bfbSRichard Henderson return dst; 34595d617bfbSRichard Henderson } 34605d617bfbSRichard Henderson 34615d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34625d617bfbSRichard Henderson 34635d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 34645d617bfbSRichard Henderson { 34655d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 34665d617bfbSRichard Henderson return dst; 34675d617bfbSRichard Henderson } 34685d617bfbSRichard Henderson 34695d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 34705d617bfbSRichard Henderson 34715d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 34725d617bfbSRichard Henderson { 34735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 34745d617bfbSRichard Henderson return dst; 34755d617bfbSRichard Henderson } 34765d617bfbSRichard Henderson 34775d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 34785d617bfbSRichard Henderson 34795d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 34805d617bfbSRichard Henderson { 34815d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 34825d617bfbSRichard Henderson return dst; 34835d617bfbSRichard Henderson } 34845d617bfbSRichard Henderson 34855d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 34865d617bfbSRichard Henderson 34875d617bfbSRichard Henderson /* UA2005 strand status */ 34885d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 34895d617bfbSRichard Henderson { 34902da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 34912da789deSRichard Henderson return dst; 34925d617bfbSRichard Henderson } 34935d617bfbSRichard Henderson 34945d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 34955d617bfbSRichard Henderson 34965d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 34975d617bfbSRichard Henderson { 34982da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 34992da789deSRichard Henderson return dst; 35005d617bfbSRichard Henderson } 35015d617bfbSRichard Henderson 35025d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35035d617bfbSRichard Henderson 3504e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3505e8325dc0SRichard Henderson { 3506e8325dc0SRichard Henderson if (avail_64(dc)) { 3507e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3508e8325dc0SRichard Henderson return advance_pc(dc); 3509e8325dc0SRichard Henderson } 3510e8325dc0SRichard Henderson return false; 3511e8325dc0SRichard Henderson } 3512e8325dc0SRichard Henderson 35130faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 35140faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 35150faef01bSRichard Henderson { 35160faef01bSRichard Henderson TCGv src; 35170faef01bSRichard Henderson 35180faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35190faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 35200faef01bSRichard Henderson return false; 35210faef01bSRichard Henderson } 35220faef01bSRichard Henderson if (!priv) { 35230faef01bSRichard Henderson return raise_priv(dc); 35240faef01bSRichard Henderson } 35250faef01bSRichard Henderson 35260faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 35270faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 35280faef01bSRichard Henderson } else { 35290faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 35300faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 35310faef01bSRichard Henderson src = src1; 35320faef01bSRichard Henderson } else { 35330faef01bSRichard Henderson src = tcg_temp_new(); 35340faef01bSRichard Henderson if (a->imm) { 35350faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 35360faef01bSRichard Henderson } else { 35370faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 35380faef01bSRichard Henderson } 35390faef01bSRichard Henderson } 35400faef01bSRichard Henderson } 35410faef01bSRichard Henderson func(dc, src); 35420faef01bSRichard Henderson return advance_pc(dc); 35430faef01bSRichard Henderson } 35440faef01bSRichard Henderson 35450faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 35460faef01bSRichard Henderson { 35470faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 35480faef01bSRichard Henderson } 35490faef01bSRichard Henderson 35500faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 35510faef01bSRichard Henderson 35520faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 35530faef01bSRichard Henderson { 35540faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 35550faef01bSRichard Henderson } 35560faef01bSRichard Henderson 35570faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 35580faef01bSRichard Henderson 35590faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35600faef01bSRichard Henderson { 35610faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35620faef01bSRichard Henderson 35630faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 35640faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 35650faef01bSRichard Henderson /* End TB to notice changed ASI. */ 35660faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35670faef01bSRichard Henderson } 35680faef01bSRichard Henderson 35690faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 35700faef01bSRichard Henderson 35710faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 35720faef01bSRichard Henderson { 35730faef01bSRichard Henderson #ifdef TARGET_SPARC64 35740faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 35750faef01bSRichard Henderson dc->fprs_dirty = 0; 35760faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35770faef01bSRichard Henderson #else 35780faef01bSRichard Henderson qemu_build_not_reached(); 35790faef01bSRichard Henderson #endif 35800faef01bSRichard Henderson } 35810faef01bSRichard Henderson 35820faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 35830faef01bSRichard Henderson 35840faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 35850faef01bSRichard Henderson { 35860faef01bSRichard Henderson gen_trap_ifnofpu(dc); 35870faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 35880faef01bSRichard Henderson } 35890faef01bSRichard Henderson 35900faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 35910faef01bSRichard Henderson 35920faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 35930faef01bSRichard Henderson { 35940faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 35950faef01bSRichard Henderson } 35960faef01bSRichard Henderson 35970faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 35980faef01bSRichard Henderson 35990faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 36000faef01bSRichard Henderson { 36010faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 36020faef01bSRichard Henderson } 36030faef01bSRichard Henderson 36040faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 36050faef01bSRichard Henderson 36060faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 36070faef01bSRichard Henderson { 36080faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 36090faef01bSRichard Henderson } 36100faef01bSRichard Henderson 36110faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 36120faef01bSRichard Henderson 36130faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 36140faef01bSRichard Henderson { 36150faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36160faef01bSRichard Henderson 3617577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3618577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36190faef01bSRichard Henderson translator_io_start(&dc->base); 3620577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36210faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36220faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36230faef01bSRichard Henderson } 36240faef01bSRichard Henderson 36250faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 36260faef01bSRichard Henderson 36270faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 36280faef01bSRichard Henderson { 36290faef01bSRichard Henderson #ifdef TARGET_SPARC64 36300faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36310faef01bSRichard Henderson 36320faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 36330faef01bSRichard Henderson translator_io_start(&dc->base); 36340faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36350faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36360faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36370faef01bSRichard Henderson #else 36380faef01bSRichard Henderson qemu_build_not_reached(); 36390faef01bSRichard Henderson #endif 36400faef01bSRichard Henderson } 36410faef01bSRichard Henderson 36420faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 36430faef01bSRichard Henderson 36440faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 36450faef01bSRichard Henderson { 36460faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36470faef01bSRichard Henderson 3648577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3649577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 36500faef01bSRichard Henderson translator_io_start(&dc->base); 3651577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36520faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36530faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36540faef01bSRichard Henderson } 36550faef01bSRichard Henderson 36560faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 36570faef01bSRichard Henderson 36580faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 36590faef01bSRichard Henderson { 36600faef01bSRichard Henderson save_state(dc); 36610faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36620faef01bSRichard Henderson } 36630faef01bSRichard Henderson 36640faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 36650faef01bSRichard Henderson 366625524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 366725524734SRichard Henderson { 366825524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 366925524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 367025524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 367125524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 367225524734SRichard Henderson } 367325524734SRichard Henderson 367425524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 367525524734SRichard Henderson 36769422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 36779422278eSRichard Henderson { 36789422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3679cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3680cd6269f7SRichard Henderson 3681cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3682cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 36839422278eSRichard Henderson } 36849422278eSRichard Henderson 36859422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 36869422278eSRichard Henderson 36879422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 36889422278eSRichard Henderson { 36899422278eSRichard Henderson #ifdef TARGET_SPARC64 36909422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36919422278eSRichard Henderson 36929422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36939422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 36949422278eSRichard Henderson #else 36959422278eSRichard Henderson qemu_build_not_reached(); 36969422278eSRichard Henderson #endif 36979422278eSRichard Henderson } 36989422278eSRichard Henderson 36999422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 37009422278eSRichard Henderson 37019422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 37029422278eSRichard Henderson { 37039422278eSRichard Henderson #ifdef TARGET_SPARC64 37049422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37059422278eSRichard Henderson 37069422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37079422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 37089422278eSRichard Henderson #else 37099422278eSRichard Henderson qemu_build_not_reached(); 37109422278eSRichard Henderson #endif 37119422278eSRichard Henderson } 37129422278eSRichard Henderson 37139422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 37149422278eSRichard Henderson 37159422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 37169422278eSRichard Henderson { 37179422278eSRichard Henderson #ifdef TARGET_SPARC64 37189422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37199422278eSRichard Henderson 37209422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37219422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 37229422278eSRichard Henderson #else 37239422278eSRichard Henderson qemu_build_not_reached(); 37249422278eSRichard Henderson #endif 37259422278eSRichard Henderson } 37269422278eSRichard Henderson 37279422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 37289422278eSRichard Henderson 37299422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 37309422278eSRichard Henderson { 37319422278eSRichard Henderson #ifdef TARGET_SPARC64 37329422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37339422278eSRichard Henderson 37349422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37359422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 37369422278eSRichard Henderson #else 37379422278eSRichard Henderson qemu_build_not_reached(); 37389422278eSRichard Henderson #endif 37399422278eSRichard Henderson } 37409422278eSRichard Henderson 37419422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 37429422278eSRichard Henderson 37439422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 37449422278eSRichard Henderson { 37459422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37469422278eSRichard Henderson 37479422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37489422278eSRichard Henderson translator_io_start(&dc->base); 37499422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37509422278eSRichard Henderson /* End TB to handle timer interrupt */ 37519422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37529422278eSRichard Henderson } 37539422278eSRichard Henderson 37549422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 37559422278eSRichard Henderson 37569422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 37579422278eSRichard Henderson { 37589422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 37599422278eSRichard Henderson } 37609422278eSRichard Henderson 37619422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37629422278eSRichard Henderson 37639422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 37649422278eSRichard Henderson { 37659422278eSRichard Henderson save_state(dc); 37669422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37679422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37689422278eSRichard Henderson } 37699422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 37709422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37719422278eSRichard Henderson } 37729422278eSRichard Henderson 37739422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 37749422278eSRichard Henderson 37759422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 37769422278eSRichard Henderson { 37779422278eSRichard Henderson save_state(dc); 37789422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 37799422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37809422278eSRichard Henderson } 37819422278eSRichard Henderson 37829422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 37839422278eSRichard Henderson 37849422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 37859422278eSRichard Henderson { 37869422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37879422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37889422278eSRichard Henderson } 37899422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 37909422278eSRichard Henderson } 37919422278eSRichard Henderson 37929422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 37939422278eSRichard Henderson 37949422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 37959422278eSRichard Henderson { 37969422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 37979422278eSRichard Henderson } 37989422278eSRichard Henderson 37999422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 38009422278eSRichard Henderson 38019422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 38029422278eSRichard Henderson { 38039422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 38049422278eSRichard Henderson } 38059422278eSRichard Henderson 38069422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 38079422278eSRichard Henderson 38089422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 38099422278eSRichard Henderson { 38109422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 38119422278eSRichard Henderson } 38129422278eSRichard Henderson 38139422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 38149422278eSRichard Henderson 38159422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 38169422278eSRichard Henderson { 38179422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 38189422278eSRichard Henderson } 38199422278eSRichard Henderson 38209422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 38219422278eSRichard Henderson 38229422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 38239422278eSRichard Henderson { 38249422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 38259422278eSRichard Henderson } 38269422278eSRichard Henderson 38279422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 38289422278eSRichard Henderson 38299422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 38309422278eSRichard Henderson { 38319422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 38329422278eSRichard Henderson } 38339422278eSRichard Henderson 38349422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 38359422278eSRichard Henderson 38369422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 38379422278eSRichard Henderson { 38389422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 38399422278eSRichard Henderson } 38409422278eSRichard Henderson 38419422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 38429422278eSRichard Henderson 38439422278eSRichard Henderson /* UA2005 strand status */ 38449422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 38459422278eSRichard Henderson { 38462da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 38479422278eSRichard Henderson } 38489422278eSRichard Henderson 38499422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 38509422278eSRichard Henderson 3851bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3852bb97f2f5SRichard Henderson 3853bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3854bb97f2f5SRichard Henderson { 3855bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3856bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3857bb97f2f5SRichard Henderson } 3858bb97f2f5SRichard Henderson 3859bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3860bb97f2f5SRichard Henderson 3861bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3862bb97f2f5SRichard Henderson { 3863bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3864bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3865bb97f2f5SRichard Henderson 3866bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3867bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3868bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3869bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3870bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3871bb97f2f5SRichard Henderson 3872bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3873bb97f2f5SRichard Henderson } 3874bb97f2f5SRichard Henderson 3875bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3876bb97f2f5SRichard Henderson 3877bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3878bb97f2f5SRichard Henderson { 38792da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3880bb97f2f5SRichard Henderson } 3881bb97f2f5SRichard Henderson 3882bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3883bb97f2f5SRichard Henderson 3884bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3885bb97f2f5SRichard Henderson { 38862da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3887bb97f2f5SRichard Henderson } 3888bb97f2f5SRichard Henderson 3889bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3890bb97f2f5SRichard Henderson 3891bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3892bb97f2f5SRichard Henderson { 3893bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3894bb97f2f5SRichard Henderson 3895577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3896bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3897bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3898577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3899bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3900bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3901bb97f2f5SRichard Henderson } 3902bb97f2f5SRichard Henderson 3903bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3904bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3905bb97f2f5SRichard Henderson 390625524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 390725524734SRichard Henderson { 390825524734SRichard Henderson if (!supervisor(dc)) { 390925524734SRichard Henderson return raise_priv(dc); 391025524734SRichard Henderson } 391125524734SRichard Henderson if (saved) { 391225524734SRichard Henderson gen_helper_saved(tcg_env); 391325524734SRichard Henderson } else { 391425524734SRichard Henderson gen_helper_restored(tcg_env); 391525524734SRichard Henderson } 391625524734SRichard Henderson return advance_pc(dc); 391725524734SRichard Henderson } 391825524734SRichard Henderson 391925524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 392025524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 392125524734SRichard Henderson 3922d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3923d3825800SRichard Henderson { 3924d3825800SRichard Henderson return advance_pc(dc); 3925d3825800SRichard Henderson } 3926d3825800SRichard Henderson 39270faef01bSRichard Henderson /* 39280faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 39290faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 39300faef01bSRichard Henderson */ 39315458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 39325458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 39330faef01bSRichard Henderson 3934428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3935428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3936428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3937428881deSRichard Henderson { 3938428881deSRichard Henderson TCGv dst, src1; 3939428881deSRichard Henderson 3940428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3941428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3942428881deSRichard Henderson return false; 3943428881deSRichard Henderson } 3944428881deSRichard Henderson 3945428881deSRichard Henderson if (a->cc) { 3946428881deSRichard Henderson dst = cpu_cc_dst; 3947428881deSRichard Henderson } else { 3948428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3949428881deSRichard Henderson } 3950428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3951428881deSRichard Henderson 3952428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3953428881deSRichard Henderson if (funci) { 3954428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3955428881deSRichard Henderson } else { 3956428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3957428881deSRichard Henderson } 3958428881deSRichard Henderson } else { 3959428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3960428881deSRichard Henderson } 3961428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3962428881deSRichard Henderson 3963428881deSRichard Henderson if (a->cc) { 3964428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3965428881deSRichard Henderson dc->cc_op = cc_op; 3966428881deSRichard Henderson } 3967428881deSRichard Henderson return advance_pc(dc); 3968428881deSRichard Henderson } 3969428881deSRichard Henderson 3970428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3971428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3972428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3973428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3974428881deSRichard Henderson { 3975428881deSRichard Henderson if (a->cc) { 397622188d7dSRichard Henderson assert(cc_op >= 0); 3977428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3978428881deSRichard Henderson } 3979428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3980428881deSRichard Henderson } 3981428881deSRichard Henderson 3982428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3983428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3984428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3985428881deSRichard Henderson { 3986428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 3987428881deSRichard Henderson } 3988428881deSRichard Henderson 3989428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 3990428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 3991428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3992428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3993428881deSRichard Henderson 3994a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 3995a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3996a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3997a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3998a9aba13dSRichard Henderson 3999428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4000428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4001428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4002428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4003428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4004428881deSRichard Henderson 400522188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4006b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4007b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 400822188d7dSRichard Henderson 40094ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 40104ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4011c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4012c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 40134ee85ea9SRichard Henderson 40149c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 40159c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 40169c6ec5bcSRichard Henderson 4017428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4018428881deSRichard Henderson { 4019428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4020428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4021428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4022428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4023428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4024428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4025428881deSRichard Henderson return false; 4026428881deSRichard Henderson } else { 4027428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4028428881deSRichard Henderson } 4029428881deSRichard Henderson return advance_pc(dc); 4030428881deSRichard Henderson } 4031428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4032428881deSRichard Henderson } 4033428881deSRichard Henderson 4034420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4035420a187dSRichard Henderson { 4036420a187dSRichard Henderson switch (dc->cc_op) { 4037420a187dSRichard Henderson case CC_OP_DIV: 4038420a187dSRichard Henderson case CC_OP_LOGIC: 4039420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4040420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4041420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4042420a187dSRichard Henderson case CC_OP_ADD: 4043420a187dSRichard Henderson case CC_OP_TADD: 4044420a187dSRichard Henderson case CC_OP_TADDTV: 4045420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4046420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4047420a187dSRichard Henderson case CC_OP_SUB: 4048420a187dSRichard Henderson case CC_OP_TSUB: 4049420a187dSRichard Henderson case CC_OP_TSUBTV: 4050420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4051420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4052420a187dSRichard Henderson default: 4053420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4054420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4055420a187dSRichard Henderson } 4056420a187dSRichard Henderson } 4057420a187dSRichard Henderson 4058dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4059dfebb950SRichard Henderson { 4060dfebb950SRichard Henderson switch (dc->cc_op) { 4061dfebb950SRichard Henderson case CC_OP_DIV: 4062dfebb950SRichard Henderson case CC_OP_LOGIC: 4063dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4064dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4065dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4066dfebb950SRichard Henderson case CC_OP_ADD: 4067dfebb950SRichard Henderson case CC_OP_TADD: 4068dfebb950SRichard Henderson case CC_OP_TADDTV: 4069dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4070dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4071dfebb950SRichard Henderson case CC_OP_SUB: 4072dfebb950SRichard Henderson case CC_OP_TSUB: 4073dfebb950SRichard Henderson case CC_OP_TSUBTV: 4074dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4075dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4076dfebb950SRichard Henderson default: 4077dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4078dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4079dfebb950SRichard Henderson } 4080dfebb950SRichard Henderson } 4081dfebb950SRichard Henderson 4082a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4083a9aba13dSRichard Henderson { 4084a9aba13dSRichard Henderson update_psr(dc); 4085a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4086a9aba13dSRichard Henderson } 4087a9aba13dSRichard Henderson 4088b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4089b88ce6f2SRichard Henderson int width, bool cc, bool left) 4090b88ce6f2SRichard Henderson { 4091b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4092b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4093b88ce6f2SRichard Henderson int shift, imask, omask; 4094b88ce6f2SRichard Henderson 4095b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4096b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4097b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4098b88ce6f2SRichard Henderson 4099b88ce6f2SRichard Henderson if (cc) { 4100b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4101b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4102b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4103b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4104b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4105b88ce6f2SRichard Henderson } 4106b88ce6f2SRichard Henderson 4107b88ce6f2SRichard Henderson /* 4108b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4109b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4110b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4111b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4112b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4113b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4114b88ce6f2SRichard Henderson * the value we're looking for. 4115b88ce6f2SRichard Henderson */ 4116b88ce6f2SRichard Henderson switch (width) { 4117b88ce6f2SRichard Henderson case 8: 4118b88ce6f2SRichard Henderson imask = 0x7; 4119b88ce6f2SRichard Henderson shift = 3; 4120b88ce6f2SRichard Henderson omask = 0xff; 4121b88ce6f2SRichard Henderson if (left) { 4122b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4123b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4124b88ce6f2SRichard Henderson } else { 4125b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4126b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4127b88ce6f2SRichard Henderson } 4128b88ce6f2SRichard Henderson break; 4129b88ce6f2SRichard Henderson case 16: 4130b88ce6f2SRichard Henderson imask = 0x6; 4131b88ce6f2SRichard Henderson shift = 1; 4132b88ce6f2SRichard Henderson omask = 0xf; 4133b88ce6f2SRichard Henderson if (left) { 4134b88ce6f2SRichard Henderson tabl = 0x8cef; 4135b88ce6f2SRichard Henderson tabr = 0xf731; 4136b88ce6f2SRichard Henderson } else { 4137b88ce6f2SRichard Henderson tabl = 0x137f; 4138b88ce6f2SRichard Henderson tabr = 0xfec8; 4139b88ce6f2SRichard Henderson } 4140b88ce6f2SRichard Henderson break; 4141b88ce6f2SRichard Henderson case 32: 4142b88ce6f2SRichard Henderson imask = 0x4; 4143b88ce6f2SRichard Henderson shift = 0; 4144b88ce6f2SRichard Henderson omask = 0x3; 4145b88ce6f2SRichard Henderson if (left) { 4146b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4147b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4148b88ce6f2SRichard Henderson } else { 4149b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4150b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4151b88ce6f2SRichard Henderson } 4152b88ce6f2SRichard Henderson break; 4153b88ce6f2SRichard Henderson default: 4154b88ce6f2SRichard Henderson abort(); 4155b88ce6f2SRichard Henderson } 4156b88ce6f2SRichard Henderson 4157b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4158b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4159b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4160b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4161b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4162b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4163b88ce6f2SRichard Henderson 4164b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4165b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4166b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4167b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4168b88ce6f2SRichard Henderson 4169b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4170b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4171b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4172b88ce6f2SRichard Henderson 4173b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4174b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4175b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4176b88ce6f2SRichard Henderson 4177b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4178b88ce6f2SRichard Henderson return advance_pc(dc); 4179b88ce6f2SRichard Henderson } 4180b88ce6f2SRichard Henderson 4181b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4182b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4183b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4184b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4185b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4186b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4187b88ce6f2SRichard Henderson 4188b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4189b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4190b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4191b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4192b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4193b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4194b88ce6f2SRichard Henderson 419545bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 419645bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 419745bfed3bSRichard Henderson { 419845bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 419945bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 420045bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 420145bfed3bSRichard Henderson 420245bfed3bSRichard Henderson func(dst, src1, src2); 420345bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 420445bfed3bSRichard Henderson return advance_pc(dc); 420545bfed3bSRichard Henderson } 420645bfed3bSRichard Henderson 420745bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 420845bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 420945bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 421045bfed3bSRichard Henderson 42119e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 42129e20ca94SRichard Henderson { 42139e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42149e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42159e20ca94SRichard Henderson 42169e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42179e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42189e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42199e20ca94SRichard Henderson #else 42209e20ca94SRichard Henderson g_assert_not_reached(); 42219e20ca94SRichard Henderson #endif 42229e20ca94SRichard Henderson } 42239e20ca94SRichard Henderson 42249e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 42259e20ca94SRichard Henderson { 42269e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42279e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42289e20ca94SRichard Henderson 42299e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42309e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42319e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 42329e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42339e20ca94SRichard Henderson #else 42349e20ca94SRichard Henderson g_assert_not_reached(); 42359e20ca94SRichard Henderson #endif 42369e20ca94SRichard Henderson } 42379e20ca94SRichard Henderson 42389e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 42399e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 42409e20ca94SRichard Henderson 424139ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 424239ca3490SRichard Henderson { 424339ca3490SRichard Henderson #ifdef TARGET_SPARC64 424439ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 424539ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 424639ca3490SRichard Henderson #else 424739ca3490SRichard Henderson g_assert_not_reached(); 424839ca3490SRichard Henderson #endif 424939ca3490SRichard Henderson } 425039ca3490SRichard Henderson 425139ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 425239ca3490SRichard Henderson 42535fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42545fc546eeSRichard Henderson { 42555fc546eeSRichard Henderson TCGv dst, src1, src2; 42565fc546eeSRichard Henderson 42575fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42585fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42595fc546eeSRichard Henderson return false; 42605fc546eeSRichard Henderson } 42615fc546eeSRichard Henderson 42625fc546eeSRichard Henderson src2 = tcg_temp_new(); 42635fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42645fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42655fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42665fc546eeSRichard Henderson 42675fc546eeSRichard Henderson if (l) { 42685fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42695fc546eeSRichard Henderson if (!a->x) { 42705fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42715fc546eeSRichard Henderson } 42725fc546eeSRichard Henderson } else if (u) { 42735fc546eeSRichard Henderson if (!a->x) { 42745fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42755fc546eeSRichard Henderson src1 = dst; 42765fc546eeSRichard Henderson } 42775fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42785fc546eeSRichard Henderson } else { 42795fc546eeSRichard Henderson if (!a->x) { 42805fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42815fc546eeSRichard Henderson src1 = dst; 42825fc546eeSRichard Henderson } 42835fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42845fc546eeSRichard Henderson } 42855fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42865fc546eeSRichard Henderson return advance_pc(dc); 42875fc546eeSRichard Henderson } 42885fc546eeSRichard Henderson 42895fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42905fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42915fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42925fc546eeSRichard Henderson 42935fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42945fc546eeSRichard Henderson { 42955fc546eeSRichard Henderson TCGv dst, src1; 42965fc546eeSRichard Henderson 42975fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42985fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42995fc546eeSRichard Henderson return false; 43005fc546eeSRichard Henderson } 43015fc546eeSRichard Henderson 43025fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 43035fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 43045fc546eeSRichard Henderson 43055fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 43065fc546eeSRichard Henderson if (l) { 43075fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 43085fc546eeSRichard Henderson } else if (u) { 43095fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 43105fc546eeSRichard Henderson } else { 43115fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 43125fc546eeSRichard Henderson } 43135fc546eeSRichard Henderson } else { 43145fc546eeSRichard Henderson if (l) { 43155fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 43165fc546eeSRichard Henderson } else if (u) { 43175fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43185fc546eeSRichard Henderson } else { 43195fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43205fc546eeSRichard Henderson } 43215fc546eeSRichard Henderson } 43225fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43235fc546eeSRichard Henderson return advance_pc(dc); 43245fc546eeSRichard Henderson } 43255fc546eeSRichard Henderson 43265fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43275fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43285fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43295fc546eeSRichard Henderson 4330fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4331fb4ed7aaSRichard Henderson { 4332fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4333fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4334fb4ed7aaSRichard Henderson return NULL; 4335fb4ed7aaSRichard Henderson } 4336fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4337fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4338fb4ed7aaSRichard Henderson } else { 4339fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4340fb4ed7aaSRichard Henderson } 4341fb4ed7aaSRichard Henderson } 4342fb4ed7aaSRichard Henderson 4343fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4344fb4ed7aaSRichard Henderson { 4345fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4346fb4ed7aaSRichard Henderson 4347fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4348fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4349fb4ed7aaSRichard Henderson return advance_pc(dc); 4350fb4ed7aaSRichard Henderson } 4351fb4ed7aaSRichard Henderson 4352fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4353fb4ed7aaSRichard Henderson { 4354fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4355fb4ed7aaSRichard Henderson DisasCompare cmp; 4356fb4ed7aaSRichard Henderson 4357fb4ed7aaSRichard Henderson if (src2 == NULL) { 4358fb4ed7aaSRichard Henderson return false; 4359fb4ed7aaSRichard Henderson } 4360fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4361fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4362fb4ed7aaSRichard Henderson } 4363fb4ed7aaSRichard Henderson 4364fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4365fb4ed7aaSRichard Henderson { 4366fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4367fb4ed7aaSRichard Henderson DisasCompare cmp; 4368fb4ed7aaSRichard Henderson 4369fb4ed7aaSRichard Henderson if (src2 == NULL) { 4370fb4ed7aaSRichard Henderson return false; 4371fb4ed7aaSRichard Henderson } 4372fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4373fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4374fb4ed7aaSRichard Henderson } 4375fb4ed7aaSRichard Henderson 4376fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4377fb4ed7aaSRichard Henderson { 4378fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4379fb4ed7aaSRichard Henderson DisasCompare cmp; 4380fb4ed7aaSRichard Henderson 4381fb4ed7aaSRichard Henderson if (src2 == NULL) { 4382fb4ed7aaSRichard Henderson return false; 4383fb4ed7aaSRichard Henderson } 4384fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4385fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4386fb4ed7aaSRichard Henderson } 4387fb4ed7aaSRichard Henderson 438886b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 438986b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 439086b82fe0SRichard Henderson { 439186b82fe0SRichard Henderson TCGv src1, sum; 439286b82fe0SRichard Henderson 439386b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 439486b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 439586b82fe0SRichard Henderson return false; 439686b82fe0SRichard Henderson } 439786b82fe0SRichard Henderson 439886b82fe0SRichard Henderson /* 439986b82fe0SRichard Henderson * Always load the sum into a new temporary. 440086b82fe0SRichard Henderson * This is required to capture the value across a window change, 440186b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 440286b82fe0SRichard Henderson */ 440386b82fe0SRichard Henderson sum = tcg_temp_new(); 440486b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 440586b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 440686b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 440786b82fe0SRichard Henderson } else { 440886b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 440986b82fe0SRichard Henderson } 441086b82fe0SRichard Henderson return func(dc, a->rd, sum); 441186b82fe0SRichard Henderson } 441286b82fe0SRichard Henderson 441386b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 441486b82fe0SRichard Henderson { 441586b82fe0SRichard Henderson /* 441686b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 441786b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 441886b82fe0SRichard Henderson */ 441986b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 442086b82fe0SRichard Henderson 442186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 442286b82fe0SRichard Henderson 442386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 442486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 442586b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 442686b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 442786b82fe0SRichard Henderson 442886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 442986b82fe0SRichard Henderson return true; 443086b82fe0SRichard Henderson } 443186b82fe0SRichard Henderson 443286b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 443386b82fe0SRichard Henderson 443486b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 443586b82fe0SRichard Henderson { 443686b82fe0SRichard Henderson if (!supervisor(dc)) { 443786b82fe0SRichard Henderson return raise_priv(dc); 443886b82fe0SRichard Henderson } 443986b82fe0SRichard Henderson 444086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 444186b82fe0SRichard Henderson 444286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 444386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 444486b82fe0SRichard Henderson gen_helper_rett(tcg_env); 444586b82fe0SRichard Henderson 444686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 444786b82fe0SRichard Henderson return true; 444886b82fe0SRichard Henderson } 444986b82fe0SRichard Henderson 445086b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 445186b82fe0SRichard Henderson 445286b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 445386b82fe0SRichard Henderson { 445486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 445586b82fe0SRichard Henderson 445686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 445786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 445886b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 445986b82fe0SRichard Henderson 446086b82fe0SRichard Henderson gen_helper_restore(tcg_env); 446186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 446286b82fe0SRichard Henderson return true; 446386b82fe0SRichard Henderson } 446486b82fe0SRichard Henderson 446586b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 446686b82fe0SRichard Henderson 4467d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4468d3825800SRichard Henderson { 4469d3825800SRichard Henderson gen_helper_save(tcg_env); 4470d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4471d3825800SRichard Henderson return advance_pc(dc); 4472d3825800SRichard Henderson } 4473d3825800SRichard Henderson 4474d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4475d3825800SRichard Henderson 4476d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4477d3825800SRichard Henderson { 4478d3825800SRichard Henderson gen_helper_restore(tcg_env); 4479d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4480d3825800SRichard Henderson return advance_pc(dc); 4481d3825800SRichard Henderson } 4482d3825800SRichard Henderson 4483d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4484d3825800SRichard Henderson 44858f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 44868f75b8a4SRichard Henderson { 44878f75b8a4SRichard Henderson if (!supervisor(dc)) { 44888f75b8a4SRichard Henderson return raise_priv(dc); 44898f75b8a4SRichard Henderson } 44908f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 44918f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 44928f75b8a4SRichard Henderson translator_io_start(&dc->base); 44938f75b8a4SRichard Henderson if (done) { 44948f75b8a4SRichard Henderson gen_helper_done(tcg_env); 44958f75b8a4SRichard Henderson } else { 44968f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 44978f75b8a4SRichard Henderson } 44988f75b8a4SRichard Henderson return true; 44998f75b8a4SRichard Henderson } 45008f75b8a4SRichard Henderson 45018f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 45028f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 45038f75b8a4SRichard Henderson 45040880d20bSRichard Henderson /* 45050880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 45060880d20bSRichard Henderson */ 45070880d20bSRichard Henderson 45080880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 45090880d20bSRichard Henderson { 45100880d20bSRichard Henderson TCGv addr, tmp = NULL; 45110880d20bSRichard Henderson 45120880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 45130880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 45140880d20bSRichard Henderson return NULL; 45150880d20bSRichard Henderson } 45160880d20bSRichard Henderson 45170880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 45180880d20bSRichard Henderson if (rs2_or_imm) { 45190880d20bSRichard Henderson tmp = tcg_temp_new(); 45200880d20bSRichard Henderson if (imm) { 45210880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 45220880d20bSRichard Henderson } else { 45230880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 45240880d20bSRichard Henderson } 45250880d20bSRichard Henderson addr = tmp; 45260880d20bSRichard Henderson } 45270880d20bSRichard Henderson if (AM_CHECK(dc)) { 45280880d20bSRichard Henderson if (!tmp) { 45290880d20bSRichard Henderson tmp = tcg_temp_new(); 45300880d20bSRichard Henderson } 45310880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 45320880d20bSRichard Henderson addr = tmp; 45330880d20bSRichard Henderson } 45340880d20bSRichard Henderson return addr; 45350880d20bSRichard Henderson } 45360880d20bSRichard Henderson 45370880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45380880d20bSRichard Henderson { 45390880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45400880d20bSRichard Henderson DisasASI da; 45410880d20bSRichard Henderson 45420880d20bSRichard Henderson if (addr == NULL) { 45430880d20bSRichard Henderson return false; 45440880d20bSRichard Henderson } 45450880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45460880d20bSRichard Henderson 45470880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 454842071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45490880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45500880d20bSRichard Henderson return advance_pc(dc); 45510880d20bSRichard Henderson } 45520880d20bSRichard Henderson 45530880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45540880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45550880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45560880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45570880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45580880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45590880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45600880d20bSRichard Henderson 45610880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45620880d20bSRichard Henderson { 45630880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45640880d20bSRichard Henderson DisasASI da; 45650880d20bSRichard Henderson 45660880d20bSRichard Henderson if (addr == NULL) { 45670880d20bSRichard Henderson return false; 45680880d20bSRichard Henderson } 45690880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45700880d20bSRichard Henderson 45710880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 457242071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 45730880d20bSRichard Henderson return advance_pc(dc); 45740880d20bSRichard Henderson } 45750880d20bSRichard Henderson 45760880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 45770880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 45780880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 45790880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 45800880d20bSRichard Henderson 45810880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 45820880d20bSRichard Henderson { 45830880d20bSRichard Henderson TCGv addr; 45840880d20bSRichard Henderson DisasASI da; 45850880d20bSRichard Henderson 45860880d20bSRichard Henderson if (a->rd & 1) { 45870880d20bSRichard Henderson return false; 45880880d20bSRichard Henderson } 45890880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45900880d20bSRichard Henderson if (addr == NULL) { 45910880d20bSRichard Henderson return false; 45920880d20bSRichard Henderson } 45930880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 459442071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 45950880d20bSRichard Henderson return advance_pc(dc); 45960880d20bSRichard Henderson } 45970880d20bSRichard Henderson 45980880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 45990880d20bSRichard Henderson { 46000880d20bSRichard Henderson TCGv addr; 46010880d20bSRichard Henderson DisasASI da; 46020880d20bSRichard Henderson 46030880d20bSRichard Henderson if (a->rd & 1) { 46040880d20bSRichard Henderson return false; 46050880d20bSRichard Henderson } 46060880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46070880d20bSRichard Henderson if (addr == NULL) { 46080880d20bSRichard Henderson return false; 46090880d20bSRichard Henderson } 46100880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 461142071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 46120880d20bSRichard Henderson return advance_pc(dc); 46130880d20bSRichard Henderson } 46140880d20bSRichard Henderson 4615cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4616cf07cd1eSRichard Henderson { 4617cf07cd1eSRichard Henderson TCGv addr, reg; 4618cf07cd1eSRichard Henderson DisasASI da; 4619cf07cd1eSRichard Henderson 4620cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4621cf07cd1eSRichard Henderson if (addr == NULL) { 4622cf07cd1eSRichard Henderson return false; 4623cf07cd1eSRichard Henderson } 4624cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4625cf07cd1eSRichard Henderson 4626cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4627cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4628cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4629cf07cd1eSRichard Henderson return advance_pc(dc); 4630cf07cd1eSRichard Henderson } 4631cf07cd1eSRichard Henderson 4632dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4633dca544b9SRichard Henderson { 4634dca544b9SRichard Henderson TCGv addr, dst, src; 4635dca544b9SRichard Henderson DisasASI da; 4636dca544b9SRichard Henderson 4637dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4638dca544b9SRichard Henderson if (addr == NULL) { 4639dca544b9SRichard Henderson return false; 4640dca544b9SRichard Henderson } 4641dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4642dca544b9SRichard Henderson 4643dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4644dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4645dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4646dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4647dca544b9SRichard Henderson return advance_pc(dc); 4648dca544b9SRichard Henderson } 4649dca544b9SRichard Henderson 4650d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4651d0a11d25SRichard Henderson { 4652d0a11d25SRichard Henderson TCGv addr, o, n, c; 4653d0a11d25SRichard Henderson DisasASI da; 4654d0a11d25SRichard Henderson 4655d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4656d0a11d25SRichard Henderson if (addr == NULL) { 4657d0a11d25SRichard Henderson return false; 4658d0a11d25SRichard Henderson } 4659d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4660d0a11d25SRichard Henderson 4661d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4662d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4663d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4664d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4665d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4666d0a11d25SRichard Henderson return advance_pc(dc); 4667d0a11d25SRichard Henderson } 4668d0a11d25SRichard Henderson 4669d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4670d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4671d0a11d25SRichard Henderson 467206c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 467306c060d9SRichard Henderson { 467406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 467506c060d9SRichard Henderson DisasASI da; 467606c060d9SRichard Henderson 467706c060d9SRichard Henderson if (addr == NULL) { 467806c060d9SRichard Henderson return false; 467906c060d9SRichard Henderson } 468006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 468106c060d9SRichard Henderson return true; 468206c060d9SRichard Henderson } 468306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 468406c060d9SRichard Henderson return true; 468506c060d9SRichard Henderson } 468606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4687287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 468806c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 468906c060d9SRichard Henderson return advance_pc(dc); 469006c060d9SRichard Henderson } 469106c060d9SRichard Henderson 469206c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 469306c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 469406c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 469506c060d9SRichard Henderson 4696287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4697287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4698287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4699287b1152SRichard Henderson 470006c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 470106c060d9SRichard Henderson { 470206c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 470306c060d9SRichard Henderson DisasASI da; 470406c060d9SRichard Henderson 470506c060d9SRichard Henderson if (addr == NULL) { 470606c060d9SRichard Henderson return false; 470706c060d9SRichard Henderson } 470806c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 470906c060d9SRichard Henderson return true; 471006c060d9SRichard Henderson } 471106c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 471206c060d9SRichard Henderson return true; 471306c060d9SRichard Henderson } 471406c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4715287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 471606c060d9SRichard Henderson return advance_pc(dc); 471706c060d9SRichard Henderson } 471806c060d9SRichard Henderson 471906c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 472006c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 472106c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 472206c060d9SRichard Henderson 4723287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4724287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4725287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4726287b1152SRichard Henderson 472706c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 472806c060d9SRichard Henderson { 472906c060d9SRichard Henderson if (!avail_32(dc)) { 473006c060d9SRichard Henderson return false; 473106c060d9SRichard Henderson } 473206c060d9SRichard Henderson if (!supervisor(dc)) { 473306c060d9SRichard Henderson return raise_priv(dc); 473406c060d9SRichard Henderson } 473506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 473606c060d9SRichard Henderson return true; 473706c060d9SRichard Henderson } 473806c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 473906c060d9SRichard Henderson return true; 474006c060d9SRichard Henderson } 474106c060d9SRichard Henderson 4742da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4743da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 47443d3c0673SRichard Henderson { 4745da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47463d3c0673SRichard Henderson if (addr == NULL) { 47473d3c0673SRichard Henderson return false; 47483d3c0673SRichard Henderson } 47493d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47503d3c0673SRichard Henderson return true; 47513d3c0673SRichard Henderson } 4752da681406SRichard Henderson tmp = tcg_temp_new(); 4753da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4754da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4755da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4756da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4757da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 47583d3c0673SRichard Henderson return advance_pc(dc); 47593d3c0673SRichard Henderson } 47603d3c0673SRichard Henderson 4761da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4762da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47633d3c0673SRichard Henderson 47643d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 47653d3c0673SRichard Henderson { 47663d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47673d3c0673SRichard Henderson if (addr == NULL) { 47683d3c0673SRichard Henderson return false; 47693d3c0673SRichard Henderson } 47703d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47713d3c0673SRichard Henderson return true; 47723d3c0673SRichard Henderson } 47733d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 47743d3c0673SRichard Henderson return advance_pc(dc); 47753d3c0673SRichard Henderson } 47763d3c0673SRichard Henderson 47773d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 47783d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 47793d3c0673SRichard Henderson 4780baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4781baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4782baf3dbf2SRichard Henderson { 4783baf3dbf2SRichard Henderson TCGv_i32 tmp; 4784baf3dbf2SRichard Henderson 4785baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4786baf3dbf2SRichard Henderson return true; 4787baf3dbf2SRichard Henderson } 4788baf3dbf2SRichard Henderson 4789baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4790baf3dbf2SRichard Henderson func(tmp, tmp); 4791baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4792baf3dbf2SRichard Henderson return advance_pc(dc); 4793baf3dbf2SRichard Henderson } 4794baf3dbf2SRichard Henderson 4795baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4796baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4797baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4798baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4799baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4800baf3dbf2SRichard Henderson 4801c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4802c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4803c6d83e4fSRichard Henderson { 4804c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4805c6d83e4fSRichard Henderson 4806c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4807c6d83e4fSRichard Henderson return true; 4808c6d83e4fSRichard Henderson } 4809c6d83e4fSRichard Henderson 4810c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4811c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4812c6d83e4fSRichard Henderson func(dst, src); 4813c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4814c6d83e4fSRichard Henderson return advance_pc(dc); 4815c6d83e4fSRichard Henderson } 4816c6d83e4fSRichard Henderson 4817c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4818c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4819c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4820c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4821c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4822c6d83e4fSRichard Henderson 48237f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48247f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48257f10b52fSRichard Henderson { 48267f10b52fSRichard Henderson TCGv_i32 src1, src2; 48277f10b52fSRichard Henderson 48287f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48297f10b52fSRichard Henderson return true; 48307f10b52fSRichard Henderson } 48317f10b52fSRichard Henderson 48327f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48337f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48347f10b52fSRichard Henderson func(src1, src1, src2); 48357f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48367f10b52fSRichard Henderson return advance_pc(dc); 48377f10b52fSRichard Henderson } 48387f10b52fSRichard Henderson 48397f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48407f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48417f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48427f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48437f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48447f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48457f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48467f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48477f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48487f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48497f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48507f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48517f10b52fSRichard Henderson 4852e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4853e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4854e06c9f83SRichard Henderson { 4855e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4856e06c9f83SRichard Henderson 4857e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4858e06c9f83SRichard Henderson return true; 4859e06c9f83SRichard Henderson } 4860e06c9f83SRichard Henderson 4861e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4862e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4863e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4864e06c9f83SRichard Henderson func(dst, src1, src2); 4865e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4866e06c9f83SRichard Henderson return advance_pc(dc); 4867e06c9f83SRichard Henderson } 4868e06c9f83SRichard Henderson 4869e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4870e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4871e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4872e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4873e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4874e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4875e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4876e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4877e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4878e06c9f83SRichard Henderson 4879e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4880e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4881e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4882e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4883e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4884e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4885e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4886e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4887e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4888e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4889e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4890e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4891e06c9f83SRichard Henderson 4892*afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4893*afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4894*afb04344SRichard Henderson { 4895*afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4896*afb04344SRichard Henderson 4897*afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4898*afb04344SRichard Henderson return true; 4899*afb04344SRichard Henderson } 4900*afb04344SRichard Henderson 4901*afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4902*afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4903*afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4904*afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4905*afb04344SRichard Henderson func(dst, src0, src1, src2); 4906*afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4907*afb04344SRichard Henderson return advance_pc(dc); 4908*afb04344SRichard Henderson } 4909*afb04344SRichard Henderson 4910*afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4911*afb04344SRichard Henderson 4912fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4913fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4914fcf5ef2aSThomas Huth goto illegal_insn; 4915fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4916fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4917fcf5ef2aSThomas Huth goto nfpu_insn; 4918fcf5ef2aSThomas Huth 4919fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4920878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4921fcf5ef2aSThomas Huth { 4922fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4923dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 49243d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 492506c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 49263d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 492706c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4928fcf5ef2aSThomas Huth 4929fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4930fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4931fcf5ef2aSThomas Huth 4932fcf5ef2aSThomas Huth switch (opc) { 49336d2a0768SRichard Henderson case 0: 49346d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 493523ada1b1SRichard Henderson case 1: 493623ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4937fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4938fcf5ef2aSThomas Huth { 49398f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4940af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4941fcf5ef2aSThomas Huth 4942af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4943fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4944fcf5ef2aSThomas Huth goto jmp_insn; 4945fcf5ef2aSThomas Huth } 4946fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4947fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4948fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4949fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4950fcf5ef2aSThomas Huth 4951fcf5ef2aSThomas Huth switch (xop) { 4952fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4953fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4954fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4955c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 4956c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 4957c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 4958baf3dbf2SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4959fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4960fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4961fcf5ef2aSThomas Huth break; 4962fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4963fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4964fcf5ef2aSThomas Huth break; 4965fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4966fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4967fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4968fcf5ef2aSThomas Huth break; 4969fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4970fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4973fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4974fcf5ef2aSThomas Huth break; 4975fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4976fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4977fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4978fcf5ef2aSThomas Huth break; 4979fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4980fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4981fcf5ef2aSThomas Huth break; 4982fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4983fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4984fcf5ef2aSThomas Huth break; 4985fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4986fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4987fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4988fcf5ef2aSThomas Huth break; 4989fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4990fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4993fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4994fcf5ef2aSThomas Huth break; 4995fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4996fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4997fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4998fcf5ef2aSThomas Huth break; 4999fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 5000fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 5003fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 5006fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5007fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 5008fcf5ef2aSThomas Huth break; 5009fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 5010fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 5011fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 5012fcf5ef2aSThomas Huth break; 5013fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 5014fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5015fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 5018fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 5019fcf5ef2aSThomas Huth break; 5020fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 5021fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 5022fcf5ef2aSThomas Huth break; 5023fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 5024fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5025fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 5026fcf5ef2aSThomas Huth break; 5027fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 5028fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 5031fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 5032fcf5ef2aSThomas Huth break; 5033fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 5034fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5035fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 5036fcf5ef2aSThomas Huth break; 5037fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 5038fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5039fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 5040fcf5ef2aSThomas Huth break; 5041fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 5042fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5043fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 5044fcf5ef2aSThomas Huth break; 5045fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 5046fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5047fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 5048fcf5ef2aSThomas Huth break; 5049fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 5050fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 5051fcf5ef2aSThomas Huth break; 5052fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 5053fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 5054fcf5ef2aSThomas Huth break; 5055fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 5056fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5057fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 5058fcf5ef2aSThomas Huth break; 5059fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5060fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5061fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5062fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5063fcf5ef2aSThomas Huth break; 5064fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5065fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5066fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5067fcf5ef2aSThomas Huth break; 5068fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5069fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5070fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5071fcf5ef2aSThomas Huth break; 5072fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5073fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5074fcf5ef2aSThomas Huth break; 5075fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 5076fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5079fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5080fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 5083fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 5084fcf5ef2aSThomas Huth break; 5085fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 5086fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5090fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth #endif 5093fcf5ef2aSThomas Huth default: 5094fcf5ef2aSThomas Huth goto illegal_insn; 5095fcf5ef2aSThomas Huth } 5096fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5097fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5098fcf5ef2aSThomas Huth int cond; 5099fcf5ef2aSThomas Huth #endif 5100fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5101fcf5ef2aSThomas Huth goto jmp_insn; 5102fcf5ef2aSThomas Huth } 5103fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5104fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5105fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5106fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5107fcf5ef2aSThomas Huth 5108fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5109fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5110fcf5ef2aSThomas Huth do { \ 5111fcf5ef2aSThomas Huth DisasCompare cmp; \ 5112fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5113fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5114fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5115fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5116fcf5ef2aSThomas Huth } while (0) 5117fcf5ef2aSThomas Huth 5118fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5119fcf5ef2aSThomas Huth FMOVR(s); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5122fcf5ef2aSThomas Huth FMOVR(d); 5123fcf5ef2aSThomas Huth break; 5124fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5125fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5126fcf5ef2aSThomas Huth FMOVR(q); 5127fcf5ef2aSThomas Huth break; 5128fcf5ef2aSThomas Huth } 5129fcf5ef2aSThomas Huth #undef FMOVR 5130fcf5ef2aSThomas Huth #endif 5131fcf5ef2aSThomas Huth switch (xop) { 5132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5133fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5134fcf5ef2aSThomas Huth do { \ 5135fcf5ef2aSThomas Huth DisasCompare cmp; \ 5136fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5137fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5138fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5139fcf5ef2aSThomas Huth } while (0) 5140fcf5ef2aSThomas Huth 5141fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5142fcf5ef2aSThomas Huth FMOVCC(0, s); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5145fcf5ef2aSThomas Huth FMOVCC(0, d); 5146fcf5ef2aSThomas Huth break; 5147fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5148fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5149fcf5ef2aSThomas Huth FMOVCC(0, q); 5150fcf5ef2aSThomas Huth break; 5151fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5152fcf5ef2aSThomas Huth FMOVCC(1, s); 5153fcf5ef2aSThomas Huth break; 5154fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5155fcf5ef2aSThomas Huth FMOVCC(1, d); 5156fcf5ef2aSThomas Huth break; 5157fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5158fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5159fcf5ef2aSThomas Huth FMOVCC(1, q); 5160fcf5ef2aSThomas Huth break; 5161fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5162fcf5ef2aSThomas Huth FMOVCC(2, s); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5165fcf5ef2aSThomas Huth FMOVCC(2, d); 5166fcf5ef2aSThomas Huth break; 5167fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5168fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5169fcf5ef2aSThomas Huth FMOVCC(2, q); 5170fcf5ef2aSThomas Huth break; 5171fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5172fcf5ef2aSThomas Huth FMOVCC(3, s); 5173fcf5ef2aSThomas Huth break; 5174fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5175fcf5ef2aSThomas Huth FMOVCC(3, d); 5176fcf5ef2aSThomas Huth break; 5177fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5178fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5179fcf5ef2aSThomas Huth FMOVCC(3, q); 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth #undef FMOVCC 5182fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5183fcf5ef2aSThomas Huth do { \ 5184fcf5ef2aSThomas Huth DisasCompare cmp; \ 5185fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5186fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5187fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5188fcf5ef2aSThomas Huth } while (0) 5189fcf5ef2aSThomas Huth 5190fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5191fcf5ef2aSThomas Huth FMOVCC(0, s); 5192fcf5ef2aSThomas Huth break; 5193fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5194fcf5ef2aSThomas Huth FMOVCC(0, d); 5195fcf5ef2aSThomas Huth break; 5196fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5197fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5198fcf5ef2aSThomas Huth FMOVCC(0, q); 5199fcf5ef2aSThomas Huth break; 5200fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5201fcf5ef2aSThomas Huth FMOVCC(1, s); 5202fcf5ef2aSThomas Huth break; 5203fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5204fcf5ef2aSThomas Huth FMOVCC(1, d); 5205fcf5ef2aSThomas Huth break; 5206fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5207fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5208fcf5ef2aSThomas Huth FMOVCC(1, q); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth #undef FMOVCC 5211fcf5ef2aSThomas Huth #endif 5212fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5213fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5214fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5215fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5216fcf5ef2aSThomas Huth break; 5217fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5218fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5219fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5220fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5221fcf5ef2aSThomas Huth break; 5222fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5223fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5224fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5225fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5226fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5227fcf5ef2aSThomas Huth break; 5228fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5229fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5230fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5231fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5232fcf5ef2aSThomas Huth break; 5233fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5234fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5235fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5236fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5237fcf5ef2aSThomas Huth break; 5238fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5239fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5240fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5241fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5242fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5243fcf5ef2aSThomas Huth break; 5244fcf5ef2aSThomas Huth default: 5245fcf5ef2aSThomas Huth goto illegal_insn; 5246fcf5ef2aSThomas Huth } 5247d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5248fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5249d3c7e8adSRichard Henderson /* VIS */ 5250fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5251fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5252fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5253fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5254fcf5ef2aSThomas Huth goto jmp_insn; 5255fcf5ef2aSThomas Huth } 5256fcf5ef2aSThomas Huth 5257fcf5ef2aSThomas Huth switch (opf) { 5258fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5259fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5260fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5261fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5262fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5263fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5264fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5265fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5266fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5267fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5268fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5269fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5270fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5271fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5272fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5273fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5274fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5275fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5276baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5277baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5278baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5279baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5280c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5281c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5282c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5283c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 52847f10b52fSRichard Henderson case 0x051: /* VIS I fpadd16s */ 52857f10b52fSRichard Henderson case 0x053: /* VIS I fpadd32s */ 52867f10b52fSRichard Henderson case 0x055: /* VIS I fpsub16s */ 52877f10b52fSRichard Henderson case 0x057: /* VIS I fpsub32s */ 52887f10b52fSRichard Henderson case 0x063: /* VIS I fnors */ 52897f10b52fSRichard Henderson case 0x065: /* VIS I fandnot2s */ 52907f10b52fSRichard Henderson case 0x069: /* VIS I fandnot1s */ 52917f10b52fSRichard Henderson case 0x06d: /* VIS I fxors */ 52927f10b52fSRichard Henderson case 0x06f: /* VIS I fnands */ 52937f10b52fSRichard Henderson case 0x071: /* VIS I fands */ 52947f10b52fSRichard Henderson case 0x073: /* VIS I fxnors */ 52957f10b52fSRichard Henderson case 0x077: /* VIS I fornot2s */ 52967f10b52fSRichard Henderson case 0x07b: /* VIS I fornot1s */ 52977f10b52fSRichard Henderson case 0x07d: /* VIS I fors */ 5298e06c9f83SRichard Henderson case 0x050: /* VIS I fpadd16 */ 5299e06c9f83SRichard Henderson case 0x052: /* VIS I fpadd32 */ 5300e06c9f83SRichard Henderson case 0x054: /* VIS I fpsub16 */ 5301e06c9f83SRichard Henderson case 0x056: /* VIS I fpsub32 */ 5302e06c9f83SRichard Henderson case 0x062: /* VIS I fnor */ 5303e06c9f83SRichard Henderson case 0x064: /* VIS I fandnot2 */ 5304e06c9f83SRichard Henderson case 0x068: /* VIS I fandnot1 */ 5305e06c9f83SRichard Henderson case 0x06c: /* VIS I fxor */ 5306e06c9f83SRichard Henderson case 0x06e: /* VIS I fnand */ 5307e06c9f83SRichard Henderson case 0x070: /* VIS I fand */ 5308e06c9f83SRichard Henderson case 0x072: /* VIS I fxnor */ 5309e06c9f83SRichard Henderson case 0x076: /* VIS I fornot2 */ 5310e06c9f83SRichard Henderson case 0x07a: /* VIS I fornot1 */ 5311e06c9f83SRichard Henderson case 0x07c: /* VIS I for */ 5312e06c9f83SRichard Henderson case 0x031: /* VIS I fmul8x16 */ 5313e06c9f83SRichard Henderson case 0x033: /* VIS I fmul8x16au */ 5314e06c9f83SRichard Henderson case 0x035: /* VIS I fmul8x16al */ 5315e06c9f83SRichard Henderson case 0x036: /* VIS I fmul8sux16 */ 5316e06c9f83SRichard Henderson case 0x037: /* VIS I fmul8ulx16 */ 5317e06c9f83SRichard Henderson case 0x038: /* VIS I fmuld8sux16 */ 5318e06c9f83SRichard Henderson case 0x039: /* VIS I fmuld8ulx16 */ 5319e06c9f83SRichard Henderson case 0x04b: /* VIS I fpmerge */ 5320e06c9f83SRichard Henderson case 0x04d: /* VIS I fexpand */ 5321*afb04344SRichard Henderson case 0x03e: /* VIS I pdist */ 532239ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5323fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5324fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5325fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5326fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5327fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5328fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5329fcf5ef2aSThomas Huth break; 5330fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5331fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5332fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5333fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5334fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5335fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5336fcf5ef2aSThomas Huth break; 5337fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5338fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5339fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5340fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5341fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5342fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5343fcf5ef2aSThomas Huth break; 5344fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5345fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5346fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5347fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5348fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5349fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5350fcf5ef2aSThomas Huth break; 5351fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5352fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5353fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5354fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5355fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5356fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5359fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5360fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5361fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5362fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5363fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5364fcf5ef2aSThomas Huth break; 5365fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5366fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5367fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5368fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5369fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5370fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5371fcf5ef2aSThomas Huth break; 5372fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5373fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5374fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5375fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5376fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5377fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5378fcf5ef2aSThomas Huth break; 5379fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5380fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5381fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5382fcf5ef2aSThomas Huth break; 5383fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5384fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5385fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5386fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5387fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5388fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5389fcf5ef2aSThomas Huth break; 5390fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5391fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5392fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5393fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5394fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5395fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5396fcf5ef2aSThomas Huth break; 5397fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5398fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5399fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5400fcf5ef2aSThomas Huth break; 5401fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5402fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5403fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5404fcf5ef2aSThomas Huth break; 5405fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5406fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5407fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5408fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5409fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5410fcf5ef2aSThomas Huth break; 5411fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5412fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5413fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5414fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5415fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5416fcf5ef2aSThomas Huth break; 5417fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5418fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5419fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5420fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5421fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5424fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5425fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5426fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5427fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5428fcf5ef2aSThomas Huth break; 5429fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5430fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5431fcf5ef2aSThomas Huth // XXX 5432fcf5ef2aSThomas Huth goto illegal_insn; 5433fcf5ef2aSThomas Huth default: 5434fcf5ef2aSThomas Huth goto illegal_insn; 5435fcf5ef2aSThomas Huth } 5436fcf5ef2aSThomas Huth #endif 54378f75b8a4SRichard Henderson } else { 5438d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5439fcf5ef2aSThomas Huth } 5440fcf5ef2aSThomas Huth } 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54430880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5444fcf5ef2aSThomas Huth } 5445878cc677SRichard Henderson advance_pc(dc); 5446fcf5ef2aSThomas Huth jmp_insn: 5447a6ca81cbSRichard Henderson return; 5448fcf5ef2aSThomas Huth illegal_insn: 5449fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5450a6ca81cbSRichard Henderson return; 5451fcf5ef2aSThomas Huth nfpu_insn: 5452fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5453a6ca81cbSRichard Henderson return; 5454fcf5ef2aSThomas Huth } 5455fcf5ef2aSThomas Huth 54566e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5457fcf5ef2aSThomas Huth { 54586e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5459b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54606e61bc94SEmilio G. Cota int bound; 5461af00be49SEmilio G. Cota 5462af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54636e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5464fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54656e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5466576e1c4cSIgor Mammedov dc->def = &env->def; 54676e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54686e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5469c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54706e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5471c9b459aaSArtyom Tarasenko #endif 5472fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5473fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54746e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5475c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54766e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5477c9b459aaSArtyom Tarasenko #endif 5478fcf5ef2aSThomas Huth #endif 54796e61bc94SEmilio G. Cota /* 54806e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54816e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54826e61bc94SEmilio G. Cota */ 54836e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54846e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5485af00be49SEmilio G. Cota } 5486fcf5ef2aSThomas Huth 54876e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 54886e61bc94SEmilio G. Cota { 54896e61bc94SEmilio G. Cota } 54906e61bc94SEmilio G. Cota 54916e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 54926e61bc94SEmilio G. Cota { 54936e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5494633c4283SRichard Henderson target_ulong npc = dc->npc; 54956e61bc94SEmilio G. Cota 5496633c4283SRichard Henderson if (npc & 3) { 5497633c4283SRichard Henderson switch (npc) { 5498633c4283SRichard Henderson case JUMP_PC: 5499fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5500633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5501633c4283SRichard Henderson break; 5502633c4283SRichard Henderson case DYNAMIC_PC: 5503633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5504633c4283SRichard Henderson npc = DYNAMIC_PC; 5505633c4283SRichard Henderson break; 5506633c4283SRichard Henderson default: 5507633c4283SRichard Henderson g_assert_not_reached(); 5508fcf5ef2aSThomas Huth } 55096e61bc94SEmilio G. Cota } 5510633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5511633c4283SRichard Henderson } 5512fcf5ef2aSThomas Huth 55136e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55146e61bc94SEmilio G. Cota { 55156e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5516b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55176e61bc94SEmilio G. Cota unsigned int insn; 5518fcf5ef2aSThomas Huth 55194e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5520af00be49SEmilio G. Cota dc->base.pc_next += 4; 5521878cc677SRichard Henderson 5522878cc677SRichard Henderson if (!decode(dc, insn)) { 5523878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5524878cc677SRichard Henderson } 5525fcf5ef2aSThomas Huth 5526af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55276e61bc94SEmilio G. Cota return; 5528c5e6ccdfSEmilio G. Cota } 5529af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55306e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5531af00be49SEmilio G. Cota } 55326e61bc94SEmilio G. Cota } 5533fcf5ef2aSThomas Huth 55346e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55356e61bc94SEmilio G. Cota { 55366e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5537186e7890SRichard Henderson DisasDelayException *e, *e_next; 5538633c4283SRichard Henderson bool may_lookup; 55396e61bc94SEmilio G. Cota 554046bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 554146bb0137SMark Cave-Ayland case DISAS_NEXT: 554246bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5543633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5544fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5545fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5546633c4283SRichard Henderson break; 5547fcf5ef2aSThomas Huth } 5548633c4283SRichard Henderson 5549930f1865SRichard Henderson may_lookup = true; 5550633c4283SRichard Henderson if (dc->pc & 3) { 5551633c4283SRichard Henderson switch (dc->pc) { 5552633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5553633c4283SRichard Henderson break; 5554633c4283SRichard Henderson case DYNAMIC_PC: 5555633c4283SRichard Henderson may_lookup = false; 5556633c4283SRichard Henderson break; 5557633c4283SRichard Henderson default: 5558633c4283SRichard Henderson g_assert_not_reached(); 5559633c4283SRichard Henderson } 5560633c4283SRichard Henderson } else { 5561633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5562633c4283SRichard Henderson } 5563633c4283SRichard Henderson 5564930f1865SRichard Henderson if (dc->npc & 3) { 5565930f1865SRichard Henderson switch (dc->npc) { 5566930f1865SRichard Henderson case JUMP_PC: 5567930f1865SRichard Henderson gen_generic_branch(dc); 5568930f1865SRichard Henderson break; 5569930f1865SRichard Henderson case DYNAMIC_PC: 5570930f1865SRichard Henderson may_lookup = false; 5571930f1865SRichard Henderson break; 5572930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5573930f1865SRichard Henderson break; 5574930f1865SRichard Henderson default: 5575930f1865SRichard Henderson g_assert_not_reached(); 5576930f1865SRichard Henderson } 5577930f1865SRichard Henderson } else { 5578930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5579930f1865SRichard Henderson } 5580633c4283SRichard Henderson if (may_lookup) { 5581633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5582633c4283SRichard Henderson } else { 558307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5584fcf5ef2aSThomas Huth } 558546bb0137SMark Cave-Ayland break; 558646bb0137SMark Cave-Ayland 558746bb0137SMark Cave-Ayland case DISAS_NORETURN: 558846bb0137SMark Cave-Ayland break; 558946bb0137SMark Cave-Ayland 559046bb0137SMark Cave-Ayland case DISAS_EXIT: 559146bb0137SMark Cave-Ayland /* Exit TB */ 559246bb0137SMark Cave-Ayland save_state(dc); 559346bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 559446bb0137SMark Cave-Ayland break; 559546bb0137SMark Cave-Ayland 559646bb0137SMark Cave-Ayland default: 559746bb0137SMark Cave-Ayland g_assert_not_reached(); 5598fcf5ef2aSThomas Huth } 5599186e7890SRichard Henderson 5600186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5601186e7890SRichard Henderson gen_set_label(e->lab); 5602186e7890SRichard Henderson 5603186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5604186e7890SRichard Henderson if (e->npc % 4 == 0) { 5605186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5606186e7890SRichard Henderson } 5607186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5608186e7890SRichard Henderson 5609186e7890SRichard Henderson e_next = e->next; 5610186e7890SRichard Henderson g_free(e); 5611186e7890SRichard Henderson } 5612fcf5ef2aSThomas Huth } 56136e61bc94SEmilio G. Cota 56148eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56158eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56166e61bc94SEmilio G. Cota { 56178eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56188eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56196e61bc94SEmilio G. Cota } 56206e61bc94SEmilio G. Cota 56216e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56226e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56236e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56246e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56256e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56266e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56276e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56286e61bc94SEmilio G. Cota }; 56296e61bc94SEmilio G. Cota 5630597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5631306c8721SRichard Henderson target_ulong pc, void *host_pc) 56326e61bc94SEmilio G. Cota { 56336e61bc94SEmilio G. Cota DisasContext dc = {}; 56346e61bc94SEmilio G. Cota 5635306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5636fcf5ef2aSThomas Huth } 5637fcf5ef2aSThomas Huth 563855c3ceefSRichard Henderson void sparc_tcg_init(void) 5639fcf5ef2aSThomas Huth { 5640fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5641fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5642fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5643fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5644fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5645fcf5ef2aSThomas Huth }; 5646fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5647fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5648fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5649fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5650fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5651fcf5ef2aSThomas Huth }; 5652fcf5ef2aSThomas Huth 5653fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5654fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5655fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5656fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5657fcf5ef2aSThomas Huth #endif 5658fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5659fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5660fcf5ef2aSThomas Huth }; 5661fcf5ef2aSThomas Huth 5662fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5663fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5664fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5665fcf5ef2aSThomas Huth #endif 5666fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5667fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5668fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5669fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5670fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5671fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5672fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5673fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5674fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5675fcf5ef2aSThomas Huth }; 5676fcf5ef2aSThomas Huth 5677fcf5ef2aSThomas Huth unsigned int i; 5678fcf5ef2aSThomas Huth 5679ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5680fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5681fcf5ef2aSThomas Huth "regwptr"); 5682fcf5ef2aSThomas Huth 5683fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5684ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5685fcf5ef2aSThomas Huth } 5686fcf5ef2aSThomas Huth 5687fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5688ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5689fcf5ef2aSThomas Huth } 5690fcf5ef2aSThomas Huth 5691f764718dSRichard Henderson cpu_regs[0] = NULL; 5692fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5693ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5694fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5695fcf5ef2aSThomas Huth gregnames[i]); 5696fcf5ef2aSThomas Huth } 5697fcf5ef2aSThomas Huth 5698fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5699fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5700fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5701fcf5ef2aSThomas Huth gregnames[i]); 5702fcf5ef2aSThomas Huth } 5703fcf5ef2aSThomas Huth 5704fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5705ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5706fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5707fcf5ef2aSThomas Huth fregnames[i]); 5708fcf5ef2aSThomas Huth } 5709fcf5ef2aSThomas Huth } 5710fcf5ef2aSThomas Huth 5711f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5712f36aaa53SRichard Henderson const TranslationBlock *tb, 5713f36aaa53SRichard Henderson const uint64_t *data) 5714fcf5ef2aSThomas Huth { 5715f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5716f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5717fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5718fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5719fcf5ef2aSThomas Huth 5720fcf5ef2aSThomas Huth env->pc = pc; 5721fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5722fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5723fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5724fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5725fcf5ef2aSThomas Huth if (env->cond) { 5726fcf5ef2aSThomas Huth env->npc = npc & ~3; 5727fcf5ef2aSThomas Huth } else { 5728fcf5ef2aSThomas Huth env->npc = pc + 4; 5729fcf5ef2aSThomas Huth } 5730fcf5ef2aSThomas Huth } else { 5731fcf5ef2aSThomas Huth env->npc = npc; 5732fcf5ef2aSThomas Huth } 5733fcf5ef2aSThomas Huth } 5734