1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39*af25071cSRichard Henderson #ifndef TARGET_SPARC64 40*af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 41*af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 42*af25071cSRichard Henderson #endif 43*af25071cSRichard Henderson 44633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 45633c4283SRichard Henderson #define DYNAMIC_PC 1 46633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 47633c4283SRichard Henderson #define JUMP_PC 2 48633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 49633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 50fcf5ef2aSThomas Huth 5146bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 5246bb0137SMark Cave-Ayland 53fcf5ef2aSThomas Huth /* global register indexes */ 54fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 55fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 56fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 57fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 58fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 59fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 60fcf5ef2aSThomas Huth static TCGv cpu_y; 61fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 62fcf5ef2aSThomas Huth static TCGv cpu_tbr; 63fcf5ef2aSThomas Huth #endif 64fcf5ef2aSThomas Huth static TCGv cpu_cond; 65fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 66fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 67fcf5ef2aSThomas Huth static TCGv cpu_gsr; 68fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 69fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 70fcf5ef2aSThomas Huth #else 71fcf5ef2aSThomas Huth static TCGv cpu_wim; 72*af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 73*af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 74*af25071cSRichard Henderson # define cpu_tick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 75*af25071cSRichard Henderson # define cpu_stick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 76fcf5ef2aSThomas Huth #endif 77fcf5ef2aSThomas Huth /* Floating point registers */ 78fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 79fcf5ef2aSThomas Huth 80*af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 81*af25071cSRichard Henderson #ifdef TARGET_SPARC64 82*af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 83*af25071cSRichard Henderson #else 84*af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 85*af25071cSRichard Henderson #endif 86*af25071cSRichard Henderson 87186e7890SRichard Henderson typedef struct DisasDelayException { 88186e7890SRichard Henderson struct DisasDelayException *next; 89186e7890SRichard Henderson TCGLabel *lab; 90186e7890SRichard Henderson TCGv_i32 excp; 91186e7890SRichard Henderson /* Saved state at parent insn. */ 92186e7890SRichard Henderson target_ulong pc; 93186e7890SRichard Henderson target_ulong npc; 94186e7890SRichard Henderson } DisasDelayException; 95186e7890SRichard Henderson 96fcf5ef2aSThomas Huth typedef struct DisasContext { 97af00be49SEmilio G. Cota DisasContextBase base; 98fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 99fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 100fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 101fcf5ef2aSThomas Huth int mem_idx; 102c9b459aaSArtyom Tarasenko bool fpu_enabled; 103c9b459aaSArtyom Tarasenko bool address_mask_32bit; 104c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 105c9b459aaSArtyom Tarasenko bool supervisor; 106c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 107c9b459aaSArtyom Tarasenko bool hypervisor; 108c9b459aaSArtyom Tarasenko #endif 109c9b459aaSArtyom Tarasenko #endif 110c9b459aaSArtyom Tarasenko 111fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 112fcf5ef2aSThomas Huth sparc_def_t *def; 113fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 114fcf5ef2aSThomas Huth int fprs_dirty; 115fcf5ef2aSThomas Huth int asi; 116fcf5ef2aSThomas Huth #endif 117186e7890SRichard Henderson DisasDelayException *delay_excp_list; 118fcf5ef2aSThomas Huth } DisasContext; 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth typedef struct { 121fcf5ef2aSThomas Huth TCGCond cond; 122fcf5ef2aSThomas Huth bool is_bool; 123fcf5ef2aSThomas Huth TCGv c1, c2; 124fcf5ef2aSThomas Huth } DisasCompare; 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth // This function uses non-native bit order 127fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 128fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 131fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 132fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 133fcf5ef2aSThomas Huth 134fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 135fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 138fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 139fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 140fcf5ef2aSThomas Huth #else 141fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 142fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 143fcf5ef2aSThomas Huth #endif 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 146fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 149fcf5ef2aSThomas Huth { 150fcf5ef2aSThomas Huth len = 32 - len; 151fcf5ef2aSThomas Huth return (x << len) >> len; 152fcf5ef2aSThomas Huth } 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 155fcf5ef2aSThomas Huth 1560c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 157fcf5ef2aSThomas Huth { 158fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 159fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 160fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 161fcf5ef2aSThomas Huth we can avoid setting it again. */ 162fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 163fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 164fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 165fcf5ef2aSThomas Huth } 166fcf5ef2aSThomas Huth #endif 167fcf5ef2aSThomas Huth } 168fcf5ef2aSThomas Huth 169fcf5ef2aSThomas Huth /* floating point registers moves */ 170fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 171fcf5ef2aSThomas Huth { 17236ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 173dc41aa7dSRichard Henderson if (src & 1) { 174dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 175dc41aa7dSRichard Henderson } else { 176dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 177fcf5ef2aSThomas Huth } 178dc41aa7dSRichard Henderson return ret; 179fcf5ef2aSThomas Huth } 180fcf5ef2aSThomas Huth 181fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 182fcf5ef2aSThomas Huth { 1838e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1848e7bbc75SRichard Henderson 1858e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 186fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 187fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 188fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 192fcf5ef2aSThomas Huth { 19336ab4623SRichard Henderson return tcg_temp_new_i32(); 194fcf5ef2aSThomas Huth } 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 197fcf5ef2aSThomas Huth { 198fcf5ef2aSThomas Huth src = DFPREG(src); 199fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 200fcf5ef2aSThomas Huth } 201fcf5ef2aSThomas Huth 202fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 203fcf5ef2aSThomas Huth { 204fcf5ef2aSThomas Huth dst = DFPREG(dst); 205fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 206fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 210fcf5ef2aSThomas Huth { 211fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 212fcf5ef2aSThomas Huth } 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 215fcf5ef2aSThomas Huth { 216ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 217fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 218ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 219fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 223fcf5ef2aSThomas Huth { 224ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 225fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 226ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 227fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 231fcf5ef2aSThomas Huth { 232ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 234ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 239fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 240fcf5ef2aSThomas Huth { 241fcf5ef2aSThomas Huth dst = QFPREG(dst); 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 244fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 245fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 246fcf5ef2aSThomas Huth } 247fcf5ef2aSThomas Huth 248fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 249fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 250fcf5ef2aSThomas Huth { 251fcf5ef2aSThomas Huth src = QFPREG(src); 252fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth 255fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 256fcf5ef2aSThomas Huth { 257fcf5ef2aSThomas Huth src = QFPREG(src); 258fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 259fcf5ef2aSThomas Huth } 260fcf5ef2aSThomas Huth 261fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 262fcf5ef2aSThomas Huth { 263fcf5ef2aSThomas Huth rd = QFPREG(rd); 264fcf5ef2aSThomas Huth rs = QFPREG(rs); 265fcf5ef2aSThomas Huth 266fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 267fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 268fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 269fcf5ef2aSThomas Huth } 270fcf5ef2aSThomas Huth #endif 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth /* moves */ 273fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 274fcf5ef2aSThomas Huth #define supervisor(dc) 0 275fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 276fcf5ef2aSThomas Huth #define hypervisor(dc) 0 277fcf5ef2aSThomas Huth #endif 278fcf5ef2aSThomas Huth #else 279fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 280c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 281c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 282fcf5ef2aSThomas Huth #else 283c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 284fcf5ef2aSThomas Huth #endif 285fcf5ef2aSThomas Huth #endif 286fcf5ef2aSThomas Huth 287b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 288b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 289b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 290b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 291b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 292b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 293fcf5ef2aSThomas Huth #else 294b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 295fcf5ef2aSThomas Huth #endif 296fcf5ef2aSThomas Huth 2970c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 298fcf5ef2aSThomas Huth { 299b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 300fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 301b1bc09eaSRichard Henderson } 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth 30423ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 30523ada1b1SRichard Henderson { 30623ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 30723ada1b1SRichard Henderson } 30823ada1b1SRichard Henderson 3090c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 310fcf5ef2aSThomas Huth { 311fcf5ef2aSThomas Huth if (reg > 0) { 312fcf5ef2aSThomas Huth assert(reg < 32); 313fcf5ef2aSThomas Huth return cpu_regs[reg]; 314fcf5ef2aSThomas Huth } else { 31552123f14SRichard Henderson TCGv t = tcg_temp_new(); 316fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 317fcf5ef2aSThomas Huth return t; 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth } 320fcf5ef2aSThomas Huth 3210c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 322fcf5ef2aSThomas Huth { 323fcf5ef2aSThomas Huth if (reg > 0) { 324fcf5ef2aSThomas Huth assert(reg < 32); 325fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 3290c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 330fcf5ef2aSThomas Huth { 331fcf5ef2aSThomas Huth if (reg > 0) { 332fcf5ef2aSThomas Huth assert(reg < 32); 333fcf5ef2aSThomas Huth return cpu_regs[reg]; 334fcf5ef2aSThomas Huth } else { 33552123f14SRichard Henderson return tcg_temp_new(); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth } 338fcf5ef2aSThomas Huth 3395645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 340fcf5ef2aSThomas Huth { 3415645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3425645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3455645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 346fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 347fcf5ef2aSThomas Huth { 348fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 349fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 350fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 351fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 352fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35307ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 354fcf5ef2aSThomas Huth } else { 355f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 356fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 357fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 358f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth } 361fcf5ef2aSThomas Huth 362fcf5ef2aSThomas Huth // XXX suboptimal 3630c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 364fcf5ef2aSThomas Huth { 365fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3660b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth 3690c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 370fcf5ef2aSThomas Huth { 371fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3720b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 373fcf5ef2aSThomas Huth } 374fcf5ef2aSThomas Huth 3750c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 376fcf5ef2aSThomas Huth { 377fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3780b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 379fcf5ef2aSThomas Huth } 380fcf5ef2aSThomas Huth 3810c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 382fcf5ef2aSThomas Huth { 383fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3840b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 385fcf5ef2aSThomas Huth } 386fcf5ef2aSThomas Huth 3870c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 388fcf5ef2aSThomas Huth { 389fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 390fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 391fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 392fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 395fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 396fcf5ef2aSThomas Huth { 397fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 398fcf5ef2aSThomas Huth 399fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 400fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 401fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 402fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 403fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 404fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 405fcf5ef2aSThomas Huth #else 406fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 407fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 408fcf5ef2aSThomas Huth #endif 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 411fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 412fcf5ef2aSThomas Huth 413fcf5ef2aSThomas Huth return carry_32; 414fcf5ef2aSThomas Huth } 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 417fcf5ef2aSThomas Huth { 418fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 421fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 422fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 423fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 424fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 425fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 426fcf5ef2aSThomas Huth #else 427fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 428fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 429fcf5ef2aSThomas Huth #endif 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 432fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 433fcf5ef2aSThomas Huth 434fcf5ef2aSThomas Huth return carry_32; 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth 437fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 438fcf5ef2aSThomas Huth TCGv src2, int update_cc) 439fcf5ef2aSThomas Huth { 440fcf5ef2aSThomas Huth TCGv_i32 carry_32; 441fcf5ef2aSThomas Huth TCGv carry; 442fcf5ef2aSThomas Huth 443fcf5ef2aSThomas Huth switch (dc->cc_op) { 444fcf5ef2aSThomas Huth case CC_OP_DIV: 445fcf5ef2aSThomas Huth case CC_OP_LOGIC: 446fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 447fcf5ef2aSThomas Huth if (update_cc) { 448fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 449fcf5ef2aSThomas Huth } else { 450fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth return; 453fcf5ef2aSThomas Huth 454fcf5ef2aSThomas Huth case CC_OP_ADD: 455fcf5ef2aSThomas Huth case CC_OP_TADD: 456fcf5ef2aSThomas Huth case CC_OP_TADDTV: 457fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 458fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 459fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 460fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 461fcf5ef2aSThomas Huth generated the carry in the first place. */ 462fcf5ef2aSThomas Huth carry = tcg_temp_new(); 463fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 464fcf5ef2aSThomas Huth goto add_done; 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 467fcf5ef2aSThomas Huth break; 468fcf5ef2aSThomas Huth 469fcf5ef2aSThomas Huth case CC_OP_SUB: 470fcf5ef2aSThomas Huth case CC_OP_TSUB: 471fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 472fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 473fcf5ef2aSThomas Huth break; 474fcf5ef2aSThomas Huth 475fcf5ef2aSThomas Huth default: 476fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 477fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 478ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 479fcf5ef2aSThomas Huth break; 480fcf5ef2aSThomas Huth } 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 483fcf5ef2aSThomas Huth carry = tcg_temp_new(); 484fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 485fcf5ef2aSThomas Huth #else 486fcf5ef2aSThomas Huth carry = carry_32; 487fcf5ef2aSThomas Huth #endif 488fcf5ef2aSThomas Huth 489fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 490fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 491fcf5ef2aSThomas Huth 492fcf5ef2aSThomas Huth add_done: 493fcf5ef2aSThomas Huth if (update_cc) { 494fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 495fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 496fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 497fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 498fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 499fcf5ef2aSThomas Huth } 500fcf5ef2aSThomas Huth } 501fcf5ef2aSThomas Huth 5020c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 503fcf5ef2aSThomas Huth { 504fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 505fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 506fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 507fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth 510fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 511fcf5ef2aSThomas Huth TCGv src2, int update_cc) 512fcf5ef2aSThomas Huth { 513fcf5ef2aSThomas Huth TCGv_i32 carry_32; 514fcf5ef2aSThomas Huth TCGv carry; 515fcf5ef2aSThomas Huth 516fcf5ef2aSThomas Huth switch (dc->cc_op) { 517fcf5ef2aSThomas Huth case CC_OP_DIV: 518fcf5ef2aSThomas Huth case CC_OP_LOGIC: 519fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 520fcf5ef2aSThomas Huth if (update_cc) { 521fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 522fcf5ef2aSThomas Huth } else { 523fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 524fcf5ef2aSThomas Huth } 525fcf5ef2aSThomas Huth return; 526fcf5ef2aSThomas Huth 527fcf5ef2aSThomas Huth case CC_OP_ADD: 528fcf5ef2aSThomas Huth case CC_OP_TADD: 529fcf5ef2aSThomas Huth case CC_OP_TADDTV: 530fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 531fcf5ef2aSThomas Huth break; 532fcf5ef2aSThomas Huth 533fcf5ef2aSThomas Huth case CC_OP_SUB: 534fcf5ef2aSThomas Huth case CC_OP_TSUB: 535fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 536fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 537fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 538fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 539fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 540fcf5ef2aSThomas Huth generated the carry in the first place. */ 541fcf5ef2aSThomas Huth carry = tcg_temp_new(); 542fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 543fcf5ef2aSThomas Huth goto sub_done; 544fcf5ef2aSThomas Huth } 545fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 546fcf5ef2aSThomas Huth break; 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth default: 549fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 550fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 551ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 552fcf5ef2aSThomas Huth break; 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth 555fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 556fcf5ef2aSThomas Huth carry = tcg_temp_new(); 557fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 558fcf5ef2aSThomas Huth #else 559fcf5ef2aSThomas Huth carry = carry_32; 560fcf5ef2aSThomas Huth #endif 561fcf5ef2aSThomas Huth 562fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 563fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 564fcf5ef2aSThomas Huth 565fcf5ef2aSThomas Huth sub_done: 566fcf5ef2aSThomas Huth if (update_cc) { 567fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 568fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 569fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 570fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 571fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 572fcf5ef2aSThomas Huth } 573fcf5ef2aSThomas Huth } 574fcf5ef2aSThomas Huth 5750c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 576fcf5ef2aSThomas Huth { 577fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 578fcf5ef2aSThomas Huth 579fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 580fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 581fcf5ef2aSThomas Huth 582fcf5ef2aSThomas Huth /* old op: 583fcf5ef2aSThomas Huth if (!(env->y & 1)) 584fcf5ef2aSThomas Huth T1 = 0; 585fcf5ef2aSThomas Huth */ 58600ab7e61SRichard Henderson zero = tcg_constant_tl(0); 587fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 588fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 589fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 590fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 591fcf5ef2aSThomas Huth zero, cpu_cc_src2); 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth // b2 = T0 & 1; 594fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5950b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 59608d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 597fcf5ef2aSThomas Huth 598fcf5ef2aSThomas Huth // b1 = N ^ V; 599fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 600fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 601fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 602fcf5ef2aSThomas Huth 603fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 604fcf5ef2aSThomas Huth // src1 = T0; 605fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 606fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 607fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 608fcf5ef2aSThomas Huth 609fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 610fcf5ef2aSThomas Huth 611fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 612fcf5ef2aSThomas Huth } 613fcf5ef2aSThomas Huth 6140c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 615fcf5ef2aSThomas Huth { 616fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 617fcf5ef2aSThomas Huth if (sign_ext) { 618fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 619fcf5ef2aSThomas Huth } else { 620fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth #else 623fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 624fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 625fcf5ef2aSThomas Huth 626fcf5ef2aSThomas Huth if (sign_ext) { 627fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 628fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 629fcf5ef2aSThomas Huth } else { 630fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 631fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 632fcf5ef2aSThomas Huth } 633fcf5ef2aSThomas Huth 634fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 635fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 636fcf5ef2aSThomas Huth #endif 637fcf5ef2aSThomas Huth } 638fcf5ef2aSThomas Huth 6390c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 640fcf5ef2aSThomas Huth { 641fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 642fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 643fcf5ef2aSThomas Huth } 644fcf5ef2aSThomas Huth 6450c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 646fcf5ef2aSThomas Huth { 647fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 648fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 649fcf5ef2aSThomas Huth } 650fcf5ef2aSThomas Huth 651fcf5ef2aSThomas Huth // 1 6520c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 653fcf5ef2aSThomas Huth { 654fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 655fcf5ef2aSThomas Huth } 656fcf5ef2aSThomas Huth 657fcf5ef2aSThomas Huth // Z 6580c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 659fcf5ef2aSThomas Huth { 660fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 661fcf5ef2aSThomas Huth } 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth // Z | (N ^ V) 6640c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 665fcf5ef2aSThomas Huth { 666fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 667fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 668fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 669fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 670fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 671fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth 674fcf5ef2aSThomas Huth // N ^ V 6750c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 676fcf5ef2aSThomas Huth { 677fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 678fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 679fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 680fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 681fcf5ef2aSThomas Huth } 682fcf5ef2aSThomas Huth 683fcf5ef2aSThomas Huth // C | Z 6840c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 685fcf5ef2aSThomas Huth { 686fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 687fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 688fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 689fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth 692fcf5ef2aSThomas Huth // C 6930c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 694fcf5ef2aSThomas Huth { 695fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth 698fcf5ef2aSThomas Huth // V 6990c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 700fcf5ef2aSThomas Huth { 701fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 702fcf5ef2aSThomas Huth } 703fcf5ef2aSThomas Huth 704fcf5ef2aSThomas Huth // 0 7050c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 706fcf5ef2aSThomas Huth { 707fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 708fcf5ef2aSThomas Huth } 709fcf5ef2aSThomas Huth 710fcf5ef2aSThomas Huth // N 7110c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 712fcf5ef2aSThomas Huth { 713fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 714fcf5ef2aSThomas Huth } 715fcf5ef2aSThomas Huth 716fcf5ef2aSThomas Huth // !Z 7170c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 718fcf5ef2aSThomas Huth { 719fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 720fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 721fcf5ef2aSThomas Huth } 722fcf5ef2aSThomas Huth 723fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7240c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 725fcf5ef2aSThomas Huth { 726fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 727fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 728fcf5ef2aSThomas Huth } 729fcf5ef2aSThomas Huth 730fcf5ef2aSThomas Huth // !(N ^ V) 7310c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 732fcf5ef2aSThomas Huth { 733fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 734fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 735fcf5ef2aSThomas Huth } 736fcf5ef2aSThomas Huth 737fcf5ef2aSThomas Huth // !(C | Z) 7380c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 739fcf5ef2aSThomas Huth { 740fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 741fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 742fcf5ef2aSThomas Huth } 743fcf5ef2aSThomas Huth 744fcf5ef2aSThomas Huth // !C 7450c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 746fcf5ef2aSThomas Huth { 747fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 748fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 749fcf5ef2aSThomas Huth } 750fcf5ef2aSThomas Huth 751fcf5ef2aSThomas Huth // !N 7520c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 753fcf5ef2aSThomas Huth { 754fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 755fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 756fcf5ef2aSThomas Huth } 757fcf5ef2aSThomas Huth 758fcf5ef2aSThomas Huth // !V 7590c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 760fcf5ef2aSThomas Huth { 761fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 762fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 763fcf5ef2aSThomas Huth } 764fcf5ef2aSThomas Huth 765fcf5ef2aSThomas Huth /* 766fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 767fcf5ef2aSThomas Huth 0 = 768fcf5ef2aSThomas Huth 1 < 769fcf5ef2aSThomas Huth 2 > 770fcf5ef2aSThomas Huth 3 unordered 771fcf5ef2aSThomas Huth */ 7720c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 773fcf5ef2aSThomas Huth unsigned int fcc_offset) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 776fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 777fcf5ef2aSThomas Huth } 778fcf5ef2aSThomas Huth 7790c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 782fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 783fcf5ef2aSThomas Huth } 784fcf5ef2aSThomas Huth 785fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7860c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 787fcf5ef2aSThomas Huth { 788fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 789fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 790fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 791fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 7950c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 796fcf5ef2aSThomas Huth { 797fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 799fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 800fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 801fcf5ef2aSThomas Huth } 802fcf5ef2aSThomas Huth 803fcf5ef2aSThomas Huth // 1 or 3: FCC0 8040c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 805fcf5ef2aSThomas Huth { 806fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 807fcf5ef2aSThomas Huth } 808fcf5ef2aSThomas Huth 809fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8100c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 811fcf5ef2aSThomas Huth { 812fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 813fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 814fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 815fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth 818fcf5ef2aSThomas Huth // 2 or 3: FCC1 8190c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 820fcf5ef2aSThomas Huth { 821fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 822fcf5ef2aSThomas Huth } 823fcf5ef2aSThomas Huth 824fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8250c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 826fcf5ef2aSThomas Huth { 827fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 828fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 829fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 830fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 831fcf5ef2aSThomas Huth } 832fcf5ef2aSThomas Huth 833fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8340c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 835fcf5ef2aSThomas Huth { 836fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 837fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 838fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 839fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth 842fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8430c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 844fcf5ef2aSThomas Huth { 845fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 846fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 847fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 848fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 849fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 850fcf5ef2aSThomas Huth } 851fcf5ef2aSThomas Huth 852fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8530c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 854fcf5ef2aSThomas Huth { 855fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 856fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 857fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 858fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 859fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 860fcf5ef2aSThomas Huth } 861fcf5ef2aSThomas Huth 862fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8630c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 864fcf5ef2aSThomas Huth { 865fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 866fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 867fcf5ef2aSThomas Huth } 868fcf5ef2aSThomas Huth 869fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8700c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 871fcf5ef2aSThomas Huth { 872fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 873fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 874fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 875fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 876fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 877fcf5ef2aSThomas Huth } 878fcf5ef2aSThomas Huth 879fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8800c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 881fcf5ef2aSThomas Huth { 882fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 883fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 884fcf5ef2aSThomas Huth } 885fcf5ef2aSThomas Huth 886fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8870c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 888fcf5ef2aSThomas Huth { 889fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 890fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 891fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 892fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 893fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth 896fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 8970c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 898fcf5ef2aSThomas Huth { 899fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 900fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 901fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 902fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 903fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 904fcf5ef2aSThomas Huth } 905fcf5ef2aSThomas Huth 9060c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 907fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 908fcf5ef2aSThomas Huth { 909fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 912fcf5ef2aSThomas Huth 913fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth gen_set_label(l1); 916fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 917fcf5ef2aSThomas Huth } 918fcf5ef2aSThomas Huth 9190c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 920fcf5ef2aSThomas Huth { 92100ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 92200ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 92300ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 924fcf5ef2aSThomas Huth 925fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 926fcf5ef2aSThomas Huth } 927fcf5ef2aSThomas Huth 928fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 929fcf5ef2aSThomas Huth have been set for a jump */ 9300c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 931fcf5ef2aSThomas Huth { 932fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 933fcf5ef2aSThomas Huth gen_generic_branch(dc); 93499c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth } 937fcf5ef2aSThomas Huth 9380c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 939fcf5ef2aSThomas Huth { 940633c4283SRichard Henderson if (dc->npc & 3) { 941633c4283SRichard Henderson switch (dc->npc) { 942633c4283SRichard Henderson case JUMP_PC: 943fcf5ef2aSThomas Huth gen_generic_branch(dc); 94499c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 945633c4283SRichard Henderson break; 946633c4283SRichard Henderson case DYNAMIC_PC: 947633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 948633c4283SRichard Henderson break; 949633c4283SRichard Henderson default: 950633c4283SRichard Henderson g_assert_not_reached(); 951633c4283SRichard Henderson } 952633c4283SRichard Henderson } else { 953fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 954fcf5ef2aSThomas Huth } 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 9570c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 960fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 961ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth } 964fcf5ef2aSThomas Huth 9650c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 968fcf5ef2aSThomas Huth save_npc(dc); 969fcf5ef2aSThomas Huth } 970fcf5ef2aSThomas Huth 971fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 972fcf5ef2aSThomas Huth { 973fcf5ef2aSThomas Huth save_state(dc); 974ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 975af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 976fcf5ef2aSThomas Huth } 977fcf5ef2aSThomas Huth 978186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 979fcf5ef2aSThomas Huth { 980186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 981186e7890SRichard Henderson 982186e7890SRichard Henderson e->next = dc->delay_excp_list; 983186e7890SRichard Henderson dc->delay_excp_list = e; 984186e7890SRichard Henderson 985186e7890SRichard Henderson e->lab = gen_new_label(); 986186e7890SRichard Henderson e->excp = excp; 987186e7890SRichard Henderson e->pc = dc->pc; 988186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 989186e7890SRichard Henderson assert(e->npc != JUMP_PC); 990186e7890SRichard Henderson e->npc = dc->npc; 991186e7890SRichard Henderson 992186e7890SRichard Henderson return e->lab; 993186e7890SRichard Henderson } 994186e7890SRichard Henderson 995186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 996186e7890SRichard Henderson { 997186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 998186e7890SRichard Henderson } 999186e7890SRichard Henderson 1000186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1001186e7890SRichard Henderson { 1002186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1003186e7890SRichard Henderson TCGLabel *lab; 1004186e7890SRichard Henderson 1005186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1006186e7890SRichard Henderson 1007186e7890SRichard Henderson flush_cond(dc); 1008186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1009186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth 10120c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1013fcf5ef2aSThomas Huth { 1014633c4283SRichard Henderson if (dc->npc & 3) { 1015633c4283SRichard Henderson switch (dc->npc) { 1016633c4283SRichard Henderson case JUMP_PC: 1017fcf5ef2aSThomas Huth gen_generic_branch(dc); 1018fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 101999c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1020633c4283SRichard Henderson break; 1021633c4283SRichard Henderson case DYNAMIC_PC: 1022633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1023fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1024633c4283SRichard Henderson dc->pc = dc->npc; 1025633c4283SRichard Henderson break; 1026633c4283SRichard Henderson default: 1027633c4283SRichard Henderson g_assert_not_reached(); 1028633c4283SRichard Henderson } 1029fcf5ef2aSThomas Huth } else { 1030fcf5ef2aSThomas Huth dc->pc = dc->npc; 1031fcf5ef2aSThomas Huth } 1032fcf5ef2aSThomas Huth } 1033fcf5ef2aSThomas Huth 10340c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1035fcf5ef2aSThomas Huth { 1036fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1037fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1041fcf5ef2aSThomas Huth DisasContext *dc) 1042fcf5ef2aSThomas Huth { 1043fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1044fcf5ef2aSThomas Huth TCG_COND_NEVER, 1045fcf5ef2aSThomas Huth TCG_COND_EQ, 1046fcf5ef2aSThomas Huth TCG_COND_LE, 1047fcf5ef2aSThomas Huth TCG_COND_LT, 1048fcf5ef2aSThomas Huth TCG_COND_LEU, 1049fcf5ef2aSThomas Huth TCG_COND_LTU, 1050fcf5ef2aSThomas Huth -1, /* neg */ 1051fcf5ef2aSThomas Huth -1, /* overflow */ 1052fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1053fcf5ef2aSThomas Huth TCG_COND_NE, 1054fcf5ef2aSThomas Huth TCG_COND_GT, 1055fcf5ef2aSThomas Huth TCG_COND_GE, 1056fcf5ef2aSThomas Huth TCG_COND_GTU, 1057fcf5ef2aSThomas Huth TCG_COND_GEU, 1058fcf5ef2aSThomas Huth -1, /* pos */ 1059fcf5ef2aSThomas Huth -1, /* no overflow */ 1060fcf5ef2aSThomas Huth }; 1061fcf5ef2aSThomas Huth 1062fcf5ef2aSThomas Huth static int logic_cond[16] = { 1063fcf5ef2aSThomas Huth TCG_COND_NEVER, 1064fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1065fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1066fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1067fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1068fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1069fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1070fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1071fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1072fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1073fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1074fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1075fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1076fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1077fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1078fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1079fcf5ef2aSThomas Huth }; 1080fcf5ef2aSThomas Huth 1081fcf5ef2aSThomas Huth TCGv_i32 r_src; 1082fcf5ef2aSThomas Huth TCGv r_dst; 1083fcf5ef2aSThomas Huth 1084fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1085fcf5ef2aSThomas Huth if (xcc) { 1086fcf5ef2aSThomas Huth r_src = cpu_xcc; 1087fcf5ef2aSThomas Huth } else { 1088fcf5ef2aSThomas Huth r_src = cpu_psr; 1089fcf5ef2aSThomas Huth } 1090fcf5ef2aSThomas Huth #else 1091fcf5ef2aSThomas Huth r_src = cpu_psr; 1092fcf5ef2aSThomas Huth #endif 1093fcf5ef2aSThomas Huth 1094fcf5ef2aSThomas Huth switch (dc->cc_op) { 1095fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1096fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1097fcf5ef2aSThomas Huth do_compare_dst_0: 1098fcf5ef2aSThomas Huth cmp->is_bool = false; 109900ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1100fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1101fcf5ef2aSThomas Huth if (!xcc) { 1102fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1103fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1104fcf5ef2aSThomas Huth break; 1105fcf5ef2aSThomas Huth } 1106fcf5ef2aSThomas Huth #endif 1107fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1108fcf5ef2aSThomas Huth break; 1109fcf5ef2aSThomas Huth 1110fcf5ef2aSThomas Huth case CC_OP_SUB: 1111fcf5ef2aSThomas Huth switch (cond) { 1112fcf5ef2aSThomas Huth case 6: /* neg */ 1113fcf5ef2aSThomas Huth case 14: /* pos */ 1114fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1115fcf5ef2aSThomas Huth goto do_compare_dst_0; 1116fcf5ef2aSThomas Huth 1117fcf5ef2aSThomas Huth case 7: /* overflow */ 1118fcf5ef2aSThomas Huth case 15: /* !overflow */ 1119fcf5ef2aSThomas Huth goto do_dynamic; 1120fcf5ef2aSThomas Huth 1121fcf5ef2aSThomas Huth default: 1122fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1123fcf5ef2aSThomas Huth cmp->is_bool = false; 1124fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1125fcf5ef2aSThomas Huth if (!xcc) { 1126fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1127fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1128fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1129fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1130fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1131fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1132fcf5ef2aSThomas Huth break; 1133fcf5ef2aSThomas Huth } 1134fcf5ef2aSThomas Huth #endif 1135fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1136fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1137fcf5ef2aSThomas Huth break; 1138fcf5ef2aSThomas Huth } 1139fcf5ef2aSThomas Huth break; 1140fcf5ef2aSThomas Huth 1141fcf5ef2aSThomas Huth default: 1142fcf5ef2aSThomas Huth do_dynamic: 1143ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1144fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1145fcf5ef2aSThomas Huth /* FALLTHRU */ 1146fcf5ef2aSThomas Huth 1147fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1148fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1149fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1150fcf5ef2aSThomas Huth cmp->is_bool = true; 1151fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 115200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1153fcf5ef2aSThomas Huth 1154fcf5ef2aSThomas Huth switch (cond) { 1155fcf5ef2aSThomas Huth case 0x0: 1156fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1157fcf5ef2aSThomas Huth break; 1158fcf5ef2aSThomas Huth case 0x1: 1159fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1160fcf5ef2aSThomas Huth break; 1161fcf5ef2aSThomas Huth case 0x2: 1162fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1163fcf5ef2aSThomas Huth break; 1164fcf5ef2aSThomas Huth case 0x3: 1165fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1166fcf5ef2aSThomas Huth break; 1167fcf5ef2aSThomas Huth case 0x4: 1168fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1169fcf5ef2aSThomas Huth break; 1170fcf5ef2aSThomas Huth case 0x5: 1171fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1172fcf5ef2aSThomas Huth break; 1173fcf5ef2aSThomas Huth case 0x6: 1174fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1175fcf5ef2aSThomas Huth break; 1176fcf5ef2aSThomas Huth case 0x7: 1177fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1178fcf5ef2aSThomas Huth break; 1179fcf5ef2aSThomas Huth case 0x8: 1180fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1181fcf5ef2aSThomas Huth break; 1182fcf5ef2aSThomas Huth case 0x9: 1183fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1184fcf5ef2aSThomas Huth break; 1185fcf5ef2aSThomas Huth case 0xa: 1186fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1187fcf5ef2aSThomas Huth break; 1188fcf5ef2aSThomas Huth case 0xb: 1189fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1190fcf5ef2aSThomas Huth break; 1191fcf5ef2aSThomas Huth case 0xc: 1192fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1193fcf5ef2aSThomas Huth break; 1194fcf5ef2aSThomas Huth case 0xd: 1195fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1196fcf5ef2aSThomas Huth break; 1197fcf5ef2aSThomas Huth case 0xe: 1198fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1199fcf5ef2aSThomas Huth break; 1200fcf5ef2aSThomas Huth case 0xf: 1201fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1202fcf5ef2aSThomas Huth break; 1203fcf5ef2aSThomas Huth } 1204fcf5ef2aSThomas Huth break; 1205fcf5ef2aSThomas Huth } 1206fcf5ef2aSThomas Huth } 1207fcf5ef2aSThomas Huth 1208fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1209fcf5ef2aSThomas Huth { 1210fcf5ef2aSThomas Huth unsigned int offset; 1211fcf5ef2aSThomas Huth TCGv r_dst; 1212fcf5ef2aSThomas Huth 1213fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1214fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1215fcf5ef2aSThomas Huth cmp->is_bool = true; 1216fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 121700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth switch (cc) { 1220fcf5ef2aSThomas Huth default: 1221fcf5ef2aSThomas Huth case 0x0: 1222fcf5ef2aSThomas Huth offset = 0; 1223fcf5ef2aSThomas Huth break; 1224fcf5ef2aSThomas Huth case 0x1: 1225fcf5ef2aSThomas Huth offset = 32 - 10; 1226fcf5ef2aSThomas Huth break; 1227fcf5ef2aSThomas Huth case 0x2: 1228fcf5ef2aSThomas Huth offset = 34 - 10; 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth case 0x3: 1231fcf5ef2aSThomas Huth offset = 36 - 10; 1232fcf5ef2aSThomas Huth break; 1233fcf5ef2aSThomas Huth } 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth switch (cond) { 1236fcf5ef2aSThomas Huth case 0x0: 1237fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case 0x1: 1240fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth case 0x2: 1243fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1244fcf5ef2aSThomas Huth break; 1245fcf5ef2aSThomas Huth case 0x3: 1246fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1247fcf5ef2aSThomas Huth break; 1248fcf5ef2aSThomas Huth case 0x4: 1249fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0x5: 1252fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0x6: 1255fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth case 0x7: 1258fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case 0x8: 1261fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth case 0x9: 1264fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1265fcf5ef2aSThomas Huth break; 1266fcf5ef2aSThomas Huth case 0xa: 1267fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 0xb: 1270fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 0xc: 1273fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 0xd: 1276fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth case 0xe: 1279fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1280fcf5ef2aSThomas Huth break; 1281fcf5ef2aSThomas Huth case 0xf: 1282fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1283fcf5ef2aSThomas Huth break; 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth } 1286fcf5ef2aSThomas Huth 1287fcf5ef2aSThomas Huth // Inverted logic 1288ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1289ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1290fcf5ef2aSThomas Huth TCG_COND_NE, 1291fcf5ef2aSThomas Huth TCG_COND_GT, 1292fcf5ef2aSThomas Huth TCG_COND_GE, 1293ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1294fcf5ef2aSThomas Huth TCG_COND_EQ, 1295fcf5ef2aSThomas Huth TCG_COND_LE, 1296fcf5ef2aSThomas Huth TCG_COND_LT, 1297fcf5ef2aSThomas Huth }; 1298fcf5ef2aSThomas Huth 1299fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1300fcf5ef2aSThomas Huth { 1301fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1302fcf5ef2aSThomas Huth cmp->is_bool = false; 1303fcf5ef2aSThomas Huth cmp->c1 = r_src; 130400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1305fcf5ef2aSThomas Huth } 1306fcf5ef2aSThomas Huth 1307fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13080c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1309fcf5ef2aSThomas Huth { 1310fcf5ef2aSThomas Huth switch (fccno) { 1311fcf5ef2aSThomas Huth case 0: 1312ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1313fcf5ef2aSThomas Huth break; 1314fcf5ef2aSThomas Huth case 1: 1315ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1316fcf5ef2aSThomas Huth break; 1317fcf5ef2aSThomas Huth case 2: 1318ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1319fcf5ef2aSThomas Huth break; 1320fcf5ef2aSThomas Huth case 3: 1321ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1322fcf5ef2aSThomas Huth break; 1323fcf5ef2aSThomas Huth } 1324fcf5ef2aSThomas Huth } 1325fcf5ef2aSThomas Huth 13260c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1327fcf5ef2aSThomas Huth { 1328fcf5ef2aSThomas Huth switch (fccno) { 1329fcf5ef2aSThomas Huth case 0: 1330ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth case 1: 1333ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case 2: 1336ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth case 3: 1339ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth } 1342fcf5ef2aSThomas Huth } 1343fcf5ef2aSThomas Huth 13440c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1345fcf5ef2aSThomas Huth { 1346fcf5ef2aSThomas Huth switch (fccno) { 1347fcf5ef2aSThomas Huth case 0: 1348ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth case 1: 1351ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1352fcf5ef2aSThomas Huth break; 1353fcf5ef2aSThomas Huth case 2: 1354ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case 3: 1357ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth } 1360fcf5ef2aSThomas Huth } 1361fcf5ef2aSThomas Huth 13620c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1363fcf5ef2aSThomas Huth { 1364fcf5ef2aSThomas Huth switch (fccno) { 1365fcf5ef2aSThomas Huth case 0: 1366ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1367fcf5ef2aSThomas Huth break; 1368fcf5ef2aSThomas Huth case 1: 1369ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1370fcf5ef2aSThomas Huth break; 1371fcf5ef2aSThomas Huth case 2: 1372ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1373fcf5ef2aSThomas Huth break; 1374fcf5ef2aSThomas Huth case 3: 1375ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1376fcf5ef2aSThomas Huth break; 1377fcf5ef2aSThomas Huth } 1378fcf5ef2aSThomas Huth } 1379fcf5ef2aSThomas Huth 13800c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1381fcf5ef2aSThomas Huth { 1382fcf5ef2aSThomas Huth switch (fccno) { 1383fcf5ef2aSThomas Huth case 0: 1384ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1385fcf5ef2aSThomas Huth break; 1386fcf5ef2aSThomas Huth case 1: 1387ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1388fcf5ef2aSThomas Huth break; 1389fcf5ef2aSThomas Huth case 2: 1390ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1391fcf5ef2aSThomas Huth break; 1392fcf5ef2aSThomas Huth case 3: 1393ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1394fcf5ef2aSThomas Huth break; 1395fcf5ef2aSThomas Huth } 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth 13980c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1399fcf5ef2aSThomas Huth { 1400fcf5ef2aSThomas Huth switch (fccno) { 1401fcf5ef2aSThomas Huth case 0: 1402ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1403fcf5ef2aSThomas Huth break; 1404fcf5ef2aSThomas Huth case 1: 1405ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1406fcf5ef2aSThomas Huth break; 1407fcf5ef2aSThomas Huth case 2: 1408ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1409fcf5ef2aSThomas Huth break; 1410fcf5ef2aSThomas Huth case 3: 1411ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1412fcf5ef2aSThomas Huth break; 1413fcf5ef2aSThomas Huth } 1414fcf5ef2aSThomas Huth } 1415fcf5ef2aSThomas Huth 1416fcf5ef2aSThomas Huth #else 1417fcf5ef2aSThomas Huth 14180c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1419fcf5ef2aSThomas Huth { 1420ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth 14230c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1424fcf5ef2aSThomas Huth { 1425ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1426fcf5ef2aSThomas Huth } 1427fcf5ef2aSThomas Huth 14280c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1429fcf5ef2aSThomas Huth { 1430ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1431fcf5ef2aSThomas Huth } 1432fcf5ef2aSThomas Huth 14330c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1434fcf5ef2aSThomas Huth { 1435ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1436fcf5ef2aSThomas Huth } 1437fcf5ef2aSThomas Huth 14380c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1439fcf5ef2aSThomas Huth { 1440ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1441fcf5ef2aSThomas Huth } 1442fcf5ef2aSThomas Huth 14430c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1444fcf5ef2aSThomas Huth { 1445ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1446fcf5ef2aSThomas Huth } 1447fcf5ef2aSThomas Huth #endif 1448fcf5ef2aSThomas Huth 1449fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1450fcf5ef2aSThomas Huth { 1451fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1452fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1453fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1454fcf5ef2aSThomas Huth } 1455fcf5ef2aSThomas Huth 1456fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1457fcf5ef2aSThomas Huth { 1458fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1459fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1460fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1461fcf5ef2aSThomas Huth return 1; 1462fcf5ef2aSThomas Huth } 1463fcf5ef2aSThomas Huth #endif 1464fcf5ef2aSThomas Huth return 0; 1465fcf5ef2aSThomas Huth } 1466fcf5ef2aSThomas Huth 14670c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1468fcf5ef2aSThomas Huth { 1469fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth 14720c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1473fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1474fcf5ef2aSThomas Huth { 1475fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1476fcf5ef2aSThomas Huth 1477fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1478fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1479fcf5ef2aSThomas Huth 1480ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1481ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1482fcf5ef2aSThomas Huth 1483fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1484fcf5ef2aSThomas Huth } 1485fcf5ef2aSThomas Huth 14860c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1487fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1488fcf5ef2aSThomas Huth { 1489fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1490fcf5ef2aSThomas Huth 1491fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1492fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1493fcf5ef2aSThomas Huth 1494fcf5ef2aSThomas Huth gen(dst, src); 1495fcf5ef2aSThomas Huth 1496fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1497fcf5ef2aSThomas Huth } 1498fcf5ef2aSThomas Huth 14990c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1500fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1501fcf5ef2aSThomas Huth { 1502fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1503fcf5ef2aSThomas Huth 1504fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1505fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1506fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1507fcf5ef2aSThomas Huth 1508ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1509ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1510fcf5ef2aSThomas Huth 1511fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1512fcf5ef2aSThomas Huth } 1513fcf5ef2aSThomas Huth 1514fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15150c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1516fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1517fcf5ef2aSThomas Huth { 1518fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1519fcf5ef2aSThomas Huth 1520fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1521fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1522fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1523fcf5ef2aSThomas Huth 1524fcf5ef2aSThomas Huth gen(dst, src1, src2); 1525fcf5ef2aSThomas Huth 1526fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1527fcf5ef2aSThomas Huth } 1528fcf5ef2aSThomas Huth #endif 1529fcf5ef2aSThomas Huth 15300c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1531fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1532fcf5ef2aSThomas Huth { 1533fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1534fcf5ef2aSThomas Huth 1535fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1536fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1537fcf5ef2aSThomas Huth 1538ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1539ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1540fcf5ef2aSThomas Huth 1541fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1542fcf5ef2aSThomas Huth } 1543fcf5ef2aSThomas Huth 1544fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15450c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1546fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1547fcf5ef2aSThomas Huth { 1548fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1549fcf5ef2aSThomas Huth 1550fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1551fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1552fcf5ef2aSThomas Huth 1553fcf5ef2aSThomas Huth gen(dst, src); 1554fcf5ef2aSThomas Huth 1555fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth #endif 1558fcf5ef2aSThomas Huth 15590c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1560fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1561fcf5ef2aSThomas Huth { 1562fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1563fcf5ef2aSThomas Huth 1564fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1565fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1566fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1567fcf5ef2aSThomas Huth 1568ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1569ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1570fcf5ef2aSThomas Huth 1571fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1572fcf5ef2aSThomas Huth } 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15750c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1576fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1577fcf5ef2aSThomas Huth { 1578fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1579fcf5ef2aSThomas Huth 1580fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1581fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1582fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1583fcf5ef2aSThomas Huth 1584fcf5ef2aSThomas Huth gen(dst, src1, src2); 1585fcf5ef2aSThomas Huth 1586fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth 15890c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1590fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1591fcf5ef2aSThomas Huth { 1592fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1595fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1596fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1597fcf5ef2aSThomas Huth 1598fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1599fcf5ef2aSThomas Huth 1600fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth 16030c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1604fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1605fcf5ef2aSThomas Huth { 1606fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1609fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1610fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1611fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1616fcf5ef2aSThomas Huth } 1617fcf5ef2aSThomas Huth #endif 1618fcf5ef2aSThomas Huth 16190c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1620fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1621fcf5ef2aSThomas Huth { 1622fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1623fcf5ef2aSThomas Huth 1624ad75a51eSRichard Henderson gen(tcg_env); 1625ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1626fcf5ef2aSThomas Huth 1627fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1628fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1629fcf5ef2aSThomas Huth } 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16320c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1633fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1634fcf5ef2aSThomas Huth { 1635fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1636fcf5ef2aSThomas Huth 1637ad75a51eSRichard Henderson gen(tcg_env); 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1640fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1641fcf5ef2aSThomas Huth } 1642fcf5ef2aSThomas Huth #endif 1643fcf5ef2aSThomas Huth 16440c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1645fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1646fcf5ef2aSThomas Huth { 1647fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1648fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1649fcf5ef2aSThomas Huth 1650ad75a51eSRichard Henderson gen(tcg_env); 1651ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1654fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1655fcf5ef2aSThomas Huth } 1656fcf5ef2aSThomas Huth 16570c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1658fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1659fcf5ef2aSThomas Huth { 1660fcf5ef2aSThomas Huth TCGv_i64 dst; 1661fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1662fcf5ef2aSThomas Huth 1663fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1664fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1665fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1666fcf5ef2aSThomas Huth 1667ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1668ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1671fcf5ef2aSThomas Huth } 1672fcf5ef2aSThomas Huth 16730c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1674fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1675fcf5ef2aSThomas Huth { 1676fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1679fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1680fcf5ef2aSThomas Huth 1681ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1682ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1683fcf5ef2aSThomas Huth 1684fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1685fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth 1688fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16890c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1690fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1691fcf5ef2aSThomas Huth { 1692fcf5ef2aSThomas Huth TCGv_i64 dst; 1693fcf5ef2aSThomas Huth TCGv_i32 src; 1694fcf5ef2aSThomas Huth 1695fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1696fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1697fcf5ef2aSThomas Huth 1698ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1699ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1702fcf5ef2aSThomas Huth } 1703fcf5ef2aSThomas Huth #endif 1704fcf5ef2aSThomas Huth 17050c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1706fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1707fcf5ef2aSThomas Huth { 1708fcf5ef2aSThomas Huth TCGv_i64 dst; 1709fcf5ef2aSThomas Huth TCGv_i32 src; 1710fcf5ef2aSThomas Huth 1711fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1712fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1713fcf5ef2aSThomas Huth 1714ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1715fcf5ef2aSThomas Huth 1716fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1717fcf5ef2aSThomas Huth } 1718fcf5ef2aSThomas Huth 17190c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1720fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1721fcf5ef2aSThomas Huth { 1722fcf5ef2aSThomas Huth TCGv_i32 dst; 1723fcf5ef2aSThomas Huth TCGv_i64 src; 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1726fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1727fcf5ef2aSThomas Huth 1728ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1729ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1732fcf5ef2aSThomas Huth } 1733fcf5ef2aSThomas Huth 17340c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1735fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1736fcf5ef2aSThomas Huth { 1737fcf5ef2aSThomas Huth TCGv_i32 dst; 1738fcf5ef2aSThomas Huth 1739fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1740fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1741fcf5ef2aSThomas Huth 1742ad75a51eSRichard Henderson gen(dst, tcg_env); 1743ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1744fcf5ef2aSThomas Huth 1745fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1746fcf5ef2aSThomas Huth } 1747fcf5ef2aSThomas Huth 17480c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1749fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1750fcf5ef2aSThomas Huth { 1751fcf5ef2aSThomas Huth TCGv_i64 dst; 1752fcf5ef2aSThomas Huth 1753fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1754fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1755fcf5ef2aSThomas Huth 1756ad75a51eSRichard Henderson gen(dst, tcg_env); 1757ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1758fcf5ef2aSThomas Huth 1759fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1760fcf5ef2aSThomas Huth } 1761fcf5ef2aSThomas Huth 17620c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1763fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1764fcf5ef2aSThomas Huth { 1765fcf5ef2aSThomas Huth TCGv_i32 src; 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1768fcf5ef2aSThomas Huth 1769ad75a51eSRichard Henderson gen(tcg_env, src); 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1772fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1773fcf5ef2aSThomas Huth } 1774fcf5ef2aSThomas Huth 17750c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1776fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1777fcf5ef2aSThomas Huth { 1778fcf5ef2aSThomas Huth TCGv_i64 src; 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1781fcf5ef2aSThomas Huth 1782ad75a51eSRichard Henderson gen(tcg_env, src); 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1785fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1786fcf5ef2aSThomas Huth } 1787fcf5ef2aSThomas Huth 1788fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 178914776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1790fcf5ef2aSThomas Huth { 1791fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1792316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1793fcf5ef2aSThomas Huth } 1794fcf5ef2aSThomas Huth 1795fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1796fcf5ef2aSThomas Huth { 179700ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1798fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1799fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1800fcf5ef2aSThomas Huth } 1801fcf5ef2aSThomas Huth 1802fcf5ef2aSThomas Huth /* asi moves */ 1803fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1804fcf5ef2aSThomas Huth typedef enum { 1805fcf5ef2aSThomas Huth GET_ASI_HELPER, 1806fcf5ef2aSThomas Huth GET_ASI_EXCP, 1807fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1808fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1809fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1810fcf5ef2aSThomas Huth GET_ASI_SHORT, 1811fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1812fcf5ef2aSThomas Huth GET_ASI_BFILL, 1813fcf5ef2aSThomas Huth } ASIType; 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth typedef struct { 1816fcf5ef2aSThomas Huth ASIType type; 1817fcf5ef2aSThomas Huth int asi; 1818fcf5ef2aSThomas Huth int mem_idx; 181914776ab5STony Nguyen MemOp memop; 1820fcf5ef2aSThomas Huth } DisasASI; 1821fcf5ef2aSThomas Huth 182214776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1823fcf5ef2aSThomas Huth { 1824fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1825fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1826fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1829fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1830fcf5ef2aSThomas Huth if (IS_IMM) { 1831fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1832fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1833fcf5ef2aSThomas Huth } else if (supervisor(dc) 1834fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1835fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1836fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1837fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1838fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1839fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1840fcf5ef2aSThomas Huth switch (asi) { 1841fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1842fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1843fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1844fcf5ef2aSThomas Huth break; 1845fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1846fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1847fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1848fcf5ef2aSThomas Huth break; 1849fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1850fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1851fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1852fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1853fcf5ef2aSThomas Huth break; 1854fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1855fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1856fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1857fcf5ef2aSThomas Huth break; 1858fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1859fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1860fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1861fcf5ef2aSThomas Huth break; 1862fcf5ef2aSThomas Huth } 18636e10f37cSKONRAD Frederic 18646e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18656e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18666e10f37cSKONRAD Frederic */ 18676e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1868fcf5ef2aSThomas Huth } else { 1869fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1870fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth #else 1873fcf5ef2aSThomas Huth if (IS_IMM) { 1874fcf5ef2aSThomas Huth asi = dc->asi; 1875fcf5ef2aSThomas Huth } 1876fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1877fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1878fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1879fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1880fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1881fcf5ef2aSThomas Huth done properly in the helper. */ 1882fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1883fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1884fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1885fcf5ef2aSThomas Huth } else { 1886fcf5ef2aSThomas Huth switch (asi) { 1887fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1888fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1889fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1890fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1891fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1892fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1893fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1894fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1895fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1896fcf5ef2aSThomas Huth break; 1897fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1898fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1899fcf5ef2aSThomas Huth case ASI_TWINX_N: 1900fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1901fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1902fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19039a10756dSArtyom Tarasenko if (hypervisor(dc)) { 190484f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19059a10756dSArtyom Tarasenko } else { 1906fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19079a10756dSArtyom Tarasenko } 1908fcf5ef2aSThomas Huth break; 1909fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1910fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1911fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1912fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1913fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1914fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1915fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1916fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1917fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1918fcf5ef2aSThomas Huth break; 1919fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1920fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1921fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1922fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1923fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1924fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1925fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1926fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1927fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1928fcf5ef2aSThomas Huth break; 1929fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1930fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1931fcf5ef2aSThomas Huth case ASI_TWINX_S: 1932fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1933fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1934fcf5ef2aSThomas Huth case ASI_BLK_S: 1935fcf5ef2aSThomas Huth case ASI_BLK_SL: 1936fcf5ef2aSThomas Huth case ASI_FL8_S: 1937fcf5ef2aSThomas Huth case ASI_FL8_SL: 1938fcf5ef2aSThomas Huth case ASI_FL16_S: 1939fcf5ef2aSThomas Huth case ASI_FL16_SL: 1940fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1941fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1942fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1943fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1944fcf5ef2aSThomas Huth } 1945fcf5ef2aSThomas Huth break; 1946fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1947fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1948fcf5ef2aSThomas Huth case ASI_TWINX_P: 1949fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1950fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1951fcf5ef2aSThomas Huth case ASI_BLK_P: 1952fcf5ef2aSThomas Huth case ASI_BLK_PL: 1953fcf5ef2aSThomas Huth case ASI_FL8_P: 1954fcf5ef2aSThomas Huth case ASI_FL8_PL: 1955fcf5ef2aSThomas Huth case ASI_FL16_P: 1956fcf5ef2aSThomas Huth case ASI_FL16_PL: 1957fcf5ef2aSThomas Huth break; 1958fcf5ef2aSThomas Huth } 1959fcf5ef2aSThomas Huth switch (asi) { 1960fcf5ef2aSThomas Huth case ASI_REAL: 1961fcf5ef2aSThomas Huth case ASI_REAL_IO: 1962fcf5ef2aSThomas Huth case ASI_REAL_L: 1963fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1964fcf5ef2aSThomas Huth case ASI_N: 1965fcf5ef2aSThomas Huth case ASI_NL: 1966fcf5ef2aSThomas Huth case ASI_AIUP: 1967fcf5ef2aSThomas Huth case ASI_AIUPL: 1968fcf5ef2aSThomas Huth case ASI_AIUS: 1969fcf5ef2aSThomas Huth case ASI_AIUSL: 1970fcf5ef2aSThomas Huth case ASI_S: 1971fcf5ef2aSThomas Huth case ASI_SL: 1972fcf5ef2aSThomas Huth case ASI_P: 1973fcf5ef2aSThomas Huth case ASI_PL: 1974fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1975fcf5ef2aSThomas Huth break; 1976fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1977fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1978fcf5ef2aSThomas Huth case ASI_TWINX_N: 1979fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1980fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1981fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1982fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1983fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1984fcf5ef2aSThomas Huth case ASI_TWINX_P: 1985fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1986fcf5ef2aSThomas Huth case ASI_TWINX_S: 1987fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1988fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1989fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1990fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1991fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1992fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1993fcf5ef2aSThomas Huth break; 1994fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1995fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1996fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1997fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1998fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1999fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2000fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2001fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2002fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2003fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2004fcf5ef2aSThomas Huth case ASI_BLK_S: 2005fcf5ef2aSThomas Huth case ASI_BLK_SL: 2006fcf5ef2aSThomas Huth case ASI_BLK_P: 2007fcf5ef2aSThomas Huth case ASI_BLK_PL: 2008fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2009fcf5ef2aSThomas Huth break; 2010fcf5ef2aSThomas Huth case ASI_FL8_S: 2011fcf5ef2aSThomas Huth case ASI_FL8_SL: 2012fcf5ef2aSThomas Huth case ASI_FL8_P: 2013fcf5ef2aSThomas Huth case ASI_FL8_PL: 2014fcf5ef2aSThomas Huth memop = MO_UB; 2015fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2016fcf5ef2aSThomas Huth break; 2017fcf5ef2aSThomas Huth case ASI_FL16_S: 2018fcf5ef2aSThomas Huth case ASI_FL16_SL: 2019fcf5ef2aSThomas Huth case ASI_FL16_P: 2020fcf5ef2aSThomas Huth case ASI_FL16_PL: 2021fcf5ef2aSThomas Huth memop = MO_TEUW; 2022fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2023fcf5ef2aSThomas Huth break; 2024fcf5ef2aSThomas Huth } 2025fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2026fcf5ef2aSThomas Huth if (asi & 8) { 2027fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2028fcf5ef2aSThomas Huth } 2029fcf5ef2aSThomas Huth } 2030fcf5ef2aSThomas Huth #endif 2031fcf5ef2aSThomas Huth 2032fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2033fcf5ef2aSThomas Huth } 2034fcf5ef2aSThomas Huth 2035fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 203614776ab5STony Nguyen int insn, MemOp memop) 2037fcf5ef2aSThomas Huth { 2038fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2039fcf5ef2aSThomas Huth 2040fcf5ef2aSThomas Huth switch (da.type) { 2041fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2042fcf5ef2aSThomas Huth break; 2043fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2044fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2045fcf5ef2aSThomas Huth break; 2046fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2047fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2048316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2049fcf5ef2aSThomas Huth break; 2050fcf5ef2aSThomas Huth default: 2051fcf5ef2aSThomas Huth { 205200ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2053316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2054fcf5ef2aSThomas Huth 2055fcf5ef2aSThomas Huth save_state(dc); 2056fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2057ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2058fcf5ef2aSThomas Huth #else 2059fcf5ef2aSThomas Huth { 2060fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2061ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2062fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2063fcf5ef2aSThomas Huth } 2064fcf5ef2aSThomas Huth #endif 2065fcf5ef2aSThomas Huth } 2066fcf5ef2aSThomas Huth break; 2067fcf5ef2aSThomas Huth } 2068fcf5ef2aSThomas Huth } 2069fcf5ef2aSThomas Huth 2070fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 207114776ab5STony Nguyen int insn, MemOp memop) 2072fcf5ef2aSThomas Huth { 2073fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2074fcf5ef2aSThomas Huth 2075fcf5ef2aSThomas Huth switch (da.type) { 2076fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2077fcf5ef2aSThomas Huth break; 2078fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 20793390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2080fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2081fcf5ef2aSThomas Huth break; 20823390537bSArtyom Tarasenko #else 20833390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 20843390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 20853390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 20863390537bSArtyom Tarasenko return; 20873390537bSArtyom Tarasenko } 20883390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 20893390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 20903390537bSArtyom Tarasenko #endif 2091fc0cd867SChen Qun /* fall through */ 2092fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2093fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2094316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2095fcf5ef2aSThomas Huth break; 2096fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2097fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2098fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2099fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2100fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2101fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2102fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2103fcf5ef2aSThomas Huth { 2104fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2105fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 210600ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2107fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2108fcf5ef2aSThomas Huth int i; 2109fcf5ef2aSThomas Huth 2110fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2111fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2112fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2113fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2114fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2115fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2116fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2117fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2118fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2119fcf5ef2aSThomas Huth } 2120fcf5ef2aSThomas Huth } 2121fcf5ef2aSThomas Huth break; 2122fcf5ef2aSThomas Huth #endif 2123fcf5ef2aSThomas Huth default: 2124fcf5ef2aSThomas Huth { 212500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2126316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2127fcf5ef2aSThomas Huth 2128fcf5ef2aSThomas Huth save_state(dc); 2129fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2130ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2131fcf5ef2aSThomas Huth #else 2132fcf5ef2aSThomas Huth { 2133fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2134fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2135ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2136fcf5ef2aSThomas Huth } 2137fcf5ef2aSThomas Huth #endif 2138fcf5ef2aSThomas Huth 2139fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2140fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2141fcf5ef2aSThomas Huth } 2142fcf5ef2aSThomas Huth break; 2143fcf5ef2aSThomas Huth } 2144fcf5ef2aSThomas Huth } 2145fcf5ef2aSThomas Huth 2146fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2147fcf5ef2aSThomas Huth TCGv addr, int insn) 2148fcf5ef2aSThomas Huth { 2149fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2150fcf5ef2aSThomas Huth 2151fcf5ef2aSThomas Huth switch (da.type) { 2152fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2153fcf5ef2aSThomas Huth break; 2154fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2155fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth default: 2158fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2159fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2160fcf5ef2aSThomas Huth break; 2161fcf5ef2aSThomas Huth } 2162fcf5ef2aSThomas Huth } 2163fcf5ef2aSThomas Huth 2164fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2165fcf5ef2aSThomas Huth int insn, int rd) 2166fcf5ef2aSThomas Huth { 2167fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2168fcf5ef2aSThomas Huth TCGv oldv; 2169fcf5ef2aSThomas Huth 2170fcf5ef2aSThomas Huth switch (da.type) { 2171fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2172fcf5ef2aSThomas Huth return; 2173fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2174fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2175fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2176316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2177fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2178fcf5ef2aSThomas Huth break; 2179fcf5ef2aSThomas Huth default: 2180fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2181fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2182fcf5ef2aSThomas Huth break; 2183fcf5ef2aSThomas Huth } 2184fcf5ef2aSThomas Huth } 2185fcf5ef2aSThomas Huth 2186fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2187fcf5ef2aSThomas Huth { 2188fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2189fcf5ef2aSThomas Huth 2190fcf5ef2aSThomas Huth switch (da.type) { 2191fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2192fcf5ef2aSThomas Huth break; 2193fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2194fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2195fcf5ef2aSThomas Huth break; 2196fcf5ef2aSThomas Huth default: 21973db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 21983db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2199af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2200ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22013db010c3SRichard Henderson } else { 220200ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 220300ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22043db010c3SRichard Henderson TCGv_i64 s64, t64; 22053db010c3SRichard Henderson 22063db010c3SRichard Henderson save_state(dc); 22073db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2208ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22093db010c3SRichard Henderson 221000ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2211ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22123db010c3SRichard Henderson 22133db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22143db010c3SRichard Henderson 22153db010c3SRichard Henderson /* End the TB. */ 22163db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22173db010c3SRichard Henderson } 2218fcf5ef2aSThomas Huth break; 2219fcf5ef2aSThomas Huth } 2220fcf5ef2aSThomas Huth } 2221fcf5ef2aSThomas Huth #endif 2222fcf5ef2aSThomas Huth 2223fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2224fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2225fcf5ef2aSThomas Huth int insn, int size, int rd) 2226fcf5ef2aSThomas Huth { 2227fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2228fcf5ef2aSThomas Huth TCGv_i32 d32; 2229fcf5ef2aSThomas Huth TCGv_i64 d64; 2230fcf5ef2aSThomas Huth 2231fcf5ef2aSThomas Huth switch (da.type) { 2232fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2233fcf5ef2aSThomas Huth break; 2234fcf5ef2aSThomas Huth 2235fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2236fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2237fcf5ef2aSThomas Huth switch (size) { 2238fcf5ef2aSThomas Huth case 4: 2239fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2240316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2241fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2242fcf5ef2aSThomas Huth break; 2243fcf5ef2aSThomas Huth case 8: 2244fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2245fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2246fcf5ef2aSThomas Huth break; 2247fcf5ef2aSThomas Huth case 16: 2248fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2249fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2250fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2251fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2252fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2253fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2254fcf5ef2aSThomas Huth break; 2255fcf5ef2aSThomas Huth default: 2256fcf5ef2aSThomas Huth g_assert_not_reached(); 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth break; 2259fcf5ef2aSThomas Huth 2260fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2261fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2262fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 226314776ab5STony Nguyen MemOp memop; 2264fcf5ef2aSThomas Huth TCGv eight; 2265fcf5ef2aSThomas Huth int i; 2266fcf5ef2aSThomas Huth 2267fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2268fcf5ef2aSThomas Huth 2269fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2270fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 227100ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2272fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2273fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2274fcf5ef2aSThomas Huth da.mem_idx, memop); 2275fcf5ef2aSThomas Huth if (i == 7) { 2276fcf5ef2aSThomas Huth break; 2277fcf5ef2aSThomas Huth } 2278fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2279fcf5ef2aSThomas Huth memop = da.memop; 2280fcf5ef2aSThomas Huth } 2281fcf5ef2aSThomas Huth } else { 2282fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2283fcf5ef2aSThomas Huth } 2284fcf5ef2aSThomas Huth break; 2285fcf5ef2aSThomas Huth 2286fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2287fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2288fcf5ef2aSThomas Huth if (size == 8) { 2289fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2290316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2291316b6783SRichard Henderson da.memop | MO_ALIGN); 2292fcf5ef2aSThomas Huth } else { 2293fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2294fcf5ef2aSThomas Huth } 2295fcf5ef2aSThomas Huth break; 2296fcf5ef2aSThomas Huth 2297fcf5ef2aSThomas Huth default: 2298fcf5ef2aSThomas Huth { 229900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2300316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2301fcf5ef2aSThomas Huth 2302fcf5ef2aSThomas Huth save_state(dc); 2303fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2304fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2305fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2306fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2307fcf5ef2aSThomas Huth switch (size) { 2308fcf5ef2aSThomas Huth case 4: 2309fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2310ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2311fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2312fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2313fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2314fcf5ef2aSThomas Huth break; 2315fcf5ef2aSThomas Huth case 8: 2316ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2317fcf5ef2aSThomas Huth break; 2318fcf5ef2aSThomas Huth case 16: 2319fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2320ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2321fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2322ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2323fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2324fcf5ef2aSThomas Huth break; 2325fcf5ef2aSThomas Huth default: 2326fcf5ef2aSThomas Huth g_assert_not_reached(); 2327fcf5ef2aSThomas Huth } 2328fcf5ef2aSThomas Huth } 2329fcf5ef2aSThomas Huth break; 2330fcf5ef2aSThomas Huth } 2331fcf5ef2aSThomas Huth } 2332fcf5ef2aSThomas Huth 2333fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2334fcf5ef2aSThomas Huth int insn, int size, int rd) 2335fcf5ef2aSThomas Huth { 2336fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2337fcf5ef2aSThomas Huth TCGv_i32 d32; 2338fcf5ef2aSThomas Huth 2339fcf5ef2aSThomas Huth switch (da.type) { 2340fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2341fcf5ef2aSThomas Huth break; 2342fcf5ef2aSThomas Huth 2343fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2344fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2345fcf5ef2aSThomas Huth switch (size) { 2346fcf5ef2aSThomas Huth case 4: 2347fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2348316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2349fcf5ef2aSThomas Huth break; 2350fcf5ef2aSThomas Huth case 8: 2351fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2352fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2353fcf5ef2aSThomas Huth break; 2354fcf5ef2aSThomas Huth case 16: 2355fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2356fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2357fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2358fcf5ef2aSThomas Huth having to probe the second page before performing the first 2359fcf5ef2aSThomas Huth write. */ 2360fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2361fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2362fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2363fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2364fcf5ef2aSThomas Huth break; 2365fcf5ef2aSThomas Huth default: 2366fcf5ef2aSThomas Huth g_assert_not_reached(); 2367fcf5ef2aSThomas Huth } 2368fcf5ef2aSThomas Huth break; 2369fcf5ef2aSThomas Huth 2370fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2371fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2372fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 237314776ab5STony Nguyen MemOp memop; 2374fcf5ef2aSThomas Huth TCGv eight; 2375fcf5ef2aSThomas Huth int i; 2376fcf5ef2aSThomas Huth 2377fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2378fcf5ef2aSThomas Huth 2379fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2380fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 238100ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2382fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2383fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2384fcf5ef2aSThomas Huth da.mem_idx, memop); 2385fcf5ef2aSThomas Huth if (i == 7) { 2386fcf5ef2aSThomas Huth break; 2387fcf5ef2aSThomas Huth } 2388fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2389fcf5ef2aSThomas Huth memop = da.memop; 2390fcf5ef2aSThomas Huth } 2391fcf5ef2aSThomas Huth } else { 2392fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2393fcf5ef2aSThomas Huth } 2394fcf5ef2aSThomas Huth break; 2395fcf5ef2aSThomas Huth 2396fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2397fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2398fcf5ef2aSThomas Huth if (size == 8) { 2399fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2400316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2401316b6783SRichard Henderson da.memop | MO_ALIGN); 2402fcf5ef2aSThomas Huth } else { 2403fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2404fcf5ef2aSThomas Huth } 2405fcf5ef2aSThomas Huth break; 2406fcf5ef2aSThomas Huth 2407fcf5ef2aSThomas Huth default: 2408fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2409fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2410fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2411fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2412fcf5ef2aSThomas Huth break; 2413fcf5ef2aSThomas Huth } 2414fcf5ef2aSThomas Huth } 2415fcf5ef2aSThomas Huth 2416fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2417fcf5ef2aSThomas Huth { 2418fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2419fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2420fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2421fcf5ef2aSThomas Huth 2422fcf5ef2aSThomas Huth switch (da.type) { 2423fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2424fcf5ef2aSThomas Huth return; 2425fcf5ef2aSThomas Huth 2426fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2427fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2428fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2429fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2430fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2431fcf5ef2aSThomas Huth break; 2432fcf5ef2aSThomas Huth 2433fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2434fcf5ef2aSThomas Huth { 2435fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2436fcf5ef2aSThomas Huth 2437fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2438316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2439fcf5ef2aSThomas Huth 2440fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2441fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2442fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2443fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2444fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2445fcf5ef2aSThomas Huth } else { 2446fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2447fcf5ef2aSThomas Huth } 2448fcf5ef2aSThomas Huth } 2449fcf5ef2aSThomas Huth break; 2450fcf5ef2aSThomas Huth 2451fcf5ef2aSThomas Huth default: 2452fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2453fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2454fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2455fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2456fcf5ef2aSThomas Huth { 245700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 245800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2459fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2460fcf5ef2aSThomas Huth 2461fcf5ef2aSThomas Huth save_state(dc); 2462ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2463fcf5ef2aSThomas Huth 2464fcf5ef2aSThomas Huth /* See above. */ 2465fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2466fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2467fcf5ef2aSThomas Huth } else { 2468fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2469fcf5ef2aSThomas Huth } 2470fcf5ef2aSThomas Huth } 2471fcf5ef2aSThomas Huth break; 2472fcf5ef2aSThomas Huth } 2473fcf5ef2aSThomas Huth 2474fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2475fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2476fcf5ef2aSThomas Huth } 2477fcf5ef2aSThomas Huth 2478fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2479fcf5ef2aSThomas Huth int insn, int rd) 2480fcf5ef2aSThomas Huth { 2481fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2482fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2483fcf5ef2aSThomas Huth 2484fcf5ef2aSThomas Huth switch (da.type) { 2485fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2486fcf5ef2aSThomas Huth break; 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2489fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2490fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2491fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2492fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2493fcf5ef2aSThomas Huth break; 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2496fcf5ef2aSThomas Huth { 2497fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2498fcf5ef2aSThomas Huth 2499fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2500fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2501fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2502fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2503fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2504fcf5ef2aSThomas Huth } else { 2505fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2506fcf5ef2aSThomas Huth } 2507fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2508316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2509fcf5ef2aSThomas Huth } 2510fcf5ef2aSThomas Huth break; 2511fcf5ef2aSThomas Huth 2512fcf5ef2aSThomas Huth default: 2513fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2514fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2515fcf5ef2aSThomas Huth { 251600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 251700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2518fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2519fcf5ef2aSThomas Huth 2520fcf5ef2aSThomas Huth /* See above. */ 2521fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2522fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2523fcf5ef2aSThomas Huth } else { 2524fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2525fcf5ef2aSThomas Huth } 2526fcf5ef2aSThomas Huth 2527fcf5ef2aSThomas Huth save_state(dc); 2528ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2529fcf5ef2aSThomas Huth } 2530fcf5ef2aSThomas Huth break; 2531fcf5ef2aSThomas Huth } 2532fcf5ef2aSThomas Huth } 2533fcf5ef2aSThomas Huth 2534fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2535fcf5ef2aSThomas Huth int insn, int rd) 2536fcf5ef2aSThomas Huth { 2537fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2538fcf5ef2aSThomas Huth TCGv oldv; 2539fcf5ef2aSThomas Huth 2540fcf5ef2aSThomas Huth switch (da.type) { 2541fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2542fcf5ef2aSThomas Huth return; 2543fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2544fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2545fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2546316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2547fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2548fcf5ef2aSThomas Huth break; 2549fcf5ef2aSThomas Huth default: 2550fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2551fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2552fcf5ef2aSThomas Huth break; 2553fcf5ef2aSThomas Huth } 2554fcf5ef2aSThomas Huth } 2555fcf5ef2aSThomas Huth 2556fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2557fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2558fcf5ef2aSThomas Huth { 2559fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2560fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2561fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2562fcf5ef2aSThomas Huth are unchanged. */ 2563fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2564fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2565fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2566fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2567fcf5ef2aSThomas Huth 2568fcf5ef2aSThomas Huth switch (da.type) { 2569fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2570fcf5ef2aSThomas Huth return; 2571fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2572fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2573316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2574fcf5ef2aSThomas Huth break; 2575fcf5ef2aSThomas Huth default: 2576fcf5ef2aSThomas Huth { 257700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 257800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2579fcf5ef2aSThomas Huth 2580fcf5ef2aSThomas Huth save_state(dc); 2581ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2582fcf5ef2aSThomas Huth } 2583fcf5ef2aSThomas Huth break; 2584fcf5ef2aSThomas Huth } 2585fcf5ef2aSThomas Huth 2586fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2587fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2588fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2589fcf5ef2aSThomas Huth } 2590fcf5ef2aSThomas Huth 2591fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2592fcf5ef2aSThomas Huth int insn, int rd) 2593fcf5ef2aSThomas Huth { 2594fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2595fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2596fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2597fcf5ef2aSThomas Huth 2598fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2599fcf5ef2aSThomas Huth 2600fcf5ef2aSThomas Huth switch (da.type) { 2601fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2602fcf5ef2aSThomas Huth break; 2603fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2604fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2605316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2606fcf5ef2aSThomas Huth break; 2607fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2608fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2609fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2610fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2611fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2612fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2613fcf5ef2aSThomas Huth { 2614fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 261500ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2616fcf5ef2aSThomas Huth int i; 2617fcf5ef2aSThomas Huth 2618fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2619fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2620fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2621fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2622fcf5ef2aSThomas Huth } 2623fcf5ef2aSThomas Huth } 2624fcf5ef2aSThomas Huth break; 2625fcf5ef2aSThomas Huth default: 2626fcf5ef2aSThomas Huth { 262700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 262800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2629fcf5ef2aSThomas Huth 2630fcf5ef2aSThomas Huth save_state(dc); 2631ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2632fcf5ef2aSThomas Huth } 2633fcf5ef2aSThomas Huth break; 2634fcf5ef2aSThomas Huth } 2635fcf5ef2aSThomas Huth } 2636fcf5ef2aSThomas Huth #endif 2637fcf5ef2aSThomas Huth 2638fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2639fcf5ef2aSThomas Huth { 2640fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2641fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2642fcf5ef2aSThomas Huth } 2643fcf5ef2aSThomas Huth 2644fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2645fcf5ef2aSThomas Huth { 2646fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2647fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 264852123f14SRichard Henderson TCGv t = tcg_temp_new(); 2649fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2650fcf5ef2aSThomas Huth return t; 2651fcf5ef2aSThomas Huth } else { /* register */ 2652fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2653fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2654fcf5ef2aSThomas Huth } 2655fcf5ef2aSThomas Huth } 2656fcf5ef2aSThomas Huth 2657fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2658fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2659fcf5ef2aSThomas Huth { 2660fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2661fcf5ef2aSThomas Huth 2662fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2663fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2664fcf5ef2aSThomas Huth the later. */ 2665fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2666fcf5ef2aSThomas Huth if (cmp->is_bool) { 2667fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2668fcf5ef2aSThomas Huth } else { 2669fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2670fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2671fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2672fcf5ef2aSThomas Huth } 2673fcf5ef2aSThomas Huth 2674fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2675fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2676fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 267700ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2678fcf5ef2aSThomas Huth 2679fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2680fcf5ef2aSThomas Huth 2681fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2682fcf5ef2aSThomas Huth } 2683fcf5ef2aSThomas Huth 2684fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2685fcf5ef2aSThomas Huth { 2686fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2687fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2688fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2689fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2690fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2691fcf5ef2aSThomas Huth } 2692fcf5ef2aSThomas Huth 2693fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2694fcf5ef2aSThomas Huth { 2695fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2696fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2697fcf5ef2aSThomas Huth 2698fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2699fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2700fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2701fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2702fcf5ef2aSThomas Huth 2703fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2704fcf5ef2aSThomas Huth } 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2707ad75a51eSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env tcg_env) 2708fcf5ef2aSThomas Huth { 2709fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2712ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2713fcf5ef2aSThomas Huth 2714fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2715fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2718fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2719ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2720fcf5ef2aSThomas Huth 2721fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2722fcf5ef2aSThomas Huth { 2723fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2724fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2725fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2726fcf5ef2aSThomas Huth } 2727fcf5ef2aSThomas Huth } 2728fcf5ef2aSThomas Huth #endif 2729fcf5ef2aSThomas Huth 2730fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2731fcf5ef2aSThomas Huth int width, bool cc, bool left) 2732fcf5ef2aSThomas Huth { 2733905a83deSRichard Henderson TCGv lo1, lo2; 2734fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2735fcf5ef2aSThomas Huth int shift, imask, omask; 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth if (cc) { 2738fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2739fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2740fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2741fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2742fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2743fcf5ef2aSThomas Huth } 2744fcf5ef2aSThomas Huth 2745fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2746fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2747fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2748fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2749fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2750fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2751fcf5ef2aSThomas Huth the value we're looking for. */ 2752fcf5ef2aSThomas Huth switch (width) { 2753fcf5ef2aSThomas Huth case 8: 2754fcf5ef2aSThomas Huth imask = 0x7; 2755fcf5ef2aSThomas Huth shift = 3; 2756fcf5ef2aSThomas Huth omask = 0xff; 2757fcf5ef2aSThomas Huth if (left) { 2758fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2759fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2760fcf5ef2aSThomas Huth } else { 2761fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2762fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2763fcf5ef2aSThomas Huth } 2764fcf5ef2aSThomas Huth break; 2765fcf5ef2aSThomas Huth case 16: 2766fcf5ef2aSThomas Huth imask = 0x6; 2767fcf5ef2aSThomas Huth shift = 1; 2768fcf5ef2aSThomas Huth omask = 0xf; 2769fcf5ef2aSThomas Huth if (left) { 2770fcf5ef2aSThomas Huth tabl = 0x8cef; 2771fcf5ef2aSThomas Huth tabr = 0xf731; 2772fcf5ef2aSThomas Huth } else { 2773fcf5ef2aSThomas Huth tabl = 0x137f; 2774fcf5ef2aSThomas Huth tabr = 0xfec8; 2775fcf5ef2aSThomas Huth } 2776fcf5ef2aSThomas Huth break; 2777fcf5ef2aSThomas Huth case 32: 2778fcf5ef2aSThomas Huth imask = 0x4; 2779fcf5ef2aSThomas Huth shift = 0; 2780fcf5ef2aSThomas Huth omask = 0x3; 2781fcf5ef2aSThomas Huth if (left) { 2782fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2783fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2784fcf5ef2aSThomas Huth } else { 2785fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2786fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2787fcf5ef2aSThomas Huth } 2788fcf5ef2aSThomas Huth break; 2789fcf5ef2aSThomas Huth default: 2790fcf5ef2aSThomas Huth abort(); 2791fcf5ef2aSThomas Huth } 2792fcf5ef2aSThomas Huth 2793fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2794fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2795fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2796fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2797fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2798fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2799fcf5ef2aSThomas Huth 2800905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2801905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2802e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2803fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2804fcf5ef2aSThomas Huth 2805fcf5ef2aSThomas Huth amask = -8; 2806fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2807fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2808fcf5ef2aSThomas Huth } 2809fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2810fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2811fcf5ef2aSThomas Huth 2812e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2813e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2814e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2815fcf5ef2aSThomas Huth } 2816fcf5ef2aSThomas Huth 2817fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2818fcf5ef2aSThomas Huth { 2819fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2820fcf5ef2aSThomas Huth 2821fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2822fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2823fcf5ef2aSThomas Huth if (left) { 2824fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2825fcf5ef2aSThomas Huth } 2826fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2827fcf5ef2aSThomas Huth } 2828fcf5ef2aSThomas Huth 2829fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2830fcf5ef2aSThomas Huth { 2831fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2832fcf5ef2aSThomas Huth 2833fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2834fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2835fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2836fcf5ef2aSThomas Huth 2837fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2838fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2839fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2840fcf5ef2aSThomas Huth 2841fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2842fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2843fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2844fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2845fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2846fcf5ef2aSThomas Huth 2847fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2848fcf5ef2aSThomas Huth } 2849fcf5ef2aSThomas Huth #endif 2850fcf5ef2aSThomas Huth 2851878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2852878cc677SRichard Henderson #include "decode-insns.c.inc" 2853878cc677SRichard Henderson 2854878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2855878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2856878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2857878cc677SRichard Henderson 2858878cc677SRichard Henderson #define avail_ALL(C) true 2859878cc677SRichard Henderson #ifdef TARGET_SPARC64 2860878cc677SRichard Henderson # define avail_32(C) false 2861*af25071cSRichard Henderson # define avail_ASR17(C) false 2862878cc677SRichard Henderson # define avail_64(C) true 2863*af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2864878cc677SRichard Henderson #else 2865878cc677SRichard Henderson # define avail_32(C) true 2866*af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2867878cc677SRichard Henderson # define avail_64(C) false 2868*af25071cSRichard Henderson # define avail_HYPV(C) false 2869878cc677SRichard Henderson #endif 2870878cc677SRichard Henderson 2871878cc677SRichard Henderson /* Default case for non jump instructions. */ 2872878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2873878cc677SRichard Henderson { 2874878cc677SRichard Henderson if (dc->npc & 3) { 2875878cc677SRichard Henderson switch (dc->npc) { 2876878cc677SRichard Henderson case DYNAMIC_PC: 2877878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2878878cc677SRichard Henderson dc->pc = dc->npc; 2879878cc677SRichard Henderson gen_op_next_insn(); 2880878cc677SRichard Henderson break; 2881878cc677SRichard Henderson case JUMP_PC: 2882878cc677SRichard Henderson /* we can do a static jump */ 2883878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2884878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2885878cc677SRichard Henderson break; 2886878cc677SRichard Henderson default: 2887878cc677SRichard Henderson g_assert_not_reached(); 2888878cc677SRichard Henderson } 2889878cc677SRichard Henderson } else { 2890878cc677SRichard Henderson dc->pc = dc->npc; 2891878cc677SRichard Henderson dc->npc = dc->npc + 4; 2892878cc677SRichard Henderson } 2893878cc677SRichard Henderson return true; 2894878cc677SRichard Henderson } 2895878cc677SRichard Henderson 28966d2a0768SRichard Henderson /* 28976d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28986d2a0768SRichard Henderson */ 28996d2a0768SRichard Henderson 2900276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2901276567aaSRichard Henderson { 2902276567aaSRichard Henderson if (annul) { 2903276567aaSRichard Henderson dc->pc = dc->npc + 4; 2904276567aaSRichard Henderson dc->npc = dc->pc + 4; 2905276567aaSRichard Henderson } else { 2906276567aaSRichard Henderson dc->pc = dc->npc; 2907276567aaSRichard Henderson dc->npc = dc->pc + 4; 2908276567aaSRichard Henderson } 2909276567aaSRichard Henderson return true; 2910276567aaSRichard Henderson } 2911276567aaSRichard Henderson 2912276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2913276567aaSRichard Henderson target_ulong dest) 2914276567aaSRichard Henderson { 2915276567aaSRichard Henderson if (annul) { 2916276567aaSRichard Henderson dc->pc = dest; 2917276567aaSRichard Henderson dc->npc = dest + 4; 2918276567aaSRichard Henderson } else { 2919276567aaSRichard Henderson dc->pc = dc->npc; 2920276567aaSRichard Henderson dc->npc = dest; 2921276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2922276567aaSRichard Henderson } 2923276567aaSRichard Henderson return true; 2924276567aaSRichard Henderson } 2925276567aaSRichard Henderson 29269d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29279d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2928276567aaSRichard Henderson { 29296b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29306b3e4cc6SRichard Henderson 2931276567aaSRichard Henderson if (annul) { 29326b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29336b3e4cc6SRichard Henderson 29349d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29356b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29366b3e4cc6SRichard Henderson gen_set_label(l1); 29376b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29386b3e4cc6SRichard Henderson 29396b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2940276567aaSRichard Henderson } else { 29416b3e4cc6SRichard Henderson if (npc & 3) { 29426b3e4cc6SRichard Henderson switch (npc) { 29436b3e4cc6SRichard Henderson case DYNAMIC_PC: 29446b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29456b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29466b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29479d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29489d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29496b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29506b3e4cc6SRichard Henderson dc->pc = npc; 29516b3e4cc6SRichard Henderson break; 29526b3e4cc6SRichard Henderson default: 29536b3e4cc6SRichard Henderson g_assert_not_reached(); 29546b3e4cc6SRichard Henderson } 29556b3e4cc6SRichard Henderson } else { 29566b3e4cc6SRichard Henderson dc->pc = npc; 29576b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29586b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29596b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29609d4e2bc7SRichard Henderson if (cmp->is_bool) { 29619d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29629d4e2bc7SRichard Henderson } else { 29639d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29649d4e2bc7SRichard Henderson } 29656b3e4cc6SRichard Henderson } 2966276567aaSRichard Henderson } 2967276567aaSRichard Henderson return true; 2968276567aaSRichard Henderson } 2969276567aaSRichard Henderson 2970*af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2971*af25071cSRichard Henderson { 2972*af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2973*af25071cSRichard Henderson return true; 2974*af25071cSRichard Henderson } 2975*af25071cSRichard Henderson 2976276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2977276567aaSRichard Henderson { 2978276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29791ea9c62aSRichard Henderson DisasCompare cmp; 2980276567aaSRichard Henderson 2981276567aaSRichard Henderson switch (a->cond) { 2982276567aaSRichard Henderson case 0x0: 2983276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2984276567aaSRichard Henderson case 0x8: 2985276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2986276567aaSRichard Henderson default: 2987276567aaSRichard Henderson flush_cond(dc); 29881ea9c62aSRichard Henderson 29891ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29909d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2991276567aaSRichard Henderson } 2992276567aaSRichard Henderson } 2993276567aaSRichard Henderson 2994276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2995276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2996276567aaSRichard Henderson 299745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 299845196ea4SRichard Henderson { 299945196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3000d5471936SRichard Henderson DisasCompare cmp; 300145196ea4SRichard Henderson 300245196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 300345196ea4SRichard Henderson return true; 300445196ea4SRichard Henderson } 300545196ea4SRichard Henderson switch (a->cond) { 300645196ea4SRichard Henderson case 0x0: 300745196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 300845196ea4SRichard Henderson case 0x8: 300945196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 301045196ea4SRichard Henderson default: 301145196ea4SRichard Henderson flush_cond(dc); 3012d5471936SRichard Henderson 3013d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30149d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 301545196ea4SRichard Henderson } 301645196ea4SRichard Henderson } 301745196ea4SRichard Henderson 301845196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 301945196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 302045196ea4SRichard Henderson 3021ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3022ab9ffe98SRichard Henderson { 3023ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3024ab9ffe98SRichard Henderson DisasCompare cmp; 3025ab9ffe98SRichard Henderson 3026ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3027ab9ffe98SRichard Henderson return false; 3028ab9ffe98SRichard Henderson } 3029ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3030ab9ffe98SRichard Henderson return false; 3031ab9ffe98SRichard Henderson } 3032ab9ffe98SRichard Henderson 3033ab9ffe98SRichard Henderson flush_cond(dc); 3034ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30359d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3036ab9ffe98SRichard Henderson } 3037ab9ffe98SRichard Henderson 303823ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 303923ada1b1SRichard Henderson { 304023ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 304123ada1b1SRichard Henderson 304223ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 304323ada1b1SRichard Henderson gen_mov_pc_npc(dc); 304423ada1b1SRichard Henderson dc->npc = target; 304523ada1b1SRichard Henderson return true; 304623ada1b1SRichard Henderson } 304723ada1b1SRichard Henderson 304845196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 304945196ea4SRichard Henderson { 305045196ea4SRichard Henderson /* 305145196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 305245196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 305345196ea4SRichard Henderson */ 305445196ea4SRichard Henderson #ifdef TARGET_SPARC64 305545196ea4SRichard Henderson return false; 305645196ea4SRichard Henderson #else 305745196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 305845196ea4SRichard Henderson return true; 305945196ea4SRichard Henderson #endif 306045196ea4SRichard Henderson } 306145196ea4SRichard Henderson 30626d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30636d2a0768SRichard Henderson { 30646d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30656d2a0768SRichard Henderson if (a->rd) { 30666d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30676d2a0768SRichard Henderson } 30686d2a0768SRichard Henderson return advance_pc(dc); 30696d2a0768SRichard Henderson } 30706d2a0768SRichard Henderson 307130376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 307230376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 307330376636SRichard Henderson { 307430376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 307530376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 307630376636SRichard Henderson DisasCompare cmp; 307730376636SRichard Henderson TCGLabel *lab; 307830376636SRichard Henderson TCGv_i32 trap; 307930376636SRichard Henderson 308030376636SRichard Henderson /* Trap never. */ 308130376636SRichard Henderson if (cond == 0) { 308230376636SRichard Henderson return advance_pc(dc); 308330376636SRichard Henderson } 308430376636SRichard Henderson 308530376636SRichard Henderson /* 308630376636SRichard Henderson * Immediate traps are the most common case. Since this value is 308730376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 308830376636SRichard Henderson */ 308930376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 309030376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 309130376636SRichard Henderson } else { 309230376636SRichard Henderson trap = tcg_temp_new_i32(); 309330376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 309430376636SRichard Henderson if (imm) { 309530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 309630376636SRichard Henderson } else { 309730376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 309830376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 309930376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 310030376636SRichard Henderson } 310130376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 310230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 310330376636SRichard Henderson } 310430376636SRichard Henderson 310530376636SRichard Henderson /* Trap always. */ 310630376636SRichard Henderson if (cond == 8) { 310730376636SRichard Henderson save_state(dc); 310830376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 310930376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 311030376636SRichard Henderson return true; 311130376636SRichard Henderson } 311230376636SRichard Henderson 311330376636SRichard Henderson /* Conditional trap. */ 311430376636SRichard Henderson flush_cond(dc); 311530376636SRichard Henderson lab = delay_exceptionv(dc, trap); 311630376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 311730376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 311830376636SRichard Henderson 311930376636SRichard Henderson return advance_pc(dc); 312030376636SRichard Henderson } 312130376636SRichard Henderson 312230376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 312330376636SRichard Henderson { 312430376636SRichard Henderson if (avail_32(dc) && a->cc) { 312530376636SRichard Henderson return false; 312630376636SRichard Henderson } 312730376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 312830376636SRichard Henderson } 312930376636SRichard Henderson 313030376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 313130376636SRichard Henderson { 313230376636SRichard Henderson if (avail_64(dc)) { 313330376636SRichard Henderson return false; 313430376636SRichard Henderson } 313530376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 313630376636SRichard Henderson } 313730376636SRichard Henderson 313830376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 313930376636SRichard Henderson { 314030376636SRichard Henderson if (avail_32(dc)) { 314130376636SRichard Henderson return false; 314230376636SRichard Henderson } 314330376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 314430376636SRichard Henderson } 314530376636SRichard Henderson 3146*af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3147*af25071cSRichard Henderson { 3148*af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3149*af25071cSRichard Henderson return advance_pc(dc); 3150*af25071cSRichard Henderson } 3151*af25071cSRichard Henderson 3152*af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3153*af25071cSRichard Henderson { 3154*af25071cSRichard Henderson if (avail_32(dc)) { 3155*af25071cSRichard Henderson return false; 3156*af25071cSRichard Henderson } 3157*af25071cSRichard Henderson if (a->mmask) { 3158*af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3159*af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3160*af25071cSRichard Henderson } 3161*af25071cSRichard Henderson if (a->cmask) { 3162*af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3163*af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3164*af25071cSRichard Henderson } 3165*af25071cSRichard Henderson return advance_pc(dc); 3166*af25071cSRichard Henderson } 3167*af25071cSRichard Henderson 3168*af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3169*af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3170*af25071cSRichard Henderson { 3171*af25071cSRichard Henderson if (!priv) { 3172*af25071cSRichard Henderson return raise_priv(dc); 3173*af25071cSRichard Henderson } 3174*af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3175*af25071cSRichard Henderson return advance_pc(dc); 3176*af25071cSRichard Henderson } 3177*af25071cSRichard Henderson 3178*af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3179*af25071cSRichard Henderson { 3180*af25071cSRichard Henderson return cpu_y; 3181*af25071cSRichard Henderson } 3182*af25071cSRichard Henderson 3183*af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3184*af25071cSRichard Henderson { 3185*af25071cSRichard Henderson /* 3186*af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3187*af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3188*af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3189*af25071cSRichard Henderson */ 3190*af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3191*af25071cSRichard Henderson return false; 3192*af25071cSRichard Henderson } 3193*af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3194*af25071cSRichard Henderson } 3195*af25071cSRichard Henderson 3196*af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3197*af25071cSRichard Henderson { 3198*af25071cSRichard Henderson uint32_t val; 3199*af25071cSRichard Henderson 3200*af25071cSRichard Henderson /* 3201*af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3202*af25071cSRichard Henderson * some of which are writable. 3203*af25071cSRichard Henderson */ 3204*af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3205*af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3206*af25071cSRichard Henderson 3207*af25071cSRichard Henderson return tcg_constant_tl(val); 3208*af25071cSRichard Henderson } 3209*af25071cSRichard Henderson 3210*af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3211*af25071cSRichard Henderson 3212*af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3213*af25071cSRichard Henderson { 3214*af25071cSRichard Henderson update_psr(dc); 3215*af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3216*af25071cSRichard Henderson return dst; 3217*af25071cSRichard Henderson } 3218*af25071cSRichard Henderson 3219*af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3220*af25071cSRichard Henderson 3221*af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3222*af25071cSRichard Henderson { 3223*af25071cSRichard Henderson #ifdef TARGET_SPARC64 3224*af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3225*af25071cSRichard Henderson #else 3226*af25071cSRichard Henderson qemu_build_not_reached(); 3227*af25071cSRichard Henderson #endif 3228*af25071cSRichard Henderson } 3229*af25071cSRichard Henderson 3230*af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3231*af25071cSRichard Henderson 3232*af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3233*af25071cSRichard Henderson { 3234*af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3235*af25071cSRichard Henderson 3236*af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3237*af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3238*af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3239*af25071cSRichard Henderson } 3240*af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3241*af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3242*af25071cSRichard Henderson return dst; 3243*af25071cSRichard Henderson } 3244*af25071cSRichard Henderson 3245*af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3246*af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3247*af25071cSRichard Henderson 3248*af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3249*af25071cSRichard Henderson { 3250*af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3251*af25071cSRichard Henderson } 3252*af25071cSRichard Henderson 3253*af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3254*af25071cSRichard Henderson 3255*af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3256*af25071cSRichard Henderson { 3257*af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3258*af25071cSRichard Henderson return dst; 3259*af25071cSRichard Henderson } 3260*af25071cSRichard Henderson 3261*af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3262*af25071cSRichard Henderson 3263*af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3264*af25071cSRichard Henderson { 3265*af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3266*af25071cSRichard Henderson return cpu_gsr; 3267*af25071cSRichard Henderson } 3268*af25071cSRichard Henderson 3269*af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3270*af25071cSRichard Henderson 3271*af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3272*af25071cSRichard Henderson { 3273*af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3274*af25071cSRichard Henderson return dst; 3275*af25071cSRichard Henderson } 3276*af25071cSRichard Henderson 3277*af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3278*af25071cSRichard Henderson 3279*af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3280*af25071cSRichard Henderson { 3281*af25071cSRichard Henderson return cpu_tick_cmpr; 3282*af25071cSRichard Henderson } 3283*af25071cSRichard Henderson 3284*af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3285*af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3286*af25071cSRichard Henderson 3287*af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3288*af25071cSRichard Henderson { 3289*af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3290*af25071cSRichard Henderson 3291*af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3292*af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3293*af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3294*af25071cSRichard Henderson } 3295*af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3296*af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3297*af25071cSRichard Henderson return dst; 3298*af25071cSRichard Henderson } 3299*af25071cSRichard Henderson 3300*af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3301*af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3302*af25071cSRichard Henderson 3303*af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3304*af25071cSRichard Henderson { 3305*af25071cSRichard Henderson return cpu_stick_cmpr; 3306*af25071cSRichard Henderson } 3307*af25071cSRichard Henderson 3308*af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3309*af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3310*af25071cSRichard Henderson 3311*af25071cSRichard Henderson /* 3312*af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3313*af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3314*af25071cSRichard Henderson * this ASR as impl. dep 3315*af25071cSRichard Henderson */ 3316*af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3317*af25071cSRichard Henderson { 3318*af25071cSRichard Henderson return tcg_constant_tl(1); 3319*af25071cSRichard Henderson } 3320*af25071cSRichard Henderson 3321*af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3322*af25071cSRichard Henderson 3323fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3324fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3325fcf5ef2aSThomas Huth goto illegal_insn; 3326fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3327fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3328fcf5ef2aSThomas Huth goto nfpu_insn; 3329fcf5ef2aSThomas Huth 3330fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3331878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 3332fcf5ef2aSThomas Huth { 3333fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3334fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3335fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3336fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3337fcf5ef2aSThomas Huth target_long simm; 3338fcf5ef2aSThomas Huth 3339fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3340fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3341fcf5ef2aSThomas Huth 3342fcf5ef2aSThomas Huth switch (opc) { 33436d2a0768SRichard Henderson case 0: 33446d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 334523ada1b1SRichard Henderson case 1: 334623ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3347fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3348fcf5ef2aSThomas Huth { 3349*af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 3350*af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 3351*af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 3352fcf5ef2aSThomas Huth 3353fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3354*af25071cSRichard Henderson if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3355fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3356fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3357fcf5ef2aSThomas Huth goto priv_insn; 3358fcf5ef2aSThomas Huth } 3359fcf5ef2aSThomas Huth update_psr(dc); 3360ad75a51eSRichard Henderson gen_helper_rdpsr(cpu_dst, tcg_env); 3361fcf5ef2aSThomas Huth #else 3362fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3363fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3364fcf5ef2aSThomas Huth goto priv_insn; 3365fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3366fcf5ef2aSThomas Huth switch (rs1) { 3367fcf5ef2aSThomas Huth case 0: // hpstate 3368ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_dst, tcg_env, 3369f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3370fcf5ef2aSThomas Huth break; 3371fcf5ef2aSThomas Huth case 1: // htstate 3372fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3373fcf5ef2aSThomas Huth break; 3374fcf5ef2aSThomas Huth case 3: // hintp 3375fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3376fcf5ef2aSThomas Huth break; 3377fcf5ef2aSThomas Huth case 5: // htba 3378fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3379fcf5ef2aSThomas Huth break; 3380fcf5ef2aSThomas Huth case 6: // hver 3381fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3382fcf5ef2aSThomas Huth break; 3383fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3384fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3385fcf5ef2aSThomas Huth break; 3386fcf5ef2aSThomas Huth default: 3387fcf5ef2aSThomas Huth goto illegal_insn; 3388fcf5ef2aSThomas Huth } 3389fcf5ef2aSThomas Huth #endif 3390fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3391fcf5ef2aSThomas Huth break; 3392*af25071cSRichard Henderson } 3393*af25071cSRichard Henderson if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3394fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3395fcf5ef2aSThomas Huth goto priv_insn; 3396fcf5ef2aSThomas Huth } 339752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3398fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3399fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3400fcf5ef2aSThomas Huth switch (rs1) { 3401fcf5ef2aSThomas Huth case 0: // tpc 3402fcf5ef2aSThomas Huth { 3403fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3404fcf5ef2aSThomas Huth 3405fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3406ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3407fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3408fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3409fcf5ef2aSThomas Huth } 3410fcf5ef2aSThomas Huth break; 3411fcf5ef2aSThomas Huth case 1: // tnpc 3412fcf5ef2aSThomas Huth { 3413fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3414fcf5ef2aSThomas Huth 3415fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3416ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3417fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3418fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3419fcf5ef2aSThomas Huth } 3420fcf5ef2aSThomas Huth break; 3421fcf5ef2aSThomas Huth case 2: // tstate 3422fcf5ef2aSThomas Huth { 3423fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3424fcf5ef2aSThomas Huth 3425fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3426ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3427fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3428fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3429fcf5ef2aSThomas Huth } 3430fcf5ef2aSThomas Huth break; 3431fcf5ef2aSThomas Huth case 3: // tt 3432fcf5ef2aSThomas Huth { 3433fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3434fcf5ef2aSThomas Huth 3435ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3436fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3437fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3438fcf5ef2aSThomas Huth } 3439fcf5ef2aSThomas Huth break; 3440fcf5ef2aSThomas Huth case 4: // tick 3441fcf5ef2aSThomas Huth { 3442fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3443fcf5ef2aSThomas Huth TCGv_i32 r_const; 3444fcf5ef2aSThomas Huth 3445fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 344600ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3447ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3448fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3449dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3450dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 345146bb0137SMark Cave-Ayland } 3452ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_tmp0, tcg_env, 3453fcf5ef2aSThomas Huth r_tickptr, r_const); 3454fcf5ef2aSThomas Huth } 3455fcf5ef2aSThomas Huth break; 3456fcf5ef2aSThomas Huth case 5: // tba 3457fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3458fcf5ef2aSThomas Huth break; 3459fcf5ef2aSThomas Huth case 6: // pstate 3460ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3461fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3462fcf5ef2aSThomas Huth break; 3463fcf5ef2aSThomas Huth case 7: // tl 3464ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3465fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3466fcf5ef2aSThomas Huth break; 3467fcf5ef2aSThomas Huth case 8: // pil 3468ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3469fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3470fcf5ef2aSThomas Huth break; 3471fcf5ef2aSThomas Huth case 9: // cwp 3472ad75a51eSRichard Henderson gen_helper_rdcwp(cpu_tmp0, tcg_env); 3473fcf5ef2aSThomas Huth break; 3474fcf5ef2aSThomas Huth case 10: // cansave 3475ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3476fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3477fcf5ef2aSThomas Huth break; 3478fcf5ef2aSThomas Huth case 11: // canrestore 3479ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3480fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3481fcf5ef2aSThomas Huth break; 3482fcf5ef2aSThomas Huth case 12: // cleanwin 3483ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3484fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3485fcf5ef2aSThomas Huth break; 3486fcf5ef2aSThomas Huth case 13: // otherwin 3487ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3488fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3489fcf5ef2aSThomas Huth break; 3490fcf5ef2aSThomas Huth case 14: // wstate 3491ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3492fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3493fcf5ef2aSThomas Huth break; 3494fcf5ef2aSThomas Huth case 16: // UA2005 gl 3495fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3496ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3497fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3498fcf5ef2aSThomas Huth break; 3499fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3500fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3501fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3502fcf5ef2aSThomas Huth goto priv_insn; 3503fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3504fcf5ef2aSThomas Huth break; 3505fcf5ef2aSThomas Huth case 31: // ver 3506fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3507fcf5ef2aSThomas Huth break; 3508fcf5ef2aSThomas Huth case 15: // fq 3509fcf5ef2aSThomas Huth default: 3510fcf5ef2aSThomas Huth goto illegal_insn; 3511fcf5ef2aSThomas Huth } 3512fcf5ef2aSThomas Huth #else 3513fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3514fcf5ef2aSThomas Huth #endif 3515fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3516fcf5ef2aSThomas Huth break; 3517*af25071cSRichard Henderson } 3518aa04c9d9SGiuseppe Musacchio #endif 3519aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3520*af25071cSRichard Henderson if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3521fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3522ad75a51eSRichard Henderson gen_helper_flushw(tcg_env); 3523fcf5ef2aSThomas Huth #else 3524fcf5ef2aSThomas Huth if (!supervisor(dc)) 3525fcf5ef2aSThomas Huth goto priv_insn; 3526fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3527fcf5ef2aSThomas Huth #endif 3528fcf5ef2aSThomas Huth break; 3529*af25071cSRichard Henderson } 3530fcf5ef2aSThomas Huth #endif 3531*af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 3532fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3533fcf5ef2aSThomas Huth goto jmp_insn; 3534fcf5ef2aSThomas Huth } 3535fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3536fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3537fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3538fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3539fcf5ef2aSThomas Huth 3540fcf5ef2aSThomas Huth switch (xop) { 3541fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3542fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3543fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3544fcf5ef2aSThomas Huth break; 3545fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3546fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3547fcf5ef2aSThomas Huth break; 3548fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3549fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3550fcf5ef2aSThomas Huth break; 3551fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3552fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3553fcf5ef2aSThomas Huth break; 3554fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3555fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3556fcf5ef2aSThomas Huth break; 3557fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3558fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3559fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3560fcf5ef2aSThomas Huth break; 3561fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3562fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3563fcf5ef2aSThomas Huth break; 3564fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3565fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3566fcf5ef2aSThomas Huth break; 3567fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3568fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3569fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3570fcf5ef2aSThomas Huth break; 3571fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3572fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3573fcf5ef2aSThomas Huth break; 3574fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3575fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3576fcf5ef2aSThomas Huth break; 3577fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3578fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3579fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3580fcf5ef2aSThomas Huth break; 3581fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3582fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3583fcf5ef2aSThomas Huth break; 3584fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3585fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3586fcf5ef2aSThomas Huth break; 3587fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3588fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3589fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3590fcf5ef2aSThomas Huth break; 3591fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3592fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3593fcf5ef2aSThomas Huth break; 3594fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3595fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3596fcf5ef2aSThomas Huth break; 3597fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3598fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3599fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3600fcf5ef2aSThomas Huth break; 3601fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3602fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3603fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3604fcf5ef2aSThomas Huth break; 3605fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3606fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3607fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3608fcf5ef2aSThomas Huth break; 3609fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3610fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3611fcf5ef2aSThomas Huth break; 3612fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3613fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3614fcf5ef2aSThomas Huth break; 3615fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3616fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3617fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3618fcf5ef2aSThomas Huth break; 3619fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3620fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3621fcf5ef2aSThomas Huth break; 3622fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3623fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3624fcf5ef2aSThomas Huth break; 3625fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3626fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3627fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3628fcf5ef2aSThomas Huth break; 3629fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3630fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3631fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3632fcf5ef2aSThomas Huth break; 3633fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3634fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3635fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3636fcf5ef2aSThomas Huth break; 3637fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3638fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3639fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3640fcf5ef2aSThomas Huth break; 3641fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3642fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3643fcf5ef2aSThomas Huth break; 3644fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3645fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3646fcf5ef2aSThomas Huth break; 3647fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3648fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3649fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3650fcf5ef2aSThomas Huth break; 3651fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3652fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3653fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3654fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3655fcf5ef2aSThomas Huth break; 3656fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3657fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3658fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3659fcf5ef2aSThomas Huth break; 3660fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3661fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3662fcf5ef2aSThomas Huth break; 3663fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3664fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3665fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3666fcf5ef2aSThomas Huth break; 3667fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3668fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3669fcf5ef2aSThomas Huth break; 3670fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3671fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3672fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3673fcf5ef2aSThomas Huth break; 3674fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3675fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3676fcf5ef2aSThomas Huth break; 3677fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3678fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3679fcf5ef2aSThomas Huth break; 3680fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3681fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3682fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3683fcf5ef2aSThomas Huth break; 3684fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3685fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3686fcf5ef2aSThomas Huth break; 3687fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3688fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3689fcf5ef2aSThomas Huth break; 3690fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3691fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3692fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3693fcf5ef2aSThomas Huth break; 3694fcf5ef2aSThomas Huth #endif 3695fcf5ef2aSThomas Huth default: 3696fcf5ef2aSThomas Huth goto illegal_insn; 3697fcf5ef2aSThomas Huth } 3698fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3699fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3700fcf5ef2aSThomas Huth int cond; 3701fcf5ef2aSThomas Huth #endif 3702fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3703fcf5ef2aSThomas Huth goto jmp_insn; 3704fcf5ef2aSThomas Huth } 3705fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3706fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3707fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3708fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3709fcf5ef2aSThomas Huth 3710fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3711fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3712fcf5ef2aSThomas Huth do { \ 3713fcf5ef2aSThomas Huth DisasCompare cmp; \ 3714fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3715fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3716fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3717fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3718fcf5ef2aSThomas Huth } while (0) 3719fcf5ef2aSThomas Huth 3720fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3721fcf5ef2aSThomas Huth FMOVR(s); 3722fcf5ef2aSThomas Huth break; 3723fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3724fcf5ef2aSThomas Huth FMOVR(d); 3725fcf5ef2aSThomas Huth break; 3726fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3727fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3728fcf5ef2aSThomas Huth FMOVR(q); 3729fcf5ef2aSThomas Huth break; 3730fcf5ef2aSThomas Huth } 3731fcf5ef2aSThomas Huth #undef FMOVR 3732fcf5ef2aSThomas Huth #endif 3733fcf5ef2aSThomas Huth switch (xop) { 3734fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3735fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3736fcf5ef2aSThomas Huth do { \ 3737fcf5ef2aSThomas Huth DisasCompare cmp; \ 3738fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3739fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3740fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3741fcf5ef2aSThomas Huth } while (0) 3742fcf5ef2aSThomas Huth 3743fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3744fcf5ef2aSThomas Huth FMOVCC(0, s); 3745fcf5ef2aSThomas Huth break; 3746fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3747fcf5ef2aSThomas Huth FMOVCC(0, d); 3748fcf5ef2aSThomas Huth break; 3749fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3750fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3751fcf5ef2aSThomas Huth FMOVCC(0, q); 3752fcf5ef2aSThomas Huth break; 3753fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3754fcf5ef2aSThomas Huth FMOVCC(1, s); 3755fcf5ef2aSThomas Huth break; 3756fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3757fcf5ef2aSThomas Huth FMOVCC(1, d); 3758fcf5ef2aSThomas Huth break; 3759fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3760fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3761fcf5ef2aSThomas Huth FMOVCC(1, q); 3762fcf5ef2aSThomas Huth break; 3763fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3764fcf5ef2aSThomas Huth FMOVCC(2, s); 3765fcf5ef2aSThomas Huth break; 3766fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3767fcf5ef2aSThomas Huth FMOVCC(2, d); 3768fcf5ef2aSThomas Huth break; 3769fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3770fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3771fcf5ef2aSThomas Huth FMOVCC(2, q); 3772fcf5ef2aSThomas Huth break; 3773fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3774fcf5ef2aSThomas Huth FMOVCC(3, s); 3775fcf5ef2aSThomas Huth break; 3776fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3777fcf5ef2aSThomas Huth FMOVCC(3, d); 3778fcf5ef2aSThomas Huth break; 3779fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3780fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3781fcf5ef2aSThomas Huth FMOVCC(3, q); 3782fcf5ef2aSThomas Huth break; 3783fcf5ef2aSThomas Huth #undef FMOVCC 3784fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3785fcf5ef2aSThomas Huth do { \ 3786fcf5ef2aSThomas Huth DisasCompare cmp; \ 3787fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3788fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3789fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3790fcf5ef2aSThomas Huth } while (0) 3791fcf5ef2aSThomas Huth 3792fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3793fcf5ef2aSThomas Huth FMOVCC(0, s); 3794fcf5ef2aSThomas Huth break; 3795fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3796fcf5ef2aSThomas Huth FMOVCC(0, d); 3797fcf5ef2aSThomas Huth break; 3798fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3799fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3800fcf5ef2aSThomas Huth FMOVCC(0, q); 3801fcf5ef2aSThomas Huth break; 3802fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3803fcf5ef2aSThomas Huth FMOVCC(1, s); 3804fcf5ef2aSThomas Huth break; 3805fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3806fcf5ef2aSThomas Huth FMOVCC(1, d); 3807fcf5ef2aSThomas Huth break; 3808fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3809fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3810fcf5ef2aSThomas Huth FMOVCC(1, q); 3811fcf5ef2aSThomas Huth break; 3812fcf5ef2aSThomas Huth #undef FMOVCC 3813fcf5ef2aSThomas Huth #endif 3814fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3815fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3816fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3817fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3818fcf5ef2aSThomas Huth break; 3819fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3820fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3821fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3822fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3823fcf5ef2aSThomas Huth break; 3824fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3825fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3826fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3827fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3828fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3829fcf5ef2aSThomas Huth break; 3830fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3831fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3832fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3833fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3834fcf5ef2aSThomas Huth break; 3835fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3836fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3837fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3838fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3839fcf5ef2aSThomas Huth break; 3840fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3841fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3842fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3843fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3844fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3845fcf5ef2aSThomas Huth break; 3846fcf5ef2aSThomas Huth default: 3847fcf5ef2aSThomas Huth goto illegal_insn; 3848fcf5ef2aSThomas Huth } 3849fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3850fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3851fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3852fcf5ef2aSThomas Huth if (rs1 == 0) { 3853fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3854fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3855fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3856fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3857fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3858fcf5ef2aSThomas Huth } else { /* register */ 3859fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3860fcf5ef2aSThomas Huth if (rs2 == 0) { 3861fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3862fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3863fcf5ef2aSThomas Huth } else { 3864fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3865fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3866fcf5ef2aSThomas Huth } 3867fcf5ef2aSThomas Huth } 3868fcf5ef2aSThomas Huth } else { 3869fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3870fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3871fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3872fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3873fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3874fcf5ef2aSThomas Huth } else { /* register */ 3875fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3876fcf5ef2aSThomas Huth if (rs2 == 0) { 3877fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3878fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3879fcf5ef2aSThomas Huth } else { 3880fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3881fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3882fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3883fcf5ef2aSThomas Huth } 3884fcf5ef2aSThomas Huth } 3885fcf5ef2aSThomas Huth } 3886fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3887fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3888fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3889fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3890fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3891fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3892fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3893fcf5ef2aSThomas Huth } else { 3894fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3895fcf5ef2aSThomas Huth } 3896fcf5ef2aSThomas Huth } else { /* register */ 3897fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3898fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 389952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3900fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3901fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3902fcf5ef2aSThomas Huth } else { 3903fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3904fcf5ef2aSThomas Huth } 3905fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3906fcf5ef2aSThomas Huth } 3907fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3908fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3909fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3910fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3911fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3912fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3913fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3914fcf5ef2aSThomas Huth } else { 3915fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3916fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3917fcf5ef2aSThomas Huth } 3918fcf5ef2aSThomas Huth } else { /* register */ 3919fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3920fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 392152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3922fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3923fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3924fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3925fcf5ef2aSThomas Huth } else { 3926fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3927fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3928fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3929fcf5ef2aSThomas Huth } 3930fcf5ef2aSThomas Huth } 3931fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3932fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3933fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3934fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3935fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3936fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3937fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3938fcf5ef2aSThomas Huth } else { 3939fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3940fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3941fcf5ef2aSThomas Huth } 3942fcf5ef2aSThomas Huth } else { /* register */ 3943fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3944fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 394552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3946fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3947fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3948fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3949fcf5ef2aSThomas Huth } else { 3950fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3951fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3952fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3953fcf5ef2aSThomas Huth } 3954fcf5ef2aSThomas Huth } 3955fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3956fcf5ef2aSThomas Huth #endif 3957fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3958fcf5ef2aSThomas Huth if (xop < 0x20) { 3959fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3960fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3961fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3962fcf5ef2aSThomas Huth case 0x0: /* add */ 3963fcf5ef2aSThomas Huth if (xop & 0x10) { 3964fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3965fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3966fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3967fcf5ef2aSThomas Huth } else { 3968fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3969fcf5ef2aSThomas Huth } 3970fcf5ef2aSThomas Huth break; 3971fcf5ef2aSThomas Huth case 0x1: /* and */ 3972fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3973fcf5ef2aSThomas Huth if (xop & 0x10) { 3974fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3975fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3976fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3977fcf5ef2aSThomas Huth } 3978fcf5ef2aSThomas Huth break; 3979fcf5ef2aSThomas Huth case 0x2: /* or */ 3980fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3981fcf5ef2aSThomas Huth if (xop & 0x10) { 3982fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3983fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3984fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3985fcf5ef2aSThomas Huth } 3986fcf5ef2aSThomas Huth break; 3987fcf5ef2aSThomas Huth case 0x3: /* xor */ 3988fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 3989fcf5ef2aSThomas Huth if (xop & 0x10) { 3990fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3991fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3992fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3993fcf5ef2aSThomas Huth } 3994fcf5ef2aSThomas Huth break; 3995fcf5ef2aSThomas Huth case 0x4: /* sub */ 3996fcf5ef2aSThomas Huth if (xop & 0x10) { 3997fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 3998fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3999fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4000fcf5ef2aSThomas Huth } else { 4001fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4002fcf5ef2aSThomas Huth } 4003fcf5ef2aSThomas Huth break; 4004fcf5ef2aSThomas Huth case 0x5: /* andn */ 4005fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4006fcf5ef2aSThomas Huth if (xop & 0x10) { 4007fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4008fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4009fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4010fcf5ef2aSThomas Huth } 4011fcf5ef2aSThomas Huth break; 4012fcf5ef2aSThomas Huth case 0x6: /* orn */ 4013fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4014fcf5ef2aSThomas Huth if (xop & 0x10) { 4015fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4016fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4017fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4018fcf5ef2aSThomas Huth } 4019fcf5ef2aSThomas Huth break; 4020fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4021fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4022fcf5ef2aSThomas Huth if (xop & 0x10) { 4023fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4024fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4025fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4026fcf5ef2aSThomas Huth } 4027fcf5ef2aSThomas Huth break; 4028fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4029fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4030fcf5ef2aSThomas Huth (xop & 0x10)); 4031fcf5ef2aSThomas Huth break; 4032fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4033fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4034fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4035fcf5ef2aSThomas Huth break; 4036fcf5ef2aSThomas Huth #endif 4037fcf5ef2aSThomas Huth case 0xa: /* umul */ 4038fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4039fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4040fcf5ef2aSThomas Huth if (xop & 0x10) { 4041fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4042fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4043fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4044fcf5ef2aSThomas Huth } 4045fcf5ef2aSThomas Huth break; 4046fcf5ef2aSThomas Huth case 0xb: /* smul */ 4047fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4048fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4049fcf5ef2aSThomas Huth if (xop & 0x10) { 4050fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4051fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4052fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4053fcf5ef2aSThomas Huth } 4054fcf5ef2aSThomas Huth break; 4055fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4056fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4057fcf5ef2aSThomas Huth (xop & 0x10)); 4058fcf5ef2aSThomas Huth break; 4059fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4060fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4061ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4062fcf5ef2aSThomas Huth break; 4063fcf5ef2aSThomas Huth #endif 4064fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4065fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4066fcf5ef2aSThomas Huth if (xop & 0x10) { 4067ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4068fcf5ef2aSThomas Huth cpu_src2); 4069fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4070fcf5ef2aSThomas Huth } else { 4071ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4072fcf5ef2aSThomas Huth cpu_src2); 4073fcf5ef2aSThomas Huth } 4074fcf5ef2aSThomas Huth break; 4075fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4076fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4077fcf5ef2aSThomas Huth if (xop & 0x10) { 4078ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4079fcf5ef2aSThomas Huth cpu_src2); 4080fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4081fcf5ef2aSThomas Huth } else { 4082ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4083fcf5ef2aSThomas Huth cpu_src2); 4084fcf5ef2aSThomas Huth } 4085fcf5ef2aSThomas Huth break; 4086fcf5ef2aSThomas Huth default: 4087fcf5ef2aSThomas Huth goto illegal_insn; 4088fcf5ef2aSThomas Huth } 4089fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4090fcf5ef2aSThomas Huth } else { 4091fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4092fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4093fcf5ef2aSThomas Huth switch (xop) { 4094fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4095fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4096fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4097fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4098fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4099fcf5ef2aSThomas Huth break; 4100fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4101fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4102fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4103fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4104fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4105fcf5ef2aSThomas Huth break; 4106fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4107ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4108fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4109fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4110fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4111fcf5ef2aSThomas Huth break; 4112fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4113ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4114fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4115fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4116fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4117fcf5ef2aSThomas Huth break; 4118fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4119fcf5ef2aSThomas Huth update_psr(dc); 4120fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4121fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4122fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4123fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4124fcf5ef2aSThomas Huth break; 4125fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4126fcf5ef2aSThomas Huth case 0x25: /* sll */ 4127fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4128fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4129fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4130fcf5ef2aSThomas Huth } else { /* register */ 413152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4132fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4133fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4134fcf5ef2aSThomas Huth } 4135fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4136fcf5ef2aSThomas Huth break; 4137fcf5ef2aSThomas Huth case 0x26: /* srl */ 4138fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4139fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4140fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4141fcf5ef2aSThomas Huth } else { /* register */ 414252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4143fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4144fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4145fcf5ef2aSThomas Huth } 4146fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4147fcf5ef2aSThomas Huth break; 4148fcf5ef2aSThomas Huth case 0x27: /* sra */ 4149fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4150fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4151fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4152fcf5ef2aSThomas Huth } else { /* register */ 415352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4154fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4155fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4156fcf5ef2aSThomas Huth } 4157fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4158fcf5ef2aSThomas Huth break; 4159fcf5ef2aSThomas Huth #endif 4160fcf5ef2aSThomas Huth case 0x30: 4161fcf5ef2aSThomas Huth { 416252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4163fcf5ef2aSThomas Huth switch(rd) { 4164fcf5ef2aSThomas Huth case 0: /* wry */ 4165fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4166fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4167fcf5ef2aSThomas Huth break; 4168fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4169fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4170fcf5ef2aSThomas Huth SPARCv8 manual, nop 4171fcf5ef2aSThomas Huth on the microSPARC 4172fcf5ef2aSThomas Huth II */ 4173fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4174fcf5ef2aSThomas Huth in the SPARCv8 4175fcf5ef2aSThomas Huth manual, nop on the 4176fcf5ef2aSThomas Huth microSPARC II */ 4177fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4178fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4179fcf5ef2aSThomas Huth /* LEON3 power-down */ 4180fcf5ef2aSThomas Huth save_state(dc); 4181ad75a51eSRichard Henderson gen_helper_power_down(tcg_env); 4182fcf5ef2aSThomas Huth } 4183fcf5ef2aSThomas Huth break; 4184fcf5ef2aSThomas Huth #else 4185fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4186fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4187ad75a51eSRichard Henderson gen_helper_wrccr(tcg_env, cpu_tmp0); 4188fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4189fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4190fcf5ef2aSThomas Huth break; 4191fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4192fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4193fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4194ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4195fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 419644a7c2ecSRichard Henderson /* 419744a7c2ecSRichard Henderson * End TB to notice changed ASI. 419844a7c2ecSRichard Henderson * TODO: Could notice src1 = %g0 and IS_IMM, 419944a7c2ecSRichard Henderson * update DisasContext and not exit the TB. 420044a7c2ecSRichard Henderson */ 4201fcf5ef2aSThomas Huth save_state(dc); 4202fcf5ef2aSThomas Huth gen_op_next_insn(); 420344a7c2ecSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4204af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4205fcf5ef2aSThomas Huth break; 4206fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4207fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4208fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4209fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4210fcf5ef2aSThomas Huth save_state(dc); 4211fcf5ef2aSThomas Huth gen_op_next_insn(); 421207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4213af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4214fcf5ef2aSThomas Huth break; 4215fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4216fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4217fcf5ef2aSThomas Huth if (supervisor(dc)) { 4218fcf5ef2aSThomas Huth ; // XXX 4219fcf5ef2aSThomas Huth } 4220fcf5ef2aSThomas Huth #endif 4221fcf5ef2aSThomas Huth break; 4222fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4223fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4224fcf5ef2aSThomas Huth goto jmp_insn; 4225fcf5ef2aSThomas Huth } 4226fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4227fcf5ef2aSThomas Huth break; 4228fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4229fcf5ef2aSThomas Huth if (!supervisor(dc)) 4230fcf5ef2aSThomas Huth goto illegal_insn; 4231fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4232ad75a51eSRichard Henderson gen_helper_set_softint(tcg_env, cpu_tmp0); 4233fcf5ef2aSThomas Huth break; 4234fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4235fcf5ef2aSThomas Huth if (!supervisor(dc)) 4236fcf5ef2aSThomas Huth goto illegal_insn; 4237fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4238ad75a51eSRichard Henderson gen_helper_clear_softint(tcg_env, cpu_tmp0); 4239fcf5ef2aSThomas Huth break; 4240fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4241fcf5ef2aSThomas Huth if (!supervisor(dc)) 4242fcf5ef2aSThomas Huth goto illegal_insn; 4243fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4244ad75a51eSRichard Henderson gen_helper_write_softint(tcg_env, cpu_tmp0); 4245fcf5ef2aSThomas Huth break; 4246fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4247fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4248fcf5ef2aSThomas Huth if (!supervisor(dc)) 4249fcf5ef2aSThomas Huth goto illegal_insn; 4250fcf5ef2aSThomas Huth #endif 4251fcf5ef2aSThomas Huth { 4252fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4253fcf5ef2aSThomas Huth 4254fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4255fcf5ef2aSThomas Huth cpu_src2); 4256fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4257ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4258fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4259dfd1b812SRichard Henderson translator_io_start(&dc->base); 4260fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4261fcf5ef2aSThomas Huth cpu_tick_cmpr); 426246bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 426346bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4264fcf5ef2aSThomas Huth } 4265fcf5ef2aSThomas Huth break; 4266fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4267fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4268fcf5ef2aSThomas Huth if (!supervisor(dc)) 4269fcf5ef2aSThomas Huth goto illegal_insn; 4270fcf5ef2aSThomas Huth #endif 4271fcf5ef2aSThomas Huth { 4272fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4273fcf5ef2aSThomas Huth 4274fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4275fcf5ef2aSThomas Huth cpu_src2); 4276fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4277ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4278fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4279dfd1b812SRichard Henderson translator_io_start(&dc->base); 4280fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4281fcf5ef2aSThomas Huth cpu_tmp0); 428246bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 428346bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4284fcf5ef2aSThomas Huth } 4285fcf5ef2aSThomas Huth break; 4286fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4287fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4288fcf5ef2aSThomas Huth if (!supervisor(dc)) 4289fcf5ef2aSThomas Huth goto illegal_insn; 4290fcf5ef2aSThomas Huth #endif 4291fcf5ef2aSThomas Huth { 4292fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4293fcf5ef2aSThomas Huth 4294fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4295fcf5ef2aSThomas Huth cpu_src2); 4296fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4297ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4298fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4299dfd1b812SRichard Henderson translator_io_start(&dc->base); 4300fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4301fcf5ef2aSThomas Huth cpu_stick_cmpr); 430246bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 430346bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4304fcf5ef2aSThomas Huth } 4305fcf5ef2aSThomas Huth break; 4306fcf5ef2aSThomas Huth 4307fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4308fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4309fcf5ef2aSThomas Huth Counter */ 4310fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4311fcf5ef2aSThomas Huth #endif 4312fcf5ef2aSThomas Huth default: 4313fcf5ef2aSThomas Huth goto illegal_insn; 4314fcf5ef2aSThomas Huth } 4315fcf5ef2aSThomas Huth } 4316fcf5ef2aSThomas Huth break; 4317fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4318fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4319fcf5ef2aSThomas Huth { 4320fcf5ef2aSThomas Huth if (!supervisor(dc)) 4321fcf5ef2aSThomas Huth goto priv_insn; 4322fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4323fcf5ef2aSThomas Huth switch (rd) { 4324fcf5ef2aSThomas Huth case 0: 4325ad75a51eSRichard Henderson gen_helper_saved(tcg_env); 4326fcf5ef2aSThomas Huth break; 4327fcf5ef2aSThomas Huth case 1: 4328ad75a51eSRichard Henderson gen_helper_restored(tcg_env); 4329fcf5ef2aSThomas Huth break; 4330fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4331fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4332fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4333fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4334fcf5ef2aSThomas Huth // XXX 4335fcf5ef2aSThomas Huth default: 4336fcf5ef2aSThomas Huth goto illegal_insn; 4337fcf5ef2aSThomas Huth } 4338fcf5ef2aSThomas Huth #else 433952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4340fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4341ad75a51eSRichard Henderson gen_helper_wrpsr(tcg_env, cpu_tmp0); 4342fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4343fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4344fcf5ef2aSThomas Huth save_state(dc); 4345fcf5ef2aSThomas Huth gen_op_next_insn(); 434607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4347af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4348fcf5ef2aSThomas Huth #endif 4349fcf5ef2aSThomas Huth } 4350fcf5ef2aSThomas Huth break; 4351fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4352fcf5ef2aSThomas Huth { 4353fcf5ef2aSThomas Huth if (!supervisor(dc)) 4354fcf5ef2aSThomas Huth goto priv_insn; 435552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4356fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4357fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4358fcf5ef2aSThomas Huth switch (rd) { 4359fcf5ef2aSThomas Huth case 0: // tpc 4360fcf5ef2aSThomas Huth { 4361fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4362fcf5ef2aSThomas Huth 4363fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4364ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4365fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4366fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4367fcf5ef2aSThomas Huth } 4368fcf5ef2aSThomas Huth break; 4369fcf5ef2aSThomas Huth case 1: // tnpc 4370fcf5ef2aSThomas Huth { 4371fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4372fcf5ef2aSThomas Huth 4373fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4374ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4375fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4376fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4377fcf5ef2aSThomas Huth } 4378fcf5ef2aSThomas Huth break; 4379fcf5ef2aSThomas Huth case 2: // tstate 4380fcf5ef2aSThomas Huth { 4381fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4382fcf5ef2aSThomas Huth 4383fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4384ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4385fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4386fcf5ef2aSThomas Huth offsetof(trap_state, 4387fcf5ef2aSThomas Huth tstate)); 4388fcf5ef2aSThomas Huth } 4389fcf5ef2aSThomas Huth break; 4390fcf5ef2aSThomas Huth case 3: // tt 4391fcf5ef2aSThomas Huth { 4392fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4393fcf5ef2aSThomas Huth 4394fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4395ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4396fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4397fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4398fcf5ef2aSThomas Huth } 4399fcf5ef2aSThomas Huth break; 4400fcf5ef2aSThomas Huth case 4: // tick 4401fcf5ef2aSThomas Huth { 4402fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4403fcf5ef2aSThomas Huth 4404fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4405ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4406fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4407dfd1b812SRichard Henderson translator_io_start(&dc->base); 4408fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4409fcf5ef2aSThomas Huth cpu_tmp0); 441046bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 441146bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4412fcf5ef2aSThomas Huth } 4413fcf5ef2aSThomas Huth break; 4414fcf5ef2aSThomas Huth case 5: // tba 4415fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4416fcf5ef2aSThomas Huth break; 4417fcf5ef2aSThomas Huth case 6: // pstate 4418fcf5ef2aSThomas Huth save_state(dc); 4419dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4420b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 442146bb0137SMark Cave-Ayland } 4422ad75a51eSRichard Henderson gen_helper_wrpstate(tcg_env, cpu_tmp0); 4423fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4424fcf5ef2aSThomas Huth break; 4425fcf5ef2aSThomas Huth case 7: // tl 4426fcf5ef2aSThomas Huth save_state(dc); 4427ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4428fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4429fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4430fcf5ef2aSThomas Huth break; 4431fcf5ef2aSThomas Huth case 8: // pil 4432dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4433b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 443446bb0137SMark Cave-Ayland } 4435ad75a51eSRichard Henderson gen_helper_wrpil(tcg_env, cpu_tmp0); 4436fcf5ef2aSThomas Huth break; 4437fcf5ef2aSThomas Huth case 9: // cwp 4438ad75a51eSRichard Henderson gen_helper_wrcwp(tcg_env, cpu_tmp0); 4439fcf5ef2aSThomas Huth break; 4440fcf5ef2aSThomas Huth case 10: // cansave 4441ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4442fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4443fcf5ef2aSThomas Huth cansave)); 4444fcf5ef2aSThomas Huth break; 4445fcf5ef2aSThomas Huth case 11: // canrestore 4446ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4447fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4448fcf5ef2aSThomas Huth canrestore)); 4449fcf5ef2aSThomas Huth break; 4450fcf5ef2aSThomas Huth case 12: // cleanwin 4451ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4452fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4453fcf5ef2aSThomas Huth cleanwin)); 4454fcf5ef2aSThomas Huth break; 4455fcf5ef2aSThomas Huth case 13: // otherwin 4456ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4457fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4458fcf5ef2aSThomas Huth otherwin)); 4459fcf5ef2aSThomas Huth break; 4460fcf5ef2aSThomas Huth case 14: // wstate 4461ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4462fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4463fcf5ef2aSThomas Huth wstate)); 4464fcf5ef2aSThomas Huth break; 4465fcf5ef2aSThomas Huth case 16: // UA2005 gl 4466fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4467ad75a51eSRichard Henderson gen_helper_wrgl(tcg_env, cpu_tmp0); 4468fcf5ef2aSThomas Huth break; 4469fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4470fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4471fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4472fcf5ef2aSThomas Huth goto priv_insn; 4473fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4474fcf5ef2aSThomas Huth break; 4475fcf5ef2aSThomas Huth default: 4476fcf5ef2aSThomas Huth goto illegal_insn; 4477fcf5ef2aSThomas Huth } 4478fcf5ef2aSThomas Huth #else 4479fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4480fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4481fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4482fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4483fcf5ef2aSThomas Huth } 4484fcf5ef2aSThomas Huth #endif 4485fcf5ef2aSThomas Huth } 4486fcf5ef2aSThomas Huth break; 4487fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4488fcf5ef2aSThomas Huth { 4489fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4490fcf5ef2aSThomas Huth if (!supervisor(dc)) 4491fcf5ef2aSThomas Huth goto priv_insn; 4492fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4493fcf5ef2aSThomas Huth #else 4494fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4495fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4496fcf5ef2aSThomas Huth goto priv_insn; 449752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4498fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4499fcf5ef2aSThomas Huth switch (rd) { 4500fcf5ef2aSThomas Huth case 0: // hpstate 4501ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_tmp0, tcg_env, 4502f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4503f7f17ef7SArtyom Tarasenko hpstate)); 4504fcf5ef2aSThomas Huth save_state(dc); 4505fcf5ef2aSThomas Huth gen_op_next_insn(); 450607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4507af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4508fcf5ef2aSThomas Huth break; 4509fcf5ef2aSThomas Huth case 1: // htstate 4510fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4511fcf5ef2aSThomas Huth break; 4512fcf5ef2aSThomas Huth case 3: // hintp 4513fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4514fcf5ef2aSThomas Huth break; 4515fcf5ef2aSThomas Huth case 5: // htba 4516fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4517fcf5ef2aSThomas Huth break; 4518fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4519fcf5ef2aSThomas Huth { 4520fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4521fcf5ef2aSThomas Huth 4522fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4523fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4524ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4525fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4526dfd1b812SRichard Henderson translator_io_start(&dc->base); 4527fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4528fcf5ef2aSThomas Huth cpu_hstick_cmpr); 452946bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 453046bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4531fcf5ef2aSThomas Huth } 4532fcf5ef2aSThomas Huth break; 4533fcf5ef2aSThomas Huth case 6: // hver readonly 4534fcf5ef2aSThomas Huth default: 4535fcf5ef2aSThomas Huth goto illegal_insn; 4536fcf5ef2aSThomas Huth } 4537fcf5ef2aSThomas Huth #endif 4538fcf5ef2aSThomas Huth } 4539fcf5ef2aSThomas Huth break; 4540fcf5ef2aSThomas Huth #endif 4541fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4542fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4543fcf5ef2aSThomas Huth { 4544fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4545fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4546fcf5ef2aSThomas Huth DisasCompare cmp; 4547fcf5ef2aSThomas Huth TCGv dst; 4548fcf5ef2aSThomas Huth 4549fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4550fcf5ef2aSThomas Huth if (cc == 0) { 4551fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4552fcf5ef2aSThomas Huth } else if (cc == 2) { 4553fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4554fcf5ef2aSThomas Huth } else { 4555fcf5ef2aSThomas Huth goto illegal_insn; 4556fcf5ef2aSThomas Huth } 4557fcf5ef2aSThomas Huth } else { 4558fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4559fcf5ef2aSThomas Huth } 4560fcf5ef2aSThomas Huth 4561fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4562fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4563fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4564fcf5ef2aSThomas Huth if (IS_IMM) { 4565fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4566fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4567fcf5ef2aSThomas Huth } 4568fcf5ef2aSThomas Huth 4569fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4570fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4571fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4572fcf5ef2aSThomas Huth cpu_src2, dst); 4573fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4574fcf5ef2aSThomas Huth break; 4575fcf5ef2aSThomas Huth } 4576fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4577ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4578fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4579fcf5ef2aSThomas Huth break; 4580fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 458108da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4582fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4583fcf5ef2aSThomas Huth break; 4584fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4585fcf5ef2aSThomas Huth { 4586fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4587fcf5ef2aSThomas Huth DisasCompare cmp; 4588fcf5ef2aSThomas Huth TCGv dst; 4589fcf5ef2aSThomas Huth 4590fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4591fcf5ef2aSThomas Huth 4592fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4593fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4594fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4595fcf5ef2aSThomas Huth if (IS_IMM) { 4596fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4597fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4598fcf5ef2aSThomas Huth } 4599fcf5ef2aSThomas Huth 4600fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4601fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4602fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4603fcf5ef2aSThomas Huth cpu_src2, dst); 4604fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4605fcf5ef2aSThomas Huth break; 4606fcf5ef2aSThomas Huth } 4607fcf5ef2aSThomas Huth #endif 4608fcf5ef2aSThomas Huth default: 4609fcf5ef2aSThomas Huth goto illegal_insn; 4610fcf5ef2aSThomas Huth } 4611fcf5ef2aSThomas Huth } 4612fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4613fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4614fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4615fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4616fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4617fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4618fcf5ef2aSThomas Huth goto jmp_insn; 4619fcf5ef2aSThomas Huth } 4620fcf5ef2aSThomas Huth 4621fcf5ef2aSThomas Huth switch (opf) { 4622fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4623fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4624fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4625fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4626fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4627fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4628fcf5ef2aSThomas Huth break; 4629fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4630fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4631fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4632fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4633fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4634fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4635fcf5ef2aSThomas Huth break; 4636fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4637fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4638fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4639fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4640fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4641fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4642fcf5ef2aSThomas Huth break; 4643fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4644fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4645fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4646fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4647fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4648fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4649fcf5ef2aSThomas Huth break; 4650fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4651fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4652fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4653fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4654fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4655fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4656fcf5ef2aSThomas Huth break; 4657fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4658fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4659fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4660fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4661fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4662fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4663fcf5ef2aSThomas Huth break; 4664fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4665fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4666fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4667fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4668fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4669fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4670fcf5ef2aSThomas Huth break; 4671fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4672fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4673fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4674fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4675fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4676fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4677fcf5ef2aSThomas Huth break; 4678fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4679fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4680fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4681fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4682fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4683fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4684fcf5ef2aSThomas Huth break; 4685fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4686fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4687fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4688fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4689fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4690fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4691fcf5ef2aSThomas Huth break; 4692fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4693fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4694fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4695fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4696fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4697fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4698fcf5ef2aSThomas Huth break; 4699fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4700fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4701fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4702fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4703fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4704fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4705fcf5ef2aSThomas Huth break; 4706fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4707fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4708fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4709fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4710fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4711fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4712fcf5ef2aSThomas Huth break; 4713fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4714fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4715fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4716fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4717fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4718fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4719fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4720fcf5ef2aSThomas Huth break; 4721fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4722fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4723fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4724fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4725fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4726fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4727fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4728fcf5ef2aSThomas Huth break; 4729fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4730fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4731fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4732fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4733fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4734fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4735fcf5ef2aSThomas Huth break; 4736fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4737fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4738fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4739fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4740fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4741fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4742fcf5ef2aSThomas Huth break; 4743fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4744fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4745fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4746fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4747fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4748fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4749fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4750fcf5ef2aSThomas Huth break; 4751fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4752fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4753fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4754fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4755fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4756fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4757fcf5ef2aSThomas Huth break; 4758fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4759fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4760fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4761fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4762fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4763fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4764fcf5ef2aSThomas Huth break; 4765fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4766fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4767fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4768fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4769fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4770fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4771fcf5ef2aSThomas Huth break; 4772fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4773fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4774fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4775fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4776fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4777fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4778fcf5ef2aSThomas Huth break; 4779fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4780fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4781fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4782fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4783fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4784fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4785fcf5ef2aSThomas Huth break; 4786fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4787fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4788fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4789fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4790fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4791fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4792fcf5ef2aSThomas Huth break; 4793fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4794fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4795fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4796fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4797fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4798fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4799fcf5ef2aSThomas Huth break; 4800fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4801fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4802fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4803fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4804fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4805fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4806fcf5ef2aSThomas Huth break; 4807fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4808fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4809fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4810fcf5ef2aSThomas Huth break; 4811fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4812fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4813fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4814fcf5ef2aSThomas Huth break; 4815fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4816fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4817fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4818fcf5ef2aSThomas Huth break; 4819fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4820fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4821fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4822fcf5ef2aSThomas Huth break; 4823fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4824fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4825fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4826fcf5ef2aSThomas Huth break; 4827fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4828fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4829fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4830fcf5ef2aSThomas Huth break; 4831fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4832fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4833fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4834fcf5ef2aSThomas Huth break; 4835fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4836fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4837fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4838fcf5ef2aSThomas Huth break; 4839fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4840fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4841fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4842fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4843fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4844fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4845fcf5ef2aSThomas Huth break; 4846fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4847fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4848fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4849fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4850fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4851fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4852fcf5ef2aSThomas Huth break; 4853fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4854fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4855fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4856fcf5ef2aSThomas Huth break; 4857fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4858fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4859fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4860fcf5ef2aSThomas Huth break; 4861fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4862fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4863fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4864fcf5ef2aSThomas Huth break; 4865fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4866fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4867fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4868fcf5ef2aSThomas Huth break; 4869fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4870fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4871fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4872fcf5ef2aSThomas Huth break; 4873fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4874fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4875fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4876fcf5ef2aSThomas Huth break; 4877fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4878fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4879fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4880fcf5ef2aSThomas Huth break; 4881fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4882fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4883fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4884fcf5ef2aSThomas Huth break; 4885fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4886fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4887fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4888fcf5ef2aSThomas Huth break; 4889fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4890fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4891fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4892fcf5ef2aSThomas Huth break; 4893fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4894fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4895fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4896fcf5ef2aSThomas Huth break; 4897fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4898fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4899fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4900fcf5ef2aSThomas Huth break; 4901fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4902fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4903fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4904fcf5ef2aSThomas Huth break; 4905fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4906fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4907fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4908fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4909fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4910fcf5ef2aSThomas Huth break; 4911fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4912fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4913fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4914fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4915fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4916fcf5ef2aSThomas Huth break; 4917fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4918fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4919fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4920fcf5ef2aSThomas Huth break; 4921fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4922fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4923fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4924fcf5ef2aSThomas Huth break; 4925fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4926fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4927fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4928fcf5ef2aSThomas Huth break; 4929fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4930fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4931fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4932fcf5ef2aSThomas Huth break; 4933fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4934fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4935fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4936fcf5ef2aSThomas Huth break; 4937fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4938fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4939fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4940fcf5ef2aSThomas Huth break; 4941fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4942fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4943fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4944fcf5ef2aSThomas Huth break; 4945fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4946fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4947fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4950fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4951fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4952fcf5ef2aSThomas Huth break; 4953fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4954fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4955fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4956fcf5ef2aSThomas Huth break; 4957fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4958fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4959fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4960fcf5ef2aSThomas Huth break; 4961fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4962fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4963fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4964fcf5ef2aSThomas Huth break; 4965fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4966fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4967fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4968fcf5ef2aSThomas Huth break; 4969fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4970fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4971fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4972fcf5ef2aSThomas Huth break; 4973fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4974fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4975fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4976fcf5ef2aSThomas Huth break; 4977fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4978fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4979fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4980fcf5ef2aSThomas Huth break; 4981fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4982fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4983fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4984fcf5ef2aSThomas Huth break; 4985fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4986fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4987fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 4988fcf5ef2aSThomas Huth break; 4989fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 4990fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4991fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4992fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4993fcf5ef2aSThomas Huth break; 4994fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 4995fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4996fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4997fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4998fcf5ef2aSThomas Huth break; 4999fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5000fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5001fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5002fcf5ef2aSThomas Huth break; 5003fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5004fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5005fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5006fcf5ef2aSThomas Huth break; 5007fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5008fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5009fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5010fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5013fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5014fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5015fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5018fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5019fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5020fcf5ef2aSThomas Huth break; 5021fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5022fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5023fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5024fcf5ef2aSThomas Huth break; 5025fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5026fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5027fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5028fcf5ef2aSThomas Huth break; 5029fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5030fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5031fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5032fcf5ef2aSThomas Huth break; 5033fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5034fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5035fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5036fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5037fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5038fcf5ef2aSThomas Huth break; 5039fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5040fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5041fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5042fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5043fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5044fcf5ef2aSThomas Huth break; 5045fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5046fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5047fcf5ef2aSThomas Huth // XXX 5048fcf5ef2aSThomas Huth goto illegal_insn; 5049fcf5ef2aSThomas Huth default: 5050fcf5ef2aSThomas Huth goto illegal_insn; 5051fcf5ef2aSThomas Huth } 5052fcf5ef2aSThomas Huth #else 5053fcf5ef2aSThomas Huth goto ncp_insn; 5054fcf5ef2aSThomas Huth #endif 5055fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5056fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5057fcf5ef2aSThomas Huth goto illegal_insn; 5058fcf5ef2aSThomas Huth #else 5059fcf5ef2aSThomas Huth goto ncp_insn; 5060fcf5ef2aSThomas Huth #endif 5061fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5062fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5063fcf5ef2aSThomas Huth save_state(dc); 5064fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 506552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5066fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5067fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5068fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5069fcf5ef2aSThomas Huth } else { /* register */ 5070fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5071fcf5ef2aSThomas Huth if (rs2) { 5072fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5073fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5074fcf5ef2aSThomas Huth } else { 5075fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5076fcf5ef2aSThomas Huth } 5077fcf5ef2aSThomas Huth } 5078186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5079ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5080fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5081fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5082553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5083fcf5ef2aSThomas Huth goto jmp_insn; 5084fcf5ef2aSThomas Huth #endif 5085fcf5ef2aSThomas Huth } else { 5086fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 508752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5088fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5089fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5090fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5091fcf5ef2aSThomas Huth } else { /* register */ 5092fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5093fcf5ef2aSThomas Huth if (rs2) { 5094fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5095fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5096fcf5ef2aSThomas Huth } else { 5097fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5098fcf5ef2aSThomas Huth } 5099fcf5ef2aSThomas Huth } 5100fcf5ef2aSThomas Huth switch (xop) { 5101fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5102fcf5ef2aSThomas Huth { 5103186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5104186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5105fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5106fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5107fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5108831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5109fcf5ef2aSThomas Huth } 5110fcf5ef2aSThomas Huth goto jmp_insn; 5111fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5112fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5113fcf5ef2aSThomas Huth { 5114fcf5ef2aSThomas Huth if (!supervisor(dc)) 5115fcf5ef2aSThomas Huth goto priv_insn; 5116186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5117fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5118fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5119fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5120ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5121fcf5ef2aSThomas Huth } 5122fcf5ef2aSThomas Huth goto jmp_insn; 5123fcf5ef2aSThomas Huth #endif 5124fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5125fcf5ef2aSThomas Huth /* nop */ 5126fcf5ef2aSThomas Huth break; 5127fcf5ef2aSThomas Huth case 0x3c: /* save */ 5128ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5129fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5130fcf5ef2aSThomas Huth break; 5131fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5132ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5133fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5134fcf5ef2aSThomas Huth break; 5135fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5136fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5137fcf5ef2aSThomas Huth { 5138fcf5ef2aSThomas Huth switch (rd) { 5139fcf5ef2aSThomas Huth case 0: 5140fcf5ef2aSThomas Huth if (!supervisor(dc)) 5141fcf5ef2aSThomas Huth goto priv_insn; 5142fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5143fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5144dfd1b812SRichard Henderson translator_io_start(&dc->base); 5145ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5146fcf5ef2aSThomas Huth goto jmp_insn; 5147fcf5ef2aSThomas Huth case 1: 5148fcf5ef2aSThomas Huth if (!supervisor(dc)) 5149fcf5ef2aSThomas Huth goto priv_insn; 5150fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5151fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5152dfd1b812SRichard Henderson translator_io_start(&dc->base); 5153ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5154fcf5ef2aSThomas Huth goto jmp_insn; 5155fcf5ef2aSThomas Huth default: 5156fcf5ef2aSThomas Huth goto illegal_insn; 5157fcf5ef2aSThomas Huth } 5158fcf5ef2aSThomas Huth } 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth #endif 5161fcf5ef2aSThomas Huth default: 5162fcf5ef2aSThomas Huth goto illegal_insn; 5163fcf5ef2aSThomas Huth } 5164fcf5ef2aSThomas Huth } 5165fcf5ef2aSThomas Huth break; 5166fcf5ef2aSThomas Huth } 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5169fcf5ef2aSThomas Huth { 5170fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5171fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5172fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 517352123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5174fcf5ef2aSThomas Huth 5175fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5176fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5177fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5178fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5179fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5180fcf5ef2aSThomas Huth if (simm != 0) { 5181fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5182fcf5ef2aSThomas Huth } 5183fcf5ef2aSThomas Huth } else { /* register */ 5184fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5185fcf5ef2aSThomas Huth if (rs2 != 0) { 5186fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5187fcf5ef2aSThomas Huth } 5188fcf5ef2aSThomas Huth } 5189fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5190fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5191fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5192fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5193fcf5ef2aSThomas Huth 5194fcf5ef2aSThomas Huth switch (xop) { 5195fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5196fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 519708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5198316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5199fcf5ef2aSThomas Huth break; 5200fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5201fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 520208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 520308149118SRichard Henderson dc->mem_idx, MO_UB); 5204fcf5ef2aSThomas Huth break; 5205fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5206fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 520708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5208316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5211fcf5ef2aSThomas Huth if (rd & 1) 5212fcf5ef2aSThomas Huth goto illegal_insn; 5213fcf5ef2aSThomas Huth else { 5214fcf5ef2aSThomas Huth TCGv_i64 t64; 5215fcf5ef2aSThomas Huth 5216fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5217fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 521808149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5219316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5220fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5221fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5222fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5223fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5224fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5225fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5226fcf5ef2aSThomas Huth } 5227fcf5ef2aSThomas Huth break; 5228fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5229fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 523008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5231fcf5ef2aSThomas Huth break; 5232fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5233fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 523408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5235316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5236fcf5ef2aSThomas Huth break; 5237fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5238fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5239fcf5ef2aSThomas Huth break; 5240fcf5ef2aSThomas Huth case 0x0f: 5241fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5242fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5243fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5244fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5245fcf5ef2aSThomas Huth break; 5246fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5247fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5248fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5249fcf5ef2aSThomas Huth break; 5250fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5251fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5252fcf5ef2aSThomas Huth break; 5253fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5254fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5255fcf5ef2aSThomas Huth break; 5256fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5257fcf5ef2aSThomas Huth if (rd & 1) { 5258fcf5ef2aSThomas Huth goto illegal_insn; 5259fcf5ef2aSThomas Huth } 5260fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5261fcf5ef2aSThomas Huth goto skip_move; 5262fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5263fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5264fcf5ef2aSThomas Huth break; 5265fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5266fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5267fcf5ef2aSThomas Huth break; 5268fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5269fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5270fcf5ef2aSThomas Huth break; 5271fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5272fcf5ef2aSThomas Huth atomically */ 5273fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5274fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5275fcf5ef2aSThomas Huth break; 5276fcf5ef2aSThomas Huth 5277fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5278fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5279fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5280fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5281fcf5ef2aSThomas Huth goto ncp_insn; 5282fcf5ef2aSThomas Huth #endif 5283fcf5ef2aSThomas Huth #endif 5284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5285fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5286fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 528708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5288316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5289fcf5ef2aSThomas Huth break; 5290fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5291fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 529208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5293316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5294fcf5ef2aSThomas Huth break; 5295fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5296fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5297fcf5ef2aSThomas Huth break; 5298fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5299fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5300fcf5ef2aSThomas Huth break; 5301fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5302fcf5ef2aSThomas Huth goto skip_move; 5303fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5304fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5305fcf5ef2aSThomas Huth goto jmp_insn; 5306fcf5ef2aSThomas Huth } 5307fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5308fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5309fcf5ef2aSThomas Huth goto skip_move; 5310fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5311fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5312fcf5ef2aSThomas Huth goto jmp_insn; 5313fcf5ef2aSThomas Huth } 5314fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5315fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5316fcf5ef2aSThomas Huth goto skip_move; 5317fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5318fcf5ef2aSThomas Huth goto skip_move; 5319fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5320fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5321fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5322fcf5ef2aSThomas Huth goto jmp_insn; 5323fcf5ef2aSThomas Huth } 5324fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5325fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5326fcf5ef2aSThomas Huth goto skip_move; 5327fcf5ef2aSThomas Huth #endif 5328fcf5ef2aSThomas Huth default: 5329fcf5ef2aSThomas Huth goto illegal_insn; 5330fcf5ef2aSThomas Huth } 5331fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5332fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5333fcf5ef2aSThomas Huth skip_move: ; 5334fcf5ef2aSThomas Huth #endif 5335fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5336fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5337fcf5ef2aSThomas Huth goto jmp_insn; 5338fcf5ef2aSThomas Huth } 5339fcf5ef2aSThomas Huth switch (xop) { 5340fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5341fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5342fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5343fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5344316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5345fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5346fcf5ef2aSThomas Huth break; 5347fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5348fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5349fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5350fcf5ef2aSThomas Huth if (rd == 1) { 5351fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5352fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5353316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5354ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5355fcf5ef2aSThomas Huth break; 5356fcf5ef2aSThomas Huth } 5357fcf5ef2aSThomas Huth #endif 535836ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5359fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5360316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5361ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5362fcf5ef2aSThomas Huth break; 5363fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5364fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5365fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5366fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5367fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5368fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5369fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5370fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5371fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5372fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5373fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5374fcf5ef2aSThomas Huth break; 5375fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5376fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5377fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5378fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5379fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5380fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5381fcf5ef2aSThomas Huth break; 5382fcf5ef2aSThomas Huth default: 5383fcf5ef2aSThomas Huth goto illegal_insn; 5384fcf5ef2aSThomas Huth } 5385fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5386fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5387fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5388fcf5ef2aSThomas Huth 5389fcf5ef2aSThomas Huth switch (xop) { 5390fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5391fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 539208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5393316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5394fcf5ef2aSThomas Huth break; 5395fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5396fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 539708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5398fcf5ef2aSThomas Huth break; 5399fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5400fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 540108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5402316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5403fcf5ef2aSThomas Huth break; 5404fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5405fcf5ef2aSThomas Huth if (rd & 1) 5406fcf5ef2aSThomas Huth goto illegal_insn; 5407fcf5ef2aSThomas Huth else { 5408fcf5ef2aSThomas Huth TCGv_i64 t64; 5409fcf5ef2aSThomas Huth TCGv lo; 5410fcf5ef2aSThomas Huth 5411fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5412fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5413fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5414fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 541508149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5416316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5417fcf5ef2aSThomas Huth } 5418fcf5ef2aSThomas Huth break; 5419fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5420fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5421fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5424fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5427fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5428fcf5ef2aSThomas Huth break; 5429fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5430fcf5ef2aSThomas Huth if (rd & 1) { 5431fcf5ef2aSThomas Huth goto illegal_insn; 5432fcf5ef2aSThomas Huth } 5433fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5434fcf5ef2aSThomas Huth break; 5435fcf5ef2aSThomas Huth #endif 5436fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5437fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5438fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 543908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5440316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5443fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5444fcf5ef2aSThomas Huth break; 5445fcf5ef2aSThomas Huth #endif 5446fcf5ef2aSThomas Huth default: 5447fcf5ef2aSThomas Huth goto illegal_insn; 5448fcf5ef2aSThomas Huth } 5449fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5450fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5451fcf5ef2aSThomas Huth goto jmp_insn; 5452fcf5ef2aSThomas Huth } 5453fcf5ef2aSThomas Huth switch (xop) { 5454fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5455fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5456fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5457fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5458316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5459fcf5ef2aSThomas Huth break; 5460fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5461fcf5ef2aSThomas Huth { 5462fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5463fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5464fcf5ef2aSThomas Huth if (rd == 1) { 546508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5466316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5467fcf5ef2aSThomas Huth break; 5468fcf5ef2aSThomas Huth } 5469fcf5ef2aSThomas Huth #endif 547008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5471316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5472fcf5ef2aSThomas Huth } 5473fcf5ef2aSThomas Huth break; 5474fcf5ef2aSThomas Huth case 0x26: 5475fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5476fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5477fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5478fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5479fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5480fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5481fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5482fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5483fcf5ef2aSThomas Huth before performing the first write. */ 5484fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5485fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5486fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5487fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5488fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5489fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5490fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5491fcf5ef2aSThomas Huth break; 5492fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5493fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5494fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5495fcf5ef2aSThomas Huth goto illegal_insn; 5496fcf5ef2aSThomas Huth #else 5497fcf5ef2aSThomas Huth if (!supervisor(dc)) 5498fcf5ef2aSThomas Huth goto priv_insn; 5499fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5500fcf5ef2aSThomas Huth goto jmp_insn; 5501fcf5ef2aSThomas Huth } 5502fcf5ef2aSThomas Huth goto nfq_insn; 5503fcf5ef2aSThomas Huth #endif 5504fcf5ef2aSThomas Huth #endif 5505fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5506fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5507fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5508fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5509fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5510fcf5ef2aSThomas Huth break; 5511fcf5ef2aSThomas Huth default: 5512fcf5ef2aSThomas Huth goto illegal_insn; 5513fcf5ef2aSThomas Huth } 5514fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5515fcf5ef2aSThomas Huth switch (xop) { 5516fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5517fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5518fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5519fcf5ef2aSThomas Huth goto jmp_insn; 5520fcf5ef2aSThomas Huth } 5521fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5522fcf5ef2aSThomas Huth break; 5523fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5524fcf5ef2aSThomas Huth { 5525fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5526fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5527fcf5ef2aSThomas Huth goto jmp_insn; 5528fcf5ef2aSThomas Huth } 5529fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5530fcf5ef2aSThomas Huth } 5531fcf5ef2aSThomas Huth break; 5532fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5533fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5534fcf5ef2aSThomas Huth goto jmp_insn; 5535fcf5ef2aSThomas Huth } 5536fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5537fcf5ef2aSThomas Huth break; 5538fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5539fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5540fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5541fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5542fcf5ef2aSThomas Huth break; 5543fcf5ef2aSThomas Huth #else 5544fcf5ef2aSThomas Huth case 0x34: /* stc */ 5545fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5546fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5547fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5548fcf5ef2aSThomas Huth goto ncp_insn; 5549fcf5ef2aSThomas Huth #endif 5550fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5551fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5552fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5553fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5554fcf5ef2aSThomas Huth #endif 5555fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5556fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5557fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5558fcf5ef2aSThomas Huth break; 5559fcf5ef2aSThomas Huth #endif 5560fcf5ef2aSThomas Huth default: 5561fcf5ef2aSThomas Huth goto illegal_insn; 5562fcf5ef2aSThomas Huth } 5563fcf5ef2aSThomas Huth } else { 5564fcf5ef2aSThomas Huth goto illegal_insn; 5565fcf5ef2aSThomas Huth } 5566fcf5ef2aSThomas Huth } 5567fcf5ef2aSThomas Huth break; 5568fcf5ef2aSThomas Huth } 5569878cc677SRichard Henderson advance_pc(dc); 5570fcf5ef2aSThomas Huth jmp_insn: 5571a6ca81cbSRichard Henderson return; 5572fcf5ef2aSThomas Huth illegal_insn: 5573fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5574a6ca81cbSRichard Henderson return; 5575fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5576fcf5ef2aSThomas Huth priv_insn: 5577fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5578a6ca81cbSRichard Henderson return; 5579fcf5ef2aSThomas Huth #endif 5580fcf5ef2aSThomas Huth nfpu_insn: 5581fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5582a6ca81cbSRichard Henderson return; 5583fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5584fcf5ef2aSThomas Huth nfq_insn: 5585fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5586a6ca81cbSRichard Henderson return; 5587fcf5ef2aSThomas Huth #endif 5588fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5589fcf5ef2aSThomas Huth ncp_insn: 5590fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5591a6ca81cbSRichard Henderson return; 5592fcf5ef2aSThomas Huth #endif 5593fcf5ef2aSThomas Huth } 5594fcf5ef2aSThomas Huth 55956e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5596fcf5ef2aSThomas Huth { 55976e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5598b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55996e61bc94SEmilio G. Cota int bound; 5600af00be49SEmilio G. Cota 5601af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 56026e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5603fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 56046e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5605576e1c4cSIgor Mammedov dc->def = &env->def; 56066e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 56076e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5608c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56096e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5610c9b459aaSArtyom Tarasenko #endif 5611fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5612fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 56136e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5614c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56156e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5616c9b459aaSArtyom Tarasenko #endif 5617fcf5ef2aSThomas Huth #endif 56186e61bc94SEmilio G. Cota /* 56196e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 56206e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 56216e61bc94SEmilio G. Cota */ 56226e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 56236e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5624af00be49SEmilio G. Cota } 5625fcf5ef2aSThomas Huth 56266e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 56276e61bc94SEmilio G. Cota { 56286e61bc94SEmilio G. Cota } 56296e61bc94SEmilio G. Cota 56306e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 56316e61bc94SEmilio G. Cota { 56326e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5633633c4283SRichard Henderson target_ulong npc = dc->npc; 56346e61bc94SEmilio G. Cota 5635633c4283SRichard Henderson if (npc & 3) { 5636633c4283SRichard Henderson switch (npc) { 5637633c4283SRichard Henderson case JUMP_PC: 5638fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5639633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5640633c4283SRichard Henderson break; 5641633c4283SRichard Henderson case DYNAMIC_PC: 5642633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5643633c4283SRichard Henderson npc = DYNAMIC_PC; 5644633c4283SRichard Henderson break; 5645633c4283SRichard Henderson default: 5646633c4283SRichard Henderson g_assert_not_reached(); 5647fcf5ef2aSThomas Huth } 56486e61bc94SEmilio G. Cota } 5649633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5650633c4283SRichard Henderson } 5651fcf5ef2aSThomas Huth 56526e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 56536e61bc94SEmilio G. Cota { 56546e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5655b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56566e61bc94SEmilio G. Cota unsigned int insn; 5657fcf5ef2aSThomas Huth 56584e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5659af00be49SEmilio G. Cota dc->base.pc_next += 4; 5660878cc677SRichard Henderson 5661878cc677SRichard Henderson if (!decode(dc, insn)) { 5662878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5663878cc677SRichard Henderson } 5664fcf5ef2aSThomas Huth 5665af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56666e61bc94SEmilio G. Cota return; 5667c5e6ccdfSEmilio G. Cota } 5668af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56696e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5670af00be49SEmilio G. Cota } 56716e61bc94SEmilio G. Cota } 5672fcf5ef2aSThomas Huth 56736e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56746e61bc94SEmilio G. Cota { 56756e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5676186e7890SRichard Henderson DisasDelayException *e, *e_next; 5677633c4283SRichard Henderson bool may_lookup; 56786e61bc94SEmilio G. Cota 567946bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 568046bb0137SMark Cave-Ayland case DISAS_NEXT: 568146bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5682633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5683fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5684fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5685633c4283SRichard Henderson break; 5686fcf5ef2aSThomas Huth } 5687633c4283SRichard Henderson 5688930f1865SRichard Henderson may_lookup = true; 5689633c4283SRichard Henderson if (dc->pc & 3) { 5690633c4283SRichard Henderson switch (dc->pc) { 5691633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5692633c4283SRichard Henderson break; 5693633c4283SRichard Henderson case DYNAMIC_PC: 5694633c4283SRichard Henderson may_lookup = false; 5695633c4283SRichard Henderson break; 5696633c4283SRichard Henderson default: 5697633c4283SRichard Henderson g_assert_not_reached(); 5698633c4283SRichard Henderson } 5699633c4283SRichard Henderson } else { 5700633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5701633c4283SRichard Henderson } 5702633c4283SRichard Henderson 5703930f1865SRichard Henderson if (dc->npc & 3) { 5704930f1865SRichard Henderson switch (dc->npc) { 5705930f1865SRichard Henderson case JUMP_PC: 5706930f1865SRichard Henderson gen_generic_branch(dc); 5707930f1865SRichard Henderson break; 5708930f1865SRichard Henderson case DYNAMIC_PC: 5709930f1865SRichard Henderson may_lookup = false; 5710930f1865SRichard Henderson break; 5711930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5712930f1865SRichard Henderson break; 5713930f1865SRichard Henderson default: 5714930f1865SRichard Henderson g_assert_not_reached(); 5715930f1865SRichard Henderson } 5716930f1865SRichard Henderson } else { 5717930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5718930f1865SRichard Henderson } 5719633c4283SRichard Henderson if (may_lookup) { 5720633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5721633c4283SRichard Henderson } else { 572207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5723fcf5ef2aSThomas Huth } 572446bb0137SMark Cave-Ayland break; 572546bb0137SMark Cave-Ayland 572646bb0137SMark Cave-Ayland case DISAS_NORETURN: 572746bb0137SMark Cave-Ayland break; 572846bb0137SMark Cave-Ayland 572946bb0137SMark Cave-Ayland case DISAS_EXIT: 573046bb0137SMark Cave-Ayland /* Exit TB */ 573146bb0137SMark Cave-Ayland save_state(dc); 573246bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 573346bb0137SMark Cave-Ayland break; 573446bb0137SMark Cave-Ayland 573546bb0137SMark Cave-Ayland default: 573646bb0137SMark Cave-Ayland g_assert_not_reached(); 5737fcf5ef2aSThomas Huth } 5738186e7890SRichard Henderson 5739186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5740186e7890SRichard Henderson gen_set_label(e->lab); 5741186e7890SRichard Henderson 5742186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5743186e7890SRichard Henderson if (e->npc % 4 == 0) { 5744186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5745186e7890SRichard Henderson } 5746186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5747186e7890SRichard Henderson 5748186e7890SRichard Henderson e_next = e->next; 5749186e7890SRichard Henderson g_free(e); 5750186e7890SRichard Henderson } 5751fcf5ef2aSThomas Huth } 57526e61bc94SEmilio G. Cota 57538eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 57548eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 57556e61bc94SEmilio G. Cota { 57568eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 57578eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 57586e61bc94SEmilio G. Cota } 57596e61bc94SEmilio G. Cota 57606e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 57616e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 57626e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 57636e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 57646e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 57656e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 57666e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 57676e61bc94SEmilio G. Cota }; 57686e61bc94SEmilio G. Cota 5769597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5770306c8721SRichard Henderson target_ulong pc, void *host_pc) 57716e61bc94SEmilio G. Cota { 57726e61bc94SEmilio G. Cota DisasContext dc = {}; 57736e61bc94SEmilio G. Cota 5774306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5775fcf5ef2aSThomas Huth } 5776fcf5ef2aSThomas Huth 577755c3ceefSRichard Henderson void sparc_tcg_init(void) 5778fcf5ef2aSThomas Huth { 5779fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5780fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5781fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5782fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5783fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5784fcf5ef2aSThomas Huth }; 5785fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5786fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5787fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5788fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5789fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5790fcf5ef2aSThomas Huth }; 5791fcf5ef2aSThomas Huth 5792fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5793fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5794fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5795fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5796fcf5ef2aSThomas Huth #else 5797fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5798fcf5ef2aSThomas Huth #endif 5799fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5800fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5801fcf5ef2aSThomas Huth }; 5802fcf5ef2aSThomas Huth 5803fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5804fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5805fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5806fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5807fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5808fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5809fcf5ef2aSThomas Huth "hstick_cmpr" }, 5810fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5811fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5812fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5813fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5814fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5815fcf5ef2aSThomas Huth #endif 5816fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5817fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5818fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5819fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5820fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5821fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5822fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5823fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5824fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5825fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5826fcf5ef2aSThomas Huth #endif 5827fcf5ef2aSThomas Huth }; 5828fcf5ef2aSThomas Huth 5829fcf5ef2aSThomas Huth unsigned int i; 5830fcf5ef2aSThomas Huth 5831ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5832fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5833fcf5ef2aSThomas Huth "regwptr"); 5834fcf5ef2aSThomas Huth 5835fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5836ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5837fcf5ef2aSThomas Huth } 5838fcf5ef2aSThomas Huth 5839fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5840ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5841fcf5ef2aSThomas Huth } 5842fcf5ef2aSThomas Huth 5843f764718dSRichard Henderson cpu_regs[0] = NULL; 5844fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5845ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5846fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5847fcf5ef2aSThomas Huth gregnames[i]); 5848fcf5ef2aSThomas Huth } 5849fcf5ef2aSThomas Huth 5850fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5851fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5852fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5853fcf5ef2aSThomas Huth gregnames[i]); 5854fcf5ef2aSThomas Huth } 5855fcf5ef2aSThomas Huth 5856fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5857ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5858fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5859fcf5ef2aSThomas Huth fregnames[i]); 5860fcf5ef2aSThomas Huth } 5861fcf5ef2aSThomas Huth } 5862fcf5ef2aSThomas Huth 5863f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5864f36aaa53SRichard Henderson const TranslationBlock *tb, 5865f36aaa53SRichard Henderson const uint64_t *data) 5866fcf5ef2aSThomas Huth { 5867f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5868f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5869fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5870fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5871fcf5ef2aSThomas Huth 5872fcf5ef2aSThomas Huth env->pc = pc; 5873fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5874fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5875fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5876fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5877fcf5ef2aSThomas Huth if (env->cond) { 5878fcf5ef2aSThomas Huth env->npc = npc & ~3; 5879fcf5ef2aSThomas Huth } else { 5880fcf5ef2aSThomas Huth env->npc = pc + 4; 5881fcf5ef2aSThomas Huth } 5882fcf5ef2aSThomas Huth } else { 5883fcf5ef2aSThomas Huth env->npc = npc; 5884fcf5ef2aSThomas Huth } 5885fcf5ef2aSThomas Huth } 5886