1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 45e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 46af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 4825524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 4925524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 504ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 510faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 52af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 539422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 54bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 554ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 560faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 62668bb9b7SRichard Henderson # define MAXTL_MASK 0 63af25071cSRichard Henderson #endif 64af25071cSRichard Henderson 65633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 66633c4283SRichard Henderson #define DYNAMIC_PC 1 67633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 68633c4283SRichard Henderson #define JUMP_PC 2 69633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 70633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 71fcf5ef2aSThomas Huth 7246bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7346bb0137SMark Cave-Ayland 74fcf5ef2aSThomas Huth /* global register indexes */ 75fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 76fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 77fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 78fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 79fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 80fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 81fcf5ef2aSThomas Huth static TCGv cpu_y; 82fcf5ef2aSThomas Huth static TCGv cpu_tbr; 83fcf5ef2aSThomas Huth static TCGv cpu_cond; 84fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 85fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 86fcf5ef2aSThomas Huth static TCGv cpu_gsr; 87fcf5ef2aSThomas Huth #else 88af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 89af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 90fcf5ef2aSThomas Huth #endif 91fcf5ef2aSThomas Huth /* Floating point registers */ 92fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 93fcf5ef2aSThomas Huth 94af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 95af25071cSRichard Henderson #ifdef TARGET_SPARC64 96cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 97af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 98af25071cSRichard Henderson #else 99cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 100af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 101af25071cSRichard Henderson #endif 102af25071cSRichard Henderson 103186e7890SRichard Henderson typedef struct DisasDelayException { 104186e7890SRichard Henderson struct DisasDelayException *next; 105186e7890SRichard Henderson TCGLabel *lab; 106186e7890SRichard Henderson TCGv_i32 excp; 107186e7890SRichard Henderson /* Saved state at parent insn. */ 108186e7890SRichard Henderson target_ulong pc; 109186e7890SRichard Henderson target_ulong npc; 110186e7890SRichard Henderson } DisasDelayException; 111186e7890SRichard Henderson 112fcf5ef2aSThomas Huth typedef struct DisasContext { 113af00be49SEmilio G. Cota DisasContextBase base; 114fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 115fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 116fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 117fcf5ef2aSThomas Huth int mem_idx; 118c9b459aaSArtyom Tarasenko bool fpu_enabled; 119c9b459aaSArtyom Tarasenko bool address_mask_32bit; 120c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 121c9b459aaSArtyom Tarasenko bool supervisor; 122c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 123c9b459aaSArtyom Tarasenko bool hypervisor; 124c9b459aaSArtyom Tarasenko #endif 125c9b459aaSArtyom Tarasenko #endif 126c9b459aaSArtyom Tarasenko 127fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 128fcf5ef2aSThomas Huth sparc_def_t *def; 129fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 130fcf5ef2aSThomas Huth int fprs_dirty; 131fcf5ef2aSThomas Huth int asi; 132fcf5ef2aSThomas Huth #endif 133186e7890SRichard Henderson DisasDelayException *delay_excp_list; 134fcf5ef2aSThomas Huth } DisasContext; 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth typedef struct { 137fcf5ef2aSThomas Huth TCGCond cond; 138fcf5ef2aSThomas Huth bool is_bool; 139fcf5ef2aSThomas Huth TCGv c1, c2; 140fcf5ef2aSThomas Huth } DisasCompare; 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth // This function uses non-native bit order 143fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 144fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 145fcf5ef2aSThomas Huth 146fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 147fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 148fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 151fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 154fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 155fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 156fcf5ef2aSThomas Huth #else 157fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 158fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 159fcf5ef2aSThomas Huth #endif 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 162fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 165fcf5ef2aSThomas Huth { 166fcf5ef2aSThomas Huth len = 32 - len; 167fcf5ef2aSThomas Huth return (x << len) >> len; 168fcf5ef2aSThomas Huth } 169fcf5ef2aSThomas Huth 170fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 171fcf5ef2aSThomas Huth 1720c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 173fcf5ef2aSThomas Huth { 174fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 175fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 176fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 177fcf5ef2aSThomas Huth we can avoid setting it again. */ 178fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 179fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 180fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth #endif 183fcf5ef2aSThomas Huth } 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth /* floating point registers moves */ 186fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 187fcf5ef2aSThomas Huth { 18836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 189dc41aa7dSRichard Henderson if (src & 1) { 190dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 191dc41aa7dSRichard Henderson } else { 192dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 193fcf5ef2aSThomas Huth } 194dc41aa7dSRichard Henderson return ret; 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 198fcf5ef2aSThomas Huth { 1998e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2008e7bbc75SRichard Henderson 2018e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 202fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 203fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 204fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 205fcf5ef2aSThomas Huth } 206fcf5ef2aSThomas Huth 207fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 208fcf5ef2aSThomas Huth { 20936ab4623SRichard Henderson return tcg_temp_new_i32(); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 213fcf5ef2aSThomas Huth { 214fcf5ef2aSThomas Huth src = DFPREG(src); 215fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 219fcf5ef2aSThomas Huth { 220fcf5ef2aSThomas Huth dst = DFPREG(dst); 221fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 222fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 226fcf5ef2aSThomas Huth { 227fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 231fcf5ef2aSThomas Huth { 232ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 234ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 239fcf5ef2aSThomas Huth { 240ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 242ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 247fcf5ef2aSThomas Huth { 248ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 249fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 250ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 251fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 255fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 256fcf5ef2aSThomas Huth { 257fcf5ef2aSThomas Huth dst = QFPREG(dst); 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 260fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 261fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth 264fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 265fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 266fcf5ef2aSThomas Huth { 267fcf5ef2aSThomas Huth src = QFPREG(src); 268fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 269fcf5ef2aSThomas Huth } 270fcf5ef2aSThomas Huth 271fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 272fcf5ef2aSThomas Huth { 273fcf5ef2aSThomas Huth src = QFPREG(src); 274fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 275fcf5ef2aSThomas Huth } 276fcf5ef2aSThomas Huth 277fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 278fcf5ef2aSThomas Huth { 279fcf5ef2aSThomas Huth rd = QFPREG(rd); 280fcf5ef2aSThomas Huth rs = QFPREG(rs); 281fcf5ef2aSThomas Huth 282fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 283fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 284fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 285fcf5ef2aSThomas Huth } 286fcf5ef2aSThomas Huth #endif 287fcf5ef2aSThomas Huth 288fcf5ef2aSThomas Huth /* moves */ 289fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 290fcf5ef2aSThomas Huth #define supervisor(dc) 0 291fcf5ef2aSThomas Huth #define hypervisor(dc) 0 292fcf5ef2aSThomas Huth #else 293fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 294c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 295c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 296fcf5ef2aSThomas Huth #else 297c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 298668bb9b7SRichard Henderson #define hypervisor(dc) 0 299fcf5ef2aSThomas Huth #endif 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth 302b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 303b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 304b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 305b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 306b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 307b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 308fcf5ef2aSThomas Huth #else 309b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 310fcf5ef2aSThomas Huth #endif 311fcf5ef2aSThomas Huth 3120c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 313fcf5ef2aSThomas Huth { 314b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 315fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 316b1bc09eaSRichard Henderson } 317fcf5ef2aSThomas Huth } 318fcf5ef2aSThomas Huth 31923ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32023ada1b1SRichard Henderson { 32123ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32223ada1b1SRichard Henderson } 32323ada1b1SRichard Henderson 3240c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 325fcf5ef2aSThomas Huth { 326fcf5ef2aSThomas Huth if (reg > 0) { 327fcf5ef2aSThomas Huth assert(reg < 32); 328fcf5ef2aSThomas Huth return cpu_regs[reg]; 329fcf5ef2aSThomas Huth } else { 33052123f14SRichard Henderson TCGv t = tcg_temp_new(); 331fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 332fcf5ef2aSThomas Huth return t; 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth 3360c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 337fcf5ef2aSThomas Huth { 338fcf5ef2aSThomas Huth if (reg > 0) { 339fcf5ef2aSThomas Huth assert(reg < 32); 340fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3440c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 345fcf5ef2aSThomas Huth { 346fcf5ef2aSThomas Huth if (reg > 0) { 347fcf5ef2aSThomas Huth assert(reg < 32); 348fcf5ef2aSThomas Huth return cpu_regs[reg]; 349fcf5ef2aSThomas Huth } else { 35052123f14SRichard Henderson return tcg_temp_new(); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 3545645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 355fcf5ef2aSThomas Huth { 3565645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3575645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 358fcf5ef2aSThomas Huth } 359fcf5ef2aSThomas Huth 3605645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 361fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 364fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 365fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 366fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36807ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 369fcf5ef2aSThomas Huth } else { 370f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 371fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 373f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 374fcf5ef2aSThomas Huth } 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 377fcf5ef2aSThomas Huth // XXX suboptimal 3780c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 379fcf5ef2aSThomas Huth { 380fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3810b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 3840c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3870b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 388fcf5ef2aSThomas Huth } 389fcf5ef2aSThomas Huth 3900c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 391fcf5ef2aSThomas Huth { 392fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3930b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 394fcf5ef2aSThomas Huth } 395fcf5ef2aSThomas Huth 3960c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 397fcf5ef2aSThomas Huth { 398fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3990b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 400fcf5ef2aSThomas Huth } 401fcf5ef2aSThomas Huth 4020c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 403fcf5ef2aSThomas Huth { 404fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 405fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 406fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 407fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 411fcf5ef2aSThomas Huth { 412fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 415fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 416fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 417fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 418fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 419fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 420fcf5ef2aSThomas Huth #else 421fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 422fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 423fcf5ef2aSThomas Huth #endif 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 426fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth return carry_32; 429fcf5ef2aSThomas Huth } 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 432fcf5ef2aSThomas Huth { 433fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 434fcf5ef2aSThomas Huth 435fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 436fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 437fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 438fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 439fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 440fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 441fcf5ef2aSThomas Huth #else 442fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 443fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 444fcf5ef2aSThomas Huth #endif 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 447fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 448fcf5ef2aSThomas Huth 449fcf5ef2aSThomas Huth return carry_32; 450fcf5ef2aSThomas Huth } 451fcf5ef2aSThomas Huth 452420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 453420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 454fcf5ef2aSThomas Huth { 455fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 456fcf5ef2aSThomas Huth 457420a187dSRichard Henderson #ifdef TARGET_SPARC64 458420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 459420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 460420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 461fcf5ef2aSThomas Huth #else 462420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 463fcf5ef2aSThomas Huth #endif 464fcf5ef2aSThomas Huth 465fcf5ef2aSThomas Huth if (update_cc) { 466420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 467fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 468fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 469fcf5ef2aSThomas Huth } 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth 472420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 473420a187dSRichard Henderson { 474420a187dSRichard Henderson TCGv discard; 475420a187dSRichard Henderson 476420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 477420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 478420a187dSRichard Henderson return; 479420a187dSRichard Henderson } 480420a187dSRichard Henderson 481420a187dSRichard Henderson /* 482420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 483420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 484420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 485420a187dSRichard Henderson * generated the carry in the first place. 486420a187dSRichard Henderson */ 487420a187dSRichard Henderson discard = tcg_temp_new(); 488420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 489420a187dSRichard Henderson 490420a187dSRichard Henderson if (update_cc) { 491420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 492420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 493420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 494420a187dSRichard Henderson } 495420a187dSRichard Henderson } 496420a187dSRichard Henderson 497420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 498420a187dSRichard Henderson { 499420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 500420a187dSRichard Henderson } 501420a187dSRichard Henderson 502420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 503420a187dSRichard Henderson { 504420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 505420a187dSRichard Henderson } 506420a187dSRichard Henderson 507420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 508420a187dSRichard Henderson { 509420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 510420a187dSRichard Henderson } 511420a187dSRichard Henderson 512420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 513420a187dSRichard Henderson { 514420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 515420a187dSRichard Henderson } 516420a187dSRichard Henderson 517420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 518420a187dSRichard Henderson bool update_cc) 519420a187dSRichard Henderson { 520420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 521420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 522420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 523420a187dSRichard Henderson } 524420a187dSRichard Henderson 525420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 526420a187dSRichard Henderson { 527420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 528420a187dSRichard Henderson } 529420a187dSRichard Henderson 530420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 531420a187dSRichard Henderson { 532420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 533420a187dSRichard Henderson } 534420a187dSRichard Henderson 5350c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 536fcf5ef2aSThomas Huth { 537fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 539fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 540fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth 543dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 544dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 545fcf5ef2aSThomas Huth { 546fcf5ef2aSThomas Huth TCGv carry; 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 549fcf5ef2aSThomas Huth carry = tcg_temp_new(); 550fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 551fcf5ef2aSThomas Huth #else 552fcf5ef2aSThomas Huth carry = carry_32; 553fcf5ef2aSThomas Huth #endif 554fcf5ef2aSThomas Huth 555fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 556fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 557fcf5ef2aSThomas Huth 558fcf5ef2aSThomas Huth if (update_cc) { 559dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 560fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 561fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 562fcf5ef2aSThomas Huth } 563fcf5ef2aSThomas Huth } 564fcf5ef2aSThomas Huth 565dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 566dfebb950SRichard Henderson { 567dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 568dfebb950SRichard Henderson } 569dfebb950SRichard Henderson 570dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 571dfebb950SRichard Henderson { 572dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 573dfebb950SRichard Henderson } 574dfebb950SRichard Henderson 575dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 576dfebb950SRichard Henderson { 577dfebb950SRichard Henderson TCGv discard; 578dfebb950SRichard Henderson 579dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 580dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 581dfebb950SRichard Henderson return; 582dfebb950SRichard Henderson } 583dfebb950SRichard Henderson 584dfebb950SRichard Henderson /* 585dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 586dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 587dfebb950SRichard Henderson */ 588dfebb950SRichard Henderson discard = tcg_temp_new(); 589dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 590dfebb950SRichard Henderson 591dfebb950SRichard Henderson if (update_cc) { 592dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 593dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 594dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 595dfebb950SRichard Henderson } 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson 598dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 599dfebb950SRichard Henderson { 600dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 601dfebb950SRichard Henderson } 602dfebb950SRichard Henderson 603dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 604dfebb950SRichard Henderson { 605dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 606dfebb950SRichard Henderson } 607dfebb950SRichard Henderson 608dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 609dfebb950SRichard Henderson bool update_cc) 610dfebb950SRichard Henderson { 611dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 612dfebb950SRichard Henderson 613dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 614dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 615dfebb950SRichard Henderson } 616dfebb950SRichard Henderson 617dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 618dfebb950SRichard Henderson { 619dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 620dfebb950SRichard Henderson } 621dfebb950SRichard Henderson 622dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 623dfebb950SRichard Henderson { 624dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 625dfebb950SRichard Henderson } 626dfebb950SRichard Henderson 6270c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 628fcf5ef2aSThomas Huth { 629fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 630fcf5ef2aSThomas Huth 631fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 632fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 633fcf5ef2aSThomas Huth 634fcf5ef2aSThomas Huth /* old op: 635fcf5ef2aSThomas Huth if (!(env->y & 1)) 636fcf5ef2aSThomas Huth T1 = 0; 637fcf5ef2aSThomas Huth */ 63800ab7e61SRichard Henderson zero = tcg_constant_tl(0); 639fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 640fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 641fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 642fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 643fcf5ef2aSThomas Huth zero, cpu_cc_src2); 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth // b2 = T0 & 1; 646fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6470b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 64808d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 649fcf5ef2aSThomas Huth 650fcf5ef2aSThomas Huth // b1 = N ^ V; 651fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 652fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 653fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 654fcf5ef2aSThomas Huth 655fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 656fcf5ef2aSThomas Huth // src1 = T0; 657fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 658fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 659fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 660fcf5ef2aSThomas Huth 661fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth 6660c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 667fcf5ef2aSThomas Huth { 668fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 669fcf5ef2aSThomas Huth if (sign_ext) { 670fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 671fcf5ef2aSThomas Huth } else { 672fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 673fcf5ef2aSThomas Huth } 674fcf5ef2aSThomas Huth #else 675fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 676fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth if (sign_ext) { 679fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 680fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 681fcf5ef2aSThomas Huth } else { 682fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 683fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 684fcf5ef2aSThomas Huth } 685fcf5ef2aSThomas Huth 686fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 687fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 688fcf5ef2aSThomas Huth #endif 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 6910c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 692fcf5ef2aSThomas Huth { 693fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 694fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 695fcf5ef2aSThomas Huth } 696fcf5ef2aSThomas Huth 6970c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 698fcf5ef2aSThomas Huth { 699fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 700fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 701fcf5ef2aSThomas Huth } 702fcf5ef2aSThomas Huth 7034ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 7044ee85ea9SRichard Henderson { 7054ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 7064ee85ea9SRichard Henderson } 7074ee85ea9SRichard Henderson 7084ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 7094ee85ea9SRichard Henderson { 7104ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7114ee85ea9SRichard Henderson } 7124ee85ea9SRichard Henderson 713c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 714c2636853SRichard Henderson { 715c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 716c2636853SRichard Henderson } 717c2636853SRichard Henderson 718c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 719c2636853SRichard Henderson { 720c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 721c2636853SRichard Henderson } 722c2636853SRichard Henderson 723c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 724c2636853SRichard Henderson { 725c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 726c2636853SRichard Henderson } 727c2636853SRichard Henderson 728c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 729c2636853SRichard Henderson { 730c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 731c2636853SRichard Henderson } 732c2636853SRichard Henderson 733*a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 734*a9aba13dSRichard Henderson { 735*a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 736*a9aba13dSRichard Henderson } 737*a9aba13dSRichard Henderson 738*a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 739*a9aba13dSRichard Henderson { 740*a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 741*a9aba13dSRichard Henderson } 742*a9aba13dSRichard Henderson 743fcf5ef2aSThomas Huth // 1 7440c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 745fcf5ef2aSThomas Huth { 746fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 747fcf5ef2aSThomas Huth } 748fcf5ef2aSThomas Huth 749fcf5ef2aSThomas Huth // Z 7500c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 751fcf5ef2aSThomas Huth { 752fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 753fcf5ef2aSThomas Huth } 754fcf5ef2aSThomas Huth 755fcf5ef2aSThomas Huth // Z | (N ^ V) 7560c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 757fcf5ef2aSThomas Huth { 758fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 759fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 760fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 761fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 762fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 763fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth // N ^ V 7670c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 768fcf5ef2aSThomas Huth { 769fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 770fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 771fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 772fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 773fcf5ef2aSThomas Huth } 774fcf5ef2aSThomas Huth 775fcf5ef2aSThomas Huth // C | Z 7760c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 777fcf5ef2aSThomas Huth { 778fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 779fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 780fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 781fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 782fcf5ef2aSThomas Huth } 783fcf5ef2aSThomas Huth 784fcf5ef2aSThomas Huth // C 7850c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 786fcf5ef2aSThomas Huth { 787fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 788fcf5ef2aSThomas Huth } 789fcf5ef2aSThomas Huth 790fcf5ef2aSThomas Huth // V 7910c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 792fcf5ef2aSThomas Huth { 793fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 794fcf5ef2aSThomas Huth } 795fcf5ef2aSThomas Huth 796fcf5ef2aSThomas Huth // 0 7970c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 798fcf5ef2aSThomas Huth { 799fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // N 8030c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // !Z 8090c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 812fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 813fcf5ef2aSThomas Huth } 814fcf5ef2aSThomas Huth 815fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8160c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 817fcf5ef2aSThomas Huth { 818fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 819fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth 822fcf5ef2aSThomas Huth // !(N ^ V) 8230c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 826fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth 829fcf5ef2aSThomas Huth // !(C | Z) 8300c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 831fcf5ef2aSThomas Huth { 832fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 833fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836fcf5ef2aSThomas Huth // !C 8370c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 840fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 841fcf5ef2aSThomas Huth } 842fcf5ef2aSThomas Huth 843fcf5ef2aSThomas Huth // !N 8440c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 845fcf5ef2aSThomas Huth { 846fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 847fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 848fcf5ef2aSThomas Huth } 849fcf5ef2aSThomas Huth 850fcf5ef2aSThomas Huth // !V 8510c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 852fcf5ef2aSThomas Huth { 853fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 854fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 855fcf5ef2aSThomas Huth } 856fcf5ef2aSThomas Huth 857fcf5ef2aSThomas Huth /* 858fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 859fcf5ef2aSThomas Huth 0 = 860fcf5ef2aSThomas Huth 1 < 861fcf5ef2aSThomas Huth 2 > 862fcf5ef2aSThomas Huth 3 unordered 863fcf5ef2aSThomas Huth */ 8640c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 865fcf5ef2aSThomas Huth unsigned int fcc_offset) 866fcf5ef2aSThomas Huth { 867fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 868fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 869fcf5ef2aSThomas Huth } 870fcf5ef2aSThomas Huth 8710c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 874fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8780c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 879fcf5ef2aSThomas Huth { 880fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 881fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 882fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 883fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 884fcf5ef2aSThomas Huth } 885fcf5ef2aSThomas Huth 886fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8870c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 888fcf5ef2aSThomas Huth { 889fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 890fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 891fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 892fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 893fcf5ef2aSThomas Huth } 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth // 1 or 3: FCC0 8960c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 897fcf5ef2aSThomas Huth { 898fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 899fcf5ef2aSThomas Huth } 900fcf5ef2aSThomas Huth 901fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9020c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 903fcf5ef2aSThomas Huth { 904fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 905fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 906fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 907fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 908fcf5ef2aSThomas Huth } 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth // 2 or 3: FCC1 9110c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 912fcf5ef2aSThomas Huth { 913fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 914fcf5ef2aSThomas Huth } 915fcf5ef2aSThomas Huth 916fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9170c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 918fcf5ef2aSThomas Huth { 919fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 920fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 921fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 922fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 923fcf5ef2aSThomas Huth } 924fcf5ef2aSThomas Huth 925fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9260c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 927fcf5ef2aSThomas Huth { 928fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 929fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 930fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 931fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 932fcf5ef2aSThomas Huth } 933fcf5ef2aSThomas Huth 934fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9350c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 936fcf5ef2aSThomas Huth { 937fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 938fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 939fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 940fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 941fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 942fcf5ef2aSThomas Huth } 943fcf5ef2aSThomas Huth 944fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9450c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 946fcf5ef2aSThomas Huth { 947fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 948fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 949fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 950fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 951fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 952fcf5ef2aSThomas Huth } 953fcf5ef2aSThomas Huth 954fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9550c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 956fcf5ef2aSThomas Huth { 957fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 958fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 959fcf5ef2aSThomas Huth } 960fcf5ef2aSThomas Huth 961fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9620c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 963fcf5ef2aSThomas Huth { 964fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 965fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 966fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 967fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 968fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 969fcf5ef2aSThomas Huth } 970fcf5ef2aSThomas Huth 971fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9720c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 973fcf5ef2aSThomas Huth { 974fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 975fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 976fcf5ef2aSThomas Huth } 977fcf5ef2aSThomas Huth 978fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9790c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 980fcf5ef2aSThomas Huth { 981fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 982fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 983fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 984fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 985fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth 988fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9890c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 990fcf5ef2aSThomas Huth { 991fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 992fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 993fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 994fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 995fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 996fcf5ef2aSThomas Huth } 997fcf5ef2aSThomas Huth 9980c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 999fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1000fcf5ef2aSThomas Huth { 1001fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1002fcf5ef2aSThomas Huth 1003fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1004fcf5ef2aSThomas Huth 1005fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1006fcf5ef2aSThomas Huth 1007fcf5ef2aSThomas Huth gen_set_label(l1); 1008fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1009fcf5ef2aSThomas Huth } 1010fcf5ef2aSThomas Huth 10110c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1012fcf5ef2aSThomas Huth { 101300ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 101400ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 101500ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1016fcf5ef2aSThomas Huth 1017fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1018fcf5ef2aSThomas Huth } 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1021fcf5ef2aSThomas Huth have been set for a jump */ 10220c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1023fcf5ef2aSThomas Huth { 1024fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1025fcf5ef2aSThomas Huth gen_generic_branch(dc); 102699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1027fcf5ef2aSThomas Huth } 1028fcf5ef2aSThomas Huth } 1029fcf5ef2aSThomas Huth 10300c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1031fcf5ef2aSThomas Huth { 1032633c4283SRichard Henderson if (dc->npc & 3) { 1033633c4283SRichard Henderson switch (dc->npc) { 1034633c4283SRichard Henderson case JUMP_PC: 1035fcf5ef2aSThomas Huth gen_generic_branch(dc); 103699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1037633c4283SRichard Henderson break; 1038633c4283SRichard Henderson case DYNAMIC_PC: 1039633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1040633c4283SRichard Henderson break; 1041633c4283SRichard Henderson default: 1042633c4283SRichard Henderson g_assert_not_reached(); 1043633c4283SRichard Henderson } 1044633c4283SRichard Henderson } else { 1045fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1046fcf5ef2aSThomas Huth } 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth 10490c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1050fcf5ef2aSThomas Huth { 1051fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1052fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1053ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth 10570c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1058fcf5ef2aSThomas Huth { 1059fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1060fcf5ef2aSThomas Huth save_npc(dc); 1061fcf5ef2aSThomas Huth } 1062fcf5ef2aSThomas Huth 1063fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1064fcf5ef2aSThomas Huth { 1065fcf5ef2aSThomas Huth save_state(dc); 1066ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1067af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1068fcf5ef2aSThomas Huth } 1069fcf5ef2aSThomas Huth 1070186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1071fcf5ef2aSThomas Huth { 1072186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1073186e7890SRichard Henderson 1074186e7890SRichard Henderson e->next = dc->delay_excp_list; 1075186e7890SRichard Henderson dc->delay_excp_list = e; 1076186e7890SRichard Henderson 1077186e7890SRichard Henderson e->lab = gen_new_label(); 1078186e7890SRichard Henderson e->excp = excp; 1079186e7890SRichard Henderson e->pc = dc->pc; 1080186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1081186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1082186e7890SRichard Henderson e->npc = dc->npc; 1083186e7890SRichard Henderson 1084186e7890SRichard Henderson return e->lab; 1085186e7890SRichard Henderson } 1086186e7890SRichard Henderson 1087186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1088186e7890SRichard Henderson { 1089186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1090186e7890SRichard Henderson } 1091186e7890SRichard Henderson 1092186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1093186e7890SRichard Henderson { 1094186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1095186e7890SRichard Henderson TCGLabel *lab; 1096186e7890SRichard Henderson 1097186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1098186e7890SRichard Henderson 1099186e7890SRichard Henderson flush_cond(dc); 1100186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1101186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1102fcf5ef2aSThomas Huth } 1103fcf5ef2aSThomas Huth 11040c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1105fcf5ef2aSThomas Huth { 1106633c4283SRichard Henderson if (dc->npc & 3) { 1107633c4283SRichard Henderson switch (dc->npc) { 1108633c4283SRichard Henderson case JUMP_PC: 1109fcf5ef2aSThomas Huth gen_generic_branch(dc); 1110fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 111199c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1112633c4283SRichard Henderson break; 1113633c4283SRichard Henderson case DYNAMIC_PC: 1114633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1115fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1116633c4283SRichard Henderson dc->pc = dc->npc; 1117633c4283SRichard Henderson break; 1118633c4283SRichard Henderson default: 1119633c4283SRichard Henderson g_assert_not_reached(); 1120633c4283SRichard Henderson } 1121fcf5ef2aSThomas Huth } else { 1122fcf5ef2aSThomas Huth dc->pc = dc->npc; 1123fcf5ef2aSThomas Huth } 1124fcf5ef2aSThomas Huth } 1125fcf5ef2aSThomas Huth 11260c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1127fcf5ef2aSThomas Huth { 1128fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1129fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1130fcf5ef2aSThomas Huth } 1131fcf5ef2aSThomas Huth 1132fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1133fcf5ef2aSThomas Huth DisasContext *dc) 1134fcf5ef2aSThomas Huth { 1135fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1136fcf5ef2aSThomas Huth TCG_COND_NEVER, 1137fcf5ef2aSThomas Huth TCG_COND_EQ, 1138fcf5ef2aSThomas Huth TCG_COND_LE, 1139fcf5ef2aSThomas Huth TCG_COND_LT, 1140fcf5ef2aSThomas Huth TCG_COND_LEU, 1141fcf5ef2aSThomas Huth TCG_COND_LTU, 1142fcf5ef2aSThomas Huth -1, /* neg */ 1143fcf5ef2aSThomas Huth -1, /* overflow */ 1144fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1145fcf5ef2aSThomas Huth TCG_COND_NE, 1146fcf5ef2aSThomas Huth TCG_COND_GT, 1147fcf5ef2aSThomas Huth TCG_COND_GE, 1148fcf5ef2aSThomas Huth TCG_COND_GTU, 1149fcf5ef2aSThomas Huth TCG_COND_GEU, 1150fcf5ef2aSThomas Huth -1, /* pos */ 1151fcf5ef2aSThomas Huth -1, /* no overflow */ 1152fcf5ef2aSThomas Huth }; 1153fcf5ef2aSThomas Huth 1154fcf5ef2aSThomas Huth static int logic_cond[16] = { 1155fcf5ef2aSThomas Huth TCG_COND_NEVER, 1156fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1157fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1158fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1159fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1160fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1161fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1162fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1163fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1164fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1165fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1166fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1167fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1168fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1169fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1170fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1171fcf5ef2aSThomas Huth }; 1172fcf5ef2aSThomas Huth 1173fcf5ef2aSThomas Huth TCGv_i32 r_src; 1174fcf5ef2aSThomas Huth TCGv r_dst; 1175fcf5ef2aSThomas Huth 1176fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1177fcf5ef2aSThomas Huth if (xcc) { 1178fcf5ef2aSThomas Huth r_src = cpu_xcc; 1179fcf5ef2aSThomas Huth } else { 1180fcf5ef2aSThomas Huth r_src = cpu_psr; 1181fcf5ef2aSThomas Huth } 1182fcf5ef2aSThomas Huth #else 1183fcf5ef2aSThomas Huth r_src = cpu_psr; 1184fcf5ef2aSThomas Huth #endif 1185fcf5ef2aSThomas Huth 1186fcf5ef2aSThomas Huth switch (dc->cc_op) { 1187fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1188fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1189fcf5ef2aSThomas Huth do_compare_dst_0: 1190fcf5ef2aSThomas Huth cmp->is_bool = false; 119100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1192fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1193fcf5ef2aSThomas Huth if (!xcc) { 1194fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1195fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1196fcf5ef2aSThomas Huth break; 1197fcf5ef2aSThomas Huth } 1198fcf5ef2aSThomas Huth #endif 1199fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1200fcf5ef2aSThomas Huth break; 1201fcf5ef2aSThomas Huth 1202fcf5ef2aSThomas Huth case CC_OP_SUB: 1203fcf5ef2aSThomas Huth switch (cond) { 1204fcf5ef2aSThomas Huth case 6: /* neg */ 1205fcf5ef2aSThomas Huth case 14: /* pos */ 1206fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1207fcf5ef2aSThomas Huth goto do_compare_dst_0; 1208fcf5ef2aSThomas Huth 1209fcf5ef2aSThomas Huth case 7: /* overflow */ 1210fcf5ef2aSThomas Huth case 15: /* !overflow */ 1211fcf5ef2aSThomas Huth goto do_dynamic; 1212fcf5ef2aSThomas Huth 1213fcf5ef2aSThomas Huth default: 1214fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1215fcf5ef2aSThomas Huth cmp->is_bool = false; 1216fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1217fcf5ef2aSThomas Huth if (!xcc) { 1218fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1219fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1220fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1221fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1222fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1223fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1224fcf5ef2aSThomas Huth break; 1225fcf5ef2aSThomas Huth } 1226fcf5ef2aSThomas Huth #endif 1227fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1228fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth } 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth 1233fcf5ef2aSThomas Huth default: 1234fcf5ef2aSThomas Huth do_dynamic: 1235ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1236fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1237fcf5ef2aSThomas Huth /* FALLTHRU */ 1238fcf5ef2aSThomas Huth 1239fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1240fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1241fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1242fcf5ef2aSThomas Huth cmp->is_bool = true; 1243fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1245fcf5ef2aSThomas Huth 1246fcf5ef2aSThomas Huth switch (cond) { 1247fcf5ef2aSThomas Huth case 0x0: 1248fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0x1: 1251fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0x2: 1254fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0x3: 1257fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0x4: 1260fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0x5: 1263fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0x6: 1266fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth case 0x7: 1269fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1270fcf5ef2aSThomas Huth break; 1271fcf5ef2aSThomas Huth case 0x8: 1272fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1273fcf5ef2aSThomas Huth break; 1274fcf5ef2aSThomas Huth case 0x9: 1275fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case 0xa: 1278fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth case 0xb: 1281fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth case 0xc: 1284fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0xd: 1287fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case 0xe: 1290fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth case 0xf: 1293fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1294fcf5ef2aSThomas Huth break; 1295fcf5ef2aSThomas Huth } 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth } 1298fcf5ef2aSThomas Huth } 1299fcf5ef2aSThomas Huth 1300fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1301fcf5ef2aSThomas Huth { 1302fcf5ef2aSThomas Huth unsigned int offset; 1303fcf5ef2aSThomas Huth TCGv r_dst; 1304fcf5ef2aSThomas Huth 1305fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1306fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1307fcf5ef2aSThomas Huth cmp->is_bool = true; 1308fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 130900ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1310fcf5ef2aSThomas Huth 1311fcf5ef2aSThomas Huth switch (cc) { 1312fcf5ef2aSThomas Huth default: 1313fcf5ef2aSThomas Huth case 0x0: 1314fcf5ef2aSThomas Huth offset = 0; 1315fcf5ef2aSThomas Huth break; 1316fcf5ef2aSThomas Huth case 0x1: 1317fcf5ef2aSThomas Huth offset = 32 - 10; 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 0x2: 1320fcf5ef2aSThomas Huth offset = 34 - 10; 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 0x3: 1323fcf5ef2aSThomas Huth offset = 36 - 10; 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth } 1326fcf5ef2aSThomas Huth 1327fcf5ef2aSThomas Huth switch (cond) { 1328fcf5ef2aSThomas Huth case 0x0: 1329fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth case 0x1: 1332fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0x2: 1335fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0x3: 1338fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 0x4: 1341fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0x5: 1344fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 0x6: 1347fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth case 0x7: 1350fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 0x8: 1353fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 0x9: 1356fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 0xa: 1359fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth case 0xb: 1362fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1363fcf5ef2aSThomas Huth break; 1364fcf5ef2aSThomas Huth case 0xc: 1365fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1366fcf5ef2aSThomas Huth break; 1367fcf5ef2aSThomas Huth case 0xd: 1368fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1369fcf5ef2aSThomas Huth break; 1370fcf5ef2aSThomas Huth case 0xe: 1371fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1372fcf5ef2aSThomas Huth break; 1373fcf5ef2aSThomas Huth case 0xf: 1374fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth } 1377fcf5ef2aSThomas Huth } 1378fcf5ef2aSThomas Huth 1379fcf5ef2aSThomas Huth // Inverted logic 1380ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1381ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1382fcf5ef2aSThomas Huth TCG_COND_NE, 1383fcf5ef2aSThomas Huth TCG_COND_GT, 1384fcf5ef2aSThomas Huth TCG_COND_GE, 1385ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1386fcf5ef2aSThomas Huth TCG_COND_EQ, 1387fcf5ef2aSThomas Huth TCG_COND_LE, 1388fcf5ef2aSThomas Huth TCG_COND_LT, 1389fcf5ef2aSThomas Huth }; 1390fcf5ef2aSThomas Huth 1391fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1392fcf5ef2aSThomas Huth { 1393fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1394fcf5ef2aSThomas Huth cmp->is_bool = false; 1395fcf5ef2aSThomas Huth cmp->c1 = r_src; 139600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth 1399fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14000c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1401fcf5ef2aSThomas Huth { 1402fcf5ef2aSThomas Huth switch (fccno) { 1403fcf5ef2aSThomas Huth case 0: 1404ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1405fcf5ef2aSThomas Huth break; 1406fcf5ef2aSThomas Huth case 1: 1407ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1408fcf5ef2aSThomas Huth break; 1409fcf5ef2aSThomas Huth case 2: 1410ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth case 3: 1413ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1414fcf5ef2aSThomas Huth break; 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth } 1417fcf5ef2aSThomas Huth 14180c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1419fcf5ef2aSThomas Huth { 1420fcf5ef2aSThomas Huth switch (fccno) { 1421fcf5ef2aSThomas Huth case 0: 1422ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1423fcf5ef2aSThomas Huth break; 1424fcf5ef2aSThomas Huth case 1: 1425ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1426fcf5ef2aSThomas Huth break; 1427fcf5ef2aSThomas Huth case 2: 1428ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case 3: 1431ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth } 1434fcf5ef2aSThomas Huth } 1435fcf5ef2aSThomas Huth 14360c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1437fcf5ef2aSThomas Huth { 1438fcf5ef2aSThomas Huth switch (fccno) { 1439fcf5ef2aSThomas Huth case 0: 1440ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1441fcf5ef2aSThomas Huth break; 1442fcf5ef2aSThomas Huth case 1: 1443ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1444fcf5ef2aSThomas Huth break; 1445fcf5ef2aSThomas Huth case 2: 1446ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1447fcf5ef2aSThomas Huth break; 1448fcf5ef2aSThomas Huth case 3: 1449ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1450fcf5ef2aSThomas Huth break; 1451fcf5ef2aSThomas Huth } 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth 14540c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1455fcf5ef2aSThomas Huth { 1456fcf5ef2aSThomas Huth switch (fccno) { 1457fcf5ef2aSThomas Huth case 0: 1458ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1459fcf5ef2aSThomas Huth break; 1460fcf5ef2aSThomas Huth case 1: 1461ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1462fcf5ef2aSThomas Huth break; 1463fcf5ef2aSThomas Huth case 2: 1464ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth case 3: 1467ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth 14720c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1473fcf5ef2aSThomas Huth { 1474fcf5ef2aSThomas Huth switch (fccno) { 1475fcf5ef2aSThomas Huth case 0: 1476ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1477fcf5ef2aSThomas Huth break; 1478fcf5ef2aSThomas Huth case 1: 1479ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1480fcf5ef2aSThomas Huth break; 1481fcf5ef2aSThomas Huth case 2: 1482ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1483fcf5ef2aSThomas Huth break; 1484fcf5ef2aSThomas Huth case 3: 1485ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1486fcf5ef2aSThomas Huth break; 1487fcf5ef2aSThomas Huth } 1488fcf5ef2aSThomas Huth } 1489fcf5ef2aSThomas Huth 14900c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1491fcf5ef2aSThomas Huth { 1492fcf5ef2aSThomas Huth switch (fccno) { 1493fcf5ef2aSThomas Huth case 0: 1494ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1495fcf5ef2aSThomas Huth break; 1496fcf5ef2aSThomas Huth case 1: 1497ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1498fcf5ef2aSThomas Huth break; 1499fcf5ef2aSThomas Huth case 2: 1500ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1501fcf5ef2aSThomas Huth break; 1502fcf5ef2aSThomas Huth case 3: 1503ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1504fcf5ef2aSThomas Huth break; 1505fcf5ef2aSThomas Huth } 1506fcf5ef2aSThomas Huth } 1507fcf5ef2aSThomas Huth 1508fcf5ef2aSThomas Huth #else 1509fcf5ef2aSThomas Huth 15100c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1511fcf5ef2aSThomas Huth { 1512ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth 15150c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1516fcf5ef2aSThomas Huth { 1517ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1518fcf5ef2aSThomas Huth } 1519fcf5ef2aSThomas Huth 15200c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1521fcf5ef2aSThomas Huth { 1522ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth 15250c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1526fcf5ef2aSThomas Huth { 1527ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1528fcf5ef2aSThomas Huth } 1529fcf5ef2aSThomas Huth 15300c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1531fcf5ef2aSThomas Huth { 1532ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth 15350c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1536fcf5ef2aSThomas Huth { 1537ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth #endif 1540fcf5ef2aSThomas Huth 1541fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1542fcf5ef2aSThomas Huth { 1543fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1544fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1545fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1546fcf5ef2aSThomas Huth } 1547fcf5ef2aSThomas Huth 1548fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1549fcf5ef2aSThomas Huth { 1550fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1551fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1552fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1553fcf5ef2aSThomas Huth return 1; 1554fcf5ef2aSThomas Huth } 1555fcf5ef2aSThomas Huth #endif 1556fcf5ef2aSThomas Huth return 0; 1557fcf5ef2aSThomas Huth } 1558fcf5ef2aSThomas Huth 15590c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1560fcf5ef2aSThomas Huth { 1561fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1562fcf5ef2aSThomas Huth } 1563fcf5ef2aSThomas Huth 15640c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1565fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1566fcf5ef2aSThomas Huth { 1567fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1568fcf5ef2aSThomas Huth 1569fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1570fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1571fcf5ef2aSThomas Huth 1572ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1573ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1574fcf5ef2aSThomas Huth 1575fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1576fcf5ef2aSThomas Huth } 1577fcf5ef2aSThomas Huth 15780c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1579fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1580fcf5ef2aSThomas Huth { 1581fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1582fcf5ef2aSThomas Huth 1583fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1584fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1585fcf5ef2aSThomas Huth 1586fcf5ef2aSThomas Huth gen(dst, src); 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1589fcf5ef2aSThomas Huth } 1590fcf5ef2aSThomas Huth 15910c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1592fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1593fcf5ef2aSThomas Huth { 1594fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1595fcf5ef2aSThomas Huth 1596fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1597fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1598fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1599fcf5ef2aSThomas Huth 1600ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1601ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1602fcf5ef2aSThomas Huth 1603fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1604fcf5ef2aSThomas Huth } 1605fcf5ef2aSThomas Huth 1606fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16070c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1608fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1609fcf5ef2aSThomas Huth { 1610fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1611fcf5ef2aSThomas Huth 1612fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1613fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1614fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1615fcf5ef2aSThomas Huth 1616fcf5ef2aSThomas Huth gen(dst, src1, src2); 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1619fcf5ef2aSThomas Huth } 1620fcf5ef2aSThomas Huth #endif 1621fcf5ef2aSThomas Huth 16220c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1623fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1624fcf5ef2aSThomas Huth { 1625fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1626fcf5ef2aSThomas Huth 1627fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1628fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1629fcf5ef2aSThomas Huth 1630ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1631ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth 1636fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16370c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1638fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1639fcf5ef2aSThomas Huth { 1640fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1643fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1644fcf5ef2aSThomas Huth 1645fcf5ef2aSThomas Huth gen(dst, src); 1646fcf5ef2aSThomas Huth 1647fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1648fcf5ef2aSThomas Huth } 1649fcf5ef2aSThomas Huth #endif 1650fcf5ef2aSThomas Huth 16510c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1652fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1653fcf5ef2aSThomas Huth { 1654fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1655fcf5ef2aSThomas Huth 1656fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1657fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1658fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1659fcf5ef2aSThomas Huth 1660ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1661ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1662fcf5ef2aSThomas Huth 1663fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1664fcf5ef2aSThomas Huth } 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16670c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1668fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1669fcf5ef2aSThomas Huth { 1670fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1673fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1674fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth gen(dst, src1, src2); 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth 16810c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1682fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1683fcf5ef2aSThomas Huth { 1684fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1687fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1688fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1689fcf5ef2aSThomas Huth 1690fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1693fcf5ef2aSThomas Huth } 1694fcf5ef2aSThomas Huth 16950c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1696fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1697fcf5ef2aSThomas Huth { 1698fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1699fcf5ef2aSThomas Huth 1700fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1701fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1702fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1703fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1706fcf5ef2aSThomas Huth 1707fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1708fcf5ef2aSThomas Huth } 1709fcf5ef2aSThomas Huth #endif 1710fcf5ef2aSThomas Huth 17110c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1712fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1713fcf5ef2aSThomas Huth { 1714fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1715fcf5ef2aSThomas Huth 1716ad75a51eSRichard Henderson gen(tcg_env); 1717ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1720fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1721fcf5ef2aSThomas Huth } 1722fcf5ef2aSThomas Huth 1723fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17240c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1725fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1726fcf5ef2aSThomas Huth { 1727fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1728fcf5ef2aSThomas Huth 1729ad75a51eSRichard Henderson gen(tcg_env); 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1732fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth #endif 1735fcf5ef2aSThomas Huth 17360c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1737fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1738fcf5ef2aSThomas Huth { 1739fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1740fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1741fcf5ef2aSThomas Huth 1742ad75a51eSRichard Henderson gen(tcg_env); 1743ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1744fcf5ef2aSThomas Huth 1745fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1746fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1747fcf5ef2aSThomas Huth } 1748fcf5ef2aSThomas Huth 17490c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1750fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1751fcf5ef2aSThomas Huth { 1752fcf5ef2aSThomas Huth TCGv_i64 dst; 1753fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1756fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1757fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1758fcf5ef2aSThomas Huth 1759ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1760ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1763fcf5ef2aSThomas Huth } 1764fcf5ef2aSThomas Huth 17650c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1766fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1767fcf5ef2aSThomas Huth { 1768fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1771fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1772fcf5ef2aSThomas Huth 1773ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1774ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1777fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1778fcf5ef2aSThomas Huth } 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17810c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1782fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1783fcf5ef2aSThomas Huth { 1784fcf5ef2aSThomas Huth TCGv_i64 dst; 1785fcf5ef2aSThomas Huth TCGv_i32 src; 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1788fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1789fcf5ef2aSThomas Huth 1790ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1791ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1794fcf5ef2aSThomas Huth } 1795fcf5ef2aSThomas Huth #endif 1796fcf5ef2aSThomas Huth 17970c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1798fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1799fcf5ef2aSThomas Huth { 1800fcf5ef2aSThomas Huth TCGv_i64 dst; 1801fcf5ef2aSThomas Huth TCGv_i32 src; 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1804fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1805fcf5ef2aSThomas Huth 1806ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1809fcf5ef2aSThomas Huth } 1810fcf5ef2aSThomas Huth 18110c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1812fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1813fcf5ef2aSThomas Huth { 1814fcf5ef2aSThomas Huth TCGv_i32 dst; 1815fcf5ef2aSThomas Huth TCGv_i64 src; 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1818fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1819fcf5ef2aSThomas Huth 1820ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1821ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth 18260c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1827fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1828fcf5ef2aSThomas Huth { 1829fcf5ef2aSThomas Huth TCGv_i32 dst; 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1832fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1833fcf5ef2aSThomas Huth 1834ad75a51eSRichard Henderson gen(dst, tcg_env); 1835ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1838fcf5ef2aSThomas Huth } 1839fcf5ef2aSThomas Huth 18400c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1841fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1842fcf5ef2aSThomas Huth { 1843fcf5ef2aSThomas Huth TCGv_i64 dst; 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1846fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1847fcf5ef2aSThomas Huth 1848ad75a51eSRichard Henderson gen(dst, tcg_env); 1849ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1852fcf5ef2aSThomas Huth } 1853fcf5ef2aSThomas Huth 18540c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1855fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1856fcf5ef2aSThomas Huth { 1857fcf5ef2aSThomas Huth TCGv_i32 src; 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1860fcf5ef2aSThomas Huth 1861ad75a51eSRichard Henderson gen(tcg_env, src); 1862fcf5ef2aSThomas Huth 1863fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1864fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1865fcf5ef2aSThomas Huth } 1866fcf5ef2aSThomas Huth 18670c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1868fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1869fcf5ef2aSThomas Huth { 1870fcf5ef2aSThomas Huth TCGv_i64 src; 1871fcf5ef2aSThomas Huth 1872fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1873fcf5ef2aSThomas Huth 1874ad75a51eSRichard Henderson gen(tcg_env, src); 1875fcf5ef2aSThomas Huth 1876fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1877fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1878fcf5ef2aSThomas Huth } 1879fcf5ef2aSThomas Huth 1880fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 188114776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1882fcf5ef2aSThomas Huth { 1883fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1884316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1885fcf5ef2aSThomas Huth } 1886fcf5ef2aSThomas Huth 1887fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1888fcf5ef2aSThomas Huth { 188900ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1890fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1891fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1892fcf5ef2aSThomas Huth } 1893fcf5ef2aSThomas Huth 1894fcf5ef2aSThomas Huth /* asi moves */ 1895fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1896fcf5ef2aSThomas Huth typedef enum { 1897fcf5ef2aSThomas Huth GET_ASI_HELPER, 1898fcf5ef2aSThomas Huth GET_ASI_EXCP, 1899fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1900fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1901fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1902fcf5ef2aSThomas Huth GET_ASI_SHORT, 1903fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1904fcf5ef2aSThomas Huth GET_ASI_BFILL, 1905fcf5ef2aSThomas Huth } ASIType; 1906fcf5ef2aSThomas Huth 1907fcf5ef2aSThomas Huth typedef struct { 1908fcf5ef2aSThomas Huth ASIType type; 1909fcf5ef2aSThomas Huth int asi; 1910fcf5ef2aSThomas Huth int mem_idx; 191114776ab5STony Nguyen MemOp memop; 1912fcf5ef2aSThomas Huth } DisasASI; 1913fcf5ef2aSThomas Huth 191414776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1915fcf5ef2aSThomas Huth { 1916fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1917fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1918fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1919fcf5ef2aSThomas Huth 1920fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1921fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1922fcf5ef2aSThomas Huth if (IS_IMM) { 1923fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1924fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1925fcf5ef2aSThomas Huth } else if (supervisor(dc) 1926fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1927fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1928fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1929fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1930fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1931fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1932fcf5ef2aSThomas Huth switch (asi) { 1933fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1934fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1935fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1936fcf5ef2aSThomas Huth break; 1937fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1938fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1939fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1940fcf5ef2aSThomas Huth break; 1941fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1942fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1943fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1944fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1945fcf5ef2aSThomas Huth break; 1946fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1947fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1948fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1949fcf5ef2aSThomas Huth break; 1950fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1951fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1952fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1953fcf5ef2aSThomas Huth break; 1954fcf5ef2aSThomas Huth } 19556e10f37cSKONRAD Frederic 19566e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19576e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19586e10f37cSKONRAD Frederic */ 19596e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1960fcf5ef2aSThomas Huth } else { 1961fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1962fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1963fcf5ef2aSThomas Huth } 1964fcf5ef2aSThomas Huth #else 1965fcf5ef2aSThomas Huth if (IS_IMM) { 1966fcf5ef2aSThomas Huth asi = dc->asi; 1967fcf5ef2aSThomas Huth } 1968fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1969fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1970fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1971fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1972fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1973fcf5ef2aSThomas Huth done properly in the helper. */ 1974fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1975fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1976fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1977fcf5ef2aSThomas Huth } else { 1978fcf5ef2aSThomas Huth switch (asi) { 1979fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1980fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1981fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1982fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1983fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1984fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1985fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1986fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1987fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1988fcf5ef2aSThomas Huth break; 1989fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1990fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1991fcf5ef2aSThomas Huth case ASI_TWINX_N: 1992fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1993fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1994fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19959a10756dSArtyom Tarasenko if (hypervisor(dc)) { 199684f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19979a10756dSArtyom Tarasenko } else { 1998fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19999a10756dSArtyom Tarasenko } 2000fcf5ef2aSThomas Huth break; 2001fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2002fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2003fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2004fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2005fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2006fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2007fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2008fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2009fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2010fcf5ef2aSThomas Huth break; 2011fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2012fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2013fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2014fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2015fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2016fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2017fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2018fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2019fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2020fcf5ef2aSThomas Huth break; 2021fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2022fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2023fcf5ef2aSThomas Huth case ASI_TWINX_S: 2024fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2025fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2026fcf5ef2aSThomas Huth case ASI_BLK_S: 2027fcf5ef2aSThomas Huth case ASI_BLK_SL: 2028fcf5ef2aSThomas Huth case ASI_FL8_S: 2029fcf5ef2aSThomas Huth case ASI_FL8_SL: 2030fcf5ef2aSThomas Huth case ASI_FL16_S: 2031fcf5ef2aSThomas Huth case ASI_FL16_SL: 2032fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2033fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2034fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2035fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2036fcf5ef2aSThomas Huth } 2037fcf5ef2aSThomas Huth break; 2038fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2039fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2040fcf5ef2aSThomas Huth case ASI_TWINX_P: 2041fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2042fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2043fcf5ef2aSThomas Huth case ASI_BLK_P: 2044fcf5ef2aSThomas Huth case ASI_BLK_PL: 2045fcf5ef2aSThomas Huth case ASI_FL8_P: 2046fcf5ef2aSThomas Huth case ASI_FL8_PL: 2047fcf5ef2aSThomas Huth case ASI_FL16_P: 2048fcf5ef2aSThomas Huth case ASI_FL16_PL: 2049fcf5ef2aSThomas Huth break; 2050fcf5ef2aSThomas Huth } 2051fcf5ef2aSThomas Huth switch (asi) { 2052fcf5ef2aSThomas Huth case ASI_REAL: 2053fcf5ef2aSThomas Huth case ASI_REAL_IO: 2054fcf5ef2aSThomas Huth case ASI_REAL_L: 2055fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2056fcf5ef2aSThomas Huth case ASI_N: 2057fcf5ef2aSThomas Huth case ASI_NL: 2058fcf5ef2aSThomas Huth case ASI_AIUP: 2059fcf5ef2aSThomas Huth case ASI_AIUPL: 2060fcf5ef2aSThomas Huth case ASI_AIUS: 2061fcf5ef2aSThomas Huth case ASI_AIUSL: 2062fcf5ef2aSThomas Huth case ASI_S: 2063fcf5ef2aSThomas Huth case ASI_SL: 2064fcf5ef2aSThomas Huth case ASI_P: 2065fcf5ef2aSThomas Huth case ASI_PL: 2066fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2067fcf5ef2aSThomas Huth break; 2068fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2069fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2070fcf5ef2aSThomas Huth case ASI_TWINX_N: 2071fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2072fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2073fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2074fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2075fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2076fcf5ef2aSThomas Huth case ASI_TWINX_P: 2077fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2078fcf5ef2aSThomas Huth case ASI_TWINX_S: 2079fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2080fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2081fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2082fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2083fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2084fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2085fcf5ef2aSThomas Huth break; 2086fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2087fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2088fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2089fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2090fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2091fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2092fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2093fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2094fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2095fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2096fcf5ef2aSThomas Huth case ASI_BLK_S: 2097fcf5ef2aSThomas Huth case ASI_BLK_SL: 2098fcf5ef2aSThomas Huth case ASI_BLK_P: 2099fcf5ef2aSThomas Huth case ASI_BLK_PL: 2100fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2101fcf5ef2aSThomas Huth break; 2102fcf5ef2aSThomas Huth case ASI_FL8_S: 2103fcf5ef2aSThomas Huth case ASI_FL8_SL: 2104fcf5ef2aSThomas Huth case ASI_FL8_P: 2105fcf5ef2aSThomas Huth case ASI_FL8_PL: 2106fcf5ef2aSThomas Huth memop = MO_UB; 2107fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2108fcf5ef2aSThomas Huth break; 2109fcf5ef2aSThomas Huth case ASI_FL16_S: 2110fcf5ef2aSThomas Huth case ASI_FL16_SL: 2111fcf5ef2aSThomas Huth case ASI_FL16_P: 2112fcf5ef2aSThomas Huth case ASI_FL16_PL: 2113fcf5ef2aSThomas Huth memop = MO_TEUW; 2114fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2115fcf5ef2aSThomas Huth break; 2116fcf5ef2aSThomas Huth } 2117fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2118fcf5ef2aSThomas Huth if (asi & 8) { 2119fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2120fcf5ef2aSThomas Huth } 2121fcf5ef2aSThomas Huth } 2122fcf5ef2aSThomas Huth #endif 2123fcf5ef2aSThomas Huth 2124fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth 2127fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 212814776ab5STony Nguyen int insn, MemOp memop) 2129fcf5ef2aSThomas Huth { 2130fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2131fcf5ef2aSThomas Huth 2132fcf5ef2aSThomas Huth switch (da.type) { 2133fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2134fcf5ef2aSThomas Huth break; 2135fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2136fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2137fcf5ef2aSThomas Huth break; 2138fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2139fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2140316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2141fcf5ef2aSThomas Huth break; 2142fcf5ef2aSThomas Huth default: 2143fcf5ef2aSThomas Huth { 214400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2145316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2146fcf5ef2aSThomas Huth 2147fcf5ef2aSThomas Huth save_state(dc); 2148fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2149ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2150fcf5ef2aSThomas Huth #else 2151fcf5ef2aSThomas Huth { 2152fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2153ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2154fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2155fcf5ef2aSThomas Huth } 2156fcf5ef2aSThomas Huth #endif 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth break; 2159fcf5ef2aSThomas Huth } 2160fcf5ef2aSThomas Huth } 2161fcf5ef2aSThomas Huth 2162fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 216314776ab5STony Nguyen int insn, MemOp memop) 2164fcf5ef2aSThomas Huth { 2165fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2166fcf5ef2aSThomas Huth 2167fcf5ef2aSThomas Huth switch (da.type) { 2168fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2169fcf5ef2aSThomas Huth break; 2170fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21713390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2172fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2173fcf5ef2aSThomas Huth break; 21743390537bSArtyom Tarasenko #else 21753390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21763390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21773390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21783390537bSArtyom Tarasenko return; 21793390537bSArtyom Tarasenko } 21803390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21813390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21823390537bSArtyom Tarasenko #endif 2183fc0cd867SChen Qun /* fall through */ 2184fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2185fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2186316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2187fcf5ef2aSThomas Huth break; 2188fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2189fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2190fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2191fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2192fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2193fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2194fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2195fcf5ef2aSThomas Huth { 2196fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2197fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 219800ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2199fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2200fcf5ef2aSThomas Huth int i; 2201fcf5ef2aSThomas Huth 2202fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2203fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2204fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2205fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2206fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2207fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2208fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2209fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2210fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2211fcf5ef2aSThomas Huth } 2212fcf5ef2aSThomas Huth } 2213fcf5ef2aSThomas Huth break; 2214fcf5ef2aSThomas Huth #endif 2215fcf5ef2aSThomas Huth default: 2216fcf5ef2aSThomas Huth { 221700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2218316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2219fcf5ef2aSThomas Huth 2220fcf5ef2aSThomas Huth save_state(dc); 2221fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2222ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2223fcf5ef2aSThomas Huth #else 2224fcf5ef2aSThomas Huth { 2225fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2226fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2227ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2228fcf5ef2aSThomas Huth } 2229fcf5ef2aSThomas Huth #endif 2230fcf5ef2aSThomas Huth 2231fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2232fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2233fcf5ef2aSThomas Huth } 2234fcf5ef2aSThomas Huth break; 2235fcf5ef2aSThomas Huth } 2236fcf5ef2aSThomas Huth } 2237fcf5ef2aSThomas Huth 2238fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2239fcf5ef2aSThomas Huth TCGv addr, int insn) 2240fcf5ef2aSThomas Huth { 2241fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2242fcf5ef2aSThomas Huth 2243fcf5ef2aSThomas Huth switch (da.type) { 2244fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2245fcf5ef2aSThomas Huth break; 2246fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2247fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2248fcf5ef2aSThomas Huth break; 2249fcf5ef2aSThomas Huth default: 2250fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2251fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2252fcf5ef2aSThomas Huth break; 2253fcf5ef2aSThomas Huth } 2254fcf5ef2aSThomas Huth } 2255fcf5ef2aSThomas Huth 2256fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2257fcf5ef2aSThomas Huth int insn, int rd) 2258fcf5ef2aSThomas Huth { 2259fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2260fcf5ef2aSThomas Huth TCGv oldv; 2261fcf5ef2aSThomas Huth 2262fcf5ef2aSThomas Huth switch (da.type) { 2263fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2264fcf5ef2aSThomas Huth return; 2265fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2266fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2267fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2268316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2269fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2270fcf5ef2aSThomas Huth break; 2271fcf5ef2aSThomas Huth default: 2272fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2273fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2274fcf5ef2aSThomas Huth break; 2275fcf5ef2aSThomas Huth } 2276fcf5ef2aSThomas Huth } 2277fcf5ef2aSThomas Huth 2278fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2279fcf5ef2aSThomas Huth { 2280fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2281fcf5ef2aSThomas Huth 2282fcf5ef2aSThomas Huth switch (da.type) { 2283fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2284fcf5ef2aSThomas Huth break; 2285fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2286fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2287fcf5ef2aSThomas Huth break; 2288fcf5ef2aSThomas Huth default: 22893db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22903db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2291af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2292ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22933db010c3SRichard Henderson } else { 229400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 229500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22963db010c3SRichard Henderson TCGv_i64 s64, t64; 22973db010c3SRichard Henderson 22983db010c3SRichard Henderson save_state(dc); 22993db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2300ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 23013db010c3SRichard Henderson 230200ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2303ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 23043db010c3SRichard Henderson 23053db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23063db010c3SRichard Henderson 23073db010c3SRichard Henderson /* End the TB. */ 23083db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23093db010c3SRichard Henderson } 2310fcf5ef2aSThomas Huth break; 2311fcf5ef2aSThomas Huth } 2312fcf5ef2aSThomas Huth } 2313fcf5ef2aSThomas Huth #endif 2314fcf5ef2aSThomas Huth 2315fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2316fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2317fcf5ef2aSThomas Huth int insn, int size, int rd) 2318fcf5ef2aSThomas Huth { 2319fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2320fcf5ef2aSThomas Huth TCGv_i32 d32; 2321fcf5ef2aSThomas Huth TCGv_i64 d64; 2322fcf5ef2aSThomas Huth 2323fcf5ef2aSThomas Huth switch (da.type) { 2324fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2325fcf5ef2aSThomas Huth break; 2326fcf5ef2aSThomas Huth 2327fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2328fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2329fcf5ef2aSThomas Huth switch (size) { 2330fcf5ef2aSThomas Huth case 4: 2331fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2332316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2333fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2334fcf5ef2aSThomas Huth break; 2335fcf5ef2aSThomas Huth case 8: 2336fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2337fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2338fcf5ef2aSThomas Huth break; 2339fcf5ef2aSThomas Huth case 16: 2340fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2341fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2342fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2343fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2344fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2345fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2346fcf5ef2aSThomas Huth break; 2347fcf5ef2aSThomas Huth default: 2348fcf5ef2aSThomas Huth g_assert_not_reached(); 2349fcf5ef2aSThomas Huth } 2350fcf5ef2aSThomas Huth break; 2351fcf5ef2aSThomas Huth 2352fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2353fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2354fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 235514776ab5STony Nguyen MemOp memop; 2356fcf5ef2aSThomas Huth TCGv eight; 2357fcf5ef2aSThomas Huth int i; 2358fcf5ef2aSThomas Huth 2359fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2360fcf5ef2aSThomas Huth 2361fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2362fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 236300ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2364fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2365fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2366fcf5ef2aSThomas Huth da.mem_idx, memop); 2367fcf5ef2aSThomas Huth if (i == 7) { 2368fcf5ef2aSThomas Huth break; 2369fcf5ef2aSThomas Huth } 2370fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2371fcf5ef2aSThomas Huth memop = da.memop; 2372fcf5ef2aSThomas Huth } 2373fcf5ef2aSThomas Huth } else { 2374fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2375fcf5ef2aSThomas Huth } 2376fcf5ef2aSThomas Huth break; 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2379fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2380fcf5ef2aSThomas Huth if (size == 8) { 2381fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2382316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2383316b6783SRichard Henderson da.memop | MO_ALIGN); 2384fcf5ef2aSThomas Huth } else { 2385fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2386fcf5ef2aSThomas Huth } 2387fcf5ef2aSThomas Huth break; 2388fcf5ef2aSThomas Huth 2389fcf5ef2aSThomas Huth default: 2390fcf5ef2aSThomas Huth { 239100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2392316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2393fcf5ef2aSThomas Huth 2394fcf5ef2aSThomas Huth save_state(dc); 2395fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2396fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2397fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2398fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2399fcf5ef2aSThomas Huth switch (size) { 2400fcf5ef2aSThomas Huth case 4: 2401fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2402ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2403fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2404fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2405fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2406fcf5ef2aSThomas Huth break; 2407fcf5ef2aSThomas Huth case 8: 2408ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2409fcf5ef2aSThomas Huth break; 2410fcf5ef2aSThomas Huth case 16: 2411fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2412ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2413fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2414ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2415fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2416fcf5ef2aSThomas Huth break; 2417fcf5ef2aSThomas Huth default: 2418fcf5ef2aSThomas Huth g_assert_not_reached(); 2419fcf5ef2aSThomas Huth } 2420fcf5ef2aSThomas Huth } 2421fcf5ef2aSThomas Huth break; 2422fcf5ef2aSThomas Huth } 2423fcf5ef2aSThomas Huth } 2424fcf5ef2aSThomas Huth 2425fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2426fcf5ef2aSThomas Huth int insn, int size, int rd) 2427fcf5ef2aSThomas Huth { 2428fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2429fcf5ef2aSThomas Huth TCGv_i32 d32; 2430fcf5ef2aSThomas Huth 2431fcf5ef2aSThomas Huth switch (da.type) { 2432fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2433fcf5ef2aSThomas Huth break; 2434fcf5ef2aSThomas Huth 2435fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2436fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2437fcf5ef2aSThomas Huth switch (size) { 2438fcf5ef2aSThomas Huth case 4: 2439fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2440316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2441fcf5ef2aSThomas Huth break; 2442fcf5ef2aSThomas Huth case 8: 2443fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2444fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2445fcf5ef2aSThomas Huth break; 2446fcf5ef2aSThomas Huth case 16: 2447fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2448fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2449fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2450fcf5ef2aSThomas Huth having to probe the second page before performing the first 2451fcf5ef2aSThomas Huth write. */ 2452fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2453fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2454fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2455fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2456fcf5ef2aSThomas Huth break; 2457fcf5ef2aSThomas Huth default: 2458fcf5ef2aSThomas Huth g_assert_not_reached(); 2459fcf5ef2aSThomas Huth } 2460fcf5ef2aSThomas Huth break; 2461fcf5ef2aSThomas Huth 2462fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2463fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2464fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 246514776ab5STony Nguyen MemOp memop; 2466fcf5ef2aSThomas Huth TCGv eight; 2467fcf5ef2aSThomas Huth int i; 2468fcf5ef2aSThomas Huth 2469fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2472fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 247300ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2474fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2475fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2476fcf5ef2aSThomas Huth da.mem_idx, memop); 2477fcf5ef2aSThomas Huth if (i == 7) { 2478fcf5ef2aSThomas Huth break; 2479fcf5ef2aSThomas Huth } 2480fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2481fcf5ef2aSThomas Huth memop = da.memop; 2482fcf5ef2aSThomas Huth } 2483fcf5ef2aSThomas Huth } else { 2484fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth break; 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2489fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2490fcf5ef2aSThomas Huth if (size == 8) { 2491fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2492316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2493316b6783SRichard Henderson da.memop | MO_ALIGN); 2494fcf5ef2aSThomas Huth } else { 2495fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2496fcf5ef2aSThomas Huth } 2497fcf5ef2aSThomas Huth break; 2498fcf5ef2aSThomas Huth 2499fcf5ef2aSThomas Huth default: 2500fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2501fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2502fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2503fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2504fcf5ef2aSThomas Huth break; 2505fcf5ef2aSThomas Huth } 2506fcf5ef2aSThomas Huth } 2507fcf5ef2aSThomas Huth 2508fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2509fcf5ef2aSThomas Huth { 2510fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2511fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2512fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2513fcf5ef2aSThomas Huth 2514fcf5ef2aSThomas Huth switch (da.type) { 2515fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2516fcf5ef2aSThomas Huth return; 2517fcf5ef2aSThomas Huth 2518fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2519fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2520fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2521fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2522fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2523fcf5ef2aSThomas Huth break; 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2526fcf5ef2aSThomas Huth { 2527fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2528fcf5ef2aSThomas Huth 2529fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2530316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2531fcf5ef2aSThomas Huth 2532fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2533fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2534fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2535fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2536fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2537fcf5ef2aSThomas Huth } else { 2538fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2539fcf5ef2aSThomas Huth } 2540fcf5ef2aSThomas Huth } 2541fcf5ef2aSThomas Huth break; 2542fcf5ef2aSThomas Huth 2543fcf5ef2aSThomas Huth default: 2544fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2545fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2546fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2547fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2548fcf5ef2aSThomas Huth { 254900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 255000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2551fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2552fcf5ef2aSThomas Huth 2553fcf5ef2aSThomas Huth save_state(dc); 2554ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2555fcf5ef2aSThomas Huth 2556fcf5ef2aSThomas Huth /* See above. */ 2557fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2558fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2559fcf5ef2aSThomas Huth } else { 2560fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2561fcf5ef2aSThomas Huth } 2562fcf5ef2aSThomas Huth } 2563fcf5ef2aSThomas Huth break; 2564fcf5ef2aSThomas Huth } 2565fcf5ef2aSThomas Huth 2566fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2567fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2568fcf5ef2aSThomas Huth } 2569fcf5ef2aSThomas Huth 2570fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2571fcf5ef2aSThomas Huth int insn, int rd) 2572fcf5ef2aSThomas Huth { 2573fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2574fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2575fcf5ef2aSThomas Huth 2576fcf5ef2aSThomas Huth switch (da.type) { 2577fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2578fcf5ef2aSThomas Huth break; 2579fcf5ef2aSThomas Huth 2580fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2581fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2582fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2583fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2584fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2585fcf5ef2aSThomas Huth break; 2586fcf5ef2aSThomas Huth 2587fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2588fcf5ef2aSThomas Huth { 2589fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2590fcf5ef2aSThomas Huth 2591fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2592fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2593fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2594fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2595fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2596fcf5ef2aSThomas Huth } else { 2597fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2598fcf5ef2aSThomas Huth } 2599fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2600316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2601fcf5ef2aSThomas Huth } 2602fcf5ef2aSThomas Huth break; 2603fcf5ef2aSThomas Huth 2604fcf5ef2aSThomas Huth default: 2605fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2606fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2607fcf5ef2aSThomas Huth { 260800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 260900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2610fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2611fcf5ef2aSThomas Huth 2612fcf5ef2aSThomas Huth /* See above. */ 2613fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2614fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2615fcf5ef2aSThomas Huth } else { 2616fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2617fcf5ef2aSThomas Huth } 2618fcf5ef2aSThomas Huth 2619fcf5ef2aSThomas Huth save_state(dc); 2620ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2621fcf5ef2aSThomas Huth } 2622fcf5ef2aSThomas Huth break; 2623fcf5ef2aSThomas Huth } 2624fcf5ef2aSThomas Huth } 2625fcf5ef2aSThomas Huth 2626fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2627fcf5ef2aSThomas Huth int insn, int rd) 2628fcf5ef2aSThomas Huth { 2629fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2630fcf5ef2aSThomas Huth TCGv oldv; 2631fcf5ef2aSThomas Huth 2632fcf5ef2aSThomas Huth switch (da.type) { 2633fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2634fcf5ef2aSThomas Huth return; 2635fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2636fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2637fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2638316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2639fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2640fcf5ef2aSThomas Huth break; 2641fcf5ef2aSThomas Huth default: 2642fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2643fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2644fcf5ef2aSThomas Huth break; 2645fcf5ef2aSThomas Huth } 2646fcf5ef2aSThomas Huth } 2647fcf5ef2aSThomas Huth 2648fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2649fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2650fcf5ef2aSThomas Huth { 2651fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2652fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2653fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2654fcf5ef2aSThomas Huth are unchanged. */ 2655fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2656fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2657fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2658fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2659fcf5ef2aSThomas Huth 2660fcf5ef2aSThomas Huth switch (da.type) { 2661fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2662fcf5ef2aSThomas Huth return; 2663fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2664fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2665316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2666fcf5ef2aSThomas Huth break; 2667fcf5ef2aSThomas Huth default: 2668fcf5ef2aSThomas Huth { 266900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 267000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2671fcf5ef2aSThomas Huth 2672fcf5ef2aSThomas Huth save_state(dc); 2673ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2674fcf5ef2aSThomas Huth } 2675fcf5ef2aSThomas Huth break; 2676fcf5ef2aSThomas Huth } 2677fcf5ef2aSThomas Huth 2678fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2679fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2680fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2681fcf5ef2aSThomas Huth } 2682fcf5ef2aSThomas Huth 2683fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2684fcf5ef2aSThomas Huth int insn, int rd) 2685fcf5ef2aSThomas Huth { 2686fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2687fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2688fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2689fcf5ef2aSThomas Huth 2690fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth switch (da.type) { 2693fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2694fcf5ef2aSThomas Huth break; 2695fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2696fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2697316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2698fcf5ef2aSThomas Huth break; 2699fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2700fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2701fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2702fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2703fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2704fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2705fcf5ef2aSThomas Huth { 2706fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 270700ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2708fcf5ef2aSThomas Huth int i; 2709fcf5ef2aSThomas Huth 2710fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2711fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2712fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2713fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2714fcf5ef2aSThomas Huth } 2715fcf5ef2aSThomas Huth } 2716fcf5ef2aSThomas Huth break; 2717fcf5ef2aSThomas Huth default: 2718fcf5ef2aSThomas Huth { 271900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 272000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2721fcf5ef2aSThomas Huth 2722fcf5ef2aSThomas Huth save_state(dc); 2723ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2724fcf5ef2aSThomas Huth } 2725fcf5ef2aSThomas Huth break; 2726fcf5ef2aSThomas Huth } 2727fcf5ef2aSThomas Huth } 2728fcf5ef2aSThomas Huth #endif 2729fcf5ef2aSThomas Huth 2730fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2731fcf5ef2aSThomas Huth { 2732fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2733fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2734fcf5ef2aSThomas Huth } 2735fcf5ef2aSThomas Huth 2736fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2737fcf5ef2aSThomas Huth { 2738fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2739fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 274052123f14SRichard Henderson TCGv t = tcg_temp_new(); 2741fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2742fcf5ef2aSThomas Huth return t; 2743fcf5ef2aSThomas Huth } else { /* register */ 2744fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2745fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2746fcf5ef2aSThomas Huth } 2747fcf5ef2aSThomas Huth } 2748fcf5ef2aSThomas Huth 2749fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2750fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2751fcf5ef2aSThomas Huth { 2752fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2753fcf5ef2aSThomas Huth 2754fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2755fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2756fcf5ef2aSThomas Huth the later. */ 2757fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2758fcf5ef2aSThomas Huth if (cmp->is_bool) { 2759fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2760fcf5ef2aSThomas Huth } else { 2761fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2762fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2763fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2764fcf5ef2aSThomas Huth } 2765fcf5ef2aSThomas Huth 2766fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2767fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2768fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 276900ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2770fcf5ef2aSThomas Huth 2771fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2772fcf5ef2aSThomas Huth 2773fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2774fcf5ef2aSThomas Huth } 2775fcf5ef2aSThomas Huth 2776fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2777fcf5ef2aSThomas Huth { 2778fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2779fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2780fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2781fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2782fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2783fcf5ef2aSThomas Huth } 2784fcf5ef2aSThomas Huth 2785fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2786fcf5ef2aSThomas Huth { 2787fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2788fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2791fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2792fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2793fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2794fcf5ef2aSThomas Huth 2795fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2796fcf5ef2aSThomas Huth } 2797fcf5ef2aSThomas Huth 27985d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2799fcf5ef2aSThomas Huth { 2800fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2801fcf5ef2aSThomas Huth 2802fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2803ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2804fcf5ef2aSThomas Huth 2805fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2806fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2807fcf5ef2aSThomas Huth 2808fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2809fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2810ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2811fcf5ef2aSThomas Huth 2812fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2813fcf5ef2aSThomas Huth { 2814fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2815fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2816fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2817fcf5ef2aSThomas Huth } 2818fcf5ef2aSThomas Huth } 2819fcf5ef2aSThomas Huth 2820fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2821fcf5ef2aSThomas Huth int width, bool cc, bool left) 2822fcf5ef2aSThomas Huth { 2823905a83deSRichard Henderson TCGv lo1, lo2; 2824fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2825fcf5ef2aSThomas Huth int shift, imask, omask; 2826fcf5ef2aSThomas Huth 2827fcf5ef2aSThomas Huth if (cc) { 2828fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2829fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2830fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2831fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2832fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2833fcf5ef2aSThomas Huth } 2834fcf5ef2aSThomas Huth 2835fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2836fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2837fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2838fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2839fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2840fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2841fcf5ef2aSThomas Huth the value we're looking for. */ 2842fcf5ef2aSThomas Huth switch (width) { 2843fcf5ef2aSThomas Huth case 8: 2844fcf5ef2aSThomas Huth imask = 0x7; 2845fcf5ef2aSThomas Huth shift = 3; 2846fcf5ef2aSThomas Huth omask = 0xff; 2847fcf5ef2aSThomas Huth if (left) { 2848fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2849fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2850fcf5ef2aSThomas Huth } else { 2851fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2852fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2853fcf5ef2aSThomas Huth } 2854fcf5ef2aSThomas Huth break; 2855fcf5ef2aSThomas Huth case 16: 2856fcf5ef2aSThomas Huth imask = 0x6; 2857fcf5ef2aSThomas Huth shift = 1; 2858fcf5ef2aSThomas Huth omask = 0xf; 2859fcf5ef2aSThomas Huth if (left) { 2860fcf5ef2aSThomas Huth tabl = 0x8cef; 2861fcf5ef2aSThomas Huth tabr = 0xf731; 2862fcf5ef2aSThomas Huth } else { 2863fcf5ef2aSThomas Huth tabl = 0x137f; 2864fcf5ef2aSThomas Huth tabr = 0xfec8; 2865fcf5ef2aSThomas Huth } 2866fcf5ef2aSThomas Huth break; 2867fcf5ef2aSThomas Huth case 32: 2868fcf5ef2aSThomas Huth imask = 0x4; 2869fcf5ef2aSThomas Huth shift = 0; 2870fcf5ef2aSThomas Huth omask = 0x3; 2871fcf5ef2aSThomas Huth if (left) { 2872fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2873fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2874fcf5ef2aSThomas Huth } else { 2875fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2876fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2877fcf5ef2aSThomas Huth } 2878fcf5ef2aSThomas Huth break; 2879fcf5ef2aSThomas Huth default: 2880fcf5ef2aSThomas Huth abort(); 2881fcf5ef2aSThomas Huth } 2882fcf5ef2aSThomas Huth 2883fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2884fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2885fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2886fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2887fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2888fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2889fcf5ef2aSThomas Huth 2890905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2891905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2892e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2893fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2894fcf5ef2aSThomas Huth 2895fcf5ef2aSThomas Huth amask = -8; 2896fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2897fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2898fcf5ef2aSThomas Huth } 2899fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2900fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2901fcf5ef2aSThomas Huth 2902e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2903e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2904e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2905fcf5ef2aSThomas Huth } 2906fcf5ef2aSThomas Huth 2907fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2908fcf5ef2aSThomas Huth { 2909fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2910fcf5ef2aSThomas Huth 2911fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2912fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2913fcf5ef2aSThomas Huth if (left) { 2914fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2915fcf5ef2aSThomas Huth } 2916fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2917fcf5ef2aSThomas Huth } 2918fcf5ef2aSThomas Huth 2919fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2920fcf5ef2aSThomas Huth { 2921fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2922fcf5ef2aSThomas Huth 2923fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2924fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2925fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2926fcf5ef2aSThomas Huth 2927fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2928fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2929fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2930fcf5ef2aSThomas Huth 2931fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2932fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2933fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2934fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2935fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2936fcf5ef2aSThomas Huth 2937fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2938fcf5ef2aSThomas Huth } 2939fcf5ef2aSThomas Huth #endif 2940fcf5ef2aSThomas Huth 2941878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2942878cc677SRichard Henderson #include "decode-insns.c.inc" 2943878cc677SRichard Henderson 2944878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2945878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2946878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2947878cc677SRichard Henderson 2948878cc677SRichard Henderson #define avail_ALL(C) true 2949878cc677SRichard Henderson #ifdef TARGET_SPARC64 2950878cc677SRichard Henderson # define avail_32(C) false 2951af25071cSRichard Henderson # define avail_ASR17(C) false 2952c2636853SRichard Henderson # define avail_DIV(C) true 2953b5372650SRichard Henderson # define avail_MUL(C) true 29540faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2955878cc677SRichard Henderson # define avail_64(C) true 29565d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2957af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2958878cc677SRichard Henderson #else 2959878cc677SRichard Henderson # define avail_32(C) true 2960af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2961c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2962b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 29630faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2964878cc677SRichard Henderson # define avail_64(C) false 29655d617bfbSRichard Henderson # define avail_GL(C) false 2966af25071cSRichard Henderson # define avail_HYPV(C) false 2967878cc677SRichard Henderson #endif 2968878cc677SRichard Henderson 2969878cc677SRichard Henderson /* Default case for non jump instructions. */ 2970878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2971878cc677SRichard Henderson { 2972878cc677SRichard Henderson if (dc->npc & 3) { 2973878cc677SRichard Henderson switch (dc->npc) { 2974878cc677SRichard Henderson case DYNAMIC_PC: 2975878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2976878cc677SRichard Henderson dc->pc = dc->npc; 2977878cc677SRichard Henderson gen_op_next_insn(); 2978878cc677SRichard Henderson break; 2979878cc677SRichard Henderson case JUMP_PC: 2980878cc677SRichard Henderson /* we can do a static jump */ 2981878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2982878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2983878cc677SRichard Henderson break; 2984878cc677SRichard Henderson default: 2985878cc677SRichard Henderson g_assert_not_reached(); 2986878cc677SRichard Henderson } 2987878cc677SRichard Henderson } else { 2988878cc677SRichard Henderson dc->pc = dc->npc; 2989878cc677SRichard Henderson dc->npc = dc->npc + 4; 2990878cc677SRichard Henderson } 2991878cc677SRichard Henderson return true; 2992878cc677SRichard Henderson } 2993878cc677SRichard Henderson 29946d2a0768SRichard Henderson /* 29956d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29966d2a0768SRichard Henderson */ 29976d2a0768SRichard Henderson 2998276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2999276567aaSRichard Henderson { 3000276567aaSRichard Henderson if (annul) { 3001276567aaSRichard Henderson dc->pc = dc->npc + 4; 3002276567aaSRichard Henderson dc->npc = dc->pc + 4; 3003276567aaSRichard Henderson } else { 3004276567aaSRichard Henderson dc->pc = dc->npc; 3005276567aaSRichard Henderson dc->npc = dc->pc + 4; 3006276567aaSRichard Henderson } 3007276567aaSRichard Henderson return true; 3008276567aaSRichard Henderson } 3009276567aaSRichard Henderson 3010276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 3011276567aaSRichard Henderson target_ulong dest) 3012276567aaSRichard Henderson { 3013276567aaSRichard Henderson if (annul) { 3014276567aaSRichard Henderson dc->pc = dest; 3015276567aaSRichard Henderson dc->npc = dest + 4; 3016276567aaSRichard Henderson } else { 3017276567aaSRichard Henderson dc->pc = dc->npc; 3018276567aaSRichard Henderson dc->npc = dest; 3019276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 3020276567aaSRichard Henderson } 3021276567aaSRichard Henderson return true; 3022276567aaSRichard Henderson } 3023276567aaSRichard Henderson 30249d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 30259d4e2bc7SRichard Henderson bool annul, target_ulong dest) 3026276567aaSRichard Henderson { 30276b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 30286b3e4cc6SRichard Henderson 3029276567aaSRichard Henderson if (annul) { 30306b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 30316b3e4cc6SRichard Henderson 30329d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 30336b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 30346b3e4cc6SRichard Henderson gen_set_label(l1); 30356b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 30366b3e4cc6SRichard Henderson 30376b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 3038276567aaSRichard Henderson } else { 30396b3e4cc6SRichard Henderson if (npc & 3) { 30406b3e4cc6SRichard Henderson switch (npc) { 30416b3e4cc6SRichard Henderson case DYNAMIC_PC: 30426b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 30436b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 30446b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 30459d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 30469d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 30476b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 30486b3e4cc6SRichard Henderson dc->pc = npc; 30496b3e4cc6SRichard Henderson break; 30506b3e4cc6SRichard Henderson default: 30516b3e4cc6SRichard Henderson g_assert_not_reached(); 30526b3e4cc6SRichard Henderson } 30536b3e4cc6SRichard Henderson } else { 30546b3e4cc6SRichard Henderson dc->pc = npc; 30556b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 30566b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 30576b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 30589d4e2bc7SRichard Henderson if (cmp->is_bool) { 30599d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 30609d4e2bc7SRichard Henderson } else { 30619d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 30629d4e2bc7SRichard Henderson } 30636b3e4cc6SRichard Henderson } 3064276567aaSRichard Henderson } 3065276567aaSRichard Henderson return true; 3066276567aaSRichard Henderson } 3067276567aaSRichard Henderson 3068af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 3069af25071cSRichard Henderson { 3070af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 3071af25071cSRichard Henderson return true; 3072af25071cSRichard Henderson } 3073af25071cSRichard Henderson 3074276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3075276567aaSRichard Henderson { 3076276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 30771ea9c62aSRichard Henderson DisasCompare cmp; 3078276567aaSRichard Henderson 3079276567aaSRichard Henderson switch (a->cond) { 3080276567aaSRichard Henderson case 0x0: 3081276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3082276567aaSRichard Henderson case 0x8: 3083276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3084276567aaSRichard Henderson default: 3085276567aaSRichard Henderson flush_cond(dc); 30861ea9c62aSRichard Henderson 30871ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30889d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3089276567aaSRichard Henderson } 3090276567aaSRichard Henderson } 3091276567aaSRichard Henderson 3092276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3093276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3094276567aaSRichard Henderson 309545196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 309645196ea4SRichard Henderson { 309745196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3098d5471936SRichard Henderson DisasCompare cmp; 309945196ea4SRichard Henderson 310045196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 310145196ea4SRichard Henderson return true; 310245196ea4SRichard Henderson } 310345196ea4SRichard Henderson switch (a->cond) { 310445196ea4SRichard Henderson case 0x0: 310545196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 310645196ea4SRichard Henderson case 0x8: 310745196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 310845196ea4SRichard Henderson default: 310945196ea4SRichard Henderson flush_cond(dc); 3110d5471936SRichard Henderson 3111d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 31129d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 311345196ea4SRichard Henderson } 311445196ea4SRichard Henderson } 311545196ea4SRichard Henderson 311645196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 311745196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 311845196ea4SRichard Henderson 3119ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3120ab9ffe98SRichard Henderson { 3121ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3122ab9ffe98SRichard Henderson DisasCompare cmp; 3123ab9ffe98SRichard Henderson 3124ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3125ab9ffe98SRichard Henderson return false; 3126ab9ffe98SRichard Henderson } 3127ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3128ab9ffe98SRichard Henderson return false; 3129ab9ffe98SRichard Henderson } 3130ab9ffe98SRichard Henderson 3131ab9ffe98SRichard Henderson flush_cond(dc); 3132ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 31339d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3134ab9ffe98SRichard Henderson } 3135ab9ffe98SRichard Henderson 313623ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 313723ada1b1SRichard Henderson { 313823ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 313923ada1b1SRichard Henderson 314023ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 314123ada1b1SRichard Henderson gen_mov_pc_npc(dc); 314223ada1b1SRichard Henderson dc->npc = target; 314323ada1b1SRichard Henderson return true; 314423ada1b1SRichard Henderson } 314523ada1b1SRichard Henderson 314645196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 314745196ea4SRichard Henderson { 314845196ea4SRichard Henderson /* 314945196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 315045196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 315145196ea4SRichard Henderson */ 315245196ea4SRichard Henderson #ifdef TARGET_SPARC64 315345196ea4SRichard Henderson return false; 315445196ea4SRichard Henderson #else 315545196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 315645196ea4SRichard Henderson return true; 315745196ea4SRichard Henderson #endif 315845196ea4SRichard Henderson } 315945196ea4SRichard Henderson 31606d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 31616d2a0768SRichard Henderson { 31626d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 31636d2a0768SRichard Henderson if (a->rd) { 31646d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 31656d2a0768SRichard Henderson } 31666d2a0768SRichard Henderson return advance_pc(dc); 31676d2a0768SRichard Henderson } 31686d2a0768SRichard Henderson 31690faef01bSRichard Henderson /* 31700faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 31710faef01bSRichard Henderson */ 31720faef01bSRichard Henderson 317330376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 317430376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 317530376636SRichard Henderson { 317630376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 317730376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 317830376636SRichard Henderson DisasCompare cmp; 317930376636SRichard Henderson TCGLabel *lab; 318030376636SRichard Henderson TCGv_i32 trap; 318130376636SRichard Henderson 318230376636SRichard Henderson /* Trap never. */ 318330376636SRichard Henderson if (cond == 0) { 318430376636SRichard Henderson return advance_pc(dc); 318530376636SRichard Henderson } 318630376636SRichard Henderson 318730376636SRichard Henderson /* 318830376636SRichard Henderson * Immediate traps are the most common case. Since this value is 318930376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 319030376636SRichard Henderson */ 319130376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 319230376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 319330376636SRichard Henderson } else { 319430376636SRichard Henderson trap = tcg_temp_new_i32(); 319530376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 319630376636SRichard Henderson if (imm) { 319730376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 319830376636SRichard Henderson } else { 319930376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 320030376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 320130376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 320230376636SRichard Henderson } 320330376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 320430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 320530376636SRichard Henderson } 320630376636SRichard Henderson 320730376636SRichard Henderson /* Trap always. */ 320830376636SRichard Henderson if (cond == 8) { 320930376636SRichard Henderson save_state(dc); 321030376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 321130376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 321230376636SRichard Henderson return true; 321330376636SRichard Henderson } 321430376636SRichard Henderson 321530376636SRichard Henderson /* Conditional trap. */ 321630376636SRichard Henderson flush_cond(dc); 321730376636SRichard Henderson lab = delay_exceptionv(dc, trap); 321830376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 321930376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 322030376636SRichard Henderson 322130376636SRichard Henderson return advance_pc(dc); 322230376636SRichard Henderson } 322330376636SRichard Henderson 322430376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 322530376636SRichard Henderson { 322630376636SRichard Henderson if (avail_32(dc) && a->cc) { 322730376636SRichard Henderson return false; 322830376636SRichard Henderson } 322930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 323030376636SRichard Henderson } 323130376636SRichard Henderson 323230376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 323330376636SRichard Henderson { 323430376636SRichard Henderson if (avail_64(dc)) { 323530376636SRichard Henderson return false; 323630376636SRichard Henderson } 323730376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 323830376636SRichard Henderson } 323930376636SRichard Henderson 324030376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 324130376636SRichard Henderson { 324230376636SRichard Henderson if (avail_32(dc)) { 324330376636SRichard Henderson return false; 324430376636SRichard Henderson } 324530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 324630376636SRichard Henderson } 324730376636SRichard Henderson 3248af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3249af25071cSRichard Henderson { 3250af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3251af25071cSRichard Henderson return advance_pc(dc); 3252af25071cSRichard Henderson } 3253af25071cSRichard Henderson 3254af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3255af25071cSRichard Henderson { 3256af25071cSRichard Henderson if (avail_32(dc)) { 3257af25071cSRichard Henderson return false; 3258af25071cSRichard Henderson } 3259af25071cSRichard Henderson if (a->mmask) { 3260af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3261af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3262af25071cSRichard Henderson } 3263af25071cSRichard Henderson if (a->cmask) { 3264af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3265af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3266af25071cSRichard Henderson } 3267af25071cSRichard Henderson return advance_pc(dc); 3268af25071cSRichard Henderson } 3269af25071cSRichard Henderson 3270af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3271af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3272af25071cSRichard Henderson { 3273af25071cSRichard Henderson if (!priv) { 3274af25071cSRichard Henderson return raise_priv(dc); 3275af25071cSRichard Henderson } 3276af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3277af25071cSRichard Henderson return advance_pc(dc); 3278af25071cSRichard Henderson } 3279af25071cSRichard Henderson 3280af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3281af25071cSRichard Henderson { 3282af25071cSRichard Henderson return cpu_y; 3283af25071cSRichard Henderson } 3284af25071cSRichard Henderson 3285af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3286af25071cSRichard Henderson { 3287af25071cSRichard Henderson /* 3288af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3289af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3290af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3291af25071cSRichard Henderson */ 3292af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3293af25071cSRichard Henderson return false; 3294af25071cSRichard Henderson } 3295af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3296af25071cSRichard Henderson } 3297af25071cSRichard Henderson 3298af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3299af25071cSRichard Henderson { 3300af25071cSRichard Henderson uint32_t val; 3301af25071cSRichard Henderson 3302af25071cSRichard Henderson /* 3303af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3304af25071cSRichard Henderson * some of which are writable. 3305af25071cSRichard Henderson */ 3306af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3307af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3308af25071cSRichard Henderson 3309af25071cSRichard Henderson return tcg_constant_tl(val); 3310af25071cSRichard Henderson } 3311af25071cSRichard Henderson 3312af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3313af25071cSRichard Henderson 3314af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3315af25071cSRichard Henderson { 3316af25071cSRichard Henderson update_psr(dc); 3317af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3318af25071cSRichard Henderson return dst; 3319af25071cSRichard Henderson } 3320af25071cSRichard Henderson 3321af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3322af25071cSRichard Henderson 3323af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3324af25071cSRichard Henderson { 3325af25071cSRichard Henderson #ifdef TARGET_SPARC64 3326af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3327af25071cSRichard Henderson #else 3328af25071cSRichard Henderson qemu_build_not_reached(); 3329af25071cSRichard Henderson #endif 3330af25071cSRichard Henderson } 3331af25071cSRichard Henderson 3332af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3333af25071cSRichard Henderson 3334af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3335af25071cSRichard Henderson { 3336af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3337af25071cSRichard Henderson 3338af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3339af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3340af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3341af25071cSRichard Henderson } 3342af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3343af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3344af25071cSRichard Henderson return dst; 3345af25071cSRichard Henderson } 3346af25071cSRichard Henderson 3347af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3348af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3349af25071cSRichard Henderson 3350af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3351af25071cSRichard Henderson { 3352af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3353af25071cSRichard Henderson } 3354af25071cSRichard Henderson 3355af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3356af25071cSRichard Henderson 3357af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3358af25071cSRichard Henderson { 3359af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3360af25071cSRichard Henderson return dst; 3361af25071cSRichard Henderson } 3362af25071cSRichard Henderson 3363af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3364af25071cSRichard Henderson 3365af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3366af25071cSRichard Henderson { 3367af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3368af25071cSRichard Henderson return cpu_gsr; 3369af25071cSRichard Henderson } 3370af25071cSRichard Henderson 3371af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3372af25071cSRichard Henderson 3373af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3374af25071cSRichard Henderson { 3375af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3376af25071cSRichard Henderson return dst; 3377af25071cSRichard Henderson } 3378af25071cSRichard Henderson 3379af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3380af25071cSRichard Henderson 3381af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3382af25071cSRichard Henderson { 3383577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3384577efa45SRichard Henderson return dst; 3385af25071cSRichard Henderson } 3386af25071cSRichard Henderson 3387af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3388af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3389af25071cSRichard Henderson 3390af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3391af25071cSRichard Henderson { 3392af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3393af25071cSRichard Henderson 3394af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3395af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3396af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3397af25071cSRichard Henderson } 3398af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3399af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3400af25071cSRichard Henderson return dst; 3401af25071cSRichard Henderson } 3402af25071cSRichard Henderson 3403af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3404af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3405af25071cSRichard Henderson 3406af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3407af25071cSRichard Henderson { 3408577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3409577efa45SRichard Henderson return dst; 3410af25071cSRichard Henderson } 3411af25071cSRichard Henderson 3412af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3413af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3414af25071cSRichard Henderson 3415af25071cSRichard Henderson /* 3416af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3417af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3418af25071cSRichard Henderson * this ASR as impl. dep 3419af25071cSRichard Henderson */ 3420af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3421af25071cSRichard Henderson { 3422af25071cSRichard Henderson return tcg_constant_tl(1); 3423af25071cSRichard Henderson } 3424af25071cSRichard Henderson 3425af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3426af25071cSRichard Henderson 3427668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3428668bb9b7SRichard Henderson { 3429668bb9b7SRichard Henderson update_psr(dc); 3430668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3431668bb9b7SRichard Henderson return dst; 3432668bb9b7SRichard Henderson } 3433668bb9b7SRichard Henderson 3434668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3435668bb9b7SRichard Henderson 3436668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3437668bb9b7SRichard Henderson { 3438668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3439668bb9b7SRichard Henderson return dst; 3440668bb9b7SRichard Henderson } 3441668bb9b7SRichard Henderson 3442668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3443668bb9b7SRichard Henderson 3444668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3445668bb9b7SRichard Henderson { 3446668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3447668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3448668bb9b7SRichard Henderson 3449668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3450668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3451668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3452668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3453668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3454668bb9b7SRichard Henderson 3455668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3456668bb9b7SRichard Henderson return dst; 3457668bb9b7SRichard Henderson } 3458668bb9b7SRichard Henderson 3459668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3460668bb9b7SRichard Henderson 3461668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3462668bb9b7SRichard Henderson { 34632da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 34642da789deSRichard Henderson return dst; 3465668bb9b7SRichard Henderson } 3466668bb9b7SRichard Henderson 3467668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3468668bb9b7SRichard Henderson 3469668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3470668bb9b7SRichard Henderson { 34712da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 34722da789deSRichard Henderson return dst; 3473668bb9b7SRichard Henderson } 3474668bb9b7SRichard Henderson 3475668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3476668bb9b7SRichard Henderson 3477668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3478668bb9b7SRichard Henderson { 34792da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 34802da789deSRichard Henderson return dst; 3481668bb9b7SRichard Henderson } 3482668bb9b7SRichard Henderson 3483668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3484668bb9b7SRichard Henderson 3485668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3486668bb9b7SRichard Henderson { 3487577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3488577efa45SRichard Henderson return dst; 3489668bb9b7SRichard Henderson } 3490668bb9b7SRichard Henderson 3491668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3492668bb9b7SRichard Henderson do_rdhstick_cmpr) 3493668bb9b7SRichard Henderson 34945d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34955d617bfbSRichard Henderson { 3496cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3497cd6269f7SRichard Henderson return dst; 34985d617bfbSRichard Henderson } 34995d617bfbSRichard Henderson 35005d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 35015d617bfbSRichard Henderson 35025d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 35035d617bfbSRichard Henderson { 35045d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35055d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35065d617bfbSRichard Henderson 35075d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35085d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 35095d617bfbSRichard Henderson return dst; 35105d617bfbSRichard Henderson #else 35115d617bfbSRichard Henderson qemu_build_not_reached(); 35125d617bfbSRichard Henderson #endif 35135d617bfbSRichard Henderson } 35145d617bfbSRichard Henderson 35155d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 35165d617bfbSRichard Henderson 35175d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 35185d617bfbSRichard Henderson { 35195d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35205d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35215d617bfbSRichard Henderson 35225d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35235d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 35245d617bfbSRichard Henderson return dst; 35255d617bfbSRichard Henderson #else 35265d617bfbSRichard Henderson qemu_build_not_reached(); 35275d617bfbSRichard Henderson #endif 35285d617bfbSRichard Henderson } 35295d617bfbSRichard Henderson 35305d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 35315d617bfbSRichard Henderson 35325d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 35335d617bfbSRichard Henderson { 35345d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35355d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35365d617bfbSRichard Henderson 35375d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35385d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 35395d617bfbSRichard Henderson return dst; 35405d617bfbSRichard Henderson #else 35415d617bfbSRichard Henderson qemu_build_not_reached(); 35425d617bfbSRichard Henderson #endif 35435d617bfbSRichard Henderson } 35445d617bfbSRichard Henderson 35455d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 35465d617bfbSRichard Henderson 35475d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 35485d617bfbSRichard Henderson { 35495d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35505d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35515d617bfbSRichard Henderson 35525d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35535d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 35545d617bfbSRichard Henderson return dst; 35555d617bfbSRichard Henderson #else 35565d617bfbSRichard Henderson qemu_build_not_reached(); 35575d617bfbSRichard Henderson #endif 35585d617bfbSRichard Henderson } 35595d617bfbSRichard Henderson 35605d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 35615d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 35625d617bfbSRichard Henderson 35635d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 35645d617bfbSRichard Henderson { 35655d617bfbSRichard Henderson return cpu_tbr; 35665d617bfbSRichard Henderson } 35675d617bfbSRichard Henderson 3568e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35695d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35705d617bfbSRichard Henderson 35715d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 35725d617bfbSRichard Henderson { 35735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 35745d617bfbSRichard Henderson return dst; 35755d617bfbSRichard Henderson } 35765d617bfbSRichard Henderson 35775d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 35785d617bfbSRichard Henderson 35795d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 35805d617bfbSRichard Henderson { 35815d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 35825d617bfbSRichard Henderson return dst; 35835d617bfbSRichard Henderson } 35845d617bfbSRichard Henderson 35855d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35865d617bfbSRichard Henderson 35875d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35885d617bfbSRichard Henderson { 35895d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35905d617bfbSRichard Henderson return dst; 35915d617bfbSRichard Henderson } 35925d617bfbSRichard Henderson 35935d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35945d617bfbSRichard Henderson 35955d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35965d617bfbSRichard Henderson { 35975d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35985d617bfbSRichard Henderson return dst; 35995d617bfbSRichard Henderson } 36005d617bfbSRichard Henderson 36015d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 36025d617bfbSRichard Henderson 36035d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 36045d617bfbSRichard Henderson { 36055d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 36065d617bfbSRichard Henderson return dst; 36075d617bfbSRichard Henderson } 36085d617bfbSRichard Henderson 36095d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 36105d617bfbSRichard Henderson 36115d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 36125d617bfbSRichard Henderson { 36135d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 36145d617bfbSRichard Henderson return dst; 36155d617bfbSRichard Henderson } 36165d617bfbSRichard Henderson 36175d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 36185d617bfbSRichard Henderson do_rdcanrestore) 36195d617bfbSRichard Henderson 36205d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 36215d617bfbSRichard Henderson { 36225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 36235d617bfbSRichard Henderson return dst; 36245d617bfbSRichard Henderson } 36255d617bfbSRichard Henderson 36265d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 36275d617bfbSRichard Henderson 36285d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 36295d617bfbSRichard Henderson { 36305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 36315d617bfbSRichard Henderson return dst; 36325d617bfbSRichard Henderson } 36335d617bfbSRichard Henderson 36345d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 36355d617bfbSRichard Henderson 36365d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 36375d617bfbSRichard Henderson { 36385d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 36395d617bfbSRichard Henderson return dst; 36405d617bfbSRichard Henderson } 36415d617bfbSRichard Henderson 36425d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 36435d617bfbSRichard Henderson 36445d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 36455d617bfbSRichard Henderson { 36465d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 36475d617bfbSRichard Henderson return dst; 36485d617bfbSRichard Henderson } 36495d617bfbSRichard Henderson 36505d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 36515d617bfbSRichard Henderson 36525d617bfbSRichard Henderson /* UA2005 strand status */ 36535d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 36545d617bfbSRichard Henderson { 36552da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 36562da789deSRichard Henderson return dst; 36575d617bfbSRichard Henderson } 36585d617bfbSRichard Henderson 36595d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 36605d617bfbSRichard Henderson 36615d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 36625d617bfbSRichard Henderson { 36632da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 36642da789deSRichard Henderson return dst; 36655d617bfbSRichard Henderson } 36665d617bfbSRichard Henderson 36675d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 36685d617bfbSRichard Henderson 3669e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3670e8325dc0SRichard Henderson { 3671e8325dc0SRichard Henderson if (avail_64(dc)) { 3672e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3673e8325dc0SRichard Henderson return advance_pc(dc); 3674e8325dc0SRichard Henderson } 3675e8325dc0SRichard Henderson return false; 3676e8325dc0SRichard Henderson } 3677e8325dc0SRichard Henderson 36780faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 36790faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 36800faef01bSRichard Henderson { 36810faef01bSRichard Henderson TCGv src; 36820faef01bSRichard Henderson 36830faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36840faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36850faef01bSRichard Henderson return false; 36860faef01bSRichard Henderson } 36870faef01bSRichard Henderson if (!priv) { 36880faef01bSRichard Henderson return raise_priv(dc); 36890faef01bSRichard Henderson } 36900faef01bSRichard Henderson 36910faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36920faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36930faef01bSRichard Henderson } else { 36940faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36950faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36960faef01bSRichard Henderson src = src1; 36970faef01bSRichard Henderson } else { 36980faef01bSRichard Henderson src = tcg_temp_new(); 36990faef01bSRichard Henderson if (a->imm) { 37000faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 37010faef01bSRichard Henderson } else { 37020faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 37030faef01bSRichard Henderson } 37040faef01bSRichard Henderson } 37050faef01bSRichard Henderson } 37060faef01bSRichard Henderson func(dc, src); 37070faef01bSRichard Henderson return advance_pc(dc); 37080faef01bSRichard Henderson } 37090faef01bSRichard Henderson 37100faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 37110faef01bSRichard Henderson { 37120faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 37130faef01bSRichard Henderson } 37140faef01bSRichard Henderson 37150faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 37160faef01bSRichard Henderson 37170faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 37180faef01bSRichard Henderson { 37190faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 37200faef01bSRichard Henderson } 37210faef01bSRichard Henderson 37220faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 37230faef01bSRichard Henderson 37240faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 37250faef01bSRichard Henderson { 37260faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 37270faef01bSRichard Henderson 37280faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 37290faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 37300faef01bSRichard Henderson /* End TB to notice changed ASI. */ 37310faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37320faef01bSRichard Henderson } 37330faef01bSRichard Henderson 37340faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 37350faef01bSRichard Henderson 37360faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 37370faef01bSRichard Henderson { 37380faef01bSRichard Henderson #ifdef TARGET_SPARC64 37390faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 37400faef01bSRichard Henderson dc->fprs_dirty = 0; 37410faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37420faef01bSRichard Henderson #else 37430faef01bSRichard Henderson qemu_build_not_reached(); 37440faef01bSRichard Henderson #endif 37450faef01bSRichard Henderson } 37460faef01bSRichard Henderson 37470faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 37480faef01bSRichard Henderson 37490faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 37500faef01bSRichard Henderson { 37510faef01bSRichard Henderson gen_trap_ifnofpu(dc); 37520faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 37530faef01bSRichard Henderson } 37540faef01bSRichard Henderson 37550faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 37560faef01bSRichard Henderson 37570faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 37580faef01bSRichard Henderson { 37590faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 37600faef01bSRichard Henderson } 37610faef01bSRichard Henderson 37620faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 37630faef01bSRichard Henderson 37640faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 37650faef01bSRichard Henderson { 37660faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 37670faef01bSRichard Henderson } 37680faef01bSRichard Henderson 37690faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 37700faef01bSRichard Henderson 37710faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 37720faef01bSRichard Henderson { 37730faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 37740faef01bSRichard Henderson } 37750faef01bSRichard Henderson 37760faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 37770faef01bSRichard Henderson 37780faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 37790faef01bSRichard Henderson { 37800faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37810faef01bSRichard Henderson 3782577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3783577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37840faef01bSRichard Henderson translator_io_start(&dc->base); 3785577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37860faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37870faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37880faef01bSRichard Henderson } 37890faef01bSRichard Henderson 37900faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37910faef01bSRichard Henderson 37920faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37930faef01bSRichard Henderson { 37940faef01bSRichard Henderson #ifdef TARGET_SPARC64 37950faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37960faef01bSRichard Henderson 37970faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37980faef01bSRichard Henderson translator_io_start(&dc->base); 37990faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 38000faef01bSRichard Henderson /* End TB to handle timer interrupt */ 38010faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38020faef01bSRichard Henderson #else 38030faef01bSRichard Henderson qemu_build_not_reached(); 38040faef01bSRichard Henderson #endif 38050faef01bSRichard Henderson } 38060faef01bSRichard Henderson 38070faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 38080faef01bSRichard Henderson 38090faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 38100faef01bSRichard Henderson { 38110faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38120faef01bSRichard Henderson 3813577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3814577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 38150faef01bSRichard Henderson translator_io_start(&dc->base); 3816577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 38170faef01bSRichard Henderson /* End TB to handle timer interrupt */ 38180faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38190faef01bSRichard Henderson } 38200faef01bSRichard Henderson 38210faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 38220faef01bSRichard Henderson 38230faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 38240faef01bSRichard Henderson { 38250faef01bSRichard Henderson save_state(dc); 38260faef01bSRichard Henderson gen_helper_power_down(tcg_env); 38270faef01bSRichard Henderson } 38280faef01bSRichard Henderson 38290faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 38300faef01bSRichard Henderson 383125524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 383225524734SRichard Henderson { 383325524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 383425524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 383525524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 383625524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 383725524734SRichard Henderson } 383825524734SRichard Henderson 383925524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 384025524734SRichard Henderson 38419422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 38429422278eSRichard Henderson { 38439422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3844cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3845cd6269f7SRichard Henderson 3846cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3847cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 38489422278eSRichard Henderson } 38499422278eSRichard Henderson 38509422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 38519422278eSRichard Henderson 38529422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 38539422278eSRichard Henderson { 38549422278eSRichard Henderson #ifdef TARGET_SPARC64 38559422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38569422278eSRichard Henderson 38579422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38589422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 38599422278eSRichard Henderson #else 38609422278eSRichard Henderson qemu_build_not_reached(); 38619422278eSRichard Henderson #endif 38629422278eSRichard Henderson } 38639422278eSRichard Henderson 38649422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 38659422278eSRichard Henderson 38669422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 38679422278eSRichard Henderson { 38689422278eSRichard Henderson #ifdef TARGET_SPARC64 38699422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38709422278eSRichard Henderson 38719422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38729422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 38739422278eSRichard Henderson #else 38749422278eSRichard Henderson qemu_build_not_reached(); 38759422278eSRichard Henderson #endif 38769422278eSRichard Henderson } 38779422278eSRichard Henderson 38789422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 38799422278eSRichard Henderson 38809422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 38819422278eSRichard Henderson { 38829422278eSRichard Henderson #ifdef TARGET_SPARC64 38839422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38849422278eSRichard Henderson 38859422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38869422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38879422278eSRichard Henderson #else 38889422278eSRichard Henderson qemu_build_not_reached(); 38899422278eSRichard Henderson #endif 38909422278eSRichard Henderson } 38919422278eSRichard Henderson 38929422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38939422278eSRichard Henderson 38949422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38959422278eSRichard Henderson { 38969422278eSRichard Henderson #ifdef TARGET_SPARC64 38979422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38989422278eSRichard Henderson 38999422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 39009422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 39019422278eSRichard Henderson #else 39029422278eSRichard Henderson qemu_build_not_reached(); 39039422278eSRichard Henderson #endif 39049422278eSRichard Henderson } 39059422278eSRichard Henderson 39069422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 39079422278eSRichard Henderson 39089422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 39099422278eSRichard Henderson { 39109422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 39119422278eSRichard Henderson 39129422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 39139422278eSRichard Henderson translator_io_start(&dc->base); 39149422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 39159422278eSRichard Henderson /* End TB to handle timer interrupt */ 39169422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39179422278eSRichard Henderson } 39189422278eSRichard Henderson 39199422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 39209422278eSRichard Henderson 39219422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 39229422278eSRichard Henderson { 39239422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 39249422278eSRichard Henderson } 39259422278eSRichard Henderson 39269422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 39279422278eSRichard Henderson 39289422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 39299422278eSRichard Henderson { 39309422278eSRichard Henderson save_state(dc); 39319422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39329422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39339422278eSRichard Henderson } 39349422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 39359422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39369422278eSRichard Henderson } 39379422278eSRichard Henderson 39389422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 39399422278eSRichard Henderson 39409422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 39419422278eSRichard Henderson { 39429422278eSRichard Henderson save_state(dc); 39439422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 39449422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39459422278eSRichard Henderson } 39469422278eSRichard Henderson 39479422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 39489422278eSRichard Henderson 39499422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 39509422278eSRichard Henderson { 39519422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39529422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39539422278eSRichard Henderson } 39549422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 39559422278eSRichard Henderson } 39569422278eSRichard Henderson 39579422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 39589422278eSRichard Henderson 39599422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 39609422278eSRichard Henderson { 39619422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 39629422278eSRichard Henderson } 39639422278eSRichard Henderson 39649422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 39659422278eSRichard Henderson 39669422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 39679422278eSRichard Henderson { 39689422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 39699422278eSRichard Henderson } 39709422278eSRichard Henderson 39719422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 39729422278eSRichard Henderson 39739422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 39749422278eSRichard Henderson { 39759422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 39769422278eSRichard Henderson } 39779422278eSRichard Henderson 39789422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 39799422278eSRichard Henderson 39809422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 39819422278eSRichard Henderson { 39829422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39839422278eSRichard Henderson } 39849422278eSRichard Henderson 39859422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39869422278eSRichard Henderson 39879422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39889422278eSRichard Henderson { 39899422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39909422278eSRichard Henderson } 39919422278eSRichard Henderson 39929422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39939422278eSRichard Henderson 39949422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39959422278eSRichard Henderson { 39969422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39979422278eSRichard Henderson } 39989422278eSRichard Henderson 39999422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 40009422278eSRichard Henderson 40019422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 40029422278eSRichard Henderson { 40039422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 40049422278eSRichard Henderson } 40059422278eSRichard Henderson 40069422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 40079422278eSRichard Henderson 40089422278eSRichard Henderson /* UA2005 strand status */ 40099422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 40109422278eSRichard Henderson { 40112da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 40129422278eSRichard Henderson } 40139422278eSRichard Henderson 40149422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 40159422278eSRichard Henderson 4016bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 4017bb97f2f5SRichard Henderson 4018bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 4019bb97f2f5SRichard Henderson { 4020bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 4021bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4022bb97f2f5SRichard Henderson } 4023bb97f2f5SRichard Henderson 4024bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 4025bb97f2f5SRichard Henderson 4026bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 4027bb97f2f5SRichard Henderson { 4028bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 4029bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 4030bb97f2f5SRichard Henderson 4031bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 4032bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 4033bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 4034bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 4035bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 4036bb97f2f5SRichard Henderson 4037bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 4038bb97f2f5SRichard Henderson } 4039bb97f2f5SRichard Henderson 4040bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 4041bb97f2f5SRichard Henderson 4042bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 4043bb97f2f5SRichard Henderson { 40442da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 4045bb97f2f5SRichard Henderson } 4046bb97f2f5SRichard Henderson 4047bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 4048bb97f2f5SRichard Henderson 4049bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 4050bb97f2f5SRichard Henderson { 40512da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 4052bb97f2f5SRichard Henderson } 4053bb97f2f5SRichard Henderson 4054bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 4055bb97f2f5SRichard Henderson 4056bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 4057bb97f2f5SRichard Henderson { 4058bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 4059bb97f2f5SRichard Henderson 4060577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 4061bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 4062bb97f2f5SRichard Henderson translator_io_start(&dc->base); 4063577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 4064bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 4065bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4066bb97f2f5SRichard Henderson } 4067bb97f2f5SRichard Henderson 4068bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 4069bb97f2f5SRichard Henderson do_wrhstick_cmpr) 4070bb97f2f5SRichard Henderson 407125524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 407225524734SRichard Henderson { 407325524734SRichard Henderson if (!supervisor(dc)) { 407425524734SRichard Henderson return raise_priv(dc); 407525524734SRichard Henderson } 407625524734SRichard Henderson if (saved) { 407725524734SRichard Henderson gen_helper_saved(tcg_env); 407825524734SRichard Henderson } else { 407925524734SRichard Henderson gen_helper_restored(tcg_env); 408025524734SRichard Henderson } 408125524734SRichard Henderson return advance_pc(dc); 408225524734SRichard Henderson } 408325524734SRichard Henderson 408425524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 408525524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 408625524734SRichard Henderson 40870faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a) 40880faef01bSRichard Henderson { 40890faef01bSRichard Henderson /* 40900faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40910faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40920faef01bSRichard Henderson */ 40930faef01bSRichard Henderson if (avail_32(dc)) { 40940faef01bSRichard Henderson return advance_pc(dc); 40950faef01bSRichard Henderson } 40960faef01bSRichard Henderson return false; 40970faef01bSRichard Henderson } 40980faef01bSRichard Henderson 4099428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4100428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4101428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4102428881deSRichard Henderson { 4103428881deSRichard Henderson TCGv dst, src1; 4104428881deSRichard Henderson 4105428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4106428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4107428881deSRichard Henderson return false; 4108428881deSRichard Henderson } 4109428881deSRichard Henderson 4110428881deSRichard Henderson if (a->cc) { 4111428881deSRichard Henderson dst = cpu_cc_dst; 4112428881deSRichard Henderson } else { 4113428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4114428881deSRichard Henderson } 4115428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4116428881deSRichard Henderson 4117428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4118428881deSRichard Henderson if (funci) { 4119428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 4120428881deSRichard Henderson } else { 4121428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 4122428881deSRichard Henderson } 4123428881deSRichard Henderson } else { 4124428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 4125428881deSRichard Henderson } 4126428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 4127428881deSRichard Henderson 4128428881deSRichard Henderson if (a->cc) { 4129428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4130428881deSRichard Henderson dc->cc_op = cc_op; 4131428881deSRichard Henderson } 4132428881deSRichard Henderson return advance_pc(dc); 4133428881deSRichard Henderson } 4134428881deSRichard Henderson 4135428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4136428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4137428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4138428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4139428881deSRichard Henderson { 4140428881deSRichard Henderson if (a->cc) { 414122188d7dSRichard Henderson assert(cc_op >= 0); 4142428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4143428881deSRichard Henderson } 4144428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4145428881deSRichard Henderson } 4146428881deSRichard Henderson 4147428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4148428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4149428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4150428881deSRichard Henderson { 4151428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4152428881deSRichard Henderson } 4153428881deSRichard Henderson 4154428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4155428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4156428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4157428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4158428881deSRichard Henderson 4159*a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4160*a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4161*a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4162*a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4163*a9aba13dSRichard Henderson 4164428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4165428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4166428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4167428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4168428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4169428881deSRichard Henderson 417022188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4171b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4172b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 417322188d7dSRichard Henderson 41744ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 41754ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4176c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4177c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 41784ee85ea9SRichard Henderson 4179428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4180428881deSRichard Henderson { 4181428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4182428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4183428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4184428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4185428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4186428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4187428881deSRichard Henderson return false; 4188428881deSRichard Henderson } else { 4189428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4190428881deSRichard Henderson } 4191428881deSRichard Henderson return advance_pc(dc); 4192428881deSRichard Henderson } 4193428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4194428881deSRichard Henderson } 4195428881deSRichard Henderson 4196420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4197420a187dSRichard Henderson { 4198420a187dSRichard Henderson switch (dc->cc_op) { 4199420a187dSRichard Henderson case CC_OP_DIV: 4200420a187dSRichard Henderson case CC_OP_LOGIC: 4201420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4202420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4203420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4204420a187dSRichard Henderson case CC_OP_ADD: 4205420a187dSRichard Henderson case CC_OP_TADD: 4206420a187dSRichard Henderson case CC_OP_TADDTV: 4207420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4208420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4209420a187dSRichard Henderson case CC_OP_SUB: 4210420a187dSRichard Henderson case CC_OP_TSUB: 4211420a187dSRichard Henderson case CC_OP_TSUBTV: 4212420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4213420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4214420a187dSRichard Henderson default: 4215420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4216420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4217420a187dSRichard Henderson } 4218420a187dSRichard Henderson } 4219420a187dSRichard Henderson 4220dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4221dfebb950SRichard Henderson { 4222dfebb950SRichard Henderson switch (dc->cc_op) { 4223dfebb950SRichard Henderson case CC_OP_DIV: 4224dfebb950SRichard Henderson case CC_OP_LOGIC: 4225dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4226dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4227dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4228dfebb950SRichard Henderson case CC_OP_ADD: 4229dfebb950SRichard Henderson case CC_OP_TADD: 4230dfebb950SRichard Henderson case CC_OP_TADDTV: 4231dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4232dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4233dfebb950SRichard Henderson case CC_OP_SUB: 4234dfebb950SRichard Henderson case CC_OP_TSUB: 4235dfebb950SRichard Henderson case CC_OP_TSUBTV: 4236dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4237dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4238dfebb950SRichard Henderson default: 4239dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4240dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4241dfebb950SRichard Henderson } 4242dfebb950SRichard Henderson } 4243dfebb950SRichard Henderson 4244*a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4245*a9aba13dSRichard Henderson { 4246*a9aba13dSRichard Henderson update_psr(dc); 4247*a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4248*a9aba13dSRichard Henderson } 4249*a9aba13dSRichard Henderson 4250fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4251fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4252fcf5ef2aSThomas Huth goto illegal_insn; 4253fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4254fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4255fcf5ef2aSThomas Huth goto nfpu_insn; 4256fcf5ef2aSThomas Huth 4257fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4258878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4259fcf5ef2aSThomas Huth { 4260fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4261fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 4262fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 4263fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 4264fcf5ef2aSThomas Huth target_long simm; 4265fcf5ef2aSThomas Huth 4266fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4267fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4268fcf5ef2aSThomas Huth 4269fcf5ef2aSThomas Huth switch (opc) { 42706d2a0768SRichard Henderson case 0: 42716d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 427223ada1b1SRichard Henderson case 1: 427323ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4274fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4275fcf5ef2aSThomas Huth { 4276af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 4277af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4278af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 4279fcf5ef2aSThomas Huth 4280af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4281fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4282fcf5ef2aSThomas Huth goto jmp_insn; 4283fcf5ef2aSThomas Huth } 4284fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4285fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4286fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4287fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4288fcf5ef2aSThomas Huth 4289fcf5ef2aSThomas Huth switch (xop) { 4290fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4291fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4292fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4293fcf5ef2aSThomas Huth break; 4294fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4295fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4296fcf5ef2aSThomas Huth break; 4297fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4298fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4299fcf5ef2aSThomas Huth break; 4300fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4301fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4302fcf5ef2aSThomas Huth break; 4303fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4304fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4305fcf5ef2aSThomas Huth break; 4306fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4307fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4308fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4309fcf5ef2aSThomas Huth break; 4310fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4311fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4312fcf5ef2aSThomas Huth break; 4313fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4314fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4315fcf5ef2aSThomas Huth break; 4316fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4317fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4318fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4319fcf5ef2aSThomas Huth break; 4320fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4321fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4322fcf5ef2aSThomas Huth break; 4323fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4324fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4325fcf5ef2aSThomas Huth break; 4326fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4327fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4328fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4329fcf5ef2aSThomas Huth break; 4330fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4331fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4332fcf5ef2aSThomas Huth break; 4333fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4334fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4335fcf5ef2aSThomas Huth break; 4336fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4337fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4338fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4339fcf5ef2aSThomas Huth break; 4340fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4341fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4342fcf5ef2aSThomas Huth break; 4343fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4344fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4345fcf5ef2aSThomas Huth break; 4346fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4347fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4348fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4349fcf5ef2aSThomas Huth break; 4350fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4351fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4352fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4353fcf5ef2aSThomas Huth break; 4354fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4355fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4356fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4357fcf5ef2aSThomas Huth break; 4358fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4359fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4360fcf5ef2aSThomas Huth break; 4361fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4362fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4363fcf5ef2aSThomas Huth break; 4364fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4365fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4366fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4367fcf5ef2aSThomas Huth break; 4368fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4369fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4370fcf5ef2aSThomas Huth break; 4371fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4372fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4373fcf5ef2aSThomas Huth break; 4374fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4375fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4376fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4377fcf5ef2aSThomas Huth break; 4378fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4379fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4380fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4381fcf5ef2aSThomas Huth break; 4382fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4383fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4384fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4385fcf5ef2aSThomas Huth break; 4386fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4387fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4388fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4389fcf5ef2aSThomas Huth break; 4390fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4391fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4392fcf5ef2aSThomas Huth break; 4393fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4394fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4395fcf5ef2aSThomas Huth break; 4396fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4397fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4398fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4399fcf5ef2aSThomas Huth break; 4400fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4401fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4402fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4403fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4404fcf5ef2aSThomas Huth break; 4405fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4406fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4407fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4408fcf5ef2aSThomas Huth break; 4409fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4410fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4411fcf5ef2aSThomas Huth break; 4412fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4413fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4414fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4415fcf5ef2aSThomas Huth break; 4416fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4417fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4418fcf5ef2aSThomas Huth break; 4419fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4420fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4421fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4422fcf5ef2aSThomas Huth break; 4423fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4424fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4425fcf5ef2aSThomas Huth break; 4426fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4427fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4428fcf5ef2aSThomas Huth break; 4429fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4430fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4431fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4432fcf5ef2aSThomas Huth break; 4433fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4434fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4435fcf5ef2aSThomas Huth break; 4436fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4437fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4438fcf5ef2aSThomas Huth break; 4439fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4440fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4441fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4442fcf5ef2aSThomas Huth break; 4443fcf5ef2aSThomas Huth #endif 4444fcf5ef2aSThomas Huth default: 4445fcf5ef2aSThomas Huth goto illegal_insn; 4446fcf5ef2aSThomas Huth } 4447fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4448fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4449fcf5ef2aSThomas Huth int cond; 4450fcf5ef2aSThomas Huth #endif 4451fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4452fcf5ef2aSThomas Huth goto jmp_insn; 4453fcf5ef2aSThomas Huth } 4454fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4455fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4456fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4457fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4458fcf5ef2aSThomas Huth 4459fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4460fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4461fcf5ef2aSThomas Huth do { \ 4462fcf5ef2aSThomas Huth DisasCompare cmp; \ 4463fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4464fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4465fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4466fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4467fcf5ef2aSThomas Huth } while (0) 4468fcf5ef2aSThomas Huth 4469fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4470fcf5ef2aSThomas Huth FMOVR(s); 4471fcf5ef2aSThomas Huth break; 4472fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4473fcf5ef2aSThomas Huth FMOVR(d); 4474fcf5ef2aSThomas Huth break; 4475fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4476fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4477fcf5ef2aSThomas Huth FMOVR(q); 4478fcf5ef2aSThomas Huth break; 4479fcf5ef2aSThomas Huth } 4480fcf5ef2aSThomas Huth #undef FMOVR 4481fcf5ef2aSThomas Huth #endif 4482fcf5ef2aSThomas Huth switch (xop) { 4483fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4484fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4485fcf5ef2aSThomas Huth do { \ 4486fcf5ef2aSThomas Huth DisasCompare cmp; \ 4487fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4488fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4489fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4490fcf5ef2aSThomas Huth } while (0) 4491fcf5ef2aSThomas Huth 4492fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4493fcf5ef2aSThomas Huth FMOVCC(0, s); 4494fcf5ef2aSThomas Huth break; 4495fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4496fcf5ef2aSThomas Huth FMOVCC(0, d); 4497fcf5ef2aSThomas Huth break; 4498fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4499fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4500fcf5ef2aSThomas Huth FMOVCC(0, q); 4501fcf5ef2aSThomas Huth break; 4502fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4503fcf5ef2aSThomas Huth FMOVCC(1, s); 4504fcf5ef2aSThomas Huth break; 4505fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4506fcf5ef2aSThomas Huth FMOVCC(1, d); 4507fcf5ef2aSThomas Huth break; 4508fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4509fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4510fcf5ef2aSThomas Huth FMOVCC(1, q); 4511fcf5ef2aSThomas Huth break; 4512fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4513fcf5ef2aSThomas Huth FMOVCC(2, s); 4514fcf5ef2aSThomas Huth break; 4515fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4516fcf5ef2aSThomas Huth FMOVCC(2, d); 4517fcf5ef2aSThomas Huth break; 4518fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4519fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4520fcf5ef2aSThomas Huth FMOVCC(2, q); 4521fcf5ef2aSThomas Huth break; 4522fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4523fcf5ef2aSThomas Huth FMOVCC(3, s); 4524fcf5ef2aSThomas Huth break; 4525fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4526fcf5ef2aSThomas Huth FMOVCC(3, d); 4527fcf5ef2aSThomas Huth break; 4528fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4529fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4530fcf5ef2aSThomas Huth FMOVCC(3, q); 4531fcf5ef2aSThomas Huth break; 4532fcf5ef2aSThomas Huth #undef FMOVCC 4533fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4534fcf5ef2aSThomas Huth do { \ 4535fcf5ef2aSThomas Huth DisasCompare cmp; \ 4536fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4537fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4538fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4539fcf5ef2aSThomas Huth } while (0) 4540fcf5ef2aSThomas Huth 4541fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4542fcf5ef2aSThomas Huth FMOVCC(0, s); 4543fcf5ef2aSThomas Huth break; 4544fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4545fcf5ef2aSThomas Huth FMOVCC(0, d); 4546fcf5ef2aSThomas Huth break; 4547fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4548fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4549fcf5ef2aSThomas Huth FMOVCC(0, q); 4550fcf5ef2aSThomas Huth break; 4551fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 4552fcf5ef2aSThomas Huth FMOVCC(1, s); 4553fcf5ef2aSThomas Huth break; 4554fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 4555fcf5ef2aSThomas Huth FMOVCC(1, d); 4556fcf5ef2aSThomas Huth break; 4557fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 4558fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4559fcf5ef2aSThomas Huth FMOVCC(1, q); 4560fcf5ef2aSThomas Huth break; 4561fcf5ef2aSThomas Huth #undef FMOVCC 4562fcf5ef2aSThomas Huth #endif 4563fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 4564fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4565fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4566fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 4567fcf5ef2aSThomas Huth break; 4568fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 4569fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4570fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4571fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 4572fcf5ef2aSThomas Huth break; 4573fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 4574fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4575fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4576fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4577fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 4578fcf5ef2aSThomas Huth break; 4579fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 4580fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4581fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4582fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 4583fcf5ef2aSThomas Huth break; 4584fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 4585fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4586fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4587fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 4588fcf5ef2aSThomas Huth break; 4589fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 4590fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4591fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4592fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4593fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 4594fcf5ef2aSThomas Huth break; 4595fcf5ef2aSThomas Huth default: 4596fcf5ef2aSThomas Huth goto illegal_insn; 4597fcf5ef2aSThomas Huth } 4598fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4599fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4600fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4601fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4602fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4603fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4604fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4605fcf5ef2aSThomas Huth } else { 4606fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4607fcf5ef2aSThomas Huth } 4608fcf5ef2aSThomas Huth } else { /* register */ 4609fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4610fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 461152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4612fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4613fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4614fcf5ef2aSThomas Huth } else { 4615fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4616fcf5ef2aSThomas Huth } 4617fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4618fcf5ef2aSThomas Huth } 4619fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4620fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4621fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4622fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4623fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4624fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4625fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4626fcf5ef2aSThomas Huth } else { 4627fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4628fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4629fcf5ef2aSThomas Huth } 4630fcf5ef2aSThomas Huth } else { /* register */ 4631fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4632fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 463352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4634fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4635fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4636fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4637fcf5ef2aSThomas Huth } else { 4638fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4639fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4640fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4641fcf5ef2aSThomas Huth } 4642fcf5ef2aSThomas Huth } 4643fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4644fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4645fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4646fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4647fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4648fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4649fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4650fcf5ef2aSThomas Huth } else { 4651fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4652fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4653fcf5ef2aSThomas Huth } 4654fcf5ef2aSThomas Huth } else { /* register */ 4655fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4656fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 465752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4658fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4659fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4660fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4661fcf5ef2aSThomas Huth } else { 4662fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4663fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4664fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4665fcf5ef2aSThomas Huth } 4666fcf5ef2aSThomas Huth } 4667fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4668fcf5ef2aSThomas Huth #endif 4669fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4670fcf5ef2aSThomas Huth if (xop < 0x20) { 4671fcf5ef2aSThomas Huth goto illegal_insn; 4672fcf5ef2aSThomas Huth } else { 4673fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4674fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4675fcf5ef2aSThomas Huth switch (xop) { 4676fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4677fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4678fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4679fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4680fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4681*a9aba13dSRichard Henderson goto illegal_insn; /* in decodetree */ 4682fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4683fcf5ef2aSThomas Huth case 0x25: /* sll */ 4684fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4685fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4686fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4687fcf5ef2aSThomas Huth } else { /* register */ 468852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4689fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4690fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4691fcf5ef2aSThomas Huth } 4692fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4693fcf5ef2aSThomas Huth break; 4694fcf5ef2aSThomas Huth case 0x26: /* srl */ 4695fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4696fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4697fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4698fcf5ef2aSThomas Huth } else { /* register */ 469952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4700fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4701fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4702fcf5ef2aSThomas Huth } 4703fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4704fcf5ef2aSThomas Huth break; 4705fcf5ef2aSThomas Huth case 0x27: /* sra */ 4706fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4707fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4708fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4709fcf5ef2aSThomas Huth } else { /* register */ 471052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4711fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4712fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4713fcf5ef2aSThomas Huth } 4714fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4715fcf5ef2aSThomas Huth break; 4716fcf5ef2aSThomas Huth #endif 4717fcf5ef2aSThomas Huth case 0x30: 47180faef01bSRichard Henderson goto illegal_insn; /* WRASR in decodetree */ 47199422278eSRichard Henderson case 0x32: 47209422278eSRichard Henderson goto illegal_insn; /* WRPR in decodetree */ 4721fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4722bb97f2f5SRichard Henderson goto illegal_insn; /* WRTBR, WRHPR in decodetree */ 4723fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4724fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4725fcf5ef2aSThomas Huth { 4726fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4727fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4728fcf5ef2aSThomas Huth DisasCompare cmp; 4729fcf5ef2aSThomas Huth TCGv dst; 4730fcf5ef2aSThomas Huth 4731fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4732fcf5ef2aSThomas Huth if (cc == 0) { 4733fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4734fcf5ef2aSThomas Huth } else if (cc == 2) { 4735fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4736fcf5ef2aSThomas Huth } else { 4737fcf5ef2aSThomas Huth goto illegal_insn; 4738fcf5ef2aSThomas Huth } 4739fcf5ef2aSThomas Huth } else { 4740fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4741fcf5ef2aSThomas Huth } 4742fcf5ef2aSThomas Huth 4743fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4744fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4745fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4746fcf5ef2aSThomas Huth if (IS_IMM) { 4747fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4748fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4749fcf5ef2aSThomas Huth } 4750fcf5ef2aSThomas Huth 4751fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4752fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4753fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4754fcf5ef2aSThomas Huth cpu_src2, dst); 4755fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4756fcf5ef2aSThomas Huth break; 4757fcf5ef2aSThomas Huth } 4758fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 475908da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4760fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4761fcf5ef2aSThomas Huth break; 4762fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4763fcf5ef2aSThomas Huth { 4764fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4765fcf5ef2aSThomas Huth DisasCompare cmp; 4766fcf5ef2aSThomas Huth TCGv dst; 4767fcf5ef2aSThomas Huth 4768fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4769fcf5ef2aSThomas Huth 4770fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4771fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4772fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4773fcf5ef2aSThomas Huth if (IS_IMM) { 4774fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4775fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4776fcf5ef2aSThomas Huth } 4777fcf5ef2aSThomas Huth 4778fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4779fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4780fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4781fcf5ef2aSThomas Huth cpu_src2, dst); 4782fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4783fcf5ef2aSThomas Huth break; 4784fcf5ef2aSThomas Huth } 4785fcf5ef2aSThomas Huth #endif 4786fcf5ef2aSThomas Huth default: 4787fcf5ef2aSThomas Huth goto illegal_insn; 4788fcf5ef2aSThomas Huth } 4789fcf5ef2aSThomas Huth } 4790fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4791fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4792fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4793fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4794fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4795fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4796fcf5ef2aSThomas Huth goto jmp_insn; 4797fcf5ef2aSThomas Huth } 4798fcf5ef2aSThomas Huth 4799fcf5ef2aSThomas Huth switch (opf) { 4800fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4801fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4802fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4803fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4804fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4805fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4806fcf5ef2aSThomas Huth break; 4807fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4808fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4809fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4810fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4811fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4812fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4813fcf5ef2aSThomas Huth break; 4814fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4815fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4816fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4817fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4818fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4819fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4820fcf5ef2aSThomas Huth break; 4821fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4822fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4823fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4824fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4825fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4826fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4830fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4831fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4832fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4833fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4834fcf5ef2aSThomas Huth break; 4835fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4836fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4837fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4838fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4839fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4840fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4841fcf5ef2aSThomas Huth break; 4842fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4843fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4844fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4845fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4846fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4847fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4848fcf5ef2aSThomas Huth break; 4849fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4850fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4851fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4852fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4853fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4854fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4858fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4859fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4860fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4861fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4862fcf5ef2aSThomas Huth break; 4863fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4864fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4865fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4866fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4867fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4868fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4872fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4873fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4874fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4875fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4876fcf5ef2aSThomas Huth break; 4877fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4878fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4879fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4880fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4881fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4882fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4883fcf5ef2aSThomas Huth break; 4884fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4885fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4886fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4887fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4888fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4889fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4890fcf5ef2aSThomas Huth break; 4891fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4892fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4893fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4894fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4895fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4896fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4897fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4898fcf5ef2aSThomas Huth break; 4899fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4900fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4901fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4902fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4903fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4904fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4905fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4906fcf5ef2aSThomas Huth break; 4907fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4908fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4909fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4910fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4911fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4912fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4913fcf5ef2aSThomas Huth break; 4914fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4915fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4916fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4917fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4918fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4919fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4920fcf5ef2aSThomas Huth break; 4921fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4922fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4923fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4924fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4925fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4926fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4927fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4928fcf5ef2aSThomas Huth break; 4929fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4930fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4931fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4932fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4933fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4934fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4937fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4938fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4939fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4940fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4941fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4942fcf5ef2aSThomas Huth break; 4943fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4944fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4945fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4946fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4947fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4948fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4949fcf5ef2aSThomas Huth break; 4950fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4951fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4952fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4953fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4954fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4955fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4956fcf5ef2aSThomas Huth break; 4957fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4958fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4959fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4960fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4961fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4962fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4963fcf5ef2aSThomas Huth break; 4964fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4965fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4966fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4967fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4968fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4969fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4970fcf5ef2aSThomas Huth break; 4971fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4972fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4973fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4974fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4975fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4976fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4977fcf5ef2aSThomas Huth break; 4978fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4979fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4980fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4981fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4982fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4983fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4984fcf5ef2aSThomas Huth break; 4985fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4986fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4987fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4988fcf5ef2aSThomas Huth break; 4989fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4990fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4991fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4992fcf5ef2aSThomas Huth break; 4993fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4994fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4995fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4996fcf5ef2aSThomas Huth break; 4997fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4998fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4999fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5000fcf5ef2aSThomas Huth break; 5001fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5002fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5003fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5006fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5007fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5008fcf5ef2aSThomas Huth break; 5009fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5010fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5011fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5012fcf5ef2aSThomas Huth break; 5013fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5014fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5015fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5018fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5019fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5020fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5021fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5022fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5025fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5026fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5027fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5028fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5029fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5030fcf5ef2aSThomas Huth break; 5031fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5032fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5033fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5034fcf5ef2aSThomas Huth break; 5035fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5036fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5037fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5038fcf5ef2aSThomas Huth break; 5039fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5040fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5041fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5042fcf5ef2aSThomas Huth break; 5043fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5044fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5045fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5046fcf5ef2aSThomas Huth break; 5047fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5048fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5049fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5050fcf5ef2aSThomas Huth break; 5051fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5052fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5053fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5054fcf5ef2aSThomas Huth break; 5055fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5056fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5057fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5058fcf5ef2aSThomas Huth break; 5059fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5060fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5061fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5062fcf5ef2aSThomas Huth break; 5063fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5064fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5065fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5066fcf5ef2aSThomas Huth break; 5067fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5068fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5069fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5070fcf5ef2aSThomas Huth break; 5071fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5072fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5073fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5074fcf5ef2aSThomas Huth break; 5075fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5076fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5077fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5078fcf5ef2aSThomas Huth break; 5079fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5080fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5081fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5082fcf5ef2aSThomas Huth break; 5083fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5084fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5085fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5086fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5087fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5088fcf5ef2aSThomas Huth break; 5089fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5090fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5091fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5092fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5093fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5094fcf5ef2aSThomas Huth break; 5095fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5096fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5097fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5098fcf5ef2aSThomas Huth break; 5099fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5100fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5101fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5102fcf5ef2aSThomas Huth break; 5103fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5104fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5105fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5106fcf5ef2aSThomas Huth break; 5107fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5108fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5109fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5110fcf5ef2aSThomas Huth break; 5111fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5112fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5113fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5114fcf5ef2aSThomas Huth break; 5115fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5116fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5117fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5118fcf5ef2aSThomas Huth break; 5119fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5120fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5121fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5122fcf5ef2aSThomas Huth break; 5123fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5124fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5125fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5126fcf5ef2aSThomas Huth break; 5127fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5128fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5129fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5130fcf5ef2aSThomas Huth break; 5131fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5132fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5133fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5134fcf5ef2aSThomas Huth break; 5135fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5136fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5137fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5138fcf5ef2aSThomas Huth break; 5139fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5140fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5141fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5142fcf5ef2aSThomas Huth break; 5143fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5144fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5145fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5146fcf5ef2aSThomas Huth break; 5147fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5148fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5149fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5150fcf5ef2aSThomas Huth break; 5151fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5152fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5153fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5154fcf5ef2aSThomas Huth break; 5155fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5156fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5157fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5158fcf5ef2aSThomas Huth break; 5159fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5160fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5161fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5162fcf5ef2aSThomas Huth break; 5163fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5164fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5165fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5166fcf5ef2aSThomas Huth break; 5167fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5168fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5169fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5170fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5171fcf5ef2aSThomas Huth break; 5172fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5173fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5174fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5175fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5176fcf5ef2aSThomas Huth break; 5177fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5178fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5179fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5182fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5183fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5184fcf5ef2aSThomas Huth break; 5185fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5186fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5187fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5188fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5191fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5192fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5193fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5194fcf5ef2aSThomas Huth break; 5195fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5196fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5197fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5198fcf5ef2aSThomas Huth break; 5199fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5200fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5201fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5202fcf5ef2aSThomas Huth break; 5203fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5204fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5205fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5206fcf5ef2aSThomas Huth break; 5207fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5208fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5209fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5210fcf5ef2aSThomas Huth break; 5211fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5212fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5213fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5214fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5215fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5216fcf5ef2aSThomas Huth break; 5217fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5218fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5219fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5220fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5221fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5222fcf5ef2aSThomas Huth break; 5223fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5224fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5225fcf5ef2aSThomas Huth // XXX 5226fcf5ef2aSThomas Huth goto illegal_insn; 5227fcf5ef2aSThomas Huth default: 5228fcf5ef2aSThomas Huth goto illegal_insn; 5229fcf5ef2aSThomas Huth } 5230fcf5ef2aSThomas Huth #else 5231fcf5ef2aSThomas Huth goto ncp_insn; 5232fcf5ef2aSThomas Huth #endif 5233fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5234fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5235fcf5ef2aSThomas Huth goto illegal_insn; 5236fcf5ef2aSThomas Huth #else 5237fcf5ef2aSThomas Huth goto ncp_insn; 5238fcf5ef2aSThomas Huth #endif 5239fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5240fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5241fcf5ef2aSThomas Huth save_state(dc); 5242fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 524352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5244fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5245fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5246fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5247fcf5ef2aSThomas Huth } else { /* register */ 5248fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5249fcf5ef2aSThomas Huth if (rs2) { 5250fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5251fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5252fcf5ef2aSThomas Huth } else { 5253fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5254fcf5ef2aSThomas Huth } 5255fcf5ef2aSThomas Huth } 5256186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5257ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5258fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5259fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5260553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5261fcf5ef2aSThomas Huth goto jmp_insn; 5262fcf5ef2aSThomas Huth #endif 5263fcf5ef2aSThomas Huth } else { 5264fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 526552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5266fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5267fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5268fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5269fcf5ef2aSThomas Huth } else { /* register */ 5270fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5271fcf5ef2aSThomas Huth if (rs2) { 5272fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5273fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5274fcf5ef2aSThomas Huth } else { 5275fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5276fcf5ef2aSThomas Huth } 5277fcf5ef2aSThomas Huth } 5278fcf5ef2aSThomas Huth switch (xop) { 5279fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5280fcf5ef2aSThomas Huth { 5281186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5282186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5283fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5284fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5285fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5286831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5287fcf5ef2aSThomas Huth } 5288fcf5ef2aSThomas Huth goto jmp_insn; 5289fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5290fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5291fcf5ef2aSThomas Huth { 5292fcf5ef2aSThomas Huth if (!supervisor(dc)) 5293fcf5ef2aSThomas Huth goto priv_insn; 5294186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5295fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5296fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5297fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5298ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5299fcf5ef2aSThomas Huth } 5300fcf5ef2aSThomas Huth goto jmp_insn; 5301fcf5ef2aSThomas Huth #endif 5302fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5303fcf5ef2aSThomas Huth /* nop */ 5304fcf5ef2aSThomas Huth break; 5305fcf5ef2aSThomas Huth case 0x3c: /* save */ 5306ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5307fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5308fcf5ef2aSThomas Huth break; 5309fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5310ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5311fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5312fcf5ef2aSThomas Huth break; 5313fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5314fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5315fcf5ef2aSThomas Huth { 5316fcf5ef2aSThomas Huth switch (rd) { 5317fcf5ef2aSThomas Huth case 0: 5318fcf5ef2aSThomas Huth if (!supervisor(dc)) 5319fcf5ef2aSThomas Huth goto priv_insn; 5320fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5321fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5322dfd1b812SRichard Henderson translator_io_start(&dc->base); 5323ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5324fcf5ef2aSThomas Huth goto jmp_insn; 5325fcf5ef2aSThomas Huth case 1: 5326fcf5ef2aSThomas Huth if (!supervisor(dc)) 5327fcf5ef2aSThomas Huth goto priv_insn; 5328fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5329fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5330dfd1b812SRichard Henderson translator_io_start(&dc->base); 5331ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5332fcf5ef2aSThomas Huth goto jmp_insn; 5333fcf5ef2aSThomas Huth default: 5334fcf5ef2aSThomas Huth goto illegal_insn; 5335fcf5ef2aSThomas Huth } 5336fcf5ef2aSThomas Huth } 5337fcf5ef2aSThomas Huth break; 5338fcf5ef2aSThomas Huth #endif 5339fcf5ef2aSThomas Huth default: 5340fcf5ef2aSThomas Huth goto illegal_insn; 5341fcf5ef2aSThomas Huth } 5342fcf5ef2aSThomas Huth } 5343fcf5ef2aSThomas Huth break; 5344fcf5ef2aSThomas Huth } 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5347fcf5ef2aSThomas Huth { 5348fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5349fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5350fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 535152123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5352fcf5ef2aSThomas Huth 5353fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5354fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5355fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5356fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5357fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5358fcf5ef2aSThomas Huth if (simm != 0) { 5359fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5360fcf5ef2aSThomas Huth } 5361fcf5ef2aSThomas Huth } else { /* register */ 5362fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5363fcf5ef2aSThomas Huth if (rs2 != 0) { 5364fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5365fcf5ef2aSThomas Huth } 5366fcf5ef2aSThomas Huth } 5367fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5368fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5369fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5370fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5371fcf5ef2aSThomas Huth 5372fcf5ef2aSThomas Huth switch (xop) { 5373fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5374fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 537508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5376316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5379fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 538108149118SRichard Henderson dc->mem_idx, MO_UB); 5382fcf5ef2aSThomas Huth break; 5383fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5384fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5386316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5387fcf5ef2aSThomas Huth break; 5388fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5389fcf5ef2aSThomas Huth if (rd & 1) 5390fcf5ef2aSThomas Huth goto illegal_insn; 5391fcf5ef2aSThomas Huth else { 5392fcf5ef2aSThomas Huth TCGv_i64 t64; 5393fcf5ef2aSThomas Huth 5394fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5395fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 539608149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5397316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5398fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5399fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5400fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5401fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5402fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5403fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5404fcf5ef2aSThomas Huth } 5405fcf5ef2aSThomas Huth break; 5406fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5407fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 540808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5409fcf5ef2aSThomas Huth break; 5410fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5411fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 541208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5413316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5414fcf5ef2aSThomas Huth break; 5415fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5416fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5417fcf5ef2aSThomas Huth break; 5418fcf5ef2aSThomas Huth case 0x0f: 5419fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5420fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5421fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5422fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5423fcf5ef2aSThomas Huth break; 5424fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5425fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5426fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5427fcf5ef2aSThomas Huth break; 5428fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5429fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5430fcf5ef2aSThomas Huth break; 5431fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5432fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5433fcf5ef2aSThomas Huth break; 5434fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5435fcf5ef2aSThomas Huth if (rd & 1) { 5436fcf5ef2aSThomas Huth goto illegal_insn; 5437fcf5ef2aSThomas Huth } 5438fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5439fcf5ef2aSThomas Huth goto skip_move; 5440fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5441fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5442fcf5ef2aSThomas Huth break; 5443fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5444fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5445fcf5ef2aSThomas Huth break; 5446fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5447fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5448fcf5ef2aSThomas Huth break; 5449fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5450fcf5ef2aSThomas Huth atomically */ 5451fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5452fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5453fcf5ef2aSThomas Huth break; 5454fcf5ef2aSThomas Huth 5455fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5456fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5457fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5458fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5459fcf5ef2aSThomas Huth goto ncp_insn; 5460fcf5ef2aSThomas Huth #endif 5461fcf5ef2aSThomas Huth #endif 5462fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5463fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5464fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 546508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5466316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5467fcf5ef2aSThomas Huth break; 5468fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5469fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 547008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5471316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5472fcf5ef2aSThomas Huth break; 5473fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5474fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5475fcf5ef2aSThomas Huth break; 5476fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5477fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5478fcf5ef2aSThomas Huth break; 5479fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5480fcf5ef2aSThomas Huth goto skip_move; 5481fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5482fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5483fcf5ef2aSThomas Huth goto jmp_insn; 5484fcf5ef2aSThomas Huth } 5485fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5486fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5487fcf5ef2aSThomas Huth goto skip_move; 5488fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5489fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5490fcf5ef2aSThomas Huth goto jmp_insn; 5491fcf5ef2aSThomas Huth } 5492fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5493fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5494fcf5ef2aSThomas Huth goto skip_move; 5495fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5496fcf5ef2aSThomas Huth goto skip_move; 5497fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5498fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5499fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5500fcf5ef2aSThomas Huth goto jmp_insn; 5501fcf5ef2aSThomas Huth } 5502fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5503fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5504fcf5ef2aSThomas Huth goto skip_move; 5505fcf5ef2aSThomas Huth #endif 5506fcf5ef2aSThomas Huth default: 5507fcf5ef2aSThomas Huth goto illegal_insn; 5508fcf5ef2aSThomas Huth } 5509fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5510fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5511fcf5ef2aSThomas Huth skip_move: ; 5512fcf5ef2aSThomas Huth #endif 5513fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5514fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5515fcf5ef2aSThomas Huth goto jmp_insn; 5516fcf5ef2aSThomas Huth } 5517fcf5ef2aSThomas Huth switch (xop) { 5518fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5519fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5520fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5521fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5522316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5523fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5524fcf5ef2aSThomas Huth break; 5525fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5526fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5527fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5528fcf5ef2aSThomas Huth if (rd == 1) { 5529fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5530fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5531316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5532ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5533fcf5ef2aSThomas Huth break; 5534fcf5ef2aSThomas Huth } 5535fcf5ef2aSThomas Huth #endif 553636ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5537fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5538316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5539ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5540fcf5ef2aSThomas Huth break; 5541fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5542fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5543fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5544fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5545fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5546fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5547fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5548fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5549fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5550fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5551fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5552fcf5ef2aSThomas Huth break; 5553fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5554fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5555fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5556fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5557fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5558fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5559fcf5ef2aSThomas Huth break; 5560fcf5ef2aSThomas Huth default: 5561fcf5ef2aSThomas Huth goto illegal_insn; 5562fcf5ef2aSThomas Huth } 5563fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5564fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5565fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5566fcf5ef2aSThomas Huth 5567fcf5ef2aSThomas Huth switch (xop) { 5568fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5569fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 557008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5571316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5572fcf5ef2aSThomas Huth break; 5573fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5574fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 557508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5576fcf5ef2aSThomas Huth break; 5577fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5578fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 557908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5580316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5581fcf5ef2aSThomas Huth break; 5582fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5583fcf5ef2aSThomas Huth if (rd & 1) 5584fcf5ef2aSThomas Huth goto illegal_insn; 5585fcf5ef2aSThomas Huth else { 5586fcf5ef2aSThomas Huth TCGv_i64 t64; 5587fcf5ef2aSThomas Huth TCGv lo; 5588fcf5ef2aSThomas Huth 5589fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5590fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5591fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5592fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 559308149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5594316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5595fcf5ef2aSThomas Huth } 5596fcf5ef2aSThomas Huth break; 5597fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5598fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5599fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5600fcf5ef2aSThomas Huth break; 5601fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5602fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5603fcf5ef2aSThomas Huth break; 5604fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5605fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5606fcf5ef2aSThomas Huth break; 5607fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5608fcf5ef2aSThomas Huth if (rd & 1) { 5609fcf5ef2aSThomas Huth goto illegal_insn; 5610fcf5ef2aSThomas Huth } 5611fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5612fcf5ef2aSThomas Huth break; 5613fcf5ef2aSThomas Huth #endif 5614fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5615fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5616fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 561708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5618316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5619fcf5ef2aSThomas Huth break; 5620fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5621fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5622fcf5ef2aSThomas Huth break; 5623fcf5ef2aSThomas Huth #endif 5624fcf5ef2aSThomas Huth default: 5625fcf5ef2aSThomas Huth goto illegal_insn; 5626fcf5ef2aSThomas Huth } 5627fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5628fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5629fcf5ef2aSThomas Huth goto jmp_insn; 5630fcf5ef2aSThomas Huth } 5631fcf5ef2aSThomas Huth switch (xop) { 5632fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5633fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5634fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5635fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5636316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5637fcf5ef2aSThomas Huth break; 5638fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5639fcf5ef2aSThomas Huth { 5640fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5641fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5642fcf5ef2aSThomas Huth if (rd == 1) { 564308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5644316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5645fcf5ef2aSThomas Huth break; 5646fcf5ef2aSThomas Huth } 5647fcf5ef2aSThomas Huth #endif 564808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5649316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5650fcf5ef2aSThomas Huth } 5651fcf5ef2aSThomas Huth break; 5652fcf5ef2aSThomas Huth case 0x26: 5653fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5654fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5655fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5656fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5657fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5658fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5659fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5660fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5661fcf5ef2aSThomas Huth before performing the first write. */ 5662fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5663fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5664fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5665fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5666fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5667fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5668fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5669fcf5ef2aSThomas Huth break; 5670fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5671fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5672fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5673fcf5ef2aSThomas Huth goto illegal_insn; 5674fcf5ef2aSThomas Huth #else 5675fcf5ef2aSThomas Huth if (!supervisor(dc)) 5676fcf5ef2aSThomas Huth goto priv_insn; 5677fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5678fcf5ef2aSThomas Huth goto jmp_insn; 5679fcf5ef2aSThomas Huth } 5680fcf5ef2aSThomas Huth goto nfq_insn; 5681fcf5ef2aSThomas Huth #endif 5682fcf5ef2aSThomas Huth #endif 5683fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5684fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5685fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5686fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5687fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5688fcf5ef2aSThomas Huth break; 5689fcf5ef2aSThomas Huth default: 5690fcf5ef2aSThomas Huth goto illegal_insn; 5691fcf5ef2aSThomas Huth } 5692fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5693fcf5ef2aSThomas Huth switch (xop) { 5694fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5695fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5696fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5697fcf5ef2aSThomas Huth goto jmp_insn; 5698fcf5ef2aSThomas Huth } 5699fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5700fcf5ef2aSThomas Huth break; 5701fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5702fcf5ef2aSThomas Huth { 5703fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5704fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5705fcf5ef2aSThomas Huth goto jmp_insn; 5706fcf5ef2aSThomas Huth } 5707fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5708fcf5ef2aSThomas Huth } 5709fcf5ef2aSThomas Huth break; 5710fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5711fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5712fcf5ef2aSThomas Huth goto jmp_insn; 5713fcf5ef2aSThomas Huth } 5714fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5715fcf5ef2aSThomas Huth break; 5716fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5717fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5718fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5719fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5720fcf5ef2aSThomas Huth break; 5721fcf5ef2aSThomas Huth #else 5722fcf5ef2aSThomas Huth case 0x34: /* stc */ 5723fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5724fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5725fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5726fcf5ef2aSThomas Huth goto ncp_insn; 5727fcf5ef2aSThomas Huth #endif 5728fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5729fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5730fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5731fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5732fcf5ef2aSThomas Huth #endif 5733fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5734fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5735fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5736fcf5ef2aSThomas Huth break; 5737fcf5ef2aSThomas Huth #endif 5738fcf5ef2aSThomas Huth default: 5739fcf5ef2aSThomas Huth goto illegal_insn; 5740fcf5ef2aSThomas Huth } 5741fcf5ef2aSThomas Huth } else { 5742fcf5ef2aSThomas Huth goto illegal_insn; 5743fcf5ef2aSThomas Huth } 5744fcf5ef2aSThomas Huth } 5745fcf5ef2aSThomas Huth break; 5746fcf5ef2aSThomas Huth } 5747878cc677SRichard Henderson advance_pc(dc); 5748fcf5ef2aSThomas Huth jmp_insn: 5749a6ca81cbSRichard Henderson return; 5750fcf5ef2aSThomas Huth illegal_insn: 5751fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5752a6ca81cbSRichard Henderson return; 5753fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5754fcf5ef2aSThomas Huth priv_insn: 5755fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5756a6ca81cbSRichard Henderson return; 5757fcf5ef2aSThomas Huth #endif 5758fcf5ef2aSThomas Huth nfpu_insn: 5759fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5760a6ca81cbSRichard Henderson return; 5761fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5762fcf5ef2aSThomas Huth nfq_insn: 5763fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5764a6ca81cbSRichard Henderson return; 5765fcf5ef2aSThomas Huth #endif 5766fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5767fcf5ef2aSThomas Huth ncp_insn: 5768fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5769a6ca81cbSRichard Henderson return; 5770fcf5ef2aSThomas Huth #endif 5771fcf5ef2aSThomas Huth } 5772fcf5ef2aSThomas Huth 57736e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5774fcf5ef2aSThomas Huth { 57756e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5776b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57776e61bc94SEmilio G. Cota int bound; 5778af00be49SEmilio G. Cota 5779af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 57806e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5781fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 57826e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5783576e1c4cSIgor Mammedov dc->def = &env->def; 57846e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 57856e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5786c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57876e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5788c9b459aaSArtyom Tarasenko #endif 5789fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5790fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 57916e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5792c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57936e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5794c9b459aaSArtyom Tarasenko #endif 5795fcf5ef2aSThomas Huth #endif 57966e61bc94SEmilio G. Cota /* 57976e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 57986e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 57996e61bc94SEmilio G. Cota */ 58006e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 58016e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5802af00be49SEmilio G. Cota } 5803fcf5ef2aSThomas Huth 58046e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 58056e61bc94SEmilio G. Cota { 58066e61bc94SEmilio G. Cota } 58076e61bc94SEmilio G. Cota 58086e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 58096e61bc94SEmilio G. Cota { 58106e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5811633c4283SRichard Henderson target_ulong npc = dc->npc; 58126e61bc94SEmilio G. Cota 5813633c4283SRichard Henderson if (npc & 3) { 5814633c4283SRichard Henderson switch (npc) { 5815633c4283SRichard Henderson case JUMP_PC: 5816fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5817633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5818633c4283SRichard Henderson break; 5819633c4283SRichard Henderson case DYNAMIC_PC: 5820633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5821633c4283SRichard Henderson npc = DYNAMIC_PC; 5822633c4283SRichard Henderson break; 5823633c4283SRichard Henderson default: 5824633c4283SRichard Henderson g_assert_not_reached(); 5825fcf5ef2aSThomas Huth } 58266e61bc94SEmilio G. Cota } 5827633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5828633c4283SRichard Henderson } 5829fcf5ef2aSThomas Huth 58306e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 58316e61bc94SEmilio G. Cota { 58326e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5833b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 58346e61bc94SEmilio G. Cota unsigned int insn; 5835fcf5ef2aSThomas Huth 58364e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5837af00be49SEmilio G. Cota dc->base.pc_next += 4; 5838878cc677SRichard Henderson 5839878cc677SRichard Henderson if (!decode(dc, insn)) { 5840878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5841878cc677SRichard Henderson } 5842fcf5ef2aSThomas Huth 5843af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58446e61bc94SEmilio G. Cota return; 5845c5e6ccdfSEmilio G. Cota } 5846af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58476e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5848af00be49SEmilio G. Cota } 58496e61bc94SEmilio G. Cota } 5850fcf5ef2aSThomas Huth 58516e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 58526e61bc94SEmilio G. Cota { 58536e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5854186e7890SRichard Henderson DisasDelayException *e, *e_next; 5855633c4283SRichard Henderson bool may_lookup; 58566e61bc94SEmilio G. Cota 585746bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 585846bb0137SMark Cave-Ayland case DISAS_NEXT: 585946bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5860633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5861fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5862fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5863633c4283SRichard Henderson break; 5864fcf5ef2aSThomas Huth } 5865633c4283SRichard Henderson 5866930f1865SRichard Henderson may_lookup = true; 5867633c4283SRichard Henderson if (dc->pc & 3) { 5868633c4283SRichard Henderson switch (dc->pc) { 5869633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5870633c4283SRichard Henderson break; 5871633c4283SRichard Henderson case DYNAMIC_PC: 5872633c4283SRichard Henderson may_lookup = false; 5873633c4283SRichard Henderson break; 5874633c4283SRichard Henderson default: 5875633c4283SRichard Henderson g_assert_not_reached(); 5876633c4283SRichard Henderson } 5877633c4283SRichard Henderson } else { 5878633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5879633c4283SRichard Henderson } 5880633c4283SRichard Henderson 5881930f1865SRichard Henderson if (dc->npc & 3) { 5882930f1865SRichard Henderson switch (dc->npc) { 5883930f1865SRichard Henderson case JUMP_PC: 5884930f1865SRichard Henderson gen_generic_branch(dc); 5885930f1865SRichard Henderson break; 5886930f1865SRichard Henderson case DYNAMIC_PC: 5887930f1865SRichard Henderson may_lookup = false; 5888930f1865SRichard Henderson break; 5889930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5890930f1865SRichard Henderson break; 5891930f1865SRichard Henderson default: 5892930f1865SRichard Henderson g_assert_not_reached(); 5893930f1865SRichard Henderson } 5894930f1865SRichard Henderson } else { 5895930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5896930f1865SRichard Henderson } 5897633c4283SRichard Henderson if (may_lookup) { 5898633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5899633c4283SRichard Henderson } else { 590007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5901fcf5ef2aSThomas Huth } 590246bb0137SMark Cave-Ayland break; 590346bb0137SMark Cave-Ayland 590446bb0137SMark Cave-Ayland case DISAS_NORETURN: 590546bb0137SMark Cave-Ayland break; 590646bb0137SMark Cave-Ayland 590746bb0137SMark Cave-Ayland case DISAS_EXIT: 590846bb0137SMark Cave-Ayland /* Exit TB */ 590946bb0137SMark Cave-Ayland save_state(dc); 591046bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 591146bb0137SMark Cave-Ayland break; 591246bb0137SMark Cave-Ayland 591346bb0137SMark Cave-Ayland default: 591446bb0137SMark Cave-Ayland g_assert_not_reached(); 5915fcf5ef2aSThomas Huth } 5916186e7890SRichard Henderson 5917186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5918186e7890SRichard Henderson gen_set_label(e->lab); 5919186e7890SRichard Henderson 5920186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5921186e7890SRichard Henderson if (e->npc % 4 == 0) { 5922186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5923186e7890SRichard Henderson } 5924186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5925186e7890SRichard Henderson 5926186e7890SRichard Henderson e_next = e->next; 5927186e7890SRichard Henderson g_free(e); 5928186e7890SRichard Henderson } 5929fcf5ef2aSThomas Huth } 59306e61bc94SEmilio G. Cota 59318eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 59328eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 59336e61bc94SEmilio G. Cota { 59348eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 59358eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 59366e61bc94SEmilio G. Cota } 59376e61bc94SEmilio G. Cota 59386e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 59396e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 59406e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 59416e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 59426e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 59436e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59446e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59456e61bc94SEmilio G. Cota }; 59466e61bc94SEmilio G. Cota 5947597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5948306c8721SRichard Henderson target_ulong pc, void *host_pc) 59496e61bc94SEmilio G. Cota { 59506e61bc94SEmilio G. Cota DisasContext dc = {}; 59516e61bc94SEmilio G. Cota 5952306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5953fcf5ef2aSThomas Huth } 5954fcf5ef2aSThomas Huth 595555c3ceefSRichard Henderson void sparc_tcg_init(void) 5956fcf5ef2aSThomas Huth { 5957fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5958fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5959fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5960fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5961fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5962fcf5ef2aSThomas Huth }; 5963fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5964fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5965fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5966fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5967fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5968fcf5ef2aSThomas Huth }; 5969fcf5ef2aSThomas Huth 5970fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5971fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5972fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5973fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5974fcf5ef2aSThomas Huth #endif 5975fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5976fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5977fcf5ef2aSThomas Huth }; 5978fcf5ef2aSThomas Huth 5979fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5980fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5981fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5982fcf5ef2aSThomas Huth #endif 5983fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5984fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5985fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5986fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5987fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5988fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5989fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5990fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5991fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5992fcf5ef2aSThomas Huth }; 5993fcf5ef2aSThomas Huth 5994fcf5ef2aSThomas Huth unsigned int i; 5995fcf5ef2aSThomas Huth 5996ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5997fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5998fcf5ef2aSThomas Huth "regwptr"); 5999fcf5ef2aSThomas Huth 6000fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 6001ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 6002fcf5ef2aSThomas Huth } 6003fcf5ef2aSThomas Huth 6004fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 6005ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 6006fcf5ef2aSThomas Huth } 6007fcf5ef2aSThomas Huth 6008f764718dSRichard Henderson cpu_regs[0] = NULL; 6009fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 6010ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 6011fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 6012fcf5ef2aSThomas Huth gregnames[i]); 6013fcf5ef2aSThomas Huth } 6014fcf5ef2aSThomas Huth 6015fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 6016fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 6017fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 6018fcf5ef2aSThomas Huth gregnames[i]); 6019fcf5ef2aSThomas Huth } 6020fcf5ef2aSThomas Huth 6021fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 6022ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 6023fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 6024fcf5ef2aSThomas Huth fregnames[i]); 6025fcf5ef2aSThomas Huth } 6026fcf5ef2aSThomas Huth } 6027fcf5ef2aSThomas Huth 6028f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 6029f36aaa53SRichard Henderson const TranslationBlock *tb, 6030f36aaa53SRichard Henderson const uint64_t *data) 6031fcf5ef2aSThomas Huth { 6032f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 6033f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 6034fcf5ef2aSThomas Huth target_ulong pc = data[0]; 6035fcf5ef2aSThomas Huth target_ulong npc = data[1]; 6036fcf5ef2aSThomas Huth 6037fcf5ef2aSThomas Huth env->pc = pc; 6038fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 6039fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 6040fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 6041fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 6042fcf5ef2aSThomas Huth if (env->cond) { 6043fcf5ef2aSThomas Huth env->npc = npc & ~3; 6044fcf5ef2aSThomas Huth } else { 6045fcf5ef2aSThomas Huth env->npc = pc + 4; 6046fcf5ef2aSThomas Huth } 6047fcf5ef2aSThomas Huth } else { 6048fcf5ef2aSThomas Huth env->npc = npc; 6049fcf5ef2aSThomas Huth } 6050fcf5ef2aSThomas Huth } 6051