1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48*a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 65e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 66e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 728aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 801617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 81199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 828aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 837b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 84f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 85afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 86668bb9b7SRichard Henderson # define MAXTL_MASK 0 87af25071cSRichard Henderson #endif 88af25071cSRichard Henderson 89633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 90633c4283SRichard Henderson #define DYNAMIC_PC 1 91633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 92633c4283SRichard Henderson #define JUMP_PC 2 93633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 94633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 95fcf5ef2aSThomas Huth 9646bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9746bb0137SMark Cave-Ayland 98fcf5ef2aSThomas Huth /* global register indexes */ 99fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 100c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 101fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 102fcf5ef2aSThomas Huth static TCGv cpu_y; 103fcf5ef2aSThomas Huth static TCGv cpu_tbr; 104fcf5ef2aSThomas Huth static TCGv cpu_cond; 1052a1905c7SRichard Henderson static TCGv cpu_cc_N; 1062a1905c7SRichard Henderson static TCGv cpu_cc_V; 1072a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1082a1905c7SRichard Henderson static TCGv cpu_icc_C; 109fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1102a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1112a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1122a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 113fcf5ef2aSThomas Huth static TCGv cpu_gsr; 114fcf5ef2aSThomas Huth #else 115af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 116af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 117fcf5ef2aSThomas Huth #endif 1182a1905c7SRichard Henderson 1192a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1202a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1212a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1222a1905c7SRichard Henderson #else 1232a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1242a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1252a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1262a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1272a1905c7SRichard Henderson #endif 1282a1905c7SRichard Henderson 129fcf5ef2aSThomas Huth /* Floating point registers */ 130fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 131d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 132fcf5ef2aSThomas Huth 133af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 134af25071cSRichard Henderson #ifdef TARGET_SPARC64 135cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 136af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 137af25071cSRichard Henderson #else 138cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 139af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 140af25071cSRichard Henderson #endif 141af25071cSRichard Henderson 142533f042fSRichard Henderson typedef struct DisasCompare { 143533f042fSRichard Henderson TCGCond cond; 144533f042fSRichard Henderson TCGv c1; 145533f042fSRichard Henderson int c2; 146533f042fSRichard Henderson } DisasCompare; 147533f042fSRichard Henderson 148186e7890SRichard Henderson typedef struct DisasDelayException { 149186e7890SRichard Henderson struct DisasDelayException *next; 150186e7890SRichard Henderson TCGLabel *lab; 151186e7890SRichard Henderson TCGv_i32 excp; 152186e7890SRichard Henderson /* Saved state at parent insn. */ 153186e7890SRichard Henderson target_ulong pc; 154186e7890SRichard Henderson target_ulong npc; 155186e7890SRichard Henderson } DisasDelayException; 156186e7890SRichard Henderson 157fcf5ef2aSThomas Huth typedef struct DisasContext { 158af00be49SEmilio G. Cota DisasContextBase base; 159fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 160fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 161533f042fSRichard Henderson 162533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 163533f042fSRichard Henderson DisasCompare jump; 164533f042fSRichard Henderson target_ulong jump_pc[2]; 165533f042fSRichard Henderson 166fcf5ef2aSThomas Huth int mem_idx; 16789527e3aSRichard Henderson bool cpu_cond_live; 168c9b459aaSArtyom Tarasenko bool fpu_enabled; 169c9b459aaSArtyom Tarasenko bool address_mask_32bit; 170c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 171c9b459aaSArtyom Tarasenko bool supervisor; 172c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 173c9b459aaSArtyom Tarasenko bool hypervisor; 174c9b459aaSArtyom Tarasenko #endif 175c9b459aaSArtyom Tarasenko #endif 176c9b459aaSArtyom Tarasenko 177fcf5ef2aSThomas Huth sparc_def_t *def; 178fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 179fcf5ef2aSThomas Huth int fprs_dirty; 180fcf5ef2aSThomas Huth int asi; 181fcf5ef2aSThomas Huth #endif 182186e7890SRichard Henderson DisasDelayException *delay_excp_list; 183fcf5ef2aSThomas Huth } DisasContext; 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth // This function uses non-native bit order 186fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 187fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 190fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 191fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 194fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 197fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 198fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 199fcf5ef2aSThomas Huth #else 200fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 201fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 202fcf5ef2aSThomas Huth #endif 203fcf5ef2aSThomas Huth 204fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 205fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 206fcf5ef2aSThomas Huth 207fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 208fcf5ef2aSThomas Huth 2090c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 210fcf5ef2aSThomas Huth { 211fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 212fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 213fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 214fcf5ef2aSThomas Huth we can avoid setting it again. */ 215fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 216fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 217fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth #endif 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth /* floating point registers moves */ 223fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 224fcf5ef2aSThomas Huth { 22536ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 226dc41aa7dSRichard Henderson if (src & 1) { 227dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 228dc41aa7dSRichard Henderson } else { 229dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 230fcf5ef2aSThomas Huth } 231dc41aa7dSRichard Henderson return ret; 232fcf5ef2aSThomas Huth } 233fcf5ef2aSThomas Huth 234fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 235fcf5ef2aSThomas Huth { 2368e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2378e7bbc75SRichard Henderson 2388e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 239fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 240fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 241fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 242fcf5ef2aSThomas Huth } 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 245fcf5ef2aSThomas Huth { 246fcf5ef2aSThomas Huth src = DFPREG(src); 247fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 248fcf5ef2aSThomas Huth } 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 251fcf5ef2aSThomas Huth { 252fcf5ef2aSThomas Huth dst = DFPREG(dst); 253fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 254fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 258fcf5ef2aSThomas Huth { 259fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 260fcf5ef2aSThomas Huth } 261fcf5ef2aSThomas Huth 26233ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26333ec4245SRichard Henderson { 26433ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 26533ec4245SRichard Henderson 26633ec4245SRichard Henderson src = QFPREG(src); 26733ec4245SRichard Henderson tcg_gen_concat_i64_i128(ret, cpu_fpr[src / 2 + 1], cpu_fpr[src / 2]); 26833ec4245SRichard Henderson return ret; 26933ec4245SRichard Henderson } 27033ec4245SRichard Henderson 27133ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 27233ec4245SRichard Henderson { 27333ec4245SRichard Henderson dst = DFPREG(dst); 27433ec4245SRichard Henderson tcg_gen_extr_i128_i64(cpu_fpr[dst / 2 + 1], cpu_fpr[dst / 2], v); 27533ec4245SRichard Henderson gen_update_fprs_dirty(dc, dst); 27633ec4245SRichard Henderson } 27733ec4245SRichard Henderson 278fcf5ef2aSThomas Huth /* moves */ 279fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 280fcf5ef2aSThomas Huth #define supervisor(dc) 0 281fcf5ef2aSThomas Huth #define hypervisor(dc) 0 282fcf5ef2aSThomas Huth #else 283fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 284c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 285c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 286fcf5ef2aSThomas Huth #else 287c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 288668bb9b7SRichard Henderson #define hypervisor(dc) 0 289fcf5ef2aSThomas Huth #endif 290fcf5ef2aSThomas Huth #endif 291fcf5ef2aSThomas Huth 292b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 293b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 294b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 295b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 296b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 297b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 298fcf5ef2aSThomas Huth #else 299b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth 3020c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 303fcf5ef2aSThomas Huth { 304b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 305fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 306b1bc09eaSRichard Henderson } 307fcf5ef2aSThomas Huth } 308fcf5ef2aSThomas Huth 30923ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31023ada1b1SRichard Henderson { 31123ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31223ada1b1SRichard Henderson } 31323ada1b1SRichard Henderson 3140c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 315fcf5ef2aSThomas Huth { 316fcf5ef2aSThomas Huth if (reg > 0) { 317fcf5ef2aSThomas Huth assert(reg < 32); 318fcf5ef2aSThomas Huth return cpu_regs[reg]; 319fcf5ef2aSThomas Huth } else { 32052123f14SRichard Henderson TCGv t = tcg_temp_new(); 321fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 322fcf5ef2aSThomas Huth return t; 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth 3260c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 327fcf5ef2aSThomas Huth { 328fcf5ef2aSThomas Huth if (reg > 0) { 329fcf5ef2aSThomas Huth assert(reg < 32); 330fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth 3340c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 335fcf5ef2aSThomas Huth { 336fcf5ef2aSThomas Huth if (reg > 0) { 337fcf5ef2aSThomas Huth assert(reg < 32); 338fcf5ef2aSThomas Huth return cpu_regs[reg]; 339fcf5ef2aSThomas Huth } else { 34052123f14SRichard Henderson return tcg_temp_new(); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3445645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 345fcf5ef2aSThomas Huth { 3465645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3475645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 348fcf5ef2aSThomas Huth } 349fcf5ef2aSThomas Huth 3505645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 351fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 352fcf5ef2aSThomas Huth { 353fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 354fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 355fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 356fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 357fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35807ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 359fcf5ef2aSThomas Huth } else { 360f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 361fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 363f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth 367b989ce73SRichard Henderson static TCGv gen_carry32(void) 368fcf5ef2aSThomas Huth { 369b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 370b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 371b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 372b989ce73SRichard Henderson return t; 373b989ce73SRichard Henderson } 374b989ce73SRichard Henderson return cpu_icc_C; 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 377b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 378fcf5ef2aSThomas Huth { 379b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 380fcf5ef2aSThomas Huth 381b989ce73SRichard Henderson if (cin) { 382b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 383b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 384b989ce73SRichard Henderson } else { 385b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 386b989ce73SRichard Henderson } 387b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 388b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 389b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 390b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 391b989ce73SRichard Henderson /* 392b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 393b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 394b989ce73SRichard Henderson */ 395b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 396b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 397b989ce73SRichard Henderson } 398b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 399b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 400b989ce73SRichard Henderson } 401fcf5ef2aSThomas Huth 402b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 403b989ce73SRichard Henderson { 404b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 405b989ce73SRichard Henderson } 406fcf5ef2aSThomas Huth 407b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 408b989ce73SRichard Henderson { 409b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 410b989ce73SRichard Henderson 411b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 412b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 413b989ce73SRichard Henderson 414b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 415b989ce73SRichard Henderson 416b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 417b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 418b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 419b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 420b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 421b989ce73SRichard Henderson } 422b989ce73SRichard Henderson 423b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 424b989ce73SRichard Henderson { 425b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 426b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 427b989ce73SRichard Henderson } 428b989ce73SRichard Henderson 429b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 430b989ce73SRichard Henderson { 431b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 432fcf5ef2aSThomas Huth } 433fcf5ef2aSThomas Huth 434f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 435fcf5ef2aSThomas Huth { 436f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 437fcf5ef2aSThomas Huth 438f828df74SRichard Henderson if (cin) { 439f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 440f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 441f828df74SRichard Henderson } else { 442f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 443f828df74SRichard Henderson } 444f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 445f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 446f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 447f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 448f828df74SRichard Henderson #ifdef TARGET_SPARC64 449f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 450f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 451fcf5ef2aSThomas Huth #endif 452f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 453f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 454fcf5ef2aSThomas Huth } 455fcf5ef2aSThomas Huth 456f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 457fcf5ef2aSThomas Huth { 458f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 459fcf5ef2aSThomas Huth } 460fcf5ef2aSThomas Huth 461f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 462fcf5ef2aSThomas Huth { 463f828df74SRichard Henderson TCGv t = tcg_temp_new(); 464fcf5ef2aSThomas Huth 465f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 466f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 467fcf5ef2aSThomas Huth 468f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 469f828df74SRichard Henderson 470f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 471f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 472f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 473f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 474f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 475f828df74SRichard Henderson } 476f828df74SRichard Henderson 477f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 478f828df74SRichard Henderson { 479fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 480f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 481fcf5ef2aSThomas Huth } 482fcf5ef2aSThomas Huth 483f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 484dfebb950SRichard Henderson { 485f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 486dfebb950SRichard Henderson } 487dfebb950SRichard Henderson 4880c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 489fcf5ef2aSThomas Huth { 490b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 49150280618SRichard Henderson TCGv one = tcg_constant_tl(1); 492b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 493b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 494b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 495fcf5ef2aSThomas Huth 496b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 497b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 498fcf5ef2aSThomas Huth 499b989ce73SRichard Henderson /* 500b989ce73SRichard Henderson * if (!(env->y & 1)) 501b989ce73SRichard Henderson * src2 = 0; 502fcf5ef2aSThomas Huth */ 50350280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 504fcf5ef2aSThomas Huth 505b989ce73SRichard Henderson /* 506b989ce73SRichard Henderson * b2 = src1 & 1; 507b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 508b989ce73SRichard Henderson */ 5090b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 510b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 511fcf5ef2aSThomas Huth 512fcf5ef2aSThomas Huth // b1 = N ^ V; 5132a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 514fcf5ef2aSThomas Huth 515b989ce73SRichard Henderson /* 516b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 517b989ce73SRichard Henderson */ 5182a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 519b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 520b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 521fcf5ef2aSThomas Huth 522b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 523fcf5ef2aSThomas Huth } 524fcf5ef2aSThomas Huth 5250c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 526fcf5ef2aSThomas Huth { 527fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 528fcf5ef2aSThomas Huth if (sign_ext) { 529fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 530fcf5ef2aSThomas Huth } else { 531fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 532fcf5ef2aSThomas Huth } 533fcf5ef2aSThomas Huth #else 534fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 535fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 536fcf5ef2aSThomas Huth 537fcf5ef2aSThomas Huth if (sign_ext) { 538fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 539fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 540fcf5ef2aSThomas Huth } else { 541fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 542fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 543fcf5ef2aSThomas Huth } 544fcf5ef2aSThomas Huth 545fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 546fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 547fcf5ef2aSThomas Huth #endif 548fcf5ef2aSThomas Huth } 549fcf5ef2aSThomas Huth 5500c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 551fcf5ef2aSThomas Huth { 552fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 553fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth 5560c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 557fcf5ef2aSThomas Huth { 558fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 559fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 560fcf5ef2aSThomas Huth } 561fcf5ef2aSThomas Huth 562c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 563c2636853SRichard Henderson { 56413260103SRichard Henderson #ifdef TARGET_SPARC64 565c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 56613260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 56713260103SRichard Henderson #else 56813260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 56913260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 57013260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 57113260103SRichard Henderson #endif 572c2636853SRichard Henderson } 573c2636853SRichard Henderson 574c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 575c2636853SRichard Henderson { 57613260103SRichard Henderson TCGv_i64 t64; 57713260103SRichard Henderson 57813260103SRichard Henderson #ifdef TARGET_SPARC64 57913260103SRichard Henderson t64 = cpu_cc_V; 58013260103SRichard Henderson #else 58113260103SRichard Henderson t64 = tcg_temp_new_i64(); 58213260103SRichard Henderson #endif 58313260103SRichard Henderson 58413260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 58513260103SRichard Henderson 58613260103SRichard Henderson #ifdef TARGET_SPARC64 58713260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 58813260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 58913260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 59013260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 59113260103SRichard Henderson #else 59213260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 59313260103SRichard Henderson #endif 59413260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 59513260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 59613260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 597c2636853SRichard Henderson } 598c2636853SRichard Henderson 599c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 600c2636853SRichard Henderson { 60113260103SRichard Henderson TCGv_i64 t64; 60213260103SRichard Henderson 60313260103SRichard Henderson #ifdef TARGET_SPARC64 60413260103SRichard Henderson t64 = cpu_cc_V; 60513260103SRichard Henderson #else 60613260103SRichard Henderson t64 = tcg_temp_new_i64(); 60713260103SRichard Henderson #endif 60813260103SRichard Henderson 60913260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 61013260103SRichard Henderson 61113260103SRichard Henderson #ifdef TARGET_SPARC64 61213260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 61313260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 61413260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 61513260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 61613260103SRichard Henderson #else 61713260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 61813260103SRichard Henderson #endif 61913260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 62013260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 62113260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 622c2636853SRichard Henderson } 623c2636853SRichard Henderson 624a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 625a9aba13dSRichard Henderson { 626a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 627a9aba13dSRichard Henderson } 628a9aba13dSRichard Henderson 629a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 630a9aba13dSRichard Henderson { 631a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 632a9aba13dSRichard Henderson } 633a9aba13dSRichard Henderson 6349c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6359c6ec5bcSRichard Henderson { 6369c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6379c6ec5bcSRichard Henderson } 6389c6ec5bcSRichard Henderson 63945bfed3bSRichard Henderson #ifndef TARGET_SPARC64 64045bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 64145bfed3bSRichard Henderson { 64245bfed3bSRichard Henderson g_assert_not_reached(); 64345bfed3bSRichard Henderson } 64445bfed3bSRichard Henderson #endif 64545bfed3bSRichard Henderson 64645bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 64745bfed3bSRichard Henderson { 64845bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 64945bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 65045bfed3bSRichard Henderson } 65145bfed3bSRichard Henderson 65245bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 65345bfed3bSRichard Henderson { 65445bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 65545bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 65645bfed3bSRichard Henderson } 65745bfed3bSRichard Henderson 6582f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6592f722641SRichard Henderson { 6602f722641SRichard Henderson #ifdef TARGET_SPARC64 6612f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6622f722641SRichard Henderson #else 6632f722641SRichard Henderson g_assert_not_reached(); 6642f722641SRichard Henderson #endif 6652f722641SRichard Henderson } 6662f722641SRichard Henderson 6672f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6682f722641SRichard Henderson { 6692f722641SRichard Henderson #ifdef TARGET_SPARC64 6702f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6712f722641SRichard Henderson #else 6722f722641SRichard Henderson g_assert_not_reached(); 6732f722641SRichard Henderson #endif 6742f722641SRichard Henderson } 6752f722641SRichard Henderson 6764b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6774b6edc0aSRichard Henderson { 6784b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6794b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6804b6edc0aSRichard Henderson #else 6814b6edc0aSRichard Henderson g_assert_not_reached(); 6824b6edc0aSRichard Henderson #endif 6834b6edc0aSRichard Henderson } 6844b6edc0aSRichard Henderson 6854b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 6864b6edc0aSRichard Henderson { 6874b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6884b6edc0aSRichard Henderson TCGv t1, t2, shift; 6894b6edc0aSRichard Henderson 6904b6edc0aSRichard Henderson t1 = tcg_temp_new(); 6914b6edc0aSRichard Henderson t2 = tcg_temp_new(); 6924b6edc0aSRichard Henderson shift = tcg_temp_new(); 6934b6edc0aSRichard Henderson 6944b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 6954b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 6964b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 6974b6edc0aSRichard Henderson 6984b6edc0aSRichard Henderson /* 6994b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7004b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7014b6edc0aSRichard Henderson */ 7024b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7034b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7044b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7054b6edc0aSRichard Henderson 7064b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7074b6edc0aSRichard Henderson #else 7084b6edc0aSRichard Henderson g_assert_not_reached(); 7094b6edc0aSRichard Henderson #endif 7104b6edc0aSRichard Henderson } 7114b6edc0aSRichard Henderson 7124b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7134b6edc0aSRichard Henderson { 7144b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7154b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7164b6edc0aSRichard Henderson #else 7174b6edc0aSRichard Henderson g_assert_not_reached(); 7184b6edc0aSRichard Henderson #endif 7194b6edc0aSRichard Henderson } 7204b6edc0aSRichard Henderson 721*a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 722*a859602cSRichard Henderson { 723*a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 724*a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 725*a859602cSRichard Henderson } 726*a859602cSRichard Henderson 727*a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 728*a859602cSRichard Henderson { 729*a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 730*a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 731*a859602cSRichard Henderson } 732*a859602cSRichard Henderson 73389527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 73489527e3aSRichard Henderson { 73589527e3aSRichard Henderson /* 73689527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 73789527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 73889527e3aSRichard Henderson * cpu_cond may be able to be elided. 73989527e3aSRichard Henderson */ 74089527e3aSRichard Henderson if (dc->cpu_cond_live) { 74189527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 74289527e3aSRichard Henderson dc->cpu_cond_live = false; 74389527e3aSRichard Henderson } 74489527e3aSRichard Henderson } 74589527e3aSRichard Henderson 7460c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 747fcf5ef2aSThomas Huth { 74800ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 74900ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 750533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 751fcf5ef2aSThomas Huth 752533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 753fcf5ef2aSThomas Huth } 754fcf5ef2aSThomas Huth 755fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 756fcf5ef2aSThomas Huth have been set for a jump */ 7570c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 758fcf5ef2aSThomas Huth { 759fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 760fcf5ef2aSThomas Huth gen_generic_branch(dc); 76199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 762fcf5ef2aSThomas Huth } 763fcf5ef2aSThomas Huth } 764fcf5ef2aSThomas Huth 7650c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 766fcf5ef2aSThomas Huth { 767633c4283SRichard Henderson if (dc->npc & 3) { 768633c4283SRichard Henderson switch (dc->npc) { 769633c4283SRichard Henderson case JUMP_PC: 770fcf5ef2aSThomas Huth gen_generic_branch(dc); 77199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 772633c4283SRichard Henderson break; 773633c4283SRichard Henderson case DYNAMIC_PC: 774633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 775633c4283SRichard Henderson break; 776633c4283SRichard Henderson default: 777633c4283SRichard Henderson g_assert_not_reached(); 778633c4283SRichard Henderson } 779633c4283SRichard Henderson } else { 780fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 781fcf5ef2aSThomas Huth } 782fcf5ef2aSThomas Huth } 783fcf5ef2aSThomas Huth 7840c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 785fcf5ef2aSThomas Huth { 786fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 787fcf5ef2aSThomas Huth save_npc(dc); 788fcf5ef2aSThomas Huth } 789fcf5ef2aSThomas Huth 790fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 791fcf5ef2aSThomas Huth { 79289527e3aSRichard Henderson finishing_insn(dc); 793fcf5ef2aSThomas Huth save_state(dc); 794ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 795af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth 798186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 799fcf5ef2aSThomas Huth { 800186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 801186e7890SRichard Henderson 802186e7890SRichard Henderson e->next = dc->delay_excp_list; 803186e7890SRichard Henderson dc->delay_excp_list = e; 804186e7890SRichard Henderson 805186e7890SRichard Henderson e->lab = gen_new_label(); 806186e7890SRichard Henderson e->excp = excp; 807186e7890SRichard Henderson e->pc = dc->pc; 808186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 809186e7890SRichard Henderson assert(e->npc != JUMP_PC); 810186e7890SRichard Henderson e->npc = dc->npc; 811186e7890SRichard Henderson 812186e7890SRichard Henderson return e->lab; 813186e7890SRichard Henderson } 814186e7890SRichard Henderson 815186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 816186e7890SRichard Henderson { 817186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 818186e7890SRichard Henderson } 819186e7890SRichard Henderson 820186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 821186e7890SRichard Henderson { 822186e7890SRichard Henderson TCGv t = tcg_temp_new(); 823186e7890SRichard Henderson TCGLabel *lab; 824186e7890SRichard Henderson 825186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 826186e7890SRichard Henderson 827186e7890SRichard Henderson flush_cond(dc); 828186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 829186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 830fcf5ef2aSThomas Huth } 831fcf5ef2aSThomas Huth 8320c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 833fcf5ef2aSThomas Huth { 83489527e3aSRichard Henderson finishing_insn(dc); 83589527e3aSRichard Henderson 836633c4283SRichard Henderson if (dc->npc & 3) { 837633c4283SRichard Henderson switch (dc->npc) { 838633c4283SRichard Henderson case JUMP_PC: 839fcf5ef2aSThomas Huth gen_generic_branch(dc); 840fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 84199c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 842633c4283SRichard Henderson break; 843633c4283SRichard Henderson case DYNAMIC_PC: 844633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 845fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 846633c4283SRichard Henderson dc->pc = dc->npc; 847633c4283SRichard Henderson break; 848633c4283SRichard Henderson default: 849633c4283SRichard Henderson g_assert_not_reached(); 850633c4283SRichard Henderson } 851fcf5ef2aSThomas Huth } else { 852fcf5ef2aSThomas Huth dc->pc = dc->npc; 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth } 855fcf5ef2aSThomas Huth 856fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 857fcf5ef2aSThomas Huth DisasContext *dc) 858fcf5ef2aSThomas Huth { 859b597eedcSRichard Henderson TCGv t1; 860fcf5ef2aSThomas Huth 8612a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 862c8507ebfSRichard Henderson cmp->c2 = 0; 8632a1905c7SRichard Henderson 8642a1905c7SRichard Henderson switch (cond & 7) { 8652a1905c7SRichard Henderson case 0x0: /* never */ 8662a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 867c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 868fcf5ef2aSThomas Huth break; 8692a1905c7SRichard Henderson 8702a1905c7SRichard Henderson case 0x1: /* eq: Z */ 8712a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 8722a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 8732a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 8742a1905c7SRichard Henderson } else { 8752a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 8762a1905c7SRichard Henderson } 8772a1905c7SRichard Henderson break; 8782a1905c7SRichard Henderson 8792a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 8802a1905c7SRichard Henderson /* 8812a1905c7SRichard Henderson * Simplify: 8822a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 8832a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 8842a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 8852a1905c7SRichard Henderson */ 8862a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 8872a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 8882a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 8892a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 8902a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 8912a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 8922a1905c7SRichard Henderson } 8932a1905c7SRichard Henderson break; 8942a1905c7SRichard Henderson 8952a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 8962a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 8972a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 8982a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 8992a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 9002a1905c7SRichard Henderson } 9012a1905c7SRichard Henderson break; 9022a1905c7SRichard Henderson 9032a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 9042a1905c7SRichard Henderson /* 9052a1905c7SRichard Henderson * Simplify: 9062a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 9072a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 9082a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 9092a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 9102a1905c7SRichard Henderson */ 9112a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9122a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9132a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 9142a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 9152a1905c7SRichard Henderson } else { 9162a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9172a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 9182a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 9192a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9202a1905c7SRichard Henderson } 9212a1905c7SRichard Henderson break; 9222a1905c7SRichard Henderson 9232a1905c7SRichard Henderson case 0x5: /* ltu: C */ 9242a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 9252a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9262a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 9272a1905c7SRichard Henderson } else { 9282a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9292a1905c7SRichard Henderson } 9302a1905c7SRichard Henderson break; 9312a1905c7SRichard Henderson 9322a1905c7SRichard Henderson case 0x6: /* neg: N */ 9332a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9342a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9352a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 9362a1905c7SRichard Henderson } else { 9372a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 9382a1905c7SRichard Henderson } 9392a1905c7SRichard Henderson break; 9402a1905c7SRichard Henderson 9412a1905c7SRichard Henderson case 0x7: /* vs: V */ 9422a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9432a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9442a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 9452a1905c7SRichard Henderson } else { 9462a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 9472a1905c7SRichard Henderson } 9482a1905c7SRichard Henderson break; 9492a1905c7SRichard Henderson } 9502a1905c7SRichard Henderson if (cond & 8) { 9512a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 952fcf5ef2aSThomas Huth } 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 956fcf5ef2aSThomas Huth { 957d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 958d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 959d8c5b92fSRichard Henderson int c2 = 0; 960d8c5b92fSRichard Henderson TCGCond tcond; 961fcf5ef2aSThomas Huth 962d8c5b92fSRichard Henderson /* 963d8c5b92fSRichard Henderson * FCC values: 964d8c5b92fSRichard Henderson * 0 = 965d8c5b92fSRichard Henderson * 1 < 966d8c5b92fSRichard Henderson * 2 > 967d8c5b92fSRichard Henderson * 3 unordered 968d8c5b92fSRichard Henderson */ 969d8c5b92fSRichard Henderson switch (cond & 7) { 970d8c5b92fSRichard Henderson case 0x0: /* fbn */ 971d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 972fcf5ef2aSThomas Huth break; 973d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 974d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 975fcf5ef2aSThomas Huth break; 976d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 977d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 978d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 979d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 980d8c5b92fSRichard Henderson c2 = 1; 981d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 982fcf5ef2aSThomas Huth break; 983d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 984d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 985d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 986d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 987d8c5b92fSRichard Henderson break; 988d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 989d8c5b92fSRichard Henderson c2 = 1; 990d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 991d8c5b92fSRichard Henderson break; 992d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 993d8c5b92fSRichard Henderson c2 = 2; 994d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 995d8c5b92fSRichard Henderson break; 996d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 997d8c5b92fSRichard Henderson c2 = 2; 998d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 999d8c5b92fSRichard Henderson break; 1000d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1001d8c5b92fSRichard Henderson c2 = 3; 1002d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1003fcf5ef2aSThomas Huth break; 1004fcf5ef2aSThomas Huth } 1005d8c5b92fSRichard Henderson if (cond & 8) { 1006d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1007fcf5ef2aSThomas Huth } 1008d8c5b92fSRichard Henderson 1009d8c5b92fSRichard Henderson cmp->cond = tcond; 1010d8c5b92fSRichard Henderson cmp->c2 = c2; 1011d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1012d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth 10152c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 10162c4f56c9SRichard Henderson { 10172c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1018ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1019fcf5ef2aSThomas Huth TCG_COND_EQ, 1020fcf5ef2aSThomas Huth TCG_COND_LE, 1021fcf5ef2aSThomas Huth TCG_COND_LT, 1022fcf5ef2aSThomas Huth }; 10232c4f56c9SRichard Henderson TCGCond tcond; 1024fcf5ef2aSThomas Huth 10252c4f56c9SRichard Henderson if ((cond & 3) == 0) { 10262c4f56c9SRichard Henderson return false; 10272c4f56c9SRichard Henderson } 10282c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 10292c4f56c9SRichard Henderson if (cond & 4) { 10302c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 10312c4f56c9SRichard Henderson } 10322c4f56c9SRichard Henderson 10332c4f56c9SRichard Henderson cmp->cond = tcond; 1034816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1035c8507ebfSRichard Henderson cmp->c2 = 0; 1036816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 10372c4f56c9SRichard Henderson return true; 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1041baf3dbf2SRichard Henderson { 10423590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 10433590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1044baf3dbf2SRichard Henderson } 1045baf3dbf2SRichard Henderson 1046baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1047baf3dbf2SRichard Henderson { 1048baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1049baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1050baf3dbf2SRichard Henderson } 1051baf3dbf2SRichard Henderson 1052baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1053baf3dbf2SRichard Henderson { 1054baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1055daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1056baf3dbf2SRichard Henderson } 1057baf3dbf2SRichard Henderson 1058baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1059baf3dbf2SRichard Henderson { 1060baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1061daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1062baf3dbf2SRichard Henderson } 1063baf3dbf2SRichard Henderson 1064c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1065c6d83e4fSRichard Henderson { 1066c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1067c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1068c6d83e4fSRichard Henderson } 1069c6d83e4fSRichard Henderson 1070c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1071c6d83e4fSRichard Henderson { 1072c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1073daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1074c6d83e4fSRichard Henderson } 1075c6d83e4fSRichard Henderson 1076c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1077c6d83e4fSRichard Henderson { 1078c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1079daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1080daf457d4SRichard Henderson } 1081daf457d4SRichard Henderson 1082daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1083daf457d4SRichard Henderson { 1084daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1085daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1086daf457d4SRichard Henderson 1087daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1088daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1089daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1090daf457d4SRichard Henderson } 1091daf457d4SRichard Henderson 1092daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1093daf457d4SRichard Henderson { 1094daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1095daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1096daf457d4SRichard Henderson 1097daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1098daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1099daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1100c6d83e4fSRichard Henderson } 1101c6d83e4fSRichard Henderson 11023590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1103fcf5ef2aSThomas Huth { 11043590f01eSRichard Henderson /* 11053590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 11063590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 11073590f01eSRichard Henderson * Thus we can simply store FTT into this field. 11083590f01eSRichard Henderson */ 11093590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 11103590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1111fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1112fcf5ef2aSThomas Huth } 1113fcf5ef2aSThomas Huth 1114fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1115fcf5ef2aSThomas Huth { 1116fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1117fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1118fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1119fcf5ef2aSThomas Huth return 1; 1120fcf5ef2aSThomas Huth } 1121fcf5ef2aSThomas Huth #endif 1122fcf5ef2aSThomas Huth return 0; 1123fcf5ef2aSThomas Huth } 1124fcf5ef2aSThomas Huth 1125fcf5ef2aSThomas Huth /* asi moves */ 1126fcf5ef2aSThomas Huth typedef enum { 1127fcf5ef2aSThomas Huth GET_ASI_HELPER, 1128fcf5ef2aSThomas Huth GET_ASI_EXCP, 1129fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1130fcf5ef2aSThomas Huth GET_ASI_DTWINX, 11312786a3f8SRichard Henderson GET_ASI_CODE, 1132fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1133fcf5ef2aSThomas Huth GET_ASI_SHORT, 1134fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1135fcf5ef2aSThomas Huth GET_ASI_BFILL, 1136fcf5ef2aSThomas Huth } ASIType; 1137fcf5ef2aSThomas Huth 1138fcf5ef2aSThomas Huth typedef struct { 1139fcf5ef2aSThomas Huth ASIType type; 1140fcf5ef2aSThomas Huth int asi; 1141fcf5ef2aSThomas Huth int mem_idx; 114214776ab5STony Nguyen MemOp memop; 1143fcf5ef2aSThomas Huth } DisasASI; 1144fcf5ef2aSThomas Huth 1145811cc0b0SRichard Henderson /* 1146811cc0b0SRichard Henderson * Build DisasASI. 1147811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1148811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1149811cc0b0SRichard Henderson */ 1150811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1151fcf5ef2aSThomas Huth { 1152fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1153fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1154fcf5ef2aSThomas Huth 1155811cc0b0SRichard Henderson if (asi == -1) { 1156811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1157811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1158811cc0b0SRichard Henderson goto done; 1159811cc0b0SRichard Henderson } 1160811cc0b0SRichard Henderson 1161fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1162fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1163811cc0b0SRichard Henderson if (asi < 0) { 1164fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1165fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1166fcf5ef2aSThomas Huth } else if (supervisor(dc) 1167fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1168fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1169fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1170fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1171fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1172fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1173fcf5ef2aSThomas Huth switch (asi) { 1174fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1175fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1176fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1177fcf5ef2aSThomas Huth break; 1178fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1179fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1180fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1181fcf5ef2aSThomas Huth break; 11822786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 11832786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 11842786a3f8SRichard Henderson type = GET_ASI_CODE; 11852786a3f8SRichard Henderson break; 11862786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 11872786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 11882786a3f8SRichard Henderson type = GET_ASI_CODE; 11892786a3f8SRichard Henderson break; 1190fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1191fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1192fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1193fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1194fcf5ef2aSThomas Huth break; 1195fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1196fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1197fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1198fcf5ef2aSThomas Huth break; 1199fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1200fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1201fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1202fcf5ef2aSThomas Huth break; 1203fcf5ef2aSThomas Huth } 12046e10f37cSKONRAD Frederic 12056e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 12066e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 12076e10f37cSKONRAD Frederic */ 12086e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1209fcf5ef2aSThomas Huth } else { 1210fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1211fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1212fcf5ef2aSThomas Huth } 1213fcf5ef2aSThomas Huth #else 1214811cc0b0SRichard Henderson if (asi < 0) { 1215fcf5ef2aSThomas Huth asi = dc->asi; 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1218fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1219fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1220fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1221fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1222fcf5ef2aSThomas Huth done properly in the helper. */ 1223fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1224fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1225fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1226fcf5ef2aSThomas Huth } else { 1227fcf5ef2aSThomas Huth switch (asi) { 1228fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1229fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1230fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1231fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1232fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1233fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1234fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1235fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1236fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1239fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1240fcf5ef2aSThomas Huth case ASI_TWINX_N: 1241fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1242fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1243fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 12449a10756dSArtyom Tarasenko if (hypervisor(dc)) { 124584f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 12469a10756dSArtyom Tarasenko } else { 1247fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 12489a10756dSArtyom Tarasenko } 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1251fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1252fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1253fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1254fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1255fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1256fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1257fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1258fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1261fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1262fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1263fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1264fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1265fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1266fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1267fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1268fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1271fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1272fcf5ef2aSThomas Huth case ASI_TWINX_S: 1273fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1274fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1275fcf5ef2aSThomas Huth case ASI_BLK_S: 1276fcf5ef2aSThomas Huth case ASI_BLK_SL: 1277fcf5ef2aSThomas Huth case ASI_FL8_S: 1278fcf5ef2aSThomas Huth case ASI_FL8_SL: 1279fcf5ef2aSThomas Huth case ASI_FL16_S: 1280fcf5ef2aSThomas Huth case ASI_FL16_SL: 1281fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1282fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1283fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1284fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1285fcf5ef2aSThomas Huth } 1286fcf5ef2aSThomas Huth break; 1287fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1288fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1289fcf5ef2aSThomas Huth case ASI_TWINX_P: 1290fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1291fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1292fcf5ef2aSThomas Huth case ASI_BLK_P: 1293fcf5ef2aSThomas Huth case ASI_BLK_PL: 1294fcf5ef2aSThomas Huth case ASI_FL8_P: 1295fcf5ef2aSThomas Huth case ASI_FL8_PL: 1296fcf5ef2aSThomas Huth case ASI_FL16_P: 1297fcf5ef2aSThomas Huth case ASI_FL16_PL: 1298fcf5ef2aSThomas Huth break; 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth switch (asi) { 1301fcf5ef2aSThomas Huth case ASI_REAL: 1302fcf5ef2aSThomas Huth case ASI_REAL_IO: 1303fcf5ef2aSThomas Huth case ASI_REAL_L: 1304fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1305fcf5ef2aSThomas Huth case ASI_N: 1306fcf5ef2aSThomas Huth case ASI_NL: 1307fcf5ef2aSThomas Huth case ASI_AIUP: 1308fcf5ef2aSThomas Huth case ASI_AIUPL: 1309fcf5ef2aSThomas Huth case ASI_AIUS: 1310fcf5ef2aSThomas Huth case ASI_AIUSL: 1311fcf5ef2aSThomas Huth case ASI_S: 1312fcf5ef2aSThomas Huth case ASI_SL: 1313fcf5ef2aSThomas Huth case ASI_P: 1314fcf5ef2aSThomas Huth case ASI_PL: 1315fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1316fcf5ef2aSThomas Huth break; 1317fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1318fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1319fcf5ef2aSThomas Huth case ASI_TWINX_N: 1320fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1321fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1322fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1323fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1324fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1325fcf5ef2aSThomas Huth case ASI_TWINX_P: 1326fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1327fcf5ef2aSThomas Huth case ASI_TWINX_S: 1328fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1329fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1330fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1331fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1332fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1333fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1336fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1337fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1338fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1339fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1340fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1341fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1342fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1343fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1344fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1345fcf5ef2aSThomas Huth case ASI_BLK_S: 1346fcf5ef2aSThomas Huth case ASI_BLK_SL: 1347fcf5ef2aSThomas Huth case ASI_BLK_P: 1348fcf5ef2aSThomas Huth case ASI_BLK_PL: 1349fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case ASI_FL8_S: 1352fcf5ef2aSThomas Huth case ASI_FL8_SL: 1353fcf5ef2aSThomas Huth case ASI_FL8_P: 1354fcf5ef2aSThomas Huth case ASI_FL8_PL: 1355fcf5ef2aSThomas Huth memop = MO_UB; 1356fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case ASI_FL16_S: 1359fcf5ef2aSThomas Huth case ASI_FL16_SL: 1360fcf5ef2aSThomas Huth case ASI_FL16_P: 1361fcf5ef2aSThomas Huth case ASI_FL16_PL: 1362fcf5ef2aSThomas Huth memop = MO_TEUW; 1363fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1364fcf5ef2aSThomas Huth break; 1365fcf5ef2aSThomas Huth } 1366fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1367fcf5ef2aSThomas Huth if (asi & 8) { 1368fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1369fcf5ef2aSThomas Huth } 1370fcf5ef2aSThomas Huth } 1371fcf5ef2aSThomas Huth #endif 1372fcf5ef2aSThomas Huth 1373811cc0b0SRichard Henderson done: 1374fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1375fcf5ef2aSThomas Huth } 1376fcf5ef2aSThomas Huth 1377a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1378a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1379a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1380a76779eeSRichard Henderson { 1381a76779eeSRichard Henderson g_assert_not_reached(); 1382a76779eeSRichard Henderson } 1383a76779eeSRichard Henderson 1384a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1385a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1386a76779eeSRichard Henderson { 1387a76779eeSRichard Henderson g_assert_not_reached(); 1388a76779eeSRichard Henderson } 1389a76779eeSRichard Henderson #endif 1390a76779eeSRichard Henderson 139142071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1392fcf5ef2aSThomas Huth { 1393c03a0fd1SRichard Henderson switch (da->type) { 1394fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1395fcf5ef2aSThomas Huth break; 1396fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1397fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1398fcf5ef2aSThomas Huth break; 1399fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1400c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1401fcf5ef2aSThomas Huth break; 14022786a3f8SRichard Henderson 14032786a3f8SRichard Henderson case GET_ASI_CODE: 14042786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 14052786a3f8SRichard Henderson { 14062786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 14072786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 14082786a3f8SRichard Henderson 14092786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 14102786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 14112786a3f8SRichard Henderson } 14122786a3f8SRichard Henderson break; 14132786a3f8SRichard Henderson #else 14142786a3f8SRichard Henderson g_assert_not_reached(); 14152786a3f8SRichard Henderson #endif 14162786a3f8SRichard Henderson 1417fcf5ef2aSThomas Huth default: 1418fcf5ef2aSThomas Huth { 1419c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1420c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1421fcf5ef2aSThomas Huth 1422fcf5ef2aSThomas Huth save_state(dc); 1423fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1424ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1425fcf5ef2aSThomas Huth #else 1426fcf5ef2aSThomas Huth { 1427fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1428ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1429fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1430fcf5ef2aSThomas Huth } 1431fcf5ef2aSThomas Huth #endif 1432fcf5ef2aSThomas Huth } 1433fcf5ef2aSThomas Huth break; 1434fcf5ef2aSThomas Huth } 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth 143742071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1438c03a0fd1SRichard Henderson { 1439c03a0fd1SRichard Henderson switch (da->type) { 1440fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1441fcf5ef2aSThomas Huth break; 1442c03a0fd1SRichard Henderson 1443fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1444c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1445fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1446fcf5ef2aSThomas Huth break; 1447c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 14483390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 14493390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1450fcf5ef2aSThomas Huth break; 1451c03a0fd1SRichard Henderson } 1452c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1453c03a0fd1SRichard Henderson /* fall through */ 1454c03a0fd1SRichard Henderson 1455c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1456c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1457c03a0fd1SRichard Henderson break; 1458c03a0fd1SRichard Henderson 1459fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1460c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 146198271007SRichard Henderson /* 146298271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 146398271007SRichard Henderson * 146498271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 146598271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 146698271007SRichard Henderson * 146798271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 146898271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 146998271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 147098271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 147198271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 147298271007SRichard Henderson * 147398271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 147498271007SRichard Henderson * in the host endianness. The copy need not be atomic. 147598271007SRichard Henderson */ 1476fcf5ef2aSThomas Huth { 147798271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1478fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1479fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 148098271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1481fcf5ef2aSThomas Huth 148298271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 148398271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 148498271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 148598271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 148698271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 148798271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 148898271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 148998271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1490fcf5ef2aSThomas Huth } 1491fcf5ef2aSThomas Huth break; 1492c03a0fd1SRichard Henderson 1493fcf5ef2aSThomas Huth default: 1494fcf5ef2aSThomas Huth { 1495c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1496c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1497fcf5ef2aSThomas Huth 1498fcf5ef2aSThomas Huth save_state(dc); 1499fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1500ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1501fcf5ef2aSThomas Huth #else 1502fcf5ef2aSThomas Huth { 1503fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1504fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1505ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1506fcf5ef2aSThomas Huth } 1507fcf5ef2aSThomas Huth #endif 1508fcf5ef2aSThomas Huth 1509fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1510fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth break; 1513fcf5ef2aSThomas Huth } 1514fcf5ef2aSThomas Huth } 1515fcf5ef2aSThomas Huth 1516dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1517c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1518c03a0fd1SRichard Henderson { 1519c03a0fd1SRichard Henderson switch (da->type) { 1520c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1521c03a0fd1SRichard Henderson break; 1522c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1523dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1524dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1525c03a0fd1SRichard Henderson break; 1526c03a0fd1SRichard Henderson default: 1527c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1528c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1529c03a0fd1SRichard Henderson break; 1530c03a0fd1SRichard Henderson } 1531c03a0fd1SRichard Henderson } 1532c03a0fd1SRichard Henderson 1533d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1534c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1535c03a0fd1SRichard Henderson { 1536c03a0fd1SRichard Henderson switch (da->type) { 1537fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1538c03a0fd1SRichard Henderson return; 1539fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1540c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1541c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1542fcf5ef2aSThomas Huth break; 1543fcf5ef2aSThomas Huth default: 1544fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1545fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1546fcf5ef2aSThomas Huth break; 1547fcf5ef2aSThomas Huth } 1548fcf5ef2aSThomas Huth } 1549fcf5ef2aSThomas Huth 1550cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1551c03a0fd1SRichard Henderson { 1552c03a0fd1SRichard Henderson switch (da->type) { 1553fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1554fcf5ef2aSThomas Huth break; 1555fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1556cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1557cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1558fcf5ef2aSThomas Huth break; 1559fcf5ef2aSThomas Huth default: 15603db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 15613db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1562af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1563ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 15643db010c3SRichard Henderson } else { 1565c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 156600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 15673db010c3SRichard Henderson TCGv_i64 s64, t64; 15683db010c3SRichard Henderson 15693db010c3SRichard Henderson save_state(dc); 15703db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1571ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 15723db010c3SRichard Henderson 157300ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1574ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 15753db010c3SRichard Henderson 15763db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 15773db010c3SRichard Henderson 15783db010c3SRichard Henderson /* End the TB. */ 15793db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 15803db010c3SRichard Henderson } 1581fcf5ef2aSThomas Huth break; 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth } 1584fcf5ef2aSThomas Huth 1585287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 15863259b9e2SRichard Henderson TCGv addr, int rd) 1587fcf5ef2aSThomas Huth { 15883259b9e2SRichard Henderson MemOp memop = da->memop; 15893259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1590fcf5ef2aSThomas Huth TCGv_i32 d32; 1591fcf5ef2aSThomas Huth TCGv_i64 d64; 1592287b1152SRichard Henderson TCGv addr_tmp; 1593fcf5ef2aSThomas Huth 15943259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 15953259b9e2SRichard Henderson if (size == MO_128) { 15963259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 15973259b9e2SRichard Henderson } 15983259b9e2SRichard Henderson 15993259b9e2SRichard Henderson switch (da->type) { 1600fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1601fcf5ef2aSThomas Huth break; 1602fcf5ef2aSThomas Huth 1603fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 16043259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1605fcf5ef2aSThomas Huth switch (size) { 16063259b9e2SRichard Henderson case MO_32: 1607388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 16083259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1609fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1610fcf5ef2aSThomas Huth break; 16113259b9e2SRichard Henderson 16123259b9e2SRichard Henderson case MO_64: 16133259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 1614fcf5ef2aSThomas Huth break; 16153259b9e2SRichard Henderson 16163259b9e2SRichard Henderson case MO_128: 1617fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 16183259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1619287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1620287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1621287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1622fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1623fcf5ef2aSThomas Huth break; 1624fcf5ef2aSThomas Huth default: 1625fcf5ef2aSThomas Huth g_assert_not_reached(); 1626fcf5ef2aSThomas Huth } 1627fcf5ef2aSThomas Huth break; 1628fcf5ef2aSThomas Huth 1629fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1630fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 16313259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1632fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1633287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1634287b1152SRichard Henderson for (int i = 0; ; ++i) { 16353259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 16363259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1637fcf5ef2aSThomas Huth if (i == 7) { 1638fcf5ef2aSThomas Huth break; 1639fcf5ef2aSThomas Huth } 1640287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1641287b1152SRichard Henderson addr = addr_tmp; 1642fcf5ef2aSThomas Huth } 1643fcf5ef2aSThomas Huth } else { 1644fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1645fcf5ef2aSThomas Huth } 1646fcf5ef2aSThomas Huth break; 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1649fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 16503259b9e2SRichard Henderson if (orig_size == MO_64) { 16513259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 16523259b9e2SRichard Henderson memop | MO_ALIGN); 1653fcf5ef2aSThomas Huth } else { 1654fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1655fcf5ef2aSThomas Huth } 1656fcf5ef2aSThomas Huth break; 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth default: 1659fcf5ef2aSThomas Huth { 16603259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 16613259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1662fcf5ef2aSThomas Huth 1663fcf5ef2aSThomas Huth save_state(dc); 1664fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1665fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1666fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1667fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1668fcf5ef2aSThomas Huth switch (size) { 16693259b9e2SRichard Henderson case MO_32: 1670fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1671ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1672388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1673fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1674fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1675fcf5ef2aSThomas Huth break; 16763259b9e2SRichard Henderson case MO_64: 16773259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 16783259b9e2SRichard Henderson r_asi, r_mop); 1679fcf5ef2aSThomas Huth break; 16803259b9e2SRichard Henderson case MO_128: 1681fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1682ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1683287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1684287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1685287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 16863259b9e2SRichard Henderson r_asi, r_mop); 1687fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1688fcf5ef2aSThomas Huth break; 1689fcf5ef2aSThomas Huth default: 1690fcf5ef2aSThomas Huth g_assert_not_reached(); 1691fcf5ef2aSThomas Huth } 1692fcf5ef2aSThomas Huth } 1693fcf5ef2aSThomas Huth break; 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth } 1696fcf5ef2aSThomas Huth 1697287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 16983259b9e2SRichard Henderson TCGv addr, int rd) 16993259b9e2SRichard Henderson { 17003259b9e2SRichard Henderson MemOp memop = da->memop; 17013259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1702fcf5ef2aSThomas Huth TCGv_i32 d32; 1703287b1152SRichard Henderson TCGv addr_tmp; 1704fcf5ef2aSThomas Huth 17053259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 17063259b9e2SRichard Henderson if (size == MO_128) { 17073259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 17083259b9e2SRichard Henderson } 17093259b9e2SRichard Henderson 17103259b9e2SRichard Henderson switch (da->type) { 1711fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1712fcf5ef2aSThomas Huth break; 1713fcf5ef2aSThomas Huth 1714fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 17153259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1716fcf5ef2aSThomas Huth switch (size) { 17173259b9e2SRichard Henderson case MO_32: 1718fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 17193259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1720fcf5ef2aSThomas Huth break; 17213259b9e2SRichard Henderson case MO_64: 17223259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17233259b9e2SRichard Henderson memop | MO_ALIGN_4); 1724fcf5ef2aSThomas Huth break; 17253259b9e2SRichard Henderson case MO_128: 1726fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 1727fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 1728fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 1729fcf5ef2aSThomas Huth having to probe the second page before performing the first 1730fcf5ef2aSThomas Huth write. */ 17313259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17323259b9e2SRichard Henderson memop | MO_ALIGN_16); 1733287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1734287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1735287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1736fcf5ef2aSThomas Huth break; 1737fcf5ef2aSThomas Huth default: 1738fcf5ef2aSThomas Huth g_assert_not_reached(); 1739fcf5ef2aSThomas Huth } 1740fcf5ef2aSThomas Huth break; 1741fcf5ef2aSThomas Huth 1742fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1743fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 17443259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1745fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1746287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1747287b1152SRichard Henderson for (int i = 0; ; ++i) { 17483259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 17493259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1750fcf5ef2aSThomas Huth if (i == 7) { 1751fcf5ef2aSThomas Huth break; 1752fcf5ef2aSThomas Huth } 1753287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1754287b1152SRichard Henderson addr = addr_tmp; 1755fcf5ef2aSThomas Huth } 1756fcf5ef2aSThomas Huth } else { 1757fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1758fcf5ef2aSThomas Huth } 1759fcf5ef2aSThomas Huth break; 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1762fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 17633259b9e2SRichard Henderson if (orig_size == MO_64) { 17643259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17653259b9e2SRichard Henderson memop | MO_ALIGN); 1766fcf5ef2aSThomas Huth } else { 1767fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1768fcf5ef2aSThomas Huth } 1769fcf5ef2aSThomas Huth break; 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth default: 1772fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1773fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1774fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 1775fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1776fcf5ef2aSThomas Huth break; 1777fcf5ef2aSThomas Huth } 1778fcf5ef2aSThomas Huth } 1779fcf5ef2aSThomas Huth 178042071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1781fcf5ef2aSThomas Huth { 1782a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 1783a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 1784fcf5ef2aSThomas Huth 1785c03a0fd1SRichard Henderson switch (da->type) { 1786fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1787fcf5ef2aSThomas Huth return; 1788fcf5ef2aSThomas Huth 1789fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1790ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1791ebbbec92SRichard Henderson { 1792ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1793ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1794ebbbec92SRichard Henderson 1795ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 1796ebbbec92SRichard Henderson /* 1797ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1798ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 1799ebbbec92SRichard Henderson * the order of the writebacks. 1800ebbbec92SRichard Henderson */ 1801ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1802ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 1803ebbbec92SRichard Henderson } else { 1804ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 1805ebbbec92SRichard Henderson } 1806ebbbec92SRichard Henderson } 1807fcf5ef2aSThomas Huth break; 1808ebbbec92SRichard Henderson #else 1809ebbbec92SRichard Henderson g_assert_not_reached(); 1810ebbbec92SRichard Henderson #endif 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1813fcf5ef2aSThomas Huth { 1814fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1815fcf5ef2aSThomas Huth 1816c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 1817fcf5ef2aSThomas Huth 1818fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 1819fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 1820fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 1821c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1822a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1823fcf5ef2aSThomas Huth } else { 1824a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1825fcf5ef2aSThomas Huth } 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth break; 1828fcf5ef2aSThomas Huth 18292786a3f8SRichard Henderson case GET_ASI_CODE: 18302786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 18312786a3f8SRichard Henderson { 18322786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 18332786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 18342786a3f8SRichard Henderson 18352786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 18362786a3f8SRichard Henderson 18372786a3f8SRichard Henderson /* See above. */ 18382786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 18392786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 18402786a3f8SRichard Henderson } else { 18412786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 18422786a3f8SRichard Henderson } 18432786a3f8SRichard Henderson } 18442786a3f8SRichard Henderson break; 18452786a3f8SRichard Henderson #else 18462786a3f8SRichard Henderson g_assert_not_reached(); 18472786a3f8SRichard Henderson #endif 18482786a3f8SRichard Henderson 1849fcf5ef2aSThomas Huth default: 1850fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1851fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 1852fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 1853fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 1854fcf5ef2aSThomas Huth { 1855c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1856c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1857fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth save_state(dc); 1860ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth /* See above. */ 1863c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1864a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1865fcf5ef2aSThomas Huth } else { 1866a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1867fcf5ef2aSThomas Huth } 1868fcf5ef2aSThomas Huth } 1869fcf5ef2aSThomas Huth break; 1870fcf5ef2aSThomas Huth } 1871fcf5ef2aSThomas Huth 1872fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 1873fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 1874fcf5ef2aSThomas Huth } 1875fcf5ef2aSThomas Huth 187642071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1877c03a0fd1SRichard Henderson { 1878c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 1879fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 1880fcf5ef2aSThomas Huth 1881c03a0fd1SRichard Henderson switch (da->type) { 1882fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1883fcf5ef2aSThomas Huth break; 1884fcf5ef2aSThomas Huth 1885fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1886ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1887ebbbec92SRichard Henderson { 1888ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1889ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1890ebbbec92SRichard Henderson 1891ebbbec92SRichard Henderson /* 1892ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1893ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 1894ebbbec92SRichard Henderson * the order of the construction. 1895ebbbec92SRichard Henderson */ 1896ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1897ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 1898ebbbec92SRichard Henderson } else { 1899ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 1900ebbbec92SRichard Henderson } 1901ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 1902ebbbec92SRichard Henderson } 1903fcf5ef2aSThomas Huth break; 1904ebbbec92SRichard Henderson #else 1905ebbbec92SRichard Henderson g_assert_not_reached(); 1906ebbbec92SRichard Henderson #endif 1907fcf5ef2aSThomas Huth 1908fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1909fcf5ef2aSThomas Huth { 1910fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1911fcf5ef2aSThomas Huth 1912fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 1913fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 1914fcf5ef2aSThomas Huth we must swap the order of the construction. */ 1915c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1916a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1917fcf5ef2aSThomas Huth } else { 1918a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1919fcf5ef2aSThomas Huth } 1920c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 1921fcf5ef2aSThomas Huth } 1922fcf5ef2aSThomas Huth break; 1923fcf5ef2aSThomas Huth 1924a76779eeSRichard Henderson case GET_ASI_BFILL: 1925a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 192654c3e953SRichard Henderson /* 192754c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 192854c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 192954c3e953SRichard Henderson */ 1930a76779eeSRichard Henderson { 193154c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 193254c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 193354c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 193454c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 1935a76779eeSRichard Henderson 193654c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 193754c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 193854c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 193954c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 194054c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 194154c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 1942a76779eeSRichard Henderson } 1943a76779eeSRichard Henderson break; 1944a76779eeSRichard Henderson 1945fcf5ef2aSThomas Huth default: 1946fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1947fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 1948fcf5ef2aSThomas Huth { 1949c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1950c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1951fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1952fcf5ef2aSThomas Huth 1953fcf5ef2aSThomas Huth /* See above. */ 1954c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1955a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1956fcf5ef2aSThomas Huth } else { 1957a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1958fcf5ef2aSThomas Huth } 1959fcf5ef2aSThomas Huth 1960fcf5ef2aSThomas Huth save_state(dc); 1961ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1962fcf5ef2aSThomas Huth } 1963fcf5ef2aSThomas Huth break; 1964fcf5ef2aSThomas Huth } 1965fcf5ef2aSThomas Huth } 1966fcf5ef2aSThomas Huth 1967fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 1968fcf5ef2aSThomas Huth { 1969f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 1970fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 1971dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 1972fcf5ef2aSThomas Huth 1973fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 1974fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 1975fcf5ef2aSThomas Huth the later. */ 1976fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 1977c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 1978fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 1979fcf5ef2aSThomas Huth 1980fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 1981fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 1982388a6465SRichard Henderson dst = tcg_temp_new_i32(); 198300ab7e61SRichard Henderson zero = tcg_constant_i32(0); 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 1986fcf5ef2aSThomas Huth 1987fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1988f7ec8155SRichard Henderson #else 1989f7ec8155SRichard Henderson qemu_build_not_reached(); 1990f7ec8155SRichard Henderson #endif 1991fcf5ef2aSThomas Huth } 1992fcf5ef2aSThomas Huth 1993fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 1994fcf5ef2aSThomas Huth { 1995f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 1996fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 1997c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 1998fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 1999fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2000fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2001f7ec8155SRichard Henderson #else 2002f7ec8155SRichard Henderson qemu_build_not_reached(); 2003f7ec8155SRichard Henderson #endif 2004fcf5ef2aSThomas Huth } 2005fcf5ef2aSThomas Huth 2006fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2007fcf5ef2aSThomas Huth { 2008f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2009fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2010fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2011c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 2012fcf5ef2aSThomas Huth 2013c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, c2, 2014fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2015c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, c2, 2016fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2017fcf5ef2aSThomas Huth 2018fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2019f7ec8155SRichard Henderson #else 2020f7ec8155SRichard Henderson qemu_build_not_reached(); 2021f7ec8155SRichard Henderson #endif 2022fcf5ef2aSThomas Huth } 2023fcf5ef2aSThomas Huth 2024f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 20255d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2026fcf5ef2aSThomas Huth { 2027fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2028fcf5ef2aSThomas Huth 2029fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2030ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2031fcf5ef2aSThomas Huth 2032fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2033fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2034fcf5ef2aSThomas Huth 2035fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2036fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2037ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2038fcf5ef2aSThomas Huth 2039fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2040fcf5ef2aSThomas Huth { 2041fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2042fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2043fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2044fcf5ef2aSThomas Huth } 2045fcf5ef2aSThomas Huth } 2046fcf5ef2aSThomas Huth #endif 2047fcf5ef2aSThomas Huth 204806c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 204906c060d9SRichard Henderson { 205006c060d9SRichard Henderson return DFPREG(x); 205106c060d9SRichard Henderson } 205206c060d9SRichard Henderson 205306c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 205406c060d9SRichard Henderson { 205506c060d9SRichard Henderson return QFPREG(x); 205606c060d9SRichard Henderson } 205706c060d9SRichard Henderson 2058878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2059878cc677SRichard Henderson #include "decode-insns.c.inc" 2060878cc677SRichard Henderson 2061878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2062878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2063878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2064878cc677SRichard Henderson 2065878cc677SRichard Henderson #define avail_ALL(C) true 2066878cc677SRichard Henderson #ifdef TARGET_SPARC64 2067878cc677SRichard Henderson # define avail_32(C) false 2068af25071cSRichard Henderson # define avail_ASR17(C) false 2069d0a11d25SRichard Henderson # define avail_CASA(C) true 2070c2636853SRichard Henderson # define avail_DIV(C) true 2071b5372650SRichard Henderson # define avail_MUL(C) true 20720faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2073878cc677SRichard Henderson # define avail_64(C) true 20745d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2075af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2076b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2077b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2078878cc677SRichard Henderson #else 2079878cc677SRichard Henderson # define avail_32(C) true 2080af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2081d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2082c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2083b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 20840faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2085878cc677SRichard Henderson # define avail_64(C) false 20865d617bfbSRichard Henderson # define avail_GL(C) false 2087af25071cSRichard Henderson # define avail_HYPV(C) false 2088b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2089b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2090878cc677SRichard Henderson #endif 2091878cc677SRichard Henderson 2092878cc677SRichard Henderson /* Default case for non jump instructions. */ 2093878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2094878cc677SRichard Henderson { 20954a8d145dSRichard Henderson TCGLabel *l1; 20964a8d145dSRichard Henderson 209789527e3aSRichard Henderson finishing_insn(dc); 209889527e3aSRichard Henderson 2099878cc677SRichard Henderson if (dc->npc & 3) { 2100878cc677SRichard Henderson switch (dc->npc) { 2101878cc677SRichard Henderson case DYNAMIC_PC: 2102878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2103878cc677SRichard Henderson dc->pc = dc->npc; 2104444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2105444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2106878cc677SRichard Henderson break; 21074a8d145dSRichard Henderson 2108878cc677SRichard Henderson case JUMP_PC: 2109878cc677SRichard Henderson /* we can do a static jump */ 21104a8d145dSRichard Henderson l1 = gen_new_label(); 2111533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 21124a8d145dSRichard Henderson 21134a8d145dSRichard Henderson /* jump not taken */ 21144a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 21154a8d145dSRichard Henderson 21164a8d145dSRichard Henderson /* jump taken */ 21174a8d145dSRichard Henderson gen_set_label(l1); 21184a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 21194a8d145dSRichard Henderson 2120878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2121878cc677SRichard Henderson break; 21224a8d145dSRichard Henderson 2123878cc677SRichard Henderson default: 2124878cc677SRichard Henderson g_assert_not_reached(); 2125878cc677SRichard Henderson } 2126878cc677SRichard Henderson } else { 2127878cc677SRichard Henderson dc->pc = dc->npc; 2128878cc677SRichard Henderson dc->npc = dc->npc + 4; 2129878cc677SRichard Henderson } 2130878cc677SRichard Henderson return true; 2131878cc677SRichard Henderson } 2132878cc677SRichard Henderson 21336d2a0768SRichard Henderson /* 21346d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 21356d2a0768SRichard Henderson */ 21366d2a0768SRichard Henderson 21379d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 21383951b7a8SRichard Henderson bool annul, int disp) 2139276567aaSRichard Henderson { 21403951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2141c76c8045SRichard Henderson target_ulong npc; 2142c76c8045SRichard Henderson 214389527e3aSRichard Henderson finishing_insn(dc); 214489527e3aSRichard Henderson 21452d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 21462d9bb237SRichard Henderson if (annul) { 21472d9bb237SRichard Henderson dc->pc = dest; 21482d9bb237SRichard Henderson dc->npc = dest + 4; 21492d9bb237SRichard Henderson } else { 21502d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21512d9bb237SRichard Henderson dc->npc = dest; 21522d9bb237SRichard Henderson } 21532d9bb237SRichard Henderson return true; 21542d9bb237SRichard Henderson } 21552d9bb237SRichard Henderson 21562d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 21572d9bb237SRichard Henderson npc = dc->npc; 21582d9bb237SRichard Henderson if (npc & 3) { 21592d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21602d9bb237SRichard Henderson if (annul) { 21612d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 21622d9bb237SRichard Henderson } 21632d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 21642d9bb237SRichard Henderson } else { 21652d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 21662d9bb237SRichard Henderson dc->npc = dc->pc + 4; 21672d9bb237SRichard Henderson } 21682d9bb237SRichard Henderson return true; 21692d9bb237SRichard Henderson } 21702d9bb237SRichard Henderson 2171c76c8045SRichard Henderson flush_cond(dc); 2172c76c8045SRichard Henderson npc = dc->npc; 21736b3e4cc6SRichard Henderson 2174276567aaSRichard Henderson if (annul) { 21756b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 21766b3e4cc6SRichard Henderson 2177c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 21786b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 21796b3e4cc6SRichard Henderson gen_set_label(l1); 21806b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 21816b3e4cc6SRichard Henderson 21826b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2183276567aaSRichard Henderson } else { 21846b3e4cc6SRichard Henderson if (npc & 3) { 21856b3e4cc6SRichard Henderson switch (npc) { 21866b3e4cc6SRichard Henderson case DYNAMIC_PC: 21876b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 21886b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 21896b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 21909d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2191c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 21926b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 21936b3e4cc6SRichard Henderson dc->pc = npc; 21946b3e4cc6SRichard Henderson break; 21956b3e4cc6SRichard Henderson default: 21966b3e4cc6SRichard Henderson g_assert_not_reached(); 21976b3e4cc6SRichard Henderson } 21986b3e4cc6SRichard Henderson } else { 21996b3e4cc6SRichard Henderson dc->pc = npc; 2200533f042fSRichard Henderson dc->npc = JUMP_PC; 2201533f042fSRichard Henderson dc->jump = *cmp; 22026b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 22036b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2204dd7dbfccSRichard Henderson 2205dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2206dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2207c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 22089d4e2bc7SRichard Henderson } else { 2209c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 22109d4e2bc7SRichard Henderson } 221189527e3aSRichard Henderson dc->cpu_cond_live = true; 22126b3e4cc6SRichard Henderson } 2213276567aaSRichard Henderson } 2214276567aaSRichard Henderson return true; 2215276567aaSRichard Henderson } 2216276567aaSRichard Henderson 2217af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2218af25071cSRichard Henderson { 2219af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2220af25071cSRichard Henderson return true; 2221af25071cSRichard Henderson } 2222af25071cSRichard Henderson 222306c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 222406c060d9SRichard Henderson { 222506c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 222606c060d9SRichard Henderson return true; 222706c060d9SRichard Henderson } 222806c060d9SRichard Henderson 222906c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 223006c060d9SRichard Henderson { 223106c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 223206c060d9SRichard Henderson return false; 223306c060d9SRichard Henderson } 223406c060d9SRichard Henderson return raise_unimpfpop(dc); 223506c060d9SRichard Henderson } 223606c060d9SRichard Henderson 2237276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2238276567aaSRichard Henderson { 22391ea9c62aSRichard Henderson DisasCompare cmp; 2240276567aaSRichard Henderson 22411ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 22423951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2243276567aaSRichard Henderson } 2244276567aaSRichard Henderson 2245276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2246276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2247276567aaSRichard Henderson 224845196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 224945196ea4SRichard Henderson { 2250d5471936SRichard Henderson DisasCompare cmp; 225145196ea4SRichard Henderson 225245196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 225345196ea4SRichard Henderson return true; 225445196ea4SRichard Henderson } 2255d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 22563951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 225745196ea4SRichard Henderson } 225845196ea4SRichard Henderson 225945196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 226045196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 226145196ea4SRichard Henderson 2262ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2263ab9ffe98SRichard Henderson { 2264ab9ffe98SRichard Henderson DisasCompare cmp; 2265ab9ffe98SRichard Henderson 2266ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2267ab9ffe98SRichard Henderson return false; 2268ab9ffe98SRichard Henderson } 22692c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2270ab9ffe98SRichard Henderson return false; 2271ab9ffe98SRichard Henderson } 22723951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2273ab9ffe98SRichard Henderson } 2274ab9ffe98SRichard Henderson 227523ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 227623ada1b1SRichard Henderson { 227723ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 227823ada1b1SRichard Henderson 227923ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 228023ada1b1SRichard Henderson gen_mov_pc_npc(dc); 228123ada1b1SRichard Henderson dc->npc = target; 228223ada1b1SRichard Henderson return true; 228323ada1b1SRichard Henderson } 228423ada1b1SRichard Henderson 228545196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 228645196ea4SRichard Henderson { 228745196ea4SRichard Henderson /* 228845196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 228945196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 229045196ea4SRichard Henderson */ 229145196ea4SRichard Henderson #ifdef TARGET_SPARC64 229245196ea4SRichard Henderson return false; 229345196ea4SRichard Henderson #else 229445196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 229545196ea4SRichard Henderson return true; 229645196ea4SRichard Henderson #endif 229745196ea4SRichard Henderson } 229845196ea4SRichard Henderson 22996d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 23006d2a0768SRichard Henderson { 23016d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 23026d2a0768SRichard Henderson if (a->rd) { 23036d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 23046d2a0768SRichard Henderson } 23056d2a0768SRichard Henderson return advance_pc(dc); 23066d2a0768SRichard Henderson } 23076d2a0768SRichard Henderson 23080faef01bSRichard Henderson /* 23090faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 23100faef01bSRichard Henderson */ 23110faef01bSRichard Henderson 231230376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 231330376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 231430376636SRichard Henderson { 231530376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 231630376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 231730376636SRichard Henderson DisasCompare cmp; 231830376636SRichard Henderson TCGLabel *lab; 231930376636SRichard Henderson TCGv_i32 trap; 232030376636SRichard Henderson 232130376636SRichard Henderson /* Trap never. */ 232230376636SRichard Henderson if (cond == 0) { 232330376636SRichard Henderson return advance_pc(dc); 232430376636SRichard Henderson } 232530376636SRichard Henderson 232630376636SRichard Henderson /* 232730376636SRichard Henderson * Immediate traps are the most common case. Since this value is 232830376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 232930376636SRichard Henderson */ 233030376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 233130376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 233230376636SRichard Henderson } else { 233330376636SRichard Henderson trap = tcg_temp_new_i32(); 233430376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 233530376636SRichard Henderson if (imm) { 233630376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 233730376636SRichard Henderson } else { 233830376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 233930376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 234030376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 234130376636SRichard Henderson } 234230376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 234330376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 234430376636SRichard Henderson } 234530376636SRichard Henderson 234689527e3aSRichard Henderson finishing_insn(dc); 234789527e3aSRichard Henderson 234830376636SRichard Henderson /* Trap always. */ 234930376636SRichard Henderson if (cond == 8) { 235030376636SRichard Henderson save_state(dc); 235130376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 235230376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 235330376636SRichard Henderson return true; 235430376636SRichard Henderson } 235530376636SRichard Henderson 235630376636SRichard Henderson /* Conditional trap. */ 235730376636SRichard Henderson flush_cond(dc); 235830376636SRichard Henderson lab = delay_exceptionv(dc, trap); 235930376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2360c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 236130376636SRichard Henderson 236230376636SRichard Henderson return advance_pc(dc); 236330376636SRichard Henderson } 236430376636SRichard Henderson 236530376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 236630376636SRichard Henderson { 236730376636SRichard Henderson if (avail_32(dc) && a->cc) { 236830376636SRichard Henderson return false; 236930376636SRichard Henderson } 237030376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 237130376636SRichard Henderson } 237230376636SRichard Henderson 237330376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 237430376636SRichard Henderson { 237530376636SRichard Henderson if (avail_64(dc)) { 237630376636SRichard Henderson return false; 237730376636SRichard Henderson } 237830376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 237930376636SRichard Henderson } 238030376636SRichard Henderson 238130376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 238230376636SRichard Henderson { 238330376636SRichard Henderson if (avail_32(dc)) { 238430376636SRichard Henderson return false; 238530376636SRichard Henderson } 238630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 238730376636SRichard Henderson } 238830376636SRichard Henderson 2389af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2390af25071cSRichard Henderson { 2391af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2392af25071cSRichard Henderson return advance_pc(dc); 2393af25071cSRichard Henderson } 2394af25071cSRichard Henderson 2395af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2396af25071cSRichard Henderson { 2397af25071cSRichard Henderson if (avail_32(dc)) { 2398af25071cSRichard Henderson return false; 2399af25071cSRichard Henderson } 2400af25071cSRichard Henderson if (a->mmask) { 2401af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2402af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2403af25071cSRichard Henderson } 2404af25071cSRichard Henderson if (a->cmask) { 2405af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2406af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2407af25071cSRichard Henderson } 2408af25071cSRichard Henderson return advance_pc(dc); 2409af25071cSRichard Henderson } 2410af25071cSRichard Henderson 2411af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2412af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2413af25071cSRichard Henderson { 2414af25071cSRichard Henderson if (!priv) { 2415af25071cSRichard Henderson return raise_priv(dc); 2416af25071cSRichard Henderson } 2417af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2418af25071cSRichard Henderson return advance_pc(dc); 2419af25071cSRichard Henderson } 2420af25071cSRichard Henderson 2421af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2422af25071cSRichard Henderson { 2423af25071cSRichard Henderson return cpu_y; 2424af25071cSRichard Henderson } 2425af25071cSRichard Henderson 2426af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2427af25071cSRichard Henderson { 2428af25071cSRichard Henderson /* 2429af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2430af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2431af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2432af25071cSRichard Henderson */ 2433af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2434af25071cSRichard Henderson return false; 2435af25071cSRichard Henderson } 2436af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2437af25071cSRichard Henderson } 2438af25071cSRichard Henderson 2439af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2440af25071cSRichard Henderson { 2441c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2442c92948f2SClément Chigot return dst; 2443af25071cSRichard Henderson } 2444af25071cSRichard Henderson 2445af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2446af25071cSRichard Henderson 2447af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2448af25071cSRichard Henderson { 2449af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2450af25071cSRichard Henderson return dst; 2451af25071cSRichard Henderson } 2452af25071cSRichard Henderson 2453af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2454af25071cSRichard Henderson 2455af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2456af25071cSRichard Henderson { 2457af25071cSRichard Henderson #ifdef TARGET_SPARC64 2458af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2459af25071cSRichard Henderson #else 2460af25071cSRichard Henderson qemu_build_not_reached(); 2461af25071cSRichard Henderson #endif 2462af25071cSRichard Henderson } 2463af25071cSRichard Henderson 2464af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2465af25071cSRichard Henderson 2466af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2467af25071cSRichard Henderson { 2468af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2469af25071cSRichard Henderson 2470af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2471af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2472af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2473af25071cSRichard Henderson } 2474af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2475af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2476af25071cSRichard Henderson return dst; 2477af25071cSRichard Henderson } 2478af25071cSRichard Henderson 2479af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2480af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2481af25071cSRichard Henderson 2482af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2483af25071cSRichard Henderson { 2484af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2485af25071cSRichard Henderson } 2486af25071cSRichard Henderson 2487af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2488af25071cSRichard Henderson 2489af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2490af25071cSRichard Henderson { 2491af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2492af25071cSRichard Henderson return dst; 2493af25071cSRichard Henderson } 2494af25071cSRichard Henderson 2495af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2496af25071cSRichard Henderson 2497af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2498af25071cSRichard Henderson { 2499af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2500af25071cSRichard Henderson return cpu_gsr; 2501af25071cSRichard Henderson } 2502af25071cSRichard Henderson 2503af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2504af25071cSRichard Henderson 2505af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2506af25071cSRichard Henderson { 2507af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2508af25071cSRichard Henderson return dst; 2509af25071cSRichard Henderson } 2510af25071cSRichard Henderson 2511af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2512af25071cSRichard Henderson 2513af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2514af25071cSRichard Henderson { 2515577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2516577efa45SRichard Henderson return dst; 2517af25071cSRichard Henderson } 2518af25071cSRichard Henderson 2519af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2520af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2521af25071cSRichard Henderson 2522af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2523af25071cSRichard Henderson { 2524af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2525af25071cSRichard Henderson 2526af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2527af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2528af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2529af25071cSRichard Henderson } 2530af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2531af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2532af25071cSRichard Henderson return dst; 2533af25071cSRichard Henderson } 2534af25071cSRichard Henderson 2535af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2536af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2537af25071cSRichard Henderson 2538af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2539af25071cSRichard Henderson { 2540577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2541577efa45SRichard Henderson return dst; 2542af25071cSRichard Henderson } 2543af25071cSRichard Henderson 2544af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2545af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2546af25071cSRichard Henderson 2547af25071cSRichard Henderson /* 2548af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2549af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2550af25071cSRichard Henderson * this ASR as impl. dep 2551af25071cSRichard Henderson */ 2552af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2553af25071cSRichard Henderson { 2554af25071cSRichard Henderson return tcg_constant_tl(1); 2555af25071cSRichard Henderson } 2556af25071cSRichard Henderson 2557af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2558af25071cSRichard Henderson 2559668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2560668bb9b7SRichard Henderson { 2561668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2562668bb9b7SRichard Henderson return dst; 2563668bb9b7SRichard Henderson } 2564668bb9b7SRichard Henderson 2565668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2566668bb9b7SRichard Henderson 2567668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2568668bb9b7SRichard Henderson { 2569668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2570668bb9b7SRichard Henderson return dst; 2571668bb9b7SRichard Henderson } 2572668bb9b7SRichard Henderson 2573668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2574668bb9b7SRichard Henderson 2575668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2576668bb9b7SRichard Henderson { 2577668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2578668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2579668bb9b7SRichard Henderson 2580668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2581668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2582668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2583668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2584668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2585668bb9b7SRichard Henderson 2586668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2587668bb9b7SRichard Henderson return dst; 2588668bb9b7SRichard Henderson } 2589668bb9b7SRichard Henderson 2590668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2591668bb9b7SRichard Henderson 2592668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2593668bb9b7SRichard Henderson { 25942da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 25952da789deSRichard Henderson return dst; 2596668bb9b7SRichard Henderson } 2597668bb9b7SRichard Henderson 2598668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2599668bb9b7SRichard Henderson 2600668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2601668bb9b7SRichard Henderson { 26022da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 26032da789deSRichard Henderson return dst; 2604668bb9b7SRichard Henderson } 2605668bb9b7SRichard Henderson 2606668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2607668bb9b7SRichard Henderson 2608668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2609668bb9b7SRichard Henderson { 26102da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 26112da789deSRichard Henderson return dst; 2612668bb9b7SRichard Henderson } 2613668bb9b7SRichard Henderson 2614668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2615668bb9b7SRichard Henderson 2616668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2617668bb9b7SRichard Henderson { 2618577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2619577efa45SRichard Henderson return dst; 2620668bb9b7SRichard Henderson } 2621668bb9b7SRichard Henderson 2622668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2623668bb9b7SRichard Henderson do_rdhstick_cmpr) 2624668bb9b7SRichard Henderson 26255d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 26265d617bfbSRichard Henderson { 2627cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2628cd6269f7SRichard Henderson return dst; 26295d617bfbSRichard Henderson } 26305d617bfbSRichard Henderson 26315d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 26325d617bfbSRichard Henderson 26335d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 26345d617bfbSRichard Henderson { 26355d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26365d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26375d617bfbSRichard Henderson 26385d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26395d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 26405d617bfbSRichard Henderson return dst; 26415d617bfbSRichard Henderson #else 26425d617bfbSRichard Henderson qemu_build_not_reached(); 26435d617bfbSRichard Henderson #endif 26445d617bfbSRichard Henderson } 26455d617bfbSRichard Henderson 26465d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 26475d617bfbSRichard Henderson 26485d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 26495d617bfbSRichard Henderson { 26505d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26515d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26525d617bfbSRichard Henderson 26535d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26545d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 26555d617bfbSRichard Henderson return dst; 26565d617bfbSRichard Henderson #else 26575d617bfbSRichard Henderson qemu_build_not_reached(); 26585d617bfbSRichard Henderson #endif 26595d617bfbSRichard Henderson } 26605d617bfbSRichard Henderson 26615d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 26625d617bfbSRichard Henderson 26635d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 26645d617bfbSRichard Henderson { 26655d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26665d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26675d617bfbSRichard Henderson 26685d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26695d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 26705d617bfbSRichard Henderson return dst; 26715d617bfbSRichard Henderson #else 26725d617bfbSRichard Henderson qemu_build_not_reached(); 26735d617bfbSRichard Henderson #endif 26745d617bfbSRichard Henderson } 26755d617bfbSRichard Henderson 26765d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 26775d617bfbSRichard Henderson 26785d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 26795d617bfbSRichard Henderson { 26805d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26815d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26825d617bfbSRichard Henderson 26835d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26845d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 26855d617bfbSRichard Henderson return dst; 26865d617bfbSRichard Henderson #else 26875d617bfbSRichard Henderson qemu_build_not_reached(); 26885d617bfbSRichard Henderson #endif 26895d617bfbSRichard Henderson } 26905d617bfbSRichard Henderson 26915d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 26925d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 26935d617bfbSRichard Henderson 26945d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 26955d617bfbSRichard Henderson { 26965d617bfbSRichard Henderson return cpu_tbr; 26975d617bfbSRichard Henderson } 26985d617bfbSRichard Henderson 2699e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 27005d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 27015d617bfbSRichard Henderson 27025d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 27035d617bfbSRichard Henderson { 27045d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 27055d617bfbSRichard Henderson return dst; 27065d617bfbSRichard Henderson } 27075d617bfbSRichard Henderson 27085d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 27095d617bfbSRichard Henderson 27105d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 27115d617bfbSRichard Henderson { 27125d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 27135d617bfbSRichard Henderson return dst; 27145d617bfbSRichard Henderson } 27155d617bfbSRichard Henderson 27165d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 27175d617bfbSRichard Henderson 27185d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 27195d617bfbSRichard Henderson { 27205d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 27215d617bfbSRichard Henderson return dst; 27225d617bfbSRichard Henderson } 27235d617bfbSRichard Henderson 27245d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 27255d617bfbSRichard Henderson 27265d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 27275d617bfbSRichard Henderson { 27285d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 27295d617bfbSRichard Henderson return dst; 27305d617bfbSRichard Henderson } 27315d617bfbSRichard Henderson 27325d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 27335d617bfbSRichard Henderson 27345d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 27355d617bfbSRichard Henderson { 27365d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 27375d617bfbSRichard Henderson return dst; 27385d617bfbSRichard Henderson } 27395d617bfbSRichard Henderson 27405d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 27415d617bfbSRichard Henderson 27425d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 27435d617bfbSRichard Henderson { 27445d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 27455d617bfbSRichard Henderson return dst; 27465d617bfbSRichard Henderson } 27475d617bfbSRichard Henderson 27485d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 27495d617bfbSRichard Henderson do_rdcanrestore) 27505d617bfbSRichard Henderson 27515d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 27525d617bfbSRichard Henderson { 27535d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 27545d617bfbSRichard Henderson return dst; 27555d617bfbSRichard Henderson } 27565d617bfbSRichard Henderson 27575d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 27585d617bfbSRichard Henderson 27595d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 27605d617bfbSRichard Henderson { 27615d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 27625d617bfbSRichard Henderson return dst; 27635d617bfbSRichard Henderson } 27645d617bfbSRichard Henderson 27655d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 27665d617bfbSRichard Henderson 27675d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 27685d617bfbSRichard Henderson { 27695d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 27705d617bfbSRichard Henderson return dst; 27715d617bfbSRichard Henderson } 27725d617bfbSRichard Henderson 27735d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 27745d617bfbSRichard Henderson 27755d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 27765d617bfbSRichard Henderson { 27775d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 27785d617bfbSRichard Henderson return dst; 27795d617bfbSRichard Henderson } 27805d617bfbSRichard Henderson 27815d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 27825d617bfbSRichard Henderson 27835d617bfbSRichard Henderson /* UA2005 strand status */ 27845d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 27855d617bfbSRichard Henderson { 27862da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 27872da789deSRichard Henderson return dst; 27885d617bfbSRichard Henderson } 27895d617bfbSRichard Henderson 27905d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 27915d617bfbSRichard Henderson 27925d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 27935d617bfbSRichard Henderson { 27942da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 27952da789deSRichard Henderson return dst; 27965d617bfbSRichard Henderson } 27975d617bfbSRichard Henderson 27985d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 27995d617bfbSRichard Henderson 2800e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 2801e8325dc0SRichard Henderson { 2802e8325dc0SRichard Henderson if (avail_64(dc)) { 2803e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 2804e8325dc0SRichard Henderson return advance_pc(dc); 2805e8325dc0SRichard Henderson } 2806e8325dc0SRichard Henderson return false; 2807e8325dc0SRichard Henderson } 2808e8325dc0SRichard Henderson 28090faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 28100faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 28110faef01bSRichard Henderson { 28120faef01bSRichard Henderson TCGv src; 28130faef01bSRichard Henderson 28140faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 28150faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 28160faef01bSRichard Henderson return false; 28170faef01bSRichard Henderson } 28180faef01bSRichard Henderson if (!priv) { 28190faef01bSRichard Henderson return raise_priv(dc); 28200faef01bSRichard Henderson } 28210faef01bSRichard Henderson 28220faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 28230faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 28240faef01bSRichard Henderson } else { 28250faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 28260faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 28270faef01bSRichard Henderson src = src1; 28280faef01bSRichard Henderson } else { 28290faef01bSRichard Henderson src = tcg_temp_new(); 28300faef01bSRichard Henderson if (a->imm) { 28310faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 28320faef01bSRichard Henderson } else { 28330faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 28340faef01bSRichard Henderson } 28350faef01bSRichard Henderson } 28360faef01bSRichard Henderson } 28370faef01bSRichard Henderson func(dc, src); 28380faef01bSRichard Henderson return advance_pc(dc); 28390faef01bSRichard Henderson } 28400faef01bSRichard Henderson 28410faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 28420faef01bSRichard Henderson { 28430faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 28440faef01bSRichard Henderson } 28450faef01bSRichard Henderson 28460faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 28470faef01bSRichard Henderson 28480faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 28490faef01bSRichard Henderson { 28500faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 28510faef01bSRichard Henderson } 28520faef01bSRichard Henderson 28530faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 28540faef01bSRichard Henderson 28550faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 28560faef01bSRichard Henderson { 28570faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 28580faef01bSRichard Henderson 28590faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 28600faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 28610faef01bSRichard Henderson /* End TB to notice changed ASI. */ 28620faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 28630faef01bSRichard Henderson } 28640faef01bSRichard Henderson 28650faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 28660faef01bSRichard Henderson 28670faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 28680faef01bSRichard Henderson { 28690faef01bSRichard Henderson #ifdef TARGET_SPARC64 28700faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 28710faef01bSRichard Henderson dc->fprs_dirty = 0; 28720faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 28730faef01bSRichard Henderson #else 28740faef01bSRichard Henderson qemu_build_not_reached(); 28750faef01bSRichard Henderson #endif 28760faef01bSRichard Henderson } 28770faef01bSRichard Henderson 28780faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 28790faef01bSRichard Henderson 28800faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 28810faef01bSRichard Henderson { 28820faef01bSRichard Henderson gen_trap_ifnofpu(dc); 28830faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 28840faef01bSRichard Henderson } 28850faef01bSRichard Henderson 28860faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 28870faef01bSRichard Henderson 28880faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 28890faef01bSRichard Henderson { 28900faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 28910faef01bSRichard Henderson } 28920faef01bSRichard Henderson 28930faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 28940faef01bSRichard Henderson 28950faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 28960faef01bSRichard Henderson { 28970faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 28980faef01bSRichard Henderson } 28990faef01bSRichard Henderson 29000faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 29010faef01bSRichard Henderson 29020faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 29030faef01bSRichard Henderson { 29040faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 29050faef01bSRichard Henderson } 29060faef01bSRichard Henderson 29070faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 29080faef01bSRichard Henderson 29090faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 29100faef01bSRichard Henderson { 29110faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29120faef01bSRichard Henderson 2913577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 2914577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 29150faef01bSRichard Henderson translator_io_start(&dc->base); 2916577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29170faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29180faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29190faef01bSRichard Henderson } 29200faef01bSRichard Henderson 29210faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 29220faef01bSRichard Henderson 29230faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 29240faef01bSRichard Henderson { 29250faef01bSRichard Henderson #ifdef TARGET_SPARC64 29260faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29270faef01bSRichard Henderson 29280faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 29290faef01bSRichard Henderson translator_io_start(&dc->base); 29300faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 29310faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29320faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29330faef01bSRichard Henderson #else 29340faef01bSRichard Henderson qemu_build_not_reached(); 29350faef01bSRichard Henderson #endif 29360faef01bSRichard Henderson } 29370faef01bSRichard Henderson 29380faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 29390faef01bSRichard Henderson 29400faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 29410faef01bSRichard Henderson { 29420faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29430faef01bSRichard Henderson 2944577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 2945577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 29460faef01bSRichard Henderson translator_io_start(&dc->base); 2947577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29480faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29490faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29500faef01bSRichard Henderson } 29510faef01bSRichard Henderson 29520faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 29530faef01bSRichard Henderson 29540faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 29550faef01bSRichard Henderson { 295689527e3aSRichard Henderson finishing_insn(dc); 29570faef01bSRichard Henderson save_state(dc); 29580faef01bSRichard Henderson gen_helper_power_down(tcg_env); 29590faef01bSRichard Henderson } 29600faef01bSRichard Henderson 29610faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 29620faef01bSRichard Henderson 296325524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 296425524734SRichard Henderson { 296525524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 296625524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 296725524734SRichard Henderson } 296825524734SRichard Henderson 296925524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 297025524734SRichard Henderson 29719422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 29729422278eSRichard Henderson { 29739422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 2974cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 2975cd6269f7SRichard Henderson 2976cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 2977cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 29789422278eSRichard Henderson } 29799422278eSRichard Henderson 29809422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 29819422278eSRichard Henderson 29829422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 29839422278eSRichard Henderson { 29849422278eSRichard Henderson #ifdef TARGET_SPARC64 29859422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29869422278eSRichard Henderson 29879422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29889422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 29899422278eSRichard Henderson #else 29909422278eSRichard Henderson qemu_build_not_reached(); 29919422278eSRichard Henderson #endif 29929422278eSRichard Henderson } 29939422278eSRichard Henderson 29949422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 29959422278eSRichard Henderson 29969422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 29979422278eSRichard Henderson { 29989422278eSRichard Henderson #ifdef TARGET_SPARC64 29999422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30009422278eSRichard Henderson 30019422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30029422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 30039422278eSRichard Henderson #else 30049422278eSRichard Henderson qemu_build_not_reached(); 30059422278eSRichard Henderson #endif 30069422278eSRichard Henderson } 30079422278eSRichard Henderson 30089422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 30099422278eSRichard Henderson 30109422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 30119422278eSRichard Henderson { 30129422278eSRichard Henderson #ifdef TARGET_SPARC64 30139422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30149422278eSRichard Henderson 30159422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30169422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 30179422278eSRichard Henderson #else 30189422278eSRichard Henderson qemu_build_not_reached(); 30199422278eSRichard Henderson #endif 30209422278eSRichard Henderson } 30219422278eSRichard Henderson 30229422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 30239422278eSRichard Henderson 30249422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 30259422278eSRichard Henderson { 30269422278eSRichard Henderson #ifdef TARGET_SPARC64 30279422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30289422278eSRichard Henderson 30299422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30309422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 30319422278eSRichard Henderson #else 30329422278eSRichard Henderson qemu_build_not_reached(); 30339422278eSRichard Henderson #endif 30349422278eSRichard Henderson } 30359422278eSRichard Henderson 30369422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 30379422278eSRichard Henderson 30389422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 30399422278eSRichard Henderson { 30409422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30419422278eSRichard Henderson 30429422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 30439422278eSRichard Henderson translator_io_start(&dc->base); 30449422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 30459422278eSRichard Henderson /* End TB to handle timer interrupt */ 30469422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30479422278eSRichard Henderson } 30489422278eSRichard Henderson 30499422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 30509422278eSRichard Henderson 30519422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 30529422278eSRichard Henderson { 30539422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 30549422278eSRichard Henderson } 30559422278eSRichard Henderson 30569422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 30579422278eSRichard Henderson 30589422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 30599422278eSRichard Henderson { 30609422278eSRichard Henderson save_state(dc); 30619422278eSRichard Henderson if (translator_io_start(&dc->base)) { 30629422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30639422278eSRichard Henderson } 30649422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 30659422278eSRichard Henderson dc->npc = DYNAMIC_PC; 30669422278eSRichard Henderson } 30679422278eSRichard Henderson 30689422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 30699422278eSRichard Henderson 30709422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 30719422278eSRichard Henderson { 30729422278eSRichard Henderson save_state(dc); 30739422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 30749422278eSRichard Henderson dc->npc = DYNAMIC_PC; 30759422278eSRichard Henderson } 30769422278eSRichard Henderson 30779422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 30789422278eSRichard Henderson 30799422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 30809422278eSRichard Henderson { 30819422278eSRichard Henderson if (translator_io_start(&dc->base)) { 30829422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30839422278eSRichard Henderson } 30849422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 30859422278eSRichard Henderson } 30869422278eSRichard Henderson 30879422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 30889422278eSRichard Henderson 30899422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 30909422278eSRichard Henderson { 30919422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 30929422278eSRichard Henderson } 30939422278eSRichard Henderson 30949422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 30959422278eSRichard Henderson 30969422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 30979422278eSRichard Henderson { 30989422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 30999422278eSRichard Henderson } 31009422278eSRichard Henderson 31019422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 31029422278eSRichard Henderson 31039422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 31049422278eSRichard Henderson { 31059422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 31069422278eSRichard Henderson } 31079422278eSRichard Henderson 31089422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 31099422278eSRichard Henderson 31109422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 31119422278eSRichard Henderson { 31129422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 31139422278eSRichard Henderson } 31149422278eSRichard Henderson 31159422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 31169422278eSRichard Henderson 31179422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 31189422278eSRichard Henderson { 31199422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 31209422278eSRichard Henderson } 31219422278eSRichard Henderson 31229422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 31239422278eSRichard Henderson 31249422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 31259422278eSRichard Henderson { 31269422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 31279422278eSRichard Henderson } 31289422278eSRichard Henderson 31299422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 31309422278eSRichard Henderson 31319422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 31329422278eSRichard Henderson { 31339422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 31349422278eSRichard Henderson } 31359422278eSRichard Henderson 31369422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 31379422278eSRichard Henderson 31389422278eSRichard Henderson /* UA2005 strand status */ 31399422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 31409422278eSRichard Henderson { 31412da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 31429422278eSRichard Henderson } 31439422278eSRichard Henderson 31449422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 31459422278eSRichard Henderson 3146bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3147bb97f2f5SRichard Henderson 3148bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3149bb97f2f5SRichard Henderson { 3150bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3151bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3152bb97f2f5SRichard Henderson } 3153bb97f2f5SRichard Henderson 3154bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3155bb97f2f5SRichard Henderson 3156bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3157bb97f2f5SRichard Henderson { 3158bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3159bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3160bb97f2f5SRichard Henderson 3161bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3162bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3163bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3164bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3165bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3166bb97f2f5SRichard Henderson 3167bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3168bb97f2f5SRichard Henderson } 3169bb97f2f5SRichard Henderson 3170bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3171bb97f2f5SRichard Henderson 3172bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3173bb97f2f5SRichard Henderson { 31742da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3175bb97f2f5SRichard Henderson } 3176bb97f2f5SRichard Henderson 3177bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3178bb97f2f5SRichard Henderson 3179bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3180bb97f2f5SRichard Henderson { 31812da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3182bb97f2f5SRichard Henderson } 3183bb97f2f5SRichard Henderson 3184bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3185bb97f2f5SRichard Henderson 3186bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3187bb97f2f5SRichard Henderson { 3188bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3189bb97f2f5SRichard Henderson 3190577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3191bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3192bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3193577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3194bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3195bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3196bb97f2f5SRichard Henderson } 3197bb97f2f5SRichard Henderson 3198bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3199bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3200bb97f2f5SRichard Henderson 320125524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 320225524734SRichard Henderson { 320325524734SRichard Henderson if (!supervisor(dc)) { 320425524734SRichard Henderson return raise_priv(dc); 320525524734SRichard Henderson } 320625524734SRichard Henderson if (saved) { 320725524734SRichard Henderson gen_helper_saved(tcg_env); 320825524734SRichard Henderson } else { 320925524734SRichard Henderson gen_helper_restored(tcg_env); 321025524734SRichard Henderson } 321125524734SRichard Henderson return advance_pc(dc); 321225524734SRichard Henderson } 321325524734SRichard Henderson 321425524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 321525524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 321625524734SRichard Henderson 3217d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3218d3825800SRichard Henderson { 3219d3825800SRichard Henderson return advance_pc(dc); 3220d3825800SRichard Henderson } 3221d3825800SRichard Henderson 32220faef01bSRichard Henderson /* 32230faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 32240faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 32250faef01bSRichard Henderson */ 32265458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 32275458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 32280faef01bSRichard Henderson 3229b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3230428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 32312a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 32322a45b736SRichard Henderson bool logic_cc) 3233428881deSRichard Henderson { 3234428881deSRichard Henderson TCGv dst, src1; 3235428881deSRichard Henderson 3236428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3237428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3238428881deSRichard Henderson return false; 3239428881deSRichard Henderson } 3240428881deSRichard Henderson 32412a45b736SRichard Henderson if (logic_cc) { 32422a45b736SRichard Henderson dst = cpu_cc_N; 3243428881deSRichard Henderson } else { 3244428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3245428881deSRichard Henderson } 3246428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3247428881deSRichard Henderson 3248428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3249428881deSRichard Henderson if (funci) { 3250428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3251428881deSRichard Henderson } else { 3252428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3253428881deSRichard Henderson } 3254428881deSRichard Henderson } else { 3255428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3256428881deSRichard Henderson } 32572a45b736SRichard Henderson 32582a45b736SRichard Henderson if (logic_cc) { 32592a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 32602a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 32612a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 32622a45b736SRichard Henderson } 32632a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 32642a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 32652a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 32662a45b736SRichard Henderson } 32672a45b736SRichard Henderson 3268428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3269428881deSRichard Henderson return advance_pc(dc); 3270428881deSRichard Henderson } 3271428881deSRichard Henderson 3272b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3273428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3274428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3275428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3276428881deSRichard Henderson { 3277428881deSRichard Henderson if (a->cc) { 3278b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3279428881deSRichard Henderson } 3280b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3281428881deSRichard Henderson } 3282428881deSRichard Henderson 3283428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3284428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3285428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3286428881deSRichard Henderson { 3287b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3288428881deSRichard Henderson } 3289428881deSRichard Henderson 3290b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3291b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3292b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3293b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3294428881deSRichard Henderson 3295b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3296b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3297b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3298b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3299a9aba13dSRichard Henderson 3300428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3301428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3302428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3303428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3304428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3305428881deSRichard Henderson 3306b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3307b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3308b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3309b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 331022188d7dSRichard Henderson 33113a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3312b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 33134ee85ea9SRichard Henderson 33149c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3315b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 33169c6ec5bcSRichard Henderson 3317428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3318428881deSRichard Henderson { 3319428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3320428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3321428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3322428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3323428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3324428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3325428881deSRichard Henderson return false; 3326428881deSRichard Henderson } else { 3327428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3328428881deSRichard Henderson } 3329428881deSRichard Henderson return advance_pc(dc); 3330428881deSRichard Henderson } 3331428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3332428881deSRichard Henderson } 3333428881deSRichard Henderson 33343a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 33353a6b8de3SRichard Henderson { 33363a6b8de3SRichard Henderson TCGv_i64 t1, t2; 33373a6b8de3SRichard Henderson TCGv dst; 33383a6b8de3SRichard Henderson 33393a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 33403a6b8de3SRichard Henderson return false; 33413a6b8de3SRichard Henderson } 33423a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 33433a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 33443a6b8de3SRichard Henderson return false; 33453a6b8de3SRichard Henderson } 33463a6b8de3SRichard Henderson 33473a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 33483a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 33493a6b8de3SRichard Henderson return true; 33503a6b8de3SRichard Henderson } 33513a6b8de3SRichard Henderson 33523a6b8de3SRichard Henderson if (a->imm) { 33533a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 33543a6b8de3SRichard Henderson } else { 33553a6b8de3SRichard Henderson TCGLabel *lab; 33563a6b8de3SRichard Henderson TCGv_i32 n2; 33573a6b8de3SRichard Henderson 33583a6b8de3SRichard Henderson finishing_insn(dc); 33593a6b8de3SRichard Henderson flush_cond(dc); 33603a6b8de3SRichard Henderson 33613a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 33623a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 33633a6b8de3SRichard Henderson 33643a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 33653a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 33663a6b8de3SRichard Henderson 33673a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 33683a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 33693a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 33703a6b8de3SRichard Henderson #else 33713a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 33723a6b8de3SRichard Henderson #endif 33733a6b8de3SRichard Henderson } 33743a6b8de3SRichard Henderson 33753a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 33763a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 33773a6b8de3SRichard Henderson 33783a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 33793a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 33803a6b8de3SRichard Henderson 33813a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 33823a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 33833a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 33843a6b8de3SRichard Henderson return advance_pc(dc); 33853a6b8de3SRichard Henderson } 33863a6b8de3SRichard Henderson 3387f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3388f3141174SRichard Henderson { 3389f3141174SRichard Henderson TCGv dst, src1, src2; 3390f3141174SRichard Henderson 3391f3141174SRichard Henderson if (!avail_64(dc)) { 3392f3141174SRichard Henderson return false; 3393f3141174SRichard Henderson } 3394f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3395f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3396f3141174SRichard Henderson return false; 3397f3141174SRichard Henderson } 3398f3141174SRichard Henderson 3399f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3400f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3401f3141174SRichard Henderson return true; 3402f3141174SRichard Henderson } 3403f3141174SRichard Henderson 3404f3141174SRichard Henderson if (a->imm) { 3405f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3406f3141174SRichard Henderson } else { 3407f3141174SRichard Henderson TCGLabel *lab; 3408f3141174SRichard Henderson 3409f3141174SRichard Henderson finishing_insn(dc); 3410f3141174SRichard Henderson flush_cond(dc); 3411f3141174SRichard Henderson 3412f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3413f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3414f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3415f3141174SRichard Henderson } 3416f3141174SRichard Henderson 3417f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3418f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3419f3141174SRichard Henderson 3420f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3421f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3422f3141174SRichard Henderson return advance_pc(dc); 3423f3141174SRichard Henderson } 3424f3141174SRichard Henderson 3425f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3426f3141174SRichard Henderson { 3427f3141174SRichard Henderson TCGv dst, src1, src2; 3428f3141174SRichard Henderson 3429f3141174SRichard Henderson if (!avail_64(dc)) { 3430f3141174SRichard Henderson return false; 3431f3141174SRichard Henderson } 3432f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3433f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3434f3141174SRichard Henderson return false; 3435f3141174SRichard Henderson } 3436f3141174SRichard Henderson 3437f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3438f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3439f3141174SRichard Henderson return true; 3440f3141174SRichard Henderson } 3441f3141174SRichard Henderson 3442f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3443f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3444f3141174SRichard Henderson 3445f3141174SRichard Henderson if (a->imm) { 3446f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3447f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3448f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3449f3141174SRichard Henderson return advance_pc(dc); 3450f3141174SRichard Henderson } 3451f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3452f3141174SRichard Henderson } else { 3453f3141174SRichard Henderson TCGLabel *lab; 3454f3141174SRichard Henderson TCGv t1, t2; 3455f3141174SRichard Henderson 3456f3141174SRichard Henderson finishing_insn(dc); 3457f3141174SRichard Henderson flush_cond(dc); 3458f3141174SRichard Henderson 3459f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3460f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3461f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3462f3141174SRichard Henderson 3463f3141174SRichard Henderson /* 3464f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3465f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3466f3141174SRichard Henderson */ 3467f3141174SRichard Henderson t1 = tcg_temp_new(); 3468f3141174SRichard Henderson t2 = tcg_temp_new(); 3469f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3470f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3471f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3472f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3473f3141174SRichard Henderson tcg_constant_tl(1), src2); 3474f3141174SRichard Henderson src2 = t1; 3475f3141174SRichard Henderson } 3476f3141174SRichard Henderson 3477f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3478f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3479f3141174SRichard Henderson return advance_pc(dc); 3480f3141174SRichard Henderson } 3481f3141174SRichard Henderson 3482b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3483b88ce6f2SRichard Henderson int width, bool cc, bool left) 3484b88ce6f2SRichard Henderson { 3485b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3486b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3487b88ce6f2SRichard Henderson int shift, imask, omask; 3488b88ce6f2SRichard Henderson 3489b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3490b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3491b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3492b88ce6f2SRichard Henderson 3493b88ce6f2SRichard Henderson if (cc) { 3494f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3495b88ce6f2SRichard Henderson } 3496b88ce6f2SRichard Henderson 3497b88ce6f2SRichard Henderson /* 3498b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3499b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3500b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3501b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3502b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3503b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3504b88ce6f2SRichard Henderson * the value we're looking for. 3505b88ce6f2SRichard Henderson */ 3506b88ce6f2SRichard Henderson switch (width) { 3507b88ce6f2SRichard Henderson case 8: 3508b88ce6f2SRichard Henderson imask = 0x7; 3509b88ce6f2SRichard Henderson shift = 3; 3510b88ce6f2SRichard Henderson omask = 0xff; 3511b88ce6f2SRichard Henderson if (left) { 3512b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 3513b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 3514b88ce6f2SRichard Henderson } else { 3515b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 3516b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 3517b88ce6f2SRichard Henderson } 3518b88ce6f2SRichard Henderson break; 3519b88ce6f2SRichard Henderson case 16: 3520b88ce6f2SRichard Henderson imask = 0x6; 3521b88ce6f2SRichard Henderson shift = 1; 3522b88ce6f2SRichard Henderson omask = 0xf; 3523b88ce6f2SRichard Henderson if (left) { 3524b88ce6f2SRichard Henderson tabl = 0x8cef; 3525b88ce6f2SRichard Henderson tabr = 0xf731; 3526b88ce6f2SRichard Henderson } else { 3527b88ce6f2SRichard Henderson tabl = 0x137f; 3528b88ce6f2SRichard Henderson tabr = 0xfec8; 3529b88ce6f2SRichard Henderson } 3530b88ce6f2SRichard Henderson break; 3531b88ce6f2SRichard Henderson case 32: 3532b88ce6f2SRichard Henderson imask = 0x4; 3533b88ce6f2SRichard Henderson shift = 0; 3534b88ce6f2SRichard Henderson omask = 0x3; 3535b88ce6f2SRichard Henderson if (left) { 3536b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 3537b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 3538b88ce6f2SRichard Henderson } else { 3539b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 3540b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 3541b88ce6f2SRichard Henderson } 3542b88ce6f2SRichard Henderson break; 3543b88ce6f2SRichard Henderson default: 3544b88ce6f2SRichard Henderson abort(); 3545b88ce6f2SRichard Henderson } 3546b88ce6f2SRichard Henderson 3547b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 3548b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 3549b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 3550b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 3551b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 3552b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 3553b88ce6f2SRichard Henderson 3554b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 3555b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 3556b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 3557b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 3558b88ce6f2SRichard Henderson 3559b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 3560b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 3561b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 3562b88ce6f2SRichard Henderson 3563b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 3564b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 3565b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 3566b88ce6f2SRichard Henderson 3567b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3568b88ce6f2SRichard Henderson return advance_pc(dc); 3569b88ce6f2SRichard Henderson } 3570b88ce6f2SRichard Henderson 3571b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3572b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3573b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3574b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3575b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3576b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3577b88ce6f2SRichard Henderson 3578b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3579b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3580b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3581b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3582b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3583b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3584b88ce6f2SRichard Henderson 358545bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 358645bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 358745bfed3bSRichard Henderson { 358845bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 358945bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 359045bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 359145bfed3bSRichard Henderson 359245bfed3bSRichard Henderson func(dst, src1, src2); 359345bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 359445bfed3bSRichard Henderson return advance_pc(dc); 359545bfed3bSRichard Henderson } 359645bfed3bSRichard Henderson 359745bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 359845bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 359945bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 360045bfed3bSRichard Henderson 36019e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 36029e20ca94SRichard Henderson { 36039e20ca94SRichard Henderson #ifdef TARGET_SPARC64 36049e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 36059e20ca94SRichard Henderson 36069e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 36079e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 36089e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 36099e20ca94SRichard Henderson #else 36109e20ca94SRichard Henderson g_assert_not_reached(); 36119e20ca94SRichard Henderson #endif 36129e20ca94SRichard Henderson } 36139e20ca94SRichard Henderson 36149e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 36159e20ca94SRichard Henderson { 36169e20ca94SRichard Henderson #ifdef TARGET_SPARC64 36179e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 36189e20ca94SRichard Henderson 36199e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 36209e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 36219e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 36229e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 36239e20ca94SRichard Henderson #else 36249e20ca94SRichard Henderson g_assert_not_reached(); 36259e20ca94SRichard Henderson #endif 36269e20ca94SRichard Henderson } 36279e20ca94SRichard Henderson 36289e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 36299e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 36309e20ca94SRichard Henderson 363139ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 363239ca3490SRichard Henderson { 363339ca3490SRichard Henderson #ifdef TARGET_SPARC64 363439ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 363539ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 363639ca3490SRichard Henderson #else 363739ca3490SRichard Henderson g_assert_not_reached(); 363839ca3490SRichard Henderson #endif 363939ca3490SRichard Henderson } 364039ca3490SRichard Henderson 364139ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 364239ca3490SRichard Henderson 36435fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 36445fc546eeSRichard Henderson { 36455fc546eeSRichard Henderson TCGv dst, src1, src2; 36465fc546eeSRichard Henderson 36475fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 36485fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 36495fc546eeSRichard Henderson return false; 36505fc546eeSRichard Henderson } 36515fc546eeSRichard Henderson 36525fc546eeSRichard Henderson src2 = tcg_temp_new(); 36535fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 36545fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 36555fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36565fc546eeSRichard Henderson 36575fc546eeSRichard Henderson if (l) { 36585fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 36595fc546eeSRichard Henderson if (!a->x) { 36605fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 36615fc546eeSRichard Henderson } 36625fc546eeSRichard Henderson } else if (u) { 36635fc546eeSRichard Henderson if (!a->x) { 36645fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 36655fc546eeSRichard Henderson src1 = dst; 36665fc546eeSRichard Henderson } 36675fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 36685fc546eeSRichard Henderson } else { 36695fc546eeSRichard Henderson if (!a->x) { 36705fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 36715fc546eeSRichard Henderson src1 = dst; 36725fc546eeSRichard Henderson } 36735fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 36745fc546eeSRichard Henderson } 36755fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 36765fc546eeSRichard Henderson return advance_pc(dc); 36775fc546eeSRichard Henderson } 36785fc546eeSRichard Henderson 36795fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 36805fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 36815fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 36825fc546eeSRichard Henderson 36835fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 36845fc546eeSRichard Henderson { 36855fc546eeSRichard Henderson TCGv dst, src1; 36865fc546eeSRichard Henderson 36875fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 36885fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 36895fc546eeSRichard Henderson return false; 36905fc546eeSRichard Henderson } 36915fc546eeSRichard Henderson 36925fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 36935fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36945fc546eeSRichard Henderson 36955fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 36965fc546eeSRichard Henderson if (l) { 36975fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 36985fc546eeSRichard Henderson } else if (u) { 36995fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 37005fc546eeSRichard Henderson } else { 37015fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 37025fc546eeSRichard Henderson } 37035fc546eeSRichard Henderson } else { 37045fc546eeSRichard Henderson if (l) { 37055fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 37065fc546eeSRichard Henderson } else if (u) { 37075fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 37085fc546eeSRichard Henderson } else { 37095fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 37105fc546eeSRichard Henderson } 37115fc546eeSRichard Henderson } 37125fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 37135fc546eeSRichard Henderson return advance_pc(dc); 37145fc546eeSRichard Henderson } 37155fc546eeSRichard Henderson 37165fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 37175fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 37185fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 37195fc546eeSRichard Henderson 3720fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3721fb4ed7aaSRichard Henderson { 3722fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3723fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3724fb4ed7aaSRichard Henderson return NULL; 3725fb4ed7aaSRichard Henderson } 3726fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3727fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3728fb4ed7aaSRichard Henderson } else { 3729fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3730fb4ed7aaSRichard Henderson } 3731fb4ed7aaSRichard Henderson } 3732fb4ed7aaSRichard Henderson 3733fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 3734fb4ed7aaSRichard Henderson { 3735fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 3736c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 3737fb4ed7aaSRichard Henderson 3738c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 3739fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 3740fb4ed7aaSRichard Henderson return advance_pc(dc); 3741fb4ed7aaSRichard Henderson } 3742fb4ed7aaSRichard Henderson 3743fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 3744fb4ed7aaSRichard Henderson { 3745fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3746fb4ed7aaSRichard Henderson DisasCompare cmp; 3747fb4ed7aaSRichard Henderson 3748fb4ed7aaSRichard Henderson if (src2 == NULL) { 3749fb4ed7aaSRichard Henderson return false; 3750fb4ed7aaSRichard Henderson } 3751fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 3752fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3753fb4ed7aaSRichard Henderson } 3754fb4ed7aaSRichard Henderson 3755fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 3756fb4ed7aaSRichard Henderson { 3757fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3758fb4ed7aaSRichard Henderson DisasCompare cmp; 3759fb4ed7aaSRichard Henderson 3760fb4ed7aaSRichard Henderson if (src2 == NULL) { 3761fb4ed7aaSRichard Henderson return false; 3762fb4ed7aaSRichard Henderson } 3763fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 3764fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3765fb4ed7aaSRichard Henderson } 3766fb4ed7aaSRichard Henderson 3767fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 3768fb4ed7aaSRichard Henderson { 3769fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3770fb4ed7aaSRichard Henderson DisasCompare cmp; 3771fb4ed7aaSRichard Henderson 3772fb4ed7aaSRichard Henderson if (src2 == NULL) { 3773fb4ed7aaSRichard Henderson return false; 3774fb4ed7aaSRichard Henderson } 37752c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 37762c4f56c9SRichard Henderson return false; 37772c4f56c9SRichard Henderson } 3778fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3779fb4ed7aaSRichard Henderson } 3780fb4ed7aaSRichard Henderson 378186b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 378286b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 378386b82fe0SRichard Henderson { 378486b82fe0SRichard Henderson TCGv src1, sum; 378586b82fe0SRichard Henderson 378686b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 378786b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 378886b82fe0SRichard Henderson return false; 378986b82fe0SRichard Henderson } 379086b82fe0SRichard Henderson 379186b82fe0SRichard Henderson /* 379286b82fe0SRichard Henderson * Always load the sum into a new temporary. 379386b82fe0SRichard Henderson * This is required to capture the value across a window change, 379486b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 379586b82fe0SRichard Henderson */ 379686b82fe0SRichard Henderson sum = tcg_temp_new(); 379786b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 379886b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 379986b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 380086b82fe0SRichard Henderson } else { 380186b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 380286b82fe0SRichard Henderson } 380386b82fe0SRichard Henderson return func(dc, a->rd, sum); 380486b82fe0SRichard Henderson } 380586b82fe0SRichard Henderson 380686b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 380786b82fe0SRichard Henderson { 380886b82fe0SRichard Henderson /* 380986b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 381086b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 381186b82fe0SRichard Henderson */ 381286b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 381386b82fe0SRichard Henderson 381486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 381586b82fe0SRichard Henderson 381686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 381786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 381886b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 381986b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 382086b82fe0SRichard Henderson 382186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 382286b82fe0SRichard Henderson return true; 382386b82fe0SRichard Henderson } 382486b82fe0SRichard Henderson 382586b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 382686b82fe0SRichard Henderson 382786b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 382886b82fe0SRichard Henderson { 382986b82fe0SRichard Henderson if (!supervisor(dc)) { 383086b82fe0SRichard Henderson return raise_priv(dc); 383186b82fe0SRichard Henderson } 383286b82fe0SRichard Henderson 383386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 383486b82fe0SRichard Henderson 383586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 383686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 383786b82fe0SRichard Henderson gen_helper_rett(tcg_env); 383886b82fe0SRichard Henderson 383986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 384086b82fe0SRichard Henderson return true; 384186b82fe0SRichard Henderson } 384286b82fe0SRichard Henderson 384386b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 384486b82fe0SRichard Henderson 384586b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 384686b82fe0SRichard Henderson { 384786b82fe0SRichard Henderson gen_check_align(dc, src, 3); 38480dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 384986b82fe0SRichard Henderson 385086b82fe0SRichard Henderson gen_mov_pc_npc(dc); 385186b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 385286b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 385386b82fe0SRichard Henderson 385486b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 385586b82fe0SRichard Henderson return true; 385686b82fe0SRichard Henderson } 385786b82fe0SRichard Henderson 385886b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 385986b82fe0SRichard Henderson 3860d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 3861d3825800SRichard Henderson { 3862d3825800SRichard Henderson gen_helper_save(tcg_env); 3863d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3864d3825800SRichard Henderson return advance_pc(dc); 3865d3825800SRichard Henderson } 3866d3825800SRichard Henderson 3867d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 3868d3825800SRichard Henderson 3869d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 3870d3825800SRichard Henderson { 3871d3825800SRichard Henderson gen_helper_restore(tcg_env); 3872d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3873d3825800SRichard Henderson return advance_pc(dc); 3874d3825800SRichard Henderson } 3875d3825800SRichard Henderson 3876d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 3877d3825800SRichard Henderson 38788f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 38798f75b8a4SRichard Henderson { 38808f75b8a4SRichard Henderson if (!supervisor(dc)) { 38818f75b8a4SRichard Henderson return raise_priv(dc); 38828f75b8a4SRichard Henderson } 38838f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 38848f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 38858f75b8a4SRichard Henderson translator_io_start(&dc->base); 38868f75b8a4SRichard Henderson if (done) { 38878f75b8a4SRichard Henderson gen_helper_done(tcg_env); 38888f75b8a4SRichard Henderson } else { 38898f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 38908f75b8a4SRichard Henderson } 38918f75b8a4SRichard Henderson return true; 38928f75b8a4SRichard Henderson } 38938f75b8a4SRichard Henderson 38948f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 38958f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 38968f75b8a4SRichard Henderson 38970880d20bSRichard Henderson /* 38980880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 38990880d20bSRichard Henderson */ 39000880d20bSRichard Henderson 39010880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 39020880d20bSRichard Henderson { 39030880d20bSRichard Henderson TCGv addr, tmp = NULL; 39040880d20bSRichard Henderson 39050880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 39060880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 39070880d20bSRichard Henderson return NULL; 39080880d20bSRichard Henderson } 39090880d20bSRichard Henderson 39100880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 39110880d20bSRichard Henderson if (rs2_or_imm) { 39120880d20bSRichard Henderson tmp = tcg_temp_new(); 39130880d20bSRichard Henderson if (imm) { 39140880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 39150880d20bSRichard Henderson } else { 39160880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 39170880d20bSRichard Henderson } 39180880d20bSRichard Henderson addr = tmp; 39190880d20bSRichard Henderson } 39200880d20bSRichard Henderson if (AM_CHECK(dc)) { 39210880d20bSRichard Henderson if (!tmp) { 39220880d20bSRichard Henderson tmp = tcg_temp_new(); 39230880d20bSRichard Henderson } 39240880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 39250880d20bSRichard Henderson addr = tmp; 39260880d20bSRichard Henderson } 39270880d20bSRichard Henderson return addr; 39280880d20bSRichard Henderson } 39290880d20bSRichard Henderson 39300880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39310880d20bSRichard Henderson { 39320880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39330880d20bSRichard Henderson DisasASI da; 39340880d20bSRichard Henderson 39350880d20bSRichard Henderson if (addr == NULL) { 39360880d20bSRichard Henderson return false; 39370880d20bSRichard Henderson } 39380880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39390880d20bSRichard Henderson 39400880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 394142071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 39420880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 39430880d20bSRichard Henderson return advance_pc(dc); 39440880d20bSRichard Henderson } 39450880d20bSRichard Henderson 39460880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 39470880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 39480880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 39490880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 39500880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 39510880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 39520880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 39530880d20bSRichard Henderson 39540880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39550880d20bSRichard Henderson { 39560880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39570880d20bSRichard Henderson DisasASI da; 39580880d20bSRichard Henderson 39590880d20bSRichard Henderson if (addr == NULL) { 39600880d20bSRichard Henderson return false; 39610880d20bSRichard Henderson } 39620880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39630880d20bSRichard Henderson 39640880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 396542071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 39660880d20bSRichard Henderson return advance_pc(dc); 39670880d20bSRichard Henderson } 39680880d20bSRichard Henderson 39690880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 39700880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 39710880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 39720880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 39730880d20bSRichard Henderson 39740880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 39750880d20bSRichard Henderson { 39760880d20bSRichard Henderson TCGv addr; 39770880d20bSRichard Henderson DisasASI da; 39780880d20bSRichard Henderson 39790880d20bSRichard Henderson if (a->rd & 1) { 39800880d20bSRichard Henderson return false; 39810880d20bSRichard Henderson } 39820880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39830880d20bSRichard Henderson if (addr == NULL) { 39840880d20bSRichard Henderson return false; 39850880d20bSRichard Henderson } 39860880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 398742071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 39880880d20bSRichard Henderson return advance_pc(dc); 39890880d20bSRichard Henderson } 39900880d20bSRichard Henderson 39910880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 39920880d20bSRichard Henderson { 39930880d20bSRichard Henderson TCGv addr; 39940880d20bSRichard Henderson DisasASI da; 39950880d20bSRichard Henderson 39960880d20bSRichard Henderson if (a->rd & 1) { 39970880d20bSRichard Henderson return false; 39980880d20bSRichard Henderson } 39990880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40000880d20bSRichard Henderson if (addr == NULL) { 40010880d20bSRichard Henderson return false; 40020880d20bSRichard Henderson } 40030880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 400442071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 40050880d20bSRichard Henderson return advance_pc(dc); 40060880d20bSRichard Henderson } 40070880d20bSRichard Henderson 4008cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4009cf07cd1eSRichard Henderson { 4010cf07cd1eSRichard Henderson TCGv addr, reg; 4011cf07cd1eSRichard Henderson DisasASI da; 4012cf07cd1eSRichard Henderson 4013cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4014cf07cd1eSRichard Henderson if (addr == NULL) { 4015cf07cd1eSRichard Henderson return false; 4016cf07cd1eSRichard Henderson } 4017cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4018cf07cd1eSRichard Henderson 4019cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4020cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4021cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4022cf07cd1eSRichard Henderson return advance_pc(dc); 4023cf07cd1eSRichard Henderson } 4024cf07cd1eSRichard Henderson 4025dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4026dca544b9SRichard Henderson { 4027dca544b9SRichard Henderson TCGv addr, dst, src; 4028dca544b9SRichard Henderson DisasASI da; 4029dca544b9SRichard Henderson 4030dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4031dca544b9SRichard Henderson if (addr == NULL) { 4032dca544b9SRichard Henderson return false; 4033dca544b9SRichard Henderson } 4034dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4035dca544b9SRichard Henderson 4036dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4037dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4038dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4039dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4040dca544b9SRichard Henderson return advance_pc(dc); 4041dca544b9SRichard Henderson } 4042dca544b9SRichard Henderson 4043d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4044d0a11d25SRichard Henderson { 4045d0a11d25SRichard Henderson TCGv addr, o, n, c; 4046d0a11d25SRichard Henderson DisasASI da; 4047d0a11d25SRichard Henderson 4048d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4049d0a11d25SRichard Henderson if (addr == NULL) { 4050d0a11d25SRichard Henderson return false; 4051d0a11d25SRichard Henderson } 4052d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4053d0a11d25SRichard Henderson 4054d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4055d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4056d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4057d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4058d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4059d0a11d25SRichard Henderson return advance_pc(dc); 4060d0a11d25SRichard Henderson } 4061d0a11d25SRichard Henderson 4062d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4063d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4064d0a11d25SRichard Henderson 406506c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 406606c060d9SRichard Henderson { 406706c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 406806c060d9SRichard Henderson DisasASI da; 406906c060d9SRichard Henderson 407006c060d9SRichard Henderson if (addr == NULL) { 407106c060d9SRichard Henderson return false; 407206c060d9SRichard Henderson } 407306c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 407406c060d9SRichard Henderson return true; 407506c060d9SRichard Henderson } 407606c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 407706c060d9SRichard Henderson return true; 407806c060d9SRichard Henderson } 407906c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4080287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 408106c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 408206c060d9SRichard Henderson return advance_pc(dc); 408306c060d9SRichard Henderson } 408406c060d9SRichard Henderson 408506c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 408606c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 408706c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 408806c060d9SRichard Henderson 4089287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4090287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4091287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4092287b1152SRichard Henderson 409306c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 409406c060d9SRichard Henderson { 409506c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 409606c060d9SRichard Henderson DisasASI da; 409706c060d9SRichard Henderson 409806c060d9SRichard Henderson if (addr == NULL) { 409906c060d9SRichard Henderson return false; 410006c060d9SRichard Henderson } 410106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 410206c060d9SRichard Henderson return true; 410306c060d9SRichard Henderson } 410406c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 410506c060d9SRichard Henderson return true; 410606c060d9SRichard Henderson } 410706c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4108287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 410906c060d9SRichard Henderson return advance_pc(dc); 411006c060d9SRichard Henderson } 411106c060d9SRichard Henderson 411206c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 411306c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 411406c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 411506c060d9SRichard Henderson 4116287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4117287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4118287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4119287b1152SRichard Henderson 412006c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 412106c060d9SRichard Henderson { 412206c060d9SRichard Henderson if (!avail_32(dc)) { 412306c060d9SRichard Henderson return false; 412406c060d9SRichard Henderson } 412506c060d9SRichard Henderson if (!supervisor(dc)) { 412606c060d9SRichard Henderson return raise_priv(dc); 412706c060d9SRichard Henderson } 412806c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 412906c060d9SRichard Henderson return true; 413006c060d9SRichard Henderson } 413106c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 413206c060d9SRichard Henderson return true; 413306c060d9SRichard Henderson } 413406c060d9SRichard Henderson 4135d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 41363d3c0673SRichard Henderson { 41373590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4138d8c5b92fSRichard Henderson TCGv_i32 tmp; 41393590f01eSRichard Henderson 41403d3c0673SRichard Henderson if (addr == NULL) { 41413d3c0673SRichard Henderson return false; 41423d3c0673SRichard Henderson } 41433d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 41443d3c0673SRichard Henderson return true; 41453d3c0673SRichard Henderson } 4146d8c5b92fSRichard Henderson 4147d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4148d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4149d8c5b92fSRichard Henderson 4150d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4151d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4152d8c5b92fSRichard Henderson 4153d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 41543d3c0673SRichard Henderson return advance_pc(dc); 41553d3c0673SRichard Henderson } 41563d3c0673SRichard Henderson 4157d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4158d8c5b92fSRichard Henderson { 4159d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4160d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4161d8c5b92fSRichard Henderson TCGv_i64 t64; 4162d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4163d8c5b92fSRichard Henderson 4164d8c5b92fSRichard Henderson if (addr == NULL) { 4165d8c5b92fSRichard Henderson return false; 4166d8c5b92fSRichard Henderson } 4167d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4168d8c5b92fSRichard Henderson return true; 4169d8c5b92fSRichard Henderson } 4170d8c5b92fSRichard Henderson 4171d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4172d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4173d8c5b92fSRichard Henderson 4174d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4175d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4176d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4177d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4178d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4179d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4180d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4181d8c5b92fSRichard Henderson 4182d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4183d8c5b92fSRichard Henderson return advance_pc(dc); 4184d8c5b92fSRichard Henderson #else 4185d8c5b92fSRichard Henderson return false; 4186d8c5b92fSRichard Henderson #endif 4187d8c5b92fSRichard Henderson } 41883d3c0673SRichard Henderson 41893d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 41903d3c0673SRichard Henderson { 41913d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41921ccd6e13SRichard Henderson TCGv fsr; 41931ccd6e13SRichard Henderson 41943d3c0673SRichard Henderson if (addr == NULL) { 41953d3c0673SRichard Henderson return false; 41963d3c0673SRichard Henderson } 41973d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 41983d3c0673SRichard Henderson return true; 41993d3c0673SRichard Henderson } 42001ccd6e13SRichard Henderson 42011ccd6e13SRichard Henderson fsr = tcg_temp_new(); 42021ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 42031ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 42043d3c0673SRichard Henderson return advance_pc(dc); 42053d3c0673SRichard Henderson } 42063d3c0673SRichard Henderson 42073d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 42083d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 42093d3c0673SRichard Henderson 42103a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c) 42113a38260eSRichard Henderson { 42123a38260eSRichard Henderson uint64_t mask; 42133a38260eSRichard Henderson 42143a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42153a38260eSRichard Henderson return true; 42163a38260eSRichard Henderson } 42173a38260eSRichard Henderson 42183a38260eSRichard Henderson if (rd & 1) { 42193a38260eSRichard Henderson mask = MAKE_64BIT_MASK(0, 32); 42203a38260eSRichard Henderson } else { 42213a38260eSRichard Henderson mask = MAKE_64BIT_MASK(32, 32); 42223a38260eSRichard Henderson } 42233a38260eSRichard Henderson if (c) { 42243a38260eSRichard Henderson tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask); 42253a38260eSRichard Henderson } else { 42263a38260eSRichard Henderson tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask); 42273a38260eSRichard Henderson } 42283a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42293a38260eSRichard Henderson return advance_pc(dc); 42303a38260eSRichard Henderson } 42313a38260eSRichard Henderson 42323a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 42333a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1) 42343a38260eSRichard Henderson 42353a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 42363a38260eSRichard Henderson { 42373a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42383a38260eSRichard Henderson return true; 42393a38260eSRichard Henderson } 42403a38260eSRichard Henderson 42413a38260eSRichard Henderson tcg_gen_movi_i64(cpu_fpr[rd / 2], c); 42423a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42433a38260eSRichard Henderson return advance_pc(dc); 42443a38260eSRichard Henderson } 42453a38260eSRichard Henderson 42463a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 42473a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 42483a38260eSRichard Henderson 4249baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4250baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4251baf3dbf2SRichard Henderson { 4252baf3dbf2SRichard Henderson TCGv_i32 tmp; 4253baf3dbf2SRichard Henderson 4254baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4255baf3dbf2SRichard Henderson return true; 4256baf3dbf2SRichard Henderson } 4257baf3dbf2SRichard Henderson 4258baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4259baf3dbf2SRichard Henderson func(tmp, tmp); 4260baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4261baf3dbf2SRichard Henderson return advance_pc(dc); 4262baf3dbf2SRichard Henderson } 4263baf3dbf2SRichard Henderson 4264baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4265baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4266baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4267baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4268baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4269baf3dbf2SRichard Henderson 42702f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 42712f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 42722f722641SRichard Henderson { 42732f722641SRichard Henderson TCGv_i32 dst; 42742f722641SRichard Henderson TCGv_i64 src; 42752f722641SRichard Henderson 42762f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42772f722641SRichard Henderson return true; 42782f722641SRichard Henderson } 42792f722641SRichard Henderson 4280388a6465SRichard Henderson dst = tcg_temp_new_i32(); 42812f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 42822f722641SRichard Henderson func(dst, src); 42832f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 42842f722641SRichard Henderson return advance_pc(dc); 42852f722641SRichard Henderson } 42862f722641SRichard Henderson 42872f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 42882f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 42892f722641SRichard Henderson 4290119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4291119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4292119cb94fSRichard Henderson { 4293119cb94fSRichard Henderson TCGv_i32 tmp; 4294119cb94fSRichard Henderson 4295119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4296119cb94fSRichard Henderson return true; 4297119cb94fSRichard Henderson } 4298119cb94fSRichard Henderson 4299119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4300119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4301119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4302119cb94fSRichard Henderson return advance_pc(dc); 4303119cb94fSRichard Henderson } 4304119cb94fSRichard Henderson 4305119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4306119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4307119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4308119cb94fSRichard Henderson 43098c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 43108c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 43118c94bcd8SRichard Henderson { 43128c94bcd8SRichard Henderson TCGv_i32 dst; 43138c94bcd8SRichard Henderson TCGv_i64 src; 43148c94bcd8SRichard Henderson 43158c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43168c94bcd8SRichard Henderson return true; 43178c94bcd8SRichard Henderson } 43188c94bcd8SRichard Henderson 4319388a6465SRichard Henderson dst = tcg_temp_new_i32(); 43208c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43218c94bcd8SRichard Henderson func(dst, tcg_env, src); 43228c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 43238c94bcd8SRichard Henderson return advance_pc(dc); 43248c94bcd8SRichard Henderson } 43258c94bcd8SRichard Henderson 43268c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 43278c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 43288c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 43298c94bcd8SRichard Henderson 4330c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4331c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4332c6d83e4fSRichard Henderson { 4333c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4334c6d83e4fSRichard Henderson 4335c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4336c6d83e4fSRichard Henderson return true; 4337c6d83e4fSRichard Henderson } 4338c6d83e4fSRichard Henderson 4339c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4340c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4341c6d83e4fSRichard Henderson func(dst, src); 4342c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4343c6d83e4fSRichard Henderson return advance_pc(dc); 4344c6d83e4fSRichard Henderson } 4345c6d83e4fSRichard Henderson 4346c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4347c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4348c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4349c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4350c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4351c6d83e4fSRichard Henderson 43528aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 43538aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 43548aa418b3SRichard Henderson { 43558aa418b3SRichard Henderson TCGv_i64 dst, src; 43568aa418b3SRichard Henderson 43578aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43588aa418b3SRichard Henderson return true; 43598aa418b3SRichard Henderson } 43608aa418b3SRichard Henderson 43618aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 43628aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43638aa418b3SRichard Henderson func(dst, tcg_env, src); 43648aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 43658aa418b3SRichard Henderson return advance_pc(dc); 43668aa418b3SRichard Henderson } 43678aa418b3SRichard Henderson 43688aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 43698aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 43708aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 43718aa418b3SRichard Henderson 43727b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 43737b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 43747b616f36SRichard Henderson { 43757b616f36SRichard Henderson TCGv_i64 dst; 43767b616f36SRichard Henderson TCGv_i32 src; 43777b616f36SRichard Henderson 43787b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43797b616f36SRichard Henderson return true; 43807b616f36SRichard Henderson } 43817b616f36SRichard Henderson 43827b616f36SRichard Henderson dst = tcg_temp_new_i64(); 43837b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 43847b616f36SRichard Henderson func(dst, src); 43857b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 43867b616f36SRichard Henderson return advance_pc(dc); 43877b616f36SRichard Henderson } 43887b616f36SRichard Henderson 43897b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 43907b616f36SRichard Henderson 4391199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4392199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4393199d43efSRichard Henderson { 4394199d43efSRichard Henderson TCGv_i64 dst; 4395199d43efSRichard Henderson TCGv_i32 src; 4396199d43efSRichard Henderson 4397199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4398199d43efSRichard Henderson return true; 4399199d43efSRichard Henderson } 4400199d43efSRichard Henderson 4401199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4402199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4403199d43efSRichard Henderson func(dst, tcg_env, src); 4404199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4405199d43efSRichard Henderson return advance_pc(dc); 4406199d43efSRichard Henderson } 4407199d43efSRichard Henderson 4408199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4409199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4410199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4411199d43efSRichard Henderson 4412daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4413daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4414f4e18df5SRichard Henderson { 441533ec4245SRichard Henderson TCGv_i128 t; 4416f4e18df5SRichard Henderson 4417f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4418f4e18df5SRichard Henderson return true; 4419f4e18df5SRichard Henderson } 4420f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4421f4e18df5SRichard Henderson return true; 4422f4e18df5SRichard Henderson } 4423f4e18df5SRichard Henderson 4424f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 442533ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4426daf457d4SRichard Henderson func(t, t); 442733ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4428f4e18df5SRichard Henderson return advance_pc(dc); 4429f4e18df5SRichard Henderson } 4430f4e18df5SRichard Henderson 4431daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4432daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4433daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4434f4e18df5SRichard Henderson 4435c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4436e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4437c995216bSRichard Henderson { 4438e41716beSRichard Henderson TCGv_i128 t; 4439e41716beSRichard Henderson 4440c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4441c995216bSRichard Henderson return true; 4442c995216bSRichard Henderson } 4443c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4444c995216bSRichard Henderson return true; 4445c995216bSRichard Henderson } 4446c995216bSRichard Henderson 4447e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4448e41716beSRichard Henderson func(t, tcg_env, t); 4449e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4450c995216bSRichard Henderson return advance_pc(dc); 4451c995216bSRichard Henderson } 4452c995216bSRichard Henderson 4453c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4454c995216bSRichard Henderson 4455bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4456d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4457bd9c5c42SRichard Henderson { 4458d81e3efeSRichard Henderson TCGv_i128 src; 4459bd9c5c42SRichard Henderson TCGv_i32 dst; 4460bd9c5c42SRichard Henderson 4461bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4462bd9c5c42SRichard Henderson return true; 4463bd9c5c42SRichard Henderson } 4464bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4465bd9c5c42SRichard Henderson return true; 4466bd9c5c42SRichard Henderson } 4467bd9c5c42SRichard Henderson 4468d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4469388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4470d81e3efeSRichard Henderson func(dst, tcg_env, src); 4471bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4472bd9c5c42SRichard Henderson return advance_pc(dc); 4473bd9c5c42SRichard Henderson } 4474bd9c5c42SRichard Henderson 4475bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4476bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4477bd9c5c42SRichard Henderson 44781617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 447925a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 44801617586fSRichard Henderson { 448125a5769eSRichard Henderson TCGv_i128 src; 44821617586fSRichard Henderson TCGv_i64 dst; 44831617586fSRichard Henderson 44841617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44851617586fSRichard Henderson return true; 44861617586fSRichard Henderson } 44871617586fSRichard Henderson if (gen_trap_float128(dc)) { 44881617586fSRichard Henderson return true; 44891617586fSRichard Henderson } 44901617586fSRichard Henderson 449125a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 44921617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 449325a5769eSRichard Henderson func(dst, tcg_env, src); 44941617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 44951617586fSRichard Henderson return advance_pc(dc); 44961617586fSRichard Henderson } 44971617586fSRichard Henderson 44981617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 44991617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 45001617586fSRichard Henderson 450113ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 45020b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 450313ebcc77SRichard Henderson { 450413ebcc77SRichard Henderson TCGv_i32 src; 45050b2a61ccSRichard Henderson TCGv_i128 dst; 450613ebcc77SRichard Henderson 450713ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 450813ebcc77SRichard Henderson return true; 450913ebcc77SRichard Henderson } 451013ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 451113ebcc77SRichard Henderson return true; 451213ebcc77SRichard Henderson } 451313ebcc77SRichard Henderson 451413ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 45150b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 45160b2a61ccSRichard Henderson func(dst, tcg_env, src); 45170b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 451813ebcc77SRichard Henderson return advance_pc(dc); 451913ebcc77SRichard Henderson } 452013ebcc77SRichard Henderson 452113ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 452213ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 452313ebcc77SRichard Henderson 45247b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4525fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 45267b8e3e1aSRichard Henderson { 45277b8e3e1aSRichard Henderson TCGv_i64 src; 4528fdc50716SRichard Henderson TCGv_i128 dst; 45297b8e3e1aSRichard Henderson 45307b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45317b8e3e1aSRichard Henderson return true; 45327b8e3e1aSRichard Henderson } 45337b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 45347b8e3e1aSRichard Henderson return true; 45357b8e3e1aSRichard Henderson } 45367b8e3e1aSRichard Henderson 45377b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4538fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4539fdc50716SRichard Henderson func(dst, tcg_env, src); 4540fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 45417b8e3e1aSRichard Henderson return advance_pc(dc); 45427b8e3e1aSRichard Henderson } 45437b8e3e1aSRichard Henderson 45447b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 45457b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 45467b8e3e1aSRichard Henderson 45477f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 45487f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 45497f10b52fSRichard Henderson { 45507f10b52fSRichard Henderson TCGv_i32 src1, src2; 45517f10b52fSRichard Henderson 45527f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45537f10b52fSRichard Henderson return true; 45547f10b52fSRichard Henderson } 45557f10b52fSRichard Henderson 45567f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 45577f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 45587f10b52fSRichard Henderson func(src1, src1, src2); 45597f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 45607f10b52fSRichard Henderson return advance_pc(dc); 45617f10b52fSRichard Henderson } 45627f10b52fSRichard Henderson 45637f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 45647f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 45657f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 45667f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 45677f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 45687f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 45697f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 45707f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 45717f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 45727f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 45737f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 45747f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 45757f10b52fSRichard Henderson 4576c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4577c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4578c1514961SRichard Henderson { 4579c1514961SRichard Henderson TCGv_i32 src1, src2; 4580c1514961SRichard Henderson 4581c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4582c1514961SRichard Henderson return true; 4583c1514961SRichard Henderson } 4584c1514961SRichard Henderson 4585c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4586c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4587c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4588c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4589c1514961SRichard Henderson return advance_pc(dc); 4590c1514961SRichard Henderson } 4591c1514961SRichard Henderson 4592c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4593c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4594c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4595c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4596c1514961SRichard Henderson 4597*a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4598*a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4599*a859602cSRichard Henderson { 4600*a859602cSRichard Henderson TCGv_i64 dst; 4601*a859602cSRichard Henderson TCGv_i32 src1, src2; 4602*a859602cSRichard Henderson 4603*a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4604*a859602cSRichard Henderson return true; 4605*a859602cSRichard Henderson } 4606*a859602cSRichard Henderson 4607*a859602cSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4608*a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4609*a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4610*a859602cSRichard Henderson func(dst, src1, src2); 4611*a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4612*a859602cSRichard Henderson return advance_pc(dc); 4613*a859602cSRichard Henderson } 4614*a859602cSRichard Henderson 4615*a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4616*a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4617*a859602cSRichard Henderson 46189157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 46199157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 46209157dcccSRichard Henderson { 46219157dcccSRichard Henderson TCGv_i64 dst, src2; 46229157dcccSRichard Henderson TCGv_i32 src1; 46239157dcccSRichard Henderson 46249157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46259157dcccSRichard Henderson return true; 46269157dcccSRichard Henderson } 46279157dcccSRichard Henderson 46289157dcccSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 46299157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 46309157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 46319157dcccSRichard Henderson func(dst, src1, src2); 46329157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46339157dcccSRichard Henderson return advance_pc(dc); 46349157dcccSRichard Henderson } 46359157dcccSRichard Henderson 46369157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 46379157dcccSRichard Henderson 4638e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4639e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4640e06c9f83SRichard Henderson { 4641e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4642e06c9f83SRichard Henderson 4643e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4644e06c9f83SRichard Henderson return true; 4645e06c9f83SRichard Henderson } 4646e06c9f83SRichard Henderson 4647e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4648e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4649e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4650e06c9f83SRichard Henderson func(dst, src1, src2); 4651e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4652e06c9f83SRichard Henderson return advance_pc(dc); 4653e06c9f83SRichard Henderson } 4654e06c9f83SRichard Henderson 4655e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4656e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4657e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4658e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4659e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4660e06c9f83SRichard Henderson 4661e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4662e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4663e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4664e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4665e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4666e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4667e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4668e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4669e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4670e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4671e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4672e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4673e06c9f83SRichard Henderson 46744b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 46754b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 46764b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 46774b6edc0aSRichard Henderson 4678e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4679e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4680e2fa6bd1SRichard Henderson { 4681e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4682e2fa6bd1SRichard Henderson TCGv dst; 4683e2fa6bd1SRichard Henderson 4684e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4685e2fa6bd1SRichard Henderson return true; 4686e2fa6bd1SRichard Henderson } 4687e2fa6bd1SRichard Henderson 4688e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4689e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4690e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4691e2fa6bd1SRichard Henderson func(dst, src1, src2); 4692e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4693e2fa6bd1SRichard Henderson return advance_pc(dc); 4694e2fa6bd1SRichard Henderson } 4695e2fa6bd1SRichard Henderson 4696e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4697e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4698e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4699e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4700e2fa6bd1SRichard Henderson 4701e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4702e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4703e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4704e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4705e2fa6bd1SRichard Henderson 4706f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4707f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4708f2a59b0aSRichard Henderson { 4709f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4710f2a59b0aSRichard Henderson 4711f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4712f2a59b0aSRichard Henderson return true; 4713f2a59b0aSRichard Henderson } 4714f2a59b0aSRichard Henderson 4715f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4716f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4717f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4718f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4719f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4720f2a59b0aSRichard Henderson return advance_pc(dc); 4721f2a59b0aSRichard Henderson } 4722f2a59b0aSRichard Henderson 4723f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4724f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4725f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4726f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4727f2a59b0aSRichard Henderson 4728ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4729ff4c711bSRichard Henderson { 4730ff4c711bSRichard Henderson TCGv_i64 dst; 4731ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4732ff4c711bSRichard Henderson 4733ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4734ff4c711bSRichard Henderson return true; 4735ff4c711bSRichard Henderson } 4736ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4737ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4738ff4c711bSRichard Henderson } 4739ff4c711bSRichard Henderson 4740ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4741ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4742ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4743ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4744ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4745ff4c711bSRichard Henderson return advance_pc(dc); 4746ff4c711bSRichard Henderson } 4747ff4c711bSRichard Henderson 4748afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4749afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4750afb04344SRichard Henderson { 4751afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4752afb04344SRichard Henderson 4753afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4754afb04344SRichard Henderson return true; 4755afb04344SRichard Henderson } 4756afb04344SRichard Henderson 4757afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4758afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4759afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4760afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4761afb04344SRichard Henderson func(dst, src0, src1, src2); 4762afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4763afb04344SRichard Henderson return advance_pc(dc); 4764afb04344SRichard Henderson } 4765afb04344SRichard Henderson 4766afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4767afb04344SRichard Henderson 4768a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 476916bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 4770a4056239SRichard Henderson { 477116bedf89SRichard Henderson TCGv_i128 src1, src2; 477216bedf89SRichard Henderson 4773a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4774a4056239SRichard Henderson return true; 4775a4056239SRichard Henderson } 4776a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4777a4056239SRichard Henderson return true; 4778a4056239SRichard Henderson } 4779a4056239SRichard Henderson 478016bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 478116bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 478216bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 478316bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 4784a4056239SRichard Henderson return advance_pc(dc); 4785a4056239SRichard Henderson } 4786a4056239SRichard Henderson 4787a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4788a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4789a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4790a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4791a4056239SRichard Henderson 47925e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 47935e3b17bbSRichard Henderson { 47945e3b17bbSRichard Henderson TCGv_i64 src1, src2; 4795ba21dc99SRichard Henderson TCGv_i128 dst; 47965e3b17bbSRichard Henderson 47975e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47985e3b17bbSRichard Henderson return true; 47995e3b17bbSRichard Henderson } 48005e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 48015e3b17bbSRichard Henderson return true; 48025e3b17bbSRichard Henderson } 48035e3b17bbSRichard Henderson 48045e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 48055e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4806ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 4807ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 4808ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 48095e3b17bbSRichard Henderson return advance_pc(dc); 48105e3b17bbSRichard Henderson } 48115e3b17bbSRichard Henderson 4812f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 4813f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4814f7ec8155SRichard Henderson { 4815f7ec8155SRichard Henderson DisasCompare cmp; 4816f7ec8155SRichard Henderson 48172c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 48182c4f56c9SRichard Henderson return false; 48192c4f56c9SRichard Henderson } 4820f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4821f7ec8155SRichard Henderson return true; 4822f7ec8155SRichard Henderson } 4823f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4824f7ec8155SRichard Henderson return true; 4825f7ec8155SRichard Henderson } 4826f7ec8155SRichard Henderson 4827f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4828f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4829f7ec8155SRichard Henderson return advance_pc(dc); 4830f7ec8155SRichard Henderson } 4831f7ec8155SRichard Henderson 4832f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 4833f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 4834f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 4835f7ec8155SRichard Henderson 4836f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 4837f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4838f7ec8155SRichard Henderson { 4839f7ec8155SRichard Henderson DisasCompare cmp; 4840f7ec8155SRichard Henderson 4841f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4842f7ec8155SRichard Henderson return true; 4843f7ec8155SRichard Henderson } 4844f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4845f7ec8155SRichard Henderson return true; 4846f7ec8155SRichard Henderson } 4847f7ec8155SRichard Henderson 4848f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4849f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4850f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4851f7ec8155SRichard Henderson return advance_pc(dc); 4852f7ec8155SRichard Henderson } 4853f7ec8155SRichard Henderson 4854f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 4855f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 4856f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 4857f7ec8155SRichard Henderson 4858f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 4859f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4860f7ec8155SRichard Henderson { 4861f7ec8155SRichard Henderson DisasCompare cmp; 4862f7ec8155SRichard Henderson 4863f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4864f7ec8155SRichard Henderson return true; 4865f7ec8155SRichard Henderson } 4866f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4867f7ec8155SRichard Henderson return true; 4868f7ec8155SRichard Henderson } 4869f7ec8155SRichard Henderson 4870f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4871f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4872f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4873f7ec8155SRichard Henderson return advance_pc(dc); 4874f7ec8155SRichard Henderson } 4875f7ec8155SRichard Henderson 4876f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 4877f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 4878f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 4879f7ec8155SRichard Henderson 488040f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 488140f9ad21SRichard Henderson { 488240f9ad21SRichard Henderson TCGv_i32 src1, src2; 488340f9ad21SRichard Henderson 488440f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 488540f9ad21SRichard Henderson return false; 488640f9ad21SRichard Henderson } 488740f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 488840f9ad21SRichard Henderson return true; 488940f9ad21SRichard Henderson } 489040f9ad21SRichard Henderson 489140f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 489240f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 489340f9ad21SRichard Henderson if (e) { 4894d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 489540f9ad21SRichard Henderson } else { 4896d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 489740f9ad21SRichard Henderson } 489840f9ad21SRichard Henderson return advance_pc(dc); 489940f9ad21SRichard Henderson } 490040f9ad21SRichard Henderson 490140f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 490240f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 490340f9ad21SRichard Henderson 490440f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 490540f9ad21SRichard Henderson { 490640f9ad21SRichard Henderson TCGv_i64 src1, src2; 490740f9ad21SRichard Henderson 490840f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 490940f9ad21SRichard Henderson return false; 491040f9ad21SRichard Henderson } 491140f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 491240f9ad21SRichard Henderson return true; 491340f9ad21SRichard Henderson } 491440f9ad21SRichard Henderson 491540f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 491640f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 491740f9ad21SRichard Henderson if (e) { 4918d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 491940f9ad21SRichard Henderson } else { 4920d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 492140f9ad21SRichard Henderson } 492240f9ad21SRichard Henderson return advance_pc(dc); 492340f9ad21SRichard Henderson } 492440f9ad21SRichard Henderson 492540f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 492640f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 492740f9ad21SRichard Henderson 492840f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 492940f9ad21SRichard Henderson { 4930f3ceafadSRichard Henderson TCGv_i128 src1, src2; 4931f3ceafadSRichard Henderson 493240f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 493340f9ad21SRichard Henderson return false; 493440f9ad21SRichard Henderson } 493540f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 493640f9ad21SRichard Henderson return true; 493740f9ad21SRichard Henderson } 493840f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 493940f9ad21SRichard Henderson return true; 494040f9ad21SRichard Henderson } 494140f9ad21SRichard Henderson 4942f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 4943f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 494440f9ad21SRichard Henderson if (e) { 4945d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 494640f9ad21SRichard Henderson } else { 4947d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 494840f9ad21SRichard Henderson } 494940f9ad21SRichard Henderson return advance_pc(dc); 495040f9ad21SRichard Henderson } 495140f9ad21SRichard Henderson 495240f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 495340f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 495440f9ad21SRichard Henderson 49556e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 4956fcf5ef2aSThomas Huth { 49576e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 49586e61bc94SEmilio G. Cota int bound; 4959af00be49SEmilio G. Cota 4960af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 49616e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 49626e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 496377976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 49646e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 49656e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 4966c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49676e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 4968c9b459aaSArtyom Tarasenko #endif 4969fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4970fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 49716e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 4972c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49736e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 4974c9b459aaSArtyom Tarasenko #endif 4975fcf5ef2aSThomas Huth #endif 49766e61bc94SEmilio G. Cota /* 49776e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 49786e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 49796e61bc94SEmilio G. Cota */ 49806e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 49816e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 4982af00be49SEmilio G. Cota } 4983fcf5ef2aSThomas Huth 49846e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 49856e61bc94SEmilio G. Cota { 49866e61bc94SEmilio G. Cota } 49876e61bc94SEmilio G. Cota 49886e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 49896e61bc94SEmilio G. Cota { 49906e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 4991633c4283SRichard Henderson target_ulong npc = dc->npc; 49926e61bc94SEmilio G. Cota 4993633c4283SRichard Henderson if (npc & 3) { 4994633c4283SRichard Henderson switch (npc) { 4995633c4283SRichard Henderson case JUMP_PC: 4996fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 4997633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 4998633c4283SRichard Henderson break; 4999633c4283SRichard Henderson case DYNAMIC_PC: 5000633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5001633c4283SRichard Henderson npc = DYNAMIC_PC; 5002633c4283SRichard Henderson break; 5003633c4283SRichard Henderson default: 5004633c4283SRichard Henderson g_assert_not_reached(); 5005fcf5ef2aSThomas Huth } 50066e61bc94SEmilio G. Cota } 5007633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5008633c4283SRichard Henderson } 5009fcf5ef2aSThomas Huth 50106e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 50116e61bc94SEmilio G. Cota { 50126e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 50136e61bc94SEmilio G. Cota unsigned int insn; 5014fcf5ef2aSThomas Huth 501577976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5016af00be49SEmilio G. Cota dc->base.pc_next += 4; 5017878cc677SRichard Henderson 5018878cc677SRichard Henderson if (!decode(dc, insn)) { 5019ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5020878cc677SRichard Henderson } 5021fcf5ef2aSThomas Huth 5022af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 50236e61bc94SEmilio G. Cota return; 5024c5e6ccdfSEmilio G. Cota } 5025af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 50266e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5027af00be49SEmilio G. Cota } 50286e61bc94SEmilio G. Cota } 5029fcf5ef2aSThomas Huth 50306e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 50316e61bc94SEmilio G. Cota { 50326e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5033186e7890SRichard Henderson DisasDelayException *e, *e_next; 5034633c4283SRichard Henderson bool may_lookup; 50356e61bc94SEmilio G. Cota 503689527e3aSRichard Henderson finishing_insn(dc); 503789527e3aSRichard Henderson 503846bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 503946bb0137SMark Cave-Ayland case DISAS_NEXT: 504046bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5041633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5042fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5043fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5044633c4283SRichard Henderson break; 5045fcf5ef2aSThomas Huth } 5046633c4283SRichard Henderson 5047930f1865SRichard Henderson may_lookup = true; 5048633c4283SRichard Henderson if (dc->pc & 3) { 5049633c4283SRichard Henderson switch (dc->pc) { 5050633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5051633c4283SRichard Henderson break; 5052633c4283SRichard Henderson case DYNAMIC_PC: 5053633c4283SRichard Henderson may_lookup = false; 5054633c4283SRichard Henderson break; 5055633c4283SRichard Henderson default: 5056633c4283SRichard Henderson g_assert_not_reached(); 5057633c4283SRichard Henderson } 5058633c4283SRichard Henderson } else { 5059633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5060633c4283SRichard Henderson } 5061633c4283SRichard Henderson 5062930f1865SRichard Henderson if (dc->npc & 3) { 5063930f1865SRichard Henderson switch (dc->npc) { 5064930f1865SRichard Henderson case JUMP_PC: 5065930f1865SRichard Henderson gen_generic_branch(dc); 5066930f1865SRichard Henderson break; 5067930f1865SRichard Henderson case DYNAMIC_PC: 5068930f1865SRichard Henderson may_lookup = false; 5069930f1865SRichard Henderson break; 5070930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5071930f1865SRichard Henderson break; 5072930f1865SRichard Henderson default: 5073930f1865SRichard Henderson g_assert_not_reached(); 5074930f1865SRichard Henderson } 5075930f1865SRichard Henderson } else { 5076930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5077930f1865SRichard Henderson } 5078633c4283SRichard Henderson if (may_lookup) { 5079633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5080633c4283SRichard Henderson } else { 508107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5082fcf5ef2aSThomas Huth } 508346bb0137SMark Cave-Ayland break; 508446bb0137SMark Cave-Ayland 508546bb0137SMark Cave-Ayland case DISAS_NORETURN: 508646bb0137SMark Cave-Ayland break; 508746bb0137SMark Cave-Ayland 508846bb0137SMark Cave-Ayland case DISAS_EXIT: 508946bb0137SMark Cave-Ayland /* Exit TB */ 509046bb0137SMark Cave-Ayland save_state(dc); 509146bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 509246bb0137SMark Cave-Ayland break; 509346bb0137SMark Cave-Ayland 509446bb0137SMark Cave-Ayland default: 509546bb0137SMark Cave-Ayland g_assert_not_reached(); 5096fcf5ef2aSThomas Huth } 5097186e7890SRichard Henderson 5098186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5099186e7890SRichard Henderson gen_set_label(e->lab); 5100186e7890SRichard Henderson 5101186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5102186e7890SRichard Henderson if (e->npc % 4 == 0) { 5103186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5104186e7890SRichard Henderson } 5105186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5106186e7890SRichard Henderson 5107186e7890SRichard Henderson e_next = e->next; 5108186e7890SRichard Henderson g_free(e); 5109186e7890SRichard Henderson } 5110fcf5ef2aSThomas Huth } 51116e61bc94SEmilio G. Cota 51128eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 51138eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 51146e61bc94SEmilio G. Cota { 51158eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 51168eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 51176e61bc94SEmilio G. Cota } 51186e61bc94SEmilio G. Cota 51196e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 51206e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 51216e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 51226e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 51236e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 51246e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 51256e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 51266e61bc94SEmilio G. Cota }; 51276e61bc94SEmilio G. Cota 5128597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 512932f0c394SAnton Johansson vaddr pc, void *host_pc) 51306e61bc94SEmilio G. Cota { 51316e61bc94SEmilio G. Cota DisasContext dc = {}; 51326e61bc94SEmilio G. Cota 5133306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5134fcf5ef2aSThomas Huth } 5135fcf5ef2aSThomas Huth 513655c3ceefSRichard Henderson void sparc_tcg_init(void) 5137fcf5ef2aSThomas Huth { 5138fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5139fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5140fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5141fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5142fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5143fcf5ef2aSThomas Huth }; 5144fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5145fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5146fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5147fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5148fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5149fcf5ef2aSThomas Huth }; 5150fcf5ef2aSThomas Huth 5151d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5152d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5153d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5154d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5155d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5156d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5157d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5158d8c5b92fSRichard Henderson #else 5159d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5160d8c5b92fSRichard Henderson #endif 5161d8c5b92fSRichard Henderson }; 5162d8c5b92fSRichard Henderson 5163fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5164fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5165fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 51662a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 51672a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5168fcf5ef2aSThomas Huth #endif 51692a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 51702a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 51712a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 51722a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5173fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5174fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5175fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5176fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5177fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5178fcf5ef2aSThomas Huth }; 5179fcf5ef2aSThomas Huth 5180fcf5ef2aSThomas Huth unsigned int i; 5181fcf5ef2aSThomas Huth 5182ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5183fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5184fcf5ef2aSThomas Huth "regwptr"); 5185fcf5ef2aSThomas Huth 5186d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5187d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5188d8c5b92fSRichard Henderson } 5189d8c5b92fSRichard Henderson 5190fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5191ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5192fcf5ef2aSThomas Huth } 5193fcf5ef2aSThomas Huth 5194f764718dSRichard Henderson cpu_regs[0] = NULL; 5195fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5196ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5197fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5198fcf5ef2aSThomas Huth gregnames[i]); 5199fcf5ef2aSThomas Huth } 5200fcf5ef2aSThomas Huth 5201fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5202fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5203fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5204fcf5ef2aSThomas Huth gregnames[i]); 5205fcf5ef2aSThomas Huth } 5206fcf5ef2aSThomas Huth 5207fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5208ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5209fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5210fcf5ef2aSThomas Huth fregnames[i]); 5211fcf5ef2aSThomas Huth } 5212fcf5ef2aSThomas Huth } 5213fcf5ef2aSThomas Huth 5214f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5215f36aaa53SRichard Henderson const TranslationBlock *tb, 5216f36aaa53SRichard Henderson const uint64_t *data) 5217fcf5ef2aSThomas Huth { 521877976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5219fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5220fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5221fcf5ef2aSThomas Huth 5222fcf5ef2aSThomas Huth env->pc = pc; 5223fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5224fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5225fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5226fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5227fcf5ef2aSThomas Huth if (env->cond) { 5228fcf5ef2aSThomas Huth env->npc = npc & ~3; 5229fcf5ef2aSThomas Huth } else { 5230fcf5ef2aSThomas Huth env->npc = pc + 4; 5231fcf5ef2aSThomas Huth } 5232fcf5ef2aSThomas Huth } else { 5233fcf5ef2aSThomas Huth env->npc = npc; 5234fcf5ef2aSThomas Huth } 5235fcf5ef2aSThomas Huth } 5236