xref: /openbmc/qemu/target/sparc/translate.c (revision 905a83dedf62a230adbfb7d66b9cf20ab044ab68)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
29fcf5ef2aSThomas Huth 
30fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
31fcf5ef2aSThomas Huth 
32c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
33fcf5ef2aSThomas Huth #include "exec/log.h"
34fcf5ef2aSThomas Huth #include "asi.h"
35fcf5ef2aSThomas Huth 
36fcf5ef2aSThomas Huth 
37fcf5ef2aSThomas Huth #define DEBUG_DISAS
38fcf5ef2aSThomas Huth 
39fcf5ef2aSThomas Huth #define DYNAMIC_PC  1 /* dynamic pc value */
40fcf5ef2aSThomas Huth #define JUMP_PC     2 /* dynamic pc value which takes only two values
41fcf5ef2aSThomas Huth                          according to jump_pc[T2] */
42fcf5ef2aSThomas Huth 
4346bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
4446bb0137SMark Cave-Ayland 
45fcf5ef2aSThomas Huth /* global register indexes */
46fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
47fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
48fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
49fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
50fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
51fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
52fcf5ef2aSThomas Huth static TCGv cpu_y;
53fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
54fcf5ef2aSThomas Huth static TCGv cpu_tbr;
55fcf5ef2aSThomas Huth #endif
56fcf5ef2aSThomas Huth static TCGv cpu_cond;
57fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
58fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
59fcf5ef2aSThomas Huth static TCGv cpu_gsr;
60fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr;
61fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver;
62fcf5ef2aSThomas Huth #else
63fcf5ef2aSThomas Huth static TCGv cpu_wim;
64fcf5ef2aSThomas Huth #endif
65fcf5ef2aSThomas Huth /* Floating point registers */
66fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
67fcf5ef2aSThomas Huth 
68fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
69fcf5ef2aSThomas Huth 
70fcf5ef2aSThomas Huth typedef struct DisasContext {
71af00be49SEmilio G. Cota     DisasContextBase base;
72fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
73fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
74fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
75fcf5ef2aSThomas Huth     int mem_idx;
76c9b459aaSArtyom Tarasenko     bool fpu_enabled;
77c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
78c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
79c9b459aaSArtyom Tarasenko     bool supervisor;
80c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
81c9b459aaSArtyom Tarasenko     bool hypervisor;
82c9b459aaSArtyom Tarasenko #endif
83c9b459aaSArtyom Tarasenko #endif
84c9b459aaSArtyom Tarasenko 
85fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
86fcf5ef2aSThomas Huth     sparc_def_t *def;
87fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
88fcf5ef2aSThomas Huth     int fprs_dirty;
89fcf5ef2aSThomas Huth     int asi;
90fcf5ef2aSThomas Huth #endif
91fcf5ef2aSThomas Huth } DisasContext;
92fcf5ef2aSThomas Huth 
93fcf5ef2aSThomas Huth typedef struct {
94fcf5ef2aSThomas Huth     TCGCond cond;
95fcf5ef2aSThomas Huth     bool is_bool;
96fcf5ef2aSThomas Huth     TCGv c1, c2;
97fcf5ef2aSThomas Huth } DisasCompare;
98fcf5ef2aSThomas Huth 
99fcf5ef2aSThomas Huth // This function uses non-native bit order
100fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
101fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
102fcf5ef2aSThomas Huth 
103fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
104fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
105fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
106fcf5ef2aSThomas Huth 
107fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
108fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
111fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
112fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
113fcf5ef2aSThomas Huth #else
114fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
115fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
116fcf5ef2aSThomas Huth #endif
117fcf5ef2aSThomas Huth 
118fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
119fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth static int sign_extend(int x, int len)
122fcf5ef2aSThomas Huth {
123fcf5ef2aSThomas Huth     len = 32 - len;
124fcf5ef2aSThomas Huth     return (x << len) >> len;
125fcf5ef2aSThomas Huth }
126fcf5ef2aSThomas Huth 
127fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
128fcf5ef2aSThomas Huth 
129fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd)
130fcf5ef2aSThomas Huth {
131fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
132fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
133fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
134fcf5ef2aSThomas Huth        we can avoid setting it again.  */
135fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
136fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
137fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
138fcf5ef2aSThomas Huth     }
139fcf5ef2aSThomas Huth #endif
140fcf5ef2aSThomas Huth }
141fcf5ef2aSThomas Huth 
142fcf5ef2aSThomas Huth /* floating point registers moves */
143fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
144fcf5ef2aSThomas Huth {
14536ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
146dc41aa7dSRichard Henderson     if (src & 1) {
147dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
148dc41aa7dSRichard Henderson     } else {
149dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
150fcf5ef2aSThomas Huth     }
151dc41aa7dSRichard Henderson     return ret;
152fcf5ef2aSThomas Huth }
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
155fcf5ef2aSThomas Huth {
1568e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
1578e7bbc75SRichard Henderson 
1588e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
159fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
160fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
161fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
162fcf5ef2aSThomas Huth }
163fcf5ef2aSThomas Huth 
164fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
165fcf5ef2aSThomas Huth {
16636ab4623SRichard Henderson     return tcg_temp_new_i32();
167fcf5ef2aSThomas Huth }
168fcf5ef2aSThomas Huth 
169fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
170fcf5ef2aSThomas Huth {
171fcf5ef2aSThomas Huth     src = DFPREG(src);
172fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
173fcf5ef2aSThomas Huth }
174fcf5ef2aSThomas Huth 
175fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
176fcf5ef2aSThomas Huth {
177fcf5ef2aSThomas Huth     dst = DFPREG(dst);
178fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
179fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
180fcf5ef2aSThomas Huth }
181fcf5ef2aSThomas Huth 
182fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
183fcf5ef2aSThomas Huth {
184fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
185fcf5ef2aSThomas Huth }
186fcf5ef2aSThomas Huth 
187fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
188fcf5ef2aSThomas Huth {
189fcf5ef2aSThomas Huth     tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) +
190fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
191fcf5ef2aSThomas Huth     tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) +
192fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
193fcf5ef2aSThomas Huth }
194fcf5ef2aSThomas Huth 
195fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
196fcf5ef2aSThomas Huth {
197fcf5ef2aSThomas Huth     tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) +
198fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
199fcf5ef2aSThomas Huth     tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) +
200fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
201fcf5ef2aSThomas Huth }
202fcf5ef2aSThomas Huth 
203fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
204fcf5ef2aSThomas Huth {
205fcf5ef2aSThomas Huth     tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) +
206fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
207fcf5ef2aSThomas Huth     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) +
208fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
209fcf5ef2aSThomas Huth }
210fcf5ef2aSThomas Huth 
211fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
212fcf5ef2aSThomas Huth                             TCGv_i64 v1, TCGv_i64 v2)
213fcf5ef2aSThomas Huth {
214fcf5ef2aSThomas Huth     dst = QFPREG(dst);
215fcf5ef2aSThomas Huth 
216fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
217fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
218fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
219fcf5ef2aSThomas Huth }
220fcf5ef2aSThomas Huth 
221fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
222fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
223fcf5ef2aSThomas Huth {
224fcf5ef2aSThomas Huth     src = QFPREG(src);
225fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
226fcf5ef2aSThomas Huth }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
229fcf5ef2aSThomas Huth {
230fcf5ef2aSThomas Huth     src = QFPREG(src);
231fcf5ef2aSThomas Huth     return cpu_fpr[src / 2 + 1];
232fcf5ef2aSThomas Huth }
233fcf5ef2aSThomas Huth 
234fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
235fcf5ef2aSThomas Huth {
236fcf5ef2aSThomas Huth     rd = QFPREG(rd);
237fcf5ef2aSThomas Huth     rs = QFPREG(rs);
238fcf5ef2aSThomas Huth 
239fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
240fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
241fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
242fcf5ef2aSThomas Huth }
243fcf5ef2aSThomas Huth #endif
244fcf5ef2aSThomas Huth 
245fcf5ef2aSThomas Huth /* moves */
246fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
247fcf5ef2aSThomas Huth #define supervisor(dc) 0
248fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
249fcf5ef2aSThomas Huth #define hypervisor(dc) 0
250fcf5ef2aSThomas Huth #endif
251fcf5ef2aSThomas Huth #else
252fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
253c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
254c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
255fcf5ef2aSThomas Huth #else
256c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
257fcf5ef2aSThomas Huth #endif
258fcf5ef2aSThomas Huth #endif
259fcf5ef2aSThomas Huth 
260fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
261fcf5ef2aSThomas Huth #ifndef TARGET_ABI32
262fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit)
263fcf5ef2aSThomas Huth #else
264fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1)
265fcf5ef2aSThomas Huth #endif
266fcf5ef2aSThomas Huth #endif
267fcf5ef2aSThomas Huth 
268fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr)
269fcf5ef2aSThomas Huth {
270fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
271fcf5ef2aSThomas Huth     if (AM_CHECK(dc))
272fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
273fcf5ef2aSThomas Huth #endif
274fcf5ef2aSThomas Huth }
275fcf5ef2aSThomas Huth 
276fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg)
277fcf5ef2aSThomas Huth {
278fcf5ef2aSThomas Huth     if (reg > 0) {
279fcf5ef2aSThomas Huth         assert(reg < 32);
280fcf5ef2aSThomas Huth         return cpu_regs[reg];
281fcf5ef2aSThomas Huth     } else {
28252123f14SRichard Henderson         TCGv t = tcg_temp_new();
283fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
284fcf5ef2aSThomas Huth         return t;
285fcf5ef2aSThomas Huth     }
286fcf5ef2aSThomas Huth }
287fcf5ef2aSThomas Huth 
288fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
289fcf5ef2aSThomas Huth {
290fcf5ef2aSThomas Huth     if (reg > 0) {
291fcf5ef2aSThomas Huth         assert(reg < 32);
292fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
293fcf5ef2aSThomas Huth     }
294fcf5ef2aSThomas Huth }
295fcf5ef2aSThomas Huth 
296fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg)
297fcf5ef2aSThomas Huth {
298fcf5ef2aSThomas Huth     if (reg > 0) {
299fcf5ef2aSThomas Huth         assert(reg < 32);
300fcf5ef2aSThomas Huth         return cpu_regs[reg];
301fcf5ef2aSThomas Huth     } else {
30252123f14SRichard Henderson         return tcg_temp_new();
303fcf5ef2aSThomas Huth     }
304fcf5ef2aSThomas Huth }
305fcf5ef2aSThomas Huth 
3065645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
307fcf5ef2aSThomas Huth {
3085645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3095645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
310fcf5ef2aSThomas Huth }
311fcf5ef2aSThomas Huth 
3125645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
313fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
314fcf5ef2aSThomas Huth {
315fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
316fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
317fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
318fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
319fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
32007ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
321fcf5ef2aSThomas Huth     } else {
322fcf5ef2aSThomas Huth         /* jump to another page: currently not optimized */
323fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
324fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
32507ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
326fcf5ef2aSThomas Huth     }
327fcf5ef2aSThomas Huth }
328fcf5ef2aSThomas Huth 
329fcf5ef2aSThomas Huth // XXX suboptimal
330fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
331fcf5ef2aSThomas Huth {
332fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3330b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
334fcf5ef2aSThomas Huth }
335fcf5ef2aSThomas Huth 
336fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
337fcf5ef2aSThomas Huth {
338fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3390b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
340fcf5ef2aSThomas Huth }
341fcf5ef2aSThomas Huth 
342fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
343fcf5ef2aSThomas Huth {
344fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3450b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
346fcf5ef2aSThomas Huth }
347fcf5ef2aSThomas Huth 
348fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
349fcf5ef2aSThomas Huth {
350fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3510b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
352fcf5ef2aSThomas Huth }
353fcf5ef2aSThomas Huth 
354fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
355fcf5ef2aSThomas Huth {
356fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
357fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
358fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
359fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
360fcf5ef2aSThomas Huth }
361fcf5ef2aSThomas Huth 
362fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
363fcf5ef2aSThomas Huth {
364fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
365fcf5ef2aSThomas Huth 
366fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
367fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
368fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
369fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
370fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
371fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
372fcf5ef2aSThomas Huth #else
373fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
374fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
375fcf5ef2aSThomas Huth #endif
376fcf5ef2aSThomas Huth 
377fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
378fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
379fcf5ef2aSThomas Huth 
380fcf5ef2aSThomas Huth     return carry_32;
381fcf5ef2aSThomas Huth }
382fcf5ef2aSThomas Huth 
383fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
384fcf5ef2aSThomas Huth {
385fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
386fcf5ef2aSThomas Huth 
387fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
388fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
389fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
390fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
391fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
392fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
393fcf5ef2aSThomas Huth #else
394fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
395fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
396fcf5ef2aSThomas Huth #endif
397fcf5ef2aSThomas Huth 
398fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
399fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
400fcf5ef2aSThomas Huth 
401fcf5ef2aSThomas Huth     return carry_32;
402fcf5ef2aSThomas Huth }
403fcf5ef2aSThomas Huth 
404fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1,
405fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
406fcf5ef2aSThomas Huth {
407fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
408fcf5ef2aSThomas Huth     TCGv carry;
409fcf5ef2aSThomas Huth 
410fcf5ef2aSThomas Huth     switch (dc->cc_op) {
411fcf5ef2aSThomas Huth     case CC_OP_DIV:
412fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
413fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain ADD.  */
414fcf5ef2aSThomas Huth         if (update_cc) {
415fcf5ef2aSThomas Huth             gen_op_add_cc(dst, src1, src2);
416fcf5ef2aSThomas Huth         } else {
417fcf5ef2aSThomas Huth             tcg_gen_add_tl(dst, src1, src2);
418fcf5ef2aSThomas Huth         }
419fcf5ef2aSThomas Huth         return;
420fcf5ef2aSThomas Huth 
421fcf5ef2aSThomas Huth     case CC_OP_ADD:
422fcf5ef2aSThomas Huth     case CC_OP_TADD:
423fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
424fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
425fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
426fcf5ef2aSThomas Huth                an ADD2 opcode.  We discard the low part of the output.
427fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
428fcf5ef2aSThomas Huth                generated the carry in the first place.  */
429fcf5ef2aSThomas Huth             carry = tcg_temp_new();
430fcf5ef2aSThomas Huth             tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
431fcf5ef2aSThomas Huth             goto add_done;
432fcf5ef2aSThomas Huth         }
433fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
434fcf5ef2aSThomas Huth         break;
435fcf5ef2aSThomas Huth 
436fcf5ef2aSThomas Huth     case CC_OP_SUB:
437fcf5ef2aSThomas Huth     case CC_OP_TSUB:
438fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
439fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
440fcf5ef2aSThomas Huth         break;
441fcf5ef2aSThomas Huth 
442fcf5ef2aSThomas Huth     default:
443fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
444fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
445fcf5ef2aSThomas Huth         gen_helper_compute_C_icc(carry_32, cpu_env);
446fcf5ef2aSThomas Huth         break;
447fcf5ef2aSThomas Huth     }
448fcf5ef2aSThomas Huth 
449fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
450fcf5ef2aSThomas Huth     carry = tcg_temp_new();
451fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
452fcf5ef2aSThomas Huth #else
453fcf5ef2aSThomas Huth     carry = carry_32;
454fcf5ef2aSThomas Huth #endif
455fcf5ef2aSThomas Huth 
456fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
457fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, dst, carry);
458fcf5ef2aSThomas Huth 
459fcf5ef2aSThomas Huth  add_done:
460fcf5ef2aSThomas Huth     if (update_cc) {
461fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
462fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
463fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
464fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX);
465fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_ADDX;
466fcf5ef2aSThomas Huth     }
467fcf5ef2aSThomas Huth }
468fcf5ef2aSThomas Huth 
469fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
470fcf5ef2aSThomas Huth {
471fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
472fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
473fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
474fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
475fcf5ef2aSThomas Huth }
476fcf5ef2aSThomas Huth 
477fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1,
478fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
479fcf5ef2aSThomas Huth {
480fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
481fcf5ef2aSThomas Huth     TCGv carry;
482fcf5ef2aSThomas Huth 
483fcf5ef2aSThomas Huth     switch (dc->cc_op) {
484fcf5ef2aSThomas Huth     case CC_OP_DIV:
485fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
486fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain SUB.  */
487fcf5ef2aSThomas Huth         if (update_cc) {
488fcf5ef2aSThomas Huth             gen_op_sub_cc(dst, src1, src2);
489fcf5ef2aSThomas Huth         } else {
490fcf5ef2aSThomas Huth             tcg_gen_sub_tl(dst, src1, src2);
491fcf5ef2aSThomas Huth         }
492fcf5ef2aSThomas Huth         return;
493fcf5ef2aSThomas Huth 
494fcf5ef2aSThomas Huth     case CC_OP_ADD:
495fcf5ef2aSThomas Huth     case CC_OP_TADD:
496fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
497fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
498fcf5ef2aSThomas Huth         break;
499fcf5ef2aSThomas Huth 
500fcf5ef2aSThomas Huth     case CC_OP_SUB:
501fcf5ef2aSThomas Huth     case CC_OP_TSUB:
502fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
503fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
504fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
505fcf5ef2aSThomas Huth                a SUB2 opcode.  We discard the low part of the output.
506fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
507fcf5ef2aSThomas Huth                generated the carry in the first place.  */
508fcf5ef2aSThomas Huth             carry = tcg_temp_new();
509fcf5ef2aSThomas Huth             tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
510fcf5ef2aSThomas Huth             goto sub_done;
511fcf5ef2aSThomas Huth         }
512fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
513fcf5ef2aSThomas Huth         break;
514fcf5ef2aSThomas Huth 
515fcf5ef2aSThomas Huth     default:
516fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
517fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
518fcf5ef2aSThomas Huth         gen_helper_compute_C_icc(carry_32, cpu_env);
519fcf5ef2aSThomas Huth         break;
520fcf5ef2aSThomas Huth     }
521fcf5ef2aSThomas Huth 
522fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
523fcf5ef2aSThomas Huth     carry = tcg_temp_new();
524fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
525fcf5ef2aSThomas Huth #else
526fcf5ef2aSThomas Huth     carry = carry_32;
527fcf5ef2aSThomas Huth #endif
528fcf5ef2aSThomas Huth 
529fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
530fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
531fcf5ef2aSThomas Huth 
532fcf5ef2aSThomas Huth  sub_done:
533fcf5ef2aSThomas Huth     if (update_cc) {
534fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
535fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
536fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
537fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX);
538fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUBX;
539fcf5ef2aSThomas Huth     }
540fcf5ef2aSThomas Huth }
541fcf5ef2aSThomas Huth 
542fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
543fcf5ef2aSThomas Huth {
544fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
545fcf5ef2aSThomas Huth 
546fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
547fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
548fcf5ef2aSThomas Huth 
549fcf5ef2aSThomas Huth     /* old op:
550fcf5ef2aSThomas Huth     if (!(env->y & 1))
551fcf5ef2aSThomas Huth         T1 = 0;
552fcf5ef2aSThomas Huth     */
55300ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
554fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
555fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
556fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
557fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
558fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
559fcf5ef2aSThomas Huth 
560fcf5ef2aSThomas Huth     // b2 = T0 & 1;
561fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
5620b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
56308d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
564fcf5ef2aSThomas Huth 
565fcf5ef2aSThomas Huth     // b1 = N ^ V;
566fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
567fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
568fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
569fcf5ef2aSThomas Huth 
570fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
571fcf5ef2aSThomas Huth     // src1 = T0;
572fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
573fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
574fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
575fcf5ef2aSThomas Huth 
576fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
577fcf5ef2aSThomas Huth 
578fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
579fcf5ef2aSThomas Huth }
580fcf5ef2aSThomas Huth 
581fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
582fcf5ef2aSThomas Huth {
583fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
584fcf5ef2aSThomas Huth     if (sign_ext) {
585fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
586fcf5ef2aSThomas Huth     } else {
587fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
588fcf5ef2aSThomas Huth     }
589fcf5ef2aSThomas Huth #else
590fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
591fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
592fcf5ef2aSThomas Huth 
593fcf5ef2aSThomas Huth     if (sign_ext) {
594fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
595fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
596fcf5ef2aSThomas Huth     } else {
597fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
598fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
599fcf5ef2aSThomas Huth     }
600fcf5ef2aSThomas Huth 
601fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
602fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
603fcf5ef2aSThomas Huth #endif
604fcf5ef2aSThomas Huth }
605fcf5ef2aSThomas Huth 
606fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
607fcf5ef2aSThomas Huth {
608fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
609fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
610fcf5ef2aSThomas Huth }
611fcf5ef2aSThomas Huth 
612fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
613fcf5ef2aSThomas Huth {
614fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
615fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
616fcf5ef2aSThomas Huth }
617fcf5ef2aSThomas Huth 
618fcf5ef2aSThomas Huth // 1
619fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst)
620fcf5ef2aSThomas Huth {
621fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
622fcf5ef2aSThomas Huth }
623fcf5ef2aSThomas Huth 
624fcf5ef2aSThomas Huth // Z
625fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src)
626fcf5ef2aSThomas Huth {
627fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
628fcf5ef2aSThomas Huth }
629fcf5ef2aSThomas Huth 
630fcf5ef2aSThomas Huth // Z | (N ^ V)
631fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
632fcf5ef2aSThomas Huth {
633fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
634fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
635fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
636fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
637fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
638fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
639fcf5ef2aSThomas Huth }
640fcf5ef2aSThomas Huth 
641fcf5ef2aSThomas Huth // N ^ V
642fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
643fcf5ef2aSThomas Huth {
644fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
645fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
646fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
647fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
648fcf5ef2aSThomas Huth }
649fcf5ef2aSThomas Huth 
650fcf5ef2aSThomas Huth // C | Z
651fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
652fcf5ef2aSThomas Huth {
653fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
654fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
655fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
656fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
657fcf5ef2aSThomas Huth }
658fcf5ef2aSThomas Huth 
659fcf5ef2aSThomas Huth // C
660fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
661fcf5ef2aSThomas Huth {
662fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
663fcf5ef2aSThomas Huth }
664fcf5ef2aSThomas Huth 
665fcf5ef2aSThomas Huth // V
666fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
667fcf5ef2aSThomas Huth {
668fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
669fcf5ef2aSThomas Huth }
670fcf5ef2aSThomas Huth 
671fcf5ef2aSThomas Huth // 0
672fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst)
673fcf5ef2aSThomas Huth {
674fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
675fcf5ef2aSThomas Huth }
676fcf5ef2aSThomas Huth 
677fcf5ef2aSThomas Huth // N
678fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
679fcf5ef2aSThomas Huth {
680fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
681fcf5ef2aSThomas Huth }
682fcf5ef2aSThomas Huth 
683fcf5ef2aSThomas Huth // !Z
684fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
685fcf5ef2aSThomas Huth {
686fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
687fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
688fcf5ef2aSThomas Huth }
689fcf5ef2aSThomas Huth 
690fcf5ef2aSThomas Huth // !(Z | (N ^ V))
691fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
692fcf5ef2aSThomas Huth {
693fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
694fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
695fcf5ef2aSThomas Huth }
696fcf5ef2aSThomas Huth 
697fcf5ef2aSThomas Huth // !(N ^ V)
698fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
699fcf5ef2aSThomas Huth {
700fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
701fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
702fcf5ef2aSThomas Huth }
703fcf5ef2aSThomas Huth 
704fcf5ef2aSThomas Huth // !(C | Z)
705fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
706fcf5ef2aSThomas Huth {
707fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
708fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
709fcf5ef2aSThomas Huth }
710fcf5ef2aSThomas Huth 
711fcf5ef2aSThomas Huth // !C
712fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
713fcf5ef2aSThomas Huth {
714fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
715fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
716fcf5ef2aSThomas Huth }
717fcf5ef2aSThomas Huth 
718fcf5ef2aSThomas Huth // !N
719fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
720fcf5ef2aSThomas Huth {
721fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
722fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
723fcf5ef2aSThomas Huth }
724fcf5ef2aSThomas Huth 
725fcf5ef2aSThomas Huth // !V
726fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
727fcf5ef2aSThomas Huth {
728fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
729fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
730fcf5ef2aSThomas Huth }
731fcf5ef2aSThomas Huth 
732fcf5ef2aSThomas Huth /*
733fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
734fcf5ef2aSThomas Huth    0 =
735fcf5ef2aSThomas Huth    1 <
736fcf5ef2aSThomas Huth    2 >
737fcf5ef2aSThomas Huth    3 unordered
738fcf5ef2aSThomas Huth */
739fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src,
740fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
741fcf5ef2aSThomas Huth {
742fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
743fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
744fcf5ef2aSThomas Huth }
745fcf5ef2aSThomas Huth 
746fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src,
747fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
748fcf5ef2aSThomas Huth {
749fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
750fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
751fcf5ef2aSThomas Huth }
752fcf5ef2aSThomas Huth 
753fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
754fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src,
755fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
756fcf5ef2aSThomas Huth {
757fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
758fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
759fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
760fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
761fcf5ef2aSThomas Huth }
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
764fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src,
765fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
766fcf5ef2aSThomas Huth {
767fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
768fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
769fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
770fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
771fcf5ef2aSThomas Huth }
772fcf5ef2aSThomas Huth 
773fcf5ef2aSThomas Huth // 1 or 3: FCC0
774fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src,
775fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
776fcf5ef2aSThomas Huth {
777fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
778fcf5ef2aSThomas Huth }
779fcf5ef2aSThomas Huth 
780fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
781fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src,
782fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
783fcf5ef2aSThomas Huth {
784fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
785fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
786fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
787fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
788fcf5ef2aSThomas Huth }
789fcf5ef2aSThomas Huth 
790fcf5ef2aSThomas Huth // 2 or 3: FCC1
791fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src,
792fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
793fcf5ef2aSThomas Huth {
794fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
795fcf5ef2aSThomas Huth }
796fcf5ef2aSThomas Huth 
797fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
798fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src,
799fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
800fcf5ef2aSThomas Huth {
801fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
802fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
803fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
804fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
805fcf5ef2aSThomas Huth }
806fcf5ef2aSThomas Huth 
807fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
808fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src,
809fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
810fcf5ef2aSThomas Huth {
811fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
812fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
813fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
814fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
815fcf5ef2aSThomas Huth }
816fcf5ef2aSThomas Huth 
817fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
818fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src,
819fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
820fcf5ef2aSThomas Huth {
821fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
822fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
823fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
824fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
825fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
826fcf5ef2aSThomas Huth }
827fcf5ef2aSThomas Huth 
828fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
829fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src,
830fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
831fcf5ef2aSThomas Huth {
832fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
833fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
834fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
835fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
836fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
837fcf5ef2aSThomas Huth }
838fcf5ef2aSThomas Huth 
839fcf5ef2aSThomas Huth // 0 or 2: !FCC0
840fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src,
841fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
842fcf5ef2aSThomas Huth {
843fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
844fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
845fcf5ef2aSThomas Huth }
846fcf5ef2aSThomas Huth 
847fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
848fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src,
849fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
850fcf5ef2aSThomas Huth {
851fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
852fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
853fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
854fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
855fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
856fcf5ef2aSThomas Huth }
857fcf5ef2aSThomas Huth 
858fcf5ef2aSThomas Huth // 0 or 1: !FCC1
859fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src,
860fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
861fcf5ef2aSThomas Huth {
862fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
863fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
864fcf5ef2aSThomas Huth }
865fcf5ef2aSThomas Huth 
866fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
867fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src,
868fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
869fcf5ef2aSThomas Huth {
870fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
871fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
872fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
873fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
874fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
875fcf5ef2aSThomas Huth }
876fcf5ef2aSThomas Huth 
877fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
878fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src,
879fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
880fcf5ef2aSThomas Huth {
881fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
882fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
883fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
884fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
885fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
886fcf5ef2aSThomas Huth }
887fcf5ef2aSThomas Huth 
888fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1,
889fcf5ef2aSThomas Huth                                target_ulong pc2, TCGv r_cond)
890fcf5ef2aSThomas Huth {
891fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
892fcf5ef2aSThomas Huth 
893fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
894fcf5ef2aSThomas Huth 
895fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth     gen_set_label(l1);
898fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
899fcf5ef2aSThomas Huth }
900fcf5ef2aSThomas Huth 
901fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1)
902fcf5ef2aSThomas Huth {
903fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
904fcf5ef2aSThomas Huth     target_ulong npc = dc->npc;
905fcf5ef2aSThomas Huth 
906fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1);
907fcf5ef2aSThomas Huth 
908fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, npc, pc1);
909fcf5ef2aSThomas Huth 
910fcf5ef2aSThomas Huth     gen_set_label(l1);
911fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, npc + 4, npc + 8);
912fcf5ef2aSThomas Huth 
913af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
914fcf5ef2aSThomas Huth }
915fcf5ef2aSThomas Huth 
916fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1)
917fcf5ef2aSThomas Huth {
918fcf5ef2aSThomas Huth     target_ulong npc = dc->npc;
919fcf5ef2aSThomas Huth 
920fcf5ef2aSThomas Huth     if (likely(npc != DYNAMIC_PC)) {
921fcf5ef2aSThomas Huth         dc->pc = npc;
922fcf5ef2aSThomas Huth         dc->jump_pc[0] = pc1;
923fcf5ef2aSThomas Huth         dc->jump_pc[1] = npc + 4;
924fcf5ef2aSThomas Huth         dc->npc = JUMP_PC;
925fcf5ef2aSThomas Huth     } else {
926fcf5ef2aSThomas Huth         TCGv t, z;
927fcf5ef2aSThomas Huth 
928fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_pc, cpu_npc);
929fcf5ef2aSThomas Huth 
930fcf5ef2aSThomas Huth         tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
93100ab7e61SRichard Henderson         t = tcg_constant_tl(pc1);
93200ab7e61SRichard Henderson         z = tcg_constant_tl(0);
933fcf5ef2aSThomas Huth         tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc);
934fcf5ef2aSThomas Huth 
935fcf5ef2aSThomas Huth         dc->pc = DYNAMIC_PC;
936fcf5ef2aSThomas Huth     }
937fcf5ef2aSThomas Huth }
938fcf5ef2aSThomas Huth 
939fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc)
940fcf5ef2aSThomas Huth {
94100ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
94200ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
94300ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
944fcf5ef2aSThomas Huth 
945fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
946fcf5ef2aSThomas Huth }
947fcf5ef2aSThomas Huth 
948fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
949fcf5ef2aSThomas Huth    have been set for a jump */
950fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc)
951fcf5ef2aSThomas Huth {
952fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
953fcf5ef2aSThomas Huth         gen_generic_branch(dc);
954fcf5ef2aSThomas Huth         dc->npc = DYNAMIC_PC;
955fcf5ef2aSThomas Huth     }
956fcf5ef2aSThomas Huth }
957fcf5ef2aSThomas Huth 
958fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc)
959fcf5ef2aSThomas Huth {
960fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
961fcf5ef2aSThomas Huth         gen_generic_branch(dc);
962fcf5ef2aSThomas Huth         dc->npc = DYNAMIC_PC;
963fcf5ef2aSThomas Huth     } else if (dc->npc != DYNAMIC_PC) {
964fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
965fcf5ef2aSThomas Huth     }
966fcf5ef2aSThomas Huth }
967fcf5ef2aSThomas Huth 
968fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc)
969fcf5ef2aSThomas Huth {
970fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
971fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
972fcf5ef2aSThomas Huth         gen_helper_compute_psr(cpu_env);
973fcf5ef2aSThomas Huth     }
974fcf5ef2aSThomas Huth }
975fcf5ef2aSThomas Huth 
976fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc)
977fcf5ef2aSThomas Huth {
978fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
979fcf5ef2aSThomas Huth     save_npc(dc);
980fcf5ef2aSThomas Huth }
981fcf5ef2aSThomas Huth 
982fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
983fcf5ef2aSThomas Huth {
984fcf5ef2aSThomas Huth     save_state(dc);
98500ab7e61SRichard Henderson     gen_helper_raise_exception(cpu_env, tcg_constant_i32(which));
986af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
987fcf5ef2aSThomas Huth }
988fcf5ef2aSThomas Huth 
989fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask)
990fcf5ef2aSThomas Huth {
99100ab7e61SRichard Henderson     gen_helper_check_align(cpu_env, addr, tcg_constant_i32(mask));
992fcf5ef2aSThomas Huth }
993fcf5ef2aSThomas Huth 
994fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc)
995fcf5ef2aSThomas Huth {
996fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
997fcf5ef2aSThomas Huth         gen_generic_branch(dc);
998fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_pc, cpu_npc);
999fcf5ef2aSThomas Huth         dc->pc = DYNAMIC_PC;
1000fcf5ef2aSThomas Huth     } else if (dc->npc == DYNAMIC_PC) {
1001fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_pc, cpu_npc);
1002fcf5ef2aSThomas Huth         dc->pc = DYNAMIC_PC;
1003fcf5ef2aSThomas Huth     } else {
1004fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1005fcf5ef2aSThomas Huth     }
1006fcf5ef2aSThomas Huth }
1007fcf5ef2aSThomas Huth 
1008fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void)
1009fcf5ef2aSThomas Huth {
1010fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1011fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1012fcf5ef2aSThomas Huth }
1013fcf5ef2aSThomas Huth 
1014fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1015fcf5ef2aSThomas Huth                         DisasContext *dc)
1016fcf5ef2aSThomas Huth {
1017fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1018fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1019fcf5ef2aSThomas Huth         TCG_COND_EQ,
1020fcf5ef2aSThomas Huth         TCG_COND_LE,
1021fcf5ef2aSThomas Huth         TCG_COND_LT,
1022fcf5ef2aSThomas Huth         TCG_COND_LEU,
1023fcf5ef2aSThomas Huth         TCG_COND_LTU,
1024fcf5ef2aSThomas Huth         -1, /* neg */
1025fcf5ef2aSThomas Huth         -1, /* overflow */
1026fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1027fcf5ef2aSThomas Huth         TCG_COND_NE,
1028fcf5ef2aSThomas Huth         TCG_COND_GT,
1029fcf5ef2aSThomas Huth         TCG_COND_GE,
1030fcf5ef2aSThomas Huth         TCG_COND_GTU,
1031fcf5ef2aSThomas Huth         TCG_COND_GEU,
1032fcf5ef2aSThomas Huth         -1, /* pos */
1033fcf5ef2aSThomas Huth         -1, /* no overflow */
1034fcf5ef2aSThomas Huth     };
1035fcf5ef2aSThomas Huth 
1036fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1037fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1038fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1039fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1040fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1041fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1042fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1043fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1044fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1045fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1046fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1047fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1048fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1049fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1050fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1051fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1052fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1053fcf5ef2aSThomas Huth     };
1054fcf5ef2aSThomas Huth 
1055fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1056fcf5ef2aSThomas Huth     TCGv r_dst;
1057fcf5ef2aSThomas Huth 
1058fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1059fcf5ef2aSThomas Huth     if (xcc) {
1060fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1061fcf5ef2aSThomas Huth     } else {
1062fcf5ef2aSThomas Huth         r_src = cpu_psr;
1063fcf5ef2aSThomas Huth     }
1064fcf5ef2aSThomas Huth #else
1065fcf5ef2aSThomas Huth     r_src = cpu_psr;
1066fcf5ef2aSThomas Huth #endif
1067fcf5ef2aSThomas Huth 
1068fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1069fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1070fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1071fcf5ef2aSThomas Huth     do_compare_dst_0:
1072fcf5ef2aSThomas Huth         cmp->is_bool = false;
107300ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1074fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1075fcf5ef2aSThomas Huth         if (!xcc) {
1076fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1077fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1078fcf5ef2aSThomas Huth             break;
1079fcf5ef2aSThomas Huth         }
1080fcf5ef2aSThomas Huth #endif
1081fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1082fcf5ef2aSThomas Huth         break;
1083fcf5ef2aSThomas Huth 
1084fcf5ef2aSThomas Huth     case CC_OP_SUB:
1085fcf5ef2aSThomas Huth         switch (cond) {
1086fcf5ef2aSThomas Huth         case 6:  /* neg */
1087fcf5ef2aSThomas Huth         case 14: /* pos */
1088fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1089fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1090fcf5ef2aSThomas Huth 
1091fcf5ef2aSThomas Huth         case 7: /* overflow */
1092fcf5ef2aSThomas Huth         case 15: /* !overflow */
1093fcf5ef2aSThomas Huth             goto do_dynamic;
1094fcf5ef2aSThomas Huth 
1095fcf5ef2aSThomas Huth         default:
1096fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1097fcf5ef2aSThomas Huth             cmp->is_bool = false;
1098fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1099fcf5ef2aSThomas Huth             if (!xcc) {
1100fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1101fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1102fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1103fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1104fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1105fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1106fcf5ef2aSThomas Huth                 break;
1107fcf5ef2aSThomas Huth             }
1108fcf5ef2aSThomas Huth #endif
1109fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1110fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1111fcf5ef2aSThomas Huth             break;
1112fcf5ef2aSThomas Huth         }
1113fcf5ef2aSThomas Huth         break;
1114fcf5ef2aSThomas Huth 
1115fcf5ef2aSThomas Huth     default:
1116fcf5ef2aSThomas Huth     do_dynamic:
1117fcf5ef2aSThomas Huth         gen_helper_compute_psr(cpu_env);
1118fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1119fcf5ef2aSThomas Huth         /* FALLTHRU */
1120fcf5ef2aSThomas Huth 
1121fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1122fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1123fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1124fcf5ef2aSThomas Huth         cmp->is_bool = true;
1125fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
112600ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1127fcf5ef2aSThomas Huth 
1128fcf5ef2aSThomas Huth         switch (cond) {
1129fcf5ef2aSThomas Huth         case 0x0:
1130fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1131fcf5ef2aSThomas Huth             break;
1132fcf5ef2aSThomas Huth         case 0x1:
1133fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1134fcf5ef2aSThomas Huth             break;
1135fcf5ef2aSThomas Huth         case 0x2:
1136fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1137fcf5ef2aSThomas Huth             break;
1138fcf5ef2aSThomas Huth         case 0x3:
1139fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1140fcf5ef2aSThomas Huth             break;
1141fcf5ef2aSThomas Huth         case 0x4:
1142fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1143fcf5ef2aSThomas Huth             break;
1144fcf5ef2aSThomas Huth         case 0x5:
1145fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1146fcf5ef2aSThomas Huth             break;
1147fcf5ef2aSThomas Huth         case 0x6:
1148fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1149fcf5ef2aSThomas Huth             break;
1150fcf5ef2aSThomas Huth         case 0x7:
1151fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1152fcf5ef2aSThomas Huth             break;
1153fcf5ef2aSThomas Huth         case 0x8:
1154fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1155fcf5ef2aSThomas Huth             break;
1156fcf5ef2aSThomas Huth         case 0x9:
1157fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1158fcf5ef2aSThomas Huth             break;
1159fcf5ef2aSThomas Huth         case 0xa:
1160fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1161fcf5ef2aSThomas Huth             break;
1162fcf5ef2aSThomas Huth         case 0xb:
1163fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1164fcf5ef2aSThomas Huth             break;
1165fcf5ef2aSThomas Huth         case 0xc:
1166fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1167fcf5ef2aSThomas Huth             break;
1168fcf5ef2aSThomas Huth         case 0xd:
1169fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1170fcf5ef2aSThomas Huth             break;
1171fcf5ef2aSThomas Huth         case 0xe:
1172fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1173fcf5ef2aSThomas Huth             break;
1174fcf5ef2aSThomas Huth         case 0xf:
1175fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1176fcf5ef2aSThomas Huth             break;
1177fcf5ef2aSThomas Huth         }
1178fcf5ef2aSThomas Huth         break;
1179fcf5ef2aSThomas Huth     }
1180fcf5ef2aSThomas Huth }
1181fcf5ef2aSThomas Huth 
1182fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1183fcf5ef2aSThomas Huth {
1184fcf5ef2aSThomas Huth     unsigned int offset;
1185fcf5ef2aSThomas Huth     TCGv r_dst;
1186fcf5ef2aSThomas Huth 
1187fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1188fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1189fcf5ef2aSThomas Huth     cmp->is_bool = true;
1190fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
119100ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1192fcf5ef2aSThomas Huth 
1193fcf5ef2aSThomas Huth     switch (cc) {
1194fcf5ef2aSThomas Huth     default:
1195fcf5ef2aSThomas Huth     case 0x0:
1196fcf5ef2aSThomas Huth         offset = 0;
1197fcf5ef2aSThomas Huth         break;
1198fcf5ef2aSThomas Huth     case 0x1:
1199fcf5ef2aSThomas Huth         offset = 32 - 10;
1200fcf5ef2aSThomas Huth         break;
1201fcf5ef2aSThomas Huth     case 0x2:
1202fcf5ef2aSThomas Huth         offset = 34 - 10;
1203fcf5ef2aSThomas Huth         break;
1204fcf5ef2aSThomas Huth     case 0x3:
1205fcf5ef2aSThomas Huth         offset = 36 - 10;
1206fcf5ef2aSThomas Huth         break;
1207fcf5ef2aSThomas Huth     }
1208fcf5ef2aSThomas Huth 
1209fcf5ef2aSThomas Huth     switch (cond) {
1210fcf5ef2aSThomas Huth     case 0x0:
1211fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1212fcf5ef2aSThomas Huth         break;
1213fcf5ef2aSThomas Huth     case 0x1:
1214fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1215fcf5ef2aSThomas Huth         break;
1216fcf5ef2aSThomas Huth     case 0x2:
1217fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1218fcf5ef2aSThomas Huth         break;
1219fcf5ef2aSThomas Huth     case 0x3:
1220fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1221fcf5ef2aSThomas Huth         break;
1222fcf5ef2aSThomas Huth     case 0x4:
1223fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1224fcf5ef2aSThomas Huth         break;
1225fcf5ef2aSThomas Huth     case 0x5:
1226fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1227fcf5ef2aSThomas Huth         break;
1228fcf5ef2aSThomas Huth     case 0x6:
1229fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1230fcf5ef2aSThomas Huth         break;
1231fcf5ef2aSThomas Huth     case 0x7:
1232fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1233fcf5ef2aSThomas Huth         break;
1234fcf5ef2aSThomas Huth     case 0x8:
1235fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1236fcf5ef2aSThomas Huth         break;
1237fcf5ef2aSThomas Huth     case 0x9:
1238fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1239fcf5ef2aSThomas Huth         break;
1240fcf5ef2aSThomas Huth     case 0xa:
1241fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1242fcf5ef2aSThomas Huth         break;
1243fcf5ef2aSThomas Huth     case 0xb:
1244fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1245fcf5ef2aSThomas Huth         break;
1246fcf5ef2aSThomas Huth     case 0xc:
1247fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1248fcf5ef2aSThomas Huth         break;
1249fcf5ef2aSThomas Huth     case 0xd:
1250fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1251fcf5ef2aSThomas Huth         break;
1252fcf5ef2aSThomas Huth     case 0xe:
1253fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1254fcf5ef2aSThomas Huth         break;
1255fcf5ef2aSThomas Huth     case 0xf:
1256fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1257fcf5ef2aSThomas Huth         break;
1258fcf5ef2aSThomas Huth     }
1259fcf5ef2aSThomas Huth }
1260fcf5ef2aSThomas Huth 
1261fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond,
1262fcf5ef2aSThomas Huth                      DisasContext *dc)
1263fcf5ef2aSThomas Huth {
1264fcf5ef2aSThomas Huth     DisasCompare cmp;
1265fcf5ef2aSThomas Huth     gen_compare(&cmp, cc, cond, dc);
1266fcf5ef2aSThomas Huth 
1267fcf5ef2aSThomas Huth     /* The interface is to return a boolean in r_dst.  */
1268fcf5ef2aSThomas Huth     if (cmp.is_bool) {
1269fcf5ef2aSThomas Huth         tcg_gen_mov_tl(r_dst, cmp.c1);
1270fcf5ef2aSThomas Huth     } else {
1271fcf5ef2aSThomas Huth         tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
1272fcf5ef2aSThomas Huth     }
1273fcf5ef2aSThomas Huth }
1274fcf5ef2aSThomas Huth 
1275fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond)
1276fcf5ef2aSThomas Huth {
1277fcf5ef2aSThomas Huth     DisasCompare cmp;
1278fcf5ef2aSThomas Huth     gen_fcompare(&cmp, cc, cond);
1279fcf5ef2aSThomas Huth 
1280fcf5ef2aSThomas Huth     /* The interface is to return a boolean in r_dst.  */
1281fcf5ef2aSThomas Huth     if (cmp.is_bool) {
1282fcf5ef2aSThomas Huth         tcg_gen_mov_tl(r_dst, cmp.c1);
1283fcf5ef2aSThomas Huth     } else {
1284fcf5ef2aSThomas Huth         tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
1285fcf5ef2aSThomas Huth     }
1286fcf5ef2aSThomas Huth }
1287fcf5ef2aSThomas Huth 
1288fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1289fcf5ef2aSThomas Huth // Inverted logic
1290fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = {
1291fcf5ef2aSThomas Huth     -1,
1292fcf5ef2aSThomas Huth     TCG_COND_NE,
1293fcf5ef2aSThomas Huth     TCG_COND_GT,
1294fcf5ef2aSThomas Huth     TCG_COND_GE,
1295fcf5ef2aSThomas Huth     -1,
1296fcf5ef2aSThomas Huth     TCG_COND_EQ,
1297fcf5ef2aSThomas Huth     TCG_COND_LE,
1298fcf5ef2aSThomas Huth     TCG_COND_LT,
1299fcf5ef2aSThomas Huth };
1300fcf5ef2aSThomas Huth 
1301fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1302fcf5ef2aSThomas Huth {
1303fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1304fcf5ef2aSThomas Huth     cmp->is_bool = false;
1305fcf5ef2aSThomas Huth     cmp->c1 = r_src;
130600ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1307fcf5ef2aSThomas Huth }
1308fcf5ef2aSThomas Huth 
1309fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src)
1310fcf5ef2aSThomas Huth {
1311fcf5ef2aSThomas Huth     DisasCompare cmp;
1312fcf5ef2aSThomas Huth     gen_compare_reg(&cmp, cond, r_src);
1313fcf5ef2aSThomas Huth 
1314fcf5ef2aSThomas Huth     /* The interface is to return a boolean in r_dst.  */
1315fcf5ef2aSThomas Huth     tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
1316fcf5ef2aSThomas Huth }
1317fcf5ef2aSThomas Huth #endif
1318fcf5ef2aSThomas Huth 
1319fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc)
1320fcf5ef2aSThomas Huth {
1321fcf5ef2aSThomas Huth     unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
1322fcf5ef2aSThomas Huth     target_ulong target = dc->pc + offset;
1323fcf5ef2aSThomas Huth 
1324fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1325fcf5ef2aSThomas Huth     if (unlikely(AM_CHECK(dc))) {
1326fcf5ef2aSThomas Huth         target &= 0xffffffffULL;
1327fcf5ef2aSThomas Huth     }
1328fcf5ef2aSThomas Huth #endif
1329fcf5ef2aSThomas Huth     if (cond == 0x0) {
1330fcf5ef2aSThomas Huth         /* unconditional not taken */
1331fcf5ef2aSThomas Huth         if (a) {
1332fcf5ef2aSThomas Huth             dc->pc = dc->npc + 4;
1333fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1334fcf5ef2aSThomas Huth         } else {
1335fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1336fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1337fcf5ef2aSThomas Huth         }
1338fcf5ef2aSThomas Huth     } else if (cond == 0x8) {
1339fcf5ef2aSThomas Huth         /* unconditional taken */
1340fcf5ef2aSThomas Huth         if (a) {
1341fcf5ef2aSThomas Huth             dc->pc = target;
1342fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1343fcf5ef2aSThomas Huth         } else {
1344fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1345fcf5ef2aSThomas Huth             dc->npc = target;
1346fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1347fcf5ef2aSThomas Huth         }
1348fcf5ef2aSThomas Huth     } else {
1349fcf5ef2aSThomas Huth         flush_cond(dc);
1350fcf5ef2aSThomas Huth         gen_cond(cpu_cond, cc, cond, dc);
1351fcf5ef2aSThomas Huth         if (a) {
1352fcf5ef2aSThomas Huth             gen_branch_a(dc, target);
1353fcf5ef2aSThomas Huth         } else {
1354fcf5ef2aSThomas Huth             gen_branch_n(dc, target);
1355fcf5ef2aSThomas Huth         }
1356fcf5ef2aSThomas Huth     }
1357fcf5ef2aSThomas Huth }
1358fcf5ef2aSThomas Huth 
1359fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc)
1360fcf5ef2aSThomas Huth {
1361fcf5ef2aSThomas Huth     unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
1362fcf5ef2aSThomas Huth     target_ulong target = dc->pc + offset;
1363fcf5ef2aSThomas Huth 
1364fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1365fcf5ef2aSThomas Huth     if (unlikely(AM_CHECK(dc))) {
1366fcf5ef2aSThomas Huth         target &= 0xffffffffULL;
1367fcf5ef2aSThomas Huth     }
1368fcf5ef2aSThomas Huth #endif
1369fcf5ef2aSThomas Huth     if (cond == 0x0) {
1370fcf5ef2aSThomas Huth         /* unconditional not taken */
1371fcf5ef2aSThomas Huth         if (a) {
1372fcf5ef2aSThomas Huth             dc->pc = dc->npc + 4;
1373fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1374fcf5ef2aSThomas Huth         } else {
1375fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1376fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1377fcf5ef2aSThomas Huth         }
1378fcf5ef2aSThomas Huth     } else if (cond == 0x8) {
1379fcf5ef2aSThomas Huth         /* unconditional taken */
1380fcf5ef2aSThomas Huth         if (a) {
1381fcf5ef2aSThomas Huth             dc->pc = target;
1382fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1383fcf5ef2aSThomas Huth         } else {
1384fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1385fcf5ef2aSThomas Huth             dc->npc = target;
1386fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1387fcf5ef2aSThomas Huth         }
1388fcf5ef2aSThomas Huth     } else {
1389fcf5ef2aSThomas Huth         flush_cond(dc);
1390fcf5ef2aSThomas Huth         gen_fcond(cpu_cond, cc, cond);
1391fcf5ef2aSThomas Huth         if (a) {
1392fcf5ef2aSThomas Huth             gen_branch_a(dc, target);
1393fcf5ef2aSThomas Huth         } else {
1394fcf5ef2aSThomas Huth             gen_branch_n(dc, target);
1395fcf5ef2aSThomas Huth         }
1396fcf5ef2aSThomas Huth     }
1397fcf5ef2aSThomas Huth }
1398fcf5ef2aSThomas Huth 
1399fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1400fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn,
1401fcf5ef2aSThomas Huth                           TCGv r_reg)
1402fcf5ef2aSThomas Huth {
1403fcf5ef2aSThomas Huth     unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29));
1404fcf5ef2aSThomas Huth     target_ulong target = dc->pc + offset;
1405fcf5ef2aSThomas Huth 
1406fcf5ef2aSThomas Huth     if (unlikely(AM_CHECK(dc))) {
1407fcf5ef2aSThomas Huth         target &= 0xffffffffULL;
1408fcf5ef2aSThomas Huth     }
1409fcf5ef2aSThomas Huth     flush_cond(dc);
1410fcf5ef2aSThomas Huth     gen_cond_reg(cpu_cond, cond, r_reg);
1411fcf5ef2aSThomas Huth     if (a) {
1412fcf5ef2aSThomas Huth         gen_branch_a(dc, target);
1413fcf5ef2aSThomas Huth     } else {
1414fcf5ef2aSThomas Huth         gen_branch_n(dc, target);
1415fcf5ef2aSThomas Huth     }
1416fcf5ef2aSThomas Huth }
1417fcf5ef2aSThomas Huth 
1418fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1419fcf5ef2aSThomas Huth {
1420fcf5ef2aSThomas Huth     switch (fccno) {
1421fcf5ef2aSThomas Huth     case 0:
1422fcf5ef2aSThomas Huth         gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2);
1423fcf5ef2aSThomas Huth         break;
1424fcf5ef2aSThomas Huth     case 1:
1425fcf5ef2aSThomas Huth         gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
1426fcf5ef2aSThomas Huth         break;
1427fcf5ef2aSThomas Huth     case 2:
1428fcf5ef2aSThomas Huth         gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
1429fcf5ef2aSThomas Huth         break;
1430fcf5ef2aSThomas Huth     case 3:
1431fcf5ef2aSThomas Huth         gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
1432fcf5ef2aSThomas Huth         break;
1433fcf5ef2aSThomas Huth     }
1434fcf5ef2aSThomas Huth }
1435fcf5ef2aSThomas Huth 
1436fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1437fcf5ef2aSThomas Huth {
1438fcf5ef2aSThomas Huth     switch (fccno) {
1439fcf5ef2aSThomas Huth     case 0:
1440fcf5ef2aSThomas Huth         gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2);
1441fcf5ef2aSThomas Huth         break;
1442fcf5ef2aSThomas Huth     case 1:
1443fcf5ef2aSThomas Huth         gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
1444fcf5ef2aSThomas Huth         break;
1445fcf5ef2aSThomas Huth     case 2:
1446fcf5ef2aSThomas Huth         gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
1447fcf5ef2aSThomas Huth         break;
1448fcf5ef2aSThomas Huth     case 3:
1449fcf5ef2aSThomas Huth         gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
1450fcf5ef2aSThomas Huth         break;
1451fcf5ef2aSThomas Huth     }
1452fcf5ef2aSThomas Huth }
1453fcf5ef2aSThomas Huth 
1454fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno)
1455fcf5ef2aSThomas Huth {
1456fcf5ef2aSThomas Huth     switch (fccno) {
1457fcf5ef2aSThomas Huth     case 0:
1458fcf5ef2aSThomas Huth         gen_helper_fcmpq(cpu_fsr, cpu_env);
1459fcf5ef2aSThomas Huth         break;
1460fcf5ef2aSThomas Huth     case 1:
1461fcf5ef2aSThomas Huth         gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env);
1462fcf5ef2aSThomas Huth         break;
1463fcf5ef2aSThomas Huth     case 2:
1464fcf5ef2aSThomas Huth         gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env);
1465fcf5ef2aSThomas Huth         break;
1466fcf5ef2aSThomas Huth     case 3:
1467fcf5ef2aSThomas Huth         gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env);
1468fcf5ef2aSThomas Huth         break;
1469fcf5ef2aSThomas Huth     }
1470fcf5ef2aSThomas Huth }
1471fcf5ef2aSThomas Huth 
1472fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1473fcf5ef2aSThomas Huth {
1474fcf5ef2aSThomas Huth     switch (fccno) {
1475fcf5ef2aSThomas Huth     case 0:
1476fcf5ef2aSThomas Huth         gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2);
1477fcf5ef2aSThomas Huth         break;
1478fcf5ef2aSThomas Huth     case 1:
1479fcf5ef2aSThomas Huth         gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
1480fcf5ef2aSThomas Huth         break;
1481fcf5ef2aSThomas Huth     case 2:
1482fcf5ef2aSThomas Huth         gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
1483fcf5ef2aSThomas Huth         break;
1484fcf5ef2aSThomas Huth     case 3:
1485fcf5ef2aSThomas Huth         gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
1486fcf5ef2aSThomas Huth         break;
1487fcf5ef2aSThomas Huth     }
1488fcf5ef2aSThomas Huth }
1489fcf5ef2aSThomas Huth 
1490fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1491fcf5ef2aSThomas Huth {
1492fcf5ef2aSThomas Huth     switch (fccno) {
1493fcf5ef2aSThomas Huth     case 0:
1494fcf5ef2aSThomas Huth         gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2);
1495fcf5ef2aSThomas Huth         break;
1496fcf5ef2aSThomas Huth     case 1:
1497fcf5ef2aSThomas Huth         gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2);
1498fcf5ef2aSThomas Huth         break;
1499fcf5ef2aSThomas Huth     case 2:
1500fcf5ef2aSThomas Huth         gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2);
1501fcf5ef2aSThomas Huth         break;
1502fcf5ef2aSThomas Huth     case 3:
1503fcf5ef2aSThomas Huth         gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2);
1504fcf5ef2aSThomas Huth         break;
1505fcf5ef2aSThomas Huth     }
1506fcf5ef2aSThomas Huth }
1507fcf5ef2aSThomas Huth 
1508fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno)
1509fcf5ef2aSThomas Huth {
1510fcf5ef2aSThomas Huth     switch (fccno) {
1511fcf5ef2aSThomas Huth     case 0:
1512fcf5ef2aSThomas Huth         gen_helper_fcmpeq(cpu_fsr, cpu_env);
1513fcf5ef2aSThomas Huth         break;
1514fcf5ef2aSThomas Huth     case 1:
1515fcf5ef2aSThomas Huth         gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env);
1516fcf5ef2aSThomas Huth         break;
1517fcf5ef2aSThomas Huth     case 2:
1518fcf5ef2aSThomas Huth         gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env);
1519fcf5ef2aSThomas Huth         break;
1520fcf5ef2aSThomas Huth     case 3:
1521fcf5ef2aSThomas Huth         gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env);
1522fcf5ef2aSThomas Huth         break;
1523fcf5ef2aSThomas Huth     }
1524fcf5ef2aSThomas Huth }
1525fcf5ef2aSThomas Huth 
1526fcf5ef2aSThomas Huth #else
1527fcf5ef2aSThomas Huth 
1528fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1529fcf5ef2aSThomas Huth {
1530fcf5ef2aSThomas Huth     gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2);
1531fcf5ef2aSThomas Huth }
1532fcf5ef2aSThomas Huth 
1533fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1534fcf5ef2aSThomas Huth {
1535fcf5ef2aSThomas Huth     gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2);
1536fcf5ef2aSThomas Huth }
1537fcf5ef2aSThomas Huth 
1538fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno)
1539fcf5ef2aSThomas Huth {
1540fcf5ef2aSThomas Huth     gen_helper_fcmpq(cpu_fsr, cpu_env);
1541fcf5ef2aSThomas Huth }
1542fcf5ef2aSThomas Huth 
1543fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1544fcf5ef2aSThomas Huth {
1545fcf5ef2aSThomas Huth     gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2);
1546fcf5ef2aSThomas Huth }
1547fcf5ef2aSThomas Huth 
1548fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1549fcf5ef2aSThomas Huth {
1550fcf5ef2aSThomas Huth     gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2);
1551fcf5ef2aSThomas Huth }
1552fcf5ef2aSThomas Huth 
1553fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno)
1554fcf5ef2aSThomas Huth {
1555fcf5ef2aSThomas Huth     gen_helper_fcmpeq(cpu_fsr, cpu_env);
1556fcf5ef2aSThomas Huth }
1557fcf5ef2aSThomas Huth #endif
1558fcf5ef2aSThomas Huth 
1559fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1560fcf5ef2aSThomas Huth {
1561fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1562fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1563fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1564fcf5ef2aSThomas Huth }
1565fcf5ef2aSThomas Huth 
1566fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1567fcf5ef2aSThomas Huth {
1568fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1569fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1570fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1571fcf5ef2aSThomas Huth         return 1;
1572fcf5ef2aSThomas Huth     }
1573fcf5ef2aSThomas Huth #endif
1574fcf5ef2aSThomas Huth     return 0;
1575fcf5ef2aSThomas Huth }
1576fcf5ef2aSThomas Huth 
1577fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void)
1578fcf5ef2aSThomas Huth {
1579fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1580fcf5ef2aSThomas Huth }
1581fcf5ef2aSThomas Huth 
1582fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs,
1583fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1584fcf5ef2aSThomas Huth {
1585fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1586fcf5ef2aSThomas Huth 
1587fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1588fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1589fcf5ef2aSThomas Huth 
1590fcf5ef2aSThomas Huth     gen(dst, cpu_env, src);
1591fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1592fcf5ef2aSThomas Huth 
1593fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1594fcf5ef2aSThomas Huth }
1595fcf5ef2aSThomas Huth 
1596fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1597fcf5ef2aSThomas Huth                                  void (*gen)(TCGv_i32, TCGv_i32))
1598fcf5ef2aSThomas Huth {
1599fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1600fcf5ef2aSThomas Huth 
1601fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1602fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1603fcf5ef2aSThomas Huth 
1604fcf5ef2aSThomas Huth     gen(dst, src);
1605fcf5ef2aSThomas Huth 
1606fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1607fcf5ef2aSThomas Huth }
1608fcf5ef2aSThomas Huth 
1609fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1610fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1611fcf5ef2aSThomas Huth {
1612fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1613fcf5ef2aSThomas Huth 
1614fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1615fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1616fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1617fcf5ef2aSThomas Huth 
1618fcf5ef2aSThomas Huth     gen(dst, cpu_env, src1, src2);
1619fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1620fcf5ef2aSThomas Huth 
1621fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1622fcf5ef2aSThomas Huth }
1623fcf5ef2aSThomas Huth 
1624fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1625fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1626fcf5ef2aSThomas Huth                                   void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1627fcf5ef2aSThomas Huth {
1628fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1629fcf5ef2aSThomas Huth 
1630fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1631fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1632fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1633fcf5ef2aSThomas Huth 
1634fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1635fcf5ef2aSThomas Huth 
1636fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1637fcf5ef2aSThomas Huth }
1638fcf5ef2aSThomas Huth #endif
1639fcf5ef2aSThomas Huth 
1640fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs,
1641fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1642fcf5ef2aSThomas Huth {
1643fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1644fcf5ef2aSThomas Huth 
1645fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1646fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1647fcf5ef2aSThomas Huth 
1648fcf5ef2aSThomas Huth     gen(dst, cpu_env, src);
1649fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1650fcf5ef2aSThomas Huth 
1651fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1652fcf5ef2aSThomas Huth }
1653fcf5ef2aSThomas Huth 
1654fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1655fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1656fcf5ef2aSThomas Huth                                  void (*gen)(TCGv_i64, TCGv_i64))
1657fcf5ef2aSThomas Huth {
1658fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1659fcf5ef2aSThomas Huth 
1660fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1661fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1662fcf5ef2aSThomas Huth 
1663fcf5ef2aSThomas Huth     gen(dst, src);
1664fcf5ef2aSThomas Huth 
1665fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1666fcf5ef2aSThomas Huth }
1667fcf5ef2aSThomas Huth #endif
1668fcf5ef2aSThomas Huth 
1669fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1670fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1671fcf5ef2aSThomas Huth {
1672fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1673fcf5ef2aSThomas Huth 
1674fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1675fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1676fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1677fcf5ef2aSThomas Huth 
1678fcf5ef2aSThomas Huth     gen(dst, cpu_env, src1, src2);
1679fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1680fcf5ef2aSThomas Huth 
1681fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1682fcf5ef2aSThomas Huth }
1683fcf5ef2aSThomas Huth 
1684fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1685fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1686fcf5ef2aSThomas Huth                                   void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1687fcf5ef2aSThomas Huth {
1688fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1689fcf5ef2aSThomas Huth 
1690fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1691fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1692fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1693fcf5ef2aSThomas Huth 
1694fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1695fcf5ef2aSThomas Huth 
1696fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1697fcf5ef2aSThomas Huth }
1698fcf5ef2aSThomas Huth 
1699fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1700fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1701fcf5ef2aSThomas Huth {
1702fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1703fcf5ef2aSThomas Huth 
1704fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1705fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1706fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1707fcf5ef2aSThomas Huth 
1708fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1709fcf5ef2aSThomas Huth 
1710fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1711fcf5ef2aSThomas Huth }
1712fcf5ef2aSThomas Huth 
1713fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1714fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1715fcf5ef2aSThomas Huth {
1716fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1717fcf5ef2aSThomas Huth 
1718fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1719fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1720fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1721fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1722fcf5ef2aSThomas Huth 
1723fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1724fcf5ef2aSThomas Huth 
1725fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1726fcf5ef2aSThomas Huth }
1727fcf5ef2aSThomas Huth #endif
1728fcf5ef2aSThomas Huth 
1729fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1730fcf5ef2aSThomas Huth                               void (*gen)(TCGv_ptr))
1731fcf5ef2aSThomas Huth {
1732fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1733fcf5ef2aSThomas Huth 
1734fcf5ef2aSThomas Huth     gen(cpu_env);
1735fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1736fcf5ef2aSThomas Huth 
1737fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1738fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1739fcf5ef2aSThomas Huth }
1740fcf5ef2aSThomas Huth 
1741fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1742fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1743fcf5ef2aSThomas Huth                                  void (*gen)(TCGv_ptr))
1744fcf5ef2aSThomas Huth {
1745fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1746fcf5ef2aSThomas Huth 
1747fcf5ef2aSThomas Huth     gen(cpu_env);
1748fcf5ef2aSThomas Huth 
1749fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1750fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1751fcf5ef2aSThomas Huth }
1752fcf5ef2aSThomas Huth #endif
1753fcf5ef2aSThomas Huth 
1754fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1755fcf5ef2aSThomas Huth                                void (*gen)(TCGv_ptr))
1756fcf5ef2aSThomas Huth {
1757fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1758fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1759fcf5ef2aSThomas Huth 
1760fcf5ef2aSThomas Huth     gen(cpu_env);
1761fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1762fcf5ef2aSThomas Huth 
1763fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1764fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1765fcf5ef2aSThomas Huth }
1766fcf5ef2aSThomas Huth 
1767fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1768fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1769fcf5ef2aSThomas Huth {
1770fcf5ef2aSThomas Huth     TCGv_i64 dst;
1771fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1772fcf5ef2aSThomas Huth 
1773fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1774fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1775fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1776fcf5ef2aSThomas Huth 
1777fcf5ef2aSThomas Huth     gen(dst, cpu_env, src1, src2);
1778fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1779fcf5ef2aSThomas Huth 
1780fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1781fcf5ef2aSThomas Huth }
1782fcf5ef2aSThomas Huth 
1783fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1784fcf5ef2aSThomas Huth                                void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1785fcf5ef2aSThomas Huth {
1786fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1787fcf5ef2aSThomas Huth 
1788fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1789fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1790fcf5ef2aSThomas Huth 
1791fcf5ef2aSThomas Huth     gen(cpu_env, src1, src2);
1792fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1793fcf5ef2aSThomas Huth 
1794fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1795fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1796fcf5ef2aSThomas Huth }
1797fcf5ef2aSThomas Huth 
1798fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1799fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs,
1800fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1801fcf5ef2aSThomas Huth {
1802fcf5ef2aSThomas Huth     TCGv_i64 dst;
1803fcf5ef2aSThomas Huth     TCGv_i32 src;
1804fcf5ef2aSThomas Huth 
1805fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1806fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1807fcf5ef2aSThomas Huth 
1808fcf5ef2aSThomas Huth     gen(dst, cpu_env, src);
1809fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1810fcf5ef2aSThomas Huth 
1811fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1812fcf5ef2aSThomas Huth }
1813fcf5ef2aSThomas Huth #endif
1814fcf5ef2aSThomas Huth 
1815fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1816fcf5ef2aSThomas Huth                                  void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1817fcf5ef2aSThomas Huth {
1818fcf5ef2aSThomas Huth     TCGv_i64 dst;
1819fcf5ef2aSThomas Huth     TCGv_i32 src;
1820fcf5ef2aSThomas Huth 
1821fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1822fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1823fcf5ef2aSThomas Huth 
1824fcf5ef2aSThomas Huth     gen(dst, cpu_env, src);
1825fcf5ef2aSThomas Huth 
1826fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1827fcf5ef2aSThomas Huth }
1828fcf5ef2aSThomas Huth 
1829fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs,
1830fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1831fcf5ef2aSThomas Huth {
1832fcf5ef2aSThomas Huth     TCGv_i32 dst;
1833fcf5ef2aSThomas Huth     TCGv_i64 src;
1834fcf5ef2aSThomas Huth 
1835fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1836fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1837fcf5ef2aSThomas Huth 
1838fcf5ef2aSThomas Huth     gen(dst, cpu_env, src);
1839fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1840fcf5ef2aSThomas Huth 
1841fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1842fcf5ef2aSThomas Huth }
1843fcf5ef2aSThomas Huth 
1844fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1845fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr))
1846fcf5ef2aSThomas Huth {
1847fcf5ef2aSThomas Huth     TCGv_i32 dst;
1848fcf5ef2aSThomas Huth 
1849fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1850fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1851fcf5ef2aSThomas Huth 
1852fcf5ef2aSThomas Huth     gen(dst, cpu_env);
1853fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1854fcf5ef2aSThomas Huth 
1855fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1856fcf5ef2aSThomas Huth }
1857fcf5ef2aSThomas Huth 
1858fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1859fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i64, TCGv_ptr))
1860fcf5ef2aSThomas Huth {
1861fcf5ef2aSThomas Huth     TCGv_i64 dst;
1862fcf5ef2aSThomas Huth 
1863fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1864fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1865fcf5ef2aSThomas Huth 
1866fcf5ef2aSThomas Huth     gen(dst, cpu_env);
1867fcf5ef2aSThomas Huth     gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env);
1868fcf5ef2aSThomas Huth 
1869fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1870fcf5ef2aSThomas Huth }
1871fcf5ef2aSThomas Huth 
1872fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1873fcf5ef2aSThomas Huth                                  void (*gen)(TCGv_ptr, TCGv_i32))
1874fcf5ef2aSThomas Huth {
1875fcf5ef2aSThomas Huth     TCGv_i32 src;
1876fcf5ef2aSThomas Huth 
1877fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1878fcf5ef2aSThomas Huth 
1879fcf5ef2aSThomas Huth     gen(cpu_env, src);
1880fcf5ef2aSThomas Huth 
1881fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1882fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1883fcf5ef2aSThomas Huth }
1884fcf5ef2aSThomas Huth 
1885fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1886fcf5ef2aSThomas Huth                                  void (*gen)(TCGv_ptr, TCGv_i64))
1887fcf5ef2aSThomas Huth {
1888fcf5ef2aSThomas Huth     TCGv_i64 src;
1889fcf5ef2aSThomas Huth 
1890fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1891fcf5ef2aSThomas Huth 
1892fcf5ef2aSThomas Huth     gen(cpu_env, src);
1893fcf5ef2aSThomas Huth 
1894fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1895fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1896fcf5ef2aSThomas Huth }
1897fcf5ef2aSThomas Huth 
1898fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
189914776ab5STony Nguyen                      TCGv addr, int mmu_idx, MemOp memop)
1900fcf5ef2aSThomas Huth {
1901fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1902fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop);
1903fcf5ef2aSThomas Huth }
1904fcf5ef2aSThomas Huth 
1905fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
1906fcf5ef2aSThomas Huth {
190700ab7e61SRichard Henderson     TCGv m1 = tcg_constant_tl(0xff);
1908fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1909fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
1910fcf5ef2aSThomas Huth }
1911fcf5ef2aSThomas Huth 
1912fcf5ef2aSThomas Huth /* asi moves */
1913fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
1914fcf5ef2aSThomas Huth typedef enum {
1915fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1916fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1917fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1918fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1919fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1920fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1921fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1922fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1923fcf5ef2aSThomas Huth } ASIType;
1924fcf5ef2aSThomas Huth 
1925fcf5ef2aSThomas Huth typedef struct {
1926fcf5ef2aSThomas Huth     ASIType type;
1927fcf5ef2aSThomas Huth     int asi;
1928fcf5ef2aSThomas Huth     int mem_idx;
192914776ab5STony Nguyen     MemOp memop;
1930fcf5ef2aSThomas Huth } DisasASI;
1931fcf5ef2aSThomas Huth 
193214776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop)
1933fcf5ef2aSThomas Huth {
1934fcf5ef2aSThomas Huth     int asi = GET_FIELD(insn, 19, 26);
1935fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1936fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1937fcf5ef2aSThomas Huth 
1938fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1939fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1940fcf5ef2aSThomas Huth     if (IS_IMM) {
1941fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1942fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1943fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1944fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1945fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1946fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1947fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1948fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1949fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1950fcf5ef2aSThomas Huth         switch (asi) {
1951fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1952fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1953fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1954fcf5ef2aSThomas Huth             break;
1955fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1956fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1957fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1958fcf5ef2aSThomas Huth             break;
1959fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1960fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1961fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1962fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1963fcf5ef2aSThomas Huth             break;
1964fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1965fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1966fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1967fcf5ef2aSThomas Huth             break;
1968fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1969fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1970fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1971fcf5ef2aSThomas Huth             break;
1972fcf5ef2aSThomas Huth         }
19736e10f37cSKONRAD Frederic 
19746e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
19756e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
19766e10f37cSKONRAD Frederic          */
19776e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1978fcf5ef2aSThomas Huth     } else {
1979fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1980fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1981fcf5ef2aSThomas Huth     }
1982fcf5ef2aSThomas Huth #else
1983fcf5ef2aSThomas Huth     if (IS_IMM) {
1984fcf5ef2aSThomas Huth         asi = dc->asi;
1985fcf5ef2aSThomas Huth     }
1986fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1987fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1988fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1989fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1990fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1991fcf5ef2aSThomas Huth        done properly in the helper.  */
1992fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1993fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1994fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1995fcf5ef2aSThomas Huth     } else {
1996fcf5ef2aSThomas Huth         switch (asi) {
1997fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1998fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1999fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
2000fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
2001fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
2002fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
2003fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2004fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2005fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
2006fcf5ef2aSThomas Huth             break;
2007fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
2008fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
2009fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2010fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2011fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2012fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
20139a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
201484f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
20159a10756dSArtyom Tarasenko             } else {
2016fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
20179a10756dSArtyom Tarasenko             }
2018fcf5ef2aSThomas Huth             break;
2019fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
2020fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
2021fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2022fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2023fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2024fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2025fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2026fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2027fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
2028fcf5ef2aSThomas Huth             break;
2029fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
2030fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
2031fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2032fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2033fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2034fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2035fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2036fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2037fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
2038fcf5ef2aSThomas Huth             break;
2039fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
2040fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
2041fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2042fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2043fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2044fcf5ef2aSThomas Huth         case ASI_BLK_S:
2045fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2046fcf5ef2aSThomas Huth         case ASI_FL8_S:
2047fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2048fcf5ef2aSThomas Huth         case ASI_FL16_S:
2049fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2050fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
2051fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
2052fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
2053fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
2054fcf5ef2aSThomas Huth             }
2055fcf5ef2aSThomas Huth             break;
2056fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
2057fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
2058fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2059fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2060fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2061fcf5ef2aSThomas Huth         case ASI_BLK_P:
2062fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2063fcf5ef2aSThomas Huth         case ASI_FL8_P:
2064fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2065fcf5ef2aSThomas Huth         case ASI_FL16_P:
2066fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2067fcf5ef2aSThomas Huth             break;
2068fcf5ef2aSThomas Huth         }
2069fcf5ef2aSThomas Huth         switch (asi) {
2070fcf5ef2aSThomas Huth         case ASI_REAL:
2071fcf5ef2aSThomas Huth         case ASI_REAL_IO:
2072fcf5ef2aSThomas Huth         case ASI_REAL_L:
2073fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
2074fcf5ef2aSThomas Huth         case ASI_N:
2075fcf5ef2aSThomas Huth         case ASI_NL:
2076fcf5ef2aSThomas Huth         case ASI_AIUP:
2077fcf5ef2aSThomas Huth         case ASI_AIUPL:
2078fcf5ef2aSThomas Huth         case ASI_AIUS:
2079fcf5ef2aSThomas Huth         case ASI_AIUSL:
2080fcf5ef2aSThomas Huth         case ASI_S:
2081fcf5ef2aSThomas Huth         case ASI_SL:
2082fcf5ef2aSThomas Huth         case ASI_P:
2083fcf5ef2aSThomas Huth         case ASI_PL:
2084fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2085fcf5ef2aSThomas Huth             break;
2086fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
2087fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
2088fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2089fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2090fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2091fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2092fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2093fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2094fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2095fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2096fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2097fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2098fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2099fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2100fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2101fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2102fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2103fcf5ef2aSThomas Huth             break;
2104fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2105fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2106fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2107fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2108fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2109fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2110fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2111fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2112fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2113fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2114fcf5ef2aSThomas Huth         case ASI_BLK_S:
2115fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2116fcf5ef2aSThomas Huth         case ASI_BLK_P:
2117fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2118fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2119fcf5ef2aSThomas Huth             break;
2120fcf5ef2aSThomas Huth         case ASI_FL8_S:
2121fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2122fcf5ef2aSThomas Huth         case ASI_FL8_P:
2123fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2124fcf5ef2aSThomas Huth             memop = MO_UB;
2125fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2126fcf5ef2aSThomas Huth             break;
2127fcf5ef2aSThomas Huth         case ASI_FL16_S:
2128fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2129fcf5ef2aSThomas Huth         case ASI_FL16_P:
2130fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2131fcf5ef2aSThomas Huth             memop = MO_TEUW;
2132fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2133fcf5ef2aSThomas Huth             break;
2134fcf5ef2aSThomas Huth         }
2135fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2136fcf5ef2aSThomas Huth         if (asi & 8) {
2137fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2138fcf5ef2aSThomas Huth         }
2139fcf5ef2aSThomas Huth     }
2140fcf5ef2aSThomas Huth #endif
2141fcf5ef2aSThomas Huth 
2142fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2143fcf5ef2aSThomas Huth }
2144fcf5ef2aSThomas Huth 
2145fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
214614776ab5STony Nguyen                        int insn, MemOp memop)
2147fcf5ef2aSThomas Huth {
2148fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2149fcf5ef2aSThomas Huth 
2150fcf5ef2aSThomas Huth     switch (da.type) {
2151fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2152fcf5ef2aSThomas Huth         break;
2153fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2154fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2155fcf5ef2aSThomas Huth         break;
2156fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2157fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2158fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop);
2159fcf5ef2aSThomas Huth         break;
2160fcf5ef2aSThomas Huth     default:
2161fcf5ef2aSThomas Huth         {
216200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
216300ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop);
2164fcf5ef2aSThomas Huth 
2165fcf5ef2aSThomas Huth             save_state(dc);
2166fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2167fcf5ef2aSThomas Huth             gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop);
2168fcf5ef2aSThomas Huth #else
2169fcf5ef2aSThomas Huth             {
2170fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2171fcf5ef2aSThomas Huth                 gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop);
2172fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2173fcf5ef2aSThomas Huth             }
2174fcf5ef2aSThomas Huth #endif
2175fcf5ef2aSThomas Huth         }
2176fcf5ef2aSThomas Huth         break;
2177fcf5ef2aSThomas Huth     }
2178fcf5ef2aSThomas Huth }
2179fcf5ef2aSThomas Huth 
2180fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
218114776ab5STony Nguyen                        int insn, MemOp memop)
2182fcf5ef2aSThomas Huth {
2183fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2184fcf5ef2aSThomas Huth 
2185fcf5ef2aSThomas Huth     switch (da.type) {
2186fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2187fcf5ef2aSThomas Huth         break;
2188fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
21893390537bSArtyom Tarasenko #ifndef TARGET_SPARC64
2190fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2191fcf5ef2aSThomas Huth         break;
21923390537bSArtyom Tarasenko #else
21933390537bSArtyom Tarasenko         if (!(dc->def->features & CPU_FEATURE_HYPV)) {
21943390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
21953390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
21963390537bSArtyom Tarasenko             return;
21973390537bSArtyom Tarasenko         }
21983390537bSArtyom Tarasenko         /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
21993390537bSArtyom Tarasenko          * are ST_BLKINIT_ ASIs */
22003390537bSArtyom Tarasenko #endif
2201fc0cd867SChen Qun         /* fall through */
2202fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2203fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2204fcf5ef2aSThomas Huth         tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop);
2205fcf5ef2aSThomas Huth         break;
2206fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
2207fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2208fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2209fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2210fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2211fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2212fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2213fcf5ef2aSThomas Huth         {
2214fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2215fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
221600ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2217fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2218fcf5ef2aSThomas Huth             int i;
2219fcf5ef2aSThomas Huth 
2220fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2221fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2222fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2223fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2224fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2225fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
2226fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
2227fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2228fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2229fcf5ef2aSThomas Huth             }
2230fcf5ef2aSThomas Huth         }
2231fcf5ef2aSThomas Huth         break;
2232fcf5ef2aSThomas Huth #endif
2233fcf5ef2aSThomas Huth     default:
2234fcf5ef2aSThomas Huth         {
223500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
223600ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop & MO_SIZE);
2237fcf5ef2aSThomas Huth 
2238fcf5ef2aSThomas Huth             save_state(dc);
2239fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2240fcf5ef2aSThomas Huth             gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop);
2241fcf5ef2aSThomas Huth #else
2242fcf5ef2aSThomas Huth             {
2243fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2244fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2245fcf5ef2aSThomas Huth                 gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop);
2246fcf5ef2aSThomas Huth             }
2247fcf5ef2aSThomas Huth #endif
2248fcf5ef2aSThomas Huth 
2249fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2250fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2251fcf5ef2aSThomas Huth         }
2252fcf5ef2aSThomas Huth         break;
2253fcf5ef2aSThomas Huth     }
2254fcf5ef2aSThomas Huth }
2255fcf5ef2aSThomas Huth 
2256fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
2257fcf5ef2aSThomas Huth                          TCGv addr, int insn)
2258fcf5ef2aSThomas Huth {
2259fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2260fcf5ef2aSThomas Huth 
2261fcf5ef2aSThomas Huth     switch (da.type) {
2262fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2263fcf5ef2aSThomas Huth         break;
2264fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2265fcf5ef2aSThomas Huth         gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
2266fcf5ef2aSThomas Huth         break;
2267fcf5ef2aSThomas Huth     default:
2268fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2269fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2270fcf5ef2aSThomas Huth         break;
2271fcf5ef2aSThomas Huth     }
2272fcf5ef2aSThomas Huth }
2273fcf5ef2aSThomas Huth 
2274fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2275fcf5ef2aSThomas Huth                         int insn, int rd)
2276fcf5ef2aSThomas Huth {
2277fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2278fcf5ef2aSThomas Huth     TCGv oldv;
2279fcf5ef2aSThomas Huth 
2280fcf5ef2aSThomas Huth     switch (da.type) {
2281fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2282fcf5ef2aSThomas Huth         return;
2283fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2284fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2285fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2286fcf5ef2aSThomas Huth                                   da.mem_idx, da.memop);
2287fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2288fcf5ef2aSThomas Huth         break;
2289fcf5ef2aSThomas Huth     default:
2290fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2291fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2292fcf5ef2aSThomas Huth         break;
2293fcf5ef2aSThomas Huth     }
2294fcf5ef2aSThomas Huth }
2295fcf5ef2aSThomas Huth 
2296fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
2297fcf5ef2aSThomas Huth {
2298fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_UB);
2299fcf5ef2aSThomas Huth 
2300fcf5ef2aSThomas Huth     switch (da.type) {
2301fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2302fcf5ef2aSThomas Huth         break;
2303fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2304fcf5ef2aSThomas Huth         gen_ldstub(dc, dst, addr, da.mem_idx);
2305fcf5ef2aSThomas Huth         break;
2306fcf5ef2aSThomas Huth     default:
23073db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
23083db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2309af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
23103db010c3SRichard Henderson             gen_helper_exit_atomic(cpu_env);
23113db010c3SRichard Henderson         } else {
231200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
231300ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
23143db010c3SRichard Henderson             TCGv_i64 s64, t64;
23153db010c3SRichard Henderson 
23163db010c3SRichard Henderson             save_state(dc);
23173db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
23183db010c3SRichard Henderson             gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop);
23193db010c3SRichard Henderson 
232000ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
23213db010c3SRichard Henderson             gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop);
23223db010c3SRichard Henderson 
23233db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
23243db010c3SRichard Henderson 
23253db010c3SRichard Henderson             /* End the TB.  */
23263db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
23273db010c3SRichard Henderson         }
2328fcf5ef2aSThomas Huth         break;
2329fcf5ef2aSThomas Huth     }
2330fcf5ef2aSThomas Huth }
2331fcf5ef2aSThomas Huth #endif
2332fcf5ef2aSThomas Huth 
2333fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2334fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr,
2335fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2336fcf5ef2aSThomas Huth {
2337fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2338fcf5ef2aSThomas Huth     TCGv_i32 d32;
2339fcf5ef2aSThomas Huth     TCGv_i64 d64;
2340fcf5ef2aSThomas Huth 
2341fcf5ef2aSThomas Huth     switch (da.type) {
2342fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2343fcf5ef2aSThomas Huth         break;
2344fcf5ef2aSThomas Huth 
2345fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2346fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2347fcf5ef2aSThomas Huth         switch (size) {
2348fcf5ef2aSThomas Huth         case 4:
2349fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
2350fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop);
2351fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2352fcf5ef2aSThomas Huth             break;
2353fcf5ef2aSThomas Huth         case 8:
2354fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2355fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2356fcf5ef2aSThomas Huth             break;
2357fcf5ef2aSThomas Huth         case 16:
2358fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
2359fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2360fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2361fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
2362fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2363fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2364fcf5ef2aSThomas Huth             break;
2365fcf5ef2aSThomas Huth         default:
2366fcf5ef2aSThomas Huth             g_assert_not_reached();
2367fcf5ef2aSThomas Huth         }
2368fcf5ef2aSThomas Huth         break;
2369fcf5ef2aSThomas Huth 
2370fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2371fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
2372fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
237314776ab5STony Nguyen             MemOp memop;
2374fcf5ef2aSThomas Huth             TCGv eight;
2375fcf5ef2aSThomas Huth             int i;
2376fcf5ef2aSThomas Huth 
2377fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2378fcf5ef2aSThomas Huth 
2379fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2380fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
238100ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2382fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2383fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2384fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2385fcf5ef2aSThomas Huth                 if (i == 7) {
2386fcf5ef2aSThomas Huth                     break;
2387fcf5ef2aSThomas Huth                 }
2388fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2389fcf5ef2aSThomas Huth                 memop = da.memop;
2390fcf5ef2aSThomas Huth             }
2391fcf5ef2aSThomas Huth         } else {
2392fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2393fcf5ef2aSThomas Huth         }
2394fcf5ef2aSThomas Huth         break;
2395fcf5ef2aSThomas Huth 
2396fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2397fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
2398fcf5ef2aSThomas Huth         if (size == 8) {
2399fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2400fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop);
2401fcf5ef2aSThomas Huth         } else {
2402fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2403fcf5ef2aSThomas Huth         }
2404fcf5ef2aSThomas Huth         break;
2405fcf5ef2aSThomas Huth 
2406fcf5ef2aSThomas Huth     default:
2407fcf5ef2aSThomas Huth         {
240800ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
240900ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2410fcf5ef2aSThomas Huth 
2411fcf5ef2aSThomas Huth             save_state(dc);
2412fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2413fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2414fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2415fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2416fcf5ef2aSThomas Huth             switch (size) {
2417fcf5ef2aSThomas Huth             case 4:
2418fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2419fcf5ef2aSThomas Huth                 gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop);
2420fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2421fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2422fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2423fcf5ef2aSThomas Huth                 break;
2424fcf5ef2aSThomas Huth             case 8:
2425fcf5ef2aSThomas Huth                 gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop);
2426fcf5ef2aSThomas Huth                 break;
2427fcf5ef2aSThomas Huth             case 16:
2428fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2429fcf5ef2aSThomas Huth                 gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop);
2430fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(addr, addr, 8);
2431fcf5ef2aSThomas Huth                 gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop);
2432fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2433fcf5ef2aSThomas Huth                 break;
2434fcf5ef2aSThomas Huth             default:
2435fcf5ef2aSThomas Huth                 g_assert_not_reached();
2436fcf5ef2aSThomas Huth             }
2437fcf5ef2aSThomas Huth         }
2438fcf5ef2aSThomas Huth         break;
2439fcf5ef2aSThomas Huth     }
2440fcf5ef2aSThomas Huth }
2441fcf5ef2aSThomas Huth 
2442fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr,
2443fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2444fcf5ef2aSThomas Huth {
2445fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2446fcf5ef2aSThomas Huth     TCGv_i32 d32;
2447fcf5ef2aSThomas Huth 
2448fcf5ef2aSThomas Huth     switch (da.type) {
2449fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2450fcf5ef2aSThomas Huth         break;
2451fcf5ef2aSThomas Huth 
2452fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2453fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2454fcf5ef2aSThomas Huth         switch (size) {
2455fcf5ef2aSThomas Huth         case 4:
2456fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
2457fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop);
2458fcf5ef2aSThomas Huth             break;
2459fcf5ef2aSThomas Huth         case 8:
2460fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2461fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2462fcf5ef2aSThomas Huth             break;
2463fcf5ef2aSThomas Huth         case 16:
2464fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2465fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2466fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2467fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2468fcf5ef2aSThomas Huth                write.  */
2469fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2470fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_16);
2471fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2472fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
2473fcf5ef2aSThomas Huth             break;
2474fcf5ef2aSThomas Huth         default:
2475fcf5ef2aSThomas Huth             g_assert_not_reached();
2476fcf5ef2aSThomas Huth         }
2477fcf5ef2aSThomas Huth         break;
2478fcf5ef2aSThomas Huth 
2479fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2480fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
2481fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
248214776ab5STony Nguyen             MemOp memop;
2483fcf5ef2aSThomas Huth             TCGv eight;
2484fcf5ef2aSThomas Huth             int i;
2485fcf5ef2aSThomas Huth 
2486fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2487fcf5ef2aSThomas Huth 
2488fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2489fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
249000ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2491fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2492fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2493fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2494fcf5ef2aSThomas Huth                 if (i == 7) {
2495fcf5ef2aSThomas Huth                     break;
2496fcf5ef2aSThomas Huth                 }
2497fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2498fcf5ef2aSThomas Huth                 memop = da.memop;
2499fcf5ef2aSThomas Huth             }
2500fcf5ef2aSThomas Huth         } else {
2501fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2502fcf5ef2aSThomas Huth         }
2503fcf5ef2aSThomas Huth         break;
2504fcf5ef2aSThomas Huth 
2505fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2506fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
2507fcf5ef2aSThomas Huth         if (size == 8) {
2508fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2509fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop);
2510fcf5ef2aSThomas Huth         } else {
2511fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2512fcf5ef2aSThomas Huth         }
2513fcf5ef2aSThomas Huth         break;
2514fcf5ef2aSThomas Huth 
2515fcf5ef2aSThomas Huth     default:
2516fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2517fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2518fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2519fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2520fcf5ef2aSThomas Huth         break;
2521fcf5ef2aSThomas Huth     }
2522fcf5ef2aSThomas Huth }
2523fcf5ef2aSThomas Huth 
2524fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2525fcf5ef2aSThomas Huth {
2526fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2527fcf5ef2aSThomas Huth     TCGv_i64 hi = gen_dest_gpr(dc, rd);
2528fcf5ef2aSThomas Huth     TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
2529fcf5ef2aSThomas Huth 
2530fcf5ef2aSThomas Huth     switch (da.type) {
2531fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2532fcf5ef2aSThomas Huth         return;
2533fcf5ef2aSThomas Huth 
2534fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2535fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2536fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2537fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2538fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2539fcf5ef2aSThomas Huth         break;
2540fcf5ef2aSThomas Huth 
2541fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2542fcf5ef2aSThomas Huth         {
2543fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2544fcf5ef2aSThomas Huth 
2545fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2546fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop);
2547fcf5ef2aSThomas Huth 
2548fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2549fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2550fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2551fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2552fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2553fcf5ef2aSThomas Huth             } else {
2554fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2555fcf5ef2aSThomas Huth             }
2556fcf5ef2aSThomas Huth         }
2557fcf5ef2aSThomas Huth         break;
2558fcf5ef2aSThomas Huth 
2559fcf5ef2aSThomas Huth     default:
2560fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2561fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2562fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2563fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2564fcf5ef2aSThomas Huth         {
256500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
256600ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2567fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2568fcf5ef2aSThomas Huth 
2569fcf5ef2aSThomas Huth             save_state(dc);
2570fcf5ef2aSThomas Huth             gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop);
2571fcf5ef2aSThomas Huth 
2572fcf5ef2aSThomas Huth             /* See above.  */
2573fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2574fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2575fcf5ef2aSThomas Huth             } else {
2576fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2577fcf5ef2aSThomas Huth             }
2578fcf5ef2aSThomas Huth         }
2579fcf5ef2aSThomas Huth         break;
2580fcf5ef2aSThomas Huth     }
2581fcf5ef2aSThomas Huth 
2582fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2583fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2584fcf5ef2aSThomas Huth }
2585fcf5ef2aSThomas Huth 
2586fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2587fcf5ef2aSThomas Huth                          int insn, int rd)
2588fcf5ef2aSThomas Huth {
2589fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2590fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2591fcf5ef2aSThomas Huth 
2592fcf5ef2aSThomas Huth     switch (da.type) {
2593fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2594fcf5ef2aSThomas Huth         break;
2595fcf5ef2aSThomas Huth 
2596fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2597fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2598fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2599fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2600fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
2601fcf5ef2aSThomas Huth         break;
2602fcf5ef2aSThomas Huth 
2603fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2604fcf5ef2aSThomas Huth         {
2605fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2606fcf5ef2aSThomas Huth 
2607fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2608fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2609fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2610fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2611fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2612fcf5ef2aSThomas Huth             } else {
2613fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2614fcf5ef2aSThomas Huth             }
2615fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2616fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop);
2617fcf5ef2aSThomas Huth         }
2618fcf5ef2aSThomas Huth         break;
2619fcf5ef2aSThomas Huth 
2620fcf5ef2aSThomas Huth     default:
2621fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2622fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2623fcf5ef2aSThomas Huth         {
262400ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
262500ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2626fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2627fcf5ef2aSThomas Huth 
2628fcf5ef2aSThomas Huth             /* See above.  */
2629fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2630fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2631fcf5ef2aSThomas Huth             } else {
2632fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2633fcf5ef2aSThomas Huth             }
2634fcf5ef2aSThomas Huth 
2635fcf5ef2aSThomas Huth             save_state(dc);
2636fcf5ef2aSThomas Huth             gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop);
2637fcf5ef2aSThomas Huth         }
2638fcf5ef2aSThomas Huth         break;
2639fcf5ef2aSThomas Huth     }
2640fcf5ef2aSThomas Huth }
2641fcf5ef2aSThomas Huth 
2642fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2643fcf5ef2aSThomas Huth                          int insn, int rd)
2644fcf5ef2aSThomas Huth {
2645fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2646fcf5ef2aSThomas Huth     TCGv oldv;
2647fcf5ef2aSThomas Huth 
2648fcf5ef2aSThomas Huth     switch (da.type) {
2649fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2650fcf5ef2aSThomas Huth         return;
2651fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2652fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2653fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2654fcf5ef2aSThomas Huth                                   da.mem_idx, da.memop);
2655fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2656fcf5ef2aSThomas Huth         break;
2657fcf5ef2aSThomas Huth     default:
2658fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2659fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2660fcf5ef2aSThomas Huth         break;
2661fcf5ef2aSThomas Huth     }
2662fcf5ef2aSThomas Huth }
2663fcf5ef2aSThomas Huth 
2664fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY)
2665fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2666fcf5ef2aSThomas Huth {
2667fcf5ef2aSThomas Huth     /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
2668fcf5ef2aSThomas Huth        whereby "rd + 1" elicits "error: array subscript is above array".
2669fcf5ef2aSThomas Huth        Since we have already asserted that rd is even, the semantics
2670fcf5ef2aSThomas Huth        are unchanged.  */
2671fcf5ef2aSThomas Huth     TCGv lo = gen_dest_gpr(dc, rd | 1);
2672fcf5ef2aSThomas Huth     TCGv hi = gen_dest_gpr(dc, rd);
2673fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2674fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2675fcf5ef2aSThomas Huth 
2676fcf5ef2aSThomas Huth     switch (da.type) {
2677fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2678fcf5ef2aSThomas Huth         return;
2679fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2680fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2681fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop);
2682fcf5ef2aSThomas Huth         break;
2683fcf5ef2aSThomas Huth     default:
2684fcf5ef2aSThomas Huth         {
268500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
268600ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2687fcf5ef2aSThomas Huth 
2688fcf5ef2aSThomas Huth             save_state(dc);
2689fcf5ef2aSThomas Huth             gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop);
2690fcf5ef2aSThomas Huth         }
2691fcf5ef2aSThomas Huth         break;
2692fcf5ef2aSThomas Huth     }
2693fcf5ef2aSThomas Huth 
2694fcf5ef2aSThomas Huth     tcg_gen_extr_i64_i32(lo, hi, t64);
2695fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd | 1, lo);
2696fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2697fcf5ef2aSThomas Huth }
2698fcf5ef2aSThomas Huth 
2699fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2700fcf5ef2aSThomas Huth                          int insn, int rd)
2701fcf5ef2aSThomas Huth {
2702fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2703fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2704fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2705fcf5ef2aSThomas Huth 
2706fcf5ef2aSThomas Huth     tcg_gen_concat_tl_i64(t64, lo, hi);
2707fcf5ef2aSThomas Huth 
2708fcf5ef2aSThomas Huth     switch (da.type) {
2709fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2710fcf5ef2aSThomas Huth         break;
2711fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2712fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2713fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop);
2714fcf5ef2aSThomas Huth         break;
2715fcf5ef2aSThomas Huth     case GET_ASI_BFILL:
2716fcf5ef2aSThomas Huth         /* Store 32 bytes of T64 to ADDR.  */
2717fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 8-byte alignment, dropping
2718fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2719fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2720fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2721fcf5ef2aSThomas Huth         {
2722fcf5ef2aSThomas Huth             TCGv d_addr = tcg_temp_new();
272300ab7e61SRichard Henderson             TCGv eight = tcg_constant_tl(8);
2724fcf5ef2aSThomas Huth             int i;
2725fcf5ef2aSThomas Huth 
2726fcf5ef2aSThomas Huth             tcg_gen_andi_tl(d_addr, addr, -8);
2727fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 8) {
2728fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
2729fcf5ef2aSThomas Huth                 tcg_gen_add_tl(d_addr, d_addr, eight);
2730fcf5ef2aSThomas Huth             }
2731fcf5ef2aSThomas Huth         }
2732fcf5ef2aSThomas Huth         break;
2733fcf5ef2aSThomas Huth     default:
2734fcf5ef2aSThomas Huth         {
273500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
273600ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2737fcf5ef2aSThomas Huth 
2738fcf5ef2aSThomas Huth             save_state(dc);
2739fcf5ef2aSThomas Huth             gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop);
2740fcf5ef2aSThomas Huth         }
2741fcf5ef2aSThomas Huth         break;
2742fcf5ef2aSThomas Huth     }
2743fcf5ef2aSThomas Huth }
2744fcf5ef2aSThomas Huth #endif
2745fcf5ef2aSThomas Huth 
2746fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2747fcf5ef2aSThomas Huth {
2748fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2749fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2750fcf5ef2aSThomas Huth }
2751fcf5ef2aSThomas Huth 
2752fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn)
2753fcf5ef2aSThomas Huth {
2754fcf5ef2aSThomas Huth     if (IS_IMM) { /* immediate */
2755fcf5ef2aSThomas Huth         target_long simm = GET_FIELDs(insn, 19, 31);
275652123f14SRichard Henderson         TCGv t = tcg_temp_new();
2757fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, simm);
2758fcf5ef2aSThomas Huth         return t;
2759fcf5ef2aSThomas Huth     } else {      /* register */
2760fcf5ef2aSThomas Huth         unsigned int rs2 = GET_FIELD(insn, 27, 31);
2761fcf5ef2aSThomas Huth         return gen_load_gpr(dc, rs2);
2762fcf5ef2aSThomas Huth     }
2763fcf5ef2aSThomas Huth }
2764fcf5ef2aSThomas Huth 
2765fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2766fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2767fcf5ef2aSThomas Huth {
2768fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2769fcf5ef2aSThomas Huth 
2770fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2771fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2772fcf5ef2aSThomas Huth        the later.  */
2773fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2774fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2775fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2776fcf5ef2aSThomas Huth     } else {
2777fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2778fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2779fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2780fcf5ef2aSThomas Huth     }
2781fcf5ef2aSThomas Huth 
2782fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2783fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2784fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
278500ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2786fcf5ef2aSThomas Huth 
2787fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2788fcf5ef2aSThomas Huth 
2789fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2790fcf5ef2aSThomas Huth }
2791fcf5ef2aSThomas Huth 
2792fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2793fcf5ef2aSThomas Huth {
2794fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2795fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2796fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2797fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2798fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2799fcf5ef2aSThomas Huth }
2800fcf5ef2aSThomas Huth 
2801fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2802fcf5ef2aSThomas Huth {
2803fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2804fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2805fcf5ef2aSThomas Huth 
2806fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2807fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2808fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2809fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2810fcf5ef2aSThomas Huth 
2811fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2812fcf5ef2aSThomas Huth }
2813fcf5ef2aSThomas Huth 
2814fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2815fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env)
2816fcf5ef2aSThomas Huth {
2817fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2818fcf5ef2aSThomas Huth 
2819fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2820fcf5ef2aSThomas Huth     tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl));
2821fcf5ef2aSThomas Huth 
2822fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2823fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2824fcf5ef2aSThomas Huth 
2825fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2826fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2827fcf5ef2aSThomas Huth     tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts));
2828fcf5ef2aSThomas Huth 
2829fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2830fcf5ef2aSThomas Huth     {
2831fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2832fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2833fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2834fcf5ef2aSThomas Huth     }
2835fcf5ef2aSThomas Huth }
2836fcf5ef2aSThomas Huth #endif
2837fcf5ef2aSThomas Huth 
2838fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2839fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2840fcf5ef2aSThomas Huth {
2841*905a83deSRichard Henderson     TCGv lo1, lo2;
2842fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2843fcf5ef2aSThomas Huth     int shift, imask, omask;
2844fcf5ef2aSThomas Huth 
2845fcf5ef2aSThomas Huth     if (cc) {
2846fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2847fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2848fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2849fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2850fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2851fcf5ef2aSThomas Huth     }
2852fcf5ef2aSThomas Huth 
2853fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2854fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2855fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2856fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2857fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2858fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2859fcf5ef2aSThomas Huth        the value we're looking for.  */
2860fcf5ef2aSThomas Huth     switch (width) {
2861fcf5ef2aSThomas Huth     case 8:
2862fcf5ef2aSThomas Huth         imask = 0x7;
2863fcf5ef2aSThomas Huth         shift = 3;
2864fcf5ef2aSThomas Huth         omask = 0xff;
2865fcf5ef2aSThomas Huth         if (left) {
2866fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2867fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2868fcf5ef2aSThomas Huth         } else {
2869fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2870fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2871fcf5ef2aSThomas Huth         }
2872fcf5ef2aSThomas Huth         break;
2873fcf5ef2aSThomas Huth     case 16:
2874fcf5ef2aSThomas Huth         imask = 0x6;
2875fcf5ef2aSThomas Huth         shift = 1;
2876fcf5ef2aSThomas Huth         omask = 0xf;
2877fcf5ef2aSThomas Huth         if (left) {
2878fcf5ef2aSThomas Huth             tabl = 0x8cef;
2879fcf5ef2aSThomas Huth             tabr = 0xf731;
2880fcf5ef2aSThomas Huth         } else {
2881fcf5ef2aSThomas Huth             tabl = 0x137f;
2882fcf5ef2aSThomas Huth             tabr = 0xfec8;
2883fcf5ef2aSThomas Huth         }
2884fcf5ef2aSThomas Huth         break;
2885fcf5ef2aSThomas Huth     case 32:
2886fcf5ef2aSThomas Huth         imask = 0x4;
2887fcf5ef2aSThomas Huth         shift = 0;
2888fcf5ef2aSThomas Huth         omask = 0x3;
2889fcf5ef2aSThomas Huth         if (left) {
2890fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2891fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2892fcf5ef2aSThomas Huth         } else {
2893fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2894fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2895fcf5ef2aSThomas Huth         }
2896fcf5ef2aSThomas Huth         break;
2897fcf5ef2aSThomas Huth     default:
2898fcf5ef2aSThomas Huth         abort();
2899fcf5ef2aSThomas Huth     }
2900fcf5ef2aSThomas Huth 
2901fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2902fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2903fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2904fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2905fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2906fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2907fcf5ef2aSThomas Huth 
2908*905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2909*905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2910fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, lo1, omask);
2911fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2912fcf5ef2aSThomas Huth 
2913fcf5ef2aSThomas Huth     amask = -8;
2914fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2915fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2916fcf5ef2aSThomas Huth     }
2917fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2918fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2919fcf5ef2aSThomas Huth 
2920fcf5ef2aSThomas Huth     /* We want to compute
2921fcf5ef2aSThomas Huth         dst = (s1 == s2 ? lo1 : lo1 & lo2).
2922fcf5ef2aSThomas Huth        We've already done dst = lo1, so this reduces to
2923fcf5ef2aSThomas Huth         dst &= (s1 == s2 ? -1 : lo2)
2924fcf5ef2aSThomas Huth        Which we perform by
2925fcf5ef2aSThomas Huth         lo2 |= -(s1 == s2)
2926fcf5ef2aSThomas Huth         dst &= lo2
2927fcf5ef2aSThomas Huth     */
2928*905a83deSRichard Henderson     tcg_gen_setcond_tl(TCG_COND_EQ, lo1, s1, s2);
2929*905a83deSRichard Henderson     tcg_gen_neg_tl(lo1, lo1);
2930*905a83deSRichard Henderson     tcg_gen_or_tl(lo2, lo2, lo1);
2931fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, lo2);
2932fcf5ef2aSThomas Huth }
2933fcf5ef2aSThomas Huth 
2934fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2935fcf5ef2aSThomas Huth {
2936fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2937fcf5ef2aSThomas Huth 
2938fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2939fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2940fcf5ef2aSThomas Huth     if (left) {
2941fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2942fcf5ef2aSThomas Huth     }
2943fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2944fcf5ef2aSThomas Huth }
2945fcf5ef2aSThomas Huth 
2946fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2947fcf5ef2aSThomas Huth {
2948fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2949fcf5ef2aSThomas Huth 
2950fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2951fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2952fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2953fcf5ef2aSThomas Huth 
2954fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2955fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2956fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2957fcf5ef2aSThomas Huth 
2958fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2959fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2960fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2961fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
2962fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
2963fcf5ef2aSThomas Huth 
2964fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
2965fcf5ef2aSThomas Huth }
2966fcf5ef2aSThomas Huth #endif
2967fcf5ef2aSThomas Huth 
2968fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
2969fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
2970fcf5ef2aSThomas Huth         goto illegal_insn;
2971fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
2972fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
2973fcf5ef2aSThomas Huth         goto nfpu_insn;
2974fcf5ef2aSThomas Huth 
2975fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
2976fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn)
2977fcf5ef2aSThomas Huth {
2978fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
2979fcf5ef2aSThomas Huth     TCGv cpu_src1, cpu_src2;
2980fcf5ef2aSThomas Huth     TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
2981fcf5ef2aSThomas Huth     TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
2982fcf5ef2aSThomas Huth     target_long simm;
2983fcf5ef2aSThomas Huth 
2984fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
2985fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
2986fcf5ef2aSThomas Huth 
2987fcf5ef2aSThomas Huth     switch (opc) {
2988fcf5ef2aSThomas Huth     case 0:                     /* branches/sethi */
2989fcf5ef2aSThomas Huth         {
2990fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 9);
2991fcf5ef2aSThomas Huth             int32_t target;
2992fcf5ef2aSThomas Huth             switch (xop) {
2993fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2994fcf5ef2aSThomas Huth             case 0x1:           /* V9 BPcc */
2995fcf5ef2aSThomas Huth                 {
2996fcf5ef2aSThomas Huth                     int cc;
2997fcf5ef2aSThomas Huth 
2998fcf5ef2aSThomas Huth                     target = GET_FIELD_SP(insn, 0, 18);
2999fcf5ef2aSThomas Huth                     target = sign_extend(target, 19);
3000fcf5ef2aSThomas Huth                     target <<= 2;
3001fcf5ef2aSThomas Huth                     cc = GET_FIELD_SP(insn, 20, 21);
3002fcf5ef2aSThomas Huth                     if (cc == 0)
3003fcf5ef2aSThomas Huth                         do_branch(dc, target, insn, 0);
3004fcf5ef2aSThomas Huth                     else if (cc == 2)
3005fcf5ef2aSThomas Huth                         do_branch(dc, target, insn, 1);
3006fcf5ef2aSThomas Huth                     else
3007fcf5ef2aSThomas Huth                         goto illegal_insn;
3008fcf5ef2aSThomas Huth                     goto jmp_insn;
3009fcf5ef2aSThomas Huth                 }
3010fcf5ef2aSThomas Huth             case 0x3:           /* V9 BPr */
3011fcf5ef2aSThomas Huth                 {
3012fcf5ef2aSThomas Huth                     target = GET_FIELD_SP(insn, 0, 13) |
3013fcf5ef2aSThomas Huth                         (GET_FIELD_SP(insn, 20, 21) << 14);
3014fcf5ef2aSThomas Huth                     target = sign_extend(target, 16);
3015fcf5ef2aSThomas Huth                     target <<= 2;
3016fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
3017fcf5ef2aSThomas Huth                     do_branch_reg(dc, target, insn, cpu_src1);
3018fcf5ef2aSThomas Huth                     goto jmp_insn;
3019fcf5ef2aSThomas Huth                 }
3020fcf5ef2aSThomas Huth             case 0x5:           /* V9 FBPcc */
3021fcf5ef2aSThomas Huth                 {
3022fcf5ef2aSThomas Huth                     int cc = GET_FIELD_SP(insn, 20, 21);
3023fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
3024fcf5ef2aSThomas Huth                         goto jmp_insn;
3025fcf5ef2aSThomas Huth                     }
3026fcf5ef2aSThomas Huth                     target = GET_FIELD_SP(insn, 0, 18);
3027fcf5ef2aSThomas Huth                     target = sign_extend(target, 19);
3028fcf5ef2aSThomas Huth                     target <<= 2;
3029fcf5ef2aSThomas Huth                     do_fbranch(dc, target, insn, cc);
3030fcf5ef2aSThomas Huth                     goto jmp_insn;
3031fcf5ef2aSThomas Huth                 }
3032fcf5ef2aSThomas Huth #else
3033fcf5ef2aSThomas Huth             case 0x7:           /* CBN+x */
3034fcf5ef2aSThomas Huth                 {
3035fcf5ef2aSThomas Huth                     goto ncp_insn;
3036fcf5ef2aSThomas Huth                 }
3037fcf5ef2aSThomas Huth #endif
3038fcf5ef2aSThomas Huth             case 0x2:           /* BN+x */
3039fcf5ef2aSThomas Huth                 {
3040fcf5ef2aSThomas Huth                     target = GET_FIELD(insn, 10, 31);
3041fcf5ef2aSThomas Huth                     target = sign_extend(target, 22);
3042fcf5ef2aSThomas Huth                     target <<= 2;
3043fcf5ef2aSThomas Huth                     do_branch(dc, target, insn, 0);
3044fcf5ef2aSThomas Huth                     goto jmp_insn;
3045fcf5ef2aSThomas Huth                 }
3046fcf5ef2aSThomas Huth             case 0x6:           /* FBN+x */
3047fcf5ef2aSThomas Huth                 {
3048fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
3049fcf5ef2aSThomas Huth                         goto jmp_insn;
3050fcf5ef2aSThomas Huth                     }
3051fcf5ef2aSThomas Huth                     target = GET_FIELD(insn, 10, 31);
3052fcf5ef2aSThomas Huth                     target = sign_extend(target, 22);
3053fcf5ef2aSThomas Huth                     target <<= 2;
3054fcf5ef2aSThomas Huth                     do_fbranch(dc, target, insn, 0);
3055fcf5ef2aSThomas Huth                     goto jmp_insn;
3056fcf5ef2aSThomas Huth                 }
3057fcf5ef2aSThomas Huth             case 0x4:           /* SETHI */
3058fcf5ef2aSThomas Huth                 /* Special-case %g0 because that's the canonical nop.  */
3059fcf5ef2aSThomas Huth                 if (rd) {
3060fcf5ef2aSThomas Huth                     uint32_t value = GET_FIELD(insn, 10, 31);
3061fcf5ef2aSThomas Huth                     TCGv t = gen_dest_gpr(dc, rd);
3062fcf5ef2aSThomas Huth                     tcg_gen_movi_tl(t, value << 10);
3063fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, t);
3064fcf5ef2aSThomas Huth                 }
3065fcf5ef2aSThomas Huth                 break;
3066fcf5ef2aSThomas Huth             case 0x0:           /* UNIMPL */
3067fcf5ef2aSThomas Huth             default:
3068fcf5ef2aSThomas Huth                 goto illegal_insn;
3069fcf5ef2aSThomas Huth             }
3070fcf5ef2aSThomas Huth             break;
3071fcf5ef2aSThomas Huth         }
3072fcf5ef2aSThomas Huth         break;
3073fcf5ef2aSThomas Huth     case 1:                     /*CALL*/
3074fcf5ef2aSThomas Huth         {
3075fcf5ef2aSThomas Huth             target_long target = GET_FIELDs(insn, 2, 31) << 2;
3076fcf5ef2aSThomas Huth             TCGv o7 = gen_dest_gpr(dc, 15);
3077fcf5ef2aSThomas Huth 
3078fcf5ef2aSThomas Huth             tcg_gen_movi_tl(o7, dc->pc);
3079fcf5ef2aSThomas Huth             gen_store_gpr(dc, 15, o7);
3080fcf5ef2aSThomas Huth             target += dc->pc;
3081fcf5ef2aSThomas Huth             gen_mov_pc_npc(dc);
3082fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3083fcf5ef2aSThomas Huth             if (unlikely(AM_CHECK(dc))) {
3084fcf5ef2aSThomas Huth                 target &= 0xffffffffULL;
3085fcf5ef2aSThomas Huth             }
3086fcf5ef2aSThomas Huth #endif
3087fcf5ef2aSThomas Huth             dc->npc = target;
3088fcf5ef2aSThomas Huth         }
3089fcf5ef2aSThomas Huth         goto jmp_insn;
3090fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
3091fcf5ef2aSThomas Huth         {
3092fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
309352123f14SRichard Henderson             TCGv cpu_dst = tcg_temp_new();
3094fcf5ef2aSThomas Huth             TCGv cpu_tmp0;
3095fcf5ef2aSThomas Huth 
3096fcf5ef2aSThomas Huth             if (xop == 0x3a) {  /* generate trap */
3097fcf5ef2aSThomas Huth                 int cond = GET_FIELD(insn, 3, 6);
3098fcf5ef2aSThomas Huth                 TCGv_i32 trap;
3099fcf5ef2aSThomas Huth                 TCGLabel *l1 = NULL;
3100fcf5ef2aSThomas Huth                 int mask;
3101fcf5ef2aSThomas Huth 
3102fcf5ef2aSThomas Huth                 if (cond == 0) {
3103fcf5ef2aSThomas Huth                     /* Trap never.  */
3104fcf5ef2aSThomas Huth                     break;
3105fcf5ef2aSThomas Huth                 }
3106fcf5ef2aSThomas Huth 
3107fcf5ef2aSThomas Huth                 save_state(dc);
3108fcf5ef2aSThomas Huth 
3109fcf5ef2aSThomas Huth                 if (cond != 8) {
3110fcf5ef2aSThomas Huth                     /* Conditional trap.  */
3111fcf5ef2aSThomas Huth                     DisasCompare cmp;
3112fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3113fcf5ef2aSThomas Huth                     /* V9 icc/xcc */
3114fcf5ef2aSThomas Huth                     int cc = GET_FIELD_SP(insn, 11, 12);
3115fcf5ef2aSThomas Huth                     if (cc == 0) {
3116fcf5ef2aSThomas Huth                         gen_compare(&cmp, 0, cond, dc);
3117fcf5ef2aSThomas Huth                     } else if (cc == 2) {
3118fcf5ef2aSThomas Huth                         gen_compare(&cmp, 1, cond, dc);
3119fcf5ef2aSThomas Huth                     } else {
3120fcf5ef2aSThomas Huth                         goto illegal_insn;
3121fcf5ef2aSThomas Huth                     }
3122fcf5ef2aSThomas Huth #else
3123fcf5ef2aSThomas Huth                     gen_compare(&cmp, 0, cond, dc);
3124fcf5ef2aSThomas Huth #endif
3125fcf5ef2aSThomas Huth                     l1 = gen_new_label();
3126fcf5ef2aSThomas Huth                     tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond),
3127fcf5ef2aSThomas Huth                                       cmp.c1, cmp.c2, l1);
3128fcf5ef2aSThomas Huth                 }
3129fcf5ef2aSThomas Huth 
3130fcf5ef2aSThomas Huth                 mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
3131fcf5ef2aSThomas Huth                         ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
3132fcf5ef2aSThomas Huth 
3133fcf5ef2aSThomas Huth                 /* Don't use the normal temporaries, as they may well have
3134fcf5ef2aSThomas Huth                    gone out of scope with the branch above.  While we're
3135fcf5ef2aSThomas Huth                    doing that we might as well pre-truncate to 32-bit.  */
3136fcf5ef2aSThomas Huth                 trap = tcg_temp_new_i32();
3137fcf5ef2aSThomas Huth 
3138fcf5ef2aSThomas Huth                 rs1 = GET_FIELD_SP(insn, 14, 18);
3139fcf5ef2aSThomas Huth                 if (IS_IMM) {
31405c65df36SArtyom Tarasenko                     rs2 = GET_FIELD_SP(insn, 0, 7);
3141fcf5ef2aSThomas Huth                     if (rs1 == 0) {
3142fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP);
3143fcf5ef2aSThomas Huth                         /* Signal that the trap value is fully constant.  */
3144fcf5ef2aSThomas Huth                         mask = 0;
3145fcf5ef2aSThomas Huth                     } else {
3146fcf5ef2aSThomas Huth                         TCGv t1 = gen_load_gpr(dc, rs1);
3147fcf5ef2aSThomas Huth                         tcg_gen_trunc_tl_i32(trap, t1);
3148fcf5ef2aSThomas Huth                         tcg_gen_addi_i32(trap, trap, rs2);
3149fcf5ef2aSThomas Huth                     }
3150fcf5ef2aSThomas Huth                 } else {
3151fcf5ef2aSThomas Huth                     TCGv t1, t2;
3152fcf5ef2aSThomas Huth                     rs2 = GET_FIELD_SP(insn, 0, 4);
3153fcf5ef2aSThomas Huth                     t1 = gen_load_gpr(dc, rs1);
3154fcf5ef2aSThomas Huth                     t2 = gen_load_gpr(dc, rs2);
3155fcf5ef2aSThomas Huth                     tcg_gen_add_tl(t1, t1, t2);
3156fcf5ef2aSThomas Huth                     tcg_gen_trunc_tl_i32(trap, t1);
3157fcf5ef2aSThomas Huth                 }
3158fcf5ef2aSThomas Huth                 if (mask != 0) {
3159fcf5ef2aSThomas Huth                     tcg_gen_andi_i32(trap, trap, mask);
3160fcf5ef2aSThomas Huth                     tcg_gen_addi_i32(trap, trap, TT_TRAP);
3161fcf5ef2aSThomas Huth                 }
3162fcf5ef2aSThomas Huth 
3163fcf5ef2aSThomas Huth                 gen_helper_raise_exception(cpu_env, trap);
3164fcf5ef2aSThomas Huth 
3165fcf5ef2aSThomas Huth                 if (cond == 8) {
3166fcf5ef2aSThomas Huth                     /* An unconditional trap ends the TB.  */
3167af00be49SEmilio G. Cota                     dc->base.is_jmp = DISAS_NORETURN;
3168fcf5ef2aSThomas Huth                     goto jmp_insn;
3169fcf5ef2aSThomas Huth                 } else {
3170fcf5ef2aSThomas Huth                     /* A conditional trap falls through to the next insn.  */
3171fcf5ef2aSThomas Huth                     gen_set_label(l1);
3172fcf5ef2aSThomas Huth                     break;
3173fcf5ef2aSThomas Huth                 }
3174fcf5ef2aSThomas Huth             } else if (xop == 0x28) {
3175fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3176fcf5ef2aSThomas Huth                 switch(rs1) {
3177fcf5ef2aSThomas Huth                 case 0: /* rdy */
3178fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
3179fcf5ef2aSThomas Huth                 case 0x01 ... 0x0e: /* undefined in the SPARCv8
3180fcf5ef2aSThomas Huth                                        manual, rdy on the microSPARC
3181fcf5ef2aSThomas Huth                                        II */
3182fcf5ef2aSThomas Huth                 case 0x0f:          /* stbar in the SPARCv8 manual,
3183fcf5ef2aSThomas Huth                                        rdy on the microSPARC II */
3184fcf5ef2aSThomas Huth                 case 0x10 ... 0x1f: /* implementation-dependent in the
3185fcf5ef2aSThomas Huth                                        SPARCv8 manual, rdy on the
3186fcf5ef2aSThomas Huth                                        microSPARC II */
3187fcf5ef2aSThomas Huth                     /* Read Asr17 */
3188fcf5ef2aSThomas Huth                     if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) {
3189fcf5ef2aSThomas Huth                         TCGv t = gen_dest_gpr(dc, rd);
3190fcf5ef2aSThomas Huth                         /* Read Asr17 for a Leon3 monoprocessor */
3191fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1));
3192fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, t);
3193fcf5ef2aSThomas Huth                         break;
3194fcf5ef2aSThomas Huth                     }
3195fcf5ef2aSThomas Huth #endif
3196fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_y);
3197fcf5ef2aSThomas Huth                     break;
3198fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3199fcf5ef2aSThomas Huth                 case 0x2: /* V9 rdccr */
3200fcf5ef2aSThomas Huth                     update_psr(dc);
3201fcf5ef2aSThomas Huth                     gen_helper_rdccr(cpu_dst, cpu_env);
3202fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3203fcf5ef2aSThomas Huth                     break;
3204fcf5ef2aSThomas Huth                 case 0x3: /* V9 rdasi */
3205fcf5ef2aSThomas Huth                     tcg_gen_movi_tl(cpu_dst, dc->asi);
3206fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3207fcf5ef2aSThomas Huth                     break;
3208fcf5ef2aSThomas Huth                 case 0x4: /* V9 rdtick */
3209fcf5ef2aSThomas Huth                     {
3210fcf5ef2aSThomas Huth                         TCGv_ptr r_tickptr;
3211fcf5ef2aSThomas Huth                         TCGv_i32 r_const;
3212fcf5ef2aSThomas Huth 
3213fcf5ef2aSThomas Huth                         r_tickptr = tcg_temp_new_ptr();
321400ab7e61SRichard Henderson                         r_const = tcg_constant_i32(dc->mem_idx);
3215fcf5ef2aSThomas Huth                         tcg_gen_ld_ptr(r_tickptr, cpu_env,
3216fcf5ef2aSThomas Huth                                        offsetof(CPUSPARCState, tick));
321746bb0137SMark Cave-Ayland                         if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
321846bb0137SMark Cave-Ayland                             gen_io_start();
321946bb0137SMark Cave-Ayland                         }
3220fcf5ef2aSThomas Huth                         gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr,
3221fcf5ef2aSThomas Huth                                                   r_const);
3222fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
322346bb0137SMark Cave-Ayland                         if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
3224b5328172SPeter Maydell                             /* I/O operations in icount mode must end the TB */
3225b5328172SPeter Maydell                             dc->base.is_jmp = DISAS_EXIT;
322646bb0137SMark Cave-Ayland                         }
3227fcf5ef2aSThomas Huth                     }
3228fcf5ef2aSThomas Huth                     break;
3229fcf5ef2aSThomas Huth                 case 0x5: /* V9 rdpc */
3230fcf5ef2aSThomas Huth                     {
3231fcf5ef2aSThomas Huth                         TCGv t = gen_dest_gpr(dc, rd);
3232fcf5ef2aSThomas Huth                         if (unlikely(AM_CHECK(dc))) {
3233fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL);
3234fcf5ef2aSThomas Huth                         } else {
3235fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(t, dc->pc);
3236fcf5ef2aSThomas Huth                         }
3237fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, t);
3238fcf5ef2aSThomas Huth                     }
3239fcf5ef2aSThomas Huth                     break;
3240fcf5ef2aSThomas Huth                 case 0x6: /* V9 rdfprs */
3241fcf5ef2aSThomas Huth                     tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs);
3242fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3243fcf5ef2aSThomas Huth                     break;
3244fcf5ef2aSThomas Huth                 case 0xf: /* V9 membar */
3245fcf5ef2aSThomas Huth                     break; /* no effect */
3246fcf5ef2aSThomas Huth                 case 0x13: /* Graphics Status */
3247fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
3248fcf5ef2aSThomas Huth                         goto jmp_insn;
3249fcf5ef2aSThomas Huth                     }
3250fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_gsr);
3251fcf5ef2aSThomas Huth                     break;
3252fcf5ef2aSThomas Huth                 case 0x16: /* Softint */
3253fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_dst, cpu_env,
3254fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, softint));
3255fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3256fcf5ef2aSThomas Huth                     break;
3257fcf5ef2aSThomas Huth                 case 0x17: /* Tick compare */
3258fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tick_cmpr);
3259fcf5ef2aSThomas Huth                     break;
3260fcf5ef2aSThomas Huth                 case 0x18: /* System tick */
3261fcf5ef2aSThomas Huth                     {
3262fcf5ef2aSThomas Huth                         TCGv_ptr r_tickptr;
3263fcf5ef2aSThomas Huth                         TCGv_i32 r_const;
3264fcf5ef2aSThomas Huth 
3265fcf5ef2aSThomas Huth                         r_tickptr = tcg_temp_new_ptr();
326600ab7e61SRichard Henderson                         r_const = tcg_constant_i32(dc->mem_idx);
3267fcf5ef2aSThomas Huth                         tcg_gen_ld_ptr(r_tickptr, cpu_env,
3268fcf5ef2aSThomas Huth                                        offsetof(CPUSPARCState, stick));
326946bb0137SMark Cave-Ayland                         if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
327046bb0137SMark Cave-Ayland                             gen_io_start();
327146bb0137SMark Cave-Ayland                         }
3272fcf5ef2aSThomas Huth                         gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr,
3273fcf5ef2aSThomas Huth                                                   r_const);
3274fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
327546bb0137SMark Cave-Ayland                         if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
3276b5328172SPeter Maydell                             /* I/O operations in icount mode must end the TB */
3277b5328172SPeter Maydell                             dc->base.is_jmp = DISAS_EXIT;
327846bb0137SMark Cave-Ayland                         }
3279fcf5ef2aSThomas Huth                     }
3280fcf5ef2aSThomas Huth                     break;
3281fcf5ef2aSThomas Huth                 case 0x19: /* System tick compare */
3282fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_stick_cmpr);
3283fcf5ef2aSThomas Huth                     break;
3284b8e31b3cSArtyom Tarasenko                 case 0x1a: /* UltraSPARC-T1 Strand status */
3285b8e31b3cSArtyom Tarasenko                     /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe
3286b8e31b3cSArtyom Tarasenko                      * this ASR as impl. dep
3287b8e31b3cSArtyom Tarasenko                      */
3288b8e31b3cSArtyom Tarasenko                     CHECK_IU_FEATURE(dc, HYPV);
3289b8e31b3cSArtyom Tarasenko                     {
3290b8e31b3cSArtyom Tarasenko                         TCGv t = gen_dest_gpr(dc, rd);
3291b8e31b3cSArtyom Tarasenko                         tcg_gen_movi_tl(t, 1UL);
3292b8e31b3cSArtyom Tarasenko                         gen_store_gpr(dc, rd, t);
3293b8e31b3cSArtyom Tarasenko                     }
3294b8e31b3cSArtyom Tarasenko                     break;
3295fcf5ef2aSThomas Huth                 case 0x10: /* Performance Control */
3296fcf5ef2aSThomas Huth                 case 0x11: /* Performance Instrumentation Counter */
3297fcf5ef2aSThomas Huth                 case 0x12: /* Dispatch Control */
3298fcf5ef2aSThomas Huth                 case 0x14: /* Softint set, WO */
3299fcf5ef2aSThomas Huth                 case 0x15: /* Softint clear, WO */
3300fcf5ef2aSThomas Huth #endif
3301fcf5ef2aSThomas Huth                 default:
3302fcf5ef2aSThomas Huth                     goto illegal_insn;
3303fcf5ef2aSThomas Huth                 }
3304fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
3305fcf5ef2aSThomas Huth             } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */
3306fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
3307fcf5ef2aSThomas Huth                 if (!supervisor(dc)) {
3308fcf5ef2aSThomas Huth                     goto priv_insn;
3309fcf5ef2aSThomas Huth                 }
3310fcf5ef2aSThomas Huth                 update_psr(dc);
3311fcf5ef2aSThomas Huth                 gen_helper_rdpsr(cpu_dst, cpu_env);
3312fcf5ef2aSThomas Huth #else
3313fcf5ef2aSThomas Huth                 CHECK_IU_FEATURE(dc, HYPV);
3314fcf5ef2aSThomas Huth                 if (!hypervisor(dc))
3315fcf5ef2aSThomas Huth                     goto priv_insn;
3316fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3317fcf5ef2aSThomas Huth                 switch (rs1) {
3318fcf5ef2aSThomas Huth                 case 0: // hpstate
3319f7f17ef7SArtyom Tarasenko                     tcg_gen_ld_i64(cpu_dst, cpu_env,
3320f7f17ef7SArtyom Tarasenko                                    offsetof(CPUSPARCState, hpstate));
3321fcf5ef2aSThomas Huth                     break;
3322fcf5ef2aSThomas Huth                 case 1: // htstate
3323fcf5ef2aSThomas Huth                     // gen_op_rdhtstate();
3324fcf5ef2aSThomas Huth                     break;
3325fcf5ef2aSThomas Huth                 case 3: // hintp
3326fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_hintp);
3327fcf5ef2aSThomas Huth                     break;
3328fcf5ef2aSThomas Huth                 case 5: // htba
3329fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_htba);
3330fcf5ef2aSThomas Huth                     break;
3331fcf5ef2aSThomas Huth                 case 6: // hver
3332fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_hver);
3333fcf5ef2aSThomas Huth                     break;
3334fcf5ef2aSThomas Huth                 case 31: // hstick_cmpr
3335fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr);
3336fcf5ef2aSThomas Huth                     break;
3337fcf5ef2aSThomas Huth                 default:
3338fcf5ef2aSThomas Huth                     goto illegal_insn;
3339fcf5ef2aSThomas Huth                 }
3340fcf5ef2aSThomas Huth #endif
3341fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3342fcf5ef2aSThomas Huth                 break;
3343fcf5ef2aSThomas Huth             } else if (xop == 0x2a) { /* rdwim / V9 rdpr */
3344fcf5ef2aSThomas Huth                 if (!supervisor(dc)) {
3345fcf5ef2aSThomas Huth                     goto priv_insn;
3346fcf5ef2aSThomas Huth                 }
334752123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
3348fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3349fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3350fcf5ef2aSThomas Huth                 switch (rs1) {
3351fcf5ef2aSThomas Huth                 case 0: // tpc
3352fcf5ef2aSThomas Huth                     {
3353fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr;
3354fcf5ef2aSThomas Huth 
3355fcf5ef2aSThomas Huth                         r_tsptr = tcg_temp_new_ptr();
3356fcf5ef2aSThomas Huth                         gen_load_trap_state_at_tl(r_tsptr, cpu_env);
3357fcf5ef2aSThomas Huth                         tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3358fcf5ef2aSThomas Huth                                       offsetof(trap_state, tpc));
3359fcf5ef2aSThomas Huth                     }
3360fcf5ef2aSThomas Huth                     break;
3361fcf5ef2aSThomas Huth                 case 1: // tnpc
3362fcf5ef2aSThomas Huth                     {
3363fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr;
3364fcf5ef2aSThomas Huth 
3365fcf5ef2aSThomas Huth                         r_tsptr = tcg_temp_new_ptr();
3366fcf5ef2aSThomas Huth                         gen_load_trap_state_at_tl(r_tsptr, cpu_env);
3367fcf5ef2aSThomas Huth                         tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3368fcf5ef2aSThomas Huth                                       offsetof(trap_state, tnpc));
3369fcf5ef2aSThomas Huth                     }
3370fcf5ef2aSThomas Huth                     break;
3371fcf5ef2aSThomas Huth                 case 2: // tstate
3372fcf5ef2aSThomas Huth                     {
3373fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr;
3374fcf5ef2aSThomas Huth 
3375fcf5ef2aSThomas Huth                         r_tsptr = tcg_temp_new_ptr();
3376fcf5ef2aSThomas Huth                         gen_load_trap_state_at_tl(r_tsptr, cpu_env);
3377fcf5ef2aSThomas Huth                         tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3378fcf5ef2aSThomas Huth                                       offsetof(trap_state, tstate));
3379fcf5ef2aSThomas Huth                     }
3380fcf5ef2aSThomas Huth                     break;
3381fcf5ef2aSThomas Huth                 case 3: // tt
3382fcf5ef2aSThomas Huth                     {
3383fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr = tcg_temp_new_ptr();
3384fcf5ef2aSThomas Huth 
3385fcf5ef2aSThomas Huth                         gen_load_trap_state_at_tl(r_tsptr, cpu_env);
3386fcf5ef2aSThomas Huth                         tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr,
3387fcf5ef2aSThomas Huth                                          offsetof(trap_state, tt));
3388fcf5ef2aSThomas Huth                     }
3389fcf5ef2aSThomas Huth                     break;
3390fcf5ef2aSThomas Huth                 case 4: // tick
3391fcf5ef2aSThomas Huth                     {
3392fcf5ef2aSThomas Huth                         TCGv_ptr r_tickptr;
3393fcf5ef2aSThomas Huth                         TCGv_i32 r_const;
3394fcf5ef2aSThomas Huth 
3395fcf5ef2aSThomas Huth                         r_tickptr = tcg_temp_new_ptr();
339600ab7e61SRichard Henderson                         r_const = tcg_constant_i32(dc->mem_idx);
3397fcf5ef2aSThomas Huth                         tcg_gen_ld_ptr(r_tickptr, cpu_env,
3398fcf5ef2aSThomas Huth                                        offsetof(CPUSPARCState, tick));
339946bb0137SMark Cave-Ayland                         if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
340046bb0137SMark Cave-Ayland                             gen_io_start();
340146bb0137SMark Cave-Ayland                         }
3402fcf5ef2aSThomas Huth                         gen_helper_tick_get_count(cpu_tmp0, cpu_env,
3403fcf5ef2aSThomas Huth                                                   r_tickptr, r_const);
340446bb0137SMark Cave-Ayland                         if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
3405b5328172SPeter Maydell                             /* I/O operations in icount mode must end the TB */
3406b5328172SPeter Maydell                             dc->base.is_jmp = DISAS_EXIT;
340746bb0137SMark Cave-Ayland                         }
3408fcf5ef2aSThomas Huth                     }
3409fcf5ef2aSThomas Huth                     break;
3410fcf5ef2aSThomas Huth                 case 5: // tba
3411fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_tmp0, cpu_tbr);
3412fcf5ef2aSThomas Huth                     break;
3413fcf5ef2aSThomas Huth                 case 6: // pstate
3414fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3415fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, pstate));
3416fcf5ef2aSThomas Huth                     break;
3417fcf5ef2aSThomas Huth                 case 7: // tl
3418fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3419fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, tl));
3420fcf5ef2aSThomas Huth                     break;
3421fcf5ef2aSThomas Huth                 case 8: // pil
3422fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3423fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, psrpil));
3424fcf5ef2aSThomas Huth                     break;
3425fcf5ef2aSThomas Huth                 case 9: // cwp
3426fcf5ef2aSThomas Huth                     gen_helper_rdcwp(cpu_tmp0, cpu_env);
3427fcf5ef2aSThomas Huth                     break;
3428fcf5ef2aSThomas Huth                 case 10: // cansave
3429fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3430fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, cansave));
3431fcf5ef2aSThomas Huth                     break;
3432fcf5ef2aSThomas Huth                 case 11: // canrestore
3433fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3434fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, canrestore));
3435fcf5ef2aSThomas Huth                     break;
3436fcf5ef2aSThomas Huth                 case 12: // cleanwin
3437fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3438fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, cleanwin));
3439fcf5ef2aSThomas Huth                     break;
3440fcf5ef2aSThomas Huth                 case 13: // otherwin
3441fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3442fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, otherwin));
3443fcf5ef2aSThomas Huth                     break;
3444fcf5ef2aSThomas Huth                 case 14: // wstate
3445fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3446fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, wstate));
3447fcf5ef2aSThomas Huth                     break;
3448fcf5ef2aSThomas Huth                 case 16: // UA2005 gl
3449fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, GL);
3450fcf5ef2aSThomas Huth                     tcg_gen_ld32s_tl(cpu_tmp0, cpu_env,
3451fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, gl));
3452fcf5ef2aSThomas Huth                     break;
3453fcf5ef2aSThomas Huth                 case 26: // UA2005 strand status
3454fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, HYPV);
3455fcf5ef2aSThomas Huth                     if (!hypervisor(dc))
3456fcf5ef2aSThomas Huth                         goto priv_insn;
3457fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_tmp0, cpu_ssr);
3458fcf5ef2aSThomas Huth                     break;
3459fcf5ef2aSThomas Huth                 case 31: // ver
3460fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_tmp0, cpu_ver);
3461fcf5ef2aSThomas Huth                     break;
3462fcf5ef2aSThomas Huth                 case 15: // fq
3463fcf5ef2aSThomas Huth                 default:
3464fcf5ef2aSThomas Huth                     goto illegal_insn;
3465fcf5ef2aSThomas Huth                 }
3466fcf5ef2aSThomas Huth #else
3467fcf5ef2aSThomas Huth                 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim);
3468fcf5ef2aSThomas Huth #endif
3469fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_tmp0);
3470fcf5ef2aSThomas Huth                 break;
3471aa04c9d9SGiuseppe Musacchio #endif
3472aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)
3473fcf5ef2aSThomas Huth             } else if (xop == 0x2b) { /* rdtbr / V9 flushw */
3474fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3475fcf5ef2aSThomas Huth                 gen_helper_flushw(cpu_env);
3476fcf5ef2aSThomas Huth #else
3477fcf5ef2aSThomas Huth                 if (!supervisor(dc))
3478fcf5ef2aSThomas Huth                     goto priv_insn;
3479fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_tbr);
3480fcf5ef2aSThomas Huth #endif
3481fcf5ef2aSThomas Huth                 break;
3482fcf5ef2aSThomas Huth #endif
3483fcf5ef2aSThomas Huth             } else if (xop == 0x34) {   /* FPU Operations */
3484fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
3485fcf5ef2aSThomas Huth                     goto jmp_insn;
3486fcf5ef2aSThomas Huth                 }
3487fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
3488fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3489fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
3490fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
3491fcf5ef2aSThomas Huth 
3492fcf5ef2aSThomas Huth                 switch (xop) {
3493fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
3494fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
3495fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
3496fcf5ef2aSThomas Huth                     break;
3497fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
3498fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
3499fcf5ef2aSThomas Huth                     break;
3500fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
3501fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
3502fcf5ef2aSThomas Huth                     break;
3503fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
3504fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSQRT);
3505fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
3506fcf5ef2aSThomas Huth                     break;
3507fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
3508fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSQRT);
3509fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
3510fcf5ef2aSThomas Huth                     break;
3511fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
3512fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3513fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
3514fcf5ef2aSThomas Huth                     break;
3515fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
3516fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
3517fcf5ef2aSThomas Huth                     break;
3518fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
3519fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
3520fcf5ef2aSThomas Huth                     break;
3521fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
3522fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3523fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
3524fcf5ef2aSThomas Huth                     break;
3525fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
3526fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
3527fcf5ef2aSThomas Huth                     break;
3528fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
3529fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
3530fcf5ef2aSThomas Huth                     break;
3531fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
3532fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3533fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
3534fcf5ef2aSThomas Huth                     break;
3535fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
3536fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FMUL);
3537fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
3538fcf5ef2aSThomas Huth                     break;
3539fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
3540fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FMUL);
3541fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
3542fcf5ef2aSThomas Huth                     break;
3543fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
3544fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3545fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FMUL);
3546fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
3547fcf5ef2aSThomas Huth                     break;
3548fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
3549fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
3550fcf5ef2aSThomas Huth                     break;
3551fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
3552fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
3553fcf5ef2aSThomas Huth                     break;
3554fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
3555fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3556fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
3557fcf5ef2aSThomas Huth                     break;
3558fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
3559fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
3560fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
3561fcf5ef2aSThomas Huth                     break;
3562fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
3563fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3564fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
3565fcf5ef2aSThomas Huth                     break;
3566fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
3567fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
3568fcf5ef2aSThomas Huth                     break;
3569fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
3570fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
3571fcf5ef2aSThomas Huth                     break;
3572fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
3573fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3574fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
3575fcf5ef2aSThomas Huth                     break;
3576fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
3577fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
3578fcf5ef2aSThomas Huth                     break;
3579fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
3580fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
3581fcf5ef2aSThomas Huth                     break;
3582fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
3583fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3584fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
3585fcf5ef2aSThomas Huth                     break;
3586fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
3587fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3588fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
3589fcf5ef2aSThomas Huth                     break;
3590fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
3591fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3592fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
3593fcf5ef2aSThomas Huth                     break;
3594fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
3595fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3596fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
3597fcf5ef2aSThomas Huth                     break;
3598fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
3599fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
3600fcf5ef2aSThomas Huth                     break;
3601fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
3602fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
3603fcf5ef2aSThomas Huth                     break;
3604fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
3605fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3606fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
3607fcf5ef2aSThomas Huth                     break;
3608fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3609fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
3610fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
3611fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
3612fcf5ef2aSThomas Huth                     break;
3613fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
3614fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3615fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
3616fcf5ef2aSThomas Huth                     break;
3617fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
3618fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
3619fcf5ef2aSThomas Huth                     break;
3620fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
3621fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3622fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
3623fcf5ef2aSThomas Huth                     break;
3624fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
3625fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
3626fcf5ef2aSThomas Huth                     break;
3627fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
3628fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3629fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
3630fcf5ef2aSThomas Huth                     break;
3631fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
3632fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
3633fcf5ef2aSThomas Huth                     break;
3634fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
3635fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
3636fcf5ef2aSThomas Huth                     break;
3637fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
3638fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3639fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
3640fcf5ef2aSThomas Huth                     break;
3641fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
3642fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
3643fcf5ef2aSThomas Huth                     break;
3644fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
3645fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
3646fcf5ef2aSThomas Huth                     break;
3647fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
3648fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3649fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
3650fcf5ef2aSThomas Huth                     break;
3651fcf5ef2aSThomas Huth #endif
3652fcf5ef2aSThomas Huth                 default:
3653fcf5ef2aSThomas Huth                     goto illegal_insn;
3654fcf5ef2aSThomas Huth                 }
3655fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
3656fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3657fcf5ef2aSThomas Huth                 int cond;
3658fcf5ef2aSThomas Huth #endif
3659fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
3660fcf5ef2aSThomas Huth                     goto jmp_insn;
3661fcf5ef2aSThomas Huth                 }
3662fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
3663fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3664fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
3665fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
3666fcf5ef2aSThomas Huth 
3667fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3668fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
3669fcf5ef2aSThomas Huth                 do {                                               \
3670fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
3671fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
3672fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
3673fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
3674fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
3675fcf5ef2aSThomas Huth                 } while (0)
3676fcf5ef2aSThomas Huth 
3677fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
3678fcf5ef2aSThomas Huth                     FMOVR(s);
3679fcf5ef2aSThomas Huth                     break;
3680fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
3681fcf5ef2aSThomas Huth                     FMOVR(d);
3682fcf5ef2aSThomas Huth                     break;
3683fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
3684fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3685fcf5ef2aSThomas Huth                     FMOVR(q);
3686fcf5ef2aSThomas Huth                     break;
3687fcf5ef2aSThomas Huth                 }
3688fcf5ef2aSThomas Huth #undef FMOVR
3689fcf5ef2aSThomas Huth #endif
3690fcf5ef2aSThomas Huth                 switch (xop) {
3691fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3692fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
3693fcf5ef2aSThomas Huth                     do {                                                \
3694fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
3695fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
3696fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
3697fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
3698fcf5ef2aSThomas Huth                     } while (0)
3699fcf5ef2aSThomas Huth 
3700fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
3701fcf5ef2aSThomas Huth                         FMOVCC(0, s);
3702fcf5ef2aSThomas Huth                         break;
3703fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
3704fcf5ef2aSThomas Huth                         FMOVCC(0, d);
3705fcf5ef2aSThomas Huth                         break;
3706fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
3707fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3708fcf5ef2aSThomas Huth                         FMOVCC(0, q);
3709fcf5ef2aSThomas Huth                         break;
3710fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
3711fcf5ef2aSThomas Huth                         FMOVCC(1, s);
3712fcf5ef2aSThomas Huth                         break;
3713fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
3714fcf5ef2aSThomas Huth                         FMOVCC(1, d);
3715fcf5ef2aSThomas Huth                         break;
3716fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
3717fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3718fcf5ef2aSThomas Huth                         FMOVCC(1, q);
3719fcf5ef2aSThomas Huth                         break;
3720fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
3721fcf5ef2aSThomas Huth                         FMOVCC(2, s);
3722fcf5ef2aSThomas Huth                         break;
3723fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
3724fcf5ef2aSThomas Huth                         FMOVCC(2, d);
3725fcf5ef2aSThomas Huth                         break;
3726fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
3727fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3728fcf5ef2aSThomas Huth                         FMOVCC(2, q);
3729fcf5ef2aSThomas Huth                         break;
3730fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
3731fcf5ef2aSThomas Huth                         FMOVCC(3, s);
3732fcf5ef2aSThomas Huth                         break;
3733fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
3734fcf5ef2aSThomas Huth                         FMOVCC(3, d);
3735fcf5ef2aSThomas Huth                         break;
3736fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
3737fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3738fcf5ef2aSThomas Huth                         FMOVCC(3, q);
3739fcf5ef2aSThomas Huth                         break;
3740fcf5ef2aSThomas Huth #undef FMOVCC
3741fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
3742fcf5ef2aSThomas Huth                     do {                                                \
3743fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
3744fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
3745fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
3746fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
3747fcf5ef2aSThomas Huth                     } while (0)
3748fcf5ef2aSThomas Huth 
3749fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
3750fcf5ef2aSThomas Huth                         FMOVCC(0, s);
3751fcf5ef2aSThomas Huth                         break;
3752fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
3753fcf5ef2aSThomas Huth                         FMOVCC(0, d);
3754fcf5ef2aSThomas Huth                         break;
3755fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
3756fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3757fcf5ef2aSThomas Huth                         FMOVCC(0, q);
3758fcf5ef2aSThomas Huth                         break;
3759fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
3760fcf5ef2aSThomas Huth                         FMOVCC(1, s);
3761fcf5ef2aSThomas Huth                         break;
3762fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
3763fcf5ef2aSThomas Huth                         FMOVCC(1, d);
3764fcf5ef2aSThomas Huth                         break;
3765fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
3766fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3767fcf5ef2aSThomas Huth                         FMOVCC(1, q);
3768fcf5ef2aSThomas Huth                         break;
3769fcf5ef2aSThomas Huth #undef FMOVCC
3770fcf5ef2aSThomas Huth #endif
3771fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
3772fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
3773fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
3774fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
3775fcf5ef2aSThomas Huth                         break;
3776fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
3777fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
3778fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
3779fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
3780fcf5ef2aSThomas Huth                         break;
3781fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
3782fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3783fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
3784fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
3785fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
3786fcf5ef2aSThomas Huth                         break;
3787fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
3788fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
3789fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
3790fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
3791fcf5ef2aSThomas Huth                         break;
3792fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
3793fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
3794fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
3795fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
3796fcf5ef2aSThomas Huth                         break;
3797fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
3798fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3799fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
3800fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
3801fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
3802fcf5ef2aSThomas Huth                         break;
3803fcf5ef2aSThomas Huth                     default:
3804fcf5ef2aSThomas Huth                         goto illegal_insn;
3805fcf5ef2aSThomas Huth                 }
3806fcf5ef2aSThomas Huth             } else if (xop == 0x2) {
3807fcf5ef2aSThomas Huth                 TCGv dst = gen_dest_gpr(dc, rd);
3808fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3809fcf5ef2aSThomas Huth                 if (rs1 == 0) {
3810fcf5ef2aSThomas Huth                     /* clr/mov shortcut : or %g0, x, y -> mov x, y */
3811fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
3812fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
3813fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(dst, simm);
3814fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
3815fcf5ef2aSThomas Huth                     } else {            /* register */
3816fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
3817fcf5ef2aSThomas Huth                         if (rs2 == 0) {
3818fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(dst, 0);
3819fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
3820fcf5ef2aSThomas Huth                         } else {
3821fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
3822fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src2);
3823fcf5ef2aSThomas Huth                         }
3824fcf5ef2aSThomas Huth                     }
3825fcf5ef2aSThomas Huth                 } else {
3826fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
3827fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
3828fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
3829fcf5ef2aSThomas Huth                         tcg_gen_ori_tl(dst, cpu_src1, simm);
3830fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
3831fcf5ef2aSThomas Huth                     } else {            /* register */
3832fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
3833fcf5ef2aSThomas Huth                         if (rs2 == 0) {
3834fcf5ef2aSThomas Huth                             /* mov shortcut:  or x, %g0, y -> mov x, y */
3835fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src1);
3836fcf5ef2aSThomas Huth                         } else {
3837fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
3838fcf5ef2aSThomas Huth                             tcg_gen_or_tl(dst, cpu_src1, cpu_src2);
3839fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
3840fcf5ef2aSThomas Huth                         }
3841fcf5ef2aSThomas Huth                     }
3842fcf5ef2aSThomas Huth                 }
3843fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3844fcf5ef2aSThomas Huth             } else if (xop == 0x25) { /* sll, V9 sllx */
3845fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
3846fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
3847fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
3848fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3849fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
3850fcf5ef2aSThomas Huth                     } else {
3851fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
3852fcf5ef2aSThomas Huth                     }
3853fcf5ef2aSThomas Huth                 } else {                /* register */
3854fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
3855fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
385652123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
3857fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3858fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
3859fcf5ef2aSThomas Huth                     } else {
3860fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
3861fcf5ef2aSThomas Huth                     }
3862fcf5ef2aSThomas Huth                     tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
3863fcf5ef2aSThomas Huth                 }
3864fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3865fcf5ef2aSThomas Huth             } else if (xop == 0x26) { /* srl, V9 srlx */
3866fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
3867fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
3868fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
3869fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3870fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
3871fcf5ef2aSThomas Huth                     } else {
3872fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
3873fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
3874fcf5ef2aSThomas Huth                     }
3875fcf5ef2aSThomas Huth                 } else {                /* register */
3876fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
3877fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
387852123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
3879fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3880fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
3881fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
3882fcf5ef2aSThomas Huth                     } else {
3883fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
3884fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
3885fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
3886fcf5ef2aSThomas Huth                     }
3887fcf5ef2aSThomas Huth                 }
3888fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3889fcf5ef2aSThomas Huth             } else if (xop == 0x27) { /* sra, V9 srax */
3890fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
3891fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
3892fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
3893fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3894fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
3895fcf5ef2aSThomas Huth                     } else {
3896fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
3897fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
3898fcf5ef2aSThomas Huth                     }
3899fcf5ef2aSThomas Huth                 } else {                /* register */
3900fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
3901fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
390252123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
3903fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3904fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
3905fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
3906fcf5ef2aSThomas Huth                     } else {
3907fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
3908fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
3909fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
3910fcf5ef2aSThomas Huth                     }
3911fcf5ef2aSThomas Huth                 }
3912fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3913fcf5ef2aSThomas Huth #endif
3914fcf5ef2aSThomas Huth             } else if (xop < 0x36) {
3915fcf5ef2aSThomas Huth                 if (xop < 0x20) {
3916fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
3917fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
3918fcf5ef2aSThomas Huth                     switch (xop & ~0x10) {
3919fcf5ef2aSThomas Huth                     case 0x0: /* add */
3920fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3921fcf5ef2aSThomas Huth                             gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
3922fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
3923fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_ADD;
3924fcf5ef2aSThomas Huth                         } else {
3925fcf5ef2aSThomas Huth                             tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
3926fcf5ef2aSThomas Huth                         }
3927fcf5ef2aSThomas Huth                         break;
3928fcf5ef2aSThomas Huth                     case 0x1: /* and */
3929fcf5ef2aSThomas Huth                         tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2);
3930fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3931fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3932fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3933fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3934fcf5ef2aSThomas Huth                         }
3935fcf5ef2aSThomas Huth                         break;
3936fcf5ef2aSThomas Huth                     case 0x2: /* or */
3937fcf5ef2aSThomas Huth                         tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
3938fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3939fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3940fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3941fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3942fcf5ef2aSThomas Huth                         }
3943fcf5ef2aSThomas Huth                         break;
3944fcf5ef2aSThomas Huth                     case 0x3: /* xor */
3945fcf5ef2aSThomas Huth                         tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
3946fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3947fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3948fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3949fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3950fcf5ef2aSThomas Huth                         }
3951fcf5ef2aSThomas Huth                         break;
3952fcf5ef2aSThomas Huth                     case 0x4: /* sub */
3953fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3954fcf5ef2aSThomas Huth                             gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
3955fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
3956fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_SUB;
3957fcf5ef2aSThomas Huth                         } else {
3958fcf5ef2aSThomas Huth                             tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2);
3959fcf5ef2aSThomas Huth                         }
3960fcf5ef2aSThomas Huth                         break;
3961fcf5ef2aSThomas Huth                     case 0x5: /* andn */
3962fcf5ef2aSThomas Huth                         tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2);
3963fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3964fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3965fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3966fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3967fcf5ef2aSThomas Huth                         }
3968fcf5ef2aSThomas Huth                         break;
3969fcf5ef2aSThomas Huth                     case 0x6: /* orn */
3970fcf5ef2aSThomas Huth                         tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2);
3971fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3972fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3973fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3974fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3975fcf5ef2aSThomas Huth                         }
3976fcf5ef2aSThomas Huth                         break;
3977fcf5ef2aSThomas Huth                     case 0x7: /* xorn */
3978fcf5ef2aSThomas Huth                         tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2);
3979fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3980fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3981fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3982fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3983fcf5ef2aSThomas Huth                         }
3984fcf5ef2aSThomas Huth                         break;
3985fcf5ef2aSThomas Huth                     case 0x8: /* addx, V9 addc */
3986fcf5ef2aSThomas Huth                         gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2,
3987fcf5ef2aSThomas Huth                                         (xop & 0x10));
3988fcf5ef2aSThomas Huth                         break;
3989fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3990fcf5ef2aSThomas Huth                     case 0x9: /* V9 mulx */
3991fcf5ef2aSThomas Huth                         tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2);
3992fcf5ef2aSThomas Huth                         break;
3993fcf5ef2aSThomas Huth #endif
3994fcf5ef2aSThomas Huth                     case 0xa: /* umul */
3995fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
3996fcf5ef2aSThomas Huth                         gen_op_umul(cpu_dst, cpu_src1, cpu_src2);
3997fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3998fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3999fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4000fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4001fcf5ef2aSThomas Huth                         }
4002fcf5ef2aSThomas Huth                         break;
4003fcf5ef2aSThomas Huth                     case 0xb: /* smul */
4004fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4005fcf5ef2aSThomas Huth                         gen_op_smul(cpu_dst, cpu_src1, cpu_src2);
4006fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4007fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4008fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4009fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4010fcf5ef2aSThomas Huth                         }
4011fcf5ef2aSThomas Huth                         break;
4012fcf5ef2aSThomas Huth                     case 0xc: /* subx, V9 subc */
4013fcf5ef2aSThomas Huth                         gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4014fcf5ef2aSThomas Huth                                         (xop & 0x10));
4015fcf5ef2aSThomas Huth                         break;
4016fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4017fcf5ef2aSThomas Huth                     case 0xd: /* V9 udivx */
4018fcf5ef2aSThomas Huth                         gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2);
4019fcf5ef2aSThomas Huth                         break;
4020fcf5ef2aSThomas Huth #endif
4021fcf5ef2aSThomas Huth                     case 0xe: /* udiv */
4022fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4023fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4024fcf5ef2aSThomas Huth                             gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1,
4025fcf5ef2aSThomas Huth                                                cpu_src2);
4026fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4027fcf5ef2aSThomas Huth                         } else {
4028fcf5ef2aSThomas Huth                             gen_helper_udiv(cpu_dst, cpu_env, cpu_src1,
4029fcf5ef2aSThomas Huth                                             cpu_src2);
4030fcf5ef2aSThomas Huth                         }
4031fcf5ef2aSThomas Huth                         break;
4032fcf5ef2aSThomas Huth                     case 0xf: /* sdiv */
4033fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4034fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4035fcf5ef2aSThomas Huth                             gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1,
4036fcf5ef2aSThomas Huth                                                cpu_src2);
4037fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4038fcf5ef2aSThomas Huth                         } else {
4039fcf5ef2aSThomas Huth                             gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1,
4040fcf5ef2aSThomas Huth                                             cpu_src2);
4041fcf5ef2aSThomas Huth                         }
4042fcf5ef2aSThomas Huth                         break;
4043fcf5ef2aSThomas Huth                     default:
4044fcf5ef2aSThomas Huth                         goto illegal_insn;
4045fcf5ef2aSThomas Huth                     }
4046fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4047fcf5ef2aSThomas Huth                 } else {
4048fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4049fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4050fcf5ef2aSThomas Huth                     switch (xop) {
4051fcf5ef2aSThomas Huth                     case 0x20: /* taddcc */
4052fcf5ef2aSThomas Huth                         gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4053fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4054fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
4055fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADD;
4056fcf5ef2aSThomas Huth                         break;
4057fcf5ef2aSThomas Huth                     case 0x21: /* tsubcc */
4058fcf5ef2aSThomas Huth                         gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4059fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4060fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
4061fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUB;
4062fcf5ef2aSThomas Huth                         break;
4063fcf5ef2aSThomas Huth                     case 0x22: /* taddcctv */
4064fcf5ef2aSThomas Huth                         gen_helper_taddcctv(cpu_dst, cpu_env,
4065fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4066fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4067fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADDTV;
4068fcf5ef2aSThomas Huth                         break;
4069fcf5ef2aSThomas Huth                     case 0x23: /* tsubcctv */
4070fcf5ef2aSThomas Huth                         gen_helper_tsubcctv(cpu_dst, cpu_env,
4071fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4072fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4073fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUBTV;
4074fcf5ef2aSThomas Huth                         break;
4075fcf5ef2aSThomas Huth                     case 0x24: /* mulscc */
4076fcf5ef2aSThomas Huth                         update_psr(dc);
4077fcf5ef2aSThomas Huth                         gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
4078fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4079fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4080fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_ADD;
4081fcf5ef2aSThomas Huth                         break;
4082fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4083fcf5ef2aSThomas Huth                     case 0x25:  /* sll */
4084fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4085fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4086fcf5ef2aSThomas Huth                             tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
4087fcf5ef2aSThomas Huth                         } else { /* register */
408852123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4089fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4090fcf5ef2aSThomas Huth                             tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
4091fcf5ef2aSThomas Huth                         }
4092fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4093fcf5ef2aSThomas Huth                         break;
4094fcf5ef2aSThomas Huth                     case 0x26:  /* srl */
4095fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4096fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4097fcf5ef2aSThomas Huth                             tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
4098fcf5ef2aSThomas Huth                         } else { /* register */
409952123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4100fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4101fcf5ef2aSThomas Huth                             tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
4102fcf5ef2aSThomas Huth                         }
4103fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4104fcf5ef2aSThomas Huth                         break;
4105fcf5ef2aSThomas Huth                     case 0x27:  /* sra */
4106fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4107fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4108fcf5ef2aSThomas Huth                             tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
4109fcf5ef2aSThomas Huth                         } else { /* register */
411052123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4111fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4112fcf5ef2aSThomas Huth                             tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
4113fcf5ef2aSThomas Huth                         }
4114fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4115fcf5ef2aSThomas Huth                         break;
4116fcf5ef2aSThomas Huth #endif
4117fcf5ef2aSThomas Huth                     case 0x30:
4118fcf5ef2aSThomas Huth                         {
411952123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4120fcf5ef2aSThomas Huth                             switch(rd) {
4121fcf5ef2aSThomas Huth                             case 0: /* wry */
4122fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4123fcf5ef2aSThomas Huth                                 tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff);
4124fcf5ef2aSThomas Huth                                 break;
4125fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4126fcf5ef2aSThomas Huth                             case 0x01 ... 0x0f: /* undefined in the
4127fcf5ef2aSThomas Huth                                                    SPARCv8 manual, nop
4128fcf5ef2aSThomas Huth                                                    on the microSPARC
4129fcf5ef2aSThomas Huth                                                    II */
4130fcf5ef2aSThomas Huth                             case 0x10 ... 0x1f: /* implementation-dependent
4131fcf5ef2aSThomas Huth                                                    in the SPARCv8
4132fcf5ef2aSThomas Huth                                                    manual, nop on the
4133fcf5ef2aSThomas Huth                                                    microSPARC II */
4134fcf5ef2aSThomas Huth                                 if ((rd == 0x13) && (dc->def->features &
4135fcf5ef2aSThomas Huth                                                      CPU_FEATURE_POWERDOWN)) {
4136fcf5ef2aSThomas Huth                                     /* LEON3 power-down */
4137fcf5ef2aSThomas Huth                                     save_state(dc);
4138fcf5ef2aSThomas Huth                                     gen_helper_power_down(cpu_env);
4139fcf5ef2aSThomas Huth                                 }
4140fcf5ef2aSThomas Huth                                 break;
4141fcf5ef2aSThomas Huth #else
4142fcf5ef2aSThomas Huth                             case 0x2: /* V9 wrccr */
4143fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4144fcf5ef2aSThomas Huth                                 gen_helper_wrccr(cpu_env, cpu_tmp0);
4145fcf5ef2aSThomas Huth                                 tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
4146fcf5ef2aSThomas Huth                                 dc->cc_op = CC_OP_FLAGS;
4147fcf5ef2aSThomas Huth                                 break;
4148fcf5ef2aSThomas Huth                             case 0x3: /* V9 wrasi */
4149fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4150fcf5ef2aSThomas Huth                                 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff);
4151fcf5ef2aSThomas Huth                                 tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4152fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState, asi));
4153fcf5ef2aSThomas Huth                                 /* End TB to notice changed ASI.  */
4154fcf5ef2aSThomas Huth                                 save_state(dc);
4155fcf5ef2aSThomas Huth                                 gen_op_next_insn();
415607ea28b4SRichard Henderson                                 tcg_gen_exit_tb(NULL, 0);
4157af00be49SEmilio G. Cota                                 dc->base.is_jmp = DISAS_NORETURN;
4158fcf5ef2aSThomas Huth                                 break;
4159fcf5ef2aSThomas Huth                             case 0x6: /* V9 wrfprs */
4160fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4161fcf5ef2aSThomas Huth                                 tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0);
4162fcf5ef2aSThomas Huth                                 dc->fprs_dirty = 0;
4163fcf5ef2aSThomas Huth                                 save_state(dc);
4164fcf5ef2aSThomas Huth                                 gen_op_next_insn();
416507ea28b4SRichard Henderson                                 tcg_gen_exit_tb(NULL, 0);
4166af00be49SEmilio G. Cota                                 dc->base.is_jmp = DISAS_NORETURN;
4167fcf5ef2aSThomas Huth                                 break;
4168fcf5ef2aSThomas Huth                             case 0xf: /* V9 sir, nop if user */
4169fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4170fcf5ef2aSThomas Huth                                 if (supervisor(dc)) {
4171fcf5ef2aSThomas Huth                                     ; // XXX
4172fcf5ef2aSThomas Huth                                 }
4173fcf5ef2aSThomas Huth #endif
4174fcf5ef2aSThomas Huth                                 break;
4175fcf5ef2aSThomas Huth                             case 0x13: /* Graphics Status */
4176fcf5ef2aSThomas Huth                                 if (gen_trap_ifnofpu(dc)) {
4177fcf5ef2aSThomas Huth                                     goto jmp_insn;
4178fcf5ef2aSThomas Huth                                 }
4179fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2);
4180fcf5ef2aSThomas Huth                                 break;
4181fcf5ef2aSThomas Huth                             case 0x14: /* Softint set */
4182fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4183fcf5ef2aSThomas Huth                                     goto illegal_insn;
4184fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4185fcf5ef2aSThomas Huth                                 gen_helper_set_softint(cpu_env, cpu_tmp0);
4186fcf5ef2aSThomas Huth                                 break;
4187fcf5ef2aSThomas Huth                             case 0x15: /* Softint clear */
4188fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4189fcf5ef2aSThomas Huth                                     goto illegal_insn;
4190fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4191fcf5ef2aSThomas Huth                                 gen_helper_clear_softint(cpu_env, cpu_tmp0);
4192fcf5ef2aSThomas Huth                                 break;
4193fcf5ef2aSThomas Huth                             case 0x16: /* Softint write */
4194fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4195fcf5ef2aSThomas Huth                                     goto illegal_insn;
4196fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4197fcf5ef2aSThomas Huth                                 gen_helper_write_softint(cpu_env, cpu_tmp0);
4198fcf5ef2aSThomas Huth                                 break;
4199fcf5ef2aSThomas Huth                             case 0x17: /* Tick compare */
4200fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4201fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4202fcf5ef2aSThomas Huth                                     goto illegal_insn;
4203fcf5ef2aSThomas Huth #endif
4204fcf5ef2aSThomas Huth                                 {
4205fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4206fcf5ef2aSThomas Huth 
4207fcf5ef2aSThomas Huth                                     tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1,
4208fcf5ef2aSThomas Huth                                                    cpu_src2);
4209fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4210fcf5ef2aSThomas Huth                                     tcg_gen_ld_ptr(r_tickptr, cpu_env,
4211fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, tick));
421246bb0137SMark Cave-Ayland                                     if (tb_cflags(dc->base.tb) &
421346bb0137SMark Cave-Ayland                                            CF_USE_ICOUNT) {
421446bb0137SMark Cave-Ayland                                         gen_io_start();
421546bb0137SMark Cave-Ayland                                     }
4216fcf5ef2aSThomas Huth                                     gen_helper_tick_set_limit(r_tickptr,
4217fcf5ef2aSThomas Huth                                                               cpu_tick_cmpr);
421846bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
421946bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4220fcf5ef2aSThomas Huth                                 }
4221fcf5ef2aSThomas Huth                                 break;
4222fcf5ef2aSThomas Huth                             case 0x18: /* System tick */
4223fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4224fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4225fcf5ef2aSThomas Huth                                     goto illegal_insn;
4226fcf5ef2aSThomas Huth #endif
4227fcf5ef2aSThomas Huth                                 {
4228fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4229fcf5ef2aSThomas Huth 
4230fcf5ef2aSThomas Huth                                     tcg_gen_xor_tl(cpu_tmp0, cpu_src1,
4231fcf5ef2aSThomas Huth                                                    cpu_src2);
4232fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4233fcf5ef2aSThomas Huth                                     tcg_gen_ld_ptr(r_tickptr, cpu_env,
4234fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, stick));
423546bb0137SMark Cave-Ayland                                     if (tb_cflags(dc->base.tb) &
423646bb0137SMark Cave-Ayland                                            CF_USE_ICOUNT) {
423746bb0137SMark Cave-Ayland                                         gen_io_start();
423846bb0137SMark Cave-Ayland                                     }
4239fcf5ef2aSThomas Huth                                     gen_helper_tick_set_count(r_tickptr,
4240fcf5ef2aSThomas Huth                                                               cpu_tmp0);
424146bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
424246bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4243fcf5ef2aSThomas Huth                                 }
4244fcf5ef2aSThomas Huth                                 break;
4245fcf5ef2aSThomas Huth                             case 0x19: /* System tick compare */
4246fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4247fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4248fcf5ef2aSThomas Huth                                     goto illegal_insn;
4249fcf5ef2aSThomas Huth #endif
4250fcf5ef2aSThomas Huth                                 {
4251fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4252fcf5ef2aSThomas Huth 
4253fcf5ef2aSThomas Huth                                     tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1,
4254fcf5ef2aSThomas Huth                                                    cpu_src2);
4255fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4256fcf5ef2aSThomas Huth                                     tcg_gen_ld_ptr(r_tickptr, cpu_env,
4257fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, stick));
425846bb0137SMark Cave-Ayland                                     if (tb_cflags(dc->base.tb) &
425946bb0137SMark Cave-Ayland                                            CF_USE_ICOUNT) {
426046bb0137SMark Cave-Ayland                                         gen_io_start();
426146bb0137SMark Cave-Ayland                                     }
4262fcf5ef2aSThomas Huth                                     gen_helper_tick_set_limit(r_tickptr,
4263fcf5ef2aSThomas Huth                                                               cpu_stick_cmpr);
426446bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
426546bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4266fcf5ef2aSThomas Huth                                 }
4267fcf5ef2aSThomas Huth                                 break;
4268fcf5ef2aSThomas Huth 
4269fcf5ef2aSThomas Huth                             case 0x10: /* Performance Control */
4270fcf5ef2aSThomas Huth                             case 0x11: /* Performance Instrumentation
4271fcf5ef2aSThomas Huth                                           Counter */
4272fcf5ef2aSThomas Huth                             case 0x12: /* Dispatch Control */
4273fcf5ef2aSThomas Huth #endif
4274fcf5ef2aSThomas Huth                             default:
4275fcf5ef2aSThomas Huth                                 goto illegal_insn;
4276fcf5ef2aSThomas Huth                             }
4277fcf5ef2aSThomas Huth                         }
4278fcf5ef2aSThomas Huth                         break;
4279fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4280fcf5ef2aSThomas Huth                     case 0x31: /* wrpsr, V9 saved, restored */
4281fcf5ef2aSThomas Huth                         {
4282fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4283fcf5ef2aSThomas Huth                                 goto priv_insn;
4284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4285fcf5ef2aSThomas Huth                             switch (rd) {
4286fcf5ef2aSThomas Huth                             case 0:
4287fcf5ef2aSThomas Huth                                 gen_helper_saved(cpu_env);
4288fcf5ef2aSThomas Huth                                 break;
4289fcf5ef2aSThomas Huth                             case 1:
4290fcf5ef2aSThomas Huth                                 gen_helper_restored(cpu_env);
4291fcf5ef2aSThomas Huth                                 break;
4292fcf5ef2aSThomas Huth                             case 2: /* UA2005 allclean */
4293fcf5ef2aSThomas Huth                             case 3: /* UA2005 otherw */
4294fcf5ef2aSThomas Huth                             case 4: /* UA2005 normalw */
4295fcf5ef2aSThomas Huth                             case 5: /* UA2005 invalw */
4296fcf5ef2aSThomas Huth                                 // XXX
4297fcf5ef2aSThomas Huth                             default:
4298fcf5ef2aSThomas Huth                                 goto illegal_insn;
4299fcf5ef2aSThomas Huth                             }
4300fcf5ef2aSThomas Huth #else
430152123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4302fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4303fcf5ef2aSThomas Huth                             gen_helper_wrpsr(cpu_env, cpu_tmp0);
4304fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
4305fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_FLAGS;
4306fcf5ef2aSThomas Huth                             save_state(dc);
4307fcf5ef2aSThomas Huth                             gen_op_next_insn();
430807ea28b4SRichard Henderson                             tcg_gen_exit_tb(NULL, 0);
4309af00be49SEmilio G. Cota                             dc->base.is_jmp = DISAS_NORETURN;
4310fcf5ef2aSThomas Huth #endif
4311fcf5ef2aSThomas Huth                         }
4312fcf5ef2aSThomas Huth                         break;
4313fcf5ef2aSThomas Huth                     case 0x32: /* wrwim, V9 wrpr */
4314fcf5ef2aSThomas Huth                         {
4315fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4316fcf5ef2aSThomas Huth                                 goto priv_insn;
431752123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4318fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4319fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4320fcf5ef2aSThomas Huth                             switch (rd) {
4321fcf5ef2aSThomas Huth                             case 0: // tpc
4322fcf5ef2aSThomas Huth                                 {
4323fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4324fcf5ef2aSThomas Huth 
4325fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4326fcf5ef2aSThomas Huth                                     gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4327fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4328fcf5ef2aSThomas Huth                                                   offsetof(trap_state, tpc));
4329fcf5ef2aSThomas Huth                                 }
4330fcf5ef2aSThomas Huth                                 break;
4331fcf5ef2aSThomas Huth                             case 1: // tnpc
4332fcf5ef2aSThomas Huth                                 {
4333fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4334fcf5ef2aSThomas Huth 
4335fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4336fcf5ef2aSThomas Huth                                     gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4337fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4338fcf5ef2aSThomas Huth                                                   offsetof(trap_state, tnpc));
4339fcf5ef2aSThomas Huth                                 }
4340fcf5ef2aSThomas Huth                                 break;
4341fcf5ef2aSThomas Huth                             case 2: // tstate
4342fcf5ef2aSThomas Huth                                 {
4343fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4344fcf5ef2aSThomas Huth 
4345fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4346fcf5ef2aSThomas Huth                                     gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4347fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4348fcf5ef2aSThomas Huth                                                   offsetof(trap_state,
4349fcf5ef2aSThomas Huth                                                            tstate));
4350fcf5ef2aSThomas Huth                                 }
4351fcf5ef2aSThomas Huth                                 break;
4352fcf5ef2aSThomas Huth                             case 3: // tt
4353fcf5ef2aSThomas Huth                                 {
4354fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4355fcf5ef2aSThomas Huth 
4356fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4357fcf5ef2aSThomas Huth                                     gen_load_trap_state_at_tl(r_tsptr, cpu_env);
4358fcf5ef2aSThomas Huth                                     tcg_gen_st32_tl(cpu_tmp0, r_tsptr,
4359fcf5ef2aSThomas Huth                                                     offsetof(trap_state, tt));
4360fcf5ef2aSThomas Huth                                 }
4361fcf5ef2aSThomas Huth                                 break;
4362fcf5ef2aSThomas Huth                             case 4: // tick
4363fcf5ef2aSThomas Huth                                 {
4364fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4365fcf5ef2aSThomas Huth 
4366fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4367fcf5ef2aSThomas Huth                                     tcg_gen_ld_ptr(r_tickptr, cpu_env,
4368fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, tick));
436946bb0137SMark Cave-Ayland                                     if (tb_cflags(dc->base.tb) &
437046bb0137SMark Cave-Ayland                                            CF_USE_ICOUNT) {
437146bb0137SMark Cave-Ayland                                         gen_io_start();
437246bb0137SMark Cave-Ayland                                     }
4373fcf5ef2aSThomas Huth                                     gen_helper_tick_set_count(r_tickptr,
4374fcf5ef2aSThomas Huth                                                               cpu_tmp0);
437546bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
437646bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4377fcf5ef2aSThomas Huth                                 }
4378fcf5ef2aSThomas Huth                                 break;
4379fcf5ef2aSThomas Huth                             case 5: // tba
4380fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_tbr, cpu_tmp0);
4381fcf5ef2aSThomas Huth                                 break;
4382fcf5ef2aSThomas Huth                             case 6: // pstate
4383fcf5ef2aSThomas Huth                                 save_state(dc);
438446bb0137SMark Cave-Ayland                                 if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
438546bb0137SMark Cave-Ayland                                     gen_io_start();
438646bb0137SMark Cave-Ayland                                 }
4387fcf5ef2aSThomas Huth                                 gen_helper_wrpstate(cpu_env, cpu_tmp0);
438846bb0137SMark Cave-Ayland                                 if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
4389b5328172SPeter Maydell                                     /* I/O ops in icount mode must end the TB */
4390b5328172SPeter Maydell                                     dc->base.is_jmp = DISAS_EXIT;
439146bb0137SMark Cave-Ayland                                 }
4392fcf5ef2aSThomas Huth                                 dc->npc = DYNAMIC_PC;
4393fcf5ef2aSThomas Huth                                 break;
4394fcf5ef2aSThomas Huth                             case 7: // tl
4395fcf5ef2aSThomas Huth                                 save_state(dc);
4396fcf5ef2aSThomas Huth                                 tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4397fcf5ef2aSThomas Huth                                                offsetof(CPUSPARCState, tl));
4398fcf5ef2aSThomas Huth                                 dc->npc = DYNAMIC_PC;
4399fcf5ef2aSThomas Huth                                 break;
4400fcf5ef2aSThomas Huth                             case 8: // pil
440146bb0137SMark Cave-Ayland                                 if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
440246bb0137SMark Cave-Ayland                                     gen_io_start();
440346bb0137SMark Cave-Ayland                                 }
4404fcf5ef2aSThomas Huth                                 gen_helper_wrpil(cpu_env, cpu_tmp0);
440546bb0137SMark Cave-Ayland                                 if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
4406b5328172SPeter Maydell                                     /* I/O ops in icount mode must end the TB */
4407b5328172SPeter Maydell                                     dc->base.is_jmp = DISAS_EXIT;
440846bb0137SMark Cave-Ayland                                 }
4409fcf5ef2aSThomas Huth                                 break;
4410fcf5ef2aSThomas Huth                             case 9: // cwp
4411fcf5ef2aSThomas Huth                                 gen_helper_wrcwp(cpu_env, cpu_tmp0);
4412fcf5ef2aSThomas Huth                                 break;
4413fcf5ef2aSThomas Huth                             case 10: // cansave
4414fcf5ef2aSThomas Huth                                 tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4415fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4416fcf5ef2aSThomas Huth                                                          cansave));
4417fcf5ef2aSThomas Huth                                 break;
4418fcf5ef2aSThomas Huth                             case 11: // canrestore
4419fcf5ef2aSThomas Huth                                 tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4420fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4421fcf5ef2aSThomas Huth                                                          canrestore));
4422fcf5ef2aSThomas Huth                                 break;
4423fcf5ef2aSThomas Huth                             case 12: // cleanwin
4424fcf5ef2aSThomas Huth                                 tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4425fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4426fcf5ef2aSThomas Huth                                                          cleanwin));
4427fcf5ef2aSThomas Huth                                 break;
4428fcf5ef2aSThomas Huth                             case 13: // otherwin
4429fcf5ef2aSThomas Huth                                 tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4430fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4431fcf5ef2aSThomas Huth                                                          otherwin));
4432fcf5ef2aSThomas Huth                                 break;
4433fcf5ef2aSThomas Huth                             case 14: // wstate
4434fcf5ef2aSThomas Huth                                 tcg_gen_st32_tl(cpu_tmp0, cpu_env,
4435fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4436fcf5ef2aSThomas Huth                                                          wstate));
4437fcf5ef2aSThomas Huth                                 break;
4438fcf5ef2aSThomas Huth                             case 16: // UA2005 gl
4439fcf5ef2aSThomas Huth                                 CHECK_IU_FEATURE(dc, GL);
4440cbc3a6a4SArtyom Tarasenko                                 gen_helper_wrgl(cpu_env, cpu_tmp0);
4441fcf5ef2aSThomas Huth                                 break;
4442fcf5ef2aSThomas Huth                             case 26: // UA2005 strand status
4443fcf5ef2aSThomas Huth                                 CHECK_IU_FEATURE(dc, HYPV);
4444fcf5ef2aSThomas Huth                                 if (!hypervisor(dc))
4445fcf5ef2aSThomas Huth                                     goto priv_insn;
4446fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_ssr, cpu_tmp0);
4447fcf5ef2aSThomas Huth                                 break;
4448fcf5ef2aSThomas Huth                             default:
4449fcf5ef2aSThomas Huth                                 goto illegal_insn;
4450fcf5ef2aSThomas Huth                             }
4451fcf5ef2aSThomas Huth #else
4452fcf5ef2aSThomas Huth                             tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0);
4453fcf5ef2aSThomas Huth                             if (dc->def->nwindows != 32) {
4454fcf5ef2aSThomas Huth                                 tcg_gen_andi_tl(cpu_wim, cpu_wim,
4455fcf5ef2aSThomas Huth                                                 (1 << dc->def->nwindows) - 1);
4456fcf5ef2aSThomas Huth                             }
4457fcf5ef2aSThomas Huth #endif
4458fcf5ef2aSThomas Huth                         }
4459fcf5ef2aSThomas Huth                         break;
4460fcf5ef2aSThomas Huth                     case 0x33: /* wrtbr, UA2005 wrhpr */
4461fcf5ef2aSThomas Huth                         {
4462fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4463fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4464fcf5ef2aSThomas Huth                                 goto priv_insn;
4465fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2);
4466fcf5ef2aSThomas Huth #else
4467fcf5ef2aSThomas Huth                             CHECK_IU_FEATURE(dc, HYPV);
4468fcf5ef2aSThomas Huth                             if (!hypervisor(dc))
4469fcf5ef2aSThomas Huth                                 goto priv_insn;
447052123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4471fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4472fcf5ef2aSThomas Huth                             switch (rd) {
4473fcf5ef2aSThomas Huth                             case 0: // hpstate
4474f7f17ef7SArtyom Tarasenko                                 tcg_gen_st_i64(cpu_tmp0, cpu_env,
4475f7f17ef7SArtyom Tarasenko                                                offsetof(CPUSPARCState,
4476f7f17ef7SArtyom Tarasenko                                                         hpstate));
4477fcf5ef2aSThomas Huth                                 save_state(dc);
4478fcf5ef2aSThomas Huth                                 gen_op_next_insn();
447907ea28b4SRichard Henderson                                 tcg_gen_exit_tb(NULL, 0);
4480af00be49SEmilio G. Cota                                 dc->base.is_jmp = DISAS_NORETURN;
4481fcf5ef2aSThomas Huth                                 break;
4482fcf5ef2aSThomas Huth                             case 1: // htstate
4483fcf5ef2aSThomas Huth                                 // XXX gen_op_wrhtstate();
4484fcf5ef2aSThomas Huth                                 break;
4485fcf5ef2aSThomas Huth                             case 3: // hintp
4486fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_hintp, cpu_tmp0);
4487fcf5ef2aSThomas Huth                                 break;
4488fcf5ef2aSThomas Huth                             case 5: // htba
4489fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_htba, cpu_tmp0);
4490fcf5ef2aSThomas Huth                                 break;
4491fcf5ef2aSThomas Huth                             case 31: // hstick_cmpr
4492fcf5ef2aSThomas Huth                                 {
4493fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4494fcf5ef2aSThomas Huth 
4495fcf5ef2aSThomas Huth                                     tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0);
4496fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4497fcf5ef2aSThomas Huth                                     tcg_gen_ld_ptr(r_tickptr, cpu_env,
4498fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, hstick));
449946bb0137SMark Cave-Ayland                                     if (tb_cflags(dc->base.tb) &
450046bb0137SMark Cave-Ayland                                            CF_USE_ICOUNT) {
450146bb0137SMark Cave-Ayland                                         gen_io_start();
450246bb0137SMark Cave-Ayland                                     }
4503fcf5ef2aSThomas Huth                                     gen_helper_tick_set_limit(r_tickptr,
4504fcf5ef2aSThomas Huth                                                               cpu_hstick_cmpr);
450546bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
450646bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4507fcf5ef2aSThomas Huth                                 }
4508fcf5ef2aSThomas Huth                                 break;
4509fcf5ef2aSThomas Huth                             case 6: // hver readonly
4510fcf5ef2aSThomas Huth                             default:
4511fcf5ef2aSThomas Huth                                 goto illegal_insn;
4512fcf5ef2aSThomas Huth                             }
4513fcf5ef2aSThomas Huth #endif
4514fcf5ef2aSThomas Huth                         }
4515fcf5ef2aSThomas Huth                         break;
4516fcf5ef2aSThomas Huth #endif
4517fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4518fcf5ef2aSThomas Huth                     case 0x2c: /* V9 movcc */
4519fcf5ef2aSThomas Huth                         {
4520fcf5ef2aSThomas Huth                             int cc = GET_FIELD_SP(insn, 11, 12);
4521fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 14, 17);
4522fcf5ef2aSThomas Huth                             DisasCompare cmp;
4523fcf5ef2aSThomas Huth                             TCGv dst;
4524fcf5ef2aSThomas Huth 
4525fcf5ef2aSThomas Huth                             if (insn & (1 << 18)) {
4526fcf5ef2aSThomas Huth                                 if (cc == 0) {
4527fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 0, cond, dc);
4528fcf5ef2aSThomas Huth                                 } else if (cc == 2) {
4529fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 1, cond, dc);
4530fcf5ef2aSThomas Huth                                 } else {
4531fcf5ef2aSThomas Huth                                     goto illegal_insn;
4532fcf5ef2aSThomas Huth                                 }
4533fcf5ef2aSThomas Huth                             } else {
4534fcf5ef2aSThomas Huth                                 gen_fcompare(&cmp, cc, cond);
4535fcf5ef2aSThomas Huth                             }
4536fcf5ef2aSThomas Huth 
4537fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4538fcf5ef2aSThomas Huth                                immediate field, not the 11-bit field we have
4539fcf5ef2aSThomas Huth                                in movcc.  But it did handle the reg case.  */
4540fcf5ef2aSThomas Huth                             if (IS_IMM) {
4541fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 10);
4542fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4543fcf5ef2aSThomas Huth                             }
4544fcf5ef2aSThomas Huth 
4545fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4546fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4547fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4548fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4549fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4550fcf5ef2aSThomas Huth                             break;
4551fcf5ef2aSThomas Huth                         }
4552fcf5ef2aSThomas Huth                     case 0x2d: /* V9 sdivx */
4553fcf5ef2aSThomas Huth                         gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2);
4554fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4555fcf5ef2aSThomas Huth                         break;
4556fcf5ef2aSThomas Huth                     case 0x2e: /* V9 popc */
455708da3180SRichard Henderson                         tcg_gen_ctpop_tl(cpu_dst, cpu_src2);
4558fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4559fcf5ef2aSThomas Huth                         break;
4560fcf5ef2aSThomas Huth                     case 0x2f: /* V9 movr */
4561fcf5ef2aSThomas Huth                         {
4562fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 10, 12);
4563fcf5ef2aSThomas Huth                             DisasCompare cmp;
4564fcf5ef2aSThomas Huth                             TCGv dst;
4565fcf5ef2aSThomas Huth 
4566fcf5ef2aSThomas Huth                             gen_compare_reg(&cmp, cond, cpu_src1);
4567fcf5ef2aSThomas Huth 
4568fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4569fcf5ef2aSThomas Huth                                immediate field, not the 10-bit field we have
4570fcf5ef2aSThomas Huth                                in movr.  But it did handle the reg case.  */
4571fcf5ef2aSThomas Huth                             if (IS_IMM) {
4572fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 9);
4573fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4574fcf5ef2aSThomas Huth                             }
4575fcf5ef2aSThomas Huth 
4576fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4577fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4578fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4579fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4580fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4581fcf5ef2aSThomas Huth                             break;
4582fcf5ef2aSThomas Huth                         }
4583fcf5ef2aSThomas Huth #endif
4584fcf5ef2aSThomas Huth                     default:
4585fcf5ef2aSThomas Huth                         goto illegal_insn;
4586fcf5ef2aSThomas Huth                     }
4587fcf5ef2aSThomas Huth                 }
4588fcf5ef2aSThomas Huth             } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
4589fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4590fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
4591fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4592fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4593fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4594fcf5ef2aSThomas Huth                     goto jmp_insn;
4595fcf5ef2aSThomas Huth                 }
4596fcf5ef2aSThomas Huth 
4597fcf5ef2aSThomas Huth                 switch (opf) {
4598fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
4599fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4600fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4601fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4602fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4603fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4604fcf5ef2aSThomas Huth                     break;
4605fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
4606fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4607fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4608fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4609fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4610fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4611fcf5ef2aSThomas Huth                     break;
4612fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
4613fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4614fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4615fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4616fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4617fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4618fcf5ef2aSThomas Huth                     break;
4619fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
4620fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4621fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4622fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4623fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4624fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4625fcf5ef2aSThomas Huth                     break;
4626fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
4627fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4628fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4629fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4630fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4631fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4632fcf5ef2aSThomas Huth                     break;
4633fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
4634fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4635fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4636fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4637fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4638fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4639fcf5ef2aSThomas Huth                     break;
4640fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
4641fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4642fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4643fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4644fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4645fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4646fcf5ef2aSThomas Huth                     break;
4647fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
4648fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4649fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4650fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4651fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4652fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4653fcf5ef2aSThomas Huth                     break;
4654fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
4655fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4656fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4657fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4658fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4659fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4660fcf5ef2aSThomas Huth                     break;
4661fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
4662fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4663fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4664fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4665fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4666fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4667fcf5ef2aSThomas Huth                     break;
4668fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
4669fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4670fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4671fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4672fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4673fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4674fcf5ef2aSThomas Huth                     break;
4675fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
4676fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4677fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4678fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4679fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4680fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4681fcf5ef2aSThomas Huth                     break;
4682fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
4683fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4684fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4685fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4686fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4687fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4688fcf5ef2aSThomas Huth                     break;
4689fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
4690fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4691fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4692fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4693fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4694fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4695fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4696fcf5ef2aSThomas Huth                     break;
4697fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
4698fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4699fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4700fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4701fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4702fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4703fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4704fcf5ef2aSThomas Huth                     break;
4705fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
4706fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4707fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4708fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4709fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4710fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4711fcf5ef2aSThomas Huth                     break;
4712fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
4713fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4714fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4715fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4716fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4717fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4718fcf5ef2aSThomas Huth                     break;
4719fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
4720fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4721fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4722fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4723fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4724fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
4725fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4726fcf5ef2aSThomas Huth                     break;
4727fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
4728fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4729fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4730fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4731fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
4732fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4733fcf5ef2aSThomas Huth                     break;
4734fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
4735fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4736fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4737fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4738fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
4739fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4740fcf5ef2aSThomas Huth                     break;
4741fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
4742fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4743fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4744fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4745fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
4746fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4747fcf5ef2aSThomas Huth                     break;
4748fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
4749fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4750fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4751fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4752fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
4753fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4754fcf5ef2aSThomas Huth                     break;
4755fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
4756fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4757fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4758fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4759fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
4760fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4761fcf5ef2aSThomas Huth                     break;
4762fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
4763fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4764fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4765fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4766fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
4767fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4768fcf5ef2aSThomas Huth                     break;
4769fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
4770fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4771fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4772fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4773fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
4774fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4775fcf5ef2aSThomas Huth                     break;
4776fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
4777fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4778fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4779fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4780fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
4781fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4782fcf5ef2aSThomas Huth                     break;
4783fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
4784fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4785fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
4786fcf5ef2aSThomas Huth                     break;
4787fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
4788fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4789fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
4790fcf5ef2aSThomas Huth                     break;
4791fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
4792fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4793fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
4794fcf5ef2aSThomas Huth                     break;
4795fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
4796fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4797fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
4798fcf5ef2aSThomas Huth                     break;
4799fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
4800fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4801fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
4802fcf5ef2aSThomas Huth                     break;
4803fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
4804fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4805fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
4806fcf5ef2aSThomas Huth                     break;
4807fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
4808fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4809fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
4810fcf5ef2aSThomas Huth                     break;
4811fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
4812fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4813fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
4814fcf5ef2aSThomas Huth                     break;
4815fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
4816fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4817fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4818fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4819fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
4820fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4821fcf5ef2aSThomas Huth                     break;
4822fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
4823fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4824fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4825fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4826fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
4827fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4828fcf5ef2aSThomas Huth                     break;
4829fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
4830fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4831fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
4832fcf5ef2aSThomas Huth                     break;
4833fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
4834fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4835fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
4836fcf5ef2aSThomas Huth                     break;
4837fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
4838fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4839fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
4840fcf5ef2aSThomas Huth                     break;
4841fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
4842fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4843fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
4844fcf5ef2aSThomas Huth                     break;
4845fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
4846fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4847fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
4848fcf5ef2aSThomas Huth                     break;
4849fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
4850fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4851fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
4852fcf5ef2aSThomas Huth                     break;
4853fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
4854fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4855fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
4856fcf5ef2aSThomas Huth                     break;
4857fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
4858fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4859fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
4860fcf5ef2aSThomas Huth                     break;
4861fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
4862fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4863fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
4864fcf5ef2aSThomas Huth                     break;
4865fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
4866fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4867fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
4868fcf5ef2aSThomas Huth                     break;
4869fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
4870fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4871fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
4872fcf5ef2aSThomas Huth                     break;
4873fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
4874fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4875fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
4876fcf5ef2aSThomas Huth                     break;
4877fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
4878fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4879fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
4880fcf5ef2aSThomas Huth                     break;
4881fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
4882fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4883fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
4884fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
4885fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
4886fcf5ef2aSThomas Huth                     break;
4887fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
4888fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4889fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4890fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
4891fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4892fcf5ef2aSThomas Huth                     break;
4893fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
4894fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4895fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
4896fcf5ef2aSThomas Huth                     break;
4897fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
4898fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4899fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
4900fcf5ef2aSThomas Huth                     break;
4901fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
4902fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4903fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
4904fcf5ef2aSThomas Huth                     break;
4905fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
4906fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4907fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
4908fcf5ef2aSThomas Huth                     break;
4909fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
4910fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4911fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
4912fcf5ef2aSThomas Huth                     break;
4913fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
4914fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4915fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
4916fcf5ef2aSThomas Huth                     break;
4917fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
4918fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4919fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
4920fcf5ef2aSThomas Huth                     break;
4921fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
4922fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4923fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
4924fcf5ef2aSThomas Huth                     break;
4925fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
4926fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4927fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
4928fcf5ef2aSThomas Huth                     break;
4929fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
4930fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4931fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
4932fcf5ef2aSThomas Huth                     break;
4933fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
4934fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4935fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
4936fcf5ef2aSThomas Huth                     break;
4937fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
4938fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4939fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
4940fcf5ef2aSThomas Huth                     break;
4941fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
4942fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4943fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
4944fcf5ef2aSThomas Huth                     break;
4945fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
4946fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4947fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
4948fcf5ef2aSThomas Huth                     break;
4949fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
4950fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4951fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
4952fcf5ef2aSThomas Huth                     break;
4953fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
4954fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4955fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
4956fcf5ef2aSThomas Huth                     break;
4957fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
4958fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4959fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
4960fcf5ef2aSThomas Huth                     break;
4961fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
4962fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4963fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
4964fcf5ef2aSThomas Huth                     break;
4965fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
4966fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4967fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4968fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4969fcf5ef2aSThomas Huth                     break;
4970fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
4971fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4972fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4973fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4974fcf5ef2aSThomas Huth                     break;
4975fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
4976fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4977fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
4978fcf5ef2aSThomas Huth                     break;
4979fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
4980fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4981fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
4982fcf5ef2aSThomas Huth                     break;
4983fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
4984fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4985fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4986fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4987fcf5ef2aSThomas Huth                     break;
4988fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
4989fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4990fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
4991fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4992fcf5ef2aSThomas Huth                     break;
4993fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
4994fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4995fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
4996fcf5ef2aSThomas Huth                     break;
4997fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
4998fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4999fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5000fcf5ef2aSThomas Huth                     break;
5001fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5002fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5003fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5004fcf5ef2aSThomas Huth                     break;
5005fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5006fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5007fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5008fcf5ef2aSThomas Huth                     break;
5009fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5010fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5011fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5012fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5013fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5014fcf5ef2aSThomas Huth                     break;
5015fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5016fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5017fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5018fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5019fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5020fcf5ef2aSThomas Huth                     break;
5021fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5022fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5023fcf5ef2aSThomas Huth                     // XXX
5024fcf5ef2aSThomas Huth                     goto illegal_insn;
5025fcf5ef2aSThomas Huth                 default:
5026fcf5ef2aSThomas Huth                     goto illegal_insn;
5027fcf5ef2aSThomas Huth                 }
5028fcf5ef2aSThomas Huth #else
5029fcf5ef2aSThomas Huth                 goto ncp_insn;
5030fcf5ef2aSThomas Huth #endif
5031fcf5ef2aSThomas Huth             } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
5032fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5033fcf5ef2aSThomas Huth                 goto illegal_insn;
5034fcf5ef2aSThomas Huth #else
5035fcf5ef2aSThomas Huth                 goto ncp_insn;
5036fcf5ef2aSThomas Huth #endif
5037fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5038fcf5ef2aSThomas Huth             } else if (xop == 0x39) { /* V9 return */
5039fcf5ef2aSThomas Huth                 save_state(dc);
5040fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
504152123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5042fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5043fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5044fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5045fcf5ef2aSThomas Huth                 } else {                /* register */
5046fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5047fcf5ef2aSThomas Huth                     if (rs2) {
5048fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5049fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5050fcf5ef2aSThomas Huth                     } else {
5051fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5052fcf5ef2aSThomas Huth                     }
5053fcf5ef2aSThomas Huth                 }
5054fcf5ef2aSThomas Huth                 gen_helper_restore(cpu_env);
5055fcf5ef2aSThomas Huth                 gen_mov_pc_npc(dc);
5056fcf5ef2aSThomas Huth                 gen_check_align(cpu_tmp0, 3);
5057fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5058fcf5ef2aSThomas Huth                 dc->npc = DYNAMIC_PC;
5059fcf5ef2aSThomas Huth                 goto jmp_insn;
5060fcf5ef2aSThomas Huth #endif
5061fcf5ef2aSThomas Huth             } else {
5062fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
506352123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5064fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5065fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5066fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5067fcf5ef2aSThomas Huth                 } else {                /* register */
5068fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5069fcf5ef2aSThomas Huth                     if (rs2) {
5070fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5071fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5072fcf5ef2aSThomas Huth                     } else {
5073fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5074fcf5ef2aSThomas Huth                     }
5075fcf5ef2aSThomas Huth                 }
5076fcf5ef2aSThomas Huth                 switch (xop) {
5077fcf5ef2aSThomas Huth                 case 0x38:      /* jmpl */
5078fcf5ef2aSThomas Huth                     {
5079fcf5ef2aSThomas Huth                         TCGv t = gen_dest_gpr(dc, rd);
5080fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(t, dc->pc);
5081fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, t);
5082fcf5ef2aSThomas Huth 
5083fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5084fcf5ef2aSThomas Huth                         gen_check_align(cpu_tmp0, 3);
5085fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_tmp0);
5086fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5087fcf5ef2aSThomas Huth                         dc->npc = DYNAMIC_PC;
5088fcf5ef2aSThomas Huth                     }
5089fcf5ef2aSThomas Huth                     goto jmp_insn;
5090fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5091fcf5ef2aSThomas Huth                 case 0x39:      /* rett, V9 return */
5092fcf5ef2aSThomas Huth                     {
5093fcf5ef2aSThomas Huth                         if (!supervisor(dc))
5094fcf5ef2aSThomas Huth                             goto priv_insn;
5095fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5096fcf5ef2aSThomas Huth                         gen_check_align(cpu_tmp0, 3);
5097fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5098fcf5ef2aSThomas Huth                         dc->npc = DYNAMIC_PC;
5099fcf5ef2aSThomas Huth                         gen_helper_rett(cpu_env);
5100fcf5ef2aSThomas Huth                     }
5101fcf5ef2aSThomas Huth                     goto jmp_insn;
5102fcf5ef2aSThomas Huth #endif
5103fcf5ef2aSThomas Huth                 case 0x3b: /* flush */
5104fcf5ef2aSThomas Huth                     if (!((dc)->def->features & CPU_FEATURE_FLUSH))
5105fcf5ef2aSThomas Huth                         goto unimp_flush;
5106fcf5ef2aSThomas Huth                     /* nop */
5107fcf5ef2aSThomas Huth                     break;
5108fcf5ef2aSThomas Huth                 case 0x3c:      /* save */
5109fcf5ef2aSThomas Huth                     gen_helper_save(cpu_env);
5110fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5111fcf5ef2aSThomas Huth                     break;
5112fcf5ef2aSThomas Huth                 case 0x3d:      /* restore */
5113fcf5ef2aSThomas Huth                     gen_helper_restore(cpu_env);
5114fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5115fcf5ef2aSThomas Huth                     break;
5116fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
5117fcf5ef2aSThomas Huth                 case 0x3e:      /* V9 done/retry */
5118fcf5ef2aSThomas Huth                     {
5119fcf5ef2aSThomas Huth                         switch (rd) {
5120fcf5ef2aSThomas Huth                         case 0:
5121fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5122fcf5ef2aSThomas Huth                                 goto priv_insn;
5123fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5124fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
512546bb0137SMark Cave-Ayland                             if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
512646bb0137SMark Cave-Ayland                                 gen_io_start();
512746bb0137SMark Cave-Ayland                             }
5128fcf5ef2aSThomas Huth                             gen_helper_done(cpu_env);
5129fcf5ef2aSThomas Huth                             goto jmp_insn;
5130fcf5ef2aSThomas Huth                         case 1:
5131fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5132fcf5ef2aSThomas Huth                                 goto priv_insn;
5133fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5134fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
513546bb0137SMark Cave-Ayland                             if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
513646bb0137SMark Cave-Ayland                                 gen_io_start();
513746bb0137SMark Cave-Ayland                             }
5138fcf5ef2aSThomas Huth                             gen_helper_retry(cpu_env);
5139fcf5ef2aSThomas Huth                             goto jmp_insn;
5140fcf5ef2aSThomas Huth                         default:
5141fcf5ef2aSThomas Huth                             goto illegal_insn;
5142fcf5ef2aSThomas Huth                         }
5143fcf5ef2aSThomas Huth                     }
5144fcf5ef2aSThomas Huth                     break;
5145fcf5ef2aSThomas Huth #endif
5146fcf5ef2aSThomas Huth                 default:
5147fcf5ef2aSThomas Huth                     goto illegal_insn;
5148fcf5ef2aSThomas Huth                 }
5149fcf5ef2aSThomas Huth             }
5150fcf5ef2aSThomas Huth             break;
5151fcf5ef2aSThomas Huth         }
5152fcf5ef2aSThomas Huth         break;
5153fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
5154fcf5ef2aSThomas Huth         {
5155fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
5156fcf5ef2aSThomas Huth             /* ??? gen_address_mask prevents us from using a source
5157fcf5ef2aSThomas Huth                register directly.  Always generate a temporary.  */
515852123f14SRichard Henderson             TCGv cpu_addr = tcg_temp_new();
5159fcf5ef2aSThomas Huth 
5160fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
5161fcf5ef2aSThomas Huth             if (xop == 0x3c || xop == 0x3e) {
5162fcf5ef2aSThomas Huth                 /* V9 casa/casxa : no offset */
5163fcf5ef2aSThomas Huth             } else if (IS_IMM) {     /* immediate */
5164fcf5ef2aSThomas Huth                 simm = GET_FIELDs(insn, 19, 31);
5165fcf5ef2aSThomas Huth                 if (simm != 0) {
5166fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
5167fcf5ef2aSThomas Huth                 }
5168fcf5ef2aSThomas Huth             } else {            /* register */
5169fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5170fcf5ef2aSThomas Huth                 if (rs2 != 0) {
5171fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5172fcf5ef2aSThomas Huth                 }
5173fcf5ef2aSThomas Huth             }
5174fcf5ef2aSThomas Huth             if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
5175fcf5ef2aSThomas Huth                 (xop > 0x17 && xop <= 0x1d ) ||
5176fcf5ef2aSThomas Huth                 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5177fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_dest_gpr(dc, rd);
5178fcf5ef2aSThomas Huth 
5179fcf5ef2aSThomas Huth                 switch (xop) {
5180fcf5ef2aSThomas Huth                 case 0x0:       /* ld, V9 lduw, load unsigned word */
5181fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5182fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx);
5183fcf5ef2aSThomas Huth                     break;
5184fcf5ef2aSThomas Huth                 case 0x1:       /* ldub, load unsigned byte */
5185fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5186fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx);
5187fcf5ef2aSThomas Huth                     break;
5188fcf5ef2aSThomas Huth                 case 0x2:       /* lduh, load unsigned halfword */
5189fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5190fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx);
5191fcf5ef2aSThomas Huth                     break;
5192fcf5ef2aSThomas Huth                 case 0x3:       /* ldd, load double word */
5193fcf5ef2aSThomas Huth                     if (rd & 1)
5194fcf5ef2aSThomas Huth                         goto illegal_insn;
5195fcf5ef2aSThomas Huth                     else {
5196fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5197fcf5ef2aSThomas Huth 
5198fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5199fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5200fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld64(t64, cpu_addr, dc->mem_idx);
5201fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5202fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5203fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd + 1, cpu_val);
5204fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(t64, t64, 32);
5205fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5206fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5207fcf5ef2aSThomas Huth                     }
5208fcf5ef2aSThomas Huth                     break;
5209fcf5ef2aSThomas Huth                 case 0x9:       /* ldsb, load signed byte */
5210fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5211fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx);
5212fcf5ef2aSThomas Huth                     break;
5213fcf5ef2aSThomas Huth                 case 0xa:       /* ldsh, load signed halfword */
5214fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5215fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx);
5216fcf5ef2aSThomas Huth                     break;
5217fcf5ef2aSThomas Huth                 case 0xd:       /* ldstub */
5218fcf5ef2aSThomas Huth                     gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
5219fcf5ef2aSThomas Huth                     break;
5220fcf5ef2aSThomas Huth                 case 0x0f:
5221fcf5ef2aSThomas Huth                     /* swap, swap register with memory. Also atomically */
5222fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, SWAP);
5223fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5224fcf5ef2aSThomas Huth                     gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
5225fcf5ef2aSThomas Huth                              dc->mem_idx, MO_TEUL);
5226fcf5ef2aSThomas Huth                     break;
5227fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5228fcf5ef2aSThomas Huth                 case 0x10:      /* lda, V9 lduwa, load word alternate */
5229fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5230fcf5ef2aSThomas Huth                     break;
5231fcf5ef2aSThomas Huth                 case 0x11:      /* lduba, load unsigned byte alternate */
5232fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5233fcf5ef2aSThomas Huth                     break;
5234fcf5ef2aSThomas Huth                 case 0x12:      /* lduha, load unsigned halfword alternate */
5235fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5236fcf5ef2aSThomas Huth                     break;
5237fcf5ef2aSThomas Huth                 case 0x13:      /* ldda, load double word alternate */
5238fcf5ef2aSThomas Huth                     if (rd & 1) {
5239fcf5ef2aSThomas Huth                         goto illegal_insn;
5240fcf5ef2aSThomas Huth                     }
5241fcf5ef2aSThomas Huth                     gen_ldda_asi(dc, cpu_addr, insn, rd);
5242fcf5ef2aSThomas Huth                     goto skip_move;
5243fcf5ef2aSThomas Huth                 case 0x19:      /* ldsba, load signed byte alternate */
5244fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
5245fcf5ef2aSThomas Huth                     break;
5246fcf5ef2aSThomas Huth                 case 0x1a:      /* ldsha, load signed halfword alternate */
5247fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
5248fcf5ef2aSThomas Huth                     break;
5249fcf5ef2aSThomas Huth                 case 0x1d:      /* ldstuba -- XXX: should be atomically */
5250fcf5ef2aSThomas Huth                     gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
5251fcf5ef2aSThomas Huth                     break;
5252fcf5ef2aSThomas Huth                 case 0x1f:      /* swapa, swap reg with alt. memory. Also
5253fcf5ef2aSThomas Huth                                    atomically */
5254fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, SWAP);
5255fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5256fcf5ef2aSThomas Huth                     gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
5257fcf5ef2aSThomas Huth                     break;
5258fcf5ef2aSThomas Huth 
5259fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5260fcf5ef2aSThomas Huth                 case 0x30: /* ldc */
5261fcf5ef2aSThomas Huth                 case 0x31: /* ldcsr */
5262fcf5ef2aSThomas Huth                 case 0x33: /* lddc */
5263fcf5ef2aSThomas Huth                     goto ncp_insn;
5264fcf5ef2aSThomas Huth #endif
5265fcf5ef2aSThomas Huth #endif
5266fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5267fcf5ef2aSThomas Huth                 case 0x08: /* V9 ldsw */
5268fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5269fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx);
5270fcf5ef2aSThomas Huth                     break;
5271fcf5ef2aSThomas Huth                 case 0x0b: /* V9 ldx */
5272fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5273fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx);
5274fcf5ef2aSThomas Huth                     break;
5275fcf5ef2aSThomas Huth                 case 0x18: /* V9 ldswa */
5276fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
5277fcf5ef2aSThomas Huth                     break;
5278fcf5ef2aSThomas Huth                 case 0x1b: /* V9 ldxa */
5279fc313c64SFrédéric Pétrot                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5280fcf5ef2aSThomas Huth                     break;
5281fcf5ef2aSThomas Huth                 case 0x2d: /* V9 prefetch, no effect */
5282fcf5ef2aSThomas Huth                     goto skip_move;
5283fcf5ef2aSThomas Huth                 case 0x30: /* V9 ldfa */
5284fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5285fcf5ef2aSThomas Huth                         goto jmp_insn;
5286fcf5ef2aSThomas Huth                     }
5287fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5288fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, rd);
5289fcf5ef2aSThomas Huth                     goto skip_move;
5290fcf5ef2aSThomas Huth                 case 0x33: /* V9 lddfa */
5291fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5292fcf5ef2aSThomas Huth                         goto jmp_insn;
5293fcf5ef2aSThomas Huth                     }
5294fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5295fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, DFPREG(rd));
5296fcf5ef2aSThomas Huth                     goto skip_move;
5297fcf5ef2aSThomas Huth                 case 0x3d: /* V9 prefetcha, no effect */
5298fcf5ef2aSThomas Huth                     goto skip_move;
5299fcf5ef2aSThomas Huth                 case 0x32: /* V9 ldqfa */
5300fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5301fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5302fcf5ef2aSThomas Huth                         goto jmp_insn;
5303fcf5ef2aSThomas Huth                     }
5304fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5305fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, QFPREG(rd));
5306fcf5ef2aSThomas Huth                     goto skip_move;
5307fcf5ef2aSThomas Huth #endif
5308fcf5ef2aSThomas Huth                 default:
5309fcf5ef2aSThomas Huth                     goto illegal_insn;
5310fcf5ef2aSThomas Huth                 }
5311fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_val);
5312fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5313fcf5ef2aSThomas Huth             skip_move: ;
5314fcf5ef2aSThomas Huth #endif
5315fcf5ef2aSThomas Huth             } else if (xop >= 0x20 && xop < 0x24) {
5316fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5317fcf5ef2aSThomas Huth                     goto jmp_insn;
5318fcf5ef2aSThomas Huth                 }
5319fcf5ef2aSThomas Huth                 switch (xop) {
5320fcf5ef2aSThomas Huth                 case 0x20:      /* ldf, load fpreg */
5321fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5322fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5323fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5324fcf5ef2aSThomas Huth                                         dc->mem_idx, MO_TEUL);
5325fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5326fcf5ef2aSThomas Huth                     break;
5327fcf5ef2aSThomas Huth                 case 0x21:      /* ldfsr, V9 ldxfsr */
5328fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5329fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5330fcf5ef2aSThomas Huth                     if (rd == 1) {
5331fcf5ef2aSThomas Huth                         TCGv_i64 t64 = tcg_temp_new_i64();
5332fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5333fc313c64SFrédéric Pétrot                                             dc->mem_idx, MO_TEUQ);
5334fcf5ef2aSThomas Huth                         gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64);
5335fcf5ef2aSThomas Huth                         break;
5336fcf5ef2aSThomas Huth                     }
5337fcf5ef2aSThomas Huth #endif
533836ab4623SRichard Henderson                     cpu_dst_32 = tcg_temp_new_i32();
5339fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5340fcf5ef2aSThomas Huth                                         dc->mem_idx, MO_TEUL);
5341fcf5ef2aSThomas Huth                     gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32);
5342fcf5ef2aSThomas Huth                     break;
5343fcf5ef2aSThomas Huth                 case 0x22:      /* ldqf, load quad fpreg */
5344fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5345fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5346fcf5ef2aSThomas Huth                     cpu_src1_64 = tcg_temp_new_i64();
5347fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5348fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5349fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5350fcf5ef2aSThomas Huth                     cpu_src2_64 = tcg_temp_new_i64();
5351fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
5352fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5353fcf5ef2aSThomas Huth                     gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
5354fcf5ef2aSThomas Huth                     break;
5355fcf5ef2aSThomas Huth                 case 0x23:      /* lddf, load double fpreg */
5356fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5357fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5358fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
5359fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5360fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5361fcf5ef2aSThomas Huth                     break;
5362fcf5ef2aSThomas Huth                 default:
5363fcf5ef2aSThomas Huth                     goto illegal_insn;
5364fcf5ef2aSThomas Huth                 }
5365fcf5ef2aSThomas Huth             } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
5366fcf5ef2aSThomas Huth                        xop == 0xe || xop == 0x1e) {
5367fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_load_gpr(dc, rd);
5368fcf5ef2aSThomas Huth 
5369fcf5ef2aSThomas Huth                 switch (xop) {
5370fcf5ef2aSThomas Huth                 case 0x4: /* st, store word */
5371fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5372fcf5ef2aSThomas Huth                     tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx);
5373fcf5ef2aSThomas Huth                     break;
5374fcf5ef2aSThomas Huth                 case 0x5: /* stb, store byte */
5375fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5376fcf5ef2aSThomas Huth                     tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx);
5377fcf5ef2aSThomas Huth                     break;
5378fcf5ef2aSThomas Huth                 case 0x6: /* sth, store halfword */
5379fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5380fcf5ef2aSThomas Huth                     tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx);
5381fcf5ef2aSThomas Huth                     break;
5382fcf5ef2aSThomas Huth                 case 0x7: /* std, store double word */
5383fcf5ef2aSThomas Huth                     if (rd & 1)
5384fcf5ef2aSThomas Huth                         goto illegal_insn;
5385fcf5ef2aSThomas Huth                     else {
5386fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5387fcf5ef2aSThomas Huth                         TCGv lo;
5388fcf5ef2aSThomas Huth 
5389fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5390fcf5ef2aSThomas Huth                         lo = gen_load_gpr(dc, rd + 1);
5391fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5392fcf5ef2aSThomas Huth                         tcg_gen_concat_tl_i64(t64, lo, cpu_val);
5393fcf5ef2aSThomas Huth                         tcg_gen_qemu_st64(t64, cpu_addr, dc->mem_idx);
5394fcf5ef2aSThomas Huth                     }
5395fcf5ef2aSThomas Huth                     break;
5396fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5397fcf5ef2aSThomas Huth                 case 0x14: /* sta, V9 stwa, store word alternate */
5398fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5399fcf5ef2aSThomas Huth                     break;
5400fcf5ef2aSThomas Huth                 case 0x15: /* stba, store byte alternate */
5401fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5402fcf5ef2aSThomas Huth                     break;
5403fcf5ef2aSThomas Huth                 case 0x16: /* stha, store halfword alternate */
5404fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5405fcf5ef2aSThomas Huth                     break;
5406fcf5ef2aSThomas Huth                 case 0x17: /* stda, store double word alternate */
5407fcf5ef2aSThomas Huth                     if (rd & 1) {
5408fcf5ef2aSThomas Huth                         goto illegal_insn;
5409fcf5ef2aSThomas Huth                     }
5410fcf5ef2aSThomas Huth                     gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
5411fcf5ef2aSThomas Huth                     break;
5412fcf5ef2aSThomas Huth #endif
5413fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5414fcf5ef2aSThomas Huth                 case 0x0e: /* V9 stx */
5415fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5416fcf5ef2aSThomas Huth                     tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx);
5417fcf5ef2aSThomas Huth                     break;
5418fcf5ef2aSThomas Huth                 case 0x1e: /* V9 stxa */
5419fc313c64SFrédéric Pétrot                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5420fcf5ef2aSThomas Huth                     break;
5421fcf5ef2aSThomas Huth #endif
5422fcf5ef2aSThomas Huth                 default:
5423fcf5ef2aSThomas Huth                     goto illegal_insn;
5424fcf5ef2aSThomas Huth                 }
5425fcf5ef2aSThomas Huth             } else if (xop > 0x23 && xop < 0x28) {
5426fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5427fcf5ef2aSThomas Huth                     goto jmp_insn;
5428fcf5ef2aSThomas Huth                 }
5429fcf5ef2aSThomas Huth                 switch (xop) {
5430fcf5ef2aSThomas Huth                 case 0x24: /* stf, store fpreg */
5431fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5432fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rd);
5433fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
5434fcf5ef2aSThomas Huth                                         dc->mem_idx, MO_TEUL);
5435fcf5ef2aSThomas Huth                     break;
5436fcf5ef2aSThomas Huth                 case 0x25: /* stfsr, V9 stxfsr */
5437fcf5ef2aSThomas Huth                     {
5438fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5439fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5440fcf5ef2aSThomas Huth                         if (rd == 1) {
5441fcf5ef2aSThomas Huth                             tcg_gen_qemu_st64(cpu_fsr, cpu_addr, dc->mem_idx);
5442fcf5ef2aSThomas Huth                             break;
5443fcf5ef2aSThomas Huth                         }
5444fcf5ef2aSThomas Huth #endif
5445fcf5ef2aSThomas Huth                         tcg_gen_qemu_st32(cpu_fsr, cpu_addr, dc->mem_idx);
5446fcf5ef2aSThomas Huth                     }
5447fcf5ef2aSThomas Huth                     break;
5448fcf5ef2aSThomas Huth                 case 0x26:
5449fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5450fcf5ef2aSThomas Huth                     /* V9 stqf, store quad fpreg */
5451fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5452fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5453fcf5ef2aSThomas Huth                     /* ??? While stqf only requires 4-byte alignment, it is
5454fcf5ef2aSThomas Huth                        legal for the cpu to signal the unaligned exception.
5455fcf5ef2aSThomas Huth                        The OS trap handler is then required to fix it up.
5456fcf5ef2aSThomas Huth                        For qemu, this avoids having to probe the second page
5457fcf5ef2aSThomas Huth                        before performing the first write.  */
5458fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
5459fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5460fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ | MO_ALIGN_16);
5461fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5462fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
5463fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5464fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ);
5465fcf5ef2aSThomas Huth                     break;
5466fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */
5467fcf5ef2aSThomas Huth                     /* stdfq, store floating point queue */
5468fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5469fcf5ef2aSThomas Huth                     goto illegal_insn;
5470fcf5ef2aSThomas Huth #else
5471fcf5ef2aSThomas Huth                     if (!supervisor(dc))
5472fcf5ef2aSThomas Huth                         goto priv_insn;
5473fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5474fcf5ef2aSThomas Huth                         goto jmp_insn;
5475fcf5ef2aSThomas Huth                     }
5476fcf5ef2aSThomas Huth                     goto nfq_insn;
5477fcf5ef2aSThomas Huth #endif
5478fcf5ef2aSThomas Huth #endif
5479fcf5ef2aSThomas Huth                 case 0x27: /* stdf, store double fpreg */
5480fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5481fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rd);
5482fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5483fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5484fcf5ef2aSThomas Huth                     break;
5485fcf5ef2aSThomas Huth                 default:
5486fcf5ef2aSThomas Huth                     goto illegal_insn;
5487fcf5ef2aSThomas Huth                 }
5488fcf5ef2aSThomas Huth             } else if (xop > 0x33 && xop < 0x3f) {
5489fcf5ef2aSThomas Huth                 switch (xop) {
5490fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5491fcf5ef2aSThomas Huth                 case 0x34: /* V9 stfa */
5492fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5493fcf5ef2aSThomas Huth                         goto jmp_insn;
5494fcf5ef2aSThomas Huth                     }
5495fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 4, rd);
5496fcf5ef2aSThomas Huth                     break;
5497fcf5ef2aSThomas Huth                 case 0x36: /* V9 stqfa */
5498fcf5ef2aSThomas Huth                     {
5499fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5500fcf5ef2aSThomas Huth                         if (gen_trap_ifnofpu(dc)) {
5501fcf5ef2aSThomas Huth                             goto jmp_insn;
5502fcf5ef2aSThomas Huth                         }
5503fcf5ef2aSThomas Huth                         gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5504fcf5ef2aSThomas Huth                     }
5505fcf5ef2aSThomas Huth                     break;
5506fcf5ef2aSThomas Huth                 case 0x37: /* V9 stdfa */
5507fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5508fcf5ef2aSThomas Huth                         goto jmp_insn;
5509fcf5ef2aSThomas Huth                     }
5510fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5511fcf5ef2aSThomas Huth                     break;
5512fcf5ef2aSThomas Huth                 case 0x3e: /* V9 casxa */
5513fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5514fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5515fcf5ef2aSThomas Huth                     gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
5516fcf5ef2aSThomas Huth                     break;
5517fcf5ef2aSThomas Huth #else
5518fcf5ef2aSThomas Huth                 case 0x34: /* stc */
5519fcf5ef2aSThomas Huth                 case 0x35: /* stcsr */
5520fcf5ef2aSThomas Huth                 case 0x36: /* stdcq */
5521fcf5ef2aSThomas Huth                 case 0x37: /* stdc */
5522fcf5ef2aSThomas Huth                     goto ncp_insn;
5523fcf5ef2aSThomas Huth #endif
5524fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5525fcf5ef2aSThomas Huth                 case 0x3c: /* V9 or LEON3 casa */
5526fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5527fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, CASA);
5528fcf5ef2aSThomas Huth #endif
5529fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5530fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5531fcf5ef2aSThomas Huth                     gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
5532fcf5ef2aSThomas Huth                     break;
5533fcf5ef2aSThomas Huth #endif
5534fcf5ef2aSThomas Huth                 default:
5535fcf5ef2aSThomas Huth                     goto illegal_insn;
5536fcf5ef2aSThomas Huth                 }
5537fcf5ef2aSThomas Huth             } else {
5538fcf5ef2aSThomas Huth                 goto illegal_insn;
5539fcf5ef2aSThomas Huth             }
5540fcf5ef2aSThomas Huth         }
5541fcf5ef2aSThomas Huth         break;
5542fcf5ef2aSThomas Huth     }
5543fcf5ef2aSThomas Huth     /* default case for non jump instructions */
5544fcf5ef2aSThomas Huth     if (dc->npc == DYNAMIC_PC) {
5545fcf5ef2aSThomas Huth         dc->pc = DYNAMIC_PC;
5546fcf5ef2aSThomas Huth         gen_op_next_insn();
5547fcf5ef2aSThomas Huth     } else if (dc->npc == JUMP_PC) {
5548fcf5ef2aSThomas Huth         /* we can do a static jump */
5549fcf5ef2aSThomas Huth         gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
5550af00be49SEmilio G. Cota         dc->base.is_jmp = DISAS_NORETURN;
5551fcf5ef2aSThomas Huth     } else {
5552fcf5ef2aSThomas Huth         dc->pc = dc->npc;
5553fcf5ef2aSThomas Huth         dc->npc = dc->npc + 4;
5554fcf5ef2aSThomas Huth     }
5555fcf5ef2aSThomas Huth  jmp_insn:
5556a6ca81cbSRichard Henderson     return;
5557fcf5ef2aSThomas Huth  illegal_insn:
5558fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5559a6ca81cbSRichard Henderson     return;
5560fcf5ef2aSThomas Huth  unimp_flush:
5561fcf5ef2aSThomas Huth     gen_exception(dc, TT_UNIMP_FLUSH);
5562a6ca81cbSRichard Henderson     return;
5563fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
5564fcf5ef2aSThomas Huth  priv_insn:
5565fcf5ef2aSThomas Huth     gen_exception(dc, TT_PRIV_INSN);
5566a6ca81cbSRichard Henderson     return;
5567fcf5ef2aSThomas Huth #endif
5568fcf5ef2aSThomas Huth  nfpu_insn:
5569fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5570a6ca81cbSRichard Henderson     return;
5571fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5572fcf5ef2aSThomas Huth  nfq_insn:
5573fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5574a6ca81cbSRichard Henderson     return;
5575fcf5ef2aSThomas Huth #endif
5576fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5577fcf5ef2aSThomas Huth  ncp_insn:
5578fcf5ef2aSThomas Huth     gen_exception(dc, TT_NCP_INSN);
5579a6ca81cbSRichard Henderson     return;
5580fcf5ef2aSThomas Huth #endif
5581fcf5ef2aSThomas Huth }
5582fcf5ef2aSThomas Huth 
55836e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5584fcf5ef2aSThomas Huth {
55856e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
55869c489ea6SLluís Vilanova     CPUSPARCState *env = cs->env_ptr;
55876e61bc94SEmilio G. Cota     int bound;
5588af00be49SEmilio G. Cota 
5589af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
55906e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5591fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
55926e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5593576e1c4cSIgor Mammedov     dc->def = &env->def;
55946e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
55956e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5596c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
55976e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5598c9b459aaSArtyom Tarasenko #endif
5599fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5600fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
56016e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5602c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
56036e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5604c9b459aaSArtyom Tarasenko #endif
5605fcf5ef2aSThomas Huth #endif
56066e61bc94SEmilio G. Cota     /*
56076e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
56086e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
56096e61bc94SEmilio G. Cota      */
56106e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
56116e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5612af00be49SEmilio G. Cota }
5613fcf5ef2aSThomas Huth 
56146e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
56156e61bc94SEmilio G. Cota {
56166e61bc94SEmilio G. Cota }
56176e61bc94SEmilio G. Cota 
56186e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
56196e61bc94SEmilio G. Cota {
56206e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
56216e61bc94SEmilio G. Cota 
5622fcf5ef2aSThomas Huth     if (dc->npc & JUMP_PC) {
5623fcf5ef2aSThomas Huth         assert(dc->jump_pc[1] == dc->pc + 4);
5624fcf5ef2aSThomas Huth         tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC);
5625fcf5ef2aSThomas Huth     } else {
5626fcf5ef2aSThomas Huth         tcg_gen_insn_start(dc->pc, dc->npc);
5627fcf5ef2aSThomas Huth     }
56286e61bc94SEmilio G. Cota }
5629fcf5ef2aSThomas Huth 
56306e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
56316e61bc94SEmilio G. Cota {
56326e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
56336e61bc94SEmilio G. Cota     CPUSPARCState *env = cs->env_ptr;
56346e61bc94SEmilio G. Cota     unsigned int insn;
5635fcf5ef2aSThomas Huth 
56364e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5637af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5638fcf5ef2aSThomas Huth     disas_sparc_insn(dc, insn);
5639fcf5ef2aSThomas Huth 
5640af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
56416e61bc94SEmilio G. Cota         return;
5642c5e6ccdfSEmilio G. Cota     }
5643af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
56446e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5645af00be49SEmilio G. Cota     }
56466e61bc94SEmilio G. Cota }
5647fcf5ef2aSThomas Huth 
56486e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
56496e61bc94SEmilio G. Cota {
56506e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
56516e61bc94SEmilio G. Cota 
565246bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
565346bb0137SMark Cave-Ayland     case DISAS_NEXT:
565446bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5655fcf5ef2aSThomas Huth         if (dc->pc != DYNAMIC_PC &&
5656fcf5ef2aSThomas Huth             (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) {
5657fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5658fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5659fcf5ef2aSThomas Huth         } else {
5660fcf5ef2aSThomas Huth             if (dc->pc != DYNAMIC_PC) {
5661fcf5ef2aSThomas Huth                 tcg_gen_movi_tl(cpu_pc, dc->pc);
5662fcf5ef2aSThomas Huth             }
5663fcf5ef2aSThomas Huth             save_npc(dc);
566407ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5665fcf5ef2aSThomas Huth         }
566646bb0137SMark Cave-Ayland         break;
566746bb0137SMark Cave-Ayland 
566846bb0137SMark Cave-Ayland     case DISAS_NORETURN:
566946bb0137SMark Cave-Ayland        break;
567046bb0137SMark Cave-Ayland 
567146bb0137SMark Cave-Ayland     case DISAS_EXIT:
567246bb0137SMark Cave-Ayland         /* Exit TB */
567346bb0137SMark Cave-Ayland         save_state(dc);
567446bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
567546bb0137SMark Cave-Ayland         break;
567646bb0137SMark Cave-Ayland 
567746bb0137SMark Cave-Ayland     default:
567846bb0137SMark Cave-Ayland         g_assert_not_reached();
5679fcf5ef2aSThomas Huth     }
5680fcf5ef2aSThomas Huth }
56816e61bc94SEmilio G. Cota 
56828eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
56838eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
56846e61bc94SEmilio G. Cota {
56858eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
56868eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
56876e61bc94SEmilio G. Cota }
56886e61bc94SEmilio G. Cota 
56896e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
56906e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
56916e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
56926e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
56936e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
56946e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
56956e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
56966e61bc94SEmilio G. Cota };
56976e61bc94SEmilio G. Cota 
5698597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5699306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
57006e61bc94SEmilio G. Cota {
57016e61bc94SEmilio G. Cota     DisasContext dc = {};
57026e61bc94SEmilio G. Cota 
5703306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5704fcf5ef2aSThomas Huth }
5705fcf5ef2aSThomas Huth 
570655c3ceefSRichard Henderson void sparc_tcg_init(void)
5707fcf5ef2aSThomas Huth {
5708fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5709fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5710fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5711fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5712fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5713fcf5ef2aSThomas Huth     };
5714fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5715fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5716fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5717fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5718fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5719fcf5ef2aSThomas Huth     };
5720fcf5ef2aSThomas Huth 
5721fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5722fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5723fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5724fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5725fcf5ef2aSThomas Huth #else
5726fcf5ef2aSThomas Huth         { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" },
5727fcf5ef2aSThomas Huth #endif
5728fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5729fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5730fcf5ef2aSThomas Huth     };
5731fcf5ef2aSThomas Huth 
5732fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5733fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5734fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5735fcf5ef2aSThomas Huth         { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" },
5736fcf5ef2aSThomas Huth         { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" },
5737fcf5ef2aSThomas Huth         { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr),
5738fcf5ef2aSThomas Huth           "hstick_cmpr" },
5739fcf5ef2aSThomas Huth         { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" },
5740fcf5ef2aSThomas Huth         { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" },
5741fcf5ef2aSThomas Huth         { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" },
5742fcf5ef2aSThomas Huth         { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" },
5743fcf5ef2aSThomas Huth         { &cpu_ver, offsetof(CPUSPARCState, version), "ver" },
5744fcf5ef2aSThomas Huth #endif
5745fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5746fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5747fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5748fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5749fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5750fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5751fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5752fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5753fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
5754fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5755fcf5ef2aSThomas Huth #endif
5756fcf5ef2aSThomas Huth     };
5757fcf5ef2aSThomas Huth 
5758fcf5ef2aSThomas Huth     unsigned int i;
5759fcf5ef2aSThomas Huth 
5760fcf5ef2aSThomas Huth     cpu_regwptr = tcg_global_mem_new_ptr(cpu_env,
5761fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5762fcf5ef2aSThomas Huth                                          "regwptr");
5763fcf5ef2aSThomas Huth 
5764fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5765fcf5ef2aSThomas Huth         *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name);
5766fcf5ef2aSThomas Huth     }
5767fcf5ef2aSThomas Huth 
5768fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5769fcf5ef2aSThomas Huth         *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name);
5770fcf5ef2aSThomas Huth     }
5771fcf5ef2aSThomas Huth 
5772f764718dSRichard Henderson     cpu_regs[0] = NULL;
5773fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5774fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_env,
5775fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5776fcf5ef2aSThomas Huth                                          gregnames[i]);
5777fcf5ef2aSThomas Huth     }
5778fcf5ef2aSThomas Huth 
5779fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5780fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5781fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5782fcf5ef2aSThomas Huth                                          gregnames[i]);
5783fcf5ef2aSThomas Huth     }
5784fcf5ef2aSThomas Huth 
5785fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5786fcf5ef2aSThomas Huth         cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env,
5787fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5788fcf5ef2aSThomas Huth                                             fregnames[i]);
5789fcf5ef2aSThomas Huth     }
5790fcf5ef2aSThomas Huth }
5791fcf5ef2aSThomas Huth 
5792f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5793f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5794f36aaa53SRichard Henderson                                 const uint64_t *data)
5795fcf5ef2aSThomas Huth {
5796f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5797f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5798fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5799fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5800fcf5ef2aSThomas Huth 
5801fcf5ef2aSThomas Huth     env->pc = pc;
5802fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5803fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5804fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5805fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5806fcf5ef2aSThomas Huth         if (env->cond) {
5807fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5808fcf5ef2aSThomas Huth         } else {
5809fcf5ef2aSThomas Huth             env->npc = pc + 4;
5810fcf5ef2aSThomas Huth         }
5811fcf5ef2aSThomas Huth     } else {
5812fcf5ef2aSThomas Huth         env->npc = npc;
5813fcf5ef2aSThomas Huth     }
5814fcf5ef2aSThomas Huth }
5815