1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 668aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 67e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 68e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 69e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 70e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 71e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 768aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 77*8c94bcd8SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 78afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 79da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 80da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 81668bb9b7SRichard Henderson # define MAXTL_MASK 0 82af25071cSRichard Henderson #endif 83af25071cSRichard Henderson 84633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 85633c4283SRichard Henderson #define DYNAMIC_PC 1 86633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 87633c4283SRichard Henderson #define JUMP_PC 2 88633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 89633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 90fcf5ef2aSThomas Huth 9146bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9246bb0137SMark Cave-Ayland 93fcf5ef2aSThomas Huth /* global register indexes */ 94fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 95fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 96fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 97fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 98fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 99fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 100fcf5ef2aSThomas Huth static TCGv cpu_y; 101fcf5ef2aSThomas Huth static TCGv cpu_tbr; 102fcf5ef2aSThomas Huth static TCGv cpu_cond; 103fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 104fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 105fcf5ef2aSThomas Huth static TCGv cpu_gsr; 106fcf5ef2aSThomas Huth #else 107af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 108af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 109fcf5ef2aSThomas Huth #endif 110fcf5ef2aSThomas Huth /* Floating point registers */ 111fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 112fcf5ef2aSThomas Huth 113af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 114af25071cSRichard Henderson #ifdef TARGET_SPARC64 115cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 116af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 117af25071cSRichard Henderson #else 118cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 119af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 120af25071cSRichard Henderson #endif 121af25071cSRichard Henderson 122186e7890SRichard Henderson typedef struct DisasDelayException { 123186e7890SRichard Henderson struct DisasDelayException *next; 124186e7890SRichard Henderson TCGLabel *lab; 125186e7890SRichard Henderson TCGv_i32 excp; 126186e7890SRichard Henderson /* Saved state at parent insn. */ 127186e7890SRichard Henderson target_ulong pc; 128186e7890SRichard Henderson target_ulong npc; 129186e7890SRichard Henderson } DisasDelayException; 130186e7890SRichard Henderson 131fcf5ef2aSThomas Huth typedef struct DisasContext { 132af00be49SEmilio G. Cota DisasContextBase base; 133fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 134fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 135fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 136fcf5ef2aSThomas Huth int mem_idx; 137c9b459aaSArtyom Tarasenko bool fpu_enabled; 138c9b459aaSArtyom Tarasenko bool address_mask_32bit; 139c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 140c9b459aaSArtyom Tarasenko bool supervisor; 141c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 142c9b459aaSArtyom Tarasenko bool hypervisor; 143c9b459aaSArtyom Tarasenko #endif 144c9b459aaSArtyom Tarasenko #endif 145c9b459aaSArtyom Tarasenko 146fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 147fcf5ef2aSThomas Huth sparc_def_t *def; 148fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 149fcf5ef2aSThomas Huth int fprs_dirty; 150fcf5ef2aSThomas Huth int asi; 151fcf5ef2aSThomas Huth #endif 152186e7890SRichard Henderson DisasDelayException *delay_excp_list; 153fcf5ef2aSThomas Huth } DisasContext; 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth typedef struct { 156fcf5ef2aSThomas Huth TCGCond cond; 157fcf5ef2aSThomas Huth bool is_bool; 158fcf5ef2aSThomas Huth TCGv c1, c2; 159fcf5ef2aSThomas Huth } DisasCompare; 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth // This function uses non-native bit order 162fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 163fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 166fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 167fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 168fcf5ef2aSThomas Huth 169fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 170fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 171fcf5ef2aSThomas Huth 172fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 173fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 174fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 175fcf5ef2aSThomas Huth #else 176fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 177fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 178fcf5ef2aSThomas Huth #endif 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 181fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 182fcf5ef2aSThomas Huth 183fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 184fcf5ef2aSThomas Huth 1850c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 186fcf5ef2aSThomas Huth { 187fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 188fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 189fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 190fcf5ef2aSThomas Huth we can avoid setting it again. */ 191fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 192fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 193fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 194fcf5ef2aSThomas Huth } 195fcf5ef2aSThomas Huth #endif 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth /* floating point registers moves */ 199fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 200fcf5ef2aSThomas Huth { 20136ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 202dc41aa7dSRichard Henderson if (src & 1) { 203dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 204dc41aa7dSRichard Henderson } else { 205dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 206fcf5ef2aSThomas Huth } 207dc41aa7dSRichard Henderson return ret; 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 211fcf5ef2aSThomas Huth { 2128e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2138e7bbc75SRichard Henderson 2148e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 215fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 216fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 217fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth 220fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 221fcf5ef2aSThomas Huth { 22236ab4623SRichard Henderson return tcg_temp_new_i32(); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 226fcf5ef2aSThomas Huth { 227fcf5ef2aSThomas Huth src = DFPREG(src); 228fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 232fcf5ef2aSThomas Huth { 233fcf5ef2aSThomas Huth dst = DFPREG(dst); 234fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 235fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 239fcf5ef2aSThomas Huth { 240fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 244fcf5ef2aSThomas Huth { 245ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 246fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 247ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 248fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 249fcf5ef2aSThomas Huth } 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 252fcf5ef2aSThomas Huth { 253ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 254fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 255ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 256fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 257fcf5ef2aSThomas Huth } 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 260fcf5ef2aSThomas Huth { 261ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 262fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 263ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 264fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 265fcf5ef2aSThomas Huth } 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 268fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 269fcf5ef2aSThomas Huth { 270fcf5ef2aSThomas Huth rd = QFPREG(rd); 271fcf5ef2aSThomas Huth rs = QFPREG(rs); 272fcf5ef2aSThomas Huth 273fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 274fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 275fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 276fcf5ef2aSThomas Huth } 277fcf5ef2aSThomas Huth #endif 278fcf5ef2aSThomas Huth 279fcf5ef2aSThomas Huth /* moves */ 280fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 281fcf5ef2aSThomas Huth #define supervisor(dc) 0 282fcf5ef2aSThomas Huth #define hypervisor(dc) 0 283fcf5ef2aSThomas Huth #else 284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 285c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 286c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 287fcf5ef2aSThomas Huth #else 288c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 289668bb9b7SRichard Henderson #define hypervisor(dc) 0 290fcf5ef2aSThomas Huth #endif 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth 293b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 294b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 295b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 296b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 297b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 299fcf5ef2aSThomas Huth #else 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 3030c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 304fcf5ef2aSThomas Huth { 305b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 306fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 307b1bc09eaSRichard Henderson } 308fcf5ef2aSThomas Huth } 309fcf5ef2aSThomas Huth 31023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31123ada1b1SRichard Henderson { 31223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31323ada1b1SRichard Henderson } 31423ada1b1SRichard Henderson 3150c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 316fcf5ef2aSThomas Huth { 317fcf5ef2aSThomas Huth if (reg > 0) { 318fcf5ef2aSThomas Huth assert(reg < 32); 319fcf5ef2aSThomas Huth return cpu_regs[reg]; 320fcf5ef2aSThomas Huth } else { 32152123f14SRichard Henderson TCGv t = tcg_temp_new(); 322fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 323fcf5ef2aSThomas Huth return t; 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth 3270c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 328fcf5ef2aSThomas Huth { 329fcf5ef2aSThomas Huth if (reg > 0) { 330fcf5ef2aSThomas Huth assert(reg < 32); 331fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 3350c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 336fcf5ef2aSThomas Huth { 337fcf5ef2aSThomas Huth if (reg > 0) { 338fcf5ef2aSThomas Huth assert(reg < 32); 339fcf5ef2aSThomas Huth return cpu_regs[reg]; 340fcf5ef2aSThomas Huth } else { 34152123f14SRichard Henderson return tcg_temp_new(); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3455645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 346fcf5ef2aSThomas Huth { 3475645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3485645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth 3515645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 352fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 353fcf5ef2aSThomas Huth { 354fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 355fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 356fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 357fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 360fcf5ef2aSThomas Huth } else { 361f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 364f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth 368fcf5ef2aSThomas Huth // XXX suboptimal 3690c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 370fcf5ef2aSThomas Huth { 371fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3720b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 373fcf5ef2aSThomas Huth } 374fcf5ef2aSThomas Huth 3750c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 376fcf5ef2aSThomas Huth { 377fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3780b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 379fcf5ef2aSThomas Huth } 380fcf5ef2aSThomas Huth 3810c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 382fcf5ef2aSThomas Huth { 383fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3840b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 385fcf5ef2aSThomas Huth } 386fcf5ef2aSThomas Huth 3870c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 388fcf5ef2aSThomas Huth { 389fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3900b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 391fcf5ef2aSThomas Huth } 392fcf5ef2aSThomas Huth 3930c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 394fcf5ef2aSThomas Huth { 395fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 396fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 397fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 398fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 399fcf5ef2aSThomas Huth } 400fcf5ef2aSThomas Huth 401fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 402fcf5ef2aSThomas Huth { 403fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 404fcf5ef2aSThomas Huth 405fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 406fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 407fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 408fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 409fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 410fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 411fcf5ef2aSThomas Huth #else 412fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 413fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 414fcf5ef2aSThomas Huth #endif 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 417fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 418fcf5ef2aSThomas Huth 419fcf5ef2aSThomas Huth return carry_32; 420fcf5ef2aSThomas Huth } 421fcf5ef2aSThomas Huth 422fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 423fcf5ef2aSThomas Huth { 424fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 425fcf5ef2aSThomas Huth 426fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 427fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 428fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 429fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 430fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 431fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 432fcf5ef2aSThomas Huth #else 433fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 434fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 435fcf5ef2aSThomas Huth #endif 436fcf5ef2aSThomas Huth 437fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 438fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 439fcf5ef2aSThomas Huth 440fcf5ef2aSThomas Huth return carry_32; 441fcf5ef2aSThomas Huth } 442fcf5ef2aSThomas Huth 443420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 444420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 445fcf5ef2aSThomas Huth { 446fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 447fcf5ef2aSThomas Huth 448420a187dSRichard Henderson #ifdef TARGET_SPARC64 449420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 450420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 451420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 452fcf5ef2aSThomas Huth #else 453420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 454fcf5ef2aSThomas Huth #endif 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth if (update_cc) { 457420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 458fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 459fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 460fcf5ef2aSThomas Huth } 461fcf5ef2aSThomas Huth } 462fcf5ef2aSThomas Huth 463420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 464420a187dSRichard Henderson { 465420a187dSRichard Henderson TCGv discard; 466420a187dSRichard Henderson 467420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 468420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 469420a187dSRichard Henderson return; 470420a187dSRichard Henderson } 471420a187dSRichard Henderson 472420a187dSRichard Henderson /* 473420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 474420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 475420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 476420a187dSRichard Henderson * generated the carry in the first place. 477420a187dSRichard Henderson */ 478420a187dSRichard Henderson discard = tcg_temp_new(); 479420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 480420a187dSRichard Henderson 481420a187dSRichard Henderson if (update_cc) { 482420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 483420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 484420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 485420a187dSRichard Henderson } 486420a187dSRichard Henderson } 487420a187dSRichard Henderson 488420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 489420a187dSRichard Henderson { 490420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 491420a187dSRichard Henderson } 492420a187dSRichard Henderson 493420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 494420a187dSRichard Henderson { 495420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 496420a187dSRichard Henderson } 497420a187dSRichard Henderson 498420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 499420a187dSRichard Henderson { 500420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 501420a187dSRichard Henderson } 502420a187dSRichard Henderson 503420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 504420a187dSRichard Henderson { 505420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 506420a187dSRichard Henderson } 507420a187dSRichard Henderson 508420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 509420a187dSRichard Henderson bool update_cc) 510420a187dSRichard Henderson { 511420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 512420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 513420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 514420a187dSRichard Henderson } 515420a187dSRichard Henderson 516420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 517420a187dSRichard Henderson { 518420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 519420a187dSRichard Henderson } 520420a187dSRichard Henderson 521420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 522420a187dSRichard Henderson { 523420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 524420a187dSRichard Henderson } 525420a187dSRichard Henderson 5260c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 527fcf5ef2aSThomas Huth { 528fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 529fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 530fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 531fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 532fcf5ef2aSThomas Huth } 533fcf5ef2aSThomas Huth 534dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 535dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 536fcf5ef2aSThomas Huth { 537fcf5ef2aSThomas Huth TCGv carry; 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 540fcf5ef2aSThomas Huth carry = tcg_temp_new(); 541fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 542fcf5ef2aSThomas Huth #else 543fcf5ef2aSThomas Huth carry = carry_32; 544fcf5ef2aSThomas Huth #endif 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 547fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 548fcf5ef2aSThomas Huth 549fcf5ef2aSThomas Huth if (update_cc) { 550dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 551fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 552fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth 556dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 557dfebb950SRichard Henderson { 558dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 559dfebb950SRichard Henderson } 560dfebb950SRichard Henderson 561dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 562dfebb950SRichard Henderson { 563dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 564dfebb950SRichard Henderson } 565dfebb950SRichard Henderson 566dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 567dfebb950SRichard Henderson { 568dfebb950SRichard Henderson TCGv discard; 569dfebb950SRichard Henderson 570dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 571dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 572dfebb950SRichard Henderson return; 573dfebb950SRichard Henderson } 574dfebb950SRichard Henderson 575dfebb950SRichard Henderson /* 576dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 577dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 578dfebb950SRichard Henderson */ 579dfebb950SRichard Henderson discard = tcg_temp_new(); 580dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 581dfebb950SRichard Henderson 582dfebb950SRichard Henderson if (update_cc) { 583dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 584dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 585dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 586dfebb950SRichard Henderson } 587dfebb950SRichard Henderson } 588dfebb950SRichard Henderson 589dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 590dfebb950SRichard Henderson { 591dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 592dfebb950SRichard Henderson } 593dfebb950SRichard Henderson 594dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 595dfebb950SRichard Henderson { 596dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 597dfebb950SRichard Henderson } 598dfebb950SRichard Henderson 599dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 600dfebb950SRichard Henderson bool update_cc) 601dfebb950SRichard Henderson { 602dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 603dfebb950SRichard Henderson 604dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 605dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 606dfebb950SRichard Henderson } 607dfebb950SRichard Henderson 608dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 609dfebb950SRichard Henderson { 610dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 611dfebb950SRichard Henderson } 612dfebb950SRichard Henderson 613dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 614dfebb950SRichard Henderson { 615dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 616dfebb950SRichard Henderson } 617dfebb950SRichard Henderson 6180c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 623fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 624fcf5ef2aSThomas Huth 625fcf5ef2aSThomas Huth /* old op: 626fcf5ef2aSThomas Huth if (!(env->y & 1)) 627fcf5ef2aSThomas Huth T1 = 0; 628fcf5ef2aSThomas Huth */ 62900ab7e61SRichard Henderson zero = tcg_constant_tl(0); 630fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 631fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 632fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 633fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 634fcf5ef2aSThomas Huth zero, cpu_cc_src2); 635fcf5ef2aSThomas Huth 636fcf5ef2aSThomas Huth // b2 = T0 & 1; 637fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6380b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63908d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 640fcf5ef2aSThomas Huth 641fcf5ef2aSThomas Huth // b1 = N ^ V; 642fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 643fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 644fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 645fcf5ef2aSThomas Huth 646fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 647fcf5ef2aSThomas Huth // src1 = T0; 648fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 649fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 650fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 651fcf5ef2aSThomas Huth 652fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 653fcf5ef2aSThomas Huth 654fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 655fcf5ef2aSThomas Huth } 656fcf5ef2aSThomas Huth 6570c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 658fcf5ef2aSThomas Huth { 659fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 660fcf5ef2aSThomas Huth if (sign_ext) { 661fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 662fcf5ef2aSThomas Huth } else { 663fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth #else 666fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 667fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 668fcf5ef2aSThomas Huth 669fcf5ef2aSThomas Huth if (sign_ext) { 670fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 671fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 672fcf5ef2aSThomas Huth } else { 673fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 674fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 675fcf5ef2aSThomas Huth } 676fcf5ef2aSThomas Huth 677fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 678fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 679fcf5ef2aSThomas Huth #endif 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 6820c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 683fcf5ef2aSThomas Huth { 684fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 685fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 686fcf5ef2aSThomas Huth } 687fcf5ef2aSThomas Huth 6880c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 689fcf5ef2aSThomas Huth { 690fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 691fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth 6944ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6954ee85ea9SRichard Henderson { 6964ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6974ee85ea9SRichard Henderson } 6984ee85ea9SRichard Henderson 6994ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 7004ee85ea9SRichard Henderson { 7014ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7024ee85ea9SRichard Henderson } 7034ee85ea9SRichard Henderson 704c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 705c2636853SRichard Henderson { 706c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 707c2636853SRichard Henderson } 708c2636853SRichard Henderson 709c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 710c2636853SRichard Henderson { 711c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 712c2636853SRichard Henderson } 713c2636853SRichard Henderson 714c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 715c2636853SRichard Henderson { 716c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 717c2636853SRichard Henderson } 718c2636853SRichard Henderson 719c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 720c2636853SRichard Henderson { 721c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 722c2636853SRichard Henderson } 723c2636853SRichard Henderson 724a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 725a9aba13dSRichard Henderson { 726a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 727a9aba13dSRichard Henderson } 728a9aba13dSRichard Henderson 729a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 730a9aba13dSRichard Henderson { 731a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 732a9aba13dSRichard Henderson } 733a9aba13dSRichard Henderson 7349c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7359c6ec5bcSRichard Henderson { 7369c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7379c6ec5bcSRichard Henderson } 7389c6ec5bcSRichard Henderson 73945bfed3bSRichard Henderson #ifndef TARGET_SPARC64 74045bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 74145bfed3bSRichard Henderson { 74245bfed3bSRichard Henderson g_assert_not_reached(); 74345bfed3bSRichard Henderson } 74445bfed3bSRichard Henderson #endif 74545bfed3bSRichard Henderson 74645bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 74745bfed3bSRichard Henderson { 74845bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74945bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 75045bfed3bSRichard Henderson } 75145bfed3bSRichard Henderson 75245bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 75345bfed3bSRichard Henderson { 75445bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75545bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 75645bfed3bSRichard Henderson } 75745bfed3bSRichard Henderson 7584b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7594b6edc0aSRichard Henderson { 7604b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7614b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7624b6edc0aSRichard Henderson #else 7634b6edc0aSRichard Henderson g_assert_not_reached(); 7644b6edc0aSRichard Henderson #endif 7654b6edc0aSRichard Henderson } 7664b6edc0aSRichard Henderson 7674b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7684b6edc0aSRichard Henderson { 7694b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7704b6edc0aSRichard Henderson TCGv t1, t2, shift; 7714b6edc0aSRichard Henderson 7724b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7734b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7744b6edc0aSRichard Henderson shift = tcg_temp_new(); 7754b6edc0aSRichard Henderson 7764b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7774b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7784b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7794b6edc0aSRichard Henderson 7804b6edc0aSRichard Henderson /* 7814b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7824b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7834b6edc0aSRichard Henderson */ 7844b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7854b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7864b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7874b6edc0aSRichard Henderson 7884b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7894b6edc0aSRichard Henderson #else 7904b6edc0aSRichard Henderson g_assert_not_reached(); 7914b6edc0aSRichard Henderson #endif 7924b6edc0aSRichard Henderson } 7934b6edc0aSRichard Henderson 7944b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7954b6edc0aSRichard Henderson { 7964b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7974b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7984b6edc0aSRichard Henderson #else 7994b6edc0aSRichard Henderson g_assert_not_reached(); 8004b6edc0aSRichard Henderson #endif 8014b6edc0aSRichard Henderson } 8024b6edc0aSRichard Henderson 803fcf5ef2aSThomas Huth // 1 8040c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 805fcf5ef2aSThomas Huth { 806fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 807fcf5ef2aSThomas Huth } 808fcf5ef2aSThomas Huth 809fcf5ef2aSThomas Huth // Z 8100c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 811fcf5ef2aSThomas Huth { 812fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 813fcf5ef2aSThomas Huth } 814fcf5ef2aSThomas Huth 815fcf5ef2aSThomas Huth // Z | (N ^ V) 8160c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 817fcf5ef2aSThomas Huth { 818fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 819fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 820fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 821fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 822fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 823fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth // N ^ V 8270c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 828fcf5ef2aSThomas Huth { 829fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 830fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 831fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 832fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 833fcf5ef2aSThomas Huth } 834fcf5ef2aSThomas Huth 835fcf5ef2aSThomas Huth // C | Z 8360c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 837fcf5ef2aSThomas Huth { 838fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 839fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 840fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 841fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 842fcf5ef2aSThomas Huth } 843fcf5ef2aSThomas Huth 844fcf5ef2aSThomas Huth // C 8450c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 846fcf5ef2aSThomas Huth { 847fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 848fcf5ef2aSThomas Huth } 849fcf5ef2aSThomas Huth 850fcf5ef2aSThomas Huth // V 8510c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 852fcf5ef2aSThomas Huth { 853fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 854fcf5ef2aSThomas Huth } 855fcf5ef2aSThomas Huth 856fcf5ef2aSThomas Huth // 0 8570c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 858fcf5ef2aSThomas Huth { 859fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 860fcf5ef2aSThomas Huth } 861fcf5ef2aSThomas Huth 862fcf5ef2aSThomas Huth // N 8630c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 864fcf5ef2aSThomas Huth { 865fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 866fcf5ef2aSThomas Huth } 867fcf5ef2aSThomas Huth 868fcf5ef2aSThomas Huth // !Z 8690c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 870fcf5ef2aSThomas Huth { 871fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 872fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8760c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 877fcf5ef2aSThomas Huth { 878fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 879fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 880fcf5ef2aSThomas Huth } 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth // !(N ^ V) 8830c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 884fcf5ef2aSThomas Huth { 885fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 886fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 887fcf5ef2aSThomas Huth } 888fcf5ef2aSThomas Huth 889fcf5ef2aSThomas Huth // !(C | Z) 8900c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 891fcf5ef2aSThomas Huth { 892fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 893fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth 896fcf5ef2aSThomas Huth // !C 8970c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 898fcf5ef2aSThomas Huth { 899fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 900fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 901fcf5ef2aSThomas Huth } 902fcf5ef2aSThomas Huth 903fcf5ef2aSThomas Huth // !N 9040c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 905fcf5ef2aSThomas Huth { 906fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 907fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 908fcf5ef2aSThomas Huth } 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth // !V 9110c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 912fcf5ef2aSThomas Huth { 913fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 914fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 915fcf5ef2aSThomas Huth } 916fcf5ef2aSThomas Huth 917fcf5ef2aSThomas Huth /* 918fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 919fcf5ef2aSThomas Huth 0 = 920fcf5ef2aSThomas Huth 1 < 921fcf5ef2aSThomas Huth 2 > 922fcf5ef2aSThomas Huth 3 unordered 923fcf5ef2aSThomas Huth */ 9240c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 925fcf5ef2aSThomas Huth unsigned int fcc_offset) 926fcf5ef2aSThomas Huth { 927fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 928fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 929fcf5ef2aSThomas Huth } 930fcf5ef2aSThomas Huth 9310c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 932fcf5ef2aSThomas Huth { 933fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 934fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth 937fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 9380c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 939fcf5ef2aSThomas Huth { 940fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 942fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 943fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 944fcf5ef2aSThomas Huth } 945fcf5ef2aSThomas Huth 946fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 9470c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 948fcf5ef2aSThomas Huth { 949fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 951fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 952fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth // 1 or 3: FCC0 9560c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 957fcf5ef2aSThomas Huth { 958fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 959fcf5ef2aSThomas Huth } 960fcf5ef2aSThomas Huth 961fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9620c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 963fcf5ef2aSThomas Huth { 964fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 965fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 966fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 967fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 968fcf5ef2aSThomas Huth } 969fcf5ef2aSThomas Huth 970fcf5ef2aSThomas Huth // 2 or 3: FCC1 9710c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 972fcf5ef2aSThomas Huth { 973fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 974fcf5ef2aSThomas Huth } 975fcf5ef2aSThomas Huth 976fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9770c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 978fcf5ef2aSThomas Huth { 979fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 980fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 981fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 982fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 983fcf5ef2aSThomas Huth } 984fcf5ef2aSThomas Huth 985fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9860c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 987fcf5ef2aSThomas Huth { 988fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 989fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 990fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 991fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 992fcf5ef2aSThomas Huth } 993fcf5ef2aSThomas Huth 994fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9950c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 996fcf5ef2aSThomas Huth { 997fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 998fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 999fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1000fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 1001fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1002fcf5ef2aSThomas Huth } 1003fcf5ef2aSThomas Huth 1004fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 10050c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 1006fcf5ef2aSThomas Huth { 1007fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1008fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1009fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1010fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 1011fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1012fcf5ef2aSThomas Huth } 1013fcf5ef2aSThomas Huth 1014fcf5ef2aSThomas Huth // 0 or 2: !FCC0 10150c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 1016fcf5ef2aSThomas Huth { 1017fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1018fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1019fcf5ef2aSThomas Huth } 1020fcf5ef2aSThomas Huth 1021fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 10220c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 1023fcf5ef2aSThomas Huth { 1024fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1025fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1026fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1027fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 1028fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth 1031fcf5ef2aSThomas Huth // 0 or 1: !FCC1 10320c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 1033fcf5ef2aSThomas Huth { 1034fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 1035fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1036fcf5ef2aSThomas Huth } 1037fcf5ef2aSThomas Huth 1038fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 10390c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 1040fcf5ef2aSThomas Huth { 1041fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1042fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1043fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1044fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 1045fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1046fcf5ef2aSThomas Huth } 1047fcf5ef2aSThomas Huth 1048fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10490c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1050fcf5ef2aSThomas Huth { 1051fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1052fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1053fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1054fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1055fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1056fcf5ef2aSThomas Huth } 1057fcf5ef2aSThomas Huth 10580c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1059fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1060fcf5ef2aSThomas Huth { 1061fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1062fcf5ef2aSThomas Huth 1063fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1066fcf5ef2aSThomas Huth 1067fcf5ef2aSThomas Huth gen_set_label(l1); 1068fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1069fcf5ef2aSThomas Huth } 1070fcf5ef2aSThomas Huth 10710c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1072fcf5ef2aSThomas Huth { 107300ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 107400ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 107500ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1076fcf5ef2aSThomas Huth 1077fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1078fcf5ef2aSThomas Huth } 1079fcf5ef2aSThomas Huth 1080fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1081fcf5ef2aSThomas Huth have been set for a jump */ 10820c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1083fcf5ef2aSThomas Huth { 1084fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1085fcf5ef2aSThomas Huth gen_generic_branch(dc); 108699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1087fcf5ef2aSThomas Huth } 1088fcf5ef2aSThomas Huth } 1089fcf5ef2aSThomas Huth 10900c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1091fcf5ef2aSThomas Huth { 1092633c4283SRichard Henderson if (dc->npc & 3) { 1093633c4283SRichard Henderson switch (dc->npc) { 1094633c4283SRichard Henderson case JUMP_PC: 1095fcf5ef2aSThomas Huth gen_generic_branch(dc); 109699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1097633c4283SRichard Henderson break; 1098633c4283SRichard Henderson case DYNAMIC_PC: 1099633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1100633c4283SRichard Henderson break; 1101633c4283SRichard Henderson default: 1102633c4283SRichard Henderson g_assert_not_reached(); 1103633c4283SRichard Henderson } 1104633c4283SRichard Henderson } else { 1105fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth } 1108fcf5ef2aSThomas Huth 11090c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1110fcf5ef2aSThomas Huth { 1111fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1112fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1113ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth } 1116fcf5ef2aSThomas Huth 11170c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1118fcf5ef2aSThomas Huth { 1119fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1120fcf5ef2aSThomas Huth save_npc(dc); 1121fcf5ef2aSThomas Huth } 1122fcf5ef2aSThomas Huth 1123fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1124fcf5ef2aSThomas Huth { 1125fcf5ef2aSThomas Huth save_state(dc); 1126ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1127af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1128fcf5ef2aSThomas Huth } 1129fcf5ef2aSThomas Huth 1130186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1131fcf5ef2aSThomas Huth { 1132186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1133186e7890SRichard Henderson 1134186e7890SRichard Henderson e->next = dc->delay_excp_list; 1135186e7890SRichard Henderson dc->delay_excp_list = e; 1136186e7890SRichard Henderson 1137186e7890SRichard Henderson e->lab = gen_new_label(); 1138186e7890SRichard Henderson e->excp = excp; 1139186e7890SRichard Henderson e->pc = dc->pc; 1140186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1141186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1142186e7890SRichard Henderson e->npc = dc->npc; 1143186e7890SRichard Henderson 1144186e7890SRichard Henderson return e->lab; 1145186e7890SRichard Henderson } 1146186e7890SRichard Henderson 1147186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1148186e7890SRichard Henderson { 1149186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1150186e7890SRichard Henderson } 1151186e7890SRichard Henderson 1152186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1153186e7890SRichard Henderson { 1154186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1155186e7890SRichard Henderson TCGLabel *lab; 1156186e7890SRichard Henderson 1157186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1158186e7890SRichard Henderson 1159186e7890SRichard Henderson flush_cond(dc); 1160186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1161186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1162fcf5ef2aSThomas Huth } 1163fcf5ef2aSThomas Huth 11640c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1165fcf5ef2aSThomas Huth { 1166633c4283SRichard Henderson if (dc->npc & 3) { 1167633c4283SRichard Henderson switch (dc->npc) { 1168633c4283SRichard Henderson case JUMP_PC: 1169fcf5ef2aSThomas Huth gen_generic_branch(dc); 1170fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 117199c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1172633c4283SRichard Henderson break; 1173633c4283SRichard Henderson case DYNAMIC_PC: 1174633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1175fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1176633c4283SRichard Henderson dc->pc = dc->npc; 1177633c4283SRichard Henderson break; 1178633c4283SRichard Henderson default: 1179633c4283SRichard Henderson g_assert_not_reached(); 1180633c4283SRichard Henderson } 1181fcf5ef2aSThomas Huth } else { 1182fcf5ef2aSThomas Huth dc->pc = dc->npc; 1183fcf5ef2aSThomas Huth } 1184fcf5ef2aSThomas Huth } 1185fcf5ef2aSThomas Huth 11860c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1187fcf5ef2aSThomas Huth { 1188fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1189fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1190fcf5ef2aSThomas Huth } 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1193fcf5ef2aSThomas Huth DisasContext *dc) 1194fcf5ef2aSThomas Huth { 1195fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1196fcf5ef2aSThomas Huth TCG_COND_NEVER, 1197fcf5ef2aSThomas Huth TCG_COND_EQ, 1198fcf5ef2aSThomas Huth TCG_COND_LE, 1199fcf5ef2aSThomas Huth TCG_COND_LT, 1200fcf5ef2aSThomas Huth TCG_COND_LEU, 1201fcf5ef2aSThomas Huth TCG_COND_LTU, 1202fcf5ef2aSThomas Huth -1, /* neg */ 1203fcf5ef2aSThomas Huth -1, /* overflow */ 1204fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1205fcf5ef2aSThomas Huth TCG_COND_NE, 1206fcf5ef2aSThomas Huth TCG_COND_GT, 1207fcf5ef2aSThomas Huth TCG_COND_GE, 1208fcf5ef2aSThomas Huth TCG_COND_GTU, 1209fcf5ef2aSThomas Huth TCG_COND_GEU, 1210fcf5ef2aSThomas Huth -1, /* pos */ 1211fcf5ef2aSThomas Huth -1, /* no overflow */ 1212fcf5ef2aSThomas Huth }; 1213fcf5ef2aSThomas Huth 1214fcf5ef2aSThomas Huth static int logic_cond[16] = { 1215fcf5ef2aSThomas Huth TCG_COND_NEVER, 1216fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1217fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1218fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1219fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1220fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1221fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1222fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1223fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1224fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1225fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1226fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1227fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1228fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1229fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1230fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1231fcf5ef2aSThomas Huth }; 1232fcf5ef2aSThomas Huth 1233fcf5ef2aSThomas Huth TCGv_i32 r_src; 1234fcf5ef2aSThomas Huth TCGv r_dst; 1235fcf5ef2aSThomas Huth 1236fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1237fcf5ef2aSThomas Huth if (xcc) { 1238fcf5ef2aSThomas Huth r_src = cpu_xcc; 1239fcf5ef2aSThomas Huth } else { 1240fcf5ef2aSThomas Huth r_src = cpu_psr; 1241fcf5ef2aSThomas Huth } 1242fcf5ef2aSThomas Huth #else 1243fcf5ef2aSThomas Huth r_src = cpu_psr; 1244fcf5ef2aSThomas Huth #endif 1245fcf5ef2aSThomas Huth 1246fcf5ef2aSThomas Huth switch (dc->cc_op) { 1247fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1248fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1249fcf5ef2aSThomas Huth do_compare_dst_0: 1250fcf5ef2aSThomas Huth cmp->is_bool = false; 125100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1252fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1253fcf5ef2aSThomas Huth if (!xcc) { 1254fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1255fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth } 1258fcf5ef2aSThomas Huth #endif 1259fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1260fcf5ef2aSThomas Huth break; 1261fcf5ef2aSThomas Huth 1262fcf5ef2aSThomas Huth case CC_OP_SUB: 1263fcf5ef2aSThomas Huth switch (cond) { 1264fcf5ef2aSThomas Huth case 6: /* neg */ 1265fcf5ef2aSThomas Huth case 14: /* pos */ 1266fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1267fcf5ef2aSThomas Huth goto do_compare_dst_0; 1268fcf5ef2aSThomas Huth 1269fcf5ef2aSThomas Huth case 7: /* overflow */ 1270fcf5ef2aSThomas Huth case 15: /* !overflow */ 1271fcf5ef2aSThomas Huth goto do_dynamic; 1272fcf5ef2aSThomas Huth 1273fcf5ef2aSThomas Huth default: 1274fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1275fcf5ef2aSThomas Huth cmp->is_bool = false; 1276fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1277fcf5ef2aSThomas Huth if (!xcc) { 1278fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1279fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1280fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1281fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1282fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1283fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth } 1286fcf5ef2aSThomas Huth #endif 1287fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1288fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1289fcf5ef2aSThomas Huth break; 1290fcf5ef2aSThomas Huth } 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth 1293fcf5ef2aSThomas Huth default: 1294fcf5ef2aSThomas Huth do_dynamic: 1295ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1296fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1297fcf5ef2aSThomas Huth /* FALLTHRU */ 1298fcf5ef2aSThomas Huth 1299fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1300fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1301fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1302fcf5ef2aSThomas Huth cmp->is_bool = true; 1303fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 130400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1305fcf5ef2aSThomas Huth 1306fcf5ef2aSThomas Huth switch (cond) { 1307fcf5ef2aSThomas Huth case 0x0: 1308fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1309fcf5ef2aSThomas Huth break; 1310fcf5ef2aSThomas Huth case 0x1: 1311fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1312fcf5ef2aSThomas Huth break; 1313fcf5ef2aSThomas Huth case 0x2: 1314fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1315fcf5ef2aSThomas Huth break; 1316fcf5ef2aSThomas Huth case 0x3: 1317fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 0x4: 1320fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 0x5: 1323fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth case 0x6: 1326fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 0x7: 1329fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth case 0x8: 1332fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0x9: 1335fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0xa: 1338fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 0xb: 1341fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0xc: 1344fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 0xd: 1347fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth case 0xe: 1350fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 0xf: 1353fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth } 1356fcf5ef2aSThomas Huth break; 1357fcf5ef2aSThomas Huth } 1358fcf5ef2aSThomas Huth } 1359fcf5ef2aSThomas Huth 1360fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1361fcf5ef2aSThomas Huth { 1362fcf5ef2aSThomas Huth unsigned int offset; 1363fcf5ef2aSThomas Huth TCGv r_dst; 1364fcf5ef2aSThomas Huth 1365fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1366fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1367fcf5ef2aSThomas Huth cmp->is_bool = true; 1368fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 136900ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1370fcf5ef2aSThomas Huth 1371fcf5ef2aSThomas Huth switch (cc) { 1372fcf5ef2aSThomas Huth default: 1373fcf5ef2aSThomas Huth case 0x0: 1374fcf5ef2aSThomas Huth offset = 0; 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 0x1: 1377fcf5ef2aSThomas Huth offset = 32 - 10; 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth case 0x2: 1380fcf5ef2aSThomas Huth offset = 34 - 10; 1381fcf5ef2aSThomas Huth break; 1382fcf5ef2aSThomas Huth case 0x3: 1383fcf5ef2aSThomas Huth offset = 36 - 10; 1384fcf5ef2aSThomas Huth break; 1385fcf5ef2aSThomas Huth } 1386fcf5ef2aSThomas Huth 1387fcf5ef2aSThomas Huth switch (cond) { 1388fcf5ef2aSThomas Huth case 0x0: 1389fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1390fcf5ef2aSThomas Huth break; 1391fcf5ef2aSThomas Huth case 0x1: 1392fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1393fcf5ef2aSThomas Huth break; 1394fcf5ef2aSThomas Huth case 0x2: 1395fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth case 0x3: 1398fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1399fcf5ef2aSThomas Huth break; 1400fcf5ef2aSThomas Huth case 0x4: 1401fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1402fcf5ef2aSThomas Huth break; 1403fcf5ef2aSThomas Huth case 0x5: 1404fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1405fcf5ef2aSThomas Huth break; 1406fcf5ef2aSThomas Huth case 0x6: 1407fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1408fcf5ef2aSThomas Huth break; 1409fcf5ef2aSThomas Huth case 0x7: 1410fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth case 0x8: 1413fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1414fcf5ef2aSThomas Huth break; 1415fcf5ef2aSThomas Huth case 0x9: 1416fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1417fcf5ef2aSThomas Huth break; 1418fcf5ef2aSThomas Huth case 0xa: 1419fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1420fcf5ef2aSThomas Huth break; 1421fcf5ef2aSThomas Huth case 0xb: 1422fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1423fcf5ef2aSThomas Huth break; 1424fcf5ef2aSThomas Huth case 0xc: 1425fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1426fcf5ef2aSThomas Huth break; 1427fcf5ef2aSThomas Huth case 0xd: 1428fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case 0xe: 1431fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth case 0xf: 1434fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1435fcf5ef2aSThomas Huth break; 1436fcf5ef2aSThomas Huth } 1437fcf5ef2aSThomas Huth } 1438fcf5ef2aSThomas Huth 1439fcf5ef2aSThomas Huth // Inverted logic 1440ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1441ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1442fcf5ef2aSThomas Huth TCG_COND_NE, 1443fcf5ef2aSThomas Huth TCG_COND_GT, 1444fcf5ef2aSThomas Huth TCG_COND_GE, 1445ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1446fcf5ef2aSThomas Huth TCG_COND_EQ, 1447fcf5ef2aSThomas Huth TCG_COND_LE, 1448fcf5ef2aSThomas Huth TCG_COND_LT, 1449fcf5ef2aSThomas Huth }; 1450fcf5ef2aSThomas Huth 1451fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1452fcf5ef2aSThomas Huth { 1453fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1454fcf5ef2aSThomas Huth cmp->is_bool = false; 1455fcf5ef2aSThomas Huth cmp->c1 = r_src; 145600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth 1459baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1460baf3dbf2SRichard Henderson { 1461baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1462baf3dbf2SRichard Henderson } 1463baf3dbf2SRichard Henderson 1464baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1465baf3dbf2SRichard Henderson { 1466baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1467baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1468baf3dbf2SRichard Henderson } 1469baf3dbf2SRichard Henderson 1470baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1471baf3dbf2SRichard Henderson { 1472baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1473baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1474baf3dbf2SRichard Henderson } 1475baf3dbf2SRichard Henderson 1476baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1477baf3dbf2SRichard Henderson { 1478baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1479baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1480baf3dbf2SRichard Henderson } 1481baf3dbf2SRichard Henderson 1482c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1483c6d83e4fSRichard Henderson { 1484c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1485c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1486c6d83e4fSRichard Henderson } 1487c6d83e4fSRichard Henderson 1488c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1489c6d83e4fSRichard Henderson { 1490c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1491c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1492c6d83e4fSRichard Henderson } 1493c6d83e4fSRichard Henderson 1494c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1495c6d83e4fSRichard Henderson { 1496c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1497c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1498c6d83e4fSRichard Henderson } 1499c6d83e4fSRichard Henderson 1500fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15010c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1502fcf5ef2aSThomas Huth { 1503fcf5ef2aSThomas Huth switch (fccno) { 1504fcf5ef2aSThomas Huth case 0: 1505ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1506fcf5ef2aSThomas Huth break; 1507fcf5ef2aSThomas Huth case 1: 1508ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1509fcf5ef2aSThomas Huth break; 1510fcf5ef2aSThomas Huth case 2: 1511ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1512fcf5ef2aSThomas Huth break; 1513fcf5ef2aSThomas Huth case 3: 1514ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1515fcf5ef2aSThomas Huth break; 1516fcf5ef2aSThomas Huth } 1517fcf5ef2aSThomas Huth } 1518fcf5ef2aSThomas Huth 15190c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1520fcf5ef2aSThomas Huth { 1521fcf5ef2aSThomas Huth switch (fccno) { 1522fcf5ef2aSThomas Huth case 0: 1523ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1524fcf5ef2aSThomas Huth break; 1525fcf5ef2aSThomas Huth case 1: 1526ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1527fcf5ef2aSThomas Huth break; 1528fcf5ef2aSThomas Huth case 2: 1529ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1530fcf5ef2aSThomas Huth break; 1531fcf5ef2aSThomas Huth case 3: 1532ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1533fcf5ef2aSThomas Huth break; 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth } 1536fcf5ef2aSThomas Huth 15370c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1538fcf5ef2aSThomas Huth { 1539fcf5ef2aSThomas Huth switch (fccno) { 1540fcf5ef2aSThomas Huth case 0: 1541ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1542fcf5ef2aSThomas Huth break; 1543fcf5ef2aSThomas Huth case 1: 1544ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1545fcf5ef2aSThomas Huth break; 1546fcf5ef2aSThomas Huth case 2: 1547ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1548fcf5ef2aSThomas Huth break; 1549fcf5ef2aSThomas Huth case 3: 1550ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1551fcf5ef2aSThomas Huth break; 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth } 1554fcf5ef2aSThomas Huth 15550c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1556fcf5ef2aSThomas Huth { 1557fcf5ef2aSThomas Huth switch (fccno) { 1558fcf5ef2aSThomas Huth case 0: 1559ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1560fcf5ef2aSThomas Huth break; 1561fcf5ef2aSThomas Huth case 1: 1562ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1563fcf5ef2aSThomas Huth break; 1564fcf5ef2aSThomas Huth case 2: 1565ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1566fcf5ef2aSThomas Huth break; 1567fcf5ef2aSThomas Huth case 3: 1568ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1569fcf5ef2aSThomas Huth break; 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth 15730c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1574fcf5ef2aSThomas Huth { 1575fcf5ef2aSThomas Huth switch (fccno) { 1576fcf5ef2aSThomas Huth case 0: 1577ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1578fcf5ef2aSThomas Huth break; 1579fcf5ef2aSThomas Huth case 1: 1580ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1581fcf5ef2aSThomas Huth break; 1582fcf5ef2aSThomas Huth case 2: 1583ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1584fcf5ef2aSThomas Huth break; 1585fcf5ef2aSThomas Huth case 3: 1586ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1587fcf5ef2aSThomas Huth break; 1588fcf5ef2aSThomas Huth } 1589fcf5ef2aSThomas Huth } 1590fcf5ef2aSThomas Huth 15910c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1592fcf5ef2aSThomas Huth { 1593fcf5ef2aSThomas Huth switch (fccno) { 1594fcf5ef2aSThomas Huth case 0: 1595ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1596fcf5ef2aSThomas Huth break; 1597fcf5ef2aSThomas Huth case 1: 1598ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1599fcf5ef2aSThomas Huth break; 1600fcf5ef2aSThomas Huth case 2: 1601ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1602fcf5ef2aSThomas Huth break; 1603fcf5ef2aSThomas Huth case 3: 1604ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1605fcf5ef2aSThomas Huth break; 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth } 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth #else 1610fcf5ef2aSThomas Huth 16110c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1612fcf5ef2aSThomas Huth { 1613ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1614fcf5ef2aSThomas Huth } 1615fcf5ef2aSThomas Huth 16160c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1617fcf5ef2aSThomas Huth { 1618ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1619fcf5ef2aSThomas Huth } 1620fcf5ef2aSThomas Huth 16210c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1622fcf5ef2aSThomas Huth { 1623ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth 16260c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1627fcf5ef2aSThomas Huth { 1628ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1629fcf5ef2aSThomas Huth } 1630fcf5ef2aSThomas Huth 16310c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1632fcf5ef2aSThomas Huth { 1633ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth 16360c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1637fcf5ef2aSThomas Huth { 1638ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth #endif 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1645fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1646fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1647fcf5ef2aSThomas Huth } 1648fcf5ef2aSThomas Huth 1649fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1650fcf5ef2aSThomas Huth { 1651fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1652fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1653fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1654fcf5ef2aSThomas Huth return 1; 1655fcf5ef2aSThomas Huth } 1656fcf5ef2aSThomas Huth #endif 1657fcf5ef2aSThomas Huth return 0; 1658fcf5ef2aSThomas Huth } 1659fcf5ef2aSThomas Huth 1660fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16610c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1662fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1663fcf5ef2aSThomas Huth { 1664fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1665fcf5ef2aSThomas Huth 1666ad75a51eSRichard Henderson gen(tcg_env); 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1669fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1670fcf5ef2aSThomas Huth } 1671fcf5ef2aSThomas Huth #endif 1672fcf5ef2aSThomas Huth 1673fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16740c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1675fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1676fcf5ef2aSThomas Huth { 1677fcf5ef2aSThomas Huth TCGv_i64 dst; 1678fcf5ef2aSThomas Huth TCGv_i32 src; 1679fcf5ef2aSThomas Huth 1680fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1681fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1682fcf5ef2aSThomas Huth 1683ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1684ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1687fcf5ef2aSThomas Huth } 1688fcf5ef2aSThomas Huth #endif 1689fcf5ef2aSThomas Huth 16900c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1691fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1692fcf5ef2aSThomas Huth { 1693fcf5ef2aSThomas Huth TCGv_i64 dst; 1694fcf5ef2aSThomas Huth TCGv_i32 src; 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1697fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1698fcf5ef2aSThomas Huth 1699ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1702fcf5ef2aSThomas Huth } 1703fcf5ef2aSThomas Huth 17040c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1705fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1706fcf5ef2aSThomas Huth { 1707fcf5ef2aSThomas Huth TCGv_i32 dst; 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1710fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1711fcf5ef2aSThomas Huth 1712ad75a51eSRichard Henderson gen(dst, tcg_env); 1713ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1714fcf5ef2aSThomas Huth 1715fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth 17180c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1719fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1720fcf5ef2aSThomas Huth { 1721fcf5ef2aSThomas Huth TCGv_i64 dst; 1722fcf5ef2aSThomas Huth 1723fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1724fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1725fcf5ef2aSThomas Huth 1726ad75a51eSRichard Henderson gen(dst, tcg_env); 1727ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth 17320c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1733fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1734fcf5ef2aSThomas Huth { 1735fcf5ef2aSThomas Huth TCGv_i32 src; 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1738fcf5ef2aSThomas Huth 1739ad75a51eSRichard Henderson gen(tcg_env, src); 1740fcf5ef2aSThomas Huth 1741fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1742fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1743fcf5ef2aSThomas Huth } 1744fcf5ef2aSThomas Huth 17450c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1746fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1747fcf5ef2aSThomas Huth { 1748fcf5ef2aSThomas Huth TCGv_i64 src; 1749fcf5ef2aSThomas Huth 1750fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1751fcf5ef2aSThomas Huth 1752ad75a51eSRichard Henderson gen(tcg_env, src); 1753fcf5ef2aSThomas Huth 1754fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1755fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1756fcf5ef2aSThomas Huth } 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth /* asi moves */ 1759fcf5ef2aSThomas Huth typedef enum { 1760fcf5ef2aSThomas Huth GET_ASI_HELPER, 1761fcf5ef2aSThomas Huth GET_ASI_EXCP, 1762fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1763fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1764fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1765fcf5ef2aSThomas Huth GET_ASI_SHORT, 1766fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1767fcf5ef2aSThomas Huth GET_ASI_BFILL, 1768fcf5ef2aSThomas Huth } ASIType; 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth typedef struct { 1771fcf5ef2aSThomas Huth ASIType type; 1772fcf5ef2aSThomas Huth int asi; 1773fcf5ef2aSThomas Huth int mem_idx; 177414776ab5STony Nguyen MemOp memop; 1775fcf5ef2aSThomas Huth } DisasASI; 1776fcf5ef2aSThomas Huth 1777811cc0b0SRichard Henderson /* 1778811cc0b0SRichard Henderson * Build DisasASI. 1779811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1780811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1781811cc0b0SRichard Henderson */ 1782811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1783fcf5ef2aSThomas Huth { 1784fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1785fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1786fcf5ef2aSThomas Huth 1787811cc0b0SRichard Henderson if (asi == -1) { 1788811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1789811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1790811cc0b0SRichard Henderson goto done; 1791811cc0b0SRichard Henderson } 1792811cc0b0SRichard Henderson 1793fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1794fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1795811cc0b0SRichard Henderson if (asi < 0) { 1796fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1797fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1798fcf5ef2aSThomas Huth } else if (supervisor(dc) 1799fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1800fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1801fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1802fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1803fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1804fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1805fcf5ef2aSThomas Huth switch (asi) { 1806fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1807fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1808fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1809fcf5ef2aSThomas Huth break; 1810fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1811fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1812fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1813fcf5ef2aSThomas Huth break; 1814fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1815fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1816fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1817fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1818fcf5ef2aSThomas Huth break; 1819fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1820fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1821fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1822fcf5ef2aSThomas Huth break; 1823fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1824fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1825fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1826fcf5ef2aSThomas Huth break; 1827fcf5ef2aSThomas Huth } 18286e10f37cSKONRAD Frederic 18296e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18306e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18316e10f37cSKONRAD Frederic */ 18326e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1833fcf5ef2aSThomas Huth } else { 1834fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1835fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1836fcf5ef2aSThomas Huth } 1837fcf5ef2aSThomas Huth #else 1838811cc0b0SRichard Henderson if (asi < 0) { 1839fcf5ef2aSThomas Huth asi = dc->asi; 1840fcf5ef2aSThomas Huth } 1841fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1842fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1843fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1844fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1845fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1846fcf5ef2aSThomas Huth done properly in the helper. */ 1847fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1848fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1849fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1850fcf5ef2aSThomas Huth } else { 1851fcf5ef2aSThomas Huth switch (asi) { 1852fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1853fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1854fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1855fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1856fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1857fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1858fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1859fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1860fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1861fcf5ef2aSThomas Huth break; 1862fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1863fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1864fcf5ef2aSThomas Huth case ASI_TWINX_N: 1865fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1866fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1867fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 18689a10756dSArtyom Tarasenko if (hypervisor(dc)) { 186984f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 18709a10756dSArtyom Tarasenko } else { 1871fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 18729a10756dSArtyom Tarasenko } 1873fcf5ef2aSThomas Huth break; 1874fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1875fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1876fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1877fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1878fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1879fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1880fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1881fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1882fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1883fcf5ef2aSThomas Huth break; 1884fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1885fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1886fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1887fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1888fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1889fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1890fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1891fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1892fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1893fcf5ef2aSThomas Huth break; 1894fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1895fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1896fcf5ef2aSThomas Huth case ASI_TWINX_S: 1897fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1898fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1899fcf5ef2aSThomas Huth case ASI_BLK_S: 1900fcf5ef2aSThomas Huth case ASI_BLK_SL: 1901fcf5ef2aSThomas Huth case ASI_FL8_S: 1902fcf5ef2aSThomas Huth case ASI_FL8_SL: 1903fcf5ef2aSThomas Huth case ASI_FL16_S: 1904fcf5ef2aSThomas Huth case ASI_FL16_SL: 1905fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1906fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1907fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1908fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1909fcf5ef2aSThomas Huth } 1910fcf5ef2aSThomas Huth break; 1911fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1912fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1913fcf5ef2aSThomas Huth case ASI_TWINX_P: 1914fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1915fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1916fcf5ef2aSThomas Huth case ASI_BLK_P: 1917fcf5ef2aSThomas Huth case ASI_BLK_PL: 1918fcf5ef2aSThomas Huth case ASI_FL8_P: 1919fcf5ef2aSThomas Huth case ASI_FL8_PL: 1920fcf5ef2aSThomas Huth case ASI_FL16_P: 1921fcf5ef2aSThomas Huth case ASI_FL16_PL: 1922fcf5ef2aSThomas Huth break; 1923fcf5ef2aSThomas Huth } 1924fcf5ef2aSThomas Huth switch (asi) { 1925fcf5ef2aSThomas Huth case ASI_REAL: 1926fcf5ef2aSThomas Huth case ASI_REAL_IO: 1927fcf5ef2aSThomas Huth case ASI_REAL_L: 1928fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1929fcf5ef2aSThomas Huth case ASI_N: 1930fcf5ef2aSThomas Huth case ASI_NL: 1931fcf5ef2aSThomas Huth case ASI_AIUP: 1932fcf5ef2aSThomas Huth case ASI_AIUPL: 1933fcf5ef2aSThomas Huth case ASI_AIUS: 1934fcf5ef2aSThomas Huth case ASI_AIUSL: 1935fcf5ef2aSThomas Huth case ASI_S: 1936fcf5ef2aSThomas Huth case ASI_SL: 1937fcf5ef2aSThomas Huth case ASI_P: 1938fcf5ef2aSThomas Huth case ASI_PL: 1939fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1940fcf5ef2aSThomas Huth break; 1941fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1942fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1943fcf5ef2aSThomas Huth case ASI_TWINX_N: 1944fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1945fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1946fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1947fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1948fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1949fcf5ef2aSThomas Huth case ASI_TWINX_P: 1950fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1951fcf5ef2aSThomas Huth case ASI_TWINX_S: 1952fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1953fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1954fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1955fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1956fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1957fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1958fcf5ef2aSThomas Huth break; 1959fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1960fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1961fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1962fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1963fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1964fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1965fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1966fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1967fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1968fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1969fcf5ef2aSThomas Huth case ASI_BLK_S: 1970fcf5ef2aSThomas Huth case ASI_BLK_SL: 1971fcf5ef2aSThomas Huth case ASI_BLK_P: 1972fcf5ef2aSThomas Huth case ASI_BLK_PL: 1973fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1974fcf5ef2aSThomas Huth break; 1975fcf5ef2aSThomas Huth case ASI_FL8_S: 1976fcf5ef2aSThomas Huth case ASI_FL8_SL: 1977fcf5ef2aSThomas Huth case ASI_FL8_P: 1978fcf5ef2aSThomas Huth case ASI_FL8_PL: 1979fcf5ef2aSThomas Huth memop = MO_UB; 1980fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1981fcf5ef2aSThomas Huth break; 1982fcf5ef2aSThomas Huth case ASI_FL16_S: 1983fcf5ef2aSThomas Huth case ASI_FL16_SL: 1984fcf5ef2aSThomas Huth case ASI_FL16_P: 1985fcf5ef2aSThomas Huth case ASI_FL16_PL: 1986fcf5ef2aSThomas Huth memop = MO_TEUW; 1987fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1988fcf5ef2aSThomas Huth break; 1989fcf5ef2aSThomas Huth } 1990fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1991fcf5ef2aSThomas Huth if (asi & 8) { 1992fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1993fcf5ef2aSThomas Huth } 1994fcf5ef2aSThomas Huth } 1995fcf5ef2aSThomas Huth #endif 1996fcf5ef2aSThomas Huth 1997811cc0b0SRichard Henderson done: 1998fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1999fcf5ef2aSThomas Huth } 2000fcf5ef2aSThomas Huth 2001a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2002a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2003a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2004a76779eeSRichard Henderson { 2005a76779eeSRichard Henderson g_assert_not_reached(); 2006a76779eeSRichard Henderson } 2007a76779eeSRichard Henderson 2008a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2009a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2010a76779eeSRichard Henderson { 2011a76779eeSRichard Henderson g_assert_not_reached(); 2012a76779eeSRichard Henderson } 2013a76779eeSRichard Henderson #endif 2014a76779eeSRichard Henderson 201542071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2016fcf5ef2aSThomas Huth { 2017c03a0fd1SRichard Henderson switch (da->type) { 2018fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2019fcf5ef2aSThomas Huth break; 2020fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2021fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2022fcf5ef2aSThomas Huth break; 2023fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2024c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2025fcf5ef2aSThomas Huth break; 2026fcf5ef2aSThomas Huth default: 2027fcf5ef2aSThomas Huth { 2028c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2029c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2030fcf5ef2aSThomas Huth 2031fcf5ef2aSThomas Huth save_state(dc); 2032fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2033ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2034fcf5ef2aSThomas Huth #else 2035fcf5ef2aSThomas Huth { 2036fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2037ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2038fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2039fcf5ef2aSThomas Huth } 2040fcf5ef2aSThomas Huth #endif 2041fcf5ef2aSThomas Huth } 2042fcf5ef2aSThomas Huth break; 2043fcf5ef2aSThomas Huth } 2044fcf5ef2aSThomas Huth } 2045fcf5ef2aSThomas Huth 204642071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2047c03a0fd1SRichard Henderson { 2048c03a0fd1SRichard Henderson switch (da->type) { 2049fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2050fcf5ef2aSThomas Huth break; 2051c03a0fd1SRichard Henderson 2052fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2053c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2054fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2055fcf5ef2aSThomas Huth break; 2056c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 20573390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 20583390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2059fcf5ef2aSThomas Huth break; 2060c03a0fd1SRichard Henderson } 2061c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2062c03a0fd1SRichard Henderson /* fall through */ 2063c03a0fd1SRichard Henderson 2064c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2065c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2066c03a0fd1SRichard Henderson break; 2067c03a0fd1SRichard Henderson 2068fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2069c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2070fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2071fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2072fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2073fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2074fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2075fcf5ef2aSThomas Huth { 2076fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2077fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 207800ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2079fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2080fcf5ef2aSThomas Huth int i; 2081fcf5ef2aSThomas Huth 2082fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2083fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2084fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2085fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2086fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2087c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2088c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2089fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2090fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2091fcf5ef2aSThomas Huth } 2092fcf5ef2aSThomas Huth } 2093fcf5ef2aSThomas Huth break; 2094c03a0fd1SRichard Henderson 2095fcf5ef2aSThomas Huth default: 2096fcf5ef2aSThomas Huth { 2097c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2098c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2099fcf5ef2aSThomas Huth 2100fcf5ef2aSThomas Huth save_state(dc); 2101fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2102ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2103fcf5ef2aSThomas Huth #else 2104fcf5ef2aSThomas Huth { 2105fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2106fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2107ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2108fcf5ef2aSThomas Huth } 2109fcf5ef2aSThomas Huth #endif 2110fcf5ef2aSThomas Huth 2111fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2112fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2113fcf5ef2aSThomas Huth } 2114fcf5ef2aSThomas Huth break; 2115fcf5ef2aSThomas Huth } 2116fcf5ef2aSThomas Huth } 2117fcf5ef2aSThomas Huth 2118dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2119c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2120c03a0fd1SRichard Henderson { 2121c03a0fd1SRichard Henderson switch (da->type) { 2122c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2123c03a0fd1SRichard Henderson break; 2124c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2125dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2126dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2127c03a0fd1SRichard Henderson break; 2128c03a0fd1SRichard Henderson default: 2129c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2130c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2131c03a0fd1SRichard Henderson break; 2132c03a0fd1SRichard Henderson } 2133c03a0fd1SRichard Henderson } 2134c03a0fd1SRichard Henderson 2135d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2136c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2137c03a0fd1SRichard Henderson { 2138c03a0fd1SRichard Henderson switch (da->type) { 2139fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2140c03a0fd1SRichard Henderson return; 2141fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2142c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2143c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2144fcf5ef2aSThomas Huth break; 2145fcf5ef2aSThomas Huth default: 2146fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2147fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2148fcf5ef2aSThomas Huth break; 2149fcf5ef2aSThomas Huth } 2150fcf5ef2aSThomas Huth } 2151fcf5ef2aSThomas Huth 2152cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2153c03a0fd1SRichard Henderson { 2154c03a0fd1SRichard Henderson switch (da->type) { 2155fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2158cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2159cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2160fcf5ef2aSThomas Huth break; 2161fcf5ef2aSThomas Huth default: 21623db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 21633db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2164af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2165ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 21663db010c3SRichard Henderson } else { 2167c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 216800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 21693db010c3SRichard Henderson TCGv_i64 s64, t64; 21703db010c3SRichard Henderson 21713db010c3SRichard Henderson save_state(dc); 21723db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2173ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 21743db010c3SRichard Henderson 217500ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2176ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 21773db010c3SRichard Henderson 21783db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 21793db010c3SRichard Henderson 21803db010c3SRichard Henderson /* End the TB. */ 21813db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 21823db010c3SRichard Henderson } 2183fcf5ef2aSThomas Huth break; 2184fcf5ef2aSThomas Huth } 2185fcf5ef2aSThomas Huth } 2186fcf5ef2aSThomas Huth 2187287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 21883259b9e2SRichard Henderson TCGv addr, int rd) 2189fcf5ef2aSThomas Huth { 21903259b9e2SRichard Henderson MemOp memop = da->memop; 21913259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2192fcf5ef2aSThomas Huth TCGv_i32 d32; 2193fcf5ef2aSThomas Huth TCGv_i64 d64; 2194287b1152SRichard Henderson TCGv addr_tmp; 2195fcf5ef2aSThomas Huth 21963259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 21973259b9e2SRichard Henderson if (size == MO_128) { 21983259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 21993259b9e2SRichard Henderson } 22003259b9e2SRichard Henderson 22013259b9e2SRichard Henderson switch (da->type) { 2202fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2203fcf5ef2aSThomas Huth break; 2204fcf5ef2aSThomas Huth 2205fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 22063259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2207fcf5ef2aSThomas Huth switch (size) { 22083259b9e2SRichard Henderson case MO_32: 2209fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 22103259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2211fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2212fcf5ef2aSThomas Huth break; 22133259b9e2SRichard Henderson 22143259b9e2SRichard Henderson case MO_64: 22153259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2216fcf5ef2aSThomas Huth break; 22173259b9e2SRichard Henderson 22183259b9e2SRichard Henderson case MO_128: 2219fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 22203259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2221287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2222287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2223287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2224fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2225fcf5ef2aSThomas Huth break; 2226fcf5ef2aSThomas Huth default: 2227fcf5ef2aSThomas Huth g_assert_not_reached(); 2228fcf5ef2aSThomas Huth } 2229fcf5ef2aSThomas Huth break; 2230fcf5ef2aSThomas Huth 2231fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2232fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 22333259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2234fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2235287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2236287b1152SRichard Henderson for (int i = 0; ; ++i) { 22373259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 22383259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2239fcf5ef2aSThomas Huth if (i == 7) { 2240fcf5ef2aSThomas Huth break; 2241fcf5ef2aSThomas Huth } 2242287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2243287b1152SRichard Henderson addr = addr_tmp; 2244fcf5ef2aSThomas Huth } 2245fcf5ef2aSThomas Huth } else { 2246fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2247fcf5ef2aSThomas Huth } 2248fcf5ef2aSThomas Huth break; 2249fcf5ef2aSThomas Huth 2250fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2251fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 22523259b9e2SRichard Henderson if (orig_size == MO_64) { 22533259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 22543259b9e2SRichard Henderson memop | MO_ALIGN); 2255fcf5ef2aSThomas Huth } else { 2256fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth break; 2259fcf5ef2aSThomas Huth 2260fcf5ef2aSThomas Huth default: 2261fcf5ef2aSThomas Huth { 22623259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 22633259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2264fcf5ef2aSThomas Huth 2265fcf5ef2aSThomas Huth save_state(dc); 2266fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2267fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2268fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2269fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2270fcf5ef2aSThomas Huth switch (size) { 22713259b9e2SRichard Henderson case MO_32: 2272fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2273ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2274fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2275fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2276fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2277fcf5ef2aSThomas Huth break; 22783259b9e2SRichard Henderson case MO_64: 22793259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 22803259b9e2SRichard Henderson r_asi, r_mop); 2281fcf5ef2aSThomas Huth break; 22823259b9e2SRichard Henderson case MO_128: 2283fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2284ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2285287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2286287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2287287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 22883259b9e2SRichard Henderson r_asi, r_mop); 2289fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2290fcf5ef2aSThomas Huth break; 2291fcf5ef2aSThomas Huth default: 2292fcf5ef2aSThomas Huth g_assert_not_reached(); 2293fcf5ef2aSThomas Huth } 2294fcf5ef2aSThomas Huth } 2295fcf5ef2aSThomas Huth break; 2296fcf5ef2aSThomas Huth } 2297fcf5ef2aSThomas Huth } 2298fcf5ef2aSThomas Huth 2299287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 23003259b9e2SRichard Henderson TCGv addr, int rd) 23013259b9e2SRichard Henderson { 23023259b9e2SRichard Henderson MemOp memop = da->memop; 23033259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2304fcf5ef2aSThomas Huth TCGv_i32 d32; 2305287b1152SRichard Henderson TCGv addr_tmp; 2306fcf5ef2aSThomas Huth 23073259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23083259b9e2SRichard Henderson if (size == MO_128) { 23093259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23103259b9e2SRichard Henderson } 23113259b9e2SRichard Henderson 23123259b9e2SRichard Henderson switch (da->type) { 2313fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2314fcf5ef2aSThomas Huth break; 2315fcf5ef2aSThomas Huth 2316fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23173259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2318fcf5ef2aSThomas Huth switch (size) { 23193259b9e2SRichard Henderson case MO_32: 2320fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 23213259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2322fcf5ef2aSThomas Huth break; 23233259b9e2SRichard Henderson case MO_64: 23243259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23253259b9e2SRichard Henderson memop | MO_ALIGN_4); 2326fcf5ef2aSThomas Huth break; 23273259b9e2SRichard Henderson case MO_128: 2328fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2329fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2330fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2331fcf5ef2aSThomas Huth having to probe the second page before performing the first 2332fcf5ef2aSThomas Huth write. */ 23333259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23343259b9e2SRichard Henderson memop | MO_ALIGN_16); 2335287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2336287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2337287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2338fcf5ef2aSThomas Huth break; 2339fcf5ef2aSThomas Huth default: 2340fcf5ef2aSThomas Huth g_assert_not_reached(); 2341fcf5ef2aSThomas Huth } 2342fcf5ef2aSThomas Huth break; 2343fcf5ef2aSThomas Huth 2344fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2345fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 23463259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2347fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2348287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2349287b1152SRichard Henderson for (int i = 0; ; ++i) { 23503259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23513259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2352fcf5ef2aSThomas Huth if (i == 7) { 2353fcf5ef2aSThomas Huth break; 2354fcf5ef2aSThomas Huth } 2355287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2356287b1152SRichard Henderson addr = addr_tmp; 2357fcf5ef2aSThomas Huth } 2358fcf5ef2aSThomas Huth } else { 2359fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2360fcf5ef2aSThomas Huth } 2361fcf5ef2aSThomas Huth break; 2362fcf5ef2aSThomas Huth 2363fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2364fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 23653259b9e2SRichard Henderson if (orig_size == MO_64) { 23663259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23673259b9e2SRichard Henderson memop | MO_ALIGN); 2368fcf5ef2aSThomas Huth } else { 2369fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2370fcf5ef2aSThomas Huth } 2371fcf5ef2aSThomas Huth break; 2372fcf5ef2aSThomas Huth 2373fcf5ef2aSThomas Huth default: 2374fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2375fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2376fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2377fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2378fcf5ef2aSThomas Huth break; 2379fcf5ef2aSThomas Huth } 2380fcf5ef2aSThomas Huth } 2381fcf5ef2aSThomas Huth 238242071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2383fcf5ef2aSThomas Huth { 2384a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2385a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2386fcf5ef2aSThomas Huth 2387c03a0fd1SRichard Henderson switch (da->type) { 2388fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2389fcf5ef2aSThomas Huth return; 2390fcf5ef2aSThomas Huth 2391fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2392ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2393ebbbec92SRichard Henderson { 2394ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2395ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2396ebbbec92SRichard Henderson 2397ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2398ebbbec92SRichard Henderson /* 2399ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2400ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2401ebbbec92SRichard Henderson * the order of the writebacks. 2402ebbbec92SRichard Henderson */ 2403ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2404ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2405ebbbec92SRichard Henderson } else { 2406ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2407ebbbec92SRichard Henderson } 2408ebbbec92SRichard Henderson } 2409fcf5ef2aSThomas Huth break; 2410ebbbec92SRichard Henderson #else 2411ebbbec92SRichard Henderson g_assert_not_reached(); 2412ebbbec92SRichard Henderson #endif 2413fcf5ef2aSThomas Huth 2414fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2415fcf5ef2aSThomas Huth { 2416fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2417fcf5ef2aSThomas Huth 2418c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2419fcf5ef2aSThomas Huth 2420fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2421fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2422fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2423c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2424a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2425fcf5ef2aSThomas Huth } else { 2426a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2427fcf5ef2aSThomas Huth } 2428fcf5ef2aSThomas Huth } 2429fcf5ef2aSThomas Huth break; 2430fcf5ef2aSThomas Huth 2431fcf5ef2aSThomas Huth default: 2432fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2433fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2434fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2435fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2436fcf5ef2aSThomas Huth { 2437c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2438c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2439fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth save_state(dc); 2442ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2443fcf5ef2aSThomas Huth 2444fcf5ef2aSThomas Huth /* See above. */ 2445c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2446a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2447fcf5ef2aSThomas Huth } else { 2448a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2449fcf5ef2aSThomas Huth } 2450fcf5ef2aSThomas Huth } 2451fcf5ef2aSThomas Huth break; 2452fcf5ef2aSThomas Huth } 2453fcf5ef2aSThomas Huth 2454fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2455fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2456fcf5ef2aSThomas Huth } 2457fcf5ef2aSThomas Huth 245842071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2459c03a0fd1SRichard Henderson { 2460c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2461fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2462fcf5ef2aSThomas Huth 2463c03a0fd1SRichard Henderson switch (da->type) { 2464fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2465fcf5ef2aSThomas Huth break; 2466fcf5ef2aSThomas Huth 2467fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2468ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2469ebbbec92SRichard Henderson { 2470ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2471ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2472ebbbec92SRichard Henderson 2473ebbbec92SRichard Henderson /* 2474ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2475ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2476ebbbec92SRichard Henderson * the order of the construction. 2477ebbbec92SRichard Henderson */ 2478ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2479ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2480ebbbec92SRichard Henderson } else { 2481ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2482ebbbec92SRichard Henderson } 2483ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2484ebbbec92SRichard Henderson } 2485fcf5ef2aSThomas Huth break; 2486ebbbec92SRichard Henderson #else 2487ebbbec92SRichard Henderson g_assert_not_reached(); 2488ebbbec92SRichard Henderson #endif 2489fcf5ef2aSThomas Huth 2490fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2491fcf5ef2aSThomas Huth { 2492fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2493fcf5ef2aSThomas Huth 2494fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2495fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2496fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2497c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2498a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2499fcf5ef2aSThomas Huth } else { 2500a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2501fcf5ef2aSThomas Huth } 2502c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2503fcf5ef2aSThomas Huth } 2504fcf5ef2aSThomas Huth break; 2505fcf5ef2aSThomas Huth 2506a76779eeSRichard Henderson case GET_ASI_BFILL: 2507a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2508a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2509a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2510a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2511a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2512a76779eeSRichard Henderson as a cacheline-style operation. */ 2513a76779eeSRichard Henderson { 2514a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2515a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2516a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2517a76779eeSRichard Henderson int i; 2518a76779eeSRichard Henderson 2519a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2520a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2521a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2522c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2523a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2524a76779eeSRichard Henderson } 2525a76779eeSRichard Henderson } 2526a76779eeSRichard Henderson break; 2527a76779eeSRichard Henderson 2528fcf5ef2aSThomas Huth default: 2529fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2530fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2531fcf5ef2aSThomas Huth { 2532c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2533c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2534fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2535fcf5ef2aSThomas Huth 2536fcf5ef2aSThomas Huth /* See above. */ 2537c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2538a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2539fcf5ef2aSThomas Huth } else { 2540a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2541fcf5ef2aSThomas Huth } 2542fcf5ef2aSThomas Huth 2543fcf5ef2aSThomas Huth save_state(dc); 2544ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2545fcf5ef2aSThomas Huth } 2546fcf5ef2aSThomas Huth break; 2547fcf5ef2aSThomas Huth } 2548fcf5ef2aSThomas Huth } 2549fcf5ef2aSThomas Huth 25503d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2551fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2552fcf5ef2aSThomas Huth { 2553fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2554fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2555fcf5ef2aSThomas Huth } 2556fcf5ef2aSThomas Huth 2557fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2558fcf5ef2aSThomas Huth { 2559fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2560fcf5ef2aSThomas Huth 2561fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2562fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2563fcf5ef2aSThomas Huth the later. */ 2564fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2565fcf5ef2aSThomas Huth if (cmp->is_bool) { 2566fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2567fcf5ef2aSThomas Huth } else { 2568fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2569fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2570fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2571fcf5ef2aSThomas Huth } 2572fcf5ef2aSThomas Huth 2573fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2574fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2575fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 257600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2577fcf5ef2aSThomas Huth 2578fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2579fcf5ef2aSThomas Huth 2580fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2581fcf5ef2aSThomas Huth } 2582fcf5ef2aSThomas Huth 2583fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2584fcf5ef2aSThomas Huth { 2585fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2586fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2587fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2588fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2589fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2590fcf5ef2aSThomas Huth } 2591fcf5ef2aSThomas Huth 2592fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2593fcf5ef2aSThomas Huth { 2594fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2595fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2596fcf5ef2aSThomas Huth 2597fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2598fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2599fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2600fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2601fcf5ef2aSThomas Huth 2602fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2603fcf5ef2aSThomas Huth } 2604fcf5ef2aSThomas Huth 26055d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2606fcf5ef2aSThomas Huth { 2607fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2608fcf5ef2aSThomas Huth 2609fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2610ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2611fcf5ef2aSThomas Huth 2612fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2613fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2614fcf5ef2aSThomas Huth 2615fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2616fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2617ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2618fcf5ef2aSThomas Huth 2619fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2620fcf5ef2aSThomas Huth { 2621fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2622fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2623fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2624fcf5ef2aSThomas Huth } 2625fcf5ef2aSThomas Huth } 2626fcf5ef2aSThomas Huth #endif 2627fcf5ef2aSThomas Huth 262806c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 262906c060d9SRichard Henderson { 263006c060d9SRichard Henderson return DFPREG(x); 263106c060d9SRichard Henderson } 263206c060d9SRichard Henderson 263306c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 263406c060d9SRichard Henderson { 263506c060d9SRichard Henderson return QFPREG(x); 263606c060d9SRichard Henderson } 263706c060d9SRichard Henderson 2638878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2639878cc677SRichard Henderson #include "decode-insns.c.inc" 2640878cc677SRichard Henderson 2641878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2642878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2643878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2644878cc677SRichard Henderson 2645878cc677SRichard Henderson #define avail_ALL(C) true 2646878cc677SRichard Henderson #ifdef TARGET_SPARC64 2647878cc677SRichard Henderson # define avail_32(C) false 2648af25071cSRichard Henderson # define avail_ASR17(C) false 2649d0a11d25SRichard Henderson # define avail_CASA(C) true 2650c2636853SRichard Henderson # define avail_DIV(C) true 2651b5372650SRichard Henderson # define avail_MUL(C) true 26520faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2653878cc677SRichard Henderson # define avail_64(C) true 26545d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2655af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2656b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2657b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2658878cc677SRichard Henderson #else 2659878cc677SRichard Henderson # define avail_32(C) true 2660af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2661d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2662c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2663b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 26640faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2665878cc677SRichard Henderson # define avail_64(C) false 26665d617bfbSRichard Henderson # define avail_GL(C) false 2667af25071cSRichard Henderson # define avail_HYPV(C) false 2668b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2669b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2670878cc677SRichard Henderson #endif 2671878cc677SRichard Henderson 2672878cc677SRichard Henderson /* Default case for non jump instructions. */ 2673878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2674878cc677SRichard Henderson { 2675878cc677SRichard Henderson if (dc->npc & 3) { 2676878cc677SRichard Henderson switch (dc->npc) { 2677878cc677SRichard Henderson case DYNAMIC_PC: 2678878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2679878cc677SRichard Henderson dc->pc = dc->npc; 2680878cc677SRichard Henderson gen_op_next_insn(); 2681878cc677SRichard Henderson break; 2682878cc677SRichard Henderson case JUMP_PC: 2683878cc677SRichard Henderson /* we can do a static jump */ 2684878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2685878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2686878cc677SRichard Henderson break; 2687878cc677SRichard Henderson default: 2688878cc677SRichard Henderson g_assert_not_reached(); 2689878cc677SRichard Henderson } 2690878cc677SRichard Henderson } else { 2691878cc677SRichard Henderson dc->pc = dc->npc; 2692878cc677SRichard Henderson dc->npc = dc->npc + 4; 2693878cc677SRichard Henderson } 2694878cc677SRichard Henderson return true; 2695878cc677SRichard Henderson } 2696878cc677SRichard Henderson 26976d2a0768SRichard Henderson /* 26986d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 26996d2a0768SRichard Henderson */ 27006d2a0768SRichard Henderson 2701276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2702276567aaSRichard Henderson { 2703276567aaSRichard Henderson if (annul) { 2704276567aaSRichard Henderson dc->pc = dc->npc + 4; 2705276567aaSRichard Henderson dc->npc = dc->pc + 4; 2706276567aaSRichard Henderson } else { 2707276567aaSRichard Henderson dc->pc = dc->npc; 2708276567aaSRichard Henderson dc->npc = dc->pc + 4; 2709276567aaSRichard Henderson } 2710276567aaSRichard Henderson return true; 2711276567aaSRichard Henderson } 2712276567aaSRichard Henderson 2713276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2714276567aaSRichard Henderson target_ulong dest) 2715276567aaSRichard Henderson { 2716276567aaSRichard Henderson if (annul) { 2717276567aaSRichard Henderson dc->pc = dest; 2718276567aaSRichard Henderson dc->npc = dest + 4; 2719276567aaSRichard Henderson } else { 2720276567aaSRichard Henderson dc->pc = dc->npc; 2721276567aaSRichard Henderson dc->npc = dest; 2722276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2723276567aaSRichard Henderson } 2724276567aaSRichard Henderson return true; 2725276567aaSRichard Henderson } 2726276567aaSRichard Henderson 27279d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 27289d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2729276567aaSRichard Henderson { 27306b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 27316b3e4cc6SRichard Henderson 2732276567aaSRichard Henderson if (annul) { 27336b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 27346b3e4cc6SRichard Henderson 27359d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 27366b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 27376b3e4cc6SRichard Henderson gen_set_label(l1); 27386b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 27396b3e4cc6SRichard Henderson 27406b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2741276567aaSRichard Henderson } else { 27426b3e4cc6SRichard Henderson if (npc & 3) { 27436b3e4cc6SRichard Henderson switch (npc) { 27446b3e4cc6SRichard Henderson case DYNAMIC_PC: 27456b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 27466b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 27476b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 27489d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 27499d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 27506b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 27516b3e4cc6SRichard Henderson dc->pc = npc; 27526b3e4cc6SRichard Henderson break; 27536b3e4cc6SRichard Henderson default: 27546b3e4cc6SRichard Henderson g_assert_not_reached(); 27556b3e4cc6SRichard Henderson } 27566b3e4cc6SRichard Henderson } else { 27576b3e4cc6SRichard Henderson dc->pc = npc; 27586b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 27596b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 27606b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 27619d4e2bc7SRichard Henderson if (cmp->is_bool) { 27629d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 27639d4e2bc7SRichard Henderson } else { 27649d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 27659d4e2bc7SRichard Henderson } 27666b3e4cc6SRichard Henderson } 2767276567aaSRichard Henderson } 2768276567aaSRichard Henderson return true; 2769276567aaSRichard Henderson } 2770276567aaSRichard Henderson 2771af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2772af25071cSRichard Henderson { 2773af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2774af25071cSRichard Henderson return true; 2775af25071cSRichard Henderson } 2776af25071cSRichard Henderson 277706c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 277806c060d9SRichard Henderson { 277906c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 278006c060d9SRichard Henderson return true; 278106c060d9SRichard Henderson } 278206c060d9SRichard Henderson 278306c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 278406c060d9SRichard Henderson { 278506c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 278606c060d9SRichard Henderson return false; 278706c060d9SRichard Henderson } 278806c060d9SRichard Henderson return raise_unimpfpop(dc); 278906c060d9SRichard Henderson } 279006c060d9SRichard Henderson 2791276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2792276567aaSRichard Henderson { 2793276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 27941ea9c62aSRichard Henderson DisasCompare cmp; 2795276567aaSRichard Henderson 2796276567aaSRichard Henderson switch (a->cond) { 2797276567aaSRichard Henderson case 0x0: 2798276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2799276567aaSRichard Henderson case 0x8: 2800276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2801276567aaSRichard Henderson default: 2802276567aaSRichard Henderson flush_cond(dc); 28031ea9c62aSRichard Henderson 28041ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 28059d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2806276567aaSRichard Henderson } 2807276567aaSRichard Henderson } 2808276567aaSRichard Henderson 2809276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2810276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2811276567aaSRichard Henderson 281245196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 281345196ea4SRichard Henderson { 281445196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2815d5471936SRichard Henderson DisasCompare cmp; 281645196ea4SRichard Henderson 281745196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 281845196ea4SRichard Henderson return true; 281945196ea4SRichard Henderson } 282045196ea4SRichard Henderson switch (a->cond) { 282145196ea4SRichard Henderson case 0x0: 282245196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 282345196ea4SRichard Henderson case 0x8: 282445196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 282545196ea4SRichard Henderson default: 282645196ea4SRichard Henderson flush_cond(dc); 2827d5471936SRichard Henderson 2828d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 28299d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 283045196ea4SRichard Henderson } 283145196ea4SRichard Henderson } 283245196ea4SRichard Henderson 283345196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 283445196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 283545196ea4SRichard Henderson 2836ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2837ab9ffe98SRichard Henderson { 2838ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2839ab9ffe98SRichard Henderson DisasCompare cmp; 2840ab9ffe98SRichard Henderson 2841ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2842ab9ffe98SRichard Henderson return false; 2843ab9ffe98SRichard Henderson } 2844ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2845ab9ffe98SRichard Henderson return false; 2846ab9ffe98SRichard Henderson } 2847ab9ffe98SRichard Henderson 2848ab9ffe98SRichard Henderson flush_cond(dc); 2849ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 28509d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2851ab9ffe98SRichard Henderson } 2852ab9ffe98SRichard Henderson 285323ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 285423ada1b1SRichard Henderson { 285523ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 285623ada1b1SRichard Henderson 285723ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 285823ada1b1SRichard Henderson gen_mov_pc_npc(dc); 285923ada1b1SRichard Henderson dc->npc = target; 286023ada1b1SRichard Henderson return true; 286123ada1b1SRichard Henderson } 286223ada1b1SRichard Henderson 286345196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 286445196ea4SRichard Henderson { 286545196ea4SRichard Henderson /* 286645196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 286745196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 286845196ea4SRichard Henderson */ 286945196ea4SRichard Henderson #ifdef TARGET_SPARC64 287045196ea4SRichard Henderson return false; 287145196ea4SRichard Henderson #else 287245196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 287345196ea4SRichard Henderson return true; 287445196ea4SRichard Henderson #endif 287545196ea4SRichard Henderson } 287645196ea4SRichard Henderson 28776d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 28786d2a0768SRichard Henderson { 28796d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 28806d2a0768SRichard Henderson if (a->rd) { 28816d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 28826d2a0768SRichard Henderson } 28836d2a0768SRichard Henderson return advance_pc(dc); 28846d2a0768SRichard Henderson } 28856d2a0768SRichard Henderson 28860faef01bSRichard Henderson /* 28870faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 28880faef01bSRichard Henderson */ 28890faef01bSRichard Henderson 289030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 289130376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 289230376636SRichard Henderson { 289330376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 289430376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 289530376636SRichard Henderson DisasCompare cmp; 289630376636SRichard Henderson TCGLabel *lab; 289730376636SRichard Henderson TCGv_i32 trap; 289830376636SRichard Henderson 289930376636SRichard Henderson /* Trap never. */ 290030376636SRichard Henderson if (cond == 0) { 290130376636SRichard Henderson return advance_pc(dc); 290230376636SRichard Henderson } 290330376636SRichard Henderson 290430376636SRichard Henderson /* 290530376636SRichard Henderson * Immediate traps are the most common case. Since this value is 290630376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 290730376636SRichard Henderson */ 290830376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 290930376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 291030376636SRichard Henderson } else { 291130376636SRichard Henderson trap = tcg_temp_new_i32(); 291230376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 291330376636SRichard Henderson if (imm) { 291430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 291530376636SRichard Henderson } else { 291630376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 291730376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 291830376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 291930376636SRichard Henderson } 292030376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 292130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 292230376636SRichard Henderson } 292330376636SRichard Henderson 292430376636SRichard Henderson /* Trap always. */ 292530376636SRichard Henderson if (cond == 8) { 292630376636SRichard Henderson save_state(dc); 292730376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 292830376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 292930376636SRichard Henderson return true; 293030376636SRichard Henderson } 293130376636SRichard Henderson 293230376636SRichard Henderson /* Conditional trap. */ 293330376636SRichard Henderson flush_cond(dc); 293430376636SRichard Henderson lab = delay_exceptionv(dc, trap); 293530376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 293630376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 293730376636SRichard Henderson 293830376636SRichard Henderson return advance_pc(dc); 293930376636SRichard Henderson } 294030376636SRichard Henderson 294130376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 294230376636SRichard Henderson { 294330376636SRichard Henderson if (avail_32(dc) && a->cc) { 294430376636SRichard Henderson return false; 294530376636SRichard Henderson } 294630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 294730376636SRichard Henderson } 294830376636SRichard Henderson 294930376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 295030376636SRichard Henderson { 295130376636SRichard Henderson if (avail_64(dc)) { 295230376636SRichard Henderson return false; 295330376636SRichard Henderson } 295430376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 295530376636SRichard Henderson } 295630376636SRichard Henderson 295730376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 295830376636SRichard Henderson { 295930376636SRichard Henderson if (avail_32(dc)) { 296030376636SRichard Henderson return false; 296130376636SRichard Henderson } 296230376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 296330376636SRichard Henderson } 296430376636SRichard Henderson 2965af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2966af25071cSRichard Henderson { 2967af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2968af25071cSRichard Henderson return advance_pc(dc); 2969af25071cSRichard Henderson } 2970af25071cSRichard Henderson 2971af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2972af25071cSRichard Henderson { 2973af25071cSRichard Henderson if (avail_32(dc)) { 2974af25071cSRichard Henderson return false; 2975af25071cSRichard Henderson } 2976af25071cSRichard Henderson if (a->mmask) { 2977af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2978af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2979af25071cSRichard Henderson } 2980af25071cSRichard Henderson if (a->cmask) { 2981af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2982af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2983af25071cSRichard Henderson } 2984af25071cSRichard Henderson return advance_pc(dc); 2985af25071cSRichard Henderson } 2986af25071cSRichard Henderson 2987af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2988af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2989af25071cSRichard Henderson { 2990af25071cSRichard Henderson if (!priv) { 2991af25071cSRichard Henderson return raise_priv(dc); 2992af25071cSRichard Henderson } 2993af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2994af25071cSRichard Henderson return advance_pc(dc); 2995af25071cSRichard Henderson } 2996af25071cSRichard Henderson 2997af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2998af25071cSRichard Henderson { 2999af25071cSRichard Henderson return cpu_y; 3000af25071cSRichard Henderson } 3001af25071cSRichard Henderson 3002af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3003af25071cSRichard Henderson { 3004af25071cSRichard Henderson /* 3005af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3006af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3007af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3008af25071cSRichard Henderson */ 3009af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3010af25071cSRichard Henderson return false; 3011af25071cSRichard Henderson } 3012af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3013af25071cSRichard Henderson } 3014af25071cSRichard Henderson 3015af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3016af25071cSRichard Henderson { 3017af25071cSRichard Henderson uint32_t val; 3018af25071cSRichard Henderson 3019af25071cSRichard Henderson /* 3020af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3021af25071cSRichard Henderson * some of which are writable. 3022af25071cSRichard Henderson */ 3023af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3024af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3025af25071cSRichard Henderson 3026af25071cSRichard Henderson return tcg_constant_tl(val); 3027af25071cSRichard Henderson } 3028af25071cSRichard Henderson 3029af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3030af25071cSRichard Henderson 3031af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3032af25071cSRichard Henderson { 3033af25071cSRichard Henderson update_psr(dc); 3034af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3035af25071cSRichard Henderson return dst; 3036af25071cSRichard Henderson } 3037af25071cSRichard Henderson 3038af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3039af25071cSRichard Henderson 3040af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3041af25071cSRichard Henderson { 3042af25071cSRichard Henderson #ifdef TARGET_SPARC64 3043af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3044af25071cSRichard Henderson #else 3045af25071cSRichard Henderson qemu_build_not_reached(); 3046af25071cSRichard Henderson #endif 3047af25071cSRichard Henderson } 3048af25071cSRichard Henderson 3049af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3050af25071cSRichard Henderson 3051af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3052af25071cSRichard Henderson { 3053af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3054af25071cSRichard Henderson 3055af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3056af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3057af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3058af25071cSRichard Henderson } 3059af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3060af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3061af25071cSRichard Henderson return dst; 3062af25071cSRichard Henderson } 3063af25071cSRichard Henderson 3064af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3065af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3066af25071cSRichard Henderson 3067af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3068af25071cSRichard Henderson { 3069af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3070af25071cSRichard Henderson } 3071af25071cSRichard Henderson 3072af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3073af25071cSRichard Henderson 3074af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3075af25071cSRichard Henderson { 3076af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3077af25071cSRichard Henderson return dst; 3078af25071cSRichard Henderson } 3079af25071cSRichard Henderson 3080af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3081af25071cSRichard Henderson 3082af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3083af25071cSRichard Henderson { 3084af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3085af25071cSRichard Henderson return cpu_gsr; 3086af25071cSRichard Henderson } 3087af25071cSRichard Henderson 3088af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3089af25071cSRichard Henderson 3090af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3091af25071cSRichard Henderson { 3092af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3093af25071cSRichard Henderson return dst; 3094af25071cSRichard Henderson } 3095af25071cSRichard Henderson 3096af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3097af25071cSRichard Henderson 3098af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3099af25071cSRichard Henderson { 3100577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3101577efa45SRichard Henderson return dst; 3102af25071cSRichard Henderson } 3103af25071cSRichard Henderson 3104af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3105af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3106af25071cSRichard Henderson 3107af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3108af25071cSRichard Henderson { 3109af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3110af25071cSRichard Henderson 3111af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3112af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3113af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3114af25071cSRichard Henderson } 3115af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3116af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3117af25071cSRichard Henderson return dst; 3118af25071cSRichard Henderson } 3119af25071cSRichard Henderson 3120af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3121af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3122af25071cSRichard Henderson 3123af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3124af25071cSRichard Henderson { 3125577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3126577efa45SRichard Henderson return dst; 3127af25071cSRichard Henderson } 3128af25071cSRichard Henderson 3129af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3130af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3131af25071cSRichard Henderson 3132af25071cSRichard Henderson /* 3133af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3134af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3135af25071cSRichard Henderson * this ASR as impl. dep 3136af25071cSRichard Henderson */ 3137af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3138af25071cSRichard Henderson { 3139af25071cSRichard Henderson return tcg_constant_tl(1); 3140af25071cSRichard Henderson } 3141af25071cSRichard Henderson 3142af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3143af25071cSRichard Henderson 3144668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3145668bb9b7SRichard Henderson { 3146668bb9b7SRichard Henderson update_psr(dc); 3147668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3148668bb9b7SRichard Henderson return dst; 3149668bb9b7SRichard Henderson } 3150668bb9b7SRichard Henderson 3151668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3152668bb9b7SRichard Henderson 3153668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3154668bb9b7SRichard Henderson { 3155668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3156668bb9b7SRichard Henderson return dst; 3157668bb9b7SRichard Henderson } 3158668bb9b7SRichard Henderson 3159668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3160668bb9b7SRichard Henderson 3161668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3162668bb9b7SRichard Henderson { 3163668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3164668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3165668bb9b7SRichard Henderson 3166668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3167668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3168668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3169668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3170668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3171668bb9b7SRichard Henderson 3172668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3173668bb9b7SRichard Henderson return dst; 3174668bb9b7SRichard Henderson } 3175668bb9b7SRichard Henderson 3176668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3177668bb9b7SRichard Henderson 3178668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3179668bb9b7SRichard Henderson { 31802da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 31812da789deSRichard Henderson return dst; 3182668bb9b7SRichard Henderson } 3183668bb9b7SRichard Henderson 3184668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3185668bb9b7SRichard Henderson 3186668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3187668bb9b7SRichard Henderson { 31882da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 31892da789deSRichard Henderson return dst; 3190668bb9b7SRichard Henderson } 3191668bb9b7SRichard Henderson 3192668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3193668bb9b7SRichard Henderson 3194668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3195668bb9b7SRichard Henderson { 31962da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 31972da789deSRichard Henderson return dst; 3198668bb9b7SRichard Henderson } 3199668bb9b7SRichard Henderson 3200668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3201668bb9b7SRichard Henderson 3202668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3203668bb9b7SRichard Henderson { 3204577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3205577efa45SRichard Henderson return dst; 3206668bb9b7SRichard Henderson } 3207668bb9b7SRichard Henderson 3208668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3209668bb9b7SRichard Henderson do_rdhstick_cmpr) 3210668bb9b7SRichard Henderson 32115d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 32125d617bfbSRichard Henderson { 3213cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3214cd6269f7SRichard Henderson return dst; 32155d617bfbSRichard Henderson } 32165d617bfbSRichard Henderson 32175d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 32185d617bfbSRichard Henderson 32195d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 32205d617bfbSRichard Henderson { 32215d617bfbSRichard Henderson #ifdef TARGET_SPARC64 32225d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32235d617bfbSRichard Henderson 32245d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32255d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 32265d617bfbSRichard Henderson return dst; 32275d617bfbSRichard Henderson #else 32285d617bfbSRichard Henderson qemu_build_not_reached(); 32295d617bfbSRichard Henderson #endif 32305d617bfbSRichard Henderson } 32315d617bfbSRichard Henderson 32325d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 32335d617bfbSRichard Henderson 32345d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 32355d617bfbSRichard Henderson { 32365d617bfbSRichard Henderson #ifdef TARGET_SPARC64 32375d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32385d617bfbSRichard Henderson 32395d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32405d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 32415d617bfbSRichard Henderson return dst; 32425d617bfbSRichard Henderson #else 32435d617bfbSRichard Henderson qemu_build_not_reached(); 32445d617bfbSRichard Henderson #endif 32455d617bfbSRichard Henderson } 32465d617bfbSRichard Henderson 32475d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 32485d617bfbSRichard Henderson 32495d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 32505d617bfbSRichard Henderson { 32515d617bfbSRichard Henderson #ifdef TARGET_SPARC64 32525d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32535d617bfbSRichard Henderson 32545d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32555d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 32565d617bfbSRichard Henderson return dst; 32575d617bfbSRichard Henderson #else 32585d617bfbSRichard Henderson qemu_build_not_reached(); 32595d617bfbSRichard Henderson #endif 32605d617bfbSRichard Henderson } 32615d617bfbSRichard Henderson 32625d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 32635d617bfbSRichard Henderson 32645d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 32655d617bfbSRichard Henderson { 32665d617bfbSRichard Henderson #ifdef TARGET_SPARC64 32675d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32685d617bfbSRichard Henderson 32695d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32705d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 32715d617bfbSRichard Henderson return dst; 32725d617bfbSRichard Henderson #else 32735d617bfbSRichard Henderson qemu_build_not_reached(); 32745d617bfbSRichard Henderson #endif 32755d617bfbSRichard Henderson } 32765d617bfbSRichard Henderson 32775d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 32785d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 32795d617bfbSRichard Henderson 32805d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 32815d617bfbSRichard Henderson { 32825d617bfbSRichard Henderson return cpu_tbr; 32835d617bfbSRichard Henderson } 32845d617bfbSRichard Henderson 3285e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 32865d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 32875d617bfbSRichard Henderson 32885d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 32895d617bfbSRichard Henderson { 32905d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 32915d617bfbSRichard Henderson return dst; 32925d617bfbSRichard Henderson } 32935d617bfbSRichard Henderson 32945d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 32955d617bfbSRichard Henderson 32965d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 32975d617bfbSRichard Henderson { 32985d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 32995d617bfbSRichard Henderson return dst; 33005d617bfbSRichard Henderson } 33015d617bfbSRichard Henderson 33025d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 33035d617bfbSRichard Henderson 33045d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 33055d617bfbSRichard Henderson { 33065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 33075d617bfbSRichard Henderson return dst; 33085d617bfbSRichard Henderson } 33095d617bfbSRichard Henderson 33105d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 33115d617bfbSRichard Henderson 33125d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 33135d617bfbSRichard Henderson { 33145d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 33155d617bfbSRichard Henderson return dst; 33165d617bfbSRichard Henderson } 33175d617bfbSRichard Henderson 33185d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 33195d617bfbSRichard Henderson 33205d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 33215d617bfbSRichard Henderson { 33225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 33235d617bfbSRichard Henderson return dst; 33245d617bfbSRichard Henderson } 33255d617bfbSRichard Henderson 33265d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 33275d617bfbSRichard Henderson 33285d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 33295d617bfbSRichard Henderson { 33305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 33315d617bfbSRichard Henderson return dst; 33325d617bfbSRichard Henderson } 33335d617bfbSRichard Henderson 33345d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 33355d617bfbSRichard Henderson do_rdcanrestore) 33365d617bfbSRichard Henderson 33375d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 33385d617bfbSRichard Henderson { 33395d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 33405d617bfbSRichard Henderson return dst; 33415d617bfbSRichard Henderson } 33425d617bfbSRichard Henderson 33435d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 33445d617bfbSRichard Henderson 33455d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 33465d617bfbSRichard Henderson { 33475d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 33485d617bfbSRichard Henderson return dst; 33495d617bfbSRichard Henderson } 33505d617bfbSRichard Henderson 33515d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 33525d617bfbSRichard Henderson 33535d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 33545d617bfbSRichard Henderson { 33555d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 33565d617bfbSRichard Henderson return dst; 33575d617bfbSRichard Henderson } 33585d617bfbSRichard Henderson 33595d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 33605d617bfbSRichard Henderson 33615d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 33625d617bfbSRichard Henderson { 33635d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 33645d617bfbSRichard Henderson return dst; 33655d617bfbSRichard Henderson } 33665d617bfbSRichard Henderson 33675d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 33685d617bfbSRichard Henderson 33695d617bfbSRichard Henderson /* UA2005 strand status */ 33705d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 33715d617bfbSRichard Henderson { 33722da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 33732da789deSRichard Henderson return dst; 33745d617bfbSRichard Henderson } 33755d617bfbSRichard Henderson 33765d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 33775d617bfbSRichard Henderson 33785d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 33795d617bfbSRichard Henderson { 33802da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 33812da789deSRichard Henderson return dst; 33825d617bfbSRichard Henderson } 33835d617bfbSRichard Henderson 33845d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 33855d617bfbSRichard Henderson 3386e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3387e8325dc0SRichard Henderson { 3388e8325dc0SRichard Henderson if (avail_64(dc)) { 3389e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3390e8325dc0SRichard Henderson return advance_pc(dc); 3391e8325dc0SRichard Henderson } 3392e8325dc0SRichard Henderson return false; 3393e8325dc0SRichard Henderson } 3394e8325dc0SRichard Henderson 33950faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 33960faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 33970faef01bSRichard Henderson { 33980faef01bSRichard Henderson TCGv src; 33990faef01bSRichard Henderson 34000faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 34010faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 34020faef01bSRichard Henderson return false; 34030faef01bSRichard Henderson } 34040faef01bSRichard Henderson if (!priv) { 34050faef01bSRichard Henderson return raise_priv(dc); 34060faef01bSRichard Henderson } 34070faef01bSRichard Henderson 34080faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 34090faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 34100faef01bSRichard Henderson } else { 34110faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 34120faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 34130faef01bSRichard Henderson src = src1; 34140faef01bSRichard Henderson } else { 34150faef01bSRichard Henderson src = tcg_temp_new(); 34160faef01bSRichard Henderson if (a->imm) { 34170faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 34180faef01bSRichard Henderson } else { 34190faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 34200faef01bSRichard Henderson } 34210faef01bSRichard Henderson } 34220faef01bSRichard Henderson } 34230faef01bSRichard Henderson func(dc, src); 34240faef01bSRichard Henderson return advance_pc(dc); 34250faef01bSRichard Henderson } 34260faef01bSRichard Henderson 34270faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 34280faef01bSRichard Henderson { 34290faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 34300faef01bSRichard Henderson } 34310faef01bSRichard Henderson 34320faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 34330faef01bSRichard Henderson 34340faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 34350faef01bSRichard Henderson { 34360faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 34370faef01bSRichard Henderson } 34380faef01bSRichard Henderson 34390faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 34400faef01bSRichard Henderson 34410faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 34420faef01bSRichard Henderson { 34430faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 34440faef01bSRichard Henderson 34450faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 34460faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 34470faef01bSRichard Henderson /* End TB to notice changed ASI. */ 34480faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34490faef01bSRichard Henderson } 34500faef01bSRichard Henderson 34510faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 34520faef01bSRichard Henderson 34530faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 34540faef01bSRichard Henderson { 34550faef01bSRichard Henderson #ifdef TARGET_SPARC64 34560faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 34570faef01bSRichard Henderson dc->fprs_dirty = 0; 34580faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34590faef01bSRichard Henderson #else 34600faef01bSRichard Henderson qemu_build_not_reached(); 34610faef01bSRichard Henderson #endif 34620faef01bSRichard Henderson } 34630faef01bSRichard Henderson 34640faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 34650faef01bSRichard Henderson 34660faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 34670faef01bSRichard Henderson { 34680faef01bSRichard Henderson gen_trap_ifnofpu(dc); 34690faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 34700faef01bSRichard Henderson } 34710faef01bSRichard Henderson 34720faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 34730faef01bSRichard Henderson 34740faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 34750faef01bSRichard Henderson { 34760faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 34770faef01bSRichard Henderson } 34780faef01bSRichard Henderson 34790faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 34800faef01bSRichard Henderson 34810faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 34820faef01bSRichard Henderson { 34830faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 34840faef01bSRichard Henderson } 34850faef01bSRichard Henderson 34860faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 34870faef01bSRichard Henderson 34880faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 34890faef01bSRichard Henderson { 34900faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 34910faef01bSRichard Henderson } 34920faef01bSRichard Henderson 34930faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 34940faef01bSRichard Henderson 34950faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 34960faef01bSRichard Henderson { 34970faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34980faef01bSRichard Henderson 3499577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3500577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 35010faef01bSRichard Henderson translator_io_start(&dc->base); 3502577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 35030faef01bSRichard Henderson /* End TB to handle timer interrupt */ 35040faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35050faef01bSRichard Henderson } 35060faef01bSRichard Henderson 35070faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 35080faef01bSRichard Henderson 35090faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 35100faef01bSRichard Henderson { 35110faef01bSRichard Henderson #ifdef TARGET_SPARC64 35120faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35130faef01bSRichard Henderson 35140faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 35150faef01bSRichard Henderson translator_io_start(&dc->base); 35160faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 35170faef01bSRichard Henderson /* End TB to handle timer interrupt */ 35180faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35190faef01bSRichard Henderson #else 35200faef01bSRichard Henderson qemu_build_not_reached(); 35210faef01bSRichard Henderson #endif 35220faef01bSRichard Henderson } 35230faef01bSRichard Henderson 35240faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 35250faef01bSRichard Henderson 35260faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 35270faef01bSRichard Henderson { 35280faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35290faef01bSRichard Henderson 3530577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3531577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 35320faef01bSRichard Henderson translator_io_start(&dc->base); 3533577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 35340faef01bSRichard Henderson /* End TB to handle timer interrupt */ 35350faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35360faef01bSRichard Henderson } 35370faef01bSRichard Henderson 35380faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 35390faef01bSRichard Henderson 35400faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 35410faef01bSRichard Henderson { 35420faef01bSRichard Henderson save_state(dc); 35430faef01bSRichard Henderson gen_helper_power_down(tcg_env); 35440faef01bSRichard Henderson } 35450faef01bSRichard Henderson 35460faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 35470faef01bSRichard Henderson 354825524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 354925524734SRichard Henderson { 355025524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 355125524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 355225524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 355325524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 355425524734SRichard Henderson } 355525524734SRichard Henderson 355625524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 355725524734SRichard Henderson 35589422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 35599422278eSRichard Henderson { 35609422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3561cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3562cd6269f7SRichard Henderson 3563cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3564cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 35659422278eSRichard Henderson } 35669422278eSRichard Henderson 35679422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 35689422278eSRichard Henderson 35699422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 35709422278eSRichard Henderson { 35719422278eSRichard Henderson #ifdef TARGET_SPARC64 35729422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35739422278eSRichard Henderson 35749422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35759422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 35769422278eSRichard Henderson #else 35779422278eSRichard Henderson qemu_build_not_reached(); 35789422278eSRichard Henderson #endif 35799422278eSRichard Henderson } 35809422278eSRichard Henderson 35819422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 35829422278eSRichard Henderson 35839422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 35849422278eSRichard Henderson { 35859422278eSRichard Henderson #ifdef TARGET_SPARC64 35869422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35879422278eSRichard Henderson 35889422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35899422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 35909422278eSRichard Henderson #else 35919422278eSRichard Henderson qemu_build_not_reached(); 35929422278eSRichard Henderson #endif 35939422278eSRichard Henderson } 35949422278eSRichard Henderson 35959422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 35969422278eSRichard Henderson 35979422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 35989422278eSRichard Henderson { 35999422278eSRichard Henderson #ifdef TARGET_SPARC64 36009422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36019422278eSRichard Henderson 36029422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36039422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 36049422278eSRichard Henderson #else 36059422278eSRichard Henderson qemu_build_not_reached(); 36069422278eSRichard Henderson #endif 36079422278eSRichard Henderson } 36089422278eSRichard Henderson 36099422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 36109422278eSRichard Henderson 36119422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 36129422278eSRichard Henderson { 36139422278eSRichard Henderson #ifdef TARGET_SPARC64 36149422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36159422278eSRichard Henderson 36169422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36179422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 36189422278eSRichard Henderson #else 36199422278eSRichard Henderson qemu_build_not_reached(); 36209422278eSRichard Henderson #endif 36219422278eSRichard Henderson } 36229422278eSRichard Henderson 36239422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 36249422278eSRichard Henderson 36259422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 36269422278eSRichard Henderson { 36279422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36289422278eSRichard Henderson 36299422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36309422278eSRichard Henderson translator_io_start(&dc->base); 36319422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36329422278eSRichard Henderson /* End TB to handle timer interrupt */ 36339422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36349422278eSRichard Henderson } 36359422278eSRichard Henderson 36369422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 36379422278eSRichard Henderson 36389422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 36399422278eSRichard Henderson { 36409422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 36419422278eSRichard Henderson } 36429422278eSRichard Henderson 36439422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 36449422278eSRichard Henderson 36459422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 36469422278eSRichard Henderson { 36479422278eSRichard Henderson save_state(dc); 36489422278eSRichard Henderson if (translator_io_start(&dc->base)) { 36499422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36509422278eSRichard Henderson } 36519422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 36529422278eSRichard Henderson dc->npc = DYNAMIC_PC; 36539422278eSRichard Henderson } 36549422278eSRichard Henderson 36559422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 36569422278eSRichard Henderson 36579422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 36589422278eSRichard Henderson { 36599422278eSRichard Henderson save_state(dc); 36609422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 36619422278eSRichard Henderson dc->npc = DYNAMIC_PC; 36629422278eSRichard Henderson } 36639422278eSRichard Henderson 36649422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 36659422278eSRichard Henderson 36669422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 36679422278eSRichard Henderson { 36689422278eSRichard Henderson if (translator_io_start(&dc->base)) { 36699422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36709422278eSRichard Henderson } 36719422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 36729422278eSRichard Henderson } 36739422278eSRichard Henderson 36749422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 36759422278eSRichard Henderson 36769422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 36779422278eSRichard Henderson { 36789422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 36799422278eSRichard Henderson } 36809422278eSRichard Henderson 36819422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 36829422278eSRichard Henderson 36839422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 36849422278eSRichard Henderson { 36859422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 36869422278eSRichard Henderson } 36879422278eSRichard Henderson 36889422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 36899422278eSRichard Henderson 36909422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 36919422278eSRichard Henderson { 36929422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 36939422278eSRichard Henderson } 36949422278eSRichard Henderson 36959422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 36969422278eSRichard Henderson 36979422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 36989422278eSRichard Henderson { 36999422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 37009422278eSRichard Henderson } 37019422278eSRichard Henderson 37029422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 37039422278eSRichard Henderson 37049422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 37059422278eSRichard Henderson { 37069422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 37079422278eSRichard Henderson } 37089422278eSRichard Henderson 37099422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 37109422278eSRichard Henderson 37119422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 37129422278eSRichard Henderson { 37139422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 37149422278eSRichard Henderson } 37159422278eSRichard Henderson 37169422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 37179422278eSRichard Henderson 37189422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 37199422278eSRichard Henderson { 37209422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 37219422278eSRichard Henderson } 37229422278eSRichard Henderson 37239422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 37249422278eSRichard Henderson 37259422278eSRichard Henderson /* UA2005 strand status */ 37269422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 37279422278eSRichard Henderson { 37282da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 37299422278eSRichard Henderson } 37309422278eSRichard Henderson 37319422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 37329422278eSRichard Henderson 3733bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3734bb97f2f5SRichard Henderson 3735bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3736bb97f2f5SRichard Henderson { 3737bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3738bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3739bb97f2f5SRichard Henderson } 3740bb97f2f5SRichard Henderson 3741bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3742bb97f2f5SRichard Henderson 3743bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3744bb97f2f5SRichard Henderson { 3745bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3746bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3747bb97f2f5SRichard Henderson 3748bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3749bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3750bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3751bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3752bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3753bb97f2f5SRichard Henderson 3754bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3755bb97f2f5SRichard Henderson } 3756bb97f2f5SRichard Henderson 3757bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3758bb97f2f5SRichard Henderson 3759bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3760bb97f2f5SRichard Henderson { 37612da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3762bb97f2f5SRichard Henderson } 3763bb97f2f5SRichard Henderson 3764bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3765bb97f2f5SRichard Henderson 3766bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3767bb97f2f5SRichard Henderson { 37682da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3769bb97f2f5SRichard Henderson } 3770bb97f2f5SRichard Henderson 3771bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3772bb97f2f5SRichard Henderson 3773bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3774bb97f2f5SRichard Henderson { 3775bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3776bb97f2f5SRichard Henderson 3777577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3778bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3779bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3780577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3781bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3782bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3783bb97f2f5SRichard Henderson } 3784bb97f2f5SRichard Henderson 3785bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3786bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3787bb97f2f5SRichard Henderson 378825524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 378925524734SRichard Henderson { 379025524734SRichard Henderson if (!supervisor(dc)) { 379125524734SRichard Henderson return raise_priv(dc); 379225524734SRichard Henderson } 379325524734SRichard Henderson if (saved) { 379425524734SRichard Henderson gen_helper_saved(tcg_env); 379525524734SRichard Henderson } else { 379625524734SRichard Henderson gen_helper_restored(tcg_env); 379725524734SRichard Henderson } 379825524734SRichard Henderson return advance_pc(dc); 379925524734SRichard Henderson } 380025524734SRichard Henderson 380125524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 380225524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 380325524734SRichard Henderson 3804d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3805d3825800SRichard Henderson { 3806d3825800SRichard Henderson return advance_pc(dc); 3807d3825800SRichard Henderson } 3808d3825800SRichard Henderson 38090faef01bSRichard Henderson /* 38100faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 38110faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 38120faef01bSRichard Henderson */ 38135458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 38145458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 38150faef01bSRichard Henderson 3816428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3817428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3818428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3819428881deSRichard Henderson { 3820428881deSRichard Henderson TCGv dst, src1; 3821428881deSRichard Henderson 3822428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3823428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3824428881deSRichard Henderson return false; 3825428881deSRichard Henderson } 3826428881deSRichard Henderson 3827428881deSRichard Henderson if (a->cc) { 3828428881deSRichard Henderson dst = cpu_cc_dst; 3829428881deSRichard Henderson } else { 3830428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3831428881deSRichard Henderson } 3832428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3833428881deSRichard Henderson 3834428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3835428881deSRichard Henderson if (funci) { 3836428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3837428881deSRichard Henderson } else { 3838428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3839428881deSRichard Henderson } 3840428881deSRichard Henderson } else { 3841428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3842428881deSRichard Henderson } 3843428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3844428881deSRichard Henderson 3845428881deSRichard Henderson if (a->cc) { 3846428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3847428881deSRichard Henderson dc->cc_op = cc_op; 3848428881deSRichard Henderson } 3849428881deSRichard Henderson return advance_pc(dc); 3850428881deSRichard Henderson } 3851428881deSRichard Henderson 3852428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3853428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3854428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3855428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3856428881deSRichard Henderson { 3857428881deSRichard Henderson if (a->cc) { 385822188d7dSRichard Henderson assert(cc_op >= 0); 3859428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3860428881deSRichard Henderson } 3861428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3862428881deSRichard Henderson } 3863428881deSRichard Henderson 3864428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3865428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3866428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3867428881deSRichard Henderson { 3868428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 3869428881deSRichard Henderson } 3870428881deSRichard Henderson 3871428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 3872428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 3873428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3874428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3875428881deSRichard Henderson 3876a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 3877a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3878a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3879a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3880a9aba13dSRichard Henderson 3881428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3882428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3883428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3884428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3885428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3886428881deSRichard Henderson 388722188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3888b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3889b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 389022188d7dSRichard Henderson 38914ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 38924ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 3893c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 3894c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 38954ee85ea9SRichard Henderson 38969c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 38979c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 38989c6ec5bcSRichard Henderson 3899428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3900428881deSRichard Henderson { 3901428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3902428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3903428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3904428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3905428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3906428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3907428881deSRichard Henderson return false; 3908428881deSRichard Henderson } else { 3909428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3910428881deSRichard Henderson } 3911428881deSRichard Henderson return advance_pc(dc); 3912428881deSRichard Henderson } 3913428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3914428881deSRichard Henderson } 3915428881deSRichard Henderson 3916420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 3917420a187dSRichard Henderson { 3918420a187dSRichard Henderson switch (dc->cc_op) { 3919420a187dSRichard Henderson case CC_OP_DIV: 3920420a187dSRichard Henderson case CC_OP_LOGIC: 3921420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 3922420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 3923420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 3924420a187dSRichard Henderson case CC_OP_ADD: 3925420a187dSRichard Henderson case CC_OP_TADD: 3926420a187dSRichard Henderson case CC_OP_TADDTV: 3927420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3928420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 3929420a187dSRichard Henderson case CC_OP_SUB: 3930420a187dSRichard Henderson case CC_OP_TSUB: 3931420a187dSRichard Henderson case CC_OP_TSUBTV: 3932420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3933420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 3934420a187dSRichard Henderson default: 3935420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3936420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 3937420a187dSRichard Henderson } 3938420a187dSRichard Henderson } 3939420a187dSRichard Henderson 3940dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 3941dfebb950SRichard Henderson { 3942dfebb950SRichard Henderson switch (dc->cc_op) { 3943dfebb950SRichard Henderson case CC_OP_DIV: 3944dfebb950SRichard Henderson case CC_OP_LOGIC: 3945dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 3946dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 3947dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 3948dfebb950SRichard Henderson case CC_OP_ADD: 3949dfebb950SRichard Henderson case CC_OP_TADD: 3950dfebb950SRichard Henderson case CC_OP_TADDTV: 3951dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3952dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 3953dfebb950SRichard Henderson case CC_OP_SUB: 3954dfebb950SRichard Henderson case CC_OP_TSUB: 3955dfebb950SRichard Henderson case CC_OP_TSUBTV: 3956dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3957dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 3958dfebb950SRichard Henderson default: 3959dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3960dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 3961dfebb950SRichard Henderson } 3962dfebb950SRichard Henderson } 3963dfebb950SRichard Henderson 3964a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 3965a9aba13dSRichard Henderson { 3966a9aba13dSRichard Henderson update_psr(dc); 3967a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 3968a9aba13dSRichard Henderson } 3969a9aba13dSRichard Henderson 3970b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3971b88ce6f2SRichard Henderson int width, bool cc, bool left) 3972b88ce6f2SRichard Henderson { 3973b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3974b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3975b88ce6f2SRichard Henderson int shift, imask, omask; 3976b88ce6f2SRichard Henderson 3977b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3978b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3979b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3980b88ce6f2SRichard Henderson 3981b88ce6f2SRichard Henderson if (cc) { 3982b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 3983b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 3984b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3985b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3986b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 3987b88ce6f2SRichard Henderson } 3988b88ce6f2SRichard Henderson 3989b88ce6f2SRichard Henderson /* 3990b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3991b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3992b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3993b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3994b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3995b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3996b88ce6f2SRichard Henderson * the value we're looking for. 3997b88ce6f2SRichard Henderson */ 3998b88ce6f2SRichard Henderson switch (width) { 3999b88ce6f2SRichard Henderson case 8: 4000b88ce6f2SRichard Henderson imask = 0x7; 4001b88ce6f2SRichard Henderson shift = 3; 4002b88ce6f2SRichard Henderson omask = 0xff; 4003b88ce6f2SRichard Henderson if (left) { 4004b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4005b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4006b88ce6f2SRichard Henderson } else { 4007b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4008b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4009b88ce6f2SRichard Henderson } 4010b88ce6f2SRichard Henderson break; 4011b88ce6f2SRichard Henderson case 16: 4012b88ce6f2SRichard Henderson imask = 0x6; 4013b88ce6f2SRichard Henderson shift = 1; 4014b88ce6f2SRichard Henderson omask = 0xf; 4015b88ce6f2SRichard Henderson if (left) { 4016b88ce6f2SRichard Henderson tabl = 0x8cef; 4017b88ce6f2SRichard Henderson tabr = 0xf731; 4018b88ce6f2SRichard Henderson } else { 4019b88ce6f2SRichard Henderson tabl = 0x137f; 4020b88ce6f2SRichard Henderson tabr = 0xfec8; 4021b88ce6f2SRichard Henderson } 4022b88ce6f2SRichard Henderson break; 4023b88ce6f2SRichard Henderson case 32: 4024b88ce6f2SRichard Henderson imask = 0x4; 4025b88ce6f2SRichard Henderson shift = 0; 4026b88ce6f2SRichard Henderson omask = 0x3; 4027b88ce6f2SRichard Henderson if (left) { 4028b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4029b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4030b88ce6f2SRichard Henderson } else { 4031b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4032b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4033b88ce6f2SRichard Henderson } 4034b88ce6f2SRichard Henderson break; 4035b88ce6f2SRichard Henderson default: 4036b88ce6f2SRichard Henderson abort(); 4037b88ce6f2SRichard Henderson } 4038b88ce6f2SRichard Henderson 4039b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4040b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4041b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4042b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4043b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4044b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4045b88ce6f2SRichard Henderson 4046b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4047b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4048b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4049b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4050b88ce6f2SRichard Henderson 4051b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4052b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4053b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4054b88ce6f2SRichard Henderson 4055b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4056b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4057b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4058b88ce6f2SRichard Henderson 4059b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4060b88ce6f2SRichard Henderson return advance_pc(dc); 4061b88ce6f2SRichard Henderson } 4062b88ce6f2SRichard Henderson 4063b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4064b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4065b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4066b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4067b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4068b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4069b88ce6f2SRichard Henderson 4070b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4071b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4072b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4073b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4074b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4075b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4076b88ce6f2SRichard Henderson 407745bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 407845bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 407945bfed3bSRichard Henderson { 408045bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 408145bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 408245bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 408345bfed3bSRichard Henderson 408445bfed3bSRichard Henderson func(dst, src1, src2); 408545bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 408645bfed3bSRichard Henderson return advance_pc(dc); 408745bfed3bSRichard Henderson } 408845bfed3bSRichard Henderson 408945bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 409045bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 409145bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 409245bfed3bSRichard Henderson 40939e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 40949e20ca94SRichard Henderson { 40959e20ca94SRichard Henderson #ifdef TARGET_SPARC64 40969e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 40979e20ca94SRichard Henderson 40989e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 40999e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 41009e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 41019e20ca94SRichard Henderson #else 41029e20ca94SRichard Henderson g_assert_not_reached(); 41039e20ca94SRichard Henderson #endif 41049e20ca94SRichard Henderson } 41059e20ca94SRichard Henderson 41069e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 41079e20ca94SRichard Henderson { 41089e20ca94SRichard Henderson #ifdef TARGET_SPARC64 41099e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 41109e20ca94SRichard Henderson 41119e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 41129e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 41139e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 41149e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 41159e20ca94SRichard Henderson #else 41169e20ca94SRichard Henderson g_assert_not_reached(); 41179e20ca94SRichard Henderson #endif 41189e20ca94SRichard Henderson } 41199e20ca94SRichard Henderson 41209e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 41219e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 41229e20ca94SRichard Henderson 412339ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 412439ca3490SRichard Henderson { 412539ca3490SRichard Henderson #ifdef TARGET_SPARC64 412639ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 412739ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 412839ca3490SRichard Henderson #else 412939ca3490SRichard Henderson g_assert_not_reached(); 413039ca3490SRichard Henderson #endif 413139ca3490SRichard Henderson } 413239ca3490SRichard Henderson 413339ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 413439ca3490SRichard Henderson 41355fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 41365fc546eeSRichard Henderson { 41375fc546eeSRichard Henderson TCGv dst, src1, src2; 41385fc546eeSRichard Henderson 41395fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 41405fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 41415fc546eeSRichard Henderson return false; 41425fc546eeSRichard Henderson } 41435fc546eeSRichard Henderson 41445fc546eeSRichard Henderson src2 = tcg_temp_new(); 41455fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 41465fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 41475fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 41485fc546eeSRichard Henderson 41495fc546eeSRichard Henderson if (l) { 41505fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 41515fc546eeSRichard Henderson if (!a->x) { 41525fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 41535fc546eeSRichard Henderson } 41545fc546eeSRichard Henderson } else if (u) { 41555fc546eeSRichard Henderson if (!a->x) { 41565fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 41575fc546eeSRichard Henderson src1 = dst; 41585fc546eeSRichard Henderson } 41595fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 41605fc546eeSRichard Henderson } else { 41615fc546eeSRichard Henderson if (!a->x) { 41625fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 41635fc546eeSRichard Henderson src1 = dst; 41645fc546eeSRichard Henderson } 41655fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 41665fc546eeSRichard Henderson } 41675fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 41685fc546eeSRichard Henderson return advance_pc(dc); 41695fc546eeSRichard Henderson } 41705fc546eeSRichard Henderson 41715fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 41725fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 41735fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 41745fc546eeSRichard Henderson 41755fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 41765fc546eeSRichard Henderson { 41775fc546eeSRichard Henderson TCGv dst, src1; 41785fc546eeSRichard Henderson 41795fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 41805fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 41815fc546eeSRichard Henderson return false; 41825fc546eeSRichard Henderson } 41835fc546eeSRichard Henderson 41845fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 41855fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 41865fc546eeSRichard Henderson 41875fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 41885fc546eeSRichard Henderson if (l) { 41895fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 41905fc546eeSRichard Henderson } else if (u) { 41915fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 41925fc546eeSRichard Henderson } else { 41935fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 41945fc546eeSRichard Henderson } 41955fc546eeSRichard Henderson } else { 41965fc546eeSRichard Henderson if (l) { 41975fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 41985fc546eeSRichard Henderson } else if (u) { 41995fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 42005fc546eeSRichard Henderson } else { 42015fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 42025fc546eeSRichard Henderson } 42035fc546eeSRichard Henderson } 42045fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42055fc546eeSRichard Henderson return advance_pc(dc); 42065fc546eeSRichard Henderson } 42075fc546eeSRichard Henderson 42085fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 42095fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 42105fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 42115fc546eeSRichard Henderson 4212fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4213fb4ed7aaSRichard Henderson { 4214fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4215fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4216fb4ed7aaSRichard Henderson return NULL; 4217fb4ed7aaSRichard Henderson } 4218fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4219fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4220fb4ed7aaSRichard Henderson } else { 4221fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4222fb4ed7aaSRichard Henderson } 4223fb4ed7aaSRichard Henderson } 4224fb4ed7aaSRichard Henderson 4225fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4226fb4ed7aaSRichard Henderson { 4227fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4228fb4ed7aaSRichard Henderson 4229fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4230fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4231fb4ed7aaSRichard Henderson return advance_pc(dc); 4232fb4ed7aaSRichard Henderson } 4233fb4ed7aaSRichard Henderson 4234fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4235fb4ed7aaSRichard Henderson { 4236fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4237fb4ed7aaSRichard Henderson DisasCompare cmp; 4238fb4ed7aaSRichard Henderson 4239fb4ed7aaSRichard Henderson if (src2 == NULL) { 4240fb4ed7aaSRichard Henderson return false; 4241fb4ed7aaSRichard Henderson } 4242fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4243fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4244fb4ed7aaSRichard Henderson } 4245fb4ed7aaSRichard Henderson 4246fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4247fb4ed7aaSRichard Henderson { 4248fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4249fb4ed7aaSRichard Henderson DisasCompare cmp; 4250fb4ed7aaSRichard Henderson 4251fb4ed7aaSRichard Henderson if (src2 == NULL) { 4252fb4ed7aaSRichard Henderson return false; 4253fb4ed7aaSRichard Henderson } 4254fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4255fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4256fb4ed7aaSRichard Henderson } 4257fb4ed7aaSRichard Henderson 4258fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4259fb4ed7aaSRichard Henderson { 4260fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4261fb4ed7aaSRichard Henderson DisasCompare cmp; 4262fb4ed7aaSRichard Henderson 4263fb4ed7aaSRichard Henderson if (src2 == NULL) { 4264fb4ed7aaSRichard Henderson return false; 4265fb4ed7aaSRichard Henderson } 4266fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4267fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4268fb4ed7aaSRichard Henderson } 4269fb4ed7aaSRichard Henderson 427086b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 427186b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 427286b82fe0SRichard Henderson { 427386b82fe0SRichard Henderson TCGv src1, sum; 427486b82fe0SRichard Henderson 427586b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 427686b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 427786b82fe0SRichard Henderson return false; 427886b82fe0SRichard Henderson } 427986b82fe0SRichard Henderson 428086b82fe0SRichard Henderson /* 428186b82fe0SRichard Henderson * Always load the sum into a new temporary. 428286b82fe0SRichard Henderson * This is required to capture the value across a window change, 428386b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 428486b82fe0SRichard Henderson */ 428586b82fe0SRichard Henderson sum = tcg_temp_new(); 428686b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 428786b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 428886b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 428986b82fe0SRichard Henderson } else { 429086b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 429186b82fe0SRichard Henderson } 429286b82fe0SRichard Henderson return func(dc, a->rd, sum); 429386b82fe0SRichard Henderson } 429486b82fe0SRichard Henderson 429586b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 429686b82fe0SRichard Henderson { 429786b82fe0SRichard Henderson /* 429886b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 429986b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 430086b82fe0SRichard Henderson */ 430186b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 430286b82fe0SRichard Henderson 430386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 430486b82fe0SRichard Henderson 430586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 430686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 430786b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 430886b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 430986b82fe0SRichard Henderson 431086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 431186b82fe0SRichard Henderson return true; 431286b82fe0SRichard Henderson } 431386b82fe0SRichard Henderson 431486b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 431586b82fe0SRichard Henderson 431686b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 431786b82fe0SRichard Henderson { 431886b82fe0SRichard Henderson if (!supervisor(dc)) { 431986b82fe0SRichard Henderson return raise_priv(dc); 432086b82fe0SRichard Henderson } 432186b82fe0SRichard Henderson 432286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 432386b82fe0SRichard Henderson 432486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 432586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 432686b82fe0SRichard Henderson gen_helper_rett(tcg_env); 432786b82fe0SRichard Henderson 432886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 432986b82fe0SRichard Henderson return true; 433086b82fe0SRichard Henderson } 433186b82fe0SRichard Henderson 433286b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 433386b82fe0SRichard Henderson 433486b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 433586b82fe0SRichard Henderson { 433686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 433786b82fe0SRichard Henderson 433886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 433986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 434086b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 434186b82fe0SRichard Henderson 434286b82fe0SRichard Henderson gen_helper_restore(tcg_env); 434386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 434486b82fe0SRichard Henderson return true; 434586b82fe0SRichard Henderson } 434686b82fe0SRichard Henderson 434786b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 434886b82fe0SRichard Henderson 4349d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4350d3825800SRichard Henderson { 4351d3825800SRichard Henderson gen_helper_save(tcg_env); 4352d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4353d3825800SRichard Henderson return advance_pc(dc); 4354d3825800SRichard Henderson } 4355d3825800SRichard Henderson 4356d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4357d3825800SRichard Henderson 4358d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4359d3825800SRichard Henderson { 4360d3825800SRichard Henderson gen_helper_restore(tcg_env); 4361d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4362d3825800SRichard Henderson return advance_pc(dc); 4363d3825800SRichard Henderson } 4364d3825800SRichard Henderson 4365d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4366d3825800SRichard Henderson 43678f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 43688f75b8a4SRichard Henderson { 43698f75b8a4SRichard Henderson if (!supervisor(dc)) { 43708f75b8a4SRichard Henderson return raise_priv(dc); 43718f75b8a4SRichard Henderson } 43728f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 43738f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 43748f75b8a4SRichard Henderson translator_io_start(&dc->base); 43758f75b8a4SRichard Henderson if (done) { 43768f75b8a4SRichard Henderson gen_helper_done(tcg_env); 43778f75b8a4SRichard Henderson } else { 43788f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 43798f75b8a4SRichard Henderson } 43808f75b8a4SRichard Henderson return true; 43818f75b8a4SRichard Henderson } 43828f75b8a4SRichard Henderson 43838f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 43848f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 43858f75b8a4SRichard Henderson 43860880d20bSRichard Henderson /* 43870880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 43880880d20bSRichard Henderson */ 43890880d20bSRichard Henderson 43900880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 43910880d20bSRichard Henderson { 43920880d20bSRichard Henderson TCGv addr, tmp = NULL; 43930880d20bSRichard Henderson 43940880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 43950880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 43960880d20bSRichard Henderson return NULL; 43970880d20bSRichard Henderson } 43980880d20bSRichard Henderson 43990880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 44000880d20bSRichard Henderson if (rs2_or_imm) { 44010880d20bSRichard Henderson tmp = tcg_temp_new(); 44020880d20bSRichard Henderson if (imm) { 44030880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 44040880d20bSRichard Henderson } else { 44050880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 44060880d20bSRichard Henderson } 44070880d20bSRichard Henderson addr = tmp; 44080880d20bSRichard Henderson } 44090880d20bSRichard Henderson if (AM_CHECK(dc)) { 44100880d20bSRichard Henderson if (!tmp) { 44110880d20bSRichard Henderson tmp = tcg_temp_new(); 44120880d20bSRichard Henderson } 44130880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 44140880d20bSRichard Henderson addr = tmp; 44150880d20bSRichard Henderson } 44160880d20bSRichard Henderson return addr; 44170880d20bSRichard Henderson } 44180880d20bSRichard Henderson 44190880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 44200880d20bSRichard Henderson { 44210880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44220880d20bSRichard Henderson DisasASI da; 44230880d20bSRichard Henderson 44240880d20bSRichard Henderson if (addr == NULL) { 44250880d20bSRichard Henderson return false; 44260880d20bSRichard Henderson } 44270880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 44280880d20bSRichard Henderson 44290880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 443042071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 44310880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 44320880d20bSRichard Henderson return advance_pc(dc); 44330880d20bSRichard Henderson } 44340880d20bSRichard Henderson 44350880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 44360880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 44370880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 44380880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 44390880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 44400880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 44410880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 44420880d20bSRichard Henderson 44430880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 44440880d20bSRichard Henderson { 44450880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44460880d20bSRichard Henderson DisasASI da; 44470880d20bSRichard Henderson 44480880d20bSRichard Henderson if (addr == NULL) { 44490880d20bSRichard Henderson return false; 44500880d20bSRichard Henderson } 44510880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 44520880d20bSRichard Henderson 44530880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 445442071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 44550880d20bSRichard Henderson return advance_pc(dc); 44560880d20bSRichard Henderson } 44570880d20bSRichard Henderson 44580880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 44590880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 44600880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 44610880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 44620880d20bSRichard Henderson 44630880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 44640880d20bSRichard Henderson { 44650880d20bSRichard Henderson TCGv addr; 44660880d20bSRichard Henderson DisasASI da; 44670880d20bSRichard Henderson 44680880d20bSRichard Henderson if (a->rd & 1) { 44690880d20bSRichard Henderson return false; 44700880d20bSRichard Henderson } 44710880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44720880d20bSRichard Henderson if (addr == NULL) { 44730880d20bSRichard Henderson return false; 44740880d20bSRichard Henderson } 44750880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 447642071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 44770880d20bSRichard Henderson return advance_pc(dc); 44780880d20bSRichard Henderson } 44790880d20bSRichard Henderson 44800880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 44810880d20bSRichard Henderson { 44820880d20bSRichard Henderson TCGv addr; 44830880d20bSRichard Henderson DisasASI da; 44840880d20bSRichard Henderson 44850880d20bSRichard Henderson if (a->rd & 1) { 44860880d20bSRichard Henderson return false; 44870880d20bSRichard Henderson } 44880880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44890880d20bSRichard Henderson if (addr == NULL) { 44900880d20bSRichard Henderson return false; 44910880d20bSRichard Henderson } 44920880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 449342071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 44940880d20bSRichard Henderson return advance_pc(dc); 44950880d20bSRichard Henderson } 44960880d20bSRichard Henderson 4497cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4498cf07cd1eSRichard Henderson { 4499cf07cd1eSRichard Henderson TCGv addr, reg; 4500cf07cd1eSRichard Henderson DisasASI da; 4501cf07cd1eSRichard Henderson 4502cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4503cf07cd1eSRichard Henderson if (addr == NULL) { 4504cf07cd1eSRichard Henderson return false; 4505cf07cd1eSRichard Henderson } 4506cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4507cf07cd1eSRichard Henderson 4508cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4509cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4510cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4511cf07cd1eSRichard Henderson return advance_pc(dc); 4512cf07cd1eSRichard Henderson } 4513cf07cd1eSRichard Henderson 4514dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4515dca544b9SRichard Henderson { 4516dca544b9SRichard Henderson TCGv addr, dst, src; 4517dca544b9SRichard Henderson DisasASI da; 4518dca544b9SRichard Henderson 4519dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4520dca544b9SRichard Henderson if (addr == NULL) { 4521dca544b9SRichard Henderson return false; 4522dca544b9SRichard Henderson } 4523dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4524dca544b9SRichard Henderson 4525dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4526dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4527dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4528dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4529dca544b9SRichard Henderson return advance_pc(dc); 4530dca544b9SRichard Henderson } 4531dca544b9SRichard Henderson 4532d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4533d0a11d25SRichard Henderson { 4534d0a11d25SRichard Henderson TCGv addr, o, n, c; 4535d0a11d25SRichard Henderson DisasASI da; 4536d0a11d25SRichard Henderson 4537d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4538d0a11d25SRichard Henderson if (addr == NULL) { 4539d0a11d25SRichard Henderson return false; 4540d0a11d25SRichard Henderson } 4541d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4542d0a11d25SRichard Henderson 4543d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4544d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4545d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4546d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4547d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4548d0a11d25SRichard Henderson return advance_pc(dc); 4549d0a11d25SRichard Henderson } 4550d0a11d25SRichard Henderson 4551d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4552d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4553d0a11d25SRichard Henderson 455406c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 455506c060d9SRichard Henderson { 455606c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 455706c060d9SRichard Henderson DisasASI da; 455806c060d9SRichard Henderson 455906c060d9SRichard Henderson if (addr == NULL) { 456006c060d9SRichard Henderson return false; 456106c060d9SRichard Henderson } 456206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 456306c060d9SRichard Henderson return true; 456406c060d9SRichard Henderson } 456506c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 456606c060d9SRichard Henderson return true; 456706c060d9SRichard Henderson } 456806c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4569287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 457006c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 457106c060d9SRichard Henderson return advance_pc(dc); 457206c060d9SRichard Henderson } 457306c060d9SRichard Henderson 457406c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 457506c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 457606c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 457706c060d9SRichard Henderson 4578287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4579287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4580287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4581287b1152SRichard Henderson 458206c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 458306c060d9SRichard Henderson { 458406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 458506c060d9SRichard Henderson DisasASI da; 458606c060d9SRichard Henderson 458706c060d9SRichard Henderson if (addr == NULL) { 458806c060d9SRichard Henderson return false; 458906c060d9SRichard Henderson } 459006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 459106c060d9SRichard Henderson return true; 459206c060d9SRichard Henderson } 459306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 459406c060d9SRichard Henderson return true; 459506c060d9SRichard Henderson } 459606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4597287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 459806c060d9SRichard Henderson return advance_pc(dc); 459906c060d9SRichard Henderson } 460006c060d9SRichard Henderson 460106c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 460206c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 460306c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 460406c060d9SRichard Henderson 4605287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4606287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4607287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4608287b1152SRichard Henderson 460906c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 461006c060d9SRichard Henderson { 461106c060d9SRichard Henderson if (!avail_32(dc)) { 461206c060d9SRichard Henderson return false; 461306c060d9SRichard Henderson } 461406c060d9SRichard Henderson if (!supervisor(dc)) { 461506c060d9SRichard Henderson return raise_priv(dc); 461606c060d9SRichard Henderson } 461706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 461806c060d9SRichard Henderson return true; 461906c060d9SRichard Henderson } 462006c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 462106c060d9SRichard Henderson return true; 462206c060d9SRichard Henderson } 462306c060d9SRichard Henderson 4624da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4625da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 46263d3c0673SRichard Henderson { 4627da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46283d3c0673SRichard Henderson if (addr == NULL) { 46293d3c0673SRichard Henderson return false; 46303d3c0673SRichard Henderson } 46313d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46323d3c0673SRichard Henderson return true; 46333d3c0673SRichard Henderson } 4634da681406SRichard Henderson tmp = tcg_temp_new(); 4635da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4636da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4637da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4638da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4639da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 46403d3c0673SRichard Henderson return advance_pc(dc); 46413d3c0673SRichard Henderson } 46423d3c0673SRichard Henderson 4643da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4644da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 46453d3c0673SRichard Henderson 46463d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 46473d3c0673SRichard Henderson { 46483d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 46493d3c0673SRichard Henderson if (addr == NULL) { 46503d3c0673SRichard Henderson return false; 46513d3c0673SRichard Henderson } 46523d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46533d3c0673SRichard Henderson return true; 46543d3c0673SRichard Henderson } 46553d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 46563d3c0673SRichard Henderson return advance_pc(dc); 46573d3c0673SRichard Henderson } 46583d3c0673SRichard Henderson 46593d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 46603d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 46613d3c0673SRichard Henderson 4662baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4663baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4664baf3dbf2SRichard Henderson { 4665baf3dbf2SRichard Henderson TCGv_i32 tmp; 4666baf3dbf2SRichard Henderson 4667baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4668baf3dbf2SRichard Henderson return true; 4669baf3dbf2SRichard Henderson } 4670baf3dbf2SRichard Henderson 4671baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4672baf3dbf2SRichard Henderson func(tmp, tmp); 4673baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4674baf3dbf2SRichard Henderson return advance_pc(dc); 4675baf3dbf2SRichard Henderson } 4676baf3dbf2SRichard Henderson 4677baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4678baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4679baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4680baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4681baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4682baf3dbf2SRichard Henderson 4683119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4684119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4685119cb94fSRichard Henderson { 4686119cb94fSRichard Henderson TCGv_i32 tmp; 4687119cb94fSRichard Henderson 4688119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4689119cb94fSRichard Henderson return true; 4690119cb94fSRichard Henderson } 4691119cb94fSRichard Henderson 4692119cb94fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4693119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4694119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4695119cb94fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4696119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4697119cb94fSRichard Henderson return advance_pc(dc); 4698119cb94fSRichard Henderson } 4699119cb94fSRichard Henderson 4700119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4701119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4702119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4703119cb94fSRichard Henderson 4704*8c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 4705*8c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 4706*8c94bcd8SRichard Henderson { 4707*8c94bcd8SRichard Henderson TCGv_i32 dst; 4708*8c94bcd8SRichard Henderson TCGv_i64 src; 4709*8c94bcd8SRichard Henderson 4710*8c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4711*8c94bcd8SRichard Henderson return true; 4712*8c94bcd8SRichard Henderson } 4713*8c94bcd8SRichard Henderson 4714*8c94bcd8SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4715*8c94bcd8SRichard Henderson dst = gen_dest_fpr_F(dc); 4716*8c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4717*8c94bcd8SRichard Henderson func(dst, tcg_env, src); 4718*8c94bcd8SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4719*8c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4720*8c94bcd8SRichard Henderson return advance_pc(dc); 4721*8c94bcd8SRichard Henderson } 4722*8c94bcd8SRichard Henderson 4723*8c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 4724*8c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 4725*8c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 4726*8c94bcd8SRichard Henderson 4727c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4728c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4729c6d83e4fSRichard Henderson { 4730c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4731c6d83e4fSRichard Henderson 4732c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4733c6d83e4fSRichard Henderson return true; 4734c6d83e4fSRichard Henderson } 4735c6d83e4fSRichard Henderson 4736c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4737c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4738c6d83e4fSRichard Henderson func(dst, src); 4739c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4740c6d83e4fSRichard Henderson return advance_pc(dc); 4741c6d83e4fSRichard Henderson } 4742c6d83e4fSRichard Henderson 4743c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4744c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4745c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4746c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4747c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4748c6d83e4fSRichard Henderson 47498aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 47508aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 47518aa418b3SRichard Henderson { 47528aa418b3SRichard Henderson TCGv_i64 dst, src; 47538aa418b3SRichard Henderson 47548aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47558aa418b3SRichard Henderson return true; 47568aa418b3SRichard Henderson } 47578aa418b3SRichard Henderson 47588aa418b3SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 47598aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 47608aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 47618aa418b3SRichard Henderson func(dst, tcg_env, src); 47628aa418b3SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 47638aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47648aa418b3SRichard Henderson return advance_pc(dc); 47658aa418b3SRichard Henderson } 47668aa418b3SRichard Henderson 47678aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 47688aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 47698aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 47708aa418b3SRichard Henderson 4771c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4772c995216bSRichard Henderson void (*func)(TCGv_env)) 4773c995216bSRichard Henderson { 4774c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4775c995216bSRichard Henderson return true; 4776c995216bSRichard Henderson } 4777c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4778c995216bSRichard Henderson return true; 4779c995216bSRichard Henderson } 4780c995216bSRichard Henderson 4781c995216bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4782c995216bSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4783c995216bSRichard Henderson func(tcg_env); 4784c995216bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4785c995216bSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4786c995216bSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4787c995216bSRichard Henderson return advance_pc(dc); 4788c995216bSRichard Henderson } 4789c995216bSRichard Henderson 4790c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4791c995216bSRichard Henderson 47927f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 47937f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 47947f10b52fSRichard Henderson { 47957f10b52fSRichard Henderson TCGv_i32 src1, src2; 47967f10b52fSRichard Henderson 47977f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47987f10b52fSRichard Henderson return true; 47997f10b52fSRichard Henderson } 48007f10b52fSRichard Henderson 48017f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48027f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48037f10b52fSRichard Henderson func(src1, src1, src2); 48047f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48057f10b52fSRichard Henderson return advance_pc(dc); 48067f10b52fSRichard Henderson } 48077f10b52fSRichard Henderson 48087f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48097f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48107f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48117f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48127f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48137f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48147f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48157f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48167f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48177f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48187f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48197f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48207f10b52fSRichard Henderson 4821c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4822c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4823c1514961SRichard Henderson { 4824c1514961SRichard Henderson TCGv_i32 src1, src2; 4825c1514961SRichard Henderson 4826c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4827c1514961SRichard Henderson return true; 4828c1514961SRichard Henderson } 4829c1514961SRichard Henderson 4830c1514961SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4831c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4832c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4833c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4834c1514961SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4835c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4836c1514961SRichard Henderson return advance_pc(dc); 4837c1514961SRichard Henderson } 4838c1514961SRichard Henderson 4839c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4840c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4841c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4842c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4843c1514961SRichard Henderson 4844e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4845e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4846e06c9f83SRichard Henderson { 4847e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4848e06c9f83SRichard Henderson 4849e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4850e06c9f83SRichard Henderson return true; 4851e06c9f83SRichard Henderson } 4852e06c9f83SRichard Henderson 4853e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4854e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4855e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4856e06c9f83SRichard Henderson func(dst, src1, src2); 4857e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4858e06c9f83SRichard Henderson return advance_pc(dc); 4859e06c9f83SRichard Henderson } 4860e06c9f83SRichard Henderson 4861e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4862e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4863e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4864e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4865e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4866e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4867e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4868e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4869e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4870e06c9f83SRichard Henderson 4871e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4872e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4873e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4874e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4875e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4876e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4877e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4878e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4879e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4880e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4881e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4882e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4883e06c9f83SRichard Henderson 48844b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 48854b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 48864b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 48874b6edc0aSRichard Henderson 4888f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4889f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4890f2a59b0aSRichard Henderson { 4891f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4892f2a59b0aSRichard Henderson 4893f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4894f2a59b0aSRichard Henderson return true; 4895f2a59b0aSRichard Henderson } 4896f2a59b0aSRichard Henderson 4897f2a59b0aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4898f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4899f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4900f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4901f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4902f2a59b0aSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4903f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4904f2a59b0aSRichard Henderson return advance_pc(dc); 4905f2a59b0aSRichard Henderson } 4906f2a59b0aSRichard Henderson 4907f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4908f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4909f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4910f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4911f2a59b0aSRichard Henderson 4912ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4913ff4c711bSRichard Henderson { 4914ff4c711bSRichard Henderson TCGv_i64 dst; 4915ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4916ff4c711bSRichard Henderson 4917ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4918ff4c711bSRichard Henderson return true; 4919ff4c711bSRichard Henderson } 4920ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4921ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4922ff4c711bSRichard Henderson } 4923ff4c711bSRichard Henderson 4924ff4c711bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4925ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4926ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4927ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4928ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4929ff4c711bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4930ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4931ff4c711bSRichard Henderson return advance_pc(dc); 4932ff4c711bSRichard Henderson } 4933ff4c711bSRichard Henderson 4934afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4935afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4936afb04344SRichard Henderson { 4937afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4938afb04344SRichard Henderson 4939afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4940afb04344SRichard Henderson return true; 4941afb04344SRichard Henderson } 4942afb04344SRichard Henderson 4943afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4944afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4945afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4946afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4947afb04344SRichard Henderson func(dst, src0, src1, src2); 4948afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4949afb04344SRichard Henderson return advance_pc(dc); 4950afb04344SRichard Henderson } 4951afb04344SRichard Henderson 4952afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4953afb04344SRichard Henderson 4954a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 4955a4056239SRichard Henderson void (*func)(TCGv_env)) 4956a4056239SRichard Henderson { 4957a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4958a4056239SRichard Henderson return true; 4959a4056239SRichard Henderson } 4960a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4961a4056239SRichard Henderson return true; 4962a4056239SRichard Henderson } 4963a4056239SRichard Henderson 4964a4056239SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4965a4056239SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 4966a4056239SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 4967a4056239SRichard Henderson func(tcg_env); 4968a4056239SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4969a4056239SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4970a4056239SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4971a4056239SRichard Henderson return advance_pc(dc); 4972a4056239SRichard Henderson } 4973a4056239SRichard Henderson 4974a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4975a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4976a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4977a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4978a4056239SRichard Henderson 49795e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 49805e3b17bbSRichard Henderson { 49815e3b17bbSRichard Henderson TCGv_i64 src1, src2; 49825e3b17bbSRichard Henderson 49835e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49845e3b17bbSRichard Henderson return true; 49855e3b17bbSRichard Henderson } 49865e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 49875e3b17bbSRichard Henderson return true; 49885e3b17bbSRichard Henderson } 49895e3b17bbSRichard Henderson 49905e3b17bbSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 49915e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 49925e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 49935e3b17bbSRichard Henderson gen_helper_fdmulq(tcg_env, src1, src2); 49945e3b17bbSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 49955e3b17bbSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 49965e3b17bbSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 49975e3b17bbSRichard Henderson return advance_pc(dc); 49985e3b17bbSRichard Henderson } 49995e3b17bbSRichard Henderson 5000fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 5001fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 5002fcf5ef2aSThomas Huth goto illegal_insn; 5003fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 5004fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 5005fcf5ef2aSThomas Huth goto nfpu_insn; 5006fcf5ef2aSThomas Huth 5007fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 5008878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 5009fcf5ef2aSThomas Huth { 5010fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 5011dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 50123d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 501306c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 50143d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 501506c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 5016fcf5ef2aSThomas Huth 5017fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 5018fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 5019fcf5ef2aSThomas Huth 5020fcf5ef2aSThomas Huth switch (opc) { 50216d2a0768SRichard Henderson case 0: 50226d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 502323ada1b1SRichard Henderson case 1: 502423ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5025fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 5026fcf5ef2aSThomas Huth { 50278f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 5028af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 5029fcf5ef2aSThomas Huth 5030af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 5031fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5032fcf5ef2aSThomas Huth goto jmp_insn; 5033fcf5ef2aSThomas Huth } 5034fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5035fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5036fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5037fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5038fcf5ef2aSThomas Huth 5039fcf5ef2aSThomas Huth switch (xop) { 5040fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 5041fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 5042fcf5ef2aSThomas Huth case 0x9: /* fabss */ 5043c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 5044c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 5045c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 5046fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 5047119cb94fSRichard Henderson case 0xc4: /* fitos */ 5048119cb94fSRichard Henderson case 0xd1: /* fstoi */ 5049fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 50508aa418b3SRichard Henderson case 0x82: /* V9 fdtox */ 50518aa418b3SRichard Henderson case 0x88: /* V9 fxtod */ 5052fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 5053fcf5ef2aSThomas Huth case 0x41: /* fadds */ 5054c1514961SRichard Henderson case 0x45: /* fsubs */ 5055c1514961SRichard Henderson case 0x49: /* fmuls */ 5056c1514961SRichard Henderson case 0x4d: /* fdivs */ 5057fcf5ef2aSThomas Huth case 0x42: /* faddd */ 5058f2a59b0aSRichard Henderson case 0x46: /* fsubd */ 5059f2a59b0aSRichard Henderson case 0x4a: /* fmuld */ 5060f2a59b0aSRichard Henderson case 0x4e: /* fdivd */ 5061fcf5ef2aSThomas Huth case 0x43: /* faddq */ 5062fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 5063fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 5064fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 5065fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 5066fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 5067fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 5068*8c94bcd8SRichard Henderson case 0xd2: /* fdtoi */ 5069*8c94bcd8SRichard Henderson case 0x84: /* V9 fxtos */ 5070*8c94bcd8SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5071fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 5072fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5073fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 5074fcf5ef2aSThomas Huth break; 5075fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 5076fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 5079fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 5080fcf5ef2aSThomas Huth break; 5081fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 5082fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5083fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 5084fcf5ef2aSThomas Huth break; 5085fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 5086fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5087fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 5088fcf5ef2aSThomas Huth break; 5089fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 5090fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5091fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 5092fcf5ef2aSThomas Huth break; 5093fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 5094fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5095fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 5096fcf5ef2aSThomas Huth break; 5097fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 5098fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5099fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 5100fcf5ef2aSThomas Huth break; 5101fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5102fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5103fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5104fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5105fcf5ef2aSThomas Huth break; 5106fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5107fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5108fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5109fcf5ef2aSThomas Huth break; 5110fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5111fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5112fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5113fcf5ef2aSThomas Huth break; 5114fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5115fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5116fcf5ef2aSThomas Huth break; 5117fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5118fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5119fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5122fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5123fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5124fcf5ef2aSThomas Huth break; 5125fcf5ef2aSThomas Huth #endif 5126fcf5ef2aSThomas Huth default: 5127fcf5ef2aSThomas Huth goto illegal_insn; 5128fcf5ef2aSThomas Huth } 5129fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5130fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5131fcf5ef2aSThomas Huth int cond; 5132fcf5ef2aSThomas Huth #endif 5133fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5134fcf5ef2aSThomas Huth goto jmp_insn; 5135fcf5ef2aSThomas Huth } 5136fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5137fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5138fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5139fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5140fcf5ef2aSThomas Huth 5141fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5142fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5143fcf5ef2aSThomas Huth do { \ 5144fcf5ef2aSThomas Huth DisasCompare cmp; \ 5145fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5146fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5147fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5148fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5149fcf5ef2aSThomas Huth } while (0) 5150fcf5ef2aSThomas Huth 5151fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5152fcf5ef2aSThomas Huth FMOVR(s); 5153fcf5ef2aSThomas Huth break; 5154fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5155fcf5ef2aSThomas Huth FMOVR(d); 5156fcf5ef2aSThomas Huth break; 5157fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5158fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5159fcf5ef2aSThomas Huth FMOVR(q); 5160fcf5ef2aSThomas Huth break; 5161fcf5ef2aSThomas Huth } 5162fcf5ef2aSThomas Huth #undef FMOVR 5163fcf5ef2aSThomas Huth #endif 5164fcf5ef2aSThomas Huth switch (xop) { 5165fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5166fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5167fcf5ef2aSThomas Huth do { \ 5168fcf5ef2aSThomas Huth DisasCompare cmp; \ 5169fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5170fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5171fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5172fcf5ef2aSThomas Huth } while (0) 5173fcf5ef2aSThomas Huth 5174fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5175fcf5ef2aSThomas Huth FMOVCC(0, s); 5176fcf5ef2aSThomas Huth break; 5177fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5178fcf5ef2aSThomas Huth FMOVCC(0, d); 5179fcf5ef2aSThomas Huth break; 5180fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5181fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5182fcf5ef2aSThomas Huth FMOVCC(0, q); 5183fcf5ef2aSThomas Huth break; 5184fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5185fcf5ef2aSThomas Huth FMOVCC(1, s); 5186fcf5ef2aSThomas Huth break; 5187fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5188fcf5ef2aSThomas Huth FMOVCC(1, d); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5191fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5192fcf5ef2aSThomas Huth FMOVCC(1, q); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5195fcf5ef2aSThomas Huth FMOVCC(2, s); 5196fcf5ef2aSThomas Huth break; 5197fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5198fcf5ef2aSThomas Huth FMOVCC(2, d); 5199fcf5ef2aSThomas Huth break; 5200fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5201fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5202fcf5ef2aSThomas Huth FMOVCC(2, q); 5203fcf5ef2aSThomas Huth break; 5204fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5205fcf5ef2aSThomas Huth FMOVCC(3, s); 5206fcf5ef2aSThomas Huth break; 5207fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5208fcf5ef2aSThomas Huth FMOVCC(3, d); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5211fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5212fcf5ef2aSThomas Huth FMOVCC(3, q); 5213fcf5ef2aSThomas Huth break; 5214fcf5ef2aSThomas Huth #undef FMOVCC 5215fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5216fcf5ef2aSThomas Huth do { \ 5217fcf5ef2aSThomas Huth DisasCompare cmp; \ 5218fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5219fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5220fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5221fcf5ef2aSThomas Huth } while (0) 5222fcf5ef2aSThomas Huth 5223fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5224fcf5ef2aSThomas Huth FMOVCC(0, s); 5225fcf5ef2aSThomas Huth break; 5226fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5227fcf5ef2aSThomas Huth FMOVCC(0, d); 5228fcf5ef2aSThomas Huth break; 5229fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5230fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5231fcf5ef2aSThomas Huth FMOVCC(0, q); 5232fcf5ef2aSThomas Huth break; 5233fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5234fcf5ef2aSThomas Huth FMOVCC(1, s); 5235fcf5ef2aSThomas Huth break; 5236fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5237fcf5ef2aSThomas Huth FMOVCC(1, d); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5240fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5241fcf5ef2aSThomas Huth FMOVCC(1, q); 5242fcf5ef2aSThomas Huth break; 5243fcf5ef2aSThomas Huth #undef FMOVCC 5244fcf5ef2aSThomas Huth #endif 5245fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5246fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5247fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5248fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5249fcf5ef2aSThomas Huth break; 5250fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5251fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5252fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5253fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5254fcf5ef2aSThomas Huth break; 5255fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5256fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5257fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5258fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5259fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5260fcf5ef2aSThomas Huth break; 5261fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5262fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5263fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5264fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5265fcf5ef2aSThomas Huth break; 5266fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5267fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5268fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5269fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5270fcf5ef2aSThomas Huth break; 5271fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5272fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5273fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5274fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5275fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5276fcf5ef2aSThomas Huth break; 5277fcf5ef2aSThomas Huth default: 5278fcf5ef2aSThomas Huth goto illegal_insn; 5279fcf5ef2aSThomas Huth } 5280d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5281fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5282d3c7e8adSRichard Henderson /* VIS */ 5283fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5284fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5285fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5286fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5287fcf5ef2aSThomas Huth goto jmp_insn; 5288fcf5ef2aSThomas Huth } 5289fcf5ef2aSThomas Huth 5290fcf5ef2aSThomas Huth switch (opf) { 5291fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5292fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5293fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5294fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5295fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5296fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5297fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5298fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5299fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5300fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5301fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5302fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5303fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5304fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5305fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5306fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5307fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5308fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5309baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5310baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5311baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5312baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5313c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5314c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5315c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5316c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 53177f10b52fSRichard Henderson case 0x051: /* VIS I fpadd16s */ 53187f10b52fSRichard Henderson case 0x053: /* VIS I fpadd32s */ 53197f10b52fSRichard Henderson case 0x055: /* VIS I fpsub16s */ 53207f10b52fSRichard Henderson case 0x057: /* VIS I fpsub32s */ 53217f10b52fSRichard Henderson case 0x063: /* VIS I fnors */ 53227f10b52fSRichard Henderson case 0x065: /* VIS I fandnot2s */ 53237f10b52fSRichard Henderson case 0x069: /* VIS I fandnot1s */ 53247f10b52fSRichard Henderson case 0x06d: /* VIS I fxors */ 53257f10b52fSRichard Henderson case 0x06f: /* VIS I fnands */ 53267f10b52fSRichard Henderson case 0x071: /* VIS I fands */ 53277f10b52fSRichard Henderson case 0x073: /* VIS I fxnors */ 53287f10b52fSRichard Henderson case 0x077: /* VIS I fornot2s */ 53297f10b52fSRichard Henderson case 0x07b: /* VIS I fornot1s */ 53307f10b52fSRichard Henderson case 0x07d: /* VIS I fors */ 5331e06c9f83SRichard Henderson case 0x050: /* VIS I fpadd16 */ 5332e06c9f83SRichard Henderson case 0x052: /* VIS I fpadd32 */ 5333e06c9f83SRichard Henderson case 0x054: /* VIS I fpsub16 */ 5334e06c9f83SRichard Henderson case 0x056: /* VIS I fpsub32 */ 5335e06c9f83SRichard Henderson case 0x062: /* VIS I fnor */ 5336e06c9f83SRichard Henderson case 0x064: /* VIS I fandnot2 */ 5337e06c9f83SRichard Henderson case 0x068: /* VIS I fandnot1 */ 5338e06c9f83SRichard Henderson case 0x06c: /* VIS I fxor */ 5339e06c9f83SRichard Henderson case 0x06e: /* VIS I fnand */ 5340e06c9f83SRichard Henderson case 0x070: /* VIS I fand */ 5341e06c9f83SRichard Henderson case 0x072: /* VIS I fxnor */ 5342e06c9f83SRichard Henderson case 0x076: /* VIS I fornot2 */ 5343e06c9f83SRichard Henderson case 0x07a: /* VIS I fornot1 */ 5344e06c9f83SRichard Henderson case 0x07c: /* VIS I for */ 5345e06c9f83SRichard Henderson case 0x031: /* VIS I fmul8x16 */ 5346e06c9f83SRichard Henderson case 0x033: /* VIS I fmul8x16au */ 5347e06c9f83SRichard Henderson case 0x035: /* VIS I fmul8x16al */ 5348e06c9f83SRichard Henderson case 0x036: /* VIS I fmul8sux16 */ 5349e06c9f83SRichard Henderson case 0x037: /* VIS I fmul8ulx16 */ 5350e06c9f83SRichard Henderson case 0x038: /* VIS I fmuld8sux16 */ 5351e06c9f83SRichard Henderson case 0x039: /* VIS I fmuld8ulx16 */ 5352e06c9f83SRichard Henderson case 0x04b: /* VIS I fpmerge */ 5353e06c9f83SRichard Henderson case 0x04d: /* VIS I fexpand */ 5354afb04344SRichard Henderson case 0x03e: /* VIS I pdist */ 53554b6edc0aSRichard Henderson case 0x03a: /* VIS I fpack32 */ 53564b6edc0aSRichard Henderson case 0x048: /* VIS I faligndata */ 53574b6edc0aSRichard Henderson case 0x04c: /* VIS II bshuffle */ 535839ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5359fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5360fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5361fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5362fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5363fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5364fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5365fcf5ef2aSThomas Huth break; 5366fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5367fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5368fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5369fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5370fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5371fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5372fcf5ef2aSThomas Huth break; 5373fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5374fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5375fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5376fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5377fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5378fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5379fcf5ef2aSThomas Huth break; 5380fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5381fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5382fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5383fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5384fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5385fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5386fcf5ef2aSThomas Huth break; 5387fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5388fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5389fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5390fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5391fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5392fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5395fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5396fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5397fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5398fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5399fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5400fcf5ef2aSThomas Huth break; 5401fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5402fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5403fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5404fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5405fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5406fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5409fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5410fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5411fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5412fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5413fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5414fcf5ef2aSThomas Huth break; 5415fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5416fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5417fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5418fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5419fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5420fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5421fcf5ef2aSThomas Huth break; 5422fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5423fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5424fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5425fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5426fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5427fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5428fcf5ef2aSThomas Huth break; 5429fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5430fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5431fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5432fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5433fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5434fcf5ef2aSThomas Huth break; 5435fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5436fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5437fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5438fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5439fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5440fcf5ef2aSThomas Huth break; 5441fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5442fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5443fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5444fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5445fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5446fcf5ef2aSThomas Huth break; 5447fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5448fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5449fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5450fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5451fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5452fcf5ef2aSThomas Huth break; 5453fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5454fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5455fcf5ef2aSThomas Huth // XXX 5456fcf5ef2aSThomas Huth goto illegal_insn; 5457fcf5ef2aSThomas Huth default: 5458fcf5ef2aSThomas Huth goto illegal_insn; 5459fcf5ef2aSThomas Huth } 5460fcf5ef2aSThomas Huth #endif 54618f75b8a4SRichard Henderson } else { 5462d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5463fcf5ef2aSThomas Huth } 5464fcf5ef2aSThomas Huth } 5465fcf5ef2aSThomas Huth break; 5466fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54670880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5468fcf5ef2aSThomas Huth } 5469878cc677SRichard Henderson advance_pc(dc); 5470fcf5ef2aSThomas Huth jmp_insn: 5471a6ca81cbSRichard Henderson return; 5472fcf5ef2aSThomas Huth illegal_insn: 5473fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5474a6ca81cbSRichard Henderson return; 5475fcf5ef2aSThomas Huth nfpu_insn: 5476fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5477a6ca81cbSRichard Henderson return; 5478fcf5ef2aSThomas Huth } 5479fcf5ef2aSThomas Huth 54806e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5481fcf5ef2aSThomas Huth { 54826e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5483b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54846e61bc94SEmilio G. Cota int bound; 5485af00be49SEmilio G. Cota 5486af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54876e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5488fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54896e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5490576e1c4cSIgor Mammedov dc->def = &env->def; 54916e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54926e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5493c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54946e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5495c9b459aaSArtyom Tarasenko #endif 5496fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5497fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54986e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5499c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55006e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5501c9b459aaSArtyom Tarasenko #endif 5502fcf5ef2aSThomas Huth #endif 55036e61bc94SEmilio G. Cota /* 55046e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55056e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55066e61bc94SEmilio G. Cota */ 55076e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55086e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5509af00be49SEmilio G. Cota } 5510fcf5ef2aSThomas Huth 55116e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55126e61bc94SEmilio G. Cota { 55136e61bc94SEmilio G. Cota } 55146e61bc94SEmilio G. Cota 55156e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55166e61bc94SEmilio G. Cota { 55176e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5518633c4283SRichard Henderson target_ulong npc = dc->npc; 55196e61bc94SEmilio G. Cota 5520633c4283SRichard Henderson if (npc & 3) { 5521633c4283SRichard Henderson switch (npc) { 5522633c4283SRichard Henderson case JUMP_PC: 5523fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5524633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5525633c4283SRichard Henderson break; 5526633c4283SRichard Henderson case DYNAMIC_PC: 5527633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5528633c4283SRichard Henderson npc = DYNAMIC_PC; 5529633c4283SRichard Henderson break; 5530633c4283SRichard Henderson default: 5531633c4283SRichard Henderson g_assert_not_reached(); 5532fcf5ef2aSThomas Huth } 55336e61bc94SEmilio G. Cota } 5534633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5535633c4283SRichard Henderson } 5536fcf5ef2aSThomas Huth 55376e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55386e61bc94SEmilio G. Cota { 55396e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5540b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55416e61bc94SEmilio G. Cota unsigned int insn; 5542fcf5ef2aSThomas Huth 55434e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5544af00be49SEmilio G. Cota dc->base.pc_next += 4; 5545878cc677SRichard Henderson 5546878cc677SRichard Henderson if (!decode(dc, insn)) { 5547878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5548878cc677SRichard Henderson } 5549fcf5ef2aSThomas Huth 5550af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55516e61bc94SEmilio G. Cota return; 5552c5e6ccdfSEmilio G. Cota } 5553af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55546e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5555af00be49SEmilio G. Cota } 55566e61bc94SEmilio G. Cota } 5557fcf5ef2aSThomas Huth 55586e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55596e61bc94SEmilio G. Cota { 55606e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5561186e7890SRichard Henderson DisasDelayException *e, *e_next; 5562633c4283SRichard Henderson bool may_lookup; 55636e61bc94SEmilio G. Cota 556446bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 556546bb0137SMark Cave-Ayland case DISAS_NEXT: 556646bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5567633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5568fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5569fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5570633c4283SRichard Henderson break; 5571fcf5ef2aSThomas Huth } 5572633c4283SRichard Henderson 5573930f1865SRichard Henderson may_lookup = true; 5574633c4283SRichard Henderson if (dc->pc & 3) { 5575633c4283SRichard Henderson switch (dc->pc) { 5576633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5577633c4283SRichard Henderson break; 5578633c4283SRichard Henderson case DYNAMIC_PC: 5579633c4283SRichard Henderson may_lookup = false; 5580633c4283SRichard Henderson break; 5581633c4283SRichard Henderson default: 5582633c4283SRichard Henderson g_assert_not_reached(); 5583633c4283SRichard Henderson } 5584633c4283SRichard Henderson } else { 5585633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5586633c4283SRichard Henderson } 5587633c4283SRichard Henderson 5588930f1865SRichard Henderson if (dc->npc & 3) { 5589930f1865SRichard Henderson switch (dc->npc) { 5590930f1865SRichard Henderson case JUMP_PC: 5591930f1865SRichard Henderson gen_generic_branch(dc); 5592930f1865SRichard Henderson break; 5593930f1865SRichard Henderson case DYNAMIC_PC: 5594930f1865SRichard Henderson may_lookup = false; 5595930f1865SRichard Henderson break; 5596930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5597930f1865SRichard Henderson break; 5598930f1865SRichard Henderson default: 5599930f1865SRichard Henderson g_assert_not_reached(); 5600930f1865SRichard Henderson } 5601930f1865SRichard Henderson } else { 5602930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5603930f1865SRichard Henderson } 5604633c4283SRichard Henderson if (may_lookup) { 5605633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5606633c4283SRichard Henderson } else { 560707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5608fcf5ef2aSThomas Huth } 560946bb0137SMark Cave-Ayland break; 561046bb0137SMark Cave-Ayland 561146bb0137SMark Cave-Ayland case DISAS_NORETURN: 561246bb0137SMark Cave-Ayland break; 561346bb0137SMark Cave-Ayland 561446bb0137SMark Cave-Ayland case DISAS_EXIT: 561546bb0137SMark Cave-Ayland /* Exit TB */ 561646bb0137SMark Cave-Ayland save_state(dc); 561746bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 561846bb0137SMark Cave-Ayland break; 561946bb0137SMark Cave-Ayland 562046bb0137SMark Cave-Ayland default: 562146bb0137SMark Cave-Ayland g_assert_not_reached(); 5622fcf5ef2aSThomas Huth } 5623186e7890SRichard Henderson 5624186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5625186e7890SRichard Henderson gen_set_label(e->lab); 5626186e7890SRichard Henderson 5627186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5628186e7890SRichard Henderson if (e->npc % 4 == 0) { 5629186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5630186e7890SRichard Henderson } 5631186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5632186e7890SRichard Henderson 5633186e7890SRichard Henderson e_next = e->next; 5634186e7890SRichard Henderson g_free(e); 5635186e7890SRichard Henderson } 5636fcf5ef2aSThomas Huth } 56376e61bc94SEmilio G. Cota 56388eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56398eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56406e61bc94SEmilio G. Cota { 56418eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56428eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56436e61bc94SEmilio G. Cota } 56446e61bc94SEmilio G. Cota 56456e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56466e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56476e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56486e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56496e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56506e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56516e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56526e61bc94SEmilio G. Cota }; 56536e61bc94SEmilio G. Cota 5654597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5655306c8721SRichard Henderson target_ulong pc, void *host_pc) 56566e61bc94SEmilio G. Cota { 56576e61bc94SEmilio G. Cota DisasContext dc = {}; 56586e61bc94SEmilio G. Cota 5659306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5660fcf5ef2aSThomas Huth } 5661fcf5ef2aSThomas Huth 566255c3ceefSRichard Henderson void sparc_tcg_init(void) 5663fcf5ef2aSThomas Huth { 5664fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5665fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5666fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5667fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5668fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5669fcf5ef2aSThomas Huth }; 5670fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5671fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5672fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5673fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5674fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5675fcf5ef2aSThomas Huth }; 5676fcf5ef2aSThomas Huth 5677fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5678fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5679fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5680fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5681fcf5ef2aSThomas Huth #endif 5682fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5683fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5684fcf5ef2aSThomas Huth }; 5685fcf5ef2aSThomas Huth 5686fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5687fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5688fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5689fcf5ef2aSThomas Huth #endif 5690fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5691fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5692fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5693fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5694fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5695fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5696fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5697fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5698fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5699fcf5ef2aSThomas Huth }; 5700fcf5ef2aSThomas Huth 5701fcf5ef2aSThomas Huth unsigned int i; 5702fcf5ef2aSThomas Huth 5703ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5704fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5705fcf5ef2aSThomas Huth "regwptr"); 5706fcf5ef2aSThomas Huth 5707fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5708ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5709fcf5ef2aSThomas Huth } 5710fcf5ef2aSThomas Huth 5711fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5712ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5713fcf5ef2aSThomas Huth } 5714fcf5ef2aSThomas Huth 5715f764718dSRichard Henderson cpu_regs[0] = NULL; 5716fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5717ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5718fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5719fcf5ef2aSThomas Huth gregnames[i]); 5720fcf5ef2aSThomas Huth } 5721fcf5ef2aSThomas Huth 5722fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5723fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5724fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5725fcf5ef2aSThomas Huth gregnames[i]); 5726fcf5ef2aSThomas Huth } 5727fcf5ef2aSThomas Huth 5728fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5729ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5730fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5731fcf5ef2aSThomas Huth fregnames[i]); 5732fcf5ef2aSThomas Huth } 5733fcf5ef2aSThomas Huth } 5734fcf5ef2aSThomas Huth 5735f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5736f36aaa53SRichard Henderson const TranslationBlock *tb, 5737f36aaa53SRichard Henderson const uint64_t *data) 5738fcf5ef2aSThomas Huth { 5739f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5740f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5741fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5742fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5743fcf5ef2aSThomas Huth 5744fcf5ef2aSThomas Huth env->pc = pc; 5745fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5746fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5747fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5748fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5749fcf5ef2aSThomas Huth if (env->cond) { 5750fcf5ef2aSThomas Huth env->npc = npc & ~3; 5751fcf5ef2aSThomas Huth } else { 5752fcf5ef2aSThomas Huth env->npc = pc + 4; 5753fcf5ef2aSThomas Huth } 5754fcf5ef2aSThomas Huth } else { 5755fcf5ef2aSThomas Huth env->npc = npc; 5756fcf5ef2aSThomas Huth } 5757fcf5ef2aSThomas Huth } 5758