1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 66*8aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 67e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 68e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 69e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 70e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 71e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 76*8aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 77afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 78da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 79da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 80668bb9b7SRichard Henderson # define MAXTL_MASK 0 81af25071cSRichard Henderson #endif 82af25071cSRichard Henderson 83633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 84633c4283SRichard Henderson #define DYNAMIC_PC 1 85633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 86633c4283SRichard Henderson #define JUMP_PC 2 87633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 88633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 89fcf5ef2aSThomas Huth 9046bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9146bb0137SMark Cave-Ayland 92fcf5ef2aSThomas Huth /* global register indexes */ 93fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 94fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 95fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 96fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 97fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 98fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 99fcf5ef2aSThomas Huth static TCGv cpu_y; 100fcf5ef2aSThomas Huth static TCGv cpu_tbr; 101fcf5ef2aSThomas Huth static TCGv cpu_cond; 102fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 103fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 104fcf5ef2aSThomas Huth static TCGv cpu_gsr; 105fcf5ef2aSThomas Huth #else 106af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 107af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 108fcf5ef2aSThomas Huth #endif 109fcf5ef2aSThomas Huth /* Floating point registers */ 110fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 111fcf5ef2aSThomas Huth 112af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 113af25071cSRichard Henderson #ifdef TARGET_SPARC64 114cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 115af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 116af25071cSRichard Henderson #else 117cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 118af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 119af25071cSRichard Henderson #endif 120af25071cSRichard Henderson 121186e7890SRichard Henderson typedef struct DisasDelayException { 122186e7890SRichard Henderson struct DisasDelayException *next; 123186e7890SRichard Henderson TCGLabel *lab; 124186e7890SRichard Henderson TCGv_i32 excp; 125186e7890SRichard Henderson /* Saved state at parent insn. */ 126186e7890SRichard Henderson target_ulong pc; 127186e7890SRichard Henderson target_ulong npc; 128186e7890SRichard Henderson } DisasDelayException; 129186e7890SRichard Henderson 130fcf5ef2aSThomas Huth typedef struct DisasContext { 131af00be49SEmilio G. Cota DisasContextBase base; 132fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 133fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 134fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 135fcf5ef2aSThomas Huth int mem_idx; 136c9b459aaSArtyom Tarasenko bool fpu_enabled; 137c9b459aaSArtyom Tarasenko bool address_mask_32bit; 138c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 139c9b459aaSArtyom Tarasenko bool supervisor; 140c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 141c9b459aaSArtyom Tarasenko bool hypervisor; 142c9b459aaSArtyom Tarasenko #endif 143c9b459aaSArtyom Tarasenko #endif 144c9b459aaSArtyom Tarasenko 145fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 146fcf5ef2aSThomas Huth sparc_def_t *def; 147fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 148fcf5ef2aSThomas Huth int fprs_dirty; 149fcf5ef2aSThomas Huth int asi; 150fcf5ef2aSThomas Huth #endif 151186e7890SRichard Henderson DisasDelayException *delay_excp_list; 152fcf5ef2aSThomas Huth } DisasContext; 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth typedef struct { 155fcf5ef2aSThomas Huth TCGCond cond; 156fcf5ef2aSThomas Huth bool is_bool; 157fcf5ef2aSThomas Huth TCGv c1, c2; 158fcf5ef2aSThomas Huth } DisasCompare; 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth // This function uses non-native bit order 161fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 162fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 165fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 166fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 169fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 172fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 173fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 174fcf5ef2aSThomas Huth #else 175fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 176fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 177fcf5ef2aSThomas Huth #endif 178fcf5ef2aSThomas Huth 179fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 180fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 183fcf5ef2aSThomas Huth 1840c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 185fcf5ef2aSThomas Huth { 186fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 187fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 188fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 189fcf5ef2aSThomas Huth we can avoid setting it again. */ 190fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 191fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 192fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 193fcf5ef2aSThomas Huth } 194fcf5ef2aSThomas Huth #endif 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth /* floating point registers moves */ 198fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 199fcf5ef2aSThomas Huth { 20036ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 201dc41aa7dSRichard Henderson if (src & 1) { 202dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 203dc41aa7dSRichard Henderson } else { 204dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 205fcf5ef2aSThomas Huth } 206dc41aa7dSRichard Henderson return ret; 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 210fcf5ef2aSThomas Huth { 2118e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2128e7bbc75SRichard Henderson 2138e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 214fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 215fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 216fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 217fcf5ef2aSThomas Huth } 218fcf5ef2aSThomas Huth 219fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 220fcf5ef2aSThomas Huth { 22136ab4623SRichard Henderson return tcg_temp_new_i32(); 222fcf5ef2aSThomas Huth } 223fcf5ef2aSThomas Huth 224fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 225fcf5ef2aSThomas Huth { 226fcf5ef2aSThomas Huth src = DFPREG(src); 227fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 231fcf5ef2aSThomas Huth { 232fcf5ef2aSThomas Huth dst = DFPREG(dst); 233fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 234fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 238fcf5ef2aSThomas Huth { 239fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 240fcf5ef2aSThomas Huth } 241fcf5ef2aSThomas Huth 242fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 243fcf5ef2aSThomas Huth { 244ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 245fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 246ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 247fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 248fcf5ef2aSThomas Huth } 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 251fcf5ef2aSThomas Huth { 252ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 253fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 254ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 255fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 259fcf5ef2aSThomas Huth { 260ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 261fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 262ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 263fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 264fcf5ef2aSThomas Huth } 265fcf5ef2aSThomas Huth 266fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 267fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 268fcf5ef2aSThomas Huth { 269fcf5ef2aSThomas Huth rd = QFPREG(rd); 270fcf5ef2aSThomas Huth rs = QFPREG(rs); 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 273fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 274fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 275fcf5ef2aSThomas Huth } 276fcf5ef2aSThomas Huth #endif 277fcf5ef2aSThomas Huth 278fcf5ef2aSThomas Huth /* moves */ 279fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 280fcf5ef2aSThomas Huth #define supervisor(dc) 0 281fcf5ef2aSThomas Huth #define hypervisor(dc) 0 282fcf5ef2aSThomas Huth #else 283fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 284c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 285c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 286fcf5ef2aSThomas Huth #else 287c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 288668bb9b7SRichard Henderson #define hypervisor(dc) 0 289fcf5ef2aSThomas Huth #endif 290fcf5ef2aSThomas Huth #endif 291fcf5ef2aSThomas Huth 292b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 293b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 294b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 295b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 296b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 297b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 298fcf5ef2aSThomas Huth #else 299b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth 3020c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 303fcf5ef2aSThomas Huth { 304b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 305fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 306b1bc09eaSRichard Henderson } 307fcf5ef2aSThomas Huth } 308fcf5ef2aSThomas Huth 30923ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31023ada1b1SRichard Henderson { 31123ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31223ada1b1SRichard Henderson } 31323ada1b1SRichard Henderson 3140c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 315fcf5ef2aSThomas Huth { 316fcf5ef2aSThomas Huth if (reg > 0) { 317fcf5ef2aSThomas Huth assert(reg < 32); 318fcf5ef2aSThomas Huth return cpu_regs[reg]; 319fcf5ef2aSThomas Huth } else { 32052123f14SRichard Henderson TCGv t = tcg_temp_new(); 321fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 322fcf5ef2aSThomas Huth return t; 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth 3260c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 327fcf5ef2aSThomas Huth { 328fcf5ef2aSThomas Huth if (reg > 0) { 329fcf5ef2aSThomas Huth assert(reg < 32); 330fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth 3340c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 335fcf5ef2aSThomas Huth { 336fcf5ef2aSThomas Huth if (reg > 0) { 337fcf5ef2aSThomas Huth assert(reg < 32); 338fcf5ef2aSThomas Huth return cpu_regs[reg]; 339fcf5ef2aSThomas Huth } else { 34052123f14SRichard Henderson return tcg_temp_new(); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3445645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 345fcf5ef2aSThomas Huth { 3465645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3475645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 348fcf5ef2aSThomas Huth } 349fcf5ef2aSThomas Huth 3505645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 351fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 352fcf5ef2aSThomas Huth { 353fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 354fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 355fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 356fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 357fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35807ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 359fcf5ef2aSThomas Huth } else { 360f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 361fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 363f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth 367fcf5ef2aSThomas Huth // XXX suboptimal 3680c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 369fcf5ef2aSThomas Huth { 370fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3710b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth 3740c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 375fcf5ef2aSThomas Huth { 376fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3770b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 378fcf5ef2aSThomas Huth } 379fcf5ef2aSThomas Huth 3800c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 381fcf5ef2aSThomas Huth { 382fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3830b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 384fcf5ef2aSThomas Huth } 385fcf5ef2aSThomas Huth 3860c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 387fcf5ef2aSThomas Huth { 388fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3890b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 390fcf5ef2aSThomas Huth } 391fcf5ef2aSThomas Huth 3920c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 393fcf5ef2aSThomas Huth { 394fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 395fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 396fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 397fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 405fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 406fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 407fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 408fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 409fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 410fcf5ef2aSThomas Huth #else 411fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 412fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 413fcf5ef2aSThomas Huth #endif 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth return carry_32; 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 422fcf5ef2aSThomas Huth { 423fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 426fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 427fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 428fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 429fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 430fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 431fcf5ef2aSThomas Huth #else 432fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 433fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 434fcf5ef2aSThomas Huth #endif 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 437fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 438fcf5ef2aSThomas Huth 439fcf5ef2aSThomas Huth return carry_32; 440fcf5ef2aSThomas Huth } 441fcf5ef2aSThomas Huth 442420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 443420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 444fcf5ef2aSThomas Huth { 445fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 446fcf5ef2aSThomas Huth 447420a187dSRichard Henderson #ifdef TARGET_SPARC64 448420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 449420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 450420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 451fcf5ef2aSThomas Huth #else 452420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 453fcf5ef2aSThomas Huth #endif 454fcf5ef2aSThomas Huth 455fcf5ef2aSThomas Huth if (update_cc) { 456420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 457fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 458fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 459fcf5ef2aSThomas Huth } 460fcf5ef2aSThomas Huth } 461fcf5ef2aSThomas Huth 462420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 463420a187dSRichard Henderson { 464420a187dSRichard Henderson TCGv discard; 465420a187dSRichard Henderson 466420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 467420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 468420a187dSRichard Henderson return; 469420a187dSRichard Henderson } 470420a187dSRichard Henderson 471420a187dSRichard Henderson /* 472420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 473420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 474420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 475420a187dSRichard Henderson * generated the carry in the first place. 476420a187dSRichard Henderson */ 477420a187dSRichard Henderson discard = tcg_temp_new(); 478420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 479420a187dSRichard Henderson 480420a187dSRichard Henderson if (update_cc) { 481420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 482420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 483420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 484420a187dSRichard Henderson } 485420a187dSRichard Henderson } 486420a187dSRichard Henderson 487420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 488420a187dSRichard Henderson { 489420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 490420a187dSRichard Henderson } 491420a187dSRichard Henderson 492420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 493420a187dSRichard Henderson { 494420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 495420a187dSRichard Henderson } 496420a187dSRichard Henderson 497420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 498420a187dSRichard Henderson { 499420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 500420a187dSRichard Henderson } 501420a187dSRichard Henderson 502420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 503420a187dSRichard Henderson { 504420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 505420a187dSRichard Henderson } 506420a187dSRichard Henderson 507420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 508420a187dSRichard Henderson bool update_cc) 509420a187dSRichard Henderson { 510420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 511420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 512420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 513420a187dSRichard Henderson } 514420a187dSRichard Henderson 515420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 516420a187dSRichard Henderson { 517420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 518420a187dSRichard Henderson } 519420a187dSRichard Henderson 520420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 521420a187dSRichard Henderson { 522420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 523420a187dSRichard Henderson } 524420a187dSRichard Henderson 5250c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 526fcf5ef2aSThomas Huth { 527fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 528fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 529fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 530fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 531fcf5ef2aSThomas Huth } 532fcf5ef2aSThomas Huth 533dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 534dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 535fcf5ef2aSThomas Huth { 536fcf5ef2aSThomas Huth TCGv carry; 537fcf5ef2aSThomas Huth 538fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 539fcf5ef2aSThomas Huth carry = tcg_temp_new(); 540fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 541fcf5ef2aSThomas Huth #else 542fcf5ef2aSThomas Huth carry = carry_32; 543fcf5ef2aSThomas Huth #endif 544fcf5ef2aSThomas Huth 545fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 546fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth if (update_cc) { 549dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 550fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 551fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 552fcf5ef2aSThomas Huth } 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth 555dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 556dfebb950SRichard Henderson { 557dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 558dfebb950SRichard Henderson } 559dfebb950SRichard Henderson 560dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 561dfebb950SRichard Henderson { 562dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 563dfebb950SRichard Henderson } 564dfebb950SRichard Henderson 565dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 566dfebb950SRichard Henderson { 567dfebb950SRichard Henderson TCGv discard; 568dfebb950SRichard Henderson 569dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 570dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 571dfebb950SRichard Henderson return; 572dfebb950SRichard Henderson } 573dfebb950SRichard Henderson 574dfebb950SRichard Henderson /* 575dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 576dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 577dfebb950SRichard Henderson */ 578dfebb950SRichard Henderson discard = tcg_temp_new(); 579dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 580dfebb950SRichard Henderson 581dfebb950SRichard Henderson if (update_cc) { 582dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 583dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 584dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 585dfebb950SRichard Henderson } 586dfebb950SRichard Henderson } 587dfebb950SRichard Henderson 588dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 589dfebb950SRichard Henderson { 590dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 591dfebb950SRichard Henderson } 592dfebb950SRichard Henderson 593dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 594dfebb950SRichard Henderson { 595dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson 598dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 599dfebb950SRichard Henderson bool update_cc) 600dfebb950SRichard Henderson { 601dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 602dfebb950SRichard Henderson 603dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 604dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 605dfebb950SRichard Henderson } 606dfebb950SRichard Henderson 607dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 608dfebb950SRichard Henderson { 609dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 610dfebb950SRichard Henderson } 611dfebb950SRichard Henderson 612dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 613dfebb950SRichard Henderson { 614dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 615dfebb950SRichard Henderson } 616dfebb950SRichard Henderson 6170c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 618fcf5ef2aSThomas Huth { 619fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 620fcf5ef2aSThomas Huth 621fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 622fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth /* old op: 625fcf5ef2aSThomas Huth if (!(env->y & 1)) 626fcf5ef2aSThomas Huth T1 = 0; 627fcf5ef2aSThomas Huth */ 62800ab7e61SRichard Henderson zero = tcg_constant_tl(0); 629fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 630fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 631fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 632fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 633fcf5ef2aSThomas Huth zero, cpu_cc_src2); 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth // b2 = T0 & 1; 636fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6370b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63808d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth // b1 = N ^ V; 641fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 642fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 643fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 646fcf5ef2aSThomas Huth // src1 = T0; 647fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 648fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 649fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 650fcf5ef2aSThomas Huth 651fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 652fcf5ef2aSThomas Huth 653fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 654fcf5ef2aSThomas Huth } 655fcf5ef2aSThomas Huth 6560c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 657fcf5ef2aSThomas Huth { 658fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 659fcf5ef2aSThomas Huth if (sign_ext) { 660fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 661fcf5ef2aSThomas Huth } else { 662fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 663fcf5ef2aSThomas Huth } 664fcf5ef2aSThomas Huth #else 665fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 666fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 667fcf5ef2aSThomas Huth 668fcf5ef2aSThomas Huth if (sign_ext) { 669fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 670fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 671fcf5ef2aSThomas Huth } else { 672fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 673fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 677fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 678fcf5ef2aSThomas Huth #endif 679fcf5ef2aSThomas Huth } 680fcf5ef2aSThomas Huth 6810c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 682fcf5ef2aSThomas Huth { 683fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 684fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 685fcf5ef2aSThomas Huth } 686fcf5ef2aSThomas Huth 6870c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 688fcf5ef2aSThomas Huth { 689fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 690fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 691fcf5ef2aSThomas Huth } 692fcf5ef2aSThomas Huth 6934ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6944ee85ea9SRichard Henderson { 6954ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6964ee85ea9SRichard Henderson } 6974ee85ea9SRichard Henderson 6984ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6994ee85ea9SRichard Henderson { 7004ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7014ee85ea9SRichard Henderson } 7024ee85ea9SRichard Henderson 703c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 704c2636853SRichard Henderson { 705c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 706c2636853SRichard Henderson } 707c2636853SRichard Henderson 708c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 709c2636853SRichard Henderson { 710c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 711c2636853SRichard Henderson } 712c2636853SRichard Henderson 713c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 714c2636853SRichard Henderson { 715c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 716c2636853SRichard Henderson } 717c2636853SRichard Henderson 718c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 719c2636853SRichard Henderson { 720c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 721c2636853SRichard Henderson } 722c2636853SRichard Henderson 723a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 724a9aba13dSRichard Henderson { 725a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 726a9aba13dSRichard Henderson } 727a9aba13dSRichard Henderson 728a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 729a9aba13dSRichard Henderson { 730a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 731a9aba13dSRichard Henderson } 732a9aba13dSRichard Henderson 7339c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7349c6ec5bcSRichard Henderson { 7359c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7369c6ec5bcSRichard Henderson } 7379c6ec5bcSRichard Henderson 73845bfed3bSRichard Henderson #ifndef TARGET_SPARC64 73945bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 74045bfed3bSRichard Henderson { 74145bfed3bSRichard Henderson g_assert_not_reached(); 74245bfed3bSRichard Henderson } 74345bfed3bSRichard Henderson #endif 74445bfed3bSRichard Henderson 74545bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 74645bfed3bSRichard Henderson { 74745bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 74845bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 74945bfed3bSRichard Henderson } 75045bfed3bSRichard Henderson 75145bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 75245bfed3bSRichard Henderson { 75345bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75445bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 75545bfed3bSRichard Henderson } 75645bfed3bSRichard Henderson 7574b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7584b6edc0aSRichard Henderson { 7594b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7604b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7614b6edc0aSRichard Henderson #else 7624b6edc0aSRichard Henderson g_assert_not_reached(); 7634b6edc0aSRichard Henderson #endif 7644b6edc0aSRichard Henderson } 7654b6edc0aSRichard Henderson 7664b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7674b6edc0aSRichard Henderson { 7684b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7694b6edc0aSRichard Henderson TCGv t1, t2, shift; 7704b6edc0aSRichard Henderson 7714b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7724b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7734b6edc0aSRichard Henderson shift = tcg_temp_new(); 7744b6edc0aSRichard Henderson 7754b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7764b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7774b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7784b6edc0aSRichard Henderson 7794b6edc0aSRichard Henderson /* 7804b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7814b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7824b6edc0aSRichard Henderson */ 7834b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7844b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7854b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7864b6edc0aSRichard Henderson 7874b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7884b6edc0aSRichard Henderson #else 7894b6edc0aSRichard Henderson g_assert_not_reached(); 7904b6edc0aSRichard Henderson #endif 7914b6edc0aSRichard Henderson } 7924b6edc0aSRichard Henderson 7934b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7944b6edc0aSRichard Henderson { 7954b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7964b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7974b6edc0aSRichard Henderson #else 7984b6edc0aSRichard Henderson g_assert_not_reached(); 7994b6edc0aSRichard Henderson #endif 8004b6edc0aSRichard Henderson } 8014b6edc0aSRichard Henderson 802fcf5ef2aSThomas Huth // 1 8030c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // Z 8090c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 812fcf5ef2aSThomas Huth } 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth // Z | (N ^ V) 8150c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 818fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 819fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 820fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 821fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 822fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth 825fcf5ef2aSThomas Huth // N ^ V 8260c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 827fcf5ef2aSThomas Huth { 828fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 829fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 830fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 831fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834fcf5ef2aSThomas Huth // C | Z 8350c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 836fcf5ef2aSThomas Huth { 837fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 838fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 839fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 840fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 841fcf5ef2aSThomas Huth } 842fcf5ef2aSThomas Huth 843fcf5ef2aSThomas Huth // C 8440c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 845fcf5ef2aSThomas Huth { 846fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 847fcf5ef2aSThomas Huth } 848fcf5ef2aSThomas Huth 849fcf5ef2aSThomas Huth // V 8500c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 851fcf5ef2aSThomas Huth { 852fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // 0 8560c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 859fcf5ef2aSThomas Huth } 860fcf5ef2aSThomas Huth 861fcf5ef2aSThomas Huth // N 8620c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 863fcf5ef2aSThomas Huth { 864fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 865fcf5ef2aSThomas Huth } 866fcf5ef2aSThomas Huth 867fcf5ef2aSThomas Huth // !Z 8680c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 869fcf5ef2aSThomas Huth { 870fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 871fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 872fcf5ef2aSThomas Huth } 873fcf5ef2aSThomas Huth 874fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8750c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 876fcf5ef2aSThomas Huth { 877fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 878fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 879fcf5ef2aSThomas Huth } 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth // !(N ^ V) 8820c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 883fcf5ef2aSThomas Huth { 884fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 885fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth // !(C | Z) 8890c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 892fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 893fcf5ef2aSThomas Huth } 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth // !C 8960c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 897fcf5ef2aSThomas Huth { 898fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 899fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 900fcf5ef2aSThomas Huth } 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth // !N 9030c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 906fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 907fcf5ef2aSThomas Huth } 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth // !V 9100c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 911fcf5ef2aSThomas Huth { 912fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 913fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 914fcf5ef2aSThomas Huth } 915fcf5ef2aSThomas Huth 916fcf5ef2aSThomas Huth /* 917fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 918fcf5ef2aSThomas Huth 0 = 919fcf5ef2aSThomas Huth 1 < 920fcf5ef2aSThomas Huth 2 > 921fcf5ef2aSThomas Huth 3 unordered 922fcf5ef2aSThomas Huth */ 9230c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 924fcf5ef2aSThomas Huth unsigned int fcc_offset) 925fcf5ef2aSThomas Huth { 926fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 927fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 928fcf5ef2aSThomas Huth } 929fcf5ef2aSThomas Huth 9300c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 931fcf5ef2aSThomas Huth { 932fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 933fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 9370c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 940fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 942fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 9460c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 947fcf5ef2aSThomas Huth { 948fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 949fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 951fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 952fcf5ef2aSThomas Huth } 953fcf5ef2aSThomas Huth 954fcf5ef2aSThomas Huth // 1 or 3: FCC0 9550c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 956fcf5ef2aSThomas Huth { 957fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 958fcf5ef2aSThomas Huth } 959fcf5ef2aSThomas Huth 960fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9610c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 962fcf5ef2aSThomas Huth { 963fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 964fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 965fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 966fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 967fcf5ef2aSThomas Huth } 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth // 2 or 3: FCC1 9700c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 971fcf5ef2aSThomas Huth { 972fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 973fcf5ef2aSThomas Huth } 974fcf5ef2aSThomas Huth 975fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9760c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 977fcf5ef2aSThomas Huth { 978fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 979fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 980fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 981fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth 984fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9850c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 986fcf5ef2aSThomas Huth { 987fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 988fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 989fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 990fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 991fcf5ef2aSThomas Huth } 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9940c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 995fcf5ef2aSThomas Huth { 996fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 997fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 998fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 999fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 1000fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1001fcf5ef2aSThomas Huth } 1002fcf5ef2aSThomas Huth 1003fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 10040c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 1005fcf5ef2aSThomas Huth { 1006fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1007fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1008fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1009fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 1010fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth // 0 or 2: !FCC0 10140c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 1015fcf5ef2aSThomas Huth { 1016fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1017fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1018fcf5ef2aSThomas Huth } 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 10210c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 1022fcf5ef2aSThomas Huth { 1023fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1024fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1025fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1026fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 1027fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1028fcf5ef2aSThomas Huth } 1029fcf5ef2aSThomas Huth 1030fcf5ef2aSThomas Huth // 0 or 1: !FCC1 10310c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 1032fcf5ef2aSThomas Huth { 1033fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 1034fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1035fcf5ef2aSThomas Huth } 1036fcf5ef2aSThomas Huth 1037fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 10380c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 1039fcf5ef2aSThomas Huth { 1040fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1041fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1042fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1043fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 1044fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1045fcf5ef2aSThomas Huth } 1046fcf5ef2aSThomas Huth 1047fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10480c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1049fcf5ef2aSThomas Huth { 1050fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1051fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1052fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1053fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1054fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth 10570c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1058fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1059fcf5ef2aSThomas Huth { 1060fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1061fcf5ef2aSThomas Huth 1062fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1063fcf5ef2aSThomas Huth 1064fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1065fcf5ef2aSThomas Huth 1066fcf5ef2aSThomas Huth gen_set_label(l1); 1067fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1068fcf5ef2aSThomas Huth } 1069fcf5ef2aSThomas Huth 10700c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1071fcf5ef2aSThomas Huth { 107200ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 107300ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 107400ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1075fcf5ef2aSThomas Huth 1076fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1077fcf5ef2aSThomas Huth } 1078fcf5ef2aSThomas Huth 1079fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1080fcf5ef2aSThomas Huth have been set for a jump */ 10810c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1082fcf5ef2aSThomas Huth { 1083fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1084fcf5ef2aSThomas Huth gen_generic_branch(dc); 108599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1086fcf5ef2aSThomas Huth } 1087fcf5ef2aSThomas Huth } 1088fcf5ef2aSThomas Huth 10890c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1090fcf5ef2aSThomas Huth { 1091633c4283SRichard Henderson if (dc->npc & 3) { 1092633c4283SRichard Henderson switch (dc->npc) { 1093633c4283SRichard Henderson case JUMP_PC: 1094fcf5ef2aSThomas Huth gen_generic_branch(dc); 109599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1096633c4283SRichard Henderson break; 1097633c4283SRichard Henderson case DYNAMIC_PC: 1098633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1099633c4283SRichard Henderson break; 1100633c4283SRichard Henderson default: 1101633c4283SRichard Henderson g_assert_not_reached(); 1102633c4283SRichard Henderson } 1103633c4283SRichard Henderson } else { 1104fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1105fcf5ef2aSThomas Huth } 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth 11080c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1109fcf5ef2aSThomas Huth { 1110fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1111fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1112ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1113fcf5ef2aSThomas Huth } 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth 11160c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1117fcf5ef2aSThomas Huth { 1118fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1119fcf5ef2aSThomas Huth save_npc(dc); 1120fcf5ef2aSThomas Huth } 1121fcf5ef2aSThomas Huth 1122fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1123fcf5ef2aSThomas Huth { 1124fcf5ef2aSThomas Huth save_state(dc); 1125ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1126af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1127fcf5ef2aSThomas Huth } 1128fcf5ef2aSThomas Huth 1129186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1130fcf5ef2aSThomas Huth { 1131186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1132186e7890SRichard Henderson 1133186e7890SRichard Henderson e->next = dc->delay_excp_list; 1134186e7890SRichard Henderson dc->delay_excp_list = e; 1135186e7890SRichard Henderson 1136186e7890SRichard Henderson e->lab = gen_new_label(); 1137186e7890SRichard Henderson e->excp = excp; 1138186e7890SRichard Henderson e->pc = dc->pc; 1139186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1140186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1141186e7890SRichard Henderson e->npc = dc->npc; 1142186e7890SRichard Henderson 1143186e7890SRichard Henderson return e->lab; 1144186e7890SRichard Henderson } 1145186e7890SRichard Henderson 1146186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1147186e7890SRichard Henderson { 1148186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1149186e7890SRichard Henderson } 1150186e7890SRichard Henderson 1151186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1152186e7890SRichard Henderson { 1153186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1154186e7890SRichard Henderson TCGLabel *lab; 1155186e7890SRichard Henderson 1156186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1157186e7890SRichard Henderson 1158186e7890SRichard Henderson flush_cond(dc); 1159186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1160186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1161fcf5ef2aSThomas Huth } 1162fcf5ef2aSThomas Huth 11630c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1164fcf5ef2aSThomas Huth { 1165633c4283SRichard Henderson if (dc->npc & 3) { 1166633c4283SRichard Henderson switch (dc->npc) { 1167633c4283SRichard Henderson case JUMP_PC: 1168fcf5ef2aSThomas Huth gen_generic_branch(dc); 1169fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 117099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1171633c4283SRichard Henderson break; 1172633c4283SRichard Henderson case DYNAMIC_PC: 1173633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1174fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1175633c4283SRichard Henderson dc->pc = dc->npc; 1176633c4283SRichard Henderson break; 1177633c4283SRichard Henderson default: 1178633c4283SRichard Henderson g_assert_not_reached(); 1179633c4283SRichard Henderson } 1180fcf5ef2aSThomas Huth } else { 1181fcf5ef2aSThomas Huth dc->pc = dc->npc; 1182fcf5ef2aSThomas Huth } 1183fcf5ef2aSThomas Huth } 1184fcf5ef2aSThomas Huth 11850c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1186fcf5ef2aSThomas Huth { 1187fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1188fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1189fcf5ef2aSThomas Huth } 1190fcf5ef2aSThomas Huth 1191fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1192fcf5ef2aSThomas Huth DisasContext *dc) 1193fcf5ef2aSThomas Huth { 1194fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1195fcf5ef2aSThomas Huth TCG_COND_NEVER, 1196fcf5ef2aSThomas Huth TCG_COND_EQ, 1197fcf5ef2aSThomas Huth TCG_COND_LE, 1198fcf5ef2aSThomas Huth TCG_COND_LT, 1199fcf5ef2aSThomas Huth TCG_COND_LEU, 1200fcf5ef2aSThomas Huth TCG_COND_LTU, 1201fcf5ef2aSThomas Huth -1, /* neg */ 1202fcf5ef2aSThomas Huth -1, /* overflow */ 1203fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1204fcf5ef2aSThomas Huth TCG_COND_NE, 1205fcf5ef2aSThomas Huth TCG_COND_GT, 1206fcf5ef2aSThomas Huth TCG_COND_GE, 1207fcf5ef2aSThomas Huth TCG_COND_GTU, 1208fcf5ef2aSThomas Huth TCG_COND_GEU, 1209fcf5ef2aSThomas Huth -1, /* pos */ 1210fcf5ef2aSThomas Huth -1, /* no overflow */ 1211fcf5ef2aSThomas Huth }; 1212fcf5ef2aSThomas Huth 1213fcf5ef2aSThomas Huth static int logic_cond[16] = { 1214fcf5ef2aSThomas Huth TCG_COND_NEVER, 1215fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1216fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1217fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1218fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1219fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1220fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1221fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1222fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1223fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1224fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1225fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1226fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1227fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1228fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1229fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1230fcf5ef2aSThomas Huth }; 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth TCGv_i32 r_src; 1233fcf5ef2aSThomas Huth TCGv r_dst; 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1236fcf5ef2aSThomas Huth if (xcc) { 1237fcf5ef2aSThomas Huth r_src = cpu_xcc; 1238fcf5ef2aSThomas Huth } else { 1239fcf5ef2aSThomas Huth r_src = cpu_psr; 1240fcf5ef2aSThomas Huth } 1241fcf5ef2aSThomas Huth #else 1242fcf5ef2aSThomas Huth r_src = cpu_psr; 1243fcf5ef2aSThomas Huth #endif 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth switch (dc->cc_op) { 1246fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1247fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1248fcf5ef2aSThomas Huth do_compare_dst_0: 1249fcf5ef2aSThomas Huth cmp->is_bool = false; 125000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1251fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1252fcf5ef2aSThomas Huth if (!xcc) { 1253fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1254fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth } 1257fcf5ef2aSThomas Huth #endif 1258fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth 1261fcf5ef2aSThomas Huth case CC_OP_SUB: 1262fcf5ef2aSThomas Huth switch (cond) { 1263fcf5ef2aSThomas Huth case 6: /* neg */ 1264fcf5ef2aSThomas Huth case 14: /* pos */ 1265fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1266fcf5ef2aSThomas Huth goto do_compare_dst_0; 1267fcf5ef2aSThomas Huth 1268fcf5ef2aSThomas Huth case 7: /* overflow */ 1269fcf5ef2aSThomas Huth case 15: /* !overflow */ 1270fcf5ef2aSThomas Huth goto do_dynamic; 1271fcf5ef2aSThomas Huth 1272fcf5ef2aSThomas Huth default: 1273fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1274fcf5ef2aSThomas Huth cmp->is_bool = false; 1275fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1276fcf5ef2aSThomas Huth if (!xcc) { 1277fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1278fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1279fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1280fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1281fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1282fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1283fcf5ef2aSThomas Huth break; 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth #endif 1286fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1287fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth } 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth 1292fcf5ef2aSThomas Huth default: 1293fcf5ef2aSThomas Huth do_dynamic: 1294ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1295fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1296fcf5ef2aSThomas Huth /* FALLTHRU */ 1297fcf5ef2aSThomas Huth 1298fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1299fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1300fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1301fcf5ef2aSThomas Huth cmp->is_bool = true; 1302fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 130300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1304fcf5ef2aSThomas Huth 1305fcf5ef2aSThomas Huth switch (cond) { 1306fcf5ef2aSThomas Huth case 0x0: 1307fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth case 0x1: 1310fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1311fcf5ef2aSThomas Huth break; 1312fcf5ef2aSThomas Huth case 0x2: 1313fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1314fcf5ef2aSThomas Huth break; 1315fcf5ef2aSThomas Huth case 0x3: 1316fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1317fcf5ef2aSThomas Huth break; 1318fcf5ef2aSThomas Huth case 0x4: 1319fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1320fcf5ef2aSThomas Huth break; 1321fcf5ef2aSThomas Huth case 0x5: 1322fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1323fcf5ef2aSThomas Huth break; 1324fcf5ef2aSThomas Huth case 0x6: 1325fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 0x7: 1328fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth case 0x8: 1331fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 0x9: 1334fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth case 0xa: 1337fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case 0xb: 1340fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0xc: 1343fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0xd: 1346fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0xe: 1349fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0xf: 1352fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth } 1357fcf5ef2aSThomas Huth } 1358fcf5ef2aSThomas Huth 1359fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1360fcf5ef2aSThomas Huth { 1361fcf5ef2aSThomas Huth unsigned int offset; 1362fcf5ef2aSThomas Huth TCGv r_dst; 1363fcf5ef2aSThomas Huth 1364fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1365fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1366fcf5ef2aSThomas Huth cmp->is_bool = true; 1367fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 136800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1369fcf5ef2aSThomas Huth 1370fcf5ef2aSThomas Huth switch (cc) { 1371fcf5ef2aSThomas Huth default: 1372fcf5ef2aSThomas Huth case 0x0: 1373fcf5ef2aSThomas Huth offset = 0; 1374fcf5ef2aSThomas Huth break; 1375fcf5ef2aSThomas Huth case 0x1: 1376fcf5ef2aSThomas Huth offset = 32 - 10; 1377fcf5ef2aSThomas Huth break; 1378fcf5ef2aSThomas Huth case 0x2: 1379fcf5ef2aSThomas Huth offset = 34 - 10; 1380fcf5ef2aSThomas Huth break; 1381fcf5ef2aSThomas Huth case 0x3: 1382fcf5ef2aSThomas Huth offset = 36 - 10; 1383fcf5ef2aSThomas Huth break; 1384fcf5ef2aSThomas Huth } 1385fcf5ef2aSThomas Huth 1386fcf5ef2aSThomas Huth switch (cond) { 1387fcf5ef2aSThomas Huth case 0x0: 1388fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1389fcf5ef2aSThomas Huth break; 1390fcf5ef2aSThomas Huth case 0x1: 1391fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1392fcf5ef2aSThomas Huth break; 1393fcf5ef2aSThomas Huth case 0x2: 1394fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1395fcf5ef2aSThomas Huth break; 1396fcf5ef2aSThomas Huth case 0x3: 1397fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1398fcf5ef2aSThomas Huth break; 1399fcf5ef2aSThomas Huth case 0x4: 1400fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1401fcf5ef2aSThomas Huth break; 1402fcf5ef2aSThomas Huth case 0x5: 1403fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1404fcf5ef2aSThomas Huth break; 1405fcf5ef2aSThomas Huth case 0x6: 1406fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1407fcf5ef2aSThomas Huth break; 1408fcf5ef2aSThomas Huth case 0x7: 1409fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1410fcf5ef2aSThomas Huth break; 1411fcf5ef2aSThomas Huth case 0x8: 1412fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1413fcf5ef2aSThomas Huth break; 1414fcf5ef2aSThomas Huth case 0x9: 1415fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth case 0xa: 1418fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1419fcf5ef2aSThomas Huth break; 1420fcf5ef2aSThomas Huth case 0xb: 1421fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case 0xc: 1424fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth case 0xd: 1427fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1428fcf5ef2aSThomas Huth break; 1429fcf5ef2aSThomas Huth case 0xe: 1430fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1431fcf5ef2aSThomas Huth break; 1432fcf5ef2aSThomas Huth case 0xf: 1433fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth } 1437fcf5ef2aSThomas Huth 1438fcf5ef2aSThomas Huth // Inverted logic 1439ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1440ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1441fcf5ef2aSThomas Huth TCG_COND_NE, 1442fcf5ef2aSThomas Huth TCG_COND_GT, 1443fcf5ef2aSThomas Huth TCG_COND_GE, 1444ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1445fcf5ef2aSThomas Huth TCG_COND_EQ, 1446fcf5ef2aSThomas Huth TCG_COND_LE, 1447fcf5ef2aSThomas Huth TCG_COND_LT, 1448fcf5ef2aSThomas Huth }; 1449fcf5ef2aSThomas Huth 1450fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1451fcf5ef2aSThomas Huth { 1452fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1453fcf5ef2aSThomas Huth cmp->is_bool = false; 1454fcf5ef2aSThomas Huth cmp->c1 = r_src; 145500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth 1458baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1459baf3dbf2SRichard Henderson { 1460baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1461baf3dbf2SRichard Henderson } 1462baf3dbf2SRichard Henderson 1463baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1464baf3dbf2SRichard Henderson { 1465baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1466baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1467baf3dbf2SRichard Henderson } 1468baf3dbf2SRichard Henderson 1469baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1470baf3dbf2SRichard Henderson { 1471baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1472baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1473baf3dbf2SRichard Henderson } 1474baf3dbf2SRichard Henderson 1475baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1476baf3dbf2SRichard Henderson { 1477baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1478baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1479baf3dbf2SRichard Henderson } 1480baf3dbf2SRichard Henderson 1481c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1482c6d83e4fSRichard Henderson { 1483c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1484c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1485c6d83e4fSRichard Henderson } 1486c6d83e4fSRichard Henderson 1487c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1488c6d83e4fSRichard Henderson { 1489c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1490c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1491c6d83e4fSRichard Henderson } 1492c6d83e4fSRichard Henderson 1493c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1494c6d83e4fSRichard Henderson { 1495c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1496c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1497c6d83e4fSRichard Henderson } 1498c6d83e4fSRichard Henderson 1499fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15000c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1501fcf5ef2aSThomas Huth { 1502fcf5ef2aSThomas Huth switch (fccno) { 1503fcf5ef2aSThomas Huth case 0: 1504ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1505fcf5ef2aSThomas Huth break; 1506fcf5ef2aSThomas Huth case 1: 1507ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1508fcf5ef2aSThomas Huth break; 1509fcf5ef2aSThomas Huth case 2: 1510ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1511fcf5ef2aSThomas Huth break; 1512fcf5ef2aSThomas Huth case 3: 1513ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1514fcf5ef2aSThomas Huth break; 1515fcf5ef2aSThomas Huth } 1516fcf5ef2aSThomas Huth } 1517fcf5ef2aSThomas Huth 15180c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1519fcf5ef2aSThomas Huth { 1520fcf5ef2aSThomas Huth switch (fccno) { 1521fcf5ef2aSThomas Huth case 0: 1522ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1523fcf5ef2aSThomas Huth break; 1524fcf5ef2aSThomas Huth case 1: 1525ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1526fcf5ef2aSThomas Huth break; 1527fcf5ef2aSThomas Huth case 2: 1528ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth case 3: 1531ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1532fcf5ef2aSThomas Huth break; 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth 15360c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1537fcf5ef2aSThomas Huth { 1538fcf5ef2aSThomas Huth switch (fccno) { 1539fcf5ef2aSThomas Huth case 0: 1540ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1541fcf5ef2aSThomas Huth break; 1542fcf5ef2aSThomas Huth case 1: 1543ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1544fcf5ef2aSThomas Huth break; 1545fcf5ef2aSThomas Huth case 2: 1546ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1547fcf5ef2aSThomas Huth break; 1548fcf5ef2aSThomas Huth case 3: 1549ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1550fcf5ef2aSThomas Huth break; 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth 15540c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth switch (fccno) { 1557fcf5ef2aSThomas Huth case 0: 1558ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1559fcf5ef2aSThomas Huth break; 1560fcf5ef2aSThomas Huth case 1: 1561ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1562fcf5ef2aSThomas Huth break; 1563fcf5ef2aSThomas Huth case 2: 1564ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1565fcf5ef2aSThomas Huth break; 1566fcf5ef2aSThomas Huth case 3: 1567ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1568fcf5ef2aSThomas Huth break; 1569fcf5ef2aSThomas Huth } 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth 15720c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1573fcf5ef2aSThomas Huth { 1574fcf5ef2aSThomas Huth switch (fccno) { 1575fcf5ef2aSThomas Huth case 0: 1576ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1577fcf5ef2aSThomas Huth break; 1578fcf5ef2aSThomas Huth case 1: 1579ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1580fcf5ef2aSThomas Huth break; 1581fcf5ef2aSThomas Huth case 2: 1582ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1583fcf5ef2aSThomas Huth break; 1584fcf5ef2aSThomas Huth case 3: 1585ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1586fcf5ef2aSThomas Huth break; 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth } 1589fcf5ef2aSThomas Huth 15900c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1591fcf5ef2aSThomas Huth { 1592fcf5ef2aSThomas Huth switch (fccno) { 1593fcf5ef2aSThomas Huth case 0: 1594ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1595fcf5ef2aSThomas Huth break; 1596fcf5ef2aSThomas Huth case 1: 1597ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1598fcf5ef2aSThomas Huth break; 1599fcf5ef2aSThomas Huth case 2: 1600ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1601fcf5ef2aSThomas Huth break; 1602fcf5ef2aSThomas Huth case 3: 1603ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1604fcf5ef2aSThomas Huth break; 1605fcf5ef2aSThomas Huth } 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth #else 1609fcf5ef2aSThomas Huth 16100c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1611fcf5ef2aSThomas Huth { 1612ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1613fcf5ef2aSThomas Huth } 1614fcf5ef2aSThomas Huth 16150c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1616fcf5ef2aSThomas Huth { 1617ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1618fcf5ef2aSThomas Huth } 1619fcf5ef2aSThomas Huth 16200c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1621fcf5ef2aSThomas Huth { 1622ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1623fcf5ef2aSThomas Huth } 1624fcf5ef2aSThomas Huth 16250c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1626fcf5ef2aSThomas Huth { 1627ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1628fcf5ef2aSThomas Huth } 1629fcf5ef2aSThomas Huth 16300c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1631fcf5ef2aSThomas Huth { 1632ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1633fcf5ef2aSThomas Huth } 1634fcf5ef2aSThomas Huth 16350c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1636fcf5ef2aSThomas Huth { 1637ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth #endif 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1642fcf5ef2aSThomas Huth { 1643fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1644fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1645fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1649fcf5ef2aSThomas Huth { 1650fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1651fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1652fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1653fcf5ef2aSThomas Huth return 1; 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth #endif 1656fcf5ef2aSThomas Huth return 0; 1657fcf5ef2aSThomas Huth } 1658fcf5ef2aSThomas Huth 16590c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1660fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1661fcf5ef2aSThomas Huth { 1662fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1665fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1666fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1667fcf5ef2aSThomas Huth 1668ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1669ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1670fcf5ef2aSThomas Huth 1671fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth 16740c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1675fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1676fcf5ef2aSThomas Huth { 1677fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1680fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1681fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1682fcf5ef2aSThomas Huth 1683ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1684ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1687fcf5ef2aSThomas Huth } 1688fcf5ef2aSThomas Huth 16890c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1690fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1691fcf5ef2aSThomas Huth { 1692fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1693fcf5ef2aSThomas Huth 1694ad75a51eSRichard Henderson gen(tcg_env); 1695ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1698fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17020c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1703fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1704fcf5ef2aSThomas Huth { 1705fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1706fcf5ef2aSThomas Huth 1707ad75a51eSRichard Henderson gen(tcg_env); 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1710fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1711fcf5ef2aSThomas Huth } 1712fcf5ef2aSThomas Huth #endif 1713fcf5ef2aSThomas Huth 17140c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1715fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1716fcf5ef2aSThomas Huth { 1717fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1718fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1719fcf5ef2aSThomas Huth 1720ad75a51eSRichard Henderson gen(tcg_env); 1721ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1722fcf5ef2aSThomas Huth 1723fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1724fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1725fcf5ef2aSThomas Huth } 1726fcf5ef2aSThomas Huth 17270c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1728fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1729fcf5ef2aSThomas Huth { 1730fcf5ef2aSThomas Huth TCGv_i64 dst; 1731fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1734fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1735fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1736fcf5ef2aSThomas Huth 1737ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1738ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1741fcf5ef2aSThomas Huth } 1742fcf5ef2aSThomas Huth 17430c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1744fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1745fcf5ef2aSThomas Huth { 1746fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1749fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1750fcf5ef2aSThomas Huth 1751ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1752ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1753fcf5ef2aSThomas Huth 1754fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1755fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1756fcf5ef2aSThomas Huth } 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17590c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1760fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1761fcf5ef2aSThomas Huth { 1762fcf5ef2aSThomas Huth TCGv_i64 dst; 1763fcf5ef2aSThomas Huth TCGv_i32 src; 1764fcf5ef2aSThomas Huth 1765fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1766fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1767fcf5ef2aSThomas Huth 1768ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1769ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1772fcf5ef2aSThomas Huth } 1773fcf5ef2aSThomas Huth #endif 1774fcf5ef2aSThomas Huth 17750c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1776fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1777fcf5ef2aSThomas Huth { 1778fcf5ef2aSThomas Huth TCGv_i64 dst; 1779fcf5ef2aSThomas Huth TCGv_i32 src; 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1782fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1783fcf5ef2aSThomas Huth 1784ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1785fcf5ef2aSThomas Huth 1786fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1787fcf5ef2aSThomas Huth } 1788fcf5ef2aSThomas Huth 17890c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1790fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1791fcf5ef2aSThomas Huth { 1792fcf5ef2aSThomas Huth TCGv_i32 dst; 1793fcf5ef2aSThomas Huth TCGv_i64 src; 1794fcf5ef2aSThomas Huth 1795fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1796fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1797fcf5ef2aSThomas Huth 1798ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1799ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1802fcf5ef2aSThomas Huth } 1803fcf5ef2aSThomas Huth 18040c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1805fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1806fcf5ef2aSThomas Huth { 1807fcf5ef2aSThomas Huth TCGv_i32 dst; 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1810fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1811fcf5ef2aSThomas Huth 1812ad75a51eSRichard Henderson gen(dst, tcg_env); 1813ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1816fcf5ef2aSThomas Huth } 1817fcf5ef2aSThomas Huth 18180c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1819fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1820fcf5ef2aSThomas Huth { 1821fcf5ef2aSThomas Huth TCGv_i64 dst; 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1824fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1825fcf5ef2aSThomas Huth 1826ad75a51eSRichard Henderson gen(dst, tcg_env); 1827ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1830fcf5ef2aSThomas Huth } 1831fcf5ef2aSThomas Huth 18320c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1833fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1834fcf5ef2aSThomas Huth { 1835fcf5ef2aSThomas Huth TCGv_i32 src; 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1838fcf5ef2aSThomas Huth 1839ad75a51eSRichard Henderson gen(tcg_env, src); 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1842fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1843fcf5ef2aSThomas Huth } 1844fcf5ef2aSThomas Huth 18450c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1846fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1847fcf5ef2aSThomas Huth { 1848fcf5ef2aSThomas Huth TCGv_i64 src; 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1851fcf5ef2aSThomas Huth 1852ad75a51eSRichard Henderson gen(tcg_env, src); 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1855fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1856fcf5ef2aSThomas Huth } 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth /* asi moves */ 1859fcf5ef2aSThomas Huth typedef enum { 1860fcf5ef2aSThomas Huth GET_ASI_HELPER, 1861fcf5ef2aSThomas Huth GET_ASI_EXCP, 1862fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1863fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1864fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1865fcf5ef2aSThomas Huth GET_ASI_SHORT, 1866fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1867fcf5ef2aSThomas Huth GET_ASI_BFILL, 1868fcf5ef2aSThomas Huth } ASIType; 1869fcf5ef2aSThomas Huth 1870fcf5ef2aSThomas Huth typedef struct { 1871fcf5ef2aSThomas Huth ASIType type; 1872fcf5ef2aSThomas Huth int asi; 1873fcf5ef2aSThomas Huth int mem_idx; 187414776ab5STony Nguyen MemOp memop; 1875fcf5ef2aSThomas Huth } DisasASI; 1876fcf5ef2aSThomas Huth 1877811cc0b0SRichard Henderson /* 1878811cc0b0SRichard Henderson * Build DisasASI. 1879811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1880811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1881811cc0b0SRichard Henderson */ 1882811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1883fcf5ef2aSThomas Huth { 1884fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1885fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1886fcf5ef2aSThomas Huth 1887811cc0b0SRichard Henderson if (asi == -1) { 1888811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1889811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1890811cc0b0SRichard Henderson goto done; 1891811cc0b0SRichard Henderson } 1892811cc0b0SRichard Henderson 1893fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1894fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1895811cc0b0SRichard Henderson if (asi < 0) { 1896fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1897fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1898fcf5ef2aSThomas Huth } else if (supervisor(dc) 1899fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1900fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1901fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1902fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1903fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1904fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1905fcf5ef2aSThomas Huth switch (asi) { 1906fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1907fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1908fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1909fcf5ef2aSThomas Huth break; 1910fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1911fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1912fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1913fcf5ef2aSThomas Huth break; 1914fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1915fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1916fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1917fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1918fcf5ef2aSThomas Huth break; 1919fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1920fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1921fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1922fcf5ef2aSThomas Huth break; 1923fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1924fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1925fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1926fcf5ef2aSThomas Huth break; 1927fcf5ef2aSThomas Huth } 19286e10f37cSKONRAD Frederic 19296e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19306e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19316e10f37cSKONRAD Frederic */ 19326e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1933fcf5ef2aSThomas Huth } else { 1934fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1935fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1936fcf5ef2aSThomas Huth } 1937fcf5ef2aSThomas Huth #else 1938811cc0b0SRichard Henderson if (asi < 0) { 1939fcf5ef2aSThomas Huth asi = dc->asi; 1940fcf5ef2aSThomas Huth } 1941fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1942fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1943fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1944fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1945fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1946fcf5ef2aSThomas Huth done properly in the helper. */ 1947fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1948fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1949fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1950fcf5ef2aSThomas Huth } else { 1951fcf5ef2aSThomas Huth switch (asi) { 1952fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1953fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1954fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1955fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1956fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1957fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1958fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1959fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1960fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1961fcf5ef2aSThomas Huth break; 1962fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1963fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1964fcf5ef2aSThomas Huth case ASI_TWINX_N: 1965fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1966fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1967fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19689a10756dSArtyom Tarasenko if (hypervisor(dc)) { 196984f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19709a10756dSArtyom Tarasenko } else { 1971fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19729a10756dSArtyom Tarasenko } 1973fcf5ef2aSThomas Huth break; 1974fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1975fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1976fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1977fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1978fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1979fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1980fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1981fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1982fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1983fcf5ef2aSThomas Huth break; 1984fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1985fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1986fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1987fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1988fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1989fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1990fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1991fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1992fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1993fcf5ef2aSThomas Huth break; 1994fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1995fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1996fcf5ef2aSThomas Huth case ASI_TWINX_S: 1997fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1998fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1999fcf5ef2aSThomas Huth case ASI_BLK_S: 2000fcf5ef2aSThomas Huth case ASI_BLK_SL: 2001fcf5ef2aSThomas Huth case ASI_FL8_S: 2002fcf5ef2aSThomas Huth case ASI_FL8_SL: 2003fcf5ef2aSThomas Huth case ASI_FL16_S: 2004fcf5ef2aSThomas Huth case ASI_FL16_SL: 2005fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2006fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2007fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2008fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2009fcf5ef2aSThomas Huth } 2010fcf5ef2aSThomas Huth break; 2011fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2012fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2013fcf5ef2aSThomas Huth case ASI_TWINX_P: 2014fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2015fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2016fcf5ef2aSThomas Huth case ASI_BLK_P: 2017fcf5ef2aSThomas Huth case ASI_BLK_PL: 2018fcf5ef2aSThomas Huth case ASI_FL8_P: 2019fcf5ef2aSThomas Huth case ASI_FL8_PL: 2020fcf5ef2aSThomas Huth case ASI_FL16_P: 2021fcf5ef2aSThomas Huth case ASI_FL16_PL: 2022fcf5ef2aSThomas Huth break; 2023fcf5ef2aSThomas Huth } 2024fcf5ef2aSThomas Huth switch (asi) { 2025fcf5ef2aSThomas Huth case ASI_REAL: 2026fcf5ef2aSThomas Huth case ASI_REAL_IO: 2027fcf5ef2aSThomas Huth case ASI_REAL_L: 2028fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2029fcf5ef2aSThomas Huth case ASI_N: 2030fcf5ef2aSThomas Huth case ASI_NL: 2031fcf5ef2aSThomas Huth case ASI_AIUP: 2032fcf5ef2aSThomas Huth case ASI_AIUPL: 2033fcf5ef2aSThomas Huth case ASI_AIUS: 2034fcf5ef2aSThomas Huth case ASI_AIUSL: 2035fcf5ef2aSThomas Huth case ASI_S: 2036fcf5ef2aSThomas Huth case ASI_SL: 2037fcf5ef2aSThomas Huth case ASI_P: 2038fcf5ef2aSThomas Huth case ASI_PL: 2039fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2040fcf5ef2aSThomas Huth break; 2041fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2042fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2043fcf5ef2aSThomas Huth case ASI_TWINX_N: 2044fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2045fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2046fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2047fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2048fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2049fcf5ef2aSThomas Huth case ASI_TWINX_P: 2050fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2051fcf5ef2aSThomas Huth case ASI_TWINX_S: 2052fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2053fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2054fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2055fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2056fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2057fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2058fcf5ef2aSThomas Huth break; 2059fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2060fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2061fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2062fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2063fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2064fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2065fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2066fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2067fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2068fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2069fcf5ef2aSThomas Huth case ASI_BLK_S: 2070fcf5ef2aSThomas Huth case ASI_BLK_SL: 2071fcf5ef2aSThomas Huth case ASI_BLK_P: 2072fcf5ef2aSThomas Huth case ASI_BLK_PL: 2073fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2074fcf5ef2aSThomas Huth break; 2075fcf5ef2aSThomas Huth case ASI_FL8_S: 2076fcf5ef2aSThomas Huth case ASI_FL8_SL: 2077fcf5ef2aSThomas Huth case ASI_FL8_P: 2078fcf5ef2aSThomas Huth case ASI_FL8_PL: 2079fcf5ef2aSThomas Huth memop = MO_UB; 2080fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2081fcf5ef2aSThomas Huth break; 2082fcf5ef2aSThomas Huth case ASI_FL16_S: 2083fcf5ef2aSThomas Huth case ASI_FL16_SL: 2084fcf5ef2aSThomas Huth case ASI_FL16_P: 2085fcf5ef2aSThomas Huth case ASI_FL16_PL: 2086fcf5ef2aSThomas Huth memop = MO_TEUW; 2087fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2088fcf5ef2aSThomas Huth break; 2089fcf5ef2aSThomas Huth } 2090fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2091fcf5ef2aSThomas Huth if (asi & 8) { 2092fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2093fcf5ef2aSThomas Huth } 2094fcf5ef2aSThomas Huth } 2095fcf5ef2aSThomas Huth #endif 2096fcf5ef2aSThomas Huth 2097811cc0b0SRichard Henderson done: 2098fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2099fcf5ef2aSThomas Huth } 2100fcf5ef2aSThomas Huth 2101a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2102a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2103a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2104a76779eeSRichard Henderson { 2105a76779eeSRichard Henderson g_assert_not_reached(); 2106a76779eeSRichard Henderson } 2107a76779eeSRichard Henderson 2108a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2109a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2110a76779eeSRichard Henderson { 2111a76779eeSRichard Henderson g_assert_not_reached(); 2112a76779eeSRichard Henderson } 2113a76779eeSRichard Henderson #endif 2114a76779eeSRichard Henderson 211542071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2116fcf5ef2aSThomas Huth { 2117c03a0fd1SRichard Henderson switch (da->type) { 2118fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2119fcf5ef2aSThomas Huth break; 2120fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2121fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2122fcf5ef2aSThomas Huth break; 2123fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2124c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2125fcf5ef2aSThomas Huth break; 2126fcf5ef2aSThomas Huth default: 2127fcf5ef2aSThomas Huth { 2128c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2129c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2130fcf5ef2aSThomas Huth 2131fcf5ef2aSThomas Huth save_state(dc); 2132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2133ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2134fcf5ef2aSThomas Huth #else 2135fcf5ef2aSThomas Huth { 2136fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2137ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2138fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2139fcf5ef2aSThomas Huth } 2140fcf5ef2aSThomas Huth #endif 2141fcf5ef2aSThomas Huth } 2142fcf5ef2aSThomas Huth break; 2143fcf5ef2aSThomas Huth } 2144fcf5ef2aSThomas Huth } 2145fcf5ef2aSThomas Huth 214642071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2147c03a0fd1SRichard Henderson { 2148c03a0fd1SRichard Henderson switch (da->type) { 2149fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2150fcf5ef2aSThomas Huth break; 2151c03a0fd1SRichard Henderson 2152fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2153c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2154fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2155fcf5ef2aSThomas Huth break; 2156c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21573390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21583390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2159fcf5ef2aSThomas Huth break; 2160c03a0fd1SRichard Henderson } 2161c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2162c03a0fd1SRichard Henderson /* fall through */ 2163c03a0fd1SRichard Henderson 2164c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2165c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2166c03a0fd1SRichard Henderson break; 2167c03a0fd1SRichard Henderson 2168fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2169c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2170fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2171fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2172fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2173fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2174fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2175fcf5ef2aSThomas Huth { 2176fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2177fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 217800ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2179fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2180fcf5ef2aSThomas Huth int i; 2181fcf5ef2aSThomas Huth 2182fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2183fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2184fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2185fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2186fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2187c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2188c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2189fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2190fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2191fcf5ef2aSThomas Huth } 2192fcf5ef2aSThomas Huth } 2193fcf5ef2aSThomas Huth break; 2194c03a0fd1SRichard Henderson 2195fcf5ef2aSThomas Huth default: 2196fcf5ef2aSThomas Huth { 2197c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2198c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2199fcf5ef2aSThomas Huth 2200fcf5ef2aSThomas Huth save_state(dc); 2201fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2202ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2203fcf5ef2aSThomas Huth #else 2204fcf5ef2aSThomas Huth { 2205fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2206fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2207ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2208fcf5ef2aSThomas Huth } 2209fcf5ef2aSThomas Huth #endif 2210fcf5ef2aSThomas Huth 2211fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2212fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2213fcf5ef2aSThomas Huth } 2214fcf5ef2aSThomas Huth break; 2215fcf5ef2aSThomas Huth } 2216fcf5ef2aSThomas Huth } 2217fcf5ef2aSThomas Huth 2218dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2219c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2220c03a0fd1SRichard Henderson { 2221c03a0fd1SRichard Henderson switch (da->type) { 2222c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2223c03a0fd1SRichard Henderson break; 2224c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2225dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2226dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2227c03a0fd1SRichard Henderson break; 2228c03a0fd1SRichard Henderson default: 2229c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2230c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2231c03a0fd1SRichard Henderson break; 2232c03a0fd1SRichard Henderson } 2233c03a0fd1SRichard Henderson } 2234c03a0fd1SRichard Henderson 2235d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2236c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2237c03a0fd1SRichard Henderson { 2238c03a0fd1SRichard Henderson switch (da->type) { 2239fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2240c03a0fd1SRichard Henderson return; 2241fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2242c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2243c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2244fcf5ef2aSThomas Huth break; 2245fcf5ef2aSThomas Huth default: 2246fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2247fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2248fcf5ef2aSThomas Huth break; 2249fcf5ef2aSThomas Huth } 2250fcf5ef2aSThomas Huth } 2251fcf5ef2aSThomas Huth 2252cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2253c03a0fd1SRichard Henderson { 2254c03a0fd1SRichard Henderson switch (da->type) { 2255fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2256fcf5ef2aSThomas Huth break; 2257fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2258cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2259cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2260fcf5ef2aSThomas Huth break; 2261fcf5ef2aSThomas Huth default: 22623db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22633db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2264af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2265ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22663db010c3SRichard Henderson } else { 2267c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 226800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22693db010c3SRichard Henderson TCGv_i64 s64, t64; 22703db010c3SRichard Henderson 22713db010c3SRichard Henderson save_state(dc); 22723db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2273ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22743db010c3SRichard Henderson 227500ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2276ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22773db010c3SRichard Henderson 22783db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22793db010c3SRichard Henderson 22803db010c3SRichard Henderson /* End the TB. */ 22813db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22823db010c3SRichard Henderson } 2283fcf5ef2aSThomas Huth break; 2284fcf5ef2aSThomas Huth } 2285fcf5ef2aSThomas Huth } 2286fcf5ef2aSThomas Huth 2287287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22883259b9e2SRichard Henderson TCGv addr, int rd) 2289fcf5ef2aSThomas Huth { 22903259b9e2SRichard Henderson MemOp memop = da->memop; 22913259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2292fcf5ef2aSThomas Huth TCGv_i32 d32; 2293fcf5ef2aSThomas Huth TCGv_i64 d64; 2294287b1152SRichard Henderson TCGv addr_tmp; 2295fcf5ef2aSThomas Huth 22963259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 22973259b9e2SRichard Henderson if (size == MO_128) { 22983259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 22993259b9e2SRichard Henderson } 23003259b9e2SRichard Henderson 23013259b9e2SRichard Henderson switch (da->type) { 2302fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2303fcf5ef2aSThomas Huth break; 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23063259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2307fcf5ef2aSThomas Huth switch (size) { 23083259b9e2SRichard Henderson case MO_32: 2309fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23103259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2311fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2312fcf5ef2aSThomas Huth break; 23133259b9e2SRichard Henderson 23143259b9e2SRichard Henderson case MO_64: 23153259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2316fcf5ef2aSThomas Huth break; 23173259b9e2SRichard Henderson 23183259b9e2SRichard Henderson case MO_128: 2319fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23203259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2321287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2322287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2323287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2324fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2325fcf5ef2aSThomas Huth break; 2326fcf5ef2aSThomas Huth default: 2327fcf5ef2aSThomas Huth g_assert_not_reached(); 2328fcf5ef2aSThomas Huth } 2329fcf5ef2aSThomas Huth break; 2330fcf5ef2aSThomas Huth 2331fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2332fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23333259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2334fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2335287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2336287b1152SRichard Henderson for (int i = 0; ; ++i) { 23373259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23383259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2339fcf5ef2aSThomas Huth if (i == 7) { 2340fcf5ef2aSThomas Huth break; 2341fcf5ef2aSThomas Huth } 2342287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2343287b1152SRichard Henderson addr = addr_tmp; 2344fcf5ef2aSThomas Huth } 2345fcf5ef2aSThomas Huth } else { 2346fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2347fcf5ef2aSThomas Huth } 2348fcf5ef2aSThomas Huth break; 2349fcf5ef2aSThomas Huth 2350fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2351fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23523259b9e2SRichard Henderson if (orig_size == MO_64) { 23533259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23543259b9e2SRichard Henderson memop | MO_ALIGN); 2355fcf5ef2aSThomas Huth } else { 2356fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2357fcf5ef2aSThomas Huth } 2358fcf5ef2aSThomas Huth break; 2359fcf5ef2aSThomas Huth 2360fcf5ef2aSThomas Huth default: 2361fcf5ef2aSThomas Huth { 23623259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23633259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2364fcf5ef2aSThomas Huth 2365fcf5ef2aSThomas Huth save_state(dc); 2366fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2367fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2368fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2369fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2370fcf5ef2aSThomas Huth switch (size) { 23713259b9e2SRichard Henderson case MO_32: 2372fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2373ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2374fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2375fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2376fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2377fcf5ef2aSThomas Huth break; 23783259b9e2SRichard Henderson case MO_64: 23793259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 23803259b9e2SRichard Henderson r_asi, r_mop); 2381fcf5ef2aSThomas Huth break; 23823259b9e2SRichard Henderson case MO_128: 2383fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2384ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2385287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2386287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2387287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 23883259b9e2SRichard Henderson r_asi, r_mop); 2389fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2390fcf5ef2aSThomas Huth break; 2391fcf5ef2aSThomas Huth default: 2392fcf5ef2aSThomas Huth g_assert_not_reached(); 2393fcf5ef2aSThomas Huth } 2394fcf5ef2aSThomas Huth } 2395fcf5ef2aSThomas Huth break; 2396fcf5ef2aSThomas Huth } 2397fcf5ef2aSThomas Huth } 2398fcf5ef2aSThomas Huth 2399287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 24003259b9e2SRichard Henderson TCGv addr, int rd) 24013259b9e2SRichard Henderson { 24023259b9e2SRichard Henderson MemOp memop = da->memop; 24033259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2404fcf5ef2aSThomas Huth TCGv_i32 d32; 2405287b1152SRichard Henderson TCGv addr_tmp; 2406fcf5ef2aSThomas Huth 24073259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24083259b9e2SRichard Henderson if (size == MO_128) { 24093259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24103259b9e2SRichard Henderson } 24113259b9e2SRichard Henderson 24123259b9e2SRichard Henderson switch (da->type) { 2413fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2414fcf5ef2aSThomas Huth break; 2415fcf5ef2aSThomas Huth 2416fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24173259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2418fcf5ef2aSThomas Huth switch (size) { 24193259b9e2SRichard Henderson case MO_32: 2420fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24213259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2422fcf5ef2aSThomas Huth break; 24233259b9e2SRichard Henderson case MO_64: 24243259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24253259b9e2SRichard Henderson memop | MO_ALIGN_4); 2426fcf5ef2aSThomas Huth break; 24273259b9e2SRichard Henderson case MO_128: 2428fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2429fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2430fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2431fcf5ef2aSThomas Huth having to probe the second page before performing the first 2432fcf5ef2aSThomas Huth write. */ 24333259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24343259b9e2SRichard Henderson memop | MO_ALIGN_16); 2435287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2436287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2437287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2438fcf5ef2aSThomas Huth break; 2439fcf5ef2aSThomas Huth default: 2440fcf5ef2aSThomas Huth g_assert_not_reached(); 2441fcf5ef2aSThomas Huth } 2442fcf5ef2aSThomas Huth break; 2443fcf5ef2aSThomas Huth 2444fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2445fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24463259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2447fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2448287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2449287b1152SRichard Henderson for (int i = 0; ; ++i) { 24503259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24513259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2452fcf5ef2aSThomas Huth if (i == 7) { 2453fcf5ef2aSThomas Huth break; 2454fcf5ef2aSThomas Huth } 2455287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2456287b1152SRichard Henderson addr = addr_tmp; 2457fcf5ef2aSThomas Huth } 2458fcf5ef2aSThomas Huth } else { 2459fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2460fcf5ef2aSThomas Huth } 2461fcf5ef2aSThomas Huth break; 2462fcf5ef2aSThomas Huth 2463fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2464fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24653259b9e2SRichard Henderson if (orig_size == MO_64) { 24663259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24673259b9e2SRichard Henderson memop | MO_ALIGN); 2468fcf5ef2aSThomas Huth } else { 2469fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2470fcf5ef2aSThomas Huth } 2471fcf5ef2aSThomas Huth break; 2472fcf5ef2aSThomas Huth 2473fcf5ef2aSThomas Huth default: 2474fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2475fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2476fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2477fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2478fcf5ef2aSThomas Huth break; 2479fcf5ef2aSThomas Huth } 2480fcf5ef2aSThomas Huth } 2481fcf5ef2aSThomas Huth 248242071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2483fcf5ef2aSThomas Huth { 2484a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2485a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2486fcf5ef2aSThomas Huth 2487c03a0fd1SRichard Henderson switch (da->type) { 2488fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2489fcf5ef2aSThomas Huth return; 2490fcf5ef2aSThomas Huth 2491fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2492ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2493ebbbec92SRichard Henderson { 2494ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2495ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2496ebbbec92SRichard Henderson 2497ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2498ebbbec92SRichard Henderson /* 2499ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2500ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2501ebbbec92SRichard Henderson * the order of the writebacks. 2502ebbbec92SRichard Henderson */ 2503ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2504ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2505ebbbec92SRichard Henderson } else { 2506ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2507ebbbec92SRichard Henderson } 2508ebbbec92SRichard Henderson } 2509fcf5ef2aSThomas Huth break; 2510ebbbec92SRichard Henderson #else 2511ebbbec92SRichard Henderson g_assert_not_reached(); 2512ebbbec92SRichard Henderson #endif 2513fcf5ef2aSThomas Huth 2514fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2515fcf5ef2aSThomas Huth { 2516fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2517fcf5ef2aSThomas Huth 2518c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2519fcf5ef2aSThomas Huth 2520fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2521fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2522fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2523c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2524a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2525fcf5ef2aSThomas Huth } else { 2526a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2527fcf5ef2aSThomas Huth } 2528fcf5ef2aSThomas Huth } 2529fcf5ef2aSThomas Huth break; 2530fcf5ef2aSThomas Huth 2531fcf5ef2aSThomas Huth default: 2532fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2533fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2534fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2535fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2536fcf5ef2aSThomas Huth { 2537c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2538c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2539fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2540fcf5ef2aSThomas Huth 2541fcf5ef2aSThomas Huth save_state(dc); 2542ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2543fcf5ef2aSThomas Huth 2544fcf5ef2aSThomas Huth /* See above. */ 2545c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2546a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2547fcf5ef2aSThomas Huth } else { 2548a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2549fcf5ef2aSThomas Huth } 2550fcf5ef2aSThomas Huth } 2551fcf5ef2aSThomas Huth break; 2552fcf5ef2aSThomas Huth } 2553fcf5ef2aSThomas Huth 2554fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2555fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2556fcf5ef2aSThomas Huth } 2557fcf5ef2aSThomas Huth 255842071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2559c03a0fd1SRichard Henderson { 2560c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2561fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2562fcf5ef2aSThomas Huth 2563c03a0fd1SRichard Henderson switch (da->type) { 2564fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2565fcf5ef2aSThomas Huth break; 2566fcf5ef2aSThomas Huth 2567fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2568ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2569ebbbec92SRichard Henderson { 2570ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2571ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2572ebbbec92SRichard Henderson 2573ebbbec92SRichard Henderson /* 2574ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2575ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2576ebbbec92SRichard Henderson * the order of the construction. 2577ebbbec92SRichard Henderson */ 2578ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2579ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2580ebbbec92SRichard Henderson } else { 2581ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2582ebbbec92SRichard Henderson } 2583ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2584ebbbec92SRichard Henderson } 2585fcf5ef2aSThomas Huth break; 2586ebbbec92SRichard Henderson #else 2587ebbbec92SRichard Henderson g_assert_not_reached(); 2588ebbbec92SRichard Henderson #endif 2589fcf5ef2aSThomas Huth 2590fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2591fcf5ef2aSThomas Huth { 2592fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2593fcf5ef2aSThomas Huth 2594fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2595fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2596fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2597c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2598a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2599fcf5ef2aSThomas Huth } else { 2600a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2601fcf5ef2aSThomas Huth } 2602c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2603fcf5ef2aSThomas Huth } 2604fcf5ef2aSThomas Huth break; 2605fcf5ef2aSThomas Huth 2606a76779eeSRichard Henderson case GET_ASI_BFILL: 2607a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2608a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2609a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2610a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2611a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2612a76779eeSRichard Henderson as a cacheline-style operation. */ 2613a76779eeSRichard Henderson { 2614a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2615a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2616a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2617a76779eeSRichard Henderson int i; 2618a76779eeSRichard Henderson 2619a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2620a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2621a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2622c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2623a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2624a76779eeSRichard Henderson } 2625a76779eeSRichard Henderson } 2626a76779eeSRichard Henderson break; 2627a76779eeSRichard Henderson 2628fcf5ef2aSThomas Huth default: 2629fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2630fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2631fcf5ef2aSThomas Huth { 2632c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2633c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2634fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2635fcf5ef2aSThomas Huth 2636fcf5ef2aSThomas Huth /* See above. */ 2637c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2638a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2639fcf5ef2aSThomas Huth } else { 2640a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2641fcf5ef2aSThomas Huth } 2642fcf5ef2aSThomas Huth 2643fcf5ef2aSThomas Huth save_state(dc); 2644ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2645fcf5ef2aSThomas Huth } 2646fcf5ef2aSThomas Huth break; 2647fcf5ef2aSThomas Huth } 2648fcf5ef2aSThomas Huth } 2649fcf5ef2aSThomas Huth 26503d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2651fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2652fcf5ef2aSThomas Huth { 2653fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2654fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2655fcf5ef2aSThomas Huth } 2656fcf5ef2aSThomas Huth 2657fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2658fcf5ef2aSThomas Huth { 2659fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2660fcf5ef2aSThomas Huth 2661fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2662fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2663fcf5ef2aSThomas Huth the later. */ 2664fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2665fcf5ef2aSThomas Huth if (cmp->is_bool) { 2666fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2667fcf5ef2aSThomas Huth } else { 2668fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2669fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2670fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2671fcf5ef2aSThomas Huth } 2672fcf5ef2aSThomas Huth 2673fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2674fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2675fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 267600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2677fcf5ef2aSThomas Huth 2678fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2679fcf5ef2aSThomas Huth 2680fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2681fcf5ef2aSThomas Huth } 2682fcf5ef2aSThomas Huth 2683fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2684fcf5ef2aSThomas Huth { 2685fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2686fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2687fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2688fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2689fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2690fcf5ef2aSThomas Huth } 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2693fcf5ef2aSThomas Huth { 2694fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2695fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2696fcf5ef2aSThomas Huth 2697fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2698fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2699fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2700fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2701fcf5ef2aSThomas Huth 2702fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2703fcf5ef2aSThomas Huth } 2704fcf5ef2aSThomas Huth 27055d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2706fcf5ef2aSThomas Huth { 2707fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2708fcf5ef2aSThomas Huth 2709fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2710ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2713fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2714fcf5ef2aSThomas Huth 2715fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2716fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2717ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2718fcf5ef2aSThomas Huth 2719fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2720fcf5ef2aSThomas Huth { 2721fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2722fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2723fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2724fcf5ef2aSThomas Huth } 2725fcf5ef2aSThomas Huth } 2726fcf5ef2aSThomas Huth #endif 2727fcf5ef2aSThomas Huth 272806c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 272906c060d9SRichard Henderson { 273006c060d9SRichard Henderson return DFPREG(x); 273106c060d9SRichard Henderson } 273206c060d9SRichard Henderson 273306c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 273406c060d9SRichard Henderson { 273506c060d9SRichard Henderson return QFPREG(x); 273606c060d9SRichard Henderson } 273706c060d9SRichard Henderson 2738878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2739878cc677SRichard Henderson #include "decode-insns.c.inc" 2740878cc677SRichard Henderson 2741878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2742878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2743878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2744878cc677SRichard Henderson 2745878cc677SRichard Henderson #define avail_ALL(C) true 2746878cc677SRichard Henderson #ifdef TARGET_SPARC64 2747878cc677SRichard Henderson # define avail_32(C) false 2748af25071cSRichard Henderson # define avail_ASR17(C) false 2749d0a11d25SRichard Henderson # define avail_CASA(C) true 2750c2636853SRichard Henderson # define avail_DIV(C) true 2751b5372650SRichard Henderson # define avail_MUL(C) true 27520faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2753878cc677SRichard Henderson # define avail_64(C) true 27545d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2755af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2756b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2757b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2758878cc677SRichard Henderson #else 2759878cc677SRichard Henderson # define avail_32(C) true 2760af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2761d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2762c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2763b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 27640faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2765878cc677SRichard Henderson # define avail_64(C) false 27665d617bfbSRichard Henderson # define avail_GL(C) false 2767af25071cSRichard Henderson # define avail_HYPV(C) false 2768b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2769b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2770878cc677SRichard Henderson #endif 2771878cc677SRichard Henderson 2772878cc677SRichard Henderson /* Default case for non jump instructions. */ 2773878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2774878cc677SRichard Henderson { 2775878cc677SRichard Henderson if (dc->npc & 3) { 2776878cc677SRichard Henderson switch (dc->npc) { 2777878cc677SRichard Henderson case DYNAMIC_PC: 2778878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2779878cc677SRichard Henderson dc->pc = dc->npc; 2780878cc677SRichard Henderson gen_op_next_insn(); 2781878cc677SRichard Henderson break; 2782878cc677SRichard Henderson case JUMP_PC: 2783878cc677SRichard Henderson /* we can do a static jump */ 2784878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2785878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2786878cc677SRichard Henderson break; 2787878cc677SRichard Henderson default: 2788878cc677SRichard Henderson g_assert_not_reached(); 2789878cc677SRichard Henderson } 2790878cc677SRichard Henderson } else { 2791878cc677SRichard Henderson dc->pc = dc->npc; 2792878cc677SRichard Henderson dc->npc = dc->npc + 4; 2793878cc677SRichard Henderson } 2794878cc677SRichard Henderson return true; 2795878cc677SRichard Henderson } 2796878cc677SRichard Henderson 27976d2a0768SRichard Henderson /* 27986d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 27996d2a0768SRichard Henderson */ 28006d2a0768SRichard Henderson 2801276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2802276567aaSRichard Henderson { 2803276567aaSRichard Henderson if (annul) { 2804276567aaSRichard Henderson dc->pc = dc->npc + 4; 2805276567aaSRichard Henderson dc->npc = dc->pc + 4; 2806276567aaSRichard Henderson } else { 2807276567aaSRichard Henderson dc->pc = dc->npc; 2808276567aaSRichard Henderson dc->npc = dc->pc + 4; 2809276567aaSRichard Henderson } 2810276567aaSRichard Henderson return true; 2811276567aaSRichard Henderson } 2812276567aaSRichard Henderson 2813276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2814276567aaSRichard Henderson target_ulong dest) 2815276567aaSRichard Henderson { 2816276567aaSRichard Henderson if (annul) { 2817276567aaSRichard Henderson dc->pc = dest; 2818276567aaSRichard Henderson dc->npc = dest + 4; 2819276567aaSRichard Henderson } else { 2820276567aaSRichard Henderson dc->pc = dc->npc; 2821276567aaSRichard Henderson dc->npc = dest; 2822276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2823276567aaSRichard Henderson } 2824276567aaSRichard Henderson return true; 2825276567aaSRichard Henderson } 2826276567aaSRichard Henderson 28279d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 28289d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2829276567aaSRichard Henderson { 28306b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 28316b3e4cc6SRichard Henderson 2832276567aaSRichard Henderson if (annul) { 28336b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 28346b3e4cc6SRichard Henderson 28359d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 28366b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 28376b3e4cc6SRichard Henderson gen_set_label(l1); 28386b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 28396b3e4cc6SRichard Henderson 28406b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2841276567aaSRichard Henderson } else { 28426b3e4cc6SRichard Henderson if (npc & 3) { 28436b3e4cc6SRichard Henderson switch (npc) { 28446b3e4cc6SRichard Henderson case DYNAMIC_PC: 28456b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 28466b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 28476b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 28489d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 28499d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 28506b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 28516b3e4cc6SRichard Henderson dc->pc = npc; 28526b3e4cc6SRichard Henderson break; 28536b3e4cc6SRichard Henderson default: 28546b3e4cc6SRichard Henderson g_assert_not_reached(); 28556b3e4cc6SRichard Henderson } 28566b3e4cc6SRichard Henderson } else { 28576b3e4cc6SRichard Henderson dc->pc = npc; 28586b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 28596b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 28606b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 28619d4e2bc7SRichard Henderson if (cmp->is_bool) { 28629d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 28639d4e2bc7SRichard Henderson } else { 28649d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 28659d4e2bc7SRichard Henderson } 28666b3e4cc6SRichard Henderson } 2867276567aaSRichard Henderson } 2868276567aaSRichard Henderson return true; 2869276567aaSRichard Henderson } 2870276567aaSRichard Henderson 2871af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2872af25071cSRichard Henderson { 2873af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2874af25071cSRichard Henderson return true; 2875af25071cSRichard Henderson } 2876af25071cSRichard Henderson 287706c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 287806c060d9SRichard Henderson { 287906c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 288006c060d9SRichard Henderson return true; 288106c060d9SRichard Henderson } 288206c060d9SRichard Henderson 288306c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 288406c060d9SRichard Henderson { 288506c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 288606c060d9SRichard Henderson return false; 288706c060d9SRichard Henderson } 288806c060d9SRichard Henderson return raise_unimpfpop(dc); 288906c060d9SRichard Henderson } 289006c060d9SRichard Henderson 2891276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2892276567aaSRichard Henderson { 2893276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 28941ea9c62aSRichard Henderson DisasCompare cmp; 2895276567aaSRichard Henderson 2896276567aaSRichard Henderson switch (a->cond) { 2897276567aaSRichard Henderson case 0x0: 2898276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2899276567aaSRichard Henderson case 0x8: 2900276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2901276567aaSRichard Henderson default: 2902276567aaSRichard Henderson flush_cond(dc); 29031ea9c62aSRichard Henderson 29041ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29059d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2906276567aaSRichard Henderson } 2907276567aaSRichard Henderson } 2908276567aaSRichard Henderson 2909276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2910276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2911276567aaSRichard Henderson 291245196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 291345196ea4SRichard Henderson { 291445196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2915d5471936SRichard Henderson DisasCompare cmp; 291645196ea4SRichard Henderson 291745196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 291845196ea4SRichard Henderson return true; 291945196ea4SRichard Henderson } 292045196ea4SRichard Henderson switch (a->cond) { 292145196ea4SRichard Henderson case 0x0: 292245196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 292345196ea4SRichard Henderson case 0x8: 292445196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 292545196ea4SRichard Henderson default: 292645196ea4SRichard Henderson flush_cond(dc); 2927d5471936SRichard Henderson 2928d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29299d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 293045196ea4SRichard Henderson } 293145196ea4SRichard Henderson } 293245196ea4SRichard Henderson 293345196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 293445196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 293545196ea4SRichard Henderson 2936ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2937ab9ffe98SRichard Henderson { 2938ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2939ab9ffe98SRichard Henderson DisasCompare cmp; 2940ab9ffe98SRichard Henderson 2941ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2942ab9ffe98SRichard Henderson return false; 2943ab9ffe98SRichard Henderson } 2944ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2945ab9ffe98SRichard Henderson return false; 2946ab9ffe98SRichard Henderson } 2947ab9ffe98SRichard Henderson 2948ab9ffe98SRichard Henderson flush_cond(dc); 2949ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 29509d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2951ab9ffe98SRichard Henderson } 2952ab9ffe98SRichard Henderson 295323ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 295423ada1b1SRichard Henderson { 295523ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 295623ada1b1SRichard Henderson 295723ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 295823ada1b1SRichard Henderson gen_mov_pc_npc(dc); 295923ada1b1SRichard Henderson dc->npc = target; 296023ada1b1SRichard Henderson return true; 296123ada1b1SRichard Henderson } 296223ada1b1SRichard Henderson 296345196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 296445196ea4SRichard Henderson { 296545196ea4SRichard Henderson /* 296645196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 296745196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 296845196ea4SRichard Henderson */ 296945196ea4SRichard Henderson #ifdef TARGET_SPARC64 297045196ea4SRichard Henderson return false; 297145196ea4SRichard Henderson #else 297245196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 297345196ea4SRichard Henderson return true; 297445196ea4SRichard Henderson #endif 297545196ea4SRichard Henderson } 297645196ea4SRichard Henderson 29776d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 29786d2a0768SRichard Henderson { 29796d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 29806d2a0768SRichard Henderson if (a->rd) { 29816d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 29826d2a0768SRichard Henderson } 29836d2a0768SRichard Henderson return advance_pc(dc); 29846d2a0768SRichard Henderson } 29856d2a0768SRichard Henderson 29860faef01bSRichard Henderson /* 29870faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 29880faef01bSRichard Henderson */ 29890faef01bSRichard Henderson 299030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 299130376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 299230376636SRichard Henderson { 299330376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 299430376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 299530376636SRichard Henderson DisasCompare cmp; 299630376636SRichard Henderson TCGLabel *lab; 299730376636SRichard Henderson TCGv_i32 trap; 299830376636SRichard Henderson 299930376636SRichard Henderson /* Trap never. */ 300030376636SRichard Henderson if (cond == 0) { 300130376636SRichard Henderson return advance_pc(dc); 300230376636SRichard Henderson } 300330376636SRichard Henderson 300430376636SRichard Henderson /* 300530376636SRichard Henderson * Immediate traps are the most common case. Since this value is 300630376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 300730376636SRichard Henderson */ 300830376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 300930376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 301030376636SRichard Henderson } else { 301130376636SRichard Henderson trap = tcg_temp_new_i32(); 301230376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 301330376636SRichard Henderson if (imm) { 301430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 301530376636SRichard Henderson } else { 301630376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 301730376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 301830376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 301930376636SRichard Henderson } 302030376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 302130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 302230376636SRichard Henderson } 302330376636SRichard Henderson 302430376636SRichard Henderson /* Trap always. */ 302530376636SRichard Henderson if (cond == 8) { 302630376636SRichard Henderson save_state(dc); 302730376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 302830376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 302930376636SRichard Henderson return true; 303030376636SRichard Henderson } 303130376636SRichard Henderson 303230376636SRichard Henderson /* Conditional trap. */ 303330376636SRichard Henderson flush_cond(dc); 303430376636SRichard Henderson lab = delay_exceptionv(dc, trap); 303530376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 303630376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 303730376636SRichard Henderson 303830376636SRichard Henderson return advance_pc(dc); 303930376636SRichard Henderson } 304030376636SRichard Henderson 304130376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 304230376636SRichard Henderson { 304330376636SRichard Henderson if (avail_32(dc) && a->cc) { 304430376636SRichard Henderson return false; 304530376636SRichard Henderson } 304630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 304730376636SRichard Henderson } 304830376636SRichard Henderson 304930376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 305030376636SRichard Henderson { 305130376636SRichard Henderson if (avail_64(dc)) { 305230376636SRichard Henderson return false; 305330376636SRichard Henderson } 305430376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 305530376636SRichard Henderson } 305630376636SRichard Henderson 305730376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 305830376636SRichard Henderson { 305930376636SRichard Henderson if (avail_32(dc)) { 306030376636SRichard Henderson return false; 306130376636SRichard Henderson } 306230376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 306330376636SRichard Henderson } 306430376636SRichard Henderson 3065af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3066af25071cSRichard Henderson { 3067af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3068af25071cSRichard Henderson return advance_pc(dc); 3069af25071cSRichard Henderson } 3070af25071cSRichard Henderson 3071af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3072af25071cSRichard Henderson { 3073af25071cSRichard Henderson if (avail_32(dc)) { 3074af25071cSRichard Henderson return false; 3075af25071cSRichard Henderson } 3076af25071cSRichard Henderson if (a->mmask) { 3077af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3078af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3079af25071cSRichard Henderson } 3080af25071cSRichard Henderson if (a->cmask) { 3081af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3082af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3083af25071cSRichard Henderson } 3084af25071cSRichard Henderson return advance_pc(dc); 3085af25071cSRichard Henderson } 3086af25071cSRichard Henderson 3087af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3088af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3089af25071cSRichard Henderson { 3090af25071cSRichard Henderson if (!priv) { 3091af25071cSRichard Henderson return raise_priv(dc); 3092af25071cSRichard Henderson } 3093af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3094af25071cSRichard Henderson return advance_pc(dc); 3095af25071cSRichard Henderson } 3096af25071cSRichard Henderson 3097af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3098af25071cSRichard Henderson { 3099af25071cSRichard Henderson return cpu_y; 3100af25071cSRichard Henderson } 3101af25071cSRichard Henderson 3102af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3103af25071cSRichard Henderson { 3104af25071cSRichard Henderson /* 3105af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3106af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3107af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3108af25071cSRichard Henderson */ 3109af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3110af25071cSRichard Henderson return false; 3111af25071cSRichard Henderson } 3112af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3113af25071cSRichard Henderson } 3114af25071cSRichard Henderson 3115af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3116af25071cSRichard Henderson { 3117af25071cSRichard Henderson uint32_t val; 3118af25071cSRichard Henderson 3119af25071cSRichard Henderson /* 3120af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3121af25071cSRichard Henderson * some of which are writable. 3122af25071cSRichard Henderson */ 3123af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3124af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3125af25071cSRichard Henderson 3126af25071cSRichard Henderson return tcg_constant_tl(val); 3127af25071cSRichard Henderson } 3128af25071cSRichard Henderson 3129af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3130af25071cSRichard Henderson 3131af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3132af25071cSRichard Henderson { 3133af25071cSRichard Henderson update_psr(dc); 3134af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3135af25071cSRichard Henderson return dst; 3136af25071cSRichard Henderson } 3137af25071cSRichard Henderson 3138af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3139af25071cSRichard Henderson 3140af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3141af25071cSRichard Henderson { 3142af25071cSRichard Henderson #ifdef TARGET_SPARC64 3143af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3144af25071cSRichard Henderson #else 3145af25071cSRichard Henderson qemu_build_not_reached(); 3146af25071cSRichard Henderson #endif 3147af25071cSRichard Henderson } 3148af25071cSRichard Henderson 3149af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3150af25071cSRichard Henderson 3151af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3152af25071cSRichard Henderson { 3153af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3154af25071cSRichard Henderson 3155af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3156af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3157af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3158af25071cSRichard Henderson } 3159af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3160af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3161af25071cSRichard Henderson return dst; 3162af25071cSRichard Henderson } 3163af25071cSRichard Henderson 3164af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3165af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3166af25071cSRichard Henderson 3167af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3168af25071cSRichard Henderson { 3169af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3170af25071cSRichard Henderson } 3171af25071cSRichard Henderson 3172af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3173af25071cSRichard Henderson 3174af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3175af25071cSRichard Henderson { 3176af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3177af25071cSRichard Henderson return dst; 3178af25071cSRichard Henderson } 3179af25071cSRichard Henderson 3180af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3181af25071cSRichard Henderson 3182af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3183af25071cSRichard Henderson { 3184af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3185af25071cSRichard Henderson return cpu_gsr; 3186af25071cSRichard Henderson } 3187af25071cSRichard Henderson 3188af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3189af25071cSRichard Henderson 3190af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3191af25071cSRichard Henderson { 3192af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3193af25071cSRichard Henderson return dst; 3194af25071cSRichard Henderson } 3195af25071cSRichard Henderson 3196af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3197af25071cSRichard Henderson 3198af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3199af25071cSRichard Henderson { 3200577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3201577efa45SRichard Henderson return dst; 3202af25071cSRichard Henderson } 3203af25071cSRichard Henderson 3204af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3205af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3206af25071cSRichard Henderson 3207af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3208af25071cSRichard Henderson { 3209af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3210af25071cSRichard Henderson 3211af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3212af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3213af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3214af25071cSRichard Henderson } 3215af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3216af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3217af25071cSRichard Henderson return dst; 3218af25071cSRichard Henderson } 3219af25071cSRichard Henderson 3220af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3221af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3222af25071cSRichard Henderson 3223af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3224af25071cSRichard Henderson { 3225577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3226577efa45SRichard Henderson return dst; 3227af25071cSRichard Henderson } 3228af25071cSRichard Henderson 3229af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3230af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3231af25071cSRichard Henderson 3232af25071cSRichard Henderson /* 3233af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3234af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3235af25071cSRichard Henderson * this ASR as impl. dep 3236af25071cSRichard Henderson */ 3237af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3238af25071cSRichard Henderson { 3239af25071cSRichard Henderson return tcg_constant_tl(1); 3240af25071cSRichard Henderson } 3241af25071cSRichard Henderson 3242af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3243af25071cSRichard Henderson 3244668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3245668bb9b7SRichard Henderson { 3246668bb9b7SRichard Henderson update_psr(dc); 3247668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3248668bb9b7SRichard Henderson return dst; 3249668bb9b7SRichard Henderson } 3250668bb9b7SRichard Henderson 3251668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3252668bb9b7SRichard Henderson 3253668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3254668bb9b7SRichard Henderson { 3255668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3256668bb9b7SRichard Henderson return dst; 3257668bb9b7SRichard Henderson } 3258668bb9b7SRichard Henderson 3259668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3260668bb9b7SRichard Henderson 3261668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3262668bb9b7SRichard Henderson { 3263668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3264668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3265668bb9b7SRichard Henderson 3266668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3267668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3268668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3269668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3270668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3271668bb9b7SRichard Henderson 3272668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3273668bb9b7SRichard Henderson return dst; 3274668bb9b7SRichard Henderson } 3275668bb9b7SRichard Henderson 3276668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3277668bb9b7SRichard Henderson 3278668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3279668bb9b7SRichard Henderson { 32802da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 32812da789deSRichard Henderson return dst; 3282668bb9b7SRichard Henderson } 3283668bb9b7SRichard Henderson 3284668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3285668bb9b7SRichard Henderson 3286668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3287668bb9b7SRichard Henderson { 32882da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 32892da789deSRichard Henderson return dst; 3290668bb9b7SRichard Henderson } 3291668bb9b7SRichard Henderson 3292668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3293668bb9b7SRichard Henderson 3294668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3295668bb9b7SRichard Henderson { 32962da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 32972da789deSRichard Henderson return dst; 3298668bb9b7SRichard Henderson } 3299668bb9b7SRichard Henderson 3300668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3301668bb9b7SRichard Henderson 3302668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3303668bb9b7SRichard Henderson { 3304577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3305577efa45SRichard Henderson return dst; 3306668bb9b7SRichard Henderson } 3307668bb9b7SRichard Henderson 3308668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3309668bb9b7SRichard Henderson do_rdhstick_cmpr) 3310668bb9b7SRichard Henderson 33115d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 33125d617bfbSRichard Henderson { 3313cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3314cd6269f7SRichard Henderson return dst; 33155d617bfbSRichard Henderson } 33165d617bfbSRichard Henderson 33175d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 33185d617bfbSRichard Henderson 33195d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 33205d617bfbSRichard Henderson { 33215d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33225d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33235d617bfbSRichard Henderson 33245d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33255d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 33265d617bfbSRichard Henderson return dst; 33275d617bfbSRichard Henderson #else 33285d617bfbSRichard Henderson qemu_build_not_reached(); 33295d617bfbSRichard Henderson #endif 33305d617bfbSRichard Henderson } 33315d617bfbSRichard Henderson 33325d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 33335d617bfbSRichard Henderson 33345d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 33355d617bfbSRichard Henderson { 33365d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33375d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33385d617bfbSRichard Henderson 33395d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33405d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 33415d617bfbSRichard Henderson return dst; 33425d617bfbSRichard Henderson #else 33435d617bfbSRichard Henderson qemu_build_not_reached(); 33445d617bfbSRichard Henderson #endif 33455d617bfbSRichard Henderson } 33465d617bfbSRichard Henderson 33475d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 33485d617bfbSRichard Henderson 33495d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 33505d617bfbSRichard Henderson { 33515d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33525d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33535d617bfbSRichard Henderson 33545d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33555d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 33565d617bfbSRichard Henderson return dst; 33575d617bfbSRichard Henderson #else 33585d617bfbSRichard Henderson qemu_build_not_reached(); 33595d617bfbSRichard Henderson #endif 33605d617bfbSRichard Henderson } 33615d617bfbSRichard Henderson 33625d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 33635d617bfbSRichard Henderson 33645d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 33655d617bfbSRichard Henderson { 33665d617bfbSRichard Henderson #ifdef TARGET_SPARC64 33675d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33685d617bfbSRichard Henderson 33695d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33705d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 33715d617bfbSRichard Henderson return dst; 33725d617bfbSRichard Henderson #else 33735d617bfbSRichard Henderson qemu_build_not_reached(); 33745d617bfbSRichard Henderson #endif 33755d617bfbSRichard Henderson } 33765d617bfbSRichard Henderson 33775d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 33785d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 33795d617bfbSRichard Henderson 33805d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 33815d617bfbSRichard Henderson { 33825d617bfbSRichard Henderson return cpu_tbr; 33835d617bfbSRichard Henderson } 33845d617bfbSRichard Henderson 3385e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 33865d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 33875d617bfbSRichard Henderson 33885d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 33895d617bfbSRichard Henderson { 33905d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 33915d617bfbSRichard Henderson return dst; 33925d617bfbSRichard Henderson } 33935d617bfbSRichard Henderson 33945d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 33955d617bfbSRichard Henderson 33965d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 33975d617bfbSRichard Henderson { 33985d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 33995d617bfbSRichard Henderson return dst; 34005d617bfbSRichard Henderson } 34015d617bfbSRichard Henderson 34025d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 34035d617bfbSRichard Henderson 34045d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 34055d617bfbSRichard Henderson { 34065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 34075d617bfbSRichard Henderson return dst; 34085d617bfbSRichard Henderson } 34095d617bfbSRichard Henderson 34105d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 34115d617bfbSRichard Henderson 34125d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 34135d617bfbSRichard Henderson { 34145d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 34155d617bfbSRichard Henderson return dst; 34165d617bfbSRichard Henderson } 34175d617bfbSRichard Henderson 34185d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 34195d617bfbSRichard Henderson 34205d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 34215d617bfbSRichard Henderson { 34225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 34235d617bfbSRichard Henderson return dst; 34245d617bfbSRichard Henderson } 34255d617bfbSRichard Henderson 34265d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 34275d617bfbSRichard Henderson 34285d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 34295d617bfbSRichard Henderson { 34305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 34315d617bfbSRichard Henderson return dst; 34325d617bfbSRichard Henderson } 34335d617bfbSRichard Henderson 34345d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 34355d617bfbSRichard Henderson do_rdcanrestore) 34365d617bfbSRichard Henderson 34375d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 34385d617bfbSRichard Henderson { 34395d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 34405d617bfbSRichard Henderson return dst; 34415d617bfbSRichard Henderson } 34425d617bfbSRichard Henderson 34435d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 34445d617bfbSRichard Henderson 34455d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 34465d617bfbSRichard Henderson { 34475d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 34485d617bfbSRichard Henderson return dst; 34495d617bfbSRichard Henderson } 34505d617bfbSRichard Henderson 34515d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 34525d617bfbSRichard Henderson 34535d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 34545d617bfbSRichard Henderson { 34555d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 34565d617bfbSRichard Henderson return dst; 34575d617bfbSRichard Henderson } 34585d617bfbSRichard Henderson 34595d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 34605d617bfbSRichard Henderson 34615d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 34625d617bfbSRichard Henderson { 34635d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 34645d617bfbSRichard Henderson return dst; 34655d617bfbSRichard Henderson } 34665d617bfbSRichard Henderson 34675d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 34685d617bfbSRichard Henderson 34695d617bfbSRichard Henderson /* UA2005 strand status */ 34705d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 34715d617bfbSRichard Henderson { 34722da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 34732da789deSRichard Henderson return dst; 34745d617bfbSRichard Henderson } 34755d617bfbSRichard Henderson 34765d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 34775d617bfbSRichard Henderson 34785d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 34795d617bfbSRichard Henderson { 34802da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 34812da789deSRichard Henderson return dst; 34825d617bfbSRichard Henderson } 34835d617bfbSRichard Henderson 34845d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 34855d617bfbSRichard Henderson 3486e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3487e8325dc0SRichard Henderson { 3488e8325dc0SRichard Henderson if (avail_64(dc)) { 3489e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3490e8325dc0SRichard Henderson return advance_pc(dc); 3491e8325dc0SRichard Henderson } 3492e8325dc0SRichard Henderson return false; 3493e8325dc0SRichard Henderson } 3494e8325dc0SRichard Henderson 34950faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 34960faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 34970faef01bSRichard Henderson { 34980faef01bSRichard Henderson TCGv src; 34990faef01bSRichard Henderson 35000faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35010faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 35020faef01bSRichard Henderson return false; 35030faef01bSRichard Henderson } 35040faef01bSRichard Henderson if (!priv) { 35050faef01bSRichard Henderson return raise_priv(dc); 35060faef01bSRichard Henderson } 35070faef01bSRichard Henderson 35080faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 35090faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 35100faef01bSRichard Henderson } else { 35110faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 35120faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 35130faef01bSRichard Henderson src = src1; 35140faef01bSRichard Henderson } else { 35150faef01bSRichard Henderson src = tcg_temp_new(); 35160faef01bSRichard Henderson if (a->imm) { 35170faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 35180faef01bSRichard Henderson } else { 35190faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 35200faef01bSRichard Henderson } 35210faef01bSRichard Henderson } 35220faef01bSRichard Henderson } 35230faef01bSRichard Henderson func(dc, src); 35240faef01bSRichard Henderson return advance_pc(dc); 35250faef01bSRichard Henderson } 35260faef01bSRichard Henderson 35270faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 35280faef01bSRichard Henderson { 35290faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 35300faef01bSRichard Henderson } 35310faef01bSRichard Henderson 35320faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 35330faef01bSRichard Henderson 35340faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 35350faef01bSRichard Henderson { 35360faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 35370faef01bSRichard Henderson } 35380faef01bSRichard Henderson 35390faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 35400faef01bSRichard Henderson 35410faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 35420faef01bSRichard Henderson { 35430faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 35440faef01bSRichard Henderson 35450faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 35460faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 35470faef01bSRichard Henderson /* End TB to notice changed ASI. */ 35480faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35490faef01bSRichard Henderson } 35500faef01bSRichard Henderson 35510faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 35520faef01bSRichard Henderson 35530faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 35540faef01bSRichard Henderson { 35550faef01bSRichard Henderson #ifdef TARGET_SPARC64 35560faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 35570faef01bSRichard Henderson dc->fprs_dirty = 0; 35580faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35590faef01bSRichard Henderson #else 35600faef01bSRichard Henderson qemu_build_not_reached(); 35610faef01bSRichard Henderson #endif 35620faef01bSRichard Henderson } 35630faef01bSRichard Henderson 35640faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 35650faef01bSRichard Henderson 35660faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 35670faef01bSRichard Henderson { 35680faef01bSRichard Henderson gen_trap_ifnofpu(dc); 35690faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 35700faef01bSRichard Henderson } 35710faef01bSRichard Henderson 35720faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 35730faef01bSRichard Henderson 35740faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 35750faef01bSRichard Henderson { 35760faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 35770faef01bSRichard Henderson } 35780faef01bSRichard Henderson 35790faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 35800faef01bSRichard Henderson 35810faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 35820faef01bSRichard Henderson { 35830faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 35840faef01bSRichard Henderson } 35850faef01bSRichard Henderson 35860faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 35870faef01bSRichard Henderson 35880faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 35890faef01bSRichard Henderson { 35900faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 35910faef01bSRichard Henderson } 35920faef01bSRichard Henderson 35930faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 35940faef01bSRichard Henderson 35950faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 35960faef01bSRichard Henderson { 35970faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35980faef01bSRichard Henderson 3599577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3600577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 36010faef01bSRichard Henderson translator_io_start(&dc->base); 3602577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36030faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36040faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36050faef01bSRichard Henderson } 36060faef01bSRichard Henderson 36070faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 36080faef01bSRichard Henderson 36090faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 36100faef01bSRichard Henderson { 36110faef01bSRichard Henderson #ifdef TARGET_SPARC64 36120faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36130faef01bSRichard Henderson 36140faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 36150faef01bSRichard Henderson translator_io_start(&dc->base); 36160faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 36170faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36180faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36190faef01bSRichard Henderson #else 36200faef01bSRichard Henderson qemu_build_not_reached(); 36210faef01bSRichard Henderson #endif 36220faef01bSRichard Henderson } 36230faef01bSRichard Henderson 36240faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 36250faef01bSRichard Henderson 36260faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 36270faef01bSRichard Henderson { 36280faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36290faef01bSRichard Henderson 3630577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3631577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 36320faef01bSRichard Henderson translator_io_start(&dc->base); 3633577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 36340faef01bSRichard Henderson /* End TB to handle timer interrupt */ 36350faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36360faef01bSRichard Henderson } 36370faef01bSRichard Henderson 36380faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 36390faef01bSRichard Henderson 36400faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 36410faef01bSRichard Henderson { 36420faef01bSRichard Henderson save_state(dc); 36430faef01bSRichard Henderson gen_helper_power_down(tcg_env); 36440faef01bSRichard Henderson } 36450faef01bSRichard Henderson 36460faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 36470faef01bSRichard Henderson 364825524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 364925524734SRichard Henderson { 365025524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 365125524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 365225524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 365325524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 365425524734SRichard Henderson } 365525524734SRichard Henderson 365625524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 365725524734SRichard Henderson 36589422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 36599422278eSRichard Henderson { 36609422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3661cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3662cd6269f7SRichard Henderson 3663cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3664cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 36659422278eSRichard Henderson } 36669422278eSRichard Henderson 36679422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 36689422278eSRichard Henderson 36699422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 36709422278eSRichard Henderson { 36719422278eSRichard Henderson #ifdef TARGET_SPARC64 36729422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36739422278eSRichard Henderson 36749422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36759422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 36769422278eSRichard Henderson #else 36779422278eSRichard Henderson qemu_build_not_reached(); 36789422278eSRichard Henderson #endif 36799422278eSRichard Henderson } 36809422278eSRichard Henderson 36819422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 36829422278eSRichard Henderson 36839422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 36849422278eSRichard Henderson { 36859422278eSRichard Henderson #ifdef TARGET_SPARC64 36869422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 36879422278eSRichard Henderson 36889422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 36899422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 36909422278eSRichard Henderson #else 36919422278eSRichard Henderson qemu_build_not_reached(); 36929422278eSRichard Henderson #endif 36939422278eSRichard Henderson } 36949422278eSRichard Henderson 36959422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 36969422278eSRichard Henderson 36979422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 36989422278eSRichard Henderson { 36999422278eSRichard Henderson #ifdef TARGET_SPARC64 37009422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37019422278eSRichard Henderson 37029422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37039422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 37049422278eSRichard Henderson #else 37059422278eSRichard Henderson qemu_build_not_reached(); 37069422278eSRichard Henderson #endif 37079422278eSRichard Henderson } 37089422278eSRichard Henderson 37099422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 37109422278eSRichard Henderson 37119422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 37129422278eSRichard Henderson { 37139422278eSRichard Henderson #ifdef TARGET_SPARC64 37149422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37159422278eSRichard Henderson 37169422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37179422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 37189422278eSRichard Henderson #else 37199422278eSRichard Henderson qemu_build_not_reached(); 37209422278eSRichard Henderson #endif 37219422278eSRichard Henderson } 37229422278eSRichard Henderson 37239422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 37249422278eSRichard Henderson 37259422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 37269422278eSRichard Henderson { 37279422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37289422278eSRichard Henderson 37299422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37309422278eSRichard Henderson translator_io_start(&dc->base); 37319422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37329422278eSRichard Henderson /* End TB to handle timer interrupt */ 37339422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37349422278eSRichard Henderson } 37359422278eSRichard Henderson 37369422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 37379422278eSRichard Henderson 37389422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 37399422278eSRichard Henderson { 37409422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 37419422278eSRichard Henderson } 37429422278eSRichard Henderson 37439422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 37449422278eSRichard Henderson 37459422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 37469422278eSRichard Henderson { 37479422278eSRichard Henderson save_state(dc); 37489422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37499422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37509422278eSRichard Henderson } 37519422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 37529422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37539422278eSRichard Henderson } 37549422278eSRichard Henderson 37559422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 37569422278eSRichard Henderson 37579422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 37589422278eSRichard Henderson { 37599422278eSRichard Henderson save_state(dc); 37609422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 37619422278eSRichard Henderson dc->npc = DYNAMIC_PC; 37629422278eSRichard Henderson } 37639422278eSRichard Henderson 37649422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 37659422278eSRichard Henderson 37669422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 37679422278eSRichard Henderson { 37689422278eSRichard Henderson if (translator_io_start(&dc->base)) { 37699422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37709422278eSRichard Henderson } 37719422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 37729422278eSRichard Henderson } 37739422278eSRichard Henderson 37749422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 37759422278eSRichard Henderson 37769422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 37779422278eSRichard Henderson { 37789422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 37799422278eSRichard Henderson } 37809422278eSRichard Henderson 37819422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 37829422278eSRichard Henderson 37839422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 37849422278eSRichard Henderson { 37859422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 37869422278eSRichard Henderson } 37879422278eSRichard Henderson 37889422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 37899422278eSRichard Henderson 37909422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 37919422278eSRichard Henderson { 37929422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 37939422278eSRichard Henderson } 37949422278eSRichard Henderson 37959422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 37969422278eSRichard Henderson 37979422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 37989422278eSRichard Henderson { 37999422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 38009422278eSRichard Henderson } 38019422278eSRichard Henderson 38029422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 38039422278eSRichard Henderson 38049422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 38059422278eSRichard Henderson { 38069422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 38079422278eSRichard Henderson } 38089422278eSRichard Henderson 38099422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 38109422278eSRichard Henderson 38119422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 38129422278eSRichard Henderson { 38139422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 38149422278eSRichard Henderson } 38159422278eSRichard Henderson 38169422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 38179422278eSRichard Henderson 38189422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 38199422278eSRichard Henderson { 38209422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 38219422278eSRichard Henderson } 38229422278eSRichard Henderson 38239422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 38249422278eSRichard Henderson 38259422278eSRichard Henderson /* UA2005 strand status */ 38269422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 38279422278eSRichard Henderson { 38282da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 38299422278eSRichard Henderson } 38309422278eSRichard Henderson 38319422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 38329422278eSRichard Henderson 3833bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3834bb97f2f5SRichard Henderson 3835bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3836bb97f2f5SRichard Henderson { 3837bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3838bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3839bb97f2f5SRichard Henderson } 3840bb97f2f5SRichard Henderson 3841bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3842bb97f2f5SRichard Henderson 3843bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3844bb97f2f5SRichard Henderson { 3845bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3846bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3847bb97f2f5SRichard Henderson 3848bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3849bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3850bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3851bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3852bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3853bb97f2f5SRichard Henderson 3854bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3855bb97f2f5SRichard Henderson } 3856bb97f2f5SRichard Henderson 3857bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3858bb97f2f5SRichard Henderson 3859bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3860bb97f2f5SRichard Henderson { 38612da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3862bb97f2f5SRichard Henderson } 3863bb97f2f5SRichard Henderson 3864bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3865bb97f2f5SRichard Henderson 3866bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3867bb97f2f5SRichard Henderson { 38682da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3869bb97f2f5SRichard Henderson } 3870bb97f2f5SRichard Henderson 3871bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3872bb97f2f5SRichard Henderson 3873bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3874bb97f2f5SRichard Henderson { 3875bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3876bb97f2f5SRichard Henderson 3877577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3878bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3879bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3880577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3881bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3882bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3883bb97f2f5SRichard Henderson } 3884bb97f2f5SRichard Henderson 3885bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3886bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3887bb97f2f5SRichard Henderson 388825524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 388925524734SRichard Henderson { 389025524734SRichard Henderson if (!supervisor(dc)) { 389125524734SRichard Henderson return raise_priv(dc); 389225524734SRichard Henderson } 389325524734SRichard Henderson if (saved) { 389425524734SRichard Henderson gen_helper_saved(tcg_env); 389525524734SRichard Henderson } else { 389625524734SRichard Henderson gen_helper_restored(tcg_env); 389725524734SRichard Henderson } 389825524734SRichard Henderson return advance_pc(dc); 389925524734SRichard Henderson } 390025524734SRichard Henderson 390125524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 390225524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 390325524734SRichard Henderson 3904d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3905d3825800SRichard Henderson { 3906d3825800SRichard Henderson return advance_pc(dc); 3907d3825800SRichard Henderson } 3908d3825800SRichard Henderson 39090faef01bSRichard Henderson /* 39100faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 39110faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 39120faef01bSRichard Henderson */ 39135458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 39145458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 39150faef01bSRichard Henderson 3916428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3917428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3918428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3919428881deSRichard Henderson { 3920428881deSRichard Henderson TCGv dst, src1; 3921428881deSRichard Henderson 3922428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3923428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3924428881deSRichard Henderson return false; 3925428881deSRichard Henderson } 3926428881deSRichard Henderson 3927428881deSRichard Henderson if (a->cc) { 3928428881deSRichard Henderson dst = cpu_cc_dst; 3929428881deSRichard Henderson } else { 3930428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3931428881deSRichard Henderson } 3932428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3933428881deSRichard Henderson 3934428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3935428881deSRichard Henderson if (funci) { 3936428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3937428881deSRichard Henderson } else { 3938428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3939428881deSRichard Henderson } 3940428881deSRichard Henderson } else { 3941428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3942428881deSRichard Henderson } 3943428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3944428881deSRichard Henderson 3945428881deSRichard Henderson if (a->cc) { 3946428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3947428881deSRichard Henderson dc->cc_op = cc_op; 3948428881deSRichard Henderson } 3949428881deSRichard Henderson return advance_pc(dc); 3950428881deSRichard Henderson } 3951428881deSRichard Henderson 3952428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3953428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3954428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3955428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3956428881deSRichard Henderson { 3957428881deSRichard Henderson if (a->cc) { 395822188d7dSRichard Henderson assert(cc_op >= 0); 3959428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3960428881deSRichard Henderson } 3961428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3962428881deSRichard Henderson } 3963428881deSRichard Henderson 3964428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3965428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3966428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3967428881deSRichard Henderson { 3968428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 3969428881deSRichard Henderson } 3970428881deSRichard Henderson 3971428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 3972428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 3973428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3974428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3975428881deSRichard Henderson 3976a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 3977a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3978a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3979a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3980a9aba13dSRichard Henderson 3981428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3982428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3983428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3984428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3985428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3986428881deSRichard Henderson 398722188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3988b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3989b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 399022188d7dSRichard Henderson 39914ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 39924ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 3993c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 3994c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 39954ee85ea9SRichard Henderson 39969c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 39979c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 39989c6ec5bcSRichard Henderson 3999428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4000428881deSRichard Henderson { 4001428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4002428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4003428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4004428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4005428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4006428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4007428881deSRichard Henderson return false; 4008428881deSRichard Henderson } else { 4009428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4010428881deSRichard Henderson } 4011428881deSRichard Henderson return advance_pc(dc); 4012428881deSRichard Henderson } 4013428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4014428881deSRichard Henderson } 4015428881deSRichard Henderson 4016420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4017420a187dSRichard Henderson { 4018420a187dSRichard Henderson switch (dc->cc_op) { 4019420a187dSRichard Henderson case CC_OP_DIV: 4020420a187dSRichard Henderson case CC_OP_LOGIC: 4021420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4022420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4023420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4024420a187dSRichard Henderson case CC_OP_ADD: 4025420a187dSRichard Henderson case CC_OP_TADD: 4026420a187dSRichard Henderson case CC_OP_TADDTV: 4027420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4028420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4029420a187dSRichard Henderson case CC_OP_SUB: 4030420a187dSRichard Henderson case CC_OP_TSUB: 4031420a187dSRichard Henderson case CC_OP_TSUBTV: 4032420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4033420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4034420a187dSRichard Henderson default: 4035420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4036420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4037420a187dSRichard Henderson } 4038420a187dSRichard Henderson } 4039420a187dSRichard Henderson 4040dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4041dfebb950SRichard Henderson { 4042dfebb950SRichard Henderson switch (dc->cc_op) { 4043dfebb950SRichard Henderson case CC_OP_DIV: 4044dfebb950SRichard Henderson case CC_OP_LOGIC: 4045dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4046dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4047dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4048dfebb950SRichard Henderson case CC_OP_ADD: 4049dfebb950SRichard Henderson case CC_OP_TADD: 4050dfebb950SRichard Henderson case CC_OP_TADDTV: 4051dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4052dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4053dfebb950SRichard Henderson case CC_OP_SUB: 4054dfebb950SRichard Henderson case CC_OP_TSUB: 4055dfebb950SRichard Henderson case CC_OP_TSUBTV: 4056dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4057dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4058dfebb950SRichard Henderson default: 4059dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4060dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4061dfebb950SRichard Henderson } 4062dfebb950SRichard Henderson } 4063dfebb950SRichard Henderson 4064a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4065a9aba13dSRichard Henderson { 4066a9aba13dSRichard Henderson update_psr(dc); 4067a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4068a9aba13dSRichard Henderson } 4069a9aba13dSRichard Henderson 4070b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 4071b88ce6f2SRichard Henderson int width, bool cc, bool left) 4072b88ce6f2SRichard Henderson { 4073b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 4074b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 4075b88ce6f2SRichard Henderson int shift, imask, omask; 4076b88ce6f2SRichard Henderson 4077b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4078b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 4079b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 4080b88ce6f2SRichard Henderson 4081b88ce6f2SRichard Henderson if (cc) { 4082b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 4083b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 4084b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 4085b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4086b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 4087b88ce6f2SRichard Henderson } 4088b88ce6f2SRichard Henderson 4089b88ce6f2SRichard Henderson /* 4090b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 4091b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 4092b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 4093b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 4094b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 4095b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 4096b88ce6f2SRichard Henderson * the value we're looking for. 4097b88ce6f2SRichard Henderson */ 4098b88ce6f2SRichard Henderson switch (width) { 4099b88ce6f2SRichard Henderson case 8: 4100b88ce6f2SRichard Henderson imask = 0x7; 4101b88ce6f2SRichard Henderson shift = 3; 4102b88ce6f2SRichard Henderson omask = 0xff; 4103b88ce6f2SRichard Henderson if (left) { 4104b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 4105b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 4106b88ce6f2SRichard Henderson } else { 4107b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 4108b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 4109b88ce6f2SRichard Henderson } 4110b88ce6f2SRichard Henderson break; 4111b88ce6f2SRichard Henderson case 16: 4112b88ce6f2SRichard Henderson imask = 0x6; 4113b88ce6f2SRichard Henderson shift = 1; 4114b88ce6f2SRichard Henderson omask = 0xf; 4115b88ce6f2SRichard Henderson if (left) { 4116b88ce6f2SRichard Henderson tabl = 0x8cef; 4117b88ce6f2SRichard Henderson tabr = 0xf731; 4118b88ce6f2SRichard Henderson } else { 4119b88ce6f2SRichard Henderson tabl = 0x137f; 4120b88ce6f2SRichard Henderson tabr = 0xfec8; 4121b88ce6f2SRichard Henderson } 4122b88ce6f2SRichard Henderson break; 4123b88ce6f2SRichard Henderson case 32: 4124b88ce6f2SRichard Henderson imask = 0x4; 4125b88ce6f2SRichard Henderson shift = 0; 4126b88ce6f2SRichard Henderson omask = 0x3; 4127b88ce6f2SRichard Henderson if (left) { 4128b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 4129b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 4130b88ce6f2SRichard Henderson } else { 4131b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 4132b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 4133b88ce6f2SRichard Henderson } 4134b88ce6f2SRichard Henderson break; 4135b88ce6f2SRichard Henderson default: 4136b88ce6f2SRichard Henderson abort(); 4137b88ce6f2SRichard Henderson } 4138b88ce6f2SRichard Henderson 4139b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 4140b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 4141b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 4142b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 4143b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 4144b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 4145b88ce6f2SRichard Henderson 4146b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 4147b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 4148b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 4149b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 4150b88ce6f2SRichard Henderson 4151b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 4152b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 4153b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 4154b88ce6f2SRichard Henderson 4155b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 4156b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4157b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4158b88ce6f2SRichard Henderson 4159b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4160b88ce6f2SRichard Henderson return advance_pc(dc); 4161b88ce6f2SRichard Henderson } 4162b88ce6f2SRichard Henderson 4163b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4164b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4165b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4166b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4167b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4168b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4169b88ce6f2SRichard Henderson 4170b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4171b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4172b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4173b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4174b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4175b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4176b88ce6f2SRichard Henderson 417745bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 417845bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 417945bfed3bSRichard Henderson { 418045bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 418145bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 418245bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 418345bfed3bSRichard Henderson 418445bfed3bSRichard Henderson func(dst, src1, src2); 418545bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 418645bfed3bSRichard Henderson return advance_pc(dc); 418745bfed3bSRichard Henderson } 418845bfed3bSRichard Henderson 418945bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 419045bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 419145bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 419245bfed3bSRichard Henderson 41939e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 41949e20ca94SRichard Henderson { 41959e20ca94SRichard Henderson #ifdef TARGET_SPARC64 41969e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 41979e20ca94SRichard Henderson 41989e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 41999e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42009e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42019e20ca94SRichard Henderson #else 42029e20ca94SRichard Henderson g_assert_not_reached(); 42039e20ca94SRichard Henderson #endif 42049e20ca94SRichard Henderson } 42059e20ca94SRichard Henderson 42069e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 42079e20ca94SRichard Henderson { 42089e20ca94SRichard Henderson #ifdef TARGET_SPARC64 42099e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 42109e20ca94SRichard Henderson 42119e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 42129e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 42139e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 42149e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 42159e20ca94SRichard Henderson #else 42169e20ca94SRichard Henderson g_assert_not_reached(); 42179e20ca94SRichard Henderson #endif 42189e20ca94SRichard Henderson } 42199e20ca94SRichard Henderson 42209e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 42219e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 42229e20ca94SRichard Henderson 422339ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 422439ca3490SRichard Henderson { 422539ca3490SRichard Henderson #ifdef TARGET_SPARC64 422639ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 422739ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 422839ca3490SRichard Henderson #else 422939ca3490SRichard Henderson g_assert_not_reached(); 423039ca3490SRichard Henderson #endif 423139ca3490SRichard Henderson } 423239ca3490SRichard Henderson 423339ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 423439ca3490SRichard Henderson 42355fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42365fc546eeSRichard Henderson { 42375fc546eeSRichard Henderson TCGv dst, src1, src2; 42385fc546eeSRichard Henderson 42395fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42405fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42415fc546eeSRichard Henderson return false; 42425fc546eeSRichard Henderson } 42435fc546eeSRichard Henderson 42445fc546eeSRichard Henderson src2 = tcg_temp_new(); 42455fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42465fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42475fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42485fc546eeSRichard Henderson 42495fc546eeSRichard Henderson if (l) { 42505fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42515fc546eeSRichard Henderson if (!a->x) { 42525fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42535fc546eeSRichard Henderson } 42545fc546eeSRichard Henderson } else if (u) { 42555fc546eeSRichard Henderson if (!a->x) { 42565fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42575fc546eeSRichard Henderson src1 = dst; 42585fc546eeSRichard Henderson } 42595fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42605fc546eeSRichard Henderson } else { 42615fc546eeSRichard Henderson if (!a->x) { 42625fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42635fc546eeSRichard Henderson src1 = dst; 42645fc546eeSRichard Henderson } 42655fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42665fc546eeSRichard Henderson } 42675fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42685fc546eeSRichard Henderson return advance_pc(dc); 42695fc546eeSRichard Henderson } 42705fc546eeSRichard Henderson 42715fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42725fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42735fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42745fc546eeSRichard Henderson 42755fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42765fc546eeSRichard Henderson { 42775fc546eeSRichard Henderson TCGv dst, src1; 42785fc546eeSRichard Henderson 42795fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42805fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42815fc546eeSRichard Henderson return false; 42825fc546eeSRichard Henderson } 42835fc546eeSRichard Henderson 42845fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42855fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42865fc546eeSRichard Henderson 42875fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 42885fc546eeSRichard Henderson if (l) { 42895fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 42905fc546eeSRichard Henderson } else if (u) { 42915fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 42925fc546eeSRichard Henderson } else { 42935fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 42945fc546eeSRichard Henderson } 42955fc546eeSRichard Henderson } else { 42965fc546eeSRichard Henderson if (l) { 42975fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 42985fc546eeSRichard Henderson } else if (u) { 42995fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43005fc546eeSRichard Henderson } else { 43015fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43025fc546eeSRichard Henderson } 43035fc546eeSRichard Henderson } 43045fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43055fc546eeSRichard Henderson return advance_pc(dc); 43065fc546eeSRichard Henderson } 43075fc546eeSRichard Henderson 43085fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43095fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43105fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43115fc546eeSRichard Henderson 4312fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4313fb4ed7aaSRichard Henderson { 4314fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4315fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4316fb4ed7aaSRichard Henderson return NULL; 4317fb4ed7aaSRichard Henderson } 4318fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4319fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4320fb4ed7aaSRichard Henderson } else { 4321fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4322fb4ed7aaSRichard Henderson } 4323fb4ed7aaSRichard Henderson } 4324fb4ed7aaSRichard Henderson 4325fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4326fb4ed7aaSRichard Henderson { 4327fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4328fb4ed7aaSRichard Henderson 4329fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4330fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4331fb4ed7aaSRichard Henderson return advance_pc(dc); 4332fb4ed7aaSRichard Henderson } 4333fb4ed7aaSRichard Henderson 4334fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4335fb4ed7aaSRichard Henderson { 4336fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4337fb4ed7aaSRichard Henderson DisasCompare cmp; 4338fb4ed7aaSRichard Henderson 4339fb4ed7aaSRichard Henderson if (src2 == NULL) { 4340fb4ed7aaSRichard Henderson return false; 4341fb4ed7aaSRichard Henderson } 4342fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4343fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4344fb4ed7aaSRichard Henderson } 4345fb4ed7aaSRichard Henderson 4346fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4347fb4ed7aaSRichard Henderson { 4348fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4349fb4ed7aaSRichard Henderson DisasCompare cmp; 4350fb4ed7aaSRichard Henderson 4351fb4ed7aaSRichard Henderson if (src2 == NULL) { 4352fb4ed7aaSRichard Henderson return false; 4353fb4ed7aaSRichard Henderson } 4354fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4355fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4356fb4ed7aaSRichard Henderson } 4357fb4ed7aaSRichard Henderson 4358fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4359fb4ed7aaSRichard Henderson { 4360fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4361fb4ed7aaSRichard Henderson DisasCompare cmp; 4362fb4ed7aaSRichard Henderson 4363fb4ed7aaSRichard Henderson if (src2 == NULL) { 4364fb4ed7aaSRichard Henderson return false; 4365fb4ed7aaSRichard Henderson } 4366fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4367fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4368fb4ed7aaSRichard Henderson } 4369fb4ed7aaSRichard Henderson 437086b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 437186b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 437286b82fe0SRichard Henderson { 437386b82fe0SRichard Henderson TCGv src1, sum; 437486b82fe0SRichard Henderson 437586b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 437686b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 437786b82fe0SRichard Henderson return false; 437886b82fe0SRichard Henderson } 437986b82fe0SRichard Henderson 438086b82fe0SRichard Henderson /* 438186b82fe0SRichard Henderson * Always load the sum into a new temporary. 438286b82fe0SRichard Henderson * This is required to capture the value across a window change, 438386b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 438486b82fe0SRichard Henderson */ 438586b82fe0SRichard Henderson sum = tcg_temp_new(); 438686b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 438786b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 438886b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 438986b82fe0SRichard Henderson } else { 439086b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 439186b82fe0SRichard Henderson } 439286b82fe0SRichard Henderson return func(dc, a->rd, sum); 439386b82fe0SRichard Henderson } 439486b82fe0SRichard Henderson 439586b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 439686b82fe0SRichard Henderson { 439786b82fe0SRichard Henderson /* 439886b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 439986b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 440086b82fe0SRichard Henderson */ 440186b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 440286b82fe0SRichard Henderson 440386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 440486b82fe0SRichard Henderson 440586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 440686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 440786b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 440886b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 440986b82fe0SRichard Henderson 441086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 441186b82fe0SRichard Henderson return true; 441286b82fe0SRichard Henderson } 441386b82fe0SRichard Henderson 441486b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 441586b82fe0SRichard Henderson 441686b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 441786b82fe0SRichard Henderson { 441886b82fe0SRichard Henderson if (!supervisor(dc)) { 441986b82fe0SRichard Henderson return raise_priv(dc); 442086b82fe0SRichard Henderson } 442186b82fe0SRichard Henderson 442286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 442386b82fe0SRichard Henderson 442486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 442586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 442686b82fe0SRichard Henderson gen_helper_rett(tcg_env); 442786b82fe0SRichard Henderson 442886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 442986b82fe0SRichard Henderson return true; 443086b82fe0SRichard Henderson } 443186b82fe0SRichard Henderson 443286b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 443386b82fe0SRichard Henderson 443486b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 443586b82fe0SRichard Henderson { 443686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 443786b82fe0SRichard Henderson 443886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 443986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 444086b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 444186b82fe0SRichard Henderson 444286b82fe0SRichard Henderson gen_helper_restore(tcg_env); 444386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 444486b82fe0SRichard Henderson return true; 444586b82fe0SRichard Henderson } 444686b82fe0SRichard Henderson 444786b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 444886b82fe0SRichard Henderson 4449d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4450d3825800SRichard Henderson { 4451d3825800SRichard Henderson gen_helper_save(tcg_env); 4452d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4453d3825800SRichard Henderson return advance_pc(dc); 4454d3825800SRichard Henderson } 4455d3825800SRichard Henderson 4456d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4457d3825800SRichard Henderson 4458d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4459d3825800SRichard Henderson { 4460d3825800SRichard Henderson gen_helper_restore(tcg_env); 4461d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4462d3825800SRichard Henderson return advance_pc(dc); 4463d3825800SRichard Henderson } 4464d3825800SRichard Henderson 4465d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4466d3825800SRichard Henderson 44678f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 44688f75b8a4SRichard Henderson { 44698f75b8a4SRichard Henderson if (!supervisor(dc)) { 44708f75b8a4SRichard Henderson return raise_priv(dc); 44718f75b8a4SRichard Henderson } 44728f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 44738f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 44748f75b8a4SRichard Henderson translator_io_start(&dc->base); 44758f75b8a4SRichard Henderson if (done) { 44768f75b8a4SRichard Henderson gen_helper_done(tcg_env); 44778f75b8a4SRichard Henderson } else { 44788f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 44798f75b8a4SRichard Henderson } 44808f75b8a4SRichard Henderson return true; 44818f75b8a4SRichard Henderson } 44828f75b8a4SRichard Henderson 44838f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 44848f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 44858f75b8a4SRichard Henderson 44860880d20bSRichard Henderson /* 44870880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 44880880d20bSRichard Henderson */ 44890880d20bSRichard Henderson 44900880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 44910880d20bSRichard Henderson { 44920880d20bSRichard Henderson TCGv addr, tmp = NULL; 44930880d20bSRichard Henderson 44940880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 44950880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 44960880d20bSRichard Henderson return NULL; 44970880d20bSRichard Henderson } 44980880d20bSRichard Henderson 44990880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 45000880d20bSRichard Henderson if (rs2_or_imm) { 45010880d20bSRichard Henderson tmp = tcg_temp_new(); 45020880d20bSRichard Henderson if (imm) { 45030880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 45040880d20bSRichard Henderson } else { 45050880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 45060880d20bSRichard Henderson } 45070880d20bSRichard Henderson addr = tmp; 45080880d20bSRichard Henderson } 45090880d20bSRichard Henderson if (AM_CHECK(dc)) { 45100880d20bSRichard Henderson if (!tmp) { 45110880d20bSRichard Henderson tmp = tcg_temp_new(); 45120880d20bSRichard Henderson } 45130880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 45140880d20bSRichard Henderson addr = tmp; 45150880d20bSRichard Henderson } 45160880d20bSRichard Henderson return addr; 45170880d20bSRichard Henderson } 45180880d20bSRichard Henderson 45190880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45200880d20bSRichard Henderson { 45210880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45220880d20bSRichard Henderson DisasASI da; 45230880d20bSRichard Henderson 45240880d20bSRichard Henderson if (addr == NULL) { 45250880d20bSRichard Henderson return false; 45260880d20bSRichard Henderson } 45270880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45280880d20bSRichard Henderson 45290880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 453042071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45310880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45320880d20bSRichard Henderson return advance_pc(dc); 45330880d20bSRichard Henderson } 45340880d20bSRichard Henderson 45350880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45360880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45370880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45380880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45390880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45400880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45410880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45420880d20bSRichard Henderson 45430880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45440880d20bSRichard Henderson { 45450880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45460880d20bSRichard Henderson DisasASI da; 45470880d20bSRichard Henderson 45480880d20bSRichard Henderson if (addr == NULL) { 45490880d20bSRichard Henderson return false; 45500880d20bSRichard Henderson } 45510880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45520880d20bSRichard Henderson 45530880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 455442071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 45550880d20bSRichard Henderson return advance_pc(dc); 45560880d20bSRichard Henderson } 45570880d20bSRichard Henderson 45580880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 45590880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 45600880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 45610880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 45620880d20bSRichard Henderson 45630880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 45640880d20bSRichard Henderson { 45650880d20bSRichard Henderson TCGv addr; 45660880d20bSRichard Henderson DisasASI da; 45670880d20bSRichard Henderson 45680880d20bSRichard Henderson if (a->rd & 1) { 45690880d20bSRichard Henderson return false; 45700880d20bSRichard Henderson } 45710880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45720880d20bSRichard Henderson if (addr == NULL) { 45730880d20bSRichard Henderson return false; 45740880d20bSRichard Henderson } 45750880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 457642071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 45770880d20bSRichard Henderson return advance_pc(dc); 45780880d20bSRichard Henderson } 45790880d20bSRichard Henderson 45800880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 45810880d20bSRichard Henderson { 45820880d20bSRichard Henderson TCGv addr; 45830880d20bSRichard Henderson DisasASI da; 45840880d20bSRichard Henderson 45850880d20bSRichard Henderson if (a->rd & 1) { 45860880d20bSRichard Henderson return false; 45870880d20bSRichard Henderson } 45880880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45890880d20bSRichard Henderson if (addr == NULL) { 45900880d20bSRichard Henderson return false; 45910880d20bSRichard Henderson } 45920880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 459342071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 45940880d20bSRichard Henderson return advance_pc(dc); 45950880d20bSRichard Henderson } 45960880d20bSRichard Henderson 4597cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4598cf07cd1eSRichard Henderson { 4599cf07cd1eSRichard Henderson TCGv addr, reg; 4600cf07cd1eSRichard Henderson DisasASI da; 4601cf07cd1eSRichard Henderson 4602cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4603cf07cd1eSRichard Henderson if (addr == NULL) { 4604cf07cd1eSRichard Henderson return false; 4605cf07cd1eSRichard Henderson } 4606cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4607cf07cd1eSRichard Henderson 4608cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4609cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4610cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4611cf07cd1eSRichard Henderson return advance_pc(dc); 4612cf07cd1eSRichard Henderson } 4613cf07cd1eSRichard Henderson 4614dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4615dca544b9SRichard Henderson { 4616dca544b9SRichard Henderson TCGv addr, dst, src; 4617dca544b9SRichard Henderson DisasASI da; 4618dca544b9SRichard Henderson 4619dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4620dca544b9SRichard Henderson if (addr == NULL) { 4621dca544b9SRichard Henderson return false; 4622dca544b9SRichard Henderson } 4623dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4624dca544b9SRichard Henderson 4625dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4626dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4627dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4628dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4629dca544b9SRichard Henderson return advance_pc(dc); 4630dca544b9SRichard Henderson } 4631dca544b9SRichard Henderson 4632d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4633d0a11d25SRichard Henderson { 4634d0a11d25SRichard Henderson TCGv addr, o, n, c; 4635d0a11d25SRichard Henderson DisasASI da; 4636d0a11d25SRichard Henderson 4637d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4638d0a11d25SRichard Henderson if (addr == NULL) { 4639d0a11d25SRichard Henderson return false; 4640d0a11d25SRichard Henderson } 4641d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4642d0a11d25SRichard Henderson 4643d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4644d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4645d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4646d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4647d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4648d0a11d25SRichard Henderson return advance_pc(dc); 4649d0a11d25SRichard Henderson } 4650d0a11d25SRichard Henderson 4651d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4652d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4653d0a11d25SRichard Henderson 465406c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 465506c060d9SRichard Henderson { 465606c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 465706c060d9SRichard Henderson DisasASI da; 465806c060d9SRichard Henderson 465906c060d9SRichard Henderson if (addr == NULL) { 466006c060d9SRichard Henderson return false; 466106c060d9SRichard Henderson } 466206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 466306c060d9SRichard Henderson return true; 466406c060d9SRichard Henderson } 466506c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 466606c060d9SRichard Henderson return true; 466706c060d9SRichard Henderson } 466806c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4669287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 467006c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 467106c060d9SRichard Henderson return advance_pc(dc); 467206c060d9SRichard Henderson } 467306c060d9SRichard Henderson 467406c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 467506c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 467606c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 467706c060d9SRichard Henderson 4678287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4679287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4680287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4681287b1152SRichard Henderson 468206c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 468306c060d9SRichard Henderson { 468406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 468506c060d9SRichard Henderson DisasASI da; 468606c060d9SRichard Henderson 468706c060d9SRichard Henderson if (addr == NULL) { 468806c060d9SRichard Henderson return false; 468906c060d9SRichard Henderson } 469006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 469106c060d9SRichard Henderson return true; 469206c060d9SRichard Henderson } 469306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 469406c060d9SRichard Henderson return true; 469506c060d9SRichard Henderson } 469606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4697287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 469806c060d9SRichard Henderson return advance_pc(dc); 469906c060d9SRichard Henderson } 470006c060d9SRichard Henderson 470106c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 470206c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 470306c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 470406c060d9SRichard Henderson 4705287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4706287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4707287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4708287b1152SRichard Henderson 470906c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 471006c060d9SRichard Henderson { 471106c060d9SRichard Henderson if (!avail_32(dc)) { 471206c060d9SRichard Henderson return false; 471306c060d9SRichard Henderson } 471406c060d9SRichard Henderson if (!supervisor(dc)) { 471506c060d9SRichard Henderson return raise_priv(dc); 471606c060d9SRichard Henderson } 471706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 471806c060d9SRichard Henderson return true; 471906c060d9SRichard Henderson } 472006c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 472106c060d9SRichard Henderson return true; 472206c060d9SRichard Henderson } 472306c060d9SRichard Henderson 4724da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4725da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 47263d3c0673SRichard Henderson { 4727da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47283d3c0673SRichard Henderson if (addr == NULL) { 47293d3c0673SRichard Henderson return false; 47303d3c0673SRichard Henderson } 47313d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47323d3c0673SRichard Henderson return true; 47333d3c0673SRichard Henderson } 4734da681406SRichard Henderson tmp = tcg_temp_new(); 4735da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4736da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4737da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4738da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4739da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 47403d3c0673SRichard Henderson return advance_pc(dc); 47413d3c0673SRichard Henderson } 47423d3c0673SRichard Henderson 4743da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4744da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 47453d3c0673SRichard Henderson 47463d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 47473d3c0673SRichard Henderson { 47483d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 47493d3c0673SRichard Henderson if (addr == NULL) { 47503d3c0673SRichard Henderson return false; 47513d3c0673SRichard Henderson } 47523d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47533d3c0673SRichard Henderson return true; 47543d3c0673SRichard Henderson } 47553d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 47563d3c0673SRichard Henderson return advance_pc(dc); 47573d3c0673SRichard Henderson } 47583d3c0673SRichard Henderson 47593d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 47603d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 47613d3c0673SRichard Henderson 4762baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4763baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4764baf3dbf2SRichard Henderson { 4765baf3dbf2SRichard Henderson TCGv_i32 tmp; 4766baf3dbf2SRichard Henderson 4767baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4768baf3dbf2SRichard Henderson return true; 4769baf3dbf2SRichard Henderson } 4770baf3dbf2SRichard Henderson 4771baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4772baf3dbf2SRichard Henderson func(tmp, tmp); 4773baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4774baf3dbf2SRichard Henderson return advance_pc(dc); 4775baf3dbf2SRichard Henderson } 4776baf3dbf2SRichard Henderson 4777baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4778baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4779baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4780baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4781baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4782baf3dbf2SRichard Henderson 4783119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4784119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4785119cb94fSRichard Henderson { 4786119cb94fSRichard Henderson TCGv_i32 tmp; 4787119cb94fSRichard Henderson 4788119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4789119cb94fSRichard Henderson return true; 4790119cb94fSRichard Henderson } 4791119cb94fSRichard Henderson 4792119cb94fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4793119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4794119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4795119cb94fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4796119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4797119cb94fSRichard Henderson return advance_pc(dc); 4798119cb94fSRichard Henderson } 4799119cb94fSRichard Henderson 4800119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4801119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4802119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4803119cb94fSRichard Henderson 4804c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4805c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4806c6d83e4fSRichard Henderson { 4807c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4808c6d83e4fSRichard Henderson 4809c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4810c6d83e4fSRichard Henderson return true; 4811c6d83e4fSRichard Henderson } 4812c6d83e4fSRichard Henderson 4813c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4814c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4815c6d83e4fSRichard Henderson func(dst, src); 4816c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4817c6d83e4fSRichard Henderson return advance_pc(dc); 4818c6d83e4fSRichard Henderson } 4819c6d83e4fSRichard Henderson 4820c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4821c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4822c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4823c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4824c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4825c6d83e4fSRichard Henderson 4826*8aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 4827*8aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 4828*8aa418b3SRichard Henderson { 4829*8aa418b3SRichard Henderson TCGv_i64 dst, src; 4830*8aa418b3SRichard Henderson 4831*8aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4832*8aa418b3SRichard Henderson return true; 4833*8aa418b3SRichard Henderson } 4834*8aa418b3SRichard Henderson 4835*8aa418b3SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4836*8aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4837*8aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4838*8aa418b3SRichard Henderson func(dst, tcg_env, src); 4839*8aa418b3SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4840*8aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4841*8aa418b3SRichard Henderson return advance_pc(dc); 4842*8aa418b3SRichard Henderson } 4843*8aa418b3SRichard Henderson 4844*8aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 4845*8aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 4846*8aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 4847*8aa418b3SRichard Henderson 48487f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48497f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48507f10b52fSRichard Henderson { 48517f10b52fSRichard Henderson TCGv_i32 src1, src2; 48527f10b52fSRichard Henderson 48537f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48547f10b52fSRichard Henderson return true; 48557f10b52fSRichard Henderson } 48567f10b52fSRichard Henderson 48577f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48587f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48597f10b52fSRichard Henderson func(src1, src1, src2); 48607f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48617f10b52fSRichard Henderson return advance_pc(dc); 48627f10b52fSRichard Henderson } 48637f10b52fSRichard Henderson 48647f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48657f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48667f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48677f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48687f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48697f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48707f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48717f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48727f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48737f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48747f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48757f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48767f10b52fSRichard Henderson 4877e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4878e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4879e06c9f83SRichard Henderson { 4880e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4881e06c9f83SRichard Henderson 4882e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4883e06c9f83SRichard Henderson return true; 4884e06c9f83SRichard Henderson } 4885e06c9f83SRichard Henderson 4886e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4887e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4888e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4889e06c9f83SRichard Henderson func(dst, src1, src2); 4890e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4891e06c9f83SRichard Henderson return advance_pc(dc); 4892e06c9f83SRichard Henderson } 4893e06c9f83SRichard Henderson 4894e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4895e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4896e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4897e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4898e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4899e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4900e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4901e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4902e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4903e06c9f83SRichard Henderson 4904e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4905e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4906e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4907e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4908e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4909e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4910e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4911e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4912e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4913e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4914e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4915e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4916e06c9f83SRichard Henderson 49174b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 49184b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 49194b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 49204b6edc0aSRichard Henderson 4921afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4922afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4923afb04344SRichard Henderson { 4924afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4925afb04344SRichard Henderson 4926afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4927afb04344SRichard Henderson return true; 4928afb04344SRichard Henderson } 4929afb04344SRichard Henderson 4930afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4931afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4932afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4933afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4934afb04344SRichard Henderson func(dst, src0, src1, src2); 4935afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4936afb04344SRichard Henderson return advance_pc(dc); 4937afb04344SRichard Henderson } 4938afb04344SRichard Henderson 4939afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4940afb04344SRichard Henderson 4941fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4942fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4943fcf5ef2aSThomas Huth goto illegal_insn; 4944fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4945fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4946fcf5ef2aSThomas Huth goto nfpu_insn; 4947fcf5ef2aSThomas Huth 4948fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4949878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4950fcf5ef2aSThomas Huth { 4951fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4952dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 49533d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 495406c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 49553d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 495606c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4957fcf5ef2aSThomas Huth 4958fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4959fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4960fcf5ef2aSThomas Huth 4961fcf5ef2aSThomas Huth switch (opc) { 49626d2a0768SRichard Henderson case 0: 49636d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 496423ada1b1SRichard Henderson case 1: 496523ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4966fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4967fcf5ef2aSThomas Huth { 49688f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4969af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4970fcf5ef2aSThomas Huth 4971af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4972fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4973fcf5ef2aSThomas Huth goto jmp_insn; 4974fcf5ef2aSThomas Huth } 4975fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4976fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4977fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4978fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4979fcf5ef2aSThomas Huth 4980fcf5ef2aSThomas Huth switch (xop) { 4981fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4982fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4983fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4984c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 4985c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 4986c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 4987fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4988119cb94fSRichard Henderson case 0xc4: /* fitos */ 4989119cb94fSRichard Henderson case 0xd1: /* fstoi */ 4990fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4991*8aa418b3SRichard Henderson case 0x82: /* V9 fdtox */ 4992*8aa418b3SRichard Henderson case 0x88: /* V9 fxtod */ 4993*8aa418b3SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4994fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4995fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4996fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4997fcf5ef2aSThomas Huth break; 4998fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4999fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 5000fcf5ef2aSThomas Huth break; 5001fcf5ef2aSThomas Huth case 0x42: /* faddd */ 5002fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x43: /* faddq */ 5005fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5006fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 5009fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 5010fcf5ef2aSThomas Huth break; 5011fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 5012fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 5013fcf5ef2aSThomas Huth break; 5014fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 5015fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5016fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 5019fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 5020fcf5ef2aSThomas Huth break; 5021fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 5022fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 5025fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5026fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 5027fcf5ef2aSThomas Huth break; 5028fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 5029fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 5030fcf5ef2aSThomas Huth break; 5031fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 5032fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 5033fcf5ef2aSThomas Huth break; 5034fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 5035fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5036fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 5037fcf5ef2aSThomas Huth break; 5038fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 5039fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 5040fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 5041fcf5ef2aSThomas Huth break; 5042fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 5043fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5044fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 5047fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 5048fcf5ef2aSThomas Huth break; 5049fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 5050fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5051fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 5052fcf5ef2aSThomas Huth break; 5053fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 5054fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 5055fcf5ef2aSThomas Huth break; 5056fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 5057fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 5058fcf5ef2aSThomas Huth break; 5059fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 5060fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5061fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 5062fcf5ef2aSThomas Huth break; 5063fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 5064fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5065fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 5066fcf5ef2aSThomas Huth break; 5067fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 5068fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5069fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 5070fcf5ef2aSThomas Huth break; 5071fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 5072fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5073fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 5074fcf5ef2aSThomas Huth break; 5075fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 5076fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 5079fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5080fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5083fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5084fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5085fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5086fcf5ef2aSThomas Huth break; 5087fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5088fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5089fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5090fcf5ef2aSThomas Huth break; 5091fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5092fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5093fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5094fcf5ef2aSThomas Huth break; 5095fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 5096fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 5099fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5100fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 5101fcf5ef2aSThomas Huth break; 5102fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 5103fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 5104fcf5ef2aSThomas Huth break; 5105fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5106fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5107fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5108fcf5ef2aSThomas Huth break; 5109fcf5ef2aSThomas Huth #endif 5110fcf5ef2aSThomas Huth default: 5111fcf5ef2aSThomas Huth goto illegal_insn; 5112fcf5ef2aSThomas Huth } 5113fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5114fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5115fcf5ef2aSThomas Huth int cond; 5116fcf5ef2aSThomas Huth #endif 5117fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5118fcf5ef2aSThomas Huth goto jmp_insn; 5119fcf5ef2aSThomas Huth } 5120fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5121fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5122fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5123fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5124fcf5ef2aSThomas Huth 5125fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5126fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5127fcf5ef2aSThomas Huth do { \ 5128fcf5ef2aSThomas Huth DisasCompare cmp; \ 5129fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5130fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5131fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5132fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5133fcf5ef2aSThomas Huth } while (0) 5134fcf5ef2aSThomas Huth 5135fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5136fcf5ef2aSThomas Huth FMOVR(s); 5137fcf5ef2aSThomas Huth break; 5138fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5139fcf5ef2aSThomas Huth FMOVR(d); 5140fcf5ef2aSThomas Huth break; 5141fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5142fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5143fcf5ef2aSThomas Huth FMOVR(q); 5144fcf5ef2aSThomas Huth break; 5145fcf5ef2aSThomas Huth } 5146fcf5ef2aSThomas Huth #undef FMOVR 5147fcf5ef2aSThomas Huth #endif 5148fcf5ef2aSThomas Huth switch (xop) { 5149fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5150fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5151fcf5ef2aSThomas Huth do { \ 5152fcf5ef2aSThomas Huth DisasCompare cmp; \ 5153fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5154fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5155fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5156fcf5ef2aSThomas Huth } while (0) 5157fcf5ef2aSThomas Huth 5158fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5159fcf5ef2aSThomas Huth FMOVCC(0, s); 5160fcf5ef2aSThomas Huth break; 5161fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5162fcf5ef2aSThomas Huth FMOVCC(0, d); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5165fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5166fcf5ef2aSThomas Huth FMOVCC(0, q); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5169fcf5ef2aSThomas Huth FMOVCC(1, s); 5170fcf5ef2aSThomas Huth break; 5171fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5172fcf5ef2aSThomas Huth FMOVCC(1, d); 5173fcf5ef2aSThomas Huth break; 5174fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5175fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5176fcf5ef2aSThomas Huth FMOVCC(1, q); 5177fcf5ef2aSThomas Huth break; 5178fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5179fcf5ef2aSThomas Huth FMOVCC(2, s); 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5182fcf5ef2aSThomas Huth FMOVCC(2, d); 5183fcf5ef2aSThomas Huth break; 5184fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5185fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5186fcf5ef2aSThomas Huth FMOVCC(2, q); 5187fcf5ef2aSThomas Huth break; 5188fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5189fcf5ef2aSThomas Huth FMOVCC(3, s); 5190fcf5ef2aSThomas Huth break; 5191fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5192fcf5ef2aSThomas Huth FMOVCC(3, d); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5195fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5196fcf5ef2aSThomas Huth FMOVCC(3, q); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth #undef FMOVCC 5199fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5200fcf5ef2aSThomas Huth do { \ 5201fcf5ef2aSThomas Huth DisasCompare cmp; \ 5202fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5203fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5204fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5205fcf5ef2aSThomas Huth } while (0) 5206fcf5ef2aSThomas Huth 5207fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5208fcf5ef2aSThomas Huth FMOVCC(0, s); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5211fcf5ef2aSThomas Huth FMOVCC(0, d); 5212fcf5ef2aSThomas Huth break; 5213fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5214fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5215fcf5ef2aSThomas Huth FMOVCC(0, q); 5216fcf5ef2aSThomas Huth break; 5217fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5218fcf5ef2aSThomas Huth FMOVCC(1, s); 5219fcf5ef2aSThomas Huth break; 5220fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5221fcf5ef2aSThomas Huth FMOVCC(1, d); 5222fcf5ef2aSThomas Huth break; 5223fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5224fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5225fcf5ef2aSThomas Huth FMOVCC(1, q); 5226fcf5ef2aSThomas Huth break; 5227fcf5ef2aSThomas Huth #undef FMOVCC 5228fcf5ef2aSThomas Huth #endif 5229fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5230fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5231fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5232fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5233fcf5ef2aSThomas Huth break; 5234fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5235fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5236fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5237fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5240fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5241fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5242fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5243fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5244fcf5ef2aSThomas Huth break; 5245fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5246fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5247fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5248fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5249fcf5ef2aSThomas Huth break; 5250fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5251fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5252fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5253fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5254fcf5ef2aSThomas Huth break; 5255fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5256fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5257fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5258fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5259fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5260fcf5ef2aSThomas Huth break; 5261fcf5ef2aSThomas Huth default: 5262fcf5ef2aSThomas Huth goto illegal_insn; 5263fcf5ef2aSThomas Huth } 5264d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5265fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5266d3c7e8adSRichard Henderson /* VIS */ 5267fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5268fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5269fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5270fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5271fcf5ef2aSThomas Huth goto jmp_insn; 5272fcf5ef2aSThomas Huth } 5273fcf5ef2aSThomas Huth 5274fcf5ef2aSThomas Huth switch (opf) { 5275fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5276fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5277fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5278fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5279fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5280fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5281fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5282fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5283fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5284fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5285fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5286fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5287fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5288fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5289fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5290fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5291fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5292fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5293baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5294baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5295baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5296baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5297c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5298c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5299c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5300c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 53017f10b52fSRichard Henderson case 0x051: /* VIS I fpadd16s */ 53027f10b52fSRichard Henderson case 0x053: /* VIS I fpadd32s */ 53037f10b52fSRichard Henderson case 0x055: /* VIS I fpsub16s */ 53047f10b52fSRichard Henderson case 0x057: /* VIS I fpsub32s */ 53057f10b52fSRichard Henderson case 0x063: /* VIS I fnors */ 53067f10b52fSRichard Henderson case 0x065: /* VIS I fandnot2s */ 53077f10b52fSRichard Henderson case 0x069: /* VIS I fandnot1s */ 53087f10b52fSRichard Henderson case 0x06d: /* VIS I fxors */ 53097f10b52fSRichard Henderson case 0x06f: /* VIS I fnands */ 53107f10b52fSRichard Henderson case 0x071: /* VIS I fands */ 53117f10b52fSRichard Henderson case 0x073: /* VIS I fxnors */ 53127f10b52fSRichard Henderson case 0x077: /* VIS I fornot2s */ 53137f10b52fSRichard Henderson case 0x07b: /* VIS I fornot1s */ 53147f10b52fSRichard Henderson case 0x07d: /* VIS I fors */ 5315e06c9f83SRichard Henderson case 0x050: /* VIS I fpadd16 */ 5316e06c9f83SRichard Henderson case 0x052: /* VIS I fpadd32 */ 5317e06c9f83SRichard Henderson case 0x054: /* VIS I fpsub16 */ 5318e06c9f83SRichard Henderson case 0x056: /* VIS I fpsub32 */ 5319e06c9f83SRichard Henderson case 0x062: /* VIS I fnor */ 5320e06c9f83SRichard Henderson case 0x064: /* VIS I fandnot2 */ 5321e06c9f83SRichard Henderson case 0x068: /* VIS I fandnot1 */ 5322e06c9f83SRichard Henderson case 0x06c: /* VIS I fxor */ 5323e06c9f83SRichard Henderson case 0x06e: /* VIS I fnand */ 5324e06c9f83SRichard Henderson case 0x070: /* VIS I fand */ 5325e06c9f83SRichard Henderson case 0x072: /* VIS I fxnor */ 5326e06c9f83SRichard Henderson case 0x076: /* VIS I fornot2 */ 5327e06c9f83SRichard Henderson case 0x07a: /* VIS I fornot1 */ 5328e06c9f83SRichard Henderson case 0x07c: /* VIS I for */ 5329e06c9f83SRichard Henderson case 0x031: /* VIS I fmul8x16 */ 5330e06c9f83SRichard Henderson case 0x033: /* VIS I fmul8x16au */ 5331e06c9f83SRichard Henderson case 0x035: /* VIS I fmul8x16al */ 5332e06c9f83SRichard Henderson case 0x036: /* VIS I fmul8sux16 */ 5333e06c9f83SRichard Henderson case 0x037: /* VIS I fmul8ulx16 */ 5334e06c9f83SRichard Henderson case 0x038: /* VIS I fmuld8sux16 */ 5335e06c9f83SRichard Henderson case 0x039: /* VIS I fmuld8ulx16 */ 5336e06c9f83SRichard Henderson case 0x04b: /* VIS I fpmerge */ 5337e06c9f83SRichard Henderson case 0x04d: /* VIS I fexpand */ 5338afb04344SRichard Henderson case 0x03e: /* VIS I pdist */ 53394b6edc0aSRichard Henderson case 0x03a: /* VIS I fpack32 */ 53404b6edc0aSRichard Henderson case 0x048: /* VIS I faligndata */ 53414b6edc0aSRichard Henderson case 0x04c: /* VIS II bshuffle */ 534239ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5343fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5344fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5345fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5346fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5347fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5348fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5349fcf5ef2aSThomas Huth break; 5350fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5351fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5352fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5353fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5354fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5355fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5356fcf5ef2aSThomas Huth break; 5357fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5358fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5359fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5360fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5361fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5362fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5363fcf5ef2aSThomas Huth break; 5364fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5365fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5366fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5367fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5368fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5369fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5370fcf5ef2aSThomas Huth break; 5371fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5372fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5373fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5374fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5375fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5376fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5379fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5380fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5381fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5382fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5383fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5384fcf5ef2aSThomas Huth break; 5385fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5386fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5387fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5388fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5389fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5390fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5391fcf5ef2aSThomas Huth break; 5392fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5393fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5394fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5395fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5396fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5397fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5398fcf5ef2aSThomas Huth break; 5399fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5400fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5401fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5402fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5403fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5404fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5405fcf5ef2aSThomas Huth break; 5406fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5407fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5408fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5409fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5410fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5411fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5412fcf5ef2aSThomas Huth break; 5413fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5414fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5415fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5416fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5417fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5418fcf5ef2aSThomas Huth break; 5419fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5420fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5421fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5422fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5423fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5424fcf5ef2aSThomas Huth break; 5425fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5426fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5427fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5428fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5429fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5430fcf5ef2aSThomas Huth break; 5431fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5432fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5433fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5434fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5435fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5436fcf5ef2aSThomas Huth break; 5437fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5438fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5439fcf5ef2aSThomas Huth // XXX 5440fcf5ef2aSThomas Huth goto illegal_insn; 5441fcf5ef2aSThomas Huth default: 5442fcf5ef2aSThomas Huth goto illegal_insn; 5443fcf5ef2aSThomas Huth } 5444fcf5ef2aSThomas Huth #endif 54458f75b8a4SRichard Henderson } else { 5446d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5447fcf5ef2aSThomas Huth } 5448fcf5ef2aSThomas Huth } 5449fcf5ef2aSThomas Huth break; 5450fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54510880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5452fcf5ef2aSThomas Huth } 5453878cc677SRichard Henderson advance_pc(dc); 5454fcf5ef2aSThomas Huth jmp_insn: 5455a6ca81cbSRichard Henderson return; 5456fcf5ef2aSThomas Huth illegal_insn: 5457fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5458a6ca81cbSRichard Henderson return; 5459fcf5ef2aSThomas Huth nfpu_insn: 5460fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5461a6ca81cbSRichard Henderson return; 5462fcf5ef2aSThomas Huth } 5463fcf5ef2aSThomas Huth 54646e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5465fcf5ef2aSThomas Huth { 54666e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5467b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54686e61bc94SEmilio G. Cota int bound; 5469af00be49SEmilio G. Cota 5470af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54716e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5472fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54736e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5474576e1c4cSIgor Mammedov dc->def = &env->def; 54756e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54766e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5477c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54786e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5479c9b459aaSArtyom Tarasenko #endif 5480fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5481fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54826e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5483c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54846e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5485c9b459aaSArtyom Tarasenko #endif 5486fcf5ef2aSThomas Huth #endif 54876e61bc94SEmilio G. Cota /* 54886e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54896e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54906e61bc94SEmilio G. Cota */ 54916e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54926e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5493af00be49SEmilio G. Cota } 5494fcf5ef2aSThomas Huth 54956e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 54966e61bc94SEmilio G. Cota { 54976e61bc94SEmilio G. Cota } 54986e61bc94SEmilio G. Cota 54996e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55006e61bc94SEmilio G. Cota { 55016e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5502633c4283SRichard Henderson target_ulong npc = dc->npc; 55036e61bc94SEmilio G. Cota 5504633c4283SRichard Henderson if (npc & 3) { 5505633c4283SRichard Henderson switch (npc) { 5506633c4283SRichard Henderson case JUMP_PC: 5507fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5508633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5509633c4283SRichard Henderson break; 5510633c4283SRichard Henderson case DYNAMIC_PC: 5511633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5512633c4283SRichard Henderson npc = DYNAMIC_PC; 5513633c4283SRichard Henderson break; 5514633c4283SRichard Henderson default: 5515633c4283SRichard Henderson g_assert_not_reached(); 5516fcf5ef2aSThomas Huth } 55176e61bc94SEmilio G. Cota } 5518633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5519633c4283SRichard Henderson } 5520fcf5ef2aSThomas Huth 55216e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55226e61bc94SEmilio G. Cota { 55236e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5524b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55256e61bc94SEmilio G. Cota unsigned int insn; 5526fcf5ef2aSThomas Huth 55274e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5528af00be49SEmilio G. Cota dc->base.pc_next += 4; 5529878cc677SRichard Henderson 5530878cc677SRichard Henderson if (!decode(dc, insn)) { 5531878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5532878cc677SRichard Henderson } 5533fcf5ef2aSThomas Huth 5534af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55356e61bc94SEmilio G. Cota return; 5536c5e6ccdfSEmilio G. Cota } 5537af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55386e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5539af00be49SEmilio G. Cota } 55406e61bc94SEmilio G. Cota } 5541fcf5ef2aSThomas Huth 55426e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55436e61bc94SEmilio G. Cota { 55446e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5545186e7890SRichard Henderson DisasDelayException *e, *e_next; 5546633c4283SRichard Henderson bool may_lookup; 55476e61bc94SEmilio G. Cota 554846bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 554946bb0137SMark Cave-Ayland case DISAS_NEXT: 555046bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5551633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5552fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5553fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5554633c4283SRichard Henderson break; 5555fcf5ef2aSThomas Huth } 5556633c4283SRichard Henderson 5557930f1865SRichard Henderson may_lookup = true; 5558633c4283SRichard Henderson if (dc->pc & 3) { 5559633c4283SRichard Henderson switch (dc->pc) { 5560633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5561633c4283SRichard Henderson break; 5562633c4283SRichard Henderson case DYNAMIC_PC: 5563633c4283SRichard Henderson may_lookup = false; 5564633c4283SRichard Henderson break; 5565633c4283SRichard Henderson default: 5566633c4283SRichard Henderson g_assert_not_reached(); 5567633c4283SRichard Henderson } 5568633c4283SRichard Henderson } else { 5569633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5570633c4283SRichard Henderson } 5571633c4283SRichard Henderson 5572930f1865SRichard Henderson if (dc->npc & 3) { 5573930f1865SRichard Henderson switch (dc->npc) { 5574930f1865SRichard Henderson case JUMP_PC: 5575930f1865SRichard Henderson gen_generic_branch(dc); 5576930f1865SRichard Henderson break; 5577930f1865SRichard Henderson case DYNAMIC_PC: 5578930f1865SRichard Henderson may_lookup = false; 5579930f1865SRichard Henderson break; 5580930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5581930f1865SRichard Henderson break; 5582930f1865SRichard Henderson default: 5583930f1865SRichard Henderson g_assert_not_reached(); 5584930f1865SRichard Henderson } 5585930f1865SRichard Henderson } else { 5586930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5587930f1865SRichard Henderson } 5588633c4283SRichard Henderson if (may_lookup) { 5589633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5590633c4283SRichard Henderson } else { 559107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5592fcf5ef2aSThomas Huth } 559346bb0137SMark Cave-Ayland break; 559446bb0137SMark Cave-Ayland 559546bb0137SMark Cave-Ayland case DISAS_NORETURN: 559646bb0137SMark Cave-Ayland break; 559746bb0137SMark Cave-Ayland 559846bb0137SMark Cave-Ayland case DISAS_EXIT: 559946bb0137SMark Cave-Ayland /* Exit TB */ 560046bb0137SMark Cave-Ayland save_state(dc); 560146bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 560246bb0137SMark Cave-Ayland break; 560346bb0137SMark Cave-Ayland 560446bb0137SMark Cave-Ayland default: 560546bb0137SMark Cave-Ayland g_assert_not_reached(); 5606fcf5ef2aSThomas Huth } 5607186e7890SRichard Henderson 5608186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5609186e7890SRichard Henderson gen_set_label(e->lab); 5610186e7890SRichard Henderson 5611186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5612186e7890SRichard Henderson if (e->npc % 4 == 0) { 5613186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5614186e7890SRichard Henderson } 5615186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5616186e7890SRichard Henderson 5617186e7890SRichard Henderson e_next = e->next; 5618186e7890SRichard Henderson g_free(e); 5619186e7890SRichard Henderson } 5620fcf5ef2aSThomas Huth } 56216e61bc94SEmilio G. Cota 56228eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56238eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56246e61bc94SEmilio G. Cota { 56258eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56268eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56276e61bc94SEmilio G. Cota } 56286e61bc94SEmilio G. Cota 56296e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56306e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56316e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56326e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56336e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56346e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56356e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56366e61bc94SEmilio G. Cota }; 56376e61bc94SEmilio G. Cota 5638597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5639306c8721SRichard Henderson target_ulong pc, void *host_pc) 56406e61bc94SEmilio G. Cota { 56416e61bc94SEmilio G. Cota DisasContext dc = {}; 56426e61bc94SEmilio G. Cota 5643306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5644fcf5ef2aSThomas Huth } 5645fcf5ef2aSThomas Huth 564655c3ceefSRichard Henderson void sparc_tcg_init(void) 5647fcf5ef2aSThomas Huth { 5648fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5649fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5650fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5651fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5652fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5653fcf5ef2aSThomas Huth }; 5654fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5655fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5656fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5657fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5658fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5659fcf5ef2aSThomas Huth }; 5660fcf5ef2aSThomas Huth 5661fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5662fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5663fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5664fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5665fcf5ef2aSThomas Huth #endif 5666fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5667fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5668fcf5ef2aSThomas Huth }; 5669fcf5ef2aSThomas Huth 5670fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5671fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5672fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5673fcf5ef2aSThomas Huth #endif 5674fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5675fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5676fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5677fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5678fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5679fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5680fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5681fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5682fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5683fcf5ef2aSThomas Huth }; 5684fcf5ef2aSThomas Huth 5685fcf5ef2aSThomas Huth unsigned int i; 5686fcf5ef2aSThomas Huth 5687ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5688fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5689fcf5ef2aSThomas Huth "regwptr"); 5690fcf5ef2aSThomas Huth 5691fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5692ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5693fcf5ef2aSThomas Huth } 5694fcf5ef2aSThomas Huth 5695fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5696ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5697fcf5ef2aSThomas Huth } 5698fcf5ef2aSThomas Huth 5699f764718dSRichard Henderson cpu_regs[0] = NULL; 5700fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5701ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5702fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5703fcf5ef2aSThomas Huth gregnames[i]); 5704fcf5ef2aSThomas Huth } 5705fcf5ef2aSThomas Huth 5706fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5707fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5708fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5709fcf5ef2aSThomas Huth gregnames[i]); 5710fcf5ef2aSThomas Huth } 5711fcf5ef2aSThomas Huth 5712fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5713ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5714fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5715fcf5ef2aSThomas Huth fregnames[i]); 5716fcf5ef2aSThomas Huth } 5717fcf5ef2aSThomas Huth } 5718fcf5ef2aSThomas Huth 5719f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5720f36aaa53SRichard Henderson const TranslationBlock *tb, 5721f36aaa53SRichard Henderson const uint64_t *data) 5722fcf5ef2aSThomas Huth { 5723f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5724f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5725fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5726fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5727fcf5ef2aSThomas Huth 5728fcf5ef2aSThomas Huth env->pc = pc; 5729fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5730fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5731fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5732fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5733fcf5ef2aSThomas Huth if (env->cond) { 5734fcf5ef2aSThomas Huth env->npc = npc & ~3; 5735fcf5ef2aSThomas Huth } else { 5736fcf5ef2aSThomas Huth env->npc = pc + 4; 5737fcf5ef2aSThomas Huth } 5738fcf5ef2aSThomas Huth } else { 5739fcf5ef2aSThomas Huth env->npc = npc; 5740fcf5ef2aSThomas Huth } 5741fcf5ef2aSThomas Huth } 5742