1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 41*86b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 46e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 47af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 485d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 4925524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 514ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 520faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 53af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 549422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 55bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 564ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 570faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 63668bb9b7SRichard Henderson # define MAXTL_MASK 0 64af25071cSRichard Henderson #endif 65af25071cSRichard Henderson 66633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 67633c4283SRichard Henderson #define DYNAMIC_PC 1 68633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 69633c4283SRichard Henderson #define JUMP_PC 2 70633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 71633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 72fcf5ef2aSThomas Huth 7346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7446bb0137SMark Cave-Ayland 75fcf5ef2aSThomas Huth /* global register indexes */ 76fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 77fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 78fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 79fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 80fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 81fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 82fcf5ef2aSThomas Huth static TCGv cpu_y; 83fcf5ef2aSThomas Huth static TCGv cpu_tbr; 84fcf5ef2aSThomas Huth static TCGv cpu_cond; 85fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 86fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 87fcf5ef2aSThomas Huth static TCGv cpu_gsr; 88fcf5ef2aSThomas Huth #else 89af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 90af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 91fcf5ef2aSThomas Huth #endif 92fcf5ef2aSThomas Huth /* Floating point registers */ 93fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 94fcf5ef2aSThomas Huth 95af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 96af25071cSRichard Henderson #ifdef TARGET_SPARC64 97cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 98af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 99af25071cSRichard Henderson #else 100cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 101af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 102af25071cSRichard Henderson #endif 103af25071cSRichard Henderson 104186e7890SRichard Henderson typedef struct DisasDelayException { 105186e7890SRichard Henderson struct DisasDelayException *next; 106186e7890SRichard Henderson TCGLabel *lab; 107186e7890SRichard Henderson TCGv_i32 excp; 108186e7890SRichard Henderson /* Saved state at parent insn. */ 109186e7890SRichard Henderson target_ulong pc; 110186e7890SRichard Henderson target_ulong npc; 111186e7890SRichard Henderson } DisasDelayException; 112186e7890SRichard Henderson 113fcf5ef2aSThomas Huth typedef struct DisasContext { 114af00be49SEmilio G. Cota DisasContextBase base; 115fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 116fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 117fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 118fcf5ef2aSThomas Huth int mem_idx; 119c9b459aaSArtyom Tarasenko bool fpu_enabled; 120c9b459aaSArtyom Tarasenko bool address_mask_32bit; 121c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 122c9b459aaSArtyom Tarasenko bool supervisor; 123c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 124c9b459aaSArtyom Tarasenko bool hypervisor; 125c9b459aaSArtyom Tarasenko #endif 126c9b459aaSArtyom Tarasenko #endif 127c9b459aaSArtyom Tarasenko 128fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 129fcf5ef2aSThomas Huth sparc_def_t *def; 130fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 131fcf5ef2aSThomas Huth int fprs_dirty; 132fcf5ef2aSThomas Huth int asi; 133fcf5ef2aSThomas Huth #endif 134186e7890SRichard Henderson DisasDelayException *delay_excp_list; 135fcf5ef2aSThomas Huth } DisasContext; 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth typedef struct { 138fcf5ef2aSThomas Huth TCGCond cond; 139fcf5ef2aSThomas Huth bool is_bool; 140fcf5ef2aSThomas Huth TCGv c1, c2; 141fcf5ef2aSThomas Huth } DisasCompare; 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth // This function uses non-native bit order 144fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 145fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 146fcf5ef2aSThomas Huth 147fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 148fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 149fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 152fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 155fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 156fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 157fcf5ef2aSThomas Huth #else 158fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 159fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 160fcf5ef2aSThomas Huth #endif 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 163fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 166fcf5ef2aSThomas Huth { 167fcf5ef2aSThomas Huth len = 32 - len; 168fcf5ef2aSThomas Huth return (x << len) >> len; 169fcf5ef2aSThomas Huth } 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 172fcf5ef2aSThomas Huth 1730c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 174fcf5ef2aSThomas Huth { 175fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 176fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 177fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 178fcf5ef2aSThomas Huth we can avoid setting it again. */ 179fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 180fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 181fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 182fcf5ef2aSThomas Huth } 183fcf5ef2aSThomas Huth #endif 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth /* floating point registers moves */ 187fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 188fcf5ef2aSThomas Huth { 18936ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 190dc41aa7dSRichard Henderson if (src & 1) { 191dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 192dc41aa7dSRichard Henderson } else { 193dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 194fcf5ef2aSThomas Huth } 195dc41aa7dSRichard Henderson return ret; 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 199fcf5ef2aSThomas Huth { 2008e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2018e7bbc75SRichard Henderson 2028e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 203fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 204fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 205fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 206fcf5ef2aSThomas Huth } 207fcf5ef2aSThomas Huth 208fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 209fcf5ef2aSThomas Huth { 21036ab4623SRichard Henderson return tcg_temp_new_i32(); 211fcf5ef2aSThomas Huth } 212fcf5ef2aSThomas Huth 213fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 214fcf5ef2aSThomas Huth { 215fcf5ef2aSThomas Huth src = DFPREG(src); 216fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 217fcf5ef2aSThomas Huth } 218fcf5ef2aSThomas Huth 219fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 220fcf5ef2aSThomas Huth { 221fcf5ef2aSThomas Huth dst = DFPREG(dst); 222fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 223fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 224fcf5ef2aSThomas Huth } 225fcf5ef2aSThomas Huth 226fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 227fcf5ef2aSThomas Huth { 228fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 232fcf5ef2aSThomas Huth { 233ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 234fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 235ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 236fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 240fcf5ef2aSThomas Huth { 241ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 242fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 243ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 244fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 245fcf5ef2aSThomas Huth } 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 248fcf5ef2aSThomas Huth { 249ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 250fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 251ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 252fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth 255fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 256fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 257fcf5ef2aSThomas Huth { 258fcf5ef2aSThomas Huth dst = QFPREG(dst); 259fcf5ef2aSThomas Huth 260fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 261fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 262fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 263fcf5ef2aSThomas Huth } 264fcf5ef2aSThomas Huth 265fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 266fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 267fcf5ef2aSThomas Huth { 268fcf5ef2aSThomas Huth src = QFPREG(src); 269fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 270fcf5ef2aSThomas Huth } 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 273fcf5ef2aSThomas Huth { 274fcf5ef2aSThomas Huth src = QFPREG(src); 275fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 276fcf5ef2aSThomas Huth } 277fcf5ef2aSThomas Huth 278fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 279fcf5ef2aSThomas Huth { 280fcf5ef2aSThomas Huth rd = QFPREG(rd); 281fcf5ef2aSThomas Huth rs = QFPREG(rs); 282fcf5ef2aSThomas Huth 283fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 284fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 285fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth #endif 288fcf5ef2aSThomas Huth 289fcf5ef2aSThomas Huth /* moves */ 290fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 291fcf5ef2aSThomas Huth #define supervisor(dc) 0 292fcf5ef2aSThomas Huth #define hypervisor(dc) 0 293fcf5ef2aSThomas Huth #else 294fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 295c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 296c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 297fcf5ef2aSThomas Huth #else 298c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 299668bb9b7SRichard Henderson #define hypervisor(dc) 0 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 303b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 304b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 305b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 306b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 307b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 308b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 309fcf5ef2aSThomas Huth #else 310b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 311fcf5ef2aSThomas Huth #endif 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 314fcf5ef2aSThomas Huth { 315b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 316fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 317b1bc09eaSRichard Henderson } 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth 32023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32123ada1b1SRichard Henderson { 32223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32323ada1b1SRichard Henderson } 32423ada1b1SRichard Henderson 3250c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 326fcf5ef2aSThomas Huth { 327fcf5ef2aSThomas Huth if (reg > 0) { 328fcf5ef2aSThomas Huth assert(reg < 32); 329fcf5ef2aSThomas Huth return cpu_regs[reg]; 330fcf5ef2aSThomas Huth } else { 33152123f14SRichard Henderson TCGv t = tcg_temp_new(); 332fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 333fcf5ef2aSThomas Huth return t; 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3370c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth if (reg > 0) { 340fcf5ef2aSThomas Huth assert(reg < 32); 341fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3450c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 346fcf5ef2aSThomas Huth { 347fcf5ef2aSThomas Huth if (reg > 0) { 348fcf5ef2aSThomas Huth assert(reg < 32); 349fcf5ef2aSThomas Huth return cpu_regs[reg]; 350fcf5ef2aSThomas Huth } else { 35152123f14SRichard Henderson return tcg_temp_new(); 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 3555645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 356fcf5ef2aSThomas Huth { 3575645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3585645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 3615645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 362fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 363fcf5ef2aSThomas Huth { 364fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 365fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 366fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 368fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 370fcf5ef2aSThomas Huth } else { 371f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 373fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 374f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 378fcf5ef2aSThomas Huth // XXX suboptimal 3790c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 380fcf5ef2aSThomas Huth { 381fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3820b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 383fcf5ef2aSThomas Huth } 384fcf5ef2aSThomas Huth 3850c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 386fcf5ef2aSThomas Huth { 387fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3880b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 389fcf5ef2aSThomas Huth } 390fcf5ef2aSThomas Huth 3910c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 392fcf5ef2aSThomas Huth { 393fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3940b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 395fcf5ef2aSThomas Huth } 396fcf5ef2aSThomas Huth 3970c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 398fcf5ef2aSThomas Huth { 399fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 4000b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 401fcf5ef2aSThomas Huth } 402fcf5ef2aSThomas Huth 4030c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 404fcf5ef2aSThomas Huth { 405fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 406fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 407fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 408fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 409fcf5ef2aSThomas Huth } 410fcf5ef2aSThomas Huth 411fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 412fcf5ef2aSThomas Huth { 413fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 416fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 417fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 418fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 419fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 420fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 421fcf5ef2aSThomas Huth #else 422fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 423fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 424fcf5ef2aSThomas Huth #endif 425fcf5ef2aSThomas Huth 426fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 427fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth return carry_32; 430fcf5ef2aSThomas Huth } 431fcf5ef2aSThomas Huth 432fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 433fcf5ef2aSThomas Huth { 434fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 437fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 438fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 439fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 440fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 441fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 442fcf5ef2aSThomas Huth #else 443fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 444fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 445fcf5ef2aSThomas Huth #endif 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 448fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 449fcf5ef2aSThomas Huth 450fcf5ef2aSThomas Huth return carry_32; 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth 453420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 454420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 455fcf5ef2aSThomas Huth { 456fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 457fcf5ef2aSThomas Huth 458420a187dSRichard Henderson #ifdef TARGET_SPARC64 459420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 460420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 461420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 462fcf5ef2aSThomas Huth #else 463420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 464fcf5ef2aSThomas Huth #endif 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth if (update_cc) { 467420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 468fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 469fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth } 472fcf5ef2aSThomas Huth 473420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 474420a187dSRichard Henderson { 475420a187dSRichard Henderson TCGv discard; 476420a187dSRichard Henderson 477420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 478420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 479420a187dSRichard Henderson return; 480420a187dSRichard Henderson } 481420a187dSRichard Henderson 482420a187dSRichard Henderson /* 483420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 484420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 485420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 486420a187dSRichard Henderson * generated the carry in the first place. 487420a187dSRichard Henderson */ 488420a187dSRichard Henderson discard = tcg_temp_new(); 489420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 490420a187dSRichard Henderson 491420a187dSRichard Henderson if (update_cc) { 492420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 493420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 494420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 495420a187dSRichard Henderson } 496420a187dSRichard Henderson } 497420a187dSRichard Henderson 498420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 499420a187dSRichard Henderson { 500420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 501420a187dSRichard Henderson } 502420a187dSRichard Henderson 503420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 504420a187dSRichard Henderson { 505420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 506420a187dSRichard Henderson } 507420a187dSRichard Henderson 508420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 509420a187dSRichard Henderson { 510420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 511420a187dSRichard Henderson } 512420a187dSRichard Henderson 513420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 514420a187dSRichard Henderson { 515420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 516420a187dSRichard Henderson } 517420a187dSRichard Henderson 518420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 519420a187dSRichard Henderson bool update_cc) 520420a187dSRichard Henderson { 521420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 522420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 523420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 524420a187dSRichard Henderson } 525420a187dSRichard Henderson 526420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 527420a187dSRichard Henderson { 528420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 529420a187dSRichard Henderson } 530420a187dSRichard Henderson 531420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 532420a187dSRichard Henderson { 533420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 534420a187dSRichard Henderson } 535420a187dSRichard Henderson 5360c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 537fcf5ef2aSThomas Huth { 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 539fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 540fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 541fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 542fcf5ef2aSThomas Huth } 543fcf5ef2aSThomas Huth 544dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 545dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 546fcf5ef2aSThomas Huth { 547fcf5ef2aSThomas Huth TCGv carry; 548fcf5ef2aSThomas Huth 549fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 550fcf5ef2aSThomas Huth carry = tcg_temp_new(); 551fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 552fcf5ef2aSThomas Huth #else 553fcf5ef2aSThomas Huth carry = carry_32; 554fcf5ef2aSThomas Huth #endif 555fcf5ef2aSThomas Huth 556fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 557fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 558fcf5ef2aSThomas Huth 559fcf5ef2aSThomas Huth if (update_cc) { 560dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 561fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 562fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 563fcf5ef2aSThomas Huth } 564fcf5ef2aSThomas Huth } 565fcf5ef2aSThomas Huth 566dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 567dfebb950SRichard Henderson { 568dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 569dfebb950SRichard Henderson } 570dfebb950SRichard Henderson 571dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 572dfebb950SRichard Henderson { 573dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 574dfebb950SRichard Henderson } 575dfebb950SRichard Henderson 576dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 577dfebb950SRichard Henderson { 578dfebb950SRichard Henderson TCGv discard; 579dfebb950SRichard Henderson 580dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 581dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 582dfebb950SRichard Henderson return; 583dfebb950SRichard Henderson } 584dfebb950SRichard Henderson 585dfebb950SRichard Henderson /* 586dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 587dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 588dfebb950SRichard Henderson */ 589dfebb950SRichard Henderson discard = tcg_temp_new(); 590dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 591dfebb950SRichard Henderson 592dfebb950SRichard Henderson if (update_cc) { 593dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 594dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 595dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson } 598dfebb950SRichard Henderson 599dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 600dfebb950SRichard Henderson { 601dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 602dfebb950SRichard Henderson } 603dfebb950SRichard Henderson 604dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 605dfebb950SRichard Henderson { 606dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 607dfebb950SRichard Henderson } 608dfebb950SRichard Henderson 609dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 610dfebb950SRichard Henderson bool update_cc) 611dfebb950SRichard Henderson { 612dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 613dfebb950SRichard Henderson 614dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 615dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 616dfebb950SRichard Henderson } 617dfebb950SRichard Henderson 618dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 619dfebb950SRichard Henderson { 620dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 621dfebb950SRichard Henderson } 622dfebb950SRichard Henderson 623dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 624dfebb950SRichard Henderson { 625dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 626dfebb950SRichard Henderson } 627dfebb950SRichard Henderson 6280c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 629fcf5ef2aSThomas Huth { 630fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 631fcf5ef2aSThomas Huth 632fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 633fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth /* old op: 636fcf5ef2aSThomas Huth if (!(env->y & 1)) 637fcf5ef2aSThomas Huth T1 = 0; 638fcf5ef2aSThomas Huth */ 63900ab7e61SRichard Henderson zero = tcg_constant_tl(0); 640fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 641fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 642fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 643fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 644fcf5ef2aSThomas Huth zero, cpu_cc_src2); 645fcf5ef2aSThomas Huth 646fcf5ef2aSThomas Huth // b2 = T0 & 1; 647fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6480b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 64908d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 650fcf5ef2aSThomas Huth 651fcf5ef2aSThomas Huth // b1 = N ^ V; 652fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 653fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 654fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 655fcf5ef2aSThomas Huth 656fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 657fcf5ef2aSThomas Huth // src1 = T0; 658fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 659fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 660fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 661fcf5ef2aSThomas Huth 662fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 663fcf5ef2aSThomas Huth 664fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 6670c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 668fcf5ef2aSThomas Huth { 669fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 670fcf5ef2aSThomas Huth if (sign_ext) { 671fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 672fcf5ef2aSThomas Huth } else { 673fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth #else 676fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 677fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 678fcf5ef2aSThomas Huth 679fcf5ef2aSThomas Huth if (sign_ext) { 680fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 681fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 682fcf5ef2aSThomas Huth } else { 683fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 684fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 685fcf5ef2aSThomas Huth } 686fcf5ef2aSThomas Huth 687fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 688fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 689fcf5ef2aSThomas Huth #endif 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth 6920c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 693fcf5ef2aSThomas Huth { 694fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 695fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth 6980c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 699fcf5ef2aSThomas Huth { 700fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 701fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 702fcf5ef2aSThomas Huth } 703fcf5ef2aSThomas Huth 7044ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 7054ee85ea9SRichard Henderson { 7064ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 7074ee85ea9SRichard Henderson } 7084ee85ea9SRichard Henderson 7094ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 7104ee85ea9SRichard Henderson { 7114ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7124ee85ea9SRichard Henderson } 7134ee85ea9SRichard Henderson 714c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 715c2636853SRichard Henderson { 716c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 717c2636853SRichard Henderson } 718c2636853SRichard Henderson 719c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 720c2636853SRichard Henderson { 721c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 722c2636853SRichard Henderson } 723c2636853SRichard Henderson 724c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 725c2636853SRichard Henderson { 726c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 727c2636853SRichard Henderson } 728c2636853SRichard Henderson 729c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 730c2636853SRichard Henderson { 731c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 732c2636853SRichard Henderson } 733c2636853SRichard Henderson 734a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 735a9aba13dSRichard Henderson { 736a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 737a9aba13dSRichard Henderson } 738a9aba13dSRichard Henderson 739a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 740a9aba13dSRichard Henderson { 741a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 742a9aba13dSRichard Henderson } 743a9aba13dSRichard Henderson 7449c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7459c6ec5bcSRichard Henderson { 7469c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7479c6ec5bcSRichard Henderson } 7489c6ec5bcSRichard Henderson 749fcf5ef2aSThomas Huth // 1 7500c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 751fcf5ef2aSThomas Huth { 752fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 753fcf5ef2aSThomas Huth } 754fcf5ef2aSThomas Huth 755fcf5ef2aSThomas Huth // Z 7560c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 757fcf5ef2aSThomas Huth { 758fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 759fcf5ef2aSThomas Huth } 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth // Z | (N ^ V) 7620c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 763fcf5ef2aSThomas Huth { 764fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 765fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 766fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 767fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 768fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 769fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // N ^ V 7730c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 776fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 777fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 778fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 779fcf5ef2aSThomas Huth } 780fcf5ef2aSThomas Huth 781fcf5ef2aSThomas Huth // C | Z 7820c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 783fcf5ef2aSThomas Huth { 784fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 785fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 786fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 787fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 788fcf5ef2aSThomas Huth } 789fcf5ef2aSThomas Huth 790fcf5ef2aSThomas Huth // C 7910c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 792fcf5ef2aSThomas Huth { 793fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 794fcf5ef2aSThomas Huth } 795fcf5ef2aSThomas Huth 796fcf5ef2aSThomas Huth // V 7970c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 798fcf5ef2aSThomas Huth { 799fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // 0 8030c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // N 8090c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 812fcf5ef2aSThomas Huth } 813fcf5ef2aSThomas Huth 814fcf5ef2aSThomas Huth // !Z 8150c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 816fcf5ef2aSThomas Huth { 817fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 818fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 821fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8220c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 823fcf5ef2aSThomas Huth { 824fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 825fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth 828fcf5ef2aSThomas Huth // !(N ^ V) 8290c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 830fcf5ef2aSThomas Huth { 831fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 832fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 833fcf5ef2aSThomas Huth } 834fcf5ef2aSThomas Huth 835fcf5ef2aSThomas Huth // !(C | Z) 8360c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 837fcf5ef2aSThomas Huth { 838fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 839fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth 842fcf5ef2aSThomas Huth // !C 8430c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 844fcf5ef2aSThomas Huth { 845fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 846fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 847fcf5ef2aSThomas Huth } 848fcf5ef2aSThomas Huth 849fcf5ef2aSThomas Huth // !N 8500c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 851fcf5ef2aSThomas Huth { 852fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 853fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 854fcf5ef2aSThomas Huth } 855fcf5ef2aSThomas Huth 856fcf5ef2aSThomas Huth // !V 8570c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 858fcf5ef2aSThomas Huth { 859fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 860fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 861fcf5ef2aSThomas Huth } 862fcf5ef2aSThomas Huth 863fcf5ef2aSThomas Huth /* 864fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 865fcf5ef2aSThomas Huth 0 = 866fcf5ef2aSThomas Huth 1 < 867fcf5ef2aSThomas Huth 2 > 868fcf5ef2aSThomas Huth 3 unordered 869fcf5ef2aSThomas Huth */ 8700c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 871fcf5ef2aSThomas Huth unsigned int fcc_offset) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 874fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 8770c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 878fcf5ef2aSThomas Huth { 879fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 880fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth 883fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8840c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 885fcf5ef2aSThomas Huth { 886fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 887fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 888fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 889fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 890fcf5ef2aSThomas Huth } 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8930c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 894fcf5ef2aSThomas Huth { 895fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 896fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 897fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 898fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 899fcf5ef2aSThomas Huth } 900fcf5ef2aSThomas Huth 901fcf5ef2aSThomas Huth // 1 or 3: FCC0 9020c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 903fcf5ef2aSThomas Huth { 904fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 905fcf5ef2aSThomas Huth } 906fcf5ef2aSThomas Huth 907fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9080c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 909fcf5ef2aSThomas Huth { 910fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 911fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 912fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 913fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 914fcf5ef2aSThomas Huth } 915fcf5ef2aSThomas Huth 916fcf5ef2aSThomas Huth // 2 or 3: FCC1 9170c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 918fcf5ef2aSThomas Huth { 919fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth 922fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9230c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 924fcf5ef2aSThomas Huth { 925fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 926fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 927fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 928fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 929fcf5ef2aSThomas Huth } 930fcf5ef2aSThomas Huth 931fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9320c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 933fcf5ef2aSThomas Huth { 934fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 935fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 936fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 937fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth 940fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9410c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 942fcf5ef2aSThomas Huth { 943fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 944fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 945fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 946fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 947fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 948fcf5ef2aSThomas Huth } 949fcf5ef2aSThomas Huth 950fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9510c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 952fcf5ef2aSThomas Huth { 953fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 954fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 955fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 956fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 957fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 958fcf5ef2aSThomas Huth } 959fcf5ef2aSThomas Huth 960fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9610c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 962fcf5ef2aSThomas Huth { 963fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 964fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 965fcf5ef2aSThomas Huth } 966fcf5ef2aSThomas Huth 967fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9680c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 969fcf5ef2aSThomas Huth { 970fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 971fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 972fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 973fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 974fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 975fcf5ef2aSThomas Huth } 976fcf5ef2aSThomas Huth 977fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9780c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 979fcf5ef2aSThomas Huth { 980fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 981fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth 984fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9850c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 986fcf5ef2aSThomas Huth { 987fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 988fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 989fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 990fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 991fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 992fcf5ef2aSThomas Huth } 993fcf5ef2aSThomas Huth 994fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9950c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 996fcf5ef2aSThomas Huth { 997fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 998fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 999fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1000fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1001fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1002fcf5ef2aSThomas Huth } 1003fcf5ef2aSThomas Huth 10040c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1005fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1006fcf5ef2aSThomas Huth { 1007fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1008fcf5ef2aSThomas Huth 1009fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1010fcf5ef2aSThomas Huth 1011fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth gen_set_label(l1); 1014fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1015fcf5ef2aSThomas Huth } 1016fcf5ef2aSThomas Huth 10170c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1018fcf5ef2aSThomas Huth { 101900ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 102000ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 102100ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1024fcf5ef2aSThomas Huth } 1025fcf5ef2aSThomas Huth 1026fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1027fcf5ef2aSThomas Huth have been set for a jump */ 10280c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1029fcf5ef2aSThomas Huth { 1030fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1031fcf5ef2aSThomas Huth gen_generic_branch(dc); 103299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth } 1035fcf5ef2aSThomas Huth 10360c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1037fcf5ef2aSThomas Huth { 1038633c4283SRichard Henderson if (dc->npc & 3) { 1039633c4283SRichard Henderson switch (dc->npc) { 1040633c4283SRichard Henderson case JUMP_PC: 1041fcf5ef2aSThomas Huth gen_generic_branch(dc); 104299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1043633c4283SRichard Henderson break; 1044633c4283SRichard Henderson case DYNAMIC_PC: 1045633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1046633c4283SRichard Henderson break; 1047633c4283SRichard Henderson default: 1048633c4283SRichard Henderson g_assert_not_reached(); 1049633c4283SRichard Henderson } 1050633c4283SRichard Henderson } else { 1051fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1052fcf5ef2aSThomas Huth } 1053fcf5ef2aSThomas Huth } 1054fcf5ef2aSThomas Huth 10550c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1056fcf5ef2aSThomas Huth { 1057fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1058fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1059ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1060fcf5ef2aSThomas Huth } 1061fcf5ef2aSThomas Huth } 1062fcf5ef2aSThomas Huth 10630c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1064fcf5ef2aSThomas Huth { 1065fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1066fcf5ef2aSThomas Huth save_npc(dc); 1067fcf5ef2aSThomas Huth } 1068fcf5ef2aSThomas Huth 1069fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1070fcf5ef2aSThomas Huth { 1071fcf5ef2aSThomas Huth save_state(dc); 1072ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1073af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1074fcf5ef2aSThomas Huth } 1075fcf5ef2aSThomas Huth 1076186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1077fcf5ef2aSThomas Huth { 1078186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1079186e7890SRichard Henderson 1080186e7890SRichard Henderson e->next = dc->delay_excp_list; 1081186e7890SRichard Henderson dc->delay_excp_list = e; 1082186e7890SRichard Henderson 1083186e7890SRichard Henderson e->lab = gen_new_label(); 1084186e7890SRichard Henderson e->excp = excp; 1085186e7890SRichard Henderson e->pc = dc->pc; 1086186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1087186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1088186e7890SRichard Henderson e->npc = dc->npc; 1089186e7890SRichard Henderson 1090186e7890SRichard Henderson return e->lab; 1091186e7890SRichard Henderson } 1092186e7890SRichard Henderson 1093186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1094186e7890SRichard Henderson { 1095186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1096186e7890SRichard Henderson } 1097186e7890SRichard Henderson 1098186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1099186e7890SRichard Henderson { 1100186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1101186e7890SRichard Henderson TCGLabel *lab; 1102186e7890SRichard Henderson 1103186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1104186e7890SRichard Henderson 1105186e7890SRichard Henderson flush_cond(dc); 1106186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1107186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1108fcf5ef2aSThomas Huth } 1109fcf5ef2aSThomas Huth 11100c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1111fcf5ef2aSThomas Huth { 1112633c4283SRichard Henderson if (dc->npc & 3) { 1113633c4283SRichard Henderson switch (dc->npc) { 1114633c4283SRichard Henderson case JUMP_PC: 1115fcf5ef2aSThomas Huth gen_generic_branch(dc); 1116fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 111799c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1118633c4283SRichard Henderson break; 1119633c4283SRichard Henderson case DYNAMIC_PC: 1120633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1121fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1122633c4283SRichard Henderson dc->pc = dc->npc; 1123633c4283SRichard Henderson break; 1124633c4283SRichard Henderson default: 1125633c4283SRichard Henderson g_assert_not_reached(); 1126633c4283SRichard Henderson } 1127fcf5ef2aSThomas Huth } else { 1128fcf5ef2aSThomas Huth dc->pc = dc->npc; 1129fcf5ef2aSThomas Huth } 1130fcf5ef2aSThomas Huth } 1131fcf5ef2aSThomas Huth 11320c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1133fcf5ef2aSThomas Huth { 1134fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1135fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1136fcf5ef2aSThomas Huth } 1137fcf5ef2aSThomas Huth 1138fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1139fcf5ef2aSThomas Huth DisasContext *dc) 1140fcf5ef2aSThomas Huth { 1141fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1142fcf5ef2aSThomas Huth TCG_COND_NEVER, 1143fcf5ef2aSThomas Huth TCG_COND_EQ, 1144fcf5ef2aSThomas Huth TCG_COND_LE, 1145fcf5ef2aSThomas Huth TCG_COND_LT, 1146fcf5ef2aSThomas Huth TCG_COND_LEU, 1147fcf5ef2aSThomas Huth TCG_COND_LTU, 1148fcf5ef2aSThomas Huth -1, /* neg */ 1149fcf5ef2aSThomas Huth -1, /* overflow */ 1150fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1151fcf5ef2aSThomas Huth TCG_COND_NE, 1152fcf5ef2aSThomas Huth TCG_COND_GT, 1153fcf5ef2aSThomas Huth TCG_COND_GE, 1154fcf5ef2aSThomas Huth TCG_COND_GTU, 1155fcf5ef2aSThomas Huth TCG_COND_GEU, 1156fcf5ef2aSThomas Huth -1, /* pos */ 1157fcf5ef2aSThomas Huth -1, /* no overflow */ 1158fcf5ef2aSThomas Huth }; 1159fcf5ef2aSThomas Huth 1160fcf5ef2aSThomas Huth static int logic_cond[16] = { 1161fcf5ef2aSThomas Huth TCG_COND_NEVER, 1162fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1163fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1164fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1165fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1166fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1167fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1168fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1169fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1170fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1171fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1172fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1173fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1174fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1175fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1176fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1177fcf5ef2aSThomas Huth }; 1178fcf5ef2aSThomas Huth 1179fcf5ef2aSThomas Huth TCGv_i32 r_src; 1180fcf5ef2aSThomas Huth TCGv r_dst; 1181fcf5ef2aSThomas Huth 1182fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1183fcf5ef2aSThomas Huth if (xcc) { 1184fcf5ef2aSThomas Huth r_src = cpu_xcc; 1185fcf5ef2aSThomas Huth } else { 1186fcf5ef2aSThomas Huth r_src = cpu_psr; 1187fcf5ef2aSThomas Huth } 1188fcf5ef2aSThomas Huth #else 1189fcf5ef2aSThomas Huth r_src = cpu_psr; 1190fcf5ef2aSThomas Huth #endif 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth switch (dc->cc_op) { 1193fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1194fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1195fcf5ef2aSThomas Huth do_compare_dst_0: 1196fcf5ef2aSThomas Huth cmp->is_bool = false; 119700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1198fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1199fcf5ef2aSThomas Huth if (!xcc) { 1200fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1201fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1202fcf5ef2aSThomas Huth break; 1203fcf5ef2aSThomas Huth } 1204fcf5ef2aSThomas Huth #endif 1205fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1206fcf5ef2aSThomas Huth break; 1207fcf5ef2aSThomas Huth 1208fcf5ef2aSThomas Huth case CC_OP_SUB: 1209fcf5ef2aSThomas Huth switch (cond) { 1210fcf5ef2aSThomas Huth case 6: /* neg */ 1211fcf5ef2aSThomas Huth case 14: /* pos */ 1212fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1213fcf5ef2aSThomas Huth goto do_compare_dst_0; 1214fcf5ef2aSThomas Huth 1215fcf5ef2aSThomas Huth case 7: /* overflow */ 1216fcf5ef2aSThomas Huth case 15: /* !overflow */ 1217fcf5ef2aSThomas Huth goto do_dynamic; 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth default: 1220fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1221fcf5ef2aSThomas Huth cmp->is_bool = false; 1222fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1223fcf5ef2aSThomas Huth if (!xcc) { 1224fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1225fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1226fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1227fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1228fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1229fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1230fcf5ef2aSThomas Huth break; 1231fcf5ef2aSThomas Huth } 1232fcf5ef2aSThomas Huth #endif 1233fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1234fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth } 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth 1239fcf5ef2aSThomas Huth default: 1240fcf5ef2aSThomas Huth do_dynamic: 1241ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1242fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1243fcf5ef2aSThomas Huth /* FALLTHRU */ 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1246fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1247fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1248fcf5ef2aSThomas Huth cmp->is_bool = true; 1249fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 125000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1251fcf5ef2aSThomas Huth 1252fcf5ef2aSThomas Huth switch (cond) { 1253fcf5ef2aSThomas Huth case 0x0: 1254fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0x1: 1257fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0x2: 1260fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0x3: 1263fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0x4: 1266fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth case 0x5: 1269fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1270fcf5ef2aSThomas Huth break; 1271fcf5ef2aSThomas Huth case 0x6: 1272fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1273fcf5ef2aSThomas Huth break; 1274fcf5ef2aSThomas Huth case 0x7: 1275fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case 0x8: 1278fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth case 0x9: 1281fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth case 0xa: 1284fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0xb: 1287fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case 0xc: 1290fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth case 0xd: 1293fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1294fcf5ef2aSThomas Huth break; 1295fcf5ef2aSThomas Huth case 0xe: 1296fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth case 0xf: 1299fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1300fcf5ef2aSThomas Huth break; 1301fcf5ef2aSThomas Huth } 1302fcf5ef2aSThomas Huth break; 1303fcf5ef2aSThomas Huth } 1304fcf5ef2aSThomas Huth } 1305fcf5ef2aSThomas Huth 1306fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1307fcf5ef2aSThomas Huth { 1308fcf5ef2aSThomas Huth unsigned int offset; 1309fcf5ef2aSThomas Huth TCGv r_dst; 1310fcf5ef2aSThomas Huth 1311fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1312fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1313fcf5ef2aSThomas Huth cmp->is_bool = true; 1314fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 131500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1316fcf5ef2aSThomas Huth 1317fcf5ef2aSThomas Huth switch (cc) { 1318fcf5ef2aSThomas Huth default: 1319fcf5ef2aSThomas Huth case 0x0: 1320fcf5ef2aSThomas Huth offset = 0; 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 0x1: 1323fcf5ef2aSThomas Huth offset = 32 - 10; 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth case 0x2: 1326fcf5ef2aSThomas Huth offset = 34 - 10; 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 0x3: 1329fcf5ef2aSThomas Huth offset = 36 - 10; 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth } 1332fcf5ef2aSThomas Huth 1333fcf5ef2aSThomas Huth switch (cond) { 1334fcf5ef2aSThomas Huth case 0x0: 1335fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0x1: 1338fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 0x2: 1341fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0x3: 1344fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 0x4: 1347fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth case 0x5: 1350fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 0x6: 1353fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 0x7: 1356fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 0x8: 1359fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth case 0x9: 1362fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1363fcf5ef2aSThomas Huth break; 1364fcf5ef2aSThomas Huth case 0xa: 1365fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1366fcf5ef2aSThomas Huth break; 1367fcf5ef2aSThomas Huth case 0xb: 1368fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1369fcf5ef2aSThomas Huth break; 1370fcf5ef2aSThomas Huth case 0xc: 1371fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1372fcf5ef2aSThomas Huth break; 1373fcf5ef2aSThomas Huth case 0xd: 1374fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 0xe: 1377fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth case 0xf: 1380fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1381fcf5ef2aSThomas Huth break; 1382fcf5ef2aSThomas Huth } 1383fcf5ef2aSThomas Huth } 1384fcf5ef2aSThomas Huth 1385fcf5ef2aSThomas Huth // Inverted logic 1386ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1387ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1388fcf5ef2aSThomas Huth TCG_COND_NE, 1389fcf5ef2aSThomas Huth TCG_COND_GT, 1390fcf5ef2aSThomas Huth TCG_COND_GE, 1391ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1392fcf5ef2aSThomas Huth TCG_COND_EQ, 1393fcf5ef2aSThomas Huth TCG_COND_LE, 1394fcf5ef2aSThomas Huth TCG_COND_LT, 1395fcf5ef2aSThomas Huth }; 1396fcf5ef2aSThomas Huth 1397fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1398fcf5ef2aSThomas Huth { 1399fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1400fcf5ef2aSThomas Huth cmp->is_bool = false; 1401fcf5ef2aSThomas Huth cmp->c1 = r_src; 140200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1403fcf5ef2aSThomas Huth } 1404fcf5ef2aSThomas Huth 1405fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14060c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1407fcf5ef2aSThomas Huth { 1408fcf5ef2aSThomas Huth switch (fccno) { 1409fcf5ef2aSThomas Huth case 0: 1410ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth case 1: 1413ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1414fcf5ef2aSThomas Huth break; 1415fcf5ef2aSThomas Huth case 2: 1416ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1417fcf5ef2aSThomas Huth break; 1418fcf5ef2aSThomas Huth case 3: 1419ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1420fcf5ef2aSThomas Huth break; 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth 14240c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1425fcf5ef2aSThomas Huth { 1426fcf5ef2aSThomas Huth switch (fccno) { 1427fcf5ef2aSThomas Huth case 0: 1428ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case 1: 1431ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth case 2: 1434ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1435fcf5ef2aSThomas Huth break; 1436fcf5ef2aSThomas Huth case 3: 1437ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1438fcf5ef2aSThomas Huth break; 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth } 1441fcf5ef2aSThomas Huth 14420c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1443fcf5ef2aSThomas Huth { 1444fcf5ef2aSThomas Huth switch (fccno) { 1445fcf5ef2aSThomas Huth case 0: 1446ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1447fcf5ef2aSThomas Huth break; 1448fcf5ef2aSThomas Huth case 1: 1449ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1450fcf5ef2aSThomas Huth break; 1451fcf5ef2aSThomas Huth case 2: 1452ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1453fcf5ef2aSThomas Huth break; 1454fcf5ef2aSThomas Huth case 3: 1455ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1456fcf5ef2aSThomas Huth break; 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth } 1459fcf5ef2aSThomas Huth 14600c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1461fcf5ef2aSThomas Huth { 1462fcf5ef2aSThomas Huth switch (fccno) { 1463fcf5ef2aSThomas Huth case 0: 1464ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth case 1: 1467ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth case 2: 1470ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1471fcf5ef2aSThomas Huth break; 1472fcf5ef2aSThomas Huth case 3: 1473ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1474fcf5ef2aSThomas Huth break; 1475fcf5ef2aSThomas Huth } 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth 14780c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1479fcf5ef2aSThomas Huth { 1480fcf5ef2aSThomas Huth switch (fccno) { 1481fcf5ef2aSThomas Huth case 0: 1482ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1483fcf5ef2aSThomas Huth break; 1484fcf5ef2aSThomas Huth case 1: 1485ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1486fcf5ef2aSThomas Huth break; 1487fcf5ef2aSThomas Huth case 2: 1488ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1489fcf5ef2aSThomas Huth break; 1490fcf5ef2aSThomas Huth case 3: 1491ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1492fcf5ef2aSThomas Huth break; 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth } 1495fcf5ef2aSThomas Huth 14960c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1497fcf5ef2aSThomas Huth { 1498fcf5ef2aSThomas Huth switch (fccno) { 1499fcf5ef2aSThomas Huth case 0: 1500ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1501fcf5ef2aSThomas Huth break; 1502fcf5ef2aSThomas Huth case 1: 1503ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1504fcf5ef2aSThomas Huth break; 1505fcf5ef2aSThomas Huth case 2: 1506ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1507fcf5ef2aSThomas Huth break; 1508fcf5ef2aSThomas Huth case 3: 1509ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1510fcf5ef2aSThomas Huth break; 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth } 1513fcf5ef2aSThomas Huth 1514fcf5ef2aSThomas Huth #else 1515fcf5ef2aSThomas Huth 15160c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1517fcf5ef2aSThomas Huth { 1518ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth 15210c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1522fcf5ef2aSThomas Huth { 1523ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1524fcf5ef2aSThomas Huth } 1525fcf5ef2aSThomas Huth 15260c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1527fcf5ef2aSThomas Huth { 1528ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth 15310c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1532fcf5ef2aSThomas Huth { 1533ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth 15360c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1537fcf5ef2aSThomas Huth { 1538ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1539fcf5ef2aSThomas Huth } 1540fcf5ef2aSThomas Huth 15410c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1542fcf5ef2aSThomas Huth { 1543ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1544fcf5ef2aSThomas Huth } 1545fcf5ef2aSThomas Huth #endif 1546fcf5ef2aSThomas Huth 1547fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1548fcf5ef2aSThomas Huth { 1549fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1550fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1551fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth 1554fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1557fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1558fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1559fcf5ef2aSThomas Huth return 1; 1560fcf5ef2aSThomas Huth } 1561fcf5ef2aSThomas Huth #endif 1562fcf5ef2aSThomas Huth return 0; 1563fcf5ef2aSThomas Huth } 1564fcf5ef2aSThomas Huth 15650c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1566fcf5ef2aSThomas Huth { 1567fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1568fcf5ef2aSThomas Huth } 1569fcf5ef2aSThomas Huth 15700c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1571fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1572fcf5ef2aSThomas Huth { 1573fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1574fcf5ef2aSThomas Huth 1575fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1576fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1577fcf5ef2aSThomas Huth 1578ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1579ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1580fcf5ef2aSThomas Huth 1581fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth 15840c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1585fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1586fcf5ef2aSThomas Huth { 1587fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1590fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth gen(dst, src); 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1595fcf5ef2aSThomas Huth } 1596fcf5ef2aSThomas Huth 15970c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1598fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1599fcf5ef2aSThomas Huth { 1600fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1603fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1604fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1605fcf5ef2aSThomas Huth 1606ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1607ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth 1612fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16130c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1614fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1615fcf5ef2aSThomas Huth { 1616fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1619fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1620fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth gen(dst, src1, src2); 1623fcf5ef2aSThomas Huth 1624fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1625fcf5ef2aSThomas Huth } 1626fcf5ef2aSThomas Huth #endif 1627fcf5ef2aSThomas Huth 16280c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1629fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1630fcf5ef2aSThomas Huth { 1631fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1634fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1635fcf5ef2aSThomas Huth 1636ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1637ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1640fcf5ef2aSThomas Huth } 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16430c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1644fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1645fcf5ef2aSThomas Huth { 1646fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1649fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth gen(dst, src); 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth #endif 1656fcf5ef2aSThomas Huth 16570c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1658fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1659fcf5ef2aSThomas Huth { 1660fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1663fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1664fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1665fcf5ef2aSThomas Huth 1666ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1667ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1670fcf5ef2aSThomas Huth } 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16730c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1674fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1675fcf5ef2aSThomas Huth { 1676fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1679fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1680fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth gen(dst, src1, src2); 1683fcf5ef2aSThomas Huth 1684fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1685fcf5ef2aSThomas Huth } 1686fcf5ef2aSThomas Huth 16870c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1688fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1689fcf5ef2aSThomas Huth { 1690fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1693fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1694fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1697fcf5ef2aSThomas Huth 1698fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 17010c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1702fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1703fcf5ef2aSThomas Huth { 1704fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1705fcf5ef2aSThomas Huth 1706fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1707fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1708fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1709fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1710fcf5ef2aSThomas Huth 1711fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1714fcf5ef2aSThomas Huth } 1715fcf5ef2aSThomas Huth #endif 1716fcf5ef2aSThomas Huth 17170c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1718fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1719fcf5ef2aSThomas Huth { 1720fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1721fcf5ef2aSThomas Huth 1722ad75a51eSRichard Henderson gen(tcg_env); 1723ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1726fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17300c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1731fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1732fcf5ef2aSThomas Huth { 1733fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1734fcf5ef2aSThomas Huth 1735ad75a51eSRichard Henderson gen(tcg_env); 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1738fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1739fcf5ef2aSThomas Huth } 1740fcf5ef2aSThomas Huth #endif 1741fcf5ef2aSThomas Huth 17420c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1743fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1744fcf5ef2aSThomas Huth { 1745fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1746fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1747fcf5ef2aSThomas Huth 1748ad75a51eSRichard Henderson gen(tcg_env); 1749ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1752fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1753fcf5ef2aSThomas Huth } 1754fcf5ef2aSThomas Huth 17550c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1756fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1757fcf5ef2aSThomas Huth { 1758fcf5ef2aSThomas Huth TCGv_i64 dst; 1759fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1762fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1763fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1764fcf5ef2aSThomas Huth 1765ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1766ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1769fcf5ef2aSThomas Huth } 1770fcf5ef2aSThomas Huth 17710c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1772fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1773fcf5ef2aSThomas Huth { 1774fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1777fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1778fcf5ef2aSThomas Huth 1779ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1780ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1783fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth 1786fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17870c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1788fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1789fcf5ef2aSThomas Huth { 1790fcf5ef2aSThomas Huth TCGv_i64 dst; 1791fcf5ef2aSThomas Huth TCGv_i32 src; 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1794fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1795fcf5ef2aSThomas Huth 1796ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1797ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1800fcf5ef2aSThomas Huth } 1801fcf5ef2aSThomas Huth #endif 1802fcf5ef2aSThomas Huth 18030c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1804fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1805fcf5ef2aSThomas Huth { 1806fcf5ef2aSThomas Huth TCGv_i64 dst; 1807fcf5ef2aSThomas Huth TCGv_i32 src; 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1810fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1811fcf5ef2aSThomas Huth 1812ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1815fcf5ef2aSThomas Huth } 1816fcf5ef2aSThomas Huth 18170c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1818fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1819fcf5ef2aSThomas Huth { 1820fcf5ef2aSThomas Huth TCGv_i32 dst; 1821fcf5ef2aSThomas Huth TCGv_i64 src; 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1824fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1825fcf5ef2aSThomas Huth 1826ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1827ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1830fcf5ef2aSThomas Huth } 1831fcf5ef2aSThomas Huth 18320c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1833fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1834fcf5ef2aSThomas Huth { 1835fcf5ef2aSThomas Huth TCGv_i32 dst; 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1838fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1839fcf5ef2aSThomas Huth 1840ad75a51eSRichard Henderson gen(dst, tcg_env); 1841ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1842fcf5ef2aSThomas Huth 1843fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1844fcf5ef2aSThomas Huth } 1845fcf5ef2aSThomas Huth 18460c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1847fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1848fcf5ef2aSThomas Huth { 1849fcf5ef2aSThomas Huth TCGv_i64 dst; 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1852fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1853fcf5ef2aSThomas Huth 1854ad75a51eSRichard Henderson gen(dst, tcg_env); 1855ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1856fcf5ef2aSThomas Huth 1857fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1858fcf5ef2aSThomas Huth } 1859fcf5ef2aSThomas Huth 18600c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1861fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1862fcf5ef2aSThomas Huth { 1863fcf5ef2aSThomas Huth TCGv_i32 src; 1864fcf5ef2aSThomas Huth 1865fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1866fcf5ef2aSThomas Huth 1867ad75a51eSRichard Henderson gen(tcg_env, src); 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1870fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth 18730c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1874fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1875fcf5ef2aSThomas Huth { 1876fcf5ef2aSThomas Huth TCGv_i64 src; 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1879fcf5ef2aSThomas Huth 1880ad75a51eSRichard Henderson gen(tcg_env, src); 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1883fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 188714776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1888fcf5ef2aSThomas Huth { 1889fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1890316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1891fcf5ef2aSThomas Huth } 1892fcf5ef2aSThomas Huth 1893fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1894fcf5ef2aSThomas Huth { 189500ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1896fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1897fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1898fcf5ef2aSThomas Huth } 1899fcf5ef2aSThomas Huth 1900fcf5ef2aSThomas Huth /* asi moves */ 1901fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1902fcf5ef2aSThomas Huth typedef enum { 1903fcf5ef2aSThomas Huth GET_ASI_HELPER, 1904fcf5ef2aSThomas Huth GET_ASI_EXCP, 1905fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1906fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1907fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1908fcf5ef2aSThomas Huth GET_ASI_SHORT, 1909fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1910fcf5ef2aSThomas Huth GET_ASI_BFILL, 1911fcf5ef2aSThomas Huth } ASIType; 1912fcf5ef2aSThomas Huth 1913fcf5ef2aSThomas Huth typedef struct { 1914fcf5ef2aSThomas Huth ASIType type; 1915fcf5ef2aSThomas Huth int asi; 1916fcf5ef2aSThomas Huth int mem_idx; 191714776ab5STony Nguyen MemOp memop; 1918fcf5ef2aSThomas Huth } DisasASI; 1919fcf5ef2aSThomas Huth 192014776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1921fcf5ef2aSThomas Huth { 1922fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1923fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1924fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1925fcf5ef2aSThomas Huth 1926fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1927fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1928fcf5ef2aSThomas Huth if (IS_IMM) { 1929fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1930fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1931fcf5ef2aSThomas Huth } else if (supervisor(dc) 1932fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1933fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1934fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1935fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1936fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1937fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1938fcf5ef2aSThomas Huth switch (asi) { 1939fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1940fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1941fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1942fcf5ef2aSThomas Huth break; 1943fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1944fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1945fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1946fcf5ef2aSThomas Huth break; 1947fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1948fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1949fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1950fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1951fcf5ef2aSThomas Huth break; 1952fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1953fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1954fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1955fcf5ef2aSThomas Huth break; 1956fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1957fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1958fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1959fcf5ef2aSThomas Huth break; 1960fcf5ef2aSThomas Huth } 19616e10f37cSKONRAD Frederic 19626e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19636e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19646e10f37cSKONRAD Frederic */ 19656e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1966fcf5ef2aSThomas Huth } else { 1967fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1968fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth #else 1971fcf5ef2aSThomas Huth if (IS_IMM) { 1972fcf5ef2aSThomas Huth asi = dc->asi; 1973fcf5ef2aSThomas Huth } 1974fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1975fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1976fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1977fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1978fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1979fcf5ef2aSThomas Huth done properly in the helper. */ 1980fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1981fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1982fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1983fcf5ef2aSThomas Huth } else { 1984fcf5ef2aSThomas Huth switch (asi) { 1985fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1986fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1987fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1988fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1989fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1990fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1991fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1992fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1993fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1994fcf5ef2aSThomas Huth break; 1995fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1996fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1997fcf5ef2aSThomas Huth case ASI_TWINX_N: 1998fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1999fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2000fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20019a10756dSArtyom Tarasenko if (hypervisor(dc)) { 200284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20039a10756dSArtyom Tarasenko } else { 2004fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20059a10756dSArtyom Tarasenko } 2006fcf5ef2aSThomas Huth break; 2007fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2008fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2009fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2010fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2011fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2012fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2013fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2014fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2015fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2016fcf5ef2aSThomas Huth break; 2017fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2018fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2019fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2020fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2021fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2022fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2023fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2024fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2025fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2026fcf5ef2aSThomas Huth break; 2027fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2028fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2029fcf5ef2aSThomas Huth case ASI_TWINX_S: 2030fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2031fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2032fcf5ef2aSThomas Huth case ASI_BLK_S: 2033fcf5ef2aSThomas Huth case ASI_BLK_SL: 2034fcf5ef2aSThomas Huth case ASI_FL8_S: 2035fcf5ef2aSThomas Huth case ASI_FL8_SL: 2036fcf5ef2aSThomas Huth case ASI_FL16_S: 2037fcf5ef2aSThomas Huth case ASI_FL16_SL: 2038fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2039fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2040fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2041fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2042fcf5ef2aSThomas Huth } 2043fcf5ef2aSThomas Huth break; 2044fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2045fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2046fcf5ef2aSThomas Huth case ASI_TWINX_P: 2047fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2048fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2049fcf5ef2aSThomas Huth case ASI_BLK_P: 2050fcf5ef2aSThomas Huth case ASI_BLK_PL: 2051fcf5ef2aSThomas Huth case ASI_FL8_P: 2052fcf5ef2aSThomas Huth case ASI_FL8_PL: 2053fcf5ef2aSThomas Huth case ASI_FL16_P: 2054fcf5ef2aSThomas Huth case ASI_FL16_PL: 2055fcf5ef2aSThomas Huth break; 2056fcf5ef2aSThomas Huth } 2057fcf5ef2aSThomas Huth switch (asi) { 2058fcf5ef2aSThomas Huth case ASI_REAL: 2059fcf5ef2aSThomas Huth case ASI_REAL_IO: 2060fcf5ef2aSThomas Huth case ASI_REAL_L: 2061fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2062fcf5ef2aSThomas Huth case ASI_N: 2063fcf5ef2aSThomas Huth case ASI_NL: 2064fcf5ef2aSThomas Huth case ASI_AIUP: 2065fcf5ef2aSThomas Huth case ASI_AIUPL: 2066fcf5ef2aSThomas Huth case ASI_AIUS: 2067fcf5ef2aSThomas Huth case ASI_AIUSL: 2068fcf5ef2aSThomas Huth case ASI_S: 2069fcf5ef2aSThomas Huth case ASI_SL: 2070fcf5ef2aSThomas Huth case ASI_P: 2071fcf5ef2aSThomas Huth case ASI_PL: 2072fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2073fcf5ef2aSThomas Huth break; 2074fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2075fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2076fcf5ef2aSThomas Huth case ASI_TWINX_N: 2077fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2078fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2079fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2080fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2081fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2082fcf5ef2aSThomas Huth case ASI_TWINX_P: 2083fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2084fcf5ef2aSThomas Huth case ASI_TWINX_S: 2085fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2086fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2087fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2088fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2089fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2090fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2091fcf5ef2aSThomas Huth break; 2092fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2093fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2094fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2095fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2096fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2097fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2098fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2099fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2100fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2101fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2102fcf5ef2aSThomas Huth case ASI_BLK_S: 2103fcf5ef2aSThomas Huth case ASI_BLK_SL: 2104fcf5ef2aSThomas Huth case ASI_BLK_P: 2105fcf5ef2aSThomas Huth case ASI_BLK_PL: 2106fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2107fcf5ef2aSThomas Huth break; 2108fcf5ef2aSThomas Huth case ASI_FL8_S: 2109fcf5ef2aSThomas Huth case ASI_FL8_SL: 2110fcf5ef2aSThomas Huth case ASI_FL8_P: 2111fcf5ef2aSThomas Huth case ASI_FL8_PL: 2112fcf5ef2aSThomas Huth memop = MO_UB; 2113fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2114fcf5ef2aSThomas Huth break; 2115fcf5ef2aSThomas Huth case ASI_FL16_S: 2116fcf5ef2aSThomas Huth case ASI_FL16_SL: 2117fcf5ef2aSThomas Huth case ASI_FL16_P: 2118fcf5ef2aSThomas Huth case ASI_FL16_PL: 2119fcf5ef2aSThomas Huth memop = MO_TEUW; 2120fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2121fcf5ef2aSThomas Huth break; 2122fcf5ef2aSThomas Huth } 2123fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2124fcf5ef2aSThomas Huth if (asi & 8) { 2125fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2126fcf5ef2aSThomas Huth } 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth #endif 2129fcf5ef2aSThomas Huth 2130fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2131fcf5ef2aSThomas Huth } 2132fcf5ef2aSThomas Huth 2133fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 213414776ab5STony Nguyen int insn, MemOp memop) 2135fcf5ef2aSThomas Huth { 2136fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2137fcf5ef2aSThomas Huth 2138fcf5ef2aSThomas Huth switch (da.type) { 2139fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2140fcf5ef2aSThomas Huth break; 2141fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2142fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2143fcf5ef2aSThomas Huth break; 2144fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2145fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2146316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2147fcf5ef2aSThomas Huth break; 2148fcf5ef2aSThomas Huth default: 2149fcf5ef2aSThomas Huth { 215000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2151316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2152fcf5ef2aSThomas Huth 2153fcf5ef2aSThomas Huth save_state(dc); 2154fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2155ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2156fcf5ef2aSThomas Huth #else 2157fcf5ef2aSThomas Huth { 2158fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2159ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2160fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2161fcf5ef2aSThomas Huth } 2162fcf5ef2aSThomas Huth #endif 2163fcf5ef2aSThomas Huth } 2164fcf5ef2aSThomas Huth break; 2165fcf5ef2aSThomas Huth } 2166fcf5ef2aSThomas Huth } 2167fcf5ef2aSThomas Huth 2168fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 216914776ab5STony Nguyen int insn, MemOp memop) 2170fcf5ef2aSThomas Huth { 2171fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2172fcf5ef2aSThomas Huth 2173fcf5ef2aSThomas Huth switch (da.type) { 2174fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2175fcf5ef2aSThomas Huth break; 2176fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21773390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2178fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2179fcf5ef2aSThomas Huth break; 21803390537bSArtyom Tarasenko #else 21813390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21823390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21833390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21843390537bSArtyom Tarasenko return; 21853390537bSArtyom Tarasenko } 21863390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21873390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21883390537bSArtyom Tarasenko #endif 2189fc0cd867SChen Qun /* fall through */ 2190fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2191fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2192316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2193fcf5ef2aSThomas Huth break; 2194fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2195fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2196fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2197fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2198fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2199fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2200fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2201fcf5ef2aSThomas Huth { 2202fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2203fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 220400ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2205fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2206fcf5ef2aSThomas Huth int i; 2207fcf5ef2aSThomas Huth 2208fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2209fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2210fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2211fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2212fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2213fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2214fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2215fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2216fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2217fcf5ef2aSThomas Huth } 2218fcf5ef2aSThomas Huth } 2219fcf5ef2aSThomas Huth break; 2220fcf5ef2aSThomas Huth #endif 2221fcf5ef2aSThomas Huth default: 2222fcf5ef2aSThomas Huth { 222300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2224316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2225fcf5ef2aSThomas Huth 2226fcf5ef2aSThomas Huth save_state(dc); 2227fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2228ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2229fcf5ef2aSThomas Huth #else 2230fcf5ef2aSThomas Huth { 2231fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2232fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2233ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2234fcf5ef2aSThomas Huth } 2235fcf5ef2aSThomas Huth #endif 2236fcf5ef2aSThomas Huth 2237fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2238fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2239fcf5ef2aSThomas Huth } 2240fcf5ef2aSThomas Huth break; 2241fcf5ef2aSThomas Huth } 2242fcf5ef2aSThomas Huth } 2243fcf5ef2aSThomas Huth 2244fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2245fcf5ef2aSThomas Huth TCGv addr, int insn) 2246fcf5ef2aSThomas Huth { 2247fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2248fcf5ef2aSThomas Huth 2249fcf5ef2aSThomas Huth switch (da.type) { 2250fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2251fcf5ef2aSThomas Huth break; 2252fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2253fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2254fcf5ef2aSThomas Huth break; 2255fcf5ef2aSThomas Huth default: 2256fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2257fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2258fcf5ef2aSThomas Huth break; 2259fcf5ef2aSThomas Huth } 2260fcf5ef2aSThomas Huth } 2261fcf5ef2aSThomas Huth 2262fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2263fcf5ef2aSThomas Huth int insn, int rd) 2264fcf5ef2aSThomas Huth { 2265fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2266fcf5ef2aSThomas Huth TCGv oldv; 2267fcf5ef2aSThomas Huth 2268fcf5ef2aSThomas Huth switch (da.type) { 2269fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2270fcf5ef2aSThomas Huth return; 2271fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2272fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2273fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2274316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2275fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2276fcf5ef2aSThomas Huth break; 2277fcf5ef2aSThomas Huth default: 2278fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2279fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2280fcf5ef2aSThomas Huth break; 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2285fcf5ef2aSThomas Huth { 2286fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2287fcf5ef2aSThomas Huth 2288fcf5ef2aSThomas Huth switch (da.type) { 2289fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2290fcf5ef2aSThomas Huth break; 2291fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2292fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2293fcf5ef2aSThomas Huth break; 2294fcf5ef2aSThomas Huth default: 22953db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22963db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2297af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2298ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22993db010c3SRichard Henderson } else { 230000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 230100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23023db010c3SRichard Henderson TCGv_i64 s64, t64; 23033db010c3SRichard Henderson 23043db010c3SRichard Henderson save_state(dc); 23053db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2306ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 23073db010c3SRichard Henderson 230800ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2309ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 23103db010c3SRichard Henderson 23113db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23123db010c3SRichard Henderson 23133db010c3SRichard Henderson /* End the TB. */ 23143db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23153db010c3SRichard Henderson } 2316fcf5ef2aSThomas Huth break; 2317fcf5ef2aSThomas Huth } 2318fcf5ef2aSThomas Huth } 2319fcf5ef2aSThomas Huth #endif 2320fcf5ef2aSThomas Huth 2321fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2322fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2323fcf5ef2aSThomas Huth int insn, int size, int rd) 2324fcf5ef2aSThomas Huth { 2325fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2326fcf5ef2aSThomas Huth TCGv_i32 d32; 2327fcf5ef2aSThomas Huth TCGv_i64 d64; 2328fcf5ef2aSThomas Huth 2329fcf5ef2aSThomas Huth switch (da.type) { 2330fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2331fcf5ef2aSThomas Huth break; 2332fcf5ef2aSThomas Huth 2333fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2334fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2335fcf5ef2aSThomas Huth switch (size) { 2336fcf5ef2aSThomas Huth case 4: 2337fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2338316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2339fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2340fcf5ef2aSThomas Huth break; 2341fcf5ef2aSThomas Huth case 8: 2342fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2343fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2344fcf5ef2aSThomas Huth break; 2345fcf5ef2aSThomas Huth case 16: 2346fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2347fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2348fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2349fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2350fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2351fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2352fcf5ef2aSThomas Huth break; 2353fcf5ef2aSThomas Huth default: 2354fcf5ef2aSThomas Huth g_assert_not_reached(); 2355fcf5ef2aSThomas Huth } 2356fcf5ef2aSThomas Huth break; 2357fcf5ef2aSThomas Huth 2358fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2359fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2360fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 236114776ab5STony Nguyen MemOp memop; 2362fcf5ef2aSThomas Huth TCGv eight; 2363fcf5ef2aSThomas Huth int i; 2364fcf5ef2aSThomas Huth 2365fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2366fcf5ef2aSThomas Huth 2367fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2368fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 236900ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2370fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2371fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2372fcf5ef2aSThomas Huth da.mem_idx, memop); 2373fcf5ef2aSThomas Huth if (i == 7) { 2374fcf5ef2aSThomas Huth break; 2375fcf5ef2aSThomas Huth } 2376fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2377fcf5ef2aSThomas Huth memop = da.memop; 2378fcf5ef2aSThomas Huth } 2379fcf5ef2aSThomas Huth } else { 2380fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2381fcf5ef2aSThomas Huth } 2382fcf5ef2aSThomas Huth break; 2383fcf5ef2aSThomas Huth 2384fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2385fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2386fcf5ef2aSThomas Huth if (size == 8) { 2387fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2388316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2389316b6783SRichard Henderson da.memop | MO_ALIGN); 2390fcf5ef2aSThomas Huth } else { 2391fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2392fcf5ef2aSThomas Huth } 2393fcf5ef2aSThomas Huth break; 2394fcf5ef2aSThomas Huth 2395fcf5ef2aSThomas Huth default: 2396fcf5ef2aSThomas Huth { 239700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2398316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2399fcf5ef2aSThomas Huth 2400fcf5ef2aSThomas Huth save_state(dc); 2401fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2402fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2403fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2404fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2405fcf5ef2aSThomas Huth switch (size) { 2406fcf5ef2aSThomas Huth case 4: 2407fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2408ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2409fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2410fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2411fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2412fcf5ef2aSThomas Huth break; 2413fcf5ef2aSThomas Huth case 8: 2414ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2415fcf5ef2aSThomas Huth break; 2416fcf5ef2aSThomas Huth case 16: 2417fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2418ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2419fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2420ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2421fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2422fcf5ef2aSThomas Huth break; 2423fcf5ef2aSThomas Huth default: 2424fcf5ef2aSThomas Huth g_assert_not_reached(); 2425fcf5ef2aSThomas Huth } 2426fcf5ef2aSThomas Huth } 2427fcf5ef2aSThomas Huth break; 2428fcf5ef2aSThomas Huth } 2429fcf5ef2aSThomas Huth } 2430fcf5ef2aSThomas Huth 2431fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2432fcf5ef2aSThomas Huth int insn, int size, int rd) 2433fcf5ef2aSThomas Huth { 2434fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2435fcf5ef2aSThomas Huth TCGv_i32 d32; 2436fcf5ef2aSThomas Huth 2437fcf5ef2aSThomas Huth switch (da.type) { 2438fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2439fcf5ef2aSThomas Huth break; 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2442fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2443fcf5ef2aSThomas Huth switch (size) { 2444fcf5ef2aSThomas Huth case 4: 2445fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2446316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2447fcf5ef2aSThomas Huth break; 2448fcf5ef2aSThomas Huth case 8: 2449fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2450fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2451fcf5ef2aSThomas Huth break; 2452fcf5ef2aSThomas Huth case 16: 2453fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2454fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2455fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2456fcf5ef2aSThomas Huth having to probe the second page before performing the first 2457fcf5ef2aSThomas Huth write. */ 2458fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2459fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2460fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2461fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2462fcf5ef2aSThomas Huth break; 2463fcf5ef2aSThomas Huth default: 2464fcf5ef2aSThomas Huth g_assert_not_reached(); 2465fcf5ef2aSThomas Huth } 2466fcf5ef2aSThomas Huth break; 2467fcf5ef2aSThomas Huth 2468fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2469fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2470fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 247114776ab5STony Nguyen MemOp memop; 2472fcf5ef2aSThomas Huth TCGv eight; 2473fcf5ef2aSThomas Huth int i; 2474fcf5ef2aSThomas Huth 2475fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2476fcf5ef2aSThomas Huth 2477fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2478fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 247900ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2480fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2481fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2482fcf5ef2aSThomas Huth da.mem_idx, memop); 2483fcf5ef2aSThomas Huth if (i == 7) { 2484fcf5ef2aSThomas Huth break; 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2487fcf5ef2aSThomas Huth memop = da.memop; 2488fcf5ef2aSThomas Huth } 2489fcf5ef2aSThomas Huth } else { 2490fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2491fcf5ef2aSThomas Huth } 2492fcf5ef2aSThomas Huth break; 2493fcf5ef2aSThomas Huth 2494fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2495fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2496fcf5ef2aSThomas Huth if (size == 8) { 2497fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2498316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2499316b6783SRichard Henderson da.memop | MO_ALIGN); 2500fcf5ef2aSThomas Huth } else { 2501fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2502fcf5ef2aSThomas Huth } 2503fcf5ef2aSThomas Huth break; 2504fcf5ef2aSThomas Huth 2505fcf5ef2aSThomas Huth default: 2506fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2507fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2508fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2509fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2510fcf5ef2aSThomas Huth break; 2511fcf5ef2aSThomas Huth } 2512fcf5ef2aSThomas Huth } 2513fcf5ef2aSThomas Huth 2514fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2515fcf5ef2aSThomas Huth { 2516fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2517fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2518fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2519fcf5ef2aSThomas Huth 2520fcf5ef2aSThomas Huth switch (da.type) { 2521fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2522fcf5ef2aSThomas Huth return; 2523fcf5ef2aSThomas Huth 2524fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2525fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2526fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2527fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2528fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2529fcf5ef2aSThomas Huth break; 2530fcf5ef2aSThomas Huth 2531fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2532fcf5ef2aSThomas Huth { 2533fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2534fcf5ef2aSThomas Huth 2535fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2536316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2537fcf5ef2aSThomas Huth 2538fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2539fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2540fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2541fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2542fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2543fcf5ef2aSThomas Huth } else { 2544fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2545fcf5ef2aSThomas Huth } 2546fcf5ef2aSThomas Huth } 2547fcf5ef2aSThomas Huth break; 2548fcf5ef2aSThomas Huth 2549fcf5ef2aSThomas Huth default: 2550fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2551fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2552fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2553fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2554fcf5ef2aSThomas Huth { 255500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 255600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2557fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2558fcf5ef2aSThomas Huth 2559fcf5ef2aSThomas Huth save_state(dc); 2560ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2561fcf5ef2aSThomas Huth 2562fcf5ef2aSThomas Huth /* See above. */ 2563fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2564fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2565fcf5ef2aSThomas Huth } else { 2566fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2567fcf5ef2aSThomas Huth } 2568fcf5ef2aSThomas Huth } 2569fcf5ef2aSThomas Huth break; 2570fcf5ef2aSThomas Huth } 2571fcf5ef2aSThomas Huth 2572fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2573fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2574fcf5ef2aSThomas Huth } 2575fcf5ef2aSThomas Huth 2576fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2577fcf5ef2aSThomas Huth int insn, int rd) 2578fcf5ef2aSThomas Huth { 2579fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2580fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2581fcf5ef2aSThomas Huth 2582fcf5ef2aSThomas Huth switch (da.type) { 2583fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2584fcf5ef2aSThomas Huth break; 2585fcf5ef2aSThomas Huth 2586fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2587fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2588fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2589fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2590fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2591fcf5ef2aSThomas Huth break; 2592fcf5ef2aSThomas Huth 2593fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2594fcf5ef2aSThomas Huth { 2595fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2596fcf5ef2aSThomas Huth 2597fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2598fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2599fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2600fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2601fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2602fcf5ef2aSThomas Huth } else { 2603fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2604fcf5ef2aSThomas Huth } 2605fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2606316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2607fcf5ef2aSThomas Huth } 2608fcf5ef2aSThomas Huth break; 2609fcf5ef2aSThomas Huth 2610fcf5ef2aSThomas Huth default: 2611fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2612fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2613fcf5ef2aSThomas Huth { 261400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 261500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2616fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2617fcf5ef2aSThomas Huth 2618fcf5ef2aSThomas Huth /* See above. */ 2619fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2620fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2621fcf5ef2aSThomas Huth } else { 2622fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2623fcf5ef2aSThomas Huth } 2624fcf5ef2aSThomas Huth 2625fcf5ef2aSThomas Huth save_state(dc); 2626ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2627fcf5ef2aSThomas Huth } 2628fcf5ef2aSThomas Huth break; 2629fcf5ef2aSThomas Huth } 2630fcf5ef2aSThomas Huth } 2631fcf5ef2aSThomas Huth 2632fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2633fcf5ef2aSThomas Huth int insn, int rd) 2634fcf5ef2aSThomas Huth { 2635fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2636fcf5ef2aSThomas Huth TCGv oldv; 2637fcf5ef2aSThomas Huth 2638fcf5ef2aSThomas Huth switch (da.type) { 2639fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2640fcf5ef2aSThomas Huth return; 2641fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2642fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2643fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2644316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2645fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2646fcf5ef2aSThomas Huth break; 2647fcf5ef2aSThomas Huth default: 2648fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2649fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2650fcf5ef2aSThomas Huth break; 2651fcf5ef2aSThomas Huth } 2652fcf5ef2aSThomas Huth } 2653fcf5ef2aSThomas Huth 2654fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2655fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2656fcf5ef2aSThomas Huth { 2657fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2658fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2659fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2660fcf5ef2aSThomas Huth are unchanged. */ 2661fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2662fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2663fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2664fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2665fcf5ef2aSThomas Huth 2666fcf5ef2aSThomas Huth switch (da.type) { 2667fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2668fcf5ef2aSThomas Huth return; 2669fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2670fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2671316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2672fcf5ef2aSThomas Huth break; 2673fcf5ef2aSThomas Huth default: 2674fcf5ef2aSThomas Huth { 267500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 267600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2677fcf5ef2aSThomas Huth 2678fcf5ef2aSThomas Huth save_state(dc); 2679ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2680fcf5ef2aSThomas Huth } 2681fcf5ef2aSThomas Huth break; 2682fcf5ef2aSThomas Huth } 2683fcf5ef2aSThomas Huth 2684fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2685fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2686fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2687fcf5ef2aSThomas Huth } 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2690fcf5ef2aSThomas Huth int insn, int rd) 2691fcf5ef2aSThomas Huth { 2692fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2693fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2694fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2695fcf5ef2aSThomas Huth 2696fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2697fcf5ef2aSThomas Huth 2698fcf5ef2aSThomas Huth switch (da.type) { 2699fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2700fcf5ef2aSThomas Huth break; 2701fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2702fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2703316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2704fcf5ef2aSThomas Huth break; 2705fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2706fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2707fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2708fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2709fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2710fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2711fcf5ef2aSThomas Huth { 2712fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 271300ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2714fcf5ef2aSThomas Huth int i; 2715fcf5ef2aSThomas Huth 2716fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2717fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2718fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2719fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2720fcf5ef2aSThomas Huth } 2721fcf5ef2aSThomas Huth } 2722fcf5ef2aSThomas Huth break; 2723fcf5ef2aSThomas Huth default: 2724fcf5ef2aSThomas Huth { 272500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 272600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2727fcf5ef2aSThomas Huth 2728fcf5ef2aSThomas Huth save_state(dc); 2729ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2730fcf5ef2aSThomas Huth } 2731fcf5ef2aSThomas Huth break; 2732fcf5ef2aSThomas Huth } 2733fcf5ef2aSThomas Huth } 2734fcf5ef2aSThomas Huth #endif 2735fcf5ef2aSThomas Huth 2736fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2737fcf5ef2aSThomas Huth { 2738fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2739fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2740fcf5ef2aSThomas Huth } 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2743fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2744fcf5ef2aSThomas Huth { 2745fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2748fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2749fcf5ef2aSThomas Huth the later. */ 2750fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2751fcf5ef2aSThomas Huth if (cmp->is_bool) { 2752fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2753fcf5ef2aSThomas Huth } else { 2754fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2755fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2756fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2757fcf5ef2aSThomas Huth } 2758fcf5ef2aSThomas Huth 2759fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2760fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2761fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 276200ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2763fcf5ef2aSThomas Huth 2764fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2765fcf5ef2aSThomas Huth 2766fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2767fcf5ef2aSThomas Huth } 2768fcf5ef2aSThomas Huth 2769fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2770fcf5ef2aSThomas Huth { 2771fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2772fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2773fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2774fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2775fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2776fcf5ef2aSThomas Huth } 2777fcf5ef2aSThomas Huth 2778fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2779fcf5ef2aSThomas Huth { 2780fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2781fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2782fcf5ef2aSThomas Huth 2783fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2784fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2785fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2786fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2787fcf5ef2aSThomas Huth 2788fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2789fcf5ef2aSThomas Huth } 2790fcf5ef2aSThomas Huth 27915d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2792fcf5ef2aSThomas Huth { 2793fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2794fcf5ef2aSThomas Huth 2795fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2796ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2797fcf5ef2aSThomas Huth 2798fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2799fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2800fcf5ef2aSThomas Huth 2801fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2802fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2803ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2804fcf5ef2aSThomas Huth 2805fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2806fcf5ef2aSThomas Huth { 2807fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2808fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2809fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2810fcf5ef2aSThomas Huth } 2811fcf5ef2aSThomas Huth } 2812fcf5ef2aSThomas Huth 2813fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2814fcf5ef2aSThomas Huth int width, bool cc, bool left) 2815fcf5ef2aSThomas Huth { 2816905a83deSRichard Henderson TCGv lo1, lo2; 2817fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2818fcf5ef2aSThomas Huth int shift, imask, omask; 2819fcf5ef2aSThomas Huth 2820fcf5ef2aSThomas Huth if (cc) { 2821fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2822fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2823fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2824fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2825fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2826fcf5ef2aSThomas Huth } 2827fcf5ef2aSThomas Huth 2828fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2829fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2830fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2831fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2832fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2833fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2834fcf5ef2aSThomas Huth the value we're looking for. */ 2835fcf5ef2aSThomas Huth switch (width) { 2836fcf5ef2aSThomas Huth case 8: 2837fcf5ef2aSThomas Huth imask = 0x7; 2838fcf5ef2aSThomas Huth shift = 3; 2839fcf5ef2aSThomas Huth omask = 0xff; 2840fcf5ef2aSThomas Huth if (left) { 2841fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2842fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2843fcf5ef2aSThomas Huth } else { 2844fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2845fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2846fcf5ef2aSThomas Huth } 2847fcf5ef2aSThomas Huth break; 2848fcf5ef2aSThomas Huth case 16: 2849fcf5ef2aSThomas Huth imask = 0x6; 2850fcf5ef2aSThomas Huth shift = 1; 2851fcf5ef2aSThomas Huth omask = 0xf; 2852fcf5ef2aSThomas Huth if (left) { 2853fcf5ef2aSThomas Huth tabl = 0x8cef; 2854fcf5ef2aSThomas Huth tabr = 0xf731; 2855fcf5ef2aSThomas Huth } else { 2856fcf5ef2aSThomas Huth tabl = 0x137f; 2857fcf5ef2aSThomas Huth tabr = 0xfec8; 2858fcf5ef2aSThomas Huth } 2859fcf5ef2aSThomas Huth break; 2860fcf5ef2aSThomas Huth case 32: 2861fcf5ef2aSThomas Huth imask = 0x4; 2862fcf5ef2aSThomas Huth shift = 0; 2863fcf5ef2aSThomas Huth omask = 0x3; 2864fcf5ef2aSThomas Huth if (left) { 2865fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2866fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2867fcf5ef2aSThomas Huth } else { 2868fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2869fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2870fcf5ef2aSThomas Huth } 2871fcf5ef2aSThomas Huth break; 2872fcf5ef2aSThomas Huth default: 2873fcf5ef2aSThomas Huth abort(); 2874fcf5ef2aSThomas Huth } 2875fcf5ef2aSThomas Huth 2876fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2877fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2878fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2879fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2880fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2881fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2882fcf5ef2aSThomas Huth 2883905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2884905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2885e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2886fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2887fcf5ef2aSThomas Huth 2888fcf5ef2aSThomas Huth amask = -8; 2889fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2890fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2891fcf5ef2aSThomas Huth } 2892fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2893fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2894fcf5ef2aSThomas Huth 2895e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2896e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2897e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2898fcf5ef2aSThomas Huth } 2899fcf5ef2aSThomas Huth 2900fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2901fcf5ef2aSThomas Huth { 2902fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2903fcf5ef2aSThomas Huth 2904fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2905fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2906fcf5ef2aSThomas Huth if (left) { 2907fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2908fcf5ef2aSThomas Huth } 2909fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2910fcf5ef2aSThomas Huth } 2911fcf5ef2aSThomas Huth 2912fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2913fcf5ef2aSThomas Huth { 2914fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2915fcf5ef2aSThomas Huth 2916fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2917fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2918fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2919fcf5ef2aSThomas Huth 2920fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2921fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2922fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2923fcf5ef2aSThomas Huth 2924fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2925fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2926fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2927fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2928fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2929fcf5ef2aSThomas Huth 2930fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2931fcf5ef2aSThomas Huth } 2932fcf5ef2aSThomas Huth #endif 2933fcf5ef2aSThomas Huth 2934878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2935878cc677SRichard Henderson #include "decode-insns.c.inc" 2936878cc677SRichard Henderson 2937878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2938878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2939878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2940878cc677SRichard Henderson 2941878cc677SRichard Henderson #define avail_ALL(C) true 2942878cc677SRichard Henderson #ifdef TARGET_SPARC64 2943878cc677SRichard Henderson # define avail_32(C) false 2944af25071cSRichard Henderson # define avail_ASR17(C) false 2945c2636853SRichard Henderson # define avail_DIV(C) true 2946b5372650SRichard Henderson # define avail_MUL(C) true 29470faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2948878cc677SRichard Henderson # define avail_64(C) true 29495d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2950af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2951878cc677SRichard Henderson #else 2952878cc677SRichard Henderson # define avail_32(C) true 2953af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2954c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2955b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 29560faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2957878cc677SRichard Henderson # define avail_64(C) false 29585d617bfbSRichard Henderson # define avail_GL(C) false 2959af25071cSRichard Henderson # define avail_HYPV(C) false 2960878cc677SRichard Henderson #endif 2961878cc677SRichard Henderson 2962878cc677SRichard Henderson /* Default case for non jump instructions. */ 2963878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2964878cc677SRichard Henderson { 2965878cc677SRichard Henderson if (dc->npc & 3) { 2966878cc677SRichard Henderson switch (dc->npc) { 2967878cc677SRichard Henderson case DYNAMIC_PC: 2968878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2969878cc677SRichard Henderson dc->pc = dc->npc; 2970878cc677SRichard Henderson gen_op_next_insn(); 2971878cc677SRichard Henderson break; 2972878cc677SRichard Henderson case JUMP_PC: 2973878cc677SRichard Henderson /* we can do a static jump */ 2974878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2975878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2976878cc677SRichard Henderson break; 2977878cc677SRichard Henderson default: 2978878cc677SRichard Henderson g_assert_not_reached(); 2979878cc677SRichard Henderson } 2980878cc677SRichard Henderson } else { 2981878cc677SRichard Henderson dc->pc = dc->npc; 2982878cc677SRichard Henderson dc->npc = dc->npc + 4; 2983878cc677SRichard Henderson } 2984878cc677SRichard Henderson return true; 2985878cc677SRichard Henderson } 2986878cc677SRichard Henderson 29876d2a0768SRichard Henderson /* 29886d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29896d2a0768SRichard Henderson */ 29906d2a0768SRichard Henderson 2991276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2992276567aaSRichard Henderson { 2993276567aaSRichard Henderson if (annul) { 2994276567aaSRichard Henderson dc->pc = dc->npc + 4; 2995276567aaSRichard Henderson dc->npc = dc->pc + 4; 2996276567aaSRichard Henderson } else { 2997276567aaSRichard Henderson dc->pc = dc->npc; 2998276567aaSRichard Henderson dc->npc = dc->pc + 4; 2999276567aaSRichard Henderson } 3000276567aaSRichard Henderson return true; 3001276567aaSRichard Henderson } 3002276567aaSRichard Henderson 3003276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 3004276567aaSRichard Henderson target_ulong dest) 3005276567aaSRichard Henderson { 3006276567aaSRichard Henderson if (annul) { 3007276567aaSRichard Henderson dc->pc = dest; 3008276567aaSRichard Henderson dc->npc = dest + 4; 3009276567aaSRichard Henderson } else { 3010276567aaSRichard Henderson dc->pc = dc->npc; 3011276567aaSRichard Henderson dc->npc = dest; 3012276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 3013276567aaSRichard Henderson } 3014276567aaSRichard Henderson return true; 3015276567aaSRichard Henderson } 3016276567aaSRichard Henderson 30179d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 30189d4e2bc7SRichard Henderson bool annul, target_ulong dest) 3019276567aaSRichard Henderson { 30206b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 30216b3e4cc6SRichard Henderson 3022276567aaSRichard Henderson if (annul) { 30236b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 30246b3e4cc6SRichard Henderson 30259d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 30266b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 30276b3e4cc6SRichard Henderson gen_set_label(l1); 30286b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 30296b3e4cc6SRichard Henderson 30306b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 3031276567aaSRichard Henderson } else { 30326b3e4cc6SRichard Henderson if (npc & 3) { 30336b3e4cc6SRichard Henderson switch (npc) { 30346b3e4cc6SRichard Henderson case DYNAMIC_PC: 30356b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 30366b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 30376b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 30389d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 30399d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 30406b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 30416b3e4cc6SRichard Henderson dc->pc = npc; 30426b3e4cc6SRichard Henderson break; 30436b3e4cc6SRichard Henderson default: 30446b3e4cc6SRichard Henderson g_assert_not_reached(); 30456b3e4cc6SRichard Henderson } 30466b3e4cc6SRichard Henderson } else { 30476b3e4cc6SRichard Henderson dc->pc = npc; 30486b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 30496b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 30506b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 30519d4e2bc7SRichard Henderson if (cmp->is_bool) { 30529d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 30539d4e2bc7SRichard Henderson } else { 30549d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 30559d4e2bc7SRichard Henderson } 30566b3e4cc6SRichard Henderson } 3057276567aaSRichard Henderson } 3058276567aaSRichard Henderson return true; 3059276567aaSRichard Henderson } 3060276567aaSRichard Henderson 3061af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 3062af25071cSRichard Henderson { 3063af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 3064af25071cSRichard Henderson return true; 3065af25071cSRichard Henderson } 3066af25071cSRichard Henderson 3067276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3068276567aaSRichard Henderson { 3069276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 30701ea9c62aSRichard Henderson DisasCompare cmp; 3071276567aaSRichard Henderson 3072276567aaSRichard Henderson switch (a->cond) { 3073276567aaSRichard Henderson case 0x0: 3074276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3075276567aaSRichard Henderson case 0x8: 3076276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3077276567aaSRichard Henderson default: 3078276567aaSRichard Henderson flush_cond(dc); 30791ea9c62aSRichard Henderson 30801ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30819d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3082276567aaSRichard Henderson } 3083276567aaSRichard Henderson } 3084276567aaSRichard Henderson 3085276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3086276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3087276567aaSRichard Henderson 308845196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 308945196ea4SRichard Henderson { 309045196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3091d5471936SRichard Henderson DisasCompare cmp; 309245196ea4SRichard Henderson 309345196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 309445196ea4SRichard Henderson return true; 309545196ea4SRichard Henderson } 309645196ea4SRichard Henderson switch (a->cond) { 309745196ea4SRichard Henderson case 0x0: 309845196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 309945196ea4SRichard Henderson case 0x8: 310045196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 310145196ea4SRichard Henderson default: 310245196ea4SRichard Henderson flush_cond(dc); 3103d5471936SRichard Henderson 3104d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 31059d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 310645196ea4SRichard Henderson } 310745196ea4SRichard Henderson } 310845196ea4SRichard Henderson 310945196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 311045196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 311145196ea4SRichard Henderson 3112ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3113ab9ffe98SRichard Henderson { 3114ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3115ab9ffe98SRichard Henderson DisasCompare cmp; 3116ab9ffe98SRichard Henderson 3117ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3118ab9ffe98SRichard Henderson return false; 3119ab9ffe98SRichard Henderson } 3120ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3121ab9ffe98SRichard Henderson return false; 3122ab9ffe98SRichard Henderson } 3123ab9ffe98SRichard Henderson 3124ab9ffe98SRichard Henderson flush_cond(dc); 3125ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 31269d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3127ab9ffe98SRichard Henderson } 3128ab9ffe98SRichard Henderson 312923ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 313023ada1b1SRichard Henderson { 313123ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 313223ada1b1SRichard Henderson 313323ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 313423ada1b1SRichard Henderson gen_mov_pc_npc(dc); 313523ada1b1SRichard Henderson dc->npc = target; 313623ada1b1SRichard Henderson return true; 313723ada1b1SRichard Henderson } 313823ada1b1SRichard Henderson 313945196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 314045196ea4SRichard Henderson { 314145196ea4SRichard Henderson /* 314245196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 314345196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 314445196ea4SRichard Henderson */ 314545196ea4SRichard Henderson #ifdef TARGET_SPARC64 314645196ea4SRichard Henderson return false; 314745196ea4SRichard Henderson #else 314845196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 314945196ea4SRichard Henderson return true; 315045196ea4SRichard Henderson #endif 315145196ea4SRichard Henderson } 315245196ea4SRichard Henderson 31536d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 31546d2a0768SRichard Henderson { 31556d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 31566d2a0768SRichard Henderson if (a->rd) { 31576d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 31586d2a0768SRichard Henderson } 31596d2a0768SRichard Henderson return advance_pc(dc); 31606d2a0768SRichard Henderson } 31616d2a0768SRichard Henderson 31620faef01bSRichard Henderson /* 31630faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 31640faef01bSRichard Henderson */ 31650faef01bSRichard Henderson 316630376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 316730376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 316830376636SRichard Henderson { 316930376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 317030376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 317130376636SRichard Henderson DisasCompare cmp; 317230376636SRichard Henderson TCGLabel *lab; 317330376636SRichard Henderson TCGv_i32 trap; 317430376636SRichard Henderson 317530376636SRichard Henderson /* Trap never. */ 317630376636SRichard Henderson if (cond == 0) { 317730376636SRichard Henderson return advance_pc(dc); 317830376636SRichard Henderson } 317930376636SRichard Henderson 318030376636SRichard Henderson /* 318130376636SRichard Henderson * Immediate traps are the most common case. Since this value is 318230376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 318330376636SRichard Henderson */ 318430376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 318530376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 318630376636SRichard Henderson } else { 318730376636SRichard Henderson trap = tcg_temp_new_i32(); 318830376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 318930376636SRichard Henderson if (imm) { 319030376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 319130376636SRichard Henderson } else { 319230376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 319330376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 319430376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 319530376636SRichard Henderson } 319630376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 319730376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 319830376636SRichard Henderson } 319930376636SRichard Henderson 320030376636SRichard Henderson /* Trap always. */ 320130376636SRichard Henderson if (cond == 8) { 320230376636SRichard Henderson save_state(dc); 320330376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 320430376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 320530376636SRichard Henderson return true; 320630376636SRichard Henderson } 320730376636SRichard Henderson 320830376636SRichard Henderson /* Conditional trap. */ 320930376636SRichard Henderson flush_cond(dc); 321030376636SRichard Henderson lab = delay_exceptionv(dc, trap); 321130376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 321230376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 321330376636SRichard Henderson 321430376636SRichard Henderson return advance_pc(dc); 321530376636SRichard Henderson } 321630376636SRichard Henderson 321730376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 321830376636SRichard Henderson { 321930376636SRichard Henderson if (avail_32(dc) && a->cc) { 322030376636SRichard Henderson return false; 322130376636SRichard Henderson } 322230376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 322330376636SRichard Henderson } 322430376636SRichard Henderson 322530376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 322630376636SRichard Henderson { 322730376636SRichard Henderson if (avail_64(dc)) { 322830376636SRichard Henderson return false; 322930376636SRichard Henderson } 323030376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 323130376636SRichard Henderson } 323230376636SRichard Henderson 323330376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 323430376636SRichard Henderson { 323530376636SRichard Henderson if (avail_32(dc)) { 323630376636SRichard Henderson return false; 323730376636SRichard Henderson } 323830376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 323930376636SRichard Henderson } 324030376636SRichard Henderson 3241af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3242af25071cSRichard Henderson { 3243af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3244af25071cSRichard Henderson return advance_pc(dc); 3245af25071cSRichard Henderson } 3246af25071cSRichard Henderson 3247af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3248af25071cSRichard Henderson { 3249af25071cSRichard Henderson if (avail_32(dc)) { 3250af25071cSRichard Henderson return false; 3251af25071cSRichard Henderson } 3252af25071cSRichard Henderson if (a->mmask) { 3253af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3254af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3255af25071cSRichard Henderson } 3256af25071cSRichard Henderson if (a->cmask) { 3257af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3258af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3259af25071cSRichard Henderson } 3260af25071cSRichard Henderson return advance_pc(dc); 3261af25071cSRichard Henderson } 3262af25071cSRichard Henderson 3263af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3264af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3265af25071cSRichard Henderson { 3266af25071cSRichard Henderson if (!priv) { 3267af25071cSRichard Henderson return raise_priv(dc); 3268af25071cSRichard Henderson } 3269af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3270af25071cSRichard Henderson return advance_pc(dc); 3271af25071cSRichard Henderson } 3272af25071cSRichard Henderson 3273af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3274af25071cSRichard Henderson { 3275af25071cSRichard Henderson return cpu_y; 3276af25071cSRichard Henderson } 3277af25071cSRichard Henderson 3278af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3279af25071cSRichard Henderson { 3280af25071cSRichard Henderson /* 3281af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3282af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3283af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3284af25071cSRichard Henderson */ 3285af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3286af25071cSRichard Henderson return false; 3287af25071cSRichard Henderson } 3288af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3289af25071cSRichard Henderson } 3290af25071cSRichard Henderson 3291af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3292af25071cSRichard Henderson { 3293af25071cSRichard Henderson uint32_t val; 3294af25071cSRichard Henderson 3295af25071cSRichard Henderson /* 3296af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3297af25071cSRichard Henderson * some of which are writable. 3298af25071cSRichard Henderson */ 3299af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3300af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3301af25071cSRichard Henderson 3302af25071cSRichard Henderson return tcg_constant_tl(val); 3303af25071cSRichard Henderson } 3304af25071cSRichard Henderson 3305af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3306af25071cSRichard Henderson 3307af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3308af25071cSRichard Henderson { 3309af25071cSRichard Henderson update_psr(dc); 3310af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3311af25071cSRichard Henderson return dst; 3312af25071cSRichard Henderson } 3313af25071cSRichard Henderson 3314af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3315af25071cSRichard Henderson 3316af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3317af25071cSRichard Henderson { 3318af25071cSRichard Henderson #ifdef TARGET_SPARC64 3319af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3320af25071cSRichard Henderson #else 3321af25071cSRichard Henderson qemu_build_not_reached(); 3322af25071cSRichard Henderson #endif 3323af25071cSRichard Henderson } 3324af25071cSRichard Henderson 3325af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3326af25071cSRichard Henderson 3327af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3328af25071cSRichard Henderson { 3329af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3330af25071cSRichard Henderson 3331af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3332af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3333af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3334af25071cSRichard Henderson } 3335af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3336af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3337af25071cSRichard Henderson return dst; 3338af25071cSRichard Henderson } 3339af25071cSRichard Henderson 3340af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3341af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3342af25071cSRichard Henderson 3343af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3344af25071cSRichard Henderson { 3345af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3346af25071cSRichard Henderson } 3347af25071cSRichard Henderson 3348af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3349af25071cSRichard Henderson 3350af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3351af25071cSRichard Henderson { 3352af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3353af25071cSRichard Henderson return dst; 3354af25071cSRichard Henderson } 3355af25071cSRichard Henderson 3356af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3357af25071cSRichard Henderson 3358af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3359af25071cSRichard Henderson { 3360af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3361af25071cSRichard Henderson return cpu_gsr; 3362af25071cSRichard Henderson } 3363af25071cSRichard Henderson 3364af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3365af25071cSRichard Henderson 3366af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3367af25071cSRichard Henderson { 3368af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3369af25071cSRichard Henderson return dst; 3370af25071cSRichard Henderson } 3371af25071cSRichard Henderson 3372af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3373af25071cSRichard Henderson 3374af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3375af25071cSRichard Henderson { 3376577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3377577efa45SRichard Henderson return dst; 3378af25071cSRichard Henderson } 3379af25071cSRichard Henderson 3380af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3381af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3382af25071cSRichard Henderson 3383af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3384af25071cSRichard Henderson { 3385af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3386af25071cSRichard Henderson 3387af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3388af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3389af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3390af25071cSRichard Henderson } 3391af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3392af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3393af25071cSRichard Henderson return dst; 3394af25071cSRichard Henderson } 3395af25071cSRichard Henderson 3396af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3397af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3398af25071cSRichard Henderson 3399af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3400af25071cSRichard Henderson { 3401577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3402577efa45SRichard Henderson return dst; 3403af25071cSRichard Henderson } 3404af25071cSRichard Henderson 3405af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3406af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3407af25071cSRichard Henderson 3408af25071cSRichard Henderson /* 3409af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3410af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3411af25071cSRichard Henderson * this ASR as impl. dep 3412af25071cSRichard Henderson */ 3413af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3414af25071cSRichard Henderson { 3415af25071cSRichard Henderson return tcg_constant_tl(1); 3416af25071cSRichard Henderson } 3417af25071cSRichard Henderson 3418af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3419af25071cSRichard Henderson 3420668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3421668bb9b7SRichard Henderson { 3422668bb9b7SRichard Henderson update_psr(dc); 3423668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3424668bb9b7SRichard Henderson return dst; 3425668bb9b7SRichard Henderson } 3426668bb9b7SRichard Henderson 3427668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3428668bb9b7SRichard Henderson 3429668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3430668bb9b7SRichard Henderson { 3431668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3432668bb9b7SRichard Henderson return dst; 3433668bb9b7SRichard Henderson } 3434668bb9b7SRichard Henderson 3435668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3436668bb9b7SRichard Henderson 3437668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3438668bb9b7SRichard Henderson { 3439668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3440668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3441668bb9b7SRichard Henderson 3442668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3443668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3444668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3445668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3446668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3447668bb9b7SRichard Henderson 3448668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3449668bb9b7SRichard Henderson return dst; 3450668bb9b7SRichard Henderson } 3451668bb9b7SRichard Henderson 3452668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3453668bb9b7SRichard Henderson 3454668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3455668bb9b7SRichard Henderson { 34562da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 34572da789deSRichard Henderson return dst; 3458668bb9b7SRichard Henderson } 3459668bb9b7SRichard Henderson 3460668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3461668bb9b7SRichard Henderson 3462668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3463668bb9b7SRichard Henderson { 34642da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 34652da789deSRichard Henderson return dst; 3466668bb9b7SRichard Henderson } 3467668bb9b7SRichard Henderson 3468668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3469668bb9b7SRichard Henderson 3470668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3471668bb9b7SRichard Henderson { 34722da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 34732da789deSRichard Henderson return dst; 3474668bb9b7SRichard Henderson } 3475668bb9b7SRichard Henderson 3476668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3477668bb9b7SRichard Henderson 3478668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3479668bb9b7SRichard Henderson { 3480577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3481577efa45SRichard Henderson return dst; 3482668bb9b7SRichard Henderson } 3483668bb9b7SRichard Henderson 3484668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3485668bb9b7SRichard Henderson do_rdhstick_cmpr) 3486668bb9b7SRichard Henderson 34875d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34885d617bfbSRichard Henderson { 3489cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3490cd6269f7SRichard Henderson return dst; 34915d617bfbSRichard Henderson } 34925d617bfbSRichard Henderson 34935d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34945d617bfbSRichard Henderson 34955d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34965d617bfbSRichard Henderson { 34975d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34985d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34995d617bfbSRichard Henderson 35005d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35015d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 35025d617bfbSRichard Henderson return dst; 35035d617bfbSRichard Henderson #else 35045d617bfbSRichard Henderson qemu_build_not_reached(); 35055d617bfbSRichard Henderson #endif 35065d617bfbSRichard Henderson } 35075d617bfbSRichard Henderson 35085d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 35095d617bfbSRichard Henderson 35105d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 35115d617bfbSRichard Henderson { 35125d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35135d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35145d617bfbSRichard Henderson 35155d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35165d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 35175d617bfbSRichard Henderson return dst; 35185d617bfbSRichard Henderson #else 35195d617bfbSRichard Henderson qemu_build_not_reached(); 35205d617bfbSRichard Henderson #endif 35215d617bfbSRichard Henderson } 35225d617bfbSRichard Henderson 35235d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 35245d617bfbSRichard Henderson 35255d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 35265d617bfbSRichard Henderson { 35275d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35285d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35295d617bfbSRichard Henderson 35305d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35315d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 35325d617bfbSRichard Henderson return dst; 35335d617bfbSRichard Henderson #else 35345d617bfbSRichard Henderson qemu_build_not_reached(); 35355d617bfbSRichard Henderson #endif 35365d617bfbSRichard Henderson } 35375d617bfbSRichard Henderson 35385d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 35395d617bfbSRichard Henderson 35405d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 35415d617bfbSRichard Henderson { 35425d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35435d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35445d617bfbSRichard Henderson 35455d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35465d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 35475d617bfbSRichard Henderson return dst; 35485d617bfbSRichard Henderson #else 35495d617bfbSRichard Henderson qemu_build_not_reached(); 35505d617bfbSRichard Henderson #endif 35515d617bfbSRichard Henderson } 35525d617bfbSRichard Henderson 35535d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 35545d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 35555d617bfbSRichard Henderson 35565d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 35575d617bfbSRichard Henderson { 35585d617bfbSRichard Henderson return cpu_tbr; 35595d617bfbSRichard Henderson } 35605d617bfbSRichard Henderson 3561e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35625d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35635d617bfbSRichard Henderson 35645d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 35655d617bfbSRichard Henderson { 35665d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 35675d617bfbSRichard Henderson return dst; 35685d617bfbSRichard Henderson } 35695d617bfbSRichard Henderson 35705d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 35715d617bfbSRichard Henderson 35725d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 35735d617bfbSRichard Henderson { 35745d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 35755d617bfbSRichard Henderson return dst; 35765d617bfbSRichard Henderson } 35775d617bfbSRichard Henderson 35785d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35795d617bfbSRichard Henderson 35805d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35815d617bfbSRichard Henderson { 35825d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35835d617bfbSRichard Henderson return dst; 35845d617bfbSRichard Henderson } 35855d617bfbSRichard Henderson 35865d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35875d617bfbSRichard Henderson 35885d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35895d617bfbSRichard Henderson { 35905d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35915d617bfbSRichard Henderson return dst; 35925d617bfbSRichard Henderson } 35935d617bfbSRichard Henderson 35945d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35955d617bfbSRichard Henderson 35965d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35975d617bfbSRichard Henderson { 35985d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35995d617bfbSRichard Henderson return dst; 36005d617bfbSRichard Henderson } 36015d617bfbSRichard Henderson 36025d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 36035d617bfbSRichard Henderson 36045d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 36055d617bfbSRichard Henderson { 36065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 36075d617bfbSRichard Henderson return dst; 36085d617bfbSRichard Henderson } 36095d617bfbSRichard Henderson 36105d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 36115d617bfbSRichard Henderson do_rdcanrestore) 36125d617bfbSRichard Henderson 36135d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 36145d617bfbSRichard Henderson { 36155d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 36165d617bfbSRichard Henderson return dst; 36175d617bfbSRichard Henderson } 36185d617bfbSRichard Henderson 36195d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 36205d617bfbSRichard Henderson 36215d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 36225d617bfbSRichard Henderson { 36235d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 36245d617bfbSRichard Henderson return dst; 36255d617bfbSRichard Henderson } 36265d617bfbSRichard Henderson 36275d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 36285d617bfbSRichard Henderson 36295d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 36305d617bfbSRichard Henderson { 36315d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 36325d617bfbSRichard Henderson return dst; 36335d617bfbSRichard Henderson } 36345d617bfbSRichard Henderson 36355d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 36365d617bfbSRichard Henderson 36375d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 36385d617bfbSRichard Henderson { 36395d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 36405d617bfbSRichard Henderson return dst; 36415d617bfbSRichard Henderson } 36425d617bfbSRichard Henderson 36435d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 36445d617bfbSRichard Henderson 36455d617bfbSRichard Henderson /* UA2005 strand status */ 36465d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 36475d617bfbSRichard Henderson { 36482da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 36492da789deSRichard Henderson return dst; 36505d617bfbSRichard Henderson } 36515d617bfbSRichard Henderson 36525d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 36535d617bfbSRichard Henderson 36545d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 36555d617bfbSRichard Henderson { 36562da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 36572da789deSRichard Henderson return dst; 36585d617bfbSRichard Henderson } 36595d617bfbSRichard Henderson 36605d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 36615d617bfbSRichard Henderson 3662e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3663e8325dc0SRichard Henderson { 3664e8325dc0SRichard Henderson if (avail_64(dc)) { 3665e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3666e8325dc0SRichard Henderson return advance_pc(dc); 3667e8325dc0SRichard Henderson } 3668e8325dc0SRichard Henderson return false; 3669e8325dc0SRichard Henderson } 3670e8325dc0SRichard Henderson 36710faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 36720faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 36730faef01bSRichard Henderson { 36740faef01bSRichard Henderson TCGv src; 36750faef01bSRichard Henderson 36760faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36770faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36780faef01bSRichard Henderson return false; 36790faef01bSRichard Henderson } 36800faef01bSRichard Henderson if (!priv) { 36810faef01bSRichard Henderson return raise_priv(dc); 36820faef01bSRichard Henderson } 36830faef01bSRichard Henderson 36840faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36850faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36860faef01bSRichard Henderson } else { 36870faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36880faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36890faef01bSRichard Henderson src = src1; 36900faef01bSRichard Henderson } else { 36910faef01bSRichard Henderson src = tcg_temp_new(); 36920faef01bSRichard Henderson if (a->imm) { 36930faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 36940faef01bSRichard Henderson } else { 36950faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 36960faef01bSRichard Henderson } 36970faef01bSRichard Henderson } 36980faef01bSRichard Henderson } 36990faef01bSRichard Henderson func(dc, src); 37000faef01bSRichard Henderson return advance_pc(dc); 37010faef01bSRichard Henderson } 37020faef01bSRichard Henderson 37030faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 37040faef01bSRichard Henderson { 37050faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 37060faef01bSRichard Henderson } 37070faef01bSRichard Henderson 37080faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 37090faef01bSRichard Henderson 37100faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 37110faef01bSRichard Henderson { 37120faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 37130faef01bSRichard Henderson } 37140faef01bSRichard Henderson 37150faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 37160faef01bSRichard Henderson 37170faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 37180faef01bSRichard Henderson { 37190faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 37200faef01bSRichard Henderson 37210faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 37220faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 37230faef01bSRichard Henderson /* End TB to notice changed ASI. */ 37240faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37250faef01bSRichard Henderson } 37260faef01bSRichard Henderson 37270faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 37280faef01bSRichard Henderson 37290faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 37300faef01bSRichard Henderson { 37310faef01bSRichard Henderson #ifdef TARGET_SPARC64 37320faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 37330faef01bSRichard Henderson dc->fprs_dirty = 0; 37340faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37350faef01bSRichard Henderson #else 37360faef01bSRichard Henderson qemu_build_not_reached(); 37370faef01bSRichard Henderson #endif 37380faef01bSRichard Henderson } 37390faef01bSRichard Henderson 37400faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 37410faef01bSRichard Henderson 37420faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 37430faef01bSRichard Henderson { 37440faef01bSRichard Henderson gen_trap_ifnofpu(dc); 37450faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 37460faef01bSRichard Henderson } 37470faef01bSRichard Henderson 37480faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 37490faef01bSRichard Henderson 37500faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 37510faef01bSRichard Henderson { 37520faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 37530faef01bSRichard Henderson } 37540faef01bSRichard Henderson 37550faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 37560faef01bSRichard Henderson 37570faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 37580faef01bSRichard Henderson { 37590faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 37600faef01bSRichard Henderson } 37610faef01bSRichard Henderson 37620faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 37630faef01bSRichard Henderson 37640faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 37650faef01bSRichard Henderson { 37660faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 37670faef01bSRichard Henderson } 37680faef01bSRichard Henderson 37690faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 37700faef01bSRichard Henderson 37710faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 37720faef01bSRichard Henderson { 37730faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37740faef01bSRichard Henderson 3775577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3776577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37770faef01bSRichard Henderson translator_io_start(&dc->base); 3778577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37790faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37800faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37810faef01bSRichard Henderson } 37820faef01bSRichard Henderson 37830faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37840faef01bSRichard Henderson 37850faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37860faef01bSRichard Henderson { 37870faef01bSRichard Henderson #ifdef TARGET_SPARC64 37880faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37890faef01bSRichard Henderson 37900faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37910faef01bSRichard Henderson translator_io_start(&dc->base); 37920faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37930faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37940faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37950faef01bSRichard Henderson #else 37960faef01bSRichard Henderson qemu_build_not_reached(); 37970faef01bSRichard Henderson #endif 37980faef01bSRichard Henderson } 37990faef01bSRichard Henderson 38000faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 38010faef01bSRichard Henderson 38020faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 38030faef01bSRichard Henderson { 38040faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38050faef01bSRichard Henderson 3806577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3807577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 38080faef01bSRichard Henderson translator_io_start(&dc->base); 3809577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 38100faef01bSRichard Henderson /* End TB to handle timer interrupt */ 38110faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38120faef01bSRichard Henderson } 38130faef01bSRichard Henderson 38140faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 38150faef01bSRichard Henderson 38160faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 38170faef01bSRichard Henderson { 38180faef01bSRichard Henderson save_state(dc); 38190faef01bSRichard Henderson gen_helper_power_down(tcg_env); 38200faef01bSRichard Henderson } 38210faef01bSRichard Henderson 38220faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 38230faef01bSRichard Henderson 382425524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 382525524734SRichard Henderson { 382625524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 382725524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 382825524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 382925524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 383025524734SRichard Henderson } 383125524734SRichard Henderson 383225524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 383325524734SRichard Henderson 38349422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 38359422278eSRichard Henderson { 38369422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3837cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3838cd6269f7SRichard Henderson 3839cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3840cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 38419422278eSRichard Henderson } 38429422278eSRichard Henderson 38439422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 38449422278eSRichard Henderson 38459422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 38469422278eSRichard Henderson { 38479422278eSRichard Henderson #ifdef TARGET_SPARC64 38489422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38499422278eSRichard Henderson 38509422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38519422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 38529422278eSRichard Henderson #else 38539422278eSRichard Henderson qemu_build_not_reached(); 38549422278eSRichard Henderson #endif 38559422278eSRichard Henderson } 38569422278eSRichard Henderson 38579422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 38589422278eSRichard Henderson 38599422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 38609422278eSRichard Henderson { 38619422278eSRichard Henderson #ifdef TARGET_SPARC64 38629422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38639422278eSRichard Henderson 38649422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38659422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 38669422278eSRichard Henderson #else 38679422278eSRichard Henderson qemu_build_not_reached(); 38689422278eSRichard Henderson #endif 38699422278eSRichard Henderson } 38709422278eSRichard Henderson 38719422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 38729422278eSRichard Henderson 38739422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 38749422278eSRichard Henderson { 38759422278eSRichard Henderson #ifdef TARGET_SPARC64 38769422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38779422278eSRichard Henderson 38789422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38799422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38809422278eSRichard Henderson #else 38819422278eSRichard Henderson qemu_build_not_reached(); 38829422278eSRichard Henderson #endif 38839422278eSRichard Henderson } 38849422278eSRichard Henderson 38859422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38869422278eSRichard Henderson 38879422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38889422278eSRichard Henderson { 38899422278eSRichard Henderson #ifdef TARGET_SPARC64 38909422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38919422278eSRichard Henderson 38929422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38939422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 38949422278eSRichard Henderson #else 38959422278eSRichard Henderson qemu_build_not_reached(); 38969422278eSRichard Henderson #endif 38979422278eSRichard Henderson } 38989422278eSRichard Henderson 38999422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 39009422278eSRichard Henderson 39019422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 39029422278eSRichard Henderson { 39039422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 39049422278eSRichard Henderson 39059422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 39069422278eSRichard Henderson translator_io_start(&dc->base); 39079422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 39089422278eSRichard Henderson /* End TB to handle timer interrupt */ 39099422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39109422278eSRichard Henderson } 39119422278eSRichard Henderson 39129422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 39139422278eSRichard Henderson 39149422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 39159422278eSRichard Henderson { 39169422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 39179422278eSRichard Henderson } 39189422278eSRichard Henderson 39199422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 39209422278eSRichard Henderson 39219422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 39229422278eSRichard Henderson { 39239422278eSRichard Henderson save_state(dc); 39249422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39259422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39269422278eSRichard Henderson } 39279422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 39289422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39299422278eSRichard Henderson } 39309422278eSRichard Henderson 39319422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 39329422278eSRichard Henderson 39339422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 39349422278eSRichard Henderson { 39359422278eSRichard Henderson save_state(dc); 39369422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 39379422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39389422278eSRichard Henderson } 39399422278eSRichard Henderson 39409422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 39419422278eSRichard Henderson 39429422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 39439422278eSRichard Henderson { 39449422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39459422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39469422278eSRichard Henderson } 39479422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 39489422278eSRichard Henderson } 39499422278eSRichard Henderson 39509422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 39519422278eSRichard Henderson 39529422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 39539422278eSRichard Henderson { 39549422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 39559422278eSRichard Henderson } 39569422278eSRichard Henderson 39579422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 39589422278eSRichard Henderson 39599422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 39609422278eSRichard Henderson { 39619422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 39629422278eSRichard Henderson } 39639422278eSRichard Henderson 39649422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 39659422278eSRichard Henderson 39669422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 39679422278eSRichard Henderson { 39689422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 39699422278eSRichard Henderson } 39709422278eSRichard Henderson 39719422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 39729422278eSRichard Henderson 39739422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 39749422278eSRichard Henderson { 39759422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39769422278eSRichard Henderson } 39779422278eSRichard Henderson 39789422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39799422278eSRichard Henderson 39809422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39819422278eSRichard Henderson { 39829422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39839422278eSRichard Henderson } 39849422278eSRichard Henderson 39859422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39869422278eSRichard Henderson 39879422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39889422278eSRichard Henderson { 39899422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39909422278eSRichard Henderson } 39919422278eSRichard Henderson 39929422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 39939422278eSRichard Henderson 39949422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 39959422278eSRichard Henderson { 39969422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 39979422278eSRichard Henderson } 39989422278eSRichard Henderson 39999422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 40009422278eSRichard Henderson 40019422278eSRichard Henderson /* UA2005 strand status */ 40029422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 40039422278eSRichard Henderson { 40042da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 40059422278eSRichard Henderson } 40069422278eSRichard Henderson 40079422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 40089422278eSRichard Henderson 4009bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 4010bb97f2f5SRichard Henderson 4011bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 4012bb97f2f5SRichard Henderson { 4013bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 4014bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4015bb97f2f5SRichard Henderson } 4016bb97f2f5SRichard Henderson 4017bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 4018bb97f2f5SRichard Henderson 4019bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 4020bb97f2f5SRichard Henderson { 4021bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 4022bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 4023bb97f2f5SRichard Henderson 4024bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 4025bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 4026bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 4027bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 4028bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 4029bb97f2f5SRichard Henderson 4030bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 4031bb97f2f5SRichard Henderson } 4032bb97f2f5SRichard Henderson 4033bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 4034bb97f2f5SRichard Henderson 4035bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 4036bb97f2f5SRichard Henderson { 40372da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 4038bb97f2f5SRichard Henderson } 4039bb97f2f5SRichard Henderson 4040bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 4041bb97f2f5SRichard Henderson 4042bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 4043bb97f2f5SRichard Henderson { 40442da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 4045bb97f2f5SRichard Henderson } 4046bb97f2f5SRichard Henderson 4047bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 4048bb97f2f5SRichard Henderson 4049bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 4050bb97f2f5SRichard Henderson { 4051bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 4052bb97f2f5SRichard Henderson 4053577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 4054bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 4055bb97f2f5SRichard Henderson translator_io_start(&dc->base); 4056577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 4057bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 4058bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4059bb97f2f5SRichard Henderson } 4060bb97f2f5SRichard Henderson 4061bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 4062bb97f2f5SRichard Henderson do_wrhstick_cmpr) 4063bb97f2f5SRichard Henderson 406425524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 406525524734SRichard Henderson { 406625524734SRichard Henderson if (!supervisor(dc)) { 406725524734SRichard Henderson return raise_priv(dc); 406825524734SRichard Henderson } 406925524734SRichard Henderson if (saved) { 407025524734SRichard Henderson gen_helper_saved(tcg_env); 407125524734SRichard Henderson } else { 407225524734SRichard Henderson gen_helper_restored(tcg_env); 407325524734SRichard Henderson } 407425524734SRichard Henderson return advance_pc(dc); 407525524734SRichard Henderson } 407625524734SRichard Henderson 407725524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 407825524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 407925524734SRichard Henderson 40800faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a) 40810faef01bSRichard Henderson { 40820faef01bSRichard Henderson /* 40830faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40840faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40850faef01bSRichard Henderson */ 40860faef01bSRichard Henderson if (avail_32(dc)) { 40870faef01bSRichard Henderson return advance_pc(dc); 40880faef01bSRichard Henderson } 40890faef01bSRichard Henderson return false; 40900faef01bSRichard Henderson } 40910faef01bSRichard Henderson 4092428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4093428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4094428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4095428881deSRichard Henderson { 4096428881deSRichard Henderson TCGv dst, src1; 4097428881deSRichard Henderson 4098428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4099428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4100428881deSRichard Henderson return false; 4101428881deSRichard Henderson } 4102428881deSRichard Henderson 4103428881deSRichard Henderson if (a->cc) { 4104428881deSRichard Henderson dst = cpu_cc_dst; 4105428881deSRichard Henderson } else { 4106428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4107428881deSRichard Henderson } 4108428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4109428881deSRichard Henderson 4110428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4111428881deSRichard Henderson if (funci) { 4112428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 4113428881deSRichard Henderson } else { 4114428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 4115428881deSRichard Henderson } 4116428881deSRichard Henderson } else { 4117428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 4118428881deSRichard Henderson } 4119428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 4120428881deSRichard Henderson 4121428881deSRichard Henderson if (a->cc) { 4122428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4123428881deSRichard Henderson dc->cc_op = cc_op; 4124428881deSRichard Henderson } 4125428881deSRichard Henderson return advance_pc(dc); 4126428881deSRichard Henderson } 4127428881deSRichard Henderson 4128428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4129428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4130428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4131428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4132428881deSRichard Henderson { 4133428881deSRichard Henderson if (a->cc) { 413422188d7dSRichard Henderson assert(cc_op >= 0); 4135428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4136428881deSRichard Henderson } 4137428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4138428881deSRichard Henderson } 4139428881deSRichard Henderson 4140428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4141428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4142428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4143428881deSRichard Henderson { 4144428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4145428881deSRichard Henderson } 4146428881deSRichard Henderson 4147428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4148428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4149428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4150428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4151428881deSRichard Henderson 4152a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4153a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4154a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4155a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4156a9aba13dSRichard Henderson 4157428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4158428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4159428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4160428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4161428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4162428881deSRichard Henderson 416322188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4164b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4165b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 416622188d7dSRichard Henderson 41674ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 41684ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4169c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4170c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 41714ee85ea9SRichard Henderson 41729c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 41739c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 41749c6ec5bcSRichard Henderson 4175428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4176428881deSRichard Henderson { 4177428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4178428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4179428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4180428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4181428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4182428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4183428881deSRichard Henderson return false; 4184428881deSRichard Henderson } else { 4185428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4186428881deSRichard Henderson } 4187428881deSRichard Henderson return advance_pc(dc); 4188428881deSRichard Henderson } 4189428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4190428881deSRichard Henderson } 4191428881deSRichard Henderson 4192420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4193420a187dSRichard Henderson { 4194420a187dSRichard Henderson switch (dc->cc_op) { 4195420a187dSRichard Henderson case CC_OP_DIV: 4196420a187dSRichard Henderson case CC_OP_LOGIC: 4197420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4198420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4199420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4200420a187dSRichard Henderson case CC_OP_ADD: 4201420a187dSRichard Henderson case CC_OP_TADD: 4202420a187dSRichard Henderson case CC_OP_TADDTV: 4203420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4204420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4205420a187dSRichard Henderson case CC_OP_SUB: 4206420a187dSRichard Henderson case CC_OP_TSUB: 4207420a187dSRichard Henderson case CC_OP_TSUBTV: 4208420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4209420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4210420a187dSRichard Henderson default: 4211420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4212420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4213420a187dSRichard Henderson } 4214420a187dSRichard Henderson } 4215420a187dSRichard Henderson 4216dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4217dfebb950SRichard Henderson { 4218dfebb950SRichard Henderson switch (dc->cc_op) { 4219dfebb950SRichard Henderson case CC_OP_DIV: 4220dfebb950SRichard Henderson case CC_OP_LOGIC: 4221dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4222dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4223dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4224dfebb950SRichard Henderson case CC_OP_ADD: 4225dfebb950SRichard Henderson case CC_OP_TADD: 4226dfebb950SRichard Henderson case CC_OP_TADDTV: 4227dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4228dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4229dfebb950SRichard Henderson case CC_OP_SUB: 4230dfebb950SRichard Henderson case CC_OP_TSUB: 4231dfebb950SRichard Henderson case CC_OP_TSUBTV: 4232dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4233dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4234dfebb950SRichard Henderson default: 4235dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4236dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4237dfebb950SRichard Henderson } 4238dfebb950SRichard Henderson } 4239dfebb950SRichard Henderson 4240a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4241a9aba13dSRichard Henderson { 4242a9aba13dSRichard Henderson update_psr(dc); 4243a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4244a9aba13dSRichard Henderson } 4245a9aba13dSRichard Henderson 42465fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42475fc546eeSRichard Henderson { 42485fc546eeSRichard Henderson TCGv dst, src1, src2; 42495fc546eeSRichard Henderson 42505fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42515fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42525fc546eeSRichard Henderson return false; 42535fc546eeSRichard Henderson } 42545fc546eeSRichard Henderson 42555fc546eeSRichard Henderson src2 = tcg_temp_new(); 42565fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42575fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42585fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42595fc546eeSRichard Henderson 42605fc546eeSRichard Henderson if (l) { 42615fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42625fc546eeSRichard Henderson if (!a->x) { 42635fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42645fc546eeSRichard Henderson } 42655fc546eeSRichard Henderson } else if (u) { 42665fc546eeSRichard Henderson if (!a->x) { 42675fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42685fc546eeSRichard Henderson src1 = dst; 42695fc546eeSRichard Henderson } 42705fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42715fc546eeSRichard Henderson } else { 42725fc546eeSRichard Henderson if (!a->x) { 42735fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42745fc546eeSRichard Henderson src1 = dst; 42755fc546eeSRichard Henderson } 42765fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42775fc546eeSRichard Henderson } 42785fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42795fc546eeSRichard Henderson return advance_pc(dc); 42805fc546eeSRichard Henderson } 42815fc546eeSRichard Henderson 42825fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42835fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42845fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42855fc546eeSRichard Henderson 42865fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42875fc546eeSRichard Henderson { 42885fc546eeSRichard Henderson TCGv dst, src1; 42895fc546eeSRichard Henderson 42905fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42915fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42925fc546eeSRichard Henderson return false; 42935fc546eeSRichard Henderson } 42945fc546eeSRichard Henderson 42955fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42965fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42975fc546eeSRichard Henderson 42985fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 42995fc546eeSRichard Henderson if (l) { 43005fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 43015fc546eeSRichard Henderson } else if (u) { 43025fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 43035fc546eeSRichard Henderson } else { 43045fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 43055fc546eeSRichard Henderson } 43065fc546eeSRichard Henderson } else { 43075fc546eeSRichard Henderson if (l) { 43085fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 43095fc546eeSRichard Henderson } else if (u) { 43105fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 43115fc546eeSRichard Henderson } else { 43125fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 43135fc546eeSRichard Henderson } 43145fc546eeSRichard Henderson } 43155fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 43165fc546eeSRichard Henderson return advance_pc(dc); 43175fc546eeSRichard Henderson } 43185fc546eeSRichard Henderson 43195fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 43205fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 43215fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 43225fc546eeSRichard Henderson 4323fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4324fb4ed7aaSRichard Henderson { 4325fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4326fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4327fb4ed7aaSRichard Henderson return NULL; 4328fb4ed7aaSRichard Henderson } 4329fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4330fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4331fb4ed7aaSRichard Henderson } else { 4332fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4333fb4ed7aaSRichard Henderson } 4334fb4ed7aaSRichard Henderson } 4335fb4ed7aaSRichard Henderson 4336fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4337fb4ed7aaSRichard Henderson { 4338fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4339fb4ed7aaSRichard Henderson 4340fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4341fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4342fb4ed7aaSRichard Henderson return advance_pc(dc); 4343fb4ed7aaSRichard Henderson } 4344fb4ed7aaSRichard Henderson 4345fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4346fb4ed7aaSRichard Henderson { 4347fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4348fb4ed7aaSRichard Henderson DisasCompare cmp; 4349fb4ed7aaSRichard Henderson 4350fb4ed7aaSRichard Henderson if (src2 == NULL) { 4351fb4ed7aaSRichard Henderson return false; 4352fb4ed7aaSRichard Henderson } 4353fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4354fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4355fb4ed7aaSRichard Henderson } 4356fb4ed7aaSRichard Henderson 4357fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4358fb4ed7aaSRichard Henderson { 4359fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4360fb4ed7aaSRichard Henderson DisasCompare cmp; 4361fb4ed7aaSRichard Henderson 4362fb4ed7aaSRichard Henderson if (src2 == NULL) { 4363fb4ed7aaSRichard Henderson return false; 4364fb4ed7aaSRichard Henderson } 4365fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4366fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4367fb4ed7aaSRichard Henderson } 4368fb4ed7aaSRichard Henderson 4369fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4370fb4ed7aaSRichard Henderson { 4371fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4372fb4ed7aaSRichard Henderson DisasCompare cmp; 4373fb4ed7aaSRichard Henderson 4374fb4ed7aaSRichard Henderson if (src2 == NULL) { 4375fb4ed7aaSRichard Henderson return false; 4376fb4ed7aaSRichard Henderson } 4377fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4378fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4379fb4ed7aaSRichard Henderson } 4380fb4ed7aaSRichard Henderson 4381*86b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 4382*86b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 4383*86b82fe0SRichard Henderson { 4384*86b82fe0SRichard Henderson TCGv src1, sum; 4385*86b82fe0SRichard Henderson 4386*86b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4387*86b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4388*86b82fe0SRichard Henderson return false; 4389*86b82fe0SRichard Henderson } 4390*86b82fe0SRichard Henderson 4391*86b82fe0SRichard Henderson /* 4392*86b82fe0SRichard Henderson * Always load the sum into a new temporary. 4393*86b82fe0SRichard Henderson * This is required to capture the value across a window change, 4394*86b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 4395*86b82fe0SRichard Henderson */ 4396*86b82fe0SRichard Henderson sum = tcg_temp_new(); 4397*86b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4398*86b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4399*86b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 4400*86b82fe0SRichard Henderson } else { 4401*86b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 4402*86b82fe0SRichard Henderson } 4403*86b82fe0SRichard Henderson return func(dc, a->rd, sum); 4404*86b82fe0SRichard Henderson } 4405*86b82fe0SRichard Henderson 4406*86b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 4407*86b82fe0SRichard Henderson { 4408*86b82fe0SRichard Henderson /* 4409*86b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 4410*86b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 4411*86b82fe0SRichard Henderson */ 4412*86b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 4413*86b82fe0SRichard Henderson 4414*86b82fe0SRichard Henderson gen_check_align(dc, src, 3); 4415*86b82fe0SRichard Henderson 4416*86b82fe0SRichard Henderson gen_mov_pc_npc(dc); 4417*86b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 4418*86b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 4419*86b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 4420*86b82fe0SRichard Henderson 4421*86b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 4422*86b82fe0SRichard Henderson return true; 4423*86b82fe0SRichard Henderson } 4424*86b82fe0SRichard Henderson 4425*86b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 4426*86b82fe0SRichard Henderson 4427*86b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 4428*86b82fe0SRichard Henderson { 4429*86b82fe0SRichard Henderson if (!supervisor(dc)) { 4430*86b82fe0SRichard Henderson return raise_priv(dc); 4431*86b82fe0SRichard Henderson } 4432*86b82fe0SRichard Henderson 4433*86b82fe0SRichard Henderson gen_check_align(dc, src, 3); 4434*86b82fe0SRichard Henderson 4435*86b82fe0SRichard Henderson gen_mov_pc_npc(dc); 4436*86b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 4437*86b82fe0SRichard Henderson gen_helper_rett(tcg_env); 4438*86b82fe0SRichard Henderson 4439*86b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 4440*86b82fe0SRichard Henderson return true; 4441*86b82fe0SRichard Henderson } 4442*86b82fe0SRichard Henderson 4443*86b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 4444*86b82fe0SRichard Henderson 4445*86b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 4446*86b82fe0SRichard Henderson { 4447*86b82fe0SRichard Henderson gen_check_align(dc, src, 3); 4448*86b82fe0SRichard Henderson 4449*86b82fe0SRichard Henderson gen_mov_pc_npc(dc); 4450*86b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 4451*86b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 4452*86b82fe0SRichard Henderson 4453*86b82fe0SRichard Henderson gen_helper_restore(tcg_env); 4454*86b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 4455*86b82fe0SRichard Henderson return true; 4456*86b82fe0SRichard Henderson } 4457*86b82fe0SRichard Henderson 4458*86b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 4459*86b82fe0SRichard Henderson 4460fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4461fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4462fcf5ef2aSThomas Huth goto illegal_insn; 4463fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4464fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4465fcf5ef2aSThomas Huth goto nfpu_insn; 4466fcf5ef2aSThomas Huth 4467fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4468878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4469fcf5ef2aSThomas Huth { 4470fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4471fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 4472fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 4473fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 4474fcf5ef2aSThomas Huth target_long simm; 4475fcf5ef2aSThomas Huth 4476fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4477fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4478fcf5ef2aSThomas Huth 4479fcf5ef2aSThomas Huth switch (opc) { 44806d2a0768SRichard Henderson case 0: 44816d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 448223ada1b1SRichard Henderson case 1: 448323ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4484fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4485fcf5ef2aSThomas Huth { 4486af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 4487af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4488af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 4489fcf5ef2aSThomas Huth 4490af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4491fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4492fcf5ef2aSThomas Huth goto jmp_insn; 4493fcf5ef2aSThomas Huth } 4494fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4495fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4496fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4497fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4498fcf5ef2aSThomas Huth 4499fcf5ef2aSThomas Huth switch (xop) { 4500fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4501fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4502fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4503fcf5ef2aSThomas Huth break; 4504fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4505fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4506fcf5ef2aSThomas Huth break; 4507fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4508fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4509fcf5ef2aSThomas Huth break; 4510fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4511fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4512fcf5ef2aSThomas Huth break; 4513fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4514fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4515fcf5ef2aSThomas Huth break; 4516fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4517fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4518fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4519fcf5ef2aSThomas Huth break; 4520fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4521fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4522fcf5ef2aSThomas Huth break; 4523fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4524fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4525fcf5ef2aSThomas Huth break; 4526fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4527fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4528fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4529fcf5ef2aSThomas Huth break; 4530fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4531fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4532fcf5ef2aSThomas Huth break; 4533fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4534fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4535fcf5ef2aSThomas Huth break; 4536fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4537fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4538fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4539fcf5ef2aSThomas Huth break; 4540fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4541fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4542fcf5ef2aSThomas Huth break; 4543fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4544fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4545fcf5ef2aSThomas Huth break; 4546fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4547fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4548fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4549fcf5ef2aSThomas Huth break; 4550fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4551fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4552fcf5ef2aSThomas Huth break; 4553fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4554fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4555fcf5ef2aSThomas Huth break; 4556fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4557fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4558fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4559fcf5ef2aSThomas Huth break; 4560fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4561fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4562fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4563fcf5ef2aSThomas Huth break; 4564fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4565fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4566fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4567fcf5ef2aSThomas Huth break; 4568fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4569fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4570fcf5ef2aSThomas Huth break; 4571fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4572fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4573fcf5ef2aSThomas Huth break; 4574fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4575fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4576fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4577fcf5ef2aSThomas Huth break; 4578fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4579fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4580fcf5ef2aSThomas Huth break; 4581fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4582fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4583fcf5ef2aSThomas Huth break; 4584fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4585fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4586fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4587fcf5ef2aSThomas Huth break; 4588fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4589fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4590fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4591fcf5ef2aSThomas Huth break; 4592fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4593fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4594fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4595fcf5ef2aSThomas Huth break; 4596fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4597fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4598fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4599fcf5ef2aSThomas Huth break; 4600fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4601fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4602fcf5ef2aSThomas Huth break; 4603fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4604fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4605fcf5ef2aSThomas Huth break; 4606fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4607fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4608fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4609fcf5ef2aSThomas Huth break; 4610fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4611fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4612fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4613fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4614fcf5ef2aSThomas Huth break; 4615fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4616fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4617fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4618fcf5ef2aSThomas Huth break; 4619fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4620fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4621fcf5ef2aSThomas Huth break; 4622fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4623fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4624fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4625fcf5ef2aSThomas Huth break; 4626fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4627fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4628fcf5ef2aSThomas Huth break; 4629fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4630fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4631fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4632fcf5ef2aSThomas Huth break; 4633fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4634fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4635fcf5ef2aSThomas Huth break; 4636fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4637fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4638fcf5ef2aSThomas Huth break; 4639fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4640fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4641fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4642fcf5ef2aSThomas Huth break; 4643fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4644fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4645fcf5ef2aSThomas Huth break; 4646fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4647fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4648fcf5ef2aSThomas Huth break; 4649fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4650fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4651fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4652fcf5ef2aSThomas Huth break; 4653fcf5ef2aSThomas Huth #endif 4654fcf5ef2aSThomas Huth default: 4655fcf5ef2aSThomas Huth goto illegal_insn; 4656fcf5ef2aSThomas Huth } 4657fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4658fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4659fcf5ef2aSThomas Huth int cond; 4660fcf5ef2aSThomas Huth #endif 4661fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4662fcf5ef2aSThomas Huth goto jmp_insn; 4663fcf5ef2aSThomas Huth } 4664fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4665fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4666fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4667fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4668fcf5ef2aSThomas Huth 4669fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4670fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4671fcf5ef2aSThomas Huth do { \ 4672fcf5ef2aSThomas Huth DisasCompare cmp; \ 4673fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4674fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4675fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4676fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4677fcf5ef2aSThomas Huth } while (0) 4678fcf5ef2aSThomas Huth 4679fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4680fcf5ef2aSThomas Huth FMOVR(s); 4681fcf5ef2aSThomas Huth break; 4682fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4683fcf5ef2aSThomas Huth FMOVR(d); 4684fcf5ef2aSThomas Huth break; 4685fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4686fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4687fcf5ef2aSThomas Huth FMOVR(q); 4688fcf5ef2aSThomas Huth break; 4689fcf5ef2aSThomas Huth } 4690fcf5ef2aSThomas Huth #undef FMOVR 4691fcf5ef2aSThomas Huth #endif 4692fcf5ef2aSThomas Huth switch (xop) { 4693fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4694fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4695fcf5ef2aSThomas Huth do { \ 4696fcf5ef2aSThomas Huth DisasCompare cmp; \ 4697fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4698fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4699fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4700fcf5ef2aSThomas Huth } while (0) 4701fcf5ef2aSThomas Huth 4702fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4703fcf5ef2aSThomas Huth FMOVCC(0, s); 4704fcf5ef2aSThomas Huth break; 4705fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4706fcf5ef2aSThomas Huth FMOVCC(0, d); 4707fcf5ef2aSThomas Huth break; 4708fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4709fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4710fcf5ef2aSThomas Huth FMOVCC(0, q); 4711fcf5ef2aSThomas Huth break; 4712fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4713fcf5ef2aSThomas Huth FMOVCC(1, s); 4714fcf5ef2aSThomas Huth break; 4715fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4716fcf5ef2aSThomas Huth FMOVCC(1, d); 4717fcf5ef2aSThomas Huth break; 4718fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4719fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4720fcf5ef2aSThomas Huth FMOVCC(1, q); 4721fcf5ef2aSThomas Huth break; 4722fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4723fcf5ef2aSThomas Huth FMOVCC(2, s); 4724fcf5ef2aSThomas Huth break; 4725fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4726fcf5ef2aSThomas Huth FMOVCC(2, d); 4727fcf5ef2aSThomas Huth break; 4728fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4729fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4730fcf5ef2aSThomas Huth FMOVCC(2, q); 4731fcf5ef2aSThomas Huth break; 4732fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4733fcf5ef2aSThomas Huth FMOVCC(3, s); 4734fcf5ef2aSThomas Huth break; 4735fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4736fcf5ef2aSThomas Huth FMOVCC(3, d); 4737fcf5ef2aSThomas Huth break; 4738fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4739fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4740fcf5ef2aSThomas Huth FMOVCC(3, q); 4741fcf5ef2aSThomas Huth break; 4742fcf5ef2aSThomas Huth #undef FMOVCC 4743fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4744fcf5ef2aSThomas Huth do { \ 4745fcf5ef2aSThomas Huth DisasCompare cmp; \ 4746fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4747fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4748fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4749fcf5ef2aSThomas Huth } while (0) 4750fcf5ef2aSThomas Huth 4751fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4752fcf5ef2aSThomas Huth FMOVCC(0, s); 4753fcf5ef2aSThomas Huth break; 4754fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4755fcf5ef2aSThomas Huth FMOVCC(0, d); 4756fcf5ef2aSThomas Huth break; 4757fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4758fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4759fcf5ef2aSThomas Huth FMOVCC(0, q); 4760fcf5ef2aSThomas Huth break; 4761fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 4762fcf5ef2aSThomas Huth FMOVCC(1, s); 4763fcf5ef2aSThomas Huth break; 4764fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 4765fcf5ef2aSThomas Huth FMOVCC(1, d); 4766fcf5ef2aSThomas Huth break; 4767fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 4768fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4769fcf5ef2aSThomas Huth FMOVCC(1, q); 4770fcf5ef2aSThomas Huth break; 4771fcf5ef2aSThomas Huth #undef FMOVCC 4772fcf5ef2aSThomas Huth #endif 4773fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 4774fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4775fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4776fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 4777fcf5ef2aSThomas Huth break; 4778fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 4779fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4780fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4781fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 4782fcf5ef2aSThomas Huth break; 4783fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 4784fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4785fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4786fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4787fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 4788fcf5ef2aSThomas Huth break; 4789fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 4790fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4791fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4792fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 4793fcf5ef2aSThomas Huth break; 4794fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 4795fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4796fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4797fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 4798fcf5ef2aSThomas Huth break; 4799fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 4800fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4801fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4802fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4803fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 4804fcf5ef2aSThomas Huth break; 4805fcf5ef2aSThomas Huth default: 4806fcf5ef2aSThomas Huth goto illegal_insn; 4807fcf5ef2aSThomas Huth } 4808fcf5ef2aSThomas Huth } else if (xop < 0x36) { 48095fc546eeSRichard Henderson goto illegal_insn; /* in decodetree */ 4810d3c7e8adSRichard Henderson } else if (xop == 0x36) { 4811fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4812d3c7e8adSRichard Henderson /* VIS */ 4813fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4814fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4815fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4816fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4817fcf5ef2aSThomas Huth goto jmp_insn; 4818fcf5ef2aSThomas Huth } 4819fcf5ef2aSThomas Huth 4820fcf5ef2aSThomas Huth switch (opf) { 4821fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4822fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4823fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4824fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4825fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4826fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4830fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4831fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4832fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4833fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4834fcf5ef2aSThomas Huth break; 4835fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4836fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4837fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4838fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4839fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4840fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4841fcf5ef2aSThomas Huth break; 4842fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4843fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4844fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4845fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4846fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4847fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4848fcf5ef2aSThomas Huth break; 4849fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4850fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4851fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4852fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4853fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4854fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4858fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4859fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4860fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4861fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4862fcf5ef2aSThomas Huth break; 4863fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4864fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4865fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4866fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4867fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4868fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4872fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4873fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4874fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4875fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4876fcf5ef2aSThomas Huth break; 4877fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4878fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4879fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4880fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4881fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4882fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4883fcf5ef2aSThomas Huth break; 4884fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4885fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4886fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4887fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4888fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4889fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4890fcf5ef2aSThomas Huth break; 4891fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4892fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4893fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4894fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4895fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4896fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4897fcf5ef2aSThomas Huth break; 4898fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4899fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4900fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4901fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4902fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4903fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4904fcf5ef2aSThomas Huth break; 4905fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4906fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4907fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4908fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4909fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4910fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4914fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4915fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4916fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4917fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4918fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4919fcf5ef2aSThomas Huth break; 4920fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4921fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4922fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4923fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4924fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4925fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4926fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4929fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4930fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4931fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4932fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4933fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4934fcf5ef2aSThomas Huth break; 4935fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4936fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4937fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4938fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4939fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4940fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4941fcf5ef2aSThomas Huth break; 4942fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4943fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4944fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4945fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4946fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4947fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4948fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4949fcf5ef2aSThomas Huth break; 4950fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4951fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4952fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4953fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4954fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4955fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4956fcf5ef2aSThomas Huth break; 4957fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4958fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4959fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4960fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4961fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4962fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4963fcf5ef2aSThomas Huth break; 4964fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4965fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4966fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4967fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4968fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4969fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4970fcf5ef2aSThomas Huth break; 4971fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4972fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4973fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4974fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4975fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4976fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4977fcf5ef2aSThomas Huth break; 4978fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4979fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4980fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4981fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4982fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4983fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4984fcf5ef2aSThomas Huth break; 4985fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4986fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4987fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4988fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4989fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4990fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4995fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4996fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4997fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4998fcf5ef2aSThomas Huth break; 4999fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5000fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5001fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5002fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5003fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5004fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5005fcf5ef2aSThomas Huth break; 5006fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 5007fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5008fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 5009fcf5ef2aSThomas Huth break; 5010fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 5011fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5012fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5013fcf5ef2aSThomas Huth break; 5014fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5015fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5016fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5019fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5020fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5021fcf5ef2aSThomas Huth break; 5022fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5023fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5024fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5025fcf5ef2aSThomas Huth break; 5026fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5027fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5028fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5031fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5032fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5033fcf5ef2aSThomas Huth break; 5034fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5035fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5036fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5037fcf5ef2aSThomas Huth break; 5038fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5039fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5040fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5041fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5042fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5043fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5044fcf5ef2aSThomas Huth break; 5045fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5046fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5047fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5048fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5049fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5050fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5051fcf5ef2aSThomas Huth break; 5052fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5053fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5054fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5055fcf5ef2aSThomas Huth break; 5056fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5057fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5058fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5059fcf5ef2aSThomas Huth break; 5060fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5061fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5062fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5063fcf5ef2aSThomas Huth break; 5064fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5065fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5066fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5067fcf5ef2aSThomas Huth break; 5068fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5069fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5070fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5071fcf5ef2aSThomas Huth break; 5072fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5073fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5074fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5077fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5078fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5079fcf5ef2aSThomas Huth break; 5080fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5081fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5082fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5083fcf5ef2aSThomas Huth break; 5084fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5085fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5086fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5090fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5094fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5095fcf5ef2aSThomas Huth break; 5096fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5097fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5098fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5099fcf5ef2aSThomas Huth break; 5100fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5101fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5102fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5105fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5106fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5107fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5108fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5109fcf5ef2aSThomas Huth break; 5110fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5111fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5112fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5113fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5114fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5115fcf5ef2aSThomas Huth break; 5116fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5117fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5118fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5119fcf5ef2aSThomas Huth break; 5120fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5121fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5122fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5123fcf5ef2aSThomas Huth break; 5124fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5125fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5126fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5127fcf5ef2aSThomas Huth break; 5128fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5129fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5130fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5131fcf5ef2aSThomas Huth break; 5132fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5133fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5134fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5135fcf5ef2aSThomas Huth break; 5136fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5137fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5138fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5139fcf5ef2aSThomas Huth break; 5140fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5141fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5142fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5145fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5146fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5149fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5150fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5151fcf5ef2aSThomas Huth break; 5152fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5153fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5154fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5155fcf5ef2aSThomas Huth break; 5156fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5157fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5158fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5161fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5162fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5165fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5166fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5169fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5170fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5171fcf5ef2aSThomas Huth break; 5172fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5173fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5174fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5175fcf5ef2aSThomas Huth break; 5176fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5177fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5178fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5179fcf5ef2aSThomas Huth break; 5180fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5181fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5182fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5183fcf5ef2aSThomas Huth break; 5184fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5185fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5186fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5187fcf5ef2aSThomas Huth break; 5188fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5189fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5190fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5191fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5192fcf5ef2aSThomas Huth break; 5193fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5194fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5195fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5196fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5199fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5200fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5201fcf5ef2aSThomas Huth break; 5202fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5203fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5204fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5205fcf5ef2aSThomas Huth break; 5206fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5207fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5208fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5209fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5210fcf5ef2aSThomas Huth break; 5211fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5212fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5213fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5214fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5217fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5218fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5219fcf5ef2aSThomas Huth break; 5220fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5221fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5222fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5223fcf5ef2aSThomas Huth break; 5224fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5225fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5226fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5227fcf5ef2aSThomas Huth break; 5228fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5229fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5230fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5231fcf5ef2aSThomas Huth break; 5232fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5233fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5234fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5235fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5236fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5237fcf5ef2aSThomas Huth break; 5238fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5239fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5240fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5241fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5242fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5243fcf5ef2aSThomas Huth break; 5244fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5245fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5246fcf5ef2aSThomas Huth // XXX 5247fcf5ef2aSThomas Huth goto illegal_insn; 5248fcf5ef2aSThomas Huth default: 5249fcf5ef2aSThomas Huth goto illegal_insn; 5250fcf5ef2aSThomas Huth } 5251fcf5ef2aSThomas Huth #else 5252d3c7e8adSRichard Henderson g_assert_not_reached(); /* in decodetree */ 5253fcf5ef2aSThomas Huth #endif 5254d3c7e8adSRichard Henderson } else if (xop == 0x37) { 5255d3c7e8adSRichard Henderson /* V8 CPop2, V9 impdep2 */ 5256d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5257fcf5ef2aSThomas Huth } else { 5258fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 525952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5260fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5261fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5262fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5263fcf5ef2aSThomas Huth } else { /* register */ 5264fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5265fcf5ef2aSThomas Huth if (rs2) { 5266fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5267fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5268fcf5ef2aSThomas Huth } else { 5269fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5270fcf5ef2aSThomas Huth } 5271fcf5ef2aSThomas Huth } 5272fcf5ef2aSThomas Huth switch (xop) { 5273fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5274fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5275*86b82fe0SRichard Henderson g_assert_not_reached(); /* in decode tree */ 5276fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5277fcf5ef2aSThomas Huth /* nop */ 5278fcf5ef2aSThomas Huth break; 5279fcf5ef2aSThomas Huth case 0x3c: /* save */ 5280ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5281fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5282fcf5ef2aSThomas Huth break; 5283fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5284ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5285fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5286fcf5ef2aSThomas Huth break; 5287fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5288fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5289fcf5ef2aSThomas Huth { 5290fcf5ef2aSThomas Huth switch (rd) { 5291fcf5ef2aSThomas Huth case 0: 5292fcf5ef2aSThomas Huth if (!supervisor(dc)) 5293fcf5ef2aSThomas Huth goto priv_insn; 5294fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5295fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5296dfd1b812SRichard Henderson translator_io_start(&dc->base); 5297ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5298fcf5ef2aSThomas Huth goto jmp_insn; 5299fcf5ef2aSThomas Huth case 1: 5300fcf5ef2aSThomas Huth if (!supervisor(dc)) 5301fcf5ef2aSThomas Huth goto priv_insn; 5302fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5303fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5304dfd1b812SRichard Henderson translator_io_start(&dc->base); 5305ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5306fcf5ef2aSThomas Huth goto jmp_insn; 5307fcf5ef2aSThomas Huth default: 5308fcf5ef2aSThomas Huth goto illegal_insn; 5309fcf5ef2aSThomas Huth } 5310fcf5ef2aSThomas Huth } 5311fcf5ef2aSThomas Huth break; 5312fcf5ef2aSThomas Huth #endif 5313fcf5ef2aSThomas Huth default: 5314fcf5ef2aSThomas Huth goto illegal_insn; 5315fcf5ef2aSThomas Huth } 5316fcf5ef2aSThomas Huth } 5317fcf5ef2aSThomas Huth break; 5318fcf5ef2aSThomas Huth } 5319fcf5ef2aSThomas Huth break; 5320fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5321fcf5ef2aSThomas Huth { 5322fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5323fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5324fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 532552123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5326fcf5ef2aSThomas Huth 5327fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5328fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5329fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5330fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5331fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5332fcf5ef2aSThomas Huth if (simm != 0) { 5333fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5334fcf5ef2aSThomas Huth } 5335fcf5ef2aSThomas Huth } else { /* register */ 5336fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5337fcf5ef2aSThomas Huth if (rs2 != 0) { 5338fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5339fcf5ef2aSThomas Huth } 5340fcf5ef2aSThomas Huth } 5341fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5342fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5343fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5344fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5345fcf5ef2aSThomas Huth 5346fcf5ef2aSThomas Huth switch (xop) { 5347fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5348fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5350316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5351fcf5ef2aSThomas Huth break; 5352fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5353fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 535508149118SRichard Henderson dc->mem_idx, MO_UB); 5356fcf5ef2aSThomas Huth break; 5357fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5358fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5360316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5363fcf5ef2aSThomas Huth if (rd & 1) 5364fcf5ef2aSThomas Huth goto illegal_insn; 5365fcf5ef2aSThomas Huth else { 5366fcf5ef2aSThomas Huth TCGv_i64 t64; 5367fcf5ef2aSThomas Huth 5368fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5369fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 537008149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5371316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5372fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5373fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5374fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5375fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5376fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5377fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5378fcf5ef2aSThomas Huth } 5379fcf5ef2aSThomas Huth break; 5380fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5381fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5383fcf5ef2aSThomas Huth break; 5384fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5385fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5387316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5388fcf5ef2aSThomas Huth break; 5389fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5390fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5391fcf5ef2aSThomas Huth break; 5392fcf5ef2aSThomas Huth case 0x0f: 5393fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5394fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5395fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5396fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5397fcf5ef2aSThomas Huth break; 5398fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5399fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5400fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5401fcf5ef2aSThomas Huth break; 5402fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5403fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5404fcf5ef2aSThomas Huth break; 5405fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5406fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5409fcf5ef2aSThomas Huth if (rd & 1) { 5410fcf5ef2aSThomas Huth goto illegal_insn; 5411fcf5ef2aSThomas Huth } 5412fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5413fcf5ef2aSThomas Huth goto skip_move; 5414fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5415fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5416fcf5ef2aSThomas Huth break; 5417fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5418fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5419fcf5ef2aSThomas Huth break; 5420fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5421fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5424fcf5ef2aSThomas Huth atomically */ 5425fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5426fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5427fcf5ef2aSThomas Huth break; 5428fcf5ef2aSThomas Huth #endif 5429fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5430fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5431fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 543208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5433316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5434fcf5ef2aSThomas Huth break; 5435fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5436fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 543708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5438316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5439fcf5ef2aSThomas Huth break; 5440fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5441fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5442fcf5ef2aSThomas Huth break; 5443fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5444fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5445fcf5ef2aSThomas Huth break; 5446fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5447fcf5ef2aSThomas Huth goto skip_move; 5448fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5449fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5450fcf5ef2aSThomas Huth goto jmp_insn; 5451fcf5ef2aSThomas Huth } 5452fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5453fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5454fcf5ef2aSThomas Huth goto skip_move; 5455fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5456fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5457fcf5ef2aSThomas Huth goto jmp_insn; 5458fcf5ef2aSThomas Huth } 5459fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5460fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5461fcf5ef2aSThomas Huth goto skip_move; 5462fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5463fcf5ef2aSThomas Huth goto skip_move; 5464fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5465fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5466fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5467fcf5ef2aSThomas Huth goto jmp_insn; 5468fcf5ef2aSThomas Huth } 5469fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5470fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5471fcf5ef2aSThomas Huth goto skip_move; 5472fcf5ef2aSThomas Huth #endif 5473fcf5ef2aSThomas Huth default: 5474fcf5ef2aSThomas Huth goto illegal_insn; 5475fcf5ef2aSThomas Huth } 5476fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5477fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5478fcf5ef2aSThomas Huth skip_move: ; 5479fcf5ef2aSThomas Huth #endif 5480fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5481fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5482fcf5ef2aSThomas Huth goto jmp_insn; 5483fcf5ef2aSThomas Huth } 5484fcf5ef2aSThomas Huth switch (xop) { 5485fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5486fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5487fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5488fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5489316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5490fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5491fcf5ef2aSThomas Huth break; 5492fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5493fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5494fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5495fcf5ef2aSThomas Huth if (rd == 1) { 5496fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5497fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5498316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5499ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5500fcf5ef2aSThomas Huth break; 5501fcf5ef2aSThomas Huth } 5502fcf5ef2aSThomas Huth #endif 550336ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5504fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5505316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5506ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5507fcf5ef2aSThomas Huth break; 5508fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5509fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5510fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5511fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5512fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5513fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5514fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5515fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5516fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5517fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5518fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5519fcf5ef2aSThomas Huth break; 5520fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5521fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5522fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5523fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5524fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5525fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5526fcf5ef2aSThomas Huth break; 5527fcf5ef2aSThomas Huth default: 5528fcf5ef2aSThomas Huth goto illegal_insn; 5529fcf5ef2aSThomas Huth } 5530fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5531fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5532fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5533fcf5ef2aSThomas Huth 5534fcf5ef2aSThomas Huth switch (xop) { 5535fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5536fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 553708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5538316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5539fcf5ef2aSThomas Huth break; 5540fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5541fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 554208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5543fcf5ef2aSThomas Huth break; 5544fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5545fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 554608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5547316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5548fcf5ef2aSThomas Huth break; 5549fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5550fcf5ef2aSThomas Huth if (rd & 1) 5551fcf5ef2aSThomas Huth goto illegal_insn; 5552fcf5ef2aSThomas Huth else { 5553fcf5ef2aSThomas Huth TCGv_i64 t64; 5554fcf5ef2aSThomas Huth TCGv lo; 5555fcf5ef2aSThomas Huth 5556fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5557fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5558fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5559fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 556008149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5561316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5562fcf5ef2aSThomas Huth } 5563fcf5ef2aSThomas Huth break; 5564fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5565fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5566fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5567fcf5ef2aSThomas Huth break; 5568fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5569fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5570fcf5ef2aSThomas Huth break; 5571fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5572fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5573fcf5ef2aSThomas Huth break; 5574fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5575fcf5ef2aSThomas Huth if (rd & 1) { 5576fcf5ef2aSThomas Huth goto illegal_insn; 5577fcf5ef2aSThomas Huth } 5578fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5579fcf5ef2aSThomas Huth break; 5580fcf5ef2aSThomas Huth #endif 5581fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5582fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5583fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 558408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5585316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5586fcf5ef2aSThomas Huth break; 5587fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5588fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5589fcf5ef2aSThomas Huth break; 5590fcf5ef2aSThomas Huth #endif 5591fcf5ef2aSThomas Huth default: 5592fcf5ef2aSThomas Huth goto illegal_insn; 5593fcf5ef2aSThomas Huth } 5594fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5595fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5596fcf5ef2aSThomas Huth goto jmp_insn; 5597fcf5ef2aSThomas Huth } 5598fcf5ef2aSThomas Huth switch (xop) { 5599fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5600fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5601fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5602fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5603316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5604fcf5ef2aSThomas Huth break; 5605fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5606fcf5ef2aSThomas Huth { 5607fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5608fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5609fcf5ef2aSThomas Huth if (rd == 1) { 561008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5611316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5612fcf5ef2aSThomas Huth break; 5613fcf5ef2aSThomas Huth } 5614fcf5ef2aSThomas Huth #endif 561508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5616316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5617fcf5ef2aSThomas Huth } 5618fcf5ef2aSThomas Huth break; 5619fcf5ef2aSThomas Huth case 0x26: 5620fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5621fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5622fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5623fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5624fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5625fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5626fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5627fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5628fcf5ef2aSThomas Huth before performing the first write. */ 5629fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5630fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5631fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5632fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5633fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5634fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5635fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5636fcf5ef2aSThomas Huth break; 5637fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5638fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5639fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5640fcf5ef2aSThomas Huth goto illegal_insn; 5641fcf5ef2aSThomas Huth #else 5642fcf5ef2aSThomas Huth if (!supervisor(dc)) 5643fcf5ef2aSThomas Huth goto priv_insn; 5644fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5645fcf5ef2aSThomas Huth goto jmp_insn; 5646fcf5ef2aSThomas Huth } 5647fcf5ef2aSThomas Huth goto nfq_insn; 5648fcf5ef2aSThomas Huth #endif 5649fcf5ef2aSThomas Huth #endif 5650fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5651fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5652fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5653fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5654fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5655fcf5ef2aSThomas Huth break; 5656fcf5ef2aSThomas Huth default: 5657fcf5ef2aSThomas Huth goto illegal_insn; 5658fcf5ef2aSThomas Huth } 5659fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5660fcf5ef2aSThomas Huth switch (xop) { 5661fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5662fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5663fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5664fcf5ef2aSThomas Huth goto jmp_insn; 5665fcf5ef2aSThomas Huth } 5666fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5667fcf5ef2aSThomas Huth break; 5668fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5669fcf5ef2aSThomas Huth { 5670fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5671fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5672fcf5ef2aSThomas Huth goto jmp_insn; 5673fcf5ef2aSThomas Huth } 5674fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5675fcf5ef2aSThomas Huth } 5676fcf5ef2aSThomas Huth break; 5677fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5678fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5679fcf5ef2aSThomas Huth goto jmp_insn; 5680fcf5ef2aSThomas Huth } 5681fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5682fcf5ef2aSThomas Huth break; 5683fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5684fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5685fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5686fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5687fcf5ef2aSThomas Huth break; 5688fcf5ef2aSThomas Huth #endif 5689fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5690fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5691fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5692fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5693fcf5ef2aSThomas Huth #endif 5694fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5695fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5696fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5697fcf5ef2aSThomas Huth break; 5698fcf5ef2aSThomas Huth #endif 5699fcf5ef2aSThomas Huth default: 5700fcf5ef2aSThomas Huth goto illegal_insn; 5701fcf5ef2aSThomas Huth } 5702fcf5ef2aSThomas Huth } else { 5703fcf5ef2aSThomas Huth goto illegal_insn; 5704fcf5ef2aSThomas Huth } 5705fcf5ef2aSThomas Huth } 5706fcf5ef2aSThomas Huth break; 5707fcf5ef2aSThomas Huth } 5708878cc677SRichard Henderson advance_pc(dc); 5709fcf5ef2aSThomas Huth jmp_insn: 5710a6ca81cbSRichard Henderson return; 5711fcf5ef2aSThomas Huth illegal_insn: 5712fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5713a6ca81cbSRichard Henderson return; 5714fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5715fcf5ef2aSThomas Huth priv_insn: 5716fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5717a6ca81cbSRichard Henderson return; 5718fcf5ef2aSThomas Huth #endif 5719fcf5ef2aSThomas Huth nfpu_insn: 5720fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5721a6ca81cbSRichard Henderson return; 5722fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5723fcf5ef2aSThomas Huth nfq_insn: 5724fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5725a6ca81cbSRichard Henderson return; 5726fcf5ef2aSThomas Huth #endif 5727fcf5ef2aSThomas Huth } 5728fcf5ef2aSThomas Huth 57296e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5730fcf5ef2aSThomas Huth { 57316e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5732b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57336e61bc94SEmilio G. Cota int bound; 5734af00be49SEmilio G. Cota 5735af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 57366e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5737fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 57386e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5739576e1c4cSIgor Mammedov dc->def = &env->def; 57406e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 57416e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5742c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57436e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5744c9b459aaSArtyom Tarasenko #endif 5745fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5746fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 57476e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5748c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57496e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5750c9b459aaSArtyom Tarasenko #endif 5751fcf5ef2aSThomas Huth #endif 57526e61bc94SEmilio G. Cota /* 57536e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 57546e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 57556e61bc94SEmilio G. Cota */ 57566e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 57576e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5758af00be49SEmilio G. Cota } 5759fcf5ef2aSThomas Huth 57606e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 57616e61bc94SEmilio G. Cota { 57626e61bc94SEmilio G. Cota } 57636e61bc94SEmilio G. Cota 57646e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 57656e61bc94SEmilio G. Cota { 57666e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5767633c4283SRichard Henderson target_ulong npc = dc->npc; 57686e61bc94SEmilio G. Cota 5769633c4283SRichard Henderson if (npc & 3) { 5770633c4283SRichard Henderson switch (npc) { 5771633c4283SRichard Henderson case JUMP_PC: 5772fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5773633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5774633c4283SRichard Henderson break; 5775633c4283SRichard Henderson case DYNAMIC_PC: 5776633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5777633c4283SRichard Henderson npc = DYNAMIC_PC; 5778633c4283SRichard Henderson break; 5779633c4283SRichard Henderson default: 5780633c4283SRichard Henderson g_assert_not_reached(); 5781fcf5ef2aSThomas Huth } 57826e61bc94SEmilio G. Cota } 5783633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5784633c4283SRichard Henderson } 5785fcf5ef2aSThomas Huth 57866e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 57876e61bc94SEmilio G. Cota { 57886e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5789b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57906e61bc94SEmilio G. Cota unsigned int insn; 5791fcf5ef2aSThomas Huth 57924e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5793af00be49SEmilio G. Cota dc->base.pc_next += 4; 5794878cc677SRichard Henderson 5795878cc677SRichard Henderson if (!decode(dc, insn)) { 5796878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5797878cc677SRichard Henderson } 5798fcf5ef2aSThomas Huth 5799af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58006e61bc94SEmilio G. Cota return; 5801c5e6ccdfSEmilio G. Cota } 5802af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58036e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5804af00be49SEmilio G. Cota } 58056e61bc94SEmilio G. Cota } 5806fcf5ef2aSThomas Huth 58076e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 58086e61bc94SEmilio G. Cota { 58096e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5810186e7890SRichard Henderson DisasDelayException *e, *e_next; 5811633c4283SRichard Henderson bool may_lookup; 58126e61bc94SEmilio G. Cota 581346bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 581446bb0137SMark Cave-Ayland case DISAS_NEXT: 581546bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5816633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5817fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5818fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5819633c4283SRichard Henderson break; 5820fcf5ef2aSThomas Huth } 5821633c4283SRichard Henderson 5822930f1865SRichard Henderson may_lookup = true; 5823633c4283SRichard Henderson if (dc->pc & 3) { 5824633c4283SRichard Henderson switch (dc->pc) { 5825633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5826633c4283SRichard Henderson break; 5827633c4283SRichard Henderson case DYNAMIC_PC: 5828633c4283SRichard Henderson may_lookup = false; 5829633c4283SRichard Henderson break; 5830633c4283SRichard Henderson default: 5831633c4283SRichard Henderson g_assert_not_reached(); 5832633c4283SRichard Henderson } 5833633c4283SRichard Henderson } else { 5834633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5835633c4283SRichard Henderson } 5836633c4283SRichard Henderson 5837930f1865SRichard Henderson if (dc->npc & 3) { 5838930f1865SRichard Henderson switch (dc->npc) { 5839930f1865SRichard Henderson case JUMP_PC: 5840930f1865SRichard Henderson gen_generic_branch(dc); 5841930f1865SRichard Henderson break; 5842930f1865SRichard Henderson case DYNAMIC_PC: 5843930f1865SRichard Henderson may_lookup = false; 5844930f1865SRichard Henderson break; 5845930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5846930f1865SRichard Henderson break; 5847930f1865SRichard Henderson default: 5848930f1865SRichard Henderson g_assert_not_reached(); 5849930f1865SRichard Henderson } 5850930f1865SRichard Henderson } else { 5851930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5852930f1865SRichard Henderson } 5853633c4283SRichard Henderson if (may_lookup) { 5854633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5855633c4283SRichard Henderson } else { 585607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5857fcf5ef2aSThomas Huth } 585846bb0137SMark Cave-Ayland break; 585946bb0137SMark Cave-Ayland 586046bb0137SMark Cave-Ayland case DISAS_NORETURN: 586146bb0137SMark Cave-Ayland break; 586246bb0137SMark Cave-Ayland 586346bb0137SMark Cave-Ayland case DISAS_EXIT: 586446bb0137SMark Cave-Ayland /* Exit TB */ 586546bb0137SMark Cave-Ayland save_state(dc); 586646bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 586746bb0137SMark Cave-Ayland break; 586846bb0137SMark Cave-Ayland 586946bb0137SMark Cave-Ayland default: 587046bb0137SMark Cave-Ayland g_assert_not_reached(); 5871fcf5ef2aSThomas Huth } 5872186e7890SRichard Henderson 5873186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5874186e7890SRichard Henderson gen_set_label(e->lab); 5875186e7890SRichard Henderson 5876186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5877186e7890SRichard Henderson if (e->npc % 4 == 0) { 5878186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5879186e7890SRichard Henderson } 5880186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5881186e7890SRichard Henderson 5882186e7890SRichard Henderson e_next = e->next; 5883186e7890SRichard Henderson g_free(e); 5884186e7890SRichard Henderson } 5885fcf5ef2aSThomas Huth } 58866e61bc94SEmilio G. Cota 58878eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 58888eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 58896e61bc94SEmilio G. Cota { 58908eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 58918eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 58926e61bc94SEmilio G. Cota } 58936e61bc94SEmilio G. Cota 58946e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 58956e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 58966e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 58976e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 58986e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 58996e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59006e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59016e61bc94SEmilio G. Cota }; 59026e61bc94SEmilio G. Cota 5903597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5904306c8721SRichard Henderson target_ulong pc, void *host_pc) 59056e61bc94SEmilio G. Cota { 59066e61bc94SEmilio G. Cota DisasContext dc = {}; 59076e61bc94SEmilio G. Cota 5908306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5909fcf5ef2aSThomas Huth } 5910fcf5ef2aSThomas Huth 591155c3ceefSRichard Henderson void sparc_tcg_init(void) 5912fcf5ef2aSThomas Huth { 5913fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5914fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5915fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5916fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5917fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5918fcf5ef2aSThomas Huth }; 5919fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5920fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5921fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5922fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5923fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5924fcf5ef2aSThomas Huth }; 5925fcf5ef2aSThomas Huth 5926fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5927fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5928fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5929fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5930fcf5ef2aSThomas Huth #endif 5931fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5932fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5933fcf5ef2aSThomas Huth }; 5934fcf5ef2aSThomas Huth 5935fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5936fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5937fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5938fcf5ef2aSThomas Huth #endif 5939fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5940fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5941fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5942fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5943fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5944fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5945fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5946fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5947fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5948fcf5ef2aSThomas Huth }; 5949fcf5ef2aSThomas Huth 5950fcf5ef2aSThomas Huth unsigned int i; 5951fcf5ef2aSThomas Huth 5952ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5953fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5954fcf5ef2aSThomas Huth "regwptr"); 5955fcf5ef2aSThomas Huth 5956fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5957ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5958fcf5ef2aSThomas Huth } 5959fcf5ef2aSThomas Huth 5960fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5961ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5962fcf5ef2aSThomas Huth } 5963fcf5ef2aSThomas Huth 5964f764718dSRichard Henderson cpu_regs[0] = NULL; 5965fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5966ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5967fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5968fcf5ef2aSThomas Huth gregnames[i]); 5969fcf5ef2aSThomas Huth } 5970fcf5ef2aSThomas Huth 5971fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5972fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5973fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5974fcf5ef2aSThomas Huth gregnames[i]); 5975fcf5ef2aSThomas Huth } 5976fcf5ef2aSThomas Huth 5977fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5978ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5979fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5980fcf5ef2aSThomas Huth fregnames[i]); 5981fcf5ef2aSThomas Huth } 5982fcf5ef2aSThomas Huth } 5983fcf5ef2aSThomas Huth 5984f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5985f36aaa53SRichard Henderson const TranslationBlock *tb, 5986f36aaa53SRichard Henderson const uint64_t *data) 5987fcf5ef2aSThomas Huth { 5988f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5989f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5990fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5991fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5992fcf5ef2aSThomas Huth 5993fcf5ef2aSThomas Huth env->pc = pc; 5994fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5995fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5996fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5997fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5998fcf5ef2aSThomas Huth if (env->cond) { 5999fcf5ef2aSThomas Huth env->npc = npc & ~3; 6000fcf5ef2aSThomas Huth } else { 6001fcf5ef2aSThomas Huth env->npc = pc + 4; 6002fcf5ef2aSThomas Huth } 6003fcf5ef2aSThomas Huth } else { 6004fcf5ef2aSThomas Huth env->npc = npc; 6005fcf5ef2aSThomas Huth } 6006fcf5ef2aSThomas Huth } 6007