xref: /openbmc/qemu/target/sparc/translate.c (revision 811cc0b0ceb453d50305e9e5a4e646aa868ef971)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30fcf5ef2aSThomas Huth 
31c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
32fcf5ef2aSThomas Huth #include "exec/log.h"
33fcf5ef2aSThomas Huth #include "asi.h"
34fcf5ef2aSThomas Huth 
35d53106c9SRichard Henderson #define HELPER_H "helper.h"
36d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
37d53106c9SRichard Henderson #undef  HELPER_H
38fcf5ef2aSThomas Huth 
39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4186b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
420faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4325524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
44668bb9b7SRichard Henderson #else
450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
468f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
47e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
48af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
5025524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
518f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5225524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
534ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B)           qemu_build_not_reached()
540faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
584ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B)           qemu_build_not_reached()
590faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
609422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
620faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
639422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
649422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
65668bb9b7SRichard Henderson # define MAXTL_MASK                             0
66af25071cSRichard Henderson #endif
67af25071cSRichard Henderson 
68633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
69633c4283SRichard Henderson #define DYNAMIC_PC         1
70633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
71633c4283SRichard Henderson #define JUMP_PC            2
72633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
73633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
74fcf5ef2aSThomas Huth 
7546bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
7646bb0137SMark Cave-Ayland 
77fcf5ef2aSThomas Huth /* global register indexes */
78fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
79fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
80fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
81fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
82fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
83fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
84fcf5ef2aSThomas Huth static TCGv cpu_y;
85fcf5ef2aSThomas Huth static TCGv cpu_tbr;
86fcf5ef2aSThomas Huth static TCGv cpu_cond;
87fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
88fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
89fcf5ef2aSThomas Huth static TCGv cpu_gsr;
90fcf5ef2aSThomas Huth #else
91af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
92af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
93fcf5ef2aSThomas Huth #endif
94fcf5ef2aSThomas Huth /* Floating point registers */
95fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
96fcf5ef2aSThomas Huth 
97af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
98af25071cSRichard Henderson #ifdef TARGET_SPARC64
99cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
100af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
101af25071cSRichard Henderson #else
102cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
103af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
104af25071cSRichard Henderson #endif
105af25071cSRichard Henderson 
106186e7890SRichard Henderson typedef struct DisasDelayException {
107186e7890SRichard Henderson     struct DisasDelayException *next;
108186e7890SRichard Henderson     TCGLabel *lab;
109186e7890SRichard Henderson     TCGv_i32 excp;
110186e7890SRichard Henderson     /* Saved state at parent insn. */
111186e7890SRichard Henderson     target_ulong pc;
112186e7890SRichard Henderson     target_ulong npc;
113186e7890SRichard Henderson } DisasDelayException;
114186e7890SRichard Henderson 
115fcf5ef2aSThomas Huth typedef struct DisasContext {
116af00be49SEmilio G. Cota     DisasContextBase base;
117fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
118fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
119fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
120fcf5ef2aSThomas Huth     int mem_idx;
121c9b459aaSArtyom Tarasenko     bool fpu_enabled;
122c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
123c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
124c9b459aaSArtyom Tarasenko     bool supervisor;
125c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
126c9b459aaSArtyom Tarasenko     bool hypervisor;
127c9b459aaSArtyom Tarasenko #endif
128c9b459aaSArtyom Tarasenko #endif
129c9b459aaSArtyom Tarasenko 
130fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
131fcf5ef2aSThomas Huth     sparc_def_t *def;
132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
133fcf5ef2aSThomas Huth     int fprs_dirty;
134fcf5ef2aSThomas Huth     int asi;
135fcf5ef2aSThomas Huth #endif
136186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
137fcf5ef2aSThomas Huth } DisasContext;
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth typedef struct {
140fcf5ef2aSThomas Huth     TCGCond cond;
141fcf5ef2aSThomas Huth     bool is_bool;
142fcf5ef2aSThomas Huth     TCGv c1, c2;
143fcf5ef2aSThomas Huth } DisasCompare;
144fcf5ef2aSThomas Huth 
145fcf5ef2aSThomas Huth // This function uses non-native bit order
146fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
147fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
148fcf5ef2aSThomas Huth 
149fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
150fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
151fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
152fcf5ef2aSThomas Huth 
153fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
154fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
157fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
158fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
159fcf5ef2aSThomas Huth #else
160fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
161fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
162fcf5ef2aSThomas Huth #endif
163fcf5ef2aSThomas Huth 
164fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
165fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
166fcf5ef2aSThomas Huth 
167fcf5ef2aSThomas Huth static int sign_extend(int x, int len)
168fcf5ef2aSThomas Huth {
169fcf5ef2aSThomas Huth     len = 32 - len;
170fcf5ef2aSThomas Huth     return (x << len) >> len;
171fcf5ef2aSThomas Huth }
172fcf5ef2aSThomas Huth 
173fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
174fcf5ef2aSThomas Huth 
1750c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
176fcf5ef2aSThomas Huth {
177fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
178fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
179fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
180fcf5ef2aSThomas Huth        we can avoid setting it again.  */
181fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
182fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
183fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
184fcf5ef2aSThomas Huth     }
185fcf5ef2aSThomas Huth #endif
186fcf5ef2aSThomas Huth }
187fcf5ef2aSThomas Huth 
188fcf5ef2aSThomas Huth /* floating point registers moves */
189fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
190fcf5ef2aSThomas Huth {
19136ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
192dc41aa7dSRichard Henderson     if (src & 1) {
193dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
194dc41aa7dSRichard Henderson     } else {
195dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
196fcf5ef2aSThomas Huth     }
197dc41aa7dSRichard Henderson     return ret;
198fcf5ef2aSThomas Huth }
199fcf5ef2aSThomas Huth 
200fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
201fcf5ef2aSThomas Huth {
2028e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2038e7bbc75SRichard Henderson 
2048e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
205fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
206fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
207fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
208fcf5ef2aSThomas Huth }
209fcf5ef2aSThomas Huth 
210fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
211fcf5ef2aSThomas Huth {
21236ab4623SRichard Henderson     return tcg_temp_new_i32();
213fcf5ef2aSThomas Huth }
214fcf5ef2aSThomas Huth 
215fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
216fcf5ef2aSThomas Huth {
217fcf5ef2aSThomas Huth     src = DFPREG(src);
218fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
219fcf5ef2aSThomas Huth }
220fcf5ef2aSThomas Huth 
221fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
222fcf5ef2aSThomas Huth {
223fcf5ef2aSThomas Huth     dst = DFPREG(dst);
224fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
225fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
226fcf5ef2aSThomas Huth }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
229fcf5ef2aSThomas Huth {
230fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
231fcf5ef2aSThomas Huth }
232fcf5ef2aSThomas Huth 
233fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
234fcf5ef2aSThomas Huth {
235ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
236fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
237ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
238fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
239fcf5ef2aSThomas Huth }
240fcf5ef2aSThomas Huth 
241fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
242fcf5ef2aSThomas Huth {
243ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
244fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
245ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
246fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
247fcf5ef2aSThomas Huth }
248fcf5ef2aSThomas Huth 
249fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
250fcf5ef2aSThomas Huth {
251ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
252fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
253ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
254fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
255fcf5ef2aSThomas Huth }
256fcf5ef2aSThomas Huth 
257fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
258fcf5ef2aSThomas Huth                             TCGv_i64 v1, TCGv_i64 v2)
259fcf5ef2aSThomas Huth {
260fcf5ef2aSThomas Huth     dst = QFPREG(dst);
261fcf5ef2aSThomas Huth 
262fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
263fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
264fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
265fcf5ef2aSThomas Huth }
266fcf5ef2aSThomas Huth 
267fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
268fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
269fcf5ef2aSThomas Huth {
270fcf5ef2aSThomas Huth     src = QFPREG(src);
271fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
272fcf5ef2aSThomas Huth }
273fcf5ef2aSThomas Huth 
274fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
275fcf5ef2aSThomas Huth {
276fcf5ef2aSThomas Huth     src = QFPREG(src);
277fcf5ef2aSThomas Huth     return cpu_fpr[src / 2 + 1];
278fcf5ef2aSThomas Huth }
279fcf5ef2aSThomas Huth 
280fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
281fcf5ef2aSThomas Huth {
282fcf5ef2aSThomas Huth     rd = QFPREG(rd);
283fcf5ef2aSThomas Huth     rs = QFPREG(rs);
284fcf5ef2aSThomas Huth 
285fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
286fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
287fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
288fcf5ef2aSThomas Huth }
289fcf5ef2aSThomas Huth #endif
290fcf5ef2aSThomas Huth 
291fcf5ef2aSThomas Huth /* moves */
292fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
293fcf5ef2aSThomas Huth #define supervisor(dc) 0
294fcf5ef2aSThomas Huth #define hypervisor(dc) 0
295fcf5ef2aSThomas Huth #else
296fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
297c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
298c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
299fcf5ef2aSThomas Huth #else
300c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
301668bb9b7SRichard Henderson #define hypervisor(dc) 0
302fcf5ef2aSThomas Huth #endif
303fcf5ef2aSThomas Huth #endif
304fcf5ef2aSThomas Huth 
305b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
306b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
307b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
308b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
309b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
310b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
311fcf5ef2aSThomas Huth #else
312b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
313fcf5ef2aSThomas Huth #endif
314fcf5ef2aSThomas Huth 
3150c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
316fcf5ef2aSThomas Huth {
317b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
318fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
319b1bc09eaSRichard Henderson     }
320fcf5ef2aSThomas Huth }
321fcf5ef2aSThomas Huth 
32223ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
32323ada1b1SRichard Henderson {
32423ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
32523ada1b1SRichard Henderson }
32623ada1b1SRichard Henderson 
3270c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
328fcf5ef2aSThomas Huth {
329fcf5ef2aSThomas Huth     if (reg > 0) {
330fcf5ef2aSThomas Huth         assert(reg < 32);
331fcf5ef2aSThomas Huth         return cpu_regs[reg];
332fcf5ef2aSThomas Huth     } else {
33352123f14SRichard Henderson         TCGv t = tcg_temp_new();
334fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
335fcf5ef2aSThomas Huth         return t;
336fcf5ef2aSThomas Huth     }
337fcf5ef2aSThomas Huth }
338fcf5ef2aSThomas Huth 
3390c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
340fcf5ef2aSThomas Huth {
341fcf5ef2aSThomas Huth     if (reg > 0) {
342fcf5ef2aSThomas Huth         assert(reg < 32);
343fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
344fcf5ef2aSThomas Huth     }
345fcf5ef2aSThomas Huth }
346fcf5ef2aSThomas Huth 
3470c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
348fcf5ef2aSThomas Huth {
349fcf5ef2aSThomas Huth     if (reg > 0) {
350fcf5ef2aSThomas Huth         assert(reg < 32);
351fcf5ef2aSThomas Huth         return cpu_regs[reg];
352fcf5ef2aSThomas Huth     } else {
35352123f14SRichard Henderson         return tcg_temp_new();
354fcf5ef2aSThomas Huth     }
355fcf5ef2aSThomas Huth }
356fcf5ef2aSThomas Huth 
3575645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
358fcf5ef2aSThomas Huth {
3595645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3605645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
361fcf5ef2aSThomas Huth }
362fcf5ef2aSThomas Huth 
3635645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
364fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
365fcf5ef2aSThomas Huth {
366fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
367fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
368fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
369fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
370fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
37107ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
372fcf5ef2aSThomas Huth     } else {
373f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
374fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
375fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
376f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
377fcf5ef2aSThomas Huth     }
378fcf5ef2aSThomas Huth }
379fcf5ef2aSThomas Huth 
380fcf5ef2aSThomas Huth // XXX suboptimal
3810c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
382fcf5ef2aSThomas Huth {
383fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3840b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
385fcf5ef2aSThomas Huth }
386fcf5ef2aSThomas Huth 
3870c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
388fcf5ef2aSThomas Huth {
389fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3900b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
391fcf5ef2aSThomas Huth }
392fcf5ef2aSThomas Huth 
3930c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
394fcf5ef2aSThomas Huth {
395fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3960b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
397fcf5ef2aSThomas Huth }
398fcf5ef2aSThomas Huth 
3990c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
400fcf5ef2aSThomas Huth {
401fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
4020b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
403fcf5ef2aSThomas Huth }
404fcf5ef2aSThomas Huth 
4050c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
406fcf5ef2aSThomas Huth {
407fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
408fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
409fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
410fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
411fcf5ef2aSThomas Huth }
412fcf5ef2aSThomas Huth 
413fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
414fcf5ef2aSThomas Huth {
415fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
416fcf5ef2aSThomas Huth 
417fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
418fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
419fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
420fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
421fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
422fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
423fcf5ef2aSThomas Huth #else
424fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
425fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
426fcf5ef2aSThomas Huth #endif
427fcf5ef2aSThomas Huth 
428fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
429fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
430fcf5ef2aSThomas Huth 
431fcf5ef2aSThomas Huth     return carry_32;
432fcf5ef2aSThomas Huth }
433fcf5ef2aSThomas Huth 
434fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
435fcf5ef2aSThomas Huth {
436fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
437fcf5ef2aSThomas Huth 
438fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
439fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
440fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
441fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
442fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
443fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
444fcf5ef2aSThomas Huth #else
445fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
446fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
447fcf5ef2aSThomas Huth #endif
448fcf5ef2aSThomas Huth 
449fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
450fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
451fcf5ef2aSThomas Huth 
452fcf5ef2aSThomas Huth     return carry_32;
453fcf5ef2aSThomas Huth }
454fcf5ef2aSThomas Huth 
455420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
456420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
457fcf5ef2aSThomas Huth {
458fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
459fcf5ef2aSThomas Huth 
460420a187dSRichard Henderson #ifdef TARGET_SPARC64
461420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
462420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
463420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
464fcf5ef2aSThomas Huth #else
465420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
466fcf5ef2aSThomas Huth #endif
467fcf5ef2aSThomas Huth 
468fcf5ef2aSThomas Huth     if (update_cc) {
469420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
470fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
471fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
472fcf5ef2aSThomas Huth     }
473fcf5ef2aSThomas Huth }
474fcf5ef2aSThomas Huth 
475420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
476420a187dSRichard Henderson {
477420a187dSRichard Henderson     TCGv discard;
478420a187dSRichard Henderson 
479420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
480420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
481420a187dSRichard Henderson         return;
482420a187dSRichard Henderson     }
483420a187dSRichard Henderson 
484420a187dSRichard Henderson     /*
485420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
486420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
487420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
488420a187dSRichard Henderson      * generated the carry in the first place.
489420a187dSRichard Henderson      */
490420a187dSRichard Henderson     discard = tcg_temp_new();
491420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
492420a187dSRichard Henderson 
493420a187dSRichard Henderson     if (update_cc) {
494420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
495420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
496420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
497420a187dSRichard Henderson     }
498420a187dSRichard Henderson }
499420a187dSRichard Henderson 
500420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
501420a187dSRichard Henderson {
502420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
503420a187dSRichard Henderson }
504420a187dSRichard Henderson 
505420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
506420a187dSRichard Henderson {
507420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
508420a187dSRichard Henderson }
509420a187dSRichard Henderson 
510420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
511420a187dSRichard Henderson {
512420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
513420a187dSRichard Henderson }
514420a187dSRichard Henderson 
515420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
516420a187dSRichard Henderson {
517420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
518420a187dSRichard Henderson }
519420a187dSRichard Henderson 
520420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
521420a187dSRichard Henderson                                     bool update_cc)
522420a187dSRichard Henderson {
523420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
524420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
525420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
526420a187dSRichard Henderson }
527420a187dSRichard Henderson 
528420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
529420a187dSRichard Henderson {
530420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
531420a187dSRichard Henderson }
532420a187dSRichard Henderson 
533420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
534420a187dSRichard Henderson {
535420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
536420a187dSRichard Henderson }
537420a187dSRichard Henderson 
5380c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
539fcf5ef2aSThomas Huth {
540fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
541fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
542fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
543fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
544fcf5ef2aSThomas Huth }
545fcf5ef2aSThomas Huth 
546dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
547dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
548fcf5ef2aSThomas Huth {
549fcf5ef2aSThomas Huth     TCGv carry;
550fcf5ef2aSThomas Huth 
551fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
552fcf5ef2aSThomas Huth     carry = tcg_temp_new();
553fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
554fcf5ef2aSThomas Huth #else
555fcf5ef2aSThomas Huth     carry = carry_32;
556fcf5ef2aSThomas Huth #endif
557fcf5ef2aSThomas Huth 
558fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
559fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
560fcf5ef2aSThomas Huth 
561fcf5ef2aSThomas Huth     if (update_cc) {
562dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
563fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
564fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
565fcf5ef2aSThomas Huth     }
566fcf5ef2aSThomas Huth }
567fcf5ef2aSThomas Huth 
568dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
569dfebb950SRichard Henderson {
570dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
571dfebb950SRichard Henderson }
572dfebb950SRichard Henderson 
573dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
574dfebb950SRichard Henderson {
575dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
576dfebb950SRichard Henderson }
577dfebb950SRichard Henderson 
578dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
579dfebb950SRichard Henderson {
580dfebb950SRichard Henderson     TCGv discard;
581dfebb950SRichard Henderson 
582dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
583dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
584dfebb950SRichard Henderson         return;
585dfebb950SRichard Henderson     }
586dfebb950SRichard Henderson 
587dfebb950SRichard Henderson     /*
588dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
589dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
590dfebb950SRichard Henderson      */
591dfebb950SRichard Henderson     discard = tcg_temp_new();
592dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
593dfebb950SRichard Henderson 
594dfebb950SRichard Henderson     if (update_cc) {
595dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
596dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
597dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
598dfebb950SRichard Henderson     }
599dfebb950SRichard Henderson }
600dfebb950SRichard Henderson 
601dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
602dfebb950SRichard Henderson {
603dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
604dfebb950SRichard Henderson }
605dfebb950SRichard Henderson 
606dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
607dfebb950SRichard Henderson {
608dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
609dfebb950SRichard Henderson }
610dfebb950SRichard Henderson 
611dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
612dfebb950SRichard Henderson                                     bool update_cc)
613dfebb950SRichard Henderson {
614dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
615dfebb950SRichard Henderson 
616dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
617dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
618dfebb950SRichard Henderson }
619dfebb950SRichard Henderson 
620dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
621dfebb950SRichard Henderson {
622dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
623dfebb950SRichard Henderson }
624dfebb950SRichard Henderson 
625dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
626dfebb950SRichard Henderson {
627dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
628dfebb950SRichard Henderson }
629dfebb950SRichard Henderson 
6300c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
631fcf5ef2aSThomas Huth {
632fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
633fcf5ef2aSThomas Huth 
634fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
635fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
636fcf5ef2aSThomas Huth 
637fcf5ef2aSThomas Huth     /* old op:
638fcf5ef2aSThomas Huth     if (!(env->y & 1))
639fcf5ef2aSThomas Huth         T1 = 0;
640fcf5ef2aSThomas Huth     */
64100ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
642fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
643fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
644fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
645fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
646fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
647fcf5ef2aSThomas Huth 
648fcf5ef2aSThomas Huth     // b2 = T0 & 1;
649fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6500b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
65108d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
652fcf5ef2aSThomas Huth 
653fcf5ef2aSThomas Huth     // b1 = N ^ V;
654fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
655fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
656fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
657fcf5ef2aSThomas Huth 
658fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
659fcf5ef2aSThomas Huth     // src1 = T0;
660fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
661fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
662fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
663fcf5ef2aSThomas Huth 
664fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
665fcf5ef2aSThomas Huth 
666fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
667fcf5ef2aSThomas Huth }
668fcf5ef2aSThomas Huth 
6690c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
670fcf5ef2aSThomas Huth {
671fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
672fcf5ef2aSThomas Huth     if (sign_ext) {
673fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
674fcf5ef2aSThomas Huth     } else {
675fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
676fcf5ef2aSThomas Huth     }
677fcf5ef2aSThomas Huth #else
678fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
679fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
680fcf5ef2aSThomas Huth 
681fcf5ef2aSThomas Huth     if (sign_ext) {
682fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
683fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
684fcf5ef2aSThomas Huth     } else {
685fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
686fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
687fcf5ef2aSThomas Huth     }
688fcf5ef2aSThomas Huth 
689fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
690fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
691fcf5ef2aSThomas Huth #endif
692fcf5ef2aSThomas Huth }
693fcf5ef2aSThomas Huth 
6940c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
695fcf5ef2aSThomas Huth {
696fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
697fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
698fcf5ef2aSThomas Huth }
699fcf5ef2aSThomas Huth 
7000c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
701fcf5ef2aSThomas Huth {
702fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
703fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
704fcf5ef2aSThomas Huth }
705fcf5ef2aSThomas Huth 
7064ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2)
7074ee85ea9SRichard Henderson {
7084ee85ea9SRichard Henderson     gen_helper_udivx(dst, tcg_env, src1, src2);
7094ee85ea9SRichard Henderson }
7104ee85ea9SRichard Henderson 
7114ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
7124ee85ea9SRichard Henderson {
7134ee85ea9SRichard Henderson     gen_helper_sdivx(dst, tcg_env, src1, src2);
7144ee85ea9SRichard Henderson }
7154ee85ea9SRichard Henderson 
716c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2)
717c2636853SRichard Henderson {
718c2636853SRichard Henderson     gen_helper_udiv(dst, tcg_env, src1, src2);
719c2636853SRichard Henderson }
720c2636853SRichard Henderson 
721c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
722c2636853SRichard Henderson {
723c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
724c2636853SRichard Henderson }
725c2636853SRichard Henderson 
726c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
727c2636853SRichard Henderson {
728c2636853SRichard Henderson     gen_helper_udiv_cc(dst, tcg_env, src1, src2);
729c2636853SRichard Henderson }
730c2636853SRichard Henderson 
731c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
732c2636853SRichard Henderson {
733c2636853SRichard Henderson     gen_helper_sdiv_cc(dst, tcg_env, src1, src2);
734c2636853SRichard Henderson }
735c2636853SRichard Henderson 
736a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
737a9aba13dSRichard Henderson {
738a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
739a9aba13dSRichard Henderson }
740a9aba13dSRichard Henderson 
741a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
742a9aba13dSRichard Henderson {
743a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
744a9aba13dSRichard Henderson }
745a9aba13dSRichard Henderson 
7469c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
7479c6ec5bcSRichard Henderson {
7489c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
7499c6ec5bcSRichard Henderson }
7509c6ec5bcSRichard Henderson 
751fcf5ef2aSThomas Huth // 1
7520c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
753fcf5ef2aSThomas Huth {
754fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
755fcf5ef2aSThomas Huth }
756fcf5ef2aSThomas Huth 
757fcf5ef2aSThomas Huth // Z
7580c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
759fcf5ef2aSThomas Huth {
760fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
761fcf5ef2aSThomas Huth }
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth // Z | (N ^ V)
7640c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
765fcf5ef2aSThomas Huth {
766fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
767fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
768fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
769fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
770fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
771fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
772fcf5ef2aSThomas Huth }
773fcf5ef2aSThomas Huth 
774fcf5ef2aSThomas Huth // N ^ V
7750c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
776fcf5ef2aSThomas Huth {
777fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
778fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
779fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
780fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
781fcf5ef2aSThomas Huth }
782fcf5ef2aSThomas Huth 
783fcf5ef2aSThomas Huth // C | Z
7840c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
785fcf5ef2aSThomas Huth {
786fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
787fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
788fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
789fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
790fcf5ef2aSThomas Huth }
791fcf5ef2aSThomas Huth 
792fcf5ef2aSThomas Huth // C
7930c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
794fcf5ef2aSThomas Huth {
795fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
796fcf5ef2aSThomas Huth }
797fcf5ef2aSThomas Huth 
798fcf5ef2aSThomas Huth // V
7990c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
800fcf5ef2aSThomas Huth {
801fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
802fcf5ef2aSThomas Huth }
803fcf5ef2aSThomas Huth 
804fcf5ef2aSThomas Huth // 0
8050c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
806fcf5ef2aSThomas Huth {
807fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
808fcf5ef2aSThomas Huth }
809fcf5ef2aSThomas Huth 
810fcf5ef2aSThomas Huth // N
8110c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
812fcf5ef2aSThomas Huth {
813fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
814fcf5ef2aSThomas Huth }
815fcf5ef2aSThomas Huth 
816fcf5ef2aSThomas Huth // !Z
8170c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
818fcf5ef2aSThomas Huth {
819fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
820fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
821fcf5ef2aSThomas Huth }
822fcf5ef2aSThomas Huth 
823fcf5ef2aSThomas Huth // !(Z | (N ^ V))
8240c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
825fcf5ef2aSThomas Huth {
826fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
827fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
828fcf5ef2aSThomas Huth }
829fcf5ef2aSThomas Huth 
830fcf5ef2aSThomas Huth // !(N ^ V)
8310c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
832fcf5ef2aSThomas Huth {
833fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
834fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
835fcf5ef2aSThomas Huth }
836fcf5ef2aSThomas Huth 
837fcf5ef2aSThomas Huth // !(C | Z)
8380c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
839fcf5ef2aSThomas Huth {
840fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
841fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
842fcf5ef2aSThomas Huth }
843fcf5ef2aSThomas Huth 
844fcf5ef2aSThomas Huth // !C
8450c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
846fcf5ef2aSThomas Huth {
847fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
848fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
849fcf5ef2aSThomas Huth }
850fcf5ef2aSThomas Huth 
851fcf5ef2aSThomas Huth // !N
8520c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
853fcf5ef2aSThomas Huth {
854fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
855fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
856fcf5ef2aSThomas Huth }
857fcf5ef2aSThomas Huth 
858fcf5ef2aSThomas Huth // !V
8590c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
860fcf5ef2aSThomas Huth {
861fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
862fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
863fcf5ef2aSThomas Huth }
864fcf5ef2aSThomas Huth 
865fcf5ef2aSThomas Huth /*
866fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
867fcf5ef2aSThomas Huth    0 =
868fcf5ef2aSThomas Huth    1 <
869fcf5ef2aSThomas Huth    2 >
870fcf5ef2aSThomas Huth    3 unordered
871fcf5ef2aSThomas Huth */
8720c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
873fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
874fcf5ef2aSThomas Huth {
875fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
876fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
877fcf5ef2aSThomas Huth }
878fcf5ef2aSThomas Huth 
8790c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
880fcf5ef2aSThomas Huth {
881fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
882fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
883fcf5ef2aSThomas Huth }
884fcf5ef2aSThomas Huth 
885fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
8860c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
887fcf5ef2aSThomas Huth {
888fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
889fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
890fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
891fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
892fcf5ef2aSThomas Huth }
893fcf5ef2aSThomas Huth 
894fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
8950c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
896fcf5ef2aSThomas Huth {
897fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
898fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
899fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
900fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
901fcf5ef2aSThomas Huth }
902fcf5ef2aSThomas Huth 
903fcf5ef2aSThomas Huth // 1 or 3: FCC0
9040c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
905fcf5ef2aSThomas Huth {
906fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
907fcf5ef2aSThomas Huth }
908fcf5ef2aSThomas Huth 
909fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
9100c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
911fcf5ef2aSThomas Huth {
912fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
913fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
914fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
915fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
916fcf5ef2aSThomas Huth }
917fcf5ef2aSThomas Huth 
918fcf5ef2aSThomas Huth // 2 or 3: FCC1
9190c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
920fcf5ef2aSThomas Huth {
921fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
922fcf5ef2aSThomas Huth }
923fcf5ef2aSThomas Huth 
924fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
9250c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
926fcf5ef2aSThomas Huth {
927fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
928fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
929fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
930fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
931fcf5ef2aSThomas Huth }
932fcf5ef2aSThomas Huth 
933fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
9340c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
935fcf5ef2aSThomas Huth {
936fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
937fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
938fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
939fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
940fcf5ef2aSThomas Huth }
941fcf5ef2aSThomas Huth 
942fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
9430c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
944fcf5ef2aSThomas Huth {
945fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
946fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
947fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
948fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
949fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
950fcf5ef2aSThomas Huth }
951fcf5ef2aSThomas Huth 
952fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
9530c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
954fcf5ef2aSThomas Huth {
955fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
956fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
957fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
958fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
959fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
960fcf5ef2aSThomas Huth }
961fcf5ef2aSThomas Huth 
962fcf5ef2aSThomas Huth // 0 or 2: !FCC0
9630c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
964fcf5ef2aSThomas Huth {
965fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
966fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
967fcf5ef2aSThomas Huth }
968fcf5ef2aSThomas Huth 
969fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
9700c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
971fcf5ef2aSThomas Huth {
972fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
973fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
974fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
975fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
976fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
977fcf5ef2aSThomas Huth }
978fcf5ef2aSThomas Huth 
979fcf5ef2aSThomas Huth // 0 or 1: !FCC1
9800c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
981fcf5ef2aSThomas Huth {
982fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
983fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
984fcf5ef2aSThomas Huth }
985fcf5ef2aSThomas Huth 
986fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
9870c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
988fcf5ef2aSThomas Huth {
989fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
990fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
991fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
992fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
993fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
994fcf5ef2aSThomas Huth }
995fcf5ef2aSThomas Huth 
996fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
9970c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
998fcf5ef2aSThomas Huth {
999fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1000fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1001fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1002fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
1003fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1004fcf5ef2aSThomas Huth }
1005fcf5ef2aSThomas Huth 
10060c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
1007fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
1008fcf5ef2aSThomas Huth {
1009fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
1010fcf5ef2aSThomas Huth 
1011fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
1012fcf5ef2aSThomas Huth 
1013fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
1014fcf5ef2aSThomas Huth 
1015fcf5ef2aSThomas Huth     gen_set_label(l1);
1016fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
1017fcf5ef2aSThomas Huth }
1018fcf5ef2aSThomas Huth 
10190c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
1020fcf5ef2aSThomas Huth {
102100ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
102200ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
102300ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
1024fcf5ef2aSThomas Huth 
1025fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
1026fcf5ef2aSThomas Huth }
1027fcf5ef2aSThomas Huth 
1028fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
1029fcf5ef2aSThomas Huth    have been set for a jump */
10300c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
1031fcf5ef2aSThomas Huth {
1032fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
1033fcf5ef2aSThomas Huth         gen_generic_branch(dc);
103499c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
1035fcf5ef2aSThomas Huth     }
1036fcf5ef2aSThomas Huth }
1037fcf5ef2aSThomas Huth 
10380c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
1039fcf5ef2aSThomas Huth {
1040633c4283SRichard Henderson     if (dc->npc & 3) {
1041633c4283SRichard Henderson         switch (dc->npc) {
1042633c4283SRichard Henderson         case JUMP_PC:
1043fcf5ef2aSThomas Huth             gen_generic_branch(dc);
104499c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
1045633c4283SRichard Henderson             break;
1046633c4283SRichard Henderson         case DYNAMIC_PC:
1047633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1048633c4283SRichard Henderson             break;
1049633c4283SRichard Henderson         default:
1050633c4283SRichard Henderson             g_assert_not_reached();
1051633c4283SRichard Henderson         }
1052633c4283SRichard Henderson     } else {
1053fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1054fcf5ef2aSThomas Huth     }
1055fcf5ef2aSThomas Huth }
1056fcf5ef2aSThomas Huth 
10570c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1058fcf5ef2aSThomas Huth {
1059fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1060fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1061ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1062fcf5ef2aSThomas Huth     }
1063fcf5ef2aSThomas Huth }
1064fcf5ef2aSThomas Huth 
10650c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1066fcf5ef2aSThomas Huth {
1067fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1068fcf5ef2aSThomas Huth     save_npc(dc);
1069fcf5ef2aSThomas Huth }
1070fcf5ef2aSThomas Huth 
1071fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1072fcf5ef2aSThomas Huth {
1073fcf5ef2aSThomas Huth     save_state(dc);
1074ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1075af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1076fcf5ef2aSThomas Huth }
1077fcf5ef2aSThomas Huth 
1078186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1079fcf5ef2aSThomas Huth {
1080186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1081186e7890SRichard Henderson 
1082186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1083186e7890SRichard Henderson     dc->delay_excp_list = e;
1084186e7890SRichard Henderson 
1085186e7890SRichard Henderson     e->lab = gen_new_label();
1086186e7890SRichard Henderson     e->excp = excp;
1087186e7890SRichard Henderson     e->pc = dc->pc;
1088186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1089186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1090186e7890SRichard Henderson     e->npc = dc->npc;
1091186e7890SRichard Henderson 
1092186e7890SRichard Henderson     return e->lab;
1093186e7890SRichard Henderson }
1094186e7890SRichard Henderson 
1095186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1096186e7890SRichard Henderson {
1097186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1098186e7890SRichard Henderson }
1099186e7890SRichard Henderson 
1100186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1101186e7890SRichard Henderson {
1102186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1103186e7890SRichard Henderson     TCGLabel *lab;
1104186e7890SRichard Henderson 
1105186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1106186e7890SRichard Henderson 
1107186e7890SRichard Henderson     flush_cond(dc);
1108186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1109186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1110fcf5ef2aSThomas Huth }
1111fcf5ef2aSThomas Huth 
11120c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1113fcf5ef2aSThomas Huth {
1114633c4283SRichard Henderson     if (dc->npc & 3) {
1115633c4283SRichard Henderson         switch (dc->npc) {
1116633c4283SRichard Henderson         case JUMP_PC:
1117fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1118fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
111999c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1120633c4283SRichard Henderson             break;
1121633c4283SRichard Henderson         case DYNAMIC_PC:
1122633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1123fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1124633c4283SRichard Henderson             dc->pc = dc->npc;
1125633c4283SRichard Henderson             break;
1126633c4283SRichard Henderson         default:
1127633c4283SRichard Henderson             g_assert_not_reached();
1128633c4283SRichard Henderson         }
1129fcf5ef2aSThomas Huth     } else {
1130fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1131fcf5ef2aSThomas Huth     }
1132fcf5ef2aSThomas Huth }
1133fcf5ef2aSThomas Huth 
11340c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1135fcf5ef2aSThomas Huth {
1136fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1137fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1138fcf5ef2aSThomas Huth }
1139fcf5ef2aSThomas Huth 
1140fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1141fcf5ef2aSThomas Huth                         DisasContext *dc)
1142fcf5ef2aSThomas Huth {
1143fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1144fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1145fcf5ef2aSThomas Huth         TCG_COND_EQ,
1146fcf5ef2aSThomas Huth         TCG_COND_LE,
1147fcf5ef2aSThomas Huth         TCG_COND_LT,
1148fcf5ef2aSThomas Huth         TCG_COND_LEU,
1149fcf5ef2aSThomas Huth         TCG_COND_LTU,
1150fcf5ef2aSThomas Huth         -1, /* neg */
1151fcf5ef2aSThomas Huth         -1, /* overflow */
1152fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1153fcf5ef2aSThomas Huth         TCG_COND_NE,
1154fcf5ef2aSThomas Huth         TCG_COND_GT,
1155fcf5ef2aSThomas Huth         TCG_COND_GE,
1156fcf5ef2aSThomas Huth         TCG_COND_GTU,
1157fcf5ef2aSThomas Huth         TCG_COND_GEU,
1158fcf5ef2aSThomas Huth         -1, /* pos */
1159fcf5ef2aSThomas Huth         -1, /* no overflow */
1160fcf5ef2aSThomas Huth     };
1161fcf5ef2aSThomas Huth 
1162fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1163fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1164fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1165fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1166fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1167fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1168fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1169fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1170fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1171fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1172fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1173fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1174fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1175fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1176fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1177fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1178fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1179fcf5ef2aSThomas Huth     };
1180fcf5ef2aSThomas Huth 
1181fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1182fcf5ef2aSThomas Huth     TCGv r_dst;
1183fcf5ef2aSThomas Huth 
1184fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1185fcf5ef2aSThomas Huth     if (xcc) {
1186fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1187fcf5ef2aSThomas Huth     } else {
1188fcf5ef2aSThomas Huth         r_src = cpu_psr;
1189fcf5ef2aSThomas Huth     }
1190fcf5ef2aSThomas Huth #else
1191fcf5ef2aSThomas Huth     r_src = cpu_psr;
1192fcf5ef2aSThomas Huth #endif
1193fcf5ef2aSThomas Huth 
1194fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1195fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1196fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1197fcf5ef2aSThomas Huth     do_compare_dst_0:
1198fcf5ef2aSThomas Huth         cmp->is_bool = false;
119900ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1200fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1201fcf5ef2aSThomas Huth         if (!xcc) {
1202fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1203fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1204fcf5ef2aSThomas Huth             break;
1205fcf5ef2aSThomas Huth         }
1206fcf5ef2aSThomas Huth #endif
1207fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1208fcf5ef2aSThomas Huth         break;
1209fcf5ef2aSThomas Huth 
1210fcf5ef2aSThomas Huth     case CC_OP_SUB:
1211fcf5ef2aSThomas Huth         switch (cond) {
1212fcf5ef2aSThomas Huth         case 6:  /* neg */
1213fcf5ef2aSThomas Huth         case 14: /* pos */
1214fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1215fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1216fcf5ef2aSThomas Huth 
1217fcf5ef2aSThomas Huth         case 7: /* overflow */
1218fcf5ef2aSThomas Huth         case 15: /* !overflow */
1219fcf5ef2aSThomas Huth             goto do_dynamic;
1220fcf5ef2aSThomas Huth 
1221fcf5ef2aSThomas Huth         default:
1222fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1223fcf5ef2aSThomas Huth             cmp->is_bool = false;
1224fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1225fcf5ef2aSThomas Huth             if (!xcc) {
1226fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1227fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1228fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1229fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1230fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1231fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1232fcf5ef2aSThomas Huth                 break;
1233fcf5ef2aSThomas Huth             }
1234fcf5ef2aSThomas Huth #endif
1235fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1236fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1237fcf5ef2aSThomas Huth             break;
1238fcf5ef2aSThomas Huth         }
1239fcf5ef2aSThomas Huth         break;
1240fcf5ef2aSThomas Huth 
1241fcf5ef2aSThomas Huth     default:
1242fcf5ef2aSThomas Huth     do_dynamic:
1243ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1244fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1245fcf5ef2aSThomas Huth         /* FALLTHRU */
1246fcf5ef2aSThomas Huth 
1247fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1248fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1249fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1250fcf5ef2aSThomas Huth         cmp->is_bool = true;
1251fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
125200ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1253fcf5ef2aSThomas Huth 
1254fcf5ef2aSThomas Huth         switch (cond) {
1255fcf5ef2aSThomas Huth         case 0x0:
1256fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1257fcf5ef2aSThomas Huth             break;
1258fcf5ef2aSThomas Huth         case 0x1:
1259fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1260fcf5ef2aSThomas Huth             break;
1261fcf5ef2aSThomas Huth         case 0x2:
1262fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1263fcf5ef2aSThomas Huth             break;
1264fcf5ef2aSThomas Huth         case 0x3:
1265fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1266fcf5ef2aSThomas Huth             break;
1267fcf5ef2aSThomas Huth         case 0x4:
1268fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1269fcf5ef2aSThomas Huth             break;
1270fcf5ef2aSThomas Huth         case 0x5:
1271fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1272fcf5ef2aSThomas Huth             break;
1273fcf5ef2aSThomas Huth         case 0x6:
1274fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1275fcf5ef2aSThomas Huth             break;
1276fcf5ef2aSThomas Huth         case 0x7:
1277fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1278fcf5ef2aSThomas Huth             break;
1279fcf5ef2aSThomas Huth         case 0x8:
1280fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1281fcf5ef2aSThomas Huth             break;
1282fcf5ef2aSThomas Huth         case 0x9:
1283fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1284fcf5ef2aSThomas Huth             break;
1285fcf5ef2aSThomas Huth         case 0xa:
1286fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1287fcf5ef2aSThomas Huth             break;
1288fcf5ef2aSThomas Huth         case 0xb:
1289fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1290fcf5ef2aSThomas Huth             break;
1291fcf5ef2aSThomas Huth         case 0xc:
1292fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1293fcf5ef2aSThomas Huth             break;
1294fcf5ef2aSThomas Huth         case 0xd:
1295fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1296fcf5ef2aSThomas Huth             break;
1297fcf5ef2aSThomas Huth         case 0xe:
1298fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1299fcf5ef2aSThomas Huth             break;
1300fcf5ef2aSThomas Huth         case 0xf:
1301fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1302fcf5ef2aSThomas Huth             break;
1303fcf5ef2aSThomas Huth         }
1304fcf5ef2aSThomas Huth         break;
1305fcf5ef2aSThomas Huth     }
1306fcf5ef2aSThomas Huth }
1307fcf5ef2aSThomas Huth 
1308fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1309fcf5ef2aSThomas Huth {
1310fcf5ef2aSThomas Huth     unsigned int offset;
1311fcf5ef2aSThomas Huth     TCGv r_dst;
1312fcf5ef2aSThomas Huth 
1313fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1314fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1315fcf5ef2aSThomas Huth     cmp->is_bool = true;
1316fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
131700ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1318fcf5ef2aSThomas Huth 
1319fcf5ef2aSThomas Huth     switch (cc) {
1320fcf5ef2aSThomas Huth     default:
1321fcf5ef2aSThomas Huth     case 0x0:
1322fcf5ef2aSThomas Huth         offset = 0;
1323fcf5ef2aSThomas Huth         break;
1324fcf5ef2aSThomas Huth     case 0x1:
1325fcf5ef2aSThomas Huth         offset = 32 - 10;
1326fcf5ef2aSThomas Huth         break;
1327fcf5ef2aSThomas Huth     case 0x2:
1328fcf5ef2aSThomas Huth         offset = 34 - 10;
1329fcf5ef2aSThomas Huth         break;
1330fcf5ef2aSThomas Huth     case 0x3:
1331fcf5ef2aSThomas Huth         offset = 36 - 10;
1332fcf5ef2aSThomas Huth         break;
1333fcf5ef2aSThomas Huth     }
1334fcf5ef2aSThomas Huth 
1335fcf5ef2aSThomas Huth     switch (cond) {
1336fcf5ef2aSThomas Huth     case 0x0:
1337fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1338fcf5ef2aSThomas Huth         break;
1339fcf5ef2aSThomas Huth     case 0x1:
1340fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1341fcf5ef2aSThomas Huth         break;
1342fcf5ef2aSThomas Huth     case 0x2:
1343fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1344fcf5ef2aSThomas Huth         break;
1345fcf5ef2aSThomas Huth     case 0x3:
1346fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1347fcf5ef2aSThomas Huth         break;
1348fcf5ef2aSThomas Huth     case 0x4:
1349fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1350fcf5ef2aSThomas Huth         break;
1351fcf5ef2aSThomas Huth     case 0x5:
1352fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1353fcf5ef2aSThomas Huth         break;
1354fcf5ef2aSThomas Huth     case 0x6:
1355fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1356fcf5ef2aSThomas Huth         break;
1357fcf5ef2aSThomas Huth     case 0x7:
1358fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1359fcf5ef2aSThomas Huth         break;
1360fcf5ef2aSThomas Huth     case 0x8:
1361fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1362fcf5ef2aSThomas Huth         break;
1363fcf5ef2aSThomas Huth     case 0x9:
1364fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1365fcf5ef2aSThomas Huth         break;
1366fcf5ef2aSThomas Huth     case 0xa:
1367fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1368fcf5ef2aSThomas Huth         break;
1369fcf5ef2aSThomas Huth     case 0xb:
1370fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1371fcf5ef2aSThomas Huth         break;
1372fcf5ef2aSThomas Huth     case 0xc:
1373fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1374fcf5ef2aSThomas Huth         break;
1375fcf5ef2aSThomas Huth     case 0xd:
1376fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1377fcf5ef2aSThomas Huth         break;
1378fcf5ef2aSThomas Huth     case 0xe:
1379fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1380fcf5ef2aSThomas Huth         break;
1381fcf5ef2aSThomas Huth     case 0xf:
1382fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1383fcf5ef2aSThomas Huth         break;
1384fcf5ef2aSThomas Huth     }
1385fcf5ef2aSThomas Huth }
1386fcf5ef2aSThomas Huth 
1387fcf5ef2aSThomas Huth // Inverted logic
1388ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1389ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1390fcf5ef2aSThomas Huth     TCG_COND_NE,
1391fcf5ef2aSThomas Huth     TCG_COND_GT,
1392fcf5ef2aSThomas Huth     TCG_COND_GE,
1393ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1394fcf5ef2aSThomas Huth     TCG_COND_EQ,
1395fcf5ef2aSThomas Huth     TCG_COND_LE,
1396fcf5ef2aSThomas Huth     TCG_COND_LT,
1397fcf5ef2aSThomas Huth };
1398fcf5ef2aSThomas Huth 
1399fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1400fcf5ef2aSThomas Huth {
1401fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1402fcf5ef2aSThomas Huth     cmp->is_bool = false;
1403fcf5ef2aSThomas Huth     cmp->c1 = r_src;
140400ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1405fcf5ef2aSThomas Huth }
1406fcf5ef2aSThomas Huth 
1407fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
14080c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1409fcf5ef2aSThomas Huth {
1410fcf5ef2aSThomas Huth     switch (fccno) {
1411fcf5ef2aSThomas Huth     case 0:
1412ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1413fcf5ef2aSThomas Huth         break;
1414fcf5ef2aSThomas Huth     case 1:
1415ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1416fcf5ef2aSThomas Huth         break;
1417fcf5ef2aSThomas Huth     case 2:
1418ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1419fcf5ef2aSThomas Huth         break;
1420fcf5ef2aSThomas Huth     case 3:
1421ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1422fcf5ef2aSThomas Huth         break;
1423fcf5ef2aSThomas Huth     }
1424fcf5ef2aSThomas Huth }
1425fcf5ef2aSThomas Huth 
14260c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1427fcf5ef2aSThomas Huth {
1428fcf5ef2aSThomas Huth     switch (fccno) {
1429fcf5ef2aSThomas Huth     case 0:
1430ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1431fcf5ef2aSThomas Huth         break;
1432fcf5ef2aSThomas Huth     case 1:
1433ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1434fcf5ef2aSThomas Huth         break;
1435fcf5ef2aSThomas Huth     case 2:
1436ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1437fcf5ef2aSThomas Huth         break;
1438fcf5ef2aSThomas Huth     case 3:
1439ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1440fcf5ef2aSThomas Huth         break;
1441fcf5ef2aSThomas Huth     }
1442fcf5ef2aSThomas Huth }
1443fcf5ef2aSThomas Huth 
14440c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1445fcf5ef2aSThomas Huth {
1446fcf5ef2aSThomas Huth     switch (fccno) {
1447fcf5ef2aSThomas Huth     case 0:
1448ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1449fcf5ef2aSThomas Huth         break;
1450fcf5ef2aSThomas Huth     case 1:
1451ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1452fcf5ef2aSThomas Huth         break;
1453fcf5ef2aSThomas Huth     case 2:
1454ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1455fcf5ef2aSThomas Huth         break;
1456fcf5ef2aSThomas Huth     case 3:
1457ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1458fcf5ef2aSThomas Huth         break;
1459fcf5ef2aSThomas Huth     }
1460fcf5ef2aSThomas Huth }
1461fcf5ef2aSThomas Huth 
14620c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1463fcf5ef2aSThomas Huth {
1464fcf5ef2aSThomas Huth     switch (fccno) {
1465fcf5ef2aSThomas Huth     case 0:
1466ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1467fcf5ef2aSThomas Huth         break;
1468fcf5ef2aSThomas Huth     case 1:
1469ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1470fcf5ef2aSThomas Huth         break;
1471fcf5ef2aSThomas Huth     case 2:
1472ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1473fcf5ef2aSThomas Huth         break;
1474fcf5ef2aSThomas Huth     case 3:
1475ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1476fcf5ef2aSThomas Huth         break;
1477fcf5ef2aSThomas Huth     }
1478fcf5ef2aSThomas Huth }
1479fcf5ef2aSThomas Huth 
14800c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1481fcf5ef2aSThomas Huth {
1482fcf5ef2aSThomas Huth     switch (fccno) {
1483fcf5ef2aSThomas Huth     case 0:
1484ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1485fcf5ef2aSThomas Huth         break;
1486fcf5ef2aSThomas Huth     case 1:
1487ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1488fcf5ef2aSThomas Huth         break;
1489fcf5ef2aSThomas Huth     case 2:
1490ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1491fcf5ef2aSThomas Huth         break;
1492fcf5ef2aSThomas Huth     case 3:
1493ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1494fcf5ef2aSThomas Huth         break;
1495fcf5ef2aSThomas Huth     }
1496fcf5ef2aSThomas Huth }
1497fcf5ef2aSThomas Huth 
14980c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1499fcf5ef2aSThomas Huth {
1500fcf5ef2aSThomas Huth     switch (fccno) {
1501fcf5ef2aSThomas Huth     case 0:
1502ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1503fcf5ef2aSThomas Huth         break;
1504fcf5ef2aSThomas Huth     case 1:
1505ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1506fcf5ef2aSThomas Huth         break;
1507fcf5ef2aSThomas Huth     case 2:
1508ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1509fcf5ef2aSThomas Huth         break;
1510fcf5ef2aSThomas Huth     case 3:
1511ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1512fcf5ef2aSThomas Huth         break;
1513fcf5ef2aSThomas Huth     }
1514fcf5ef2aSThomas Huth }
1515fcf5ef2aSThomas Huth 
1516fcf5ef2aSThomas Huth #else
1517fcf5ef2aSThomas Huth 
15180c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1519fcf5ef2aSThomas Huth {
1520ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1521fcf5ef2aSThomas Huth }
1522fcf5ef2aSThomas Huth 
15230c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1524fcf5ef2aSThomas Huth {
1525ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1526fcf5ef2aSThomas Huth }
1527fcf5ef2aSThomas Huth 
15280c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1529fcf5ef2aSThomas Huth {
1530ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1531fcf5ef2aSThomas Huth }
1532fcf5ef2aSThomas Huth 
15330c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1534fcf5ef2aSThomas Huth {
1535ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1536fcf5ef2aSThomas Huth }
1537fcf5ef2aSThomas Huth 
15380c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1539fcf5ef2aSThomas Huth {
1540ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1541fcf5ef2aSThomas Huth }
1542fcf5ef2aSThomas Huth 
15430c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1544fcf5ef2aSThomas Huth {
1545ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1546fcf5ef2aSThomas Huth }
1547fcf5ef2aSThomas Huth #endif
1548fcf5ef2aSThomas Huth 
1549fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1550fcf5ef2aSThomas Huth {
1551fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1552fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1553fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1554fcf5ef2aSThomas Huth }
1555fcf5ef2aSThomas Huth 
1556fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1557fcf5ef2aSThomas Huth {
1558fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1559fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1560fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1561fcf5ef2aSThomas Huth         return 1;
1562fcf5ef2aSThomas Huth     }
1563fcf5ef2aSThomas Huth #endif
1564fcf5ef2aSThomas Huth     return 0;
1565fcf5ef2aSThomas Huth }
1566fcf5ef2aSThomas Huth 
15670c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1568fcf5ef2aSThomas Huth {
1569fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1570fcf5ef2aSThomas Huth }
1571fcf5ef2aSThomas Huth 
15720c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs,
1573fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1574fcf5ef2aSThomas Huth {
1575fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1576fcf5ef2aSThomas Huth 
1577fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1578fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1579fcf5ef2aSThomas Huth 
1580ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1581ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1582fcf5ef2aSThomas Huth 
1583fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1584fcf5ef2aSThomas Huth }
1585fcf5ef2aSThomas Huth 
15860c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1587fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i32, TCGv_i32))
1588fcf5ef2aSThomas Huth {
1589fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1590fcf5ef2aSThomas Huth 
1591fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1592fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1593fcf5ef2aSThomas Huth 
1594fcf5ef2aSThomas Huth     gen(dst, src);
1595fcf5ef2aSThomas Huth 
1596fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1597fcf5ef2aSThomas Huth }
1598fcf5ef2aSThomas Huth 
15990c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1600fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1601fcf5ef2aSThomas Huth {
1602fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1603fcf5ef2aSThomas Huth 
1604fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1605fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1606fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1607fcf5ef2aSThomas Huth 
1608ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1609ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1610fcf5ef2aSThomas Huth 
1611fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1612fcf5ef2aSThomas Huth }
1613fcf5ef2aSThomas Huth 
1614fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16150c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1616fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1617fcf5ef2aSThomas Huth {
1618fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1619fcf5ef2aSThomas Huth 
1620fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1621fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1622fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1623fcf5ef2aSThomas Huth 
1624fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1625fcf5ef2aSThomas Huth 
1626fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1627fcf5ef2aSThomas Huth }
1628fcf5ef2aSThomas Huth #endif
1629fcf5ef2aSThomas Huth 
16300c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1631fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1632fcf5ef2aSThomas Huth {
1633fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1634fcf5ef2aSThomas Huth 
1635fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1636fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1637fcf5ef2aSThomas Huth 
1638ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1639ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1640fcf5ef2aSThomas Huth 
1641fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1642fcf5ef2aSThomas Huth }
1643fcf5ef2aSThomas Huth 
1644fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16450c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1646fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_i64))
1647fcf5ef2aSThomas Huth {
1648fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1649fcf5ef2aSThomas Huth 
1650fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1651fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1652fcf5ef2aSThomas Huth 
1653fcf5ef2aSThomas Huth     gen(dst, src);
1654fcf5ef2aSThomas Huth 
1655fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1656fcf5ef2aSThomas Huth }
1657fcf5ef2aSThomas Huth #endif
1658fcf5ef2aSThomas Huth 
16590c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1660fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1661fcf5ef2aSThomas Huth {
1662fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1663fcf5ef2aSThomas Huth 
1664fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1665fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1666fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1667fcf5ef2aSThomas Huth 
1668ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1669ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1670fcf5ef2aSThomas Huth 
1671fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1672fcf5ef2aSThomas Huth }
1673fcf5ef2aSThomas Huth 
1674fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16750c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1676fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1677fcf5ef2aSThomas Huth {
1678fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1679fcf5ef2aSThomas Huth 
1680fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1681fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1682fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1683fcf5ef2aSThomas Huth 
1684fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1685fcf5ef2aSThomas Huth 
1686fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1687fcf5ef2aSThomas Huth }
1688fcf5ef2aSThomas Huth 
16890c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1690fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1691fcf5ef2aSThomas Huth {
1692fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1693fcf5ef2aSThomas Huth 
1694fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1695fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1696fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1697fcf5ef2aSThomas Huth 
1698fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1699fcf5ef2aSThomas Huth 
1700fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1701fcf5ef2aSThomas Huth }
1702fcf5ef2aSThomas Huth 
17030c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1704fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1705fcf5ef2aSThomas Huth {
1706fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1707fcf5ef2aSThomas Huth 
1708fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1709fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1710fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1711fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1712fcf5ef2aSThomas Huth 
1713fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1714fcf5ef2aSThomas Huth 
1715fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1716fcf5ef2aSThomas Huth }
1717fcf5ef2aSThomas Huth #endif
1718fcf5ef2aSThomas Huth 
17190c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1720fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1721fcf5ef2aSThomas Huth {
1722fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1723fcf5ef2aSThomas Huth 
1724ad75a51eSRichard Henderson     gen(tcg_env);
1725ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1726fcf5ef2aSThomas Huth 
1727fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1728fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1729fcf5ef2aSThomas Huth }
1730fcf5ef2aSThomas Huth 
1731fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17320c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1733fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1734fcf5ef2aSThomas Huth {
1735fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1736fcf5ef2aSThomas Huth 
1737ad75a51eSRichard Henderson     gen(tcg_env);
1738fcf5ef2aSThomas Huth 
1739fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1740fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1741fcf5ef2aSThomas Huth }
1742fcf5ef2aSThomas Huth #endif
1743fcf5ef2aSThomas Huth 
17440c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1745fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1746fcf5ef2aSThomas Huth {
1747fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1748fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1749fcf5ef2aSThomas Huth 
1750ad75a51eSRichard Henderson     gen(tcg_env);
1751ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1752fcf5ef2aSThomas Huth 
1753fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1754fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1755fcf5ef2aSThomas Huth }
1756fcf5ef2aSThomas Huth 
17570c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1758fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1759fcf5ef2aSThomas Huth {
1760fcf5ef2aSThomas Huth     TCGv_i64 dst;
1761fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1762fcf5ef2aSThomas Huth 
1763fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1764fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1765fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1766fcf5ef2aSThomas Huth 
1767ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1768ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1769fcf5ef2aSThomas Huth 
1770fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1771fcf5ef2aSThomas Huth }
1772fcf5ef2aSThomas Huth 
17730c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1774fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1775fcf5ef2aSThomas Huth {
1776fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1777fcf5ef2aSThomas Huth 
1778fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1779fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1780fcf5ef2aSThomas Huth 
1781ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1782ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1783fcf5ef2aSThomas Huth 
1784fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1785fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1786fcf5ef2aSThomas Huth }
1787fcf5ef2aSThomas Huth 
1788fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17890c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1790fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1791fcf5ef2aSThomas Huth {
1792fcf5ef2aSThomas Huth     TCGv_i64 dst;
1793fcf5ef2aSThomas Huth     TCGv_i32 src;
1794fcf5ef2aSThomas Huth 
1795fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1796fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1797fcf5ef2aSThomas Huth 
1798ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1799ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1800fcf5ef2aSThomas Huth 
1801fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1802fcf5ef2aSThomas Huth }
1803fcf5ef2aSThomas Huth #endif
1804fcf5ef2aSThomas Huth 
18050c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1806fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1807fcf5ef2aSThomas Huth {
1808fcf5ef2aSThomas Huth     TCGv_i64 dst;
1809fcf5ef2aSThomas Huth     TCGv_i32 src;
1810fcf5ef2aSThomas Huth 
1811fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1812fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1813fcf5ef2aSThomas Huth 
1814ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1815fcf5ef2aSThomas Huth 
1816fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1817fcf5ef2aSThomas Huth }
1818fcf5ef2aSThomas Huth 
18190c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1820fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1821fcf5ef2aSThomas Huth {
1822fcf5ef2aSThomas Huth     TCGv_i32 dst;
1823fcf5ef2aSThomas Huth     TCGv_i64 src;
1824fcf5ef2aSThomas Huth 
1825fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1826fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1827fcf5ef2aSThomas Huth 
1828ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1829ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1830fcf5ef2aSThomas Huth 
1831fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1832fcf5ef2aSThomas Huth }
1833fcf5ef2aSThomas Huth 
18340c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1835fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1836fcf5ef2aSThomas Huth {
1837fcf5ef2aSThomas Huth     TCGv_i32 dst;
1838fcf5ef2aSThomas Huth 
1839fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1840fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1841fcf5ef2aSThomas Huth 
1842ad75a51eSRichard Henderson     gen(dst, tcg_env);
1843ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1844fcf5ef2aSThomas Huth 
1845fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1846fcf5ef2aSThomas Huth }
1847fcf5ef2aSThomas Huth 
18480c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1849fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1850fcf5ef2aSThomas Huth {
1851fcf5ef2aSThomas Huth     TCGv_i64 dst;
1852fcf5ef2aSThomas Huth 
1853fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1854fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1855fcf5ef2aSThomas Huth 
1856ad75a51eSRichard Henderson     gen(dst, tcg_env);
1857ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1858fcf5ef2aSThomas Huth 
1859fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1860fcf5ef2aSThomas Huth }
1861fcf5ef2aSThomas Huth 
18620c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1863fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1864fcf5ef2aSThomas Huth {
1865fcf5ef2aSThomas Huth     TCGv_i32 src;
1866fcf5ef2aSThomas Huth 
1867fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1868fcf5ef2aSThomas Huth 
1869ad75a51eSRichard Henderson     gen(tcg_env, src);
1870fcf5ef2aSThomas Huth 
1871fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1872fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1873fcf5ef2aSThomas Huth }
1874fcf5ef2aSThomas Huth 
18750c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1876fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1877fcf5ef2aSThomas Huth {
1878fcf5ef2aSThomas Huth     TCGv_i64 src;
1879fcf5ef2aSThomas Huth 
1880fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1881fcf5ef2aSThomas Huth 
1882ad75a51eSRichard Henderson     gen(tcg_env, src);
1883fcf5ef2aSThomas Huth 
1884fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1885fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1886fcf5ef2aSThomas Huth }
1887fcf5ef2aSThomas Huth 
1888fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
188914776ab5STony Nguyen                      TCGv addr, int mmu_idx, MemOp memop)
1890fcf5ef2aSThomas Huth {
1891fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1892316b6783SRichard Henderson     tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN);
1893fcf5ef2aSThomas Huth }
1894fcf5ef2aSThomas Huth 
1895fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
1896fcf5ef2aSThomas Huth {
189700ab7e61SRichard Henderson     TCGv m1 = tcg_constant_tl(0xff);
1898fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1899fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
1900fcf5ef2aSThomas Huth }
1901fcf5ef2aSThomas Huth 
1902fcf5ef2aSThomas Huth /* asi moves */
1903fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
1904fcf5ef2aSThomas Huth typedef enum {
1905fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1906fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1907fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1908fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1909fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1910fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1911fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1912fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1913fcf5ef2aSThomas Huth } ASIType;
1914fcf5ef2aSThomas Huth 
1915fcf5ef2aSThomas Huth typedef struct {
1916fcf5ef2aSThomas Huth     ASIType type;
1917fcf5ef2aSThomas Huth     int asi;
1918fcf5ef2aSThomas Huth     int mem_idx;
191914776ab5STony Nguyen     MemOp memop;
1920fcf5ef2aSThomas Huth } DisasASI;
1921fcf5ef2aSThomas Huth 
1922*811cc0b0SRichard Henderson /*
1923*811cc0b0SRichard Henderson  * Build DisasASI.
1924*811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1925*811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1926*811cc0b0SRichard Henderson  */
1927*811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1928fcf5ef2aSThomas Huth {
1929fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1930fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1931fcf5ef2aSThomas Huth 
1932*811cc0b0SRichard Henderson     if (asi == -1) {
1933*811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1934*811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1935*811cc0b0SRichard Henderson         goto done;
1936*811cc0b0SRichard Henderson     }
1937*811cc0b0SRichard Henderson 
1938fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1939fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1940*811cc0b0SRichard Henderson     if (asi < 0) {
1941fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1942fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1943fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1944fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1945fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1946fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1947fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1948fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1949fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1950fcf5ef2aSThomas Huth         switch (asi) {
1951fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1952fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1953fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1954fcf5ef2aSThomas Huth             break;
1955fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1956fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1957fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1958fcf5ef2aSThomas Huth             break;
1959fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1960fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1961fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1962fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1963fcf5ef2aSThomas Huth             break;
1964fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1965fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1966fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1967fcf5ef2aSThomas Huth             break;
1968fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1969fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1970fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1971fcf5ef2aSThomas Huth             break;
1972fcf5ef2aSThomas Huth         }
19736e10f37cSKONRAD Frederic 
19746e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
19756e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
19766e10f37cSKONRAD Frederic          */
19776e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1978fcf5ef2aSThomas Huth     } else {
1979fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1980fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1981fcf5ef2aSThomas Huth     }
1982fcf5ef2aSThomas Huth #else
1983*811cc0b0SRichard Henderson     if (asi < 0) {
1984fcf5ef2aSThomas Huth         asi = dc->asi;
1985fcf5ef2aSThomas Huth     }
1986fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1987fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1988fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1989fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1990fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1991fcf5ef2aSThomas Huth        done properly in the helper.  */
1992fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1993fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1994fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1995fcf5ef2aSThomas Huth     } else {
1996fcf5ef2aSThomas Huth         switch (asi) {
1997fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1998fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1999fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
2000fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
2001fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
2002fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
2003fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2004fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2005fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
2006fcf5ef2aSThomas Huth             break;
2007fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
2008fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
2009fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2010fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2011fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2012fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
20139a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
201484f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
20159a10756dSArtyom Tarasenko             } else {
2016fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
20179a10756dSArtyom Tarasenko             }
2018fcf5ef2aSThomas Huth             break;
2019fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
2020fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
2021fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2022fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2023fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2024fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2025fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2026fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2027fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
2028fcf5ef2aSThomas Huth             break;
2029fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
2030fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
2031fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2032fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2033fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2034fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2035fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2036fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2037fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
2038fcf5ef2aSThomas Huth             break;
2039fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
2040fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
2041fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2042fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2043fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2044fcf5ef2aSThomas Huth         case ASI_BLK_S:
2045fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2046fcf5ef2aSThomas Huth         case ASI_FL8_S:
2047fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2048fcf5ef2aSThomas Huth         case ASI_FL16_S:
2049fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2050fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
2051fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
2052fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
2053fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
2054fcf5ef2aSThomas Huth             }
2055fcf5ef2aSThomas Huth             break;
2056fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
2057fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
2058fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2059fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2060fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2061fcf5ef2aSThomas Huth         case ASI_BLK_P:
2062fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2063fcf5ef2aSThomas Huth         case ASI_FL8_P:
2064fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2065fcf5ef2aSThomas Huth         case ASI_FL16_P:
2066fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2067fcf5ef2aSThomas Huth             break;
2068fcf5ef2aSThomas Huth         }
2069fcf5ef2aSThomas Huth         switch (asi) {
2070fcf5ef2aSThomas Huth         case ASI_REAL:
2071fcf5ef2aSThomas Huth         case ASI_REAL_IO:
2072fcf5ef2aSThomas Huth         case ASI_REAL_L:
2073fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
2074fcf5ef2aSThomas Huth         case ASI_N:
2075fcf5ef2aSThomas Huth         case ASI_NL:
2076fcf5ef2aSThomas Huth         case ASI_AIUP:
2077fcf5ef2aSThomas Huth         case ASI_AIUPL:
2078fcf5ef2aSThomas Huth         case ASI_AIUS:
2079fcf5ef2aSThomas Huth         case ASI_AIUSL:
2080fcf5ef2aSThomas Huth         case ASI_S:
2081fcf5ef2aSThomas Huth         case ASI_SL:
2082fcf5ef2aSThomas Huth         case ASI_P:
2083fcf5ef2aSThomas Huth         case ASI_PL:
2084fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2085fcf5ef2aSThomas Huth             break;
2086fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
2087fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
2088fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2089fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2090fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2091fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2092fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2093fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2094fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2095fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2096fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2097fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2098fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2099fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2100fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2101fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2102fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2103fcf5ef2aSThomas Huth             break;
2104fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2105fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2106fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2107fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2108fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2109fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2110fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2111fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2112fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2113fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2114fcf5ef2aSThomas Huth         case ASI_BLK_S:
2115fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2116fcf5ef2aSThomas Huth         case ASI_BLK_P:
2117fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2118fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2119fcf5ef2aSThomas Huth             break;
2120fcf5ef2aSThomas Huth         case ASI_FL8_S:
2121fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2122fcf5ef2aSThomas Huth         case ASI_FL8_P:
2123fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2124fcf5ef2aSThomas Huth             memop = MO_UB;
2125fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2126fcf5ef2aSThomas Huth             break;
2127fcf5ef2aSThomas Huth         case ASI_FL16_S:
2128fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2129fcf5ef2aSThomas Huth         case ASI_FL16_P:
2130fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2131fcf5ef2aSThomas Huth             memop = MO_TEUW;
2132fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2133fcf5ef2aSThomas Huth             break;
2134fcf5ef2aSThomas Huth         }
2135fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2136fcf5ef2aSThomas Huth         if (asi & 8) {
2137fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2138fcf5ef2aSThomas Huth         }
2139fcf5ef2aSThomas Huth     }
2140fcf5ef2aSThomas Huth #endif
2141fcf5ef2aSThomas Huth 
2142*811cc0b0SRichard Henderson  done:
2143fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2144fcf5ef2aSThomas Huth }
2145fcf5ef2aSThomas Huth 
2146*811cc0b0SRichard Henderson static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop)
2147*811cc0b0SRichard Henderson {
2148*811cc0b0SRichard Henderson     int asi = IS_IMM ? -2 : GET_FIELD(insn, 19, 26);
2149*811cc0b0SRichard Henderson     return resolve_asi(dc, asi, memop);
2150*811cc0b0SRichard Henderson }
2151*811cc0b0SRichard Henderson 
2152fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
215314776ab5STony Nguyen                        int insn, MemOp memop)
2154fcf5ef2aSThomas Huth {
2155fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2156fcf5ef2aSThomas Huth 
2157fcf5ef2aSThomas Huth     switch (da.type) {
2158fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2159fcf5ef2aSThomas Huth         break;
2160fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2161fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2162fcf5ef2aSThomas Huth         break;
2163fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2164fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2165316b6783SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN);
2166fcf5ef2aSThomas Huth         break;
2167fcf5ef2aSThomas Huth     default:
2168fcf5ef2aSThomas Huth         {
216900ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2170316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2171fcf5ef2aSThomas Huth 
2172fcf5ef2aSThomas Huth             save_state(dc);
2173fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2174ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2175fcf5ef2aSThomas Huth #else
2176fcf5ef2aSThomas Huth             {
2177fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2178ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2179fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2180fcf5ef2aSThomas Huth             }
2181fcf5ef2aSThomas Huth #endif
2182fcf5ef2aSThomas Huth         }
2183fcf5ef2aSThomas Huth         break;
2184fcf5ef2aSThomas Huth     }
2185fcf5ef2aSThomas Huth }
2186fcf5ef2aSThomas Huth 
2187fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
218814776ab5STony Nguyen                        int insn, MemOp memop)
2189fcf5ef2aSThomas Huth {
2190fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2191fcf5ef2aSThomas Huth 
2192fcf5ef2aSThomas Huth     switch (da.type) {
2193fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2194fcf5ef2aSThomas Huth         break;
2195fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
21963390537bSArtyom Tarasenko #ifndef TARGET_SPARC64
2197fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2198fcf5ef2aSThomas Huth         break;
21993390537bSArtyom Tarasenko #else
22003390537bSArtyom Tarasenko         if (!(dc->def->features & CPU_FEATURE_HYPV)) {
22013390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
22023390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
22033390537bSArtyom Tarasenko             return;
22043390537bSArtyom Tarasenko         }
22053390537bSArtyom Tarasenko         /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
22063390537bSArtyom Tarasenko          * are ST_BLKINIT_ ASIs */
22073390537bSArtyom Tarasenko #endif
2208fc0cd867SChen Qun         /* fall through */
2209fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2210fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2211316b6783SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN);
2212fcf5ef2aSThomas Huth         break;
2213fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
2214fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2215fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2216fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2217fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2218fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2219fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2220fcf5ef2aSThomas Huth         {
2221fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2222fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
222300ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2224fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2225fcf5ef2aSThomas Huth             int i;
2226fcf5ef2aSThomas Huth 
2227fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2228fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2229fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2230fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2231fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2232fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
2233fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
2234fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2235fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2236fcf5ef2aSThomas Huth             }
2237fcf5ef2aSThomas Huth         }
2238fcf5ef2aSThomas Huth         break;
2239fcf5ef2aSThomas Huth #endif
2240fcf5ef2aSThomas Huth     default:
2241fcf5ef2aSThomas Huth         {
224200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2243316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2244fcf5ef2aSThomas Huth 
2245fcf5ef2aSThomas Huth             save_state(dc);
2246fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2247ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2248fcf5ef2aSThomas Huth #else
2249fcf5ef2aSThomas Huth             {
2250fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2251fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2252ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2253fcf5ef2aSThomas Huth             }
2254fcf5ef2aSThomas Huth #endif
2255fcf5ef2aSThomas Huth 
2256fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2257fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2258fcf5ef2aSThomas Huth         }
2259fcf5ef2aSThomas Huth         break;
2260fcf5ef2aSThomas Huth     }
2261fcf5ef2aSThomas Huth }
2262fcf5ef2aSThomas Huth 
2263fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
2264fcf5ef2aSThomas Huth                          TCGv addr, int insn)
2265fcf5ef2aSThomas Huth {
2266fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2267fcf5ef2aSThomas Huth 
2268fcf5ef2aSThomas Huth     switch (da.type) {
2269fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2270fcf5ef2aSThomas Huth         break;
2271fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2272fcf5ef2aSThomas Huth         gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
2273fcf5ef2aSThomas Huth         break;
2274fcf5ef2aSThomas Huth     default:
2275fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2276fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2277fcf5ef2aSThomas Huth         break;
2278fcf5ef2aSThomas Huth     }
2279fcf5ef2aSThomas Huth }
2280fcf5ef2aSThomas Huth 
2281fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2282fcf5ef2aSThomas Huth                         int insn, int rd)
2283fcf5ef2aSThomas Huth {
2284fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2285fcf5ef2aSThomas Huth     TCGv oldv;
2286fcf5ef2aSThomas Huth 
2287fcf5ef2aSThomas Huth     switch (da.type) {
2288fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2289fcf5ef2aSThomas Huth         return;
2290fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2291fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2292fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2293316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2294fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2295fcf5ef2aSThomas Huth         break;
2296fcf5ef2aSThomas Huth     default:
2297fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2298fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2299fcf5ef2aSThomas Huth         break;
2300fcf5ef2aSThomas Huth     }
2301fcf5ef2aSThomas Huth }
2302fcf5ef2aSThomas Huth 
2303fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
2304fcf5ef2aSThomas Huth {
2305fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_UB);
2306fcf5ef2aSThomas Huth 
2307fcf5ef2aSThomas Huth     switch (da.type) {
2308fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2309fcf5ef2aSThomas Huth         break;
2310fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2311fcf5ef2aSThomas Huth         gen_ldstub(dc, dst, addr, da.mem_idx);
2312fcf5ef2aSThomas Huth         break;
2313fcf5ef2aSThomas Huth     default:
23143db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
23153db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2316af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2317ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
23183db010c3SRichard Henderson         } else {
231900ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
232000ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
23213db010c3SRichard Henderson             TCGv_i64 s64, t64;
23223db010c3SRichard Henderson 
23233db010c3SRichard Henderson             save_state(dc);
23243db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2325ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
23263db010c3SRichard Henderson 
232700ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2328ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
23293db010c3SRichard Henderson 
23303db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
23313db010c3SRichard Henderson 
23323db010c3SRichard Henderson             /* End the TB.  */
23333db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
23343db010c3SRichard Henderson         }
2335fcf5ef2aSThomas Huth         break;
2336fcf5ef2aSThomas Huth     }
2337fcf5ef2aSThomas Huth }
2338fcf5ef2aSThomas Huth #endif
2339fcf5ef2aSThomas Huth 
2340fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2341fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr,
2342fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2343fcf5ef2aSThomas Huth {
2344fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2345fcf5ef2aSThomas Huth     TCGv_i32 d32;
2346fcf5ef2aSThomas Huth     TCGv_i64 d64;
2347fcf5ef2aSThomas Huth 
2348fcf5ef2aSThomas Huth     switch (da.type) {
2349fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2350fcf5ef2aSThomas Huth         break;
2351fcf5ef2aSThomas Huth 
2352fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2353fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2354fcf5ef2aSThomas Huth         switch (size) {
2355fcf5ef2aSThomas Huth         case 4:
2356fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
2357316b6783SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2358fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2359fcf5ef2aSThomas Huth             break;
2360fcf5ef2aSThomas Huth         case 8:
2361fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2362fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2363fcf5ef2aSThomas Huth             break;
2364fcf5ef2aSThomas Huth         case 16:
2365fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
2366fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2367fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2368fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
2369fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2370fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2371fcf5ef2aSThomas Huth             break;
2372fcf5ef2aSThomas Huth         default:
2373fcf5ef2aSThomas Huth             g_assert_not_reached();
2374fcf5ef2aSThomas Huth         }
2375fcf5ef2aSThomas Huth         break;
2376fcf5ef2aSThomas Huth 
2377fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2378fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
2379fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
238014776ab5STony Nguyen             MemOp memop;
2381fcf5ef2aSThomas Huth             TCGv eight;
2382fcf5ef2aSThomas Huth             int i;
2383fcf5ef2aSThomas Huth 
2384fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2385fcf5ef2aSThomas Huth 
2386fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2387fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
238800ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2389fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2390fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2391fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2392fcf5ef2aSThomas Huth                 if (i == 7) {
2393fcf5ef2aSThomas Huth                     break;
2394fcf5ef2aSThomas Huth                 }
2395fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2396fcf5ef2aSThomas Huth                 memop = da.memop;
2397fcf5ef2aSThomas Huth             }
2398fcf5ef2aSThomas Huth         } else {
2399fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2400fcf5ef2aSThomas Huth         }
2401fcf5ef2aSThomas Huth         break;
2402fcf5ef2aSThomas Huth 
2403fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2404fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
2405fcf5ef2aSThomas Huth         if (size == 8) {
2406fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2407316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2408316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2409fcf5ef2aSThomas Huth         } else {
2410fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2411fcf5ef2aSThomas Huth         }
2412fcf5ef2aSThomas Huth         break;
2413fcf5ef2aSThomas Huth 
2414fcf5ef2aSThomas Huth     default:
2415fcf5ef2aSThomas Huth         {
241600ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2417316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN);
2418fcf5ef2aSThomas Huth 
2419fcf5ef2aSThomas Huth             save_state(dc);
2420fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2421fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2422fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2423fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2424fcf5ef2aSThomas Huth             switch (size) {
2425fcf5ef2aSThomas Huth             case 4:
2426fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2427ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2428fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2429fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2430fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2431fcf5ef2aSThomas Huth                 break;
2432fcf5ef2aSThomas Huth             case 8:
2433ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop);
2434fcf5ef2aSThomas Huth                 break;
2435fcf5ef2aSThomas Huth             case 16:
2436fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2437ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2438fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(addr, addr, 8);
2439ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop);
2440fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2441fcf5ef2aSThomas Huth                 break;
2442fcf5ef2aSThomas Huth             default:
2443fcf5ef2aSThomas Huth                 g_assert_not_reached();
2444fcf5ef2aSThomas Huth             }
2445fcf5ef2aSThomas Huth         }
2446fcf5ef2aSThomas Huth         break;
2447fcf5ef2aSThomas Huth     }
2448fcf5ef2aSThomas Huth }
2449fcf5ef2aSThomas Huth 
2450fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr,
2451fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2452fcf5ef2aSThomas Huth {
2453fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2454fcf5ef2aSThomas Huth     TCGv_i32 d32;
2455fcf5ef2aSThomas Huth 
2456fcf5ef2aSThomas Huth     switch (da.type) {
2457fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2458fcf5ef2aSThomas Huth         break;
2459fcf5ef2aSThomas Huth 
2460fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2461fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2462fcf5ef2aSThomas Huth         switch (size) {
2463fcf5ef2aSThomas Huth         case 4:
2464fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
2465316b6783SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2466fcf5ef2aSThomas Huth             break;
2467fcf5ef2aSThomas Huth         case 8:
2468fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2469fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2470fcf5ef2aSThomas Huth             break;
2471fcf5ef2aSThomas Huth         case 16:
2472fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2473fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2474fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2475fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2476fcf5ef2aSThomas Huth                write.  */
2477fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2478fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_16);
2479fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2480fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
2481fcf5ef2aSThomas Huth             break;
2482fcf5ef2aSThomas Huth         default:
2483fcf5ef2aSThomas Huth             g_assert_not_reached();
2484fcf5ef2aSThomas Huth         }
2485fcf5ef2aSThomas Huth         break;
2486fcf5ef2aSThomas Huth 
2487fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2488fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
2489fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
249014776ab5STony Nguyen             MemOp memop;
2491fcf5ef2aSThomas Huth             TCGv eight;
2492fcf5ef2aSThomas Huth             int i;
2493fcf5ef2aSThomas Huth 
2494fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2495fcf5ef2aSThomas Huth 
2496fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2497fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
249800ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2499fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2500fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2501fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2502fcf5ef2aSThomas Huth                 if (i == 7) {
2503fcf5ef2aSThomas Huth                     break;
2504fcf5ef2aSThomas Huth                 }
2505fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2506fcf5ef2aSThomas Huth                 memop = da.memop;
2507fcf5ef2aSThomas Huth             }
2508fcf5ef2aSThomas Huth         } else {
2509fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2510fcf5ef2aSThomas Huth         }
2511fcf5ef2aSThomas Huth         break;
2512fcf5ef2aSThomas Huth 
2513fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2514fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
2515fcf5ef2aSThomas Huth         if (size == 8) {
2516fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2517316b6783SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2518316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2519fcf5ef2aSThomas Huth         } else {
2520fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2521fcf5ef2aSThomas Huth         }
2522fcf5ef2aSThomas Huth         break;
2523fcf5ef2aSThomas Huth 
2524fcf5ef2aSThomas Huth     default:
2525fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2526fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2527fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2528fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2529fcf5ef2aSThomas Huth         break;
2530fcf5ef2aSThomas Huth     }
2531fcf5ef2aSThomas Huth }
2532fcf5ef2aSThomas Huth 
2533fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2534fcf5ef2aSThomas Huth {
2535fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2536fcf5ef2aSThomas Huth     TCGv_i64 hi = gen_dest_gpr(dc, rd);
2537fcf5ef2aSThomas Huth     TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
2538fcf5ef2aSThomas Huth 
2539fcf5ef2aSThomas Huth     switch (da.type) {
2540fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2541fcf5ef2aSThomas Huth         return;
2542fcf5ef2aSThomas Huth 
2543fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2544fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2545fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2546fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2547fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2548fcf5ef2aSThomas Huth         break;
2549fcf5ef2aSThomas Huth 
2550fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2551fcf5ef2aSThomas Huth         {
2552fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2553fcf5ef2aSThomas Huth 
2554fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2555316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN);
2556fcf5ef2aSThomas Huth 
2557fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2558fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2559fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2560fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2561fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2562fcf5ef2aSThomas Huth             } else {
2563fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2564fcf5ef2aSThomas Huth             }
2565fcf5ef2aSThomas Huth         }
2566fcf5ef2aSThomas Huth         break;
2567fcf5ef2aSThomas Huth 
2568fcf5ef2aSThomas Huth     default:
2569fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2570fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2571fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2572fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2573fcf5ef2aSThomas Huth         {
257400ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
257500ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2576fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2577fcf5ef2aSThomas Huth 
2578fcf5ef2aSThomas Huth             save_state(dc);
2579ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2580fcf5ef2aSThomas Huth 
2581fcf5ef2aSThomas Huth             /* See above.  */
2582fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2583fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2584fcf5ef2aSThomas Huth             } else {
2585fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2586fcf5ef2aSThomas Huth             }
2587fcf5ef2aSThomas Huth         }
2588fcf5ef2aSThomas Huth         break;
2589fcf5ef2aSThomas Huth     }
2590fcf5ef2aSThomas Huth 
2591fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2592fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2593fcf5ef2aSThomas Huth }
2594fcf5ef2aSThomas Huth 
2595fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2596fcf5ef2aSThomas Huth                          int insn, int rd)
2597fcf5ef2aSThomas Huth {
2598fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2599fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2600fcf5ef2aSThomas Huth 
2601fcf5ef2aSThomas Huth     switch (da.type) {
2602fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2603fcf5ef2aSThomas Huth         break;
2604fcf5ef2aSThomas Huth 
2605fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2606fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2607fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2608fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2609fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
2610fcf5ef2aSThomas Huth         break;
2611fcf5ef2aSThomas Huth 
2612fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2613fcf5ef2aSThomas Huth         {
2614fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2615fcf5ef2aSThomas Huth 
2616fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2617fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2618fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2619fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2620fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2621fcf5ef2aSThomas Huth             } else {
2622fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2623fcf5ef2aSThomas Huth             }
2624fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2625316b6783SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2626fcf5ef2aSThomas Huth         }
2627fcf5ef2aSThomas Huth         break;
2628fcf5ef2aSThomas Huth 
2629fcf5ef2aSThomas Huth     default:
2630fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2631fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2632fcf5ef2aSThomas Huth         {
263300ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
263400ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2635fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2636fcf5ef2aSThomas Huth 
2637fcf5ef2aSThomas Huth             /* See above.  */
2638fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2639fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2640fcf5ef2aSThomas Huth             } else {
2641fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2642fcf5ef2aSThomas Huth             }
2643fcf5ef2aSThomas Huth 
2644fcf5ef2aSThomas Huth             save_state(dc);
2645ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2646fcf5ef2aSThomas Huth         }
2647fcf5ef2aSThomas Huth         break;
2648fcf5ef2aSThomas Huth     }
2649fcf5ef2aSThomas Huth }
2650fcf5ef2aSThomas Huth 
2651fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2652fcf5ef2aSThomas Huth                          int insn, int rd)
2653fcf5ef2aSThomas Huth {
2654fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2655fcf5ef2aSThomas Huth     TCGv oldv;
2656fcf5ef2aSThomas Huth 
2657fcf5ef2aSThomas Huth     switch (da.type) {
2658fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2659fcf5ef2aSThomas Huth         return;
2660fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2661fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2662fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2663316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2664fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2665fcf5ef2aSThomas Huth         break;
2666fcf5ef2aSThomas Huth     default:
2667fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2668fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2669fcf5ef2aSThomas Huth         break;
2670fcf5ef2aSThomas Huth     }
2671fcf5ef2aSThomas Huth }
2672fcf5ef2aSThomas Huth 
2673fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY)
2674fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2675fcf5ef2aSThomas Huth {
2676fcf5ef2aSThomas Huth     /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
2677fcf5ef2aSThomas Huth        whereby "rd + 1" elicits "error: array subscript is above array".
2678fcf5ef2aSThomas Huth        Since we have already asserted that rd is even, the semantics
2679fcf5ef2aSThomas Huth        are unchanged.  */
2680fcf5ef2aSThomas Huth     TCGv lo = gen_dest_gpr(dc, rd | 1);
2681fcf5ef2aSThomas Huth     TCGv hi = gen_dest_gpr(dc, rd);
2682fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2683fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2684fcf5ef2aSThomas Huth 
2685fcf5ef2aSThomas Huth     switch (da.type) {
2686fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2687fcf5ef2aSThomas Huth         return;
2688fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2689fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2690316b6783SRichard Henderson         tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2691fcf5ef2aSThomas Huth         break;
2692fcf5ef2aSThomas Huth     default:
2693fcf5ef2aSThomas Huth         {
269400ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
269500ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2696fcf5ef2aSThomas Huth 
2697fcf5ef2aSThomas Huth             save_state(dc);
2698ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2699fcf5ef2aSThomas Huth         }
2700fcf5ef2aSThomas Huth         break;
2701fcf5ef2aSThomas Huth     }
2702fcf5ef2aSThomas Huth 
2703fcf5ef2aSThomas Huth     tcg_gen_extr_i64_i32(lo, hi, t64);
2704fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd | 1, lo);
2705fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2706fcf5ef2aSThomas Huth }
2707fcf5ef2aSThomas Huth 
2708fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2709fcf5ef2aSThomas Huth                          int insn, int rd)
2710fcf5ef2aSThomas Huth {
2711fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2712fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2713fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2714fcf5ef2aSThomas Huth 
2715fcf5ef2aSThomas Huth     tcg_gen_concat_tl_i64(t64, lo, hi);
2716fcf5ef2aSThomas Huth 
2717fcf5ef2aSThomas Huth     switch (da.type) {
2718fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2719fcf5ef2aSThomas Huth         break;
2720fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2721fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2722316b6783SRichard Henderson         tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2723fcf5ef2aSThomas Huth         break;
2724fcf5ef2aSThomas Huth     case GET_ASI_BFILL:
2725fcf5ef2aSThomas Huth         /* Store 32 bytes of T64 to ADDR.  */
2726fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 8-byte alignment, dropping
2727fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2728fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2729fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2730fcf5ef2aSThomas Huth         {
2731fcf5ef2aSThomas Huth             TCGv d_addr = tcg_temp_new();
273200ab7e61SRichard Henderson             TCGv eight = tcg_constant_tl(8);
2733fcf5ef2aSThomas Huth             int i;
2734fcf5ef2aSThomas Huth 
2735fcf5ef2aSThomas Huth             tcg_gen_andi_tl(d_addr, addr, -8);
2736fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 8) {
2737fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
2738fcf5ef2aSThomas Huth                 tcg_gen_add_tl(d_addr, d_addr, eight);
2739fcf5ef2aSThomas Huth             }
2740fcf5ef2aSThomas Huth         }
2741fcf5ef2aSThomas Huth         break;
2742fcf5ef2aSThomas Huth     default:
2743fcf5ef2aSThomas Huth         {
274400ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
274500ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2746fcf5ef2aSThomas Huth 
2747fcf5ef2aSThomas Huth             save_state(dc);
2748ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2749fcf5ef2aSThomas Huth         }
2750fcf5ef2aSThomas Huth         break;
2751fcf5ef2aSThomas Huth     }
2752fcf5ef2aSThomas Huth }
2753fcf5ef2aSThomas Huth #endif
2754fcf5ef2aSThomas Huth 
2755fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2756fcf5ef2aSThomas Huth {
2757fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2758fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2759fcf5ef2aSThomas Huth }
2760fcf5ef2aSThomas Huth 
2761fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2762fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2763fcf5ef2aSThomas Huth {
2764fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2765fcf5ef2aSThomas Huth 
2766fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2767fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2768fcf5ef2aSThomas Huth        the later.  */
2769fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2770fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2771fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2772fcf5ef2aSThomas Huth     } else {
2773fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2774fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2775fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2776fcf5ef2aSThomas Huth     }
2777fcf5ef2aSThomas Huth 
2778fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2779fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2780fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
278100ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2782fcf5ef2aSThomas Huth 
2783fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2784fcf5ef2aSThomas Huth 
2785fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2786fcf5ef2aSThomas Huth }
2787fcf5ef2aSThomas Huth 
2788fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2789fcf5ef2aSThomas Huth {
2790fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2791fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2792fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2793fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2794fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2795fcf5ef2aSThomas Huth }
2796fcf5ef2aSThomas Huth 
2797fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2798fcf5ef2aSThomas Huth {
2799fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2800fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2801fcf5ef2aSThomas Huth 
2802fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2803fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2804fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2805fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2806fcf5ef2aSThomas Huth 
2807fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2808fcf5ef2aSThomas Huth }
2809fcf5ef2aSThomas Huth 
28105d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2811fcf5ef2aSThomas Huth {
2812fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2813fcf5ef2aSThomas Huth 
2814fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2815ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2816fcf5ef2aSThomas Huth 
2817fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2818fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2819fcf5ef2aSThomas Huth 
2820fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2821fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2822ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2823fcf5ef2aSThomas Huth 
2824fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2825fcf5ef2aSThomas Huth     {
2826fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2827fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2828fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2829fcf5ef2aSThomas Huth     }
2830fcf5ef2aSThomas Huth }
2831fcf5ef2aSThomas Huth 
2832fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2833fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2834fcf5ef2aSThomas Huth {
2835905a83deSRichard Henderson     TCGv lo1, lo2;
2836fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2837fcf5ef2aSThomas Huth     int shift, imask, omask;
2838fcf5ef2aSThomas Huth 
2839fcf5ef2aSThomas Huth     if (cc) {
2840fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2841fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2842fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2843fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2844fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2845fcf5ef2aSThomas Huth     }
2846fcf5ef2aSThomas Huth 
2847fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2848fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2849fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2850fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2851fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2852fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2853fcf5ef2aSThomas Huth        the value we're looking for.  */
2854fcf5ef2aSThomas Huth     switch (width) {
2855fcf5ef2aSThomas Huth     case 8:
2856fcf5ef2aSThomas Huth         imask = 0x7;
2857fcf5ef2aSThomas Huth         shift = 3;
2858fcf5ef2aSThomas Huth         omask = 0xff;
2859fcf5ef2aSThomas Huth         if (left) {
2860fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2861fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2862fcf5ef2aSThomas Huth         } else {
2863fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2864fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2865fcf5ef2aSThomas Huth         }
2866fcf5ef2aSThomas Huth         break;
2867fcf5ef2aSThomas Huth     case 16:
2868fcf5ef2aSThomas Huth         imask = 0x6;
2869fcf5ef2aSThomas Huth         shift = 1;
2870fcf5ef2aSThomas Huth         omask = 0xf;
2871fcf5ef2aSThomas Huth         if (left) {
2872fcf5ef2aSThomas Huth             tabl = 0x8cef;
2873fcf5ef2aSThomas Huth             tabr = 0xf731;
2874fcf5ef2aSThomas Huth         } else {
2875fcf5ef2aSThomas Huth             tabl = 0x137f;
2876fcf5ef2aSThomas Huth             tabr = 0xfec8;
2877fcf5ef2aSThomas Huth         }
2878fcf5ef2aSThomas Huth         break;
2879fcf5ef2aSThomas Huth     case 32:
2880fcf5ef2aSThomas Huth         imask = 0x4;
2881fcf5ef2aSThomas Huth         shift = 0;
2882fcf5ef2aSThomas Huth         omask = 0x3;
2883fcf5ef2aSThomas Huth         if (left) {
2884fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2885fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2886fcf5ef2aSThomas Huth         } else {
2887fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2888fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2889fcf5ef2aSThomas Huth         }
2890fcf5ef2aSThomas Huth         break;
2891fcf5ef2aSThomas Huth     default:
2892fcf5ef2aSThomas Huth         abort();
2893fcf5ef2aSThomas Huth     }
2894fcf5ef2aSThomas Huth 
2895fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2896fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2897fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2898fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2899fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2900fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2901fcf5ef2aSThomas Huth 
2902905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2903905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2904e3ebbadeSRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
2905fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2906fcf5ef2aSThomas Huth 
2907fcf5ef2aSThomas Huth     amask = -8;
2908fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2909fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2910fcf5ef2aSThomas Huth     }
2911fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2912fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2913fcf5ef2aSThomas Huth 
2914e3ebbadeSRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
2915e3ebbadeSRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
2916e3ebbadeSRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
2917fcf5ef2aSThomas Huth }
2918fcf5ef2aSThomas Huth 
2919fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2920fcf5ef2aSThomas Huth {
2921fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2922fcf5ef2aSThomas Huth 
2923fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2924fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2925fcf5ef2aSThomas Huth     if (left) {
2926fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2927fcf5ef2aSThomas Huth     }
2928fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2929fcf5ef2aSThomas Huth }
2930fcf5ef2aSThomas Huth 
2931fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2932fcf5ef2aSThomas Huth {
2933fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2934fcf5ef2aSThomas Huth 
2935fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2936fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2937fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2938fcf5ef2aSThomas Huth 
2939fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2940fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2941fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2942fcf5ef2aSThomas Huth 
2943fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2944fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2945fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2946fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
2947fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
2948fcf5ef2aSThomas Huth 
2949fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
2950fcf5ef2aSThomas Huth }
2951fcf5ef2aSThomas Huth #endif
2952fcf5ef2aSThomas Huth 
2953878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2954878cc677SRichard Henderson #include "decode-insns.c.inc"
2955878cc677SRichard Henderson 
2956878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2957878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2958878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2959878cc677SRichard Henderson 
2960878cc677SRichard Henderson #define avail_ALL(C)      true
2961878cc677SRichard Henderson #ifdef TARGET_SPARC64
2962878cc677SRichard Henderson # define avail_32(C)      false
2963af25071cSRichard Henderson # define avail_ASR17(C)   false
2964c2636853SRichard Henderson # define avail_DIV(C)     true
2965b5372650SRichard Henderson # define avail_MUL(C)     true
29660faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2967878cc677SRichard Henderson # define avail_64(C)      true
29685d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2969af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2970878cc677SRichard Henderson #else
2971878cc677SRichard Henderson # define avail_32(C)      true
2972af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2973c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2974b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
29750faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2976878cc677SRichard Henderson # define avail_64(C)      false
29775d617bfbSRichard Henderson # define avail_GL(C)      false
2978af25071cSRichard Henderson # define avail_HYPV(C)    false
2979878cc677SRichard Henderson #endif
2980878cc677SRichard Henderson 
2981878cc677SRichard Henderson /* Default case for non jump instructions. */
2982878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2983878cc677SRichard Henderson {
2984878cc677SRichard Henderson     if (dc->npc & 3) {
2985878cc677SRichard Henderson         switch (dc->npc) {
2986878cc677SRichard Henderson         case DYNAMIC_PC:
2987878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2988878cc677SRichard Henderson             dc->pc = dc->npc;
2989878cc677SRichard Henderson             gen_op_next_insn();
2990878cc677SRichard Henderson             break;
2991878cc677SRichard Henderson         case JUMP_PC:
2992878cc677SRichard Henderson             /* we can do a static jump */
2993878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2994878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2995878cc677SRichard Henderson             break;
2996878cc677SRichard Henderson         default:
2997878cc677SRichard Henderson             g_assert_not_reached();
2998878cc677SRichard Henderson         }
2999878cc677SRichard Henderson     } else {
3000878cc677SRichard Henderson         dc->pc = dc->npc;
3001878cc677SRichard Henderson         dc->npc = dc->npc + 4;
3002878cc677SRichard Henderson     }
3003878cc677SRichard Henderson     return true;
3004878cc677SRichard Henderson }
3005878cc677SRichard Henderson 
30066d2a0768SRichard Henderson /*
30076d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
30086d2a0768SRichard Henderson  */
30096d2a0768SRichard Henderson 
3010276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
3011276567aaSRichard Henderson {
3012276567aaSRichard Henderson     if (annul) {
3013276567aaSRichard Henderson         dc->pc = dc->npc + 4;
3014276567aaSRichard Henderson         dc->npc = dc->pc + 4;
3015276567aaSRichard Henderson     } else {
3016276567aaSRichard Henderson         dc->pc = dc->npc;
3017276567aaSRichard Henderson         dc->npc = dc->pc + 4;
3018276567aaSRichard Henderson     }
3019276567aaSRichard Henderson     return true;
3020276567aaSRichard Henderson }
3021276567aaSRichard Henderson 
3022276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
3023276567aaSRichard Henderson                                        target_ulong dest)
3024276567aaSRichard Henderson {
3025276567aaSRichard Henderson     if (annul) {
3026276567aaSRichard Henderson         dc->pc = dest;
3027276567aaSRichard Henderson         dc->npc = dest + 4;
3028276567aaSRichard Henderson     } else {
3029276567aaSRichard Henderson         dc->pc = dc->npc;
3030276567aaSRichard Henderson         dc->npc = dest;
3031276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
3032276567aaSRichard Henderson     }
3033276567aaSRichard Henderson     return true;
3034276567aaSRichard Henderson }
3035276567aaSRichard Henderson 
30369d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
30379d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
3038276567aaSRichard Henderson {
30396b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
30406b3e4cc6SRichard Henderson 
3041276567aaSRichard Henderson     if (annul) {
30426b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
30436b3e4cc6SRichard Henderson 
30449d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
30456b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
30466b3e4cc6SRichard Henderson         gen_set_label(l1);
30476b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
30486b3e4cc6SRichard Henderson 
30496b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
3050276567aaSRichard Henderson     } else {
30516b3e4cc6SRichard Henderson         if (npc & 3) {
30526b3e4cc6SRichard Henderson             switch (npc) {
30536b3e4cc6SRichard Henderson             case DYNAMIC_PC:
30546b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
30556b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
30566b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
30579d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
30589d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
30596b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
30606b3e4cc6SRichard Henderson                 dc->pc = npc;
30616b3e4cc6SRichard Henderson                 break;
30626b3e4cc6SRichard Henderson             default:
30636b3e4cc6SRichard Henderson                 g_assert_not_reached();
30646b3e4cc6SRichard Henderson             }
30656b3e4cc6SRichard Henderson         } else {
30666b3e4cc6SRichard Henderson             dc->pc = npc;
30676b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
30686b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
30696b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
30709d4e2bc7SRichard Henderson             if (cmp->is_bool) {
30719d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
30729d4e2bc7SRichard Henderson             } else {
30739d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
30749d4e2bc7SRichard Henderson             }
30756b3e4cc6SRichard Henderson         }
3076276567aaSRichard Henderson     }
3077276567aaSRichard Henderson     return true;
3078276567aaSRichard Henderson }
3079276567aaSRichard Henderson 
3080af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
3081af25071cSRichard Henderson {
3082af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
3083af25071cSRichard Henderson     return true;
3084af25071cSRichard Henderson }
3085af25071cSRichard Henderson 
3086276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
3087276567aaSRichard Henderson {
3088276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
30891ea9c62aSRichard Henderson     DisasCompare cmp;
3090276567aaSRichard Henderson 
3091276567aaSRichard Henderson     switch (a->cond) {
3092276567aaSRichard Henderson     case 0x0:
3093276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
3094276567aaSRichard Henderson     case 0x8:
3095276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
3096276567aaSRichard Henderson     default:
3097276567aaSRichard Henderson         flush_cond(dc);
30981ea9c62aSRichard Henderson 
30991ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
31009d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
3101276567aaSRichard Henderson     }
3102276567aaSRichard Henderson }
3103276567aaSRichard Henderson 
3104276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
3105276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
3106276567aaSRichard Henderson 
310745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
310845196ea4SRichard Henderson {
310945196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3110d5471936SRichard Henderson     DisasCompare cmp;
311145196ea4SRichard Henderson 
311245196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
311345196ea4SRichard Henderson         return true;
311445196ea4SRichard Henderson     }
311545196ea4SRichard Henderson     switch (a->cond) {
311645196ea4SRichard Henderson     case 0x0:
311745196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
311845196ea4SRichard Henderson     case 0x8:
311945196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
312045196ea4SRichard Henderson     default:
312145196ea4SRichard Henderson         flush_cond(dc);
3122d5471936SRichard Henderson 
3123d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
31249d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
312545196ea4SRichard Henderson     }
312645196ea4SRichard Henderson }
312745196ea4SRichard Henderson 
312845196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
312945196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
313045196ea4SRichard Henderson 
3131ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
3132ab9ffe98SRichard Henderson {
3133ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3134ab9ffe98SRichard Henderson     DisasCompare cmp;
3135ab9ffe98SRichard Henderson 
3136ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
3137ab9ffe98SRichard Henderson         return false;
3138ab9ffe98SRichard Henderson     }
3139ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
3140ab9ffe98SRichard Henderson         return false;
3141ab9ffe98SRichard Henderson     }
3142ab9ffe98SRichard Henderson 
3143ab9ffe98SRichard Henderson     flush_cond(dc);
3144ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
31459d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
3146ab9ffe98SRichard Henderson }
3147ab9ffe98SRichard Henderson 
314823ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
314923ada1b1SRichard Henderson {
315023ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
315123ada1b1SRichard Henderson 
315223ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
315323ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
315423ada1b1SRichard Henderson     dc->npc = target;
315523ada1b1SRichard Henderson     return true;
315623ada1b1SRichard Henderson }
315723ada1b1SRichard Henderson 
315845196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
315945196ea4SRichard Henderson {
316045196ea4SRichard Henderson     /*
316145196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
316245196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
316345196ea4SRichard Henderson      */
316445196ea4SRichard Henderson #ifdef TARGET_SPARC64
316545196ea4SRichard Henderson     return false;
316645196ea4SRichard Henderson #else
316745196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
316845196ea4SRichard Henderson     return true;
316945196ea4SRichard Henderson #endif
317045196ea4SRichard Henderson }
317145196ea4SRichard Henderson 
31726d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
31736d2a0768SRichard Henderson {
31746d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
31756d2a0768SRichard Henderson     if (a->rd) {
31766d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
31776d2a0768SRichard Henderson     }
31786d2a0768SRichard Henderson     return advance_pc(dc);
31796d2a0768SRichard Henderson }
31806d2a0768SRichard Henderson 
31810faef01bSRichard Henderson /*
31820faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
31830faef01bSRichard Henderson  */
31840faef01bSRichard Henderson 
318530376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
318630376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
318730376636SRichard Henderson {
318830376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
318930376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
319030376636SRichard Henderson     DisasCompare cmp;
319130376636SRichard Henderson     TCGLabel *lab;
319230376636SRichard Henderson     TCGv_i32 trap;
319330376636SRichard Henderson 
319430376636SRichard Henderson     /* Trap never.  */
319530376636SRichard Henderson     if (cond == 0) {
319630376636SRichard Henderson         return advance_pc(dc);
319730376636SRichard Henderson     }
319830376636SRichard Henderson 
319930376636SRichard Henderson     /*
320030376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
320130376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
320230376636SRichard Henderson      */
320330376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
320430376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
320530376636SRichard Henderson     } else {
320630376636SRichard Henderson         trap = tcg_temp_new_i32();
320730376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
320830376636SRichard Henderson         if (imm) {
320930376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
321030376636SRichard Henderson         } else {
321130376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
321230376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
321330376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
321430376636SRichard Henderson         }
321530376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
321630376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
321730376636SRichard Henderson     }
321830376636SRichard Henderson 
321930376636SRichard Henderson     /* Trap always.  */
322030376636SRichard Henderson     if (cond == 8) {
322130376636SRichard Henderson         save_state(dc);
322230376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
322330376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
322430376636SRichard Henderson         return true;
322530376636SRichard Henderson     }
322630376636SRichard Henderson 
322730376636SRichard Henderson     /* Conditional trap.  */
322830376636SRichard Henderson     flush_cond(dc);
322930376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
323030376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
323130376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
323230376636SRichard Henderson 
323330376636SRichard Henderson     return advance_pc(dc);
323430376636SRichard Henderson }
323530376636SRichard Henderson 
323630376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
323730376636SRichard Henderson {
323830376636SRichard Henderson     if (avail_32(dc) && a->cc) {
323930376636SRichard Henderson         return false;
324030376636SRichard Henderson     }
324130376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
324230376636SRichard Henderson }
324330376636SRichard Henderson 
324430376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
324530376636SRichard Henderson {
324630376636SRichard Henderson     if (avail_64(dc)) {
324730376636SRichard Henderson         return false;
324830376636SRichard Henderson     }
324930376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
325030376636SRichard Henderson }
325130376636SRichard Henderson 
325230376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
325330376636SRichard Henderson {
325430376636SRichard Henderson     if (avail_32(dc)) {
325530376636SRichard Henderson         return false;
325630376636SRichard Henderson     }
325730376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
325830376636SRichard Henderson }
325930376636SRichard Henderson 
3260af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
3261af25071cSRichard Henderson {
3262af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
3263af25071cSRichard Henderson     return advance_pc(dc);
3264af25071cSRichard Henderson }
3265af25071cSRichard Henderson 
3266af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
3267af25071cSRichard Henderson {
3268af25071cSRichard Henderson     if (avail_32(dc)) {
3269af25071cSRichard Henderson         return false;
3270af25071cSRichard Henderson     }
3271af25071cSRichard Henderson     if (a->mmask) {
3272af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
3273af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
3274af25071cSRichard Henderson     }
3275af25071cSRichard Henderson     if (a->cmask) {
3276af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
3277af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3278af25071cSRichard Henderson     }
3279af25071cSRichard Henderson     return advance_pc(dc);
3280af25071cSRichard Henderson }
3281af25071cSRichard Henderson 
3282af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
3283af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
3284af25071cSRichard Henderson {
3285af25071cSRichard Henderson     if (!priv) {
3286af25071cSRichard Henderson         return raise_priv(dc);
3287af25071cSRichard Henderson     }
3288af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
3289af25071cSRichard Henderson     return advance_pc(dc);
3290af25071cSRichard Henderson }
3291af25071cSRichard Henderson 
3292af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
3293af25071cSRichard Henderson {
3294af25071cSRichard Henderson     return cpu_y;
3295af25071cSRichard Henderson }
3296af25071cSRichard Henderson 
3297af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
3298af25071cSRichard Henderson {
3299af25071cSRichard Henderson     /*
3300af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
3301af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
3302af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
3303af25071cSRichard Henderson      */
3304af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
3305af25071cSRichard Henderson         return false;
3306af25071cSRichard Henderson     }
3307af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
3308af25071cSRichard Henderson }
3309af25071cSRichard Henderson 
3310af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
3311af25071cSRichard Henderson {
3312af25071cSRichard Henderson     uint32_t val;
3313af25071cSRichard Henderson 
3314af25071cSRichard Henderson     /*
3315af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
3316af25071cSRichard Henderson      * some of which are writable.
3317af25071cSRichard Henderson      */
3318af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
3319af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
3320af25071cSRichard Henderson 
3321af25071cSRichard Henderson     return tcg_constant_tl(val);
3322af25071cSRichard Henderson }
3323af25071cSRichard Henderson 
3324af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3325af25071cSRichard Henderson 
3326af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3327af25071cSRichard Henderson {
3328af25071cSRichard Henderson     update_psr(dc);
3329af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3330af25071cSRichard Henderson     return dst;
3331af25071cSRichard Henderson }
3332af25071cSRichard Henderson 
3333af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3334af25071cSRichard Henderson 
3335af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3336af25071cSRichard Henderson {
3337af25071cSRichard Henderson #ifdef TARGET_SPARC64
3338af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3339af25071cSRichard Henderson #else
3340af25071cSRichard Henderson     qemu_build_not_reached();
3341af25071cSRichard Henderson #endif
3342af25071cSRichard Henderson }
3343af25071cSRichard Henderson 
3344af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3345af25071cSRichard Henderson 
3346af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3347af25071cSRichard Henderson {
3348af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3349af25071cSRichard Henderson 
3350af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3351af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3352af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3353af25071cSRichard Henderson     }
3354af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3355af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3356af25071cSRichard Henderson     return dst;
3357af25071cSRichard Henderson }
3358af25071cSRichard Henderson 
3359af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3360af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3361af25071cSRichard Henderson 
3362af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3363af25071cSRichard Henderson {
3364af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3365af25071cSRichard Henderson }
3366af25071cSRichard Henderson 
3367af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3368af25071cSRichard Henderson 
3369af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3370af25071cSRichard Henderson {
3371af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3372af25071cSRichard Henderson     return dst;
3373af25071cSRichard Henderson }
3374af25071cSRichard Henderson 
3375af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3376af25071cSRichard Henderson 
3377af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3378af25071cSRichard Henderson {
3379af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3380af25071cSRichard Henderson     return cpu_gsr;
3381af25071cSRichard Henderson }
3382af25071cSRichard Henderson 
3383af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3384af25071cSRichard Henderson 
3385af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3386af25071cSRichard Henderson {
3387af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3388af25071cSRichard Henderson     return dst;
3389af25071cSRichard Henderson }
3390af25071cSRichard Henderson 
3391af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3392af25071cSRichard Henderson 
3393af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3394af25071cSRichard Henderson {
3395577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3396577efa45SRichard Henderson     return dst;
3397af25071cSRichard Henderson }
3398af25071cSRichard Henderson 
3399af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3400af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3401af25071cSRichard Henderson 
3402af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3403af25071cSRichard Henderson {
3404af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3405af25071cSRichard Henderson 
3406af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3407af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3408af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3409af25071cSRichard Henderson     }
3410af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3411af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3412af25071cSRichard Henderson     return dst;
3413af25071cSRichard Henderson }
3414af25071cSRichard Henderson 
3415af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3416af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3417af25071cSRichard Henderson 
3418af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3419af25071cSRichard Henderson {
3420577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3421577efa45SRichard Henderson     return dst;
3422af25071cSRichard Henderson }
3423af25071cSRichard Henderson 
3424af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3425af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3426af25071cSRichard Henderson 
3427af25071cSRichard Henderson /*
3428af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3429af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3430af25071cSRichard Henderson  * this ASR as impl. dep
3431af25071cSRichard Henderson  */
3432af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3433af25071cSRichard Henderson {
3434af25071cSRichard Henderson     return tcg_constant_tl(1);
3435af25071cSRichard Henderson }
3436af25071cSRichard Henderson 
3437af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3438af25071cSRichard Henderson 
3439668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3440668bb9b7SRichard Henderson {
3441668bb9b7SRichard Henderson     update_psr(dc);
3442668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3443668bb9b7SRichard Henderson     return dst;
3444668bb9b7SRichard Henderson }
3445668bb9b7SRichard Henderson 
3446668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3447668bb9b7SRichard Henderson 
3448668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3449668bb9b7SRichard Henderson {
3450668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3451668bb9b7SRichard Henderson     return dst;
3452668bb9b7SRichard Henderson }
3453668bb9b7SRichard Henderson 
3454668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3455668bb9b7SRichard Henderson 
3456668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3457668bb9b7SRichard Henderson {
3458668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3459668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3460668bb9b7SRichard Henderson 
3461668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3462668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3463668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3464668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3465668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3466668bb9b7SRichard Henderson 
3467668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3468668bb9b7SRichard Henderson     return dst;
3469668bb9b7SRichard Henderson }
3470668bb9b7SRichard Henderson 
3471668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3472668bb9b7SRichard Henderson 
3473668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3474668bb9b7SRichard Henderson {
34752da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
34762da789deSRichard Henderson     return dst;
3477668bb9b7SRichard Henderson }
3478668bb9b7SRichard Henderson 
3479668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3480668bb9b7SRichard Henderson 
3481668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3482668bb9b7SRichard Henderson {
34832da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
34842da789deSRichard Henderson     return dst;
3485668bb9b7SRichard Henderson }
3486668bb9b7SRichard Henderson 
3487668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3488668bb9b7SRichard Henderson 
3489668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3490668bb9b7SRichard Henderson {
34912da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
34922da789deSRichard Henderson     return dst;
3493668bb9b7SRichard Henderson }
3494668bb9b7SRichard Henderson 
3495668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3496668bb9b7SRichard Henderson 
3497668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3498668bb9b7SRichard Henderson {
3499577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3500577efa45SRichard Henderson     return dst;
3501668bb9b7SRichard Henderson }
3502668bb9b7SRichard Henderson 
3503668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3504668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3505668bb9b7SRichard Henderson 
35065d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
35075d617bfbSRichard Henderson {
3508cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3509cd6269f7SRichard Henderson     return dst;
35105d617bfbSRichard Henderson }
35115d617bfbSRichard Henderson 
35125d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
35135d617bfbSRichard Henderson 
35145d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
35155d617bfbSRichard Henderson {
35165d617bfbSRichard Henderson #ifdef TARGET_SPARC64
35175d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35185d617bfbSRichard Henderson 
35195d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35205d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
35215d617bfbSRichard Henderson     return dst;
35225d617bfbSRichard Henderson #else
35235d617bfbSRichard Henderson     qemu_build_not_reached();
35245d617bfbSRichard Henderson #endif
35255d617bfbSRichard Henderson }
35265d617bfbSRichard Henderson 
35275d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
35285d617bfbSRichard Henderson 
35295d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
35305d617bfbSRichard Henderson {
35315d617bfbSRichard Henderson #ifdef TARGET_SPARC64
35325d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35335d617bfbSRichard Henderson 
35345d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35355d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
35365d617bfbSRichard Henderson     return dst;
35375d617bfbSRichard Henderson #else
35385d617bfbSRichard Henderson     qemu_build_not_reached();
35395d617bfbSRichard Henderson #endif
35405d617bfbSRichard Henderson }
35415d617bfbSRichard Henderson 
35425d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
35435d617bfbSRichard Henderson 
35445d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
35455d617bfbSRichard Henderson {
35465d617bfbSRichard Henderson #ifdef TARGET_SPARC64
35475d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35485d617bfbSRichard Henderson 
35495d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35505d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
35515d617bfbSRichard Henderson     return dst;
35525d617bfbSRichard Henderson #else
35535d617bfbSRichard Henderson     qemu_build_not_reached();
35545d617bfbSRichard Henderson #endif
35555d617bfbSRichard Henderson }
35565d617bfbSRichard Henderson 
35575d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
35585d617bfbSRichard Henderson 
35595d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
35605d617bfbSRichard Henderson {
35615d617bfbSRichard Henderson #ifdef TARGET_SPARC64
35625d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35635d617bfbSRichard Henderson 
35645d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35655d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
35665d617bfbSRichard Henderson     return dst;
35675d617bfbSRichard Henderson #else
35685d617bfbSRichard Henderson     qemu_build_not_reached();
35695d617bfbSRichard Henderson #endif
35705d617bfbSRichard Henderson }
35715d617bfbSRichard Henderson 
35725d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
35735d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
35745d617bfbSRichard Henderson 
35755d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
35765d617bfbSRichard Henderson {
35775d617bfbSRichard Henderson     return cpu_tbr;
35785d617bfbSRichard Henderson }
35795d617bfbSRichard Henderson 
3580e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
35815d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
35825d617bfbSRichard Henderson 
35835d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
35845d617bfbSRichard Henderson {
35855d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
35865d617bfbSRichard Henderson     return dst;
35875d617bfbSRichard Henderson }
35885d617bfbSRichard Henderson 
35895d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
35905d617bfbSRichard Henderson 
35915d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
35925d617bfbSRichard Henderson {
35935d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
35945d617bfbSRichard Henderson     return dst;
35955d617bfbSRichard Henderson }
35965d617bfbSRichard Henderson 
35975d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
35985d617bfbSRichard Henderson 
35995d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
36005d617bfbSRichard Henderson {
36015d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
36025d617bfbSRichard Henderson     return dst;
36035d617bfbSRichard Henderson }
36045d617bfbSRichard Henderson 
36055d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
36065d617bfbSRichard Henderson 
36075d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
36085d617bfbSRichard Henderson {
36095d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
36105d617bfbSRichard Henderson     return dst;
36115d617bfbSRichard Henderson }
36125d617bfbSRichard Henderson 
36135d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
36145d617bfbSRichard Henderson 
36155d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
36165d617bfbSRichard Henderson {
36175d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
36185d617bfbSRichard Henderson     return dst;
36195d617bfbSRichard Henderson }
36205d617bfbSRichard Henderson 
36215d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
36225d617bfbSRichard Henderson 
36235d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
36245d617bfbSRichard Henderson {
36255d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
36265d617bfbSRichard Henderson     return dst;
36275d617bfbSRichard Henderson }
36285d617bfbSRichard Henderson 
36295d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
36305d617bfbSRichard Henderson       do_rdcanrestore)
36315d617bfbSRichard Henderson 
36325d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
36335d617bfbSRichard Henderson {
36345d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
36355d617bfbSRichard Henderson     return dst;
36365d617bfbSRichard Henderson }
36375d617bfbSRichard Henderson 
36385d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
36395d617bfbSRichard Henderson 
36405d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
36415d617bfbSRichard Henderson {
36425d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
36435d617bfbSRichard Henderson     return dst;
36445d617bfbSRichard Henderson }
36455d617bfbSRichard Henderson 
36465d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
36475d617bfbSRichard Henderson 
36485d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
36495d617bfbSRichard Henderson {
36505d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
36515d617bfbSRichard Henderson     return dst;
36525d617bfbSRichard Henderson }
36535d617bfbSRichard Henderson 
36545d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
36555d617bfbSRichard Henderson 
36565d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
36575d617bfbSRichard Henderson {
36585d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
36595d617bfbSRichard Henderson     return dst;
36605d617bfbSRichard Henderson }
36615d617bfbSRichard Henderson 
36625d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
36635d617bfbSRichard Henderson 
36645d617bfbSRichard Henderson /* UA2005 strand status */
36655d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
36665d617bfbSRichard Henderson {
36672da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
36682da789deSRichard Henderson     return dst;
36695d617bfbSRichard Henderson }
36705d617bfbSRichard Henderson 
36715d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
36725d617bfbSRichard Henderson 
36735d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
36745d617bfbSRichard Henderson {
36752da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
36762da789deSRichard Henderson     return dst;
36775d617bfbSRichard Henderson }
36785d617bfbSRichard Henderson 
36795d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
36805d617bfbSRichard Henderson 
3681e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3682e8325dc0SRichard Henderson {
3683e8325dc0SRichard Henderson     if (avail_64(dc)) {
3684e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3685e8325dc0SRichard Henderson         return advance_pc(dc);
3686e8325dc0SRichard Henderson     }
3687e8325dc0SRichard Henderson     return false;
3688e8325dc0SRichard Henderson }
3689e8325dc0SRichard Henderson 
36900faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
36910faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
36920faef01bSRichard Henderson {
36930faef01bSRichard Henderson     TCGv src;
36940faef01bSRichard Henderson 
36950faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
36960faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
36970faef01bSRichard Henderson         return false;
36980faef01bSRichard Henderson     }
36990faef01bSRichard Henderson     if (!priv) {
37000faef01bSRichard Henderson         return raise_priv(dc);
37010faef01bSRichard Henderson     }
37020faef01bSRichard Henderson 
37030faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
37040faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
37050faef01bSRichard Henderson     } else {
37060faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
37070faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
37080faef01bSRichard Henderson             src = src1;
37090faef01bSRichard Henderson         } else {
37100faef01bSRichard Henderson             src = tcg_temp_new();
37110faef01bSRichard Henderson             if (a->imm) {
37120faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
37130faef01bSRichard Henderson             } else {
37140faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
37150faef01bSRichard Henderson             }
37160faef01bSRichard Henderson         }
37170faef01bSRichard Henderson     }
37180faef01bSRichard Henderson     func(dc, src);
37190faef01bSRichard Henderson     return advance_pc(dc);
37200faef01bSRichard Henderson }
37210faef01bSRichard Henderson 
37220faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
37230faef01bSRichard Henderson {
37240faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
37250faef01bSRichard Henderson }
37260faef01bSRichard Henderson 
37270faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
37280faef01bSRichard Henderson 
37290faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
37300faef01bSRichard Henderson {
37310faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
37320faef01bSRichard Henderson }
37330faef01bSRichard Henderson 
37340faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
37350faef01bSRichard Henderson 
37360faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
37370faef01bSRichard Henderson {
37380faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
37390faef01bSRichard Henderson 
37400faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
37410faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
37420faef01bSRichard Henderson     /* End TB to notice changed ASI. */
37430faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37440faef01bSRichard Henderson }
37450faef01bSRichard Henderson 
37460faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
37470faef01bSRichard Henderson 
37480faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
37490faef01bSRichard Henderson {
37500faef01bSRichard Henderson #ifdef TARGET_SPARC64
37510faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
37520faef01bSRichard Henderson     dc->fprs_dirty = 0;
37530faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37540faef01bSRichard Henderson #else
37550faef01bSRichard Henderson     qemu_build_not_reached();
37560faef01bSRichard Henderson #endif
37570faef01bSRichard Henderson }
37580faef01bSRichard Henderson 
37590faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
37600faef01bSRichard Henderson 
37610faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
37620faef01bSRichard Henderson {
37630faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
37640faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
37650faef01bSRichard Henderson }
37660faef01bSRichard Henderson 
37670faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
37680faef01bSRichard Henderson 
37690faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
37700faef01bSRichard Henderson {
37710faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
37720faef01bSRichard Henderson }
37730faef01bSRichard Henderson 
37740faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
37750faef01bSRichard Henderson 
37760faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
37770faef01bSRichard Henderson {
37780faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
37790faef01bSRichard Henderson }
37800faef01bSRichard Henderson 
37810faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
37820faef01bSRichard Henderson 
37830faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
37840faef01bSRichard Henderson {
37850faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
37860faef01bSRichard Henderson }
37870faef01bSRichard Henderson 
37880faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
37890faef01bSRichard Henderson 
37900faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
37910faef01bSRichard Henderson {
37920faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37930faef01bSRichard Henderson 
3794577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3795577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
37960faef01bSRichard Henderson     translator_io_start(&dc->base);
3797577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
37980faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37990faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
38000faef01bSRichard Henderson }
38010faef01bSRichard Henderson 
38020faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
38030faef01bSRichard Henderson 
38040faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
38050faef01bSRichard Henderson {
38060faef01bSRichard Henderson #ifdef TARGET_SPARC64
38070faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
38080faef01bSRichard Henderson 
38090faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
38100faef01bSRichard Henderson     translator_io_start(&dc->base);
38110faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
38120faef01bSRichard Henderson     /* End TB to handle timer interrupt */
38130faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
38140faef01bSRichard Henderson #else
38150faef01bSRichard Henderson     qemu_build_not_reached();
38160faef01bSRichard Henderson #endif
38170faef01bSRichard Henderson }
38180faef01bSRichard Henderson 
38190faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
38200faef01bSRichard Henderson 
38210faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
38220faef01bSRichard Henderson {
38230faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
38240faef01bSRichard Henderson 
3825577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3826577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
38270faef01bSRichard Henderson     translator_io_start(&dc->base);
3828577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
38290faef01bSRichard Henderson     /* End TB to handle timer interrupt */
38300faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
38310faef01bSRichard Henderson }
38320faef01bSRichard Henderson 
38330faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
38340faef01bSRichard Henderson 
38350faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
38360faef01bSRichard Henderson {
38370faef01bSRichard Henderson     save_state(dc);
38380faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
38390faef01bSRichard Henderson }
38400faef01bSRichard Henderson 
38410faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
38420faef01bSRichard Henderson 
384325524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
384425524734SRichard Henderson {
384525524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
384625524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
384725524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
384825524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
384925524734SRichard Henderson }
385025524734SRichard Henderson 
385125524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
385225524734SRichard Henderson 
38539422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
38549422278eSRichard Henderson {
38559422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3856cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3857cd6269f7SRichard Henderson 
3858cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3859cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
38609422278eSRichard Henderson }
38619422278eSRichard Henderson 
38629422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
38639422278eSRichard Henderson 
38649422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
38659422278eSRichard Henderson {
38669422278eSRichard Henderson #ifdef TARGET_SPARC64
38679422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38689422278eSRichard Henderson 
38699422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38709422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
38719422278eSRichard Henderson #else
38729422278eSRichard Henderson     qemu_build_not_reached();
38739422278eSRichard Henderson #endif
38749422278eSRichard Henderson }
38759422278eSRichard Henderson 
38769422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
38779422278eSRichard Henderson 
38789422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
38799422278eSRichard Henderson {
38809422278eSRichard Henderson #ifdef TARGET_SPARC64
38819422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38829422278eSRichard Henderson 
38839422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38849422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
38859422278eSRichard Henderson #else
38869422278eSRichard Henderson     qemu_build_not_reached();
38879422278eSRichard Henderson #endif
38889422278eSRichard Henderson }
38899422278eSRichard Henderson 
38909422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
38919422278eSRichard Henderson 
38929422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
38939422278eSRichard Henderson {
38949422278eSRichard Henderson #ifdef TARGET_SPARC64
38959422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38969422278eSRichard Henderson 
38979422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38989422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
38999422278eSRichard Henderson #else
39009422278eSRichard Henderson     qemu_build_not_reached();
39019422278eSRichard Henderson #endif
39029422278eSRichard Henderson }
39039422278eSRichard Henderson 
39049422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
39059422278eSRichard Henderson 
39069422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
39079422278eSRichard Henderson {
39089422278eSRichard Henderson #ifdef TARGET_SPARC64
39099422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
39109422278eSRichard Henderson 
39119422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
39129422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
39139422278eSRichard Henderson #else
39149422278eSRichard Henderson     qemu_build_not_reached();
39159422278eSRichard Henderson #endif
39169422278eSRichard Henderson }
39179422278eSRichard Henderson 
39189422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
39199422278eSRichard Henderson 
39209422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
39219422278eSRichard Henderson {
39229422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
39239422278eSRichard Henderson 
39249422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
39259422278eSRichard Henderson     translator_io_start(&dc->base);
39269422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
39279422278eSRichard Henderson     /* End TB to handle timer interrupt */
39289422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
39299422278eSRichard Henderson }
39309422278eSRichard Henderson 
39319422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
39329422278eSRichard Henderson 
39339422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
39349422278eSRichard Henderson {
39359422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
39369422278eSRichard Henderson }
39379422278eSRichard Henderson 
39389422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
39399422278eSRichard Henderson 
39409422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
39419422278eSRichard Henderson {
39429422278eSRichard Henderson     save_state(dc);
39439422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
39449422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
39459422278eSRichard Henderson     }
39469422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
39479422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
39489422278eSRichard Henderson }
39499422278eSRichard Henderson 
39509422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
39519422278eSRichard Henderson 
39529422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
39539422278eSRichard Henderson {
39549422278eSRichard Henderson     save_state(dc);
39559422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
39569422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
39579422278eSRichard Henderson }
39589422278eSRichard Henderson 
39599422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
39609422278eSRichard Henderson 
39619422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
39629422278eSRichard Henderson {
39639422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
39649422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
39659422278eSRichard Henderson     }
39669422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
39679422278eSRichard Henderson }
39689422278eSRichard Henderson 
39699422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
39709422278eSRichard Henderson 
39719422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
39729422278eSRichard Henderson {
39739422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
39749422278eSRichard Henderson }
39759422278eSRichard Henderson 
39769422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
39779422278eSRichard Henderson 
39789422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
39799422278eSRichard Henderson {
39809422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
39819422278eSRichard Henderson }
39829422278eSRichard Henderson 
39839422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
39849422278eSRichard Henderson 
39859422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
39869422278eSRichard Henderson {
39879422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
39889422278eSRichard Henderson }
39899422278eSRichard Henderson 
39909422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
39919422278eSRichard Henderson 
39929422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
39939422278eSRichard Henderson {
39949422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
39959422278eSRichard Henderson }
39969422278eSRichard Henderson 
39979422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
39989422278eSRichard Henderson 
39999422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
40009422278eSRichard Henderson {
40019422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
40029422278eSRichard Henderson }
40039422278eSRichard Henderson 
40049422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
40059422278eSRichard Henderson 
40069422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
40079422278eSRichard Henderson {
40089422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
40099422278eSRichard Henderson }
40109422278eSRichard Henderson 
40119422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
40129422278eSRichard Henderson 
40139422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
40149422278eSRichard Henderson {
40159422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
40169422278eSRichard Henderson }
40179422278eSRichard Henderson 
40189422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
40199422278eSRichard Henderson 
40209422278eSRichard Henderson /* UA2005 strand status */
40219422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
40229422278eSRichard Henderson {
40232da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
40249422278eSRichard Henderson }
40259422278eSRichard Henderson 
40269422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
40279422278eSRichard Henderson 
4028bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
4029bb97f2f5SRichard Henderson 
4030bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
4031bb97f2f5SRichard Henderson {
4032bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
4033bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
4034bb97f2f5SRichard Henderson }
4035bb97f2f5SRichard Henderson 
4036bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
4037bb97f2f5SRichard Henderson 
4038bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
4039bb97f2f5SRichard Henderson {
4040bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
4041bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
4042bb97f2f5SRichard Henderson 
4043bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
4044bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
4045bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
4046bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
4047bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
4048bb97f2f5SRichard Henderson 
4049bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
4050bb97f2f5SRichard Henderson }
4051bb97f2f5SRichard Henderson 
4052bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
4053bb97f2f5SRichard Henderson 
4054bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
4055bb97f2f5SRichard Henderson {
40562da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
4057bb97f2f5SRichard Henderson }
4058bb97f2f5SRichard Henderson 
4059bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
4060bb97f2f5SRichard Henderson 
4061bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
4062bb97f2f5SRichard Henderson {
40632da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
4064bb97f2f5SRichard Henderson }
4065bb97f2f5SRichard Henderson 
4066bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
4067bb97f2f5SRichard Henderson 
4068bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
4069bb97f2f5SRichard Henderson {
4070bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
4071bb97f2f5SRichard Henderson 
4072577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
4073bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
4074bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
4075577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
4076bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
4077bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
4078bb97f2f5SRichard Henderson }
4079bb97f2f5SRichard Henderson 
4080bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
4081bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
4082bb97f2f5SRichard Henderson 
408325524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
408425524734SRichard Henderson {
408525524734SRichard Henderson     if (!supervisor(dc)) {
408625524734SRichard Henderson         return raise_priv(dc);
408725524734SRichard Henderson     }
408825524734SRichard Henderson     if (saved) {
408925524734SRichard Henderson         gen_helper_saved(tcg_env);
409025524734SRichard Henderson     } else {
409125524734SRichard Henderson         gen_helper_restored(tcg_env);
409225524734SRichard Henderson     }
409325524734SRichard Henderson     return advance_pc(dc);
409425524734SRichard Henderson }
409525524734SRichard Henderson 
409625524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
409725524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
409825524734SRichard Henderson 
4099d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
4100d3825800SRichard Henderson {
4101d3825800SRichard Henderson     return advance_pc(dc);
4102d3825800SRichard Henderson }
4103d3825800SRichard Henderson 
41040faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a)
41050faef01bSRichard Henderson {
41060faef01bSRichard Henderson     /*
41070faef01bSRichard Henderson      * TODO: Need a feature bit for sparcv8.
41080faef01bSRichard Henderson      * In the meantime, treat all 32-bit cpus like sparcv7.
41090faef01bSRichard Henderson      */
41100faef01bSRichard Henderson     if (avail_32(dc)) {
41110faef01bSRichard Henderson         return advance_pc(dc);
41120faef01bSRichard Henderson     }
41130faef01bSRichard Henderson     return false;
41140faef01bSRichard Henderson }
41150faef01bSRichard Henderson 
4116428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
4117428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
4118428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
4119428881deSRichard Henderson {
4120428881deSRichard Henderson     TCGv dst, src1;
4121428881deSRichard Henderson 
4122428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4123428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
4124428881deSRichard Henderson         return false;
4125428881deSRichard Henderson     }
4126428881deSRichard Henderson 
4127428881deSRichard Henderson     if (a->cc) {
4128428881deSRichard Henderson         dst = cpu_cc_dst;
4129428881deSRichard Henderson     } else {
4130428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
4131428881deSRichard Henderson     }
4132428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
4133428881deSRichard Henderson 
4134428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
4135428881deSRichard Henderson         if (funci) {
4136428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
4137428881deSRichard Henderson         } else {
4138428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
4139428881deSRichard Henderson         }
4140428881deSRichard Henderson     } else {
4141428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
4142428881deSRichard Henderson     }
4143428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4144428881deSRichard Henderson 
4145428881deSRichard Henderson     if (a->cc) {
4146428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
4147428881deSRichard Henderson         dc->cc_op = cc_op;
4148428881deSRichard Henderson     }
4149428881deSRichard Henderson     return advance_pc(dc);
4150428881deSRichard Henderson }
4151428881deSRichard Henderson 
4152428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
4153428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
4154428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
4155428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
4156428881deSRichard Henderson {
4157428881deSRichard Henderson     if (a->cc) {
415822188d7dSRichard Henderson         assert(cc_op >= 0);
4159428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
4160428881deSRichard Henderson     }
4161428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
4162428881deSRichard Henderson }
4163428881deSRichard Henderson 
4164428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
4165428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
4166428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
4167428881deSRichard Henderson {
4168428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
4169428881deSRichard Henderson }
4170428881deSRichard Henderson 
4171428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
4172428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
4173428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
4174428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
4175428881deSRichard Henderson 
4176a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc)
4177a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc)
4178a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv)
4179a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv)
4180a9aba13dSRichard Henderson 
4181428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
4182428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
4183428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
4184428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
4185428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
4186428881deSRichard Henderson 
418722188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
4188b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
4189b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
419022188d7dSRichard Henderson 
41914ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL)
41924ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL)
4193c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc)
4194c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc)
41954ee85ea9SRichard Henderson 
41969c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
41979c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL)
41989c6ec5bcSRichard Henderson 
4199428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
4200428881deSRichard Henderson {
4201428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
4202428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
4203428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
4204428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
4205428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
4206428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
4207428881deSRichard Henderson             return false;
4208428881deSRichard Henderson         } else {
4209428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
4210428881deSRichard Henderson         }
4211428881deSRichard Henderson         return advance_pc(dc);
4212428881deSRichard Henderson     }
4213428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
4214428881deSRichard Henderson }
4215428881deSRichard Henderson 
4216420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
4217420a187dSRichard Henderson {
4218420a187dSRichard Henderson     switch (dc->cc_op) {
4219420a187dSRichard Henderson     case CC_OP_DIV:
4220420a187dSRichard Henderson     case CC_OP_LOGIC:
4221420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
4222420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
4223420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
4224420a187dSRichard Henderson     case CC_OP_ADD:
4225420a187dSRichard Henderson     case CC_OP_TADD:
4226420a187dSRichard Henderson     case CC_OP_TADDTV:
4227420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4228420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
4229420a187dSRichard Henderson     case CC_OP_SUB:
4230420a187dSRichard Henderson     case CC_OP_TSUB:
4231420a187dSRichard Henderson     case CC_OP_TSUBTV:
4232420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4233420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
4234420a187dSRichard Henderson     default:
4235420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4236420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
4237420a187dSRichard Henderson     }
4238420a187dSRichard Henderson }
4239420a187dSRichard Henderson 
4240dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
4241dfebb950SRichard Henderson {
4242dfebb950SRichard Henderson     switch (dc->cc_op) {
4243dfebb950SRichard Henderson     case CC_OP_DIV:
4244dfebb950SRichard Henderson     case CC_OP_LOGIC:
4245dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
4246dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
4247dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
4248dfebb950SRichard Henderson     case CC_OP_ADD:
4249dfebb950SRichard Henderson     case CC_OP_TADD:
4250dfebb950SRichard Henderson     case CC_OP_TADDTV:
4251dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4252dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
4253dfebb950SRichard Henderson     case CC_OP_SUB:
4254dfebb950SRichard Henderson     case CC_OP_TSUB:
4255dfebb950SRichard Henderson     case CC_OP_TSUBTV:
4256dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4257dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
4258dfebb950SRichard Henderson     default:
4259dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4260dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
4261dfebb950SRichard Henderson     }
4262dfebb950SRichard Henderson }
4263dfebb950SRichard Henderson 
4264a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a)
4265a9aba13dSRichard Henderson {
4266a9aba13dSRichard Henderson     update_psr(dc);
4267a9aba13dSRichard Henderson     return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc);
4268a9aba13dSRichard Henderson }
4269a9aba13dSRichard Henderson 
42705fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
42715fc546eeSRichard Henderson {
42725fc546eeSRichard Henderson     TCGv dst, src1, src2;
42735fc546eeSRichard Henderson 
42745fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
42755fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
42765fc546eeSRichard Henderson         return false;
42775fc546eeSRichard Henderson     }
42785fc546eeSRichard Henderson 
42795fc546eeSRichard Henderson     src2 = tcg_temp_new();
42805fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
42815fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
42825fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
42835fc546eeSRichard Henderson 
42845fc546eeSRichard Henderson     if (l) {
42855fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
42865fc546eeSRichard Henderson         if (!a->x) {
42875fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
42885fc546eeSRichard Henderson         }
42895fc546eeSRichard Henderson     } else if (u) {
42905fc546eeSRichard Henderson         if (!a->x) {
42915fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
42925fc546eeSRichard Henderson             src1 = dst;
42935fc546eeSRichard Henderson         }
42945fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
42955fc546eeSRichard Henderson     } else {
42965fc546eeSRichard Henderson         if (!a->x) {
42975fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
42985fc546eeSRichard Henderson             src1 = dst;
42995fc546eeSRichard Henderson         }
43005fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
43015fc546eeSRichard Henderson     }
43025fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
43035fc546eeSRichard Henderson     return advance_pc(dc);
43045fc546eeSRichard Henderson }
43055fc546eeSRichard Henderson 
43065fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
43075fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
43085fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
43095fc546eeSRichard Henderson 
43105fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
43115fc546eeSRichard Henderson {
43125fc546eeSRichard Henderson     TCGv dst, src1;
43135fc546eeSRichard Henderson 
43145fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
43155fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
43165fc546eeSRichard Henderson         return false;
43175fc546eeSRichard Henderson     }
43185fc546eeSRichard Henderson 
43195fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
43205fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
43215fc546eeSRichard Henderson 
43225fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
43235fc546eeSRichard Henderson         if (l) {
43245fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
43255fc546eeSRichard Henderson         } else if (u) {
43265fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
43275fc546eeSRichard Henderson         } else {
43285fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
43295fc546eeSRichard Henderson         }
43305fc546eeSRichard Henderson     } else {
43315fc546eeSRichard Henderson         if (l) {
43325fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
43335fc546eeSRichard Henderson         } else if (u) {
43345fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
43355fc546eeSRichard Henderson         } else {
43365fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
43375fc546eeSRichard Henderson         }
43385fc546eeSRichard Henderson     }
43395fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
43405fc546eeSRichard Henderson     return advance_pc(dc);
43415fc546eeSRichard Henderson }
43425fc546eeSRichard Henderson 
43435fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
43445fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
43455fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
43465fc546eeSRichard Henderson 
4347fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
4348fb4ed7aaSRichard Henderson {
4349fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4350fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
4351fb4ed7aaSRichard Henderson         return NULL;
4352fb4ed7aaSRichard Henderson     }
4353fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
4354fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
4355fb4ed7aaSRichard Henderson     } else {
4356fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
4357fb4ed7aaSRichard Henderson     }
4358fb4ed7aaSRichard Henderson }
4359fb4ed7aaSRichard Henderson 
4360fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
4361fb4ed7aaSRichard Henderson {
4362fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
4363fb4ed7aaSRichard Henderson 
4364fb4ed7aaSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst);
4365fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4366fb4ed7aaSRichard Henderson     return advance_pc(dc);
4367fb4ed7aaSRichard Henderson }
4368fb4ed7aaSRichard Henderson 
4369fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4370fb4ed7aaSRichard Henderson {
4371fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4372fb4ed7aaSRichard Henderson     DisasCompare cmp;
4373fb4ed7aaSRichard Henderson 
4374fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4375fb4ed7aaSRichard Henderson         return false;
4376fb4ed7aaSRichard Henderson     }
4377fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4378fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4379fb4ed7aaSRichard Henderson }
4380fb4ed7aaSRichard Henderson 
4381fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4382fb4ed7aaSRichard Henderson {
4383fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4384fb4ed7aaSRichard Henderson     DisasCompare cmp;
4385fb4ed7aaSRichard Henderson 
4386fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4387fb4ed7aaSRichard Henderson         return false;
4388fb4ed7aaSRichard Henderson     }
4389fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4390fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4391fb4ed7aaSRichard Henderson }
4392fb4ed7aaSRichard Henderson 
4393fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4394fb4ed7aaSRichard Henderson {
4395fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4396fb4ed7aaSRichard Henderson     DisasCompare cmp;
4397fb4ed7aaSRichard Henderson 
4398fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4399fb4ed7aaSRichard Henderson         return false;
4400fb4ed7aaSRichard Henderson     }
4401fb4ed7aaSRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
4402fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4403fb4ed7aaSRichard Henderson }
4404fb4ed7aaSRichard Henderson 
440586b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
440686b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
440786b82fe0SRichard Henderson {
440886b82fe0SRichard Henderson     TCGv src1, sum;
440986b82fe0SRichard Henderson 
441086b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
441186b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
441286b82fe0SRichard Henderson         return false;
441386b82fe0SRichard Henderson     }
441486b82fe0SRichard Henderson 
441586b82fe0SRichard Henderson     /*
441686b82fe0SRichard Henderson      * Always load the sum into a new temporary.
441786b82fe0SRichard Henderson      * This is required to capture the value across a window change,
441886b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
441986b82fe0SRichard Henderson      */
442086b82fe0SRichard Henderson     sum = tcg_temp_new();
442186b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
442286b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
442386b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
442486b82fe0SRichard Henderson     } else {
442586b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
442686b82fe0SRichard Henderson     }
442786b82fe0SRichard Henderson     return func(dc, a->rd, sum);
442886b82fe0SRichard Henderson }
442986b82fe0SRichard Henderson 
443086b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
443186b82fe0SRichard Henderson {
443286b82fe0SRichard Henderson     /*
443386b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
443486b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
443586b82fe0SRichard Henderson      */
443686b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
443786b82fe0SRichard Henderson 
443886b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
443986b82fe0SRichard Henderson 
444086b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
444186b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
444286b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
444386b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
444486b82fe0SRichard Henderson 
444586b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
444686b82fe0SRichard Henderson     return true;
444786b82fe0SRichard Henderson }
444886b82fe0SRichard Henderson 
444986b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
445086b82fe0SRichard Henderson 
445186b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
445286b82fe0SRichard Henderson {
445386b82fe0SRichard Henderson     if (!supervisor(dc)) {
445486b82fe0SRichard Henderson         return raise_priv(dc);
445586b82fe0SRichard Henderson     }
445686b82fe0SRichard Henderson 
445786b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
445886b82fe0SRichard Henderson 
445986b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
446086b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
446186b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
446286b82fe0SRichard Henderson 
446386b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
446486b82fe0SRichard Henderson     return true;
446586b82fe0SRichard Henderson }
446686b82fe0SRichard Henderson 
446786b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
446886b82fe0SRichard Henderson 
446986b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
447086b82fe0SRichard Henderson {
447186b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
447286b82fe0SRichard Henderson 
447386b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
447486b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
447586b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
447686b82fe0SRichard Henderson 
447786b82fe0SRichard Henderson     gen_helper_restore(tcg_env);
447886b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
447986b82fe0SRichard Henderson     return true;
448086b82fe0SRichard Henderson }
448186b82fe0SRichard Henderson 
448286b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
448386b82fe0SRichard Henderson 
4484d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4485d3825800SRichard Henderson {
4486d3825800SRichard Henderson     gen_helper_save(tcg_env);
4487d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4488d3825800SRichard Henderson     return advance_pc(dc);
4489d3825800SRichard Henderson }
4490d3825800SRichard Henderson 
4491d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4492d3825800SRichard Henderson 
4493d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4494d3825800SRichard Henderson {
4495d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4496d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4497d3825800SRichard Henderson     return advance_pc(dc);
4498d3825800SRichard Henderson }
4499d3825800SRichard Henderson 
4500d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4501d3825800SRichard Henderson 
45028f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
45038f75b8a4SRichard Henderson {
45048f75b8a4SRichard Henderson     if (!supervisor(dc)) {
45058f75b8a4SRichard Henderson         return raise_priv(dc);
45068f75b8a4SRichard Henderson     }
45078f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
45088f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
45098f75b8a4SRichard Henderson     translator_io_start(&dc->base);
45108f75b8a4SRichard Henderson     if (done) {
45118f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
45128f75b8a4SRichard Henderson     } else {
45138f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
45148f75b8a4SRichard Henderson     }
45158f75b8a4SRichard Henderson     return true;
45168f75b8a4SRichard Henderson }
45178f75b8a4SRichard Henderson 
45188f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
45198f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
45208f75b8a4SRichard Henderson 
4521fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
4522fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4523fcf5ef2aSThomas Huth         goto illegal_insn;
4524fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
4525fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4526fcf5ef2aSThomas Huth         goto nfpu_insn;
4527fcf5ef2aSThomas Huth 
4528fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
4529878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
4530fcf5ef2aSThomas Huth {
4531fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
45328f75b8a4SRichard Henderson     TCGv cpu_src1;
45338f75b8a4SRichard Henderson     TCGv cpu_src2 __attribute__((unused));
4534fcf5ef2aSThomas Huth     TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
4535fcf5ef2aSThomas Huth     TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
4536fcf5ef2aSThomas Huth     target_long simm;
4537fcf5ef2aSThomas Huth 
4538fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
4539fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
4540fcf5ef2aSThomas Huth 
4541fcf5ef2aSThomas Huth     switch (opc) {
45426d2a0768SRichard Henderson     case 0:
45436d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
454423ada1b1SRichard Henderson     case 1:
454523ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
4546fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
4547fcf5ef2aSThomas Huth         {
45488f75b8a4SRichard Henderson             unsigned int xop = GET_FIELD(insn, 7, 12);
4549af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
4550fcf5ef2aSThomas Huth 
4551af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
4552fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4553fcf5ef2aSThomas Huth                     goto jmp_insn;
4554fcf5ef2aSThomas Huth                 }
4555fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4556fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4557fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4558fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4559fcf5ef2aSThomas Huth 
4560fcf5ef2aSThomas Huth                 switch (xop) {
4561fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
4562fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
4563fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4564fcf5ef2aSThomas Huth                     break;
4565fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
4566fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
4567fcf5ef2aSThomas Huth                     break;
4568fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
4569fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
4570fcf5ef2aSThomas Huth                     break;
4571fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
4572fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
4573fcf5ef2aSThomas Huth                     break;
4574fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
4575fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
4576fcf5ef2aSThomas Huth                     break;
4577fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
4578fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4579fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
4580fcf5ef2aSThomas Huth                     break;
4581fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
4582fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
4583fcf5ef2aSThomas Huth                     break;
4584fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
4585fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
4586fcf5ef2aSThomas Huth                     break;
4587fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
4588fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4589fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
4590fcf5ef2aSThomas Huth                     break;
4591fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
4592fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
4593fcf5ef2aSThomas Huth                     break;
4594fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
4595fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
4596fcf5ef2aSThomas Huth                     break;
4597fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
4598fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4599fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
4600fcf5ef2aSThomas Huth                     break;
4601fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
4602fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
4603fcf5ef2aSThomas Huth                     break;
4604fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
4605fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
4606fcf5ef2aSThomas Huth                     break;
4607fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
4608fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4609fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
4610fcf5ef2aSThomas Huth                     break;
4611fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
4612fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
4613fcf5ef2aSThomas Huth                     break;
4614fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
4615fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
4616fcf5ef2aSThomas Huth                     break;
4617fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
4618fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4619fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
4620fcf5ef2aSThomas Huth                     break;
4621fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
4622fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
4623fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
4624fcf5ef2aSThomas Huth                     break;
4625fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
4626fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4627fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
4628fcf5ef2aSThomas Huth                     break;
4629fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
4630fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
4631fcf5ef2aSThomas Huth                     break;
4632fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
4633fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
4634fcf5ef2aSThomas Huth                     break;
4635fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
4636fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4637fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
4638fcf5ef2aSThomas Huth                     break;
4639fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
4640fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
4641fcf5ef2aSThomas Huth                     break;
4642fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
4643fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
4644fcf5ef2aSThomas Huth                     break;
4645fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
4646fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4647fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
4648fcf5ef2aSThomas Huth                     break;
4649fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
4650fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4651fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
4652fcf5ef2aSThomas Huth                     break;
4653fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
4654fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4655fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
4656fcf5ef2aSThomas Huth                     break;
4657fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
4658fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4659fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
4660fcf5ef2aSThomas Huth                     break;
4661fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
4662fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
4663fcf5ef2aSThomas Huth                     break;
4664fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
4665fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
4666fcf5ef2aSThomas Huth                     break;
4667fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
4668fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4669fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
4670fcf5ef2aSThomas Huth                     break;
4671fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4672fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
4673fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4674fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4675fcf5ef2aSThomas Huth                     break;
4676fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
4677fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4678fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
4679fcf5ef2aSThomas Huth                     break;
4680fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
4681fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
4682fcf5ef2aSThomas Huth                     break;
4683fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
4684fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4685fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
4686fcf5ef2aSThomas Huth                     break;
4687fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
4688fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
4689fcf5ef2aSThomas Huth                     break;
4690fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
4691fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4692fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
4693fcf5ef2aSThomas Huth                     break;
4694fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
4695fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
4696fcf5ef2aSThomas Huth                     break;
4697fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
4698fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
4699fcf5ef2aSThomas Huth                     break;
4700fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
4701fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4702fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
4703fcf5ef2aSThomas Huth                     break;
4704fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
4705fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
4706fcf5ef2aSThomas Huth                     break;
4707fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
4708fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
4709fcf5ef2aSThomas Huth                     break;
4710fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
4711fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4712fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
4713fcf5ef2aSThomas Huth                     break;
4714fcf5ef2aSThomas Huth #endif
4715fcf5ef2aSThomas Huth                 default:
4716fcf5ef2aSThomas Huth                     goto illegal_insn;
4717fcf5ef2aSThomas Huth                 }
4718fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
4719fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4720fcf5ef2aSThomas Huth                 int cond;
4721fcf5ef2aSThomas Huth #endif
4722fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4723fcf5ef2aSThomas Huth                     goto jmp_insn;
4724fcf5ef2aSThomas Huth                 }
4725fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4726fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4727fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4728fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4729fcf5ef2aSThomas Huth 
4730fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4731fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
4732fcf5ef2aSThomas Huth                 do {                                               \
4733fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
4734fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
4735fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
4736fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
4737fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
4738fcf5ef2aSThomas Huth                 } while (0)
4739fcf5ef2aSThomas Huth 
4740fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
4741fcf5ef2aSThomas Huth                     FMOVR(s);
4742fcf5ef2aSThomas Huth                     break;
4743fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
4744fcf5ef2aSThomas Huth                     FMOVR(d);
4745fcf5ef2aSThomas Huth                     break;
4746fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
4747fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4748fcf5ef2aSThomas Huth                     FMOVR(q);
4749fcf5ef2aSThomas Huth                     break;
4750fcf5ef2aSThomas Huth                 }
4751fcf5ef2aSThomas Huth #undef FMOVR
4752fcf5ef2aSThomas Huth #endif
4753fcf5ef2aSThomas Huth                 switch (xop) {
4754fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4755fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
4756fcf5ef2aSThomas Huth                     do {                                                \
4757fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4758fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4759fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
4760fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4761fcf5ef2aSThomas Huth                     } while (0)
4762fcf5ef2aSThomas Huth 
4763fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
4764fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4765fcf5ef2aSThomas Huth                         break;
4766fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
4767fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4768fcf5ef2aSThomas Huth                         break;
4769fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
4770fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4771fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4772fcf5ef2aSThomas Huth                         break;
4773fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
4774fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4775fcf5ef2aSThomas Huth                         break;
4776fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
4777fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4778fcf5ef2aSThomas Huth                         break;
4779fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
4780fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4781fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4782fcf5ef2aSThomas Huth                         break;
4783fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
4784fcf5ef2aSThomas Huth                         FMOVCC(2, s);
4785fcf5ef2aSThomas Huth                         break;
4786fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
4787fcf5ef2aSThomas Huth                         FMOVCC(2, d);
4788fcf5ef2aSThomas Huth                         break;
4789fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
4790fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4791fcf5ef2aSThomas Huth                         FMOVCC(2, q);
4792fcf5ef2aSThomas Huth                         break;
4793fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
4794fcf5ef2aSThomas Huth                         FMOVCC(3, s);
4795fcf5ef2aSThomas Huth                         break;
4796fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
4797fcf5ef2aSThomas Huth                         FMOVCC(3, d);
4798fcf5ef2aSThomas Huth                         break;
4799fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
4800fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4801fcf5ef2aSThomas Huth                         FMOVCC(3, q);
4802fcf5ef2aSThomas Huth                         break;
4803fcf5ef2aSThomas Huth #undef FMOVCC
4804fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
4805fcf5ef2aSThomas Huth                     do {                                                \
4806fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4807fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4808fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
4809fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4810fcf5ef2aSThomas Huth                     } while (0)
4811fcf5ef2aSThomas Huth 
4812fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
4813fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4814fcf5ef2aSThomas Huth                         break;
4815fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
4816fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4817fcf5ef2aSThomas Huth                         break;
4818fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
4819fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4820fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4821fcf5ef2aSThomas Huth                         break;
4822fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
4823fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4824fcf5ef2aSThomas Huth                         break;
4825fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
4826fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4827fcf5ef2aSThomas Huth                         break;
4828fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
4829fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4830fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4831fcf5ef2aSThomas Huth                         break;
4832fcf5ef2aSThomas Huth #undef FMOVCC
4833fcf5ef2aSThomas Huth #endif
4834fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
4835fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4836fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4837fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
4838fcf5ef2aSThomas Huth                         break;
4839fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
4840fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4841fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4842fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
4843fcf5ef2aSThomas Huth                         break;
4844fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
4845fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4846fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4847fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4848fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
4849fcf5ef2aSThomas Huth                         break;
4850fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
4851fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4852fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4853fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
4854fcf5ef2aSThomas Huth                         break;
4855fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
4856fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4857fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4858fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
4859fcf5ef2aSThomas Huth                         break;
4860fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
4861fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4862fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4863fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4864fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
4865fcf5ef2aSThomas Huth                         break;
4866fcf5ef2aSThomas Huth                     default:
4867fcf5ef2aSThomas Huth                         goto illegal_insn;
4868fcf5ef2aSThomas Huth                 }
4869d3c7e8adSRichard Henderson             } else if (xop == 0x36) {
4870fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4871d3c7e8adSRichard Henderson                 /* VIS */
4872fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
4873fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4874fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4875fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4876fcf5ef2aSThomas Huth                     goto jmp_insn;
4877fcf5ef2aSThomas Huth                 }
4878fcf5ef2aSThomas Huth 
4879fcf5ef2aSThomas Huth                 switch (opf) {
4880fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
4881fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4882fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4883fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4884fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4885fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4886fcf5ef2aSThomas Huth                     break;
4887fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
4888fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4889fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4890fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4891fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4892fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4893fcf5ef2aSThomas Huth                     break;
4894fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
4895fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4896fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4897fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4898fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4899fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4900fcf5ef2aSThomas Huth                     break;
4901fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
4902fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4903fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4904fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4905fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4906fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4907fcf5ef2aSThomas Huth                     break;
4908fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
4909fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4910fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4911fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4912fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4913fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4914fcf5ef2aSThomas Huth                     break;
4915fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
4916fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4917fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4918fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4919fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4920fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4921fcf5ef2aSThomas Huth                     break;
4922fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
4923fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4924fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4925fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4926fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4927fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4928fcf5ef2aSThomas Huth                     break;
4929fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
4930fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4931fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4932fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4933fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4934fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4935fcf5ef2aSThomas Huth                     break;
4936fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
4937fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4938fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4939fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4940fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4941fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4942fcf5ef2aSThomas Huth                     break;
4943fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
4944fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4945fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4946fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4947fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4948fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4949fcf5ef2aSThomas Huth                     break;
4950fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
4951fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4952fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4953fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4954fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4955fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4956fcf5ef2aSThomas Huth                     break;
4957fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
4958fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4959fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4960fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4961fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4962fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4963fcf5ef2aSThomas Huth                     break;
4964fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
4965fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4966fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4967fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4968fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4969fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4970fcf5ef2aSThomas Huth                     break;
4971fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
4972fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4973fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4974fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4975fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4976fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4977fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4978fcf5ef2aSThomas Huth                     break;
4979fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
4980fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4981fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4982fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4983fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4984fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4985fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4986fcf5ef2aSThomas Huth                     break;
4987fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
4988fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4989fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4990fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4991fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4992fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4993fcf5ef2aSThomas Huth                     break;
4994fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
4995fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4996fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4997fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4998fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4999fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5000fcf5ef2aSThomas Huth                     break;
5001fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
5002fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5003fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5004fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5005fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
5006fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
5007fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5008fcf5ef2aSThomas Huth                     break;
5009fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
5010fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5011fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5012fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5013fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
5014fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5015fcf5ef2aSThomas Huth                     break;
5016fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
5017fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5018fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5019fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5020fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
5021fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5022fcf5ef2aSThomas Huth                     break;
5023fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
5024fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5025fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5026fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5027fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
5028fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5029fcf5ef2aSThomas Huth                     break;
5030fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
5031fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5032fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5033fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5034fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
5035fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5036fcf5ef2aSThomas Huth                     break;
5037fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
5038fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5039fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5040fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5041fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
5042fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5043fcf5ef2aSThomas Huth                     break;
5044fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
5045fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5046fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5047fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5048fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
5049fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5050fcf5ef2aSThomas Huth                     break;
5051fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
5052fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5053fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5054fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5055fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
5056fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5057fcf5ef2aSThomas Huth                     break;
5058fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
5059fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5060fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5061fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5062fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
5063fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5064fcf5ef2aSThomas Huth                     break;
5065fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
5066fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5067fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
5068fcf5ef2aSThomas Huth                     break;
5069fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
5070fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5071fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
5072fcf5ef2aSThomas Huth                     break;
5073fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
5074fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5075fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
5076fcf5ef2aSThomas Huth                     break;
5077fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
5078fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5079fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
5080fcf5ef2aSThomas Huth                     break;
5081fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
5082fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5083fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
5084fcf5ef2aSThomas Huth                     break;
5085fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
5086fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5087fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
5088fcf5ef2aSThomas Huth                     break;
5089fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
5090fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5091fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
5092fcf5ef2aSThomas Huth                     break;
5093fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
5094fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5095fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
5096fcf5ef2aSThomas Huth                     break;
5097fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5098fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5099fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5100fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5101fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5102fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5103fcf5ef2aSThomas Huth                     break;
5104fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5105fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5106fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5107fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5108fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5109fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5110fcf5ef2aSThomas Huth                     break;
5111fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
5112fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5113fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
5114fcf5ef2aSThomas Huth                     break;
5115fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
5116fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5117fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
5118fcf5ef2aSThomas Huth                     break;
5119fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
5120fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5121fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
5122fcf5ef2aSThomas Huth                     break;
5123fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
5124fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5125fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
5126fcf5ef2aSThomas Huth                     break;
5127fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
5128fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5129fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
5130fcf5ef2aSThomas Huth                     break;
5131fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
5132fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5133fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
5134fcf5ef2aSThomas Huth                     break;
5135fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
5136fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5137fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
5138fcf5ef2aSThomas Huth                     break;
5139fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
5140fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5141fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
5142fcf5ef2aSThomas Huth                     break;
5143fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
5144fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5145fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
5146fcf5ef2aSThomas Huth                     break;
5147fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
5148fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5149fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
5150fcf5ef2aSThomas Huth                     break;
5151fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
5152fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5153fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
5154fcf5ef2aSThomas Huth                     break;
5155fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
5156fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5157fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
5158fcf5ef2aSThomas Huth                     break;
5159fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
5160fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5161fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
5162fcf5ef2aSThomas Huth                     break;
5163fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5164fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5165fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5166fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5167fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5168fcf5ef2aSThomas Huth                     break;
5169fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5170fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5171fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5172fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5173fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5174fcf5ef2aSThomas Huth                     break;
5175fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
5176fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5177fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
5178fcf5ef2aSThomas Huth                     break;
5179fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
5180fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5181fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
5182fcf5ef2aSThomas Huth                     break;
5183fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
5184fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5185fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
5186fcf5ef2aSThomas Huth                     break;
5187fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
5188fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5189fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
5190fcf5ef2aSThomas Huth                     break;
5191fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
5192fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5193fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
5194fcf5ef2aSThomas Huth                     break;
5195fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
5196fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5197fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
5198fcf5ef2aSThomas Huth                     break;
5199fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
5200fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5201fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
5202fcf5ef2aSThomas Huth                     break;
5203fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
5204fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5205fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
5206fcf5ef2aSThomas Huth                     break;
5207fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
5208fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5209fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
5210fcf5ef2aSThomas Huth                     break;
5211fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
5212fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5213fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
5214fcf5ef2aSThomas Huth                     break;
5215fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
5216fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5217fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
5218fcf5ef2aSThomas Huth                     break;
5219fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
5220fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5221fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
5222fcf5ef2aSThomas Huth                     break;
5223fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
5224fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5225fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
5226fcf5ef2aSThomas Huth                     break;
5227fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
5228fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5229fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
5230fcf5ef2aSThomas Huth                     break;
5231fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
5232fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5233fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
5234fcf5ef2aSThomas Huth                     break;
5235fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
5236fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5237fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
5238fcf5ef2aSThomas Huth                     break;
5239fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
5240fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5241fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
5242fcf5ef2aSThomas Huth                     break;
5243fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
5244fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5245fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
5246fcf5ef2aSThomas Huth                     break;
5247fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
5248fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5249fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5250fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5251fcf5ef2aSThomas Huth                     break;
5252fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
5253fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5254fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5255fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5256fcf5ef2aSThomas Huth                     break;
5257fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
5258fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5259fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
5260fcf5ef2aSThomas Huth                     break;
5261fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
5262fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5263fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
5264fcf5ef2aSThomas Huth                     break;
5265fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
5266fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5267fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5268fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5269fcf5ef2aSThomas Huth                     break;
5270fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
5271fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5272fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
5273fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5274fcf5ef2aSThomas Huth                     break;
5275fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
5276fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5277fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
5278fcf5ef2aSThomas Huth                     break;
5279fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
5280fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5281fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5282fcf5ef2aSThomas Huth                     break;
5283fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5284fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5285fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5286fcf5ef2aSThomas Huth                     break;
5287fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5288fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5289fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5290fcf5ef2aSThomas Huth                     break;
5291fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5292fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5293fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5294fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5295fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5296fcf5ef2aSThomas Huth                     break;
5297fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5298fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5299fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5300fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5301fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5302fcf5ef2aSThomas Huth                     break;
5303fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5304fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5305fcf5ef2aSThomas Huth                     // XXX
5306fcf5ef2aSThomas Huth                     goto illegal_insn;
5307fcf5ef2aSThomas Huth                 default:
5308fcf5ef2aSThomas Huth                     goto illegal_insn;
5309fcf5ef2aSThomas Huth                 }
5310fcf5ef2aSThomas Huth #endif
53118f75b8a4SRichard Henderson             } else {
5312d3c7e8adSRichard Henderson                 goto illegal_insn; /* in decodetree */
5313fcf5ef2aSThomas Huth             }
5314fcf5ef2aSThomas Huth         }
5315fcf5ef2aSThomas Huth         break;
5316fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
5317fcf5ef2aSThomas Huth         {
5318fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
5319fcf5ef2aSThomas Huth             /* ??? gen_address_mask prevents us from using a source
5320fcf5ef2aSThomas Huth                register directly.  Always generate a temporary.  */
532152123f14SRichard Henderson             TCGv cpu_addr = tcg_temp_new();
5322fcf5ef2aSThomas Huth 
5323fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
5324fcf5ef2aSThomas Huth             if (xop == 0x3c || xop == 0x3e) {
5325fcf5ef2aSThomas Huth                 /* V9 casa/casxa : no offset */
5326fcf5ef2aSThomas Huth             } else if (IS_IMM) {     /* immediate */
5327fcf5ef2aSThomas Huth                 simm = GET_FIELDs(insn, 19, 31);
5328fcf5ef2aSThomas Huth                 if (simm != 0) {
5329fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
5330fcf5ef2aSThomas Huth                 }
5331fcf5ef2aSThomas Huth             } else {            /* register */
5332fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5333fcf5ef2aSThomas Huth                 if (rs2 != 0) {
5334fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5335fcf5ef2aSThomas Huth                 }
5336fcf5ef2aSThomas Huth             }
5337fcf5ef2aSThomas Huth             if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
5338fcf5ef2aSThomas Huth                 (xop > 0x17 && xop <= 0x1d ) ||
5339fcf5ef2aSThomas Huth                 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5340fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_dest_gpr(dc, rd);
5341fcf5ef2aSThomas Huth 
5342fcf5ef2aSThomas Huth                 switch (xop) {
5343fcf5ef2aSThomas Huth                 case 0x0:       /* ld, V9 lduw, load unsigned word */
5344fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
534508149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5346316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5347fcf5ef2aSThomas Huth                     break;
5348fcf5ef2aSThomas Huth                 case 0x1:       /* ldub, load unsigned byte */
5349fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
535008149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
535108149118SRichard Henderson                                        dc->mem_idx, MO_UB);
5352fcf5ef2aSThomas Huth                     break;
5353fcf5ef2aSThomas Huth                 case 0x2:       /* lduh, load unsigned halfword */
5354fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
535508149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5356316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5357fcf5ef2aSThomas Huth                     break;
5358fcf5ef2aSThomas Huth                 case 0x3:       /* ldd, load double word */
5359fcf5ef2aSThomas Huth                     if (rd & 1)
5360fcf5ef2aSThomas Huth                         goto illegal_insn;
5361fcf5ef2aSThomas Huth                     else {
5362fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5363fcf5ef2aSThomas Huth 
5364fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5365fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
536608149118SRichard Henderson                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5367316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5368fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5369fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5370fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd + 1, cpu_val);
5371fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(t64, t64, 32);
5372fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5373fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5374fcf5ef2aSThomas Huth                     }
5375fcf5ef2aSThomas Huth                     break;
5376fcf5ef2aSThomas Huth                 case 0x9:       /* ldsb, load signed byte */
5377fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
537808149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB);
5379fcf5ef2aSThomas Huth                     break;
5380fcf5ef2aSThomas Huth                 case 0xa:       /* ldsh, load signed halfword */
5381fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
538208149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5383316b6783SRichard Henderson                                        dc->mem_idx, MO_TESW | MO_ALIGN);
5384fcf5ef2aSThomas Huth                     break;
5385fcf5ef2aSThomas Huth                 case 0xd:       /* ldstub */
5386fcf5ef2aSThomas Huth                     gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
5387fcf5ef2aSThomas Huth                     break;
5388fcf5ef2aSThomas Huth                 case 0x0f:
5389fcf5ef2aSThomas Huth                     /* swap, swap register with memory. Also atomically */
5390fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5391fcf5ef2aSThomas Huth                     gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
5392fcf5ef2aSThomas Huth                              dc->mem_idx, MO_TEUL);
5393fcf5ef2aSThomas Huth                     break;
5394fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5395fcf5ef2aSThomas Huth                 case 0x10:      /* lda, V9 lduwa, load word alternate */
5396fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5397fcf5ef2aSThomas Huth                     break;
5398fcf5ef2aSThomas Huth                 case 0x11:      /* lduba, load unsigned byte alternate */
5399fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5400fcf5ef2aSThomas Huth                     break;
5401fcf5ef2aSThomas Huth                 case 0x12:      /* lduha, load unsigned halfword alternate */
5402fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5403fcf5ef2aSThomas Huth                     break;
5404fcf5ef2aSThomas Huth                 case 0x13:      /* ldda, load double word alternate */
5405fcf5ef2aSThomas Huth                     if (rd & 1) {
5406fcf5ef2aSThomas Huth                         goto illegal_insn;
5407fcf5ef2aSThomas Huth                     }
5408fcf5ef2aSThomas Huth                     gen_ldda_asi(dc, cpu_addr, insn, rd);
5409fcf5ef2aSThomas Huth                     goto skip_move;
5410fcf5ef2aSThomas Huth                 case 0x19:      /* ldsba, load signed byte alternate */
5411fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
5412fcf5ef2aSThomas Huth                     break;
5413fcf5ef2aSThomas Huth                 case 0x1a:      /* ldsha, load signed halfword alternate */
5414fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
5415fcf5ef2aSThomas Huth                     break;
5416fcf5ef2aSThomas Huth                 case 0x1d:      /* ldstuba -- XXX: should be atomically */
5417fcf5ef2aSThomas Huth                     gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
5418fcf5ef2aSThomas Huth                     break;
5419fcf5ef2aSThomas Huth                 case 0x1f:      /* swapa, swap reg with alt. memory. Also
5420fcf5ef2aSThomas Huth                                    atomically */
5421fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5422fcf5ef2aSThomas Huth                     gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
5423fcf5ef2aSThomas Huth                     break;
5424fcf5ef2aSThomas Huth #endif
5425fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5426fcf5ef2aSThomas Huth                 case 0x08: /* V9 ldsw */
5427fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
542808149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5429316b6783SRichard Henderson                                        dc->mem_idx, MO_TESL | MO_ALIGN);
5430fcf5ef2aSThomas Huth                     break;
5431fcf5ef2aSThomas Huth                 case 0x0b: /* V9 ldx */
5432fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
543308149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5434316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5435fcf5ef2aSThomas Huth                     break;
5436fcf5ef2aSThomas Huth                 case 0x18: /* V9 ldswa */
5437fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
5438fcf5ef2aSThomas Huth                     break;
5439fcf5ef2aSThomas Huth                 case 0x1b: /* V9 ldxa */
5440fc313c64SFrédéric Pétrot                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5441fcf5ef2aSThomas Huth                     break;
5442fcf5ef2aSThomas Huth                 case 0x2d: /* V9 prefetch, no effect */
5443fcf5ef2aSThomas Huth                     goto skip_move;
5444fcf5ef2aSThomas Huth                 case 0x30: /* V9 ldfa */
5445fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5446fcf5ef2aSThomas Huth                         goto jmp_insn;
5447fcf5ef2aSThomas Huth                     }
5448fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5449fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, rd);
5450fcf5ef2aSThomas Huth                     goto skip_move;
5451fcf5ef2aSThomas Huth                 case 0x33: /* V9 lddfa */
5452fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5453fcf5ef2aSThomas Huth                         goto jmp_insn;
5454fcf5ef2aSThomas Huth                     }
5455fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5456fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, DFPREG(rd));
5457fcf5ef2aSThomas Huth                     goto skip_move;
5458fcf5ef2aSThomas Huth                 case 0x3d: /* V9 prefetcha, no effect */
5459fcf5ef2aSThomas Huth                     goto skip_move;
5460fcf5ef2aSThomas Huth                 case 0x32: /* V9 ldqfa */
5461fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5462fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5463fcf5ef2aSThomas Huth                         goto jmp_insn;
5464fcf5ef2aSThomas Huth                     }
5465fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5466fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, QFPREG(rd));
5467fcf5ef2aSThomas Huth                     goto skip_move;
5468fcf5ef2aSThomas Huth #endif
5469fcf5ef2aSThomas Huth                 default:
5470fcf5ef2aSThomas Huth                     goto illegal_insn;
5471fcf5ef2aSThomas Huth                 }
5472fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_val);
5473fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5474fcf5ef2aSThomas Huth             skip_move: ;
5475fcf5ef2aSThomas Huth #endif
5476fcf5ef2aSThomas Huth             } else if (xop >= 0x20 && xop < 0x24) {
5477fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5478fcf5ef2aSThomas Huth                     goto jmp_insn;
5479fcf5ef2aSThomas Huth                 }
5480fcf5ef2aSThomas Huth                 switch (xop) {
5481fcf5ef2aSThomas Huth                 case 0x20:      /* ldf, load fpreg */
5482fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5483fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5484fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5485316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5486fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5487fcf5ef2aSThomas Huth                     break;
5488fcf5ef2aSThomas Huth                 case 0x21:      /* ldfsr, V9 ldxfsr */
5489fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5490fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5491fcf5ef2aSThomas Huth                     if (rd == 1) {
5492fcf5ef2aSThomas Huth                         TCGv_i64 t64 = tcg_temp_new_i64();
5493fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5494316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5495ad75a51eSRichard Henderson                         gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64);
5496fcf5ef2aSThomas Huth                         break;
5497fcf5ef2aSThomas Huth                     }
5498fcf5ef2aSThomas Huth #endif
549936ab4623SRichard Henderson                     cpu_dst_32 = tcg_temp_new_i32();
5500fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5501316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5502ad75a51eSRichard Henderson                     gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32);
5503fcf5ef2aSThomas Huth                     break;
5504fcf5ef2aSThomas Huth                 case 0x22:      /* ldqf, load quad fpreg */
5505fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5506fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5507fcf5ef2aSThomas Huth                     cpu_src1_64 = tcg_temp_new_i64();
5508fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5509fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5510fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5511fcf5ef2aSThomas Huth                     cpu_src2_64 = tcg_temp_new_i64();
5512fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
5513fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5514fcf5ef2aSThomas Huth                     gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
5515fcf5ef2aSThomas Huth                     break;
5516fcf5ef2aSThomas Huth                 case 0x23:      /* lddf, load double fpreg */
5517fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5518fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5519fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
5520fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5521fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5522fcf5ef2aSThomas Huth                     break;
5523fcf5ef2aSThomas Huth                 default:
5524fcf5ef2aSThomas Huth                     goto illegal_insn;
5525fcf5ef2aSThomas Huth                 }
5526fcf5ef2aSThomas Huth             } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
5527fcf5ef2aSThomas Huth                        xop == 0xe || xop == 0x1e) {
5528fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_load_gpr(dc, rd);
5529fcf5ef2aSThomas Huth 
5530fcf5ef2aSThomas Huth                 switch (xop) {
5531fcf5ef2aSThomas Huth                 case 0x4: /* st, store word */
5532fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
553308149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5534316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5535fcf5ef2aSThomas Huth                     break;
5536fcf5ef2aSThomas Huth                 case 0x5: /* stb, store byte */
5537fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
553808149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB);
5539fcf5ef2aSThomas Huth                     break;
5540fcf5ef2aSThomas Huth                 case 0x6: /* sth, store halfword */
5541fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
554208149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5543316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5544fcf5ef2aSThomas Huth                     break;
5545fcf5ef2aSThomas Huth                 case 0x7: /* std, store double word */
5546fcf5ef2aSThomas Huth                     if (rd & 1)
5547fcf5ef2aSThomas Huth                         goto illegal_insn;
5548fcf5ef2aSThomas Huth                     else {
5549fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5550fcf5ef2aSThomas Huth                         TCGv lo;
5551fcf5ef2aSThomas Huth 
5552fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5553fcf5ef2aSThomas Huth                         lo = gen_load_gpr(dc, rd + 1);
5554fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5555fcf5ef2aSThomas Huth                         tcg_gen_concat_tl_i64(t64, lo, cpu_val);
555608149118SRichard Henderson                         tcg_gen_qemu_st_i64(t64, cpu_addr,
5557316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5558fcf5ef2aSThomas Huth                     }
5559fcf5ef2aSThomas Huth                     break;
5560fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5561fcf5ef2aSThomas Huth                 case 0x14: /* sta, V9 stwa, store word alternate */
5562fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5563fcf5ef2aSThomas Huth                     break;
5564fcf5ef2aSThomas Huth                 case 0x15: /* stba, store byte alternate */
5565fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5566fcf5ef2aSThomas Huth                     break;
5567fcf5ef2aSThomas Huth                 case 0x16: /* stha, store halfword alternate */
5568fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5569fcf5ef2aSThomas Huth                     break;
5570fcf5ef2aSThomas Huth                 case 0x17: /* stda, store double word alternate */
5571fcf5ef2aSThomas Huth                     if (rd & 1) {
5572fcf5ef2aSThomas Huth                         goto illegal_insn;
5573fcf5ef2aSThomas Huth                     }
5574fcf5ef2aSThomas Huth                     gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
5575fcf5ef2aSThomas Huth                     break;
5576fcf5ef2aSThomas Huth #endif
5577fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5578fcf5ef2aSThomas Huth                 case 0x0e: /* V9 stx */
5579fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
558008149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5581316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5582fcf5ef2aSThomas Huth                     break;
5583fcf5ef2aSThomas Huth                 case 0x1e: /* V9 stxa */
5584fc313c64SFrédéric Pétrot                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5585fcf5ef2aSThomas Huth                     break;
5586fcf5ef2aSThomas Huth #endif
5587fcf5ef2aSThomas Huth                 default:
5588fcf5ef2aSThomas Huth                     goto illegal_insn;
5589fcf5ef2aSThomas Huth                 }
5590fcf5ef2aSThomas Huth             } else if (xop > 0x23 && xop < 0x28) {
5591fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5592fcf5ef2aSThomas Huth                     goto jmp_insn;
5593fcf5ef2aSThomas Huth                 }
5594fcf5ef2aSThomas Huth                 switch (xop) {
5595fcf5ef2aSThomas Huth                 case 0x24: /* stf, store fpreg */
5596fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5597fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rd);
5598fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
5599316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5600fcf5ef2aSThomas Huth                     break;
5601fcf5ef2aSThomas Huth                 case 0x25: /* stfsr, V9 stxfsr */
5602fcf5ef2aSThomas Huth                     {
5603fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5604fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5605fcf5ef2aSThomas Huth                         if (rd == 1) {
560608149118SRichard Henderson                             tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5607316b6783SRichard Henderson                                                dc->mem_idx, MO_TEUQ | MO_ALIGN);
5608fcf5ef2aSThomas Huth                             break;
5609fcf5ef2aSThomas Huth                         }
5610fcf5ef2aSThomas Huth #endif
561108149118SRichard Henderson                         tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5612316b6783SRichard Henderson                                            dc->mem_idx, MO_TEUL | MO_ALIGN);
5613fcf5ef2aSThomas Huth                     }
5614fcf5ef2aSThomas Huth                     break;
5615fcf5ef2aSThomas Huth                 case 0x26:
5616fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5617fcf5ef2aSThomas Huth                     /* V9 stqf, store quad fpreg */
5618fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5619fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5620fcf5ef2aSThomas Huth                     /* ??? While stqf only requires 4-byte alignment, it is
5621fcf5ef2aSThomas Huth                        legal for the cpu to signal the unaligned exception.
5622fcf5ef2aSThomas Huth                        The OS trap handler is then required to fix it up.
5623fcf5ef2aSThomas Huth                        For qemu, this avoids having to probe the second page
5624fcf5ef2aSThomas Huth                        before performing the first write.  */
5625fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
5626fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5627fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ | MO_ALIGN_16);
5628fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5629fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
5630fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5631fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ);
5632fcf5ef2aSThomas Huth                     break;
5633fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */
5634fcf5ef2aSThomas Huth                     /* stdfq, store floating point queue */
5635fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5636fcf5ef2aSThomas Huth                     goto illegal_insn;
5637fcf5ef2aSThomas Huth #else
5638fcf5ef2aSThomas Huth                     if (!supervisor(dc))
5639fcf5ef2aSThomas Huth                         goto priv_insn;
5640fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5641fcf5ef2aSThomas Huth                         goto jmp_insn;
5642fcf5ef2aSThomas Huth                     }
5643fcf5ef2aSThomas Huth                     goto nfq_insn;
5644fcf5ef2aSThomas Huth #endif
5645fcf5ef2aSThomas Huth #endif
5646fcf5ef2aSThomas Huth                 case 0x27: /* stdf, store double fpreg */
5647fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5648fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rd);
5649fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5650fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5651fcf5ef2aSThomas Huth                     break;
5652fcf5ef2aSThomas Huth                 default:
5653fcf5ef2aSThomas Huth                     goto illegal_insn;
5654fcf5ef2aSThomas Huth                 }
5655fcf5ef2aSThomas Huth             } else if (xop > 0x33 && xop < 0x3f) {
5656fcf5ef2aSThomas Huth                 switch (xop) {
5657fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5658fcf5ef2aSThomas Huth                 case 0x34: /* V9 stfa */
5659fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5660fcf5ef2aSThomas Huth                         goto jmp_insn;
5661fcf5ef2aSThomas Huth                     }
5662fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 4, rd);
5663fcf5ef2aSThomas Huth                     break;
5664fcf5ef2aSThomas Huth                 case 0x36: /* V9 stqfa */
5665fcf5ef2aSThomas Huth                     {
5666fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5667fcf5ef2aSThomas Huth                         if (gen_trap_ifnofpu(dc)) {
5668fcf5ef2aSThomas Huth                             goto jmp_insn;
5669fcf5ef2aSThomas Huth                         }
5670fcf5ef2aSThomas Huth                         gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5671fcf5ef2aSThomas Huth                     }
5672fcf5ef2aSThomas Huth                     break;
5673fcf5ef2aSThomas Huth                 case 0x37: /* V9 stdfa */
5674fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5675fcf5ef2aSThomas Huth                         goto jmp_insn;
5676fcf5ef2aSThomas Huth                     }
5677fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5678fcf5ef2aSThomas Huth                     break;
5679fcf5ef2aSThomas Huth                 case 0x3e: /* V9 casxa */
5680fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5681fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5682fcf5ef2aSThomas Huth                     gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
5683fcf5ef2aSThomas Huth                     break;
5684fcf5ef2aSThomas Huth #endif
5685fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5686fcf5ef2aSThomas Huth                 case 0x3c: /* V9 or LEON3 casa */
5687fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5688fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, CASA);
5689fcf5ef2aSThomas Huth #endif
5690fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5691fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5692fcf5ef2aSThomas Huth                     gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
5693fcf5ef2aSThomas Huth                     break;
5694fcf5ef2aSThomas Huth #endif
5695fcf5ef2aSThomas Huth                 default:
5696fcf5ef2aSThomas Huth                     goto illegal_insn;
5697fcf5ef2aSThomas Huth                 }
5698fcf5ef2aSThomas Huth             } else {
5699fcf5ef2aSThomas Huth                 goto illegal_insn;
5700fcf5ef2aSThomas Huth             }
5701fcf5ef2aSThomas Huth         }
5702fcf5ef2aSThomas Huth         break;
5703fcf5ef2aSThomas Huth     }
5704878cc677SRichard Henderson     advance_pc(dc);
5705fcf5ef2aSThomas Huth  jmp_insn:
5706a6ca81cbSRichard Henderson     return;
5707fcf5ef2aSThomas Huth  illegal_insn:
5708fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5709a6ca81cbSRichard Henderson     return;
57108f75b8a4SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5711fcf5ef2aSThomas Huth  priv_insn:
5712fcf5ef2aSThomas Huth     gen_exception(dc, TT_PRIV_INSN);
5713a6ca81cbSRichard Henderson     return;
5714fcf5ef2aSThomas Huth #endif
5715fcf5ef2aSThomas Huth  nfpu_insn:
5716fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5717a6ca81cbSRichard Henderson     return;
5718fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5719fcf5ef2aSThomas Huth  nfq_insn:
5720fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5721a6ca81cbSRichard Henderson     return;
5722fcf5ef2aSThomas Huth #endif
5723fcf5ef2aSThomas Huth }
5724fcf5ef2aSThomas Huth 
57256e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5726fcf5ef2aSThomas Huth {
57276e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5728b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57296e61bc94SEmilio G. Cota     int bound;
5730af00be49SEmilio G. Cota 
5731af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
57326e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5733fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
57346e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5735576e1c4cSIgor Mammedov     dc->def = &env->def;
57366e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
57376e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5738c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57396e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5740c9b459aaSArtyom Tarasenko #endif
5741fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5742fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
57436e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5744c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57456e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5746c9b459aaSArtyom Tarasenko #endif
5747fcf5ef2aSThomas Huth #endif
57486e61bc94SEmilio G. Cota     /*
57496e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
57506e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
57516e61bc94SEmilio G. Cota      */
57526e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
57536e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5754af00be49SEmilio G. Cota }
5755fcf5ef2aSThomas Huth 
57566e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
57576e61bc94SEmilio G. Cota {
57586e61bc94SEmilio G. Cota }
57596e61bc94SEmilio G. Cota 
57606e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
57616e61bc94SEmilio G. Cota {
57626e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5763633c4283SRichard Henderson     target_ulong npc = dc->npc;
57646e61bc94SEmilio G. Cota 
5765633c4283SRichard Henderson     if (npc & 3) {
5766633c4283SRichard Henderson         switch (npc) {
5767633c4283SRichard Henderson         case JUMP_PC:
5768fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5769633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5770633c4283SRichard Henderson             break;
5771633c4283SRichard Henderson         case DYNAMIC_PC:
5772633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5773633c4283SRichard Henderson             npc = DYNAMIC_PC;
5774633c4283SRichard Henderson             break;
5775633c4283SRichard Henderson         default:
5776633c4283SRichard Henderson             g_assert_not_reached();
5777fcf5ef2aSThomas Huth         }
57786e61bc94SEmilio G. Cota     }
5779633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5780633c4283SRichard Henderson }
5781fcf5ef2aSThomas Huth 
57826e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
57836e61bc94SEmilio G. Cota {
57846e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5785b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57866e61bc94SEmilio G. Cota     unsigned int insn;
5787fcf5ef2aSThomas Huth 
57884e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5789af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5790878cc677SRichard Henderson 
5791878cc677SRichard Henderson     if (!decode(dc, insn)) {
5792878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5793878cc677SRichard Henderson     }
5794fcf5ef2aSThomas Huth 
5795af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
57966e61bc94SEmilio G. Cota         return;
5797c5e6ccdfSEmilio G. Cota     }
5798af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
57996e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5800af00be49SEmilio G. Cota     }
58016e61bc94SEmilio G. Cota }
5802fcf5ef2aSThomas Huth 
58036e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
58046e61bc94SEmilio G. Cota {
58056e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5806186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5807633c4283SRichard Henderson     bool may_lookup;
58086e61bc94SEmilio G. Cota 
580946bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
581046bb0137SMark Cave-Ayland     case DISAS_NEXT:
581146bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5812633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5813fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5814fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5815633c4283SRichard Henderson             break;
5816fcf5ef2aSThomas Huth         }
5817633c4283SRichard Henderson 
5818930f1865SRichard Henderson         may_lookup = true;
5819633c4283SRichard Henderson         if (dc->pc & 3) {
5820633c4283SRichard Henderson             switch (dc->pc) {
5821633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5822633c4283SRichard Henderson                 break;
5823633c4283SRichard Henderson             case DYNAMIC_PC:
5824633c4283SRichard Henderson                 may_lookup = false;
5825633c4283SRichard Henderson                 break;
5826633c4283SRichard Henderson             default:
5827633c4283SRichard Henderson                 g_assert_not_reached();
5828633c4283SRichard Henderson             }
5829633c4283SRichard Henderson         } else {
5830633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5831633c4283SRichard Henderson         }
5832633c4283SRichard Henderson 
5833930f1865SRichard Henderson         if (dc->npc & 3) {
5834930f1865SRichard Henderson             switch (dc->npc) {
5835930f1865SRichard Henderson             case JUMP_PC:
5836930f1865SRichard Henderson                 gen_generic_branch(dc);
5837930f1865SRichard Henderson                 break;
5838930f1865SRichard Henderson             case DYNAMIC_PC:
5839930f1865SRichard Henderson                 may_lookup = false;
5840930f1865SRichard Henderson                 break;
5841930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5842930f1865SRichard Henderson                 break;
5843930f1865SRichard Henderson             default:
5844930f1865SRichard Henderson                 g_assert_not_reached();
5845930f1865SRichard Henderson             }
5846930f1865SRichard Henderson         } else {
5847930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5848930f1865SRichard Henderson         }
5849633c4283SRichard Henderson         if (may_lookup) {
5850633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5851633c4283SRichard Henderson         } else {
585207ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5853fcf5ef2aSThomas Huth         }
585446bb0137SMark Cave-Ayland         break;
585546bb0137SMark Cave-Ayland 
585646bb0137SMark Cave-Ayland     case DISAS_NORETURN:
585746bb0137SMark Cave-Ayland        break;
585846bb0137SMark Cave-Ayland 
585946bb0137SMark Cave-Ayland     case DISAS_EXIT:
586046bb0137SMark Cave-Ayland         /* Exit TB */
586146bb0137SMark Cave-Ayland         save_state(dc);
586246bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
586346bb0137SMark Cave-Ayland         break;
586446bb0137SMark Cave-Ayland 
586546bb0137SMark Cave-Ayland     default:
586646bb0137SMark Cave-Ayland         g_assert_not_reached();
5867fcf5ef2aSThomas Huth     }
5868186e7890SRichard Henderson 
5869186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5870186e7890SRichard Henderson         gen_set_label(e->lab);
5871186e7890SRichard Henderson 
5872186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5873186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5874186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5875186e7890SRichard Henderson         }
5876186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5877186e7890SRichard Henderson 
5878186e7890SRichard Henderson         e_next = e->next;
5879186e7890SRichard Henderson         g_free(e);
5880186e7890SRichard Henderson     }
5881fcf5ef2aSThomas Huth }
58826e61bc94SEmilio G. Cota 
58838eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
58848eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
58856e61bc94SEmilio G. Cota {
58868eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
58878eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
58886e61bc94SEmilio G. Cota }
58896e61bc94SEmilio G. Cota 
58906e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
58916e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
58926e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
58936e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
58946e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
58956e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
58966e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
58976e61bc94SEmilio G. Cota };
58986e61bc94SEmilio G. Cota 
5899597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5900306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
59016e61bc94SEmilio G. Cota {
59026e61bc94SEmilio G. Cota     DisasContext dc = {};
59036e61bc94SEmilio G. Cota 
5904306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5905fcf5ef2aSThomas Huth }
5906fcf5ef2aSThomas Huth 
590755c3ceefSRichard Henderson void sparc_tcg_init(void)
5908fcf5ef2aSThomas Huth {
5909fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5910fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5911fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5912fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5913fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5914fcf5ef2aSThomas Huth     };
5915fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5916fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5917fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5918fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5919fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5920fcf5ef2aSThomas Huth     };
5921fcf5ef2aSThomas Huth 
5922fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5923fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5924fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5925fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5926fcf5ef2aSThomas Huth #endif
5927fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5928fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5929fcf5ef2aSThomas Huth     };
5930fcf5ef2aSThomas Huth 
5931fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5932fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5933fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5934fcf5ef2aSThomas Huth #endif
5935fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5936fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5937fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5938fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5939fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5940fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5941fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5942fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5943fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5944fcf5ef2aSThomas Huth     };
5945fcf5ef2aSThomas Huth 
5946fcf5ef2aSThomas Huth     unsigned int i;
5947fcf5ef2aSThomas Huth 
5948ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5949fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5950fcf5ef2aSThomas Huth                                          "regwptr");
5951fcf5ef2aSThomas Huth 
5952fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5953ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5954fcf5ef2aSThomas Huth     }
5955fcf5ef2aSThomas Huth 
5956fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5957ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5958fcf5ef2aSThomas Huth     }
5959fcf5ef2aSThomas Huth 
5960f764718dSRichard Henderson     cpu_regs[0] = NULL;
5961fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5962ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5963fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5964fcf5ef2aSThomas Huth                                          gregnames[i]);
5965fcf5ef2aSThomas Huth     }
5966fcf5ef2aSThomas Huth 
5967fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5968fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5969fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5970fcf5ef2aSThomas Huth                                          gregnames[i]);
5971fcf5ef2aSThomas Huth     }
5972fcf5ef2aSThomas Huth 
5973fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5974ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5975fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5976fcf5ef2aSThomas Huth                                             fregnames[i]);
5977fcf5ef2aSThomas Huth     }
5978fcf5ef2aSThomas Huth }
5979fcf5ef2aSThomas Huth 
5980f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5981f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5982f36aaa53SRichard Henderson                                 const uint64_t *data)
5983fcf5ef2aSThomas Huth {
5984f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5985f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5986fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5987fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5988fcf5ef2aSThomas Huth 
5989fcf5ef2aSThomas Huth     env->pc = pc;
5990fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5991fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5992fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5993fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5994fcf5ef2aSThomas Huth         if (env->cond) {
5995fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5996fcf5ef2aSThomas Huth         } else {
5997fcf5ef2aSThomas Huth             env->npc = pc + 4;
5998fcf5ef2aSThomas Huth         }
5999fcf5ef2aSThomas Huth     } else {
6000fcf5ef2aSThomas Huth         env->npc = npc;
6001fcf5ef2aSThomas Huth     }
6002fcf5ef2aSThomas Huth }
6003