xref: /openbmc/qemu/target/sparc/translate.c (revision 7b8e3e1a8730d69e75b269dec4ca5289ebf12533)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
31fcf5ef2aSThomas Huth #include "exec/log.h"
32fcf5ef2aSThomas Huth #include "asi.h"
33fcf5ef2aSThomas Huth 
34d53106c9SRichard Henderson #define HELPER_H "helper.h"
35d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
36d53106c9SRichard Henderson #undef  HELPER_H
37fcf5ef2aSThomas Huth 
38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4086b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
458f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S)                 qemu_build_not_reached()
47e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S)                 qemu_build_not_reached()
49af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
5125524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
528f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5325524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B)           qemu_build_not_reached()
550faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B)           qemu_build_not_reached()
600faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
629422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
630faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
649422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
659422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
668aa418b3SRichard Henderson # define gen_helper_fdtox                ({ qemu_build_not_reached(); NULL; })
67e06c9f83SRichard Henderson # define gen_helper_fexpand              ({ qemu_build_not_reached(); NULL; })
68e06c9f83SRichard Henderson # define gen_helper_fmul8sux16           ({ qemu_build_not_reached(); NULL; })
69e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16           ({ qemu_build_not_reached(); NULL; })
70e06c9f83SRichard Henderson # define gen_helper_fmul8x16al           ({ qemu_build_not_reached(); NULL; })
71e06c9f83SRichard Henderson # define gen_helper_fmul8x16au           ({ qemu_build_not_reached(); NULL; })
72e06c9f83SRichard Henderson # define gen_helper_fmul8x16             ({ qemu_build_not_reached(); NULL; })
73e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16          ({ qemu_build_not_reached(); NULL; })
74e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16          ({ qemu_build_not_reached(); NULL; })
75e06c9f83SRichard Henderson # define gen_helper_fpmerge              ({ qemu_build_not_reached(); NULL; })
761617586fSRichard Henderson # define gen_helper_fqtox                ({ qemu_build_not_reached(); NULL; })
77199d43efSRichard Henderson # define gen_helper_fstox                ({ qemu_build_not_reached(); NULL; })
788aa418b3SRichard Henderson # define gen_helper_fxtod                ({ qemu_build_not_reached(); NULL; })
798c94bcd8SRichard Henderson # define gen_helper_fxtos                ({ qemu_build_not_reached(); NULL; })
80*7b8e3e1aSRichard Henderson # define gen_helper_fxtoq                ({ qemu_build_not_reached(); NULL; })
81afb04344SRichard Henderson # define gen_helper_pdist                ({ qemu_build_not_reached(); NULL; })
82da681406SRichard Henderson # define FSR_LDXFSR_MASK                        0
83da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK                     0
84668bb9b7SRichard Henderson # define MAXTL_MASK                             0
85af25071cSRichard Henderson #endif
86af25071cSRichard Henderson 
87633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
88633c4283SRichard Henderson #define DYNAMIC_PC         1
89633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
90633c4283SRichard Henderson #define JUMP_PC            2
91633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
92633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
93fcf5ef2aSThomas Huth 
9446bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
9546bb0137SMark Cave-Ayland 
96fcf5ef2aSThomas Huth /* global register indexes */
97fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
98fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
99fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
100fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
101fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
102fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
103fcf5ef2aSThomas Huth static TCGv cpu_y;
104fcf5ef2aSThomas Huth static TCGv cpu_tbr;
105fcf5ef2aSThomas Huth static TCGv cpu_cond;
106fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
107fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
108fcf5ef2aSThomas Huth static TCGv cpu_gsr;
109fcf5ef2aSThomas Huth #else
110af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
111af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
112fcf5ef2aSThomas Huth #endif
113fcf5ef2aSThomas Huth /* Floating point registers */
114fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
115fcf5ef2aSThomas Huth 
116af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
117af25071cSRichard Henderson #ifdef TARGET_SPARC64
118cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
119af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
120af25071cSRichard Henderson #else
121cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
122af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
123af25071cSRichard Henderson #endif
124af25071cSRichard Henderson 
125186e7890SRichard Henderson typedef struct DisasDelayException {
126186e7890SRichard Henderson     struct DisasDelayException *next;
127186e7890SRichard Henderson     TCGLabel *lab;
128186e7890SRichard Henderson     TCGv_i32 excp;
129186e7890SRichard Henderson     /* Saved state at parent insn. */
130186e7890SRichard Henderson     target_ulong pc;
131186e7890SRichard Henderson     target_ulong npc;
132186e7890SRichard Henderson } DisasDelayException;
133186e7890SRichard Henderson 
134fcf5ef2aSThomas Huth typedef struct DisasContext {
135af00be49SEmilio G. Cota     DisasContextBase base;
136fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
137fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
138fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
139fcf5ef2aSThomas Huth     int mem_idx;
140c9b459aaSArtyom Tarasenko     bool fpu_enabled;
141c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
142c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
143c9b459aaSArtyom Tarasenko     bool supervisor;
144c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
145c9b459aaSArtyom Tarasenko     bool hypervisor;
146c9b459aaSArtyom Tarasenko #endif
147c9b459aaSArtyom Tarasenko #endif
148c9b459aaSArtyom Tarasenko 
149fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
150fcf5ef2aSThomas Huth     sparc_def_t *def;
151fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
152fcf5ef2aSThomas Huth     int fprs_dirty;
153fcf5ef2aSThomas Huth     int asi;
154fcf5ef2aSThomas Huth #endif
155186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
156fcf5ef2aSThomas Huth } DisasContext;
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth typedef struct {
159fcf5ef2aSThomas Huth     TCGCond cond;
160fcf5ef2aSThomas Huth     bool is_bool;
161fcf5ef2aSThomas Huth     TCGv c1, c2;
162fcf5ef2aSThomas Huth } DisasCompare;
163fcf5ef2aSThomas Huth 
164fcf5ef2aSThomas Huth // This function uses non-native bit order
165fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
166fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
167fcf5ef2aSThomas Huth 
168fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
169fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
170fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
173fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
174fcf5ef2aSThomas Huth 
175fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
176fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
177fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
178fcf5ef2aSThomas Huth #else
179fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
180fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
181fcf5ef2aSThomas Huth #endif
182fcf5ef2aSThomas Huth 
183fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
184fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
185fcf5ef2aSThomas Huth 
186fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
187fcf5ef2aSThomas Huth 
1880c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
189fcf5ef2aSThomas Huth {
190fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
191fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
192fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
193fcf5ef2aSThomas Huth        we can avoid setting it again.  */
194fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
195fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
196fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
197fcf5ef2aSThomas Huth     }
198fcf5ef2aSThomas Huth #endif
199fcf5ef2aSThomas Huth }
200fcf5ef2aSThomas Huth 
201fcf5ef2aSThomas Huth /* floating point registers moves */
202fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
203fcf5ef2aSThomas Huth {
20436ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
205dc41aa7dSRichard Henderson     if (src & 1) {
206dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
207dc41aa7dSRichard Henderson     } else {
208dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
209fcf5ef2aSThomas Huth     }
210dc41aa7dSRichard Henderson     return ret;
211fcf5ef2aSThomas Huth }
212fcf5ef2aSThomas Huth 
213fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
214fcf5ef2aSThomas Huth {
2158e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2168e7bbc75SRichard Henderson 
2178e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
218fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
219fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
220fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
221fcf5ef2aSThomas Huth }
222fcf5ef2aSThomas Huth 
223fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
224fcf5ef2aSThomas Huth {
22536ab4623SRichard Henderson     return tcg_temp_new_i32();
226fcf5ef2aSThomas Huth }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
229fcf5ef2aSThomas Huth {
230fcf5ef2aSThomas Huth     src = DFPREG(src);
231fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
232fcf5ef2aSThomas Huth }
233fcf5ef2aSThomas Huth 
234fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
235fcf5ef2aSThomas Huth {
236fcf5ef2aSThomas Huth     dst = DFPREG(dst);
237fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
238fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
239fcf5ef2aSThomas Huth }
240fcf5ef2aSThomas Huth 
241fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
242fcf5ef2aSThomas Huth {
243fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
244fcf5ef2aSThomas Huth }
245fcf5ef2aSThomas Huth 
246fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
247fcf5ef2aSThomas Huth {
248ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
249fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
250ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
251fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
252fcf5ef2aSThomas Huth }
253fcf5ef2aSThomas Huth 
254fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
255fcf5ef2aSThomas Huth {
256ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
257fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
258ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
259fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
260fcf5ef2aSThomas Huth }
261fcf5ef2aSThomas Huth 
262fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
263fcf5ef2aSThomas Huth {
264ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
265fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
266ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
267fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
268fcf5ef2aSThomas Huth }
269fcf5ef2aSThomas Huth 
270fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
271fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
272fcf5ef2aSThomas Huth {
273fcf5ef2aSThomas Huth     rd = QFPREG(rd);
274fcf5ef2aSThomas Huth     rs = QFPREG(rs);
275fcf5ef2aSThomas Huth 
276fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
277fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
278fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
279fcf5ef2aSThomas Huth }
280fcf5ef2aSThomas Huth #endif
281fcf5ef2aSThomas Huth 
282fcf5ef2aSThomas Huth /* moves */
283fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
284fcf5ef2aSThomas Huth #define supervisor(dc) 0
285fcf5ef2aSThomas Huth #define hypervisor(dc) 0
286fcf5ef2aSThomas Huth #else
287fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
288c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
290fcf5ef2aSThomas Huth #else
291c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
292668bb9b7SRichard Henderson #define hypervisor(dc) 0
293fcf5ef2aSThomas Huth #endif
294fcf5ef2aSThomas Huth #endif
295fcf5ef2aSThomas Huth 
296b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
297b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
298b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
299b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
300b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
301b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
302fcf5ef2aSThomas Huth #else
303b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
304fcf5ef2aSThomas Huth #endif
305fcf5ef2aSThomas Huth 
3060c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
307fcf5ef2aSThomas Huth {
308b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
309fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
310b1bc09eaSRichard Henderson     }
311fcf5ef2aSThomas Huth }
312fcf5ef2aSThomas Huth 
31323ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
31423ada1b1SRichard Henderson {
31523ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
31623ada1b1SRichard Henderson }
31723ada1b1SRichard Henderson 
3180c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
319fcf5ef2aSThomas Huth {
320fcf5ef2aSThomas Huth     if (reg > 0) {
321fcf5ef2aSThomas Huth         assert(reg < 32);
322fcf5ef2aSThomas Huth         return cpu_regs[reg];
323fcf5ef2aSThomas Huth     } else {
32452123f14SRichard Henderson         TCGv t = tcg_temp_new();
325fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
326fcf5ef2aSThomas Huth         return t;
327fcf5ef2aSThomas Huth     }
328fcf5ef2aSThomas Huth }
329fcf5ef2aSThomas Huth 
3300c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
331fcf5ef2aSThomas Huth {
332fcf5ef2aSThomas Huth     if (reg > 0) {
333fcf5ef2aSThomas Huth         assert(reg < 32);
334fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
335fcf5ef2aSThomas Huth     }
336fcf5ef2aSThomas Huth }
337fcf5ef2aSThomas Huth 
3380c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
339fcf5ef2aSThomas Huth {
340fcf5ef2aSThomas Huth     if (reg > 0) {
341fcf5ef2aSThomas Huth         assert(reg < 32);
342fcf5ef2aSThomas Huth         return cpu_regs[reg];
343fcf5ef2aSThomas Huth     } else {
34452123f14SRichard Henderson         return tcg_temp_new();
345fcf5ef2aSThomas Huth     }
346fcf5ef2aSThomas Huth }
347fcf5ef2aSThomas Huth 
3485645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
349fcf5ef2aSThomas Huth {
3505645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3515645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
352fcf5ef2aSThomas Huth }
353fcf5ef2aSThomas Huth 
3545645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
355fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
356fcf5ef2aSThomas Huth {
357fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
358fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
359fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
360fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
361fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
36207ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
363fcf5ef2aSThomas Huth     } else {
364f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
365fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
366fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
367f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
368fcf5ef2aSThomas Huth     }
369fcf5ef2aSThomas Huth }
370fcf5ef2aSThomas Huth 
371fcf5ef2aSThomas Huth // XXX suboptimal
3720c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
373fcf5ef2aSThomas Huth {
374fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3750b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
376fcf5ef2aSThomas Huth }
377fcf5ef2aSThomas Huth 
3780c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
379fcf5ef2aSThomas Huth {
380fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3810b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
382fcf5ef2aSThomas Huth }
383fcf5ef2aSThomas Huth 
3840c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
385fcf5ef2aSThomas Huth {
386fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3870b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
388fcf5ef2aSThomas Huth }
389fcf5ef2aSThomas Huth 
3900c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
391fcf5ef2aSThomas Huth {
392fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3930b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
394fcf5ef2aSThomas Huth }
395fcf5ef2aSThomas Huth 
3960c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
397fcf5ef2aSThomas Huth {
398fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
399fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
400fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
401fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
402fcf5ef2aSThomas Huth }
403fcf5ef2aSThomas Huth 
404fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
405fcf5ef2aSThomas Huth {
406fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
407fcf5ef2aSThomas Huth 
408fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
409fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
410fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
411fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
412fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
413fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
414fcf5ef2aSThomas Huth #else
415fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
416fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
417fcf5ef2aSThomas Huth #endif
418fcf5ef2aSThomas Huth 
419fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
420fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
421fcf5ef2aSThomas Huth 
422fcf5ef2aSThomas Huth     return carry_32;
423fcf5ef2aSThomas Huth }
424fcf5ef2aSThomas Huth 
425fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
426fcf5ef2aSThomas Huth {
427fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
428fcf5ef2aSThomas Huth 
429fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
430fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
431fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
432fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
433fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
434fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
435fcf5ef2aSThomas Huth #else
436fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
437fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
438fcf5ef2aSThomas Huth #endif
439fcf5ef2aSThomas Huth 
440fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
441fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
442fcf5ef2aSThomas Huth 
443fcf5ef2aSThomas Huth     return carry_32;
444fcf5ef2aSThomas Huth }
445fcf5ef2aSThomas Huth 
446420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
447420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
448fcf5ef2aSThomas Huth {
449fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
450fcf5ef2aSThomas Huth 
451420a187dSRichard Henderson #ifdef TARGET_SPARC64
452420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
453420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
454420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
455fcf5ef2aSThomas Huth #else
456420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
457fcf5ef2aSThomas Huth #endif
458fcf5ef2aSThomas Huth 
459fcf5ef2aSThomas Huth     if (update_cc) {
460420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
461fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
462fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
463fcf5ef2aSThomas Huth     }
464fcf5ef2aSThomas Huth }
465fcf5ef2aSThomas Huth 
466420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
467420a187dSRichard Henderson {
468420a187dSRichard Henderson     TCGv discard;
469420a187dSRichard Henderson 
470420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
471420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
472420a187dSRichard Henderson         return;
473420a187dSRichard Henderson     }
474420a187dSRichard Henderson 
475420a187dSRichard Henderson     /*
476420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
477420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
478420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
479420a187dSRichard Henderson      * generated the carry in the first place.
480420a187dSRichard Henderson      */
481420a187dSRichard Henderson     discard = tcg_temp_new();
482420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
483420a187dSRichard Henderson 
484420a187dSRichard Henderson     if (update_cc) {
485420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
486420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
487420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
488420a187dSRichard Henderson     }
489420a187dSRichard Henderson }
490420a187dSRichard Henderson 
491420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
492420a187dSRichard Henderson {
493420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
494420a187dSRichard Henderson }
495420a187dSRichard Henderson 
496420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
497420a187dSRichard Henderson {
498420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
499420a187dSRichard Henderson }
500420a187dSRichard Henderson 
501420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
502420a187dSRichard Henderson {
503420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
504420a187dSRichard Henderson }
505420a187dSRichard Henderson 
506420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
507420a187dSRichard Henderson {
508420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
509420a187dSRichard Henderson }
510420a187dSRichard Henderson 
511420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
512420a187dSRichard Henderson                                     bool update_cc)
513420a187dSRichard Henderson {
514420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
515420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
516420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
517420a187dSRichard Henderson }
518420a187dSRichard Henderson 
519420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
520420a187dSRichard Henderson {
521420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
522420a187dSRichard Henderson }
523420a187dSRichard Henderson 
524420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
525420a187dSRichard Henderson {
526420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
527420a187dSRichard Henderson }
528420a187dSRichard Henderson 
5290c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
530fcf5ef2aSThomas Huth {
531fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
532fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
533fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
534fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
535fcf5ef2aSThomas Huth }
536fcf5ef2aSThomas Huth 
537dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
538dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
539fcf5ef2aSThomas Huth {
540fcf5ef2aSThomas Huth     TCGv carry;
541fcf5ef2aSThomas Huth 
542fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
543fcf5ef2aSThomas Huth     carry = tcg_temp_new();
544fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
545fcf5ef2aSThomas Huth #else
546fcf5ef2aSThomas Huth     carry = carry_32;
547fcf5ef2aSThomas Huth #endif
548fcf5ef2aSThomas Huth 
549fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
550fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
551fcf5ef2aSThomas Huth 
552fcf5ef2aSThomas Huth     if (update_cc) {
553dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
554fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
555fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
556fcf5ef2aSThomas Huth     }
557fcf5ef2aSThomas Huth }
558fcf5ef2aSThomas Huth 
559dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
560dfebb950SRichard Henderson {
561dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
562dfebb950SRichard Henderson }
563dfebb950SRichard Henderson 
564dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
565dfebb950SRichard Henderson {
566dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
567dfebb950SRichard Henderson }
568dfebb950SRichard Henderson 
569dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
570dfebb950SRichard Henderson {
571dfebb950SRichard Henderson     TCGv discard;
572dfebb950SRichard Henderson 
573dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
574dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
575dfebb950SRichard Henderson         return;
576dfebb950SRichard Henderson     }
577dfebb950SRichard Henderson 
578dfebb950SRichard Henderson     /*
579dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
580dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
581dfebb950SRichard Henderson      */
582dfebb950SRichard Henderson     discard = tcg_temp_new();
583dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
584dfebb950SRichard Henderson 
585dfebb950SRichard Henderson     if (update_cc) {
586dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
587dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
588dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
589dfebb950SRichard Henderson     }
590dfebb950SRichard Henderson }
591dfebb950SRichard Henderson 
592dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
593dfebb950SRichard Henderson {
594dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
595dfebb950SRichard Henderson }
596dfebb950SRichard Henderson 
597dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
598dfebb950SRichard Henderson {
599dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
600dfebb950SRichard Henderson }
601dfebb950SRichard Henderson 
602dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
603dfebb950SRichard Henderson                                     bool update_cc)
604dfebb950SRichard Henderson {
605dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
606dfebb950SRichard Henderson 
607dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
608dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
609dfebb950SRichard Henderson }
610dfebb950SRichard Henderson 
611dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
612dfebb950SRichard Henderson {
613dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
614dfebb950SRichard Henderson }
615dfebb950SRichard Henderson 
616dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
617dfebb950SRichard Henderson {
618dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
619dfebb950SRichard Henderson }
620dfebb950SRichard Henderson 
6210c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
622fcf5ef2aSThomas Huth {
623fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
624fcf5ef2aSThomas Huth 
625fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
626fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
627fcf5ef2aSThomas Huth 
628fcf5ef2aSThomas Huth     /* old op:
629fcf5ef2aSThomas Huth     if (!(env->y & 1))
630fcf5ef2aSThomas Huth         T1 = 0;
631fcf5ef2aSThomas Huth     */
63200ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
633fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
634fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
635fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
636fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
637fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
638fcf5ef2aSThomas Huth 
639fcf5ef2aSThomas Huth     // b2 = T0 & 1;
640fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6410b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
64208d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
643fcf5ef2aSThomas Huth 
644fcf5ef2aSThomas Huth     // b1 = N ^ V;
645fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
646fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
647fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
648fcf5ef2aSThomas Huth 
649fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
650fcf5ef2aSThomas Huth     // src1 = T0;
651fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
652fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
653fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
654fcf5ef2aSThomas Huth 
655fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
656fcf5ef2aSThomas Huth 
657fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
658fcf5ef2aSThomas Huth }
659fcf5ef2aSThomas Huth 
6600c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
661fcf5ef2aSThomas Huth {
662fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
663fcf5ef2aSThomas Huth     if (sign_ext) {
664fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
665fcf5ef2aSThomas Huth     } else {
666fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
667fcf5ef2aSThomas Huth     }
668fcf5ef2aSThomas Huth #else
669fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
670fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
671fcf5ef2aSThomas Huth 
672fcf5ef2aSThomas Huth     if (sign_ext) {
673fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
674fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
675fcf5ef2aSThomas Huth     } else {
676fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
677fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
678fcf5ef2aSThomas Huth     }
679fcf5ef2aSThomas Huth 
680fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
681fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
682fcf5ef2aSThomas Huth #endif
683fcf5ef2aSThomas Huth }
684fcf5ef2aSThomas Huth 
6850c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
686fcf5ef2aSThomas Huth {
687fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
688fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
689fcf5ef2aSThomas Huth }
690fcf5ef2aSThomas Huth 
6910c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
692fcf5ef2aSThomas Huth {
693fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
694fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
695fcf5ef2aSThomas Huth }
696fcf5ef2aSThomas Huth 
6974ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2)
6984ee85ea9SRichard Henderson {
6994ee85ea9SRichard Henderson     gen_helper_udivx(dst, tcg_env, src1, src2);
7004ee85ea9SRichard Henderson }
7014ee85ea9SRichard Henderson 
7024ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
7034ee85ea9SRichard Henderson {
7044ee85ea9SRichard Henderson     gen_helper_sdivx(dst, tcg_env, src1, src2);
7054ee85ea9SRichard Henderson }
7064ee85ea9SRichard Henderson 
707c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2)
708c2636853SRichard Henderson {
709c2636853SRichard Henderson     gen_helper_udiv(dst, tcg_env, src1, src2);
710c2636853SRichard Henderson }
711c2636853SRichard Henderson 
712c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
713c2636853SRichard Henderson {
714c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
715c2636853SRichard Henderson }
716c2636853SRichard Henderson 
717c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
718c2636853SRichard Henderson {
719c2636853SRichard Henderson     gen_helper_udiv_cc(dst, tcg_env, src1, src2);
720c2636853SRichard Henderson }
721c2636853SRichard Henderson 
722c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
723c2636853SRichard Henderson {
724c2636853SRichard Henderson     gen_helper_sdiv_cc(dst, tcg_env, src1, src2);
725c2636853SRichard Henderson }
726c2636853SRichard Henderson 
727a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
728a9aba13dSRichard Henderson {
729a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
730a9aba13dSRichard Henderson }
731a9aba13dSRichard Henderson 
732a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
733a9aba13dSRichard Henderson {
734a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
735a9aba13dSRichard Henderson }
736a9aba13dSRichard Henderson 
7379c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
7389c6ec5bcSRichard Henderson {
7399c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
7409c6ec5bcSRichard Henderson }
7419c6ec5bcSRichard Henderson 
74245bfed3bSRichard Henderson #ifndef TARGET_SPARC64
74345bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2)
74445bfed3bSRichard Henderson {
74545bfed3bSRichard Henderson     g_assert_not_reached();
74645bfed3bSRichard Henderson }
74745bfed3bSRichard Henderson #endif
74845bfed3bSRichard Henderson 
74945bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2)
75045bfed3bSRichard Henderson {
75145bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
75245bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 1);
75345bfed3bSRichard Henderson }
75445bfed3bSRichard Henderson 
75545bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2)
75645bfed3bSRichard Henderson {
75745bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
75845bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 2);
75945bfed3bSRichard Henderson }
76045bfed3bSRichard Henderson 
7614b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7624b6edc0aSRichard Henderson {
7634b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7644b6edc0aSRichard Henderson     gen_helper_fpack32(dst, cpu_gsr, src1, src2);
7654b6edc0aSRichard Henderson #else
7664b6edc0aSRichard Henderson     g_assert_not_reached();
7674b6edc0aSRichard Henderson #endif
7684b6edc0aSRichard Henderson }
7694b6edc0aSRichard Henderson 
7704b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2)
7714b6edc0aSRichard Henderson {
7724b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7734b6edc0aSRichard Henderson     TCGv t1, t2, shift;
7744b6edc0aSRichard Henderson 
7754b6edc0aSRichard Henderson     t1 = tcg_temp_new();
7764b6edc0aSRichard Henderson     t2 = tcg_temp_new();
7774b6edc0aSRichard Henderson     shift = tcg_temp_new();
7784b6edc0aSRichard Henderson 
7794b6edc0aSRichard Henderson     tcg_gen_andi_tl(shift, cpu_gsr, 7);
7804b6edc0aSRichard Henderson     tcg_gen_shli_tl(shift, shift, 3);
7814b6edc0aSRichard Henderson     tcg_gen_shl_tl(t1, s1, shift);
7824b6edc0aSRichard Henderson 
7834b6edc0aSRichard Henderson     /*
7844b6edc0aSRichard Henderson      * A shift of 64 does not produce 0 in TCG.  Divide this into a
7854b6edc0aSRichard Henderson      * shift of (up to 63) followed by a constant shift of 1.
7864b6edc0aSRichard Henderson      */
7874b6edc0aSRichard Henderson     tcg_gen_xori_tl(shift, shift, 63);
7884b6edc0aSRichard Henderson     tcg_gen_shr_tl(t2, s2, shift);
7894b6edc0aSRichard Henderson     tcg_gen_shri_tl(t2, t2, 1);
7904b6edc0aSRichard Henderson 
7914b6edc0aSRichard Henderson     tcg_gen_or_tl(dst, t1, t2);
7924b6edc0aSRichard Henderson #else
7934b6edc0aSRichard Henderson     g_assert_not_reached();
7944b6edc0aSRichard Henderson #endif
7954b6edc0aSRichard Henderson }
7964b6edc0aSRichard Henderson 
7974b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7984b6edc0aSRichard Henderson {
7994b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
8004b6edc0aSRichard Henderson     gen_helper_bshuffle(dst, cpu_gsr, src1, src2);
8014b6edc0aSRichard Henderson #else
8024b6edc0aSRichard Henderson     g_assert_not_reached();
8034b6edc0aSRichard Henderson #endif
8044b6edc0aSRichard Henderson }
8054b6edc0aSRichard Henderson 
806fcf5ef2aSThomas Huth // 1
8070c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
808fcf5ef2aSThomas Huth {
809fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
810fcf5ef2aSThomas Huth }
811fcf5ef2aSThomas Huth 
812fcf5ef2aSThomas Huth // Z
8130c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
814fcf5ef2aSThomas Huth {
815fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
816fcf5ef2aSThomas Huth }
817fcf5ef2aSThomas Huth 
818fcf5ef2aSThomas Huth // Z | (N ^ V)
8190c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
820fcf5ef2aSThomas Huth {
821fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
822fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
823fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
824fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
825fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
826fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
827fcf5ef2aSThomas Huth }
828fcf5ef2aSThomas Huth 
829fcf5ef2aSThomas Huth // N ^ V
8300c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
831fcf5ef2aSThomas Huth {
832fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
833fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
834fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
835fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
836fcf5ef2aSThomas Huth }
837fcf5ef2aSThomas Huth 
838fcf5ef2aSThomas Huth // C | Z
8390c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
840fcf5ef2aSThomas Huth {
841fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
842fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
843fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
844fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
845fcf5ef2aSThomas Huth }
846fcf5ef2aSThomas Huth 
847fcf5ef2aSThomas Huth // C
8480c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
849fcf5ef2aSThomas Huth {
850fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
851fcf5ef2aSThomas Huth }
852fcf5ef2aSThomas Huth 
853fcf5ef2aSThomas Huth // V
8540c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
855fcf5ef2aSThomas Huth {
856fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
857fcf5ef2aSThomas Huth }
858fcf5ef2aSThomas Huth 
859fcf5ef2aSThomas Huth // 0
8600c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
861fcf5ef2aSThomas Huth {
862fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
863fcf5ef2aSThomas Huth }
864fcf5ef2aSThomas Huth 
865fcf5ef2aSThomas Huth // N
8660c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
867fcf5ef2aSThomas Huth {
868fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
869fcf5ef2aSThomas Huth }
870fcf5ef2aSThomas Huth 
871fcf5ef2aSThomas Huth // !Z
8720c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
873fcf5ef2aSThomas Huth {
874fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
875fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
876fcf5ef2aSThomas Huth }
877fcf5ef2aSThomas Huth 
878fcf5ef2aSThomas Huth // !(Z | (N ^ V))
8790c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
880fcf5ef2aSThomas Huth {
881fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
882fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
883fcf5ef2aSThomas Huth }
884fcf5ef2aSThomas Huth 
885fcf5ef2aSThomas Huth // !(N ^ V)
8860c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
887fcf5ef2aSThomas Huth {
888fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
889fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
890fcf5ef2aSThomas Huth }
891fcf5ef2aSThomas Huth 
892fcf5ef2aSThomas Huth // !(C | Z)
8930c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
894fcf5ef2aSThomas Huth {
895fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
896fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
897fcf5ef2aSThomas Huth }
898fcf5ef2aSThomas Huth 
899fcf5ef2aSThomas Huth // !C
9000c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
901fcf5ef2aSThomas Huth {
902fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
903fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
904fcf5ef2aSThomas Huth }
905fcf5ef2aSThomas Huth 
906fcf5ef2aSThomas Huth // !N
9070c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
908fcf5ef2aSThomas Huth {
909fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
910fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
911fcf5ef2aSThomas Huth }
912fcf5ef2aSThomas Huth 
913fcf5ef2aSThomas Huth // !V
9140c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
915fcf5ef2aSThomas Huth {
916fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
917fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
918fcf5ef2aSThomas Huth }
919fcf5ef2aSThomas Huth 
920fcf5ef2aSThomas Huth /*
921fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
922fcf5ef2aSThomas Huth    0 =
923fcf5ef2aSThomas Huth    1 <
924fcf5ef2aSThomas Huth    2 >
925fcf5ef2aSThomas Huth    3 unordered
926fcf5ef2aSThomas Huth */
9270c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
928fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
929fcf5ef2aSThomas Huth {
930fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
931fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
932fcf5ef2aSThomas Huth }
933fcf5ef2aSThomas Huth 
9340c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
935fcf5ef2aSThomas Huth {
936fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
937fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
938fcf5ef2aSThomas Huth }
939fcf5ef2aSThomas Huth 
940fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
9410c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
942fcf5ef2aSThomas Huth {
943fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
944fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
945fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
946fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
947fcf5ef2aSThomas Huth }
948fcf5ef2aSThomas Huth 
949fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
9500c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
951fcf5ef2aSThomas Huth {
952fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
953fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
954fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
955fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
956fcf5ef2aSThomas Huth }
957fcf5ef2aSThomas Huth 
958fcf5ef2aSThomas Huth // 1 or 3: FCC0
9590c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
960fcf5ef2aSThomas Huth {
961fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
962fcf5ef2aSThomas Huth }
963fcf5ef2aSThomas Huth 
964fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
9650c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
966fcf5ef2aSThomas Huth {
967fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
968fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
969fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
970fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
971fcf5ef2aSThomas Huth }
972fcf5ef2aSThomas Huth 
973fcf5ef2aSThomas Huth // 2 or 3: FCC1
9740c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
975fcf5ef2aSThomas Huth {
976fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
977fcf5ef2aSThomas Huth }
978fcf5ef2aSThomas Huth 
979fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
9800c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
981fcf5ef2aSThomas Huth {
982fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
983fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
984fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
985fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
986fcf5ef2aSThomas Huth }
987fcf5ef2aSThomas Huth 
988fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
9890c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
990fcf5ef2aSThomas Huth {
991fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
992fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
993fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
994fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
995fcf5ef2aSThomas Huth }
996fcf5ef2aSThomas Huth 
997fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
9980c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
999fcf5ef2aSThomas Huth {
1000fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1001fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1002fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1003fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
1004fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1005fcf5ef2aSThomas Huth }
1006fcf5ef2aSThomas Huth 
1007fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
10080c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
1009fcf5ef2aSThomas Huth {
1010fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1011fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1012fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1013fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
1014fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1015fcf5ef2aSThomas Huth }
1016fcf5ef2aSThomas Huth 
1017fcf5ef2aSThomas Huth // 0 or 2: !FCC0
10180c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
1019fcf5ef2aSThomas Huth {
1020fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1021fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1022fcf5ef2aSThomas Huth }
1023fcf5ef2aSThomas Huth 
1024fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
10250c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
1026fcf5ef2aSThomas Huth {
1027fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1028fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1029fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1030fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
1031fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1032fcf5ef2aSThomas Huth }
1033fcf5ef2aSThomas Huth 
1034fcf5ef2aSThomas Huth // 0 or 1: !FCC1
10350c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
1036fcf5ef2aSThomas Huth {
1037fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
1038fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1039fcf5ef2aSThomas Huth }
1040fcf5ef2aSThomas Huth 
1041fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
10420c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
1043fcf5ef2aSThomas Huth {
1044fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1045fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1046fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1047fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
1048fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1049fcf5ef2aSThomas Huth }
1050fcf5ef2aSThomas Huth 
1051fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
10520c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
1053fcf5ef2aSThomas Huth {
1054fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1055fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1056fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1057fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
1058fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1059fcf5ef2aSThomas Huth }
1060fcf5ef2aSThomas Huth 
10610c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
1062fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
1063fcf5ef2aSThomas Huth {
1064fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
1065fcf5ef2aSThomas Huth 
1066fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
1067fcf5ef2aSThomas Huth 
1068fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
1069fcf5ef2aSThomas Huth 
1070fcf5ef2aSThomas Huth     gen_set_label(l1);
1071fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
1072fcf5ef2aSThomas Huth }
1073fcf5ef2aSThomas Huth 
10740c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
1075fcf5ef2aSThomas Huth {
107600ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
107700ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
107800ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
1079fcf5ef2aSThomas Huth 
1080fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
1081fcf5ef2aSThomas Huth }
1082fcf5ef2aSThomas Huth 
1083fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
1084fcf5ef2aSThomas Huth    have been set for a jump */
10850c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
1086fcf5ef2aSThomas Huth {
1087fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
1088fcf5ef2aSThomas Huth         gen_generic_branch(dc);
108999c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
1090fcf5ef2aSThomas Huth     }
1091fcf5ef2aSThomas Huth }
1092fcf5ef2aSThomas Huth 
10930c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
1094fcf5ef2aSThomas Huth {
1095633c4283SRichard Henderson     if (dc->npc & 3) {
1096633c4283SRichard Henderson         switch (dc->npc) {
1097633c4283SRichard Henderson         case JUMP_PC:
1098fcf5ef2aSThomas Huth             gen_generic_branch(dc);
109999c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
1100633c4283SRichard Henderson             break;
1101633c4283SRichard Henderson         case DYNAMIC_PC:
1102633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1103633c4283SRichard Henderson             break;
1104633c4283SRichard Henderson         default:
1105633c4283SRichard Henderson             g_assert_not_reached();
1106633c4283SRichard Henderson         }
1107633c4283SRichard Henderson     } else {
1108fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1109fcf5ef2aSThomas Huth     }
1110fcf5ef2aSThomas Huth }
1111fcf5ef2aSThomas Huth 
11120c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1113fcf5ef2aSThomas Huth {
1114fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1115fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1116ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1117fcf5ef2aSThomas Huth     }
1118fcf5ef2aSThomas Huth }
1119fcf5ef2aSThomas Huth 
11200c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1121fcf5ef2aSThomas Huth {
1122fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1123fcf5ef2aSThomas Huth     save_npc(dc);
1124fcf5ef2aSThomas Huth }
1125fcf5ef2aSThomas Huth 
1126fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1127fcf5ef2aSThomas Huth {
1128fcf5ef2aSThomas Huth     save_state(dc);
1129ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1130af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1131fcf5ef2aSThomas Huth }
1132fcf5ef2aSThomas Huth 
1133186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1134fcf5ef2aSThomas Huth {
1135186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1136186e7890SRichard Henderson 
1137186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1138186e7890SRichard Henderson     dc->delay_excp_list = e;
1139186e7890SRichard Henderson 
1140186e7890SRichard Henderson     e->lab = gen_new_label();
1141186e7890SRichard Henderson     e->excp = excp;
1142186e7890SRichard Henderson     e->pc = dc->pc;
1143186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1144186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1145186e7890SRichard Henderson     e->npc = dc->npc;
1146186e7890SRichard Henderson 
1147186e7890SRichard Henderson     return e->lab;
1148186e7890SRichard Henderson }
1149186e7890SRichard Henderson 
1150186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1151186e7890SRichard Henderson {
1152186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1153186e7890SRichard Henderson }
1154186e7890SRichard Henderson 
1155186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1156186e7890SRichard Henderson {
1157186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1158186e7890SRichard Henderson     TCGLabel *lab;
1159186e7890SRichard Henderson 
1160186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1161186e7890SRichard Henderson 
1162186e7890SRichard Henderson     flush_cond(dc);
1163186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1164186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1165fcf5ef2aSThomas Huth }
1166fcf5ef2aSThomas Huth 
11670c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1168fcf5ef2aSThomas Huth {
1169633c4283SRichard Henderson     if (dc->npc & 3) {
1170633c4283SRichard Henderson         switch (dc->npc) {
1171633c4283SRichard Henderson         case JUMP_PC:
1172fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1173fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
117499c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1175633c4283SRichard Henderson             break;
1176633c4283SRichard Henderson         case DYNAMIC_PC:
1177633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1178fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1179633c4283SRichard Henderson             dc->pc = dc->npc;
1180633c4283SRichard Henderson             break;
1181633c4283SRichard Henderson         default:
1182633c4283SRichard Henderson             g_assert_not_reached();
1183633c4283SRichard Henderson         }
1184fcf5ef2aSThomas Huth     } else {
1185fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1186fcf5ef2aSThomas Huth     }
1187fcf5ef2aSThomas Huth }
1188fcf5ef2aSThomas Huth 
11890c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1190fcf5ef2aSThomas Huth {
1191fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1192fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1193fcf5ef2aSThomas Huth }
1194fcf5ef2aSThomas Huth 
1195fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1196fcf5ef2aSThomas Huth                         DisasContext *dc)
1197fcf5ef2aSThomas Huth {
1198fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1199fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1200fcf5ef2aSThomas Huth         TCG_COND_EQ,
1201fcf5ef2aSThomas Huth         TCG_COND_LE,
1202fcf5ef2aSThomas Huth         TCG_COND_LT,
1203fcf5ef2aSThomas Huth         TCG_COND_LEU,
1204fcf5ef2aSThomas Huth         TCG_COND_LTU,
1205fcf5ef2aSThomas Huth         -1, /* neg */
1206fcf5ef2aSThomas Huth         -1, /* overflow */
1207fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1208fcf5ef2aSThomas Huth         TCG_COND_NE,
1209fcf5ef2aSThomas Huth         TCG_COND_GT,
1210fcf5ef2aSThomas Huth         TCG_COND_GE,
1211fcf5ef2aSThomas Huth         TCG_COND_GTU,
1212fcf5ef2aSThomas Huth         TCG_COND_GEU,
1213fcf5ef2aSThomas Huth         -1, /* pos */
1214fcf5ef2aSThomas Huth         -1, /* no overflow */
1215fcf5ef2aSThomas Huth     };
1216fcf5ef2aSThomas Huth 
1217fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1218fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1219fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1220fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1221fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1222fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1223fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1224fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1225fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1226fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1227fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1228fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1229fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1230fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1231fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1232fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1233fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1234fcf5ef2aSThomas Huth     };
1235fcf5ef2aSThomas Huth 
1236fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1237fcf5ef2aSThomas Huth     TCGv r_dst;
1238fcf5ef2aSThomas Huth 
1239fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1240fcf5ef2aSThomas Huth     if (xcc) {
1241fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1242fcf5ef2aSThomas Huth     } else {
1243fcf5ef2aSThomas Huth         r_src = cpu_psr;
1244fcf5ef2aSThomas Huth     }
1245fcf5ef2aSThomas Huth #else
1246fcf5ef2aSThomas Huth     r_src = cpu_psr;
1247fcf5ef2aSThomas Huth #endif
1248fcf5ef2aSThomas Huth 
1249fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1250fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1251fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1252fcf5ef2aSThomas Huth     do_compare_dst_0:
1253fcf5ef2aSThomas Huth         cmp->is_bool = false;
125400ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1255fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1256fcf5ef2aSThomas Huth         if (!xcc) {
1257fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1258fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1259fcf5ef2aSThomas Huth             break;
1260fcf5ef2aSThomas Huth         }
1261fcf5ef2aSThomas Huth #endif
1262fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1263fcf5ef2aSThomas Huth         break;
1264fcf5ef2aSThomas Huth 
1265fcf5ef2aSThomas Huth     case CC_OP_SUB:
1266fcf5ef2aSThomas Huth         switch (cond) {
1267fcf5ef2aSThomas Huth         case 6:  /* neg */
1268fcf5ef2aSThomas Huth         case 14: /* pos */
1269fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1270fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1271fcf5ef2aSThomas Huth 
1272fcf5ef2aSThomas Huth         case 7: /* overflow */
1273fcf5ef2aSThomas Huth         case 15: /* !overflow */
1274fcf5ef2aSThomas Huth             goto do_dynamic;
1275fcf5ef2aSThomas Huth 
1276fcf5ef2aSThomas Huth         default:
1277fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1278fcf5ef2aSThomas Huth             cmp->is_bool = false;
1279fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1280fcf5ef2aSThomas Huth             if (!xcc) {
1281fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1282fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1283fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1284fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1285fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1286fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1287fcf5ef2aSThomas Huth                 break;
1288fcf5ef2aSThomas Huth             }
1289fcf5ef2aSThomas Huth #endif
1290fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1291fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1292fcf5ef2aSThomas Huth             break;
1293fcf5ef2aSThomas Huth         }
1294fcf5ef2aSThomas Huth         break;
1295fcf5ef2aSThomas Huth 
1296fcf5ef2aSThomas Huth     default:
1297fcf5ef2aSThomas Huth     do_dynamic:
1298ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1299fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1300fcf5ef2aSThomas Huth         /* FALLTHRU */
1301fcf5ef2aSThomas Huth 
1302fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1303fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1304fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1305fcf5ef2aSThomas Huth         cmp->is_bool = true;
1306fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
130700ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1308fcf5ef2aSThomas Huth 
1309fcf5ef2aSThomas Huth         switch (cond) {
1310fcf5ef2aSThomas Huth         case 0x0:
1311fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1312fcf5ef2aSThomas Huth             break;
1313fcf5ef2aSThomas Huth         case 0x1:
1314fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1315fcf5ef2aSThomas Huth             break;
1316fcf5ef2aSThomas Huth         case 0x2:
1317fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1318fcf5ef2aSThomas Huth             break;
1319fcf5ef2aSThomas Huth         case 0x3:
1320fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1321fcf5ef2aSThomas Huth             break;
1322fcf5ef2aSThomas Huth         case 0x4:
1323fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1324fcf5ef2aSThomas Huth             break;
1325fcf5ef2aSThomas Huth         case 0x5:
1326fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1327fcf5ef2aSThomas Huth             break;
1328fcf5ef2aSThomas Huth         case 0x6:
1329fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1330fcf5ef2aSThomas Huth             break;
1331fcf5ef2aSThomas Huth         case 0x7:
1332fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1333fcf5ef2aSThomas Huth             break;
1334fcf5ef2aSThomas Huth         case 0x8:
1335fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1336fcf5ef2aSThomas Huth             break;
1337fcf5ef2aSThomas Huth         case 0x9:
1338fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1339fcf5ef2aSThomas Huth             break;
1340fcf5ef2aSThomas Huth         case 0xa:
1341fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1342fcf5ef2aSThomas Huth             break;
1343fcf5ef2aSThomas Huth         case 0xb:
1344fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1345fcf5ef2aSThomas Huth             break;
1346fcf5ef2aSThomas Huth         case 0xc:
1347fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1348fcf5ef2aSThomas Huth             break;
1349fcf5ef2aSThomas Huth         case 0xd:
1350fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1351fcf5ef2aSThomas Huth             break;
1352fcf5ef2aSThomas Huth         case 0xe:
1353fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1354fcf5ef2aSThomas Huth             break;
1355fcf5ef2aSThomas Huth         case 0xf:
1356fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1357fcf5ef2aSThomas Huth             break;
1358fcf5ef2aSThomas Huth         }
1359fcf5ef2aSThomas Huth         break;
1360fcf5ef2aSThomas Huth     }
1361fcf5ef2aSThomas Huth }
1362fcf5ef2aSThomas Huth 
1363fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1364fcf5ef2aSThomas Huth {
1365fcf5ef2aSThomas Huth     unsigned int offset;
1366fcf5ef2aSThomas Huth     TCGv r_dst;
1367fcf5ef2aSThomas Huth 
1368fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1369fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1370fcf5ef2aSThomas Huth     cmp->is_bool = true;
1371fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
137200ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1373fcf5ef2aSThomas Huth 
1374fcf5ef2aSThomas Huth     switch (cc) {
1375fcf5ef2aSThomas Huth     default:
1376fcf5ef2aSThomas Huth     case 0x0:
1377fcf5ef2aSThomas Huth         offset = 0;
1378fcf5ef2aSThomas Huth         break;
1379fcf5ef2aSThomas Huth     case 0x1:
1380fcf5ef2aSThomas Huth         offset = 32 - 10;
1381fcf5ef2aSThomas Huth         break;
1382fcf5ef2aSThomas Huth     case 0x2:
1383fcf5ef2aSThomas Huth         offset = 34 - 10;
1384fcf5ef2aSThomas Huth         break;
1385fcf5ef2aSThomas Huth     case 0x3:
1386fcf5ef2aSThomas Huth         offset = 36 - 10;
1387fcf5ef2aSThomas Huth         break;
1388fcf5ef2aSThomas Huth     }
1389fcf5ef2aSThomas Huth 
1390fcf5ef2aSThomas Huth     switch (cond) {
1391fcf5ef2aSThomas Huth     case 0x0:
1392fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1393fcf5ef2aSThomas Huth         break;
1394fcf5ef2aSThomas Huth     case 0x1:
1395fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1396fcf5ef2aSThomas Huth         break;
1397fcf5ef2aSThomas Huth     case 0x2:
1398fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1399fcf5ef2aSThomas Huth         break;
1400fcf5ef2aSThomas Huth     case 0x3:
1401fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1402fcf5ef2aSThomas Huth         break;
1403fcf5ef2aSThomas Huth     case 0x4:
1404fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1405fcf5ef2aSThomas Huth         break;
1406fcf5ef2aSThomas Huth     case 0x5:
1407fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1408fcf5ef2aSThomas Huth         break;
1409fcf5ef2aSThomas Huth     case 0x6:
1410fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1411fcf5ef2aSThomas Huth         break;
1412fcf5ef2aSThomas Huth     case 0x7:
1413fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1414fcf5ef2aSThomas Huth         break;
1415fcf5ef2aSThomas Huth     case 0x8:
1416fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1417fcf5ef2aSThomas Huth         break;
1418fcf5ef2aSThomas Huth     case 0x9:
1419fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1420fcf5ef2aSThomas Huth         break;
1421fcf5ef2aSThomas Huth     case 0xa:
1422fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1423fcf5ef2aSThomas Huth         break;
1424fcf5ef2aSThomas Huth     case 0xb:
1425fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1426fcf5ef2aSThomas Huth         break;
1427fcf5ef2aSThomas Huth     case 0xc:
1428fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1429fcf5ef2aSThomas Huth         break;
1430fcf5ef2aSThomas Huth     case 0xd:
1431fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1432fcf5ef2aSThomas Huth         break;
1433fcf5ef2aSThomas Huth     case 0xe:
1434fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1435fcf5ef2aSThomas Huth         break;
1436fcf5ef2aSThomas Huth     case 0xf:
1437fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1438fcf5ef2aSThomas Huth         break;
1439fcf5ef2aSThomas Huth     }
1440fcf5ef2aSThomas Huth }
1441fcf5ef2aSThomas Huth 
1442fcf5ef2aSThomas Huth // Inverted logic
1443ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1444ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1445fcf5ef2aSThomas Huth     TCG_COND_NE,
1446fcf5ef2aSThomas Huth     TCG_COND_GT,
1447fcf5ef2aSThomas Huth     TCG_COND_GE,
1448ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1449fcf5ef2aSThomas Huth     TCG_COND_EQ,
1450fcf5ef2aSThomas Huth     TCG_COND_LE,
1451fcf5ef2aSThomas Huth     TCG_COND_LT,
1452fcf5ef2aSThomas Huth };
1453fcf5ef2aSThomas Huth 
1454fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1455fcf5ef2aSThomas Huth {
1456fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1457fcf5ef2aSThomas Huth     cmp->is_bool = false;
1458fcf5ef2aSThomas Huth     cmp->c1 = r_src;
145900ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1460fcf5ef2aSThomas Huth }
1461fcf5ef2aSThomas Huth 
1462baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1463baf3dbf2SRichard Henderson {
1464baf3dbf2SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1465baf3dbf2SRichard Henderson }
1466baf3dbf2SRichard Henderson 
1467baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src)
1468baf3dbf2SRichard Henderson {
1469baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1470baf3dbf2SRichard Henderson     tcg_gen_mov_i32(dst, src);
1471baf3dbf2SRichard Henderson }
1472baf3dbf2SRichard Henderson 
1473baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src)
1474baf3dbf2SRichard Henderson {
1475baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1476baf3dbf2SRichard Henderson     gen_helper_fnegs(dst, src);
1477baf3dbf2SRichard Henderson }
1478baf3dbf2SRichard Henderson 
1479baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src)
1480baf3dbf2SRichard Henderson {
1481baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1482baf3dbf2SRichard Henderson     gen_helper_fabss(dst, src);
1483baf3dbf2SRichard Henderson }
1484baf3dbf2SRichard Henderson 
1485c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src)
1486c6d83e4fSRichard Henderson {
1487c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1488c6d83e4fSRichard Henderson     tcg_gen_mov_i64(dst, src);
1489c6d83e4fSRichard Henderson }
1490c6d83e4fSRichard Henderson 
1491c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src)
1492c6d83e4fSRichard Henderson {
1493c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1494c6d83e4fSRichard Henderson     gen_helper_fnegd(dst, src);
1495c6d83e4fSRichard Henderson }
1496c6d83e4fSRichard Henderson 
1497c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src)
1498c6d83e4fSRichard Henderson {
1499c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1500c6d83e4fSRichard Henderson     gen_helper_fabsd(dst, src);
1501c6d83e4fSRichard Henderson }
1502c6d83e4fSRichard Henderson 
1503fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15040c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1505fcf5ef2aSThomas Huth {
1506fcf5ef2aSThomas Huth     switch (fccno) {
1507fcf5ef2aSThomas Huth     case 0:
1508ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1509fcf5ef2aSThomas Huth         break;
1510fcf5ef2aSThomas Huth     case 1:
1511ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1512fcf5ef2aSThomas Huth         break;
1513fcf5ef2aSThomas Huth     case 2:
1514ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1515fcf5ef2aSThomas Huth         break;
1516fcf5ef2aSThomas Huth     case 3:
1517ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1518fcf5ef2aSThomas Huth         break;
1519fcf5ef2aSThomas Huth     }
1520fcf5ef2aSThomas Huth }
1521fcf5ef2aSThomas Huth 
15220c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1523fcf5ef2aSThomas Huth {
1524fcf5ef2aSThomas Huth     switch (fccno) {
1525fcf5ef2aSThomas Huth     case 0:
1526ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1527fcf5ef2aSThomas Huth         break;
1528fcf5ef2aSThomas Huth     case 1:
1529ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1530fcf5ef2aSThomas Huth         break;
1531fcf5ef2aSThomas Huth     case 2:
1532ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1533fcf5ef2aSThomas Huth         break;
1534fcf5ef2aSThomas Huth     case 3:
1535ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1536fcf5ef2aSThomas Huth         break;
1537fcf5ef2aSThomas Huth     }
1538fcf5ef2aSThomas Huth }
1539fcf5ef2aSThomas Huth 
15400c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1541fcf5ef2aSThomas Huth {
1542fcf5ef2aSThomas Huth     switch (fccno) {
1543fcf5ef2aSThomas Huth     case 0:
1544ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1545fcf5ef2aSThomas Huth         break;
1546fcf5ef2aSThomas Huth     case 1:
1547ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1548fcf5ef2aSThomas Huth         break;
1549fcf5ef2aSThomas Huth     case 2:
1550ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1551fcf5ef2aSThomas Huth         break;
1552fcf5ef2aSThomas Huth     case 3:
1553ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1554fcf5ef2aSThomas Huth         break;
1555fcf5ef2aSThomas Huth     }
1556fcf5ef2aSThomas Huth }
1557fcf5ef2aSThomas Huth 
15580c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1559fcf5ef2aSThomas Huth {
1560fcf5ef2aSThomas Huth     switch (fccno) {
1561fcf5ef2aSThomas Huth     case 0:
1562ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1563fcf5ef2aSThomas Huth         break;
1564fcf5ef2aSThomas Huth     case 1:
1565ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1566fcf5ef2aSThomas Huth         break;
1567fcf5ef2aSThomas Huth     case 2:
1568ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1569fcf5ef2aSThomas Huth         break;
1570fcf5ef2aSThomas Huth     case 3:
1571ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1572fcf5ef2aSThomas Huth         break;
1573fcf5ef2aSThomas Huth     }
1574fcf5ef2aSThomas Huth }
1575fcf5ef2aSThomas Huth 
15760c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1577fcf5ef2aSThomas Huth {
1578fcf5ef2aSThomas Huth     switch (fccno) {
1579fcf5ef2aSThomas Huth     case 0:
1580ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1581fcf5ef2aSThomas Huth         break;
1582fcf5ef2aSThomas Huth     case 1:
1583ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1584fcf5ef2aSThomas Huth         break;
1585fcf5ef2aSThomas Huth     case 2:
1586ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1587fcf5ef2aSThomas Huth         break;
1588fcf5ef2aSThomas Huth     case 3:
1589ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1590fcf5ef2aSThomas Huth         break;
1591fcf5ef2aSThomas Huth     }
1592fcf5ef2aSThomas Huth }
1593fcf5ef2aSThomas Huth 
15940c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1595fcf5ef2aSThomas Huth {
1596fcf5ef2aSThomas Huth     switch (fccno) {
1597fcf5ef2aSThomas Huth     case 0:
1598ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1599fcf5ef2aSThomas Huth         break;
1600fcf5ef2aSThomas Huth     case 1:
1601ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1602fcf5ef2aSThomas Huth         break;
1603fcf5ef2aSThomas Huth     case 2:
1604ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1605fcf5ef2aSThomas Huth         break;
1606fcf5ef2aSThomas Huth     case 3:
1607ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1608fcf5ef2aSThomas Huth         break;
1609fcf5ef2aSThomas Huth     }
1610fcf5ef2aSThomas Huth }
1611fcf5ef2aSThomas Huth 
1612fcf5ef2aSThomas Huth #else
1613fcf5ef2aSThomas Huth 
16140c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1615fcf5ef2aSThomas Huth {
1616ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1617fcf5ef2aSThomas Huth }
1618fcf5ef2aSThomas Huth 
16190c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1620fcf5ef2aSThomas Huth {
1621ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1622fcf5ef2aSThomas Huth }
1623fcf5ef2aSThomas Huth 
16240c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1625fcf5ef2aSThomas Huth {
1626ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1627fcf5ef2aSThomas Huth }
1628fcf5ef2aSThomas Huth 
16290c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1630fcf5ef2aSThomas Huth {
1631ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1632fcf5ef2aSThomas Huth }
1633fcf5ef2aSThomas Huth 
16340c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1635fcf5ef2aSThomas Huth {
1636ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1637fcf5ef2aSThomas Huth }
1638fcf5ef2aSThomas Huth 
16390c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1640fcf5ef2aSThomas Huth {
1641ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1642fcf5ef2aSThomas Huth }
1643fcf5ef2aSThomas Huth #endif
1644fcf5ef2aSThomas Huth 
1645fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1646fcf5ef2aSThomas Huth {
1647fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1648fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1649fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1650fcf5ef2aSThomas Huth }
1651fcf5ef2aSThomas Huth 
1652fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1653fcf5ef2aSThomas Huth {
1654fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1655fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1656fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1657fcf5ef2aSThomas Huth         return 1;
1658fcf5ef2aSThomas Huth     }
1659fcf5ef2aSThomas Huth #endif
1660fcf5ef2aSThomas Huth     return 0;
1661fcf5ef2aSThomas Huth }
1662fcf5ef2aSThomas Huth 
1663fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16640c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1665fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1666fcf5ef2aSThomas Huth {
1667fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1668fcf5ef2aSThomas Huth 
1669ad75a51eSRichard Henderson     gen(tcg_env);
1670fcf5ef2aSThomas Huth 
1671fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1672fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1673fcf5ef2aSThomas Huth }
1674fcf5ef2aSThomas Huth #endif
1675fcf5ef2aSThomas Huth 
1676fcf5ef2aSThomas Huth /* asi moves */
1677fcf5ef2aSThomas Huth typedef enum {
1678fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1679fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1680fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1681fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1682fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1683fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1684fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1685fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1686fcf5ef2aSThomas Huth } ASIType;
1687fcf5ef2aSThomas Huth 
1688fcf5ef2aSThomas Huth typedef struct {
1689fcf5ef2aSThomas Huth     ASIType type;
1690fcf5ef2aSThomas Huth     int asi;
1691fcf5ef2aSThomas Huth     int mem_idx;
169214776ab5STony Nguyen     MemOp memop;
1693fcf5ef2aSThomas Huth } DisasASI;
1694fcf5ef2aSThomas Huth 
1695811cc0b0SRichard Henderson /*
1696811cc0b0SRichard Henderson  * Build DisasASI.
1697811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1698811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1699811cc0b0SRichard Henderson  */
1700811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1701fcf5ef2aSThomas Huth {
1702fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1703fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1704fcf5ef2aSThomas Huth 
1705811cc0b0SRichard Henderson     if (asi == -1) {
1706811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1707811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1708811cc0b0SRichard Henderson         goto done;
1709811cc0b0SRichard Henderson     }
1710811cc0b0SRichard Henderson 
1711fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1712fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1713811cc0b0SRichard Henderson     if (asi < 0) {
1714fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1715fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1716fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1717fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1718fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1719fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1720fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1721fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1722fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1723fcf5ef2aSThomas Huth         switch (asi) {
1724fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1725fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1726fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1727fcf5ef2aSThomas Huth             break;
1728fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1729fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1730fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1731fcf5ef2aSThomas Huth             break;
1732fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1733fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1734fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1735fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1736fcf5ef2aSThomas Huth             break;
1737fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1738fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1739fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1740fcf5ef2aSThomas Huth             break;
1741fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1742fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1743fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1744fcf5ef2aSThomas Huth             break;
1745fcf5ef2aSThomas Huth         }
17466e10f37cSKONRAD Frederic 
17476e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
17486e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
17496e10f37cSKONRAD Frederic          */
17506e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1751fcf5ef2aSThomas Huth     } else {
1752fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1753fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1754fcf5ef2aSThomas Huth     }
1755fcf5ef2aSThomas Huth #else
1756811cc0b0SRichard Henderson     if (asi < 0) {
1757fcf5ef2aSThomas Huth         asi = dc->asi;
1758fcf5ef2aSThomas Huth     }
1759fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1760fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1761fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1762fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1763fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1764fcf5ef2aSThomas Huth        done properly in the helper.  */
1765fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1766fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1767fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1768fcf5ef2aSThomas Huth     } else {
1769fcf5ef2aSThomas Huth         switch (asi) {
1770fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1771fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1772fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1773fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1774fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1775fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1776fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1777fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1778fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1779fcf5ef2aSThomas Huth             break;
1780fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1781fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1782fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1783fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1784fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1785fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
17869a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
178784f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
17889a10756dSArtyom Tarasenko             } else {
1789fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
17909a10756dSArtyom Tarasenko             }
1791fcf5ef2aSThomas Huth             break;
1792fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1793fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1794fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1795fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1796fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1797fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1798fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1799fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1800fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1801fcf5ef2aSThomas Huth             break;
1802fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1803fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1804fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1805fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1806fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1807fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1808fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1809fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1810fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1811fcf5ef2aSThomas Huth             break;
1812fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1813fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1814fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1815fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1816fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1817fcf5ef2aSThomas Huth         case ASI_BLK_S:
1818fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1819fcf5ef2aSThomas Huth         case ASI_FL8_S:
1820fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1821fcf5ef2aSThomas Huth         case ASI_FL16_S:
1822fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1823fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1824fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1825fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1826fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1827fcf5ef2aSThomas Huth             }
1828fcf5ef2aSThomas Huth             break;
1829fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1830fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1831fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1832fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1833fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1834fcf5ef2aSThomas Huth         case ASI_BLK_P:
1835fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1836fcf5ef2aSThomas Huth         case ASI_FL8_P:
1837fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1838fcf5ef2aSThomas Huth         case ASI_FL16_P:
1839fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1840fcf5ef2aSThomas Huth             break;
1841fcf5ef2aSThomas Huth         }
1842fcf5ef2aSThomas Huth         switch (asi) {
1843fcf5ef2aSThomas Huth         case ASI_REAL:
1844fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1845fcf5ef2aSThomas Huth         case ASI_REAL_L:
1846fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1847fcf5ef2aSThomas Huth         case ASI_N:
1848fcf5ef2aSThomas Huth         case ASI_NL:
1849fcf5ef2aSThomas Huth         case ASI_AIUP:
1850fcf5ef2aSThomas Huth         case ASI_AIUPL:
1851fcf5ef2aSThomas Huth         case ASI_AIUS:
1852fcf5ef2aSThomas Huth         case ASI_AIUSL:
1853fcf5ef2aSThomas Huth         case ASI_S:
1854fcf5ef2aSThomas Huth         case ASI_SL:
1855fcf5ef2aSThomas Huth         case ASI_P:
1856fcf5ef2aSThomas Huth         case ASI_PL:
1857fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1858fcf5ef2aSThomas Huth             break;
1859fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
1860fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
1861fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1862fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1863fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1864fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1865fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1866fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1867fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1868fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1869fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1870fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1871fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1872fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1873fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1874fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
1875fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
1876fcf5ef2aSThomas Huth             break;
1877fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1878fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1879fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1880fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1881fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1882fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1883fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1884fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1885fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1886fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1887fcf5ef2aSThomas Huth         case ASI_BLK_S:
1888fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1889fcf5ef2aSThomas Huth         case ASI_BLK_P:
1890fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1891fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
1892fcf5ef2aSThomas Huth             break;
1893fcf5ef2aSThomas Huth         case ASI_FL8_S:
1894fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1895fcf5ef2aSThomas Huth         case ASI_FL8_P:
1896fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1897fcf5ef2aSThomas Huth             memop = MO_UB;
1898fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1899fcf5ef2aSThomas Huth             break;
1900fcf5ef2aSThomas Huth         case ASI_FL16_S:
1901fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1902fcf5ef2aSThomas Huth         case ASI_FL16_P:
1903fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1904fcf5ef2aSThomas Huth             memop = MO_TEUW;
1905fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1906fcf5ef2aSThomas Huth             break;
1907fcf5ef2aSThomas Huth         }
1908fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
1909fcf5ef2aSThomas Huth         if (asi & 8) {
1910fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
1911fcf5ef2aSThomas Huth         }
1912fcf5ef2aSThomas Huth     }
1913fcf5ef2aSThomas Huth #endif
1914fcf5ef2aSThomas Huth 
1915811cc0b0SRichard Henderson  done:
1916fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
1917fcf5ef2aSThomas Huth }
1918fcf5ef2aSThomas Huth 
1919a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
1920a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a,
1921a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1922a76779eeSRichard Henderson {
1923a76779eeSRichard Henderson     g_assert_not_reached();
1924a76779eeSRichard Henderson }
1925a76779eeSRichard Henderson 
1926a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r,
1927a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1928a76779eeSRichard Henderson {
1929a76779eeSRichard Henderson     g_assert_not_reached();
1930a76779eeSRichard Henderson }
1931a76779eeSRichard Henderson #endif
1932a76779eeSRichard Henderson 
193342071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
1934fcf5ef2aSThomas Huth {
1935c03a0fd1SRichard Henderson     switch (da->type) {
1936fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1937fcf5ef2aSThomas Huth         break;
1938fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
1939fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1940fcf5ef2aSThomas Huth         break;
1941fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
1942c03a0fd1SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN);
1943fcf5ef2aSThomas Huth         break;
1944fcf5ef2aSThomas Huth     default:
1945fcf5ef2aSThomas Huth         {
1946c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
1947c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
1948fcf5ef2aSThomas Huth 
1949fcf5ef2aSThomas Huth             save_state(dc);
1950fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1951ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
1952fcf5ef2aSThomas Huth #else
1953fcf5ef2aSThomas Huth             {
1954fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
1955ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
1956fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
1957fcf5ef2aSThomas Huth             }
1958fcf5ef2aSThomas Huth #endif
1959fcf5ef2aSThomas Huth         }
1960fcf5ef2aSThomas Huth         break;
1961fcf5ef2aSThomas Huth     }
1962fcf5ef2aSThomas Huth }
1963fcf5ef2aSThomas Huth 
196442071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr)
1965c03a0fd1SRichard Henderson {
1966c03a0fd1SRichard Henderson     switch (da->type) {
1967fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1968fcf5ef2aSThomas Huth         break;
1969c03a0fd1SRichard Henderson 
1970fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
1971c03a0fd1SRichard Henderson         if (TARGET_LONG_BITS == 32) {
1972fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
1973fcf5ef2aSThomas Huth             break;
1974c03a0fd1SRichard Henderson         } else if (!(dc->def->features & CPU_FEATURE_HYPV)) {
19753390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
19763390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
1977fcf5ef2aSThomas Huth             break;
1978c03a0fd1SRichard Henderson         }
1979c03a0fd1SRichard Henderson         /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */
1980c03a0fd1SRichard Henderson         /* fall through */
1981c03a0fd1SRichard Henderson 
1982c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
1983c03a0fd1SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN);
1984c03a0fd1SRichard Henderson         break;
1985c03a0fd1SRichard Henderson 
1986fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
1987c03a0fd1SRichard Henderson         assert(TARGET_LONG_BITS == 32);
1988fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
1989fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
1990fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
1991fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
1992fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
1993fcf5ef2aSThomas Huth         {
1994fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
1995fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
199600ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
1997fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
1998fcf5ef2aSThomas Huth             int i;
1999fcf5ef2aSThomas Huth 
2000fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2001fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2002fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2003fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2004fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2005c03a0fd1SRichard Henderson                 tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL);
2006c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL);
2007fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2008fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2009fcf5ef2aSThomas Huth             }
2010fcf5ef2aSThomas Huth         }
2011fcf5ef2aSThomas Huth         break;
2012c03a0fd1SRichard Henderson 
2013fcf5ef2aSThomas Huth     default:
2014fcf5ef2aSThomas Huth         {
2015c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2016c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2017fcf5ef2aSThomas Huth 
2018fcf5ef2aSThomas Huth             save_state(dc);
2019fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2020ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2021fcf5ef2aSThomas Huth #else
2022fcf5ef2aSThomas Huth             {
2023fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2024fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2025ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2026fcf5ef2aSThomas Huth             }
2027fcf5ef2aSThomas Huth #endif
2028fcf5ef2aSThomas Huth 
2029fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2030fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2031fcf5ef2aSThomas Huth         }
2032fcf5ef2aSThomas Huth         break;
2033fcf5ef2aSThomas Huth     }
2034fcf5ef2aSThomas Huth }
2035fcf5ef2aSThomas Huth 
2036dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da,
2037c03a0fd1SRichard Henderson                          TCGv dst, TCGv src, TCGv addr)
2038c03a0fd1SRichard Henderson {
2039c03a0fd1SRichard Henderson     switch (da->type) {
2040c03a0fd1SRichard Henderson     case GET_ASI_EXCP:
2041c03a0fd1SRichard Henderson         break;
2042c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2043dca544b9SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, src,
2044dca544b9SRichard Henderson                                da->mem_idx, da->memop | MO_ALIGN);
2045c03a0fd1SRichard Henderson         break;
2046c03a0fd1SRichard Henderson     default:
2047c03a0fd1SRichard Henderson         /* ??? Should be DAE_invalid_asi.  */
2048c03a0fd1SRichard Henderson         gen_exception(dc, TT_DATA_ACCESS);
2049c03a0fd1SRichard Henderson         break;
2050c03a0fd1SRichard Henderson     }
2051c03a0fd1SRichard Henderson }
2052c03a0fd1SRichard Henderson 
2053d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da,
2054c03a0fd1SRichard Henderson                         TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr)
2055c03a0fd1SRichard Henderson {
2056c03a0fd1SRichard Henderson     switch (da->type) {
2057fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2058c03a0fd1SRichard Henderson         return;
2059fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2060c03a0fd1SRichard Henderson         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv,
2061c03a0fd1SRichard Henderson                                   da->mem_idx, da->memop | MO_ALIGN);
2062fcf5ef2aSThomas Huth         break;
2063fcf5ef2aSThomas Huth     default:
2064fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2065fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2066fcf5ef2aSThomas Huth         break;
2067fcf5ef2aSThomas Huth     }
2068fcf5ef2aSThomas Huth }
2069fcf5ef2aSThomas Huth 
2070cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2071c03a0fd1SRichard Henderson {
2072c03a0fd1SRichard Henderson     switch (da->type) {
2073fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2074fcf5ef2aSThomas Huth         break;
2075fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2076cf07cd1eSRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff),
2077cf07cd1eSRichard Henderson                                da->mem_idx, MO_UB);
2078fcf5ef2aSThomas Huth         break;
2079fcf5ef2aSThomas Huth     default:
20803db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
20813db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2082af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2083ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
20843db010c3SRichard Henderson         } else {
2085c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
208600ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
20873db010c3SRichard Henderson             TCGv_i64 s64, t64;
20883db010c3SRichard Henderson 
20893db010c3SRichard Henderson             save_state(dc);
20903db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2091ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
20923db010c3SRichard Henderson 
209300ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2094ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
20953db010c3SRichard Henderson 
20963db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
20973db010c3SRichard Henderson 
20983db010c3SRichard Henderson             /* End the TB.  */
20993db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
21003db010c3SRichard Henderson         }
2101fcf5ef2aSThomas Huth         break;
2102fcf5ef2aSThomas Huth     }
2103fcf5ef2aSThomas Huth }
2104fcf5ef2aSThomas Huth 
2105287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
21063259b9e2SRichard Henderson                         TCGv addr, int rd)
2107fcf5ef2aSThomas Huth {
21083259b9e2SRichard Henderson     MemOp memop = da->memop;
21093259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2110fcf5ef2aSThomas Huth     TCGv_i32 d32;
2111fcf5ef2aSThomas Huth     TCGv_i64 d64;
2112287b1152SRichard Henderson     TCGv addr_tmp;
2113fcf5ef2aSThomas Huth 
21143259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
21153259b9e2SRichard Henderson     if (size == MO_128) {
21163259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
21173259b9e2SRichard Henderson     }
21183259b9e2SRichard Henderson 
21193259b9e2SRichard Henderson     switch (da->type) {
2120fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2121fcf5ef2aSThomas Huth         break;
2122fcf5ef2aSThomas Huth 
2123fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
21243259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2125fcf5ef2aSThomas Huth         switch (size) {
21263259b9e2SRichard Henderson         case MO_32:
2127fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
21283259b9e2SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop);
2129fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2130fcf5ef2aSThomas Huth             break;
21313259b9e2SRichard Henderson 
21323259b9e2SRichard Henderson         case MO_64:
21333259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop);
2134fcf5ef2aSThomas Huth             break;
21353259b9e2SRichard Henderson 
21363259b9e2SRichard Henderson         case MO_128:
2137fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
21383259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop);
2139287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2140287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2141287b1152SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2142fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2143fcf5ef2aSThomas Huth             break;
2144fcf5ef2aSThomas Huth         default:
2145fcf5ef2aSThomas Huth             g_assert_not_reached();
2146fcf5ef2aSThomas Huth         }
2147fcf5ef2aSThomas Huth         break;
2148fcf5ef2aSThomas Huth 
2149fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2150fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
21513259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2152fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2153287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2154287b1152SRichard Henderson             for (int i = 0; ; ++i) {
21553259b9e2SRichard Henderson                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
21563259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2157fcf5ef2aSThomas Huth                 if (i == 7) {
2158fcf5ef2aSThomas Huth                     break;
2159fcf5ef2aSThomas Huth                 }
2160287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2161287b1152SRichard Henderson                 addr = addr_tmp;
2162fcf5ef2aSThomas Huth             }
2163fcf5ef2aSThomas Huth         } else {
2164fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2165fcf5ef2aSThomas Huth         }
2166fcf5ef2aSThomas Huth         break;
2167fcf5ef2aSThomas Huth 
2168fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2169fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
21703259b9e2SRichard Henderson         if (orig_size == MO_64) {
21713259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
21723259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2173fcf5ef2aSThomas Huth         } else {
2174fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2175fcf5ef2aSThomas Huth         }
2176fcf5ef2aSThomas Huth         break;
2177fcf5ef2aSThomas Huth 
2178fcf5ef2aSThomas Huth     default:
2179fcf5ef2aSThomas Huth         {
21803259b9e2SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
21813259b9e2SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2182fcf5ef2aSThomas Huth 
2183fcf5ef2aSThomas Huth             save_state(dc);
2184fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2185fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2186fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2187fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2188fcf5ef2aSThomas Huth             switch (size) {
21893259b9e2SRichard Henderson             case MO_32:
2190fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2191ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2192fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2193fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2194fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2195fcf5ef2aSThomas Huth                 break;
21963259b9e2SRichard Henderson             case MO_64:
21973259b9e2SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr,
21983259b9e2SRichard Henderson                                   r_asi, r_mop);
2199fcf5ef2aSThomas Huth                 break;
22003259b9e2SRichard Henderson             case MO_128:
2201fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2202ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2203287b1152SRichard Henderson                 addr_tmp = tcg_temp_new();
2204287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2205287b1152SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp,
22063259b9e2SRichard Henderson                                   r_asi, r_mop);
2207fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2208fcf5ef2aSThomas Huth                 break;
2209fcf5ef2aSThomas Huth             default:
2210fcf5ef2aSThomas Huth                 g_assert_not_reached();
2211fcf5ef2aSThomas Huth             }
2212fcf5ef2aSThomas Huth         }
2213fcf5ef2aSThomas Huth         break;
2214fcf5ef2aSThomas Huth     }
2215fcf5ef2aSThomas Huth }
2216fcf5ef2aSThomas Huth 
2217287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
22183259b9e2SRichard Henderson                         TCGv addr, int rd)
22193259b9e2SRichard Henderson {
22203259b9e2SRichard Henderson     MemOp memop = da->memop;
22213259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2222fcf5ef2aSThomas Huth     TCGv_i32 d32;
2223287b1152SRichard Henderson     TCGv addr_tmp;
2224fcf5ef2aSThomas Huth 
22253259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
22263259b9e2SRichard Henderson     if (size == MO_128) {
22273259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
22283259b9e2SRichard Henderson     }
22293259b9e2SRichard Henderson 
22303259b9e2SRichard Henderson     switch (da->type) {
2231fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2232fcf5ef2aSThomas Huth         break;
2233fcf5ef2aSThomas Huth 
2234fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
22353259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2236fcf5ef2aSThomas Huth         switch (size) {
22373259b9e2SRichard Henderson         case MO_32:
2238fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
22393259b9e2SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN);
2240fcf5ef2aSThomas Huth             break;
22413259b9e2SRichard Henderson         case MO_64:
22423259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22433259b9e2SRichard Henderson                                 memop | MO_ALIGN_4);
2244fcf5ef2aSThomas Huth             break;
22453259b9e2SRichard Henderson         case MO_128:
2246fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2247fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2248fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2249fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2250fcf5ef2aSThomas Huth                write.  */
22513259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22523259b9e2SRichard Henderson                                 memop | MO_ALIGN_16);
2253287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2254287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2255287b1152SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2256fcf5ef2aSThomas Huth             break;
2257fcf5ef2aSThomas Huth         default:
2258fcf5ef2aSThomas Huth             g_assert_not_reached();
2259fcf5ef2aSThomas Huth         }
2260fcf5ef2aSThomas Huth         break;
2261fcf5ef2aSThomas Huth 
2262fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2263fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
22643259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2265fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2266287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2267287b1152SRichard Henderson             for (int i = 0; ; ++i) {
22683259b9e2SRichard Henderson                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
22693259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2270fcf5ef2aSThomas Huth                 if (i == 7) {
2271fcf5ef2aSThomas Huth                     break;
2272fcf5ef2aSThomas Huth                 }
2273287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2274287b1152SRichard Henderson                 addr = addr_tmp;
2275fcf5ef2aSThomas Huth             }
2276fcf5ef2aSThomas Huth         } else {
2277fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2278fcf5ef2aSThomas Huth         }
2279fcf5ef2aSThomas Huth         break;
2280fcf5ef2aSThomas Huth 
2281fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2282fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
22833259b9e2SRichard Henderson         if (orig_size == MO_64) {
22843259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22853259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2286fcf5ef2aSThomas Huth         } else {
2287fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2288fcf5ef2aSThomas Huth         }
2289fcf5ef2aSThomas Huth         break;
2290fcf5ef2aSThomas Huth 
2291fcf5ef2aSThomas Huth     default:
2292fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2293fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2294fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2295fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2296fcf5ef2aSThomas Huth         break;
2297fcf5ef2aSThomas Huth     }
2298fcf5ef2aSThomas Huth }
2299fcf5ef2aSThomas Huth 
230042071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2301fcf5ef2aSThomas Huth {
2302a76779eeSRichard Henderson     TCGv hi = gen_dest_gpr(dc, rd);
2303a76779eeSRichard Henderson     TCGv lo = gen_dest_gpr(dc, rd + 1);
2304fcf5ef2aSThomas Huth 
2305c03a0fd1SRichard Henderson     switch (da->type) {
2306fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2307fcf5ef2aSThomas Huth         return;
2308fcf5ef2aSThomas Huth 
2309fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2310ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2311ebbbec92SRichard Henderson         {
2312ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2313ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2314ebbbec92SRichard Henderson 
2315ebbbec92SRichard Henderson             tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop);
2316ebbbec92SRichard Henderson             /*
2317ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2318ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE load, so must swap
2319ebbbec92SRichard Henderson              * the order of the writebacks.
2320ebbbec92SRichard Henderson              */
2321ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2322ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(lo, hi, t);
2323ebbbec92SRichard Henderson             } else {
2324ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(hi, lo, t);
2325ebbbec92SRichard Henderson             }
2326ebbbec92SRichard Henderson         }
2327fcf5ef2aSThomas Huth         break;
2328ebbbec92SRichard Henderson #else
2329ebbbec92SRichard Henderson         g_assert_not_reached();
2330ebbbec92SRichard Henderson #endif
2331fcf5ef2aSThomas Huth 
2332fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2333fcf5ef2aSThomas Huth         {
2334fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2335fcf5ef2aSThomas Huth 
2336c03a0fd1SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN);
2337fcf5ef2aSThomas Huth 
2338fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2339fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2340fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2341c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2342a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2343fcf5ef2aSThomas Huth             } else {
2344a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2345fcf5ef2aSThomas Huth             }
2346fcf5ef2aSThomas Huth         }
2347fcf5ef2aSThomas Huth         break;
2348fcf5ef2aSThomas Huth 
2349fcf5ef2aSThomas Huth     default:
2350fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2351fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2352fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2353fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2354fcf5ef2aSThomas Huth         {
2355c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2356c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2357fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2358fcf5ef2aSThomas Huth 
2359fcf5ef2aSThomas Huth             save_state(dc);
2360ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2361fcf5ef2aSThomas Huth 
2362fcf5ef2aSThomas Huth             /* See above.  */
2363c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2364a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2365fcf5ef2aSThomas Huth             } else {
2366a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2367fcf5ef2aSThomas Huth             }
2368fcf5ef2aSThomas Huth         }
2369fcf5ef2aSThomas Huth         break;
2370fcf5ef2aSThomas Huth     }
2371fcf5ef2aSThomas Huth 
2372fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2373fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2374fcf5ef2aSThomas Huth }
2375fcf5ef2aSThomas Huth 
237642071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2377c03a0fd1SRichard Henderson {
2378c03a0fd1SRichard Henderson     TCGv hi = gen_load_gpr(dc, rd);
2379fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2380fcf5ef2aSThomas Huth 
2381c03a0fd1SRichard Henderson     switch (da->type) {
2382fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2383fcf5ef2aSThomas Huth         break;
2384fcf5ef2aSThomas Huth 
2385fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2386ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2387ebbbec92SRichard Henderson         {
2388ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2389ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2390ebbbec92SRichard Henderson 
2391ebbbec92SRichard Henderson             /*
2392ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2393ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE store, so must swap
2394ebbbec92SRichard Henderson              * the order of the construction.
2395ebbbec92SRichard Henderson              */
2396ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2397ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, lo, hi);
2398ebbbec92SRichard Henderson             } else {
2399ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, hi, lo);
2400ebbbec92SRichard Henderson             }
2401ebbbec92SRichard Henderson             tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop);
2402ebbbec92SRichard Henderson         }
2403fcf5ef2aSThomas Huth         break;
2404ebbbec92SRichard Henderson #else
2405ebbbec92SRichard Henderson         g_assert_not_reached();
2406ebbbec92SRichard Henderson #endif
2407fcf5ef2aSThomas Huth 
2408fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2409fcf5ef2aSThomas Huth         {
2410fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2411fcf5ef2aSThomas Huth 
2412fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2413fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2414fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2415c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2416a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2417fcf5ef2aSThomas Huth             } else {
2418a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2419fcf5ef2aSThomas Huth             }
2420c03a0fd1SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN);
2421fcf5ef2aSThomas Huth         }
2422fcf5ef2aSThomas Huth         break;
2423fcf5ef2aSThomas Huth 
2424a76779eeSRichard Henderson     case GET_ASI_BFILL:
2425a76779eeSRichard Henderson         assert(TARGET_LONG_BITS == 32);
2426a76779eeSRichard Henderson         /* Store 32 bytes of T64 to ADDR.  */
2427a76779eeSRichard Henderson         /* ??? The original qemu code suggests 8-byte alignment, dropping
2428a76779eeSRichard Henderson            the low bits, but the only place I can see this used is in the
2429a76779eeSRichard Henderson            Linux kernel with 32 byte alignment, which would make more sense
2430a76779eeSRichard Henderson            as a cacheline-style operation.  */
2431a76779eeSRichard Henderson         {
2432a76779eeSRichard Henderson             TCGv_i64 t64 = tcg_temp_new_i64();
2433a76779eeSRichard Henderson             TCGv d_addr = tcg_temp_new();
2434a76779eeSRichard Henderson             TCGv eight = tcg_constant_tl(8);
2435a76779eeSRichard Henderson             int i;
2436a76779eeSRichard Henderson 
2437a76779eeSRichard Henderson             tcg_gen_concat_tl_i64(t64, lo, hi);
2438a76779eeSRichard Henderson             tcg_gen_andi_tl(d_addr, addr, -8);
2439a76779eeSRichard Henderson             for (i = 0; i < 32; i += 8) {
2440c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop);
2441a76779eeSRichard Henderson                 tcg_gen_add_tl(d_addr, d_addr, eight);
2442a76779eeSRichard Henderson             }
2443a76779eeSRichard Henderson         }
2444a76779eeSRichard Henderson         break;
2445a76779eeSRichard Henderson 
2446fcf5ef2aSThomas Huth     default:
2447fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2448fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2449fcf5ef2aSThomas Huth         {
2450c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2451c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2452fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2453fcf5ef2aSThomas Huth 
2454fcf5ef2aSThomas Huth             /* See above.  */
2455c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2456a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2457fcf5ef2aSThomas Huth             } else {
2458a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2459fcf5ef2aSThomas Huth             }
2460fcf5ef2aSThomas Huth 
2461fcf5ef2aSThomas Huth             save_state(dc);
2462ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2463fcf5ef2aSThomas Huth         }
2464fcf5ef2aSThomas Huth         break;
2465fcf5ef2aSThomas Huth     }
2466fcf5ef2aSThomas Huth }
2467fcf5ef2aSThomas Huth 
24683d3c0673SRichard Henderson #ifdef TARGET_SPARC64
2469fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2470fcf5ef2aSThomas Huth {
2471fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2472fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2473fcf5ef2aSThomas Huth }
2474fcf5ef2aSThomas Huth 
2475fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2476fcf5ef2aSThomas Huth {
2477fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2478fcf5ef2aSThomas Huth 
2479fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2480fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2481fcf5ef2aSThomas Huth        the later.  */
2482fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2483fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2484fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2485fcf5ef2aSThomas Huth     } else {
2486fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2487fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2488fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2489fcf5ef2aSThomas Huth     }
2490fcf5ef2aSThomas Huth 
2491fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2492fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2493fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
249400ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2495fcf5ef2aSThomas Huth 
2496fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2497fcf5ef2aSThomas Huth 
2498fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2499fcf5ef2aSThomas Huth }
2500fcf5ef2aSThomas Huth 
2501fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2502fcf5ef2aSThomas Huth {
2503fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2504fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2505fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2506fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2507fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2508fcf5ef2aSThomas Huth }
2509fcf5ef2aSThomas Huth 
2510fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2511fcf5ef2aSThomas Huth {
2512fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2513fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2514fcf5ef2aSThomas Huth 
2515fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2516fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2517fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2518fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2519fcf5ef2aSThomas Huth 
2520fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2521fcf5ef2aSThomas Huth }
2522fcf5ef2aSThomas Huth 
25235d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2524fcf5ef2aSThomas Huth {
2525fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2526fcf5ef2aSThomas Huth 
2527fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2528ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2529fcf5ef2aSThomas Huth 
2530fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2531fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2532fcf5ef2aSThomas Huth 
2533fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2534fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2535ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2536fcf5ef2aSThomas Huth 
2537fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2538fcf5ef2aSThomas Huth     {
2539fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2540fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2541fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2542fcf5ef2aSThomas Huth     }
2543fcf5ef2aSThomas Huth }
2544fcf5ef2aSThomas Huth #endif
2545fcf5ef2aSThomas Huth 
254606c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x)
254706c060d9SRichard Henderson {
254806c060d9SRichard Henderson     return DFPREG(x);
254906c060d9SRichard Henderson }
255006c060d9SRichard Henderson 
255106c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x)
255206c060d9SRichard Henderson {
255306c060d9SRichard Henderson     return QFPREG(x);
255406c060d9SRichard Henderson }
255506c060d9SRichard Henderson 
2556878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2557878cc677SRichard Henderson #include "decode-insns.c.inc"
2558878cc677SRichard Henderson 
2559878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2560878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2561878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2562878cc677SRichard Henderson 
2563878cc677SRichard Henderson #define avail_ALL(C)      true
2564878cc677SRichard Henderson #ifdef TARGET_SPARC64
2565878cc677SRichard Henderson # define avail_32(C)      false
2566af25071cSRichard Henderson # define avail_ASR17(C)   false
2567d0a11d25SRichard Henderson # define avail_CASA(C)    true
2568c2636853SRichard Henderson # define avail_DIV(C)     true
2569b5372650SRichard Henderson # define avail_MUL(C)     true
25700faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2571878cc677SRichard Henderson # define avail_64(C)      true
25725d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2573af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2574b88ce6f2SRichard Henderson # define avail_VIS1(C)    ((C)->def->features & CPU_FEATURE_VIS1)
2575b88ce6f2SRichard Henderson # define avail_VIS2(C)    ((C)->def->features & CPU_FEATURE_VIS2)
2576878cc677SRichard Henderson #else
2577878cc677SRichard Henderson # define avail_32(C)      true
2578af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2579d0a11d25SRichard Henderson # define avail_CASA(C)    ((C)->def->features & CPU_FEATURE_CASA)
2580c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2581b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
25820faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2583878cc677SRichard Henderson # define avail_64(C)      false
25845d617bfbSRichard Henderson # define avail_GL(C)      false
2585af25071cSRichard Henderson # define avail_HYPV(C)    false
2586b88ce6f2SRichard Henderson # define avail_VIS1(C)    false
2587b88ce6f2SRichard Henderson # define avail_VIS2(C)    false
2588878cc677SRichard Henderson #endif
2589878cc677SRichard Henderson 
2590878cc677SRichard Henderson /* Default case for non jump instructions. */
2591878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2592878cc677SRichard Henderson {
2593878cc677SRichard Henderson     if (dc->npc & 3) {
2594878cc677SRichard Henderson         switch (dc->npc) {
2595878cc677SRichard Henderson         case DYNAMIC_PC:
2596878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2597878cc677SRichard Henderson             dc->pc = dc->npc;
2598878cc677SRichard Henderson             gen_op_next_insn();
2599878cc677SRichard Henderson             break;
2600878cc677SRichard Henderson         case JUMP_PC:
2601878cc677SRichard Henderson             /* we can do a static jump */
2602878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2603878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2604878cc677SRichard Henderson             break;
2605878cc677SRichard Henderson         default:
2606878cc677SRichard Henderson             g_assert_not_reached();
2607878cc677SRichard Henderson         }
2608878cc677SRichard Henderson     } else {
2609878cc677SRichard Henderson         dc->pc = dc->npc;
2610878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2611878cc677SRichard Henderson     }
2612878cc677SRichard Henderson     return true;
2613878cc677SRichard Henderson }
2614878cc677SRichard Henderson 
26156d2a0768SRichard Henderson /*
26166d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
26176d2a0768SRichard Henderson  */
26186d2a0768SRichard Henderson 
2619276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2620276567aaSRichard Henderson {
2621276567aaSRichard Henderson     if (annul) {
2622276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2623276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2624276567aaSRichard Henderson     } else {
2625276567aaSRichard Henderson         dc->pc = dc->npc;
2626276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2627276567aaSRichard Henderson     }
2628276567aaSRichard Henderson     return true;
2629276567aaSRichard Henderson }
2630276567aaSRichard Henderson 
2631276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2632276567aaSRichard Henderson                                        target_ulong dest)
2633276567aaSRichard Henderson {
2634276567aaSRichard Henderson     if (annul) {
2635276567aaSRichard Henderson         dc->pc = dest;
2636276567aaSRichard Henderson         dc->npc = dest + 4;
2637276567aaSRichard Henderson     } else {
2638276567aaSRichard Henderson         dc->pc = dc->npc;
2639276567aaSRichard Henderson         dc->npc = dest;
2640276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2641276567aaSRichard Henderson     }
2642276567aaSRichard Henderson     return true;
2643276567aaSRichard Henderson }
2644276567aaSRichard Henderson 
26459d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
26469d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2647276567aaSRichard Henderson {
26486b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
26496b3e4cc6SRichard Henderson 
2650276567aaSRichard Henderson     if (annul) {
26516b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
26526b3e4cc6SRichard Henderson 
26539d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
26546b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
26556b3e4cc6SRichard Henderson         gen_set_label(l1);
26566b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
26576b3e4cc6SRichard Henderson 
26586b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2659276567aaSRichard Henderson     } else {
26606b3e4cc6SRichard Henderson         if (npc & 3) {
26616b3e4cc6SRichard Henderson             switch (npc) {
26626b3e4cc6SRichard Henderson             case DYNAMIC_PC:
26636b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
26646b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
26656b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
26669d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
26679d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
26686b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
26696b3e4cc6SRichard Henderson                 dc->pc = npc;
26706b3e4cc6SRichard Henderson                 break;
26716b3e4cc6SRichard Henderson             default:
26726b3e4cc6SRichard Henderson                 g_assert_not_reached();
26736b3e4cc6SRichard Henderson             }
26746b3e4cc6SRichard Henderson         } else {
26756b3e4cc6SRichard Henderson             dc->pc = npc;
26766b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
26776b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
26786b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
26799d4e2bc7SRichard Henderson             if (cmp->is_bool) {
26809d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
26819d4e2bc7SRichard Henderson             } else {
26829d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
26839d4e2bc7SRichard Henderson             }
26846b3e4cc6SRichard Henderson         }
2685276567aaSRichard Henderson     }
2686276567aaSRichard Henderson     return true;
2687276567aaSRichard Henderson }
2688276567aaSRichard Henderson 
2689af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2690af25071cSRichard Henderson {
2691af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2692af25071cSRichard Henderson     return true;
2693af25071cSRichard Henderson }
2694af25071cSRichard Henderson 
269506c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc)
269606c060d9SRichard Henderson {
269706c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
269806c060d9SRichard Henderson     return true;
269906c060d9SRichard Henderson }
270006c060d9SRichard Henderson 
270106c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc)
270206c060d9SRichard Henderson {
270306c060d9SRichard Henderson     if (dc->def->features & CPU_FEATURE_FLOAT128) {
270406c060d9SRichard Henderson         return false;
270506c060d9SRichard Henderson     }
270606c060d9SRichard Henderson     return raise_unimpfpop(dc);
270706c060d9SRichard Henderson }
270806c060d9SRichard Henderson 
2709276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2710276567aaSRichard Henderson {
2711276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
27121ea9c62aSRichard Henderson     DisasCompare cmp;
2713276567aaSRichard Henderson 
2714276567aaSRichard Henderson     switch (a->cond) {
2715276567aaSRichard Henderson     case 0x0:
2716276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
2717276567aaSRichard Henderson     case 0x8:
2718276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
2719276567aaSRichard Henderson     default:
2720276567aaSRichard Henderson         flush_cond(dc);
27211ea9c62aSRichard Henderson 
27221ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
27239d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
2724276567aaSRichard Henderson     }
2725276567aaSRichard Henderson }
2726276567aaSRichard Henderson 
2727276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
2728276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
2729276567aaSRichard Henderson 
273045196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
273145196ea4SRichard Henderson {
273245196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2733d5471936SRichard Henderson     DisasCompare cmp;
273445196ea4SRichard Henderson 
273545196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
273645196ea4SRichard Henderson         return true;
273745196ea4SRichard Henderson     }
273845196ea4SRichard Henderson     switch (a->cond) {
273945196ea4SRichard Henderson     case 0x0:
274045196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
274145196ea4SRichard Henderson     case 0x8:
274245196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
274345196ea4SRichard Henderson     default:
274445196ea4SRichard Henderson         flush_cond(dc);
2745d5471936SRichard Henderson 
2746d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
27479d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
274845196ea4SRichard Henderson     }
274945196ea4SRichard Henderson }
275045196ea4SRichard Henderson 
275145196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
275245196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
275345196ea4SRichard Henderson 
2754ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
2755ab9ffe98SRichard Henderson {
2756ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2757ab9ffe98SRichard Henderson     DisasCompare cmp;
2758ab9ffe98SRichard Henderson 
2759ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
2760ab9ffe98SRichard Henderson         return false;
2761ab9ffe98SRichard Henderson     }
2762ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
2763ab9ffe98SRichard Henderson         return false;
2764ab9ffe98SRichard Henderson     }
2765ab9ffe98SRichard Henderson 
2766ab9ffe98SRichard Henderson     flush_cond(dc);
2767ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
27689d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
2769ab9ffe98SRichard Henderson }
2770ab9ffe98SRichard Henderson 
277123ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
277223ada1b1SRichard Henderson {
277323ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
277423ada1b1SRichard Henderson 
277523ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
277623ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
277723ada1b1SRichard Henderson     dc->npc = target;
277823ada1b1SRichard Henderson     return true;
277923ada1b1SRichard Henderson }
278023ada1b1SRichard Henderson 
278145196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
278245196ea4SRichard Henderson {
278345196ea4SRichard Henderson     /*
278445196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
278545196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
278645196ea4SRichard Henderson      */
278745196ea4SRichard Henderson #ifdef TARGET_SPARC64
278845196ea4SRichard Henderson     return false;
278945196ea4SRichard Henderson #else
279045196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
279145196ea4SRichard Henderson     return true;
279245196ea4SRichard Henderson #endif
279345196ea4SRichard Henderson }
279445196ea4SRichard Henderson 
27956d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
27966d2a0768SRichard Henderson {
27976d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
27986d2a0768SRichard Henderson     if (a->rd) {
27996d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
28006d2a0768SRichard Henderson     }
28016d2a0768SRichard Henderson     return advance_pc(dc);
28026d2a0768SRichard Henderson }
28036d2a0768SRichard Henderson 
28040faef01bSRichard Henderson /*
28050faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
28060faef01bSRichard Henderson  */
28070faef01bSRichard Henderson 
280830376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
280930376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
281030376636SRichard Henderson {
281130376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
281230376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
281330376636SRichard Henderson     DisasCompare cmp;
281430376636SRichard Henderson     TCGLabel *lab;
281530376636SRichard Henderson     TCGv_i32 trap;
281630376636SRichard Henderson 
281730376636SRichard Henderson     /* Trap never.  */
281830376636SRichard Henderson     if (cond == 0) {
281930376636SRichard Henderson         return advance_pc(dc);
282030376636SRichard Henderson     }
282130376636SRichard Henderson 
282230376636SRichard Henderson     /*
282330376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
282430376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
282530376636SRichard Henderson      */
282630376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
282730376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
282830376636SRichard Henderson     } else {
282930376636SRichard Henderson         trap = tcg_temp_new_i32();
283030376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
283130376636SRichard Henderson         if (imm) {
283230376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
283330376636SRichard Henderson         } else {
283430376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
283530376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
283630376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
283730376636SRichard Henderson         }
283830376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
283930376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
284030376636SRichard Henderson     }
284130376636SRichard Henderson 
284230376636SRichard Henderson     /* Trap always.  */
284330376636SRichard Henderson     if (cond == 8) {
284430376636SRichard Henderson         save_state(dc);
284530376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
284630376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
284730376636SRichard Henderson         return true;
284830376636SRichard Henderson     }
284930376636SRichard Henderson 
285030376636SRichard Henderson     /* Conditional trap.  */
285130376636SRichard Henderson     flush_cond(dc);
285230376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
285330376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
285430376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
285530376636SRichard Henderson 
285630376636SRichard Henderson     return advance_pc(dc);
285730376636SRichard Henderson }
285830376636SRichard Henderson 
285930376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
286030376636SRichard Henderson {
286130376636SRichard Henderson     if (avail_32(dc) && a->cc) {
286230376636SRichard Henderson         return false;
286330376636SRichard Henderson     }
286430376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
286530376636SRichard Henderson }
286630376636SRichard Henderson 
286730376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
286830376636SRichard Henderson {
286930376636SRichard Henderson     if (avail_64(dc)) {
287030376636SRichard Henderson         return false;
287130376636SRichard Henderson     }
287230376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
287330376636SRichard Henderson }
287430376636SRichard Henderson 
287530376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
287630376636SRichard Henderson {
287730376636SRichard Henderson     if (avail_32(dc)) {
287830376636SRichard Henderson         return false;
287930376636SRichard Henderson     }
288030376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
288130376636SRichard Henderson }
288230376636SRichard Henderson 
2883af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
2884af25071cSRichard Henderson {
2885af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
2886af25071cSRichard Henderson     return advance_pc(dc);
2887af25071cSRichard Henderson }
2888af25071cSRichard Henderson 
2889af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
2890af25071cSRichard Henderson {
2891af25071cSRichard Henderson     if (avail_32(dc)) {
2892af25071cSRichard Henderson         return false;
2893af25071cSRichard Henderson     }
2894af25071cSRichard Henderson     if (a->mmask) {
2895af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
2896af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
2897af25071cSRichard Henderson     }
2898af25071cSRichard Henderson     if (a->cmask) {
2899af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
2900af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2901af25071cSRichard Henderson     }
2902af25071cSRichard Henderson     return advance_pc(dc);
2903af25071cSRichard Henderson }
2904af25071cSRichard Henderson 
2905af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
2906af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
2907af25071cSRichard Henderson {
2908af25071cSRichard Henderson     if (!priv) {
2909af25071cSRichard Henderson         return raise_priv(dc);
2910af25071cSRichard Henderson     }
2911af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
2912af25071cSRichard Henderson     return advance_pc(dc);
2913af25071cSRichard Henderson }
2914af25071cSRichard Henderson 
2915af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
2916af25071cSRichard Henderson {
2917af25071cSRichard Henderson     return cpu_y;
2918af25071cSRichard Henderson }
2919af25071cSRichard Henderson 
2920af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
2921af25071cSRichard Henderson {
2922af25071cSRichard Henderson     /*
2923af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
2924af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
2925af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
2926af25071cSRichard Henderson      */
2927af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
2928af25071cSRichard Henderson         return false;
2929af25071cSRichard Henderson     }
2930af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
2931af25071cSRichard Henderson }
2932af25071cSRichard Henderson 
2933af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
2934af25071cSRichard Henderson {
2935af25071cSRichard Henderson     uint32_t val;
2936af25071cSRichard Henderson 
2937af25071cSRichard Henderson     /*
2938af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
2939af25071cSRichard Henderson      * some of which are writable.
2940af25071cSRichard Henderson      */
2941af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
2942af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
2943af25071cSRichard Henderson 
2944af25071cSRichard Henderson     return tcg_constant_tl(val);
2945af25071cSRichard Henderson }
2946af25071cSRichard Henderson 
2947af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
2948af25071cSRichard Henderson 
2949af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
2950af25071cSRichard Henderson {
2951af25071cSRichard Henderson     update_psr(dc);
2952af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
2953af25071cSRichard Henderson     return dst;
2954af25071cSRichard Henderson }
2955af25071cSRichard Henderson 
2956af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
2957af25071cSRichard Henderson 
2958af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
2959af25071cSRichard Henderson {
2960af25071cSRichard Henderson #ifdef TARGET_SPARC64
2961af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
2962af25071cSRichard Henderson #else
2963af25071cSRichard Henderson     qemu_build_not_reached();
2964af25071cSRichard Henderson #endif
2965af25071cSRichard Henderson }
2966af25071cSRichard Henderson 
2967af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
2968af25071cSRichard Henderson 
2969af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
2970af25071cSRichard Henderson {
2971af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
2972af25071cSRichard Henderson 
2973af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
2974af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
2975af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2976af25071cSRichard Henderson     }
2977af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
2978af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
2979af25071cSRichard Henderson     return dst;
2980af25071cSRichard Henderson }
2981af25071cSRichard Henderson 
2982af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
2983af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
2984af25071cSRichard Henderson 
2985af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
2986af25071cSRichard Henderson {
2987af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
2988af25071cSRichard Henderson }
2989af25071cSRichard Henderson 
2990af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
2991af25071cSRichard Henderson 
2992af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
2993af25071cSRichard Henderson {
2994af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
2995af25071cSRichard Henderson     return dst;
2996af25071cSRichard Henderson }
2997af25071cSRichard Henderson 
2998af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
2999af25071cSRichard Henderson 
3000af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3001af25071cSRichard Henderson {
3002af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3003af25071cSRichard Henderson     return cpu_gsr;
3004af25071cSRichard Henderson }
3005af25071cSRichard Henderson 
3006af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3007af25071cSRichard Henderson 
3008af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3009af25071cSRichard Henderson {
3010af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3011af25071cSRichard Henderson     return dst;
3012af25071cSRichard Henderson }
3013af25071cSRichard Henderson 
3014af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3015af25071cSRichard Henderson 
3016af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3017af25071cSRichard Henderson {
3018577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3019577efa45SRichard Henderson     return dst;
3020af25071cSRichard Henderson }
3021af25071cSRichard Henderson 
3022af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3023af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3024af25071cSRichard Henderson 
3025af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3026af25071cSRichard Henderson {
3027af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3028af25071cSRichard Henderson 
3029af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3030af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3031af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3032af25071cSRichard Henderson     }
3033af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3034af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3035af25071cSRichard Henderson     return dst;
3036af25071cSRichard Henderson }
3037af25071cSRichard Henderson 
3038af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3039af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3040af25071cSRichard Henderson 
3041af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3042af25071cSRichard Henderson {
3043577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3044577efa45SRichard Henderson     return dst;
3045af25071cSRichard Henderson }
3046af25071cSRichard Henderson 
3047af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3048af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3049af25071cSRichard Henderson 
3050af25071cSRichard Henderson /*
3051af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3052af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3053af25071cSRichard Henderson  * this ASR as impl. dep
3054af25071cSRichard Henderson  */
3055af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3056af25071cSRichard Henderson {
3057af25071cSRichard Henderson     return tcg_constant_tl(1);
3058af25071cSRichard Henderson }
3059af25071cSRichard Henderson 
3060af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3061af25071cSRichard Henderson 
3062668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3063668bb9b7SRichard Henderson {
3064668bb9b7SRichard Henderson     update_psr(dc);
3065668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3066668bb9b7SRichard Henderson     return dst;
3067668bb9b7SRichard Henderson }
3068668bb9b7SRichard Henderson 
3069668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3070668bb9b7SRichard Henderson 
3071668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3072668bb9b7SRichard Henderson {
3073668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3074668bb9b7SRichard Henderson     return dst;
3075668bb9b7SRichard Henderson }
3076668bb9b7SRichard Henderson 
3077668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3078668bb9b7SRichard Henderson 
3079668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3080668bb9b7SRichard Henderson {
3081668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3082668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3083668bb9b7SRichard Henderson 
3084668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3085668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3086668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3087668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3088668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3089668bb9b7SRichard Henderson 
3090668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3091668bb9b7SRichard Henderson     return dst;
3092668bb9b7SRichard Henderson }
3093668bb9b7SRichard Henderson 
3094668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3095668bb9b7SRichard Henderson 
3096668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3097668bb9b7SRichard Henderson {
30982da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
30992da789deSRichard Henderson     return dst;
3100668bb9b7SRichard Henderson }
3101668bb9b7SRichard Henderson 
3102668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3103668bb9b7SRichard Henderson 
3104668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3105668bb9b7SRichard Henderson {
31062da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
31072da789deSRichard Henderson     return dst;
3108668bb9b7SRichard Henderson }
3109668bb9b7SRichard Henderson 
3110668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3111668bb9b7SRichard Henderson 
3112668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3113668bb9b7SRichard Henderson {
31142da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
31152da789deSRichard Henderson     return dst;
3116668bb9b7SRichard Henderson }
3117668bb9b7SRichard Henderson 
3118668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3119668bb9b7SRichard Henderson 
3120668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3121668bb9b7SRichard Henderson {
3122577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3123577efa45SRichard Henderson     return dst;
3124668bb9b7SRichard Henderson }
3125668bb9b7SRichard Henderson 
3126668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3127668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3128668bb9b7SRichard Henderson 
31295d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
31305d617bfbSRichard Henderson {
3131cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3132cd6269f7SRichard Henderson     return dst;
31335d617bfbSRichard Henderson }
31345d617bfbSRichard Henderson 
31355d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
31365d617bfbSRichard Henderson 
31375d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
31385d617bfbSRichard Henderson {
31395d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31405d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31415d617bfbSRichard Henderson 
31425d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31435d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
31445d617bfbSRichard Henderson     return dst;
31455d617bfbSRichard Henderson #else
31465d617bfbSRichard Henderson     qemu_build_not_reached();
31475d617bfbSRichard Henderson #endif
31485d617bfbSRichard Henderson }
31495d617bfbSRichard Henderson 
31505d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
31515d617bfbSRichard Henderson 
31525d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
31535d617bfbSRichard Henderson {
31545d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31555d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31565d617bfbSRichard Henderson 
31575d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31585d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
31595d617bfbSRichard Henderson     return dst;
31605d617bfbSRichard Henderson #else
31615d617bfbSRichard Henderson     qemu_build_not_reached();
31625d617bfbSRichard Henderson #endif
31635d617bfbSRichard Henderson }
31645d617bfbSRichard Henderson 
31655d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
31665d617bfbSRichard Henderson 
31675d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
31685d617bfbSRichard Henderson {
31695d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31705d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31715d617bfbSRichard Henderson 
31725d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31735d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
31745d617bfbSRichard Henderson     return dst;
31755d617bfbSRichard Henderson #else
31765d617bfbSRichard Henderson     qemu_build_not_reached();
31775d617bfbSRichard Henderson #endif
31785d617bfbSRichard Henderson }
31795d617bfbSRichard Henderson 
31805d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
31815d617bfbSRichard Henderson 
31825d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
31835d617bfbSRichard Henderson {
31845d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31855d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31865d617bfbSRichard Henderson 
31875d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31885d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
31895d617bfbSRichard Henderson     return dst;
31905d617bfbSRichard Henderson #else
31915d617bfbSRichard Henderson     qemu_build_not_reached();
31925d617bfbSRichard Henderson #endif
31935d617bfbSRichard Henderson }
31945d617bfbSRichard Henderson 
31955d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
31965d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
31975d617bfbSRichard Henderson 
31985d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
31995d617bfbSRichard Henderson {
32005d617bfbSRichard Henderson     return cpu_tbr;
32015d617bfbSRichard Henderson }
32025d617bfbSRichard Henderson 
3203e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
32045d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
32055d617bfbSRichard Henderson 
32065d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
32075d617bfbSRichard Henderson {
32085d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
32095d617bfbSRichard Henderson     return dst;
32105d617bfbSRichard Henderson }
32115d617bfbSRichard Henderson 
32125d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
32135d617bfbSRichard Henderson 
32145d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
32155d617bfbSRichard Henderson {
32165d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
32175d617bfbSRichard Henderson     return dst;
32185d617bfbSRichard Henderson }
32195d617bfbSRichard Henderson 
32205d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
32215d617bfbSRichard Henderson 
32225d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
32235d617bfbSRichard Henderson {
32245d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
32255d617bfbSRichard Henderson     return dst;
32265d617bfbSRichard Henderson }
32275d617bfbSRichard Henderson 
32285d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
32295d617bfbSRichard Henderson 
32305d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
32315d617bfbSRichard Henderson {
32325d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
32335d617bfbSRichard Henderson     return dst;
32345d617bfbSRichard Henderson }
32355d617bfbSRichard Henderson 
32365d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
32375d617bfbSRichard Henderson 
32385d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
32395d617bfbSRichard Henderson {
32405d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
32415d617bfbSRichard Henderson     return dst;
32425d617bfbSRichard Henderson }
32435d617bfbSRichard Henderson 
32445d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
32455d617bfbSRichard Henderson 
32465d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
32475d617bfbSRichard Henderson {
32485d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
32495d617bfbSRichard Henderson     return dst;
32505d617bfbSRichard Henderson }
32515d617bfbSRichard Henderson 
32525d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
32535d617bfbSRichard Henderson       do_rdcanrestore)
32545d617bfbSRichard Henderson 
32555d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
32565d617bfbSRichard Henderson {
32575d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
32585d617bfbSRichard Henderson     return dst;
32595d617bfbSRichard Henderson }
32605d617bfbSRichard Henderson 
32615d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
32625d617bfbSRichard Henderson 
32635d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
32645d617bfbSRichard Henderson {
32655d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
32665d617bfbSRichard Henderson     return dst;
32675d617bfbSRichard Henderson }
32685d617bfbSRichard Henderson 
32695d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
32705d617bfbSRichard Henderson 
32715d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
32725d617bfbSRichard Henderson {
32735d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
32745d617bfbSRichard Henderson     return dst;
32755d617bfbSRichard Henderson }
32765d617bfbSRichard Henderson 
32775d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
32785d617bfbSRichard Henderson 
32795d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
32805d617bfbSRichard Henderson {
32815d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
32825d617bfbSRichard Henderson     return dst;
32835d617bfbSRichard Henderson }
32845d617bfbSRichard Henderson 
32855d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
32865d617bfbSRichard Henderson 
32875d617bfbSRichard Henderson /* UA2005 strand status */
32885d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
32895d617bfbSRichard Henderson {
32902da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
32912da789deSRichard Henderson     return dst;
32925d617bfbSRichard Henderson }
32935d617bfbSRichard Henderson 
32945d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
32955d617bfbSRichard Henderson 
32965d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
32975d617bfbSRichard Henderson {
32982da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
32992da789deSRichard Henderson     return dst;
33005d617bfbSRichard Henderson }
33015d617bfbSRichard Henderson 
33025d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
33035d617bfbSRichard Henderson 
3304e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3305e8325dc0SRichard Henderson {
3306e8325dc0SRichard Henderson     if (avail_64(dc)) {
3307e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3308e8325dc0SRichard Henderson         return advance_pc(dc);
3309e8325dc0SRichard Henderson     }
3310e8325dc0SRichard Henderson     return false;
3311e8325dc0SRichard Henderson }
3312e8325dc0SRichard Henderson 
33130faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
33140faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
33150faef01bSRichard Henderson {
33160faef01bSRichard Henderson     TCGv src;
33170faef01bSRichard Henderson 
33180faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
33190faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
33200faef01bSRichard Henderson         return false;
33210faef01bSRichard Henderson     }
33220faef01bSRichard Henderson     if (!priv) {
33230faef01bSRichard Henderson         return raise_priv(dc);
33240faef01bSRichard Henderson     }
33250faef01bSRichard Henderson 
33260faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
33270faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
33280faef01bSRichard Henderson     } else {
33290faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
33300faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
33310faef01bSRichard Henderson             src = src1;
33320faef01bSRichard Henderson         } else {
33330faef01bSRichard Henderson             src = tcg_temp_new();
33340faef01bSRichard Henderson             if (a->imm) {
33350faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
33360faef01bSRichard Henderson             } else {
33370faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
33380faef01bSRichard Henderson             }
33390faef01bSRichard Henderson         }
33400faef01bSRichard Henderson     }
33410faef01bSRichard Henderson     func(dc, src);
33420faef01bSRichard Henderson     return advance_pc(dc);
33430faef01bSRichard Henderson }
33440faef01bSRichard Henderson 
33450faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
33460faef01bSRichard Henderson {
33470faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
33480faef01bSRichard Henderson }
33490faef01bSRichard Henderson 
33500faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
33510faef01bSRichard Henderson 
33520faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
33530faef01bSRichard Henderson {
33540faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
33550faef01bSRichard Henderson }
33560faef01bSRichard Henderson 
33570faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
33580faef01bSRichard Henderson 
33590faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
33600faef01bSRichard Henderson {
33610faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
33620faef01bSRichard Henderson 
33630faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
33640faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
33650faef01bSRichard Henderson     /* End TB to notice changed ASI. */
33660faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
33670faef01bSRichard Henderson }
33680faef01bSRichard Henderson 
33690faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
33700faef01bSRichard Henderson 
33710faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
33720faef01bSRichard Henderson {
33730faef01bSRichard Henderson #ifdef TARGET_SPARC64
33740faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
33750faef01bSRichard Henderson     dc->fprs_dirty = 0;
33760faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
33770faef01bSRichard Henderson #else
33780faef01bSRichard Henderson     qemu_build_not_reached();
33790faef01bSRichard Henderson #endif
33800faef01bSRichard Henderson }
33810faef01bSRichard Henderson 
33820faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
33830faef01bSRichard Henderson 
33840faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
33850faef01bSRichard Henderson {
33860faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
33870faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
33880faef01bSRichard Henderson }
33890faef01bSRichard Henderson 
33900faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
33910faef01bSRichard Henderson 
33920faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
33930faef01bSRichard Henderson {
33940faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
33950faef01bSRichard Henderson }
33960faef01bSRichard Henderson 
33970faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
33980faef01bSRichard Henderson 
33990faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
34000faef01bSRichard Henderson {
34010faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
34020faef01bSRichard Henderson }
34030faef01bSRichard Henderson 
34040faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
34050faef01bSRichard Henderson 
34060faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
34070faef01bSRichard Henderson {
34080faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
34090faef01bSRichard Henderson }
34100faef01bSRichard Henderson 
34110faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
34120faef01bSRichard Henderson 
34130faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
34140faef01bSRichard Henderson {
34150faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34160faef01bSRichard Henderson 
3417577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3418577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
34190faef01bSRichard Henderson     translator_io_start(&dc->base);
3420577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
34210faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34220faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34230faef01bSRichard Henderson }
34240faef01bSRichard Henderson 
34250faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
34260faef01bSRichard Henderson 
34270faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
34280faef01bSRichard Henderson {
34290faef01bSRichard Henderson #ifdef TARGET_SPARC64
34300faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34310faef01bSRichard Henderson 
34320faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
34330faef01bSRichard Henderson     translator_io_start(&dc->base);
34340faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
34350faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34360faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34370faef01bSRichard Henderson #else
34380faef01bSRichard Henderson     qemu_build_not_reached();
34390faef01bSRichard Henderson #endif
34400faef01bSRichard Henderson }
34410faef01bSRichard Henderson 
34420faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
34430faef01bSRichard Henderson 
34440faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
34450faef01bSRichard Henderson {
34460faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34470faef01bSRichard Henderson 
3448577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3449577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
34500faef01bSRichard Henderson     translator_io_start(&dc->base);
3451577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
34520faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34530faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34540faef01bSRichard Henderson }
34550faef01bSRichard Henderson 
34560faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
34570faef01bSRichard Henderson 
34580faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
34590faef01bSRichard Henderson {
34600faef01bSRichard Henderson     save_state(dc);
34610faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
34620faef01bSRichard Henderson }
34630faef01bSRichard Henderson 
34640faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
34650faef01bSRichard Henderson 
346625524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
346725524734SRichard Henderson {
346825524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
346925524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
347025524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
347125524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
347225524734SRichard Henderson }
347325524734SRichard Henderson 
347425524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
347525524734SRichard Henderson 
34769422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
34779422278eSRichard Henderson {
34789422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3479cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3480cd6269f7SRichard Henderson 
3481cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3482cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
34839422278eSRichard Henderson }
34849422278eSRichard Henderson 
34859422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
34869422278eSRichard Henderson 
34879422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
34889422278eSRichard Henderson {
34899422278eSRichard Henderson #ifdef TARGET_SPARC64
34909422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34919422278eSRichard Henderson 
34929422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34939422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
34949422278eSRichard Henderson #else
34959422278eSRichard Henderson     qemu_build_not_reached();
34969422278eSRichard Henderson #endif
34979422278eSRichard Henderson }
34989422278eSRichard Henderson 
34999422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
35009422278eSRichard Henderson 
35019422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
35029422278eSRichard Henderson {
35039422278eSRichard Henderson #ifdef TARGET_SPARC64
35049422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35059422278eSRichard Henderson 
35069422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35079422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
35089422278eSRichard Henderson #else
35099422278eSRichard Henderson     qemu_build_not_reached();
35109422278eSRichard Henderson #endif
35119422278eSRichard Henderson }
35129422278eSRichard Henderson 
35139422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
35149422278eSRichard Henderson 
35159422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
35169422278eSRichard Henderson {
35179422278eSRichard Henderson #ifdef TARGET_SPARC64
35189422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35199422278eSRichard Henderson 
35209422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35219422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
35229422278eSRichard Henderson #else
35239422278eSRichard Henderson     qemu_build_not_reached();
35249422278eSRichard Henderson #endif
35259422278eSRichard Henderson }
35269422278eSRichard Henderson 
35279422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
35289422278eSRichard Henderson 
35299422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
35309422278eSRichard Henderson {
35319422278eSRichard Henderson #ifdef TARGET_SPARC64
35329422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35339422278eSRichard Henderson 
35349422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35359422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
35369422278eSRichard Henderson #else
35379422278eSRichard Henderson     qemu_build_not_reached();
35389422278eSRichard Henderson #endif
35399422278eSRichard Henderson }
35409422278eSRichard Henderson 
35419422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
35429422278eSRichard Henderson 
35439422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
35449422278eSRichard Henderson {
35459422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
35469422278eSRichard Henderson 
35479422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
35489422278eSRichard Henderson     translator_io_start(&dc->base);
35499422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
35509422278eSRichard Henderson     /* End TB to handle timer interrupt */
35519422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
35529422278eSRichard Henderson }
35539422278eSRichard Henderson 
35549422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
35559422278eSRichard Henderson 
35569422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
35579422278eSRichard Henderson {
35589422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
35599422278eSRichard Henderson }
35609422278eSRichard Henderson 
35619422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
35629422278eSRichard Henderson 
35639422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
35649422278eSRichard Henderson {
35659422278eSRichard Henderson     save_state(dc);
35669422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
35679422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
35689422278eSRichard Henderson     }
35699422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
35709422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
35719422278eSRichard Henderson }
35729422278eSRichard Henderson 
35739422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
35749422278eSRichard Henderson 
35759422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
35769422278eSRichard Henderson {
35779422278eSRichard Henderson     save_state(dc);
35789422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
35799422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
35809422278eSRichard Henderson }
35819422278eSRichard Henderson 
35829422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
35839422278eSRichard Henderson 
35849422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
35859422278eSRichard Henderson {
35869422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
35879422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
35889422278eSRichard Henderson     }
35899422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
35909422278eSRichard Henderson }
35919422278eSRichard Henderson 
35929422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
35939422278eSRichard Henderson 
35949422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
35959422278eSRichard Henderson {
35969422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
35979422278eSRichard Henderson }
35989422278eSRichard Henderson 
35999422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
36009422278eSRichard Henderson 
36019422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
36029422278eSRichard Henderson {
36039422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
36049422278eSRichard Henderson }
36059422278eSRichard Henderson 
36069422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
36079422278eSRichard Henderson 
36089422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
36099422278eSRichard Henderson {
36109422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
36119422278eSRichard Henderson }
36129422278eSRichard Henderson 
36139422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
36149422278eSRichard Henderson 
36159422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
36169422278eSRichard Henderson {
36179422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
36189422278eSRichard Henderson }
36199422278eSRichard Henderson 
36209422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
36219422278eSRichard Henderson 
36229422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
36239422278eSRichard Henderson {
36249422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
36259422278eSRichard Henderson }
36269422278eSRichard Henderson 
36279422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
36289422278eSRichard Henderson 
36299422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
36309422278eSRichard Henderson {
36319422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
36329422278eSRichard Henderson }
36339422278eSRichard Henderson 
36349422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
36359422278eSRichard Henderson 
36369422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
36379422278eSRichard Henderson {
36389422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
36399422278eSRichard Henderson }
36409422278eSRichard Henderson 
36419422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
36429422278eSRichard Henderson 
36439422278eSRichard Henderson /* UA2005 strand status */
36449422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
36459422278eSRichard Henderson {
36462da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
36479422278eSRichard Henderson }
36489422278eSRichard Henderson 
36499422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
36509422278eSRichard Henderson 
3651bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3652bb97f2f5SRichard Henderson 
3653bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3654bb97f2f5SRichard Henderson {
3655bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3656bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3657bb97f2f5SRichard Henderson }
3658bb97f2f5SRichard Henderson 
3659bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3660bb97f2f5SRichard Henderson 
3661bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3662bb97f2f5SRichard Henderson {
3663bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3664bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3665bb97f2f5SRichard Henderson 
3666bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3667bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3668bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3669bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3670bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3671bb97f2f5SRichard Henderson 
3672bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3673bb97f2f5SRichard Henderson }
3674bb97f2f5SRichard Henderson 
3675bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3676bb97f2f5SRichard Henderson 
3677bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3678bb97f2f5SRichard Henderson {
36792da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
3680bb97f2f5SRichard Henderson }
3681bb97f2f5SRichard Henderson 
3682bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3683bb97f2f5SRichard Henderson 
3684bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3685bb97f2f5SRichard Henderson {
36862da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
3687bb97f2f5SRichard Henderson }
3688bb97f2f5SRichard Henderson 
3689bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3690bb97f2f5SRichard Henderson 
3691bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3692bb97f2f5SRichard Henderson {
3693bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3694bb97f2f5SRichard Henderson 
3695577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3696bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3697bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3698577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
3699bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3700bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3701bb97f2f5SRichard Henderson }
3702bb97f2f5SRichard Henderson 
3703bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3704bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3705bb97f2f5SRichard Henderson 
370625524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
370725524734SRichard Henderson {
370825524734SRichard Henderson     if (!supervisor(dc)) {
370925524734SRichard Henderson         return raise_priv(dc);
371025524734SRichard Henderson     }
371125524734SRichard Henderson     if (saved) {
371225524734SRichard Henderson         gen_helper_saved(tcg_env);
371325524734SRichard Henderson     } else {
371425524734SRichard Henderson         gen_helper_restored(tcg_env);
371525524734SRichard Henderson     }
371625524734SRichard Henderson     return advance_pc(dc);
371725524734SRichard Henderson }
371825524734SRichard Henderson 
371925524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
372025524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
372125524734SRichard Henderson 
3722d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
3723d3825800SRichard Henderson {
3724d3825800SRichard Henderson     return advance_pc(dc);
3725d3825800SRichard Henderson }
3726d3825800SRichard Henderson 
37270faef01bSRichard Henderson /*
37280faef01bSRichard Henderson  * TODO: Need a feature bit for sparcv8.
37290faef01bSRichard Henderson  * In the meantime, treat all 32-bit cpus like sparcv7.
37300faef01bSRichard Henderson  */
37315458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a)
37325458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a)
37330faef01bSRichard Henderson 
3734428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3735428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
3736428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
3737428881deSRichard Henderson {
3738428881deSRichard Henderson     TCGv dst, src1;
3739428881deSRichard Henderson 
3740428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3741428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3742428881deSRichard Henderson         return false;
3743428881deSRichard Henderson     }
3744428881deSRichard Henderson 
3745428881deSRichard Henderson     if (a->cc) {
3746428881deSRichard Henderson         dst = cpu_cc_dst;
3747428881deSRichard Henderson     } else {
3748428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
3749428881deSRichard Henderson     }
3750428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3751428881deSRichard Henderson 
3752428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
3753428881deSRichard Henderson         if (funci) {
3754428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
3755428881deSRichard Henderson         } else {
3756428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
3757428881deSRichard Henderson         }
3758428881deSRichard Henderson     } else {
3759428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
3760428881deSRichard Henderson     }
3761428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3762428881deSRichard Henderson 
3763428881deSRichard Henderson     if (a->cc) {
3764428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
3765428881deSRichard Henderson         dc->cc_op = cc_op;
3766428881deSRichard Henderson     }
3767428881deSRichard Henderson     return advance_pc(dc);
3768428881deSRichard Henderson }
3769428881deSRichard Henderson 
3770428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3771428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3772428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
3773428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
3774428881deSRichard Henderson {
3775428881deSRichard Henderson     if (a->cc) {
377622188d7dSRichard Henderson         assert(cc_op >= 0);
3777428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
3778428881deSRichard Henderson     }
3779428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
3780428881deSRichard Henderson }
3781428881deSRichard Henderson 
3782428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
3783428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3784428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
3785428881deSRichard Henderson {
3786428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
3787428881deSRichard Henderson }
3788428881deSRichard Henderson 
3789428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
3790428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
3791428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
3792428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
3793428881deSRichard Henderson 
3794a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc)
3795a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc)
3796a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv)
3797a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv)
3798a9aba13dSRichard Henderson 
3799428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
3800428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
3801428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
3802428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
3803428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
3804428881deSRichard Henderson 
380522188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
3806b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
3807b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
380822188d7dSRichard Henderson 
38094ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL)
38104ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL)
3811c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc)
3812c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc)
38134ee85ea9SRichard Henderson 
38149c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
38159c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL)
38169c6ec5bcSRichard Henderson 
3817428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
3818428881deSRichard Henderson {
3819428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
3820428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
3821428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
3822428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
3823428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
3824428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
3825428881deSRichard Henderson             return false;
3826428881deSRichard Henderson         } else {
3827428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
3828428881deSRichard Henderson         }
3829428881deSRichard Henderson         return advance_pc(dc);
3830428881deSRichard Henderson     }
3831428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
3832428881deSRichard Henderson }
3833428881deSRichard Henderson 
3834420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
3835420a187dSRichard Henderson {
3836420a187dSRichard Henderson     switch (dc->cc_op) {
3837420a187dSRichard Henderson     case CC_OP_DIV:
3838420a187dSRichard Henderson     case CC_OP_LOGIC:
3839420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
3840420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
3841420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
3842420a187dSRichard Henderson     case CC_OP_ADD:
3843420a187dSRichard Henderson     case CC_OP_TADD:
3844420a187dSRichard Henderson     case CC_OP_TADDTV:
3845420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3846420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
3847420a187dSRichard Henderson     case CC_OP_SUB:
3848420a187dSRichard Henderson     case CC_OP_TSUB:
3849420a187dSRichard Henderson     case CC_OP_TSUBTV:
3850420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3851420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
3852420a187dSRichard Henderson     default:
3853420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3854420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
3855420a187dSRichard Henderson     }
3856420a187dSRichard Henderson }
3857420a187dSRichard Henderson 
3858dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
3859dfebb950SRichard Henderson {
3860dfebb950SRichard Henderson     switch (dc->cc_op) {
3861dfebb950SRichard Henderson     case CC_OP_DIV:
3862dfebb950SRichard Henderson     case CC_OP_LOGIC:
3863dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
3864dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
3865dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
3866dfebb950SRichard Henderson     case CC_OP_ADD:
3867dfebb950SRichard Henderson     case CC_OP_TADD:
3868dfebb950SRichard Henderson     case CC_OP_TADDTV:
3869dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3870dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
3871dfebb950SRichard Henderson     case CC_OP_SUB:
3872dfebb950SRichard Henderson     case CC_OP_TSUB:
3873dfebb950SRichard Henderson     case CC_OP_TSUBTV:
3874dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3875dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
3876dfebb950SRichard Henderson     default:
3877dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3878dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
3879dfebb950SRichard Henderson     }
3880dfebb950SRichard Henderson }
3881dfebb950SRichard Henderson 
3882a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a)
3883a9aba13dSRichard Henderson {
3884a9aba13dSRichard Henderson     update_psr(dc);
3885a9aba13dSRichard Henderson     return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc);
3886a9aba13dSRichard Henderson }
3887a9aba13dSRichard Henderson 
3888b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a,
3889b88ce6f2SRichard Henderson                      int width, bool cc, bool left)
3890b88ce6f2SRichard Henderson {
3891b88ce6f2SRichard Henderson     TCGv dst, s1, s2, lo1, lo2;
3892b88ce6f2SRichard Henderson     uint64_t amask, tabl, tabr;
3893b88ce6f2SRichard Henderson     int shift, imask, omask;
3894b88ce6f2SRichard Henderson 
3895b88ce6f2SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
3896b88ce6f2SRichard Henderson     s1 = gen_load_gpr(dc, a->rs1);
3897b88ce6f2SRichard Henderson     s2 = gen_load_gpr(dc, a->rs2);
3898b88ce6f2SRichard Henderson 
3899b88ce6f2SRichard Henderson     if (cc) {
3900b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, s1);
3901b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, s2);
3902b88ce6f2SRichard Henderson         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
3903b88ce6f2SRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
3904b88ce6f2SRichard Henderson         dc->cc_op = CC_OP_SUB;
3905b88ce6f2SRichard Henderson     }
3906b88ce6f2SRichard Henderson 
3907b88ce6f2SRichard Henderson     /*
3908b88ce6f2SRichard Henderson      * Theory of operation: there are two tables, left and right (not to
3909b88ce6f2SRichard Henderson      * be confused with the left and right versions of the opcode).  These
3910b88ce6f2SRichard Henderson      * are indexed by the low 3 bits of the inputs.  To make things "easy",
3911b88ce6f2SRichard Henderson      * these tables are loaded into two constants, TABL and TABR below.
3912b88ce6f2SRichard Henderson      * The operation index = (input & imask) << shift calculates the index
3913b88ce6f2SRichard Henderson      * into the constant, while val = (table >> index) & omask calculates
3914b88ce6f2SRichard Henderson      * the value we're looking for.
3915b88ce6f2SRichard Henderson      */
3916b88ce6f2SRichard Henderson     switch (width) {
3917b88ce6f2SRichard Henderson     case 8:
3918b88ce6f2SRichard Henderson         imask = 0x7;
3919b88ce6f2SRichard Henderson         shift = 3;
3920b88ce6f2SRichard Henderson         omask = 0xff;
3921b88ce6f2SRichard Henderson         if (left) {
3922b88ce6f2SRichard Henderson             tabl = 0x80c0e0f0f8fcfeffULL;
3923b88ce6f2SRichard Henderson             tabr = 0xff7f3f1f0f070301ULL;
3924b88ce6f2SRichard Henderson         } else {
3925b88ce6f2SRichard Henderson             tabl = 0x0103070f1f3f7fffULL;
3926b88ce6f2SRichard Henderson             tabr = 0xfffefcf8f0e0c080ULL;
3927b88ce6f2SRichard Henderson         }
3928b88ce6f2SRichard Henderson         break;
3929b88ce6f2SRichard Henderson     case 16:
3930b88ce6f2SRichard Henderson         imask = 0x6;
3931b88ce6f2SRichard Henderson         shift = 1;
3932b88ce6f2SRichard Henderson         omask = 0xf;
3933b88ce6f2SRichard Henderson         if (left) {
3934b88ce6f2SRichard Henderson             tabl = 0x8cef;
3935b88ce6f2SRichard Henderson             tabr = 0xf731;
3936b88ce6f2SRichard Henderson         } else {
3937b88ce6f2SRichard Henderson             tabl = 0x137f;
3938b88ce6f2SRichard Henderson             tabr = 0xfec8;
3939b88ce6f2SRichard Henderson         }
3940b88ce6f2SRichard Henderson         break;
3941b88ce6f2SRichard Henderson     case 32:
3942b88ce6f2SRichard Henderson         imask = 0x4;
3943b88ce6f2SRichard Henderson         shift = 0;
3944b88ce6f2SRichard Henderson         omask = 0x3;
3945b88ce6f2SRichard Henderson         if (left) {
3946b88ce6f2SRichard Henderson             tabl = (2 << 2) | 3;
3947b88ce6f2SRichard Henderson             tabr = (3 << 2) | 1;
3948b88ce6f2SRichard Henderson         } else {
3949b88ce6f2SRichard Henderson             tabl = (1 << 2) | 3;
3950b88ce6f2SRichard Henderson             tabr = (3 << 2) | 2;
3951b88ce6f2SRichard Henderson         }
3952b88ce6f2SRichard Henderson         break;
3953b88ce6f2SRichard Henderson     default:
3954b88ce6f2SRichard Henderson         abort();
3955b88ce6f2SRichard Henderson     }
3956b88ce6f2SRichard Henderson 
3957b88ce6f2SRichard Henderson     lo1 = tcg_temp_new();
3958b88ce6f2SRichard Henderson     lo2 = tcg_temp_new();
3959b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, s1, imask);
3960b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, s2, imask);
3961b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo1, lo1, shift);
3962b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo2, lo2, shift);
3963b88ce6f2SRichard Henderson 
3964b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
3965b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
3966b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
3967b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, lo2, omask);
3968b88ce6f2SRichard Henderson 
3969b88ce6f2SRichard Henderson     amask = address_mask_i(dc, -8);
3970b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s1, s1, amask);
3971b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s2, s2, amask);
3972b88ce6f2SRichard Henderson 
3973b88ce6f2SRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
3974b88ce6f2SRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
3975b88ce6f2SRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
3976b88ce6f2SRichard Henderson 
3977b88ce6f2SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3978b88ce6f2SRichard Henderson     return advance_pc(dc);
3979b88ce6f2SRichard Henderson }
3980b88ce6f2SRichard Henderson 
3981b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0)
3982b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1)
3983b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0)
3984b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1)
3985b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0)
3986b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1)
3987b88ce6f2SRichard Henderson 
3988b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0)
3989b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1)
3990b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0)
3991b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1)
3992b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0)
3993b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1)
3994b88ce6f2SRichard Henderson 
399545bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a,
399645bfed3bSRichard Henderson                    void (*func)(TCGv, TCGv, TCGv))
399745bfed3bSRichard Henderson {
399845bfed3bSRichard Henderson     TCGv dst = gen_dest_gpr(dc, a->rd);
399945bfed3bSRichard Henderson     TCGv src1 = gen_load_gpr(dc, a->rs1);
400045bfed3bSRichard Henderson     TCGv src2 = gen_load_gpr(dc, a->rs2);
400145bfed3bSRichard Henderson 
400245bfed3bSRichard Henderson     func(dst, src1, src2);
400345bfed3bSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
400445bfed3bSRichard Henderson     return advance_pc(dc);
400545bfed3bSRichard Henderson }
400645bfed3bSRichard Henderson 
400745bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8)
400845bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16)
400945bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32)
401045bfed3bSRichard Henderson 
40119e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2)
40129e20ca94SRichard Henderson {
40139e20ca94SRichard Henderson #ifdef TARGET_SPARC64
40149e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
40159e20ca94SRichard Henderson 
40169e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
40179e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
40189e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
40199e20ca94SRichard Henderson #else
40209e20ca94SRichard Henderson     g_assert_not_reached();
40219e20ca94SRichard Henderson #endif
40229e20ca94SRichard Henderson }
40239e20ca94SRichard Henderson 
40249e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2)
40259e20ca94SRichard Henderson {
40269e20ca94SRichard Henderson #ifdef TARGET_SPARC64
40279e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
40289e20ca94SRichard Henderson 
40299e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
40309e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
40319e20ca94SRichard Henderson     tcg_gen_neg_tl(tmp, tmp);
40329e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
40339e20ca94SRichard Henderson #else
40349e20ca94SRichard Henderson     g_assert_not_reached();
40359e20ca94SRichard Henderson #endif
40369e20ca94SRichard Henderson }
40379e20ca94SRichard Henderson 
40389e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr)
40399e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl)
40409e20ca94SRichard Henderson 
404139ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2)
404239ca3490SRichard Henderson {
404339ca3490SRichard Henderson #ifdef TARGET_SPARC64
404439ca3490SRichard Henderson     tcg_gen_add_tl(dst, s1, s2);
404539ca3490SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32);
404639ca3490SRichard Henderson #else
404739ca3490SRichard Henderson     g_assert_not_reached();
404839ca3490SRichard Henderson #endif
404939ca3490SRichard Henderson }
405039ca3490SRichard Henderson 
405139ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask)
405239ca3490SRichard Henderson 
40535fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
40545fc546eeSRichard Henderson {
40555fc546eeSRichard Henderson     TCGv dst, src1, src2;
40565fc546eeSRichard Henderson 
40575fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
40585fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
40595fc546eeSRichard Henderson         return false;
40605fc546eeSRichard Henderson     }
40615fc546eeSRichard Henderson 
40625fc546eeSRichard Henderson     src2 = tcg_temp_new();
40635fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
40645fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
40655fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
40665fc546eeSRichard Henderson 
40675fc546eeSRichard Henderson     if (l) {
40685fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
40695fc546eeSRichard Henderson         if (!a->x) {
40705fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
40715fc546eeSRichard Henderson         }
40725fc546eeSRichard Henderson     } else if (u) {
40735fc546eeSRichard Henderson         if (!a->x) {
40745fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
40755fc546eeSRichard Henderson             src1 = dst;
40765fc546eeSRichard Henderson         }
40775fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
40785fc546eeSRichard Henderson     } else {
40795fc546eeSRichard Henderson         if (!a->x) {
40805fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
40815fc546eeSRichard Henderson             src1 = dst;
40825fc546eeSRichard Henderson         }
40835fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
40845fc546eeSRichard Henderson     }
40855fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
40865fc546eeSRichard Henderson     return advance_pc(dc);
40875fc546eeSRichard Henderson }
40885fc546eeSRichard Henderson 
40895fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
40905fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
40915fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
40925fc546eeSRichard Henderson 
40935fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
40945fc546eeSRichard Henderson {
40955fc546eeSRichard Henderson     TCGv dst, src1;
40965fc546eeSRichard Henderson 
40975fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
40985fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
40995fc546eeSRichard Henderson         return false;
41005fc546eeSRichard Henderson     }
41015fc546eeSRichard Henderson 
41025fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
41035fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
41045fc546eeSRichard Henderson 
41055fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
41065fc546eeSRichard Henderson         if (l) {
41075fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
41085fc546eeSRichard Henderson         } else if (u) {
41095fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
41105fc546eeSRichard Henderson         } else {
41115fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
41125fc546eeSRichard Henderson         }
41135fc546eeSRichard Henderson     } else {
41145fc546eeSRichard Henderson         if (l) {
41155fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
41165fc546eeSRichard Henderson         } else if (u) {
41175fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
41185fc546eeSRichard Henderson         } else {
41195fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
41205fc546eeSRichard Henderson         }
41215fc546eeSRichard Henderson     }
41225fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
41235fc546eeSRichard Henderson     return advance_pc(dc);
41245fc546eeSRichard Henderson }
41255fc546eeSRichard Henderson 
41265fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
41275fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
41285fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
41295fc546eeSRichard Henderson 
4130fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
4131fb4ed7aaSRichard Henderson {
4132fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4133fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
4134fb4ed7aaSRichard Henderson         return NULL;
4135fb4ed7aaSRichard Henderson     }
4136fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
4137fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
4138fb4ed7aaSRichard Henderson     } else {
4139fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
4140fb4ed7aaSRichard Henderson     }
4141fb4ed7aaSRichard Henderson }
4142fb4ed7aaSRichard Henderson 
4143fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
4144fb4ed7aaSRichard Henderson {
4145fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
4146fb4ed7aaSRichard Henderson 
4147fb4ed7aaSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst);
4148fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4149fb4ed7aaSRichard Henderson     return advance_pc(dc);
4150fb4ed7aaSRichard Henderson }
4151fb4ed7aaSRichard Henderson 
4152fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4153fb4ed7aaSRichard Henderson {
4154fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4155fb4ed7aaSRichard Henderson     DisasCompare cmp;
4156fb4ed7aaSRichard Henderson 
4157fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4158fb4ed7aaSRichard Henderson         return false;
4159fb4ed7aaSRichard Henderson     }
4160fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4161fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4162fb4ed7aaSRichard Henderson }
4163fb4ed7aaSRichard Henderson 
4164fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4165fb4ed7aaSRichard Henderson {
4166fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4167fb4ed7aaSRichard Henderson     DisasCompare cmp;
4168fb4ed7aaSRichard Henderson 
4169fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4170fb4ed7aaSRichard Henderson         return false;
4171fb4ed7aaSRichard Henderson     }
4172fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4173fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4174fb4ed7aaSRichard Henderson }
4175fb4ed7aaSRichard Henderson 
4176fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4177fb4ed7aaSRichard Henderson {
4178fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4179fb4ed7aaSRichard Henderson     DisasCompare cmp;
4180fb4ed7aaSRichard Henderson 
4181fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4182fb4ed7aaSRichard Henderson         return false;
4183fb4ed7aaSRichard Henderson     }
4184fb4ed7aaSRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
4185fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4186fb4ed7aaSRichard Henderson }
4187fb4ed7aaSRichard Henderson 
418886b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
418986b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
419086b82fe0SRichard Henderson {
419186b82fe0SRichard Henderson     TCGv src1, sum;
419286b82fe0SRichard Henderson 
419386b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
419486b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
419586b82fe0SRichard Henderson         return false;
419686b82fe0SRichard Henderson     }
419786b82fe0SRichard Henderson 
419886b82fe0SRichard Henderson     /*
419986b82fe0SRichard Henderson      * Always load the sum into a new temporary.
420086b82fe0SRichard Henderson      * This is required to capture the value across a window change,
420186b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
420286b82fe0SRichard Henderson      */
420386b82fe0SRichard Henderson     sum = tcg_temp_new();
420486b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
420586b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
420686b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
420786b82fe0SRichard Henderson     } else {
420886b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
420986b82fe0SRichard Henderson     }
421086b82fe0SRichard Henderson     return func(dc, a->rd, sum);
421186b82fe0SRichard Henderson }
421286b82fe0SRichard Henderson 
421386b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
421486b82fe0SRichard Henderson {
421586b82fe0SRichard Henderson     /*
421686b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
421786b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
421886b82fe0SRichard Henderson      */
421986b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
422086b82fe0SRichard Henderson 
422186b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
422286b82fe0SRichard Henderson 
422386b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
422486b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
422586b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
422686b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
422786b82fe0SRichard Henderson 
422886b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
422986b82fe0SRichard Henderson     return true;
423086b82fe0SRichard Henderson }
423186b82fe0SRichard Henderson 
423286b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
423386b82fe0SRichard Henderson 
423486b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
423586b82fe0SRichard Henderson {
423686b82fe0SRichard Henderson     if (!supervisor(dc)) {
423786b82fe0SRichard Henderson         return raise_priv(dc);
423886b82fe0SRichard Henderson     }
423986b82fe0SRichard Henderson 
424086b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
424186b82fe0SRichard Henderson 
424286b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
424386b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
424486b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
424586b82fe0SRichard Henderson 
424686b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
424786b82fe0SRichard Henderson     return true;
424886b82fe0SRichard Henderson }
424986b82fe0SRichard Henderson 
425086b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
425186b82fe0SRichard Henderson 
425286b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
425386b82fe0SRichard Henderson {
425486b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
425586b82fe0SRichard Henderson 
425686b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
425786b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
425886b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
425986b82fe0SRichard Henderson 
426086b82fe0SRichard Henderson     gen_helper_restore(tcg_env);
426186b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
426286b82fe0SRichard Henderson     return true;
426386b82fe0SRichard Henderson }
426486b82fe0SRichard Henderson 
426586b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
426686b82fe0SRichard Henderson 
4267d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4268d3825800SRichard Henderson {
4269d3825800SRichard Henderson     gen_helper_save(tcg_env);
4270d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4271d3825800SRichard Henderson     return advance_pc(dc);
4272d3825800SRichard Henderson }
4273d3825800SRichard Henderson 
4274d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4275d3825800SRichard Henderson 
4276d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4277d3825800SRichard Henderson {
4278d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4279d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4280d3825800SRichard Henderson     return advance_pc(dc);
4281d3825800SRichard Henderson }
4282d3825800SRichard Henderson 
4283d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4284d3825800SRichard Henderson 
42858f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
42868f75b8a4SRichard Henderson {
42878f75b8a4SRichard Henderson     if (!supervisor(dc)) {
42888f75b8a4SRichard Henderson         return raise_priv(dc);
42898f75b8a4SRichard Henderson     }
42908f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
42918f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
42928f75b8a4SRichard Henderson     translator_io_start(&dc->base);
42938f75b8a4SRichard Henderson     if (done) {
42948f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
42958f75b8a4SRichard Henderson     } else {
42968f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
42978f75b8a4SRichard Henderson     }
42988f75b8a4SRichard Henderson     return true;
42998f75b8a4SRichard Henderson }
43008f75b8a4SRichard Henderson 
43018f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
43028f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
43038f75b8a4SRichard Henderson 
43040880d20bSRichard Henderson /*
43050880d20bSRichard Henderson  * Major opcode 11 -- load and store instructions
43060880d20bSRichard Henderson  */
43070880d20bSRichard Henderson 
43080880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm)
43090880d20bSRichard Henderson {
43100880d20bSRichard Henderson     TCGv addr, tmp = NULL;
43110880d20bSRichard Henderson 
43120880d20bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
43130880d20bSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
43140880d20bSRichard Henderson         return NULL;
43150880d20bSRichard Henderson     }
43160880d20bSRichard Henderson 
43170880d20bSRichard Henderson     addr = gen_load_gpr(dc, rs1);
43180880d20bSRichard Henderson     if (rs2_or_imm) {
43190880d20bSRichard Henderson         tmp = tcg_temp_new();
43200880d20bSRichard Henderson         if (imm) {
43210880d20bSRichard Henderson             tcg_gen_addi_tl(tmp, addr, rs2_or_imm);
43220880d20bSRichard Henderson         } else {
43230880d20bSRichard Henderson             tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]);
43240880d20bSRichard Henderson         }
43250880d20bSRichard Henderson         addr = tmp;
43260880d20bSRichard Henderson     }
43270880d20bSRichard Henderson     if (AM_CHECK(dc)) {
43280880d20bSRichard Henderson         if (!tmp) {
43290880d20bSRichard Henderson             tmp = tcg_temp_new();
43300880d20bSRichard Henderson         }
43310880d20bSRichard Henderson         tcg_gen_ext32u_tl(tmp, addr);
43320880d20bSRichard Henderson         addr = tmp;
43330880d20bSRichard Henderson     }
43340880d20bSRichard Henderson     return addr;
43350880d20bSRichard Henderson }
43360880d20bSRichard Henderson 
43370880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
43380880d20bSRichard Henderson {
43390880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43400880d20bSRichard Henderson     DisasASI da;
43410880d20bSRichard Henderson 
43420880d20bSRichard Henderson     if (addr == NULL) {
43430880d20bSRichard Henderson         return false;
43440880d20bSRichard Henderson     }
43450880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
43460880d20bSRichard Henderson 
43470880d20bSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
434842071fc1SRichard Henderson     gen_ld_asi(dc, &da, reg, addr);
43490880d20bSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
43500880d20bSRichard Henderson     return advance_pc(dc);
43510880d20bSRichard Henderson }
43520880d20bSRichard Henderson 
43530880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL)
43540880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB)
43550880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW)
43560880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB)
43570880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW)
43580880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL)
43590880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ)
43600880d20bSRichard Henderson 
43610880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
43620880d20bSRichard Henderson {
43630880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43640880d20bSRichard Henderson     DisasASI da;
43650880d20bSRichard Henderson 
43660880d20bSRichard Henderson     if (addr == NULL) {
43670880d20bSRichard Henderson         return false;
43680880d20bSRichard Henderson     }
43690880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
43700880d20bSRichard Henderson 
43710880d20bSRichard Henderson     reg = gen_load_gpr(dc, a->rd);
437242071fc1SRichard Henderson     gen_st_asi(dc, &da, reg, addr);
43730880d20bSRichard Henderson     return advance_pc(dc);
43740880d20bSRichard Henderson }
43750880d20bSRichard Henderson 
43760880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL)
43770880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB)
43780880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW)
43790880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ)
43800880d20bSRichard Henderson 
43810880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a)
43820880d20bSRichard Henderson {
43830880d20bSRichard Henderson     TCGv addr;
43840880d20bSRichard Henderson     DisasASI da;
43850880d20bSRichard Henderson 
43860880d20bSRichard Henderson     if (a->rd & 1) {
43870880d20bSRichard Henderson         return false;
43880880d20bSRichard Henderson     }
43890880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43900880d20bSRichard Henderson     if (addr == NULL) {
43910880d20bSRichard Henderson         return false;
43920880d20bSRichard Henderson     }
43930880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
439442071fc1SRichard Henderson     gen_ldda_asi(dc, &da, addr, a->rd);
43950880d20bSRichard Henderson     return advance_pc(dc);
43960880d20bSRichard Henderson }
43970880d20bSRichard Henderson 
43980880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a)
43990880d20bSRichard Henderson {
44000880d20bSRichard Henderson     TCGv addr;
44010880d20bSRichard Henderson     DisasASI da;
44020880d20bSRichard Henderson 
44030880d20bSRichard Henderson     if (a->rd & 1) {
44040880d20bSRichard Henderson         return false;
44050880d20bSRichard Henderson     }
44060880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
44070880d20bSRichard Henderson     if (addr == NULL) {
44080880d20bSRichard Henderson         return false;
44090880d20bSRichard Henderson     }
44100880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
441142071fc1SRichard Henderson     gen_stda_asi(dc, &da, addr, a->rd);
44120880d20bSRichard Henderson     return advance_pc(dc);
44130880d20bSRichard Henderson }
44140880d20bSRichard Henderson 
4415cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a)
4416cf07cd1eSRichard Henderson {
4417cf07cd1eSRichard Henderson     TCGv addr, reg;
4418cf07cd1eSRichard Henderson     DisasASI da;
4419cf07cd1eSRichard Henderson 
4420cf07cd1eSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4421cf07cd1eSRichard Henderson     if (addr == NULL) {
4422cf07cd1eSRichard Henderson         return false;
4423cf07cd1eSRichard Henderson     }
4424cf07cd1eSRichard Henderson     da = resolve_asi(dc, a->asi, MO_UB);
4425cf07cd1eSRichard Henderson 
4426cf07cd1eSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
4427cf07cd1eSRichard Henderson     gen_ldstub_asi(dc, &da, reg, addr);
4428cf07cd1eSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
4429cf07cd1eSRichard Henderson     return advance_pc(dc);
4430cf07cd1eSRichard Henderson }
4431cf07cd1eSRichard Henderson 
4432dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a)
4433dca544b9SRichard Henderson {
4434dca544b9SRichard Henderson     TCGv addr, dst, src;
4435dca544b9SRichard Henderson     DisasASI da;
4436dca544b9SRichard Henderson 
4437dca544b9SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4438dca544b9SRichard Henderson     if (addr == NULL) {
4439dca544b9SRichard Henderson         return false;
4440dca544b9SRichard Henderson     }
4441dca544b9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUL);
4442dca544b9SRichard Henderson 
4443dca544b9SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4444dca544b9SRichard Henderson     src = gen_load_gpr(dc, a->rd);
4445dca544b9SRichard Henderson     gen_swap_asi(dc, &da, dst, src, addr);
4446dca544b9SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4447dca544b9SRichard Henderson     return advance_pc(dc);
4448dca544b9SRichard Henderson }
4449dca544b9SRichard Henderson 
4450d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
4451d0a11d25SRichard Henderson {
4452d0a11d25SRichard Henderson     TCGv addr, o, n, c;
4453d0a11d25SRichard Henderson     DisasASI da;
4454d0a11d25SRichard Henderson 
4455d0a11d25SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, true, 0);
4456d0a11d25SRichard Henderson     if (addr == NULL) {
4457d0a11d25SRichard Henderson         return false;
4458d0a11d25SRichard Henderson     }
4459d0a11d25SRichard Henderson     da = resolve_asi(dc, a->asi, mop);
4460d0a11d25SRichard Henderson 
4461d0a11d25SRichard Henderson     o = gen_dest_gpr(dc, a->rd);
4462d0a11d25SRichard Henderson     n = gen_load_gpr(dc, a->rd);
4463d0a11d25SRichard Henderson     c = gen_load_gpr(dc, a->rs2_or_imm);
4464d0a11d25SRichard Henderson     gen_cas_asi(dc, &da, o, n, c, addr);
4465d0a11d25SRichard Henderson     gen_store_gpr(dc, a->rd, o);
4466d0a11d25SRichard Henderson     return advance_pc(dc);
4467d0a11d25SRichard Henderson }
4468d0a11d25SRichard Henderson 
4469d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL)
4470d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ)
4471d0a11d25SRichard Henderson 
447206c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
447306c060d9SRichard Henderson {
447406c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
447506c060d9SRichard Henderson     DisasASI da;
447606c060d9SRichard Henderson 
447706c060d9SRichard Henderson     if (addr == NULL) {
447806c060d9SRichard Henderson         return false;
447906c060d9SRichard Henderson     }
448006c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
448106c060d9SRichard Henderson         return true;
448206c060d9SRichard Henderson     }
448306c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
448406c060d9SRichard Henderson         return true;
448506c060d9SRichard Henderson     }
448606c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4487287b1152SRichard Henderson     gen_ldf_asi(dc, &da, sz, addr, a->rd);
448806c060d9SRichard Henderson     gen_update_fprs_dirty(dc, a->rd);
448906c060d9SRichard Henderson     return advance_pc(dc);
449006c060d9SRichard Henderson }
449106c060d9SRichard Henderson 
449206c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32)
449306c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64)
449406c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128)
449506c060d9SRichard Henderson 
4496287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32)
4497287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64)
4498287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128)
4499287b1152SRichard Henderson 
450006c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
450106c060d9SRichard Henderson {
450206c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
450306c060d9SRichard Henderson     DisasASI da;
450406c060d9SRichard Henderson 
450506c060d9SRichard Henderson     if (addr == NULL) {
450606c060d9SRichard Henderson         return false;
450706c060d9SRichard Henderson     }
450806c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
450906c060d9SRichard Henderson         return true;
451006c060d9SRichard Henderson     }
451106c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
451206c060d9SRichard Henderson         return true;
451306c060d9SRichard Henderson     }
451406c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4515287b1152SRichard Henderson     gen_stf_asi(dc, &da, sz, addr, a->rd);
451606c060d9SRichard Henderson     return advance_pc(dc);
451706c060d9SRichard Henderson }
451806c060d9SRichard Henderson 
451906c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32)
452006c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64)
452106c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128)
452206c060d9SRichard Henderson 
4523287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32)
4524287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64)
4525287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128)
4526287b1152SRichard Henderson 
452706c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a)
452806c060d9SRichard Henderson {
452906c060d9SRichard Henderson     if (!avail_32(dc)) {
453006c060d9SRichard Henderson         return false;
453106c060d9SRichard Henderson     }
453206c060d9SRichard Henderson     if (!supervisor(dc)) {
453306c060d9SRichard Henderson         return raise_priv(dc);
453406c060d9SRichard Henderson     }
453506c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
453606c060d9SRichard Henderson         return true;
453706c060d9SRichard Henderson     }
453806c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
453906c060d9SRichard Henderson     return true;
454006c060d9SRichard Henderson }
454106c060d9SRichard Henderson 
4542da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop,
4543da681406SRichard Henderson                      target_ulong new_mask, target_ulong old_mask)
45443d3c0673SRichard Henderson {
4545da681406SRichard Henderson     TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45463d3c0673SRichard Henderson     if (addr == NULL) {
45473d3c0673SRichard Henderson         return false;
45483d3c0673SRichard Henderson     }
45493d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45503d3c0673SRichard Henderson         return true;
45513d3c0673SRichard Henderson     }
4552da681406SRichard Henderson     tmp = tcg_temp_new();
4553da681406SRichard Henderson     tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN);
4554da681406SRichard Henderson     tcg_gen_andi_tl(tmp, tmp, new_mask);
4555da681406SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask);
4556da681406SRichard Henderson     tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp);
4557da681406SRichard Henderson     gen_helper_set_fsr(tcg_env, cpu_fsr);
45583d3c0673SRichard Henderson     return advance_pc(dc);
45593d3c0673SRichard Henderson }
45603d3c0673SRichard Henderson 
4561da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK)
4562da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK)
45633d3c0673SRichard Henderson 
45643d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop)
45653d3c0673SRichard Henderson {
45663d3c0673SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45673d3c0673SRichard Henderson     if (addr == NULL) {
45683d3c0673SRichard Henderson         return false;
45693d3c0673SRichard Henderson     }
45703d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
45713d3c0673SRichard Henderson         return true;
45723d3c0673SRichard Henderson     }
45733d3c0673SRichard Henderson     tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN);
45743d3c0673SRichard Henderson     return advance_pc(dc);
45753d3c0673SRichard Henderson }
45763d3c0673SRichard Henderson 
45773d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL)
45783d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ)
45793d3c0673SRichard Henderson 
4580baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a,
4581baf3dbf2SRichard Henderson                   void (*func)(TCGv_i32, TCGv_i32))
4582baf3dbf2SRichard Henderson {
4583baf3dbf2SRichard Henderson     TCGv_i32 tmp;
4584baf3dbf2SRichard Henderson 
4585baf3dbf2SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4586baf3dbf2SRichard Henderson         return true;
4587baf3dbf2SRichard Henderson     }
4588baf3dbf2SRichard Henderson 
4589baf3dbf2SRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4590baf3dbf2SRichard Henderson     func(tmp, tmp);
4591baf3dbf2SRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4592baf3dbf2SRichard Henderson     return advance_pc(dc);
4593baf3dbf2SRichard Henderson }
4594baf3dbf2SRichard Henderson 
4595baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs)
4596baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs)
4597baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss)
4598baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32)
4599baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32)
4600baf3dbf2SRichard Henderson 
4601119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a,
4602119cb94fSRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
4603119cb94fSRichard Henderson {
4604119cb94fSRichard Henderson     TCGv_i32 tmp;
4605119cb94fSRichard Henderson 
4606119cb94fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4607119cb94fSRichard Henderson         return true;
4608119cb94fSRichard Henderson     }
4609119cb94fSRichard Henderson 
4610119cb94fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4611119cb94fSRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4612119cb94fSRichard Henderson     func(tmp, tcg_env, tmp);
4613119cb94fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4614119cb94fSRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4615119cb94fSRichard Henderson     return advance_pc(dc);
4616119cb94fSRichard Henderson }
4617119cb94fSRichard Henderson 
4618119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts)
4619119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos)
4620119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi)
4621119cb94fSRichard Henderson 
46228c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a,
46238c94bcd8SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
46248c94bcd8SRichard Henderson {
46258c94bcd8SRichard Henderson     TCGv_i32 dst;
46268c94bcd8SRichard Henderson     TCGv_i64 src;
46278c94bcd8SRichard Henderson 
46288c94bcd8SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46298c94bcd8SRichard Henderson         return true;
46308c94bcd8SRichard Henderson     }
46318c94bcd8SRichard Henderson 
46328c94bcd8SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
46338c94bcd8SRichard Henderson     dst = gen_dest_fpr_F(dc);
46348c94bcd8SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
46358c94bcd8SRichard Henderson     func(dst, tcg_env, src);
46368c94bcd8SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
46378c94bcd8SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
46388c94bcd8SRichard Henderson     return advance_pc(dc);
46398c94bcd8SRichard Henderson }
46408c94bcd8SRichard Henderson 
46418c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos)
46428c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi)
46438c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos)
46448c94bcd8SRichard Henderson 
4645c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a,
4646c6d83e4fSRichard Henderson                   void (*func)(TCGv_i64, TCGv_i64))
4647c6d83e4fSRichard Henderson {
4648c6d83e4fSRichard Henderson     TCGv_i64 dst, src;
4649c6d83e4fSRichard Henderson 
4650c6d83e4fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4651c6d83e4fSRichard Henderson         return true;
4652c6d83e4fSRichard Henderson     }
4653c6d83e4fSRichard Henderson 
4654c6d83e4fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4655c6d83e4fSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4656c6d83e4fSRichard Henderson     func(dst, src);
4657c6d83e4fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4658c6d83e4fSRichard Henderson     return advance_pc(dc);
4659c6d83e4fSRichard Henderson }
4660c6d83e4fSRichard Henderson 
4661c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd)
4662c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd)
4663c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd)
4664c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64)
4665c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64)
4666c6d83e4fSRichard Henderson 
46678aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a,
46688aa418b3SRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
46698aa418b3SRichard Henderson {
46708aa418b3SRichard Henderson     TCGv_i64 dst, src;
46718aa418b3SRichard Henderson 
46728aa418b3SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46738aa418b3SRichard Henderson         return true;
46748aa418b3SRichard Henderson     }
46758aa418b3SRichard Henderson 
46768aa418b3SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
46778aa418b3SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
46788aa418b3SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
46798aa418b3SRichard Henderson     func(dst, tcg_env, src);
46808aa418b3SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
46818aa418b3SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
46828aa418b3SRichard Henderson     return advance_pc(dc);
46838aa418b3SRichard Henderson }
46848aa418b3SRichard Henderson 
46858aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd)
46868aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod)
46878aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox)
46888aa418b3SRichard Henderson 
4689199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a,
4690199d43efSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
4691199d43efSRichard Henderson {
4692199d43efSRichard Henderson     TCGv_i64 dst;
4693199d43efSRichard Henderson     TCGv_i32 src;
4694199d43efSRichard Henderson 
4695199d43efSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4696199d43efSRichard Henderson         return true;
4697199d43efSRichard Henderson     }
4698199d43efSRichard Henderson 
4699199d43efSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4700199d43efSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4701199d43efSRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
4702199d43efSRichard Henderson     func(dst, tcg_env, src);
4703199d43efSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4704199d43efSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4705199d43efSRichard Henderson     return advance_pc(dc);
4706199d43efSRichard Henderson }
4707199d43efSRichard Henderson 
4708199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod)
4709199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod)
4710199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox)
4711199d43efSRichard Henderson 
4712c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a,
4713c995216bSRichard Henderson                        void (*func)(TCGv_env))
4714c995216bSRichard Henderson {
4715c995216bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4716c995216bSRichard Henderson         return true;
4717c995216bSRichard Henderson     }
4718c995216bSRichard Henderson     if (gen_trap_float128(dc)) {
4719c995216bSRichard Henderson         return true;
4720c995216bSRichard Henderson     }
4721c995216bSRichard Henderson 
4722c995216bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4723c995216bSRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4724c995216bSRichard Henderson     func(tcg_env);
4725c995216bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4726c995216bSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4727c995216bSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4728c995216bSRichard Henderson     return advance_pc(dc);
4729c995216bSRichard Henderson }
4730c995216bSRichard Henderson 
4731c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq)
4732c995216bSRichard Henderson 
4733bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a,
4734bd9c5c42SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env))
4735bd9c5c42SRichard Henderson {
4736bd9c5c42SRichard Henderson     TCGv_i32 dst;
4737bd9c5c42SRichard Henderson 
4738bd9c5c42SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4739bd9c5c42SRichard Henderson         return true;
4740bd9c5c42SRichard Henderson     }
4741bd9c5c42SRichard Henderson     if (gen_trap_float128(dc)) {
4742bd9c5c42SRichard Henderson         return true;
4743bd9c5c42SRichard Henderson     }
4744bd9c5c42SRichard Henderson 
4745bd9c5c42SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4746bd9c5c42SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4747bd9c5c42SRichard Henderson     dst = gen_dest_fpr_F(dc);
4748bd9c5c42SRichard Henderson     func(dst, tcg_env);
4749bd9c5c42SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4750bd9c5c42SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
4751bd9c5c42SRichard Henderson     return advance_pc(dc);
4752bd9c5c42SRichard Henderson }
4753bd9c5c42SRichard Henderson 
4754bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos)
4755bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi)
4756bd9c5c42SRichard Henderson 
47571617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a,
47581617586fSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env))
47591617586fSRichard Henderson {
47601617586fSRichard Henderson     TCGv_i64 dst;
47611617586fSRichard Henderson 
47621617586fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47631617586fSRichard Henderson         return true;
47641617586fSRichard Henderson     }
47651617586fSRichard Henderson     if (gen_trap_float128(dc)) {
47661617586fSRichard Henderson         return true;
47671617586fSRichard Henderson     }
47681617586fSRichard Henderson 
47691617586fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
47701617586fSRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
47711617586fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
47721617586fSRichard Henderson     func(dst, tcg_env);
47731617586fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
47741617586fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
47751617586fSRichard Henderson     return advance_pc(dc);
47761617586fSRichard Henderson }
47771617586fSRichard Henderson 
47781617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod)
47791617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox)
47801617586fSRichard Henderson 
478113ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a,
478213ebcc77SRichard Henderson                       void (*func)(TCGv_env, TCGv_i32))
478313ebcc77SRichard Henderson {
478413ebcc77SRichard Henderson     TCGv_i32 src;
478513ebcc77SRichard Henderson 
478613ebcc77SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
478713ebcc77SRichard Henderson         return true;
478813ebcc77SRichard Henderson     }
478913ebcc77SRichard Henderson     if (gen_trap_float128(dc)) {
479013ebcc77SRichard Henderson         return true;
479113ebcc77SRichard Henderson     }
479213ebcc77SRichard Henderson 
479313ebcc77SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
479413ebcc77SRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
479513ebcc77SRichard Henderson     func(tcg_env, src);
479613ebcc77SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
479713ebcc77SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
479813ebcc77SRichard Henderson     return advance_pc(dc);
479913ebcc77SRichard Henderson }
480013ebcc77SRichard Henderson 
480113ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq)
480213ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq)
480313ebcc77SRichard Henderson 
4804*7b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a,
4805*7b8e3e1aSRichard Henderson                       void (*func)(TCGv_env, TCGv_i64))
4806*7b8e3e1aSRichard Henderson {
4807*7b8e3e1aSRichard Henderson     TCGv_i64 src;
4808*7b8e3e1aSRichard Henderson 
4809*7b8e3e1aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4810*7b8e3e1aSRichard Henderson         return true;
4811*7b8e3e1aSRichard Henderson     }
4812*7b8e3e1aSRichard Henderson     if (gen_trap_float128(dc)) {
4813*7b8e3e1aSRichard Henderson         return true;
4814*7b8e3e1aSRichard Henderson     }
4815*7b8e3e1aSRichard Henderson 
4816*7b8e3e1aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4817*7b8e3e1aSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4818*7b8e3e1aSRichard Henderson     func(tcg_env, src);
4819*7b8e3e1aSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4820*7b8e3e1aSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4821*7b8e3e1aSRichard Henderson     return advance_pc(dc);
4822*7b8e3e1aSRichard Henderson }
4823*7b8e3e1aSRichard Henderson 
4824*7b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq)
4825*7b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq)
4826*7b8e3e1aSRichard Henderson 
48277f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a,
48287f10b52fSRichard Henderson                    void (*func)(TCGv_i32, TCGv_i32, TCGv_i32))
48297f10b52fSRichard Henderson {
48307f10b52fSRichard Henderson     TCGv_i32 src1, src2;
48317f10b52fSRichard Henderson 
48327f10b52fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
48337f10b52fSRichard Henderson         return true;
48347f10b52fSRichard Henderson     }
48357f10b52fSRichard Henderson 
48367f10b52fSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
48377f10b52fSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
48387f10b52fSRichard Henderson     func(src1, src1, src2);
48397f10b52fSRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
48407f10b52fSRichard Henderson     return advance_pc(dc);
48417f10b52fSRichard Henderson }
48427f10b52fSRichard Henderson 
48437f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32)
48447f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32)
48457f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32)
48467f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32)
48477f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32)
48487f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32)
48497f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32)
48507f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32)
48517f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32)
48527f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32)
48537f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32)
48547f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32)
48557f10b52fSRichard Henderson 
4856c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a,
4857c1514961SRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
4858c1514961SRichard Henderson {
4859c1514961SRichard Henderson     TCGv_i32 src1, src2;
4860c1514961SRichard Henderson 
4861c1514961SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4862c1514961SRichard Henderson         return true;
4863c1514961SRichard Henderson     }
4864c1514961SRichard Henderson 
4865c1514961SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4866c1514961SRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4867c1514961SRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4868c1514961SRichard Henderson     func(src1, tcg_env, src1, src2);
4869c1514961SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4870c1514961SRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
4871c1514961SRichard Henderson     return advance_pc(dc);
4872c1514961SRichard Henderson }
4873c1514961SRichard Henderson 
4874c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds)
4875c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs)
4876c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls)
4877c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs)
4878c1514961SRichard Henderson 
4879e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
4880e06c9f83SRichard Henderson                    void (*func)(TCGv_i64, TCGv_i64, TCGv_i64))
4881e06c9f83SRichard Henderson {
4882e06c9f83SRichard Henderson     TCGv_i64 dst, src1, src2;
4883e06c9f83SRichard Henderson 
4884e06c9f83SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4885e06c9f83SRichard Henderson         return true;
4886e06c9f83SRichard Henderson     }
4887e06c9f83SRichard Henderson 
4888e06c9f83SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4889e06c9f83SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4890e06c9f83SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4891e06c9f83SRichard Henderson     func(dst, src1, src2);
4892e06c9f83SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4893e06c9f83SRichard Henderson     return advance_pc(dc);
4894e06c9f83SRichard Henderson }
4895e06c9f83SRichard Henderson 
4896e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16)
4897e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au)
4898e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al)
4899e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16)
4900e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16)
4901e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16)
4902e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16)
4903e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge)
4904e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand)
4905e06c9f83SRichard Henderson 
4906e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64)
4907e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64)
4908e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64)
4909e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64)
4910e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64)
4911e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64)
4912e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64)
4913e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64)
4914e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64)
4915e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64)
4916e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64)
4917e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64)
4918e06c9f83SRichard Henderson 
49194b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32)
49204b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata)
49214b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle)
49224b6edc0aSRichard Henderson 
4923f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a,
4924f2a59b0aSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
4925f2a59b0aSRichard Henderson {
4926f2a59b0aSRichard Henderson     TCGv_i64 dst, src1, src2;
4927f2a59b0aSRichard Henderson 
4928f2a59b0aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4929f2a59b0aSRichard Henderson         return true;
4930f2a59b0aSRichard Henderson     }
4931f2a59b0aSRichard Henderson 
4932f2a59b0aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4933f2a59b0aSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4934f2a59b0aSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4935f2a59b0aSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4936f2a59b0aSRichard Henderson     func(dst, tcg_env, src1, src2);
4937f2a59b0aSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4938f2a59b0aSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4939f2a59b0aSRichard Henderson     return advance_pc(dc);
4940f2a59b0aSRichard Henderson }
4941f2a59b0aSRichard Henderson 
4942f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd)
4943f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd)
4944f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld)
4945f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd)
4946f2a59b0aSRichard Henderson 
4947ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a)
4948ff4c711bSRichard Henderson {
4949ff4c711bSRichard Henderson     TCGv_i64 dst;
4950ff4c711bSRichard Henderson     TCGv_i32 src1, src2;
4951ff4c711bSRichard Henderson 
4952ff4c711bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4953ff4c711bSRichard Henderson         return true;
4954ff4c711bSRichard Henderson     }
4955ff4c711bSRichard Henderson     if (!(dc->def->features & CPU_FEATURE_FSMULD)) {
4956ff4c711bSRichard Henderson         return raise_unimpfpop(dc);
4957ff4c711bSRichard Henderson     }
4958ff4c711bSRichard Henderson 
4959ff4c711bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4960ff4c711bSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4961ff4c711bSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4962ff4c711bSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4963ff4c711bSRichard Henderson     gen_helper_fsmuld(dst, tcg_env, src1, src2);
4964ff4c711bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4965ff4c711bSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4966ff4c711bSRichard Henderson     return advance_pc(dc);
4967ff4c711bSRichard Henderson }
4968ff4c711bSRichard Henderson 
4969afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a,
4970afb04344SRichard Henderson                     void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
4971afb04344SRichard Henderson {
4972afb04344SRichard Henderson     TCGv_i64 dst, src0, src1, src2;
4973afb04344SRichard Henderson 
4974afb04344SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4975afb04344SRichard Henderson         return true;
4976afb04344SRichard Henderson     }
4977afb04344SRichard Henderson 
4978afb04344SRichard Henderson     dst  = gen_dest_fpr_D(dc, a->rd);
4979afb04344SRichard Henderson     src0 = gen_load_fpr_D(dc, a->rd);
4980afb04344SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4981afb04344SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4982afb04344SRichard Henderson     func(dst, src0, src1, src2);
4983afb04344SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4984afb04344SRichard Henderson     return advance_pc(dc);
4985afb04344SRichard Henderson }
4986afb04344SRichard Henderson 
4987afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist)
4988afb04344SRichard Henderson 
4989a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a,
4990a4056239SRichard Henderson                        void (*func)(TCGv_env))
4991a4056239SRichard Henderson {
4992a4056239SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4993a4056239SRichard Henderson         return true;
4994a4056239SRichard Henderson     }
4995a4056239SRichard Henderson     if (gen_trap_float128(dc)) {
4996a4056239SRichard Henderson         return true;
4997a4056239SRichard Henderson     }
4998a4056239SRichard Henderson 
4999a4056239SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
5000a4056239SRichard Henderson     gen_op_load_fpr_QT0(QFPREG(a->rs1));
5001a4056239SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs2));
5002a4056239SRichard Henderson     func(tcg_env);
5003a4056239SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
5004a4056239SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
5005a4056239SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
5006a4056239SRichard Henderson     return advance_pc(dc);
5007a4056239SRichard Henderson }
5008a4056239SRichard Henderson 
5009a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq)
5010a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq)
5011a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq)
5012a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq)
5013a4056239SRichard Henderson 
50145e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a)
50155e3b17bbSRichard Henderson {
50165e3b17bbSRichard Henderson     TCGv_i64 src1, src2;
50175e3b17bbSRichard Henderson 
50185e3b17bbSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
50195e3b17bbSRichard Henderson         return true;
50205e3b17bbSRichard Henderson     }
50215e3b17bbSRichard Henderson     if (gen_trap_float128(dc)) {
50225e3b17bbSRichard Henderson         return true;
50235e3b17bbSRichard Henderson     }
50245e3b17bbSRichard Henderson 
50255e3b17bbSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
50265e3b17bbSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
50275e3b17bbSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
50285e3b17bbSRichard Henderson     gen_helper_fdmulq(tcg_env, src1, src2);
50295e3b17bbSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
50305e3b17bbSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
50315e3b17bbSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
50325e3b17bbSRichard Henderson     return advance_pc(dc);
50335e3b17bbSRichard Henderson }
50345e3b17bbSRichard Henderson 
5035fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
5036fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
5037fcf5ef2aSThomas Huth         goto illegal_insn;
5038fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
5039fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
5040fcf5ef2aSThomas Huth         goto nfpu_insn;
5041fcf5ef2aSThomas Huth 
5042fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
5043878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
5044fcf5ef2aSThomas Huth {
5045fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
5046dca544b9SRichard Henderson     TCGv cpu_src1 __attribute__((unused));
50473d3c0673SRichard Henderson     TCGv_i32 cpu_src1_32, cpu_src2_32;
504806c060d9SRichard Henderson     TCGv_i64 cpu_src1_64, cpu_src2_64;
50493d3c0673SRichard Henderson     TCGv_i32 cpu_dst_32 __attribute__((unused));
505006c060d9SRichard Henderson     TCGv_i64 cpu_dst_64 __attribute__((unused));
5051fcf5ef2aSThomas Huth 
5052fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
5053fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
5054fcf5ef2aSThomas Huth 
5055fcf5ef2aSThomas Huth     switch (opc) {
50566d2a0768SRichard Henderson     case 0:
50576d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
505823ada1b1SRichard Henderson     case 1:
505923ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
5060fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
5061fcf5ef2aSThomas Huth         {
50628f75b8a4SRichard Henderson             unsigned int xop = GET_FIELD(insn, 7, 12);
5063af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
5064fcf5ef2aSThomas Huth 
5065af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
5066fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5067fcf5ef2aSThomas Huth                     goto jmp_insn;
5068fcf5ef2aSThomas Huth                 }
5069fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
5070fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5071fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5072fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
5073fcf5ef2aSThomas Huth 
5074fcf5ef2aSThomas Huth                 switch (xop) {
5075fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
5076fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
5077fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
5078c6d83e4fSRichard Henderson                 case 0x2: /* V9 fmovd */
5079c6d83e4fSRichard Henderson                 case 0x6: /* V9 fnegd */
5080c6d83e4fSRichard Henderson                 case 0xa: /* V9 fabsd */
5081fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
5082119cb94fSRichard Henderson                 case 0xc4: /* fitos */
5083119cb94fSRichard Henderson                 case 0xd1: /* fstoi */
5084fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
50858aa418b3SRichard Henderson                 case 0x82: /* V9 fdtox */
50868aa418b3SRichard Henderson                 case 0x88: /* V9 fxtod */
5087fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
5088fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
5089c1514961SRichard Henderson                 case 0x45: /* fsubs */
5090c1514961SRichard Henderson                 case 0x49: /* fmuls */
5091c1514961SRichard Henderson                 case 0x4d: /* fdivs */
5092fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
5093f2a59b0aSRichard Henderson                 case 0x46: /* fsubd */
5094f2a59b0aSRichard Henderson                 case 0x4a: /* fmuld */
5095f2a59b0aSRichard Henderson                 case 0x4e: /* fdivd */
5096fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
5097fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
5098fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
5099fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
5100fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
5101fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
5102fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
51038c94bcd8SRichard Henderson                 case 0xd2: /* fdtoi */
51048c94bcd8SRichard Henderson                 case 0x84: /* V9 fxtos */
5105199d43efSRichard Henderson                 case 0xc8: /* fitod */
5106199d43efSRichard Henderson                 case 0xc9: /* fstod */
5107199d43efSRichard Henderson                 case 0x81: /* V9 fstox */
5108fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
5109bd9c5c42SRichard Henderson                 case 0xd3: /* fqtoi */
5110fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
51111617586fSRichard Henderson                 case 0x83: /* V9 fqtox */
5112fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
5113fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
5114fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
5115*7b8e3e1aSRichard Henderson                 case 0x8c: /* V9 fxtoq */
5116*7b8e3e1aSRichard Henderson                     g_assert_not_reached(); /* in decodetree */
5117fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5118fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
5119fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5120fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
5121fcf5ef2aSThomas Huth                     break;
5122fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
5123fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5124fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
5125fcf5ef2aSThomas Huth                     break;
5126fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
5127fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5128fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
5129fcf5ef2aSThomas Huth                     break;
5130fcf5ef2aSThomas Huth #endif
5131fcf5ef2aSThomas Huth                 default:
5132fcf5ef2aSThomas Huth                     goto illegal_insn;
5133fcf5ef2aSThomas Huth                 }
5134fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
5135fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5136fcf5ef2aSThomas Huth                 int cond;
5137fcf5ef2aSThomas Huth #endif
5138fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5139fcf5ef2aSThomas Huth                     goto jmp_insn;
5140fcf5ef2aSThomas Huth                 }
5141fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
5142fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5143fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5144fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
5145fcf5ef2aSThomas Huth 
5146fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5147fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
5148fcf5ef2aSThomas Huth                 do {                                               \
5149fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
5150fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
5151fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
5152fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
5153fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
5154fcf5ef2aSThomas Huth                 } while (0)
5155fcf5ef2aSThomas Huth 
5156fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
5157fcf5ef2aSThomas Huth                     FMOVR(s);
5158fcf5ef2aSThomas Huth                     break;
5159fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
5160fcf5ef2aSThomas Huth                     FMOVR(d);
5161fcf5ef2aSThomas Huth                     break;
5162fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
5163fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5164fcf5ef2aSThomas Huth                     FMOVR(q);
5165fcf5ef2aSThomas Huth                     break;
5166fcf5ef2aSThomas Huth                 }
5167fcf5ef2aSThomas Huth #undef FMOVR
5168fcf5ef2aSThomas Huth #endif
5169fcf5ef2aSThomas Huth                 switch (xop) {
5170fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5171fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
5172fcf5ef2aSThomas Huth                     do {                                                \
5173fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5174fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5175fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
5176fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5177fcf5ef2aSThomas Huth                     } while (0)
5178fcf5ef2aSThomas Huth 
5179fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
5180fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5181fcf5ef2aSThomas Huth                         break;
5182fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
5183fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5184fcf5ef2aSThomas Huth                         break;
5185fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
5186fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5187fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5188fcf5ef2aSThomas Huth                         break;
5189fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
5190fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5191fcf5ef2aSThomas Huth                         break;
5192fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
5193fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5194fcf5ef2aSThomas Huth                         break;
5195fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
5196fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5197fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5198fcf5ef2aSThomas Huth                         break;
5199fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
5200fcf5ef2aSThomas Huth                         FMOVCC(2, s);
5201fcf5ef2aSThomas Huth                         break;
5202fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
5203fcf5ef2aSThomas Huth                         FMOVCC(2, d);
5204fcf5ef2aSThomas Huth                         break;
5205fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
5206fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5207fcf5ef2aSThomas Huth                         FMOVCC(2, q);
5208fcf5ef2aSThomas Huth                         break;
5209fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
5210fcf5ef2aSThomas Huth                         FMOVCC(3, s);
5211fcf5ef2aSThomas Huth                         break;
5212fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
5213fcf5ef2aSThomas Huth                         FMOVCC(3, d);
5214fcf5ef2aSThomas Huth                         break;
5215fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
5216fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5217fcf5ef2aSThomas Huth                         FMOVCC(3, q);
5218fcf5ef2aSThomas Huth                         break;
5219fcf5ef2aSThomas Huth #undef FMOVCC
5220fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
5221fcf5ef2aSThomas Huth                     do {                                                \
5222fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5223fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5224fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
5225fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5226fcf5ef2aSThomas Huth                     } while (0)
5227fcf5ef2aSThomas Huth 
5228fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
5229fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5230fcf5ef2aSThomas Huth                         break;
5231fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
5232fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5233fcf5ef2aSThomas Huth                         break;
5234fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
5235fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5236fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5237fcf5ef2aSThomas Huth                         break;
5238fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
5239fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5240fcf5ef2aSThomas Huth                         break;
5241fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
5242fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5243fcf5ef2aSThomas Huth                         break;
5244fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
5245fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5246fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5247fcf5ef2aSThomas Huth                         break;
5248fcf5ef2aSThomas Huth #undef FMOVCC
5249fcf5ef2aSThomas Huth #endif
5250fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
5251fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5252fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5253fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
5254fcf5ef2aSThomas Huth                         break;
5255fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
5256fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5257fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5258fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
5259fcf5ef2aSThomas Huth                         break;
5260fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
5261fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5262fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5263fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5264fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
5265fcf5ef2aSThomas Huth                         break;
5266fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
5267fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5268fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5269fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
5270fcf5ef2aSThomas Huth                         break;
5271fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
5272fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5273fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5274fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
5275fcf5ef2aSThomas Huth                         break;
5276fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
5277fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5278fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5279fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5280fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
5281fcf5ef2aSThomas Huth                         break;
5282fcf5ef2aSThomas Huth                     default:
5283fcf5ef2aSThomas Huth                         goto illegal_insn;
5284fcf5ef2aSThomas Huth                 }
5285d3c7e8adSRichard Henderson             } else if (xop == 0x36) {
5286fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5287d3c7e8adSRichard Henderson                 /* VIS */
5288fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
5289fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5290fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5291fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5292fcf5ef2aSThomas Huth                     goto jmp_insn;
5293fcf5ef2aSThomas Huth                 }
5294fcf5ef2aSThomas Huth 
5295fcf5ef2aSThomas Huth                 switch (opf) {
5296fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
5297fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
5298fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
5299fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
5300fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
5301fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
5302fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
5303fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
5304fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
5305fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
5306fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
5307fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
5308fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
5309fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
5310fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
5311fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
5312fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
5313fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
5314baf3dbf2SRichard Henderson                 case 0x067: /* VIS I fnot2s */
5315baf3dbf2SRichard Henderson                 case 0x06b: /* VIS I fnot1s */
5316baf3dbf2SRichard Henderson                 case 0x075: /* VIS I fsrc1s */
5317baf3dbf2SRichard Henderson                 case 0x079: /* VIS I fsrc2s */
5318c6d83e4fSRichard Henderson                 case 0x066: /* VIS I fnot2 */
5319c6d83e4fSRichard Henderson                 case 0x06a: /* VIS I fnot1 */
5320c6d83e4fSRichard Henderson                 case 0x074: /* VIS I fsrc1 */
5321c6d83e4fSRichard Henderson                 case 0x078: /* VIS I fsrc2 */
53227f10b52fSRichard Henderson                 case 0x051: /* VIS I fpadd16s */
53237f10b52fSRichard Henderson                 case 0x053: /* VIS I fpadd32s */
53247f10b52fSRichard Henderson                 case 0x055: /* VIS I fpsub16s */
53257f10b52fSRichard Henderson                 case 0x057: /* VIS I fpsub32s */
53267f10b52fSRichard Henderson                 case 0x063: /* VIS I fnors */
53277f10b52fSRichard Henderson                 case 0x065: /* VIS I fandnot2s */
53287f10b52fSRichard Henderson                 case 0x069: /* VIS I fandnot1s */
53297f10b52fSRichard Henderson                 case 0x06d: /* VIS I fxors */
53307f10b52fSRichard Henderson                 case 0x06f: /* VIS I fnands */
53317f10b52fSRichard Henderson                 case 0x071: /* VIS I fands */
53327f10b52fSRichard Henderson                 case 0x073: /* VIS I fxnors */
53337f10b52fSRichard Henderson                 case 0x077: /* VIS I fornot2s */
53347f10b52fSRichard Henderson                 case 0x07b: /* VIS I fornot1s */
53357f10b52fSRichard Henderson                 case 0x07d: /* VIS I fors */
5336e06c9f83SRichard Henderson                 case 0x050: /* VIS I fpadd16 */
5337e06c9f83SRichard Henderson                 case 0x052: /* VIS I fpadd32 */
5338e06c9f83SRichard Henderson                 case 0x054: /* VIS I fpsub16 */
5339e06c9f83SRichard Henderson                 case 0x056: /* VIS I fpsub32 */
5340e06c9f83SRichard Henderson                 case 0x062: /* VIS I fnor */
5341e06c9f83SRichard Henderson                 case 0x064: /* VIS I fandnot2 */
5342e06c9f83SRichard Henderson                 case 0x068: /* VIS I fandnot1 */
5343e06c9f83SRichard Henderson                 case 0x06c: /* VIS I fxor */
5344e06c9f83SRichard Henderson                 case 0x06e: /* VIS I fnand */
5345e06c9f83SRichard Henderson                 case 0x070: /* VIS I fand */
5346e06c9f83SRichard Henderson                 case 0x072: /* VIS I fxnor */
5347e06c9f83SRichard Henderson                 case 0x076: /* VIS I fornot2 */
5348e06c9f83SRichard Henderson                 case 0x07a: /* VIS I fornot1 */
5349e06c9f83SRichard Henderson                 case 0x07c: /* VIS I for */
5350e06c9f83SRichard Henderson                 case 0x031: /* VIS I fmul8x16 */
5351e06c9f83SRichard Henderson                 case 0x033: /* VIS I fmul8x16au */
5352e06c9f83SRichard Henderson                 case 0x035: /* VIS I fmul8x16al */
5353e06c9f83SRichard Henderson                 case 0x036: /* VIS I fmul8sux16 */
5354e06c9f83SRichard Henderson                 case 0x037: /* VIS I fmul8ulx16 */
5355e06c9f83SRichard Henderson                 case 0x038: /* VIS I fmuld8sux16 */
5356e06c9f83SRichard Henderson                 case 0x039: /* VIS I fmuld8ulx16 */
5357e06c9f83SRichard Henderson                 case 0x04b: /* VIS I fpmerge */
5358e06c9f83SRichard Henderson                 case 0x04d: /* VIS I fexpand */
5359afb04344SRichard Henderson                 case 0x03e: /* VIS I pdist */
53604b6edc0aSRichard Henderson                 case 0x03a: /* VIS I fpack32 */
53614b6edc0aSRichard Henderson                 case 0x048: /* VIS I faligndata */
53624b6edc0aSRichard Henderson                 case 0x04c: /* VIS II bshuffle */
536339ca3490SRichard Henderson                     g_assert_not_reached();  /* in decodetree */
5364fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
5365fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5366fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5367fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5368fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
5369fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5370fcf5ef2aSThomas Huth                     break;
5371fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
5372fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5373fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5374fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5375fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
5376fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5377fcf5ef2aSThomas Huth                     break;
5378fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
5379fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5380fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5381fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5382fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
5383fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5384fcf5ef2aSThomas Huth                     break;
5385fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
5386fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5387fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5388fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5389fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
5390fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5391fcf5ef2aSThomas Huth                     break;
5392fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
5393fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5394fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5395fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5396fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
5397fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5398fcf5ef2aSThomas Huth                     break;
5399fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
5400fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5401fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5402fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5403fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
5404fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5405fcf5ef2aSThomas Huth                     break;
5406fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
5407fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5408fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5409fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5410fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
5411fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5412fcf5ef2aSThomas Huth                     break;
5413fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
5414fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5415fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5416fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5417fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
5418fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5419fcf5ef2aSThomas Huth                     break;
5420fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5421fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5422fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5423fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5424fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5425fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5426fcf5ef2aSThomas Huth                     break;
5427fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5428fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5429fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5430fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5431fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5432fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5433fcf5ef2aSThomas Huth                     break;
5434fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5435fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5436fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5437fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5438fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5439fcf5ef2aSThomas Huth                     break;
5440fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5441fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5442fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5443fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5444fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5445fcf5ef2aSThomas Huth                     break;
5446fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5447fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5448fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5449fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5450fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5451fcf5ef2aSThomas Huth                     break;
5452fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5453fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5454fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5455fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5456fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5457fcf5ef2aSThomas Huth                     break;
5458fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5459fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5460fcf5ef2aSThomas Huth                     // XXX
5461fcf5ef2aSThomas Huth                     goto illegal_insn;
5462fcf5ef2aSThomas Huth                 default:
5463fcf5ef2aSThomas Huth                     goto illegal_insn;
5464fcf5ef2aSThomas Huth                 }
5465fcf5ef2aSThomas Huth #endif
54668f75b8a4SRichard Henderson             } else {
5467d3c7e8adSRichard Henderson                 goto illegal_insn; /* in decodetree */
5468fcf5ef2aSThomas Huth             }
5469fcf5ef2aSThomas Huth         }
5470fcf5ef2aSThomas Huth         break;
5471fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
54720880d20bSRichard Henderson         goto illegal_insn; /* in decodetree */
5473fcf5ef2aSThomas Huth     }
5474878cc677SRichard Henderson     advance_pc(dc);
5475fcf5ef2aSThomas Huth  jmp_insn:
5476a6ca81cbSRichard Henderson     return;
5477fcf5ef2aSThomas Huth  illegal_insn:
5478fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5479a6ca81cbSRichard Henderson     return;
5480fcf5ef2aSThomas Huth  nfpu_insn:
5481fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5482a6ca81cbSRichard Henderson     return;
5483fcf5ef2aSThomas Huth }
5484fcf5ef2aSThomas Huth 
54856e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5486fcf5ef2aSThomas Huth {
54876e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5488b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
54896e61bc94SEmilio G. Cota     int bound;
5490af00be49SEmilio G. Cota 
5491af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
54926e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5493fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
54946e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5495576e1c4cSIgor Mammedov     dc->def = &env->def;
54966e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
54976e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5498c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54996e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5500c9b459aaSArtyom Tarasenko #endif
5501fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5502fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
55036e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5504c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
55056e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5506c9b459aaSArtyom Tarasenko #endif
5507fcf5ef2aSThomas Huth #endif
55086e61bc94SEmilio G. Cota     /*
55096e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
55106e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
55116e61bc94SEmilio G. Cota      */
55126e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
55136e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5514af00be49SEmilio G. Cota }
5515fcf5ef2aSThomas Huth 
55166e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
55176e61bc94SEmilio G. Cota {
55186e61bc94SEmilio G. Cota }
55196e61bc94SEmilio G. Cota 
55206e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
55216e61bc94SEmilio G. Cota {
55226e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5523633c4283SRichard Henderson     target_ulong npc = dc->npc;
55246e61bc94SEmilio G. Cota 
5525633c4283SRichard Henderson     if (npc & 3) {
5526633c4283SRichard Henderson         switch (npc) {
5527633c4283SRichard Henderson         case JUMP_PC:
5528fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5529633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5530633c4283SRichard Henderson             break;
5531633c4283SRichard Henderson         case DYNAMIC_PC:
5532633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5533633c4283SRichard Henderson             npc = DYNAMIC_PC;
5534633c4283SRichard Henderson             break;
5535633c4283SRichard Henderson         default:
5536633c4283SRichard Henderson             g_assert_not_reached();
5537fcf5ef2aSThomas Huth         }
55386e61bc94SEmilio G. Cota     }
5539633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5540633c4283SRichard Henderson }
5541fcf5ef2aSThomas Huth 
55426e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
55436e61bc94SEmilio G. Cota {
55446e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5545b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
55466e61bc94SEmilio G. Cota     unsigned int insn;
5547fcf5ef2aSThomas Huth 
55484e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5549af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5550878cc677SRichard Henderson 
5551878cc677SRichard Henderson     if (!decode(dc, insn)) {
5552878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5553878cc677SRichard Henderson     }
5554fcf5ef2aSThomas Huth 
5555af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
55566e61bc94SEmilio G. Cota         return;
5557c5e6ccdfSEmilio G. Cota     }
5558af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
55596e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5560af00be49SEmilio G. Cota     }
55616e61bc94SEmilio G. Cota }
5562fcf5ef2aSThomas Huth 
55636e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
55646e61bc94SEmilio G. Cota {
55656e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5566186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5567633c4283SRichard Henderson     bool may_lookup;
55686e61bc94SEmilio G. Cota 
556946bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
557046bb0137SMark Cave-Ayland     case DISAS_NEXT:
557146bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5572633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5573fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5574fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5575633c4283SRichard Henderson             break;
5576fcf5ef2aSThomas Huth         }
5577633c4283SRichard Henderson 
5578930f1865SRichard Henderson         may_lookup = true;
5579633c4283SRichard Henderson         if (dc->pc & 3) {
5580633c4283SRichard Henderson             switch (dc->pc) {
5581633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5582633c4283SRichard Henderson                 break;
5583633c4283SRichard Henderson             case DYNAMIC_PC:
5584633c4283SRichard Henderson                 may_lookup = false;
5585633c4283SRichard Henderson                 break;
5586633c4283SRichard Henderson             default:
5587633c4283SRichard Henderson                 g_assert_not_reached();
5588633c4283SRichard Henderson             }
5589633c4283SRichard Henderson         } else {
5590633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5591633c4283SRichard Henderson         }
5592633c4283SRichard Henderson 
5593930f1865SRichard Henderson         if (dc->npc & 3) {
5594930f1865SRichard Henderson             switch (dc->npc) {
5595930f1865SRichard Henderson             case JUMP_PC:
5596930f1865SRichard Henderson                 gen_generic_branch(dc);
5597930f1865SRichard Henderson                 break;
5598930f1865SRichard Henderson             case DYNAMIC_PC:
5599930f1865SRichard Henderson                 may_lookup = false;
5600930f1865SRichard Henderson                 break;
5601930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5602930f1865SRichard Henderson                 break;
5603930f1865SRichard Henderson             default:
5604930f1865SRichard Henderson                 g_assert_not_reached();
5605930f1865SRichard Henderson             }
5606930f1865SRichard Henderson         } else {
5607930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5608930f1865SRichard Henderson         }
5609633c4283SRichard Henderson         if (may_lookup) {
5610633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5611633c4283SRichard Henderson         } else {
561207ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5613fcf5ef2aSThomas Huth         }
561446bb0137SMark Cave-Ayland         break;
561546bb0137SMark Cave-Ayland 
561646bb0137SMark Cave-Ayland     case DISAS_NORETURN:
561746bb0137SMark Cave-Ayland        break;
561846bb0137SMark Cave-Ayland 
561946bb0137SMark Cave-Ayland     case DISAS_EXIT:
562046bb0137SMark Cave-Ayland         /* Exit TB */
562146bb0137SMark Cave-Ayland         save_state(dc);
562246bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
562346bb0137SMark Cave-Ayland         break;
562446bb0137SMark Cave-Ayland 
562546bb0137SMark Cave-Ayland     default:
562646bb0137SMark Cave-Ayland         g_assert_not_reached();
5627fcf5ef2aSThomas Huth     }
5628186e7890SRichard Henderson 
5629186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5630186e7890SRichard Henderson         gen_set_label(e->lab);
5631186e7890SRichard Henderson 
5632186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5633186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5634186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5635186e7890SRichard Henderson         }
5636186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5637186e7890SRichard Henderson 
5638186e7890SRichard Henderson         e_next = e->next;
5639186e7890SRichard Henderson         g_free(e);
5640186e7890SRichard Henderson     }
5641fcf5ef2aSThomas Huth }
56426e61bc94SEmilio G. Cota 
56438eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
56448eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
56456e61bc94SEmilio G. Cota {
56468eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
56478eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
56486e61bc94SEmilio G. Cota }
56496e61bc94SEmilio G. Cota 
56506e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
56516e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
56526e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
56536e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
56546e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
56556e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
56566e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
56576e61bc94SEmilio G. Cota };
56586e61bc94SEmilio G. Cota 
5659597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5660306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
56616e61bc94SEmilio G. Cota {
56626e61bc94SEmilio G. Cota     DisasContext dc = {};
56636e61bc94SEmilio G. Cota 
5664306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5665fcf5ef2aSThomas Huth }
5666fcf5ef2aSThomas Huth 
566755c3ceefSRichard Henderson void sparc_tcg_init(void)
5668fcf5ef2aSThomas Huth {
5669fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5670fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5671fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5672fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5673fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5674fcf5ef2aSThomas Huth     };
5675fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5676fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5677fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5678fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5679fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5680fcf5ef2aSThomas Huth     };
5681fcf5ef2aSThomas Huth 
5682fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5683fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5684fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5685fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5686fcf5ef2aSThomas Huth #endif
5687fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5688fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5689fcf5ef2aSThomas Huth     };
5690fcf5ef2aSThomas Huth 
5691fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5692fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5693fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5694fcf5ef2aSThomas Huth #endif
5695fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5696fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5697fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5698fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5699fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5700fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5701fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5702fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5703fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5704fcf5ef2aSThomas Huth     };
5705fcf5ef2aSThomas Huth 
5706fcf5ef2aSThomas Huth     unsigned int i;
5707fcf5ef2aSThomas Huth 
5708ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5709fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5710fcf5ef2aSThomas Huth                                          "regwptr");
5711fcf5ef2aSThomas Huth 
5712fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5713ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5714fcf5ef2aSThomas Huth     }
5715fcf5ef2aSThomas Huth 
5716fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5717ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5718fcf5ef2aSThomas Huth     }
5719fcf5ef2aSThomas Huth 
5720f764718dSRichard Henderson     cpu_regs[0] = NULL;
5721fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5722ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5723fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5724fcf5ef2aSThomas Huth                                          gregnames[i]);
5725fcf5ef2aSThomas Huth     }
5726fcf5ef2aSThomas Huth 
5727fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5728fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5729fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5730fcf5ef2aSThomas Huth                                          gregnames[i]);
5731fcf5ef2aSThomas Huth     }
5732fcf5ef2aSThomas Huth 
5733fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5734ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5735fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5736fcf5ef2aSThomas Huth                                             fregnames[i]);
5737fcf5ef2aSThomas Huth     }
5738fcf5ef2aSThomas Huth }
5739fcf5ef2aSThomas Huth 
5740f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5741f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5742f36aaa53SRichard Henderson                                 const uint64_t *data)
5743fcf5ef2aSThomas Huth {
5744f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5745f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5746fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5747fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5748fcf5ef2aSThomas Huth 
5749fcf5ef2aSThomas Huth     env->pc = pc;
5750fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5751fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5752fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5753fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5754fcf5ef2aSThomas Huth         if (env->cond) {
5755fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5756fcf5ef2aSThomas Huth         } else {
5757fcf5ef2aSThomas Huth             env->npc = pc + 4;
5758fcf5ef2aSThomas Huth         }
5759fcf5ef2aSThomas Huth     } else {
5760fcf5ef2aSThomas Huth         env->npc = npc;
5761fcf5ef2aSThomas Huth     }
5762fcf5ef2aSThomas Huth }
5763